18aa9ebccSVladimir Oltean // SPDX-License-Identifier: GPL-2.0 28aa9ebccSVladimir Oltean /* Copyright (c) 2018, Sensor-Technik Wiedemann GmbH 38aa9ebccSVladimir Oltean * Copyright (c) 2018-2019, Vladimir Oltean <olteanv@gmail.com> 48aa9ebccSVladimir Oltean */ 58aa9ebccSVladimir Oltean 68aa9ebccSVladimir Oltean #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt 78aa9ebccSVladimir Oltean 88aa9ebccSVladimir Oltean #include <linux/delay.h> 98aa9ebccSVladimir Oltean #include <linux/module.h> 108aa9ebccSVladimir Oltean #include <linux/printk.h> 118aa9ebccSVladimir Oltean #include <linux/spi/spi.h> 128aa9ebccSVladimir Oltean #include <linux/errno.h> 138aa9ebccSVladimir Oltean #include <linux/gpio/consumer.h> 14ad9f299aSVladimir Oltean #include <linux/phylink.h> 158aa9ebccSVladimir Oltean #include <linux/of.h> 168aa9ebccSVladimir Oltean #include <linux/of_net.h> 178aa9ebccSVladimir Oltean #include <linux/of_mdio.h> 188aa9ebccSVladimir Oltean #include <linux/of_device.h> 193ad1d171SVladimir Oltean #include <linux/pcs/pcs-xpcs.h> 208aa9ebccSVladimir Oltean #include <linux/netdev_features.h> 218aa9ebccSVladimir Oltean #include <linux/netdevice.h> 228aa9ebccSVladimir Oltean #include <linux/if_bridge.h> 238aa9ebccSVladimir Oltean #include <linux/if_ether.h> 24227d07a0SVladimir Oltean #include <linux/dsa/8021q.h> 258aa9ebccSVladimir Oltean #include "sja1105.h" 26317ab5b8SVladimir Oltean #include "sja1105_tas.h" 278aa9ebccSVladimir Oltean 284d942354SVladimir Oltean #define SJA1105_UNKNOWN_MULTICAST 0x010000000000ull 29ed040abcSVladimir Oltean #define SJA1105_DEFAULT_VLAN (VLAN_N_VID - 1) 304d942354SVladimir Oltean 31ac02a451SVladimir Oltean static const struct dsa_switch_ops sja1105_switch_ops; 32ac02a451SVladimir Oltean 338aa9ebccSVladimir Oltean static void sja1105_hw_reset(struct gpio_desc *gpio, unsigned int pulse_len, 348aa9ebccSVladimir Oltean unsigned int startup_delay) 358aa9ebccSVladimir Oltean { 368aa9ebccSVladimir Oltean gpiod_set_value_cansleep(gpio, 1); 378aa9ebccSVladimir Oltean /* Wait for minimum reset pulse length */ 388aa9ebccSVladimir Oltean msleep(pulse_len); 398aa9ebccSVladimir Oltean gpiod_set_value_cansleep(gpio, 0); 408aa9ebccSVladimir Oltean /* Wait until chip is ready after reset */ 418aa9ebccSVladimir Oltean msleep(startup_delay); 428aa9ebccSVladimir Oltean } 438aa9ebccSVladimir Oltean 448aa9ebccSVladimir Oltean static void 458aa9ebccSVladimir Oltean sja1105_port_allow_traffic(struct sja1105_l2_forwarding_entry *l2_fwd, 468aa9ebccSVladimir Oltean int from, int to, bool allow) 478aa9ebccSVladimir Oltean { 484d942354SVladimir Oltean if (allow) 498aa9ebccSVladimir Oltean l2_fwd[from].reach_port |= BIT(to); 504d942354SVladimir Oltean else 518aa9ebccSVladimir Oltean l2_fwd[from].reach_port &= ~BIT(to); 528aa9ebccSVladimir Oltean } 538aa9ebccSVladimir Oltean 547f7ccdeaSVladimir Oltean static bool sja1105_can_forward(struct sja1105_l2_forwarding_entry *l2_fwd, 557f7ccdeaSVladimir Oltean int from, int to) 567f7ccdeaSVladimir Oltean { 577f7ccdeaSVladimir Oltean return !!(l2_fwd[from].reach_port & BIT(to)); 587f7ccdeaSVladimir Oltean } 597f7ccdeaSVladimir Oltean 608aa9ebccSVladimir Oltean static int sja1105_init_mac_settings(struct sja1105_private *priv) 618aa9ebccSVladimir Oltean { 628aa9ebccSVladimir Oltean struct sja1105_mac_config_entry default_mac = { 638aa9ebccSVladimir Oltean /* Enable all 8 priority queues on egress. 648aa9ebccSVladimir Oltean * Every queue i holds top[i] - base[i] frames. 658aa9ebccSVladimir Oltean * Sum of top[i] - base[i] is 511 (max hardware limit). 668aa9ebccSVladimir Oltean */ 678aa9ebccSVladimir Oltean .top = {0x3F, 0x7F, 0xBF, 0xFF, 0x13F, 0x17F, 0x1BF, 0x1FF}, 688aa9ebccSVladimir Oltean .base = {0x0, 0x40, 0x80, 0xC0, 0x100, 0x140, 0x180, 0x1C0}, 698aa9ebccSVladimir Oltean .enabled = {true, true, true, true, true, true, true, true}, 708aa9ebccSVladimir Oltean /* Keep standard IFG of 12 bytes on egress. */ 718aa9ebccSVladimir Oltean .ifg = 0, 728aa9ebccSVladimir Oltean /* Always put the MAC speed in automatic mode, where it can be 731fd4a173SVladimir Oltean * adjusted at runtime by PHYLINK. 748aa9ebccSVladimir Oltean */ 7541fed17fSVladimir Oltean .speed = priv->info->port_speed[SJA1105_SPEED_AUTO], 768aa9ebccSVladimir Oltean /* No static correction for 1-step 1588 events */ 778aa9ebccSVladimir Oltean .tp_delin = 0, 788aa9ebccSVladimir Oltean .tp_delout = 0, 798aa9ebccSVladimir Oltean /* Disable aging for critical TTEthernet traffic */ 808aa9ebccSVladimir Oltean .maxage = 0xFF, 818aa9ebccSVladimir Oltean /* Internal VLAN (pvid) to apply to untagged ingress */ 828aa9ebccSVladimir Oltean .vlanprio = 0, 83e3502b82SVladimir Oltean .vlanid = 1, 848aa9ebccSVladimir Oltean .ing_mirr = false, 858aa9ebccSVladimir Oltean .egr_mirr = false, 868aa9ebccSVladimir Oltean /* Don't drop traffic with other EtherType than ETH_P_IP */ 878aa9ebccSVladimir Oltean .drpnona664 = false, 888aa9ebccSVladimir Oltean /* Don't drop double-tagged traffic */ 898aa9ebccSVladimir Oltean .drpdtag = false, 908aa9ebccSVladimir Oltean /* Don't drop untagged traffic */ 918aa9ebccSVladimir Oltean .drpuntag = false, 928aa9ebccSVladimir Oltean /* Don't retag 802.1p (VID 0) traffic with the pvid */ 938aa9ebccSVladimir Oltean .retag = false, 94640f763fSVladimir Oltean /* Disable learning and I/O on user ports by default - 95640f763fSVladimir Oltean * STP will enable it. 96640f763fSVladimir Oltean */ 97640f763fSVladimir Oltean .dyn_learn = false, 988aa9ebccSVladimir Oltean .egress = false, 998aa9ebccSVladimir Oltean .ingress = false, 1008aa9ebccSVladimir Oltean }; 1018aa9ebccSVladimir Oltean struct sja1105_mac_config_entry *mac; 102542043e9SVladimir Oltean struct dsa_switch *ds = priv->ds; 1038aa9ebccSVladimir Oltean struct sja1105_table *table; 1048aa9ebccSVladimir Oltean int i; 1058aa9ebccSVladimir Oltean 1068aa9ebccSVladimir Oltean table = &priv->static_config.tables[BLK_IDX_MAC_CONFIG]; 1078aa9ebccSVladimir Oltean 1088aa9ebccSVladimir Oltean /* Discard previous MAC Configuration Table */ 1098aa9ebccSVladimir Oltean if (table->entry_count) { 1108aa9ebccSVladimir Oltean kfree(table->entries); 1118aa9ebccSVladimir Oltean table->entry_count = 0; 1128aa9ebccSVladimir Oltean } 1138aa9ebccSVladimir Oltean 114fd6f2c25SVladimir Oltean table->entries = kcalloc(table->ops->max_entry_count, 1158aa9ebccSVladimir Oltean table->ops->unpacked_entry_size, GFP_KERNEL); 1168aa9ebccSVladimir Oltean if (!table->entries) 1178aa9ebccSVladimir Oltean return -ENOMEM; 1188aa9ebccSVladimir Oltean 119fd6f2c25SVladimir Oltean table->entry_count = table->ops->max_entry_count; 1208aa9ebccSVladimir Oltean 1218aa9ebccSVladimir Oltean mac = table->entries; 1228aa9ebccSVladimir Oltean 123542043e9SVladimir Oltean for (i = 0; i < ds->num_ports; i++) { 1248aa9ebccSVladimir Oltean mac[i] = default_mac; 125b0b33b04SVladimir Oltean 126b0b33b04SVladimir Oltean /* Let sja1105_bridge_stp_state_set() keep address learning 127b0b33b04SVladimir Oltean * enabled for the CPU port. 128640f763fSVladimir Oltean */ 129b0b33b04SVladimir Oltean if (dsa_is_cpu_port(ds, i)) 130b0b33b04SVladimir Oltean priv->learn_ena |= BIT(i); 131640f763fSVladimir Oltean } 1328aa9ebccSVladimir Oltean 1338aa9ebccSVladimir Oltean return 0; 1348aa9ebccSVladimir Oltean } 1358aa9ebccSVladimir Oltean 1365d645df9SVladimir Oltean static int sja1105_init_mii_settings(struct sja1105_private *priv) 1378aa9ebccSVladimir Oltean { 1388aa9ebccSVladimir Oltean struct device *dev = &priv->spidev->dev; 1398aa9ebccSVladimir Oltean struct sja1105_xmii_params_entry *mii; 140542043e9SVladimir Oltean struct dsa_switch *ds = priv->ds; 1418aa9ebccSVladimir Oltean struct sja1105_table *table; 1428aa9ebccSVladimir Oltean int i; 1438aa9ebccSVladimir Oltean 1448aa9ebccSVladimir Oltean table = &priv->static_config.tables[BLK_IDX_XMII_PARAMS]; 1458aa9ebccSVladimir Oltean 1468aa9ebccSVladimir Oltean /* Discard previous xMII Mode Parameters Table */ 1478aa9ebccSVladimir Oltean if (table->entry_count) { 1488aa9ebccSVladimir Oltean kfree(table->entries); 1498aa9ebccSVladimir Oltean table->entry_count = 0; 1508aa9ebccSVladimir Oltean } 1518aa9ebccSVladimir Oltean 152fd6f2c25SVladimir Oltean table->entries = kcalloc(table->ops->max_entry_count, 1538aa9ebccSVladimir Oltean table->ops->unpacked_entry_size, GFP_KERNEL); 1548aa9ebccSVladimir Oltean if (!table->entries) 1558aa9ebccSVladimir Oltean return -ENOMEM; 1568aa9ebccSVladimir Oltean 1571fd4a173SVladimir Oltean /* Override table based on PHYLINK DT bindings */ 158fd6f2c25SVladimir Oltean table->entry_count = table->ops->max_entry_count; 1598aa9ebccSVladimir Oltean 1608aa9ebccSVladimir Oltean mii = table->entries; 1618aa9ebccSVladimir Oltean 162542043e9SVladimir Oltean for (i = 0; i < ds->num_ports; i++) { 1635d645df9SVladimir Oltean sja1105_mii_role_t role = XMII_MAC; 1645d645df9SVladimir Oltean 165ee9d0cb6SVladimir Oltean if (dsa_is_unused_port(priv->ds, i)) 166ee9d0cb6SVladimir Oltean continue; 167ee9d0cb6SVladimir Oltean 1685d645df9SVladimir Oltean switch (priv->phy_mode[i]) { 1695a8f0974SVladimir Oltean case PHY_INTERFACE_MODE_INTERNAL: 1705a8f0974SVladimir Oltean if (priv->info->internal_phy[i] == SJA1105_NO_PHY) 1715a8f0974SVladimir Oltean goto unsupported; 1725a8f0974SVladimir Oltean 1735a8f0974SVladimir Oltean mii->xmii_mode[i] = XMII_MODE_MII; 1745a8f0974SVladimir Oltean if (priv->info->internal_phy[i] == SJA1105_PHY_BASE_TX) 1755a8f0974SVladimir Oltean mii->special[i] = true; 1765a8f0974SVladimir Oltean 1775a8f0974SVladimir Oltean break; 1785d645df9SVladimir Oltean case PHY_INTERFACE_MODE_REVMII: 1795d645df9SVladimir Oltean role = XMII_PHY; 1805d645df9SVladimir Oltean fallthrough; 1818aa9ebccSVladimir Oltean case PHY_INTERFACE_MODE_MII: 18291a05078SVladimir Oltean if (!priv->info->supports_mii[i]) 18391a05078SVladimir Oltean goto unsupported; 18491a05078SVladimir Oltean 1858aa9ebccSVladimir Oltean mii->xmii_mode[i] = XMII_MODE_MII; 1868aa9ebccSVladimir Oltean break; 1875d645df9SVladimir Oltean case PHY_INTERFACE_MODE_REVRMII: 1885d645df9SVladimir Oltean role = XMII_PHY; 1895d645df9SVladimir Oltean fallthrough; 1908aa9ebccSVladimir Oltean case PHY_INTERFACE_MODE_RMII: 19191a05078SVladimir Oltean if (!priv->info->supports_rmii[i]) 19291a05078SVladimir Oltean goto unsupported; 19391a05078SVladimir Oltean 1948aa9ebccSVladimir Oltean mii->xmii_mode[i] = XMII_MODE_RMII; 1958aa9ebccSVladimir Oltean break; 1968aa9ebccSVladimir Oltean case PHY_INTERFACE_MODE_RGMII: 1978aa9ebccSVladimir Oltean case PHY_INTERFACE_MODE_RGMII_ID: 1988aa9ebccSVladimir Oltean case PHY_INTERFACE_MODE_RGMII_RXID: 1998aa9ebccSVladimir Oltean case PHY_INTERFACE_MODE_RGMII_TXID: 20091a05078SVladimir Oltean if (!priv->info->supports_rgmii[i]) 20191a05078SVladimir Oltean goto unsupported; 20291a05078SVladimir Oltean 2038aa9ebccSVladimir Oltean mii->xmii_mode[i] = XMII_MODE_RGMII; 2048aa9ebccSVladimir Oltean break; 205ffe10e67SVladimir Oltean case PHY_INTERFACE_MODE_SGMII: 20691a05078SVladimir Oltean if (!priv->info->supports_sgmii[i]) 20791a05078SVladimir Oltean goto unsupported; 20891a05078SVladimir Oltean 209ffe10e67SVladimir Oltean mii->xmii_mode[i] = XMII_MODE_SGMII; 210ece578bcSVladimir Oltean mii->special[i] = true; 211ffe10e67SVladimir Oltean break; 21291a05078SVladimir Oltean case PHY_INTERFACE_MODE_2500BASEX: 21391a05078SVladimir Oltean if (!priv->info->supports_2500basex[i]) 21491a05078SVladimir Oltean goto unsupported; 21591a05078SVladimir Oltean 21691a05078SVladimir Oltean mii->xmii_mode[i] = XMII_MODE_SGMII; 217ece578bcSVladimir Oltean mii->special[i] = true; 21891a05078SVladimir Oltean break; 21991a05078SVladimir Oltean unsupported: 2208aa9ebccSVladimir Oltean default: 22191a05078SVladimir Oltean dev_err(dev, "Unsupported PHY mode %s on port %d!\n", 2225d645df9SVladimir Oltean phy_modes(priv->phy_mode[i]), i); 2236729188dSVladimir Oltean return -EINVAL; 2248aa9ebccSVladimir Oltean } 2258aa9ebccSVladimir Oltean 2265d645df9SVladimir Oltean mii->phy_mac[i] = role; 2278aa9ebccSVladimir Oltean } 2288aa9ebccSVladimir Oltean return 0; 2298aa9ebccSVladimir Oltean } 2308aa9ebccSVladimir Oltean 2318aa9ebccSVladimir Oltean static int sja1105_init_static_fdb(struct sja1105_private *priv) 2328aa9ebccSVladimir Oltean { 2334d942354SVladimir Oltean struct sja1105_l2_lookup_entry *l2_lookup; 2348aa9ebccSVladimir Oltean struct sja1105_table *table; 2354d942354SVladimir Oltean int port; 2368aa9ebccSVladimir Oltean 2378aa9ebccSVladimir Oltean table = &priv->static_config.tables[BLK_IDX_L2_LOOKUP]; 2388aa9ebccSVladimir Oltean 2394d942354SVladimir Oltean /* We only populate the FDB table through dynamic L2 Address Lookup 2404d942354SVladimir Oltean * entries, except for a special entry at the end which is a catch-all 2414d942354SVladimir Oltean * for unknown multicast and will be used to control flooding domain. 242291d1e72SVladimir Oltean */ 2438aa9ebccSVladimir Oltean if (table->entry_count) { 2448aa9ebccSVladimir Oltean kfree(table->entries); 2458aa9ebccSVladimir Oltean table->entry_count = 0; 2468aa9ebccSVladimir Oltean } 2474d942354SVladimir Oltean 2484d942354SVladimir Oltean if (!priv->info->can_limit_mcast_flood) 2494d942354SVladimir Oltean return 0; 2504d942354SVladimir Oltean 2514d942354SVladimir Oltean table->entries = kcalloc(1, table->ops->unpacked_entry_size, 2524d942354SVladimir Oltean GFP_KERNEL); 2534d942354SVladimir Oltean if (!table->entries) 2544d942354SVladimir Oltean return -ENOMEM; 2554d942354SVladimir Oltean 2564d942354SVladimir Oltean table->entry_count = 1; 2574d942354SVladimir Oltean l2_lookup = table->entries; 2584d942354SVladimir Oltean 2594d942354SVladimir Oltean /* All L2 multicast addresses have an odd first octet */ 2604d942354SVladimir Oltean l2_lookup[0].macaddr = SJA1105_UNKNOWN_MULTICAST; 2614d942354SVladimir Oltean l2_lookup[0].mask_macaddr = SJA1105_UNKNOWN_MULTICAST; 2624d942354SVladimir Oltean l2_lookup[0].lockeds = true; 2634d942354SVladimir Oltean l2_lookup[0].index = SJA1105_MAX_L2_LOOKUP_COUNT - 1; 2644d942354SVladimir Oltean 2654d942354SVladimir Oltean /* Flood multicast to every port by default */ 2664d942354SVladimir Oltean for (port = 0; port < priv->ds->num_ports; port++) 2674d942354SVladimir Oltean if (!dsa_is_unused_port(priv->ds, port)) 2684d942354SVladimir Oltean l2_lookup[0].destports |= BIT(port); 2694d942354SVladimir Oltean 2708aa9ebccSVladimir Oltean return 0; 2718aa9ebccSVladimir Oltean } 2728aa9ebccSVladimir Oltean 2738aa9ebccSVladimir Oltean static int sja1105_init_l2_lookup_params(struct sja1105_private *priv) 2748aa9ebccSVladimir Oltean { 2758aa9ebccSVladimir Oltean struct sja1105_l2_lookup_params_entry default_l2_lookup_params = { 2768456721dSVladimir Oltean /* Learned FDB entries are forgotten after 300 seconds */ 2778456721dSVladimir Oltean .maxage = SJA1105_AGEING_TIME_MS(300000), 2788aa9ebccSVladimir Oltean /* All entries within a FDB bin are available for learning */ 2798aa9ebccSVladimir Oltean .dyn_tbsz = SJA1105ET_FDB_BIN_SIZE, 2801da73821SVladimir Oltean /* And the P/Q/R/S equivalent setting: */ 2811da73821SVladimir Oltean .start_dynspc = 0, 2828aa9ebccSVladimir Oltean /* 2^8 + 2^5 + 2^3 + 2^2 + 2^1 + 1 in Koopman notation */ 2838aa9ebccSVladimir Oltean .poly = 0x97, 2848aa9ebccSVladimir Oltean /* This selects between Independent VLAN Learning (IVL) and 2858aa9ebccSVladimir Oltean * Shared VLAN Learning (SVL) 2868aa9ebccSVladimir Oltean */ 2876d7c7d94SVladimir Oltean .shared_learn = true, 2888aa9ebccSVladimir Oltean /* Don't discard management traffic based on ENFPORT - 2898aa9ebccSVladimir Oltean * we don't perform SMAC port enforcement anyway, so 2908aa9ebccSVladimir Oltean * what we are setting here doesn't matter. 2918aa9ebccSVladimir Oltean */ 2928aa9ebccSVladimir Oltean .no_enf_hostprt = false, 2938aa9ebccSVladimir Oltean /* Don't learn SMAC for mac_fltres1 and mac_fltres0. 2948aa9ebccSVladimir Oltean * Maybe correlate with no_linklocal_learn from bridge driver? 2958aa9ebccSVladimir Oltean */ 2968aa9ebccSVladimir Oltean .no_mgmt_learn = true, 2971da73821SVladimir Oltean /* P/Q/R/S only */ 2981da73821SVladimir Oltean .use_static = true, 2991da73821SVladimir Oltean /* Dynamically learned FDB entries can overwrite other (older) 3001da73821SVladimir Oltean * dynamic FDB entries 3011da73821SVladimir Oltean */ 3021da73821SVladimir Oltean .owr_dyn = true, 3031da73821SVladimir Oltean .drpnolearn = true, 3048aa9ebccSVladimir Oltean }; 305542043e9SVladimir Oltean struct dsa_switch *ds = priv->ds; 306f238fef1SVladimir Oltean int port, num_used_ports = 0; 307542043e9SVladimir Oltean struct sja1105_table *table; 308542043e9SVladimir Oltean u64 max_fdb_entries; 309542043e9SVladimir Oltean 310542043e9SVladimir Oltean for (port = 0; port < ds->num_ports; port++) 311f238fef1SVladimir Oltean if (!dsa_is_unused_port(ds, port)) 312f238fef1SVladimir Oltean num_used_ports++; 313f238fef1SVladimir Oltean 314f238fef1SVladimir Oltean max_fdb_entries = SJA1105_MAX_L2_LOOKUP_COUNT / num_used_ports; 315f238fef1SVladimir Oltean 316f238fef1SVladimir Oltean for (port = 0; port < ds->num_ports; port++) { 317f238fef1SVladimir Oltean if (dsa_is_unused_port(ds, port)) 318f238fef1SVladimir Oltean continue; 319f238fef1SVladimir Oltean 320542043e9SVladimir Oltean default_l2_lookup_params.maxaddrp[port] = max_fdb_entries; 321f238fef1SVladimir Oltean } 3228aa9ebccSVladimir Oltean 3238aa9ebccSVladimir Oltean table = &priv->static_config.tables[BLK_IDX_L2_LOOKUP_PARAMS]; 3248aa9ebccSVladimir Oltean 3258aa9ebccSVladimir Oltean if (table->entry_count) { 3268aa9ebccSVladimir Oltean kfree(table->entries); 3278aa9ebccSVladimir Oltean table->entry_count = 0; 3288aa9ebccSVladimir Oltean } 3298aa9ebccSVladimir Oltean 330fd6f2c25SVladimir Oltean table->entries = kcalloc(table->ops->max_entry_count, 3318aa9ebccSVladimir Oltean table->ops->unpacked_entry_size, GFP_KERNEL); 3328aa9ebccSVladimir Oltean if (!table->entries) 3338aa9ebccSVladimir Oltean return -ENOMEM; 3348aa9ebccSVladimir Oltean 335fd6f2c25SVladimir Oltean table->entry_count = table->ops->max_entry_count; 3368aa9ebccSVladimir Oltean 3378aa9ebccSVladimir Oltean /* This table only has a single entry */ 3388aa9ebccSVladimir Oltean ((struct sja1105_l2_lookup_params_entry *)table->entries)[0] = 3398aa9ebccSVladimir Oltean default_l2_lookup_params; 3408aa9ebccSVladimir Oltean 3418aa9ebccSVladimir Oltean return 0; 3428aa9ebccSVladimir Oltean } 3438aa9ebccSVladimir Oltean 344ed040abcSVladimir Oltean /* Set up a default VLAN for untagged traffic injected from the CPU 345ed040abcSVladimir Oltean * using management routes (e.g. STP, PTP) as opposed to tag_8021q. 346ed040abcSVladimir Oltean * All DT-defined ports are members of this VLAN, and there are no 347ed040abcSVladimir Oltean * restrictions on forwarding (since the CPU selects the destination). 348ed040abcSVladimir Oltean * Frames from this VLAN will always be transmitted as untagged, and 349ed040abcSVladimir Oltean * neither the bridge nor the 8021q module cannot create this VLAN ID. 350ed040abcSVladimir Oltean */ 3518aa9ebccSVladimir Oltean static int sja1105_init_static_vlan(struct sja1105_private *priv) 3528aa9ebccSVladimir Oltean { 3538aa9ebccSVladimir Oltean struct sja1105_table *table; 3548aa9ebccSVladimir Oltean struct sja1105_vlan_lookup_entry pvid = { 3553e77e59bSVladimir Oltean .type_entry = SJA1110_VLAN_D_TAG, 3568aa9ebccSVladimir Oltean .ving_mirr = 0, 3578aa9ebccSVladimir Oltean .vegr_mirr = 0, 3588aa9ebccSVladimir Oltean .vmemb_port = 0, 3598aa9ebccSVladimir Oltean .vlan_bc = 0, 3608aa9ebccSVladimir Oltean .tag_port = 0, 361ed040abcSVladimir Oltean .vlanid = SJA1105_DEFAULT_VLAN, 3628aa9ebccSVladimir Oltean }; 363ec5ae610SVladimir Oltean struct dsa_switch *ds = priv->ds; 364ec5ae610SVladimir Oltean int port; 3658aa9ebccSVladimir Oltean 3668aa9ebccSVladimir Oltean table = &priv->static_config.tables[BLK_IDX_VLAN_LOOKUP]; 3678aa9ebccSVladimir Oltean 3688aa9ebccSVladimir Oltean if (table->entry_count) { 3698aa9ebccSVladimir Oltean kfree(table->entries); 3708aa9ebccSVladimir Oltean table->entry_count = 0; 3718aa9ebccSVladimir Oltean } 3728aa9ebccSVladimir Oltean 373c75857b0SZheng Yongjun table->entries = kzalloc(table->ops->unpacked_entry_size, 3748aa9ebccSVladimir Oltean GFP_KERNEL); 3758aa9ebccSVladimir Oltean if (!table->entries) 3768aa9ebccSVladimir Oltean return -ENOMEM; 3778aa9ebccSVladimir Oltean 3788aa9ebccSVladimir Oltean table->entry_count = 1; 3798aa9ebccSVladimir Oltean 380ec5ae610SVladimir Oltean for (port = 0; port < ds->num_ports; port++) { 381ec5ae610SVladimir Oltean struct sja1105_bridge_vlan *v; 382ec5ae610SVladimir Oltean 383ec5ae610SVladimir Oltean if (dsa_is_unused_port(ds, port)) 384ec5ae610SVladimir Oltean continue; 385ec5ae610SVladimir Oltean 386ec5ae610SVladimir Oltean pvid.vmemb_port |= BIT(port); 387ec5ae610SVladimir Oltean pvid.vlan_bc |= BIT(port); 388ec5ae610SVladimir Oltean pvid.tag_port &= ~BIT(port); 389ec5ae610SVladimir Oltean 390ec5ae610SVladimir Oltean v = kzalloc(sizeof(*v), GFP_KERNEL); 391ec5ae610SVladimir Oltean if (!v) 392ec5ae610SVladimir Oltean return -ENOMEM; 393ec5ae610SVladimir Oltean 394ec5ae610SVladimir Oltean v->port = port; 395ed040abcSVladimir Oltean v->vid = SJA1105_DEFAULT_VLAN; 396ec5ae610SVladimir Oltean v->untagged = true; 397ec5ae610SVladimir Oltean if (dsa_is_cpu_port(ds, port)) 398ec5ae610SVladimir Oltean v->pvid = true; 399ec5ae610SVladimir Oltean list_add(&v->list, &priv->dsa_8021q_vlans); 4008aa9ebccSVladimir Oltean } 4018aa9ebccSVladimir Oltean 4028aa9ebccSVladimir Oltean ((struct sja1105_vlan_lookup_entry *)table->entries)[0] = pvid; 4038aa9ebccSVladimir Oltean return 0; 4048aa9ebccSVladimir Oltean } 4058aa9ebccSVladimir Oltean 4068aa9ebccSVladimir Oltean static int sja1105_init_l2_forwarding(struct sja1105_private *priv) 4078aa9ebccSVladimir Oltean { 4088aa9ebccSVladimir Oltean struct sja1105_l2_forwarding_entry *l2fwd; 409542043e9SVladimir Oltean struct dsa_switch *ds = priv->ds; 4108aa9ebccSVladimir Oltean struct sja1105_table *table; 4118aa9ebccSVladimir Oltean int i, j; 4128aa9ebccSVladimir Oltean 4138aa9ebccSVladimir Oltean table = &priv->static_config.tables[BLK_IDX_L2_FORWARDING]; 4148aa9ebccSVladimir Oltean 4158aa9ebccSVladimir Oltean if (table->entry_count) { 4168aa9ebccSVladimir Oltean kfree(table->entries); 4178aa9ebccSVladimir Oltean table->entry_count = 0; 4188aa9ebccSVladimir Oltean } 4198aa9ebccSVladimir Oltean 420fd6f2c25SVladimir Oltean table->entries = kcalloc(table->ops->max_entry_count, 4218aa9ebccSVladimir Oltean table->ops->unpacked_entry_size, GFP_KERNEL); 4228aa9ebccSVladimir Oltean if (!table->entries) 4238aa9ebccSVladimir Oltean return -ENOMEM; 4248aa9ebccSVladimir Oltean 425fd6f2c25SVladimir Oltean table->entry_count = table->ops->max_entry_count; 4268aa9ebccSVladimir Oltean 4278aa9ebccSVladimir Oltean l2fwd = table->entries; 4288aa9ebccSVladimir Oltean 4298aa9ebccSVladimir Oltean /* First 5 entries define the forwarding rules */ 430542043e9SVladimir Oltean for (i = 0; i < ds->num_ports; i++) { 4318aa9ebccSVladimir Oltean unsigned int upstream = dsa_upstream_port(priv->ds, i); 4328aa9ebccSVladimir Oltean 433f238fef1SVladimir Oltean if (dsa_is_unused_port(ds, i)) 434f238fef1SVladimir Oltean continue; 435f238fef1SVladimir Oltean 4368aa9ebccSVladimir Oltean for (j = 0; j < SJA1105_NUM_TC; j++) 4378aa9ebccSVladimir Oltean l2fwd[i].vlan_pmap[j] = j; 4388aa9ebccSVladimir Oltean 4397f7ccdeaSVladimir Oltean /* All ports start up with egress flooding enabled, 4407f7ccdeaSVladimir Oltean * including the CPU port. 4417f7ccdeaSVladimir Oltean */ 4427f7ccdeaSVladimir Oltean priv->ucast_egress_floods |= BIT(i); 4437f7ccdeaSVladimir Oltean priv->bcast_egress_floods |= BIT(i); 4447f7ccdeaSVladimir Oltean 4458aa9ebccSVladimir Oltean if (i == upstream) 4468aa9ebccSVladimir Oltean continue; 4478aa9ebccSVladimir Oltean 4488aa9ebccSVladimir Oltean sja1105_port_allow_traffic(l2fwd, i, upstream, true); 4498aa9ebccSVladimir Oltean sja1105_port_allow_traffic(l2fwd, upstream, i, true); 4504d942354SVladimir Oltean 4514d942354SVladimir Oltean l2fwd[i].bc_domain = BIT(upstream); 4524d942354SVladimir Oltean l2fwd[i].fl_domain = BIT(upstream); 4534d942354SVladimir Oltean 4544d942354SVladimir Oltean l2fwd[upstream].bc_domain |= BIT(i); 4554d942354SVladimir Oltean l2fwd[upstream].fl_domain |= BIT(i); 4568aa9ebccSVladimir Oltean } 457f238fef1SVladimir Oltean 4588aa9ebccSVladimir Oltean /* Next 8 entries define VLAN PCP mapping from ingress to egress. 4598aa9ebccSVladimir Oltean * Create a one-to-one mapping. 4608aa9ebccSVladimir Oltean */ 461f238fef1SVladimir Oltean for (i = 0; i < SJA1105_NUM_TC; i++) { 462f238fef1SVladimir Oltean for (j = 0; j < ds->num_ports; j++) { 463f238fef1SVladimir Oltean if (dsa_is_unused_port(ds, j)) 464f238fef1SVladimir Oltean continue; 465f238fef1SVladimir Oltean 466542043e9SVladimir Oltean l2fwd[ds->num_ports + i].vlan_pmap[j] = i; 467f238fef1SVladimir Oltean } 4683e77e59bSVladimir Oltean 4693e77e59bSVladimir Oltean l2fwd[ds->num_ports + i].type_egrpcp2outputq = true; 4703e77e59bSVladimir Oltean } 4713e77e59bSVladimir Oltean 4723e77e59bSVladimir Oltean return 0; 4733e77e59bSVladimir Oltean } 4743e77e59bSVladimir Oltean 4753e77e59bSVladimir Oltean static int sja1110_init_pcp_remapping(struct sja1105_private *priv) 4763e77e59bSVladimir Oltean { 4773e77e59bSVladimir Oltean struct sja1110_pcp_remapping_entry *pcp_remap; 4783e77e59bSVladimir Oltean struct dsa_switch *ds = priv->ds; 4793e77e59bSVladimir Oltean struct sja1105_table *table; 4803e77e59bSVladimir Oltean int port, tc; 4813e77e59bSVladimir Oltean 4823e77e59bSVladimir Oltean table = &priv->static_config.tables[BLK_IDX_PCP_REMAPPING]; 4833e77e59bSVladimir Oltean 4843e77e59bSVladimir Oltean /* Nothing to do for SJA1105 */ 4853e77e59bSVladimir Oltean if (!table->ops->max_entry_count) 4863e77e59bSVladimir Oltean return 0; 4873e77e59bSVladimir Oltean 4883e77e59bSVladimir Oltean if (table->entry_count) { 4893e77e59bSVladimir Oltean kfree(table->entries); 4903e77e59bSVladimir Oltean table->entry_count = 0; 4913e77e59bSVladimir Oltean } 4923e77e59bSVladimir Oltean 4933e77e59bSVladimir Oltean table->entries = kcalloc(table->ops->max_entry_count, 4943e77e59bSVladimir Oltean table->ops->unpacked_entry_size, GFP_KERNEL); 4953e77e59bSVladimir Oltean if (!table->entries) 4963e77e59bSVladimir Oltean return -ENOMEM; 4973e77e59bSVladimir Oltean 4983e77e59bSVladimir Oltean table->entry_count = table->ops->max_entry_count; 4993e77e59bSVladimir Oltean 5003e77e59bSVladimir Oltean pcp_remap = table->entries; 5013e77e59bSVladimir Oltean 5023e77e59bSVladimir Oltean /* Repeat the configuration done for vlan_pmap */ 5033e77e59bSVladimir Oltean for (port = 0; port < ds->num_ports; port++) { 5043e77e59bSVladimir Oltean if (dsa_is_unused_port(ds, port)) 5053e77e59bSVladimir Oltean continue; 5063e77e59bSVladimir Oltean 5073e77e59bSVladimir Oltean for (tc = 0; tc < SJA1105_NUM_TC; tc++) 5083e77e59bSVladimir Oltean pcp_remap[port].egrpcp[tc] = tc; 509f238fef1SVladimir Oltean } 5108aa9ebccSVladimir Oltean 5118aa9ebccSVladimir Oltean return 0; 5128aa9ebccSVladimir Oltean } 5138aa9ebccSVladimir Oltean 5148aa9ebccSVladimir Oltean static int sja1105_init_l2_forwarding_params(struct sja1105_private *priv) 5158aa9ebccSVladimir Oltean { 5161bf658eeSVladimir Oltean struct sja1105_l2_forwarding_params_entry *l2fwd_params; 5178aa9ebccSVladimir Oltean struct sja1105_table *table; 5188aa9ebccSVladimir Oltean 5198aa9ebccSVladimir Oltean table = &priv->static_config.tables[BLK_IDX_L2_FORWARDING_PARAMS]; 5208aa9ebccSVladimir Oltean 5218aa9ebccSVladimir Oltean if (table->entry_count) { 5228aa9ebccSVladimir Oltean kfree(table->entries); 5238aa9ebccSVladimir Oltean table->entry_count = 0; 5248aa9ebccSVladimir Oltean } 5258aa9ebccSVladimir Oltean 526fd6f2c25SVladimir Oltean table->entries = kcalloc(table->ops->max_entry_count, 5278aa9ebccSVladimir Oltean table->ops->unpacked_entry_size, GFP_KERNEL); 5288aa9ebccSVladimir Oltean if (!table->entries) 5298aa9ebccSVladimir Oltean return -ENOMEM; 5308aa9ebccSVladimir Oltean 531fd6f2c25SVladimir Oltean table->entry_count = table->ops->max_entry_count; 5328aa9ebccSVladimir Oltean 5338aa9ebccSVladimir Oltean /* This table only has a single entry */ 5341bf658eeSVladimir Oltean l2fwd_params = table->entries; 5351bf658eeSVladimir Oltean 5361bf658eeSVladimir Oltean /* Disallow dynamic reconfiguration of vlan_pmap */ 5371bf658eeSVladimir Oltean l2fwd_params->max_dynp = 0; 5381bf658eeSVladimir Oltean /* Use a single memory partition for all ingress queues */ 5391bf658eeSVladimir Oltean l2fwd_params->part_spc[0] = priv->info->max_frame_mem; 5408aa9ebccSVladimir Oltean 5418aa9ebccSVladimir Oltean return 0; 5428aa9ebccSVladimir Oltean } 5438aa9ebccSVladimir Oltean 544aaa270c6SVladimir Oltean void sja1105_frame_memory_partitioning(struct sja1105_private *priv) 545aaa270c6SVladimir Oltean { 546aaa270c6SVladimir Oltean struct sja1105_l2_forwarding_params_entry *l2_fwd_params; 547aaa270c6SVladimir Oltean struct sja1105_vl_forwarding_params_entry *vl_fwd_params; 548aaa270c6SVladimir Oltean struct sja1105_table *table; 549aaa270c6SVladimir Oltean 550aaa270c6SVladimir Oltean table = &priv->static_config.tables[BLK_IDX_L2_FORWARDING_PARAMS]; 551aaa270c6SVladimir Oltean l2_fwd_params = table->entries; 5520fac6aa0SVladimir Oltean l2_fwd_params->part_spc[0] = SJA1105_MAX_FRAME_MEMORY; 553aaa270c6SVladimir Oltean 554aaa270c6SVladimir Oltean /* If we have any critical-traffic virtual links, we need to reserve 555aaa270c6SVladimir Oltean * some frame buffer memory for them. At the moment, hardcode the value 556aaa270c6SVladimir Oltean * at 100 blocks of 128 bytes of memory each. This leaves 829 blocks 557aaa270c6SVladimir Oltean * remaining for best-effort traffic. TODO: figure out a more flexible 558aaa270c6SVladimir Oltean * way to perform the frame buffer partitioning. 559aaa270c6SVladimir Oltean */ 560aaa270c6SVladimir Oltean if (!priv->static_config.tables[BLK_IDX_VL_FORWARDING].entry_count) 561aaa270c6SVladimir Oltean return; 562aaa270c6SVladimir Oltean 563aaa270c6SVladimir Oltean table = &priv->static_config.tables[BLK_IDX_VL_FORWARDING_PARAMS]; 564aaa270c6SVladimir Oltean vl_fwd_params = table->entries; 565aaa270c6SVladimir Oltean 566aaa270c6SVladimir Oltean l2_fwd_params->part_spc[0] -= SJA1105_VL_FRAME_MEMORY; 567aaa270c6SVladimir Oltean vl_fwd_params->partspc[0] = SJA1105_VL_FRAME_MEMORY; 568aaa270c6SVladimir Oltean } 569aaa270c6SVladimir Oltean 570ceec8bc0SVladimir Oltean /* SJA1110 TDMACONFIGIDX values: 571ceec8bc0SVladimir Oltean * 572ceec8bc0SVladimir Oltean * | 100 Mbps ports | 1Gbps ports | 2.5Gbps ports | Disabled ports 573ceec8bc0SVladimir Oltean * -----+----------------+---------------+---------------+--------------- 574ceec8bc0SVladimir Oltean * 0 | 0, [5:10] | [1:2] | [3:4] | retag 575ceec8bc0SVladimir Oltean * 1 |0, [5:10], retag| [1:2] | [3:4] | - 576ceec8bc0SVladimir Oltean * 2 | 0, [5:10] | [1:3], retag | 4 | - 577ceec8bc0SVladimir Oltean * 3 | 0, [5:10] |[1:2], 4, retag| 3 | - 578ceec8bc0SVladimir Oltean * 4 | 0, 2, [5:10] | 1, retag | [3:4] | - 579ceec8bc0SVladimir Oltean * 5 | 0, 1, [5:10] | 2, retag | [3:4] | - 580ceec8bc0SVladimir Oltean * 14 | 0, [5:10] | [1:4], retag | - | - 581ceec8bc0SVladimir Oltean * 15 | [5:10] | [0:4], retag | - | - 582ceec8bc0SVladimir Oltean */ 583ceec8bc0SVladimir Oltean static void sja1110_select_tdmaconfigidx(struct sja1105_private *priv) 584ceec8bc0SVladimir Oltean { 585ceec8bc0SVladimir Oltean struct sja1105_general_params_entry *general_params; 586ceec8bc0SVladimir Oltean struct sja1105_table *table; 587ceec8bc0SVladimir Oltean bool port_1_is_base_tx; 588ceec8bc0SVladimir Oltean bool port_3_is_2500; 589ceec8bc0SVladimir Oltean bool port_4_is_2500; 590ceec8bc0SVladimir Oltean u64 tdmaconfigidx; 591ceec8bc0SVladimir Oltean 592ceec8bc0SVladimir Oltean if (priv->info->device_id != SJA1110_DEVICE_ID) 593ceec8bc0SVladimir Oltean return; 594ceec8bc0SVladimir Oltean 595ceec8bc0SVladimir Oltean table = &priv->static_config.tables[BLK_IDX_GENERAL_PARAMS]; 596ceec8bc0SVladimir Oltean general_params = table->entries; 597ceec8bc0SVladimir Oltean 598ceec8bc0SVladimir Oltean /* All the settings below are "as opposed to SGMII", which is the 599ceec8bc0SVladimir Oltean * other pinmuxing option. 600ceec8bc0SVladimir Oltean */ 601ceec8bc0SVladimir Oltean port_1_is_base_tx = priv->phy_mode[1] == PHY_INTERFACE_MODE_INTERNAL; 602ceec8bc0SVladimir Oltean port_3_is_2500 = priv->phy_mode[3] == PHY_INTERFACE_MODE_2500BASEX; 603ceec8bc0SVladimir Oltean port_4_is_2500 = priv->phy_mode[4] == PHY_INTERFACE_MODE_2500BASEX; 604ceec8bc0SVladimir Oltean 605ceec8bc0SVladimir Oltean if (port_1_is_base_tx) 606ceec8bc0SVladimir Oltean /* Retagging port will operate at 1 Gbps */ 607ceec8bc0SVladimir Oltean tdmaconfigidx = 5; 608ceec8bc0SVladimir Oltean else if (port_3_is_2500 && port_4_is_2500) 609ceec8bc0SVladimir Oltean /* Retagging port will operate at 100 Mbps */ 610ceec8bc0SVladimir Oltean tdmaconfigidx = 1; 611ceec8bc0SVladimir Oltean else if (port_3_is_2500) 612ceec8bc0SVladimir Oltean /* Retagging port will operate at 1 Gbps */ 613ceec8bc0SVladimir Oltean tdmaconfigidx = 3; 614ceec8bc0SVladimir Oltean else if (port_4_is_2500) 615ceec8bc0SVladimir Oltean /* Retagging port will operate at 1 Gbps */ 616ceec8bc0SVladimir Oltean tdmaconfigidx = 2; 617ceec8bc0SVladimir Oltean else 618ceec8bc0SVladimir Oltean /* Retagging port will operate at 1 Gbps */ 619ceec8bc0SVladimir Oltean tdmaconfigidx = 14; 620ceec8bc0SVladimir Oltean 621ceec8bc0SVladimir Oltean general_params->tdmaconfigidx = tdmaconfigidx; 622ceec8bc0SVladimir Oltean } 623ceec8bc0SVladimir Oltean 6248aa9ebccSVladimir Oltean static int sja1105_init_general_params(struct sja1105_private *priv) 6258aa9ebccSVladimir Oltean { 6268aa9ebccSVladimir Oltean struct sja1105_general_params_entry default_general_params = { 627511e6ca0SVladimir Oltean /* Allow dynamic changing of the mirror port */ 628511e6ca0SVladimir Oltean .mirr_ptacu = true, 6298aa9ebccSVladimir Oltean .switchid = priv->ds->index, 6305f06c63bSVladimir Oltean /* Priority queue for link-local management frames 6315f06c63bSVladimir Oltean * (both ingress to and egress from CPU - PTP, STP etc) 6325f06c63bSVladimir Oltean */ 63308fde09aSVladimir Oltean .hostprio = 7, 6348aa9ebccSVladimir Oltean .mac_fltres1 = SJA1105_LINKLOCAL_FILTER_A, 6358aa9ebccSVladimir Oltean .mac_flt1 = SJA1105_LINKLOCAL_FILTER_A_MASK, 63642824463SVladimir Oltean .incl_srcpt1 = false, 6378aa9ebccSVladimir Oltean .send_meta1 = false, 6388aa9ebccSVladimir Oltean .mac_fltres0 = SJA1105_LINKLOCAL_FILTER_B, 6398aa9ebccSVladimir Oltean .mac_flt0 = SJA1105_LINKLOCAL_FILTER_B_MASK, 64042824463SVladimir Oltean .incl_srcpt0 = false, 6418aa9ebccSVladimir Oltean .send_meta0 = false, 6428aa9ebccSVladimir Oltean /* The destination for traffic matching mac_fltres1 and 6438aa9ebccSVladimir Oltean * mac_fltres0 on all ports except host_port. Such traffic 6448aa9ebccSVladimir Oltean * receieved on host_port itself would be dropped, except 6458aa9ebccSVladimir Oltean * by installing a temporary 'management route' 6468aa9ebccSVladimir Oltean */ 647df2a81a3SVladimir Oltean .host_port = priv->ds->num_ports, 648511e6ca0SVladimir Oltean /* Default to an invalid value */ 649542043e9SVladimir Oltean .mirr_port = priv->ds->num_ports, 6508aa9ebccSVladimir Oltean /* No TTEthernet */ 651dfacc5a2SVladimir Oltean .vllupformat = SJA1105_VL_FORMAT_PSFP, 6528aa9ebccSVladimir Oltean .vlmarker = 0, 6538aa9ebccSVladimir Oltean .vlmask = 0, 6548aa9ebccSVladimir Oltean /* Only update correctionField for 1-step PTP (L2 transport) */ 6558aa9ebccSVladimir Oltean .ignore2stf = 0, 6566666cebcSVladimir Oltean /* Forcefully disable VLAN filtering by telling 6576666cebcSVladimir Oltean * the switch that VLAN has a different EtherType. 6586666cebcSVladimir Oltean */ 6596666cebcSVladimir Oltean .tpid = ETH_P_SJA1105, 6606666cebcSVladimir Oltean .tpid2 = ETH_P_SJA1105, 66129305260SVladimir Oltean /* Enable the TTEthernet engine on SJA1110 */ 66229305260SVladimir Oltean .tte_en = true, 6634913b8ebSVladimir Oltean /* Set up the EtherType for control packets on SJA1110 */ 6644913b8ebSVladimir Oltean .header_type = ETH_P_SJA1110, 6658aa9ebccSVladimir Oltean }; 6666c0de59bSVladimir Oltean struct sja1105_general_params_entry *general_params; 667df2a81a3SVladimir Oltean struct dsa_switch *ds = priv->ds; 6688aa9ebccSVladimir Oltean struct sja1105_table *table; 669df2a81a3SVladimir Oltean int port; 670df2a81a3SVladimir Oltean 671df2a81a3SVladimir Oltean for (port = 0; port < ds->num_ports; port++) { 672df2a81a3SVladimir Oltean if (dsa_is_cpu_port(ds, port)) { 673df2a81a3SVladimir Oltean default_general_params.host_port = port; 674df2a81a3SVladimir Oltean break; 675df2a81a3SVladimir Oltean } 676df2a81a3SVladimir Oltean } 6778aa9ebccSVladimir Oltean 6788aa9ebccSVladimir Oltean table = &priv->static_config.tables[BLK_IDX_GENERAL_PARAMS]; 6798aa9ebccSVladimir Oltean 6808aa9ebccSVladimir Oltean if (table->entry_count) { 6818aa9ebccSVladimir Oltean kfree(table->entries); 6828aa9ebccSVladimir Oltean table->entry_count = 0; 6838aa9ebccSVladimir Oltean } 6848aa9ebccSVladimir Oltean 685fd6f2c25SVladimir Oltean table->entries = kcalloc(table->ops->max_entry_count, 6868aa9ebccSVladimir Oltean table->ops->unpacked_entry_size, GFP_KERNEL); 6878aa9ebccSVladimir Oltean if (!table->entries) 6888aa9ebccSVladimir Oltean return -ENOMEM; 6898aa9ebccSVladimir Oltean 690fd6f2c25SVladimir Oltean table->entry_count = table->ops->max_entry_count; 6918aa9ebccSVladimir Oltean 6926c0de59bSVladimir Oltean general_params = table->entries; 6936c0de59bSVladimir Oltean 6948aa9ebccSVladimir Oltean /* This table only has a single entry */ 6956c0de59bSVladimir Oltean general_params[0] = default_general_params; 6968aa9ebccSVladimir Oltean 697ceec8bc0SVladimir Oltean sja1110_select_tdmaconfigidx(priv); 698ceec8bc0SVladimir Oltean 6996c0de59bSVladimir Oltean /* Link-local traffic received on casc_port will be forwarded 7006c0de59bSVladimir Oltean * to host_port without embedding the source port and device ID 7016c0de59bSVladimir Oltean * info in the destination MAC address, and no RX timestamps will be 7026c0de59bSVladimir Oltean * taken either (presumably because it is a cascaded port and a 7036c0de59bSVladimir Oltean * downstream SJA switch already did that). 7046c0de59bSVladimir Oltean * To disable the feature, we need to do different things depending on 7056c0de59bSVladimir Oltean * switch generation. On SJA1105 we need to set an invalid port, while 7066c0de59bSVladimir Oltean * on SJA1110 which support multiple cascaded ports, this field is a 7076c0de59bSVladimir Oltean * bitmask so it must be left zero. 7086c0de59bSVladimir Oltean */ 7096c0de59bSVladimir Oltean if (!priv->info->multiple_cascade_ports) 7106c0de59bSVladimir Oltean general_params->casc_port = ds->num_ports; 7116c0de59bSVladimir Oltean 7128aa9ebccSVladimir Oltean return 0; 7138aa9ebccSVladimir Oltean } 7148aa9ebccSVladimir Oltean 71579d5511cSVladimir Oltean static int sja1105_init_avb_params(struct sja1105_private *priv) 71679d5511cSVladimir Oltean { 71779d5511cSVladimir Oltean struct sja1105_avb_params_entry *avb; 71879d5511cSVladimir Oltean struct sja1105_table *table; 71979d5511cSVladimir Oltean 72079d5511cSVladimir Oltean table = &priv->static_config.tables[BLK_IDX_AVB_PARAMS]; 72179d5511cSVladimir Oltean 72279d5511cSVladimir Oltean /* Discard previous AVB Parameters Table */ 72379d5511cSVladimir Oltean if (table->entry_count) { 72479d5511cSVladimir Oltean kfree(table->entries); 72579d5511cSVladimir Oltean table->entry_count = 0; 72679d5511cSVladimir Oltean } 72779d5511cSVladimir Oltean 728fd6f2c25SVladimir Oltean table->entries = kcalloc(table->ops->max_entry_count, 72979d5511cSVladimir Oltean table->ops->unpacked_entry_size, GFP_KERNEL); 73079d5511cSVladimir Oltean if (!table->entries) 73179d5511cSVladimir Oltean return -ENOMEM; 73279d5511cSVladimir Oltean 733fd6f2c25SVladimir Oltean table->entry_count = table->ops->max_entry_count; 73479d5511cSVladimir Oltean 73579d5511cSVladimir Oltean avb = table->entries; 73679d5511cSVladimir Oltean 73779d5511cSVladimir Oltean /* Configure the MAC addresses for meta frames */ 73879d5511cSVladimir Oltean avb->destmeta = SJA1105_META_DMAC; 73979d5511cSVladimir Oltean avb->srcmeta = SJA1105_META_SMAC; 740747e5eb3SVladimir Oltean /* On P/Q/R/S, configure the direction of the PTP_CLK pin as input by 741747e5eb3SVladimir Oltean * default. This is because there might be boards with a hardware 742747e5eb3SVladimir Oltean * layout where enabling the pin as output might cause an electrical 743747e5eb3SVladimir Oltean * clash. On E/T the pin is always an output, which the board designers 744747e5eb3SVladimir Oltean * probably already knew, so even if there are going to be electrical 745747e5eb3SVladimir Oltean * issues, there's nothing we can do. 746747e5eb3SVladimir Oltean */ 747747e5eb3SVladimir Oltean avb->cas_master = false; 74879d5511cSVladimir Oltean 74979d5511cSVladimir Oltean return 0; 75079d5511cSVladimir Oltean } 75179d5511cSVladimir Oltean 752a7cc081cSVladimir Oltean /* The L2 policing table is 2-stage. The table is looked up for each frame 753a7cc081cSVladimir Oltean * according to the ingress port, whether it was broadcast or not, and the 754a7cc081cSVladimir Oltean * classified traffic class (given by VLAN PCP). This portion of the lookup is 755a7cc081cSVladimir Oltean * fixed, and gives access to the SHARINDX, an indirection register pointing 756a7cc081cSVladimir Oltean * within the policing table itself, which is used to resolve the policer that 757a7cc081cSVladimir Oltean * will be used for this frame. 758a7cc081cSVladimir Oltean * 759a7cc081cSVladimir Oltean * Stage 1 Stage 2 760a7cc081cSVladimir Oltean * +------------+--------+ +---------------------------------+ 761a7cc081cSVladimir Oltean * |Port 0 TC 0 |SHARINDX| | Policer 0: Rate, Burst, MTU | 762a7cc081cSVladimir Oltean * +------------+--------+ +---------------------------------+ 763a7cc081cSVladimir Oltean * |Port 0 TC 1 |SHARINDX| | Policer 1: Rate, Burst, MTU | 764a7cc081cSVladimir Oltean * +------------+--------+ +---------------------------------+ 765a7cc081cSVladimir Oltean * ... | Policer 2: Rate, Burst, MTU | 766a7cc081cSVladimir Oltean * +------------+--------+ +---------------------------------+ 767a7cc081cSVladimir Oltean * |Port 0 TC 7 |SHARINDX| | Policer 3: Rate, Burst, MTU | 768a7cc081cSVladimir Oltean * +------------+--------+ +---------------------------------+ 769a7cc081cSVladimir Oltean * |Port 1 TC 0 |SHARINDX| | Policer 4: Rate, Burst, MTU | 770a7cc081cSVladimir Oltean * +------------+--------+ +---------------------------------+ 771a7cc081cSVladimir Oltean * ... | Policer 5: Rate, Burst, MTU | 772a7cc081cSVladimir Oltean * +------------+--------+ +---------------------------------+ 773a7cc081cSVladimir Oltean * |Port 1 TC 7 |SHARINDX| | Policer 6: Rate, Burst, MTU | 774a7cc081cSVladimir Oltean * +------------+--------+ +---------------------------------+ 775a7cc081cSVladimir Oltean * ... | Policer 7: Rate, Burst, MTU | 776a7cc081cSVladimir Oltean * +------------+--------+ +---------------------------------+ 777a7cc081cSVladimir Oltean * |Port 4 TC 7 |SHARINDX| ... 778a7cc081cSVladimir Oltean * +------------+--------+ 779a7cc081cSVladimir Oltean * |Port 0 BCAST|SHARINDX| ... 780a7cc081cSVladimir Oltean * +------------+--------+ 781a7cc081cSVladimir Oltean * |Port 1 BCAST|SHARINDX| ... 782a7cc081cSVladimir Oltean * +------------+--------+ 783a7cc081cSVladimir Oltean * ... ... 784a7cc081cSVladimir Oltean * +------------+--------+ +---------------------------------+ 785a7cc081cSVladimir Oltean * |Port 4 BCAST|SHARINDX| | Policer 44: Rate, Burst, MTU | 786a7cc081cSVladimir Oltean * +------------+--------+ +---------------------------------+ 787a7cc081cSVladimir Oltean * 788a7cc081cSVladimir Oltean * In this driver, we shall use policers 0-4 as statically alocated port 789a7cc081cSVladimir Oltean * (matchall) policers. So we need to make the SHARINDX for all lookups 790a7cc081cSVladimir Oltean * corresponding to this ingress port (8 VLAN PCP lookups and 1 broadcast 791a7cc081cSVladimir Oltean * lookup) equal. 792a7cc081cSVladimir Oltean * The remaining policers (40) shall be dynamically allocated for flower 793a7cc081cSVladimir Oltean * policers, where the key is either vlan_prio or dst_mac ff:ff:ff:ff:ff:ff. 794a7cc081cSVladimir Oltean */ 7958aa9ebccSVladimir Oltean #define SJA1105_RATE_MBPS(speed) (((speed) * 64000) / 1000) 7968aa9ebccSVladimir Oltean 7978aa9ebccSVladimir Oltean static int sja1105_init_l2_policing(struct sja1105_private *priv) 7988aa9ebccSVladimir Oltean { 7998aa9ebccSVladimir Oltean struct sja1105_l2_policing_entry *policing; 800542043e9SVladimir Oltean struct dsa_switch *ds = priv->ds; 8018aa9ebccSVladimir Oltean struct sja1105_table *table; 802a7cc081cSVladimir Oltean int port, tc; 8038aa9ebccSVladimir Oltean 8048aa9ebccSVladimir Oltean table = &priv->static_config.tables[BLK_IDX_L2_POLICING]; 8058aa9ebccSVladimir Oltean 8068aa9ebccSVladimir Oltean /* Discard previous L2 Policing Table */ 8078aa9ebccSVladimir Oltean if (table->entry_count) { 8088aa9ebccSVladimir Oltean kfree(table->entries); 8098aa9ebccSVladimir Oltean table->entry_count = 0; 8108aa9ebccSVladimir Oltean } 8118aa9ebccSVladimir Oltean 812fd6f2c25SVladimir Oltean table->entries = kcalloc(table->ops->max_entry_count, 8138aa9ebccSVladimir Oltean table->ops->unpacked_entry_size, GFP_KERNEL); 8148aa9ebccSVladimir Oltean if (!table->entries) 8158aa9ebccSVladimir Oltean return -ENOMEM; 8168aa9ebccSVladimir Oltean 817fd6f2c25SVladimir Oltean table->entry_count = table->ops->max_entry_count; 8188aa9ebccSVladimir Oltean 8198aa9ebccSVladimir Oltean policing = table->entries; 8208aa9ebccSVladimir Oltean 821a7cc081cSVladimir Oltean /* Setup shared indices for the matchall policers */ 822542043e9SVladimir Oltean for (port = 0; port < ds->num_ports; port++) { 82338fbe91fSVladimir Oltean int mcast = (ds->num_ports * (SJA1105_NUM_TC + 1)) + port; 824542043e9SVladimir Oltean int bcast = (ds->num_ports * SJA1105_NUM_TC) + port; 825a7cc081cSVladimir Oltean 826a7cc081cSVladimir Oltean for (tc = 0; tc < SJA1105_NUM_TC; tc++) 827a7cc081cSVladimir Oltean policing[port * SJA1105_NUM_TC + tc].sharindx = port; 828a7cc081cSVladimir Oltean 829a7cc081cSVladimir Oltean policing[bcast].sharindx = port; 83038fbe91fSVladimir Oltean /* Only SJA1110 has multicast policers */ 83138fbe91fSVladimir Oltean if (mcast <= table->ops->max_entry_count) 83238fbe91fSVladimir Oltean policing[mcast].sharindx = port; 833a7cc081cSVladimir Oltean } 834a7cc081cSVladimir Oltean 835a7cc081cSVladimir Oltean /* Setup the matchall policer parameters */ 836542043e9SVladimir Oltean for (port = 0; port < ds->num_ports; port++) { 837c279c726SVladimir Oltean int mtu = VLAN_ETH_FRAME_LEN + ETH_FCS_LEN; 838c279c726SVladimir Oltean 839a7cc081cSVladimir Oltean if (dsa_is_cpu_port(priv->ds, port)) 840c279c726SVladimir Oltean mtu += VLAN_HLEN; 8418aa9ebccSVladimir Oltean 842a7cc081cSVladimir Oltean policing[port].smax = 65535; /* Burst size in bytes */ 843a7cc081cSVladimir Oltean policing[port].rate = SJA1105_RATE_MBPS(1000); 844a7cc081cSVladimir Oltean policing[port].maxlen = mtu; 845a7cc081cSVladimir Oltean policing[port].partition = 0; 8468aa9ebccSVladimir Oltean } 847a7cc081cSVladimir Oltean 8488aa9ebccSVladimir Oltean return 0; 8498aa9ebccSVladimir Oltean } 8508aa9ebccSVladimir Oltean 8515d645df9SVladimir Oltean static int sja1105_static_config_load(struct sja1105_private *priv) 8528aa9ebccSVladimir Oltean { 8538aa9ebccSVladimir Oltean int rc; 8548aa9ebccSVladimir Oltean 8558aa9ebccSVladimir Oltean sja1105_static_config_free(&priv->static_config); 8568aa9ebccSVladimir Oltean rc = sja1105_static_config_init(&priv->static_config, 8578aa9ebccSVladimir Oltean priv->info->static_ops, 8588aa9ebccSVladimir Oltean priv->info->device_id); 8598aa9ebccSVladimir Oltean if (rc) 8608aa9ebccSVladimir Oltean return rc; 8618aa9ebccSVladimir Oltean 8628aa9ebccSVladimir Oltean /* Build static configuration */ 8638aa9ebccSVladimir Oltean rc = sja1105_init_mac_settings(priv); 8648aa9ebccSVladimir Oltean if (rc < 0) 8658aa9ebccSVladimir Oltean return rc; 8665d645df9SVladimir Oltean rc = sja1105_init_mii_settings(priv); 8678aa9ebccSVladimir Oltean if (rc < 0) 8688aa9ebccSVladimir Oltean return rc; 8698aa9ebccSVladimir Oltean rc = sja1105_init_static_fdb(priv); 8708aa9ebccSVladimir Oltean if (rc < 0) 8718aa9ebccSVladimir Oltean return rc; 8728aa9ebccSVladimir Oltean rc = sja1105_init_static_vlan(priv); 8738aa9ebccSVladimir Oltean if (rc < 0) 8748aa9ebccSVladimir Oltean return rc; 8758aa9ebccSVladimir Oltean rc = sja1105_init_l2_lookup_params(priv); 8768aa9ebccSVladimir Oltean if (rc < 0) 8778aa9ebccSVladimir Oltean return rc; 8788aa9ebccSVladimir Oltean rc = sja1105_init_l2_forwarding(priv); 8798aa9ebccSVladimir Oltean if (rc < 0) 8808aa9ebccSVladimir Oltean return rc; 8818aa9ebccSVladimir Oltean rc = sja1105_init_l2_forwarding_params(priv); 8828aa9ebccSVladimir Oltean if (rc < 0) 8838aa9ebccSVladimir Oltean return rc; 8848aa9ebccSVladimir Oltean rc = sja1105_init_l2_policing(priv); 8858aa9ebccSVladimir Oltean if (rc < 0) 8868aa9ebccSVladimir Oltean return rc; 8878aa9ebccSVladimir Oltean rc = sja1105_init_general_params(priv); 8888aa9ebccSVladimir Oltean if (rc < 0) 8898aa9ebccSVladimir Oltean return rc; 89079d5511cSVladimir Oltean rc = sja1105_init_avb_params(priv); 89179d5511cSVladimir Oltean if (rc < 0) 89279d5511cSVladimir Oltean return rc; 8933e77e59bSVladimir Oltean rc = sja1110_init_pcp_remapping(priv); 8943e77e59bSVladimir Oltean if (rc < 0) 8953e77e59bSVladimir Oltean return rc; 8968aa9ebccSVladimir Oltean 8978aa9ebccSVladimir Oltean /* Send initial configuration to hardware via SPI */ 8988aa9ebccSVladimir Oltean return sja1105_static_config_upload(priv); 8998aa9ebccSVladimir Oltean } 9008aa9ebccSVladimir Oltean 90129afb83aSVladimir Oltean static int sja1105_parse_rgmii_delays(struct sja1105_private *priv) 902f5b8631cSVladimir Oltean { 903542043e9SVladimir Oltean struct dsa_switch *ds = priv->ds; 90429afb83aSVladimir Oltean int port; 905f5b8631cSVladimir Oltean 90629afb83aSVladimir Oltean for (port = 0; port < ds->num_ports; port++) { 90729afb83aSVladimir Oltean if (!priv->fixed_link[port]) 908f5b8631cSVladimir Oltean continue; 909f5b8631cSVladimir Oltean 91029afb83aSVladimir Oltean if (priv->phy_mode[port] == PHY_INTERFACE_MODE_RGMII_RXID || 91129afb83aSVladimir Oltean priv->phy_mode[port] == PHY_INTERFACE_MODE_RGMII_ID) 91229afb83aSVladimir Oltean priv->rgmii_rx_delay[port] = true; 913f5b8631cSVladimir Oltean 91429afb83aSVladimir Oltean if (priv->phy_mode[port] == PHY_INTERFACE_MODE_RGMII_TXID || 91529afb83aSVladimir Oltean priv->phy_mode[port] == PHY_INTERFACE_MODE_RGMII_ID) 91629afb83aSVladimir Oltean priv->rgmii_tx_delay[port] = true; 917f5b8631cSVladimir Oltean 91829afb83aSVladimir Oltean if ((priv->rgmii_rx_delay[port] || priv->rgmii_tx_delay[port]) && 919f5b8631cSVladimir Oltean !priv->info->setup_rgmii_delay) 920f5b8631cSVladimir Oltean return -EINVAL; 921f5b8631cSVladimir Oltean } 922f5b8631cSVladimir Oltean return 0; 923f5b8631cSVladimir Oltean } 924f5b8631cSVladimir Oltean 9258aa9ebccSVladimir Oltean static int sja1105_parse_ports_node(struct sja1105_private *priv, 9268aa9ebccSVladimir Oltean struct device_node *ports_node) 9278aa9ebccSVladimir Oltean { 9288aa9ebccSVladimir Oltean struct device *dev = &priv->spidev->dev; 9298aa9ebccSVladimir Oltean struct device_node *child; 9308aa9ebccSVladimir Oltean 93127afe0d3SVladimir Oltean for_each_available_child_of_node(ports_node, child) { 9328aa9ebccSVladimir Oltean struct device_node *phy_node; 9330c65b2b9SAndrew Lunn phy_interface_t phy_mode; 9348aa9ebccSVladimir Oltean u32 index; 9350c65b2b9SAndrew Lunn int err; 9368aa9ebccSVladimir Oltean 9378aa9ebccSVladimir Oltean /* Get switch port number from DT */ 9388aa9ebccSVladimir Oltean if (of_property_read_u32(child, "reg", &index) < 0) { 9398aa9ebccSVladimir Oltean dev_err(dev, "Port number not defined in device tree " 9408aa9ebccSVladimir Oltean "(property \"reg\")\n"); 9417ba771e3SNishka Dasgupta of_node_put(child); 9428aa9ebccSVladimir Oltean return -ENODEV; 9438aa9ebccSVladimir Oltean } 9448aa9ebccSVladimir Oltean 9458aa9ebccSVladimir Oltean /* Get PHY mode from DT */ 9460c65b2b9SAndrew Lunn err = of_get_phy_mode(child, &phy_mode); 9470c65b2b9SAndrew Lunn if (err) { 9488aa9ebccSVladimir Oltean dev_err(dev, "Failed to read phy-mode or " 9498aa9ebccSVladimir Oltean "phy-interface-type property for port %d\n", 9508aa9ebccSVladimir Oltean index); 9517ba771e3SNishka Dasgupta of_node_put(child); 9528aa9ebccSVladimir Oltean return -ENODEV; 9538aa9ebccSVladimir Oltean } 9548aa9ebccSVladimir Oltean 9558aa9ebccSVladimir Oltean phy_node = of_parse_phandle(child, "phy-handle", 0); 9568aa9ebccSVladimir Oltean if (!phy_node) { 9578aa9ebccSVladimir Oltean if (!of_phy_is_fixed_link(child)) { 9588aa9ebccSVladimir Oltean dev_err(dev, "phy-handle or fixed-link " 9598aa9ebccSVladimir Oltean "properties missing!\n"); 9607ba771e3SNishka Dasgupta of_node_put(child); 9618aa9ebccSVladimir Oltean return -ENODEV; 9628aa9ebccSVladimir Oltean } 9638aa9ebccSVladimir Oltean /* phy-handle is missing, but fixed-link isn't. 9648aa9ebccSVladimir Oltean * So it's a fixed link. Default to PHY role. 9658aa9ebccSVladimir Oltean */ 96629afb83aSVladimir Oltean priv->fixed_link[index] = true; 9678aa9ebccSVladimir Oltean } else { 9688aa9ebccSVladimir Oltean of_node_put(phy_node); 9698aa9ebccSVladimir Oltean } 9708aa9ebccSVladimir Oltean 971bf4edf4aSVladimir Oltean priv->phy_mode[index] = phy_mode; 9728aa9ebccSVladimir Oltean } 9738aa9ebccSVladimir Oltean 9748aa9ebccSVladimir Oltean return 0; 9758aa9ebccSVladimir Oltean } 9768aa9ebccSVladimir Oltean 9775d645df9SVladimir Oltean static int sja1105_parse_dt(struct sja1105_private *priv) 9788aa9ebccSVladimir Oltean { 9798aa9ebccSVladimir Oltean struct device *dev = &priv->spidev->dev; 9808aa9ebccSVladimir Oltean struct device_node *switch_node = dev->of_node; 9818aa9ebccSVladimir Oltean struct device_node *ports_node; 9828aa9ebccSVladimir Oltean int rc; 9838aa9ebccSVladimir Oltean 9848aa9ebccSVladimir Oltean ports_node = of_get_child_by_name(switch_node, "ports"); 98515074a36SVladimir Oltean if (!ports_node) 98615074a36SVladimir Oltean ports_node = of_get_child_by_name(switch_node, "ethernet-ports"); 9878aa9ebccSVladimir Oltean if (!ports_node) { 9888aa9ebccSVladimir Oltean dev_err(dev, "Incorrect bindings: absent \"ports\" node\n"); 9898aa9ebccSVladimir Oltean return -ENODEV; 9908aa9ebccSVladimir Oltean } 9918aa9ebccSVladimir Oltean 9925d645df9SVladimir Oltean rc = sja1105_parse_ports_node(priv, ports_node); 9938aa9ebccSVladimir Oltean of_node_put(ports_node); 9948aa9ebccSVladimir Oltean 9958aa9ebccSVladimir Oltean return rc; 9968aa9ebccSVladimir Oltean } 9978aa9ebccSVladimir Oltean 998c44d0535SVladimir Oltean /* Convert link speed from SJA1105 to ethtool encoding */ 99941fed17fSVladimir Oltean static int sja1105_port_speed_to_ethtool(struct sja1105_private *priv, 100041fed17fSVladimir Oltean u64 speed) 100141fed17fSVladimir Oltean { 100241fed17fSVladimir Oltean if (speed == priv->info->port_speed[SJA1105_SPEED_10MBPS]) 100341fed17fSVladimir Oltean return SPEED_10; 100441fed17fSVladimir Oltean if (speed == priv->info->port_speed[SJA1105_SPEED_100MBPS]) 100541fed17fSVladimir Oltean return SPEED_100; 100641fed17fSVladimir Oltean if (speed == priv->info->port_speed[SJA1105_SPEED_1000MBPS]) 100741fed17fSVladimir Oltean return SPEED_1000; 100841fed17fSVladimir Oltean if (speed == priv->info->port_speed[SJA1105_SPEED_2500MBPS]) 100941fed17fSVladimir Oltean return SPEED_2500; 101041fed17fSVladimir Oltean return SPEED_UNKNOWN; 101141fed17fSVladimir Oltean } 10128aa9ebccSVladimir Oltean 10138400cff6SVladimir Oltean /* Set link speed in the MAC configuration for a specific port. */ 10148aa9ebccSVladimir Oltean static int sja1105_adjust_port_config(struct sja1105_private *priv, int port, 10158400cff6SVladimir Oltean int speed_mbps) 10168aa9ebccSVladimir Oltean { 10178aa9ebccSVladimir Oltean struct sja1105_mac_config_entry *mac; 10188aa9ebccSVladimir Oltean struct device *dev = priv->ds->dev; 101941fed17fSVladimir Oltean u64 speed; 10208aa9ebccSVladimir Oltean int rc; 10218aa9ebccSVladimir Oltean 10228400cff6SVladimir Oltean /* On P/Q/R/S, one can read from the device via the MAC reconfiguration 10238400cff6SVladimir Oltean * tables. On E/T, MAC reconfig tables are not readable, only writable. 10248400cff6SVladimir Oltean * We have to *know* what the MAC looks like. For the sake of keeping 10258400cff6SVladimir Oltean * the code common, we'll use the static configuration tables as a 10268400cff6SVladimir Oltean * reasonable approximation for both E/T and P/Q/R/S. 10278400cff6SVladimir Oltean */ 10288aa9ebccSVladimir Oltean mac = priv->static_config.tables[BLK_IDX_MAC_CONFIG].entries; 10298aa9ebccSVladimir Oltean 1030f4cfcfbdSVladimir Oltean switch (speed_mbps) { 1031c44d0535SVladimir Oltean case SPEED_UNKNOWN: 1032a979a0abSVladimir Oltean /* PHYLINK called sja1105_mac_config() to inform us about 1033a979a0abSVladimir Oltean * the state->interface, but AN has not completed and the 1034a979a0abSVladimir Oltean * speed is not yet valid. UM10944.pdf says that setting 1035a979a0abSVladimir Oltean * SJA1105_SPEED_AUTO at runtime disables the port, so that is 1036a979a0abSVladimir Oltean * ok for power consumption in case AN will never complete - 1037a979a0abSVladimir Oltean * otherwise PHYLINK should come back with a new update. 1038a979a0abSVladimir Oltean */ 103941fed17fSVladimir Oltean speed = priv->info->port_speed[SJA1105_SPEED_AUTO]; 1040f4cfcfbdSVladimir Oltean break; 1041c44d0535SVladimir Oltean case SPEED_10: 104241fed17fSVladimir Oltean speed = priv->info->port_speed[SJA1105_SPEED_10MBPS]; 1043f4cfcfbdSVladimir Oltean break; 1044c44d0535SVladimir Oltean case SPEED_100: 104541fed17fSVladimir Oltean speed = priv->info->port_speed[SJA1105_SPEED_100MBPS]; 1046f4cfcfbdSVladimir Oltean break; 1047c44d0535SVladimir Oltean case SPEED_1000: 104841fed17fSVladimir Oltean speed = priv->info->port_speed[SJA1105_SPEED_1000MBPS]; 1049f4cfcfbdSVladimir Oltean break; 105056b63466SVladimir Oltean case SPEED_2500: 105156b63466SVladimir Oltean speed = priv->info->port_speed[SJA1105_SPEED_2500MBPS]; 105256b63466SVladimir Oltean break; 1053f4cfcfbdSVladimir Oltean default: 10548aa9ebccSVladimir Oltean dev_err(dev, "Invalid speed %iMbps\n", speed_mbps); 10558aa9ebccSVladimir Oltean return -EINVAL; 10568aa9ebccSVladimir Oltean } 10578aa9ebccSVladimir Oltean 10588400cff6SVladimir Oltean /* Overwrite SJA1105_SPEED_AUTO from the static MAC configuration 10598400cff6SVladimir Oltean * table, since this will be used for the clocking setup, and we no 10608400cff6SVladimir Oltean * longer need to store it in the static config (already told hardware 10618400cff6SVladimir Oltean * we want auto during upload phase). 1062ffe10e67SVladimir Oltean * Actually for the SGMII port, the MAC is fixed at 1 Gbps and 1063ffe10e67SVladimir Oltean * we need to configure the PCS only (if even that). 10648aa9ebccSVladimir Oltean */ 106591a05078SVladimir Oltean if (priv->phy_mode[port] == PHY_INTERFACE_MODE_SGMII) 106641fed17fSVladimir Oltean mac[port].speed = priv->info->port_speed[SJA1105_SPEED_1000MBPS]; 106756b63466SVladimir Oltean else if (priv->phy_mode[port] == PHY_INTERFACE_MODE_2500BASEX) 106856b63466SVladimir Oltean mac[port].speed = priv->info->port_speed[SJA1105_SPEED_2500MBPS]; 1069ffe10e67SVladimir Oltean else 10708aa9ebccSVladimir Oltean mac[port].speed = speed; 10718aa9ebccSVladimir Oltean 10728aa9ebccSVladimir Oltean /* Write to the dynamic reconfiguration tables */ 10738400cff6SVladimir Oltean rc = sja1105_dynamic_config_write(priv, BLK_IDX_MAC_CONFIG, port, 10748400cff6SVladimir Oltean &mac[port], true); 10758aa9ebccSVladimir Oltean if (rc < 0) { 10768aa9ebccSVladimir Oltean dev_err(dev, "Failed to write MAC config: %d\n", rc); 10778aa9ebccSVladimir Oltean return rc; 10788aa9ebccSVladimir Oltean } 10798aa9ebccSVladimir Oltean 10808aa9ebccSVladimir Oltean /* Reconfigure the PLLs for the RGMII interfaces (required 125 MHz at 10818aa9ebccSVladimir Oltean * gigabit, 25 MHz at 100 Mbps and 2.5 MHz at 10 Mbps). For MII and 10828aa9ebccSVladimir Oltean * RMII no change of the clock setup is required. Actually, changing 10838aa9ebccSVladimir Oltean * the clock setup does interrupt the clock signal for a certain time 10848aa9ebccSVladimir Oltean * which causes trouble for all PHYs relying on this signal. 10858aa9ebccSVladimir Oltean */ 108691a05078SVladimir Oltean if (!phy_interface_mode_is_rgmii(priv->phy_mode[port])) 10878aa9ebccSVladimir Oltean return 0; 10888aa9ebccSVladimir Oltean 10898aa9ebccSVladimir Oltean return sja1105_clocking_setup_port(priv, port); 10908aa9ebccSVladimir Oltean } 10918aa9ebccSVladimir Oltean 109239710229SVladimir Oltean /* The SJA1105 MAC programming model is through the static config (the xMII 109339710229SVladimir Oltean * Mode table cannot be dynamically reconfigured), and we have to program 109439710229SVladimir Oltean * that early (earlier than PHYLINK calls us, anyway). 109539710229SVladimir Oltean * So just error out in case the connected PHY attempts to change the initial 109639710229SVladimir Oltean * system interface MII protocol from what is defined in the DT, at least for 109739710229SVladimir Oltean * now. 109839710229SVladimir Oltean */ 109939710229SVladimir Oltean static bool sja1105_phy_mode_mismatch(struct sja1105_private *priv, int port, 110039710229SVladimir Oltean phy_interface_t interface) 110139710229SVladimir Oltean { 1102bf4edf4aSVladimir Oltean return priv->phy_mode[port] != interface; 110339710229SVladimir Oltean } 110439710229SVladimir Oltean 1105af7cd036SVladimir Oltean static void sja1105_mac_config(struct dsa_switch *ds, int port, 1106ffe10e67SVladimir Oltean unsigned int mode, 1107af7cd036SVladimir Oltean const struct phylink_link_state *state) 11088aa9ebccSVladimir Oltean { 11093ad1d171SVladimir Oltean struct dsa_port *dp = dsa_to_port(ds, port); 11108aa9ebccSVladimir Oltean struct sja1105_private *priv = ds->priv; 11113ad1d171SVladimir Oltean struct dw_xpcs *xpcs; 11128aa9ebccSVladimir Oltean 1113ec8582d1SVladimir Oltean if (sja1105_phy_mode_mismatch(priv, port, state->interface)) { 1114ec8582d1SVladimir Oltean dev_err(ds->dev, "Changing PHY mode to %s not supported!\n", 1115ec8582d1SVladimir Oltean phy_modes(state->interface)); 111639710229SVladimir Oltean return; 1117ec8582d1SVladimir Oltean } 111839710229SVladimir Oltean 11193ad1d171SVladimir Oltean xpcs = priv->xpcs[port]; 1120ffe10e67SVladimir Oltean 11213ad1d171SVladimir Oltean if (xpcs) 11223ad1d171SVladimir Oltean phylink_set_pcs(dp->pl, &xpcs->pcs); 11238400cff6SVladimir Oltean } 11248400cff6SVladimir Oltean 11258400cff6SVladimir Oltean static void sja1105_mac_link_down(struct dsa_switch *ds, int port, 11268400cff6SVladimir Oltean unsigned int mode, 11278400cff6SVladimir Oltean phy_interface_t interface) 11288400cff6SVladimir Oltean { 11298400cff6SVladimir Oltean sja1105_inhibit_tx(ds->priv, BIT(port), true); 11308400cff6SVladimir Oltean } 11318400cff6SVladimir Oltean 11328400cff6SVladimir Oltean static void sja1105_mac_link_up(struct dsa_switch *ds, int port, 11338400cff6SVladimir Oltean unsigned int mode, 11348400cff6SVladimir Oltean phy_interface_t interface, 11355b502a7bSRussell King struct phy_device *phydev, 11365b502a7bSRussell King int speed, int duplex, 11375b502a7bSRussell King bool tx_pause, bool rx_pause) 11388400cff6SVladimir Oltean { 1139ec8582d1SVladimir Oltean struct sja1105_private *priv = ds->priv; 1140ec8582d1SVladimir Oltean 1141ec8582d1SVladimir Oltean sja1105_adjust_port_config(priv, port, speed); 1142ec8582d1SVladimir Oltean 1143ec8582d1SVladimir Oltean sja1105_inhibit_tx(priv, BIT(port), false); 11448aa9ebccSVladimir Oltean } 11458aa9ebccSVladimir Oltean 1146ad9f299aSVladimir Oltean static void sja1105_phylink_validate(struct dsa_switch *ds, int port, 1147ad9f299aSVladimir Oltean unsigned long *supported, 1148ad9f299aSVladimir Oltean struct phylink_link_state *state) 1149ad9f299aSVladimir Oltean { 1150ad9f299aSVladimir Oltean /* Construct a new mask which exhaustively contains all link features 1151ad9f299aSVladimir Oltean * supported by the MAC, and then apply that (logical AND) to what will 1152ad9f299aSVladimir Oltean * be sent to the PHY for "marketing". 1153ad9f299aSVladimir Oltean */ 1154ad9f299aSVladimir Oltean __ETHTOOL_DECLARE_LINK_MODE_MASK(mask) = { 0, }; 1155ad9f299aSVladimir Oltean struct sja1105_private *priv = ds->priv; 1156ad9f299aSVladimir Oltean struct sja1105_xmii_params_entry *mii; 1157ad9f299aSVladimir Oltean 1158ad9f299aSVladimir Oltean mii = priv->static_config.tables[BLK_IDX_XMII_PARAMS].entries; 1159ad9f299aSVladimir Oltean 116039710229SVladimir Oltean /* include/linux/phylink.h says: 116139710229SVladimir Oltean * When @state->interface is %PHY_INTERFACE_MODE_NA, phylink 116239710229SVladimir Oltean * expects the MAC driver to return all supported link modes. 116339710229SVladimir Oltean */ 116439710229SVladimir Oltean if (state->interface != PHY_INTERFACE_MODE_NA && 116539710229SVladimir Oltean sja1105_phy_mode_mismatch(priv, port, state->interface)) { 116639710229SVladimir Oltean bitmap_zero(supported, __ETHTOOL_LINK_MODE_MASK_NBITS); 116739710229SVladimir Oltean return; 116839710229SVladimir Oltean } 116939710229SVladimir Oltean 1170ad9f299aSVladimir Oltean /* The MAC does not support pause frames, and also doesn't 1171ad9f299aSVladimir Oltean * support half-duplex traffic modes. 1172ad9f299aSVladimir Oltean */ 1173ad9f299aSVladimir Oltean phylink_set(mask, Autoneg); 1174ad9f299aSVladimir Oltean phylink_set(mask, MII); 1175ad9f299aSVladimir Oltean phylink_set(mask, 10baseT_Full); 1176ad9f299aSVladimir Oltean phylink_set(mask, 100baseT_Full); 1177ca68e138SOleksij Rempel phylink_set(mask, 100baseT1_Full); 1178ffe10e67SVladimir Oltean if (mii->xmii_mode[port] == XMII_MODE_RGMII || 1179ffe10e67SVladimir Oltean mii->xmii_mode[port] == XMII_MODE_SGMII) 1180ad9f299aSVladimir Oltean phylink_set(mask, 1000baseT_Full); 118156b63466SVladimir Oltean if (priv->info->supports_2500basex[port]) { 118256b63466SVladimir Oltean phylink_set(mask, 2500baseT_Full); 118356b63466SVladimir Oltean phylink_set(mask, 2500baseX_Full); 118456b63466SVladimir Oltean } 1185ad9f299aSVladimir Oltean 1186ad9f299aSVladimir Oltean bitmap_and(supported, supported, mask, __ETHTOOL_LINK_MODE_MASK_NBITS); 1187ad9f299aSVladimir Oltean bitmap_and(state->advertising, state->advertising, mask, 1188ad9f299aSVladimir Oltean __ETHTOOL_LINK_MODE_MASK_NBITS); 1189ad9f299aSVladimir Oltean } 1190ad9f299aSVladimir Oltean 119160f6053fSVladimir Oltean static int 119260f6053fSVladimir Oltean sja1105_find_static_fdb_entry(struct sja1105_private *priv, int port, 119360f6053fSVladimir Oltean const struct sja1105_l2_lookup_entry *requested) 119460f6053fSVladimir Oltean { 119560f6053fSVladimir Oltean struct sja1105_l2_lookup_entry *l2_lookup; 119660f6053fSVladimir Oltean struct sja1105_table *table; 119760f6053fSVladimir Oltean int i; 119860f6053fSVladimir Oltean 119960f6053fSVladimir Oltean table = &priv->static_config.tables[BLK_IDX_L2_LOOKUP]; 120060f6053fSVladimir Oltean l2_lookup = table->entries; 120160f6053fSVladimir Oltean 120260f6053fSVladimir Oltean for (i = 0; i < table->entry_count; i++) 120360f6053fSVladimir Oltean if (l2_lookup[i].macaddr == requested->macaddr && 120460f6053fSVladimir Oltean l2_lookup[i].vlanid == requested->vlanid && 120560f6053fSVladimir Oltean l2_lookup[i].destports & BIT(port)) 120660f6053fSVladimir Oltean return i; 120760f6053fSVladimir Oltean 120860f6053fSVladimir Oltean return -1; 120960f6053fSVladimir Oltean } 121060f6053fSVladimir Oltean 121160f6053fSVladimir Oltean /* We want FDB entries added statically through the bridge command to persist 121260f6053fSVladimir Oltean * across switch resets, which are a common thing during normal SJA1105 121360f6053fSVladimir Oltean * operation. So we have to back them up in the static configuration tables 121460f6053fSVladimir Oltean * and hence apply them on next static config upload... yay! 121560f6053fSVladimir Oltean */ 121660f6053fSVladimir Oltean static int 121760f6053fSVladimir Oltean sja1105_static_fdb_change(struct sja1105_private *priv, int port, 121860f6053fSVladimir Oltean const struct sja1105_l2_lookup_entry *requested, 121960f6053fSVladimir Oltean bool keep) 122060f6053fSVladimir Oltean { 122160f6053fSVladimir Oltean struct sja1105_l2_lookup_entry *l2_lookup; 122260f6053fSVladimir Oltean struct sja1105_table *table; 122360f6053fSVladimir Oltean int rc, match; 122460f6053fSVladimir Oltean 122560f6053fSVladimir Oltean table = &priv->static_config.tables[BLK_IDX_L2_LOOKUP]; 122660f6053fSVladimir Oltean 122760f6053fSVladimir Oltean match = sja1105_find_static_fdb_entry(priv, port, requested); 122860f6053fSVladimir Oltean if (match < 0) { 122960f6053fSVladimir Oltean /* Can't delete a missing entry. */ 123060f6053fSVladimir Oltean if (!keep) 123160f6053fSVladimir Oltean return 0; 123260f6053fSVladimir Oltean 123360f6053fSVladimir Oltean /* No match => new entry */ 123460f6053fSVladimir Oltean rc = sja1105_table_resize(table, table->entry_count + 1); 123560f6053fSVladimir Oltean if (rc) 123660f6053fSVladimir Oltean return rc; 123760f6053fSVladimir Oltean 123860f6053fSVladimir Oltean match = table->entry_count - 1; 123960f6053fSVladimir Oltean } 124060f6053fSVladimir Oltean 124160f6053fSVladimir Oltean /* Assign pointer after the resize (it may be new memory) */ 124260f6053fSVladimir Oltean l2_lookup = table->entries; 124360f6053fSVladimir Oltean 124460f6053fSVladimir Oltean /* We have a match. 124560f6053fSVladimir Oltean * If the job was to add this FDB entry, it's already done (mostly 124660f6053fSVladimir Oltean * anyway, since the port forwarding mask may have changed, case in 124760f6053fSVladimir Oltean * which we update it). 124860f6053fSVladimir Oltean * Otherwise we have to delete it. 124960f6053fSVladimir Oltean */ 125060f6053fSVladimir Oltean if (keep) { 125160f6053fSVladimir Oltean l2_lookup[match] = *requested; 125260f6053fSVladimir Oltean return 0; 125360f6053fSVladimir Oltean } 125460f6053fSVladimir Oltean 125560f6053fSVladimir Oltean /* To remove, the strategy is to overwrite the element with 125660f6053fSVladimir Oltean * the last one, and then reduce the array size by 1 125760f6053fSVladimir Oltean */ 125860f6053fSVladimir Oltean l2_lookup[match] = l2_lookup[table->entry_count - 1]; 125960f6053fSVladimir Oltean return sja1105_table_resize(table, table->entry_count - 1); 126060f6053fSVladimir Oltean } 126160f6053fSVladimir Oltean 1262291d1e72SVladimir Oltean /* First-generation switches have a 4-way set associative TCAM that 1263291d1e72SVladimir Oltean * holds the FDB entries. An FDB index spans from 0 to 1023 and is comprised of 1264291d1e72SVladimir Oltean * a "bin" (grouping of 4 entries) and a "way" (an entry within a bin). 1265291d1e72SVladimir Oltean * For the placement of a newly learnt FDB entry, the switch selects the bin 1266291d1e72SVladimir Oltean * based on a hash function, and the way within that bin incrementally. 1267291d1e72SVladimir Oltean */ 126809c1b412SVladimir Oltean static int sja1105et_fdb_index(int bin, int way) 1269291d1e72SVladimir Oltean { 1270291d1e72SVladimir Oltean return bin * SJA1105ET_FDB_BIN_SIZE + way; 1271291d1e72SVladimir Oltean } 1272291d1e72SVladimir Oltean 12739dfa6911SVladimir Oltean static int sja1105et_is_fdb_entry_in_bin(struct sja1105_private *priv, int bin, 1274291d1e72SVladimir Oltean const u8 *addr, u16 vid, 1275291d1e72SVladimir Oltean struct sja1105_l2_lookup_entry *match, 1276291d1e72SVladimir Oltean int *last_unused) 1277291d1e72SVladimir Oltean { 1278291d1e72SVladimir Oltean int way; 1279291d1e72SVladimir Oltean 1280291d1e72SVladimir Oltean for (way = 0; way < SJA1105ET_FDB_BIN_SIZE; way++) { 1281291d1e72SVladimir Oltean struct sja1105_l2_lookup_entry l2_lookup = {0}; 1282291d1e72SVladimir Oltean int index = sja1105et_fdb_index(bin, way); 1283291d1e72SVladimir Oltean 1284291d1e72SVladimir Oltean /* Skip unused entries, optionally marking them 1285291d1e72SVladimir Oltean * into the return value 1286291d1e72SVladimir Oltean */ 1287291d1e72SVladimir Oltean if (sja1105_dynamic_config_read(priv, BLK_IDX_L2_LOOKUP, 1288291d1e72SVladimir Oltean index, &l2_lookup)) { 1289291d1e72SVladimir Oltean if (last_unused) 1290291d1e72SVladimir Oltean *last_unused = way; 1291291d1e72SVladimir Oltean continue; 1292291d1e72SVladimir Oltean } 1293291d1e72SVladimir Oltean 1294291d1e72SVladimir Oltean if (l2_lookup.macaddr == ether_addr_to_u64(addr) && 1295291d1e72SVladimir Oltean l2_lookup.vlanid == vid) { 1296291d1e72SVladimir Oltean if (match) 1297291d1e72SVladimir Oltean *match = l2_lookup; 1298291d1e72SVladimir Oltean return way; 1299291d1e72SVladimir Oltean } 1300291d1e72SVladimir Oltean } 1301291d1e72SVladimir Oltean /* Return an invalid entry index if not found */ 1302291d1e72SVladimir Oltean return -1; 1303291d1e72SVladimir Oltean } 1304291d1e72SVladimir Oltean 13059dfa6911SVladimir Oltean int sja1105et_fdb_add(struct dsa_switch *ds, int port, 1306291d1e72SVladimir Oltean const unsigned char *addr, u16 vid) 1307291d1e72SVladimir Oltean { 1308291d1e72SVladimir Oltean struct sja1105_l2_lookup_entry l2_lookup = {0}; 1309291d1e72SVladimir Oltean struct sja1105_private *priv = ds->priv; 1310291d1e72SVladimir Oltean struct device *dev = ds->dev; 1311291d1e72SVladimir Oltean int last_unused = -1; 131260f6053fSVladimir Oltean int bin, way, rc; 1313291d1e72SVladimir Oltean 13149dfa6911SVladimir Oltean bin = sja1105et_fdb_hash(priv, addr, vid); 1315291d1e72SVladimir Oltean 13169dfa6911SVladimir Oltean way = sja1105et_is_fdb_entry_in_bin(priv, bin, addr, vid, 1317291d1e72SVladimir Oltean &l2_lookup, &last_unused); 1318291d1e72SVladimir Oltean if (way >= 0) { 1319291d1e72SVladimir Oltean /* We have an FDB entry. Is our port in the destination 1320291d1e72SVladimir Oltean * mask? If yes, we need to do nothing. If not, we need 1321291d1e72SVladimir Oltean * to rewrite the entry by adding this port to it. 1322291d1e72SVladimir Oltean */ 1323291d1e72SVladimir Oltean if (l2_lookup.destports & BIT(port)) 1324291d1e72SVladimir Oltean return 0; 1325291d1e72SVladimir Oltean l2_lookup.destports |= BIT(port); 1326291d1e72SVladimir Oltean } else { 1327291d1e72SVladimir Oltean int index = sja1105et_fdb_index(bin, way); 1328291d1e72SVladimir Oltean 1329291d1e72SVladimir Oltean /* We don't have an FDB entry. We construct a new one and 1330291d1e72SVladimir Oltean * try to find a place for it within the FDB table. 1331291d1e72SVladimir Oltean */ 1332291d1e72SVladimir Oltean l2_lookup.macaddr = ether_addr_to_u64(addr); 1333291d1e72SVladimir Oltean l2_lookup.destports = BIT(port); 1334291d1e72SVladimir Oltean l2_lookup.vlanid = vid; 1335291d1e72SVladimir Oltean 1336291d1e72SVladimir Oltean if (last_unused >= 0) { 1337291d1e72SVladimir Oltean way = last_unused; 1338291d1e72SVladimir Oltean } else { 1339291d1e72SVladimir Oltean /* Bin is full, need to evict somebody. 1340291d1e72SVladimir Oltean * Choose victim at random. If you get these messages 1341291d1e72SVladimir Oltean * often, you may need to consider changing the 1342291d1e72SVladimir Oltean * distribution function: 1343291d1e72SVladimir Oltean * static_config[BLK_IDX_L2_LOOKUP_PARAMS].entries->poly 1344291d1e72SVladimir Oltean */ 1345291d1e72SVladimir Oltean get_random_bytes(&way, sizeof(u8)); 1346291d1e72SVladimir Oltean way %= SJA1105ET_FDB_BIN_SIZE; 1347291d1e72SVladimir Oltean dev_warn(dev, "Warning, FDB bin %d full while adding entry for %pM. Evicting entry %u.\n", 1348291d1e72SVladimir Oltean bin, addr, way); 1349291d1e72SVladimir Oltean /* Evict entry */ 1350291d1e72SVladimir Oltean sja1105_dynamic_config_write(priv, BLK_IDX_L2_LOOKUP, 1351291d1e72SVladimir Oltean index, NULL, false); 1352291d1e72SVladimir Oltean } 1353291d1e72SVladimir Oltean } 1354291d1e72SVladimir Oltean l2_lookup.index = sja1105et_fdb_index(bin, way); 1355291d1e72SVladimir Oltean 135660f6053fSVladimir Oltean rc = sja1105_dynamic_config_write(priv, BLK_IDX_L2_LOOKUP, 1357291d1e72SVladimir Oltean l2_lookup.index, &l2_lookup, 1358291d1e72SVladimir Oltean true); 135960f6053fSVladimir Oltean if (rc < 0) 136060f6053fSVladimir Oltean return rc; 136160f6053fSVladimir Oltean 136260f6053fSVladimir Oltean return sja1105_static_fdb_change(priv, port, &l2_lookup, true); 1363291d1e72SVladimir Oltean } 1364291d1e72SVladimir Oltean 13659dfa6911SVladimir Oltean int sja1105et_fdb_del(struct dsa_switch *ds, int port, 1366291d1e72SVladimir Oltean const unsigned char *addr, u16 vid) 1367291d1e72SVladimir Oltean { 1368291d1e72SVladimir Oltean struct sja1105_l2_lookup_entry l2_lookup = {0}; 1369291d1e72SVladimir Oltean struct sja1105_private *priv = ds->priv; 137060f6053fSVladimir Oltean int index, bin, way, rc; 1371291d1e72SVladimir Oltean bool keep; 1372291d1e72SVladimir Oltean 13739dfa6911SVladimir Oltean bin = sja1105et_fdb_hash(priv, addr, vid); 13749dfa6911SVladimir Oltean way = sja1105et_is_fdb_entry_in_bin(priv, bin, addr, vid, 1375291d1e72SVladimir Oltean &l2_lookup, NULL); 1376291d1e72SVladimir Oltean if (way < 0) 1377291d1e72SVladimir Oltean return 0; 1378291d1e72SVladimir Oltean index = sja1105et_fdb_index(bin, way); 1379291d1e72SVladimir Oltean 1380291d1e72SVladimir Oltean /* We have an FDB entry. Is our port in the destination mask? If yes, 1381291d1e72SVladimir Oltean * we need to remove it. If the resulting port mask becomes empty, we 1382291d1e72SVladimir Oltean * need to completely evict the FDB entry. 1383291d1e72SVladimir Oltean * Otherwise we just write it back. 1384291d1e72SVladimir Oltean */ 1385291d1e72SVladimir Oltean l2_lookup.destports &= ~BIT(port); 13867752e937SVladimir Oltean 1387291d1e72SVladimir Oltean if (l2_lookup.destports) 1388291d1e72SVladimir Oltean keep = true; 1389291d1e72SVladimir Oltean else 1390291d1e72SVladimir Oltean keep = false; 1391291d1e72SVladimir Oltean 139260f6053fSVladimir Oltean rc = sja1105_dynamic_config_write(priv, BLK_IDX_L2_LOOKUP, 1393291d1e72SVladimir Oltean index, &l2_lookup, keep); 139460f6053fSVladimir Oltean if (rc < 0) 139560f6053fSVladimir Oltean return rc; 139660f6053fSVladimir Oltean 139760f6053fSVladimir Oltean return sja1105_static_fdb_change(priv, port, &l2_lookup, keep); 1398291d1e72SVladimir Oltean } 1399291d1e72SVladimir Oltean 14009dfa6911SVladimir Oltean int sja1105pqrs_fdb_add(struct dsa_switch *ds, int port, 14019dfa6911SVladimir Oltean const unsigned char *addr, u16 vid) 14029dfa6911SVladimir Oltean { 14031da73821SVladimir Oltean struct sja1105_l2_lookup_entry l2_lookup = {0}; 14041da73821SVladimir Oltean struct sja1105_private *priv = ds->priv; 14051da73821SVladimir Oltean int rc, i; 14061da73821SVladimir Oltean 14071da73821SVladimir Oltean /* Search for an existing entry in the FDB table */ 14081da73821SVladimir Oltean l2_lookup.macaddr = ether_addr_to_u64(addr); 14091da73821SVladimir Oltean l2_lookup.vlanid = vid; 14101da73821SVladimir Oltean l2_lookup.iotag = SJA1105_S_TAG; 14111da73821SVladimir Oltean l2_lookup.mask_macaddr = GENMASK_ULL(ETH_ALEN * 8 - 1, 0); 14120fac6aa0SVladimir Oltean if (priv->vlan_aware) { 14131da73821SVladimir Oltean l2_lookup.mask_vlanid = VLAN_VID_MASK; 14141da73821SVladimir Oltean l2_lookup.mask_iotag = BIT(0); 14156d7c7d94SVladimir Oltean } else { 14166d7c7d94SVladimir Oltean l2_lookup.mask_vlanid = 0; 14176d7c7d94SVladimir Oltean l2_lookup.mask_iotag = 0; 14186d7c7d94SVladimir Oltean } 14191da73821SVladimir Oltean l2_lookup.destports = BIT(port); 14201da73821SVladimir Oltean 14211da73821SVladimir Oltean rc = sja1105_dynamic_config_read(priv, BLK_IDX_L2_LOOKUP, 14221da73821SVladimir Oltean SJA1105_SEARCH, &l2_lookup); 14231da73821SVladimir Oltean if (rc == 0) { 14241da73821SVladimir Oltean /* Found and this port is already in the entry's 14251da73821SVladimir Oltean * port mask => job done 14261da73821SVladimir Oltean */ 14271da73821SVladimir Oltean if (l2_lookup.destports & BIT(port)) 14281da73821SVladimir Oltean return 0; 14291da73821SVladimir Oltean /* l2_lookup.index is populated by the switch in case it 14301da73821SVladimir Oltean * found something. 14311da73821SVladimir Oltean */ 14321da73821SVladimir Oltean l2_lookup.destports |= BIT(port); 14331da73821SVladimir Oltean goto skip_finding_an_index; 14341da73821SVladimir Oltean } 14351da73821SVladimir Oltean 14361da73821SVladimir Oltean /* Not found, so try to find an unused spot in the FDB. 14371da73821SVladimir Oltean * This is slightly inefficient because the strategy is knock-knock at 14381da73821SVladimir Oltean * every possible position from 0 to 1023. 14391da73821SVladimir Oltean */ 14401da73821SVladimir Oltean for (i = 0; i < SJA1105_MAX_L2_LOOKUP_COUNT; i++) { 14411da73821SVladimir Oltean rc = sja1105_dynamic_config_read(priv, BLK_IDX_L2_LOOKUP, 14421da73821SVladimir Oltean i, NULL); 14431da73821SVladimir Oltean if (rc < 0) 14441da73821SVladimir Oltean break; 14451da73821SVladimir Oltean } 14461da73821SVladimir Oltean if (i == SJA1105_MAX_L2_LOOKUP_COUNT) { 14471da73821SVladimir Oltean dev_err(ds->dev, "FDB is full, cannot add entry.\n"); 14481da73821SVladimir Oltean return -EINVAL; 14491da73821SVladimir Oltean } 145017ae6555SVladimir Oltean l2_lookup.lockeds = true; 14511da73821SVladimir Oltean l2_lookup.index = i; 14521da73821SVladimir Oltean 14531da73821SVladimir Oltean skip_finding_an_index: 145460f6053fSVladimir Oltean rc = sja1105_dynamic_config_write(priv, BLK_IDX_L2_LOOKUP, 14551da73821SVladimir Oltean l2_lookup.index, &l2_lookup, 14561da73821SVladimir Oltean true); 145760f6053fSVladimir Oltean if (rc < 0) 145860f6053fSVladimir Oltean return rc; 145960f6053fSVladimir Oltean 146060f6053fSVladimir Oltean return sja1105_static_fdb_change(priv, port, &l2_lookup, true); 14619dfa6911SVladimir Oltean } 14629dfa6911SVladimir Oltean 14639dfa6911SVladimir Oltean int sja1105pqrs_fdb_del(struct dsa_switch *ds, int port, 14649dfa6911SVladimir Oltean const unsigned char *addr, u16 vid) 14659dfa6911SVladimir Oltean { 14661da73821SVladimir Oltean struct sja1105_l2_lookup_entry l2_lookup = {0}; 14671da73821SVladimir Oltean struct sja1105_private *priv = ds->priv; 14681da73821SVladimir Oltean bool keep; 14691da73821SVladimir Oltean int rc; 14701da73821SVladimir Oltean 14711da73821SVladimir Oltean l2_lookup.macaddr = ether_addr_to_u64(addr); 14721da73821SVladimir Oltean l2_lookup.vlanid = vid; 14731da73821SVladimir Oltean l2_lookup.iotag = SJA1105_S_TAG; 14741da73821SVladimir Oltean l2_lookup.mask_macaddr = GENMASK_ULL(ETH_ALEN * 8 - 1, 0); 14750fac6aa0SVladimir Oltean if (priv->vlan_aware) { 14761da73821SVladimir Oltean l2_lookup.mask_vlanid = VLAN_VID_MASK; 14771da73821SVladimir Oltean l2_lookup.mask_iotag = BIT(0); 14786d7c7d94SVladimir Oltean } else { 14796d7c7d94SVladimir Oltean l2_lookup.mask_vlanid = 0; 14806d7c7d94SVladimir Oltean l2_lookup.mask_iotag = 0; 14816d7c7d94SVladimir Oltean } 14821da73821SVladimir Oltean l2_lookup.destports = BIT(port); 14831da73821SVladimir Oltean 14841da73821SVladimir Oltean rc = sja1105_dynamic_config_read(priv, BLK_IDX_L2_LOOKUP, 14851da73821SVladimir Oltean SJA1105_SEARCH, &l2_lookup); 14861da73821SVladimir Oltean if (rc < 0) 14871da73821SVladimir Oltean return 0; 14881da73821SVladimir Oltean 14891da73821SVladimir Oltean l2_lookup.destports &= ~BIT(port); 14901da73821SVladimir Oltean 14911da73821SVladimir Oltean /* Decide whether we remove just this port from the FDB entry, 14921da73821SVladimir Oltean * or if we remove it completely. 14931da73821SVladimir Oltean */ 14941da73821SVladimir Oltean if (l2_lookup.destports) 14951da73821SVladimir Oltean keep = true; 14961da73821SVladimir Oltean else 14971da73821SVladimir Oltean keep = false; 14981da73821SVladimir Oltean 149960f6053fSVladimir Oltean rc = sja1105_dynamic_config_write(priv, BLK_IDX_L2_LOOKUP, 15001da73821SVladimir Oltean l2_lookup.index, &l2_lookup, keep); 150160f6053fSVladimir Oltean if (rc < 0) 150260f6053fSVladimir Oltean return rc; 150360f6053fSVladimir Oltean 150460f6053fSVladimir Oltean return sja1105_static_fdb_change(priv, port, &l2_lookup, keep); 15059dfa6911SVladimir Oltean } 15069dfa6911SVladimir Oltean 15079dfa6911SVladimir Oltean static int sja1105_fdb_add(struct dsa_switch *ds, int port, 15089dfa6911SVladimir Oltean const unsigned char *addr, u16 vid) 15099dfa6911SVladimir Oltean { 15109dfa6911SVladimir Oltean struct sja1105_private *priv = ds->priv; 1511b3ee526aSVladimir Oltean 15126d7c7d94SVladimir Oltean /* dsa_8021q is in effect when the bridge's vlan_filtering isn't, 15136d7c7d94SVladimir Oltean * so the switch still does some VLAN processing internally. 15146d7c7d94SVladimir Oltean * But Shared VLAN Learning (SVL) is also active, and it will take 15156d7c7d94SVladimir Oltean * care of autonomous forwarding between the unique pvid's of each 15166d7c7d94SVladimir Oltean * port. Here we just make sure that users can't add duplicate FDB 15176d7c7d94SVladimir Oltean * entries when in this mode - the actual VID doesn't matter except 15186d7c7d94SVladimir Oltean * for what gets printed in 'bridge fdb show'. In the case of zero, 15196d7c7d94SVladimir Oltean * no VID gets printed at all. 152093647594SVladimir Oltean */ 15210fac6aa0SVladimir Oltean if (!priv->vlan_aware) 15226d7c7d94SVladimir Oltean vid = 0; 152393647594SVladimir Oltean 15246d7c7d94SVladimir Oltean return priv->info->fdb_add_cmd(ds, port, addr, vid); 15259dfa6911SVladimir Oltean } 15269dfa6911SVladimir Oltean 15279dfa6911SVladimir Oltean static int sja1105_fdb_del(struct dsa_switch *ds, int port, 15289dfa6911SVladimir Oltean const unsigned char *addr, u16 vid) 15299dfa6911SVladimir Oltean { 15309dfa6911SVladimir Oltean struct sja1105_private *priv = ds->priv; 15319dfa6911SVladimir Oltean 15320fac6aa0SVladimir Oltean if (!priv->vlan_aware) 15336d7c7d94SVladimir Oltean vid = 0; 15346d7c7d94SVladimir Oltean 1535b3ee526aSVladimir Oltean return priv->info->fdb_del_cmd(ds, port, addr, vid); 15369dfa6911SVladimir Oltean } 15379dfa6911SVladimir Oltean 1538291d1e72SVladimir Oltean static int sja1105_fdb_dump(struct dsa_switch *ds, int port, 1539291d1e72SVladimir Oltean dsa_fdb_dump_cb_t *cb, void *data) 1540291d1e72SVladimir Oltean { 1541291d1e72SVladimir Oltean struct sja1105_private *priv = ds->priv; 1542291d1e72SVladimir Oltean struct device *dev = ds->dev; 1543291d1e72SVladimir Oltean int i; 1544291d1e72SVladimir Oltean 1545291d1e72SVladimir Oltean for (i = 0; i < SJA1105_MAX_L2_LOOKUP_COUNT; i++) { 1546291d1e72SVladimir Oltean struct sja1105_l2_lookup_entry l2_lookup = {0}; 1547291d1e72SVladimir Oltean u8 macaddr[ETH_ALEN]; 1548291d1e72SVladimir Oltean int rc; 1549291d1e72SVladimir Oltean 1550291d1e72SVladimir Oltean rc = sja1105_dynamic_config_read(priv, BLK_IDX_L2_LOOKUP, 1551291d1e72SVladimir Oltean i, &l2_lookup); 1552291d1e72SVladimir Oltean /* No fdb entry at i, not an issue */ 1553def84604SVladimir Oltean if (rc == -ENOENT) 1554291d1e72SVladimir Oltean continue; 1555291d1e72SVladimir Oltean if (rc) { 1556291d1e72SVladimir Oltean dev_err(dev, "Failed to dump FDB: %d\n", rc); 1557291d1e72SVladimir Oltean return rc; 1558291d1e72SVladimir Oltean } 1559291d1e72SVladimir Oltean 1560291d1e72SVladimir Oltean /* FDB dump callback is per port. This means we have to 1561291d1e72SVladimir Oltean * disregard a valid entry if it's not for this port, even if 1562291d1e72SVladimir Oltean * only to revisit it later. This is inefficient because the 1563291d1e72SVladimir Oltean * 1024-sized FDB table needs to be traversed 4 times through 1564291d1e72SVladimir Oltean * SPI during a 'bridge fdb show' command. 1565291d1e72SVladimir Oltean */ 1566291d1e72SVladimir Oltean if (!(l2_lookup.destports & BIT(port))) 1567291d1e72SVladimir Oltean continue; 15684d942354SVladimir Oltean 15694d942354SVladimir Oltean /* We need to hide the FDB entry for unknown multicast */ 15704d942354SVladimir Oltean if (l2_lookup.macaddr == SJA1105_UNKNOWN_MULTICAST && 15714d942354SVladimir Oltean l2_lookup.mask_macaddr == SJA1105_UNKNOWN_MULTICAST) 15724d942354SVladimir Oltean continue; 15734d942354SVladimir Oltean 1574291d1e72SVladimir Oltean u64_to_ether_addr(l2_lookup.macaddr, macaddr); 157593647594SVladimir Oltean 15766d7c7d94SVladimir Oltean /* We need to hide the dsa_8021q VLANs from the user. */ 15770fac6aa0SVladimir Oltean if (!priv->vlan_aware) 15786d7c7d94SVladimir Oltean l2_lookup.vlanid = 0; 157917ae6555SVladimir Oltean cb(macaddr, l2_lookup.vlanid, l2_lookup.lockeds, data); 1580291d1e72SVladimir Oltean } 1581291d1e72SVladimir Oltean return 0; 1582291d1e72SVladimir Oltean } 1583291d1e72SVladimir Oltean 1584a52b2da7SVladimir Oltean static int sja1105_mdb_add(struct dsa_switch *ds, int port, 1585291d1e72SVladimir Oltean const struct switchdev_obj_port_mdb *mdb) 1586291d1e72SVladimir Oltean { 1587a52b2da7SVladimir Oltean return sja1105_fdb_add(ds, port, mdb->addr, mdb->vid); 1588291d1e72SVladimir Oltean } 1589291d1e72SVladimir Oltean 1590291d1e72SVladimir Oltean static int sja1105_mdb_del(struct dsa_switch *ds, int port, 1591291d1e72SVladimir Oltean const struct switchdev_obj_port_mdb *mdb) 1592291d1e72SVladimir Oltean { 1593291d1e72SVladimir Oltean return sja1105_fdb_del(ds, port, mdb->addr, mdb->vid); 1594291d1e72SVladimir Oltean } 1595291d1e72SVladimir Oltean 15967f7ccdeaSVladimir Oltean /* Common function for unicast and broadcast flood configuration. 15977f7ccdeaSVladimir Oltean * Flooding is configured between each {ingress, egress} port pair, and since 15987f7ccdeaSVladimir Oltean * the bridge's semantics are those of "egress flooding", it means we must 15997f7ccdeaSVladimir Oltean * enable flooding towards this port from all ingress ports that are in the 16007f7ccdeaSVladimir Oltean * same forwarding domain. 16017f7ccdeaSVladimir Oltean */ 16027f7ccdeaSVladimir Oltean static int sja1105_manage_flood_domains(struct sja1105_private *priv) 16037f7ccdeaSVladimir Oltean { 16047f7ccdeaSVladimir Oltean struct sja1105_l2_forwarding_entry *l2_fwd; 16057f7ccdeaSVladimir Oltean struct dsa_switch *ds = priv->ds; 16067f7ccdeaSVladimir Oltean int from, to, rc; 16077f7ccdeaSVladimir Oltean 16087f7ccdeaSVladimir Oltean l2_fwd = priv->static_config.tables[BLK_IDX_L2_FORWARDING].entries; 16097f7ccdeaSVladimir Oltean 16107f7ccdeaSVladimir Oltean for (from = 0; from < ds->num_ports; from++) { 16117f7ccdeaSVladimir Oltean u64 fl_domain = 0, bc_domain = 0; 16127f7ccdeaSVladimir Oltean 16137f7ccdeaSVladimir Oltean for (to = 0; to < priv->ds->num_ports; to++) { 16147f7ccdeaSVladimir Oltean if (!sja1105_can_forward(l2_fwd, from, to)) 16157f7ccdeaSVladimir Oltean continue; 16167f7ccdeaSVladimir Oltean 16177f7ccdeaSVladimir Oltean if (priv->ucast_egress_floods & BIT(to)) 16187f7ccdeaSVladimir Oltean fl_domain |= BIT(to); 16197f7ccdeaSVladimir Oltean if (priv->bcast_egress_floods & BIT(to)) 16207f7ccdeaSVladimir Oltean bc_domain |= BIT(to); 16217f7ccdeaSVladimir Oltean } 16227f7ccdeaSVladimir Oltean 16237f7ccdeaSVladimir Oltean /* Nothing changed, nothing to do */ 16247f7ccdeaSVladimir Oltean if (l2_fwd[from].fl_domain == fl_domain && 16257f7ccdeaSVladimir Oltean l2_fwd[from].bc_domain == bc_domain) 16267f7ccdeaSVladimir Oltean continue; 16277f7ccdeaSVladimir Oltean 16287f7ccdeaSVladimir Oltean l2_fwd[from].fl_domain = fl_domain; 16297f7ccdeaSVladimir Oltean l2_fwd[from].bc_domain = bc_domain; 16307f7ccdeaSVladimir Oltean 16317f7ccdeaSVladimir Oltean rc = sja1105_dynamic_config_write(priv, BLK_IDX_L2_FORWARDING, 16327f7ccdeaSVladimir Oltean from, &l2_fwd[from], true); 16337f7ccdeaSVladimir Oltean if (rc < 0) 16347f7ccdeaSVladimir Oltean return rc; 16357f7ccdeaSVladimir Oltean } 16367f7ccdeaSVladimir Oltean 16377f7ccdeaSVladimir Oltean return 0; 16387f7ccdeaSVladimir Oltean } 16397f7ccdeaSVladimir Oltean 16408aa9ebccSVladimir Oltean static int sja1105_bridge_member(struct dsa_switch *ds, int port, 16418aa9ebccSVladimir Oltean struct net_device *br, bool member) 16428aa9ebccSVladimir Oltean { 16438aa9ebccSVladimir Oltean struct sja1105_l2_forwarding_entry *l2_fwd; 16448aa9ebccSVladimir Oltean struct sja1105_private *priv = ds->priv; 16458aa9ebccSVladimir Oltean int i, rc; 16468aa9ebccSVladimir Oltean 16478aa9ebccSVladimir Oltean l2_fwd = priv->static_config.tables[BLK_IDX_L2_FORWARDING].entries; 16488aa9ebccSVladimir Oltean 1649542043e9SVladimir Oltean for (i = 0; i < ds->num_ports; i++) { 16508aa9ebccSVladimir Oltean /* Add this port to the forwarding matrix of the 16518aa9ebccSVladimir Oltean * other ports in the same bridge, and viceversa. 16528aa9ebccSVladimir Oltean */ 16538aa9ebccSVladimir Oltean if (!dsa_is_user_port(ds, i)) 16548aa9ebccSVladimir Oltean continue; 16558aa9ebccSVladimir Oltean /* For the ports already under the bridge, only one thing needs 16568aa9ebccSVladimir Oltean * to be done, and that is to add this port to their 16578aa9ebccSVladimir Oltean * reachability domain. So we can perform the SPI write for 16588aa9ebccSVladimir Oltean * them immediately. However, for this port itself (the one 16598aa9ebccSVladimir Oltean * that is new to the bridge), we need to add all other ports 16608aa9ebccSVladimir Oltean * to its reachability domain. So we do that incrementally in 16618aa9ebccSVladimir Oltean * this loop, and perform the SPI write only at the end, once 16628aa9ebccSVladimir Oltean * the domain contains all other bridge ports. 16638aa9ebccSVladimir Oltean */ 16648aa9ebccSVladimir Oltean if (i == port) 16658aa9ebccSVladimir Oltean continue; 16668aa9ebccSVladimir Oltean if (dsa_to_port(ds, i)->bridge_dev != br) 16678aa9ebccSVladimir Oltean continue; 16688aa9ebccSVladimir Oltean sja1105_port_allow_traffic(l2_fwd, i, port, member); 16698aa9ebccSVladimir Oltean sja1105_port_allow_traffic(l2_fwd, port, i, member); 16708aa9ebccSVladimir Oltean 16718aa9ebccSVladimir Oltean rc = sja1105_dynamic_config_write(priv, BLK_IDX_L2_FORWARDING, 16728aa9ebccSVladimir Oltean i, &l2_fwd[i], true); 16738aa9ebccSVladimir Oltean if (rc < 0) 16748aa9ebccSVladimir Oltean return rc; 16758aa9ebccSVladimir Oltean } 16768aa9ebccSVladimir Oltean 16777f7ccdeaSVladimir Oltean rc = sja1105_dynamic_config_write(priv, BLK_IDX_L2_FORWARDING, 16788aa9ebccSVladimir Oltean port, &l2_fwd[port], true); 16797f7ccdeaSVladimir Oltean if (rc) 16807f7ccdeaSVladimir Oltean return rc; 16817f7ccdeaSVladimir Oltean 16827f7ccdeaSVladimir Oltean return sja1105_manage_flood_domains(priv); 16838aa9ebccSVladimir Oltean } 16848aa9ebccSVladimir Oltean 1685640f763fSVladimir Oltean static void sja1105_bridge_stp_state_set(struct dsa_switch *ds, int port, 1686640f763fSVladimir Oltean u8 state) 1687640f763fSVladimir Oltean { 1688640f763fSVladimir Oltean struct sja1105_private *priv = ds->priv; 1689640f763fSVladimir Oltean struct sja1105_mac_config_entry *mac; 1690640f763fSVladimir Oltean 1691640f763fSVladimir Oltean mac = priv->static_config.tables[BLK_IDX_MAC_CONFIG].entries; 1692640f763fSVladimir Oltean 1693640f763fSVladimir Oltean switch (state) { 1694640f763fSVladimir Oltean case BR_STATE_DISABLED: 1695640f763fSVladimir Oltean case BR_STATE_BLOCKING: 1696640f763fSVladimir Oltean /* From UM10944 description of DRPDTAG (why put this there?): 1697640f763fSVladimir Oltean * "Management traffic flows to the port regardless of the state 1698640f763fSVladimir Oltean * of the INGRESS flag". So BPDUs are still be allowed to pass. 1699640f763fSVladimir Oltean * At the moment no difference between DISABLED and BLOCKING. 1700640f763fSVladimir Oltean */ 1701640f763fSVladimir Oltean mac[port].ingress = false; 1702640f763fSVladimir Oltean mac[port].egress = false; 1703640f763fSVladimir Oltean mac[port].dyn_learn = false; 1704640f763fSVladimir Oltean break; 1705640f763fSVladimir Oltean case BR_STATE_LISTENING: 1706640f763fSVladimir Oltean mac[port].ingress = true; 1707640f763fSVladimir Oltean mac[port].egress = false; 1708640f763fSVladimir Oltean mac[port].dyn_learn = false; 1709640f763fSVladimir Oltean break; 1710640f763fSVladimir Oltean case BR_STATE_LEARNING: 1711640f763fSVladimir Oltean mac[port].ingress = true; 1712640f763fSVladimir Oltean mac[port].egress = false; 17134d942354SVladimir Oltean mac[port].dyn_learn = !!(priv->learn_ena & BIT(port)); 1714640f763fSVladimir Oltean break; 1715640f763fSVladimir Oltean case BR_STATE_FORWARDING: 1716640f763fSVladimir Oltean mac[port].ingress = true; 1717640f763fSVladimir Oltean mac[port].egress = true; 17184d942354SVladimir Oltean mac[port].dyn_learn = !!(priv->learn_ena & BIT(port)); 1719640f763fSVladimir Oltean break; 1720640f763fSVladimir Oltean default: 1721640f763fSVladimir Oltean dev_err(ds->dev, "invalid STP state: %d\n", state); 1722640f763fSVladimir Oltean return; 1723640f763fSVladimir Oltean } 1724640f763fSVladimir Oltean 1725640f763fSVladimir Oltean sja1105_dynamic_config_write(priv, BLK_IDX_MAC_CONFIG, port, 1726640f763fSVladimir Oltean &mac[port], true); 1727640f763fSVladimir Oltean } 1728640f763fSVladimir Oltean 17298aa9ebccSVladimir Oltean static int sja1105_bridge_join(struct dsa_switch *ds, int port, 17308aa9ebccSVladimir Oltean struct net_device *br) 17318aa9ebccSVladimir Oltean { 17328aa9ebccSVladimir Oltean return sja1105_bridge_member(ds, port, br, true); 17338aa9ebccSVladimir Oltean } 17348aa9ebccSVladimir Oltean 17358aa9ebccSVladimir Oltean static void sja1105_bridge_leave(struct dsa_switch *ds, int port, 17368aa9ebccSVladimir Oltean struct net_device *br) 17378aa9ebccSVladimir Oltean { 17388aa9ebccSVladimir Oltean sja1105_bridge_member(ds, port, br, false); 17398aa9ebccSVladimir Oltean } 17408aa9ebccSVladimir Oltean 17414d752508SVladimir Oltean #define BYTES_PER_KBIT (1000LL / 8) 17424d752508SVladimir Oltean 17434d752508SVladimir Oltean static int sja1105_find_unused_cbs_shaper(struct sja1105_private *priv) 17444d752508SVladimir Oltean { 17454d752508SVladimir Oltean int i; 17464d752508SVladimir Oltean 17474d752508SVladimir Oltean for (i = 0; i < priv->info->num_cbs_shapers; i++) 17484d752508SVladimir Oltean if (!priv->cbs[i].idle_slope && !priv->cbs[i].send_slope) 17494d752508SVladimir Oltean return i; 17504d752508SVladimir Oltean 17514d752508SVladimir Oltean return -1; 17524d752508SVladimir Oltean } 17534d752508SVladimir Oltean 17544d752508SVladimir Oltean static int sja1105_delete_cbs_shaper(struct sja1105_private *priv, int port, 17554d752508SVladimir Oltean int prio) 17564d752508SVladimir Oltean { 17574d752508SVladimir Oltean int i; 17584d752508SVladimir Oltean 17594d752508SVladimir Oltean for (i = 0; i < priv->info->num_cbs_shapers; i++) { 17604d752508SVladimir Oltean struct sja1105_cbs_entry *cbs = &priv->cbs[i]; 17614d752508SVladimir Oltean 17624d752508SVladimir Oltean if (cbs->port == port && cbs->prio == prio) { 17634d752508SVladimir Oltean memset(cbs, 0, sizeof(*cbs)); 17644d752508SVladimir Oltean return sja1105_dynamic_config_write(priv, BLK_IDX_CBS, 17654d752508SVladimir Oltean i, cbs, true); 17664d752508SVladimir Oltean } 17674d752508SVladimir Oltean } 17684d752508SVladimir Oltean 17694d752508SVladimir Oltean return 0; 17704d752508SVladimir Oltean } 17714d752508SVladimir Oltean 17724d752508SVladimir Oltean static int sja1105_setup_tc_cbs(struct dsa_switch *ds, int port, 17734d752508SVladimir Oltean struct tc_cbs_qopt_offload *offload) 17744d752508SVladimir Oltean { 17754d752508SVladimir Oltean struct sja1105_private *priv = ds->priv; 17764d752508SVladimir Oltean struct sja1105_cbs_entry *cbs; 17774d752508SVladimir Oltean int index; 17784d752508SVladimir Oltean 17794d752508SVladimir Oltean if (!offload->enable) 17804d752508SVladimir Oltean return sja1105_delete_cbs_shaper(priv, port, offload->queue); 17814d752508SVladimir Oltean 17824d752508SVladimir Oltean index = sja1105_find_unused_cbs_shaper(priv); 17834d752508SVladimir Oltean if (index < 0) 17844d752508SVladimir Oltean return -ENOSPC; 17854d752508SVladimir Oltean 17864d752508SVladimir Oltean cbs = &priv->cbs[index]; 17874d752508SVladimir Oltean cbs->port = port; 17884d752508SVladimir Oltean cbs->prio = offload->queue; 17894d752508SVladimir Oltean /* locredit and sendslope are negative by definition. In hardware, 17904d752508SVladimir Oltean * positive values must be provided, and the negative sign is implicit. 17914d752508SVladimir Oltean */ 17924d752508SVladimir Oltean cbs->credit_hi = offload->hicredit; 17934d752508SVladimir Oltean cbs->credit_lo = abs(offload->locredit); 17944d752508SVladimir Oltean /* User space is in kbits/sec, hardware in bytes/sec */ 17954d752508SVladimir Oltean cbs->idle_slope = offload->idleslope * BYTES_PER_KBIT; 17964d752508SVladimir Oltean cbs->send_slope = abs(offload->sendslope * BYTES_PER_KBIT); 17974d752508SVladimir Oltean /* Convert the negative values from 64-bit 2's complement 17984d752508SVladimir Oltean * to 32-bit 2's complement (for the case of 0x80000000 whose 17994d752508SVladimir Oltean * negative is still negative). 18004d752508SVladimir Oltean */ 18014d752508SVladimir Oltean cbs->credit_lo &= GENMASK_ULL(31, 0); 18024d752508SVladimir Oltean cbs->send_slope &= GENMASK_ULL(31, 0); 18034d752508SVladimir Oltean 18044d752508SVladimir Oltean return sja1105_dynamic_config_write(priv, BLK_IDX_CBS, index, cbs, 18054d752508SVladimir Oltean true); 18064d752508SVladimir Oltean } 18074d752508SVladimir Oltean 18084d752508SVladimir Oltean static int sja1105_reload_cbs(struct sja1105_private *priv) 18094d752508SVladimir Oltean { 18104d752508SVladimir Oltean int rc = 0, i; 18114d752508SVladimir Oltean 1812be7f62eeSVladimir Oltean /* The credit based shapers are only allocated if 1813be7f62eeSVladimir Oltean * CONFIG_NET_SCH_CBS is enabled. 1814be7f62eeSVladimir Oltean */ 1815be7f62eeSVladimir Oltean if (!priv->cbs) 1816be7f62eeSVladimir Oltean return 0; 1817be7f62eeSVladimir Oltean 18184d752508SVladimir Oltean for (i = 0; i < priv->info->num_cbs_shapers; i++) { 18194d752508SVladimir Oltean struct sja1105_cbs_entry *cbs = &priv->cbs[i]; 18204d752508SVladimir Oltean 18214d752508SVladimir Oltean if (!cbs->idle_slope && !cbs->send_slope) 18224d752508SVladimir Oltean continue; 18234d752508SVladimir Oltean 18244d752508SVladimir Oltean rc = sja1105_dynamic_config_write(priv, BLK_IDX_CBS, i, cbs, 18254d752508SVladimir Oltean true); 18264d752508SVladimir Oltean if (rc) 18274d752508SVladimir Oltean break; 18284d752508SVladimir Oltean } 18294d752508SVladimir Oltean 18304d752508SVladimir Oltean return rc; 18314d752508SVladimir Oltean } 18324d752508SVladimir Oltean 18332eea1fa8SVladimir Oltean static const char * const sja1105_reset_reasons[] = { 18342eea1fa8SVladimir Oltean [SJA1105_VLAN_FILTERING] = "VLAN filtering", 18352eea1fa8SVladimir Oltean [SJA1105_RX_HWTSTAMPING] = "RX timestamping", 18362eea1fa8SVladimir Oltean [SJA1105_AGEING_TIME] = "Ageing time", 18372eea1fa8SVladimir Oltean [SJA1105_SCHEDULING] = "Time-aware scheduling", 1838c279c726SVladimir Oltean [SJA1105_BEST_EFFORT_POLICING] = "Best-effort policing", 1839dfacc5a2SVladimir Oltean [SJA1105_VIRTUAL_LINKS] = "Virtual links", 18402eea1fa8SVladimir Oltean }; 18412eea1fa8SVladimir Oltean 18426666cebcSVladimir Oltean /* For situations where we need to change a setting at runtime that is only 18436666cebcSVladimir Oltean * available through the static configuration, resetting the switch in order 18446666cebcSVladimir Oltean * to upload the new static config is unavoidable. Back up the settings we 18456666cebcSVladimir Oltean * modify at runtime (currently only MAC) and restore them after uploading, 18466666cebcSVladimir Oltean * such that this operation is relatively seamless. 18476666cebcSVladimir Oltean */ 18482eea1fa8SVladimir Oltean int sja1105_static_config_reload(struct sja1105_private *priv, 18492eea1fa8SVladimir Oltean enum sja1105_reset_reason reason) 18506666cebcSVladimir Oltean { 18516cf99c13SVladimir Oltean struct ptp_system_timestamp ptp_sts_before; 18526cf99c13SVladimir Oltean struct ptp_system_timestamp ptp_sts_after; 185382760d7fSVladimir Oltean int speed_mbps[SJA1105_MAX_NUM_PORTS]; 185484db00f2SVladimir Oltean u16 bmcr[SJA1105_MAX_NUM_PORTS] = {0}; 18556666cebcSVladimir Oltean struct sja1105_mac_config_entry *mac; 18566cf99c13SVladimir Oltean struct dsa_switch *ds = priv->ds; 18576cf99c13SVladimir Oltean s64 t1, t2, t3, t4; 18586cf99c13SVladimir Oltean s64 t12, t34; 18596666cebcSVladimir Oltean int rc, i; 18606cf99c13SVladimir Oltean s64 now; 18616666cebcSVladimir Oltean 1862af580ae2SVladimir Oltean mutex_lock(&priv->mgmt_lock); 1863af580ae2SVladimir Oltean 18646666cebcSVladimir Oltean mac = priv->static_config.tables[BLK_IDX_MAC_CONFIG].entries; 18656666cebcSVladimir Oltean 18668400cff6SVladimir Oltean /* Back up the dynamic link speed changed by sja1105_adjust_port_config 18678400cff6SVladimir Oltean * in order to temporarily restore it to SJA1105_SPEED_AUTO - which the 18688400cff6SVladimir Oltean * switch wants to see in the static config in order to allow us to 18698400cff6SVladimir Oltean * change it through the dynamic interface later. 18706666cebcSVladimir Oltean */ 1871542043e9SVladimir Oltean for (i = 0; i < ds->num_ports; i++) { 18723ad1d171SVladimir Oltean u32 reg_addr = mdiobus_c45_addr(MDIO_MMD_VEND2, MDIO_CTRL1); 18733ad1d171SVladimir Oltean 187441fed17fSVladimir Oltean speed_mbps[i] = sja1105_port_speed_to_ethtool(priv, 187541fed17fSVladimir Oltean mac[i].speed); 187641fed17fSVladimir Oltean mac[i].speed = priv->info->port_speed[SJA1105_SPEED_AUTO]; 18776666cebcSVladimir Oltean 18783ad1d171SVladimir Oltean if (priv->xpcs[i]) 18793ad1d171SVladimir Oltean bmcr[i] = mdiobus_read(priv->mdio_pcs, i, reg_addr); 188084db00f2SVladimir Oltean } 1881ffe10e67SVladimir Oltean 18826cf99c13SVladimir Oltean /* No PTP operations can run right now */ 18836cf99c13SVladimir Oltean mutex_lock(&priv->ptp_data.lock); 18846cf99c13SVladimir Oltean 18856cf99c13SVladimir Oltean rc = __sja1105_ptp_gettimex(ds, &now, &ptp_sts_before); 188661c77533SVladimir Oltean if (rc < 0) { 188761c77533SVladimir Oltean mutex_unlock(&priv->ptp_data.lock); 188861c77533SVladimir Oltean goto out; 188961c77533SVladimir Oltean } 18906cf99c13SVladimir Oltean 18916666cebcSVladimir Oltean /* Reset switch and send updated static configuration */ 18926666cebcSVladimir Oltean rc = sja1105_static_config_upload(priv); 189361c77533SVladimir Oltean if (rc < 0) { 189461c77533SVladimir Oltean mutex_unlock(&priv->ptp_data.lock); 189561c77533SVladimir Oltean goto out; 189661c77533SVladimir Oltean } 18976cf99c13SVladimir Oltean 18986cf99c13SVladimir Oltean rc = __sja1105_ptp_settime(ds, 0, &ptp_sts_after); 189961c77533SVladimir Oltean if (rc < 0) { 190061c77533SVladimir Oltean mutex_unlock(&priv->ptp_data.lock); 190161c77533SVladimir Oltean goto out; 190261c77533SVladimir Oltean } 19036cf99c13SVladimir Oltean 19046cf99c13SVladimir Oltean t1 = timespec64_to_ns(&ptp_sts_before.pre_ts); 19056cf99c13SVladimir Oltean t2 = timespec64_to_ns(&ptp_sts_before.post_ts); 19066cf99c13SVladimir Oltean t3 = timespec64_to_ns(&ptp_sts_after.pre_ts); 19076cf99c13SVladimir Oltean t4 = timespec64_to_ns(&ptp_sts_after.post_ts); 19086cf99c13SVladimir Oltean /* Mid point, corresponds to pre-reset PTPCLKVAL */ 19096cf99c13SVladimir Oltean t12 = t1 + (t2 - t1) / 2; 19106cf99c13SVladimir Oltean /* Mid point, corresponds to post-reset PTPCLKVAL, aka 0 */ 19116cf99c13SVladimir Oltean t34 = t3 + (t4 - t3) / 2; 19126cf99c13SVladimir Oltean /* Advance PTPCLKVAL by the time it took since its readout */ 19136cf99c13SVladimir Oltean now += (t34 - t12); 19146cf99c13SVladimir Oltean 19156cf99c13SVladimir Oltean __sja1105_ptp_adjtime(ds, now); 19166cf99c13SVladimir Oltean 19176cf99c13SVladimir Oltean mutex_unlock(&priv->ptp_data.lock); 19186666cebcSVladimir Oltean 19192eea1fa8SVladimir Oltean dev_info(priv->ds->dev, 19202eea1fa8SVladimir Oltean "Reset switch and programmed static config. Reason: %s\n", 19212eea1fa8SVladimir Oltean sja1105_reset_reasons[reason]); 19222eea1fa8SVladimir Oltean 19236666cebcSVladimir Oltean /* Configure the CGU (PLLs) for MII and RMII PHYs. 19246666cebcSVladimir Oltean * For these interfaces there is no dynamic configuration 19256666cebcSVladimir Oltean * needed, since PLLs have same settings at all speeds. 19266666cebcSVladimir Oltean */ 1927cb5a82d2SVladimir Oltean if (priv->info->clocking_setup) { 1928c5037678SVladimir Oltean rc = priv->info->clocking_setup(priv); 19296666cebcSVladimir Oltean if (rc < 0) 19306666cebcSVladimir Oltean goto out; 1931cb5a82d2SVladimir Oltean } 19326666cebcSVladimir Oltean 1933542043e9SVladimir Oltean for (i = 0; i < ds->num_ports; i++) { 19343ad1d171SVladimir Oltean struct dw_xpcs *xpcs = priv->xpcs[i]; 19353ad1d171SVladimir Oltean unsigned int mode; 193684db00f2SVladimir Oltean 19378400cff6SVladimir Oltean rc = sja1105_adjust_port_config(priv, i, speed_mbps[i]); 19386666cebcSVladimir Oltean if (rc < 0) 19396666cebcSVladimir Oltean goto out; 1940ffe10e67SVladimir Oltean 19413ad1d171SVladimir Oltean if (!xpcs) 194284db00f2SVladimir Oltean continue; 1943ffe10e67SVladimir Oltean 19443ad1d171SVladimir Oltean if (bmcr[i] & BMCR_ANENABLE) 19453ad1d171SVladimir Oltean mode = MLO_AN_INBAND; 19463ad1d171SVladimir Oltean else if (priv->fixed_link[i]) 19473ad1d171SVladimir Oltean mode = MLO_AN_FIXED; 19483ad1d171SVladimir Oltean else 19493ad1d171SVladimir Oltean mode = MLO_AN_PHY; 195084db00f2SVladimir Oltean 19513ad1d171SVladimir Oltean rc = xpcs_do_config(xpcs, priv->phy_mode[i], mode); 19523ad1d171SVladimir Oltean if (rc < 0) 19533ad1d171SVladimir Oltean goto out; 1954ffe10e67SVladimir Oltean 19553ad1d171SVladimir Oltean if (!phylink_autoneg_inband(mode)) { 1956ffe10e67SVladimir Oltean int speed = SPEED_UNKNOWN; 1957ffe10e67SVladimir Oltean 195856b63466SVladimir Oltean if (priv->phy_mode[i] == PHY_INTERFACE_MODE_2500BASEX) 195956b63466SVladimir Oltean speed = SPEED_2500; 196056b63466SVladimir Oltean else if (bmcr[i] & BMCR_SPEED1000) 1961ffe10e67SVladimir Oltean speed = SPEED_1000; 196284db00f2SVladimir Oltean else if (bmcr[i] & BMCR_SPEED100) 1963ffe10e67SVladimir Oltean speed = SPEED_100; 1964053d8ad1SVladimir Oltean else 1965ffe10e67SVladimir Oltean speed = SPEED_10; 1966ffe10e67SVladimir Oltean 19673ad1d171SVladimir Oltean xpcs_link_up(&xpcs->pcs, mode, priv->phy_mode[i], 19683ad1d171SVladimir Oltean speed, DUPLEX_FULL); 1969ffe10e67SVladimir Oltean } 1970ffe10e67SVladimir Oltean } 19714d752508SVladimir Oltean 19724d752508SVladimir Oltean rc = sja1105_reload_cbs(priv); 19734d752508SVladimir Oltean if (rc < 0) 19744d752508SVladimir Oltean goto out; 19756666cebcSVladimir Oltean out: 1976af580ae2SVladimir Oltean mutex_unlock(&priv->mgmt_lock); 1977af580ae2SVladimir Oltean 19786666cebcSVladimir Oltean return rc; 19796666cebcSVladimir Oltean } 19806666cebcSVladimir Oltean 19816666cebcSVladimir Oltean static int sja1105_pvid_apply(struct sja1105_private *priv, int port, u16 pvid) 19826666cebcSVladimir Oltean { 19836666cebcSVladimir Oltean struct sja1105_mac_config_entry *mac; 19846666cebcSVladimir Oltean 19856666cebcSVladimir Oltean mac = priv->static_config.tables[BLK_IDX_MAC_CONFIG].entries; 19866666cebcSVladimir Oltean 19876666cebcSVladimir Oltean mac[port].vlanid = pvid; 19886666cebcSVladimir Oltean 19896666cebcSVladimir Oltean return sja1105_dynamic_config_write(priv, BLK_IDX_MAC_CONFIG, port, 19906666cebcSVladimir Oltean &mac[port], true); 19916666cebcSVladimir Oltean } 19926666cebcSVladimir Oltean 1993ac02a451SVladimir Oltean static int sja1105_crosschip_bridge_join(struct dsa_switch *ds, 1994ac02a451SVladimir Oltean int tree_index, int sw_index, 1995ac02a451SVladimir Oltean int other_port, struct net_device *br) 1996ac02a451SVladimir Oltean { 1997ac02a451SVladimir Oltean struct dsa_switch *other_ds = dsa_switch_find(tree_index, sw_index); 1998ac02a451SVladimir Oltean struct sja1105_private *other_priv = other_ds->priv; 1999ac02a451SVladimir Oltean struct sja1105_private *priv = ds->priv; 2000ac02a451SVladimir Oltean int port, rc; 2001ac02a451SVladimir Oltean 2002ac02a451SVladimir Oltean if (other_ds->ops != &sja1105_switch_ops) 2003ac02a451SVladimir Oltean return 0; 2004ac02a451SVladimir Oltean 2005ac02a451SVladimir Oltean for (port = 0; port < ds->num_ports; port++) { 2006ac02a451SVladimir Oltean if (!dsa_is_user_port(ds, port)) 2007ac02a451SVladimir Oltean continue; 2008ac02a451SVladimir Oltean if (dsa_to_port(ds, port)->bridge_dev != br) 2009ac02a451SVladimir Oltean continue; 2010ac02a451SVladimir Oltean 20115899ee36SVladimir Oltean rc = dsa_8021q_crosschip_bridge_join(priv->dsa_8021q_ctx, 20125899ee36SVladimir Oltean port, 20135899ee36SVladimir Oltean other_priv->dsa_8021q_ctx, 20145899ee36SVladimir Oltean other_port); 2015ac02a451SVladimir Oltean if (rc) 2016ac02a451SVladimir Oltean return rc; 2017ac02a451SVladimir Oltean 20185899ee36SVladimir Oltean rc = dsa_8021q_crosschip_bridge_join(other_priv->dsa_8021q_ctx, 20195899ee36SVladimir Oltean other_port, 20205899ee36SVladimir Oltean priv->dsa_8021q_ctx, 20215899ee36SVladimir Oltean port); 2022ac02a451SVladimir Oltean if (rc) 2023ac02a451SVladimir Oltean return rc; 2024ac02a451SVladimir Oltean } 2025ac02a451SVladimir Oltean 2026ac02a451SVladimir Oltean return 0; 2027ac02a451SVladimir Oltean } 2028ac02a451SVladimir Oltean 2029ac02a451SVladimir Oltean static void sja1105_crosschip_bridge_leave(struct dsa_switch *ds, 2030ac02a451SVladimir Oltean int tree_index, int sw_index, 2031ac02a451SVladimir Oltean int other_port, 2032ac02a451SVladimir Oltean struct net_device *br) 2033ac02a451SVladimir Oltean { 2034ac02a451SVladimir Oltean struct dsa_switch *other_ds = dsa_switch_find(tree_index, sw_index); 2035ac02a451SVladimir Oltean struct sja1105_private *other_priv = other_ds->priv; 2036ac02a451SVladimir Oltean struct sja1105_private *priv = ds->priv; 2037ac02a451SVladimir Oltean int port; 2038ac02a451SVladimir Oltean 2039ac02a451SVladimir Oltean if (other_ds->ops != &sja1105_switch_ops) 2040ac02a451SVladimir Oltean return; 2041ac02a451SVladimir Oltean 2042ac02a451SVladimir Oltean for (port = 0; port < ds->num_ports; port++) { 2043ac02a451SVladimir Oltean if (!dsa_is_user_port(ds, port)) 2044ac02a451SVladimir Oltean continue; 2045ac02a451SVladimir Oltean if (dsa_to_port(ds, port)->bridge_dev != br) 2046ac02a451SVladimir Oltean continue; 2047ac02a451SVladimir Oltean 20485899ee36SVladimir Oltean dsa_8021q_crosschip_bridge_leave(priv->dsa_8021q_ctx, port, 20495899ee36SVladimir Oltean other_priv->dsa_8021q_ctx, 20505899ee36SVladimir Oltean other_port); 2051ac02a451SVladimir Oltean 20525899ee36SVladimir Oltean dsa_8021q_crosschip_bridge_leave(other_priv->dsa_8021q_ctx, 20535899ee36SVladimir Oltean other_port, 20545899ee36SVladimir Oltean priv->dsa_8021q_ctx, port); 2055ac02a451SVladimir Oltean } 2056ac02a451SVladimir Oltean } 2057ac02a451SVladimir Oltean 2058227d07a0SVladimir Oltean static int sja1105_setup_8021q_tagging(struct dsa_switch *ds, bool enabled) 2059227d07a0SVladimir Oltean { 206060b33aebSVladimir Oltean struct sja1105_private *priv = ds->priv; 20617e092af2SVladimir Oltean int rc; 2062227d07a0SVladimir Oltean 20635899ee36SVladimir Oltean rc = dsa_8021q_setup(priv->dsa_8021q_ctx, enabled); 20647e092af2SVladimir Oltean if (rc) 2065227d07a0SVladimir Oltean return rc; 2066ac02a451SVladimir Oltean 2067227d07a0SVladimir Oltean dev_info(ds->dev, "%s switch tagging\n", 2068227d07a0SVladimir Oltean enabled ? "Enabled" : "Disabled"); 2069227d07a0SVladimir Oltean return 0; 2070227d07a0SVladimir Oltean } 2071227d07a0SVladimir Oltean 20728aa9ebccSVladimir Oltean static enum dsa_tag_protocol 20734d776482SFlorian Fainelli sja1105_get_tag_protocol(struct dsa_switch *ds, int port, 20744d776482SFlorian Fainelli enum dsa_tag_protocol mp) 20758aa9ebccSVladimir Oltean { 20764913b8ebSVladimir Oltean struct sja1105_private *priv = ds->priv; 20774913b8ebSVladimir Oltean 20784913b8ebSVladimir Oltean return priv->info->tag_proto; 20798aa9ebccSVladimir Oltean } 20808aa9ebccSVladimir Oltean 2081ec5ae610SVladimir Oltean static int sja1105_is_vlan_configured(struct sja1105_private *priv, u16 vid) 2082ec5ae610SVladimir Oltean { 2083ec5ae610SVladimir Oltean struct sja1105_vlan_lookup_entry *vlan; 2084ec5ae610SVladimir Oltean int count, i; 2085ec5ae610SVladimir Oltean 2086ec5ae610SVladimir Oltean vlan = priv->static_config.tables[BLK_IDX_VLAN_LOOKUP].entries; 2087ec5ae610SVladimir Oltean count = priv->static_config.tables[BLK_IDX_VLAN_LOOKUP].entry_count; 2088ec5ae610SVladimir Oltean 2089ec5ae610SVladimir Oltean for (i = 0; i < count; i++) 2090ec5ae610SVladimir Oltean if (vlan[i].vlanid == vid) 2091ec5ae610SVladimir Oltean return i; 2092ec5ae610SVladimir Oltean 2093ec5ae610SVladimir Oltean /* Return an invalid entry index if not found */ 2094ec5ae610SVladimir Oltean return -1; 2095ec5ae610SVladimir Oltean } 2096ec5ae610SVladimir Oltean 20973f01c91aSVladimir Oltean static int sja1105_commit_vlans(struct sja1105_private *priv, 20980fac6aa0SVladimir Oltean struct sja1105_vlan_lookup_entry *new_vlan) 20993f01c91aSVladimir Oltean { 2100ec5ae610SVladimir Oltean struct sja1105_vlan_lookup_entry *vlan; 2101ec5ae610SVladimir Oltean struct sja1105_table *table; 2102ec5ae610SVladimir Oltean int num_vlans = 0; 2103ec5ae610SVladimir Oltean int rc, i, k = 0; 2104ec5ae610SVladimir Oltean 2105ec5ae610SVladimir Oltean /* VLAN table */ 2106ec5ae610SVladimir Oltean table = &priv->static_config.tables[BLK_IDX_VLAN_LOOKUP]; 2107ec5ae610SVladimir Oltean vlan = table->entries; 2108ec5ae610SVladimir Oltean 2109ec5ae610SVladimir Oltean for (i = 0; i < VLAN_N_VID; i++) { 2110ec5ae610SVladimir Oltean int match = sja1105_is_vlan_configured(priv, i); 2111ec5ae610SVladimir Oltean 2112ec5ae610SVladimir Oltean if (new_vlan[i].vlanid != VLAN_N_VID) 2113ec5ae610SVladimir Oltean num_vlans++; 2114ec5ae610SVladimir Oltean 2115ec5ae610SVladimir Oltean if (new_vlan[i].vlanid == VLAN_N_VID && match >= 0) { 2116ec5ae610SVladimir Oltean /* Was there before, no longer is. Delete */ 2117ec5ae610SVladimir Oltean dev_dbg(priv->ds->dev, "Deleting VLAN %d\n", i); 2118ec5ae610SVladimir Oltean rc = sja1105_dynamic_config_write(priv, 2119ec5ae610SVladimir Oltean BLK_IDX_VLAN_LOOKUP, 2120ec5ae610SVladimir Oltean i, &vlan[match], false); 2121ec5ae610SVladimir Oltean if (rc < 0) 2122ec5ae610SVladimir Oltean return rc; 2123ec5ae610SVladimir Oltean } else if (new_vlan[i].vlanid != VLAN_N_VID) { 2124ec5ae610SVladimir Oltean /* Nothing changed, don't do anything */ 2125ec5ae610SVladimir Oltean if (match >= 0 && 2126ec5ae610SVladimir Oltean vlan[match].vlanid == new_vlan[i].vlanid && 2127ec5ae610SVladimir Oltean vlan[match].tag_port == new_vlan[i].tag_port && 2128ec5ae610SVladimir Oltean vlan[match].vlan_bc == new_vlan[i].vlan_bc && 2129ec5ae610SVladimir Oltean vlan[match].vmemb_port == new_vlan[i].vmemb_port) 2130ec5ae610SVladimir Oltean continue; 2131ec5ae610SVladimir Oltean /* Update entry */ 2132ec5ae610SVladimir Oltean dev_dbg(priv->ds->dev, "Updating VLAN %d\n", i); 2133ec5ae610SVladimir Oltean rc = sja1105_dynamic_config_write(priv, 2134ec5ae610SVladimir Oltean BLK_IDX_VLAN_LOOKUP, 2135ec5ae610SVladimir Oltean i, &new_vlan[i], 2136ec5ae610SVladimir Oltean true); 2137ec5ae610SVladimir Oltean if (rc < 0) 2138ec5ae610SVladimir Oltean return rc; 2139ec5ae610SVladimir Oltean } 2140ec5ae610SVladimir Oltean } 2141ec5ae610SVladimir Oltean 2142ec5ae610SVladimir Oltean if (table->entry_count) 2143ec5ae610SVladimir Oltean kfree(table->entries); 2144ec5ae610SVladimir Oltean 2145ec5ae610SVladimir Oltean table->entries = kcalloc(num_vlans, table->ops->unpacked_entry_size, 2146ec5ae610SVladimir Oltean GFP_KERNEL); 2147ec5ae610SVladimir Oltean if (!table->entries) 2148ec5ae610SVladimir Oltean return -ENOMEM; 2149ec5ae610SVladimir Oltean 2150ec5ae610SVladimir Oltean table->entry_count = num_vlans; 2151ec5ae610SVladimir Oltean vlan = table->entries; 2152ec5ae610SVladimir Oltean 2153ec5ae610SVladimir Oltean for (i = 0; i < VLAN_N_VID; i++) { 2154ec5ae610SVladimir Oltean if (new_vlan[i].vlanid == VLAN_N_VID) 2155ec5ae610SVladimir Oltean continue; 2156ec5ae610SVladimir Oltean vlan[k++] = new_vlan[i]; 2157ec5ae610SVladimir Oltean } 2158ec5ae610SVladimir Oltean 2159ec5ae610SVladimir Oltean return 0; 2160ec5ae610SVladimir Oltean } 2161ec5ae610SVladimir Oltean 2162ec5ae610SVladimir Oltean struct sja1105_crosschip_switch { 2163ec5ae610SVladimir Oltean struct list_head list; 21645899ee36SVladimir Oltean struct dsa_8021q_context *other_ctx; 2165ec5ae610SVladimir Oltean }; 2166ec5ae610SVladimir Oltean 2167ec5ae610SVladimir Oltean static int sja1105_commit_pvid(struct sja1105_private *priv) 2168ec5ae610SVladimir Oltean { 2169ec5ae610SVladimir Oltean struct sja1105_bridge_vlan *v; 2170ec5ae610SVladimir Oltean struct list_head *vlan_list; 2171ec5ae610SVladimir Oltean int rc = 0; 2172ec5ae610SVladimir Oltean 21730fac6aa0SVladimir Oltean if (priv->vlan_aware) 2174ec5ae610SVladimir Oltean vlan_list = &priv->bridge_vlans; 2175ec5ae610SVladimir Oltean else 2176ec5ae610SVladimir Oltean vlan_list = &priv->dsa_8021q_vlans; 2177ec5ae610SVladimir Oltean 2178ec5ae610SVladimir Oltean list_for_each_entry(v, vlan_list, list) { 2179ec5ae610SVladimir Oltean if (v->pvid) { 2180ec5ae610SVladimir Oltean rc = sja1105_pvid_apply(priv, v->port, v->vid); 2181ec5ae610SVladimir Oltean if (rc) 2182ec5ae610SVladimir Oltean break; 2183ec5ae610SVladimir Oltean } 2184ec5ae610SVladimir Oltean } 2185ec5ae610SVladimir Oltean 2186ec5ae610SVladimir Oltean return rc; 2187ec5ae610SVladimir Oltean } 2188ec5ae610SVladimir Oltean 2189ec5ae610SVladimir Oltean static int 2190ec5ae610SVladimir Oltean sja1105_build_bridge_vlans(struct sja1105_private *priv, 2191ec5ae610SVladimir Oltean struct sja1105_vlan_lookup_entry *new_vlan) 2192ec5ae610SVladimir Oltean { 2193ec5ae610SVladimir Oltean struct sja1105_bridge_vlan *v; 2194ec5ae610SVladimir Oltean 21950fac6aa0SVladimir Oltean if (!priv->vlan_aware) 2196ec5ae610SVladimir Oltean return 0; 2197ec5ae610SVladimir Oltean 2198ec5ae610SVladimir Oltean list_for_each_entry(v, &priv->bridge_vlans, list) { 2199ec5ae610SVladimir Oltean int match = v->vid; 2200ec5ae610SVladimir Oltean 2201ec5ae610SVladimir Oltean new_vlan[match].vlanid = v->vid; 2202ec5ae610SVladimir Oltean new_vlan[match].vmemb_port |= BIT(v->port); 2203ec5ae610SVladimir Oltean new_vlan[match].vlan_bc |= BIT(v->port); 2204ec5ae610SVladimir Oltean if (!v->untagged) 2205ec5ae610SVladimir Oltean new_vlan[match].tag_port |= BIT(v->port); 22063e77e59bSVladimir Oltean new_vlan[match].type_entry = SJA1110_VLAN_D_TAG; 2207ec5ae610SVladimir Oltean } 2208ec5ae610SVladimir Oltean 2209ec5ae610SVladimir Oltean return 0; 2210ec5ae610SVladimir Oltean } 2211ec5ae610SVladimir Oltean 2212ec5ae610SVladimir Oltean static int 2213ec5ae610SVladimir Oltean sja1105_build_dsa_8021q_vlans(struct sja1105_private *priv, 2214ec5ae610SVladimir Oltean struct sja1105_vlan_lookup_entry *new_vlan) 2215ec5ae610SVladimir Oltean { 2216ec5ae610SVladimir Oltean struct sja1105_bridge_vlan *v; 2217ec5ae610SVladimir Oltean 2218ec5ae610SVladimir Oltean list_for_each_entry(v, &priv->dsa_8021q_vlans, list) { 2219ec5ae610SVladimir Oltean int match = v->vid; 2220ec5ae610SVladimir Oltean 2221ec5ae610SVladimir Oltean new_vlan[match].vlanid = v->vid; 2222ec5ae610SVladimir Oltean new_vlan[match].vmemb_port |= BIT(v->port); 2223ec5ae610SVladimir Oltean new_vlan[match].vlan_bc |= BIT(v->port); 2224ec5ae610SVladimir Oltean if (!v->untagged) 2225ec5ae610SVladimir Oltean new_vlan[match].tag_port |= BIT(v->port); 22263e77e59bSVladimir Oltean new_vlan[match].type_entry = SJA1110_VLAN_D_TAG; 2227ec5ae610SVladimir Oltean } 2228ec5ae610SVladimir Oltean 2229ec5ae610SVladimir Oltean return 0; 2230ec5ae610SVladimir Oltean } 2231ec5ae610SVladimir Oltean 2232ec5ae610SVladimir Oltean static int sja1105_build_vlan_table(struct sja1105_private *priv, bool notify); 2233ec5ae610SVladimir Oltean 2234ec5ae610SVladimir Oltean static int sja1105_notify_crosschip_switches(struct sja1105_private *priv) 2235ec5ae610SVladimir Oltean { 2236ec5ae610SVladimir Oltean struct sja1105_crosschip_switch *s, *pos; 2237ec5ae610SVladimir Oltean struct list_head crosschip_switches; 2238ec5ae610SVladimir Oltean struct dsa_8021q_crosschip_link *c; 2239ec5ae610SVladimir Oltean int rc = 0; 2240ec5ae610SVladimir Oltean 2241ec5ae610SVladimir Oltean INIT_LIST_HEAD(&crosschip_switches); 2242ec5ae610SVladimir Oltean 22435899ee36SVladimir Oltean list_for_each_entry(c, &priv->dsa_8021q_ctx->crosschip_links, list) { 2244ec5ae610SVladimir Oltean bool already_added = false; 2245ec5ae610SVladimir Oltean 2246ec5ae610SVladimir Oltean list_for_each_entry(s, &crosschip_switches, list) { 22475899ee36SVladimir Oltean if (s->other_ctx == c->other_ctx) { 2248ec5ae610SVladimir Oltean already_added = true; 2249ec5ae610SVladimir Oltean break; 2250ec5ae610SVladimir Oltean } 2251ec5ae610SVladimir Oltean } 2252ec5ae610SVladimir Oltean 2253ec5ae610SVladimir Oltean if (already_added) 2254ec5ae610SVladimir Oltean continue; 2255ec5ae610SVladimir Oltean 2256ec5ae610SVladimir Oltean s = kzalloc(sizeof(*s), GFP_KERNEL); 2257ec5ae610SVladimir Oltean if (!s) { 2258ec5ae610SVladimir Oltean dev_err(priv->ds->dev, "Failed to allocate memory\n"); 2259ec5ae610SVladimir Oltean rc = -ENOMEM; 2260ec5ae610SVladimir Oltean goto out; 2261ec5ae610SVladimir Oltean } 22625899ee36SVladimir Oltean s->other_ctx = c->other_ctx; 2263ec5ae610SVladimir Oltean list_add(&s->list, &crosschip_switches); 2264ec5ae610SVladimir Oltean } 2265ec5ae610SVladimir Oltean 2266ec5ae610SVladimir Oltean list_for_each_entry(s, &crosschip_switches, list) { 22675899ee36SVladimir Oltean struct sja1105_private *other_priv = s->other_ctx->ds->priv; 2268ec5ae610SVladimir Oltean 2269ec5ae610SVladimir Oltean rc = sja1105_build_vlan_table(other_priv, false); 2270ec5ae610SVladimir Oltean if (rc) 2271ec5ae610SVladimir Oltean goto out; 2272ec5ae610SVladimir Oltean } 2273ec5ae610SVladimir Oltean 2274ec5ae610SVladimir Oltean out: 2275ec5ae610SVladimir Oltean list_for_each_entry_safe(s, pos, &crosschip_switches, list) { 2276ec5ae610SVladimir Oltean list_del(&s->list); 2277ec5ae610SVladimir Oltean kfree(s); 2278ec5ae610SVladimir Oltean } 2279ec5ae610SVladimir Oltean 2280ec5ae610SVladimir Oltean return rc; 2281ec5ae610SVladimir Oltean } 2282ec5ae610SVladimir Oltean 2283ec5ae610SVladimir Oltean static int sja1105_build_vlan_table(struct sja1105_private *priv, bool notify) 2284ec5ae610SVladimir Oltean { 2285ec5ae610SVladimir Oltean struct sja1105_vlan_lookup_entry *new_vlan; 2286ec5ae610SVladimir Oltean struct sja1105_table *table; 22870fac6aa0SVladimir Oltean int rc, i; 2288ec5ae610SVladimir Oltean 2289ec5ae610SVladimir Oltean table = &priv->static_config.tables[BLK_IDX_VLAN_LOOKUP]; 2290ec5ae610SVladimir Oltean new_vlan = kcalloc(VLAN_N_VID, 2291ec5ae610SVladimir Oltean table->ops->unpacked_entry_size, GFP_KERNEL); 2292ec5ae610SVladimir Oltean if (!new_vlan) 2293ec5ae610SVladimir Oltean return -ENOMEM; 2294ec5ae610SVladimir Oltean 22953f01c91aSVladimir Oltean table = &priv->static_config.tables[BLK_IDX_VLAN_LOOKUP]; 22963f01c91aSVladimir Oltean 2297ec5ae610SVladimir Oltean for (i = 0; i < VLAN_N_VID; i++) 2298ec5ae610SVladimir Oltean new_vlan[i].vlanid = VLAN_N_VID; 2299ec5ae610SVladimir Oltean 2300ec5ae610SVladimir Oltean /* Bridge VLANs */ 2301ec5ae610SVladimir Oltean rc = sja1105_build_bridge_vlans(priv, new_vlan); 2302ec5ae610SVladimir Oltean if (rc) 2303ec5ae610SVladimir Oltean goto out; 2304ec5ae610SVladimir Oltean 2305ec5ae610SVladimir Oltean /* VLANs necessary for dsa_8021q operation, given to us by tag_8021q.c: 2306ec5ae610SVladimir Oltean * - RX VLANs 2307ec5ae610SVladimir Oltean * - TX VLANs 2308ec5ae610SVladimir Oltean * - Crosschip links 2309ec5ae610SVladimir Oltean */ 2310ec5ae610SVladimir Oltean rc = sja1105_build_dsa_8021q_vlans(priv, new_vlan); 2311ec5ae610SVladimir Oltean if (rc) 2312ec5ae610SVladimir Oltean goto out; 2313ec5ae610SVladimir Oltean 23140fac6aa0SVladimir Oltean rc = sja1105_commit_vlans(priv, new_vlan); 2315ec5ae610SVladimir Oltean if (rc) 2316ec5ae610SVladimir Oltean goto out; 2317ec5ae610SVladimir Oltean 2318ec5ae610SVladimir Oltean rc = sja1105_commit_pvid(priv); 2319ec5ae610SVladimir Oltean if (rc) 2320ec5ae610SVladimir Oltean goto out; 2321ec5ae610SVladimir Oltean 2322ec5ae610SVladimir Oltean if (notify) { 2323ec5ae610SVladimir Oltean rc = sja1105_notify_crosschip_switches(priv); 2324ec5ae610SVladimir Oltean if (rc) 2325ec5ae610SVladimir Oltean goto out; 2326ec5ae610SVladimir Oltean } 2327ec5ae610SVladimir Oltean 2328ec5ae610SVladimir Oltean out: 2329ec5ae610SVladimir Oltean kfree(new_vlan); 2330ec5ae610SVladimir Oltean 2331ec5ae610SVladimir Oltean return rc; 2332ec5ae610SVladimir Oltean } 2333ec5ae610SVladimir Oltean 2334070ca3bbSVladimir Oltean /* The TPID setting belongs to the General Parameters table, 2335070ca3bbSVladimir Oltean * which can only be partially reconfigured at runtime (and not the TPID). 2336070ca3bbSVladimir Oltean * So a switch reset is required. 2337070ca3bbSVladimir Oltean */ 233889153ed6SVladimir Oltean int sja1105_vlan_filtering(struct dsa_switch *ds, int port, bool enabled, 233989153ed6SVladimir Oltean struct netlink_ext_ack *extack) 23406666cebcSVladimir Oltean { 23416d7c7d94SVladimir Oltean struct sja1105_l2_lookup_params_entry *l2_lookup_params; 2342070ca3bbSVladimir Oltean struct sja1105_general_params_entry *general_params; 23436666cebcSVladimir Oltean struct sja1105_private *priv = ds->priv; 2344070ca3bbSVladimir Oltean struct sja1105_table *table; 2345dfacc5a2SVladimir Oltean struct sja1105_rule *rule; 2346070ca3bbSVladimir Oltean u16 tpid, tpid2; 23476666cebcSVladimir Oltean int rc; 23486666cebcSVladimir Oltean 2349dfacc5a2SVladimir Oltean list_for_each_entry(rule, &priv->flow_block.rules, list) { 2350dfacc5a2SVladimir Oltean if (rule->type == SJA1105_RULE_VL) { 235189153ed6SVladimir Oltean NL_SET_ERR_MSG_MOD(extack, 235289153ed6SVladimir Oltean "Cannot change VLAN filtering with active VL rules"); 2353dfacc5a2SVladimir Oltean return -EBUSY; 2354dfacc5a2SVladimir Oltean } 2355dfacc5a2SVladimir Oltean } 2356dfacc5a2SVladimir Oltean 2357070ca3bbSVladimir Oltean if (enabled) { 23586666cebcSVladimir Oltean /* Enable VLAN filtering. */ 235954fa49eeSVladimir Oltean tpid = ETH_P_8021Q; 236054fa49eeSVladimir Oltean tpid2 = ETH_P_8021AD; 2361070ca3bbSVladimir Oltean } else { 23626666cebcSVladimir Oltean /* Disable VLAN filtering. */ 2363070ca3bbSVladimir Oltean tpid = ETH_P_SJA1105; 2364070ca3bbSVladimir Oltean tpid2 = ETH_P_SJA1105; 2365070ca3bbSVladimir Oltean } 2366070ca3bbSVladimir Oltean 236738b5beeaSVladimir Oltean for (port = 0; port < ds->num_ports; port++) { 236838b5beeaSVladimir Oltean struct sja1105_port *sp = &priv->ports[port]; 236938b5beeaSVladimir Oltean 237038b5beeaSVladimir Oltean if (enabled) 237138b5beeaSVladimir Oltean sp->xmit_tpid = priv->info->qinq_tpid; 237238b5beeaSVladimir Oltean else 237338b5beeaSVladimir Oltean sp->xmit_tpid = ETH_P_SJA1105; 237438b5beeaSVladimir Oltean } 237538b5beeaSVladimir Oltean 23760fac6aa0SVladimir Oltean if (priv->vlan_aware == enabled) 2377cfa36b1fSVladimir Oltean return 0; 2378cfa36b1fSVladimir Oltean 23790fac6aa0SVladimir Oltean priv->vlan_aware = enabled; 23807f14937fSVladimir Oltean 2381070ca3bbSVladimir Oltean table = &priv->static_config.tables[BLK_IDX_GENERAL_PARAMS]; 2382070ca3bbSVladimir Oltean general_params = table->entries; 2383f9a1a764SVladimir Oltean /* EtherType used to identify inner tagged (C-tag) VLAN traffic */ 238454fa49eeSVladimir Oltean general_params->tpid = tpid; 238554fa49eeSVladimir Oltean /* EtherType used to identify outer tagged (S-tag) VLAN traffic */ 2386070ca3bbSVladimir Oltean general_params->tpid2 = tpid2; 238742824463SVladimir Oltean /* When VLAN filtering is on, we need to at least be able to 238842824463SVladimir Oltean * decode management traffic through the "backup plan". 238942824463SVladimir Oltean */ 239042824463SVladimir Oltean general_params->incl_srcpt1 = enabled; 239142824463SVladimir Oltean general_params->incl_srcpt0 = enabled; 2392070ca3bbSVladimir Oltean 23936d7c7d94SVladimir Oltean /* VLAN filtering => independent VLAN learning. 23942cafa72eSVladimir Oltean * No VLAN filtering (or best effort) => shared VLAN learning. 23956d7c7d94SVladimir Oltean * 23966d7c7d94SVladimir Oltean * In shared VLAN learning mode, untagged traffic still gets 23976d7c7d94SVladimir Oltean * pvid-tagged, and the FDB table gets populated with entries 23986d7c7d94SVladimir Oltean * containing the "real" (pvid or from VLAN tag) VLAN ID. 23996d7c7d94SVladimir Oltean * However the switch performs a masked L2 lookup in the FDB, 24006d7c7d94SVladimir Oltean * effectively only looking up a frame's DMAC (and not VID) for the 24016d7c7d94SVladimir Oltean * forwarding decision. 24026d7c7d94SVladimir Oltean * 24036d7c7d94SVladimir Oltean * This is extremely convenient for us, because in modes with 24046d7c7d94SVladimir Oltean * vlan_filtering=0, dsa_8021q actually installs unique pvid's into 24056d7c7d94SVladimir Oltean * each front panel port. This is good for identification but breaks 24066d7c7d94SVladimir Oltean * learning badly - the VID of the learnt FDB entry is unique, aka 24076d7c7d94SVladimir Oltean * no frames coming from any other port are going to have it. So 24086d7c7d94SVladimir Oltean * for forwarding purposes, this is as though learning was broken 24096d7c7d94SVladimir Oltean * (all frames get flooded). 24106d7c7d94SVladimir Oltean */ 24116d7c7d94SVladimir Oltean table = &priv->static_config.tables[BLK_IDX_L2_LOOKUP_PARAMS]; 24126d7c7d94SVladimir Oltean l2_lookup_params = table->entries; 24130fac6aa0SVladimir Oltean l2_lookup_params->shared_learn = !priv->vlan_aware; 2414aaa270c6SVladimir Oltean 2415aef31718SVladimir Oltean rc = sja1105_build_vlan_table(priv, false); 2416aef31718SVladimir Oltean if (rc) 2417aef31718SVladimir Oltean return rc; 2418aef31718SVladimir Oltean 24192eea1fa8SVladimir Oltean rc = sja1105_static_config_reload(priv, SJA1105_VLAN_FILTERING); 24206666cebcSVladimir Oltean if (rc) 242189153ed6SVladimir Oltean NL_SET_ERR_MSG_MOD(extack, "Failed to change VLAN Ethertype"); 24226666cebcSVladimir Oltean 24230fac6aa0SVladimir Oltean return rc; 24246666cebcSVladimir Oltean } 24256666cebcSVladimir Oltean 24265899ee36SVladimir Oltean /* Returns number of VLANs added (0 or 1) on success, 24275899ee36SVladimir Oltean * or a negative error code. 24285899ee36SVladimir Oltean */ 24295899ee36SVladimir Oltean static int sja1105_vlan_add_one(struct dsa_switch *ds, int port, u16 vid, 24305899ee36SVladimir Oltean u16 flags, struct list_head *vlan_list) 24315899ee36SVladimir Oltean { 24325899ee36SVladimir Oltean bool untagged = flags & BRIDGE_VLAN_INFO_UNTAGGED; 24335899ee36SVladimir Oltean bool pvid = flags & BRIDGE_VLAN_INFO_PVID; 24345899ee36SVladimir Oltean struct sja1105_bridge_vlan *v; 24355899ee36SVladimir Oltean 2436b38e659dSVladimir Oltean list_for_each_entry(v, vlan_list, list) { 2437b38e659dSVladimir Oltean if (v->port == port && v->vid == vid) { 24385899ee36SVladimir Oltean /* Already added */ 2439b38e659dSVladimir Oltean if (v->untagged == untagged && v->pvid == pvid) 2440b38e659dSVladimir Oltean /* Nothing changed */ 24415899ee36SVladimir Oltean return 0; 24425899ee36SVladimir Oltean 2443b38e659dSVladimir Oltean /* It's the same VLAN, but some of the flags changed 2444b38e659dSVladimir Oltean * and the user did not bother to delete it first. 2445b38e659dSVladimir Oltean * Update it and trigger sja1105_build_vlan_table. 2446b38e659dSVladimir Oltean */ 2447b38e659dSVladimir Oltean v->untagged = untagged; 2448b38e659dSVladimir Oltean v->pvid = pvid; 2449b38e659dSVladimir Oltean return 1; 2450b38e659dSVladimir Oltean } 2451b38e659dSVladimir Oltean } 2452b38e659dSVladimir Oltean 24535899ee36SVladimir Oltean v = kzalloc(sizeof(*v), GFP_KERNEL); 24545899ee36SVladimir Oltean if (!v) { 24555899ee36SVladimir Oltean dev_err(ds->dev, "Out of memory while storing VLAN\n"); 24565899ee36SVladimir Oltean return -ENOMEM; 24575899ee36SVladimir Oltean } 24585899ee36SVladimir Oltean 24595899ee36SVladimir Oltean v->port = port; 24605899ee36SVladimir Oltean v->vid = vid; 24615899ee36SVladimir Oltean v->untagged = untagged; 24625899ee36SVladimir Oltean v->pvid = pvid; 24635899ee36SVladimir Oltean list_add(&v->list, vlan_list); 24645899ee36SVladimir Oltean 24655899ee36SVladimir Oltean return 1; 24665899ee36SVladimir Oltean } 24675899ee36SVladimir Oltean 24685899ee36SVladimir Oltean /* Returns number of VLANs deleted (0 or 1) */ 24695899ee36SVladimir Oltean static int sja1105_vlan_del_one(struct dsa_switch *ds, int port, u16 vid, 24705899ee36SVladimir Oltean struct list_head *vlan_list) 24715899ee36SVladimir Oltean { 24725899ee36SVladimir Oltean struct sja1105_bridge_vlan *v, *n; 24735899ee36SVladimir Oltean 24745899ee36SVladimir Oltean list_for_each_entry_safe(v, n, vlan_list, list) { 24755899ee36SVladimir Oltean if (v->port == port && v->vid == vid) { 24765899ee36SVladimir Oltean list_del(&v->list); 24775899ee36SVladimir Oltean kfree(v); 24785899ee36SVladimir Oltean return 1; 24795899ee36SVladimir Oltean } 24805899ee36SVladimir Oltean } 24815899ee36SVladimir Oltean 24825899ee36SVladimir Oltean return 0; 24835899ee36SVladimir Oltean } 24845899ee36SVladimir Oltean 24851958d581SVladimir Oltean static int sja1105_vlan_add(struct dsa_switch *ds, int port, 248631046a5fSVladimir Oltean const struct switchdev_obj_port_vlan *vlan, 248731046a5fSVladimir Oltean struct netlink_ext_ack *extack) 24886666cebcSVladimir Oltean { 24896666cebcSVladimir Oltean struct sja1105_private *priv = ds->priv; 2490ec5ae610SVladimir Oltean bool vlan_table_changed = false; 24916666cebcSVladimir Oltean int rc; 24926666cebcSVladimir Oltean 24930fac6aa0SVladimir Oltean /* Be sure to deny alterations to the configuration done by tag_8021q. 24941958d581SVladimir Oltean */ 24950fac6aa0SVladimir Oltean if (vid_is_dsa_8021q(vlan->vid)) { 249631046a5fSVladimir Oltean NL_SET_ERR_MSG_MOD(extack, 249731046a5fSVladimir Oltean "Range 1024-3071 reserved for dsa_8021q operation"); 24981958d581SVladimir Oltean return -EBUSY; 24991958d581SVladimir Oltean } 25001958d581SVladimir Oltean 2501b7a9e0daSVladimir Oltean rc = sja1105_vlan_add_one(ds, port, vlan->vid, vlan->flags, 25025899ee36SVladimir Oltean &priv->bridge_vlans); 25035899ee36SVladimir Oltean if (rc < 0) 25041958d581SVladimir Oltean return rc; 25055899ee36SVladimir Oltean if (rc > 0) 2506ec5ae610SVladimir Oltean vlan_table_changed = true; 2507ec5ae610SVladimir Oltean 2508ec5ae610SVladimir Oltean if (!vlan_table_changed) 25091958d581SVladimir Oltean return 0; 2510ec5ae610SVladimir Oltean 25111958d581SVladimir Oltean return sja1105_build_vlan_table(priv, true); 25126666cebcSVladimir Oltean } 25136666cebcSVladimir Oltean 25146666cebcSVladimir Oltean static int sja1105_vlan_del(struct dsa_switch *ds, int port, 25156666cebcSVladimir Oltean const struct switchdev_obj_port_vlan *vlan) 25166666cebcSVladimir Oltean { 25176666cebcSVladimir Oltean struct sja1105_private *priv = ds->priv; 2518ec5ae610SVladimir Oltean bool vlan_table_changed = false; 25195899ee36SVladimir Oltean int rc; 25206666cebcSVladimir Oltean 2521b7a9e0daSVladimir Oltean rc = sja1105_vlan_del_one(ds, port, vlan->vid, &priv->bridge_vlans); 25225899ee36SVladimir Oltean if (rc > 0) 2523ec5ae610SVladimir Oltean vlan_table_changed = true; 2524ec5ae610SVladimir Oltean 2525ec5ae610SVladimir Oltean if (!vlan_table_changed) 25266666cebcSVladimir Oltean return 0; 2527ec5ae610SVladimir Oltean 2528ec5ae610SVladimir Oltean return sja1105_build_vlan_table(priv, true); 25296666cebcSVladimir Oltean } 25306666cebcSVladimir Oltean 25315899ee36SVladimir Oltean static int sja1105_dsa_8021q_vlan_add(struct dsa_switch *ds, int port, u16 vid, 25325899ee36SVladimir Oltean u16 flags) 25335899ee36SVladimir Oltean { 25345899ee36SVladimir Oltean struct sja1105_private *priv = ds->priv; 25355899ee36SVladimir Oltean int rc; 25365899ee36SVladimir Oltean 25375899ee36SVladimir Oltean rc = sja1105_vlan_add_one(ds, port, vid, flags, &priv->dsa_8021q_vlans); 25385899ee36SVladimir Oltean if (rc <= 0) 25395899ee36SVladimir Oltean return rc; 25405899ee36SVladimir Oltean 25415899ee36SVladimir Oltean return sja1105_build_vlan_table(priv, true); 25425899ee36SVladimir Oltean } 25435899ee36SVladimir Oltean 25445899ee36SVladimir Oltean static int sja1105_dsa_8021q_vlan_del(struct dsa_switch *ds, int port, u16 vid) 25455899ee36SVladimir Oltean { 25465899ee36SVladimir Oltean struct sja1105_private *priv = ds->priv; 25475899ee36SVladimir Oltean int rc; 25485899ee36SVladimir Oltean 25495899ee36SVladimir Oltean rc = sja1105_vlan_del_one(ds, port, vid, &priv->dsa_8021q_vlans); 25505899ee36SVladimir Oltean if (!rc) 25515899ee36SVladimir Oltean return 0; 25525899ee36SVladimir Oltean 25535899ee36SVladimir Oltean return sja1105_build_vlan_table(priv, true); 25545899ee36SVladimir Oltean } 25555899ee36SVladimir Oltean 25565899ee36SVladimir Oltean static const struct dsa_8021q_ops sja1105_dsa_8021q_ops = { 25575899ee36SVladimir Oltean .vlan_add = sja1105_dsa_8021q_vlan_add, 25585899ee36SVladimir Oltean .vlan_del = sja1105_dsa_8021q_vlan_del, 25595899ee36SVladimir Oltean }; 25605899ee36SVladimir Oltean 25618aa9ebccSVladimir Oltean /* The programming model for the SJA1105 switch is "all-at-once" via static 25628aa9ebccSVladimir Oltean * configuration tables. Some of these can be dynamically modified at runtime, 25638aa9ebccSVladimir Oltean * but not the xMII mode parameters table. 25648aa9ebccSVladimir Oltean * Furthermode, some PHYs may not have crystals for generating their clocks 25658aa9ebccSVladimir Oltean * (e.g. RMII). Instead, their 50MHz clock is supplied via the SJA1105 port's 25668aa9ebccSVladimir Oltean * ref_clk pin. So port clocking needs to be initialized early, before 25678aa9ebccSVladimir Oltean * connecting to PHYs is attempted, otherwise they won't respond through MDIO. 25688aa9ebccSVladimir Oltean * Setting correct PHY link speed does not matter now. 25698aa9ebccSVladimir Oltean * But dsa_slave_phy_setup is called later than sja1105_setup, so the PHY 25708aa9ebccSVladimir Oltean * bindings are not yet parsed by DSA core. We need to parse early so that we 25718aa9ebccSVladimir Oltean * can populate the xMII mode parameters table. 25728aa9ebccSVladimir Oltean */ 25738aa9ebccSVladimir Oltean static int sja1105_setup(struct dsa_switch *ds) 25748aa9ebccSVladimir Oltean { 25758aa9ebccSVladimir Oltean struct sja1105_private *priv = ds->priv; 25768aa9ebccSVladimir Oltean int rc; 25778aa9ebccSVladimir Oltean 25785d645df9SVladimir Oltean rc = sja1105_parse_dt(priv); 25798aa9ebccSVladimir Oltean if (rc < 0) { 25808aa9ebccSVladimir Oltean dev_err(ds->dev, "Failed to parse DT: %d\n", rc); 25818aa9ebccSVladimir Oltean return rc; 25828aa9ebccSVladimir Oltean } 2583f5b8631cSVladimir Oltean 2584f5b8631cSVladimir Oltean /* Error out early if internal delays are required through DT 2585f5b8631cSVladimir Oltean * and we can't apply them. 2586f5b8631cSVladimir Oltean */ 258729afb83aSVladimir Oltean rc = sja1105_parse_rgmii_delays(priv); 2588f5b8631cSVladimir Oltean if (rc < 0) { 2589f5b8631cSVladimir Oltean dev_err(ds->dev, "RGMII delay not supported\n"); 2590f5b8631cSVladimir Oltean return rc; 2591f5b8631cSVladimir Oltean } 2592f5b8631cSVladimir Oltean 259361c77126SVladimir Oltean rc = sja1105_ptp_clock_register(ds); 2594bb77f36aSVladimir Oltean if (rc < 0) { 2595bb77f36aSVladimir Oltean dev_err(ds->dev, "Failed to register PTP clock: %d\n", rc); 2596bb77f36aSVladimir Oltean return rc; 2597bb77f36aSVladimir Oltean } 25985a8f0974SVladimir Oltean 25995a8f0974SVladimir Oltean rc = sja1105_mdiobus_register(ds); 26005a8f0974SVladimir Oltean if (rc < 0) { 26015a8f0974SVladimir Oltean dev_err(ds->dev, "Failed to register MDIO bus: %pe\n", 26025a8f0974SVladimir Oltean ERR_PTR(rc)); 26035a8f0974SVladimir Oltean goto out_ptp_clock_unregister; 26045a8f0974SVladimir Oltean } 26055a8f0974SVladimir Oltean 2606cb5a82d2SVladimir Oltean if (priv->info->disable_microcontroller) { 2607cb5a82d2SVladimir Oltean rc = priv->info->disable_microcontroller(priv); 2608cb5a82d2SVladimir Oltean if (rc < 0) { 2609cb5a82d2SVladimir Oltean dev_err(ds->dev, 2610cb5a82d2SVladimir Oltean "Failed to disable microcontroller: %pe\n", 2611cb5a82d2SVladimir Oltean ERR_PTR(rc)); 2612cb5a82d2SVladimir Oltean goto out_mdiobus_unregister; 2613cb5a82d2SVladimir Oltean } 2614cb5a82d2SVladimir Oltean } 2615cb5a82d2SVladimir Oltean 26168aa9ebccSVladimir Oltean /* Create and send configuration down to device */ 26175d645df9SVladimir Oltean rc = sja1105_static_config_load(priv); 26188aa9ebccSVladimir Oltean if (rc < 0) { 26198aa9ebccSVladimir Oltean dev_err(ds->dev, "Failed to load static config: %d\n", rc); 26205a8f0974SVladimir Oltean goto out_mdiobus_unregister; 26218aa9ebccSVladimir Oltean } 2622cb5a82d2SVladimir Oltean 26238aa9ebccSVladimir Oltean /* Configure the CGU (PHY link modes and speeds) */ 2624cb5a82d2SVladimir Oltean if (priv->info->clocking_setup) { 2625c5037678SVladimir Oltean rc = priv->info->clocking_setup(priv); 26268aa9ebccSVladimir Oltean if (rc < 0) { 2627cb5a82d2SVladimir Oltean dev_err(ds->dev, 2628cb5a82d2SVladimir Oltean "Failed to configure MII clocking: %pe\n", 2629cb5a82d2SVladimir Oltean ERR_PTR(rc)); 2630cec279a8SVladimir Oltean goto out_static_config_free; 26318aa9ebccSVladimir Oltean } 2632cb5a82d2SVladimir Oltean } 2633cb5a82d2SVladimir Oltean 26346666cebcSVladimir Oltean /* On SJA1105, VLAN filtering per se is always enabled in hardware. 26356666cebcSVladimir Oltean * The only thing we can do to disable it is lie about what the 802.1Q 26366666cebcSVladimir Oltean * EtherType is. 26376666cebcSVladimir Oltean * So it will still try to apply VLAN filtering, but all ingress 26386666cebcSVladimir Oltean * traffic (except frames received with EtherType of ETH_P_SJA1105) 26396666cebcSVladimir Oltean * will be internally tagged with a distorted VLAN header where the 26406666cebcSVladimir Oltean * TPID is ETH_P_SJA1105, and the VLAN ID is the port pvid. 26416666cebcSVladimir Oltean */ 26426666cebcSVladimir Oltean ds->vlan_filtering_is_global = true; 26438aa9ebccSVladimir Oltean 26445f06c63bSVladimir Oltean /* Advertise the 8 egress queues */ 26455f06c63bSVladimir Oltean ds->num_tx_queues = SJA1105_NUM_TC; 26465f06c63bSVladimir Oltean 2647c279c726SVladimir Oltean ds->mtu_enforcement_ingress = true; 2648c279c726SVladimir Oltean 26490a7bdbc2SVladimir Oltean rc = sja1105_devlink_setup(ds); 26502cafa72eSVladimir Oltean if (rc < 0) 2651cec279a8SVladimir Oltean goto out_static_config_free; 26522cafa72eSVladimir Oltean 2653227d07a0SVladimir Oltean /* The DSA/switchdev model brings up switch ports in standalone mode by 2654227d07a0SVladimir Oltean * default, and that means vlan_filtering is 0 since they're not under 2655227d07a0SVladimir Oltean * a bridge, so it's safe to set up switch tagging at this time. 2656227d07a0SVladimir Oltean */ 2657bbed0bbdSVladimir Oltean rtnl_lock(); 2658bbed0bbdSVladimir Oltean rc = sja1105_setup_8021q_tagging(ds, true); 2659bbed0bbdSVladimir Oltean rtnl_unlock(); 2660cec279a8SVladimir Oltean if (rc) 2661cec279a8SVladimir Oltean goto out_devlink_teardown; 2662cec279a8SVladimir Oltean 2663cec279a8SVladimir Oltean return 0; 2664cec279a8SVladimir Oltean 2665cec279a8SVladimir Oltean out_devlink_teardown: 2666cec279a8SVladimir Oltean sja1105_devlink_teardown(ds); 26675a8f0974SVladimir Oltean out_mdiobus_unregister: 26685a8f0974SVladimir Oltean sja1105_mdiobus_unregister(ds); 2669cec279a8SVladimir Oltean out_ptp_clock_unregister: 2670cec279a8SVladimir Oltean sja1105_ptp_clock_unregister(ds); 2671cec279a8SVladimir Oltean out_static_config_free: 2672cec279a8SVladimir Oltean sja1105_static_config_free(&priv->static_config); 2673bbed0bbdSVladimir Oltean 2674bbed0bbdSVladimir Oltean return rc; 2675227d07a0SVladimir Oltean } 2676227d07a0SVladimir Oltean 2677f3097be2SVladimir Oltean static void sja1105_teardown(struct dsa_switch *ds) 2678f3097be2SVladimir Oltean { 2679f3097be2SVladimir Oltean struct sja1105_private *priv = ds->priv; 2680ec5ae610SVladimir Oltean struct sja1105_bridge_vlan *v, *n; 2681a68578c2SVladimir Oltean int port; 2682a68578c2SVladimir Oltean 2683542043e9SVladimir Oltean for (port = 0; port < ds->num_ports; port++) { 2684a68578c2SVladimir Oltean struct sja1105_port *sp = &priv->ports[port]; 2685a68578c2SVladimir Oltean 2686a68578c2SVladimir Oltean if (!dsa_is_user_port(ds, port)) 2687a68578c2SVladimir Oltean continue; 2688a68578c2SVladimir Oltean 268952c0d4e3SVladimir Oltean if (sp->xmit_worker) 2690a68578c2SVladimir Oltean kthread_destroy_worker(sp->xmit_worker); 2691a68578c2SVladimir Oltean } 2692f3097be2SVladimir Oltean 26930a7bdbc2SVladimir Oltean sja1105_devlink_teardown(ds); 2694a6af7763SVladimir Oltean sja1105_flower_teardown(ds); 2695317ab5b8SVladimir Oltean sja1105_tas_teardown(ds); 269661c77126SVladimir Oltean sja1105_ptp_clock_unregister(ds); 26976cb0abbdSVladimir Oltean sja1105_static_config_free(&priv->static_config); 2698ec5ae610SVladimir Oltean 2699ec5ae610SVladimir Oltean list_for_each_entry_safe(v, n, &priv->dsa_8021q_vlans, list) { 2700ec5ae610SVladimir Oltean list_del(&v->list); 2701ec5ae610SVladimir Oltean kfree(v); 2702ec5ae610SVladimir Oltean } 2703ec5ae610SVladimir Oltean 2704ec5ae610SVladimir Oltean list_for_each_entry_safe(v, n, &priv->bridge_vlans, list) { 2705ec5ae610SVladimir Oltean list_del(&v->list); 2706ec5ae610SVladimir Oltean kfree(v); 2707ec5ae610SVladimir Oltean } 2708f3097be2SVladimir Oltean } 2709f3097be2SVladimir Oltean 2710a68578c2SVladimir Oltean static void sja1105_port_disable(struct dsa_switch *ds, int port) 2711a68578c2SVladimir Oltean { 2712a68578c2SVladimir Oltean struct sja1105_private *priv = ds->priv; 2713a68578c2SVladimir Oltean struct sja1105_port *sp = &priv->ports[port]; 2714a68578c2SVladimir Oltean 2715a68578c2SVladimir Oltean if (!dsa_is_user_port(ds, port)) 2716a68578c2SVladimir Oltean return; 2717a68578c2SVladimir Oltean 2718a68578c2SVladimir Oltean kthread_cancel_work_sync(&sp->xmit_work); 2719a68578c2SVladimir Oltean skb_queue_purge(&sp->xmit_queue); 2720a68578c2SVladimir Oltean } 2721a68578c2SVladimir Oltean 2722227d07a0SVladimir Oltean static int sja1105_mgmt_xmit(struct dsa_switch *ds, int port, int slot, 272347ed985eSVladimir Oltean struct sk_buff *skb, bool takets) 2724227d07a0SVladimir Oltean { 2725227d07a0SVladimir Oltean struct sja1105_mgmt_entry mgmt_route = {0}; 2726227d07a0SVladimir Oltean struct sja1105_private *priv = ds->priv; 2727227d07a0SVladimir Oltean struct ethhdr *hdr; 2728227d07a0SVladimir Oltean int timeout = 10; 2729227d07a0SVladimir Oltean int rc; 2730227d07a0SVladimir Oltean 2731227d07a0SVladimir Oltean hdr = eth_hdr(skb); 2732227d07a0SVladimir Oltean 2733227d07a0SVladimir Oltean mgmt_route.macaddr = ether_addr_to_u64(hdr->h_dest); 2734227d07a0SVladimir Oltean mgmt_route.destports = BIT(port); 2735227d07a0SVladimir Oltean mgmt_route.enfport = 1; 273647ed985eSVladimir Oltean mgmt_route.tsreg = 0; 273747ed985eSVladimir Oltean mgmt_route.takets = takets; 2738227d07a0SVladimir Oltean 2739227d07a0SVladimir Oltean rc = sja1105_dynamic_config_write(priv, BLK_IDX_MGMT_ROUTE, 2740227d07a0SVladimir Oltean slot, &mgmt_route, true); 2741227d07a0SVladimir Oltean if (rc < 0) { 2742227d07a0SVladimir Oltean kfree_skb(skb); 2743227d07a0SVladimir Oltean return rc; 2744227d07a0SVladimir Oltean } 2745227d07a0SVladimir Oltean 2746227d07a0SVladimir Oltean /* Transfer skb to the host port. */ 274768bb8ea8SVivien Didelot dsa_enqueue_skb(skb, dsa_to_port(ds, port)->slave); 2748227d07a0SVladimir Oltean 2749227d07a0SVladimir Oltean /* Wait until the switch has processed the frame */ 2750227d07a0SVladimir Oltean do { 2751227d07a0SVladimir Oltean rc = sja1105_dynamic_config_read(priv, BLK_IDX_MGMT_ROUTE, 2752227d07a0SVladimir Oltean slot, &mgmt_route); 2753227d07a0SVladimir Oltean if (rc < 0) { 2754227d07a0SVladimir Oltean dev_err_ratelimited(priv->ds->dev, 2755227d07a0SVladimir Oltean "failed to poll for mgmt route\n"); 2756227d07a0SVladimir Oltean continue; 2757227d07a0SVladimir Oltean } 2758227d07a0SVladimir Oltean 2759227d07a0SVladimir Oltean /* UM10944: The ENFPORT flag of the respective entry is 2760227d07a0SVladimir Oltean * cleared when a match is found. The host can use this 2761227d07a0SVladimir Oltean * flag as an acknowledgment. 2762227d07a0SVladimir Oltean */ 2763227d07a0SVladimir Oltean cpu_relax(); 2764227d07a0SVladimir Oltean } while (mgmt_route.enfport && --timeout); 2765227d07a0SVladimir Oltean 2766227d07a0SVladimir Oltean if (!timeout) { 2767227d07a0SVladimir Oltean /* Clean up the management route so that a follow-up 2768227d07a0SVladimir Oltean * frame may not match on it by mistake. 27692a7e7409SVladimir Oltean * This is only hardware supported on P/Q/R/S - on E/T it is 27702a7e7409SVladimir Oltean * a no-op and we are silently discarding the -EOPNOTSUPP. 2771227d07a0SVladimir Oltean */ 2772227d07a0SVladimir Oltean sja1105_dynamic_config_write(priv, BLK_IDX_MGMT_ROUTE, 2773227d07a0SVladimir Oltean slot, &mgmt_route, false); 2774227d07a0SVladimir Oltean dev_err_ratelimited(priv->ds->dev, "xmit timed out\n"); 2775227d07a0SVladimir Oltean } 2776227d07a0SVladimir Oltean 2777227d07a0SVladimir Oltean return NETDEV_TX_OK; 2778227d07a0SVladimir Oltean } 2779227d07a0SVladimir Oltean 2780a68578c2SVladimir Oltean #define work_to_port(work) \ 2781a68578c2SVladimir Oltean container_of((work), struct sja1105_port, xmit_work) 2782a68578c2SVladimir Oltean #define tagger_to_sja1105(t) \ 2783a68578c2SVladimir Oltean container_of((t), struct sja1105_private, tagger_data) 2784a68578c2SVladimir Oltean 2785227d07a0SVladimir Oltean /* Deferred work is unfortunately necessary because setting up the management 2786227d07a0SVladimir Oltean * route cannot be done from atomit context (SPI transfer takes a sleepable 2787227d07a0SVladimir Oltean * lock on the bus) 2788227d07a0SVladimir Oltean */ 2789a68578c2SVladimir Oltean static void sja1105_port_deferred_xmit(struct kthread_work *work) 2790227d07a0SVladimir Oltean { 2791a68578c2SVladimir Oltean struct sja1105_port *sp = work_to_port(work); 2792a68578c2SVladimir Oltean struct sja1105_tagger_data *tagger_data = sp->data; 2793a68578c2SVladimir Oltean struct sja1105_private *priv = tagger_to_sja1105(tagger_data); 2794a68578c2SVladimir Oltean int port = sp - priv->ports; 2795a68578c2SVladimir Oltean struct sk_buff *skb; 2796a68578c2SVladimir Oltean 2797a68578c2SVladimir Oltean while ((skb = skb_dequeue(&sp->xmit_queue)) != NULL) { 2798c4b364ceSYangbo Lu struct sk_buff *clone = SJA1105_SKB_CB(skb)->clone; 2799227d07a0SVladimir Oltean 2800227d07a0SVladimir Oltean mutex_lock(&priv->mgmt_lock); 2801227d07a0SVladimir Oltean 2802a68578c2SVladimir Oltean sja1105_mgmt_xmit(priv->ds, port, 0, skb, !!clone); 2803a68578c2SVladimir Oltean 280447ed985eSVladimir Oltean /* The clone, if there, was made by dsa_skb_tx_timestamp */ 2805a68578c2SVladimir Oltean if (clone) 2806a68578c2SVladimir Oltean sja1105_ptp_txtstamp_skb(priv->ds, port, clone); 2807227d07a0SVladimir Oltean 2808227d07a0SVladimir Oltean mutex_unlock(&priv->mgmt_lock); 2809a68578c2SVladimir Oltean } 28108aa9ebccSVladimir Oltean } 28118aa9ebccSVladimir Oltean 28128456721dSVladimir Oltean /* The MAXAGE setting belongs to the L2 Forwarding Parameters table, 28138456721dSVladimir Oltean * which cannot be reconfigured at runtime. So a switch reset is required. 28148456721dSVladimir Oltean */ 28158456721dSVladimir Oltean static int sja1105_set_ageing_time(struct dsa_switch *ds, 28168456721dSVladimir Oltean unsigned int ageing_time) 28178456721dSVladimir Oltean { 28188456721dSVladimir Oltean struct sja1105_l2_lookup_params_entry *l2_lookup_params; 28198456721dSVladimir Oltean struct sja1105_private *priv = ds->priv; 28208456721dSVladimir Oltean struct sja1105_table *table; 28218456721dSVladimir Oltean unsigned int maxage; 28228456721dSVladimir Oltean 28238456721dSVladimir Oltean table = &priv->static_config.tables[BLK_IDX_L2_LOOKUP_PARAMS]; 28248456721dSVladimir Oltean l2_lookup_params = table->entries; 28258456721dSVladimir Oltean 28268456721dSVladimir Oltean maxage = SJA1105_AGEING_TIME_MS(ageing_time); 28278456721dSVladimir Oltean 28288456721dSVladimir Oltean if (l2_lookup_params->maxage == maxage) 28298456721dSVladimir Oltean return 0; 28308456721dSVladimir Oltean 28318456721dSVladimir Oltean l2_lookup_params->maxage = maxage; 28328456721dSVladimir Oltean 28332eea1fa8SVladimir Oltean return sja1105_static_config_reload(priv, SJA1105_AGEING_TIME); 28348456721dSVladimir Oltean } 28358456721dSVladimir Oltean 2836c279c726SVladimir Oltean static int sja1105_change_mtu(struct dsa_switch *ds, int port, int new_mtu) 2837c279c726SVladimir Oltean { 2838c279c726SVladimir Oltean struct sja1105_l2_policing_entry *policing; 2839c279c726SVladimir Oltean struct sja1105_private *priv = ds->priv; 2840c279c726SVladimir Oltean 2841c279c726SVladimir Oltean new_mtu += VLAN_ETH_HLEN + ETH_FCS_LEN; 2842c279c726SVladimir Oltean 2843c279c726SVladimir Oltean if (dsa_is_cpu_port(ds, port)) 2844c279c726SVladimir Oltean new_mtu += VLAN_HLEN; 2845c279c726SVladimir Oltean 2846c279c726SVladimir Oltean policing = priv->static_config.tables[BLK_IDX_L2_POLICING].entries; 2847c279c726SVladimir Oltean 2848a7cc081cSVladimir Oltean if (policing[port].maxlen == new_mtu) 2849c279c726SVladimir Oltean return 0; 2850c279c726SVladimir Oltean 2851a7cc081cSVladimir Oltean policing[port].maxlen = new_mtu; 2852c279c726SVladimir Oltean 2853c279c726SVladimir Oltean return sja1105_static_config_reload(priv, SJA1105_BEST_EFFORT_POLICING); 2854c279c726SVladimir Oltean } 2855c279c726SVladimir Oltean 2856c279c726SVladimir Oltean static int sja1105_get_max_mtu(struct dsa_switch *ds, int port) 2857c279c726SVladimir Oltean { 2858c279c726SVladimir Oltean return 2043 - VLAN_ETH_HLEN - ETH_FCS_LEN; 2859c279c726SVladimir Oltean } 2860c279c726SVladimir Oltean 2861317ab5b8SVladimir Oltean static int sja1105_port_setup_tc(struct dsa_switch *ds, int port, 2862317ab5b8SVladimir Oltean enum tc_setup_type type, 2863317ab5b8SVladimir Oltean void *type_data) 2864317ab5b8SVladimir Oltean { 2865317ab5b8SVladimir Oltean switch (type) { 2866317ab5b8SVladimir Oltean case TC_SETUP_QDISC_TAPRIO: 2867317ab5b8SVladimir Oltean return sja1105_setup_tc_taprio(ds, port, type_data); 28684d752508SVladimir Oltean case TC_SETUP_QDISC_CBS: 28694d752508SVladimir Oltean return sja1105_setup_tc_cbs(ds, port, type_data); 2870317ab5b8SVladimir Oltean default: 2871317ab5b8SVladimir Oltean return -EOPNOTSUPP; 2872317ab5b8SVladimir Oltean } 2873317ab5b8SVladimir Oltean } 2874317ab5b8SVladimir Oltean 2875511e6ca0SVladimir Oltean /* We have a single mirror (@to) port, but can configure ingress and egress 2876511e6ca0SVladimir Oltean * mirroring on all other (@from) ports. 2877511e6ca0SVladimir Oltean * We need to allow mirroring rules only as long as the @to port is always the 2878511e6ca0SVladimir Oltean * same, and we need to unset the @to port from mirr_port only when there is no 2879511e6ca0SVladimir Oltean * mirroring rule that references it. 2880511e6ca0SVladimir Oltean */ 2881511e6ca0SVladimir Oltean static int sja1105_mirror_apply(struct sja1105_private *priv, int from, int to, 2882511e6ca0SVladimir Oltean bool ingress, bool enabled) 2883511e6ca0SVladimir Oltean { 2884511e6ca0SVladimir Oltean struct sja1105_general_params_entry *general_params; 2885511e6ca0SVladimir Oltean struct sja1105_mac_config_entry *mac; 2886542043e9SVladimir Oltean struct dsa_switch *ds = priv->ds; 2887511e6ca0SVladimir Oltean struct sja1105_table *table; 2888511e6ca0SVladimir Oltean bool already_enabled; 2889511e6ca0SVladimir Oltean u64 new_mirr_port; 2890511e6ca0SVladimir Oltean int rc; 2891511e6ca0SVladimir Oltean 2892511e6ca0SVladimir Oltean table = &priv->static_config.tables[BLK_IDX_GENERAL_PARAMS]; 2893511e6ca0SVladimir Oltean general_params = table->entries; 2894511e6ca0SVladimir Oltean 2895511e6ca0SVladimir Oltean mac = priv->static_config.tables[BLK_IDX_MAC_CONFIG].entries; 2896511e6ca0SVladimir Oltean 2897542043e9SVladimir Oltean already_enabled = (general_params->mirr_port != ds->num_ports); 2898511e6ca0SVladimir Oltean if (already_enabled && enabled && general_params->mirr_port != to) { 2899511e6ca0SVladimir Oltean dev_err(priv->ds->dev, 2900511e6ca0SVladimir Oltean "Delete mirroring rules towards port %llu first\n", 2901511e6ca0SVladimir Oltean general_params->mirr_port); 2902511e6ca0SVladimir Oltean return -EBUSY; 2903511e6ca0SVladimir Oltean } 2904511e6ca0SVladimir Oltean 2905511e6ca0SVladimir Oltean new_mirr_port = to; 2906511e6ca0SVladimir Oltean if (!enabled) { 2907511e6ca0SVladimir Oltean bool keep = false; 2908511e6ca0SVladimir Oltean int port; 2909511e6ca0SVladimir Oltean 2910511e6ca0SVladimir Oltean /* Anybody still referencing mirr_port? */ 2911542043e9SVladimir Oltean for (port = 0; port < ds->num_ports; port++) { 2912511e6ca0SVladimir Oltean if (mac[port].ing_mirr || mac[port].egr_mirr) { 2913511e6ca0SVladimir Oltean keep = true; 2914511e6ca0SVladimir Oltean break; 2915511e6ca0SVladimir Oltean } 2916511e6ca0SVladimir Oltean } 2917511e6ca0SVladimir Oltean /* Unset already_enabled for next time */ 2918511e6ca0SVladimir Oltean if (!keep) 2919542043e9SVladimir Oltean new_mirr_port = ds->num_ports; 2920511e6ca0SVladimir Oltean } 2921511e6ca0SVladimir Oltean if (new_mirr_port != general_params->mirr_port) { 2922511e6ca0SVladimir Oltean general_params->mirr_port = new_mirr_port; 2923511e6ca0SVladimir Oltean 2924511e6ca0SVladimir Oltean rc = sja1105_dynamic_config_write(priv, BLK_IDX_GENERAL_PARAMS, 2925511e6ca0SVladimir Oltean 0, general_params, true); 2926511e6ca0SVladimir Oltean if (rc < 0) 2927511e6ca0SVladimir Oltean return rc; 2928511e6ca0SVladimir Oltean } 2929511e6ca0SVladimir Oltean 2930511e6ca0SVladimir Oltean if (ingress) 2931511e6ca0SVladimir Oltean mac[from].ing_mirr = enabled; 2932511e6ca0SVladimir Oltean else 2933511e6ca0SVladimir Oltean mac[from].egr_mirr = enabled; 2934511e6ca0SVladimir Oltean 2935511e6ca0SVladimir Oltean return sja1105_dynamic_config_write(priv, BLK_IDX_MAC_CONFIG, from, 2936511e6ca0SVladimir Oltean &mac[from], true); 2937511e6ca0SVladimir Oltean } 2938511e6ca0SVladimir Oltean 2939511e6ca0SVladimir Oltean static int sja1105_mirror_add(struct dsa_switch *ds, int port, 2940511e6ca0SVladimir Oltean struct dsa_mall_mirror_tc_entry *mirror, 2941511e6ca0SVladimir Oltean bool ingress) 2942511e6ca0SVladimir Oltean { 2943511e6ca0SVladimir Oltean return sja1105_mirror_apply(ds->priv, port, mirror->to_local_port, 2944511e6ca0SVladimir Oltean ingress, true); 2945511e6ca0SVladimir Oltean } 2946511e6ca0SVladimir Oltean 2947511e6ca0SVladimir Oltean static void sja1105_mirror_del(struct dsa_switch *ds, int port, 2948511e6ca0SVladimir Oltean struct dsa_mall_mirror_tc_entry *mirror) 2949511e6ca0SVladimir Oltean { 2950511e6ca0SVladimir Oltean sja1105_mirror_apply(ds->priv, port, mirror->to_local_port, 2951511e6ca0SVladimir Oltean mirror->ingress, false); 2952511e6ca0SVladimir Oltean } 2953511e6ca0SVladimir Oltean 2954a7cc081cSVladimir Oltean static int sja1105_port_policer_add(struct dsa_switch *ds, int port, 2955a7cc081cSVladimir Oltean struct dsa_mall_policer_tc_entry *policer) 2956a7cc081cSVladimir Oltean { 2957a7cc081cSVladimir Oltean struct sja1105_l2_policing_entry *policing; 2958a7cc081cSVladimir Oltean struct sja1105_private *priv = ds->priv; 2959a7cc081cSVladimir Oltean 2960a7cc081cSVladimir Oltean policing = priv->static_config.tables[BLK_IDX_L2_POLICING].entries; 2961a7cc081cSVladimir Oltean 2962a7cc081cSVladimir Oltean /* In hardware, every 8 microseconds the credit level is incremented by 2963a7cc081cSVladimir Oltean * the value of RATE bytes divided by 64, up to a maximum of SMAX 2964a7cc081cSVladimir Oltean * bytes. 2965a7cc081cSVladimir Oltean */ 2966a7cc081cSVladimir Oltean policing[port].rate = div_u64(512 * policer->rate_bytes_per_sec, 2967a7cc081cSVladimir Oltean 1000000); 29685f035af7SPo Liu policing[port].smax = policer->burst; 2969a7cc081cSVladimir Oltean 2970a7cc081cSVladimir Oltean return sja1105_static_config_reload(priv, SJA1105_BEST_EFFORT_POLICING); 2971a7cc081cSVladimir Oltean } 2972a7cc081cSVladimir Oltean 2973a7cc081cSVladimir Oltean static void sja1105_port_policer_del(struct dsa_switch *ds, int port) 2974a7cc081cSVladimir Oltean { 2975a7cc081cSVladimir Oltean struct sja1105_l2_policing_entry *policing; 2976a7cc081cSVladimir Oltean struct sja1105_private *priv = ds->priv; 2977a7cc081cSVladimir Oltean 2978a7cc081cSVladimir Oltean policing = priv->static_config.tables[BLK_IDX_L2_POLICING].entries; 2979a7cc081cSVladimir Oltean 2980a7cc081cSVladimir Oltean policing[port].rate = SJA1105_RATE_MBPS(1000); 2981a7cc081cSVladimir Oltean policing[port].smax = 65535; 2982a7cc081cSVladimir Oltean 2983a7cc081cSVladimir Oltean sja1105_static_config_reload(priv, SJA1105_BEST_EFFORT_POLICING); 2984a7cc081cSVladimir Oltean } 2985a7cc081cSVladimir Oltean 29864d942354SVladimir Oltean static int sja1105_port_set_learning(struct sja1105_private *priv, int port, 29874d942354SVladimir Oltean bool enabled) 29884d942354SVladimir Oltean { 29894d942354SVladimir Oltean struct sja1105_mac_config_entry *mac; 29904d942354SVladimir Oltean int rc; 29914d942354SVladimir Oltean 29924d942354SVladimir Oltean mac = priv->static_config.tables[BLK_IDX_MAC_CONFIG].entries; 29934d942354SVladimir Oltean 29944c44fc5eSVladimir Oltean mac[port].dyn_learn = enabled; 29954d942354SVladimir Oltean 29964d942354SVladimir Oltean rc = sja1105_dynamic_config_write(priv, BLK_IDX_MAC_CONFIG, port, 29974d942354SVladimir Oltean &mac[port], true); 29984d942354SVladimir Oltean if (rc) 29994d942354SVladimir Oltean return rc; 30004d942354SVladimir Oltean 30014d942354SVladimir Oltean if (enabled) 30024d942354SVladimir Oltean priv->learn_ena |= BIT(port); 30034d942354SVladimir Oltean else 30044d942354SVladimir Oltean priv->learn_ena &= ~BIT(port); 30054d942354SVladimir Oltean 30064d942354SVladimir Oltean return 0; 30074d942354SVladimir Oltean } 30084d942354SVladimir Oltean 30094d942354SVladimir Oltean static int sja1105_port_ucast_bcast_flood(struct sja1105_private *priv, int to, 30104d942354SVladimir Oltean struct switchdev_brport_flags flags) 30114d942354SVladimir Oltean { 30124d942354SVladimir Oltean if (flags.mask & BR_FLOOD) { 30134d942354SVladimir Oltean if (flags.val & BR_FLOOD) 30147f7ccdeaSVladimir Oltean priv->ucast_egress_floods |= BIT(to); 30154d942354SVladimir Oltean else 30166a5166e0SVladimir Oltean priv->ucast_egress_floods &= ~BIT(to); 30174d942354SVladimir Oltean } 30187f7ccdeaSVladimir Oltean 30194d942354SVladimir Oltean if (flags.mask & BR_BCAST_FLOOD) { 30204d942354SVladimir Oltean if (flags.val & BR_BCAST_FLOOD) 30217f7ccdeaSVladimir Oltean priv->bcast_egress_floods |= BIT(to); 30224d942354SVladimir Oltean else 30236a5166e0SVladimir Oltean priv->bcast_egress_floods &= ~BIT(to); 30244d942354SVladimir Oltean } 30254d942354SVladimir Oltean 30267f7ccdeaSVladimir Oltean return sja1105_manage_flood_domains(priv); 30274d942354SVladimir Oltean } 30284d942354SVladimir Oltean 30294d942354SVladimir Oltean static int sja1105_port_mcast_flood(struct sja1105_private *priv, int to, 30304d942354SVladimir Oltean struct switchdev_brport_flags flags, 30314d942354SVladimir Oltean struct netlink_ext_ack *extack) 30324d942354SVladimir Oltean { 30334d942354SVladimir Oltean struct sja1105_l2_lookup_entry *l2_lookup; 30344d942354SVladimir Oltean struct sja1105_table *table; 30354d942354SVladimir Oltean int match; 30364d942354SVladimir Oltean 30374d942354SVladimir Oltean table = &priv->static_config.tables[BLK_IDX_L2_LOOKUP]; 30384d942354SVladimir Oltean l2_lookup = table->entries; 30394d942354SVladimir Oltean 30404d942354SVladimir Oltean for (match = 0; match < table->entry_count; match++) 30414d942354SVladimir Oltean if (l2_lookup[match].macaddr == SJA1105_UNKNOWN_MULTICAST && 30424d942354SVladimir Oltean l2_lookup[match].mask_macaddr == SJA1105_UNKNOWN_MULTICAST) 30434d942354SVladimir Oltean break; 30444d942354SVladimir Oltean 30454d942354SVladimir Oltean if (match == table->entry_count) { 30464d942354SVladimir Oltean NL_SET_ERR_MSG_MOD(extack, 30474d942354SVladimir Oltean "Could not find FDB entry for unknown multicast"); 30484d942354SVladimir Oltean return -ENOSPC; 30494d942354SVladimir Oltean } 30504d942354SVladimir Oltean 30514d942354SVladimir Oltean if (flags.val & BR_MCAST_FLOOD) 30524d942354SVladimir Oltean l2_lookup[match].destports |= BIT(to); 30534d942354SVladimir Oltean else 30544d942354SVladimir Oltean l2_lookup[match].destports &= ~BIT(to); 30554d942354SVladimir Oltean 30564d942354SVladimir Oltean return sja1105_dynamic_config_write(priv, BLK_IDX_L2_LOOKUP, 30574d942354SVladimir Oltean l2_lookup[match].index, 30584d942354SVladimir Oltean &l2_lookup[match], 30594d942354SVladimir Oltean true); 30604d942354SVladimir Oltean } 30614d942354SVladimir Oltean 30624d942354SVladimir Oltean static int sja1105_port_pre_bridge_flags(struct dsa_switch *ds, int port, 30634d942354SVladimir Oltean struct switchdev_brport_flags flags, 30644d942354SVladimir Oltean struct netlink_ext_ack *extack) 30654d942354SVladimir Oltean { 30664d942354SVladimir Oltean struct sja1105_private *priv = ds->priv; 30674d942354SVladimir Oltean 30684d942354SVladimir Oltean if (flags.mask & ~(BR_LEARNING | BR_FLOOD | BR_MCAST_FLOOD | 30694d942354SVladimir Oltean BR_BCAST_FLOOD)) 30704d942354SVladimir Oltean return -EINVAL; 30714d942354SVladimir Oltean 30724d942354SVladimir Oltean if (flags.mask & (BR_FLOOD | BR_MCAST_FLOOD) && 30734d942354SVladimir Oltean !priv->info->can_limit_mcast_flood) { 30744d942354SVladimir Oltean bool multicast = !!(flags.val & BR_MCAST_FLOOD); 30754d942354SVladimir Oltean bool unicast = !!(flags.val & BR_FLOOD); 30764d942354SVladimir Oltean 30774d942354SVladimir Oltean if (unicast != multicast) { 30784d942354SVladimir Oltean NL_SET_ERR_MSG_MOD(extack, 30794d942354SVladimir Oltean "This chip cannot configure multicast flooding independently of unicast"); 30804d942354SVladimir Oltean return -EINVAL; 30814d942354SVladimir Oltean } 30824d942354SVladimir Oltean } 30834d942354SVladimir Oltean 30844d942354SVladimir Oltean return 0; 30854d942354SVladimir Oltean } 30864d942354SVladimir Oltean 30874d942354SVladimir Oltean static int sja1105_port_bridge_flags(struct dsa_switch *ds, int port, 30884d942354SVladimir Oltean struct switchdev_brport_flags flags, 30894d942354SVladimir Oltean struct netlink_ext_ack *extack) 30904d942354SVladimir Oltean { 30914d942354SVladimir Oltean struct sja1105_private *priv = ds->priv; 30924d942354SVladimir Oltean int rc; 30934d942354SVladimir Oltean 30944d942354SVladimir Oltean if (flags.mask & BR_LEARNING) { 30954d942354SVladimir Oltean bool learn_ena = !!(flags.val & BR_LEARNING); 30964d942354SVladimir Oltean 30974d942354SVladimir Oltean rc = sja1105_port_set_learning(priv, port, learn_ena); 30984d942354SVladimir Oltean if (rc) 30994d942354SVladimir Oltean return rc; 31004d942354SVladimir Oltean } 31014d942354SVladimir Oltean 31024d942354SVladimir Oltean if (flags.mask & (BR_FLOOD | BR_BCAST_FLOOD)) { 31034d942354SVladimir Oltean rc = sja1105_port_ucast_bcast_flood(priv, port, flags); 31044d942354SVladimir Oltean if (rc) 31054d942354SVladimir Oltean return rc; 31064d942354SVladimir Oltean } 31074d942354SVladimir Oltean 31084d942354SVladimir Oltean /* For chips that can't offload BR_MCAST_FLOOD independently, there 31094d942354SVladimir Oltean * is nothing to do here, we ensured the configuration is in sync by 31104d942354SVladimir Oltean * offloading BR_FLOOD. 31114d942354SVladimir Oltean */ 31124d942354SVladimir Oltean if (flags.mask & BR_MCAST_FLOOD && priv->info->can_limit_mcast_flood) { 31134d942354SVladimir Oltean rc = sja1105_port_mcast_flood(priv, port, flags, 31144d942354SVladimir Oltean extack); 31154d942354SVladimir Oltean if (rc) 31164d942354SVladimir Oltean return rc; 31174d942354SVladimir Oltean } 31184d942354SVladimir Oltean 31194d942354SVladimir Oltean return 0; 31204d942354SVladimir Oltean } 31214d942354SVladimir Oltean 31228aa9ebccSVladimir Oltean static const struct dsa_switch_ops sja1105_switch_ops = { 31238aa9ebccSVladimir Oltean .get_tag_protocol = sja1105_get_tag_protocol, 31248aa9ebccSVladimir Oltean .setup = sja1105_setup, 3125f3097be2SVladimir Oltean .teardown = sja1105_teardown, 31268456721dSVladimir Oltean .set_ageing_time = sja1105_set_ageing_time, 3127c279c726SVladimir Oltean .port_change_mtu = sja1105_change_mtu, 3128c279c726SVladimir Oltean .port_max_mtu = sja1105_get_max_mtu, 3129ad9f299aSVladimir Oltean .phylink_validate = sja1105_phylink_validate, 3130af7cd036SVladimir Oltean .phylink_mac_config = sja1105_mac_config, 31318400cff6SVladimir Oltean .phylink_mac_link_up = sja1105_mac_link_up, 31328400cff6SVladimir Oltean .phylink_mac_link_down = sja1105_mac_link_down, 313352c34e6eSVladimir Oltean .get_strings = sja1105_get_strings, 313452c34e6eSVladimir Oltean .get_ethtool_stats = sja1105_get_ethtool_stats, 313552c34e6eSVladimir Oltean .get_sset_count = sja1105_get_sset_count, 3136bb77f36aSVladimir Oltean .get_ts_info = sja1105_get_ts_info, 3137a68578c2SVladimir Oltean .port_disable = sja1105_port_disable, 3138291d1e72SVladimir Oltean .port_fdb_dump = sja1105_fdb_dump, 3139291d1e72SVladimir Oltean .port_fdb_add = sja1105_fdb_add, 3140291d1e72SVladimir Oltean .port_fdb_del = sja1105_fdb_del, 31418aa9ebccSVladimir Oltean .port_bridge_join = sja1105_bridge_join, 31428aa9ebccSVladimir Oltean .port_bridge_leave = sja1105_bridge_leave, 31434d942354SVladimir Oltean .port_pre_bridge_flags = sja1105_port_pre_bridge_flags, 31444d942354SVladimir Oltean .port_bridge_flags = sja1105_port_bridge_flags, 3145640f763fSVladimir Oltean .port_stp_state_set = sja1105_bridge_stp_state_set, 31466666cebcSVladimir Oltean .port_vlan_filtering = sja1105_vlan_filtering, 31476666cebcSVladimir Oltean .port_vlan_add = sja1105_vlan_add, 31486666cebcSVladimir Oltean .port_vlan_del = sja1105_vlan_del, 3149291d1e72SVladimir Oltean .port_mdb_add = sja1105_mdb_add, 3150291d1e72SVladimir Oltean .port_mdb_del = sja1105_mdb_del, 3151a602afd2SVladimir Oltean .port_hwtstamp_get = sja1105_hwtstamp_get, 3152a602afd2SVladimir Oltean .port_hwtstamp_set = sja1105_hwtstamp_set, 3153f3097be2SVladimir Oltean .port_rxtstamp = sja1105_port_rxtstamp, 315447ed985eSVladimir Oltean .port_txtstamp = sja1105_port_txtstamp, 3155317ab5b8SVladimir Oltean .port_setup_tc = sja1105_port_setup_tc, 3156511e6ca0SVladimir Oltean .port_mirror_add = sja1105_mirror_add, 3157511e6ca0SVladimir Oltean .port_mirror_del = sja1105_mirror_del, 3158a7cc081cSVladimir Oltean .port_policer_add = sja1105_port_policer_add, 3159a7cc081cSVladimir Oltean .port_policer_del = sja1105_port_policer_del, 3160a6af7763SVladimir Oltean .cls_flower_add = sja1105_cls_flower_add, 3161a6af7763SVladimir Oltean .cls_flower_del = sja1105_cls_flower_del, 3162834f8933SVladimir Oltean .cls_flower_stats = sja1105_cls_flower_stats, 3163ac02a451SVladimir Oltean .crosschip_bridge_join = sja1105_crosschip_bridge_join, 3164ac02a451SVladimir Oltean .crosschip_bridge_leave = sja1105_crosschip_bridge_leave, 3165ff4cf8eaSVladimir Oltean .devlink_info_get = sja1105_devlink_info_get, 31668aa9ebccSVladimir Oltean }; 31678aa9ebccSVladimir Oltean 31680b0e2997SVladimir Oltean static const struct of_device_id sja1105_dt_ids[]; 31690b0e2997SVladimir Oltean 31708aa9ebccSVladimir Oltean static int sja1105_check_device_id(struct sja1105_private *priv) 31718aa9ebccSVladimir Oltean { 31728aa9ebccSVladimir Oltean const struct sja1105_regs *regs = priv->info->regs; 31738aa9ebccSVladimir Oltean u8 prod_id[SJA1105_SIZE_DEVICE_ID] = {0}; 31748aa9ebccSVladimir Oltean struct device *dev = &priv->spidev->dev; 31750b0e2997SVladimir Oltean const struct of_device_id *match; 3176dff79620SVladimir Oltean u32 device_id; 31778aa9ebccSVladimir Oltean u64 part_no; 31788aa9ebccSVladimir Oltean int rc; 31798aa9ebccSVladimir Oltean 318034d76e9fSVladimir Oltean rc = sja1105_xfer_u32(priv, SPI_READ, regs->device_id, &device_id, 318134d76e9fSVladimir Oltean NULL); 31828aa9ebccSVladimir Oltean if (rc < 0) 31838aa9ebccSVladimir Oltean return rc; 31848aa9ebccSVladimir Oltean 31851bd44870SVladimir Oltean rc = sja1105_xfer_buf(priv, SPI_READ, regs->prod_id, prod_id, 31861bd44870SVladimir Oltean SJA1105_SIZE_DEVICE_ID); 31878aa9ebccSVladimir Oltean if (rc < 0) 31888aa9ebccSVladimir Oltean return rc; 31898aa9ebccSVladimir Oltean 31908aa9ebccSVladimir Oltean sja1105_unpack(prod_id, &part_no, 19, 4, SJA1105_SIZE_DEVICE_ID); 31918aa9ebccSVladimir Oltean 31925978fac0SNathan Chancellor for (match = sja1105_dt_ids; match->compatible[0]; match++) { 31930b0e2997SVladimir Oltean const struct sja1105_info *info = match->data; 31940b0e2997SVladimir Oltean 31950b0e2997SVladimir Oltean /* Is what's been probed in our match table at all? */ 31960b0e2997SVladimir Oltean if (info->device_id != device_id || info->part_no != part_no) 31970b0e2997SVladimir Oltean continue; 31980b0e2997SVladimir Oltean 31990b0e2997SVladimir Oltean /* But is it what's in the device tree? */ 32000b0e2997SVladimir Oltean if (priv->info->device_id != device_id || 32010b0e2997SVladimir Oltean priv->info->part_no != part_no) { 32020b0e2997SVladimir Oltean dev_warn(dev, "Device tree specifies chip %s but found %s, please fix it!\n", 32030b0e2997SVladimir Oltean priv->info->name, info->name); 32040b0e2997SVladimir Oltean /* It isn't. No problem, pick that up. */ 32050b0e2997SVladimir Oltean priv->info = info; 32068aa9ebccSVladimir Oltean } 32078aa9ebccSVladimir Oltean 32088aa9ebccSVladimir Oltean return 0; 32098aa9ebccSVladimir Oltean } 32108aa9ebccSVladimir Oltean 32110b0e2997SVladimir Oltean dev_err(dev, "Unexpected {device ID, part number}: 0x%x 0x%llx\n", 32120b0e2997SVladimir Oltean device_id, part_no); 32130b0e2997SVladimir Oltean 32140b0e2997SVladimir Oltean return -ENODEV; 32150b0e2997SVladimir Oltean } 32160b0e2997SVladimir Oltean 32178aa9ebccSVladimir Oltean static int sja1105_probe(struct spi_device *spi) 32188aa9ebccSVladimir Oltean { 3219844d7edcSVladimir Oltean struct sja1105_tagger_data *tagger_data; 32208aa9ebccSVladimir Oltean struct device *dev = &spi->dev; 32218aa9ebccSVladimir Oltean struct sja1105_private *priv; 3222718bad0eSVladimir Oltean size_t max_xfer, max_msg; 32238aa9ebccSVladimir Oltean struct dsa_switch *ds; 3224a68578c2SVladimir Oltean int rc, port; 32258aa9ebccSVladimir Oltean 32268aa9ebccSVladimir Oltean if (!dev->of_node) { 32278aa9ebccSVladimir Oltean dev_err(dev, "No DTS bindings for SJA1105 driver\n"); 32288aa9ebccSVladimir Oltean return -EINVAL; 32298aa9ebccSVladimir Oltean } 32308aa9ebccSVladimir Oltean 32318aa9ebccSVladimir Oltean priv = devm_kzalloc(dev, sizeof(struct sja1105_private), GFP_KERNEL); 32328aa9ebccSVladimir Oltean if (!priv) 32338aa9ebccSVladimir Oltean return -ENOMEM; 32348aa9ebccSVladimir Oltean 32358aa9ebccSVladimir Oltean /* Configure the optional reset pin and bring up switch */ 32368aa9ebccSVladimir Oltean priv->reset_gpio = devm_gpiod_get(dev, "reset", GPIOD_OUT_HIGH); 32378aa9ebccSVladimir Oltean if (IS_ERR(priv->reset_gpio)) 32388aa9ebccSVladimir Oltean dev_dbg(dev, "reset-gpios not defined, ignoring\n"); 32398aa9ebccSVladimir Oltean else 32408aa9ebccSVladimir Oltean sja1105_hw_reset(priv->reset_gpio, 1, 1); 32418aa9ebccSVladimir Oltean 32428aa9ebccSVladimir Oltean /* Populate our driver private structure (priv) based on 32438aa9ebccSVladimir Oltean * the device tree node that was probed (spi) 32448aa9ebccSVladimir Oltean */ 32458aa9ebccSVladimir Oltean priv->spidev = spi; 32468aa9ebccSVladimir Oltean spi_set_drvdata(spi, priv); 32478aa9ebccSVladimir Oltean 32488aa9ebccSVladimir Oltean /* Configure the SPI bus */ 32498aa9ebccSVladimir Oltean spi->bits_per_word = 8; 32508aa9ebccSVladimir Oltean rc = spi_setup(spi); 32518aa9ebccSVladimir Oltean if (rc < 0) { 32528aa9ebccSVladimir Oltean dev_err(dev, "Could not init SPI\n"); 32538aa9ebccSVladimir Oltean return rc; 32548aa9ebccSVladimir Oltean } 32558aa9ebccSVladimir Oltean 3256718bad0eSVladimir Oltean /* In sja1105_xfer, we send spi_messages composed of two spi_transfers: 3257718bad0eSVladimir Oltean * a small one for the message header and another one for the current 3258718bad0eSVladimir Oltean * chunk of the packed buffer. 3259718bad0eSVladimir Oltean * Check that the restrictions imposed by the SPI controller are 3260718bad0eSVladimir Oltean * respected: the chunk buffer is smaller than the max transfer size, 3261718bad0eSVladimir Oltean * and the total length of the chunk plus its message header is smaller 3262718bad0eSVladimir Oltean * than the max message size. 3263718bad0eSVladimir Oltean * We do that during probe time since the maximum transfer size is a 3264718bad0eSVladimir Oltean * runtime invariant. 3265718bad0eSVladimir Oltean */ 3266718bad0eSVladimir Oltean max_xfer = spi_max_transfer_size(spi); 3267718bad0eSVladimir Oltean max_msg = spi_max_message_size(spi); 3268718bad0eSVladimir Oltean 3269718bad0eSVladimir Oltean /* We need to send at least one 64-bit word of SPI payload per message 3270718bad0eSVladimir Oltean * in order to be able to make useful progress. 3271718bad0eSVladimir Oltean */ 3272718bad0eSVladimir Oltean if (max_msg < SJA1105_SIZE_SPI_MSG_HEADER + 8) { 3273718bad0eSVladimir Oltean dev_err(dev, "SPI master cannot send large enough buffers, aborting\n"); 3274718bad0eSVladimir Oltean return -EINVAL; 3275718bad0eSVladimir Oltean } 3276718bad0eSVladimir Oltean 3277718bad0eSVladimir Oltean priv->max_xfer_len = SJA1105_SIZE_SPI_MSG_MAXLEN; 3278718bad0eSVladimir Oltean if (priv->max_xfer_len > max_xfer) 3279718bad0eSVladimir Oltean priv->max_xfer_len = max_xfer; 3280718bad0eSVladimir Oltean if (priv->max_xfer_len > max_msg - SJA1105_SIZE_SPI_MSG_HEADER) 3281718bad0eSVladimir Oltean priv->max_xfer_len = max_msg - SJA1105_SIZE_SPI_MSG_HEADER; 3282718bad0eSVladimir Oltean 32838aa9ebccSVladimir Oltean priv->info = of_device_get_match_data(dev); 32848aa9ebccSVladimir Oltean 32858aa9ebccSVladimir Oltean /* Detect hardware device */ 32868aa9ebccSVladimir Oltean rc = sja1105_check_device_id(priv); 32878aa9ebccSVladimir Oltean if (rc < 0) { 32888aa9ebccSVladimir Oltean dev_err(dev, "Device ID check failed: %d\n", rc); 32898aa9ebccSVladimir Oltean return rc; 32908aa9ebccSVladimir Oltean } 32918aa9ebccSVladimir Oltean 32928aa9ebccSVladimir Oltean dev_info(dev, "Probed switch chip: %s\n", priv->info->name); 32938aa9ebccSVladimir Oltean 32947e99e347SVivien Didelot ds = devm_kzalloc(dev, sizeof(*ds), GFP_KERNEL); 32958aa9ebccSVladimir Oltean if (!ds) 32968aa9ebccSVladimir Oltean return -ENOMEM; 32978aa9ebccSVladimir Oltean 32987e99e347SVivien Didelot ds->dev = dev; 32993e77e59bSVladimir Oltean ds->num_ports = priv->info->num_ports; 33008aa9ebccSVladimir Oltean ds->ops = &sja1105_switch_ops; 33018aa9ebccSVladimir Oltean ds->priv = priv; 33028aa9ebccSVladimir Oltean priv->ds = ds; 33038aa9ebccSVladimir Oltean 3304844d7edcSVladimir Oltean tagger_data = &priv->tagger_data; 3305844d7edcSVladimir Oltean 3306d5a619bfSVivien Didelot mutex_init(&priv->ptp_data.lock); 3307d5a619bfSVivien Didelot mutex_init(&priv->mgmt_lock); 3308d5a619bfSVivien Didelot 3309*cedf4670SVladimir Oltean priv->dsa_8021q_ctx = dsa_tag_8021q_register(ds, &sja1105_dsa_8021q_ops, 3310*cedf4670SVladimir Oltean htons(ETH_P_8021Q)); 33115899ee36SVladimir Oltean if (!priv->dsa_8021q_ctx) 33125899ee36SVladimir Oltean return -ENOMEM; 33135899ee36SVladimir Oltean 3314ec5ae610SVladimir Oltean INIT_LIST_HEAD(&priv->bridge_vlans); 3315ec5ae610SVladimir Oltean INIT_LIST_HEAD(&priv->dsa_8021q_vlans); 3316ac02a451SVladimir Oltean 3317d5a619bfSVivien Didelot sja1105_tas_setup(ds); 3318a6af7763SVladimir Oltean sja1105_flower_setup(ds); 3319d5a619bfSVivien Didelot 3320d5a619bfSVivien Didelot rc = dsa_register_switch(priv->ds); 3321d5a619bfSVivien Didelot if (rc) 3322*cedf4670SVladimir Oltean goto out_tag_8021q_unregister; 3323d5a619bfSVivien Didelot 33244d752508SVladimir Oltean if (IS_ENABLED(CONFIG_NET_SCH_CBS)) { 33254d752508SVladimir Oltean priv->cbs = devm_kcalloc(dev, priv->info->num_cbs_shapers, 33264d752508SVladimir Oltean sizeof(struct sja1105_cbs_entry), 33274d752508SVladimir Oltean GFP_KERNEL); 3328dc596e3fSVladimir Oltean if (!priv->cbs) { 3329dc596e3fSVladimir Oltean rc = -ENOMEM; 3330dc596e3fSVladimir Oltean goto out_unregister_switch; 3331dc596e3fSVladimir Oltean } 33324d752508SVladimir Oltean } 33334d752508SVladimir Oltean 3334227d07a0SVladimir Oltean /* Connections between dsa_port and sja1105_port */ 3335542043e9SVladimir Oltean for (port = 0; port < ds->num_ports; port++) { 3336a68578c2SVladimir Oltean struct sja1105_port *sp = &priv->ports[port]; 3337a68578c2SVladimir Oltean struct dsa_port *dp = dsa_to_port(ds, port); 3338a68578c2SVladimir Oltean struct net_device *slave; 3339227d07a0SVladimir Oltean 3340a68578c2SVladimir Oltean if (!dsa_is_user_port(ds, port)) 3341a68578c2SVladimir Oltean continue; 3342a68578c2SVladimir Oltean 3343a68578c2SVladimir Oltean dp->priv = sp; 3344a68578c2SVladimir Oltean sp->dp = dp; 3345844d7edcSVladimir Oltean sp->data = tagger_data; 3346a68578c2SVladimir Oltean slave = dp->slave; 3347a68578c2SVladimir Oltean kthread_init_work(&sp->xmit_work, sja1105_port_deferred_xmit); 3348a68578c2SVladimir Oltean sp->xmit_worker = kthread_create_worker(0, "%s_xmit", 3349a68578c2SVladimir Oltean slave->name); 3350a68578c2SVladimir Oltean if (IS_ERR(sp->xmit_worker)) { 3351a68578c2SVladimir Oltean rc = PTR_ERR(sp->xmit_worker); 3352a68578c2SVladimir Oltean dev_err(ds->dev, 3353a68578c2SVladimir Oltean "failed to create deferred xmit thread: %d\n", 3354a68578c2SVladimir Oltean rc); 3355dc596e3fSVladimir Oltean goto out_destroy_workers; 3356a68578c2SVladimir Oltean } 3357a68578c2SVladimir Oltean skb_queue_head_init(&sp->xmit_queue); 335838b5beeaSVladimir Oltean sp->xmit_tpid = ETH_P_SJA1105; 3359227d07a0SVladimir Oltean } 3360227d07a0SVladimir Oltean 3361d5a619bfSVivien Didelot return 0; 3362dc596e3fSVladimir Oltean 3363dc596e3fSVladimir Oltean out_destroy_workers: 3364a68578c2SVladimir Oltean while (port-- > 0) { 3365a68578c2SVladimir Oltean struct sja1105_port *sp = &priv->ports[port]; 3366a68578c2SVladimir Oltean 3367a68578c2SVladimir Oltean if (!dsa_is_user_port(ds, port)) 3368a68578c2SVladimir Oltean continue; 3369a68578c2SVladimir Oltean 3370a68578c2SVladimir Oltean kthread_destroy_worker(sp->xmit_worker); 3371a68578c2SVladimir Oltean } 3372dc596e3fSVladimir Oltean 3373dc596e3fSVladimir Oltean out_unregister_switch: 3374dc596e3fSVladimir Oltean dsa_unregister_switch(ds); 3375*cedf4670SVladimir Oltean out_tag_8021q_unregister: 3376*cedf4670SVladimir Oltean dsa_tag_8021q_unregister(priv->dsa_8021q_ctx); 3377dc596e3fSVladimir Oltean 3378a68578c2SVladimir Oltean return rc; 33798aa9ebccSVladimir Oltean } 33808aa9ebccSVladimir Oltean 33818aa9ebccSVladimir Oltean static int sja1105_remove(struct spi_device *spi) 33828aa9ebccSVladimir Oltean { 33838aa9ebccSVladimir Oltean struct sja1105_private *priv = spi_get_drvdata(spi); 3384*cedf4670SVladimir Oltean struct dsa_switch *ds = priv->ds; 33858aa9ebccSVladimir Oltean 3386*cedf4670SVladimir Oltean dsa_unregister_switch(ds); 3387*cedf4670SVladimir Oltean dsa_tag_8021q_unregister(priv->dsa_8021q_ctx); 3388*cedf4670SVladimir Oltean 33898aa9ebccSVladimir Oltean return 0; 33908aa9ebccSVladimir Oltean } 33918aa9ebccSVladimir Oltean 33928aa9ebccSVladimir Oltean static const struct of_device_id sja1105_dt_ids[] = { 33938aa9ebccSVladimir Oltean { .compatible = "nxp,sja1105e", .data = &sja1105e_info }, 33948aa9ebccSVladimir Oltean { .compatible = "nxp,sja1105t", .data = &sja1105t_info }, 33958aa9ebccSVladimir Oltean { .compatible = "nxp,sja1105p", .data = &sja1105p_info }, 33968aa9ebccSVladimir Oltean { .compatible = "nxp,sja1105q", .data = &sja1105q_info }, 33978aa9ebccSVladimir Oltean { .compatible = "nxp,sja1105r", .data = &sja1105r_info }, 33988aa9ebccSVladimir Oltean { .compatible = "nxp,sja1105s", .data = &sja1105s_info }, 33993e77e59bSVladimir Oltean { .compatible = "nxp,sja1110a", .data = &sja1110a_info }, 34003e77e59bSVladimir Oltean { .compatible = "nxp,sja1110b", .data = &sja1110b_info }, 34013e77e59bSVladimir Oltean { .compatible = "nxp,sja1110c", .data = &sja1110c_info }, 34023e77e59bSVladimir Oltean { .compatible = "nxp,sja1110d", .data = &sja1110d_info }, 34038aa9ebccSVladimir Oltean { /* sentinel */ }, 34048aa9ebccSVladimir Oltean }; 34058aa9ebccSVladimir Oltean MODULE_DEVICE_TABLE(of, sja1105_dt_ids); 34068aa9ebccSVladimir Oltean 34078aa9ebccSVladimir Oltean static struct spi_driver sja1105_driver = { 34088aa9ebccSVladimir Oltean .driver = { 34098aa9ebccSVladimir Oltean .name = "sja1105", 34108aa9ebccSVladimir Oltean .owner = THIS_MODULE, 34118aa9ebccSVladimir Oltean .of_match_table = of_match_ptr(sja1105_dt_ids), 34128aa9ebccSVladimir Oltean }, 34138aa9ebccSVladimir Oltean .probe = sja1105_probe, 34148aa9ebccSVladimir Oltean .remove = sja1105_remove, 34158aa9ebccSVladimir Oltean }; 34168aa9ebccSVladimir Oltean 34178aa9ebccSVladimir Oltean module_spi_driver(sja1105_driver); 34188aa9ebccSVladimir Oltean 34198aa9ebccSVladimir Oltean MODULE_AUTHOR("Vladimir Oltean <olteanv@gmail.com>"); 34208aa9ebccSVladimir Oltean MODULE_AUTHOR("Georg Waibel <georg.waibel@sensor-technik.de>"); 34218aa9ebccSVladimir Oltean MODULE_DESCRIPTION("SJA1105 Driver"); 34228aa9ebccSVladimir Oltean MODULE_LICENSE("GPL v2"); 3423