18aa9ebccSVladimir Oltean // SPDX-License-Identifier: GPL-2.0 28aa9ebccSVladimir Oltean /* Copyright (c) 2018, Sensor-Technik Wiedemann GmbH 38aa9ebccSVladimir Oltean * Copyright (c) 2018-2019, Vladimir Oltean <olteanv@gmail.com> 48aa9ebccSVladimir Oltean */ 58aa9ebccSVladimir Oltean 68aa9ebccSVladimir Oltean #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt 78aa9ebccSVladimir Oltean 88aa9ebccSVladimir Oltean #include <linux/delay.h> 98aa9ebccSVladimir Oltean #include <linux/module.h> 108aa9ebccSVladimir Oltean #include <linux/printk.h> 118aa9ebccSVladimir Oltean #include <linux/spi/spi.h> 128aa9ebccSVladimir Oltean #include <linux/errno.h> 138aa9ebccSVladimir Oltean #include <linux/gpio/consumer.h> 14ad9f299aSVladimir Oltean #include <linux/phylink.h> 158aa9ebccSVladimir Oltean #include <linux/of.h> 168aa9ebccSVladimir Oltean #include <linux/of_net.h> 178aa9ebccSVladimir Oltean #include <linux/of_mdio.h> 188aa9ebccSVladimir Oltean #include <linux/of_device.h> 193ad1d171SVladimir Oltean #include <linux/pcs/pcs-xpcs.h> 208aa9ebccSVladimir Oltean #include <linux/netdev_features.h> 218aa9ebccSVladimir Oltean #include <linux/netdevice.h> 228aa9ebccSVladimir Oltean #include <linux/if_bridge.h> 238aa9ebccSVladimir Oltean #include <linux/if_ether.h> 24227d07a0SVladimir Oltean #include <linux/dsa/8021q.h> 258aa9ebccSVladimir Oltean #include "sja1105.h" 26317ab5b8SVladimir Oltean #include "sja1105_tas.h" 278aa9ebccSVladimir Oltean 284d942354SVladimir Oltean #define SJA1105_UNKNOWN_MULTICAST 0x010000000000ull 294d942354SVladimir Oltean 3033e1501fSVladimir Oltean /* Configure the optional reset pin and bring up switch */ 3133e1501fSVladimir Oltean static int sja1105_hw_reset(struct device *dev, unsigned int pulse_len, 328aa9ebccSVladimir Oltean unsigned int startup_delay) 338aa9ebccSVladimir Oltean { 3433e1501fSVladimir Oltean struct gpio_desc *gpio; 3533e1501fSVladimir Oltean 3633e1501fSVladimir Oltean gpio = gpiod_get_optional(dev, "reset", GPIOD_OUT_HIGH); 3733e1501fSVladimir Oltean if (IS_ERR(gpio)) 3833e1501fSVladimir Oltean return PTR_ERR(gpio); 3933e1501fSVladimir Oltean 4033e1501fSVladimir Oltean if (!gpio) 4133e1501fSVladimir Oltean return 0; 4233e1501fSVladimir Oltean 438aa9ebccSVladimir Oltean gpiod_set_value_cansleep(gpio, 1); 448aa9ebccSVladimir Oltean /* Wait for minimum reset pulse length */ 458aa9ebccSVladimir Oltean msleep(pulse_len); 468aa9ebccSVladimir Oltean gpiod_set_value_cansleep(gpio, 0); 478aa9ebccSVladimir Oltean /* Wait until chip is ready after reset */ 488aa9ebccSVladimir Oltean msleep(startup_delay); 4933e1501fSVladimir Oltean 5033e1501fSVladimir Oltean gpiod_put(gpio); 5133e1501fSVladimir Oltean 5233e1501fSVladimir Oltean return 0; 538aa9ebccSVladimir Oltean } 548aa9ebccSVladimir Oltean 558aa9ebccSVladimir Oltean static void 568aa9ebccSVladimir Oltean sja1105_port_allow_traffic(struct sja1105_l2_forwarding_entry *l2_fwd, 578aa9ebccSVladimir Oltean int from, int to, bool allow) 588aa9ebccSVladimir Oltean { 594d942354SVladimir Oltean if (allow) 608aa9ebccSVladimir Oltean l2_fwd[from].reach_port |= BIT(to); 614d942354SVladimir Oltean else 628aa9ebccSVladimir Oltean l2_fwd[from].reach_port &= ~BIT(to); 638aa9ebccSVladimir Oltean } 648aa9ebccSVladimir Oltean 657f7ccdeaSVladimir Oltean static bool sja1105_can_forward(struct sja1105_l2_forwarding_entry *l2_fwd, 667f7ccdeaSVladimir Oltean int from, int to) 677f7ccdeaSVladimir Oltean { 687f7ccdeaSVladimir Oltean return !!(l2_fwd[from].reach_port & BIT(to)); 697f7ccdeaSVladimir Oltean } 707f7ccdeaSVladimir Oltean 71bef0746cSVladimir Oltean static int sja1105_is_vlan_configured(struct sja1105_private *priv, u16 vid) 72bef0746cSVladimir Oltean { 73bef0746cSVladimir Oltean struct sja1105_vlan_lookup_entry *vlan; 74bef0746cSVladimir Oltean int count, i; 75bef0746cSVladimir Oltean 76bef0746cSVladimir Oltean vlan = priv->static_config.tables[BLK_IDX_VLAN_LOOKUP].entries; 77bef0746cSVladimir Oltean count = priv->static_config.tables[BLK_IDX_VLAN_LOOKUP].entry_count; 78bef0746cSVladimir Oltean 79bef0746cSVladimir Oltean for (i = 0; i < count; i++) 80bef0746cSVladimir Oltean if (vlan[i].vlanid == vid) 81bef0746cSVladimir Oltean return i; 82bef0746cSVladimir Oltean 83bef0746cSVladimir Oltean /* Return an invalid entry index if not found */ 84bef0746cSVladimir Oltean return -1; 85bef0746cSVladimir Oltean } 86bef0746cSVladimir Oltean 87bef0746cSVladimir Oltean static int sja1105_drop_untagged(struct dsa_switch *ds, int port, bool drop) 88bef0746cSVladimir Oltean { 89bef0746cSVladimir Oltean struct sja1105_private *priv = ds->priv; 90bef0746cSVladimir Oltean struct sja1105_mac_config_entry *mac; 91bef0746cSVladimir Oltean 92bef0746cSVladimir Oltean mac = priv->static_config.tables[BLK_IDX_MAC_CONFIG].entries; 93bef0746cSVladimir Oltean 94bef0746cSVladimir Oltean if (mac[port].drpuntag == drop) 95bef0746cSVladimir Oltean return 0; 96bef0746cSVladimir Oltean 97bef0746cSVladimir Oltean mac[port].drpuntag = drop; 98bef0746cSVladimir Oltean 99bef0746cSVladimir Oltean return sja1105_dynamic_config_write(priv, BLK_IDX_MAC_CONFIG, port, 100bef0746cSVladimir Oltean &mac[port], true); 101bef0746cSVladimir Oltean } 102bef0746cSVladimir Oltean 103cde8078eSVladimir Oltean static int sja1105_pvid_apply(struct sja1105_private *priv, int port, u16 pvid) 104cde8078eSVladimir Oltean { 105cde8078eSVladimir Oltean struct sja1105_mac_config_entry *mac; 106cde8078eSVladimir Oltean 107cde8078eSVladimir Oltean mac = priv->static_config.tables[BLK_IDX_MAC_CONFIG].entries; 108cde8078eSVladimir Oltean 109cde8078eSVladimir Oltean if (mac[port].vlanid == pvid) 110cde8078eSVladimir Oltean return 0; 111cde8078eSVladimir Oltean 112cde8078eSVladimir Oltean mac[port].vlanid = pvid; 113cde8078eSVladimir Oltean 114cde8078eSVladimir Oltean return sja1105_dynamic_config_write(priv, BLK_IDX_MAC_CONFIG, port, 115cde8078eSVladimir Oltean &mac[port], true); 116cde8078eSVladimir Oltean } 117cde8078eSVladimir Oltean 118cde8078eSVladimir Oltean static int sja1105_commit_pvid(struct dsa_switch *ds, int port) 119cde8078eSVladimir Oltean { 120cde8078eSVladimir Oltean struct dsa_port *dp = dsa_to_port(ds, port); 12141fb0cf1SVladimir Oltean struct net_device *br = dsa_port_bridge_dev_get(dp); 122cde8078eSVladimir Oltean struct sja1105_private *priv = ds->priv; 123bef0746cSVladimir Oltean struct sja1105_vlan_lookup_entry *vlan; 124bef0746cSVladimir Oltean bool drop_untagged = false; 125bef0746cSVladimir Oltean int match, rc; 126cde8078eSVladimir Oltean u16 pvid; 127cde8078eSVladimir Oltean 12841fb0cf1SVladimir Oltean if (br && br_vlan_enabled(br)) 129cde8078eSVladimir Oltean pvid = priv->bridge_pvid[port]; 130cde8078eSVladimir Oltean else 131cde8078eSVladimir Oltean pvid = priv->tag_8021q_pvid[port]; 132cde8078eSVladimir Oltean 133bef0746cSVladimir Oltean rc = sja1105_pvid_apply(priv, port, pvid); 134bef0746cSVladimir Oltean if (rc) 135bef0746cSVladimir Oltean return rc; 136bef0746cSVladimir Oltean 13773ceab83SVladimir Oltean /* Only force dropping of untagged packets when the port is under a 13873ceab83SVladimir Oltean * VLAN-aware bridge. When the tag_8021q pvid is used, we are 13973ceab83SVladimir Oltean * deliberately removing the RX VLAN from the port's VMEMB_PORT list, 14073ceab83SVladimir Oltean * to prevent DSA tag spoofing from the link partner. Untagged packets 14173ceab83SVladimir Oltean * are the only ones that should be received with tag_8021q, so 14273ceab83SVladimir Oltean * definitely don't drop them. 14373ceab83SVladimir Oltean */ 14473ceab83SVladimir Oltean if (pvid == priv->bridge_pvid[port]) { 145bef0746cSVladimir Oltean vlan = priv->static_config.tables[BLK_IDX_VLAN_LOOKUP].entries; 146bef0746cSVladimir Oltean 147bef0746cSVladimir Oltean match = sja1105_is_vlan_configured(priv, pvid); 148bef0746cSVladimir Oltean 149bef0746cSVladimir Oltean if (match < 0 || !(vlan[match].vmemb_port & BIT(port))) 150bef0746cSVladimir Oltean drop_untagged = true; 15173ceab83SVladimir Oltean } 152bef0746cSVladimir Oltean 153b0b8c67eSVladimir Oltean if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port)) 154b0b8c67eSVladimir Oltean drop_untagged = true; 155b0b8c67eSVladimir Oltean 156bef0746cSVladimir Oltean return sja1105_drop_untagged(ds, port, drop_untagged); 157cde8078eSVladimir Oltean } 158cde8078eSVladimir Oltean 1598aa9ebccSVladimir Oltean static int sja1105_init_mac_settings(struct sja1105_private *priv) 1608aa9ebccSVladimir Oltean { 1618aa9ebccSVladimir Oltean struct sja1105_mac_config_entry default_mac = { 1628aa9ebccSVladimir Oltean /* Enable all 8 priority queues on egress. 1638aa9ebccSVladimir Oltean * Every queue i holds top[i] - base[i] frames. 1648aa9ebccSVladimir Oltean * Sum of top[i] - base[i] is 511 (max hardware limit). 1658aa9ebccSVladimir Oltean */ 1668aa9ebccSVladimir Oltean .top = {0x3F, 0x7F, 0xBF, 0xFF, 0x13F, 0x17F, 0x1BF, 0x1FF}, 1678aa9ebccSVladimir Oltean .base = {0x0, 0x40, 0x80, 0xC0, 0x100, 0x140, 0x180, 0x1C0}, 1688aa9ebccSVladimir Oltean .enabled = {true, true, true, true, true, true, true, true}, 1698aa9ebccSVladimir Oltean /* Keep standard IFG of 12 bytes on egress. */ 1708aa9ebccSVladimir Oltean .ifg = 0, 1718aa9ebccSVladimir Oltean /* Always put the MAC speed in automatic mode, where it can be 1721fd4a173SVladimir Oltean * adjusted at runtime by PHYLINK. 1738aa9ebccSVladimir Oltean */ 17441fed17fSVladimir Oltean .speed = priv->info->port_speed[SJA1105_SPEED_AUTO], 1758aa9ebccSVladimir Oltean /* No static correction for 1-step 1588 events */ 1768aa9ebccSVladimir Oltean .tp_delin = 0, 1778aa9ebccSVladimir Oltean .tp_delout = 0, 1788aa9ebccSVladimir Oltean /* Disable aging for critical TTEthernet traffic */ 1798aa9ebccSVladimir Oltean .maxage = 0xFF, 1808aa9ebccSVladimir Oltean /* Internal VLAN (pvid) to apply to untagged ingress */ 1818aa9ebccSVladimir Oltean .vlanprio = 0, 182e3502b82SVladimir Oltean .vlanid = 1, 1838aa9ebccSVladimir Oltean .ing_mirr = false, 1848aa9ebccSVladimir Oltean .egr_mirr = false, 1858aa9ebccSVladimir Oltean /* Don't drop traffic with other EtherType than ETH_P_IP */ 1868aa9ebccSVladimir Oltean .drpnona664 = false, 1878aa9ebccSVladimir Oltean /* Don't drop double-tagged traffic */ 1888aa9ebccSVladimir Oltean .drpdtag = false, 1898aa9ebccSVladimir Oltean /* Don't drop untagged traffic */ 1908aa9ebccSVladimir Oltean .drpuntag = false, 1918aa9ebccSVladimir Oltean /* Don't retag 802.1p (VID 0) traffic with the pvid */ 1928aa9ebccSVladimir Oltean .retag = false, 193640f763fSVladimir Oltean /* Disable learning and I/O on user ports by default - 194640f763fSVladimir Oltean * STP will enable it. 195640f763fSVladimir Oltean */ 196640f763fSVladimir Oltean .dyn_learn = false, 1978aa9ebccSVladimir Oltean .egress = false, 1988aa9ebccSVladimir Oltean .ingress = false, 1998aa9ebccSVladimir Oltean }; 2008aa9ebccSVladimir Oltean struct sja1105_mac_config_entry *mac; 201542043e9SVladimir Oltean struct dsa_switch *ds = priv->ds; 2028aa9ebccSVladimir Oltean struct sja1105_table *table; 2035313a37bSVladimir Oltean struct dsa_port *dp; 2048aa9ebccSVladimir Oltean 2058aa9ebccSVladimir Oltean table = &priv->static_config.tables[BLK_IDX_MAC_CONFIG]; 2068aa9ebccSVladimir Oltean 2078aa9ebccSVladimir Oltean /* Discard previous MAC Configuration Table */ 2088aa9ebccSVladimir Oltean if (table->entry_count) { 2098aa9ebccSVladimir Oltean kfree(table->entries); 2108aa9ebccSVladimir Oltean table->entry_count = 0; 2118aa9ebccSVladimir Oltean } 2128aa9ebccSVladimir Oltean 213fd6f2c25SVladimir Oltean table->entries = kcalloc(table->ops->max_entry_count, 2148aa9ebccSVladimir Oltean table->ops->unpacked_entry_size, GFP_KERNEL); 2158aa9ebccSVladimir Oltean if (!table->entries) 2168aa9ebccSVladimir Oltean return -ENOMEM; 2178aa9ebccSVladimir Oltean 218fd6f2c25SVladimir Oltean table->entry_count = table->ops->max_entry_count; 2198aa9ebccSVladimir Oltean 2208aa9ebccSVladimir Oltean mac = table->entries; 2218aa9ebccSVladimir Oltean 2225313a37bSVladimir Oltean list_for_each_entry(dp, &ds->dst->ports, list) { 2235313a37bSVladimir Oltean if (dp->ds != ds) 2245313a37bSVladimir Oltean continue; 2255313a37bSVladimir Oltean 2265313a37bSVladimir Oltean mac[dp->index] = default_mac; 227b0b33b04SVladimir Oltean 228b0b33b04SVladimir Oltean /* Let sja1105_bridge_stp_state_set() keep address learning 22981d45898SVladimir Oltean * enabled for the DSA ports. CPU ports use software-assisted 23081d45898SVladimir Oltean * learning to ensure that only FDB entries belonging to the 23181d45898SVladimir Oltean * bridge are learned, and that they are learned towards all 23281d45898SVladimir Oltean * CPU ports in a cross-chip topology if multiple CPU ports 23381d45898SVladimir Oltean * exist. 234640f763fSVladimir Oltean */ 2355313a37bSVladimir Oltean if (dsa_port_is_dsa(dp)) 2365313a37bSVladimir Oltean dp->learning = true; 237b0b8c67eSVladimir Oltean 238b0b8c67eSVladimir Oltean /* Disallow untagged packets from being received on the 239b0b8c67eSVladimir Oltean * CPU and DSA ports. 240b0b8c67eSVladimir Oltean */ 241b0b8c67eSVladimir Oltean if (dsa_port_is_cpu(dp) || dsa_port_is_dsa(dp)) 242b0b8c67eSVladimir Oltean mac[dp->index].drpuntag = true; 243640f763fSVladimir Oltean } 2448aa9ebccSVladimir Oltean 2458aa9ebccSVladimir Oltean return 0; 2468aa9ebccSVladimir Oltean } 2478aa9ebccSVladimir Oltean 2485d645df9SVladimir Oltean static int sja1105_init_mii_settings(struct sja1105_private *priv) 2498aa9ebccSVladimir Oltean { 2508aa9ebccSVladimir Oltean struct device *dev = &priv->spidev->dev; 2518aa9ebccSVladimir Oltean struct sja1105_xmii_params_entry *mii; 252542043e9SVladimir Oltean struct dsa_switch *ds = priv->ds; 2538aa9ebccSVladimir Oltean struct sja1105_table *table; 2548aa9ebccSVladimir Oltean int i; 2558aa9ebccSVladimir Oltean 2568aa9ebccSVladimir Oltean table = &priv->static_config.tables[BLK_IDX_XMII_PARAMS]; 2578aa9ebccSVladimir Oltean 2588aa9ebccSVladimir Oltean /* Discard previous xMII Mode Parameters Table */ 2598aa9ebccSVladimir Oltean if (table->entry_count) { 2608aa9ebccSVladimir Oltean kfree(table->entries); 2618aa9ebccSVladimir Oltean table->entry_count = 0; 2628aa9ebccSVladimir Oltean } 2638aa9ebccSVladimir Oltean 264fd6f2c25SVladimir Oltean table->entries = kcalloc(table->ops->max_entry_count, 2658aa9ebccSVladimir Oltean table->ops->unpacked_entry_size, GFP_KERNEL); 2668aa9ebccSVladimir Oltean if (!table->entries) 2678aa9ebccSVladimir Oltean return -ENOMEM; 2688aa9ebccSVladimir Oltean 2691fd4a173SVladimir Oltean /* Override table based on PHYLINK DT bindings */ 270fd6f2c25SVladimir Oltean table->entry_count = table->ops->max_entry_count; 2718aa9ebccSVladimir Oltean 2728aa9ebccSVladimir Oltean mii = table->entries; 2738aa9ebccSVladimir Oltean 274542043e9SVladimir Oltean for (i = 0; i < ds->num_ports; i++) { 2755d645df9SVladimir Oltean sja1105_mii_role_t role = XMII_MAC; 2765d645df9SVladimir Oltean 277ee9d0cb6SVladimir Oltean if (dsa_is_unused_port(priv->ds, i)) 278ee9d0cb6SVladimir Oltean continue; 279ee9d0cb6SVladimir Oltean 2805d645df9SVladimir Oltean switch (priv->phy_mode[i]) { 2815a8f0974SVladimir Oltean case PHY_INTERFACE_MODE_INTERNAL: 2825a8f0974SVladimir Oltean if (priv->info->internal_phy[i] == SJA1105_NO_PHY) 2835a8f0974SVladimir Oltean goto unsupported; 2845a8f0974SVladimir Oltean 2855a8f0974SVladimir Oltean mii->xmii_mode[i] = XMII_MODE_MII; 2865a8f0974SVladimir Oltean if (priv->info->internal_phy[i] == SJA1105_PHY_BASE_TX) 2875a8f0974SVladimir Oltean mii->special[i] = true; 2885a8f0974SVladimir Oltean 2895a8f0974SVladimir Oltean break; 2905d645df9SVladimir Oltean case PHY_INTERFACE_MODE_REVMII: 2915d645df9SVladimir Oltean role = XMII_PHY; 2925d645df9SVladimir Oltean fallthrough; 2938aa9ebccSVladimir Oltean case PHY_INTERFACE_MODE_MII: 29491a05078SVladimir Oltean if (!priv->info->supports_mii[i]) 29591a05078SVladimir Oltean goto unsupported; 29691a05078SVladimir Oltean 2978aa9ebccSVladimir Oltean mii->xmii_mode[i] = XMII_MODE_MII; 2988aa9ebccSVladimir Oltean break; 2995d645df9SVladimir Oltean case PHY_INTERFACE_MODE_REVRMII: 3005d645df9SVladimir Oltean role = XMII_PHY; 3015d645df9SVladimir Oltean fallthrough; 3028aa9ebccSVladimir Oltean case PHY_INTERFACE_MODE_RMII: 30391a05078SVladimir Oltean if (!priv->info->supports_rmii[i]) 30491a05078SVladimir Oltean goto unsupported; 30591a05078SVladimir Oltean 3068aa9ebccSVladimir Oltean mii->xmii_mode[i] = XMII_MODE_RMII; 3078aa9ebccSVladimir Oltean break; 3088aa9ebccSVladimir Oltean case PHY_INTERFACE_MODE_RGMII: 3098aa9ebccSVladimir Oltean case PHY_INTERFACE_MODE_RGMII_ID: 3108aa9ebccSVladimir Oltean case PHY_INTERFACE_MODE_RGMII_RXID: 3118aa9ebccSVladimir Oltean case PHY_INTERFACE_MODE_RGMII_TXID: 31291a05078SVladimir Oltean if (!priv->info->supports_rgmii[i]) 31391a05078SVladimir Oltean goto unsupported; 31491a05078SVladimir Oltean 3158aa9ebccSVladimir Oltean mii->xmii_mode[i] = XMII_MODE_RGMII; 3168aa9ebccSVladimir Oltean break; 317ffe10e67SVladimir Oltean case PHY_INTERFACE_MODE_SGMII: 31891a05078SVladimir Oltean if (!priv->info->supports_sgmii[i]) 31991a05078SVladimir Oltean goto unsupported; 32091a05078SVladimir Oltean 321ffe10e67SVladimir Oltean mii->xmii_mode[i] = XMII_MODE_SGMII; 322ece578bcSVladimir Oltean mii->special[i] = true; 323ffe10e67SVladimir Oltean break; 32491a05078SVladimir Oltean case PHY_INTERFACE_MODE_2500BASEX: 32591a05078SVladimir Oltean if (!priv->info->supports_2500basex[i]) 32691a05078SVladimir Oltean goto unsupported; 32791a05078SVladimir Oltean 32891a05078SVladimir Oltean mii->xmii_mode[i] = XMII_MODE_SGMII; 329ece578bcSVladimir Oltean mii->special[i] = true; 33091a05078SVladimir Oltean break; 33191a05078SVladimir Oltean unsupported: 3328aa9ebccSVladimir Oltean default: 33391a05078SVladimir Oltean dev_err(dev, "Unsupported PHY mode %s on port %d!\n", 3345d645df9SVladimir Oltean phy_modes(priv->phy_mode[i]), i); 3356729188dSVladimir Oltean return -EINVAL; 3368aa9ebccSVladimir Oltean } 3378aa9ebccSVladimir Oltean 3385d645df9SVladimir Oltean mii->phy_mac[i] = role; 3398aa9ebccSVladimir Oltean } 3408aa9ebccSVladimir Oltean return 0; 3418aa9ebccSVladimir Oltean } 3428aa9ebccSVladimir Oltean 3438aa9ebccSVladimir Oltean static int sja1105_init_static_fdb(struct sja1105_private *priv) 3448aa9ebccSVladimir Oltean { 3454d942354SVladimir Oltean struct sja1105_l2_lookup_entry *l2_lookup; 3468aa9ebccSVladimir Oltean struct sja1105_table *table; 3474d942354SVladimir Oltean int port; 3488aa9ebccSVladimir Oltean 3498aa9ebccSVladimir Oltean table = &priv->static_config.tables[BLK_IDX_L2_LOOKUP]; 3508aa9ebccSVladimir Oltean 3514d942354SVladimir Oltean /* We only populate the FDB table through dynamic L2 Address Lookup 3524d942354SVladimir Oltean * entries, except for a special entry at the end which is a catch-all 3534d942354SVladimir Oltean * for unknown multicast and will be used to control flooding domain. 354291d1e72SVladimir Oltean */ 3558aa9ebccSVladimir Oltean if (table->entry_count) { 3568aa9ebccSVladimir Oltean kfree(table->entries); 3578aa9ebccSVladimir Oltean table->entry_count = 0; 3588aa9ebccSVladimir Oltean } 3594d942354SVladimir Oltean 3604d942354SVladimir Oltean if (!priv->info->can_limit_mcast_flood) 3614d942354SVladimir Oltean return 0; 3624d942354SVladimir Oltean 3634d942354SVladimir Oltean table->entries = kcalloc(1, table->ops->unpacked_entry_size, 3644d942354SVladimir Oltean GFP_KERNEL); 3654d942354SVladimir Oltean if (!table->entries) 3664d942354SVladimir Oltean return -ENOMEM; 3674d942354SVladimir Oltean 3684d942354SVladimir Oltean table->entry_count = 1; 3694d942354SVladimir Oltean l2_lookup = table->entries; 3704d942354SVladimir Oltean 3714d942354SVladimir Oltean /* All L2 multicast addresses have an odd first octet */ 3724d942354SVladimir Oltean l2_lookup[0].macaddr = SJA1105_UNKNOWN_MULTICAST; 3734d942354SVladimir Oltean l2_lookup[0].mask_macaddr = SJA1105_UNKNOWN_MULTICAST; 3744d942354SVladimir Oltean l2_lookup[0].lockeds = true; 3754d942354SVladimir Oltean l2_lookup[0].index = SJA1105_MAX_L2_LOOKUP_COUNT - 1; 3764d942354SVladimir Oltean 3774d942354SVladimir Oltean /* Flood multicast to every port by default */ 3784d942354SVladimir Oltean for (port = 0; port < priv->ds->num_ports; port++) 3794d942354SVladimir Oltean if (!dsa_is_unused_port(priv->ds, port)) 3804d942354SVladimir Oltean l2_lookup[0].destports |= BIT(port); 3814d942354SVladimir Oltean 3828aa9ebccSVladimir Oltean return 0; 3838aa9ebccSVladimir Oltean } 3848aa9ebccSVladimir Oltean 3858aa9ebccSVladimir Oltean static int sja1105_init_l2_lookup_params(struct sja1105_private *priv) 3868aa9ebccSVladimir Oltean { 3878aa9ebccSVladimir Oltean struct sja1105_l2_lookup_params_entry default_l2_lookup_params = { 3888456721dSVladimir Oltean /* Learned FDB entries are forgotten after 300 seconds */ 3898456721dSVladimir Oltean .maxage = SJA1105_AGEING_TIME_MS(300000), 3908aa9ebccSVladimir Oltean /* All entries within a FDB bin are available for learning */ 3918aa9ebccSVladimir Oltean .dyn_tbsz = SJA1105ET_FDB_BIN_SIZE, 3921da73821SVladimir Oltean /* And the P/Q/R/S equivalent setting: */ 3931da73821SVladimir Oltean .start_dynspc = 0, 3948aa9ebccSVladimir Oltean /* 2^8 + 2^5 + 2^3 + 2^2 + 2^1 + 1 in Koopman notation */ 3958aa9ebccSVladimir Oltean .poly = 0x97, 396219827efSVladimir Oltean /* Always use Independent VLAN Learning (IVL) */ 397219827efSVladimir Oltean .shared_learn = false, 3988aa9ebccSVladimir Oltean /* Don't discard management traffic based on ENFPORT - 3998aa9ebccSVladimir Oltean * we don't perform SMAC port enforcement anyway, so 4008aa9ebccSVladimir Oltean * what we are setting here doesn't matter. 4018aa9ebccSVladimir Oltean */ 4028aa9ebccSVladimir Oltean .no_enf_hostprt = false, 4038aa9ebccSVladimir Oltean /* Don't learn SMAC for mac_fltres1 and mac_fltres0. 4048aa9ebccSVladimir Oltean * Maybe correlate with no_linklocal_learn from bridge driver? 4058aa9ebccSVladimir Oltean */ 4068aa9ebccSVladimir Oltean .no_mgmt_learn = true, 4071da73821SVladimir Oltean /* P/Q/R/S only */ 4081da73821SVladimir Oltean .use_static = true, 4091da73821SVladimir Oltean /* Dynamically learned FDB entries can overwrite other (older) 4101da73821SVladimir Oltean * dynamic FDB entries 4111da73821SVladimir Oltean */ 4121da73821SVladimir Oltean .owr_dyn = true, 4131da73821SVladimir Oltean .drpnolearn = true, 4148aa9ebccSVladimir Oltean }; 415542043e9SVladimir Oltean struct dsa_switch *ds = priv->ds; 416f238fef1SVladimir Oltean int port, num_used_ports = 0; 417542043e9SVladimir Oltean struct sja1105_table *table; 418542043e9SVladimir Oltean u64 max_fdb_entries; 419542043e9SVladimir Oltean 420542043e9SVladimir Oltean for (port = 0; port < ds->num_ports; port++) 421f238fef1SVladimir Oltean if (!dsa_is_unused_port(ds, port)) 422f238fef1SVladimir Oltean num_used_ports++; 423f238fef1SVladimir Oltean 424f238fef1SVladimir Oltean max_fdb_entries = SJA1105_MAX_L2_LOOKUP_COUNT / num_used_ports; 425f238fef1SVladimir Oltean 426f238fef1SVladimir Oltean for (port = 0; port < ds->num_ports; port++) { 427f238fef1SVladimir Oltean if (dsa_is_unused_port(ds, port)) 428f238fef1SVladimir Oltean continue; 429f238fef1SVladimir Oltean 430542043e9SVladimir Oltean default_l2_lookup_params.maxaddrp[port] = max_fdb_entries; 431f238fef1SVladimir Oltean } 4328aa9ebccSVladimir Oltean 4338aa9ebccSVladimir Oltean table = &priv->static_config.tables[BLK_IDX_L2_LOOKUP_PARAMS]; 4348aa9ebccSVladimir Oltean 4358aa9ebccSVladimir Oltean if (table->entry_count) { 4368aa9ebccSVladimir Oltean kfree(table->entries); 4378aa9ebccSVladimir Oltean table->entry_count = 0; 4388aa9ebccSVladimir Oltean } 4398aa9ebccSVladimir Oltean 440fd6f2c25SVladimir Oltean table->entries = kcalloc(table->ops->max_entry_count, 4418aa9ebccSVladimir Oltean table->ops->unpacked_entry_size, GFP_KERNEL); 4428aa9ebccSVladimir Oltean if (!table->entries) 4438aa9ebccSVladimir Oltean return -ENOMEM; 4448aa9ebccSVladimir Oltean 445fd6f2c25SVladimir Oltean table->entry_count = table->ops->max_entry_count; 4468aa9ebccSVladimir Oltean 4478aa9ebccSVladimir Oltean /* This table only has a single entry */ 4488aa9ebccSVladimir Oltean ((struct sja1105_l2_lookup_params_entry *)table->entries)[0] = 4498aa9ebccSVladimir Oltean default_l2_lookup_params; 4508aa9ebccSVladimir Oltean 4518aa9ebccSVladimir Oltean return 0; 4528aa9ebccSVladimir Oltean } 4538aa9ebccSVladimir Oltean 454ed040abcSVladimir Oltean /* Set up a default VLAN for untagged traffic injected from the CPU 455ed040abcSVladimir Oltean * using management routes (e.g. STP, PTP) as opposed to tag_8021q. 456ed040abcSVladimir Oltean * All DT-defined ports are members of this VLAN, and there are no 457ed040abcSVladimir Oltean * restrictions on forwarding (since the CPU selects the destination). 458ed040abcSVladimir Oltean * Frames from this VLAN will always be transmitted as untagged, and 459ed040abcSVladimir Oltean * neither the bridge nor the 8021q module cannot create this VLAN ID. 460ed040abcSVladimir Oltean */ 4618aa9ebccSVladimir Oltean static int sja1105_init_static_vlan(struct sja1105_private *priv) 4628aa9ebccSVladimir Oltean { 4638aa9ebccSVladimir Oltean struct sja1105_table *table; 4648aa9ebccSVladimir Oltean struct sja1105_vlan_lookup_entry pvid = { 4653e77e59bSVladimir Oltean .type_entry = SJA1110_VLAN_D_TAG, 4668aa9ebccSVladimir Oltean .ving_mirr = 0, 4678aa9ebccSVladimir Oltean .vegr_mirr = 0, 4688aa9ebccSVladimir Oltean .vmemb_port = 0, 4698aa9ebccSVladimir Oltean .vlan_bc = 0, 4708aa9ebccSVladimir Oltean .tag_port = 0, 471ed040abcSVladimir Oltean .vlanid = SJA1105_DEFAULT_VLAN, 4728aa9ebccSVladimir Oltean }; 473ec5ae610SVladimir Oltean struct dsa_switch *ds = priv->ds; 474ec5ae610SVladimir Oltean int port; 4758aa9ebccSVladimir Oltean 4768aa9ebccSVladimir Oltean table = &priv->static_config.tables[BLK_IDX_VLAN_LOOKUP]; 4778aa9ebccSVladimir Oltean 4788aa9ebccSVladimir Oltean if (table->entry_count) { 4798aa9ebccSVladimir Oltean kfree(table->entries); 4808aa9ebccSVladimir Oltean table->entry_count = 0; 4818aa9ebccSVladimir Oltean } 4828aa9ebccSVladimir Oltean 483c75857b0SZheng Yongjun table->entries = kzalloc(table->ops->unpacked_entry_size, 4848aa9ebccSVladimir Oltean GFP_KERNEL); 4858aa9ebccSVladimir Oltean if (!table->entries) 4868aa9ebccSVladimir Oltean return -ENOMEM; 4878aa9ebccSVladimir Oltean 4888aa9ebccSVladimir Oltean table->entry_count = 1; 4898aa9ebccSVladimir Oltean 490ec5ae610SVladimir Oltean for (port = 0; port < ds->num_ports; port++) { 491ec5ae610SVladimir Oltean if (dsa_is_unused_port(ds, port)) 492ec5ae610SVladimir Oltean continue; 493ec5ae610SVladimir Oltean 494ec5ae610SVladimir Oltean pvid.vmemb_port |= BIT(port); 495ec5ae610SVladimir Oltean pvid.vlan_bc |= BIT(port); 496ec5ae610SVladimir Oltean pvid.tag_port &= ~BIT(port); 497ec5ae610SVladimir Oltean 498c5130029SVladimir Oltean if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port)) { 4996dfd23d3SVladimir Oltean priv->tag_8021q_pvid[port] = SJA1105_DEFAULT_VLAN; 5006dfd23d3SVladimir Oltean priv->bridge_pvid[port] = SJA1105_DEFAULT_VLAN; 5016dfd23d3SVladimir Oltean } 5028aa9ebccSVladimir Oltean } 5038aa9ebccSVladimir Oltean 5048aa9ebccSVladimir Oltean ((struct sja1105_vlan_lookup_entry *)table->entries)[0] = pvid; 5058aa9ebccSVladimir Oltean return 0; 5068aa9ebccSVladimir Oltean } 5078aa9ebccSVladimir Oltean 5088aa9ebccSVladimir Oltean static int sja1105_init_l2_forwarding(struct sja1105_private *priv) 5098aa9ebccSVladimir Oltean { 5108aa9ebccSVladimir Oltean struct sja1105_l2_forwarding_entry *l2fwd; 511542043e9SVladimir Oltean struct dsa_switch *ds = priv->ds; 5120f9b762cSVladimir Oltean struct dsa_switch_tree *dst; 5138aa9ebccSVladimir Oltean struct sja1105_table *table; 5140f9b762cSVladimir Oltean struct dsa_link *dl; 5153fa21270SVladimir Oltean int port, tc; 5163fa21270SVladimir Oltean int from, to; 5178aa9ebccSVladimir Oltean 5188aa9ebccSVladimir Oltean table = &priv->static_config.tables[BLK_IDX_L2_FORWARDING]; 5198aa9ebccSVladimir Oltean 5208aa9ebccSVladimir Oltean if (table->entry_count) { 5218aa9ebccSVladimir Oltean kfree(table->entries); 5228aa9ebccSVladimir Oltean table->entry_count = 0; 5238aa9ebccSVladimir Oltean } 5248aa9ebccSVladimir Oltean 525fd6f2c25SVladimir Oltean table->entries = kcalloc(table->ops->max_entry_count, 5268aa9ebccSVladimir Oltean table->ops->unpacked_entry_size, GFP_KERNEL); 5278aa9ebccSVladimir Oltean if (!table->entries) 5288aa9ebccSVladimir Oltean return -ENOMEM; 5298aa9ebccSVladimir Oltean 530fd6f2c25SVladimir Oltean table->entry_count = table->ops->max_entry_count; 5318aa9ebccSVladimir Oltean 5328aa9ebccSVladimir Oltean l2fwd = table->entries; 5338aa9ebccSVladimir Oltean 5343fa21270SVladimir Oltean /* First 5 entries in the L2 Forwarding Table define the forwarding 5353fa21270SVladimir Oltean * rules and the VLAN PCP to ingress queue mapping. 5363fa21270SVladimir Oltean * Set up the ingress queue mapping first. 5377f7ccdeaSVladimir Oltean */ 5383fa21270SVladimir Oltean for (port = 0; port < ds->num_ports; port++) { 5393fa21270SVladimir Oltean if (dsa_is_unused_port(ds, port)) 5408aa9ebccSVladimir Oltean continue; 5418aa9ebccSVladimir Oltean 5423fa21270SVladimir Oltean for (tc = 0; tc < SJA1105_NUM_TC; tc++) 5433fa21270SVladimir Oltean l2fwd[port].vlan_pmap[tc] = tc; 5443fa21270SVladimir Oltean } 5454d942354SVladimir Oltean 5463fa21270SVladimir Oltean /* Then manage the forwarding domain for user ports. These can forward 5473fa21270SVladimir Oltean * only to the always-on domain (CPU port and DSA links) 5483fa21270SVladimir Oltean */ 5493fa21270SVladimir Oltean for (from = 0; from < ds->num_ports; from++) { 5503fa21270SVladimir Oltean if (!dsa_is_user_port(ds, from)) 5513fa21270SVladimir Oltean continue; 5524d942354SVladimir Oltean 5533fa21270SVladimir Oltean for (to = 0; to < ds->num_ports; to++) { 5543fa21270SVladimir Oltean if (!dsa_is_cpu_port(ds, to) && 5553fa21270SVladimir Oltean !dsa_is_dsa_port(ds, to)) 5563fa21270SVladimir Oltean continue; 5573fa21270SVladimir Oltean 5583fa21270SVladimir Oltean l2fwd[from].bc_domain |= BIT(to); 5593fa21270SVladimir Oltean l2fwd[from].fl_domain |= BIT(to); 5603fa21270SVladimir Oltean 5613fa21270SVladimir Oltean sja1105_port_allow_traffic(l2fwd, from, to, true); 5623fa21270SVladimir Oltean } 5633fa21270SVladimir Oltean } 5643fa21270SVladimir Oltean 5653fa21270SVladimir Oltean /* Then manage the forwarding domain for DSA links and CPU ports (the 5663fa21270SVladimir Oltean * always-on domain). These can send packets to any enabled port except 5673fa21270SVladimir Oltean * themselves. 5683fa21270SVladimir Oltean */ 5693fa21270SVladimir Oltean for (from = 0; from < ds->num_ports; from++) { 5703fa21270SVladimir Oltean if (!dsa_is_cpu_port(ds, from) && !dsa_is_dsa_port(ds, from)) 5713fa21270SVladimir Oltean continue; 5723fa21270SVladimir Oltean 5733fa21270SVladimir Oltean for (to = 0; to < ds->num_ports; to++) { 5743fa21270SVladimir Oltean if (dsa_is_unused_port(ds, to)) 5753fa21270SVladimir Oltean continue; 5763fa21270SVladimir Oltean 5773fa21270SVladimir Oltean if (from == to) 5783fa21270SVladimir Oltean continue; 5793fa21270SVladimir Oltean 5803fa21270SVladimir Oltean l2fwd[from].bc_domain |= BIT(to); 5813fa21270SVladimir Oltean l2fwd[from].fl_domain |= BIT(to); 5823fa21270SVladimir Oltean 5833fa21270SVladimir Oltean sja1105_port_allow_traffic(l2fwd, from, to, true); 5843fa21270SVladimir Oltean } 5853fa21270SVladimir Oltean } 5863fa21270SVladimir Oltean 5870f9b762cSVladimir Oltean /* In odd topologies ("H" connections where there is a DSA link to 5880f9b762cSVladimir Oltean * another switch which also has its own CPU port), TX packets can loop 5890f9b762cSVladimir Oltean * back into the system (they are flooded from CPU port 1 to the DSA 5900f9b762cSVladimir Oltean * link, and from there to CPU port 2). Prevent this from happening by 5910f9b762cSVladimir Oltean * cutting RX from DSA links towards our CPU port, if the remote switch 5920f9b762cSVladimir Oltean * has its own CPU port and therefore doesn't need ours for network 5930f9b762cSVladimir Oltean * stack termination. 5940f9b762cSVladimir Oltean */ 5950f9b762cSVladimir Oltean dst = ds->dst; 5960f9b762cSVladimir Oltean 5970f9b762cSVladimir Oltean list_for_each_entry(dl, &dst->rtable, list) { 5980f9b762cSVladimir Oltean if (dl->dp->ds != ds || dl->link_dp->cpu_dp == dl->dp->cpu_dp) 5990f9b762cSVladimir Oltean continue; 6000f9b762cSVladimir Oltean 6010f9b762cSVladimir Oltean from = dl->dp->index; 6020f9b762cSVladimir Oltean to = dsa_upstream_port(ds, from); 6030f9b762cSVladimir Oltean 6040f9b762cSVladimir Oltean dev_warn(ds->dev, 6050f9b762cSVladimir Oltean "H topology detected, cutting RX from DSA link %d to CPU port %d to prevent TX packet loops\n", 6060f9b762cSVladimir Oltean from, to); 6070f9b762cSVladimir Oltean 6080f9b762cSVladimir Oltean sja1105_port_allow_traffic(l2fwd, from, to, false); 6090f9b762cSVladimir Oltean 6100f9b762cSVladimir Oltean l2fwd[from].bc_domain &= ~BIT(to); 6110f9b762cSVladimir Oltean l2fwd[from].fl_domain &= ~BIT(to); 6120f9b762cSVladimir Oltean } 6130f9b762cSVladimir Oltean 6143fa21270SVladimir Oltean /* Finally, manage the egress flooding domain. All ports start up with 6153fa21270SVladimir Oltean * flooding enabled, including the CPU port and DSA links. 6163fa21270SVladimir Oltean */ 6173fa21270SVladimir Oltean for (port = 0; port < ds->num_ports; port++) { 6183fa21270SVladimir Oltean if (dsa_is_unused_port(ds, port)) 6193fa21270SVladimir Oltean continue; 6203fa21270SVladimir Oltean 6213fa21270SVladimir Oltean priv->ucast_egress_floods |= BIT(port); 6223fa21270SVladimir Oltean priv->bcast_egress_floods |= BIT(port); 6238aa9ebccSVladimir Oltean } 624f238fef1SVladimir Oltean 6258aa9ebccSVladimir Oltean /* Next 8 entries define VLAN PCP mapping from ingress to egress. 6268aa9ebccSVladimir Oltean * Create a one-to-one mapping. 6278aa9ebccSVladimir Oltean */ 6283fa21270SVladimir Oltean for (tc = 0; tc < SJA1105_NUM_TC; tc++) { 6293fa21270SVladimir Oltean for (port = 0; port < ds->num_ports; port++) { 6303fa21270SVladimir Oltean if (dsa_is_unused_port(ds, port)) 631f238fef1SVladimir Oltean continue; 632f238fef1SVladimir Oltean 6333fa21270SVladimir Oltean l2fwd[ds->num_ports + tc].vlan_pmap[port] = tc; 634f238fef1SVladimir Oltean } 6353e77e59bSVladimir Oltean 6363fa21270SVladimir Oltean l2fwd[ds->num_ports + tc].type_egrpcp2outputq = true; 6373e77e59bSVladimir Oltean } 6383e77e59bSVladimir Oltean 6393e77e59bSVladimir Oltean return 0; 6403e77e59bSVladimir Oltean } 6413e77e59bSVladimir Oltean 6423e77e59bSVladimir Oltean static int sja1110_init_pcp_remapping(struct sja1105_private *priv) 6433e77e59bSVladimir Oltean { 6443e77e59bSVladimir Oltean struct sja1110_pcp_remapping_entry *pcp_remap; 6453e77e59bSVladimir Oltean struct dsa_switch *ds = priv->ds; 6463e77e59bSVladimir Oltean struct sja1105_table *table; 6473e77e59bSVladimir Oltean int port, tc; 6483e77e59bSVladimir Oltean 6493e77e59bSVladimir Oltean table = &priv->static_config.tables[BLK_IDX_PCP_REMAPPING]; 6503e77e59bSVladimir Oltean 6513e77e59bSVladimir Oltean /* Nothing to do for SJA1105 */ 6523e77e59bSVladimir Oltean if (!table->ops->max_entry_count) 6533e77e59bSVladimir Oltean return 0; 6543e77e59bSVladimir Oltean 6553e77e59bSVladimir Oltean if (table->entry_count) { 6563e77e59bSVladimir Oltean kfree(table->entries); 6573e77e59bSVladimir Oltean table->entry_count = 0; 6583e77e59bSVladimir Oltean } 6593e77e59bSVladimir Oltean 6603e77e59bSVladimir Oltean table->entries = kcalloc(table->ops->max_entry_count, 6613e77e59bSVladimir Oltean table->ops->unpacked_entry_size, GFP_KERNEL); 6623e77e59bSVladimir Oltean if (!table->entries) 6633e77e59bSVladimir Oltean return -ENOMEM; 6643e77e59bSVladimir Oltean 6653e77e59bSVladimir Oltean table->entry_count = table->ops->max_entry_count; 6663e77e59bSVladimir Oltean 6673e77e59bSVladimir Oltean pcp_remap = table->entries; 6683e77e59bSVladimir Oltean 6693e77e59bSVladimir Oltean /* Repeat the configuration done for vlan_pmap */ 6703e77e59bSVladimir Oltean for (port = 0; port < ds->num_ports; port++) { 6713e77e59bSVladimir Oltean if (dsa_is_unused_port(ds, port)) 6723e77e59bSVladimir Oltean continue; 6733e77e59bSVladimir Oltean 6743e77e59bSVladimir Oltean for (tc = 0; tc < SJA1105_NUM_TC; tc++) 6753e77e59bSVladimir Oltean pcp_remap[port].egrpcp[tc] = tc; 676f238fef1SVladimir Oltean } 6778aa9ebccSVladimir Oltean 6788aa9ebccSVladimir Oltean return 0; 6798aa9ebccSVladimir Oltean } 6808aa9ebccSVladimir Oltean 6818aa9ebccSVladimir Oltean static int sja1105_init_l2_forwarding_params(struct sja1105_private *priv) 6828aa9ebccSVladimir Oltean { 6831bf658eeSVladimir Oltean struct sja1105_l2_forwarding_params_entry *l2fwd_params; 6848aa9ebccSVladimir Oltean struct sja1105_table *table; 6858aa9ebccSVladimir Oltean 6868aa9ebccSVladimir Oltean table = &priv->static_config.tables[BLK_IDX_L2_FORWARDING_PARAMS]; 6878aa9ebccSVladimir Oltean 6888aa9ebccSVladimir Oltean if (table->entry_count) { 6898aa9ebccSVladimir Oltean kfree(table->entries); 6908aa9ebccSVladimir Oltean table->entry_count = 0; 6918aa9ebccSVladimir Oltean } 6928aa9ebccSVladimir Oltean 693fd6f2c25SVladimir Oltean table->entries = kcalloc(table->ops->max_entry_count, 6948aa9ebccSVladimir Oltean table->ops->unpacked_entry_size, GFP_KERNEL); 6958aa9ebccSVladimir Oltean if (!table->entries) 6968aa9ebccSVladimir Oltean return -ENOMEM; 6978aa9ebccSVladimir Oltean 698fd6f2c25SVladimir Oltean table->entry_count = table->ops->max_entry_count; 6998aa9ebccSVladimir Oltean 7008aa9ebccSVladimir Oltean /* This table only has a single entry */ 7011bf658eeSVladimir Oltean l2fwd_params = table->entries; 7021bf658eeSVladimir Oltean 7031bf658eeSVladimir Oltean /* Disallow dynamic reconfiguration of vlan_pmap */ 7041bf658eeSVladimir Oltean l2fwd_params->max_dynp = 0; 7051bf658eeSVladimir Oltean /* Use a single memory partition for all ingress queues */ 7061bf658eeSVladimir Oltean l2fwd_params->part_spc[0] = priv->info->max_frame_mem; 7078aa9ebccSVladimir Oltean 7088aa9ebccSVladimir Oltean return 0; 7098aa9ebccSVladimir Oltean } 7108aa9ebccSVladimir Oltean 711aaa270c6SVladimir Oltean void sja1105_frame_memory_partitioning(struct sja1105_private *priv) 712aaa270c6SVladimir Oltean { 713aaa270c6SVladimir Oltean struct sja1105_l2_forwarding_params_entry *l2_fwd_params; 714aaa270c6SVladimir Oltean struct sja1105_vl_forwarding_params_entry *vl_fwd_params; 715aaa270c6SVladimir Oltean struct sja1105_table *table; 716aaa270c6SVladimir Oltean 717aaa270c6SVladimir Oltean table = &priv->static_config.tables[BLK_IDX_L2_FORWARDING_PARAMS]; 718aaa270c6SVladimir Oltean l2_fwd_params = table->entries; 7190fac6aa0SVladimir Oltean l2_fwd_params->part_spc[0] = SJA1105_MAX_FRAME_MEMORY; 720aaa270c6SVladimir Oltean 721aaa270c6SVladimir Oltean /* If we have any critical-traffic virtual links, we need to reserve 722aaa270c6SVladimir Oltean * some frame buffer memory for them. At the moment, hardcode the value 723aaa270c6SVladimir Oltean * at 100 blocks of 128 bytes of memory each. This leaves 829 blocks 724aaa270c6SVladimir Oltean * remaining for best-effort traffic. TODO: figure out a more flexible 725aaa270c6SVladimir Oltean * way to perform the frame buffer partitioning. 726aaa270c6SVladimir Oltean */ 727aaa270c6SVladimir Oltean if (!priv->static_config.tables[BLK_IDX_VL_FORWARDING].entry_count) 728aaa270c6SVladimir Oltean return; 729aaa270c6SVladimir Oltean 730aaa270c6SVladimir Oltean table = &priv->static_config.tables[BLK_IDX_VL_FORWARDING_PARAMS]; 731aaa270c6SVladimir Oltean vl_fwd_params = table->entries; 732aaa270c6SVladimir Oltean 733aaa270c6SVladimir Oltean l2_fwd_params->part_spc[0] -= SJA1105_VL_FRAME_MEMORY; 734aaa270c6SVladimir Oltean vl_fwd_params->partspc[0] = SJA1105_VL_FRAME_MEMORY; 735aaa270c6SVladimir Oltean } 736aaa270c6SVladimir Oltean 737ceec8bc0SVladimir Oltean /* SJA1110 TDMACONFIGIDX values: 738ceec8bc0SVladimir Oltean * 739ceec8bc0SVladimir Oltean * | 100 Mbps ports | 1Gbps ports | 2.5Gbps ports | Disabled ports 740ceec8bc0SVladimir Oltean * -----+----------------+---------------+---------------+--------------- 741ceec8bc0SVladimir Oltean * 0 | 0, [5:10] | [1:2] | [3:4] | retag 742ceec8bc0SVladimir Oltean * 1 |0, [5:10], retag| [1:2] | [3:4] | - 743ceec8bc0SVladimir Oltean * 2 | 0, [5:10] | [1:3], retag | 4 | - 744ceec8bc0SVladimir Oltean * 3 | 0, [5:10] |[1:2], 4, retag| 3 | - 745ceec8bc0SVladimir Oltean * 4 | 0, 2, [5:10] | 1, retag | [3:4] | - 746ceec8bc0SVladimir Oltean * 5 | 0, 1, [5:10] | 2, retag | [3:4] | - 747ceec8bc0SVladimir Oltean * 14 | 0, [5:10] | [1:4], retag | - | - 748ceec8bc0SVladimir Oltean * 15 | [5:10] | [0:4], retag | - | - 749ceec8bc0SVladimir Oltean */ 750ceec8bc0SVladimir Oltean static void sja1110_select_tdmaconfigidx(struct sja1105_private *priv) 751ceec8bc0SVladimir Oltean { 752ceec8bc0SVladimir Oltean struct sja1105_general_params_entry *general_params; 753ceec8bc0SVladimir Oltean struct sja1105_table *table; 754ceec8bc0SVladimir Oltean bool port_1_is_base_tx; 755ceec8bc0SVladimir Oltean bool port_3_is_2500; 756ceec8bc0SVladimir Oltean bool port_4_is_2500; 757ceec8bc0SVladimir Oltean u64 tdmaconfigidx; 758ceec8bc0SVladimir Oltean 759ceec8bc0SVladimir Oltean if (priv->info->device_id != SJA1110_DEVICE_ID) 760ceec8bc0SVladimir Oltean return; 761ceec8bc0SVladimir Oltean 762ceec8bc0SVladimir Oltean table = &priv->static_config.tables[BLK_IDX_GENERAL_PARAMS]; 763ceec8bc0SVladimir Oltean general_params = table->entries; 764ceec8bc0SVladimir Oltean 765ceec8bc0SVladimir Oltean /* All the settings below are "as opposed to SGMII", which is the 766ceec8bc0SVladimir Oltean * other pinmuxing option. 767ceec8bc0SVladimir Oltean */ 768ceec8bc0SVladimir Oltean port_1_is_base_tx = priv->phy_mode[1] == PHY_INTERFACE_MODE_INTERNAL; 769ceec8bc0SVladimir Oltean port_3_is_2500 = priv->phy_mode[3] == PHY_INTERFACE_MODE_2500BASEX; 770ceec8bc0SVladimir Oltean port_4_is_2500 = priv->phy_mode[4] == PHY_INTERFACE_MODE_2500BASEX; 771ceec8bc0SVladimir Oltean 772ceec8bc0SVladimir Oltean if (port_1_is_base_tx) 773ceec8bc0SVladimir Oltean /* Retagging port will operate at 1 Gbps */ 774ceec8bc0SVladimir Oltean tdmaconfigidx = 5; 775ceec8bc0SVladimir Oltean else if (port_3_is_2500 && port_4_is_2500) 776ceec8bc0SVladimir Oltean /* Retagging port will operate at 100 Mbps */ 777ceec8bc0SVladimir Oltean tdmaconfigidx = 1; 778ceec8bc0SVladimir Oltean else if (port_3_is_2500) 779ceec8bc0SVladimir Oltean /* Retagging port will operate at 1 Gbps */ 780ceec8bc0SVladimir Oltean tdmaconfigidx = 3; 781ceec8bc0SVladimir Oltean else if (port_4_is_2500) 782ceec8bc0SVladimir Oltean /* Retagging port will operate at 1 Gbps */ 783ceec8bc0SVladimir Oltean tdmaconfigidx = 2; 784ceec8bc0SVladimir Oltean else 785ceec8bc0SVladimir Oltean /* Retagging port will operate at 1 Gbps */ 786ceec8bc0SVladimir Oltean tdmaconfigidx = 14; 787ceec8bc0SVladimir Oltean 788ceec8bc0SVladimir Oltean general_params->tdmaconfigidx = tdmaconfigidx; 789ceec8bc0SVladimir Oltean } 790ceec8bc0SVladimir Oltean 79130a100e6SVladimir Oltean static int sja1105_init_topology(struct sja1105_private *priv, 79230a100e6SVladimir Oltean struct sja1105_general_params_entry *general_params) 79330a100e6SVladimir Oltean { 79430a100e6SVladimir Oltean struct dsa_switch *ds = priv->ds; 79530a100e6SVladimir Oltean int port; 79630a100e6SVladimir Oltean 79730a100e6SVladimir Oltean /* The host port is the destination for traffic matching mac_fltres1 79830a100e6SVladimir Oltean * and mac_fltres0 on all ports except itself. Default to an invalid 79930a100e6SVladimir Oltean * value. 80030a100e6SVladimir Oltean */ 80130a100e6SVladimir Oltean general_params->host_port = ds->num_ports; 80230a100e6SVladimir Oltean 80330a100e6SVladimir Oltean /* Link-local traffic received on casc_port will be forwarded 80430a100e6SVladimir Oltean * to host_port without embedding the source port and device ID 80530a100e6SVladimir Oltean * info in the destination MAC address, and no RX timestamps will be 80630a100e6SVladimir Oltean * taken either (presumably because it is a cascaded port and a 80730a100e6SVladimir Oltean * downstream SJA switch already did that). 80830a100e6SVladimir Oltean * To disable the feature, we need to do different things depending on 80930a100e6SVladimir Oltean * switch generation. On SJA1105 we need to set an invalid port, while 81030a100e6SVladimir Oltean * on SJA1110 which support multiple cascaded ports, this field is a 81130a100e6SVladimir Oltean * bitmask so it must be left zero. 81230a100e6SVladimir Oltean */ 81330a100e6SVladimir Oltean if (!priv->info->multiple_cascade_ports) 81430a100e6SVladimir Oltean general_params->casc_port = ds->num_ports; 81530a100e6SVladimir Oltean 81630a100e6SVladimir Oltean for (port = 0; port < ds->num_ports; port++) { 81730a100e6SVladimir Oltean bool is_upstream = dsa_is_upstream_port(ds, port); 81830a100e6SVladimir Oltean bool is_dsa_link = dsa_is_dsa_port(ds, port); 81930a100e6SVladimir Oltean 82030a100e6SVladimir Oltean /* Upstream ports can be dedicated CPU ports or 82130a100e6SVladimir Oltean * upstream-facing DSA links 82230a100e6SVladimir Oltean */ 82330a100e6SVladimir Oltean if (is_upstream) { 82430a100e6SVladimir Oltean if (general_params->host_port == ds->num_ports) { 82530a100e6SVladimir Oltean general_params->host_port = port; 82630a100e6SVladimir Oltean } else { 82730a100e6SVladimir Oltean dev_err(ds->dev, 82830a100e6SVladimir Oltean "Port %llu is already a host port, configuring %d as one too is not supported\n", 82930a100e6SVladimir Oltean general_params->host_port, port); 83030a100e6SVladimir Oltean return -EINVAL; 83130a100e6SVladimir Oltean } 83230a100e6SVladimir Oltean } 83330a100e6SVladimir Oltean 83430a100e6SVladimir Oltean /* Cascade ports are downstream-facing DSA links */ 83530a100e6SVladimir Oltean if (is_dsa_link && !is_upstream) { 83630a100e6SVladimir Oltean if (priv->info->multiple_cascade_ports) { 83730a100e6SVladimir Oltean general_params->casc_port |= BIT(port); 83830a100e6SVladimir Oltean } else if (general_params->casc_port == ds->num_ports) { 83930a100e6SVladimir Oltean general_params->casc_port = port; 84030a100e6SVladimir Oltean } else { 84130a100e6SVladimir Oltean dev_err(ds->dev, 84230a100e6SVladimir Oltean "Port %llu is already a cascade port, configuring %d as one too is not supported\n", 84330a100e6SVladimir Oltean general_params->casc_port, port); 84430a100e6SVladimir Oltean return -EINVAL; 84530a100e6SVladimir Oltean } 84630a100e6SVladimir Oltean } 84730a100e6SVladimir Oltean } 84830a100e6SVladimir Oltean 84930a100e6SVladimir Oltean if (general_params->host_port == ds->num_ports) { 85030a100e6SVladimir Oltean dev_err(ds->dev, "No host port configured\n"); 85130a100e6SVladimir Oltean return -EINVAL; 85230a100e6SVladimir Oltean } 85330a100e6SVladimir Oltean 85430a100e6SVladimir Oltean return 0; 85530a100e6SVladimir Oltean } 85630a100e6SVladimir Oltean 8578aa9ebccSVladimir Oltean static int sja1105_init_general_params(struct sja1105_private *priv) 8588aa9ebccSVladimir Oltean { 8598aa9ebccSVladimir Oltean struct sja1105_general_params_entry default_general_params = { 860511e6ca0SVladimir Oltean /* Allow dynamic changing of the mirror port */ 861511e6ca0SVladimir Oltean .mirr_ptacu = true, 8628aa9ebccSVladimir Oltean .switchid = priv->ds->index, 8635f06c63bSVladimir Oltean /* Priority queue for link-local management frames 8645f06c63bSVladimir Oltean * (both ingress to and egress from CPU - PTP, STP etc) 8655f06c63bSVladimir Oltean */ 86608fde09aSVladimir Oltean .hostprio = 7, 8678aa9ebccSVladimir Oltean .mac_fltres1 = SJA1105_LINKLOCAL_FILTER_A, 8688aa9ebccSVladimir Oltean .mac_flt1 = SJA1105_LINKLOCAL_FILTER_A_MASK, 869b4638af8SVladimir Oltean .incl_srcpt1 = true, 870*a372d66aSVladimir Oltean .send_meta1 = true, 8718aa9ebccSVladimir Oltean .mac_fltres0 = SJA1105_LINKLOCAL_FILTER_B, 8728aa9ebccSVladimir Oltean .mac_flt0 = SJA1105_LINKLOCAL_FILTER_B_MASK, 873b4638af8SVladimir Oltean .incl_srcpt0 = true, 874*a372d66aSVladimir Oltean .send_meta0 = true, 875511e6ca0SVladimir Oltean /* Default to an invalid value */ 876542043e9SVladimir Oltean .mirr_port = priv->ds->num_ports, 8778aa9ebccSVladimir Oltean /* No TTEthernet */ 878dfacc5a2SVladimir Oltean .vllupformat = SJA1105_VL_FORMAT_PSFP, 8798aa9ebccSVladimir Oltean .vlmarker = 0, 8808aa9ebccSVladimir Oltean .vlmask = 0, 8818aa9ebccSVladimir Oltean /* Only update correctionField for 1-step PTP (L2 transport) */ 8828aa9ebccSVladimir Oltean .ignore2stf = 0, 8836666cebcSVladimir Oltean /* Forcefully disable VLAN filtering by telling 8846666cebcSVladimir Oltean * the switch that VLAN has a different EtherType. 8856666cebcSVladimir Oltean */ 8866666cebcSVladimir Oltean .tpid = ETH_P_SJA1105, 8876666cebcSVladimir Oltean .tpid2 = ETH_P_SJA1105, 88829305260SVladimir Oltean /* Enable the TTEthernet engine on SJA1110 */ 88929305260SVladimir Oltean .tte_en = true, 8904913b8ebSVladimir Oltean /* Set up the EtherType for control packets on SJA1110 */ 8914913b8ebSVladimir Oltean .header_type = ETH_P_SJA1110, 8928aa9ebccSVladimir Oltean }; 8936c0de59bSVladimir Oltean struct sja1105_general_params_entry *general_params; 8948aa9ebccSVladimir Oltean struct sja1105_table *table; 89530a100e6SVladimir Oltean int rc; 896df2a81a3SVladimir Oltean 89730a100e6SVladimir Oltean rc = sja1105_init_topology(priv, &default_general_params); 89830a100e6SVladimir Oltean if (rc) 89930a100e6SVladimir Oltean return rc; 9008aa9ebccSVladimir Oltean 9018aa9ebccSVladimir Oltean table = &priv->static_config.tables[BLK_IDX_GENERAL_PARAMS]; 9028aa9ebccSVladimir Oltean 9038aa9ebccSVladimir Oltean if (table->entry_count) { 9048aa9ebccSVladimir Oltean kfree(table->entries); 9058aa9ebccSVladimir Oltean table->entry_count = 0; 9068aa9ebccSVladimir Oltean } 9078aa9ebccSVladimir Oltean 908fd6f2c25SVladimir Oltean table->entries = kcalloc(table->ops->max_entry_count, 9098aa9ebccSVladimir Oltean table->ops->unpacked_entry_size, GFP_KERNEL); 9108aa9ebccSVladimir Oltean if (!table->entries) 9118aa9ebccSVladimir Oltean return -ENOMEM; 9128aa9ebccSVladimir Oltean 913fd6f2c25SVladimir Oltean table->entry_count = table->ops->max_entry_count; 9148aa9ebccSVladimir Oltean 9156c0de59bSVladimir Oltean general_params = table->entries; 9166c0de59bSVladimir Oltean 9178aa9ebccSVladimir Oltean /* This table only has a single entry */ 9186c0de59bSVladimir Oltean general_params[0] = default_general_params; 9198aa9ebccSVladimir Oltean 920ceec8bc0SVladimir Oltean sja1110_select_tdmaconfigidx(priv); 921ceec8bc0SVladimir Oltean 9228aa9ebccSVladimir Oltean return 0; 9238aa9ebccSVladimir Oltean } 9248aa9ebccSVladimir Oltean 92579d5511cSVladimir Oltean static int sja1105_init_avb_params(struct sja1105_private *priv) 92679d5511cSVladimir Oltean { 92779d5511cSVladimir Oltean struct sja1105_avb_params_entry *avb; 92879d5511cSVladimir Oltean struct sja1105_table *table; 92979d5511cSVladimir Oltean 93079d5511cSVladimir Oltean table = &priv->static_config.tables[BLK_IDX_AVB_PARAMS]; 93179d5511cSVladimir Oltean 93279d5511cSVladimir Oltean /* Discard previous AVB Parameters Table */ 93379d5511cSVladimir Oltean if (table->entry_count) { 93479d5511cSVladimir Oltean kfree(table->entries); 93579d5511cSVladimir Oltean table->entry_count = 0; 93679d5511cSVladimir Oltean } 93779d5511cSVladimir Oltean 938fd6f2c25SVladimir Oltean table->entries = kcalloc(table->ops->max_entry_count, 93979d5511cSVladimir Oltean table->ops->unpacked_entry_size, GFP_KERNEL); 94079d5511cSVladimir Oltean if (!table->entries) 94179d5511cSVladimir Oltean return -ENOMEM; 94279d5511cSVladimir Oltean 943fd6f2c25SVladimir Oltean table->entry_count = table->ops->max_entry_count; 94479d5511cSVladimir Oltean 94579d5511cSVladimir Oltean avb = table->entries; 94679d5511cSVladimir Oltean 94779d5511cSVladimir Oltean /* Configure the MAC addresses for meta frames */ 94879d5511cSVladimir Oltean avb->destmeta = SJA1105_META_DMAC; 94979d5511cSVladimir Oltean avb->srcmeta = SJA1105_META_SMAC; 950747e5eb3SVladimir Oltean /* On P/Q/R/S, configure the direction of the PTP_CLK pin as input by 951747e5eb3SVladimir Oltean * default. This is because there might be boards with a hardware 952747e5eb3SVladimir Oltean * layout where enabling the pin as output might cause an electrical 953747e5eb3SVladimir Oltean * clash. On E/T the pin is always an output, which the board designers 954747e5eb3SVladimir Oltean * probably already knew, so even if there are going to be electrical 955747e5eb3SVladimir Oltean * issues, there's nothing we can do. 956747e5eb3SVladimir Oltean */ 957747e5eb3SVladimir Oltean avb->cas_master = false; 95879d5511cSVladimir Oltean 95979d5511cSVladimir Oltean return 0; 96079d5511cSVladimir Oltean } 96179d5511cSVladimir Oltean 962a7cc081cSVladimir Oltean /* The L2 policing table is 2-stage. The table is looked up for each frame 963a7cc081cSVladimir Oltean * according to the ingress port, whether it was broadcast or not, and the 964a7cc081cSVladimir Oltean * classified traffic class (given by VLAN PCP). This portion of the lookup is 965a7cc081cSVladimir Oltean * fixed, and gives access to the SHARINDX, an indirection register pointing 966a7cc081cSVladimir Oltean * within the policing table itself, which is used to resolve the policer that 967a7cc081cSVladimir Oltean * will be used for this frame. 968a7cc081cSVladimir Oltean * 969a7cc081cSVladimir Oltean * Stage 1 Stage 2 970a7cc081cSVladimir Oltean * +------------+--------+ +---------------------------------+ 971a7cc081cSVladimir Oltean * |Port 0 TC 0 |SHARINDX| | Policer 0: Rate, Burst, MTU | 972a7cc081cSVladimir Oltean * +------------+--------+ +---------------------------------+ 973a7cc081cSVladimir Oltean * |Port 0 TC 1 |SHARINDX| | Policer 1: Rate, Burst, MTU | 974a7cc081cSVladimir Oltean * +------------+--------+ +---------------------------------+ 975a7cc081cSVladimir Oltean * ... | Policer 2: Rate, Burst, MTU | 976a7cc081cSVladimir Oltean * +------------+--------+ +---------------------------------+ 977a7cc081cSVladimir Oltean * |Port 0 TC 7 |SHARINDX| | Policer 3: Rate, Burst, MTU | 978a7cc081cSVladimir Oltean * +------------+--------+ +---------------------------------+ 979a7cc081cSVladimir Oltean * |Port 1 TC 0 |SHARINDX| | Policer 4: Rate, Burst, MTU | 980a7cc081cSVladimir Oltean * +------------+--------+ +---------------------------------+ 981a7cc081cSVladimir Oltean * ... | Policer 5: Rate, Burst, MTU | 982a7cc081cSVladimir Oltean * +------------+--------+ +---------------------------------+ 983a7cc081cSVladimir Oltean * |Port 1 TC 7 |SHARINDX| | Policer 6: Rate, Burst, MTU | 984a7cc081cSVladimir Oltean * +------------+--------+ +---------------------------------+ 985a7cc081cSVladimir Oltean * ... | Policer 7: Rate, Burst, MTU | 986a7cc081cSVladimir Oltean * +------------+--------+ +---------------------------------+ 987a7cc081cSVladimir Oltean * |Port 4 TC 7 |SHARINDX| ... 988a7cc081cSVladimir Oltean * +------------+--------+ 989a7cc081cSVladimir Oltean * |Port 0 BCAST|SHARINDX| ... 990a7cc081cSVladimir Oltean * +------------+--------+ 991a7cc081cSVladimir Oltean * |Port 1 BCAST|SHARINDX| ... 992a7cc081cSVladimir Oltean * +------------+--------+ 993a7cc081cSVladimir Oltean * ... ... 994a7cc081cSVladimir Oltean * +------------+--------+ +---------------------------------+ 995a7cc081cSVladimir Oltean * |Port 4 BCAST|SHARINDX| | Policer 44: Rate, Burst, MTU | 996a7cc081cSVladimir Oltean * +------------+--------+ +---------------------------------+ 997a7cc081cSVladimir Oltean * 998a7cc081cSVladimir Oltean * In this driver, we shall use policers 0-4 as statically alocated port 999a7cc081cSVladimir Oltean * (matchall) policers. So we need to make the SHARINDX for all lookups 1000a7cc081cSVladimir Oltean * corresponding to this ingress port (8 VLAN PCP lookups and 1 broadcast 1001a7cc081cSVladimir Oltean * lookup) equal. 1002a7cc081cSVladimir Oltean * The remaining policers (40) shall be dynamically allocated for flower 1003a7cc081cSVladimir Oltean * policers, where the key is either vlan_prio or dst_mac ff:ff:ff:ff:ff:ff. 1004a7cc081cSVladimir Oltean */ 10058aa9ebccSVladimir Oltean #define SJA1105_RATE_MBPS(speed) (((speed) * 64000) / 1000) 10068aa9ebccSVladimir Oltean 10078aa9ebccSVladimir Oltean static int sja1105_init_l2_policing(struct sja1105_private *priv) 10088aa9ebccSVladimir Oltean { 10098aa9ebccSVladimir Oltean struct sja1105_l2_policing_entry *policing; 1010542043e9SVladimir Oltean struct dsa_switch *ds = priv->ds; 10118aa9ebccSVladimir Oltean struct sja1105_table *table; 1012a7cc081cSVladimir Oltean int port, tc; 10138aa9ebccSVladimir Oltean 10148aa9ebccSVladimir Oltean table = &priv->static_config.tables[BLK_IDX_L2_POLICING]; 10158aa9ebccSVladimir Oltean 10168aa9ebccSVladimir Oltean /* Discard previous L2 Policing Table */ 10178aa9ebccSVladimir Oltean if (table->entry_count) { 10188aa9ebccSVladimir Oltean kfree(table->entries); 10198aa9ebccSVladimir Oltean table->entry_count = 0; 10208aa9ebccSVladimir Oltean } 10218aa9ebccSVladimir Oltean 1022fd6f2c25SVladimir Oltean table->entries = kcalloc(table->ops->max_entry_count, 10238aa9ebccSVladimir Oltean table->ops->unpacked_entry_size, GFP_KERNEL); 10248aa9ebccSVladimir Oltean if (!table->entries) 10258aa9ebccSVladimir Oltean return -ENOMEM; 10268aa9ebccSVladimir Oltean 1027fd6f2c25SVladimir Oltean table->entry_count = table->ops->max_entry_count; 10288aa9ebccSVladimir Oltean 10298aa9ebccSVladimir Oltean policing = table->entries; 10308aa9ebccSVladimir Oltean 1031a7cc081cSVladimir Oltean /* Setup shared indices for the matchall policers */ 1032542043e9SVladimir Oltean for (port = 0; port < ds->num_ports; port++) { 103338fbe91fSVladimir Oltean int mcast = (ds->num_ports * (SJA1105_NUM_TC + 1)) + port; 1034542043e9SVladimir Oltean int bcast = (ds->num_ports * SJA1105_NUM_TC) + port; 1035a7cc081cSVladimir Oltean 1036a7cc081cSVladimir Oltean for (tc = 0; tc < SJA1105_NUM_TC; tc++) 1037a7cc081cSVladimir Oltean policing[port * SJA1105_NUM_TC + tc].sharindx = port; 1038a7cc081cSVladimir Oltean 1039a7cc081cSVladimir Oltean policing[bcast].sharindx = port; 104038fbe91fSVladimir Oltean /* Only SJA1110 has multicast policers */ 1041f8bac7f9SRadu Nicolae Pirea (OSS) if (mcast < table->ops->max_entry_count) 104238fbe91fSVladimir Oltean policing[mcast].sharindx = port; 1043a7cc081cSVladimir Oltean } 1044a7cc081cSVladimir Oltean 1045a7cc081cSVladimir Oltean /* Setup the matchall policer parameters */ 1046542043e9SVladimir Oltean for (port = 0; port < ds->num_ports; port++) { 1047c279c726SVladimir Oltean int mtu = VLAN_ETH_FRAME_LEN + ETH_FCS_LEN; 1048c279c726SVladimir Oltean 1049777e55e3SVladimir Oltean if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port)) 1050c279c726SVladimir Oltean mtu += VLAN_HLEN; 10518aa9ebccSVladimir Oltean 1052a7cc081cSVladimir Oltean policing[port].smax = 65535; /* Burst size in bytes */ 1053a7cc081cSVladimir Oltean policing[port].rate = SJA1105_RATE_MBPS(1000); 1054a7cc081cSVladimir Oltean policing[port].maxlen = mtu; 1055a7cc081cSVladimir Oltean policing[port].partition = 0; 10568aa9ebccSVladimir Oltean } 1057a7cc081cSVladimir Oltean 10588aa9ebccSVladimir Oltean return 0; 10598aa9ebccSVladimir Oltean } 10608aa9ebccSVladimir Oltean 10615d645df9SVladimir Oltean static int sja1105_static_config_load(struct sja1105_private *priv) 10628aa9ebccSVladimir Oltean { 10638aa9ebccSVladimir Oltean int rc; 10648aa9ebccSVladimir Oltean 10658aa9ebccSVladimir Oltean sja1105_static_config_free(&priv->static_config); 10668aa9ebccSVladimir Oltean rc = sja1105_static_config_init(&priv->static_config, 10678aa9ebccSVladimir Oltean priv->info->static_ops, 10688aa9ebccSVladimir Oltean priv->info->device_id); 10698aa9ebccSVladimir Oltean if (rc) 10708aa9ebccSVladimir Oltean return rc; 10718aa9ebccSVladimir Oltean 10728aa9ebccSVladimir Oltean /* Build static configuration */ 10738aa9ebccSVladimir Oltean rc = sja1105_init_mac_settings(priv); 10748aa9ebccSVladimir Oltean if (rc < 0) 10758aa9ebccSVladimir Oltean return rc; 10765d645df9SVladimir Oltean rc = sja1105_init_mii_settings(priv); 10778aa9ebccSVladimir Oltean if (rc < 0) 10788aa9ebccSVladimir Oltean return rc; 10798aa9ebccSVladimir Oltean rc = sja1105_init_static_fdb(priv); 10808aa9ebccSVladimir Oltean if (rc < 0) 10818aa9ebccSVladimir Oltean return rc; 10828aa9ebccSVladimir Oltean rc = sja1105_init_static_vlan(priv); 10838aa9ebccSVladimir Oltean if (rc < 0) 10848aa9ebccSVladimir Oltean return rc; 10858aa9ebccSVladimir Oltean rc = sja1105_init_l2_lookup_params(priv); 10868aa9ebccSVladimir Oltean if (rc < 0) 10878aa9ebccSVladimir Oltean return rc; 10888aa9ebccSVladimir Oltean rc = sja1105_init_l2_forwarding(priv); 10898aa9ebccSVladimir Oltean if (rc < 0) 10908aa9ebccSVladimir Oltean return rc; 10918aa9ebccSVladimir Oltean rc = sja1105_init_l2_forwarding_params(priv); 10928aa9ebccSVladimir Oltean if (rc < 0) 10938aa9ebccSVladimir Oltean return rc; 10948aa9ebccSVladimir Oltean rc = sja1105_init_l2_policing(priv); 10958aa9ebccSVladimir Oltean if (rc < 0) 10968aa9ebccSVladimir Oltean return rc; 10978aa9ebccSVladimir Oltean rc = sja1105_init_general_params(priv); 10988aa9ebccSVladimir Oltean if (rc < 0) 10998aa9ebccSVladimir Oltean return rc; 110079d5511cSVladimir Oltean rc = sja1105_init_avb_params(priv); 110179d5511cSVladimir Oltean if (rc < 0) 110279d5511cSVladimir Oltean return rc; 11033e77e59bSVladimir Oltean rc = sja1110_init_pcp_remapping(priv); 11043e77e59bSVladimir Oltean if (rc < 0) 11053e77e59bSVladimir Oltean return rc; 11068aa9ebccSVladimir Oltean 11078aa9ebccSVladimir Oltean /* Send initial configuration to hardware via SPI */ 11088aa9ebccSVladimir Oltean return sja1105_static_config_upload(priv); 11098aa9ebccSVladimir Oltean } 11108aa9ebccSVladimir Oltean 11119ca482a2SVladimir Oltean /* This is the "new way" for a MAC driver to configure its RGMII delay lines, 11129ca482a2SVladimir Oltean * based on the explicit "rx-internal-delay-ps" and "tx-internal-delay-ps" 11139ca482a2SVladimir Oltean * properties. It has the advantage of working with fixed links and with PHYs 11149ca482a2SVladimir Oltean * that apply RGMII delays too, and the MAC driver needs not perform any 11159ca482a2SVladimir Oltean * special checks. 11169ca482a2SVladimir Oltean * 11179ca482a2SVladimir Oltean * Previously we were acting upon the "phy-mode" property when we were 11189ca482a2SVladimir Oltean * operating in fixed-link, basically acting as a PHY, but with a reversed 11199ca482a2SVladimir Oltean * interpretation: PHY_INTERFACE_MODE_RGMII_TXID means that the MAC should 11209ca482a2SVladimir Oltean * behave as if it is connected to a PHY which has applied RGMII delays in the 11219ca482a2SVladimir Oltean * TX direction. So if anything, RX delays should have been added by the MAC, 11229ca482a2SVladimir Oltean * but we were adding TX delays. 11239ca482a2SVladimir Oltean * 11249ca482a2SVladimir Oltean * If the "{rx,tx}-internal-delay-ps" properties are not specified, we fall 11259ca482a2SVladimir Oltean * back to the legacy behavior and apply delays on fixed-link ports based on 11269ca482a2SVladimir Oltean * the reverse interpretation of the phy-mode. This is a deviation from the 11279ca482a2SVladimir Oltean * expected default behavior which is to simply apply no delays. To achieve 11289ca482a2SVladimir Oltean * that behavior with the new bindings, it is mandatory to specify 11299ca482a2SVladimir Oltean * "{rx,tx}-internal-delay-ps" with a value of 0. 11309ca482a2SVladimir Oltean */ 11319ca482a2SVladimir Oltean static int sja1105_parse_rgmii_delays(struct sja1105_private *priv, int port, 11329ca482a2SVladimir Oltean struct device_node *port_dn) 1133f5b8631cSVladimir Oltean { 11349ca482a2SVladimir Oltean phy_interface_t phy_mode = priv->phy_mode[port]; 11359ca482a2SVladimir Oltean struct device *dev = &priv->spidev->dev; 11369ca482a2SVladimir Oltean int rx_delay = -1, tx_delay = -1; 1137f5b8631cSVladimir Oltean 11389ca482a2SVladimir Oltean if (!phy_interface_mode_is_rgmii(phy_mode)) 11399ca482a2SVladimir Oltean return 0; 1140f5b8631cSVladimir Oltean 11419ca482a2SVladimir Oltean of_property_read_u32(port_dn, "rx-internal-delay-ps", &rx_delay); 11429ca482a2SVladimir Oltean of_property_read_u32(port_dn, "tx-internal-delay-ps", &tx_delay); 1143f5b8631cSVladimir Oltean 11449ca482a2SVladimir Oltean if (rx_delay == -1 && tx_delay == -1 && priv->fixed_link[port]) { 11459ca482a2SVladimir Oltean dev_warn(dev, 11469ca482a2SVladimir Oltean "Port %d interpreting RGMII delay settings based on \"phy-mode\" property, " 11479ca482a2SVladimir Oltean "please update device tree to specify \"rx-internal-delay-ps\" and " 11489ca482a2SVladimir Oltean "\"tx-internal-delay-ps\"", 11499ca482a2SVladimir Oltean port); 1150f5b8631cSVladimir Oltean 11519ca482a2SVladimir Oltean if (phy_mode == PHY_INTERFACE_MODE_RGMII_RXID || 11529ca482a2SVladimir Oltean phy_mode == PHY_INTERFACE_MODE_RGMII_ID) 11539ca482a2SVladimir Oltean rx_delay = 2000; 11549ca482a2SVladimir Oltean 11559ca482a2SVladimir Oltean if (phy_mode == PHY_INTERFACE_MODE_RGMII_TXID || 11569ca482a2SVladimir Oltean phy_mode == PHY_INTERFACE_MODE_RGMII_ID) 11579ca482a2SVladimir Oltean tx_delay = 2000; 11589ca482a2SVladimir Oltean } 11599ca482a2SVladimir Oltean 11609ca482a2SVladimir Oltean if (rx_delay < 0) 11619ca482a2SVladimir Oltean rx_delay = 0; 11629ca482a2SVladimir Oltean if (tx_delay < 0) 11639ca482a2SVladimir Oltean tx_delay = 0; 11649ca482a2SVladimir Oltean 11659ca482a2SVladimir Oltean if ((rx_delay || tx_delay) && !priv->info->setup_rgmii_delay) { 11669ca482a2SVladimir Oltean dev_err(dev, "Chip cannot apply RGMII delays\n"); 1167f5b8631cSVladimir Oltean return -EINVAL; 1168f5b8631cSVladimir Oltean } 11699ca482a2SVladimir Oltean 11709ca482a2SVladimir Oltean if ((rx_delay && rx_delay < SJA1105_RGMII_DELAY_MIN_PS) || 11719ca482a2SVladimir Oltean (tx_delay && tx_delay < SJA1105_RGMII_DELAY_MIN_PS) || 11729ca482a2SVladimir Oltean (rx_delay > SJA1105_RGMII_DELAY_MAX_PS) || 11739ca482a2SVladimir Oltean (tx_delay > SJA1105_RGMII_DELAY_MAX_PS)) { 11749ca482a2SVladimir Oltean dev_err(dev, 11759ca482a2SVladimir Oltean "port %d RGMII delay values out of range, must be between %d and %d ps\n", 11769ca482a2SVladimir Oltean port, SJA1105_RGMII_DELAY_MIN_PS, SJA1105_RGMII_DELAY_MAX_PS); 11779ca482a2SVladimir Oltean return -ERANGE; 11789ca482a2SVladimir Oltean } 11799ca482a2SVladimir Oltean 11809ca482a2SVladimir Oltean priv->rgmii_rx_delay_ps[port] = rx_delay; 11819ca482a2SVladimir Oltean priv->rgmii_tx_delay_ps[port] = tx_delay; 11829ca482a2SVladimir Oltean 1183f5b8631cSVladimir Oltean return 0; 1184f5b8631cSVladimir Oltean } 1185f5b8631cSVladimir Oltean 11868aa9ebccSVladimir Oltean static int sja1105_parse_ports_node(struct sja1105_private *priv, 11878aa9ebccSVladimir Oltean struct device_node *ports_node) 11888aa9ebccSVladimir Oltean { 11898aa9ebccSVladimir Oltean struct device *dev = &priv->spidev->dev; 11908aa9ebccSVladimir Oltean struct device_node *child; 11918aa9ebccSVladimir Oltean 119227afe0d3SVladimir Oltean for_each_available_child_of_node(ports_node, child) { 11938aa9ebccSVladimir Oltean struct device_node *phy_node; 11940c65b2b9SAndrew Lunn phy_interface_t phy_mode; 11958aa9ebccSVladimir Oltean u32 index; 11960c65b2b9SAndrew Lunn int err; 11978aa9ebccSVladimir Oltean 11988aa9ebccSVladimir Oltean /* Get switch port number from DT */ 11998aa9ebccSVladimir Oltean if (of_property_read_u32(child, "reg", &index) < 0) { 12008aa9ebccSVladimir Oltean dev_err(dev, "Port number not defined in device tree " 12018aa9ebccSVladimir Oltean "(property \"reg\")\n"); 12027ba771e3SNishka Dasgupta of_node_put(child); 12038aa9ebccSVladimir Oltean return -ENODEV; 12048aa9ebccSVladimir Oltean } 12058aa9ebccSVladimir Oltean 12068aa9ebccSVladimir Oltean /* Get PHY mode from DT */ 12070c65b2b9SAndrew Lunn err = of_get_phy_mode(child, &phy_mode); 12080c65b2b9SAndrew Lunn if (err) { 12098aa9ebccSVladimir Oltean dev_err(dev, "Failed to read phy-mode or " 12108aa9ebccSVladimir Oltean "phy-interface-type property for port %d\n", 12118aa9ebccSVladimir Oltean index); 12127ba771e3SNishka Dasgupta of_node_put(child); 12138aa9ebccSVladimir Oltean return -ENODEV; 12148aa9ebccSVladimir Oltean } 12158aa9ebccSVladimir Oltean 12168aa9ebccSVladimir Oltean phy_node = of_parse_phandle(child, "phy-handle", 0); 12178aa9ebccSVladimir Oltean if (!phy_node) { 12188aa9ebccSVladimir Oltean if (!of_phy_is_fixed_link(child)) { 12198aa9ebccSVladimir Oltean dev_err(dev, "phy-handle or fixed-link " 12208aa9ebccSVladimir Oltean "properties missing!\n"); 12217ba771e3SNishka Dasgupta of_node_put(child); 12228aa9ebccSVladimir Oltean return -ENODEV; 12238aa9ebccSVladimir Oltean } 12248aa9ebccSVladimir Oltean /* phy-handle is missing, but fixed-link isn't. 12258aa9ebccSVladimir Oltean * So it's a fixed link. Default to PHY role. 12268aa9ebccSVladimir Oltean */ 122729afb83aSVladimir Oltean priv->fixed_link[index] = true; 12288aa9ebccSVladimir Oltean } else { 12298aa9ebccSVladimir Oltean of_node_put(phy_node); 12308aa9ebccSVladimir Oltean } 12318aa9ebccSVladimir Oltean 1232bf4edf4aSVladimir Oltean priv->phy_mode[index] = phy_mode; 12339ca482a2SVladimir Oltean 12349ca482a2SVladimir Oltean err = sja1105_parse_rgmii_delays(priv, index, child); 1235f3956e30SWan Jiabing if (err) { 1236f3956e30SWan Jiabing of_node_put(child); 12379ca482a2SVladimir Oltean return err; 12388aa9ebccSVladimir Oltean } 1239f3956e30SWan Jiabing } 12408aa9ebccSVladimir Oltean 12418aa9ebccSVladimir Oltean return 0; 12428aa9ebccSVladimir Oltean } 12438aa9ebccSVladimir Oltean 12445d645df9SVladimir Oltean static int sja1105_parse_dt(struct sja1105_private *priv) 12458aa9ebccSVladimir Oltean { 12468aa9ebccSVladimir Oltean struct device *dev = &priv->spidev->dev; 12478aa9ebccSVladimir Oltean struct device_node *switch_node = dev->of_node; 12488aa9ebccSVladimir Oltean struct device_node *ports_node; 12498aa9ebccSVladimir Oltean int rc; 12508aa9ebccSVladimir Oltean 12518aa9ebccSVladimir Oltean ports_node = of_get_child_by_name(switch_node, "ports"); 125215074a36SVladimir Oltean if (!ports_node) 125315074a36SVladimir Oltean ports_node = of_get_child_by_name(switch_node, "ethernet-ports"); 12548aa9ebccSVladimir Oltean if (!ports_node) { 12558aa9ebccSVladimir Oltean dev_err(dev, "Incorrect bindings: absent \"ports\" node\n"); 12568aa9ebccSVladimir Oltean return -ENODEV; 12578aa9ebccSVladimir Oltean } 12588aa9ebccSVladimir Oltean 12595d645df9SVladimir Oltean rc = sja1105_parse_ports_node(priv, ports_node); 12608aa9ebccSVladimir Oltean of_node_put(ports_node); 12618aa9ebccSVladimir Oltean 12628aa9ebccSVladimir Oltean return rc; 12638aa9ebccSVladimir Oltean } 12648aa9ebccSVladimir Oltean 1265c44d0535SVladimir Oltean /* Convert link speed from SJA1105 to ethtool encoding */ 126641fed17fSVladimir Oltean static int sja1105_port_speed_to_ethtool(struct sja1105_private *priv, 126741fed17fSVladimir Oltean u64 speed) 126841fed17fSVladimir Oltean { 126941fed17fSVladimir Oltean if (speed == priv->info->port_speed[SJA1105_SPEED_10MBPS]) 127041fed17fSVladimir Oltean return SPEED_10; 127141fed17fSVladimir Oltean if (speed == priv->info->port_speed[SJA1105_SPEED_100MBPS]) 127241fed17fSVladimir Oltean return SPEED_100; 127341fed17fSVladimir Oltean if (speed == priv->info->port_speed[SJA1105_SPEED_1000MBPS]) 127441fed17fSVladimir Oltean return SPEED_1000; 127541fed17fSVladimir Oltean if (speed == priv->info->port_speed[SJA1105_SPEED_2500MBPS]) 127641fed17fSVladimir Oltean return SPEED_2500; 127741fed17fSVladimir Oltean return SPEED_UNKNOWN; 127841fed17fSVladimir Oltean } 12798aa9ebccSVladimir Oltean 12808400cff6SVladimir Oltean /* Set link speed in the MAC configuration for a specific port. */ 12818aa9ebccSVladimir Oltean static int sja1105_adjust_port_config(struct sja1105_private *priv, int port, 12828400cff6SVladimir Oltean int speed_mbps) 12838aa9ebccSVladimir Oltean { 12848aa9ebccSVladimir Oltean struct sja1105_mac_config_entry *mac; 12858aa9ebccSVladimir Oltean struct device *dev = priv->ds->dev; 128641fed17fSVladimir Oltean u64 speed; 12878aa9ebccSVladimir Oltean int rc; 12888aa9ebccSVladimir Oltean 12898400cff6SVladimir Oltean /* On P/Q/R/S, one can read from the device via the MAC reconfiguration 12908400cff6SVladimir Oltean * tables. On E/T, MAC reconfig tables are not readable, only writable. 12918400cff6SVladimir Oltean * We have to *know* what the MAC looks like. For the sake of keeping 12928400cff6SVladimir Oltean * the code common, we'll use the static configuration tables as a 12938400cff6SVladimir Oltean * reasonable approximation for both E/T and P/Q/R/S. 12948400cff6SVladimir Oltean */ 12958aa9ebccSVladimir Oltean mac = priv->static_config.tables[BLK_IDX_MAC_CONFIG].entries; 12968aa9ebccSVladimir Oltean 1297f4cfcfbdSVladimir Oltean switch (speed_mbps) { 1298c44d0535SVladimir Oltean case SPEED_UNKNOWN: 1299a979a0abSVladimir Oltean /* PHYLINK called sja1105_mac_config() to inform us about 1300a979a0abSVladimir Oltean * the state->interface, but AN has not completed and the 1301a979a0abSVladimir Oltean * speed is not yet valid. UM10944.pdf says that setting 1302a979a0abSVladimir Oltean * SJA1105_SPEED_AUTO at runtime disables the port, so that is 1303a979a0abSVladimir Oltean * ok for power consumption in case AN will never complete - 1304a979a0abSVladimir Oltean * otherwise PHYLINK should come back with a new update. 1305a979a0abSVladimir Oltean */ 130641fed17fSVladimir Oltean speed = priv->info->port_speed[SJA1105_SPEED_AUTO]; 1307f4cfcfbdSVladimir Oltean break; 1308c44d0535SVladimir Oltean case SPEED_10: 130941fed17fSVladimir Oltean speed = priv->info->port_speed[SJA1105_SPEED_10MBPS]; 1310f4cfcfbdSVladimir Oltean break; 1311c44d0535SVladimir Oltean case SPEED_100: 131241fed17fSVladimir Oltean speed = priv->info->port_speed[SJA1105_SPEED_100MBPS]; 1313f4cfcfbdSVladimir Oltean break; 1314c44d0535SVladimir Oltean case SPEED_1000: 131541fed17fSVladimir Oltean speed = priv->info->port_speed[SJA1105_SPEED_1000MBPS]; 1316f4cfcfbdSVladimir Oltean break; 131756b63466SVladimir Oltean case SPEED_2500: 131856b63466SVladimir Oltean speed = priv->info->port_speed[SJA1105_SPEED_2500MBPS]; 131956b63466SVladimir Oltean break; 1320f4cfcfbdSVladimir Oltean default: 13218aa9ebccSVladimir Oltean dev_err(dev, "Invalid speed %iMbps\n", speed_mbps); 13228aa9ebccSVladimir Oltean return -EINVAL; 13238aa9ebccSVladimir Oltean } 13248aa9ebccSVladimir Oltean 13258400cff6SVladimir Oltean /* Overwrite SJA1105_SPEED_AUTO from the static MAC configuration 13268400cff6SVladimir Oltean * table, since this will be used for the clocking setup, and we no 13278400cff6SVladimir Oltean * longer need to store it in the static config (already told hardware 13288400cff6SVladimir Oltean * we want auto during upload phase). 1329ffe10e67SVladimir Oltean * Actually for the SGMII port, the MAC is fixed at 1 Gbps and 1330ffe10e67SVladimir Oltean * we need to configure the PCS only (if even that). 13318aa9ebccSVladimir Oltean */ 133291a05078SVladimir Oltean if (priv->phy_mode[port] == PHY_INTERFACE_MODE_SGMII) 133341fed17fSVladimir Oltean mac[port].speed = priv->info->port_speed[SJA1105_SPEED_1000MBPS]; 133456b63466SVladimir Oltean else if (priv->phy_mode[port] == PHY_INTERFACE_MODE_2500BASEX) 133556b63466SVladimir Oltean mac[port].speed = priv->info->port_speed[SJA1105_SPEED_2500MBPS]; 1336ffe10e67SVladimir Oltean else 13378aa9ebccSVladimir Oltean mac[port].speed = speed; 13388aa9ebccSVladimir Oltean 13398aa9ebccSVladimir Oltean /* Write to the dynamic reconfiguration tables */ 13408400cff6SVladimir Oltean rc = sja1105_dynamic_config_write(priv, BLK_IDX_MAC_CONFIG, port, 13418400cff6SVladimir Oltean &mac[port], true); 13428aa9ebccSVladimir Oltean if (rc < 0) { 13438aa9ebccSVladimir Oltean dev_err(dev, "Failed to write MAC config: %d\n", rc); 13448aa9ebccSVladimir Oltean return rc; 13458aa9ebccSVladimir Oltean } 13468aa9ebccSVladimir Oltean 13478aa9ebccSVladimir Oltean /* Reconfigure the PLLs for the RGMII interfaces (required 125 MHz at 13488aa9ebccSVladimir Oltean * gigabit, 25 MHz at 100 Mbps and 2.5 MHz at 10 Mbps). For MII and 13498aa9ebccSVladimir Oltean * RMII no change of the clock setup is required. Actually, changing 13508aa9ebccSVladimir Oltean * the clock setup does interrupt the clock signal for a certain time 13518aa9ebccSVladimir Oltean * which causes trouble for all PHYs relying on this signal. 13528aa9ebccSVladimir Oltean */ 135391a05078SVladimir Oltean if (!phy_interface_mode_is_rgmii(priv->phy_mode[port])) 13548aa9ebccSVladimir Oltean return 0; 13558aa9ebccSVladimir Oltean 13568aa9ebccSVladimir Oltean return sja1105_clocking_setup_port(priv, port); 13578aa9ebccSVladimir Oltean } 13588aa9ebccSVladimir Oltean 1359827b4ef2SRussell King (Oracle) static struct phylink_pcs * 1360827b4ef2SRussell King (Oracle) sja1105_mac_select_pcs(struct dsa_switch *ds, int port, phy_interface_t iface) 13618aa9ebccSVladimir Oltean { 13628aa9ebccSVladimir Oltean struct sja1105_private *priv = ds->priv; 1363827b4ef2SRussell King (Oracle) struct dw_xpcs *xpcs = priv->xpcs[port]; 1364ffe10e67SVladimir Oltean 13653ad1d171SVladimir Oltean if (xpcs) 1366827b4ef2SRussell King (Oracle) return &xpcs->pcs; 1367827b4ef2SRussell King (Oracle) 1368827b4ef2SRussell King (Oracle) return NULL; 13698400cff6SVladimir Oltean } 13708400cff6SVladimir Oltean 13718400cff6SVladimir Oltean static void sja1105_mac_link_down(struct dsa_switch *ds, int port, 13728400cff6SVladimir Oltean unsigned int mode, 13738400cff6SVladimir Oltean phy_interface_t interface) 13748400cff6SVladimir Oltean { 13758400cff6SVladimir Oltean sja1105_inhibit_tx(ds->priv, BIT(port), true); 13768400cff6SVladimir Oltean } 13778400cff6SVladimir Oltean 13788400cff6SVladimir Oltean static void sja1105_mac_link_up(struct dsa_switch *ds, int port, 13798400cff6SVladimir Oltean unsigned int mode, 13808400cff6SVladimir Oltean phy_interface_t interface, 13815b502a7bSRussell King struct phy_device *phydev, 13825b502a7bSRussell King int speed, int duplex, 13835b502a7bSRussell King bool tx_pause, bool rx_pause) 13848400cff6SVladimir Oltean { 1385ec8582d1SVladimir Oltean struct sja1105_private *priv = ds->priv; 1386ec8582d1SVladimir Oltean 1387ec8582d1SVladimir Oltean sja1105_adjust_port_config(priv, port, speed); 1388ec8582d1SVladimir Oltean 1389ec8582d1SVladimir Oltean sja1105_inhibit_tx(priv, BIT(port), false); 13908aa9ebccSVladimir Oltean } 13918aa9ebccSVladimir Oltean 1392a420b757SRussell King (Oracle) static void sja1105_phylink_get_caps(struct dsa_switch *ds, int port, 1393a420b757SRussell King (Oracle) struct phylink_config *config) 1394a420b757SRussell King (Oracle) { 1395a420b757SRussell King (Oracle) struct sja1105_private *priv = ds->priv; 13969c318be1SRussell King (Oracle) struct sja1105_xmii_params_entry *mii; 139783dc4c2aSRussell King (Oracle) phy_interface_t phy_mode; 1398a420b757SRussell King (Oracle) 13992d1d548eSRussell King (Oracle) /* This driver does not make use of the speed, duplex, pause or the 14002d1d548eSRussell King (Oracle) * advertisement in its mac_config, so it is safe to mark this driver 14012d1d548eSRussell King (Oracle) * as non-legacy. 14022d1d548eSRussell King (Oracle) */ 14032d1d548eSRussell King (Oracle) config->legacy_pre_march2020 = false; 14042d1d548eSRussell King (Oracle) 140583dc4c2aSRussell King (Oracle) phy_mode = priv->phy_mode[port]; 140683dc4c2aSRussell King (Oracle) if (phy_mode == PHY_INTERFACE_MODE_SGMII || 140783dc4c2aSRussell King (Oracle) phy_mode == PHY_INTERFACE_MODE_2500BASEX) { 140883dc4c2aSRussell King (Oracle) /* Changing the PHY mode on SERDES ports is possible and makes 140983dc4c2aSRussell King (Oracle) * sense, because that is done through the XPCS. We allow 141083dc4c2aSRussell King (Oracle) * changes between SGMII and 2500base-X. 1411a420b757SRussell King (Oracle) */ 141283dc4c2aSRussell King (Oracle) if (priv->info->supports_sgmii[port]) 141383dc4c2aSRussell King (Oracle) __set_bit(PHY_INTERFACE_MODE_SGMII, 141483dc4c2aSRussell King (Oracle) config->supported_interfaces); 141583dc4c2aSRussell King (Oracle) 141683dc4c2aSRussell King (Oracle) if (priv->info->supports_2500basex[port]) 141783dc4c2aSRussell King (Oracle) __set_bit(PHY_INTERFACE_MODE_2500BASEX, 141883dc4c2aSRussell King (Oracle) config->supported_interfaces); 141983dc4c2aSRussell King (Oracle) } else { 142083dc4c2aSRussell King (Oracle) /* The SJA1105 MAC programming model is through the static 142183dc4c2aSRussell King (Oracle) * config (the xMII Mode table cannot be dynamically 142283dc4c2aSRussell King (Oracle) * reconfigured), and we have to program that early. 142383dc4c2aSRussell King (Oracle) */ 142483dc4c2aSRussell King (Oracle) __set_bit(phy_mode, config->supported_interfaces); 142583dc4c2aSRussell King (Oracle) } 1426ad9f299aSVladimir Oltean 1427ad9f299aSVladimir Oltean /* The MAC does not support pause frames, and also doesn't 1428ad9f299aSVladimir Oltean * support half-duplex traffic modes. 1429ad9f299aSVladimir Oltean */ 14309c318be1SRussell King (Oracle) config->mac_capabilities = MAC_10FD | MAC_100FD; 14319c318be1SRussell King (Oracle) 14329c318be1SRussell King (Oracle) mii = priv->static_config.tables[BLK_IDX_XMII_PARAMS].entries; 1433ffe10e67SVladimir Oltean if (mii->xmii_mode[port] == XMII_MODE_RGMII || 1434ffe10e67SVladimir Oltean mii->xmii_mode[port] == XMII_MODE_SGMII) 14359c318be1SRussell King (Oracle) config->mac_capabilities |= MAC_1000FD; 1436ad9f299aSVladimir Oltean 14379c318be1SRussell King (Oracle) if (priv->info->supports_2500basex[port]) 14389c318be1SRussell King (Oracle) config->mac_capabilities |= MAC_2500FD; 1439ad9f299aSVladimir Oltean } 1440ad9f299aSVladimir Oltean 144160f6053fSVladimir Oltean static int 144260f6053fSVladimir Oltean sja1105_find_static_fdb_entry(struct sja1105_private *priv, int port, 144360f6053fSVladimir Oltean const struct sja1105_l2_lookup_entry *requested) 144460f6053fSVladimir Oltean { 144560f6053fSVladimir Oltean struct sja1105_l2_lookup_entry *l2_lookup; 144660f6053fSVladimir Oltean struct sja1105_table *table; 144760f6053fSVladimir Oltean int i; 144860f6053fSVladimir Oltean 144960f6053fSVladimir Oltean table = &priv->static_config.tables[BLK_IDX_L2_LOOKUP]; 145060f6053fSVladimir Oltean l2_lookup = table->entries; 145160f6053fSVladimir Oltean 145260f6053fSVladimir Oltean for (i = 0; i < table->entry_count; i++) 145360f6053fSVladimir Oltean if (l2_lookup[i].macaddr == requested->macaddr && 145460f6053fSVladimir Oltean l2_lookup[i].vlanid == requested->vlanid && 145560f6053fSVladimir Oltean l2_lookup[i].destports & BIT(port)) 145660f6053fSVladimir Oltean return i; 145760f6053fSVladimir Oltean 145860f6053fSVladimir Oltean return -1; 145960f6053fSVladimir Oltean } 146060f6053fSVladimir Oltean 146160f6053fSVladimir Oltean /* We want FDB entries added statically through the bridge command to persist 146260f6053fSVladimir Oltean * across switch resets, which are a common thing during normal SJA1105 146360f6053fSVladimir Oltean * operation. So we have to back them up in the static configuration tables 146460f6053fSVladimir Oltean * and hence apply them on next static config upload... yay! 146560f6053fSVladimir Oltean */ 146660f6053fSVladimir Oltean static int 146760f6053fSVladimir Oltean sja1105_static_fdb_change(struct sja1105_private *priv, int port, 146860f6053fSVladimir Oltean const struct sja1105_l2_lookup_entry *requested, 146960f6053fSVladimir Oltean bool keep) 147060f6053fSVladimir Oltean { 147160f6053fSVladimir Oltean struct sja1105_l2_lookup_entry *l2_lookup; 147260f6053fSVladimir Oltean struct sja1105_table *table; 147360f6053fSVladimir Oltean int rc, match; 147460f6053fSVladimir Oltean 147560f6053fSVladimir Oltean table = &priv->static_config.tables[BLK_IDX_L2_LOOKUP]; 147660f6053fSVladimir Oltean 147760f6053fSVladimir Oltean match = sja1105_find_static_fdb_entry(priv, port, requested); 147860f6053fSVladimir Oltean if (match < 0) { 147960f6053fSVladimir Oltean /* Can't delete a missing entry. */ 148060f6053fSVladimir Oltean if (!keep) 148160f6053fSVladimir Oltean return 0; 148260f6053fSVladimir Oltean 148360f6053fSVladimir Oltean /* No match => new entry */ 148460f6053fSVladimir Oltean rc = sja1105_table_resize(table, table->entry_count + 1); 148560f6053fSVladimir Oltean if (rc) 148660f6053fSVladimir Oltean return rc; 148760f6053fSVladimir Oltean 148860f6053fSVladimir Oltean match = table->entry_count - 1; 148960f6053fSVladimir Oltean } 149060f6053fSVladimir Oltean 149160f6053fSVladimir Oltean /* Assign pointer after the resize (it may be new memory) */ 149260f6053fSVladimir Oltean l2_lookup = table->entries; 149360f6053fSVladimir Oltean 149460f6053fSVladimir Oltean /* We have a match. 149560f6053fSVladimir Oltean * If the job was to add this FDB entry, it's already done (mostly 149660f6053fSVladimir Oltean * anyway, since the port forwarding mask may have changed, case in 149760f6053fSVladimir Oltean * which we update it). 149860f6053fSVladimir Oltean * Otherwise we have to delete it. 149960f6053fSVladimir Oltean */ 150060f6053fSVladimir Oltean if (keep) { 150160f6053fSVladimir Oltean l2_lookup[match] = *requested; 150260f6053fSVladimir Oltean return 0; 150360f6053fSVladimir Oltean } 150460f6053fSVladimir Oltean 150560f6053fSVladimir Oltean /* To remove, the strategy is to overwrite the element with 150660f6053fSVladimir Oltean * the last one, and then reduce the array size by 1 150760f6053fSVladimir Oltean */ 150860f6053fSVladimir Oltean l2_lookup[match] = l2_lookup[table->entry_count - 1]; 150960f6053fSVladimir Oltean return sja1105_table_resize(table, table->entry_count - 1); 151060f6053fSVladimir Oltean } 151160f6053fSVladimir Oltean 1512291d1e72SVladimir Oltean /* First-generation switches have a 4-way set associative TCAM that 1513291d1e72SVladimir Oltean * holds the FDB entries. An FDB index spans from 0 to 1023 and is comprised of 1514291d1e72SVladimir Oltean * a "bin" (grouping of 4 entries) and a "way" (an entry within a bin). 1515291d1e72SVladimir Oltean * For the placement of a newly learnt FDB entry, the switch selects the bin 1516291d1e72SVladimir Oltean * based on a hash function, and the way within that bin incrementally. 1517291d1e72SVladimir Oltean */ 151809c1b412SVladimir Oltean static int sja1105et_fdb_index(int bin, int way) 1519291d1e72SVladimir Oltean { 1520291d1e72SVladimir Oltean return bin * SJA1105ET_FDB_BIN_SIZE + way; 1521291d1e72SVladimir Oltean } 1522291d1e72SVladimir Oltean 15239dfa6911SVladimir Oltean static int sja1105et_is_fdb_entry_in_bin(struct sja1105_private *priv, int bin, 1524291d1e72SVladimir Oltean const u8 *addr, u16 vid, 1525291d1e72SVladimir Oltean struct sja1105_l2_lookup_entry *match, 1526291d1e72SVladimir Oltean int *last_unused) 1527291d1e72SVladimir Oltean { 1528291d1e72SVladimir Oltean int way; 1529291d1e72SVladimir Oltean 1530291d1e72SVladimir Oltean for (way = 0; way < SJA1105ET_FDB_BIN_SIZE; way++) { 1531291d1e72SVladimir Oltean struct sja1105_l2_lookup_entry l2_lookup = {0}; 1532291d1e72SVladimir Oltean int index = sja1105et_fdb_index(bin, way); 1533291d1e72SVladimir Oltean 1534291d1e72SVladimir Oltean /* Skip unused entries, optionally marking them 1535291d1e72SVladimir Oltean * into the return value 1536291d1e72SVladimir Oltean */ 1537291d1e72SVladimir Oltean if (sja1105_dynamic_config_read(priv, BLK_IDX_L2_LOOKUP, 1538291d1e72SVladimir Oltean index, &l2_lookup)) { 1539291d1e72SVladimir Oltean if (last_unused) 1540291d1e72SVladimir Oltean *last_unused = way; 1541291d1e72SVladimir Oltean continue; 1542291d1e72SVladimir Oltean } 1543291d1e72SVladimir Oltean 1544291d1e72SVladimir Oltean if (l2_lookup.macaddr == ether_addr_to_u64(addr) && 1545291d1e72SVladimir Oltean l2_lookup.vlanid == vid) { 1546291d1e72SVladimir Oltean if (match) 1547291d1e72SVladimir Oltean *match = l2_lookup; 1548291d1e72SVladimir Oltean return way; 1549291d1e72SVladimir Oltean } 1550291d1e72SVladimir Oltean } 1551291d1e72SVladimir Oltean /* Return an invalid entry index if not found */ 1552291d1e72SVladimir Oltean return -1; 1553291d1e72SVladimir Oltean } 1554291d1e72SVladimir Oltean 15559dfa6911SVladimir Oltean int sja1105et_fdb_add(struct dsa_switch *ds, int port, 1556291d1e72SVladimir Oltean const unsigned char *addr, u16 vid) 1557291d1e72SVladimir Oltean { 15586c5fc159SVladimir Oltean struct sja1105_l2_lookup_entry l2_lookup = {0}, tmp; 1559291d1e72SVladimir Oltean struct sja1105_private *priv = ds->priv; 1560291d1e72SVladimir Oltean struct device *dev = ds->dev; 1561291d1e72SVladimir Oltean int last_unused = -1; 15626c5fc159SVladimir Oltean int start, end, i; 156360f6053fSVladimir Oltean int bin, way, rc; 1564291d1e72SVladimir Oltean 15659dfa6911SVladimir Oltean bin = sja1105et_fdb_hash(priv, addr, vid); 1566291d1e72SVladimir Oltean 15679dfa6911SVladimir Oltean way = sja1105et_is_fdb_entry_in_bin(priv, bin, addr, vid, 1568291d1e72SVladimir Oltean &l2_lookup, &last_unused); 1569291d1e72SVladimir Oltean if (way >= 0) { 1570291d1e72SVladimir Oltean /* We have an FDB entry. Is our port in the destination 1571291d1e72SVladimir Oltean * mask? If yes, we need to do nothing. If not, we need 1572291d1e72SVladimir Oltean * to rewrite the entry by adding this port to it. 1573291d1e72SVladimir Oltean */ 1574e11e865bSVladimir Oltean if ((l2_lookup.destports & BIT(port)) && l2_lookup.lockeds) 1575291d1e72SVladimir Oltean return 0; 1576291d1e72SVladimir Oltean l2_lookup.destports |= BIT(port); 1577291d1e72SVladimir Oltean } else { 1578291d1e72SVladimir Oltean int index = sja1105et_fdb_index(bin, way); 1579291d1e72SVladimir Oltean 1580291d1e72SVladimir Oltean /* We don't have an FDB entry. We construct a new one and 1581291d1e72SVladimir Oltean * try to find a place for it within the FDB table. 1582291d1e72SVladimir Oltean */ 1583291d1e72SVladimir Oltean l2_lookup.macaddr = ether_addr_to_u64(addr); 1584291d1e72SVladimir Oltean l2_lookup.destports = BIT(port); 1585291d1e72SVladimir Oltean l2_lookup.vlanid = vid; 1586291d1e72SVladimir Oltean 1587291d1e72SVladimir Oltean if (last_unused >= 0) { 1588291d1e72SVladimir Oltean way = last_unused; 1589291d1e72SVladimir Oltean } else { 1590291d1e72SVladimir Oltean /* Bin is full, need to evict somebody. 1591291d1e72SVladimir Oltean * Choose victim at random. If you get these messages 1592291d1e72SVladimir Oltean * often, you may need to consider changing the 1593291d1e72SVladimir Oltean * distribution function: 1594291d1e72SVladimir Oltean * static_config[BLK_IDX_L2_LOOKUP_PARAMS].entries->poly 1595291d1e72SVladimir Oltean */ 1596291d1e72SVladimir Oltean get_random_bytes(&way, sizeof(u8)); 1597291d1e72SVladimir Oltean way %= SJA1105ET_FDB_BIN_SIZE; 1598291d1e72SVladimir Oltean dev_warn(dev, "Warning, FDB bin %d full while adding entry for %pM. Evicting entry %u.\n", 1599291d1e72SVladimir Oltean bin, addr, way); 1600291d1e72SVladimir Oltean /* Evict entry */ 1601291d1e72SVladimir Oltean sja1105_dynamic_config_write(priv, BLK_IDX_L2_LOOKUP, 1602291d1e72SVladimir Oltean index, NULL, false); 1603291d1e72SVladimir Oltean } 1604291d1e72SVladimir Oltean } 1605e11e865bSVladimir Oltean l2_lookup.lockeds = true; 1606291d1e72SVladimir Oltean l2_lookup.index = sja1105et_fdb_index(bin, way); 1607291d1e72SVladimir Oltean 160860f6053fSVladimir Oltean rc = sja1105_dynamic_config_write(priv, BLK_IDX_L2_LOOKUP, 1609291d1e72SVladimir Oltean l2_lookup.index, &l2_lookup, 1610291d1e72SVladimir Oltean true); 161160f6053fSVladimir Oltean if (rc < 0) 161260f6053fSVladimir Oltean return rc; 161360f6053fSVladimir Oltean 16146c5fc159SVladimir Oltean /* Invalidate a dynamically learned entry if that exists */ 16156c5fc159SVladimir Oltean start = sja1105et_fdb_index(bin, 0); 16166c5fc159SVladimir Oltean end = sja1105et_fdb_index(bin, way); 16176c5fc159SVladimir Oltean 16186c5fc159SVladimir Oltean for (i = start; i < end; i++) { 16196c5fc159SVladimir Oltean rc = sja1105_dynamic_config_read(priv, BLK_IDX_L2_LOOKUP, 16206c5fc159SVladimir Oltean i, &tmp); 16216c5fc159SVladimir Oltean if (rc == -ENOENT) 16226c5fc159SVladimir Oltean continue; 16236c5fc159SVladimir Oltean if (rc) 16246c5fc159SVladimir Oltean return rc; 16256c5fc159SVladimir Oltean 16266c5fc159SVladimir Oltean if (tmp.macaddr != ether_addr_to_u64(addr) || tmp.vlanid != vid) 16276c5fc159SVladimir Oltean continue; 16286c5fc159SVladimir Oltean 16296c5fc159SVladimir Oltean rc = sja1105_dynamic_config_write(priv, BLK_IDX_L2_LOOKUP, 16306c5fc159SVladimir Oltean i, NULL, false); 16316c5fc159SVladimir Oltean if (rc) 16326c5fc159SVladimir Oltean return rc; 16336c5fc159SVladimir Oltean 16346c5fc159SVladimir Oltean break; 16356c5fc159SVladimir Oltean } 16366c5fc159SVladimir Oltean 163760f6053fSVladimir Oltean return sja1105_static_fdb_change(priv, port, &l2_lookup, true); 1638291d1e72SVladimir Oltean } 1639291d1e72SVladimir Oltean 16409dfa6911SVladimir Oltean int sja1105et_fdb_del(struct dsa_switch *ds, int port, 1641291d1e72SVladimir Oltean const unsigned char *addr, u16 vid) 1642291d1e72SVladimir Oltean { 1643291d1e72SVladimir Oltean struct sja1105_l2_lookup_entry l2_lookup = {0}; 1644291d1e72SVladimir Oltean struct sja1105_private *priv = ds->priv; 164560f6053fSVladimir Oltean int index, bin, way, rc; 1646291d1e72SVladimir Oltean bool keep; 1647291d1e72SVladimir Oltean 16489dfa6911SVladimir Oltean bin = sja1105et_fdb_hash(priv, addr, vid); 16499dfa6911SVladimir Oltean way = sja1105et_is_fdb_entry_in_bin(priv, bin, addr, vid, 1650291d1e72SVladimir Oltean &l2_lookup, NULL); 1651291d1e72SVladimir Oltean if (way < 0) 1652291d1e72SVladimir Oltean return 0; 1653291d1e72SVladimir Oltean index = sja1105et_fdb_index(bin, way); 1654291d1e72SVladimir Oltean 1655291d1e72SVladimir Oltean /* We have an FDB entry. Is our port in the destination mask? If yes, 1656291d1e72SVladimir Oltean * we need to remove it. If the resulting port mask becomes empty, we 1657291d1e72SVladimir Oltean * need to completely evict the FDB entry. 1658291d1e72SVladimir Oltean * Otherwise we just write it back. 1659291d1e72SVladimir Oltean */ 1660291d1e72SVladimir Oltean l2_lookup.destports &= ~BIT(port); 16617752e937SVladimir Oltean 1662291d1e72SVladimir Oltean if (l2_lookup.destports) 1663291d1e72SVladimir Oltean keep = true; 1664291d1e72SVladimir Oltean else 1665291d1e72SVladimir Oltean keep = false; 1666291d1e72SVladimir Oltean 166760f6053fSVladimir Oltean rc = sja1105_dynamic_config_write(priv, BLK_IDX_L2_LOOKUP, 1668291d1e72SVladimir Oltean index, &l2_lookup, keep); 166960f6053fSVladimir Oltean if (rc < 0) 167060f6053fSVladimir Oltean return rc; 167160f6053fSVladimir Oltean 167260f6053fSVladimir Oltean return sja1105_static_fdb_change(priv, port, &l2_lookup, keep); 1673291d1e72SVladimir Oltean } 1674291d1e72SVladimir Oltean 16759dfa6911SVladimir Oltean int sja1105pqrs_fdb_add(struct dsa_switch *ds, int port, 16769dfa6911SVladimir Oltean const unsigned char *addr, u16 vid) 16779dfa6911SVladimir Oltean { 16786c5fc159SVladimir Oltean struct sja1105_l2_lookup_entry l2_lookup = {0}, tmp; 16791da73821SVladimir Oltean struct sja1105_private *priv = ds->priv; 16801da73821SVladimir Oltean int rc, i; 16811da73821SVladimir Oltean 16821da73821SVladimir Oltean /* Search for an existing entry in the FDB table */ 16831da73821SVladimir Oltean l2_lookup.macaddr = ether_addr_to_u64(addr); 16841da73821SVladimir Oltean l2_lookup.vlanid = vid; 16851da73821SVladimir Oltean l2_lookup.mask_macaddr = GENMASK_ULL(ETH_ALEN * 8 - 1, 0); 16861da73821SVladimir Oltean l2_lookup.mask_vlanid = VLAN_VID_MASK; 16871da73821SVladimir Oltean l2_lookup.destports = BIT(port); 16881da73821SVladimir Oltean 1689728db843SVladimir Oltean tmp = l2_lookup; 1690728db843SVladimir Oltean 16911da73821SVladimir Oltean rc = sja1105_dynamic_config_read(priv, BLK_IDX_L2_LOOKUP, 1692728db843SVladimir Oltean SJA1105_SEARCH, &tmp); 1693728db843SVladimir Oltean if (rc == 0 && tmp.index != SJA1105_MAX_L2_LOOKUP_COUNT - 1) { 1694e11e865bSVladimir Oltean /* Found a static entry and this port is already in the entry's 16951da73821SVladimir Oltean * port mask => job done 16961da73821SVladimir Oltean */ 1697728db843SVladimir Oltean if ((tmp.destports & BIT(port)) && tmp.lockeds) 16981da73821SVladimir Oltean return 0; 1699728db843SVladimir Oltean 1700728db843SVladimir Oltean l2_lookup = tmp; 1701728db843SVladimir Oltean 17021da73821SVladimir Oltean /* l2_lookup.index is populated by the switch in case it 17031da73821SVladimir Oltean * found something. 17041da73821SVladimir Oltean */ 17051da73821SVladimir Oltean l2_lookup.destports |= BIT(port); 17061da73821SVladimir Oltean goto skip_finding_an_index; 17071da73821SVladimir Oltean } 17081da73821SVladimir Oltean 17091da73821SVladimir Oltean /* Not found, so try to find an unused spot in the FDB. 17101da73821SVladimir Oltean * This is slightly inefficient because the strategy is knock-knock at 17111da73821SVladimir Oltean * every possible position from 0 to 1023. 17121da73821SVladimir Oltean */ 17131da73821SVladimir Oltean for (i = 0; i < SJA1105_MAX_L2_LOOKUP_COUNT; i++) { 17141da73821SVladimir Oltean rc = sja1105_dynamic_config_read(priv, BLK_IDX_L2_LOOKUP, 17151da73821SVladimir Oltean i, NULL); 17161da73821SVladimir Oltean if (rc < 0) 17171da73821SVladimir Oltean break; 17181da73821SVladimir Oltean } 17191da73821SVladimir Oltean if (i == SJA1105_MAX_L2_LOOKUP_COUNT) { 17201da73821SVladimir Oltean dev_err(ds->dev, "FDB is full, cannot add entry.\n"); 17211da73821SVladimir Oltean return -EINVAL; 17221da73821SVladimir Oltean } 17231da73821SVladimir Oltean l2_lookup.index = i; 17241da73821SVladimir Oltean 17251da73821SVladimir Oltean skip_finding_an_index: 1726e11e865bSVladimir Oltean l2_lookup.lockeds = true; 1727e11e865bSVladimir Oltean 172860f6053fSVladimir Oltean rc = sja1105_dynamic_config_write(priv, BLK_IDX_L2_LOOKUP, 17291da73821SVladimir Oltean l2_lookup.index, &l2_lookup, 17301da73821SVladimir Oltean true); 173160f6053fSVladimir Oltean if (rc < 0) 173260f6053fSVladimir Oltean return rc; 173360f6053fSVladimir Oltean 17346c5fc159SVladimir Oltean /* The switch learns dynamic entries and looks up the FDB left to 17356c5fc159SVladimir Oltean * right. It is possible that our addition was concurrent with the 17366c5fc159SVladimir Oltean * dynamic learning of the same address, so now that the static entry 17376c5fc159SVladimir Oltean * has been installed, we are certain that address learning for this 17386c5fc159SVladimir Oltean * particular address has been turned off, so the dynamic entry either 17396c5fc159SVladimir Oltean * is in the FDB at an index smaller than the static one, or isn't (it 17406c5fc159SVladimir Oltean * can also be at a larger index, but in that case it is inactive 17416c5fc159SVladimir Oltean * because the static FDB entry will match first, and the dynamic one 17426c5fc159SVladimir Oltean * will eventually age out). Search for a dynamically learned address 17436c5fc159SVladimir Oltean * prior to our static one and invalidate it. 17446c5fc159SVladimir Oltean */ 17456c5fc159SVladimir Oltean tmp = l2_lookup; 17466c5fc159SVladimir Oltean 17476c5fc159SVladimir Oltean rc = sja1105_dynamic_config_read(priv, BLK_IDX_L2_LOOKUP, 17486c5fc159SVladimir Oltean SJA1105_SEARCH, &tmp); 17496c5fc159SVladimir Oltean if (rc < 0) { 17506c5fc159SVladimir Oltean dev_err(ds->dev, 17516c5fc159SVladimir Oltean "port %d failed to read back entry for %pM vid %d: %pe\n", 17526c5fc159SVladimir Oltean port, addr, vid, ERR_PTR(rc)); 17536c5fc159SVladimir Oltean return rc; 17546c5fc159SVladimir Oltean } 17556c5fc159SVladimir Oltean 17566c5fc159SVladimir Oltean if (tmp.index < l2_lookup.index) { 17576c5fc159SVladimir Oltean rc = sja1105_dynamic_config_write(priv, BLK_IDX_L2_LOOKUP, 17586c5fc159SVladimir Oltean tmp.index, NULL, false); 17596c5fc159SVladimir Oltean if (rc < 0) 17606c5fc159SVladimir Oltean return rc; 17616c5fc159SVladimir Oltean } 17626c5fc159SVladimir Oltean 176360f6053fSVladimir Oltean return sja1105_static_fdb_change(priv, port, &l2_lookup, true); 17649dfa6911SVladimir Oltean } 17659dfa6911SVladimir Oltean 17669dfa6911SVladimir Oltean int sja1105pqrs_fdb_del(struct dsa_switch *ds, int port, 17679dfa6911SVladimir Oltean const unsigned char *addr, u16 vid) 17689dfa6911SVladimir Oltean { 17691da73821SVladimir Oltean struct sja1105_l2_lookup_entry l2_lookup = {0}; 17701da73821SVladimir Oltean struct sja1105_private *priv = ds->priv; 17711da73821SVladimir Oltean bool keep; 17721da73821SVladimir Oltean int rc; 17731da73821SVladimir Oltean 17741da73821SVladimir Oltean l2_lookup.macaddr = ether_addr_to_u64(addr); 17751da73821SVladimir Oltean l2_lookup.vlanid = vid; 17761da73821SVladimir Oltean l2_lookup.mask_macaddr = GENMASK_ULL(ETH_ALEN * 8 - 1, 0); 17771da73821SVladimir Oltean l2_lookup.mask_vlanid = VLAN_VID_MASK; 17781da73821SVladimir Oltean l2_lookup.destports = BIT(port); 17791da73821SVladimir Oltean 17801da73821SVladimir Oltean rc = sja1105_dynamic_config_read(priv, BLK_IDX_L2_LOOKUP, 17811da73821SVladimir Oltean SJA1105_SEARCH, &l2_lookup); 17821da73821SVladimir Oltean if (rc < 0) 17831da73821SVladimir Oltean return 0; 17841da73821SVladimir Oltean 17851da73821SVladimir Oltean l2_lookup.destports &= ~BIT(port); 17861da73821SVladimir Oltean 17871da73821SVladimir Oltean /* Decide whether we remove just this port from the FDB entry, 17881da73821SVladimir Oltean * or if we remove it completely. 17891da73821SVladimir Oltean */ 17901da73821SVladimir Oltean if (l2_lookup.destports) 17911da73821SVladimir Oltean keep = true; 17921da73821SVladimir Oltean else 17931da73821SVladimir Oltean keep = false; 17941da73821SVladimir Oltean 179560f6053fSVladimir Oltean rc = sja1105_dynamic_config_write(priv, BLK_IDX_L2_LOOKUP, 17961da73821SVladimir Oltean l2_lookup.index, &l2_lookup, keep); 179760f6053fSVladimir Oltean if (rc < 0) 179860f6053fSVladimir Oltean return rc; 179960f6053fSVladimir Oltean 180060f6053fSVladimir Oltean return sja1105_static_fdb_change(priv, port, &l2_lookup, keep); 18019dfa6911SVladimir Oltean } 18029dfa6911SVladimir Oltean 18039dfa6911SVladimir Oltean static int sja1105_fdb_add(struct dsa_switch *ds, int port, 1804c2693363SVladimir Oltean const unsigned char *addr, u16 vid, 1805c2693363SVladimir Oltean struct dsa_db db) 18069dfa6911SVladimir Oltean { 18079dfa6911SVladimir Oltean struct sja1105_private *priv = ds->priv; 1808b3ee526aSVladimir Oltean 1809219827efSVladimir Oltean if (!vid) { 1810219827efSVladimir Oltean switch (db.type) { 1811219827efSVladimir Oltean case DSA_DB_PORT: 1812219827efSVladimir Oltean vid = dsa_tag_8021q_standalone_vid(db.dp); 1813219827efSVladimir Oltean break; 1814219827efSVladimir Oltean case DSA_DB_BRIDGE: 1815219827efSVladimir Oltean vid = dsa_tag_8021q_bridge_vid(db.bridge.num); 1816219827efSVladimir Oltean break; 1817219827efSVladimir Oltean default: 1818219827efSVladimir Oltean return -EOPNOTSUPP; 1819219827efSVladimir Oltean } 1820219827efSVladimir Oltean } 1821219827efSVladimir Oltean 18226d7c7d94SVladimir Oltean return priv->info->fdb_add_cmd(ds, port, addr, vid); 18239dfa6911SVladimir Oltean } 18249dfa6911SVladimir Oltean 18259dfa6911SVladimir Oltean static int sja1105_fdb_del(struct dsa_switch *ds, int port, 1826c2693363SVladimir Oltean const unsigned char *addr, u16 vid, 1827c2693363SVladimir Oltean struct dsa_db db) 18289dfa6911SVladimir Oltean { 18299dfa6911SVladimir Oltean struct sja1105_private *priv = ds->priv; 18309dfa6911SVladimir Oltean 1831219827efSVladimir Oltean if (!vid) { 1832219827efSVladimir Oltean switch (db.type) { 1833219827efSVladimir Oltean case DSA_DB_PORT: 1834219827efSVladimir Oltean vid = dsa_tag_8021q_standalone_vid(db.dp); 1835219827efSVladimir Oltean break; 1836219827efSVladimir Oltean case DSA_DB_BRIDGE: 1837219827efSVladimir Oltean vid = dsa_tag_8021q_bridge_vid(db.bridge.num); 1838219827efSVladimir Oltean break; 1839219827efSVladimir Oltean default: 1840219827efSVladimir Oltean return -EOPNOTSUPP; 1841219827efSVladimir Oltean } 1842219827efSVladimir Oltean } 1843219827efSVladimir Oltean 1844b3ee526aSVladimir Oltean return priv->info->fdb_del_cmd(ds, port, addr, vid); 18459dfa6911SVladimir Oltean } 18469dfa6911SVladimir Oltean 1847291d1e72SVladimir Oltean static int sja1105_fdb_dump(struct dsa_switch *ds, int port, 1848291d1e72SVladimir Oltean dsa_fdb_dump_cb_t *cb, void *data) 1849291d1e72SVladimir Oltean { 1850291d1e72SVladimir Oltean struct sja1105_private *priv = ds->priv; 1851291d1e72SVladimir Oltean struct device *dev = ds->dev; 1852291d1e72SVladimir Oltean int i; 1853291d1e72SVladimir Oltean 1854291d1e72SVladimir Oltean for (i = 0; i < SJA1105_MAX_L2_LOOKUP_COUNT; i++) { 1855291d1e72SVladimir Oltean struct sja1105_l2_lookup_entry l2_lookup = {0}; 1856291d1e72SVladimir Oltean u8 macaddr[ETH_ALEN]; 1857291d1e72SVladimir Oltean int rc; 1858291d1e72SVladimir Oltean 1859291d1e72SVladimir Oltean rc = sja1105_dynamic_config_read(priv, BLK_IDX_L2_LOOKUP, 1860291d1e72SVladimir Oltean i, &l2_lookup); 1861291d1e72SVladimir Oltean /* No fdb entry at i, not an issue */ 1862def84604SVladimir Oltean if (rc == -ENOENT) 1863291d1e72SVladimir Oltean continue; 1864291d1e72SVladimir Oltean if (rc) { 1865291d1e72SVladimir Oltean dev_err(dev, "Failed to dump FDB: %d\n", rc); 1866291d1e72SVladimir Oltean return rc; 1867291d1e72SVladimir Oltean } 1868291d1e72SVladimir Oltean 1869291d1e72SVladimir Oltean /* FDB dump callback is per port. This means we have to 1870291d1e72SVladimir Oltean * disregard a valid entry if it's not for this port, even if 1871291d1e72SVladimir Oltean * only to revisit it later. This is inefficient because the 1872291d1e72SVladimir Oltean * 1024-sized FDB table needs to be traversed 4 times through 1873291d1e72SVladimir Oltean * SPI during a 'bridge fdb show' command. 1874291d1e72SVladimir Oltean */ 1875291d1e72SVladimir Oltean if (!(l2_lookup.destports & BIT(port))) 1876291d1e72SVladimir Oltean continue; 18774d942354SVladimir Oltean 18784d942354SVladimir Oltean /* We need to hide the FDB entry for unknown multicast */ 18794d942354SVladimir Oltean if (l2_lookup.macaddr == SJA1105_UNKNOWN_MULTICAST && 18804d942354SVladimir Oltean l2_lookup.mask_macaddr == SJA1105_UNKNOWN_MULTICAST) 18814d942354SVladimir Oltean continue; 18824d942354SVladimir Oltean 1883291d1e72SVladimir Oltean u64_to_ether_addr(l2_lookup.macaddr, macaddr); 188493647594SVladimir Oltean 18856d7c7d94SVladimir Oltean /* We need to hide the dsa_8021q VLANs from the user. */ 1886219827efSVladimir Oltean if (vid_is_dsa_8021q(l2_lookup.vlanid)) 18876d7c7d94SVladimir Oltean l2_lookup.vlanid = 0; 188821b52fedSVladimir Oltean rc = cb(macaddr, l2_lookup.vlanid, l2_lookup.lockeds, data); 188921b52fedSVladimir Oltean if (rc) 189021b52fedSVladimir Oltean return rc; 1891291d1e72SVladimir Oltean } 1892291d1e72SVladimir Oltean return 0; 1893291d1e72SVladimir Oltean } 1894291d1e72SVladimir Oltean 18955126ec72SVladimir Oltean static void sja1105_fast_age(struct dsa_switch *ds, int port) 18965126ec72SVladimir Oltean { 1897c2693363SVladimir Oltean struct dsa_port *dp = dsa_to_port(ds, port); 18985126ec72SVladimir Oltean struct sja1105_private *priv = ds->priv; 1899c2693363SVladimir Oltean struct dsa_db db = { 1900c2693363SVladimir Oltean .type = DSA_DB_BRIDGE, 1901c2693363SVladimir Oltean .bridge = { 1902c2693363SVladimir Oltean .dev = dsa_port_bridge_dev_get(dp), 1903c2693363SVladimir Oltean .num = dsa_port_bridge_num_get(dp), 1904c2693363SVladimir Oltean }, 1905c2693363SVladimir Oltean }; 19065126ec72SVladimir Oltean int i; 19075126ec72SVladimir Oltean 19085126ec72SVladimir Oltean for (i = 0; i < SJA1105_MAX_L2_LOOKUP_COUNT; i++) { 19095126ec72SVladimir Oltean struct sja1105_l2_lookup_entry l2_lookup = {0}; 19105126ec72SVladimir Oltean u8 macaddr[ETH_ALEN]; 19115126ec72SVladimir Oltean int rc; 19125126ec72SVladimir Oltean 19135126ec72SVladimir Oltean rc = sja1105_dynamic_config_read(priv, BLK_IDX_L2_LOOKUP, 19145126ec72SVladimir Oltean i, &l2_lookup); 19155126ec72SVladimir Oltean /* No fdb entry at i, not an issue */ 19165126ec72SVladimir Oltean if (rc == -ENOENT) 19175126ec72SVladimir Oltean continue; 19185126ec72SVladimir Oltean if (rc) { 19195126ec72SVladimir Oltean dev_err(ds->dev, "Failed to read FDB: %pe\n", 19205126ec72SVladimir Oltean ERR_PTR(rc)); 19215126ec72SVladimir Oltean return; 19225126ec72SVladimir Oltean } 19235126ec72SVladimir Oltean 19245126ec72SVladimir Oltean if (!(l2_lookup.destports & BIT(port))) 19255126ec72SVladimir Oltean continue; 19265126ec72SVladimir Oltean 19275126ec72SVladimir Oltean /* Don't delete static FDB entries */ 19285126ec72SVladimir Oltean if (l2_lookup.lockeds) 19295126ec72SVladimir Oltean continue; 19305126ec72SVladimir Oltean 19315126ec72SVladimir Oltean u64_to_ether_addr(l2_lookup.macaddr, macaddr); 19325126ec72SVladimir Oltean 1933c2693363SVladimir Oltean rc = sja1105_fdb_del(ds, port, macaddr, l2_lookup.vlanid, db); 19345126ec72SVladimir Oltean if (rc) { 19355126ec72SVladimir Oltean dev_err(ds->dev, 19365126ec72SVladimir Oltean "Failed to delete FDB entry %pM vid %lld: %pe\n", 19375126ec72SVladimir Oltean macaddr, l2_lookup.vlanid, ERR_PTR(rc)); 19385126ec72SVladimir Oltean return; 19395126ec72SVladimir Oltean } 19405126ec72SVladimir Oltean } 19415126ec72SVladimir Oltean } 19425126ec72SVladimir Oltean 1943a52b2da7SVladimir Oltean static int sja1105_mdb_add(struct dsa_switch *ds, int port, 1944c2693363SVladimir Oltean const struct switchdev_obj_port_mdb *mdb, 1945c2693363SVladimir Oltean struct dsa_db db) 1946291d1e72SVladimir Oltean { 1947c2693363SVladimir Oltean return sja1105_fdb_add(ds, port, mdb->addr, mdb->vid, db); 1948291d1e72SVladimir Oltean } 1949291d1e72SVladimir Oltean 1950291d1e72SVladimir Oltean static int sja1105_mdb_del(struct dsa_switch *ds, int port, 1951c2693363SVladimir Oltean const struct switchdev_obj_port_mdb *mdb, 1952c2693363SVladimir Oltean struct dsa_db db) 1953291d1e72SVladimir Oltean { 1954c2693363SVladimir Oltean return sja1105_fdb_del(ds, port, mdb->addr, mdb->vid, db); 1955291d1e72SVladimir Oltean } 1956291d1e72SVladimir Oltean 19577f7ccdeaSVladimir Oltean /* Common function for unicast and broadcast flood configuration. 19587f7ccdeaSVladimir Oltean * Flooding is configured between each {ingress, egress} port pair, and since 19597f7ccdeaSVladimir Oltean * the bridge's semantics are those of "egress flooding", it means we must 19607f7ccdeaSVladimir Oltean * enable flooding towards this port from all ingress ports that are in the 19617f7ccdeaSVladimir Oltean * same forwarding domain. 19627f7ccdeaSVladimir Oltean */ 19637f7ccdeaSVladimir Oltean static int sja1105_manage_flood_domains(struct sja1105_private *priv) 19647f7ccdeaSVladimir Oltean { 19657f7ccdeaSVladimir Oltean struct sja1105_l2_forwarding_entry *l2_fwd; 19667f7ccdeaSVladimir Oltean struct dsa_switch *ds = priv->ds; 19677f7ccdeaSVladimir Oltean int from, to, rc; 19687f7ccdeaSVladimir Oltean 19697f7ccdeaSVladimir Oltean l2_fwd = priv->static_config.tables[BLK_IDX_L2_FORWARDING].entries; 19707f7ccdeaSVladimir Oltean 19717f7ccdeaSVladimir Oltean for (from = 0; from < ds->num_ports; from++) { 19727f7ccdeaSVladimir Oltean u64 fl_domain = 0, bc_domain = 0; 19737f7ccdeaSVladimir Oltean 19747f7ccdeaSVladimir Oltean for (to = 0; to < priv->ds->num_ports; to++) { 19757f7ccdeaSVladimir Oltean if (!sja1105_can_forward(l2_fwd, from, to)) 19767f7ccdeaSVladimir Oltean continue; 19777f7ccdeaSVladimir Oltean 19787f7ccdeaSVladimir Oltean if (priv->ucast_egress_floods & BIT(to)) 19797f7ccdeaSVladimir Oltean fl_domain |= BIT(to); 19807f7ccdeaSVladimir Oltean if (priv->bcast_egress_floods & BIT(to)) 19817f7ccdeaSVladimir Oltean bc_domain |= BIT(to); 19827f7ccdeaSVladimir Oltean } 19837f7ccdeaSVladimir Oltean 19847f7ccdeaSVladimir Oltean /* Nothing changed, nothing to do */ 19857f7ccdeaSVladimir Oltean if (l2_fwd[from].fl_domain == fl_domain && 19867f7ccdeaSVladimir Oltean l2_fwd[from].bc_domain == bc_domain) 19877f7ccdeaSVladimir Oltean continue; 19887f7ccdeaSVladimir Oltean 19897f7ccdeaSVladimir Oltean l2_fwd[from].fl_domain = fl_domain; 19907f7ccdeaSVladimir Oltean l2_fwd[from].bc_domain = bc_domain; 19917f7ccdeaSVladimir Oltean 19927f7ccdeaSVladimir Oltean rc = sja1105_dynamic_config_write(priv, BLK_IDX_L2_FORWARDING, 19937f7ccdeaSVladimir Oltean from, &l2_fwd[from], true); 19947f7ccdeaSVladimir Oltean if (rc < 0) 19957f7ccdeaSVladimir Oltean return rc; 19967f7ccdeaSVladimir Oltean } 19977f7ccdeaSVladimir Oltean 19987f7ccdeaSVladimir Oltean return 0; 19997f7ccdeaSVladimir Oltean } 20007f7ccdeaSVladimir Oltean 20018aa9ebccSVladimir Oltean static int sja1105_bridge_member(struct dsa_switch *ds, int port, 2002d3eed0e5SVladimir Oltean struct dsa_bridge bridge, bool member) 20038aa9ebccSVladimir Oltean { 20048aa9ebccSVladimir Oltean struct sja1105_l2_forwarding_entry *l2_fwd; 20058aa9ebccSVladimir Oltean struct sja1105_private *priv = ds->priv; 20068aa9ebccSVladimir Oltean int i, rc; 20078aa9ebccSVladimir Oltean 20088aa9ebccSVladimir Oltean l2_fwd = priv->static_config.tables[BLK_IDX_L2_FORWARDING].entries; 20098aa9ebccSVladimir Oltean 2010542043e9SVladimir Oltean for (i = 0; i < ds->num_ports; i++) { 20118aa9ebccSVladimir Oltean /* Add this port to the forwarding matrix of the 20128aa9ebccSVladimir Oltean * other ports in the same bridge, and viceversa. 20138aa9ebccSVladimir Oltean */ 20148aa9ebccSVladimir Oltean if (!dsa_is_user_port(ds, i)) 20158aa9ebccSVladimir Oltean continue; 20168aa9ebccSVladimir Oltean /* For the ports already under the bridge, only one thing needs 20178aa9ebccSVladimir Oltean * to be done, and that is to add this port to their 20188aa9ebccSVladimir Oltean * reachability domain. So we can perform the SPI write for 20198aa9ebccSVladimir Oltean * them immediately. However, for this port itself (the one 20208aa9ebccSVladimir Oltean * that is new to the bridge), we need to add all other ports 20218aa9ebccSVladimir Oltean * to its reachability domain. So we do that incrementally in 20228aa9ebccSVladimir Oltean * this loop, and perform the SPI write only at the end, once 20238aa9ebccSVladimir Oltean * the domain contains all other bridge ports. 20248aa9ebccSVladimir Oltean */ 20258aa9ebccSVladimir Oltean if (i == port) 20268aa9ebccSVladimir Oltean continue; 2027d3eed0e5SVladimir Oltean if (!dsa_port_offloads_bridge(dsa_to_port(ds, i), &bridge)) 20288aa9ebccSVladimir Oltean continue; 20298aa9ebccSVladimir Oltean sja1105_port_allow_traffic(l2_fwd, i, port, member); 20308aa9ebccSVladimir Oltean sja1105_port_allow_traffic(l2_fwd, port, i, member); 20318aa9ebccSVladimir Oltean 20328aa9ebccSVladimir Oltean rc = sja1105_dynamic_config_write(priv, BLK_IDX_L2_FORWARDING, 20338aa9ebccSVladimir Oltean i, &l2_fwd[i], true); 20348aa9ebccSVladimir Oltean if (rc < 0) 20358aa9ebccSVladimir Oltean return rc; 20368aa9ebccSVladimir Oltean } 20378aa9ebccSVladimir Oltean 20387f7ccdeaSVladimir Oltean rc = sja1105_dynamic_config_write(priv, BLK_IDX_L2_FORWARDING, 20398aa9ebccSVladimir Oltean port, &l2_fwd[port], true); 20407f7ccdeaSVladimir Oltean if (rc) 20417f7ccdeaSVladimir Oltean return rc; 20427f7ccdeaSVladimir Oltean 2043cde8078eSVladimir Oltean rc = sja1105_commit_pvid(ds, port); 2044cde8078eSVladimir Oltean if (rc) 2045cde8078eSVladimir Oltean return rc; 2046cde8078eSVladimir Oltean 20477f7ccdeaSVladimir Oltean return sja1105_manage_flood_domains(priv); 20488aa9ebccSVladimir Oltean } 20498aa9ebccSVladimir Oltean 2050640f763fSVladimir Oltean static void sja1105_bridge_stp_state_set(struct dsa_switch *ds, int port, 2051640f763fSVladimir Oltean u8 state) 2052640f763fSVladimir Oltean { 20535313a37bSVladimir Oltean struct dsa_port *dp = dsa_to_port(ds, port); 2054640f763fSVladimir Oltean struct sja1105_private *priv = ds->priv; 2055640f763fSVladimir Oltean struct sja1105_mac_config_entry *mac; 2056640f763fSVladimir Oltean 2057640f763fSVladimir Oltean mac = priv->static_config.tables[BLK_IDX_MAC_CONFIG].entries; 2058640f763fSVladimir Oltean 2059640f763fSVladimir Oltean switch (state) { 2060640f763fSVladimir Oltean case BR_STATE_DISABLED: 2061640f763fSVladimir Oltean case BR_STATE_BLOCKING: 2062640f763fSVladimir Oltean /* From UM10944 description of DRPDTAG (why put this there?): 2063640f763fSVladimir Oltean * "Management traffic flows to the port regardless of the state 2064640f763fSVladimir Oltean * of the INGRESS flag". So BPDUs are still be allowed to pass. 2065640f763fSVladimir Oltean * At the moment no difference between DISABLED and BLOCKING. 2066640f763fSVladimir Oltean */ 2067640f763fSVladimir Oltean mac[port].ingress = false; 2068640f763fSVladimir Oltean mac[port].egress = false; 2069640f763fSVladimir Oltean mac[port].dyn_learn = false; 2070640f763fSVladimir Oltean break; 2071640f763fSVladimir Oltean case BR_STATE_LISTENING: 2072640f763fSVladimir Oltean mac[port].ingress = true; 2073640f763fSVladimir Oltean mac[port].egress = false; 2074640f763fSVladimir Oltean mac[port].dyn_learn = false; 2075640f763fSVladimir Oltean break; 2076640f763fSVladimir Oltean case BR_STATE_LEARNING: 2077640f763fSVladimir Oltean mac[port].ingress = true; 2078640f763fSVladimir Oltean mac[port].egress = false; 20795313a37bSVladimir Oltean mac[port].dyn_learn = dp->learning; 2080640f763fSVladimir Oltean break; 2081640f763fSVladimir Oltean case BR_STATE_FORWARDING: 2082640f763fSVladimir Oltean mac[port].ingress = true; 2083640f763fSVladimir Oltean mac[port].egress = true; 20845313a37bSVladimir Oltean mac[port].dyn_learn = dp->learning; 2085640f763fSVladimir Oltean break; 2086640f763fSVladimir Oltean default: 2087640f763fSVladimir Oltean dev_err(ds->dev, "invalid STP state: %d\n", state); 2088640f763fSVladimir Oltean return; 2089640f763fSVladimir Oltean } 2090640f763fSVladimir Oltean 2091640f763fSVladimir Oltean sja1105_dynamic_config_write(priv, BLK_IDX_MAC_CONFIG, port, 2092640f763fSVladimir Oltean &mac[port], true); 2093640f763fSVladimir Oltean } 2094640f763fSVladimir Oltean 20958aa9ebccSVladimir Oltean static int sja1105_bridge_join(struct dsa_switch *ds, int port, 2096b079922bSVladimir Oltean struct dsa_bridge bridge, 209706b9cce4SVladimir Oltean bool *tx_fwd_offload, 209806b9cce4SVladimir Oltean struct netlink_ext_ack *extack) 20998aa9ebccSVladimir Oltean { 2100857fdd74SVladimir Oltean int rc; 2101857fdd74SVladimir Oltean 2102857fdd74SVladimir Oltean rc = sja1105_bridge_member(ds, port, bridge, true); 2103857fdd74SVladimir Oltean if (rc) 2104857fdd74SVladimir Oltean return rc; 2105857fdd74SVladimir Oltean 210691495f21SVladimir Oltean rc = dsa_tag_8021q_bridge_join(ds, port, bridge); 2107857fdd74SVladimir Oltean if (rc) { 2108857fdd74SVladimir Oltean sja1105_bridge_member(ds, port, bridge, false); 2109857fdd74SVladimir Oltean return rc; 2110857fdd74SVladimir Oltean } 2111857fdd74SVladimir Oltean 2112857fdd74SVladimir Oltean *tx_fwd_offload = true; 2113857fdd74SVladimir Oltean 2114857fdd74SVladimir Oltean return 0; 21158aa9ebccSVladimir Oltean } 21168aa9ebccSVladimir Oltean 21178aa9ebccSVladimir Oltean static void sja1105_bridge_leave(struct dsa_switch *ds, int port, 2118d3eed0e5SVladimir Oltean struct dsa_bridge bridge) 21198aa9ebccSVladimir Oltean { 212091495f21SVladimir Oltean dsa_tag_8021q_bridge_leave(ds, port, bridge); 2121d3eed0e5SVladimir Oltean sja1105_bridge_member(ds, port, bridge, false); 21228aa9ebccSVladimir Oltean } 21238aa9ebccSVladimir Oltean 21244d752508SVladimir Oltean #define BYTES_PER_KBIT (1000LL / 8) 21254d752508SVladimir Oltean 21264d752508SVladimir Oltean static int sja1105_find_unused_cbs_shaper(struct sja1105_private *priv) 21274d752508SVladimir Oltean { 21284d752508SVladimir Oltean int i; 21294d752508SVladimir Oltean 21304d752508SVladimir Oltean for (i = 0; i < priv->info->num_cbs_shapers; i++) 21314d752508SVladimir Oltean if (!priv->cbs[i].idle_slope && !priv->cbs[i].send_slope) 21324d752508SVladimir Oltean return i; 21334d752508SVladimir Oltean 21344d752508SVladimir Oltean return -1; 21354d752508SVladimir Oltean } 21364d752508SVladimir Oltean 21374d752508SVladimir Oltean static int sja1105_delete_cbs_shaper(struct sja1105_private *priv, int port, 21384d752508SVladimir Oltean int prio) 21394d752508SVladimir Oltean { 21404d752508SVladimir Oltean int i; 21414d752508SVladimir Oltean 21424d752508SVladimir Oltean for (i = 0; i < priv->info->num_cbs_shapers; i++) { 21434d752508SVladimir Oltean struct sja1105_cbs_entry *cbs = &priv->cbs[i]; 21444d752508SVladimir Oltean 21454d752508SVladimir Oltean if (cbs->port == port && cbs->prio == prio) { 21464d752508SVladimir Oltean memset(cbs, 0, sizeof(*cbs)); 21474d752508SVladimir Oltean return sja1105_dynamic_config_write(priv, BLK_IDX_CBS, 21484d752508SVladimir Oltean i, cbs, true); 21494d752508SVladimir Oltean } 21504d752508SVladimir Oltean } 21514d752508SVladimir Oltean 21524d752508SVladimir Oltean return 0; 21534d752508SVladimir Oltean } 21544d752508SVladimir Oltean 21554d752508SVladimir Oltean static int sja1105_setup_tc_cbs(struct dsa_switch *ds, int port, 21564d752508SVladimir Oltean struct tc_cbs_qopt_offload *offload) 21574d752508SVladimir Oltean { 21584d752508SVladimir Oltean struct sja1105_private *priv = ds->priv; 21594d752508SVladimir Oltean struct sja1105_cbs_entry *cbs; 21604d752508SVladimir Oltean int index; 21614d752508SVladimir Oltean 21624d752508SVladimir Oltean if (!offload->enable) 21634d752508SVladimir Oltean return sja1105_delete_cbs_shaper(priv, port, offload->queue); 21644d752508SVladimir Oltean 21654d752508SVladimir Oltean index = sja1105_find_unused_cbs_shaper(priv); 21664d752508SVladimir Oltean if (index < 0) 21674d752508SVladimir Oltean return -ENOSPC; 21684d752508SVladimir Oltean 21694d752508SVladimir Oltean cbs = &priv->cbs[index]; 21704d752508SVladimir Oltean cbs->port = port; 21714d752508SVladimir Oltean cbs->prio = offload->queue; 21724d752508SVladimir Oltean /* locredit and sendslope are negative by definition. In hardware, 21734d752508SVladimir Oltean * positive values must be provided, and the negative sign is implicit. 21744d752508SVladimir Oltean */ 21754d752508SVladimir Oltean cbs->credit_hi = offload->hicredit; 21764d752508SVladimir Oltean cbs->credit_lo = abs(offload->locredit); 21774d752508SVladimir Oltean /* User space is in kbits/sec, hardware in bytes/sec */ 21784d752508SVladimir Oltean cbs->idle_slope = offload->idleslope * BYTES_PER_KBIT; 21794d752508SVladimir Oltean cbs->send_slope = abs(offload->sendslope * BYTES_PER_KBIT); 21804d752508SVladimir Oltean /* Convert the negative values from 64-bit 2's complement 21814d752508SVladimir Oltean * to 32-bit 2's complement (for the case of 0x80000000 whose 21824d752508SVladimir Oltean * negative is still negative). 21834d752508SVladimir Oltean */ 21844d752508SVladimir Oltean cbs->credit_lo &= GENMASK_ULL(31, 0); 21854d752508SVladimir Oltean cbs->send_slope &= GENMASK_ULL(31, 0); 21864d752508SVladimir Oltean 21874d752508SVladimir Oltean return sja1105_dynamic_config_write(priv, BLK_IDX_CBS, index, cbs, 21884d752508SVladimir Oltean true); 21894d752508SVladimir Oltean } 21904d752508SVladimir Oltean 21914d752508SVladimir Oltean static int sja1105_reload_cbs(struct sja1105_private *priv) 21924d752508SVladimir Oltean { 21934d752508SVladimir Oltean int rc = 0, i; 21944d752508SVladimir Oltean 2195be7f62eeSVladimir Oltean /* The credit based shapers are only allocated if 2196be7f62eeSVladimir Oltean * CONFIG_NET_SCH_CBS is enabled. 2197be7f62eeSVladimir Oltean */ 2198be7f62eeSVladimir Oltean if (!priv->cbs) 2199be7f62eeSVladimir Oltean return 0; 2200be7f62eeSVladimir Oltean 22014d752508SVladimir Oltean for (i = 0; i < priv->info->num_cbs_shapers; i++) { 22024d752508SVladimir Oltean struct sja1105_cbs_entry *cbs = &priv->cbs[i]; 22034d752508SVladimir Oltean 22044d752508SVladimir Oltean if (!cbs->idle_slope && !cbs->send_slope) 22054d752508SVladimir Oltean continue; 22064d752508SVladimir Oltean 22074d752508SVladimir Oltean rc = sja1105_dynamic_config_write(priv, BLK_IDX_CBS, i, cbs, 22084d752508SVladimir Oltean true); 22094d752508SVladimir Oltean if (rc) 22104d752508SVladimir Oltean break; 22114d752508SVladimir Oltean } 22124d752508SVladimir Oltean 22134d752508SVladimir Oltean return rc; 22144d752508SVladimir Oltean } 22154d752508SVladimir Oltean 22162eea1fa8SVladimir Oltean static const char * const sja1105_reset_reasons[] = { 22172eea1fa8SVladimir Oltean [SJA1105_VLAN_FILTERING] = "VLAN filtering", 22182eea1fa8SVladimir Oltean [SJA1105_AGEING_TIME] = "Ageing time", 22192eea1fa8SVladimir Oltean [SJA1105_SCHEDULING] = "Time-aware scheduling", 2220c279c726SVladimir Oltean [SJA1105_BEST_EFFORT_POLICING] = "Best-effort policing", 2221dfacc5a2SVladimir Oltean [SJA1105_VIRTUAL_LINKS] = "Virtual links", 22222eea1fa8SVladimir Oltean }; 22232eea1fa8SVladimir Oltean 22246666cebcSVladimir Oltean /* For situations where we need to change a setting at runtime that is only 22256666cebcSVladimir Oltean * available through the static configuration, resetting the switch in order 22266666cebcSVladimir Oltean * to upload the new static config is unavoidable. Back up the settings we 22276666cebcSVladimir Oltean * modify at runtime (currently only MAC) and restore them after uploading, 22286666cebcSVladimir Oltean * such that this operation is relatively seamless. 22296666cebcSVladimir Oltean */ 22302eea1fa8SVladimir Oltean int sja1105_static_config_reload(struct sja1105_private *priv, 22312eea1fa8SVladimir Oltean enum sja1105_reset_reason reason) 22326666cebcSVladimir Oltean { 22336cf99c13SVladimir Oltean struct ptp_system_timestamp ptp_sts_before; 22346cf99c13SVladimir Oltean struct ptp_system_timestamp ptp_sts_after; 223582760d7fSVladimir Oltean int speed_mbps[SJA1105_MAX_NUM_PORTS]; 223684db00f2SVladimir Oltean u16 bmcr[SJA1105_MAX_NUM_PORTS] = {0}; 22376666cebcSVladimir Oltean struct sja1105_mac_config_entry *mac; 22386cf99c13SVladimir Oltean struct dsa_switch *ds = priv->ds; 22396cf99c13SVladimir Oltean s64 t1, t2, t3, t4; 22406cf99c13SVladimir Oltean s64 t12, t34; 22416666cebcSVladimir Oltean int rc, i; 22426cf99c13SVladimir Oltean s64 now; 22436666cebcSVladimir Oltean 2244af580ae2SVladimir Oltean mutex_lock(&priv->mgmt_lock); 2245af580ae2SVladimir Oltean 22466666cebcSVladimir Oltean mac = priv->static_config.tables[BLK_IDX_MAC_CONFIG].entries; 22476666cebcSVladimir Oltean 22488400cff6SVladimir Oltean /* Back up the dynamic link speed changed by sja1105_adjust_port_config 22498400cff6SVladimir Oltean * in order to temporarily restore it to SJA1105_SPEED_AUTO - which the 22508400cff6SVladimir Oltean * switch wants to see in the static config in order to allow us to 22518400cff6SVladimir Oltean * change it through the dynamic interface later. 22526666cebcSVladimir Oltean */ 2253542043e9SVladimir Oltean for (i = 0; i < ds->num_ports; i++) { 225441fed17fSVladimir Oltean speed_mbps[i] = sja1105_port_speed_to_ethtool(priv, 225541fed17fSVladimir Oltean mac[i].speed); 225641fed17fSVladimir Oltean mac[i].speed = priv->info->port_speed[SJA1105_SPEED_AUTO]; 22576666cebcSVladimir Oltean 22583ad1d171SVladimir Oltean if (priv->xpcs[i]) 2259639e4b93SAndrew Lunn bmcr[i] = mdiobus_c45_read(priv->mdio_pcs, i, 2260639e4b93SAndrew Lunn MDIO_MMD_VEND2, MDIO_CTRL1); 226184db00f2SVladimir Oltean } 2262ffe10e67SVladimir Oltean 22636cf99c13SVladimir Oltean /* No PTP operations can run right now */ 22646cf99c13SVladimir Oltean mutex_lock(&priv->ptp_data.lock); 22656cf99c13SVladimir Oltean 22666cf99c13SVladimir Oltean rc = __sja1105_ptp_gettimex(ds, &now, &ptp_sts_before); 226761c77533SVladimir Oltean if (rc < 0) { 226861c77533SVladimir Oltean mutex_unlock(&priv->ptp_data.lock); 226961c77533SVladimir Oltean goto out; 227061c77533SVladimir Oltean } 22716cf99c13SVladimir Oltean 22726666cebcSVladimir Oltean /* Reset switch and send updated static configuration */ 22736666cebcSVladimir Oltean rc = sja1105_static_config_upload(priv); 227461c77533SVladimir Oltean if (rc < 0) { 227561c77533SVladimir Oltean mutex_unlock(&priv->ptp_data.lock); 227661c77533SVladimir Oltean goto out; 227761c77533SVladimir Oltean } 22786cf99c13SVladimir Oltean 22796cf99c13SVladimir Oltean rc = __sja1105_ptp_settime(ds, 0, &ptp_sts_after); 228061c77533SVladimir Oltean if (rc < 0) { 228161c77533SVladimir Oltean mutex_unlock(&priv->ptp_data.lock); 228261c77533SVladimir Oltean goto out; 228361c77533SVladimir Oltean } 22846cf99c13SVladimir Oltean 22856cf99c13SVladimir Oltean t1 = timespec64_to_ns(&ptp_sts_before.pre_ts); 22866cf99c13SVladimir Oltean t2 = timespec64_to_ns(&ptp_sts_before.post_ts); 22876cf99c13SVladimir Oltean t3 = timespec64_to_ns(&ptp_sts_after.pre_ts); 22886cf99c13SVladimir Oltean t4 = timespec64_to_ns(&ptp_sts_after.post_ts); 22896cf99c13SVladimir Oltean /* Mid point, corresponds to pre-reset PTPCLKVAL */ 22906cf99c13SVladimir Oltean t12 = t1 + (t2 - t1) / 2; 22916cf99c13SVladimir Oltean /* Mid point, corresponds to post-reset PTPCLKVAL, aka 0 */ 22926cf99c13SVladimir Oltean t34 = t3 + (t4 - t3) / 2; 22936cf99c13SVladimir Oltean /* Advance PTPCLKVAL by the time it took since its readout */ 22946cf99c13SVladimir Oltean now += (t34 - t12); 22956cf99c13SVladimir Oltean 22966cf99c13SVladimir Oltean __sja1105_ptp_adjtime(ds, now); 22976cf99c13SVladimir Oltean 22986cf99c13SVladimir Oltean mutex_unlock(&priv->ptp_data.lock); 22996666cebcSVladimir Oltean 23002eea1fa8SVladimir Oltean dev_info(priv->ds->dev, 23012eea1fa8SVladimir Oltean "Reset switch and programmed static config. Reason: %s\n", 23022eea1fa8SVladimir Oltean sja1105_reset_reasons[reason]); 23032eea1fa8SVladimir Oltean 23046666cebcSVladimir Oltean /* Configure the CGU (PLLs) for MII and RMII PHYs. 23056666cebcSVladimir Oltean * For these interfaces there is no dynamic configuration 23066666cebcSVladimir Oltean * needed, since PLLs have same settings at all speeds. 23076666cebcSVladimir Oltean */ 2308cb5a82d2SVladimir Oltean if (priv->info->clocking_setup) { 2309c5037678SVladimir Oltean rc = priv->info->clocking_setup(priv); 23106666cebcSVladimir Oltean if (rc < 0) 23116666cebcSVladimir Oltean goto out; 2312cb5a82d2SVladimir Oltean } 23136666cebcSVladimir Oltean 2314542043e9SVladimir Oltean for (i = 0; i < ds->num_ports; i++) { 23153ad1d171SVladimir Oltean struct dw_xpcs *xpcs = priv->xpcs[i]; 2316a3a47cfbSRussell King (Oracle) unsigned int neg_mode; 231784db00f2SVladimir Oltean 23188400cff6SVladimir Oltean rc = sja1105_adjust_port_config(priv, i, speed_mbps[i]); 23196666cebcSVladimir Oltean if (rc < 0) 23206666cebcSVladimir Oltean goto out; 2321ffe10e67SVladimir Oltean 23223ad1d171SVladimir Oltean if (!xpcs) 232384db00f2SVladimir Oltean continue; 2324ffe10e67SVladimir Oltean 23253ad1d171SVladimir Oltean if (bmcr[i] & BMCR_ANENABLE) 2326a3a47cfbSRussell King (Oracle) neg_mode = PHYLINK_PCS_NEG_INBAND_ENABLED; 23273ad1d171SVladimir Oltean else 2328a3a47cfbSRussell King (Oracle) neg_mode = PHYLINK_PCS_NEG_OUTBAND; 232984db00f2SVladimir Oltean 2330a3a47cfbSRussell King (Oracle) rc = xpcs_do_config(xpcs, priv->phy_mode[i], NULL, neg_mode); 23313ad1d171SVladimir Oltean if (rc < 0) 23323ad1d171SVladimir Oltean goto out; 2333ffe10e67SVladimir Oltean 2334a3a47cfbSRussell King (Oracle) if (neg_mode == PHYLINK_PCS_NEG_OUTBAND) { 2335ffe10e67SVladimir Oltean int speed = SPEED_UNKNOWN; 2336ffe10e67SVladimir Oltean 233756b63466SVladimir Oltean if (priv->phy_mode[i] == PHY_INTERFACE_MODE_2500BASEX) 233856b63466SVladimir Oltean speed = SPEED_2500; 233956b63466SVladimir Oltean else if (bmcr[i] & BMCR_SPEED1000) 2340ffe10e67SVladimir Oltean speed = SPEED_1000; 234184db00f2SVladimir Oltean else if (bmcr[i] & BMCR_SPEED100) 2342ffe10e67SVladimir Oltean speed = SPEED_100; 2343053d8ad1SVladimir Oltean else 2344ffe10e67SVladimir Oltean speed = SPEED_10; 2345ffe10e67SVladimir Oltean 2346a3a47cfbSRussell King (Oracle) xpcs_link_up(&xpcs->pcs, neg_mode, priv->phy_mode[i], 23473ad1d171SVladimir Oltean speed, DUPLEX_FULL); 2348ffe10e67SVladimir Oltean } 2349ffe10e67SVladimir Oltean } 23504d752508SVladimir Oltean 23514d752508SVladimir Oltean rc = sja1105_reload_cbs(priv); 23524d752508SVladimir Oltean if (rc < 0) 23534d752508SVladimir Oltean goto out; 23546666cebcSVladimir Oltean out: 2355af580ae2SVladimir Oltean mutex_unlock(&priv->mgmt_lock); 2356af580ae2SVladimir Oltean 23576666cebcSVladimir Oltean return rc; 23586666cebcSVladimir Oltean } 23596666cebcSVladimir Oltean 23608aa9ebccSVladimir Oltean static enum dsa_tag_protocol 23614d776482SFlorian Fainelli sja1105_get_tag_protocol(struct dsa_switch *ds, int port, 23624d776482SFlorian Fainelli enum dsa_tag_protocol mp) 23638aa9ebccSVladimir Oltean { 23644913b8ebSVladimir Oltean struct sja1105_private *priv = ds->priv; 23654913b8ebSVladimir Oltean 23664913b8ebSVladimir Oltean return priv->info->tag_proto; 23678aa9ebccSVladimir Oltean } 23688aa9ebccSVladimir Oltean 2369070ca3bbSVladimir Oltean /* The TPID setting belongs to the General Parameters table, 2370070ca3bbSVladimir Oltean * which can only be partially reconfigured at runtime (and not the TPID). 2371070ca3bbSVladimir Oltean * So a switch reset is required. 2372070ca3bbSVladimir Oltean */ 237389153ed6SVladimir Oltean int sja1105_vlan_filtering(struct dsa_switch *ds, int port, bool enabled, 237489153ed6SVladimir Oltean struct netlink_ext_ack *extack) 23756666cebcSVladimir Oltean { 2376070ca3bbSVladimir Oltean struct sja1105_general_params_entry *general_params; 23776666cebcSVladimir Oltean struct sja1105_private *priv = ds->priv; 2378070ca3bbSVladimir Oltean struct sja1105_table *table; 2379dfacc5a2SVladimir Oltean struct sja1105_rule *rule; 2380070ca3bbSVladimir Oltean u16 tpid, tpid2; 23816666cebcSVladimir Oltean int rc; 23826666cebcSVladimir Oltean 2383dfacc5a2SVladimir Oltean list_for_each_entry(rule, &priv->flow_block.rules, list) { 2384dfacc5a2SVladimir Oltean if (rule->type == SJA1105_RULE_VL) { 238589153ed6SVladimir Oltean NL_SET_ERR_MSG_MOD(extack, 238689153ed6SVladimir Oltean "Cannot change VLAN filtering with active VL rules"); 2387dfacc5a2SVladimir Oltean return -EBUSY; 2388dfacc5a2SVladimir Oltean } 2389dfacc5a2SVladimir Oltean } 2390dfacc5a2SVladimir Oltean 2391070ca3bbSVladimir Oltean if (enabled) { 23926666cebcSVladimir Oltean /* Enable VLAN filtering. */ 239354fa49eeSVladimir Oltean tpid = ETH_P_8021Q; 239454fa49eeSVladimir Oltean tpid2 = ETH_P_8021AD; 2395070ca3bbSVladimir Oltean } else { 23966666cebcSVladimir Oltean /* Disable VLAN filtering. */ 2397070ca3bbSVladimir Oltean tpid = ETH_P_SJA1105; 2398070ca3bbSVladimir Oltean tpid2 = ETH_P_SJA1105; 2399070ca3bbSVladimir Oltean } 2400070ca3bbSVladimir Oltean 2401070ca3bbSVladimir Oltean table = &priv->static_config.tables[BLK_IDX_GENERAL_PARAMS]; 2402070ca3bbSVladimir Oltean general_params = table->entries; 2403f9a1a764SVladimir Oltean /* EtherType used to identify inner tagged (C-tag) VLAN traffic */ 240454fa49eeSVladimir Oltean general_params->tpid = tpid; 240554fa49eeSVladimir Oltean /* EtherType used to identify outer tagged (S-tag) VLAN traffic */ 2406070ca3bbSVladimir Oltean general_params->tpid2 = tpid2; 2407070ca3bbSVladimir Oltean 24086dfd23d3SVladimir Oltean for (port = 0; port < ds->num_ports; port++) { 24096dfd23d3SVladimir Oltean if (dsa_is_unused_port(ds, port)) 24106dfd23d3SVladimir Oltean continue; 24116dfd23d3SVladimir Oltean 24126dfd23d3SVladimir Oltean rc = sja1105_commit_pvid(ds, port); 2413aef31718SVladimir Oltean if (rc) 2414aef31718SVladimir Oltean return rc; 24156dfd23d3SVladimir Oltean } 2416aef31718SVladimir Oltean 24172eea1fa8SVladimir Oltean rc = sja1105_static_config_reload(priv, SJA1105_VLAN_FILTERING); 24186666cebcSVladimir Oltean if (rc) 241989153ed6SVladimir Oltean NL_SET_ERR_MSG_MOD(extack, "Failed to change VLAN Ethertype"); 24206666cebcSVladimir Oltean 24210fac6aa0SVladimir Oltean return rc; 24226666cebcSVladimir Oltean } 24236666cebcSVladimir Oltean 24246dfd23d3SVladimir Oltean static int sja1105_vlan_add(struct sja1105_private *priv, int port, u16 vid, 242573ceab83SVladimir Oltean u16 flags, bool allowed_ingress) 24265899ee36SVladimir Oltean { 24276dfd23d3SVladimir Oltean struct sja1105_vlan_lookup_entry *vlan; 24286dfd23d3SVladimir Oltean struct sja1105_table *table; 24296dfd23d3SVladimir Oltean int match, rc; 24305899ee36SVladimir Oltean 24316dfd23d3SVladimir Oltean table = &priv->static_config.tables[BLK_IDX_VLAN_LOOKUP]; 24326dfd23d3SVladimir Oltean 24336dfd23d3SVladimir Oltean match = sja1105_is_vlan_configured(priv, vid); 24346dfd23d3SVladimir Oltean if (match < 0) { 24356dfd23d3SVladimir Oltean rc = sja1105_table_resize(table, table->entry_count + 1); 24366dfd23d3SVladimir Oltean if (rc) 24376dfd23d3SVladimir Oltean return rc; 24386dfd23d3SVladimir Oltean match = table->entry_count - 1; 24396dfd23d3SVladimir Oltean } 24406dfd23d3SVladimir Oltean 24416dfd23d3SVladimir Oltean /* Assign pointer after the resize (it's new memory) */ 24426dfd23d3SVladimir Oltean vlan = table->entries; 24436dfd23d3SVladimir Oltean 24446dfd23d3SVladimir Oltean vlan[match].type_entry = SJA1110_VLAN_D_TAG; 24456dfd23d3SVladimir Oltean vlan[match].vlanid = vid; 24466dfd23d3SVladimir Oltean vlan[match].vlan_bc |= BIT(port); 244773ceab83SVladimir Oltean 244873ceab83SVladimir Oltean if (allowed_ingress) 24496dfd23d3SVladimir Oltean vlan[match].vmemb_port |= BIT(port); 245073ceab83SVladimir Oltean else 245173ceab83SVladimir Oltean vlan[match].vmemb_port &= ~BIT(port); 245273ceab83SVladimir Oltean 24536dfd23d3SVladimir Oltean if (flags & BRIDGE_VLAN_INFO_UNTAGGED) 24546dfd23d3SVladimir Oltean vlan[match].tag_port &= ~BIT(port); 24556dfd23d3SVladimir Oltean else 24566dfd23d3SVladimir Oltean vlan[match].tag_port |= BIT(port); 24576dfd23d3SVladimir Oltean 24586dfd23d3SVladimir Oltean return sja1105_dynamic_config_write(priv, BLK_IDX_VLAN_LOOKUP, vid, 24596dfd23d3SVladimir Oltean &vlan[match], true); 24606dfd23d3SVladimir Oltean } 24616dfd23d3SVladimir Oltean 24626dfd23d3SVladimir Oltean static int sja1105_vlan_del(struct sja1105_private *priv, int port, u16 vid) 24636dfd23d3SVladimir Oltean { 24646dfd23d3SVladimir Oltean struct sja1105_vlan_lookup_entry *vlan; 24656dfd23d3SVladimir Oltean struct sja1105_table *table; 24666dfd23d3SVladimir Oltean bool keep = true; 24676dfd23d3SVladimir Oltean int match, rc; 24686dfd23d3SVladimir Oltean 24696dfd23d3SVladimir Oltean table = &priv->static_config.tables[BLK_IDX_VLAN_LOOKUP]; 24706dfd23d3SVladimir Oltean 24716dfd23d3SVladimir Oltean match = sja1105_is_vlan_configured(priv, vid); 24726dfd23d3SVladimir Oltean /* Can't delete a missing entry. */ 24736dfd23d3SVladimir Oltean if (match < 0) 24745899ee36SVladimir Oltean return 0; 24755899ee36SVladimir Oltean 24766dfd23d3SVladimir Oltean /* Assign pointer after the resize (it's new memory) */ 24776dfd23d3SVladimir Oltean vlan = table->entries; 24786dfd23d3SVladimir Oltean 24796dfd23d3SVladimir Oltean vlan[match].vlanid = vid; 24806dfd23d3SVladimir Oltean vlan[match].vlan_bc &= ~BIT(port); 24816dfd23d3SVladimir Oltean vlan[match].vmemb_port &= ~BIT(port); 24826dfd23d3SVladimir Oltean /* Also unset tag_port, just so we don't have a confusing bitmap 24836dfd23d3SVladimir Oltean * (no practical purpose). 2484b38e659dSVladimir Oltean */ 24856dfd23d3SVladimir Oltean vlan[match].tag_port &= ~BIT(port); 2486b38e659dSVladimir Oltean 24876dfd23d3SVladimir Oltean /* If there's no port left as member of this VLAN, 24886dfd23d3SVladimir Oltean * it's time for it to go. 24896dfd23d3SVladimir Oltean */ 24906dfd23d3SVladimir Oltean if (!vlan[match].vmemb_port) 24916dfd23d3SVladimir Oltean keep = false; 24925899ee36SVladimir Oltean 24936dfd23d3SVladimir Oltean rc = sja1105_dynamic_config_write(priv, BLK_IDX_VLAN_LOOKUP, vid, 24946dfd23d3SVladimir Oltean &vlan[match], keep); 24956dfd23d3SVladimir Oltean if (rc < 0) 24966dfd23d3SVladimir Oltean return rc; 24975899ee36SVladimir Oltean 24986dfd23d3SVladimir Oltean if (!keep) 24996dfd23d3SVladimir Oltean return sja1105_table_delete_entry(table, match); 25005899ee36SVladimir Oltean 25015899ee36SVladimir Oltean return 0; 25025899ee36SVladimir Oltean } 25035899ee36SVladimir Oltean 25046dfd23d3SVladimir Oltean static int sja1105_bridge_vlan_add(struct dsa_switch *ds, int port, 250531046a5fSVladimir Oltean const struct switchdev_obj_port_vlan *vlan, 250631046a5fSVladimir Oltean struct netlink_ext_ack *extack) 25076666cebcSVladimir Oltean { 25086666cebcSVladimir Oltean struct sja1105_private *priv = ds->priv; 2509884be12fSVladimir Oltean u16 flags = vlan->flags; 25106666cebcSVladimir Oltean int rc; 25116666cebcSVladimir Oltean 25120fac6aa0SVladimir Oltean /* Be sure to deny alterations to the configuration done by tag_8021q. 25131958d581SVladimir Oltean */ 25140fac6aa0SVladimir Oltean if (vid_is_dsa_8021q(vlan->vid)) { 251531046a5fSVladimir Oltean NL_SET_ERR_MSG_MOD(extack, 251604b67e18SVladimir Oltean "Range 3072-4095 reserved for dsa_8021q operation"); 25171958d581SVladimir Oltean return -EBUSY; 25181958d581SVladimir Oltean } 25191958d581SVladimir Oltean 2520c5130029SVladimir Oltean /* Always install bridge VLANs as egress-tagged on CPU and DSA ports */ 2521c5130029SVladimir Oltean if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port)) 2522884be12fSVladimir Oltean flags = 0; 2523884be12fSVladimir Oltean 252473ceab83SVladimir Oltean rc = sja1105_vlan_add(priv, port, vlan->vid, flags, true); 25256dfd23d3SVladimir Oltean if (rc) 25261958d581SVladimir Oltean return rc; 2527ec5ae610SVladimir Oltean 25286dfd23d3SVladimir Oltean if (vlan->flags & BRIDGE_VLAN_INFO_PVID) 25296dfd23d3SVladimir Oltean priv->bridge_pvid[port] = vlan->vid; 2530ec5ae610SVladimir Oltean 25316dfd23d3SVladimir Oltean return sja1105_commit_pvid(ds, port); 25326666cebcSVladimir Oltean } 25336666cebcSVladimir Oltean 25346dfd23d3SVladimir Oltean static int sja1105_bridge_vlan_del(struct dsa_switch *ds, int port, 25356666cebcSVladimir Oltean const struct switchdev_obj_port_vlan *vlan) 25366666cebcSVladimir Oltean { 25376666cebcSVladimir Oltean struct sja1105_private *priv = ds->priv; 2538bef0746cSVladimir Oltean int rc; 25396666cebcSVladimir Oltean 2540bef0746cSVladimir Oltean rc = sja1105_vlan_del(priv, port, vlan->vid); 2541bef0746cSVladimir Oltean if (rc) 2542bef0746cSVladimir Oltean return rc; 2543bef0746cSVladimir Oltean 2544bef0746cSVladimir Oltean /* In case the pvid was deleted, make sure that untagged packets will 2545bef0746cSVladimir Oltean * be dropped. 2546bef0746cSVladimir Oltean */ 2547bef0746cSVladimir Oltean return sja1105_commit_pvid(ds, port); 25486666cebcSVladimir Oltean } 25496666cebcSVladimir Oltean 25505899ee36SVladimir Oltean static int sja1105_dsa_8021q_vlan_add(struct dsa_switch *ds, int port, u16 vid, 25515899ee36SVladimir Oltean u16 flags) 25525899ee36SVladimir Oltean { 25535899ee36SVladimir Oltean struct sja1105_private *priv = ds->priv; 255473ceab83SVladimir Oltean bool allowed_ingress = true; 25555899ee36SVladimir Oltean int rc; 25565899ee36SVladimir Oltean 255773ceab83SVladimir Oltean /* Prevent attackers from trying to inject a DSA tag from 255873ceab83SVladimir Oltean * the outside world. 255973ceab83SVladimir Oltean */ 256073ceab83SVladimir Oltean if (dsa_is_user_port(ds, port)) 256173ceab83SVladimir Oltean allowed_ingress = false; 256273ceab83SVladimir Oltean 256373ceab83SVladimir Oltean rc = sja1105_vlan_add(priv, port, vid, flags, allowed_ingress); 25646dfd23d3SVladimir Oltean if (rc) 25655899ee36SVladimir Oltean return rc; 25665899ee36SVladimir Oltean 25676dfd23d3SVladimir Oltean if (flags & BRIDGE_VLAN_INFO_PVID) 25686dfd23d3SVladimir Oltean priv->tag_8021q_pvid[port] = vid; 25696dfd23d3SVladimir Oltean 25706dfd23d3SVladimir Oltean return sja1105_commit_pvid(ds, port); 25715899ee36SVladimir Oltean } 25725899ee36SVladimir Oltean 25735899ee36SVladimir Oltean static int sja1105_dsa_8021q_vlan_del(struct dsa_switch *ds, int port, u16 vid) 25745899ee36SVladimir Oltean { 25755899ee36SVladimir Oltean struct sja1105_private *priv = ds->priv; 25765899ee36SVladimir Oltean 25776dfd23d3SVladimir Oltean return sja1105_vlan_del(priv, port, vid); 25785899ee36SVladimir Oltean } 25795899ee36SVladimir Oltean 25804fbc08bdSVladimir Oltean static int sja1105_prechangeupper(struct dsa_switch *ds, int port, 25814fbc08bdSVladimir Oltean struct netdev_notifier_changeupper_info *info) 25824fbc08bdSVladimir Oltean { 25834fbc08bdSVladimir Oltean struct netlink_ext_ack *extack = info->info.extack; 25844fbc08bdSVladimir Oltean struct net_device *upper = info->upper_dev; 258519fa937aSVladimir Oltean struct dsa_switch_tree *dst = ds->dst; 258619fa937aSVladimir Oltean struct dsa_port *dp; 25874fbc08bdSVladimir Oltean 25884fbc08bdSVladimir Oltean if (is_vlan_dev(upper)) { 25894fbc08bdSVladimir Oltean NL_SET_ERR_MSG_MOD(extack, "8021q uppers are not supported"); 25904fbc08bdSVladimir Oltean return -EBUSY; 25914fbc08bdSVladimir Oltean } 25924fbc08bdSVladimir Oltean 259319fa937aSVladimir Oltean if (netif_is_bridge_master(upper)) { 259419fa937aSVladimir Oltean list_for_each_entry(dp, &dst->ports, list) { 259541fb0cf1SVladimir Oltean struct net_device *br = dsa_port_bridge_dev_get(dp); 259641fb0cf1SVladimir Oltean 259741fb0cf1SVladimir Oltean if (br && br != upper && br_vlan_enabled(br)) { 259819fa937aSVladimir Oltean NL_SET_ERR_MSG_MOD(extack, 259919fa937aSVladimir Oltean "Only one VLAN-aware bridge is supported"); 260019fa937aSVladimir Oltean return -EBUSY; 260119fa937aSVladimir Oltean } 260219fa937aSVladimir Oltean } 260319fa937aSVladimir Oltean } 260419fa937aSVladimir Oltean 26054fbc08bdSVladimir Oltean return 0; 26064fbc08bdSVladimir Oltean } 26074fbc08bdSVladimir Oltean 2608227d07a0SVladimir Oltean static int sja1105_mgmt_xmit(struct dsa_switch *ds, int port, int slot, 260947ed985eSVladimir Oltean struct sk_buff *skb, bool takets) 2610227d07a0SVladimir Oltean { 2611227d07a0SVladimir Oltean struct sja1105_mgmt_entry mgmt_route = {0}; 2612227d07a0SVladimir Oltean struct sja1105_private *priv = ds->priv; 2613227d07a0SVladimir Oltean struct ethhdr *hdr; 2614227d07a0SVladimir Oltean int timeout = 10; 2615227d07a0SVladimir Oltean int rc; 2616227d07a0SVladimir Oltean 2617227d07a0SVladimir Oltean hdr = eth_hdr(skb); 2618227d07a0SVladimir Oltean 2619227d07a0SVladimir Oltean mgmt_route.macaddr = ether_addr_to_u64(hdr->h_dest); 2620227d07a0SVladimir Oltean mgmt_route.destports = BIT(port); 2621227d07a0SVladimir Oltean mgmt_route.enfport = 1; 262247ed985eSVladimir Oltean mgmt_route.tsreg = 0; 262347ed985eSVladimir Oltean mgmt_route.takets = takets; 2624227d07a0SVladimir Oltean 2625227d07a0SVladimir Oltean rc = sja1105_dynamic_config_write(priv, BLK_IDX_MGMT_ROUTE, 2626227d07a0SVladimir Oltean slot, &mgmt_route, true); 2627227d07a0SVladimir Oltean if (rc < 0) { 2628227d07a0SVladimir Oltean kfree_skb(skb); 2629227d07a0SVladimir Oltean return rc; 2630227d07a0SVladimir Oltean } 2631227d07a0SVladimir Oltean 2632227d07a0SVladimir Oltean /* Transfer skb to the host port. */ 263368bb8ea8SVivien Didelot dsa_enqueue_skb(skb, dsa_to_port(ds, port)->slave); 2634227d07a0SVladimir Oltean 2635227d07a0SVladimir Oltean /* Wait until the switch has processed the frame */ 2636227d07a0SVladimir Oltean do { 2637227d07a0SVladimir Oltean rc = sja1105_dynamic_config_read(priv, BLK_IDX_MGMT_ROUTE, 2638227d07a0SVladimir Oltean slot, &mgmt_route); 2639227d07a0SVladimir Oltean if (rc < 0) { 2640227d07a0SVladimir Oltean dev_err_ratelimited(priv->ds->dev, 2641227d07a0SVladimir Oltean "failed to poll for mgmt route\n"); 2642227d07a0SVladimir Oltean continue; 2643227d07a0SVladimir Oltean } 2644227d07a0SVladimir Oltean 2645227d07a0SVladimir Oltean /* UM10944: The ENFPORT flag of the respective entry is 2646227d07a0SVladimir Oltean * cleared when a match is found. The host can use this 2647227d07a0SVladimir Oltean * flag as an acknowledgment. 2648227d07a0SVladimir Oltean */ 2649227d07a0SVladimir Oltean cpu_relax(); 2650227d07a0SVladimir Oltean } while (mgmt_route.enfport && --timeout); 2651227d07a0SVladimir Oltean 2652227d07a0SVladimir Oltean if (!timeout) { 2653227d07a0SVladimir Oltean /* Clean up the management route so that a follow-up 2654227d07a0SVladimir Oltean * frame may not match on it by mistake. 26552a7e7409SVladimir Oltean * This is only hardware supported on P/Q/R/S - on E/T it is 26562a7e7409SVladimir Oltean * a no-op and we are silently discarding the -EOPNOTSUPP. 2657227d07a0SVladimir Oltean */ 2658227d07a0SVladimir Oltean sja1105_dynamic_config_write(priv, BLK_IDX_MGMT_ROUTE, 2659227d07a0SVladimir Oltean slot, &mgmt_route, false); 2660227d07a0SVladimir Oltean dev_err_ratelimited(priv->ds->dev, "xmit timed out\n"); 2661227d07a0SVladimir Oltean } 2662227d07a0SVladimir Oltean 2663227d07a0SVladimir Oltean return NETDEV_TX_OK; 2664227d07a0SVladimir Oltean } 2665227d07a0SVladimir Oltean 2666d38049bbSVladimir Oltean #define work_to_xmit_work(w) \ 2667d38049bbSVladimir Oltean container_of((w), struct sja1105_deferred_xmit_work, work) 2668a68578c2SVladimir Oltean 2669227d07a0SVladimir Oltean /* Deferred work is unfortunately necessary because setting up the management 2670227d07a0SVladimir Oltean * route cannot be done from atomit context (SPI transfer takes a sleepable 2671227d07a0SVladimir Oltean * lock on the bus) 2672227d07a0SVladimir Oltean */ 2673a68578c2SVladimir Oltean static void sja1105_port_deferred_xmit(struct kthread_work *work) 2674227d07a0SVladimir Oltean { 2675d38049bbSVladimir Oltean struct sja1105_deferred_xmit_work *xmit_work = work_to_xmit_work(work); 2676d38049bbSVladimir Oltean struct sk_buff *clone, *skb = xmit_work->skb; 2677d38049bbSVladimir Oltean struct dsa_switch *ds = xmit_work->dp->ds; 2678d38049bbSVladimir Oltean struct sja1105_private *priv = ds->priv; 2679d38049bbSVladimir Oltean int port = xmit_work->dp->index; 2680a68578c2SVladimir Oltean 2681d38049bbSVladimir Oltean clone = SJA1105_SKB_CB(skb)->clone; 2682227d07a0SVladimir Oltean 2683227d07a0SVladimir Oltean mutex_lock(&priv->mgmt_lock); 2684227d07a0SVladimir Oltean 2685d38049bbSVladimir Oltean sja1105_mgmt_xmit(ds, port, 0, skb, !!clone); 2686a68578c2SVladimir Oltean 268747ed985eSVladimir Oltean /* The clone, if there, was made by dsa_skb_tx_timestamp */ 2688a68578c2SVladimir Oltean if (clone) 2689d38049bbSVladimir Oltean sja1105_ptp_txtstamp_skb(ds, port, clone); 2690227d07a0SVladimir Oltean 2691227d07a0SVladimir Oltean mutex_unlock(&priv->mgmt_lock); 2692d38049bbSVladimir Oltean 2693d38049bbSVladimir Oltean kfree(xmit_work); 26948aa9ebccSVladimir Oltean } 26958aa9ebccSVladimir Oltean 2696c79e8486SVladimir Oltean static int sja1105_connect_tag_protocol(struct dsa_switch *ds, 2697c79e8486SVladimir Oltean enum dsa_tag_protocol proto) 2698c79e8486SVladimir Oltean { 2699c8a2a011SVladimir Oltean struct sja1105_private *priv = ds->priv; 2700c79e8486SVladimir Oltean struct sja1105_tagger_data *tagger_data; 2701c79e8486SVladimir Oltean 2702c8a2a011SVladimir Oltean if (proto != priv->info->tag_proto) 2703c8a2a011SVladimir Oltean return -EPROTONOSUPPORT; 2704c8a2a011SVladimir Oltean 2705c79e8486SVladimir Oltean tagger_data = sja1105_tagger_data(ds); 2706c79e8486SVladimir Oltean tagger_data->xmit_work_fn = sja1105_port_deferred_xmit; 2707fcbf979aSVladimir Oltean tagger_data->meta_tstamp_handler = sja1110_process_meta_tstamp; 2708c8a2a011SVladimir Oltean 2709c79e8486SVladimir Oltean return 0; 2710c79e8486SVladimir Oltean } 2711c79e8486SVladimir Oltean 27128456721dSVladimir Oltean /* The MAXAGE setting belongs to the L2 Forwarding Parameters table, 27138456721dSVladimir Oltean * which cannot be reconfigured at runtime. So a switch reset is required. 27148456721dSVladimir Oltean */ 27158456721dSVladimir Oltean static int sja1105_set_ageing_time(struct dsa_switch *ds, 27168456721dSVladimir Oltean unsigned int ageing_time) 27178456721dSVladimir Oltean { 27188456721dSVladimir Oltean struct sja1105_l2_lookup_params_entry *l2_lookup_params; 27198456721dSVladimir Oltean struct sja1105_private *priv = ds->priv; 27208456721dSVladimir Oltean struct sja1105_table *table; 27218456721dSVladimir Oltean unsigned int maxage; 27228456721dSVladimir Oltean 27238456721dSVladimir Oltean table = &priv->static_config.tables[BLK_IDX_L2_LOOKUP_PARAMS]; 27248456721dSVladimir Oltean l2_lookup_params = table->entries; 27258456721dSVladimir Oltean 27268456721dSVladimir Oltean maxage = SJA1105_AGEING_TIME_MS(ageing_time); 27278456721dSVladimir Oltean 27288456721dSVladimir Oltean if (l2_lookup_params->maxage == maxage) 27298456721dSVladimir Oltean return 0; 27308456721dSVladimir Oltean 27318456721dSVladimir Oltean l2_lookup_params->maxage = maxage; 27328456721dSVladimir Oltean 27332eea1fa8SVladimir Oltean return sja1105_static_config_reload(priv, SJA1105_AGEING_TIME); 27348456721dSVladimir Oltean } 27358456721dSVladimir Oltean 2736c279c726SVladimir Oltean static int sja1105_change_mtu(struct dsa_switch *ds, int port, int new_mtu) 2737c279c726SVladimir Oltean { 2738c279c726SVladimir Oltean struct sja1105_l2_policing_entry *policing; 2739c279c726SVladimir Oltean struct sja1105_private *priv = ds->priv; 2740c279c726SVladimir Oltean 2741c279c726SVladimir Oltean new_mtu += VLAN_ETH_HLEN + ETH_FCS_LEN; 2742c279c726SVladimir Oltean 2743777e55e3SVladimir Oltean if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port)) 2744c279c726SVladimir Oltean new_mtu += VLAN_HLEN; 2745c279c726SVladimir Oltean 2746c279c726SVladimir Oltean policing = priv->static_config.tables[BLK_IDX_L2_POLICING].entries; 2747c279c726SVladimir Oltean 2748a7cc081cSVladimir Oltean if (policing[port].maxlen == new_mtu) 2749c279c726SVladimir Oltean return 0; 2750c279c726SVladimir Oltean 2751a7cc081cSVladimir Oltean policing[port].maxlen = new_mtu; 2752c279c726SVladimir Oltean 2753c279c726SVladimir Oltean return sja1105_static_config_reload(priv, SJA1105_BEST_EFFORT_POLICING); 2754c279c726SVladimir Oltean } 2755c279c726SVladimir Oltean 2756c279c726SVladimir Oltean static int sja1105_get_max_mtu(struct dsa_switch *ds, int port) 2757c279c726SVladimir Oltean { 2758c279c726SVladimir Oltean return 2043 - VLAN_ETH_HLEN - ETH_FCS_LEN; 2759c279c726SVladimir Oltean } 2760c279c726SVladimir Oltean 2761317ab5b8SVladimir Oltean static int sja1105_port_setup_tc(struct dsa_switch *ds, int port, 2762317ab5b8SVladimir Oltean enum tc_setup_type type, 2763317ab5b8SVladimir Oltean void *type_data) 2764317ab5b8SVladimir Oltean { 2765317ab5b8SVladimir Oltean switch (type) { 2766317ab5b8SVladimir Oltean case TC_SETUP_QDISC_TAPRIO: 2767317ab5b8SVladimir Oltean return sja1105_setup_tc_taprio(ds, port, type_data); 27684d752508SVladimir Oltean case TC_SETUP_QDISC_CBS: 27694d752508SVladimir Oltean return sja1105_setup_tc_cbs(ds, port, type_data); 2770317ab5b8SVladimir Oltean default: 2771317ab5b8SVladimir Oltean return -EOPNOTSUPP; 2772317ab5b8SVladimir Oltean } 2773317ab5b8SVladimir Oltean } 2774317ab5b8SVladimir Oltean 2775511e6ca0SVladimir Oltean /* We have a single mirror (@to) port, but can configure ingress and egress 2776511e6ca0SVladimir Oltean * mirroring on all other (@from) ports. 2777511e6ca0SVladimir Oltean * We need to allow mirroring rules only as long as the @to port is always the 2778511e6ca0SVladimir Oltean * same, and we need to unset the @to port from mirr_port only when there is no 2779511e6ca0SVladimir Oltean * mirroring rule that references it. 2780511e6ca0SVladimir Oltean */ 2781511e6ca0SVladimir Oltean static int sja1105_mirror_apply(struct sja1105_private *priv, int from, int to, 2782511e6ca0SVladimir Oltean bool ingress, bool enabled) 2783511e6ca0SVladimir Oltean { 2784511e6ca0SVladimir Oltean struct sja1105_general_params_entry *general_params; 2785511e6ca0SVladimir Oltean struct sja1105_mac_config_entry *mac; 2786542043e9SVladimir Oltean struct dsa_switch *ds = priv->ds; 2787511e6ca0SVladimir Oltean struct sja1105_table *table; 2788511e6ca0SVladimir Oltean bool already_enabled; 2789511e6ca0SVladimir Oltean u64 new_mirr_port; 2790511e6ca0SVladimir Oltean int rc; 2791511e6ca0SVladimir Oltean 2792511e6ca0SVladimir Oltean table = &priv->static_config.tables[BLK_IDX_GENERAL_PARAMS]; 2793511e6ca0SVladimir Oltean general_params = table->entries; 2794511e6ca0SVladimir Oltean 2795511e6ca0SVladimir Oltean mac = priv->static_config.tables[BLK_IDX_MAC_CONFIG].entries; 2796511e6ca0SVladimir Oltean 2797542043e9SVladimir Oltean already_enabled = (general_params->mirr_port != ds->num_ports); 2798511e6ca0SVladimir Oltean if (already_enabled && enabled && general_params->mirr_port != to) { 2799511e6ca0SVladimir Oltean dev_err(priv->ds->dev, 2800511e6ca0SVladimir Oltean "Delete mirroring rules towards port %llu first\n", 2801511e6ca0SVladimir Oltean general_params->mirr_port); 2802511e6ca0SVladimir Oltean return -EBUSY; 2803511e6ca0SVladimir Oltean } 2804511e6ca0SVladimir Oltean 2805511e6ca0SVladimir Oltean new_mirr_port = to; 2806511e6ca0SVladimir Oltean if (!enabled) { 2807511e6ca0SVladimir Oltean bool keep = false; 2808511e6ca0SVladimir Oltean int port; 2809511e6ca0SVladimir Oltean 2810511e6ca0SVladimir Oltean /* Anybody still referencing mirr_port? */ 2811542043e9SVladimir Oltean for (port = 0; port < ds->num_ports; port++) { 2812511e6ca0SVladimir Oltean if (mac[port].ing_mirr || mac[port].egr_mirr) { 2813511e6ca0SVladimir Oltean keep = true; 2814511e6ca0SVladimir Oltean break; 2815511e6ca0SVladimir Oltean } 2816511e6ca0SVladimir Oltean } 2817511e6ca0SVladimir Oltean /* Unset already_enabled for next time */ 2818511e6ca0SVladimir Oltean if (!keep) 2819542043e9SVladimir Oltean new_mirr_port = ds->num_ports; 2820511e6ca0SVladimir Oltean } 2821511e6ca0SVladimir Oltean if (new_mirr_port != general_params->mirr_port) { 2822511e6ca0SVladimir Oltean general_params->mirr_port = new_mirr_port; 2823511e6ca0SVladimir Oltean 2824511e6ca0SVladimir Oltean rc = sja1105_dynamic_config_write(priv, BLK_IDX_GENERAL_PARAMS, 2825511e6ca0SVladimir Oltean 0, general_params, true); 2826511e6ca0SVladimir Oltean if (rc < 0) 2827511e6ca0SVladimir Oltean return rc; 2828511e6ca0SVladimir Oltean } 2829511e6ca0SVladimir Oltean 2830511e6ca0SVladimir Oltean if (ingress) 2831511e6ca0SVladimir Oltean mac[from].ing_mirr = enabled; 2832511e6ca0SVladimir Oltean else 2833511e6ca0SVladimir Oltean mac[from].egr_mirr = enabled; 2834511e6ca0SVladimir Oltean 2835511e6ca0SVladimir Oltean return sja1105_dynamic_config_write(priv, BLK_IDX_MAC_CONFIG, from, 2836511e6ca0SVladimir Oltean &mac[from], true); 2837511e6ca0SVladimir Oltean } 2838511e6ca0SVladimir Oltean 2839511e6ca0SVladimir Oltean static int sja1105_mirror_add(struct dsa_switch *ds, int port, 2840511e6ca0SVladimir Oltean struct dsa_mall_mirror_tc_entry *mirror, 28410148bb50SVladimir Oltean bool ingress, struct netlink_ext_ack *extack) 2842511e6ca0SVladimir Oltean { 2843511e6ca0SVladimir Oltean return sja1105_mirror_apply(ds->priv, port, mirror->to_local_port, 2844511e6ca0SVladimir Oltean ingress, true); 2845511e6ca0SVladimir Oltean } 2846511e6ca0SVladimir Oltean 2847511e6ca0SVladimir Oltean static void sja1105_mirror_del(struct dsa_switch *ds, int port, 2848511e6ca0SVladimir Oltean struct dsa_mall_mirror_tc_entry *mirror) 2849511e6ca0SVladimir Oltean { 2850511e6ca0SVladimir Oltean sja1105_mirror_apply(ds->priv, port, mirror->to_local_port, 2851511e6ca0SVladimir Oltean mirror->ingress, false); 2852511e6ca0SVladimir Oltean } 2853511e6ca0SVladimir Oltean 2854a7cc081cSVladimir Oltean static int sja1105_port_policer_add(struct dsa_switch *ds, int port, 2855a7cc081cSVladimir Oltean struct dsa_mall_policer_tc_entry *policer) 2856a7cc081cSVladimir Oltean { 2857a7cc081cSVladimir Oltean struct sja1105_l2_policing_entry *policing; 2858a7cc081cSVladimir Oltean struct sja1105_private *priv = ds->priv; 2859a7cc081cSVladimir Oltean 2860a7cc081cSVladimir Oltean policing = priv->static_config.tables[BLK_IDX_L2_POLICING].entries; 2861a7cc081cSVladimir Oltean 2862a7cc081cSVladimir Oltean /* In hardware, every 8 microseconds the credit level is incremented by 2863a7cc081cSVladimir Oltean * the value of RATE bytes divided by 64, up to a maximum of SMAX 2864a7cc081cSVladimir Oltean * bytes. 2865a7cc081cSVladimir Oltean */ 2866a7cc081cSVladimir Oltean policing[port].rate = div_u64(512 * policer->rate_bytes_per_sec, 2867a7cc081cSVladimir Oltean 1000000); 28685f035af7SPo Liu policing[port].smax = policer->burst; 2869a7cc081cSVladimir Oltean 2870a7cc081cSVladimir Oltean return sja1105_static_config_reload(priv, SJA1105_BEST_EFFORT_POLICING); 2871a7cc081cSVladimir Oltean } 2872a7cc081cSVladimir Oltean 2873a7cc081cSVladimir Oltean static void sja1105_port_policer_del(struct dsa_switch *ds, int port) 2874a7cc081cSVladimir Oltean { 2875a7cc081cSVladimir Oltean struct sja1105_l2_policing_entry *policing; 2876a7cc081cSVladimir Oltean struct sja1105_private *priv = ds->priv; 2877a7cc081cSVladimir Oltean 2878a7cc081cSVladimir Oltean policing = priv->static_config.tables[BLK_IDX_L2_POLICING].entries; 2879a7cc081cSVladimir Oltean 2880a7cc081cSVladimir Oltean policing[port].rate = SJA1105_RATE_MBPS(1000); 2881a7cc081cSVladimir Oltean policing[port].smax = 65535; 2882a7cc081cSVladimir Oltean 2883a7cc081cSVladimir Oltean sja1105_static_config_reload(priv, SJA1105_BEST_EFFORT_POLICING); 2884a7cc081cSVladimir Oltean } 2885a7cc081cSVladimir Oltean 28864d942354SVladimir Oltean static int sja1105_port_set_learning(struct sja1105_private *priv, int port, 28874d942354SVladimir Oltean bool enabled) 28884d942354SVladimir Oltean { 28894d942354SVladimir Oltean struct sja1105_mac_config_entry *mac; 28904d942354SVladimir Oltean 28914d942354SVladimir Oltean mac = priv->static_config.tables[BLK_IDX_MAC_CONFIG].entries; 28924d942354SVladimir Oltean 28934c44fc5eSVladimir Oltean mac[port].dyn_learn = enabled; 28944d942354SVladimir Oltean 28955313a37bSVladimir Oltean return sja1105_dynamic_config_write(priv, BLK_IDX_MAC_CONFIG, port, 28964d942354SVladimir Oltean &mac[port], true); 28974d942354SVladimir Oltean } 28984d942354SVladimir Oltean 28994d942354SVladimir Oltean static int sja1105_port_ucast_bcast_flood(struct sja1105_private *priv, int to, 29004d942354SVladimir Oltean struct switchdev_brport_flags flags) 29014d942354SVladimir Oltean { 29024d942354SVladimir Oltean if (flags.mask & BR_FLOOD) { 29034d942354SVladimir Oltean if (flags.val & BR_FLOOD) 29047f7ccdeaSVladimir Oltean priv->ucast_egress_floods |= BIT(to); 29054d942354SVladimir Oltean else 29066a5166e0SVladimir Oltean priv->ucast_egress_floods &= ~BIT(to); 29074d942354SVladimir Oltean } 29087f7ccdeaSVladimir Oltean 29094d942354SVladimir Oltean if (flags.mask & BR_BCAST_FLOOD) { 29104d942354SVladimir Oltean if (flags.val & BR_BCAST_FLOOD) 29117f7ccdeaSVladimir Oltean priv->bcast_egress_floods |= BIT(to); 29124d942354SVladimir Oltean else 29136a5166e0SVladimir Oltean priv->bcast_egress_floods &= ~BIT(to); 29144d942354SVladimir Oltean } 29154d942354SVladimir Oltean 29167f7ccdeaSVladimir Oltean return sja1105_manage_flood_domains(priv); 29174d942354SVladimir Oltean } 29184d942354SVladimir Oltean 29194d942354SVladimir Oltean static int sja1105_port_mcast_flood(struct sja1105_private *priv, int to, 29204d942354SVladimir Oltean struct switchdev_brport_flags flags, 29214d942354SVladimir Oltean struct netlink_ext_ack *extack) 29224d942354SVladimir Oltean { 29234d942354SVladimir Oltean struct sja1105_l2_lookup_entry *l2_lookup; 29244d942354SVladimir Oltean struct sja1105_table *table; 29254d942354SVladimir Oltean int match; 29264d942354SVladimir Oltean 29274d942354SVladimir Oltean table = &priv->static_config.tables[BLK_IDX_L2_LOOKUP]; 29284d942354SVladimir Oltean l2_lookup = table->entries; 29294d942354SVladimir Oltean 29304d942354SVladimir Oltean for (match = 0; match < table->entry_count; match++) 29314d942354SVladimir Oltean if (l2_lookup[match].macaddr == SJA1105_UNKNOWN_MULTICAST && 29324d942354SVladimir Oltean l2_lookup[match].mask_macaddr == SJA1105_UNKNOWN_MULTICAST) 29334d942354SVladimir Oltean break; 29344d942354SVladimir Oltean 29354d942354SVladimir Oltean if (match == table->entry_count) { 29364d942354SVladimir Oltean NL_SET_ERR_MSG_MOD(extack, 29374d942354SVladimir Oltean "Could not find FDB entry for unknown multicast"); 29384d942354SVladimir Oltean return -ENOSPC; 29394d942354SVladimir Oltean } 29404d942354SVladimir Oltean 29414d942354SVladimir Oltean if (flags.val & BR_MCAST_FLOOD) 29424d942354SVladimir Oltean l2_lookup[match].destports |= BIT(to); 29434d942354SVladimir Oltean else 29444d942354SVladimir Oltean l2_lookup[match].destports &= ~BIT(to); 29454d942354SVladimir Oltean 29464d942354SVladimir Oltean return sja1105_dynamic_config_write(priv, BLK_IDX_L2_LOOKUP, 29474d942354SVladimir Oltean l2_lookup[match].index, 29484d942354SVladimir Oltean &l2_lookup[match], 29494d942354SVladimir Oltean true); 29504d942354SVladimir Oltean } 29514d942354SVladimir Oltean 29524d942354SVladimir Oltean static int sja1105_port_pre_bridge_flags(struct dsa_switch *ds, int port, 29534d942354SVladimir Oltean struct switchdev_brport_flags flags, 29544d942354SVladimir Oltean struct netlink_ext_ack *extack) 29554d942354SVladimir Oltean { 29564d942354SVladimir Oltean struct sja1105_private *priv = ds->priv; 29574d942354SVladimir Oltean 29584d942354SVladimir Oltean if (flags.mask & ~(BR_LEARNING | BR_FLOOD | BR_MCAST_FLOOD | 29594d942354SVladimir Oltean BR_BCAST_FLOOD)) 29604d942354SVladimir Oltean return -EINVAL; 29614d942354SVladimir Oltean 29624d942354SVladimir Oltean if (flags.mask & (BR_FLOOD | BR_MCAST_FLOOD) && 29634d942354SVladimir Oltean !priv->info->can_limit_mcast_flood) { 29644d942354SVladimir Oltean bool multicast = !!(flags.val & BR_MCAST_FLOOD); 29654d942354SVladimir Oltean bool unicast = !!(flags.val & BR_FLOOD); 29664d942354SVladimir Oltean 29674d942354SVladimir Oltean if (unicast != multicast) { 29684d942354SVladimir Oltean NL_SET_ERR_MSG_MOD(extack, 29694d942354SVladimir Oltean "This chip cannot configure multicast flooding independently of unicast"); 29704d942354SVladimir Oltean return -EINVAL; 29714d942354SVladimir Oltean } 29724d942354SVladimir Oltean } 29734d942354SVladimir Oltean 29744d942354SVladimir Oltean return 0; 29754d942354SVladimir Oltean } 29764d942354SVladimir Oltean 29774d942354SVladimir Oltean static int sja1105_port_bridge_flags(struct dsa_switch *ds, int port, 29784d942354SVladimir Oltean struct switchdev_brport_flags flags, 29794d942354SVladimir Oltean struct netlink_ext_ack *extack) 29804d942354SVladimir Oltean { 29814d942354SVladimir Oltean struct sja1105_private *priv = ds->priv; 29824d942354SVladimir Oltean int rc; 29834d942354SVladimir Oltean 29844d942354SVladimir Oltean if (flags.mask & BR_LEARNING) { 29854d942354SVladimir Oltean bool learn_ena = !!(flags.val & BR_LEARNING); 29864d942354SVladimir Oltean 29874d942354SVladimir Oltean rc = sja1105_port_set_learning(priv, port, learn_ena); 29884d942354SVladimir Oltean if (rc) 29894d942354SVladimir Oltean return rc; 29904d942354SVladimir Oltean } 29914d942354SVladimir Oltean 29924d942354SVladimir Oltean if (flags.mask & (BR_FLOOD | BR_BCAST_FLOOD)) { 29934d942354SVladimir Oltean rc = sja1105_port_ucast_bcast_flood(priv, port, flags); 29944d942354SVladimir Oltean if (rc) 29954d942354SVladimir Oltean return rc; 29964d942354SVladimir Oltean } 29974d942354SVladimir Oltean 29984d942354SVladimir Oltean /* For chips that can't offload BR_MCAST_FLOOD independently, there 29994d942354SVladimir Oltean * is nothing to do here, we ensured the configuration is in sync by 30004d942354SVladimir Oltean * offloading BR_FLOOD. 30014d942354SVladimir Oltean */ 30024d942354SVladimir Oltean if (flags.mask & BR_MCAST_FLOOD && priv->info->can_limit_mcast_flood) { 30034d942354SVladimir Oltean rc = sja1105_port_mcast_flood(priv, port, flags, 30044d942354SVladimir Oltean extack); 30054d942354SVladimir Oltean if (rc) 30064d942354SVladimir Oltean return rc; 30074d942354SVladimir Oltean } 30084d942354SVladimir Oltean 30094d942354SVladimir Oltean return 0; 30104d942354SVladimir Oltean } 30114d942354SVladimir Oltean 3012022522acSVladimir Oltean /* The programming model for the SJA1105 switch is "all-at-once" via static 3013022522acSVladimir Oltean * configuration tables. Some of these can be dynamically modified at runtime, 3014022522acSVladimir Oltean * but not the xMII mode parameters table. 3015022522acSVladimir Oltean * Furthermode, some PHYs may not have crystals for generating their clocks 3016022522acSVladimir Oltean * (e.g. RMII). Instead, their 50MHz clock is supplied via the SJA1105 port's 3017022522acSVladimir Oltean * ref_clk pin. So port clocking needs to be initialized early, before 3018022522acSVladimir Oltean * connecting to PHYs is attempted, otherwise they won't respond through MDIO. 3019022522acSVladimir Oltean * Setting correct PHY link speed does not matter now. 3020022522acSVladimir Oltean * But dsa_slave_phy_setup is called later than sja1105_setup, so the PHY 3021022522acSVladimir Oltean * bindings are not yet parsed by DSA core. We need to parse early so that we 3022022522acSVladimir Oltean * can populate the xMII mode parameters table. 3023022522acSVladimir Oltean */ 3024022522acSVladimir Oltean static int sja1105_setup(struct dsa_switch *ds) 3025022522acSVladimir Oltean { 3026022522acSVladimir Oltean struct sja1105_private *priv = ds->priv; 3027022522acSVladimir Oltean int rc; 3028022522acSVladimir Oltean 3029022522acSVladimir Oltean if (priv->info->disable_microcontroller) { 3030022522acSVladimir Oltean rc = priv->info->disable_microcontroller(priv); 3031022522acSVladimir Oltean if (rc < 0) { 3032022522acSVladimir Oltean dev_err(ds->dev, 3033022522acSVladimir Oltean "Failed to disable microcontroller: %pe\n", 3034022522acSVladimir Oltean ERR_PTR(rc)); 3035022522acSVladimir Oltean return rc; 3036022522acSVladimir Oltean } 3037022522acSVladimir Oltean } 3038022522acSVladimir Oltean 3039022522acSVladimir Oltean /* Create and send configuration down to device */ 3040022522acSVladimir Oltean rc = sja1105_static_config_load(priv); 3041022522acSVladimir Oltean if (rc < 0) { 3042022522acSVladimir Oltean dev_err(ds->dev, "Failed to load static config: %d\n", rc); 3043022522acSVladimir Oltean return rc; 3044022522acSVladimir Oltean } 3045022522acSVladimir Oltean 3046022522acSVladimir Oltean /* Configure the CGU (PHY link modes and speeds) */ 3047022522acSVladimir Oltean if (priv->info->clocking_setup) { 3048022522acSVladimir Oltean rc = priv->info->clocking_setup(priv); 3049022522acSVladimir Oltean if (rc < 0) { 3050022522acSVladimir Oltean dev_err(ds->dev, 3051022522acSVladimir Oltean "Failed to configure MII clocking: %pe\n", 3052022522acSVladimir Oltean ERR_PTR(rc)); 3053022522acSVladimir Oltean goto out_static_config_free; 3054022522acSVladimir Oltean } 3055022522acSVladimir Oltean } 3056022522acSVladimir Oltean 3057022522acSVladimir Oltean sja1105_tas_setup(ds); 3058022522acSVladimir Oltean sja1105_flower_setup(ds); 3059022522acSVladimir Oltean 3060022522acSVladimir Oltean rc = sja1105_ptp_clock_register(ds); 3061022522acSVladimir Oltean if (rc < 0) { 3062022522acSVladimir Oltean dev_err(ds->dev, "Failed to register PTP clock: %d\n", rc); 3063022522acSVladimir Oltean goto out_flower_teardown; 3064022522acSVladimir Oltean } 3065022522acSVladimir Oltean 3066022522acSVladimir Oltean rc = sja1105_mdiobus_register(ds); 3067022522acSVladimir Oltean if (rc < 0) { 3068022522acSVladimir Oltean dev_err(ds->dev, "Failed to register MDIO bus: %pe\n", 3069022522acSVladimir Oltean ERR_PTR(rc)); 3070022522acSVladimir Oltean goto out_ptp_clock_unregister; 3071022522acSVladimir Oltean } 3072022522acSVladimir Oltean 3073022522acSVladimir Oltean rc = sja1105_devlink_setup(ds); 3074022522acSVladimir Oltean if (rc < 0) 3075022522acSVladimir Oltean goto out_mdiobus_unregister; 3076022522acSVladimir Oltean 3077022522acSVladimir Oltean rtnl_lock(); 3078022522acSVladimir Oltean rc = dsa_tag_8021q_register(ds, htons(ETH_P_8021Q)); 3079022522acSVladimir Oltean rtnl_unlock(); 3080022522acSVladimir Oltean if (rc) 3081022522acSVladimir Oltean goto out_devlink_teardown; 3082022522acSVladimir Oltean 3083022522acSVladimir Oltean /* On SJA1105, VLAN filtering per se is always enabled in hardware. 3084022522acSVladimir Oltean * The only thing we can do to disable it is lie about what the 802.1Q 3085022522acSVladimir Oltean * EtherType is. 3086022522acSVladimir Oltean * So it will still try to apply VLAN filtering, but all ingress 3087022522acSVladimir Oltean * traffic (except frames received with EtherType of ETH_P_SJA1105) 3088022522acSVladimir Oltean * will be internally tagged with a distorted VLAN header where the 3089022522acSVladimir Oltean * TPID is ETH_P_SJA1105, and the VLAN ID is the port pvid. 3090022522acSVladimir Oltean */ 3091022522acSVladimir Oltean ds->vlan_filtering_is_global = true; 3092022522acSVladimir Oltean ds->untag_bridge_pvid = true; 3093219827efSVladimir Oltean ds->fdb_isolation = true; 3094022522acSVladimir Oltean /* tag_8021q has 3 bits for the VBID, and the value 0 is reserved */ 3095947c8746SVladimir Oltean ds->max_num_bridges = 7; 3096022522acSVladimir Oltean 3097022522acSVladimir Oltean /* Advertise the 8 egress queues */ 3098022522acSVladimir Oltean ds->num_tx_queues = SJA1105_NUM_TC; 3099022522acSVladimir Oltean 3100022522acSVladimir Oltean ds->mtu_enforcement_ingress = true; 3101022522acSVladimir Oltean ds->assisted_learning_on_cpu_port = true; 3102022522acSVladimir Oltean 3103022522acSVladimir Oltean return 0; 3104022522acSVladimir Oltean 3105022522acSVladimir Oltean out_devlink_teardown: 3106022522acSVladimir Oltean sja1105_devlink_teardown(ds); 3107022522acSVladimir Oltean out_mdiobus_unregister: 3108022522acSVladimir Oltean sja1105_mdiobus_unregister(ds); 3109022522acSVladimir Oltean out_ptp_clock_unregister: 3110022522acSVladimir Oltean sja1105_ptp_clock_unregister(ds); 3111022522acSVladimir Oltean out_flower_teardown: 3112022522acSVladimir Oltean sja1105_flower_teardown(ds); 3113022522acSVladimir Oltean sja1105_tas_teardown(ds); 3114022522acSVladimir Oltean out_static_config_free: 3115022522acSVladimir Oltean sja1105_static_config_free(&priv->static_config); 3116022522acSVladimir Oltean 3117022522acSVladimir Oltean return rc; 3118022522acSVladimir Oltean } 3119022522acSVladimir Oltean 3120022522acSVladimir Oltean static void sja1105_teardown(struct dsa_switch *ds) 3121022522acSVladimir Oltean { 3122022522acSVladimir Oltean struct sja1105_private *priv = ds->priv; 3123022522acSVladimir Oltean 3124022522acSVladimir Oltean rtnl_lock(); 3125022522acSVladimir Oltean dsa_tag_8021q_unregister(ds); 3126022522acSVladimir Oltean rtnl_unlock(); 3127022522acSVladimir Oltean 3128022522acSVladimir Oltean sja1105_devlink_teardown(ds); 3129022522acSVladimir Oltean sja1105_mdiobus_unregister(ds); 3130022522acSVladimir Oltean sja1105_ptp_clock_unregister(ds); 3131022522acSVladimir Oltean sja1105_flower_teardown(ds); 3132022522acSVladimir Oltean sja1105_tas_teardown(ds); 3133022522acSVladimir Oltean sja1105_static_config_free(&priv->static_config); 3134022522acSVladimir Oltean } 3135022522acSVladimir Oltean 3136f5aef424SVladimir Oltean static const struct dsa_switch_ops sja1105_switch_ops = { 31378aa9ebccSVladimir Oltean .get_tag_protocol = sja1105_get_tag_protocol, 3138c79e8486SVladimir Oltean .connect_tag_protocol = sja1105_connect_tag_protocol, 31398aa9ebccSVladimir Oltean .setup = sja1105_setup, 3140f3097be2SVladimir Oltean .teardown = sja1105_teardown, 31418456721dSVladimir Oltean .set_ageing_time = sja1105_set_ageing_time, 3142c279c726SVladimir Oltean .port_change_mtu = sja1105_change_mtu, 3143c279c726SVladimir Oltean .port_max_mtu = sja1105_get_max_mtu, 3144a420b757SRussell King (Oracle) .phylink_get_caps = sja1105_phylink_get_caps, 3145827b4ef2SRussell King (Oracle) .phylink_mac_select_pcs = sja1105_mac_select_pcs, 31468400cff6SVladimir Oltean .phylink_mac_link_up = sja1105_mac_link_up, 31478400cff6SVladimir Oltean .phylink_mac_link_down = sja1105_mac_link_down, 314852c34e6eSVladimir Oltean .get_strings = sja1105_get_strings, 314952c34e6eSVladimir Oltean .get_ethtool_stats = sja1105_get_ethtool_stats, 315052c34e6eSVladimir Oltean .get_sset_count = sja1105_get_sset_count, 3151bb77f36aSVladimir Oltean .get_ts_info = sja1105_get_ts_info, 3152291d1e72SVladimir Oltean .port_fdb_dump = sja1105_fdb_dump, 3153291d1e72SVladimir Oltean .port_fdb_add = sja1105_fdb_add, 3154291d1e72SVladimir Oltean .port_fdb_del = sja1105_fdb_del, 31555126ec72SVladimir Oltean .port_fast_age = sja1105_fast_age, 31568aa9ebccSVladimir Oltean .port_bridge_join = sja1105_bridge_join, 31578aa9ebccSVladimir Oltean .port_bridge_leave = sja1105_bridge_leave, 31584d942354SVladimir Oltean .port_pre_bridge_flags = sja1105_port_pre_bridge_flags, 31594d942354SVladimir Oltean .port_bridge_flags = sja1105_port_bridge_flags, 3160640f763fSVladimir Oltean .port_stp_state_set = sja1105_bridge_stp_state_set, 31616666cebcSVladimir Oltean .port_vlan_filtering = sja1105_vlan_filtering, 31626dfd23d3SVladimir Oltean .port_vlan_add = sja1105_bridge_vlan_add, 31636dfd23d3SVladimir Oltean .port_vlan_del = sja1105_bridge_vlan_del, 3164291d1e72SVladimir Oltean .port_mdb_add = sja1105_mdb_add, 3165291d1e72SVladimir Oltean .port_mdb_del = sja1105_mdb_del, 3166a602afd2SVladimir Oltean .port_hwtstamp_get = sja1105_hwtstamp_get, 3167a602afd2SVladimir Oltean .port_hwtstamp_set = sja1105_hwtstamp_set, 3168f3097be2SVladimir Oltean .port_rxtstamp = sja1105_port_rxtstamp, 316947ed985eSVladimir Oltean .port_txtstamp = sja1105_port_txtstamp, 3170317ab5b8SVladimir Oltean .port_setup_tc = sja1105_port_setup_tc, 3171511e6ca0SVladimir Oltean .port_mirror_add = sja1105_mirror_add, 3172511e6ca0SVladimir Oltean .port_mirror_del = sja1105_mirror_del, 3173a7cc081cSVladimir Oltean .port_policer_add = sja1105_port_policer_add, 3174a7cc081cSVladimir Oltean .port_policer_del = sja1105_port_policer_del, 3175a6af7763SVladimir Oltean .cls_flower_add = sja1105_cls_flower_add, 3176a6af7763SVladimir Oltean .cls_flower_del = sja1105_cls_flower_del, 3177834f8933SVladimir Oltean .cls_flower_stats = sja1105_cls_flower_stats, 3178ff4cf8eaSVladimir Oltean .devlink_info_get = sja1105_devlink_info_get, 31795da11eb4SVladimir Oltean .tag_8021q_vlan_add = sja1105_dsa_8021q_vlan_add, 31805da11eb4SVladimir Oltean .tag_8021q_vlan_del = sja1105_dsa_8021q_vlan_del, 31814fbc08bdSVladimir Oltean .port_prechangeupper = sja1105_prechangeupper, 31828aa9ebccSVladimir Oltean }; 31838aa9ebccSVladimir Oltean 31840b0e2997SVladimir Oltean static const struct of_device_id sja1105_dt_ids[]; 31850b0e2997SVladimir Oltean 31868aa9ebccSVladimir Oltean static int sja1105_check_device_id(struct sja1105_private *priv) 31878aa9ebccSVladimir Oltean { 31888aa9ebccSVladimir Oltean const struct sja1105_regs *regs = priv->info->regs; 31898aa9ebccSVladimir Oltean u8 prod_id[SJA1105_SIZE_DEVICE_ID] = {0}; 31908aa9ebccSVladimir Oltean struct device *dev = &priv->spidev->dev; 31910b0e2997SVladimir Oltean const struct of_device_id *match; 3192dff79620SVladimir Oltean u32 device_id; 31938aa9ebccSVladimir Oltean u64 part_no; 31948aa9ebccSVladimir Oltean int rc; 31958aa9ebccSVladimir Oltean 319634d76e9fSVladimir Oltean rc = sja1105_xfer_u32(priv, SPI_READ, regs->device_id, &device_id, 319734d76e9fSVladimir Oltean NULL); 31988aa9ebccSVladimir Oltean if (rc < 0) 31998aa9ebccSVladimir Oltean return rc; 32008aa9ebccSVladimir Oltean 32011bd44870SVladimir Oltean rc = sja1105_xfer_buf(priv, SPI_READ, regs->prod_id, prod_id, 32021bd44870SVladimir Oltean SJA1105_SIZE_DEVICE_ID); 32038aa9ebccSVladimir Oltean if (rc < 0) 32048aa9ebccSVladimir Oltean return rc; 32058aa9ebccSVladimir Oltean 32068aa9ebccSVladimir Oltean sja1105_unpack(prod_id, &part_no, 19, 4, SJA1105_SIZE_DEVICE_ID); 32078aa9ebccSVladimir Oltean 32085978fac0SNathan Chancellor for (match = sja1105_dt_ids; match->compatible[0]; match++) { 32090b0e2997SVladimir Oltean const struct sja1105_info *info = match->data; 32100b0e2997SVladimir Oltean 32110b0e2997SVladimir Oltean /* Is what's been probed in our match table at all? */ 32120b0e2997SVladimir Oltean if (info->device_id != device_id || info->part_no != part_no) 32130b0e2997SVladimir Oltean continue; 32140b0e2997SVladimir Oltean 32150b0e2997SVladimir Oltean /* But is it what's in the device tree? */ 32160b0e2997SVladimir Oltean if (priv->info->device_id != device_id || 32170b0e2997SVladimir Oltean priv->info->part_no != part_no) { 32180b0e2997SVladimir Oltean dev_warn(dev, "Device tree specifies chip %s but found %s, please fix it!\n", 32190b0e2997SVladimir Oltean priv->info->name, info->name); 32200b0e2997SVladimir Oltean /* It isn't. No problem, pick that up. */ 32210b0e2997SVladimir Oltean priv->info = info; 32228aa9ebccSVladimir Oltean } 32238aa9ebccSVladimir Oltean 32248aa9ebccSVladimir Oltean return 0; 32258aa9ebccSVladimir Oltean } 32268aa9ebccSVladimir Oltean 32270b0e2997SVladimir Oltean dev_err(dev, "Unexpected {device ID, part number}: 0x%x 0x%llx\n", 32280b0e2997SVladimir Oltean device_id, part_no); 32290b0e2997SVladimir Oltean 32300b0e2997SVladimir Oltean return -ENODEV; 32310b0e2997SVladimir Oltean } 32320b0e2997SVladimir Oltean 32338aa9ebccSVladimir Oltean static int sja1105_probe(struct spi_device *spi) 32348aa9ebccSVladimir Oltean { 32358aa9ebccSVladimir Oltean struct device *dev = &spi->dev; 32368aa9ebccSVladimir Oltean struct sja1105_private *priv; 3237718bad0eSVladimir Oltean size_t max_xfer, max_msg; 32388aa9ebccSVladimir Oltean struct dsa_switch *ds; 3239022522acSVladimir Oltean int rc; 32408aa9ebccSVladimir Oltean 32418aa9ebccSVladimir Oltean if (!dev->of_node) { 32428aa9ebccSVladimir Oltean dev_err(dev, "No DTS bindings for SJA1105 driver\n"); 32438aa9ebccSVladimir Oltean return -EINVAL; 32448aa9ebccSVladimir Oltean } 32458aa9ebccSVladimir Oltean 324633e1501fSVladimir Oltean rc = sja1105_hw_reset(dev, 1, 1); 324733e1501fSVladimir Oltean if (rc) 324833e1501fSVladimir Oltean return rc; 324933e1501fSVladimir Oltean 32508aa9ebccSVladimir Oltean priv = devm_kzalloc(dev, sizeof(struct sja1105_private), GFP_KERNEL); 32518aa9ebccSVladimir Oltean if (!priv) 32528aa9ebccSVladimir Oltean return -ENOMEM; 32538aa9ebccSVladimir Oltean 32548aa9ebccSVladimir Oltean /* Populate our driver private structure (priv) based on 32558aa9ebccSVladimir Oltean * the device tree node that was probed (spi) 32568aa9ebccSVladimir Oltean */ 32578aa9ebccSVladimir Oltean priv->spidev = spi; 32588aa9ebccSVladimir Oltean spi_set_drvdata(spi, priv); 32598aa9ebccSVladimir Oltean 32608aa9ebccSVladimir Oltean /* Configure the SPI bus */ 32618aa9ebccSVladimir Oltean spi->bits_per_word = 8; 32628aa9ebccSVladimir Oltean rc = spi_setup(spi); 32638aa9ebccSVladimir Oltean if (rc < 0) { 32648aa9ebccSVladimir Oltean dev_err(dev, "Could not init SPI\n"); 32658aa9ebccSVladimir Oltean return rc; 32668aa9ebccSVladimir Oltean } 32678aa9ebccSVladimir Oltean 3268718bad0eSVladimir Oltean /* In sja1105_xfer, we send spi_messages composed of two spi_transfers: 3269718bad0eSVladimir Oltean * a small one for the message header and another one for the current 3270718bad0eSVladimir Oltean * chunk of the packed buffer. 3271718bad0eSVladimir Oltean * Check that the restrictions imposed by the SPI controller are 3272718bad0eSVladimir Oltean * respected: the chunk buffer is smaller than the max transfer size, 3273718bad0eSVladimir Oltean * and the total length of the chunk plus its message header is smaller 3274718bad0eSVladimir Oltean * than the max message size. 3275718bad0eSVladimir Oltean * We do that during probe time since the maximum transfer size is a 3276718bad0eSVladimir Oltean * runtime invariant. 3277718bad0eSVladimir Oltean */ 3278718bad0eSVladimir Oltean max_xfer = spi_max_transfer_size(spi); 3279718bad0eSVladimir Oltean max_msg = spi_max_message_size(spi); 3280718bad0eSVladimir Oltean 3281718bad0eSVladimir Oltean /* We need to send at least one 64-bit word of SPI payload per message 3282718bad0eSVladimir Oltean * in order to be able to make useful progress. 3283718bad0eSVladimir Oltean */ 3284718bad0eSVladimir Oltean if (max_msg < SJA1105_SIZE_SPI_MSG_HEADER + 8) { 3285718bad0eSVladimir Oltean dev_err(dev, "SPI master cannot send large enough buffers, aborting\n"); 3286718bad0eSVladimir Oltean return -EINVAL; 3287718bad0eSVladimir Oltean } 3288718bad0eSVladimir Oltean 3289718bad0eSVladimir Oltean priv->max_xfer_len = SJA1105_SIZE_SPI_MSG_MAXLEN; 3290718bad0eSVladimir Oltean if (priv->max_xfer_len > max_xfer) 3291718bad0eSVladimir Oltean priv->max_xfer_len = max_xfer; 3292718bad0eSVladimir Oltean if (priv->max_xfer_len > max_msg - SJA1105_SIZE_SPI_MSG_HEADER) 3293718bad0eSVladimir Oltean priv->max_xfer_len = max_msg - SJA1105_SIZE_SPI_MSG_HEADER; 3294718bad0eSVladimir Oltean 32958aa9ebccSVladimir Oltean priv->info = of_device_get_match_data(dev); 32968aa9ebccSVladimir Oltean 32978aa9ebccSVladimir Oltean /* Detect hardware device */ 32988aa9ebccSVladimir Oltean rc = sja1105_check_device_id(priv); 32998aa9ebccSVladimir Oltean if (rc < 0) { 33008aa9ebccSVladimir Oltean dev_err(dev, "Device ID check failed: %d\n", rc); 33018aa9ebccSVladimir Oltean return rc; 33028aa9ebccSVladimir Oltean } 33038aa9ebccSVladimir Oltean 33048aa9ebccSVladimir Oltean dev_info(dev, "Probed switch chip: %s\n", priv->info->name); 33058aa9ebccSVladimir Oltean 33067e99e347SVivien Didelot ds = devm_kzalloc(dev, sizeof(*ds), GFP_KERNEL); 33078aa9ebccSVladimir Oltean if (!ds) 33088aa9ebccSVladimir Oltean return -ENOMEM; 33098aa9ebccSVladimir Oltean 33107e99e347SVivien Didelot ds->dev = dev; 33113e77e59bSVladimir Oltean ds->num_ports = priv->info->num_ports; 33128aa9ebccSVladimir Oltean ds->ops = &sja1105_switch_ops; 33138aa9ebccSVladimir Oltean ds->priv = priv; 33148aa9ebccSVladimir Oltean priv->ds = ds; 33158aa9ebccSVladimir Oltean 3316d5a619bfSVivien Didelot mutex_init(&priv->ptp_data.lock); 3317eb016afdSVladimir Oltean mutex_init(&priv->dynamic_config_lock); 3318d5a619bfSVivien Didelot mutex_init(&priv->mgmt_lock); 331922ee9f8eSVladimir Oltean spin_lock_init(&priv->ts_id_lock); 3320d5a619bfSVivien Didelot 3321022522acSVladimir Oltean rc = sja1105_parse_dt(priv); 3322022522acSVladimir Oltean if (rc < 0) { 3323022522acSVladimir Oltean dev_err(ds->dev, "Failed to parse DT: %d\n", rc); 3324328621f6SVladimir Oltean return rc; 3325022522acSVladimir Oltean } 3326022522acSVladimir Oltean 33274d752508SVladimir Oltean if (IS_ENABLED(CONFIG_NET_SCH_CBS)) { 33284d752508SVladimir Oltean priv->cbs = devm_kcalloc(dev, priv->info->num_cbs_shapers, 33294d752508SVladimir Oltean sizeof(struct sja1105_cbs_entry), 33304d752508SVladimir Oltean GFP_KERNEL); 3331022522acSVladimir Oltean if (!priv->cbs) 3332022522acSVladimir Oltean return -ENOMEM; 33334d752508SVladimir Oltean } 33344d752508SVladimir Oltean 3335022522acSVladimir Oltean return dsa_register_switch(priv->ds); 33368aa9ebccSVladimir Oltean } 33378aa9ebccSVladimir Oltean 3338a0386bbaSUwe Kleine-König static void sja1105_remove(struct spi_device *spi) 33398aa9ebccSVladimir Oltean { 33408aa9ebccSVladimir Oltean struct sja1105_private *priv = spi_get_drvdata(spi); 33418aa9ebccSVladimir Oltean 33420650bf52SVladimir Oltean if (!priv) 3343a0386bbaSUwe Kleine-König return; 33440650bf52SVladimir Oltean 33450650bf52SVladimir Oltean dsa_unregister_switch(priv->ds); 33468aa9ebccSVladimir Oltean } 33478aa9ebccSVladimir Oltean 33480650bf52SVladimir Oltean static void sja1105_shutdown(struct spi_device *spi) 33490650bf52SVladimir Oltean { 33500650bf52SVladimir Oltean struct sja1105_private *priv = spi_get_drvdata(spi); 33510650bf52SVladimir Oltean 33520650bf52SVladimir Oltean if (!priv) 33530650bf52SVladimir Oltean return; 33540650bf52SVladimir Oltean 33550650bf52SVladimir Oltean dsa_switch_shutdown(priv->ds); 33560650bf52SVladimir Oltean 33570650bf52SVladimir Oltean spi_set_drvdata(spi, NULL); 33580650bf52SVladimir Oltean } 33590650bf52SVladimir Oltean 33608aa9ebccSVladimir Oltean static const struct of_device_id sja1105_dt_ids[] = { 33618aa9ebccSVladimir Oltean { .compatible = "nxp,sja1105e", .data = &sja1105e_info }, 33628aa9ebccSVladimir Oltean { .compatible = "nxp,sja1105t", .data = &sja1105t_info }, 33638aa9ebccSVladimir Oltean { .compatible = "nxp,sja1105p", .data = &sja1105p_info }, 33648aa9ebccSVladimir Oltean { .compatible = "nxp,sja1105q", .data = &sja1105q_info }, 33658aa9ebccSVladimir Oltean { .compatible = "nxp,sja1105r", .data = &sja1105r_info }, 33668aa9ebccSVladimir Oltean { .compatible = "nxp,sja1105s", .data = &sja1105s_info }, 33673e77e59bSVladimir Oltean { .compatible = "nxp,sja1110a", .data = &sja1110a_info }, 33683e77e59bSVladimir Oltean { .compatible = "nxp,sja1110b", .data = &sja1110b_info }, 33693e77e59bSVladimir Oltean { .compatible = "nxp,sja1110c", .data = &sja1110c_info }, 33703e77e59bSVladimir Oltean { .compatible = "nxp,sja1110d", .data = &sja1110d_info }, 33718aa9ebccSVladimir Oltean { /* sentinel */ }, 33728aa9ebccSVladimir Oltean }; 33738aa9ebccSVladimir Oltean MODULE_DEVICE_TABLE(of, sja1105_dt_ids); 33748aa9ebccSVladimir Oltean 3375855fe499SOleksij Rempel static const struct spi_device_id sja1105_spi_ids[] = { 3376855fe499SOleksij Rempel { "sja1105e" }, 3377855fe499SOleksij Rempel { "sja1105t" }, 3378855fe499SOleksij Rempel { "sja1105p" }, 3379855fe499SOleksij Rempel { "sja1105q" }, 3380855fe499SOleksij Rempel { "sja1105r" }, 3381855fe499SOleksij Rempel { "sja1105s" }, 3382855fe499SOleksij Rempel { "sja1110a" }, 3383855fe499SOleksij Rempel { "sja1110b" }, 3384855fe499SOleksij Rempel { "sja1110c" }, 3385855fe499SOleksij Rempel { "sja1110d" }, 3386855fe499SOleksij Rempel { }, 3387855fe499SOleksij Rempel }; 3388855fe499SOleksij Rempel MODULE_DEVICE_TABLE(spi, sja1105_spi_ids); 3389855fe499SOleksij Rempel 33908aa9ebccSVladimir Oltean static struct spi_driver sja1105_driver = { 33918aa9ebccSVladimir Oltean .driver = { 33928aa9ebccSVladimir Oltean .name = "sja1105", 33938aa9ebccSVladimir Oltean .owner = THIS_MODULE, 33948aa9ebccSVladimir Oltean .of_match_table = of_match_ptr(sja1105_dt_ids), 33958aa9ebccSVladimir Oltean }, 3396855fe499SOleksij Rempel .id_table = sja1105_spi_ids, 33978aa9ebccSVladimir Oltean .probe = sja1105_probe, 33988aa9ebccSVladimir Oltean .remove = sja1105_remove, 33990650bf52SVladimir Oltean .shutdown = sja1105_shutdown, 34008aa9ebccSVladimir Oltean }; 34018aa9ebccSVladimir Oltean 34028aa9ebccSVladimir Oltean module_spi_driver(sja1105_driver); 34038aa9ebccSVladimir Oltean 34048aa9ebccSVladimir Oltean MODULE_AUTHOR("Vladimir Oltean <olteanv@gmail.com>"); 34058aa9ebccSVladimir Oltean MODULE_AUTHOR("Georg Waibel <georg.waibel@sensor-technik.de>"); 34068aa9ebccSVladimir Oltean MODULE_DESCRIPTION("SJA1105 Driver"); 34078aa9ebccSVladimir Oltean MODULE_LICENSE("GPL v2"); 3408