xref: /openbmc/linux/drivers/net/dsa/sja1105/sja1105_main.c (revision 9aad3e4ede9bebda23579f674420123dacb61fda)
18aa9ebccSVladimir Oltean // SPDX-License-Identifier: GPL-2.0
28aa9ebccSVladimir Oltean /* Copyright (c) 2018, Sensor-Technik Wiedemann GmbH
38aa9ebccSVladimir Oltean  * Copyright (c) 2018-2019, Vladimir Oltean <olteanv@gmail.com>
48aa9ebccSVladimir Oltean  */
58aa9ebccSVladimir Oltean 
68aa9ebccSVladimir Oltean #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
78aa9ebccSVladimir Oltean 
88aa9ebccSVladimir Oltean #include <linux/delay.h>
98aa9ebccSVladimir Oltean #include <linux/module.h>
108aa9ebccSVladimir Oltean #include <linux/printk.h>
118aa9ebccSVladimir Oltean #include <linux/spi/spi.h>
128aa9ebccSVladimir Oltean #include <linux/errno.h>
138aa9ebccSVladimir Oltean #include <linux/gpio/consumer.h>
14ad9f299aSVladimir Oltean #include <linux/phylink.h>
158aa9ebccSVladimir Oltean #include <linux/of.h>
168aa9ebccSVladimir Oltean #include <linux/of_net.h>
178aa9ebccSVladimir Oltean #include <linux/of_mdio.h>
188aa9ebccSVladimir Oltean #include <linux/of_device.h>
193ad1d171SVladimir Oltean #include <linux/pcs/pcs-xpcs.h>
208aa9ebccSVladimir Oltean #include <linux/netdev_features.h>
218aa9ebccSVladimir Oltean #include <linux/netdevice.h>
228aa9ebccSVladimir Oltean #include <linux/if_bridge.h>
238aa9ebccSVladimir Oltean #include <linux/if_ether.h>
24227d07a0SVladimir Oltean #include <linux/dsa/8021q.h>
258aa9ebccSVladimir Oltean #include "sja1105.h"
26317ab5b8SVladimir Oltean #include "sja1105_tas.h"
278aa9ebccSVladimir Oltean 
284d942354SVladimir Oltean #define SJA1105_UNKNOWN_MULTICAST	0x010000000000ull
294d942354SVladimir Oltean 
3033e1501fSVladimir Oltean /* Configure the optional reset pin and bring up switch */
3133e1501fSVladimir Oltean static int sja1105_hw_reset(struct device *dev, unsigned int pulse_len,
328aa9ebccSVladimir Oltean 			    unsigned int startup_delay)
338aa9ebccSVladimir Oltean {
3433e1501fSVladimir Oltean 	struct gpio_desc *gpio;
3533e1501fSVladimir Oltean 
3633e1501fSVladimir Oltean 	gpio = gpiod_get_optional(dev, "reset", GPIOD_OUT_HIGH);
3733e1501fSVladimir Oltean 	if (IS_ERR(gpio))
3833e1501fSVladimir Oltean 		return PTR_ERR(gpio);
3933e1501fSVladimir Oltean 
4033e1501fSVladimir Oltean 	if (!gpio)
4133e1501fSVladimir Oltean 		return 0;
4233e1501fSVladimir Oltean 
438aa9ebccSVladimir Oltean 	gpiod_set_value_cansleep(gpio, 1);
448aa9ebccSVladimir Oltean 	/* Wait for minimum reset pulse length */
458aa9ebccSVladimir Oltean 	msleep(pulse_len);
468aa9ebccSVladimir Oltean 	gpiod_set_value_cansleep(gpio, 0);
478aa9ebccSVladimir Oltean 	/* Wait until chip is ready after reset */
488aa9ebccSVladimir Oltean 	msleep(startup_delay);
4933e1501fSVladimir Oltean 
5033e1501fSVladimir Oltean 	gpiod_put(gpio);
5133e1501fSVladimir Oltean 
5233e1501fSVladimir Oltean 	return 0;
538aa9ebccSVladimir Oltean }
548aa9ebccSVladimir Oltean 
558aa9ebccSVladimir Oltean static void
568aa9ebccSVladimir Oltean sja1105_port_allow_traffic(struct sja1105_l2_forwarding_entry *l2_fwd,
578aa9ebccSVladimir Oltean 			   int from, int to, bool allow)
588aa9ebccSVladimir Oltean {
594d942354SVladimir Oltean 	if (allow)
608aa9ebccSVladimir Oltean 		l2_fwd[from].reach_port |= BIT(to);
614d942354SVladimir Oltean 	else
628aa9ebccSVladimir Oltean 		l2_fwd[from].reach_port &= ~BIT(to);
638aa9ebccSVladimir Oltean }
648aa9ebccSVladimir Oltean 
657f7ccdeaSVladimir Oltean static bool sja1105_can_forward(struct sja1105_l2_forwarding_entry *l2_fwd,
667f7ccdeaSVladimir Oltean 				int from, int to)
677f7ccdeaSVladimir Oltean {
687f7ccdeaSVladimir Oltean 	return !!(l2_fwd[from].reach_port & BIT(to));
697f7ccdeaSVladimir Oltean }
707f7ccdeaSVladimir Oltean 
71bef0746cSVladimir Oltean static int sja1105_is_vlan_configured(struct sja1105_private *priv, u16 vid)
72bef0746cSVladimir Oltean {
73bef0746cSVladimir Oltean 	struct sja1105_vlan_lookup_entry *vlan;
74bef0746cSVladimir Oltean 	int count, i;
75bef0746cSVladimir Oltean 
76bef0746cSVladimir Oltean 	vlan = priv->static_config.tables[BLK_IDX_VLAN_LOOKUP].entries;
77bef0746cSVladimir Oltean 	count = priv->static_config.tables[BLK_IDX_VLAN_LOOKUP].entry_count;
78bef0746cSVladimir Oltean 
79bef0746cSVladimir Oltean 	for (i = 0; i < count; i++)
80bef0746cSVladimir Oltean 		if (vlan[i].vlanid == vid)
81bef0746cSVladimir Oltean 			return i;
82bef0746cSVladimir Oltean 
83bef0746cSVladimir Oltean 	/* Return an invalid entry index if not found */
84bef0746cSVladimir Oltean 	return -1;
85bef0746cSVladimir Oltean }
86bef0746cSVladimir Oltean 
87bef0746cSVladimir Oltean static int sja1105_drop_untagged(struct dsa_switch *ds, int port, bool drop)
88bef0746cSVladimir Oltean {
89bef0746cSVladimir Oltean 	struct sja1105_private *priv = ds->priv;
90bef0746cSVladimir Oltean 	struct sja1105_mac_config_entry *mac;
91bef0746cSVladimir Oltean 
92bef0746cSVladimir Oltean 	mac = priv->static_config.tables[BLK_IDX_MAC_CONFIG].entries;
93bef0746cSVladimir Oltean 
94bef0746cSVladimir Oltean 	if (mac[port].drpuntag == drop)
95bef0746cSVladimir Oltean 		return 0;
96bef0746cSVladimir Oltean 
97bef0746cSVladimir Oltean 	mac[port].drpuntag = drop;
98bef0746cSVladimir Oltean 
99bef0746cSVladimir Oltean 	return sja1105_dynamic_config_write(priv, BLK_IDX_MAC_CONFIG, port,
100bef0746cSVladimir Oltean 					    &mac[port], true);
101bef0746cSVladimir Oltean }
102bef0746cSVladimir Oltean 
103cde8078eSVladimir Oltean static int sja1105_pvid_apply(struct sja1105_private *priv, int port, u16 pvid)
104cde8078eSVladimir Oltean {
105cde8078eSVladimir Oltean 	struct sja1105_mac_config_entry *mac;
106cde8078eSVladimir Oltean 
107cde8078eSVladimir Oltean 	mac = priv->static_config.tables[BLK_IDX_MAC_CONFIG].entries;
108cde8078eSVladimir Oltean 
109cde8078eSVladimir Oltean 	if (mac[port].vlanid == pvid)
110cde8078eSVladimir Oltean 		return 0;
111cde8078eSVladimir Oltean 
112cde8078eSVladimir Oltean 	mac[port].vlanid = pvid;
113cde8078eSVladimir Oltean 
114cde8078eSVladimir Oltean 	return sja1105_dynamic_config_write(priv, BLK_IDX_MAC_CONFIG, port,
115cde8078eSVladimir Oltean 					    &mac[port], true);
116cde8078eSVladimir Oltean }
117cde8078eSVladimir Oltean 
118cde8078eSVladimir Oltean static int sja1105_commit_pvid(struct dsa_switch *ds, int port)
119cde8078eSVladimir Oltean {
120cde8078eSVladimir Oltean 	struct dsa_port *dp = dsa_to_port(ds, port);
121cde8078eSVladimir Oltean 	struct sja1105_private *priv = ds->priv;
122bef0746cSVladimir Oltean 	struct sja1105_vlan_lookup_entry *vlan;
123bef0746cSVladimir Oltean 	bool drop_untagged = false;
124bef0746cSVladimir Oltean 	int match, rc;
125cde8078eSVladimir Oltean 	u16 pvid;
126cde8078eSVladimir Oltean 
127cde8078eSVladimir Oltean 	if (dp->bridge_dev && br_vlan_enabled(dp->bridge_dev))
128cde8078eSVladimir Oltean 		pvid = priv->bridge_pvid[port];
129cde8078eSVladimir Oltean 	else
130cde8078eSVladimir Oltean 		pvid = priv->tag_8021q_pvid[port];
131cde8078eSVladimir Oltean 
132bef0746cSVladimir Oltean 	rc = sja1105_pvid_apply(priv, port, pvid);
133bef0746cSVladimir Oltean 	if (rc)
134bef0746cSVladimir Oltean 		return rc;
135bef0746cSVladimir Oltean 
13673ceab83SVladimir Oltean 	/* Only force dropping of untagged packets when the port is under a
13773ceab83SVladimir Oltean 	 * VLAN-aware bridge. When the tag_8021q pvid is used, we are
13873ceab83SVladimir Oltean 	 * deliberately removing the RX VLAN from the port's VMEMB_PORT list,
13973ceab83SVladimir Oltean 	 * to prevent DSA tag spoofing from the link partner. Untagged packets
14073ceab83SVladimir Oltean 	 * are the only ones that should be received with tag_8021q, so
14173ceab83SVladimir Oltean 	 * definitely don't drop them.
14273ceab83SVladimir Oltean 	 */
14373ceab83SVladimir Oltean 	if (pvid == priv->bridge_pvid[port]) {
144bef0746cSVladimir Oltean 		vlan = priv->static_config.tables[BLK_IDX_VLAN_LOOKUP].entries;
145bef0746cSVladimir Oltean 
146bef0746cSVladimir Oltean 		match = sja1105_is_vlan_configured(priv, pvid);
147bef0746cSVladimir Oltean 
148bef0746cSVladimir Oltean 		if (match < 0 || !(vlan[match].vmemb_port & BIT(port)))
149bef0746cSVladimir Oltean 			drop_untagged = true;
15073ceab83SVladimir Oltean 	}
151bef0746cSVladimir Oltean 
152b0b8c67eSVladimir Oltean 	if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))
153b0b8c67eSVladimir Oltean 		drop_untagged = true;
154b0b8c67eSVladimir Oltean 
155bef0746cSVladimir Oltean 	return sja1105_drop_untagged(ds, port, drop_untagged);
156cde8078eSVladimir Oltean }
157cde8078eSVladimir Oltean 
1588aa9ebccSVladimir Oltean static int sja1105_init_mac_settings(struct sja1105_private *priv)
1598aa9ebccSVladimir Oltean {
1608aa9ebccSVladimir Oltean 	struct sja1105_mac_config_entry default_mac = {
1618aa9ebccSVladimir Oltean 		/* Enable all 8 priority queues on egress.
1628aa9ebccSVladimir Oltean 		 * Every queue i holds top[i] - base[i] frames.
1638aa9ebccSVladimir Oltean 		 * Sum of top[i] - base[i] is 511 (max hardware limit).
1648aa9ebccSVladimir Oltean 		 */
1658aa9ebccSVladimir Oltean 		.top  = {0x3F, 0x7F, 0xBF, 0xFF, 0x13F, 0x17F, 0x1BF, 0x1FF},
1668aa9ebccSVladimir Oltean 		.base = {0x0, 0x40, 0x80, 0xC0, 0x100, 0x140, 0x180, 0x1C0},
1678aa9ebccSVladimir Oltean 		.enabled = {true, true, true, true, true, true, true, true},
1688aa9ebccSVladimir Oltean 		/* Keep standard IFG of 12 bytes on egress. */
1698aa9ebccSVladimir Oltean 		.ifg = 0,
1708aa9ebccSVladimir Oltean 		/* Always put the MAC speed in automatic mode, where it can be
1711fd4a173SVladimir Oltean 		 * adjusted at runtime by PHYLINK.
1728aa9ebccSVladimir Oltean 		 */
17341fed17fSVladimir Oltean 		.speed = priv->info->port_speed[SJA1105_SPEED_AUTO],
1748aa9ebccSVladimir Oltean 		/* No static correction for 1-step 1588 events */
1758aa9ebccSVladimir Oltean 		.tp_delin = 0,
1768aa9ebccSVladimir Oltean 		.tp_delout = 0,
1778aa9ebccSVladimir Oltean 		/* Disable aging for critical TTEthernet traffic */
1788aa9ebccSVladimir Oltean 		.maxage = 0xFF,
1798aa9ebccSVladimir Oltean 		/* Internal VLAN (pvid) to apply to untagged ingress */
1808aa9ebccSVladimir Oltean 		.vlanprio = 0,
181e3502b82SVladimir Oltean 		.vlanid = 1,
1828aa9ebccSVladimir Oltean 		.ing_mirr = false,
1838aa9ebccSVladimir Oltean 		.egr_mirr = false,
1848aa9ebccSVladimir Oltean 		/* Don't drop traffic with other EtherType than ETH_P_IP */
1858aa9ebccSVladimir Oltean 		.drpnona664 = false,
1868aa9ebccSVladimir Oltean 		/* Don't drop double-tagged traffic */
1878aa9ebccSVladimir Oltean 		.drpdtag = false,
1888aa9ebccSVladimir Oltean 		/* Don't drop untagged traffic */
1898aa9ebccSVladimir Oltean 		.drpuntag = false,
1908aa9ebccSVladimir Oltean 		/* Don't retag 802.1p (VID 0) traffic with the pvid */
1918aa9ebccSVladimir Oltean 		.retag = false,
192640f763fSVladimir Oltean 		/* Disable learning and I/O on user ports by default -
193640f763fSVladimir Oltean 		 * STP will enable it.
194640f763fSVladimir Oltean 		 */
195640f763fSVladimir Oltean 		.dyn_learn = false,
1968aa9ebccSVladimir Oltean 		.egress = false,
1978aa9ebccSVladimir Oltean 		.ingress = false,
1988aa9ebccSVladimir Oltean 	};
1998aa9ebccSVladimir Oltean 	struct sja1105_mac_config_entry *mac;
200542043e9SVladimir Oltean 	struct dsa_switch *ds = priv->ds;
2018aa9ebccSVladimir Oltean 	struct sja1105_table *table;
2025313a37bSVladimir Oltean 	struct dsa_port *dp;
2038aa9ebccSVladimir Oltean 
2048aa9ebccSVladimir Oltean 	table = &priv->static_config.tables[BLK_IDX_MAC_CONFIG];
2058aa9ebccSVladimir Oltean 
2068aa9ebccSVladimir Oltean 	/* Discard previous MAC Configuration Table */
2078aa9ebccSVladimir Oltean 	if (table->entry_count) {
2088aa9ebccSVladimir Oltean 		kfree(table->entries);
2098aa9ebccSVladimir Oltean 		table->entry_count = 0;
2108aa9ebccSVladimir Oltean 	}
2118aa9ebccSVladimir Oltean 
212fd6f2c25SVladimir Oltean 	table->entries = kcalloc(table->ops->max_entry_count,
2138aa9ebccSVladimir Oltean 				 table->ops->unpacked_entry_size, GFP_KERNEL);
2148aa9ebccSVladimir Oltean 	if (!table->entries)
2158aa9ebccSVladimir Oltean 		return -ENOMEM;
2168aa9ebccSVladimir Oltean 
217fd6f2c25SVladimir Oltean 	table->entry_count = table->ops->max_entry_count;
2188aa9ebccSVladimir Oltean 
2198aa9ebccSVladimir Oltean 	mac = table->entries;
2208aa9ebccSVladimir Oltean 
2215313a37bSVladimir Oltean 	list_for_each_entry(dp, &ds->dst->ports, list) {
2225313a37bSVladimir Oltean 		if (dp->ds != ds)
2235313a37bSVladimir Oltean 			continue;
2245313a37bSVladimir Oltean 
2255313a37bSVladimir Oltean 		mac[dp->index] = default_mac;
226b0b33b04SVladimir Oltean 
227b0b33b04SVladimir Oltean 		/* Let sja1105_bridge_stp_state_set() keep address learning
22881d45898SVladimir Oltean 		 * enabled for the DSA ports. CPU ports use software-assisted
22981d45898SVladimir Oltean 		 * learning to ensure that only FDB entries belonging to the
23081d45898SVladimir Oltean 		 * bridge are learned, and that they are learned towards all
23181d45898SVladimir Oltean 		 * CPU ports in a cross-chip topology if multiple CPU ports
23281d45898SVladimir Oltean 		 * exist.
233640f763fSVladimir Oltean 		 */
2345313a37bSVladimir Oltean 		if (dsa_port_is_dsa(dp))
2355313a37bSVladimir Oltean 			dp->learning = true;
236b0b8c67eSVladimir Oltean 
237b0b8c67eSVladimir Oltean 		/* Disallow untagged packets from being received on the
238b0b8c67eSVladimir Oltean 		 * CPU and DSA ports.
239b0b8c67eSVladimir Oltean 		 */
240b0b8c67eSVladimir Oltean 		if (dsa_port_is_cpu(dp) || dsa_port_is_dsa(dp))
241b0b8c67eSVladimir Oltean 			mac[dp->index].drpuntag = true;
242640f763fSVladimir Oltean 	}
2438aa9ebccSVladimir Oltean 
2448aa9ebccSVladimir Oltean 	return 0;
2458aa9ebccSVladimir Oltean }
2468aa9ebccSVladimir Oltean 
2475d645df9SVladimir Oltean static int sja1105_init_mii_settings(struct sja1105_private *priv)
2488aa9ebccSVladimir Oltean {
2498aa9ebccSVladimir Oltean 	struct device *dev = &priv->spidev->dev;
2508aa9ebccSVladimir Oltean 	struct sja1105_xmii_params_entry *mii;
251542043e9SVladimir Oltean 	struct dsa_switch *ds = priv->ds;
2528aa9ebccSVladimir Oltean 	struct sja1105_table *table;
2538aa9ebccSVladimir Oltean 	int i;
2548aa9ebccSVladimir Oltean 
2558aa9ebccSVladimir Oltean 	table = &priv->static_config.tables[BLK_IDX_XMII_PARAMS];
2568aa9ebccSVladimir Oltean 
2578aa9ebccSVladimir Oltean 	/* Discard previous xMII Mode Parameters Table */
2588aa9ebccSVladimir Oltean 	if (table->entry_count) {
2598aa9ebccSVladimir Oltean 		kfree(table->entries);
2608aa9ebccSVladimir Oltean 		table->entry_count = 0;
2618aa9ebccSVladimir Oltean 	}
2628aa9ebccSVladimir Oltean 
263fd6f2c25SVladimir Oltean 	table->entries = kcalloc(table->ops->max_entry_count,
2648aa9ebccSVladimir Oltean 				 table->ops->unpacked_entry_size, GFP_KERNEL);
2658aa9ebccSVladimir Oltean 	if (!table->entries)
2668aa9ebccSVladimir Oltean 		return -ENOMEM;
2678aa9ebccSVladimir Oltean 
2681fd4a173SVladimir Oltean 	/* Override table based on PHYLINK DT bindings */
269fd6f2c25SVladimir Oltean 	table->entry_count = table->ops->max_entry_count;
2708aa9ebccSVladimir Oltean 
2718aa9ebccSVladimir Oltean 	mii = table->entries;
2728aa9ebccSVladimir Oltean 
273542043e9SVladimir Oltean 	for (i = 0; i < ds->num_ports; i++) {
2745d645df9SVladimir Oltean 		sja1105_mii_role_t role = XMII_MAC;
2755d645df9SVladimir Oltean 
276ee9d0cb6SVladimir Oltean 		if (dsa_is_unused_port(priv->ds, i))
277ee9d0cb6SVladimir Oltean 			continue;
278ee9d0cb6SVladimir Oltean 
2795d645df9SVladimir Oltean 		switch (priv->phy_mode[i]) {
2805a8f0974SVladimir Oltean 		case PHY_INTERFACE_MODE_INTERNAL:
2815a8f0974SVladimir Oltean 			if (priv->info->internal_phy[i] == SJA1105_NO_PHY)
2825a8f0974SVladimir Oltean 				goto unsupported;
2835a8f0974SVladimir Oltean 
2845a8f0974SVladimir Oltean 			mii->xmii_mode[i] = XMII_MODE_MII;
2855a8f0974SVladimir Oltean 			if (priv->info->internal_phy[i] == SJA1105_PHY_BASE_TX)
2865a8f0974SVladimir Oltean 				mii->special[i] = true;
2875a8f0974SVladimir Oltean 
2885a8f0974SVladimir Oltean 			break;
2895d645df9SVladimir Oltean 		case PHY_INTERFACE_MODE_REVMII:
2905d645df9SVladimir Oltean 			role = XMII_PHY;
2915d645df9SVladimir Oltean 			fallthrough;
2928aa9ebccSVladimir Oltean 		case PHY_INTERFACE_MODE_MII:
29391a05078SVladimir Oltean 			if (!priv->info->supports_mii[i])
29491a05078SVladimir Oltean 				goto unsupported;
29591a05078SVladimir Oltean 
2968aa9ebccSVladimir Oltean 			mii->xmii_mode[i] = XMII_MODE_MII;
2978aa9ebccSVladimir Oltean 			break;
2985d645df9SVladimir Oltean 		case PHY_INTERFACE_MODE_REVRMII:
2995d645df9SVladimir Oltean 			role = XMII_PHY;
3005d645df9SVladimir Oltean 			fallthrough;
3018aa9ebccSVladimir Oltean 		case PHY_INTERFACE_MODE_RMII:
30291a05078SVladimir Oltean 			if (!priv->info->supports_rmii[i])
30391a05078SVladimir Oltean 				goto unsupported;
30491a05078SVladimir Oltean 
3058aa9ebccSVladimir Oltean 			mii->xmii_mode[i] = XMII_MODE_RMII;
3068aa9ebccSVladimir Oltean 			break;
3078aa9ebccSVladimir Oltean 		case PHY_INTERFACE_MODE_RGMII:
3088aa9ebccSVladimir Oltean 		case PHY_INTERFACE_MODE_RGMII_ID:
3098aa9ebccSVladimir Oltean 		case PHY_INTERFACE_MODE_RGMII_RXID:
3108aa9ebccSVladimir Oltean 		case PHY_INTERFACE_MODE_RGMII_TXID:
31191a05078SVladimir Oltean 			if (!priv->info->supports_rgmii[i])
31291a05078SVladimir Oltean 				goto unsupported;
31391a05078SVladimir Oltean 
3148aa9ebccSVladimir Oltean 			mii->xmii_mode[i] = XMII_MODE_RGMII;
3158aa9ebccSVladimir Oltean 			break;
316ffe10e67SVladimir Oltean 		case PHY_INTERFACE_MODE_SGMII:
31791a05078SVladimir Oltean 			if (!priv->info->supports_sgmii[i])
31891a05078SVladimir Oltean 				goto unsupported;
31991a05078SVladimir Oltean 
320ffe10e67SVladimir Oltean 			mii->xmii_mode[i] = XMII_MODE_SGMII;
321ece578bcSVladimir Oltean 			mii->special[i] = true;
322ffe10e67SVladimir Oltean 			break;
32391a05078SVladimir Oltean 		case PHY_INTERFACE_MODE_2500BASEX:
32491a05078SVladimir Oltean 			if (!priv->info->supports_2500basex[i])
32591a05078SVladimir Oltean 				goto unsupported;
32691a05078SVladimir Oltean 
32791a05078SVladimir Oltean 			mii->xmii_mode[i] = XMII_MODE_SGMII;
328ece578bcSVladimir Oltean 			mii->special[i] = true;
32991a05078SVladimir Oltean 			break;
33091a05078SVladimir Oltean unsupported:
3318aa9ebccSVladimir Oltean 		default:
33291a05078SVladimir Oltean 			dev_err(dev, "Unsupported PHY mode %s on port %d!\n",
3335d645df9SVladimir Oltean 				phy_modes(priv->phy_mode[i]), i);
3346729188dSVladimir Oltean 			return -EINVAL;
3358aa9ebccSVladimir Oltean 		}
3368aa9ebccSVladimir Oltean 
3375d645df9SVladimir Oltean 		mii->phy_mac[i] = role;
3388aa9ebccSVladimir Oltean 	}
3398aa9ebccSVladimir Oltean 	return 0;
3408aa9ebccSVladimir Oltean }
3418aa9ebccSVladimir Oltean 
3428aa9ebccSVladimir Oltean static int sja1105_init_static_fdb(struct sja1105_private *priv)
3438aa9ebccSVladimir Oltean {
3444d942354SVladimir Oltean 	struct sja1105_l2_lookup_entry *l2_lookup;
3458aa9ebccSVladimir Oltean 	struct sja1105_table *table;
3464d942354SVladimir Oltean 	int port;
3478aa9ebccSVladimir Oltean 
3488aa9ebccSVladimir Oltean 	table = &priv->static_config.tables[BLK_IDX_L2_LOOKUP];
3498aa9ebccSVladimir Oltean 
3504d942354SVladimir Oltean 	/* We only populate the FDB table through dynamic L2 Address Lookup
3514d942354SVladimir Oltean 	 * entries, except for a special entry at the end which is a catch-all
3524d942354SVladimir Oltean 	 * for unknown multicast and will be used to control flooding domain.
353291d1e72SVladimir Oltean 	 */
3548aa9ebccSVladimir Oltean 	if (table->entry_count) {
3558aa9ebccSVladimir Oltean 		kfree(table->entries);
3568aa9ebccSVladimir Oltean 		table->entry_count = 0;
3578aa9ebccSVladimir Oltean 	}
3584d942354SVladimir Oltean 
3594d942354SVladimir Oltean 	if (!priv->info->can_limit_mcast_flood)
3604d942354SVladimir Oltean 		return 0;
3614d942354SVladimir Oltean 
3624d942354SVladimir Oltean 	table->entries = kcalloc(1, table->ops->unpacked_entry_size,
3634d942354SVladimir Oltean 				 GFP_KERNEL);
3644d942354SVladimir Oltean 	if (!table->entries)
3654d942354SVladimir Oltean 		return -ENOMEM;
3664d942354SVladimir Oltean 
3674d942354SVladimir Oltean 	table->entry_count = 1;
3684d942354SVladimir Oltean 	l2_lookup = table->entries;
3694d942354SVladimir Oltean 
3704d942354SVladimir Oltean 	/* All L2 multicast addresses have an odd first octet */
3714d942354SVladimir Oltean 	l2_lookup[0].macaddr = SJA1105_UNKNOWN_MULTICAST;
3724d942354SVladimir Oltean 	l2_lookup[0].mask_macaddr = SJA1105_UNKNOWN_MULTICAST;
3734d942354SVladimir Oltean 	l2_lookup[0].lockeds = true;
3744d942354SVladimir Oltean 	l2_lookup[0].index = SJA1105_MAX_L2_LOOKUP_COUNT - 1;
3754d942354SVladimir Oltean 
3764d942354SVladimir Oltean 	/* Flood multicast to every port by default */
3774d942354SVladimir Oltean 	for (port = 0; port < priv->ds->num_ports; port++)
3784d942354SVladimir Oltean 		if (!dsa_is_unused_port(priv->ds, port))
3794d942354SVladimir Oltean 			l2_lookup[0].destports |= BIT(port);
3804d942354SVladimir Oltean 
3818aa9ebccSVladimir Oltean 	return 0;
3828aa9ebccSVladimir Oltean }
3838aa9ebccSVladimir Oltean 
3848aa9ebccSVladimir Oltean static int sja1105_init_l2_lookup_params(struct sja1105_private *priv)
3858aa9ebccSVladimir Oltean {
3868aa9ebccSVladimir Oltean 	struct sja1105_l2_lookup_params_entry default_l2_lookup_params = {
3878456721dSVladimir Oltean 		/* Learned FDB entries are forgotten after 300 seconds */
3888456721dSVladimir Oltean 		.maxage = SJA1105_AGEING_TIME_MS(300000),
3898aa9ebccSVladimir Oltean 		/* All entries within a FDB bin are available for learning */
3908aa9ebccSVladimir Oltean 		.dyn_tbsz = SJA1105ET_FDB_BIN_SIZE,
3911da73821SVladimir Oltean 		/* And the P/Q/R/S equivalent setting: */
3921da73821SVladimir Oltean 		.start_dynspc = 0,
3938aa9ebccSVladimir Oltean 		/* 2^8 + 2^5 + 2^3 + 2^2 + 2^1 + 1 in Koopman notation */
3948aa9ebccSVladimir Oltean 		.poly = 0x97,
3958aa9ebccSVladimir Oltean 		/* This selects between Independent VLAN Learning (IVL) and
3968aa9ebccSVladimir Oltean 		 * Shared VLAN Learning (SVL)
3978aa9ebccSVladimir Oltean 		 */
3986d7c7d94SVladimir Oltean 		.shared_learn = true,
3998aa9ebccSVladimir Oltean 		/* Don't discard management traffic based on ENFPORT -
4008aa9ebccSVladimir Oltean 		 * we don't perform SMAC port enforcement anyway, so
4018aa9ebccSVladimir Oltean 		 * what we are setting here doesn't matter.
4028aa9ebccSVladimir Oltean 		 */
4038aa9ebccSVladimir Oltean 		.no_enf_hostprt = false,
4048aa9ebccSVladimir Oltean 		/* Don't learn SMAC for mac_fltres1 and mac_fltres0.
4058aa9ebccSVladimir Oltean 		 * Maybe correlate with no_linklocal_learn from bridge driver?
4068aa9ebccSVladimir Oltean 		 */
4078aa9ebccSVladimir Oltean 		.no_mgmt_learn = true,
4081da73821SVladimir Oltean 		/* P/Q/R/S only */
4091da73821SVladimir Oltean 		.use_static = true,
4101da73821SVladimir Oltean 		/* Dynamically learned FDB entries can overwrite other (older)
4111da73821SVladimir Oltean 		 * dynamic FDB entries
4121da73821SVladimir Oltean 		 */
4131da73821SVladimir Oltean 		.owr_dyn = true,
4141da73821SVladimir Oltean 		.drpnolearn = true,
4158aa9ebccSVladimir Oltean 	};
416542043e9SVladimir Oltean 	struct dsa_switch *ds = priv->ds;
417f238fef1SVladimir Oltean 	int port, num_used_ports = 0;
418542043e9SVladimir Oltean 	struct sja1105_table *table;
419542043e9SVladimir Oltean 	u64 max_fdb_entries;
420542043e9SVladimir Oltean 
421542043e9SVladimir Oltean 	for (port = 0; port < ds->num_ports; port++)
422f238fef1SVladimir Oltean 		if (!dsa_is_unused_port(ds, port))
423f238fef1SVladimir Oltean 			num_used_ports++;
424f238fef1SVladimir Oltean 
425f238fef1SVladimir Oltean 	max_fdb_entries = SJA1105_MAX_L2_LOOKUP_COUNT / num_used_ports;
426f238fef1SVladimir Oltean 
427f238fef1SVladimir Oltean 	for (port = 0; port < ds->num_ports; port++) {
428f238fef1SVladimir Oltean 		if (dsa_is_unused_port(ds, port))
429f238fef1SVladimir Oltean 			continue;
430f238fef1SVladimir Oltean 
431542043e9SVladimir Oltean 		default_l2_lookup_params.maxaddrp[port] = max_fdb_entries;
432f238fef1SVladimir Oltean 	}
4338aa9ebccSVladimir Oltean 
4348aa9ebccSVladimir Oltean 	table = &priv->static_config.tables[BLK_IDX_L2_LOOKUP_PARAMS];
4358aa9ebccSVladimir Oltean 
4368aa9ebccSVladimir Oltean 	if (table->entry_count) {
4378aa9ebccSVladimir Oltean 		kfree(table->entries);
4388aa9ebccSVladimir Oltean 		table->entry_count = 0;
4398aa9ebccSVladimir Oltean 	}
4408aa9ebccSVladimir Oltean 
441fd6f2c25SVladimir Oltean 	table->entries = kcalloc(table->ops->max_entry_count,
4428aa9ebccSVladimir Oltean 				 table->ops->unpacked_entry_size, GFP_KERNEL);
4438aa9ebccSVladimir Oltean 	if (!table->entries)
4448aa9ebccSVladimir Oltean 		return -ENOMEM;
4458aa9ebccSVladimir Oltean 
446fd6f2c25SVladimir Oltean 	table->entry_count = table->ops->max_entry_count;
4478aa9ebccSVladimir Oltean 
4488aa9ebccSVladimir Oltean 	/* This table only has a single entry */
4498aa9ebccSVladimir Oltean 	((struct sja1105_l2_lookup_params_entry *)table->entries)[0] =
4508aa9ebccSVladimir Oltean 				default_l2_lookup_params;
4518aa9ebccSVladimir Oltean 
4528aa9ebccSVladimir Oltean 	return 0;
4538aa9ebccSVladimir Oltean }
4548aa9ebccSVladimir Oltean 
455ed040abcSVladimir Oltean /* Set up a default VLAN for untagged traffic injected from the CPU
456ed040abcSVladimir Oltean  * using management routes (e.g. STP, PTP) as opposed to tag_8021q.
457ed040abcSVladimir Oltean  * All DT-defined ports are members of this VLAN, and there are no
458ed040abcSVladimir Oltean  * restrictions on forwarding (since the CPU selects the destination).
459ed040abcSVladimir Oltean  * Frames from this VLAN will always be transmitted as untagged, and
460ed040abcSVladimir Oltean  * neither the bridge nor the 8021q module cannot create this VLAN ID.
461ed040abcSVladimir Oltean  */
4628aa9ebccSVladimir Oltean static int sja1105_init_static_vlan(struct sja1105_private *priv)
4638aa9ebccSVladimir Oltean {
4648aa9ebccSVladimir Oltean 	struct sja1105_table *table;
4658aa9ebccSVladimir Oltean 	struct sja1105_vlan_lookup_entry pvid = {
4663e77e59bSVladimir Oltean 		.type_entry = SJA1110_VLAN_D_TAG,
4678aa9ebccSVladimir Oltean 		.ving_mirr = 0,
4688aa9ebccSVladimir Oltean 		.vegr_mirr = 0,
4698aa9ebccSVladimir Oltean 		.vmemb_port = 0,
4708aa9ebccSVladimir Oltean 		.vlan_bc = 0,
4718aa9ebccSVladimir Oltean 		.tag_port = 0,
472ed040abcSVladimir Oltean 		.vlanid = SJA1105_DEFAULT_VLAN,
4738aa9ebccSVladimir Oltean 	};
474ec5ae610SVladimir Oltean 	struct dsa_switch *ds = priv->ds;
475ec5ae610SVladimir Oltean 	int port;
4768aa9ebccSVladimir Oltean 
4778aa9ebccSVladimir Oltean 	table = &priv->static_config.tables[BLK_IDX_VLAN_LOOKUP];
4788aa9ebccSVladimir Oltean 
4798aa9ebccSVladimir Oltean 	if (table->entry_count) {
4808aa9ebccSVladimir Oltean 		kfree(table->entries);
4818aa9ebccSVladimir Oltean 		table->entry_count = 0;
4828aa9ebccSVladimir Oltean 	}
4838aa9ebccSVladimir Oltean 
484c75857b0SZheng Yongjun 	table->entries = kzalloc(table->ops->unpacked_entry_size,
4858aa9ebccSVladimir Oltean 				 GFP_KERNEL);
4868aa9ebccSVladimir Oltean 	if (!table->entries)
4878aa9ebccSVladimir Oltean 		return -ENOMEM;
4888aa9ebccSVladimir Oltean 
4898aa9ebccSVladimir Oltean 	table->entry_count = 1;
4908aa9ebccSVladimir Oltean 
491ec5ae610SVladimir Oltean 	for (port = 0; port < ds->num_ports; port++) {
492ec5ae610SVladimir Oltean 		if (dsa_is_unused_port(ds, port))
493ec5ae610SVladimir Oltean 			continue;
494ec5ae610SVladimir Oltean 
495ec5ae610SVladimir Oltean 		pvid.vmemb_port |= BIT(port);
496ec5ae610SVladimir Oltean 		pvid.vlan_bc |= BIT(port);
497ec5ae610SVladimir Oltean 		pvid.tag_port &= ~BIT(port);
498ec5ae610SVladimir Oltean 
499c5130029SVladimir Oltean 		if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port)) {
5006dfd23d3SVladimir Oltean 			priv->tag_8021q_pvid[port] = SJA1105_DEFAULT_VLAN;
5016dfd23d3SVladimir Oltean 			priv->bridge_pvid[port] = SJA1105_DEFAULT_VLAN;
5026dfd23d3SVladimir Oltean 		}
5038aa9ebccSVladimir Oltean 	}
5048aa9ebccSVladimir Oltean 
5058aa9ebccSVladimir Oltean 	((struct sja1105_vlan_lookup_entry *)table->entries)[0] = pvid;
5068aa9ebccSVladimir Oltean 	return 0;
5078aa9ebccSVladimir Oltean }
5088aa9ebccSVladimir Oltean 
5098aa9ebccSVladimir Oltean static int sja1105_init_l2_forwarding(struct sja1105_private *priv)
5108aa9ebccSVladimir Oltean {
5118aa9ebccSVladimir Oltean 	struct sja1105_l2_forwarding_entry *l2fwd;
512542043e9SVladimir Oltean 	struct dsa_switch *ds = priv->ds;
5130f9b762cSVladimir Oltean 	struct dsa_switch_tree *dst;
5148aa9ebccSVladimir Oltean 	struct sja1105_table *table;
5150f9b762cSVladimir Oltean 	struct dsa_link *dl;
5163fa21270SVladimir Oltean 	int port, tc;
5173fa21270SVladimir Oltean 	int from, to;
5188aa9ebccSVladimir Oltean 
5198aa9ebccSVladimir Oltean 	table = &priv->static_config.tables[BLK_IDX_L2_FORWARDING];
5208aa9ebccSVladimir Oltean 
5218aa9ebccSVladimir Oltean 	if (table->entry_count) {
5228aa9ebccSVladimir Oltean 		kfree(table->entries);
5238aa9ebccSVladimir Oltean 		table->entry_count = 0;
5248aa9ebccSVladimir Oltean 	}
5258aa9ebccSVladimir Oltean 
526fd6f2c25SVladimir Oltean 	table->entries = kcalloc(table->ops->max_entry_count,
5278aa9ebccSVladimir Oltean 				 table->ops->unpacked_entry_size, GFP_KERNEL);
5288aa9ebccSVladimir Oltean 	if (!table->entries)
5298aa9ebccSVladimir Oltean 		return -ENOMEM;
5308aa9ebccSVladimir Oltean 
531fd6f2c25SVladimir Oltean 	table->entry_count = table->ops->max_entry_count;
5328aa9ebccSVladimir Oltean 
5338aa9ebccSVladimir Oltean 	l2fwd = table->entries;
5348aa9ebccSVladimir Oltean 
5353fa21270SVladimir Oltean 	/* First 5 entries in the L2 Forwarding Table define the forwarding
5363fa21270SVladimir Oltean 	 * rules and the VLAN PCP to ingress queue mapping.
5373fa21270SVladimir Oltean 	 * Set up the ingress queue mapping first.
5387f7ccdeaSVladimir Oltean 	 */
5393fa21270SVladimir Oltean 	for (port = 0; port < ds->num_ports; port++) {
5403fa21270SVladimir Oltean 		if (dsa_is_unused_port(ds, port))
5418aa9ebccSVladimir Oltean 			continue;
5428aa9ebccSVladimir Oltean 
5433fa21270SVladimir Oltean 		for (tc = 0; tc < SJA1105_NUM_TC; tc++)
5443fa21270SVladimir Oltean 			l2fwd[port].vlan_pmap[tc] = tc;
5453fa21270SVladimir Oltean 	}
5464d942354SVladimir Oltean 
5473fa21270SVladimir Oltean 	/* Then manage the forwarding domain for user ports. These can forward
5483fa21270SVladimir Oltean 	 * only to the always-on domain (CPU port and DSA links)
5493fa21270SVladimir Oltean 	 */
5503fa21270SVladimir Oltean 	for (from = 0; from < ds->num_ports; from++) {
5513fa21270SVladimir Oltean 		if (!dsa_is_user_port(ds, from))
5523fa21270SVladimir Oltean 			continue;
5534d942354SVladimir Oltean 
5543fa21270SVladimir Oltean 		for (to = 0; to < ds->num_ports; to++) {
5553fa21270SVladimir Oltean 			if (!dsa_is_cpu_port(ds, to) &&
5563fa21270SVladimir Oltean 			    !dsa_is_dsa_port(ds, to))
5573fa21270SVladimir Oltean 				continue;
5583fa21270SVladimir Oltean 
5593fa21270SVladimir Oltean 			l2fwd[from].bc_domain |= BIT(to);
5603fa21270SVladimir Oltean 			l2fwd[from].fl_domain |= BIT(to);
5613fa21270SVladimir Oltean 
5623fa21270SVladimir Oltean 			sja1105_port_allow_traffic(l2fwd, from, to, true);
5633fa21270SVladimir Oltean 		}
5643fa21270SVladimir Oltean 	}
5653fa21270SVladimir Oltean 
5663fa21270SVladimir Oltean 	/* Then manage the forwarding domain for DSA links and CPU ports (the
5673fa21270SVladimir Oltean 	 * always-on domain). These can send packets to any enabled port except
5683fa21270SVladimir Oltean 	 * themselves.
5693fa21270SVladimir Oltean 	 */
5703fa21270SVladimir Oltean 	for (from = 0; from < ds->num_ports; from++) {
5713fa21270SVladimir Oltean 		if (!dsa_is_cpu_port(ds, from) && !dsa_is_dsa_port(ds, from))
5723fa21270SVladimir Oltean 			continue;
5733fa21270SVladimir Oltean 
5743fa21270SVladimir Oltean 		for (to = 0; to < ds->num_ports; to++) {
5753fa21270SVladimir Oltean 			if (dsa_is_unused_port(ds, to))
5763fa21270SVladimir Oltean 				continue;
5773fa21270SVladimir Oltean 
5783fa21270SVladimir Oltean 			if (from == to)
5793fa21270SVladimir Oltean 				continue;
5803fa21270SVladimir Oltean 
5813fa21270SVladimir Oltean 			l2fwd[from].bc_domain |= BIT(to);
5823fa21270SVladimir Oltean 			l2fwd[from].fl_domain |= BIT(to);
5833fa21270SVladimir Oltean 
5843fa21270SVladimir Oltean 			sja1105_port_allow_traffic(l2fwd, from, to, true);
5853fa21270SVladimir Oltean 		}
5863fa21270SVladimir Oltean 	}
5873fa21270SVladimir Oltean 
5880f9b762cSVladimir Oltean 	/* In odd topologies ("H" connections where there is a DSA link to
5890f9b762cSVladimir Oltean 	 * another switch which also has its own CPU port), TX packets can loop
5900f9b762cSVladimir Oltean 	 * back into the system (they are flooded from CPU port 1 to the DSA
5910f9b762cSVladimir Oltean 	 * link, and from there to CPU port 2). Prevent this from happening by
5920f9b762cSVladimir Oltean 	 * cutting RX from DSA links towards our CPU port, if the remote switch
5930f9b762cSVladimir Oltean 	 * has its own CPU port and therefore doesn't need ours for network
5940f9b762cSVladimir Oltean 	 * stack termination.
5950f9b762cSVladimir Oltean 	 */
5960f9b762cSVladimir Oltean 	dst = ds->dst;
5970f9b762cSVladimir Oltean 
5980f9b762cSVladimir Oltean 	list_for_each_entry(dl, &dst->rtable, list) {
5990f9b762cSVladimir Oltean 		if (dl->dp->ds != ds || dl->link_dp->cpu_dp == dl->dp->cpu_dp)
6000f9b762cSVladimir Oltean 			continue;
6010f9b762cSVladimir Oltean 
6020f9b762cSVladimir Oltean 		from = dl->dp->index;
6030f9b762cSVladimir Oltean 		to = dsa_upstream_port(ds, from);
6040f9b762cSVladimir Oltean 
6050f9b762cSVladimir Oltean 		dev_warn(ds->dev,
6060f9b762cSVladimir Oltean 			 "H topology detected, cutting RX from DSA link %d to CPU port %d to prevent TX packet loops\n",
6070f9b762cSVladimir Oltean 			 from, to);
6080f9b762cSVladimir Oltean 
6090f9b762cSVladimir Oltean 		sja1105_port_allow_traffic(l2fwd, from, to, false);
6100f9b762cSVladimir Oltean 
6110f9b762cSVladimir Oltean 		l2fwd[from].bc_domain &= ~BIT(to);
6120f9b762cSVladimir Oltean 		l2fwd[from].fl_domain &= ~BIT(to);
6130f9b762cSVladimir Oltean 	}
6140f9b762cSVladimir Oltean 
6153fa21270SVladimir Oltean 	/* Finally, manage the egress flooding domain. All ports start up with
6163fa21270SVladimir Oltean 	 * flooding enabled, including the CPU port and DSA links.
6173fa21270SVladimir Oltean 	 */
6183fa21270SVladimir Oltean 	for (port = 0; port < ds->num_ports; port++) {
6193fa21270SVladimir Oltean 		if (dsa_is_unused_port(ds, port))
6203fa21270SVladimir Oltean 			continue;
6213fa21270SVladimir Oltean 
6223fa21270SVladimir Oltean 		priv->ucast_egress_floods |= BIT(port);
6233fa21270SVladimir Oltean 		priv->bcast_egress_floods |= BIT(port);
6248aa9ebccSVladimir Oltean 	}
625f238fef1SVladimir Oltean 
6268aa9ebccSVladimir Oltean 	/* Next 8 entries define VLAN PCP mapping from ingress to egress.
6278aa9ebccSVladimir Oltean 	 * Create a one-to-one mapping.
6288aa9ebccSVladimir Oltean 	 */
6293fa21270SVladimir Oltean 	for (tc = 0; tc < SJA1105_NUM_TC; tc++) {
6303fa21270SVladimir Oltean 		for (port = 0; port < ds->num_ports; port++) {
6313fa21270SVladimir Oltean 			if (dsa_is_unused_port(ds, port))
632f238fef1SVladimir Oltean 				continue;
633f238fef1SVladimir Oltean 
6343fa21270SVladimir Oltean 			l2fwd[ds->num_ports + tc].vlan_pmap[port] = tc;
635f238fef1SVladimir Oltean 		}
6363e77e59bSVladimir Oltean 
6373fa21270SVladimir Oltean 		l2fwd[ds->num_ports + tc].type_egrpcp2outputq = true;
6383e77e59bSVladimir Oltean 	}
6393e77e59bSVladimir Oltean 
6403e77e59bSVladimir Oltean 	return 0;
6413e77e59bSVladimir Oltean }
6423e77e59bSVladimir Oltean 
6433e77e59bSVladimir Oltean static int sja1110_init_pcp_remapping(struct sja1105_private *priv)
6443e77e59bSVladimir Oltean {
6453e77e59bSVladimir Oltean 	struct sja1110_pcp_remapping_entry *pcp_remap;
6463e77e59bSVladimir Oltean 	struct dsa_switch *ds = priv->ds;
6473e77e59bSVladimir Oltean 	struct sja1105_table *table;
6483e77e59bSVladimir Oltean 	int port, tc;
6493e77e59bSVladimir Oltean 
6503e77e59bSVladimir Oltean 	table = &priv->static_config.tables[BLK_IDX_PCP_REMAPPING];
6513e77e59bSVladimir Oltean 
6523e77e59bSVladimir Oltean 	/* Nothing to do for SJA1105 */
6533e77e59bSVladimir Oltean 	if (!table->ops->max_entry_count)
6543e77e59bSVladimir Oltean 		return 0;
6553e77e59bSVladimir Oltean 
6563e77e59bSVladimir Oltean 	if (table->entry_count) {
6573e77e59bSVladimir Oltean 		kfree(table->entries);
6583e77e59bSVladimir Oltean 		table->entry_count = 0;
6593e77e59bSVladimir Oltean 	}
6603e77e59bSVladimir Oltean 
6613e77e59bSVladimir Oltean 	table->entries = kcalloc(table->ops->max_entry_count,
6623e77e59bSVladimir Oltean 				 table->ops->unpacked_entry_size, GFP_KERNEL);
6633e77e59bSVladimir Oltean 	if (!table->entries)
6643e77e59bSVladimir Oltean 		return -ENOMEM;
6653e77e59bSVladimir Oltean 
6663e77e59bSVladimir Oltean 	table->entry_count = table->ops->max_entry_count;
6673e77e59bSVladimir Oltean 
6683e77e59bSVladimir Oltean 	pcp_remap = table->entries;
6693e77e59bSVladimir Oltean 
6703e77e59bSVladimir Oltean 	/* Repeat the configuration done for vlan_pmap */
6713e77e59bSVladimir Oltean 	for (port = 0; port < ds->num_ports; port++) {
6723e77e59bSVladimir Oltean 		if (dsa_is_unused_port(ds, port))
6733e77e59bSVladimir Oltean 			continue;
6743e77e59bSVladimir Oltean 
6753e77e59bSVladimir Oltean 		for (tc = 0; tc < SJA1105_NUM_TC; tc++)
6763e77e59bSVladimir Oltean 			pcp_remap[port].egrpcp[tc] = tc;
677f238fef1SVladimir Oltean 	}
6788aa9ebccSVladimir Oltean 
6798aa9ebccSVladimir Oltean 	return 0;
6808aa9ebccSVladimir Oltean }
6818aa9ebccSVladimir Oltean 
6828aa9ebccSVladimir Oltean static int sja1105_init_l2_forwarding_params(struct sja1105_private *priv)
6838aa9ebccSVladimir Oltean {
6841bf658eeSVladimir Oltean 	struct sja1105_l2_forwarding_params_entry *l2fwd_params;
6858aa9ebccSVladimir Oltean 	struct sja1105_table *table;
6868aa9ebccSVladimir Oltean 
6878aa9ebccSVladimir Oltean 	table = &priv->static_config.tables[BLK_IDX_L2_FORWARDING_PARAMS];
6888aa9ebccSVladimir Oltean 
6898aa9ebccSVladimir Oltean 	if (table->entry_count) {
6908aa9ebccSVladimir Oltean 		kfree(table->entries);
6918aa9ebccSVladimir Oltean 		table->entry_count = 0;
6928aa9ebccSVladimir Oltean 	}
6938aa9ebccSVladimir Oltean 
694fd6f2c25SVladimir Oltean 	table->entries = kcalloc(table->ops->max_entry_count,
6958aa9ebccSVladimir Oltean 				 table->ops->unpacked_entry_size, GFP_KERNEL);
6968aa9ebccSVladimir Oltean 	if (!table->entries)
6978aa9ebccSVladimir Oltean 		return -ENOMEM;
6988aa9ebccSVladimir Oltean 
699fd6f2c25SVladimir Oltean 	table->entry_count = table->ops->max_entry_count;
7008aa9ebccSVladimir Oltean 
7018aa9ebccSVladimir Oltean 	/* This table only has a single entry */
7021bf658eeSVladimir Oltean 	l2fwd_params = table->entries;
7031bf658eeSVladimir Oltean 
7041bf658eeSVladimir Oltean 	/* Disallow dynamic reconfiguration of vlan_pmap */
7051bf658eeSVladimir Oltean 	l2fwd_params->max_dynp = 0;
7061bf658eeSVladimir Oltean 	/* Use a single memory partition for all ingress queues */
7071bf658eeSVladimir Oltean 	l2fwd_params->part_spc[0] = priv->info->max_frame_mem;
7088aa9ebccSVladimir Oltean 
7098aa9ebccSVladimir Oltean 	return 0;
7108aa9ebccSVladimir Oltean }
7118aa9ebccSVladimir Oltean 
712aaa270c6SVladimir Oltean void sja1105_frame_memory_partitioning(struct sja1105_private *priv)
713aaa270c6SVladimir Oltean {
714aaa270c6SVladimir Oltean 	struct sja1105_l2_forwarding_params_entry *l2_fwd_params;
715aaa270c6SVladimir Oltean 	struct sja1105_vl_forwarding_params_entry *vl_fwd_params;
716aaa270c6SVladimir Oltean 	struct sja1105_table *table;
717aaa270c6SVladimir Oltean 
718aaa270c6SVladimir Oltean 	table = &priv->static_config.tables[BLK_IDX_L2_FORWARDING_PARAMS];
719aaa270c6SVladimir Oltean 	l2_fwd_params = table->entries;
7200fac6aa0SVladimir Oltean 	l2_fwd_params->part_spc[0] = SJA1105_MAX_FRAME_MEMORY;
721aaa270c6SVladimir Oltean 
722aaa270c6SVladimir Oltean 	/* If we have any critical-traffic virtual links, we need to reserve
723aaa270c6SVladimir Oltean 	 * some frame buffer memory for them. At the moment, hardcode the value
724aaa270c6SVladimir Oltean 	 * at 100 blocks of 128 bytes of memory each. This leaves 829 blocks
725aaa270c6SVladimir Oltean 	 * remaining for best-effort traffic. TODO: figure out a more flexible
726aaa270c6SVladimir Oltean 	 * way to perform the frame buffer partitioning.
727aaa270c6SVladimir Oltean 	 */
728aaa270c6SVladimir Oltean 	if (!priv->static_config.tables[BLK_IDX_VL_FORWARDING].entry_count)
729aaa270c6SVladimir Oltean 		return;
730aaa270c6SVladimir Oltean 
731aaa270c6SVladimir Oltean 	table = &priv->static_config.tables[BLK_IDX_VL_FORWARDING_PARAMS];
732aaa270c6SVladimir Oltean 	vl_fwd_params = table->entries;
733aaa270c6SVladimir Oltean 
734aaa270c6SVladimir Oltean 	l2_fwd_params->part_spc[0] -= SJA1105_VL_FRAME_MEMORY;
735aaa270c6SVladimir Oltean 	vl_fwd_params->partspc[0] = SJA1105_VL_FRAME_MEMORY;
736aaa270c6SVladimir Oltean }
737aaa270c6SVladimir Oltean 
738ceec8bc0SVladimir Oltean /* SJA1110 TDMACONFIGIDX values:
739ceec8bc0SVladimir Oltean  *
740ceec8bc0SVladimir Oltean  *      | 100 Mbps ports |  1Gbps ports  | 2.5Gbps ports | Disabled ports
741ceec8bc0SVladimir Oltean  * -----+----------------+---------------+---------------+---------------
742ceec8bc0SVladimir Oltean  *   0  |   0, [5:10]    |     [1:2]     |     [3:4]     |     retag
743ceec8bc0SVladimir Oltean  *   1  |0, [5:10], retag|     [1:2]     |     [3:4]     |       -
744ceec8bc0SVladimir Oltean  *   2  |   0, [5:10]    |  [1:3], retag |       4       |       -
745ceec8bc0SVladimir Oltean  *   3  |   0, [5:10]    |[1:2], 4, retag|       3       |       -
746ceec8bc0SVladimir Oltean  *   4  |  0, 2, [5:10]  |    1, retag   |     [3:4]     |       -
747ceec8bc0SVladimir Oltean  *   5  |  0, 1, [5:10]  |    2, retag   |     [3:4]     |       -
748ceec8bc0SVladimir Oltean  *  14  |   0, [5:10]    | [1:4], retag  |       -       |       -
749ceec8bc0SVladimir Oltean  *  15  |     [5:10]     | [0:4], retag  |       -       |       -
750ceec8bc0SVladimir Oltean  */
751ceec8bc0SVladimir Oltean static void sja1110_select_tdmaconfigidx(struct sja1105_private *priv)
752ceec8bc0SVladimir Oltean {
753ceec8bc0SVladimir Oltean 	struct sja1105_general_params_entry *general_params;
754ceec8bc0SVladimir Oltean 	struct sja1105_table *table;
755ceec8bc0SVladimir Oltean 	bool port_1_is_base_tx;
756ceec8bc0SVladimir Oltean 	bool port_3_is_2500;
757ceec8bc0SVladimir Oltean 	bool port_4_is_2500;
758ceec8bc0SVladimir Oltean 	u64 tdmaconfigidx;
759ceec8bc0SVladimir Oltean 
760ceec8bc0SVladimir Oltean 	if (priv->info->device_id != SJA1110_DEVICE_ID)
761ceec8bc0SVladimir Oltean 		return;
762ceec8bc0SVladimir Oltean 
763ceec8bc0SVladimir Oltean 	table = &priv->static_config.tables[BLK_IDX_GENERAL_PARAMS];
764ceec8bc0SVladimir Oltean 	general_params = table->entries;
765ceec8bc0SVladimir Oltean 
766ceec8bc0SVladimir Oltean 	/* All the settings below are "as opposed to SGMII", which is the
767ceec8bc0SVladimir Oltean 	 * other pinmuxing option.
768ceec8bc0SVladimir Oltean 	 */
769ceec8bc0SVladimir Oltean 	port_1_is_base_tx = priv->phy_mode[1] == PHY_INTERFACE_MODE_INTERNAL;
770ceec8bc0SVladimir Oltean 	port_3_is_2500 = priv->phy_mode[3] == PHY_INTERFACE_MODE_2500BASEX;
771ceec8bc0SVladimir Oltean 	port_4_is_2500 = priv->phy_mode[4] == PHY_INTERFACE_MODE_2500BASEX;
772ceec8bc0SVladimir Oltean 
773ceec8bc0SVladimir Oltean 	if (port_1_is_base_tx)
774ceec8bc0SVladimir Oltean 		/* Retagging port will operate at 1 Gbps */
775ceec8bc0SVladimir Oltean 		tdmaconfigidx = 5;
776ceec8bc0SVladimir Oltean 	else if (port_3_is_2500 && port_4_is_2500)
777ceec8bc0SVladimir Oltean 		/* Retagging port will operate at 100 Mbps */
778ceec8bc0SVladimir Oltean 		tdmaconfigidx = 1;
779ceec8bc0SVladimir Oltean 	else if (port_3_is_2500)
780ceec8bc0SVladimir Oltean 		/* Retagging port will operate at 1 Gbps */
781ceec8bc0SVladimir Oltean 		tdmaconfigidx = 3;
782ceec8bc0SVladimir Oltean 	else if (port_4_is_2500)
783ceec8bc0SVladimir Oltean 		/* Retagging port will operate at 1 Gbps */
784ceec8bc0SVladimir Oltean 		tdmaconfigidx = 2;
785ceec8bc0SVladimir Oltean 	else
786ceec8bc0SVladimir Oltean 		/* Retagging port will operate at 1 Gbps */
787ceec8bc0SVladimir Oltean 		tdmaconfigidx = 14;
788ceec8bc0SVladimir Oltean 
789ceec8bc0SVladimir Oltean 	general_params->tdmaconfigidx = tdmaconfigidx;
790ceec8bc0SVladimir Oltean }
791ceec8bc0SVladimir Oltean 
79230a100e6SVladimir Oltean static int sja1105_init_topology(struct sja1105_private *priv,
79330a100e6SVladimir Oltean 				 struct sja1105_general_params_entry *general_params)
79430a100e6SVladimir Oltean {
79530a100e6SVladimir Oltean 	struct dsa_switch *ds = priv->ds;
79630a100e6SVladimir Oltean 	int port;
79730a100e6SVladimir Oltean 
79830a100e6SVladimir Oltean 	/* The host port is the destination for traffic matching mac_fltres1
79930a100e6SVladimir Oltean 	 * and mac_fltres0 on all ports except itself. Default to an invalid
80030a100e6SVladimir Oltean 	 * value.
80130a100e6SVladimir Oltean 	 */
80230a100e6SVladimir Oltean 	general_params->host_port = ds->num_ports;
80330a100e6SVladimir Oltean 
80430a100e6SVladimir Oltean 	/* Link-local traffic received on casc_port will be forwarded
80530a100e6SVladimir Oltean 	 * to host_port without embedding the source port and device ID
80630a100e6SVladimir Oltean 	 * info in the destination MAC address, and no RX timestamps will be
80730a100e6SVladimir Oltean 	 * taken either (presumably because it is a cascaded port and a
80830a100e6SVladimir Oltean 	 * downstream SJA switch already did that).
80930a100e6SVladimir Oltean 	 * To disable the feature, we need to do different things depending on
81030a100e6SVladimir Oltean 	 * switch generation. On SJA1105 we need to set an invalid port, while
81130a100e6SVladimir Oltean 	 * on SJA1110 which support multiple cascaded ports, this field is a
81230a100e6SVladimir Oltean 	 * bitmask so it must be left zero.
81330a100e6SVladimir Oltean 	 */
81430a100e6SVladimir Oltean 	if (!priv->info->multiple_cascade_ports)
81530a100e6SVladimir Oltean 		general_params->casc_port = ds->num_ports;
81630a100e6SVladimir Oltean 
81730a100e6SVladimir Oltean 	for (port = 0; port < ds->num_ports; port++) {
81830a100e6SVladimir Oltean 		bool is_upstream = dsa_is_upstream_port(ds, port);
81930a100e6SVladimir Oltean 		bool is_dsa_link = dsa_is_dsa_port(ds, port);
82030a100e6SVladimir Oltean 
82130a100e6SVladimir Oltean 		/* Upstream ports can be dedicated CPU ports or
82230a100e6SVladimir Oltean 		 * upstream-facing DSA links
82330a100e6SVladimir Oltean 		 */
82430a100e6SVladimir Oltean 		if (is_upstream) {
82530a100e6SVladimir Oltean 			if (general_params->host_port == ds->num_ports) {
82630a100e6SVladimir Oltean 				general_params->host_port = port;
82730a100e6SVladimir Oltean 			} else {
82830a100e6SVladimir Oltean 				dev_err(ds->dev,
82930a100e6SVladimir Oltean 					"Port %llu is already a host port, configuring %d as one too is not supported\n",
83030a100e6SVladimir Oltean 					general_params->host_port, port);
83130a100e6SVladimir Oltean 				return -EINVAL;
83230a100e6SVladimir Oltean 			}
83330a100e6SVladimir Oltean 		}
83430a100e6SVladimir Oltean 
83530a100e6SVladimir Oltean 		/* Cascade ports are downstream-facing DSA links */
83630a100e6SVladimir Oltean 		if (is_dsa_link && !is_upstream) {
83730a100e6SVladimir Oltean 			if (priv->info->multiple_cascade_ports) {
83830a100e6SVladimir Oltean 				general_params->casc_port |= BIT(port);
83930a100e6SVladimir Oltean 			} else if (general_params->casc_port == ds->num_ports) {
84030a100e6SVladimir Oltean 				general_params->casc_port = port;
84130a100e6SVladimir Oltean 			} else {
84230a100e6SVladimir Oltean 				dev_err(ds->dev,
84330a100e6SVladimir Oltean 					"Port %llu is already a cascade port, configuring %d as one too is not supported\n",
84430a100e6SVladimir Oltean 					general_params->casc_port, port);
84530a100e6SVladimir Oltean 				return -EINVAL;
84630a100e6SVladimir Oltean 			}
84730a100e6SVladimir Oltean 		}
84830a100e6SVladimir Oltean 	}
84930a100e6SVladimir Oltean 
85030a100e6SVladimir Oltean 	if (general_params->host_port == ds->num_ports) {
85130a100e6SVladimir Oltean 		dev_err(ds->dev, "No host port configured\n");
85230a100e6SVladimir Oltean 		return -EINVAL;
85330a100e6SVladimir Oltean 	}
85430a100e6SVladimir Oltean 
85530a100e6SVladimir Oltean 	return 0;
85630a100e6SVladimir Oltean }
85730a100e6SVladimir Oltean 
8588aa9ebccSVladimir Oltean static int sja1105_init_general_params(struct sja1105_private *priv)
8598aa9ebccSVladimir Oltean {
8608aa9ebccSVladimir Oltean 	struct sja1105_general_params_entry default_general_params = {
861511e6ca0SVladimir Oltean 		/* Allow dynamic changing of the mirror port */
862511e6ca0SVladimir Oltean 		.mirr_ptacu = true,
8638aa9ebccSVladimir Oltean 		.switchid = priv->ds->index,
8645f06c63bSVladimir Oltean 		/* Priority queue for link-local management frames
8655f06c63bSVladimir Oltean 		 * (both ingress to and egress from CPU - PTP, STP etc)
8665f06c63bSVladimir Oltean 		 */
86708fde09aSVladimir Oltean 		.hostprio = 7,
8688aa9ebccSVladimir Oltean 		.mac_fltres1 = SJA1105_LINKLOCAL_FILTER_A,
8698aa9ebccSVladimir Oltean 		.mac_flt1    = SJA1105_LINKLOCAL_FILTER_A_MASK,
87042824463SVladimir Oltean 		.incl_srcpt1 = false,
8718aa9ebccSVladimir Oltean 		.send_meta1  = false,
8728aa9ebccSVladimir Oltean 		.mac_fltres0 = SJA1105_LINKLOCAL_FILTER_B,
8738aa9ebccSVladimir Oltean 		.mac_flt0    = SJA1105_LINKLOCAL_FILTER_B_MASK,
87442824463SVladimir Oltean 		.incl_srcpt0 = false,
8758aa9ebccSVladimir Oltean 		.send_meta0  = false,
876511e6ca0SVladimir Oltean 		/* Default to an invalid value */
877542043e9SVladimir Oltean 		.mirr_port = priv->ds->num_ports,
8788aa9ebccSVladimir Oltean 		/* No TTEthernet */
879dfacc5a2SVladimir Oltean 		.vllupformat = SJA1105_VL_FORMAT_PSFP,
8808aa9ebccSVladimir Oltean 		.vlmarker = 0,
8818aa9ebccSVladimir Oltean 		.vlmask = 0,
8828aa9ebccSVladimir Oltean 		/* Only update correctionField for 1-step PTP (L2 transport) */
8838aa9ebccSVladimir Oltean 		.ignore2stf = 0,
8846666cebcSVladimir Oltean 		/* Forcefully disable VLAN filtering by telling
8856666cebcSVladimir Oltean 		 * the switch that VLAN has a different EtherType.
8866666cebcSVladimir Oltean 		 */
8876666cebcSVladimir Oltean 		.tpid = ETH_P_SJA1105,
8886666cebcSVladimir Oltean 		.tpid2 = ETH_P_SJA1105,
88929305260SVladimir Oltean 		/* Enable the TTEthernet engine on SJA1110 */
89029305260SVladimir Oltean 		.tte_en = true,
8914913b8ebSVladimir Oltean 		/* Set up the EtherType for control packets on SJA1110 */
8924913b8ebSVladimir Oltean 		.header_type = ETH_P_SJA1110,
8938aa9ebccSVladimir Oltean 	};
8946c0de59bSVladimir Oltean 	struct sja1105_general_params_entry *general_params;
8958aa9ebccSVladimir Oltean 	struct sja1105_table *table;
89630a100e6SVladimir Oltean 	int rc;
897df2a81a3SVladimir Oltean 
89830a100e6SVladimir Oltean 	rc = sja1105_init_topology(priv, &default_general_params);
89930a100e6SVladimir Oltean 	if (rc)
90030a100e6SVladimir Oltean 		return rc;
9018aa9ebccSVladimir Oltean 
9028aa9ebccSVladimir Oltean 	table = &priv->static_config.tables[BLK_IDX_GENERAL_PARAMS];
9038aa9ebccSVladimir Oltean 
9048aa9ebccSVladimir Oltean 	if (table->entry_count) {
9058aa9ebccSVladimir Oltean 		kfree(table->entries);
9068aa9ebccSVladimir Oltean 		table->entry_count = 0;
9078aa9ebccSVladimir Oltean 	}
9088aa9ebccSVladimir Oltean 
909fd6f2c25SVladimir Oltean 	table->entries = kcalloc(table->ops->max_entry_count,
9108aa9ebccSVladimir Oltean 				 table->ops->unpacked_entry_size, GFP_KERNEL);
9118aa9ebccSVladimir Oltean 	if (!table->entries)
9128aa9ebccSVladimir Oltean 		return -ENOMEM;
9138aa9ebccSVladimir Oltean 
914fd6f2c25SVladimir Oltean 	table->entry_count = table->ops->max_entry_count;
9158aa9ebccSVladimir Oltean 
9166c0de59bSVladimir Oltean 	general_params = table->entries;
9176c0de59bSVladimir Oltean 
9188aa9ebccSVladimir Oltean 	/* This table only has a single entry */
9196c0de59bSVladimir Oltean 	general_params[0] = default_general_params;
9208aa9ebccSVladimir Oltean 
921ceec8bc0SVladimir Oltean 	sja1110_select_tdmaconfigidx(priv);
922ceec8bc0SVladimir Oltean 
9238aa9ebccSVladimir Oltean 	return 0;
9248aa9ebccSVladimir Oltean }
9258aa9ebccSVladimir Oltean 
92679d5511cSVladimir Oltean static int sja1105_init_avb_params(struct sja1105_private *priv)
92779d5511cSVladimir Oltean {
92879d5511cSVladimir Oltean 	struct sja1105_avb_params_entry *avb;
92979d5511cSVladimir Oltean 	struct sja1105_table *table;
93079d5511cSVladimir Oltean 
93179d5511cSVladimir Oltean 	table = &priv->static_config.tables[BLK_IDX_AVB_PARAMS];
93279d5511cSVladimir Oltean 
93379d5511cSVladimir Oltean 	/* Discard previous AVB Parameters Table */
93479d5511cSVladimir Oltean 	if (table->entry_count) {
93579d5511cSVladimir Oltean 		kfree(table->entries);
93679d5511cSVladimir Oltean 		table->entry_count = 0;
93779d5511cSVladimir Oltean 	}
93879d5511cSVladimir Oltean 
939fd6f2c25SVladimir Oltean 	table->entries = kcalloc(table->ops->max_entry_count,
94079d5511cSVladimir Oltean 				 table->ops->unpacked_entry_size, GFP_KERNEL);
94179d5511cSVladimir Oltean 	if (!table->entries)
94279d5511cSVladimir Oltean 		return -ENOMEM;
94379d5511cSVladimir Oltean 
944fd6f2c25SVladimir Oltean 	table->entry_count = table->ops->max_entry_count;
94579d5511cSVladimir Oltean 
94679d5511cSVladimir Oltean 	avb = table->entries;
94779d5511cSVladimir Oltean 
94879d5511cSVladimir Oltean 	/* Configure the MAC addresses for meta frames */
94979d5511cSVladimir Oltean 	avb->destmeta = SJA1105_META_DMAC;
95079d5511cSVladimir Oltean 	avb->srcmeta  = SJA1105_META_SMAC;
951747e5eb3SVladimir Oltean 	/* On P/Q/R/S, configure the direction of the PTP_CLK pin as input by
952747e5eb3SVladimir Oltean 	 * default. This is because there might be boards with a hardware
953747e5eb3SVladimir Oltean 	 * layout where enabling the pin as output might cause an electrical
954747e5eb3SVladimir Oltean 	 * clash. On E/T the pin is always an output, which the board designers
955747e5eb3SVladimir Oltean 	 * probably already knew, so even if there are going to be electrical
956747e5eb3SVladimir Oltean 	 * issues, there's nothing we can do.
957747e5eb3SVladimir Oltean 	 */
958747e5eb3SVladimir Oltean 	avb->cas_master = false;
95979d5511cSVladimir Oltean 
96079d5511cSVladimir Oltean 	return 0;
96179d5511cSVladimir Oltean }
96279d5511cSVladimir Oltean 
963a7cc081cSVladimir Oltean /* The L2 policing table is 2-stage. The table is looked up for each frame
964a7cc081cSVladimir Oltean  * according to the ingress port, whether it was broadcast or not, and the
965a7cc081cSVladimir Oltean  * classified traffic class (given by VLAN PCP). This portion of the lookup is
966a7cc081cSVladimir Oltean  * fixed, and gives access to the SHARINDX, an indirection register pointing
967a7cc081cSVladimir Oltean  * within the policing table itself, which is used to resolve the policer that
968a7cc081cSVladimir Oltean  * will be used for this frame.
969a7cc081cSVladimir Oltean  *
970a7cc081cSVladimir Oltean  *  Stage 1                              Stage 2
971a7cc081cSVladimir Oltean  * +------------+--------+              +---------------------------------+
972a7cc081cSVladimir Oltean  * |Port 0 TC 0 |SHARINDX|              | Policer 0: Rate, Burst, MTU     |
973a7cc081cSVladimir Oltean  * +------------+--------+              +---------------------------------+
974a7cc081cSVladimir Oltean  * |Port 0 TC 1 |SHARINDX|              | Policer 1: Rate, Burst, MTU     |
975a7cc081cSVladimir Oltean  * +------------+--------+              +---------------------------------+
976a7cc081cSVladimir Oltean  *    ...                               | Policer 2: Rate, Burst, MTU     |
977a7cc081cSVladimir Oltean  * +------------+--------+              +---------------------------------+
978a7cc081cSVladimir Oltean  * |Port 0 TC 7 |SHARINDX|              | Policer 3: Rate, Burst, MTU     |
979a7cc081cSVladimir Oltean  * +------------+--------+              +---------------------------------+
980a7cc081cSVladimir Oltean  * |Port 1 TC 0 |SHARINDX|              | Policer 4: Rate, Burst, MTU     |
981a7cc081cSVladimir Oltean  * +------------+--------+              +---------------------------------+
982a7cc081cSVladimir Oltean  *    ...                               | Policer 5: Rate, Burst, MTU     |
983a7cc081cSVladimir Oltean  * +------------+--------+              +---------------------------------+
984a7cc081cSVladimir Oltean  * |Port 1 TC 7 |SHARINDX|              | Policer 6: Rate, Burst, MTU     |
985a7cc081cSVladimir Oltean  * +------------+--------+              +---------------------------------+
986a7cc081cSVladimir Oltean  *    ...                               | Policer 7: Rate, Burst, MTU     |
987a7cc081cSVladimir Oltean  * +------------+--------+              +---------------------------------+
988a7cc081cSVladimir Oltean  * |Port 4 TC 7 |SHARINDX|                 ...
989a7cc081cSVladimir Oltean  * +------------+--------+
990a7cc081cSVladimir Oltean  * |Port 0 BCAST|SHARINDX|                 ...
991a7cc081cSVladimir Oltean  * +------------+--------+
992a7cc081cSVladimir Oltean  * |Port 1 BCAST|SHARINDX|                 ...
993a7cc081cSVladimir Oltean  * +------------+--------+
994a7cc081cSVladimir Oltean  *    ...                                  ...
995a7cc081cSVladimir Oltean  * +------------+--------+              +---------------------------------+
996a7cc081cSVladimir Oltean  * |Port 4 BCAST|SHARINDX|              | Policer 44: Rate, Burst, MTU    |
997a7cc081cSVladimir Oltean  * +------------+--------+              +---------------------------------+
998a7cc081cSVladimir Oltean  *
999a7cc081cSVladimir Oltean  * In this driver, we shall use policers 0-4 as statically alocated port
1000a7cc081cSVladimir Oltean  * (matchall) policers. So we need to make the SHARINDX for all lookups
1001a7cc081cSVladimir Oltean  * corresponding to this ingress port (8 VLAN PCP lookups and 1 broadcast
1002a7cc081cSVladimir Oltean  * lookup) equal.
1003a7cc081cSVladimir Oltean  * The remaining policers (40) shall be dynamically allocated for flower
1004a7cc081cSVladimir Oltean  * policers, where the key is either vlan_prio or dst_mac ff:ff:ff:ff:ff:ff.
1005a7cc081cSVladimir Oltean  */
10068aa9ebccSVladimir Oltean #define SJA1105_RATE_MBPS(speed) (((speed) * 64000) / 1000)
10078aa9ebccSVladimir Oltean 
10088aa9ebccSVladimir Oltean static int sja1105_init_l2_policing(struct sja1105_private *priv)
10098aa9ebccSVladimir Oltean {
10108aa9ebccSVladimir Oltean 	struct sja1105_l2_policing_entry *policing;
1011542043e9SVladimir Oltean 	struct dsa_switch *ds = priv->ds;
10128aa9ebccSVladimir Oltean 	struct sja1105_table *table;
1013a7cc081cSVladimir Oltean 	int port, tc;
10148aa9ebccSVladimir Oltean 
10158aa9ebccSVladimir Oltean 	table = &priv->static_config.tables[BLK_IDX_L2_POLICING];
10168aa9ebccSVladimir Oltean 
10178aa9ebccSVladimir Oltean 	/* Discard previous L2 Policing Table */
10188aa9ebccSVladimir Oltean 	if (table->entry_count) {
10198aa9ebccSVladimir Oltean 		kfree(table->entries);
10208aa9ebccSVladimir Oltean 		table->entry_count = 0;
10218aa9ebccSVladimir Oltean 	}
10228aa9ebccSVladimir Oltean 
1023fd6f2c25SVladimir Oltean 	table->entries = kcalloc(table->ops->max_entry_count,
10248aa9ebccSVladimir Oltean 				 table->ops->unpacked_entry_size, GFP_KERNEL);
10258aa9ebccSVladimir Oltean 	if (!table->entries)
10268aa9ebccSVladimir Oltean 		return -ENOMEM;
10278aa9ebccSVladimir Oltean 
1028fd6f2c25SVladimir Oltean 	table->entry_count = table->ops->max_entry_count;
10298aa9ebccSVladimir Oltean 
10308aa9ebccSVladimir Oltean 	policing = table->entries;
10318aa9ebccSVladimir Oltean 
1032a7cc081cSVladimir Oltean 	/* Setup shared indices for the matchall policers */
1033542043e9SVladimir Oltean 	for (port = 0; port < ds->num_ports; port++) {
103438fbe91fSVladimir Oltean 		int mcast = (ds->num_ports * (SJA1105_NUM_TC + 1)) + port;
1035542043e9SVladimir Oltean 		int bcast = (ds->num_ports * SJA1105_NUM_TC) + port;
1036a7cc081cSVladimir Oltean 
1037a7cc081cSVladimir Oltean 		for (tc = 0; tc < SJA1105_NUM_TC; tc++)
1038a7cc081cSVladimir Oltean 			policing[port * SJA1105_NUM_TC + tc].sharindx = port;
1039a7cc081cSVladimir Oltean 
1040a7cc081cSVladimir Oltean 		policing[bcast].sharindx = port;
104138fbe91fSVladimir Oltean 		/* Only SJA1110 has multicast policers */
104238fbe91fSVladimir Oltean 		if (mcast <= table->ops->max_entry_count)
104338fbe91fSVladimir Oltean 			policing[mcast].sharindx = port;
1044a7cc081cSVladimir Oltean 	}
1045a7cc081cSVladimir Oltean 
1046a7cc081cSVladimir Oltean 	/* Setup the matchall policer parameters */
1047542043e9SVladimir Oltean 	for (port = 0; port < ds->num_ports; port++) {
1048c279c726SVladimir Oltean 		int mtu = VLAN_ETH_FRAME_LEN + ETH_FCS_LEN;
1049c279c726SVladimir Oltean 
1050777e55e3SVladimir Oltean 		if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))
1051c279c726SVladimir Oltean 			mtu += VLAN_HLEN;
10528aa9ebccSVladimir Oltean 
1053a7cc081cSVladimir Oltean 		policing[port].smax = 65535; /* Burst size in bytes */
1054a7cc081cSVladimir Oltean 		policing[port].rate = SJA1105_RATE_MBPS(1000);
1055a7cc081cSVladimir Oltean 		policing[port].maxlen = mtu;
1056a7cc081cSVladimir Oltean 		policing[port].partition = 0;
10578aa9ebccSVladimir Oltean 	}
1058a7cc081cSVladimir Oltean 
10598aa9ebccSVladimir Oltean 	return 0;
10608aa9ebccSVladimir Oltean }
10618aa9ebccSVladimir Oltean 
10625d645df9SVladimir Oltean static int sja1105_static_config_load(struct sja1105_private *priv)
10638aa9ebccSVladimir Oltean {
10648aa9ebccSVladimir Oltean 	int rc;
10658aa9ebccSVladimir Oltean 
10668aa9ebccSVladimir Oltean 	sja1105_static_config_free(&priv->static_config);
10678aa9ebccSVladimir Oltean 	rc = sja1105_static_config_init(&priv->static_config,
10688aa9ebccSVladimir Oltean 					priv->info->static_ops,
10698aa9ebccSVladimir Oltean 					priv->info->device_id);
10708aa9ebccSVladimir Oltean 	if (rc)
10718aa9ebccSVladimir Oltean 		return rc;
10728aa9ebccSVladimir Oltean 
10738aa9ebccSVladimir Oltean 	/* Build static configuration */
10748aa9ebccSVladimir Oltean 	rc = sja1105_init_mac_settings(priv);
10758aa9ebccSVladimir Oltean 	if (rc < 0)
10768aa9ebccSVladimir Oltean 		return rc;
10775d645df9SVladimir Oltean 	rc = sja1105_init_mii_settings(priv);
10788aa9ebccSVladimir Oltean 	if (rc < 0)
10798aa9ebccSVladimir Oltean 		return rc;
10808aa9ebccSVladimir Oltean 	rc = sja1105_init_static_fdb(priv);
10818aa9ebccSVladimir Oltean 	if (rc < 0)
10828aa9ebccSVladimir Oltean 		return rc;
10838aa9ebccSVladimir Oltean 	rc = sja1105_init_static_vlan(priv);
10848aa9ebccSVladimir Oltean 	if (rc < 0)
10858aa9ebccSVladimir Oltean 		return rc;
10868aa9ebccSVladimir Oltean 	rc = sja1105_init_l2_lookup_params(priv);
10878aa9ebccSVladimir Oltean 	if (rc < 0)
10888aa9ebccSVladimir Oltean 		return rc;
10898aa9ebccSVladimir Oltean 	rc = sja1105_init_l2_forwarding(priv);
10908aa9ebccSVladimir Oltean 	if (rc < 0)
10918aa9ebccSVladimir Oltean 		return rc;
10928aa9ebccSVladimir Oltean 	rc = sja1105_init_l2_forwarding_params(priv);
10938aa9ebccSVladimir Oltean 	if (rc < 0)
10948aa9ebccSVladimir Oltean 		return rc;
10958aa9ebccSVladimir Oltean 	rc = sja1105_init_l2_policing(priv);
10968aa9ebccSVladimir Oltean 	if (rc < 0)
10978aa9ebccSVladimir Oltean 		return rc;
10988aa9ebccSVladimir Oltean 	rc = sja1105_init_general_params(priv);
10998aa9ebccSVladimir Oltean 	if (rc < 0)
11008aa9ebccSVladimir Oltean 		return rc;
110179d5511cSVladimir Oltean 	rc = sja1105_init_avb_params(priv);
110279d5511cSVladimir Oltean 	if (rc < 0)
110379d5511cSVladimir Oltean 		return rc;
11043e77e59bSVladimir Oltean 	rc = sja1110_init_pcp_remapping(priv);
11053e77e59bSVladimir Oltean 	if (rc < 0)
11063e77e59bSVladimir Oltean 		return rc;
11078aa9ebccSVladimir Oltean 
11088aa9ebccSVladimir Oltean 	/* Send initial configuration to hardware via SPI */
11098aa9ebccSVladimir Oltean 	return sja1105_static_config_upload(priv);
11108aa9ebccSVladimir Oltean }
11118aa9ebccSVladimir Oltean 
111229afb83aSVladimir Oltean static int sja1105_parse_rgmii_delays(struct sja1105_private *priv)
1113f5b8631cSVladimir Oltean {
1114542043e9SVladimir Oltean 	struct dsa_switch *ds = priv->ds;
111529afb83aSVladimir Oltean 	int port;
1116f5b8631cSVladimir Oltean 
111729afb83aSVladimir Oltean 	for (port = 0; port < ds->num_ports; port++) {
111829afb83aSVladimir Oltean 		if (!priv->fixed_link[port])
1119f5b8631cSVladimir Oltean 			continue;
1120f5b8631cSVladimir Oltean 
112129afb83aSVladimir Oltean 		if (priv->phy_mode[port] == PHY_INTERFACE_MODE_RGMII_RXID ||
112229afb83aSVladimir Oltean 		    priv->phy_mode[port] == PHY_INTERFACE_MODE_RGMII_ID)
112329afb83aSVladimir Oltean 			priv->rgmii_rx_delay[port] = true;
1124f5b8631cSVladimir Oltean 
112529afb83aSVladimir Oltean 		if (priv->phy_mode[port] == PHY_INTERFACE_MODE_RGMII_TXID ||
112629afb83aSVladimir Oltean 		    priv->phy_mode[port] == PHY_INTERFACE_MODE_RGMII_ID)
112729afb83aSVladimir Oltean 			priv->rgmii_tx_delay[port] = true;
1128f5b8631cSVladimir Oltean 
112929afb83aSVladimir Oltean 		if ((priv->rgmii_rx_delay[port] || priv->rgmii_tx_delay[port]) &&
1130f5b8631cSVladimir Oltean 		    !priv->info->setup_rgmii_delay)
1131f5b8631cSVladimir Oltean 			return -EINVAL;
1132f5b8631cSVladimir Oltean 	}
1133f5b8631cSVladimir Oltean 	return 0;
1134f5b8631cSVladimir Oltean }
1135f5b8631cSVladimir Oltean 
11368aa9ebccSVladimir Oltean static int sja1105_parse_ports_node(struct sja1105_private *priv,
11378aa9ebccSVladimir Oltean 				    struct device_node *ports_node)
11388aa9ebccSVladimir Oltean {
11398aa9ebccSVladimir Oltean 	struct device *dev = &priv->spidev->dev;
11408aa9ebccSVladimir Oltean 	struct device_node *child;
11418aa9ebccSVladimir Oltean 
114227afe0d3SVladimir Oltean 	for_each_available_child_of_node(ports_node, child) {
11438aa9ebccSVladimir Oltean 		struct device_node *phy_node;
11440c65b2b9SAndrew Lunn 		phy_interface_t phy_mode;
11458aa9ebccSVladimir Oltean 		u32 index;
11460c65b2b9SAndrew Lunn 		int err;
11478aa9ebccSVladimir Oltean 
11488aa9ebccSVladimir Oltean 		/* Get switch port number from DT */
11498aa9ebccSVladimir Oltean 		if (of_property_read_u32(child, "reg", &index) < 0) {
11508aa9ebccSVladimir Oltean 			dev_err(dev, "Port number not defined in device tree "
11518aa9ebccSVladimir Oltean 				"(property \"reg\")\n");
11527ba771e3SNishka Dasgupta 			of_node_put(child);
11538aa9ebccSVladimir Oltean 			return -ENODEV;
11548aa9ebccSVladimir Oltean 		}
11558aa9ebccSVladimir Oltean 
11568aa9ebccSVladimir Oltean 		/* Get PHY mode from DT */
11570c65b2b9SAndrew Lunn 		err = of_get_phy_mode(child, &phy_mode);
11580c65b2b9SAndrew Lunn 		if (err) {
11598aa9ebccSVladimir Oltean 			dev_err(dev, "Failed to read phy-mode or "
11608aa9ebccSVladimir Oltean 				"phy-interface-type property for port %d\n",
11618aa9ebccSVladimir Oltean 				index);
11627ba771e3SNishka Dasgupta 			of_node_put(child);
11638aa9ebccSVladimir Oltean 			return -ENODEV;
11648aa9ebccSVladimir Oltean 		}
11658aa9ebccSVladimir Oltean 
11668aa9ebccSVladimir Oltean 		phy_node = of_parse_phandle(child, "phy-handle", 0);
11678aa9ebccSVladimir Oltean 		if (!phy_node) {
11688aa9ebccSVladimir Oltean 			if (!of_phy_is_fixed_link(child)) {
11698aa9ebccSVladimir Oltean 				dev_err(dev, "phy-handle or fixed-link "
11708aa9ebccSVladimir Oltean 					"properties missing!\n");
11717ba771e3SNishka Dasgupta 				of_node_put(child);
11728aa9ebccSVladimir Oltean 				return -ENODEV;
11738aa9ebccSVladimir Oltean 			}
11748aa9ebccSVladimir Oltean 			/* phy-handle is missing, but fixed-link isn't.
11758aa9ebccSVladimir Oltean 			 * So it's a fixed link. Default to PHY role.
11768aa9ebccSVladimir Oltean 			 */
117729afb83aSVladimir Oltean 			priv->fixed_link[index] = true;
11788aa9ebccSVladimir Oltean 		} else {
11798aa9ebccSVladimir Oltean 			of_node_put(phy_node);
11808aa9ebccSVladimir Oltean 		}
11818aa9ebccSVladimir Oltean 
1182bf4edf4aSVladimir Oltean 		priv->phy_mode[index] = phy_mode;
11838aa9ebccSVladimir Oltean 	}
11848aa9ebccSVladimir Oltean 
11858aa9ebccSVladimir Oltean 	return 0;
11868aa9ebccSVladimir Oltean }
11878aa9ebccSVladimir Oltean 
11885d645df9SVladimir Oltean static int sja1105_parse_dt(struct sja1105_private *priv)
11898aa9ebccSVladimir Oltean {
11908aa9ebccSVladimir Oltean 	struct device *dev = &priv->spidev->dev;
11918aa9ebccSVladimir Oltean 	struct device_node *switch_node = dev->of_node;
11928aa9ebccSVladimir Oltean 	struct device_node *ports_node;
11938aa9ebccSVladimir Oltean 	int rc;
11948aa9ebccSVladimir Oltean 
11958aa9ebccSVladimir Oltean 	ports_node = of_get_child_by_name(switch_node, "ports");
119615074a36SVladimir Oltean 	if (!ports_node)
119715074a36SVladimir Oltean 		ports_node = of_get_child_by_name(switch_node, "ethernet-ports");
11988aa9ebccSVladimir Oltean 	if (!ports_node) {
11998aa9ebccSVladimir Oltean 		dev_err(dev, "Incorrect bindings: absent \"ports\" node\n");
12008aa9ebccSVladimir Oltean 		return -ENODEV;
12018aa9ebccSVladimir Oltean 	}
12028aa9ebccSVladimir Oltean 
12035d645df9SVladimir Oltean 	rc = sja1105_parse_ports_node(priv, ports_node);
12048aa9ebccSVladimir Oltean 	of_node_put(ports_node);
12058aa9ebccSVladimir Oltean 
12068aa9ebccSVladimir Oltean 	return rc;
12078aa9ebccSVladimir Oltean }
12088aa9ebccSVladimir Oltean 
1209c44d0535SVladimir Oltean /* Convert link speed from SJA1105 to ethtool encoding */
121041fed17fSVladimir Oltean static int sja1105_port_speed_to_ethtool(struct sja1105_private *priv,
121141fed17fSVladimir Oltean 					 u64 speed)
121241fed17fSVladimir Oltean {
121341fed17fSVladimir Oltean 	if (speed == priv->info->port_speed[SJA1105_SPEED_10MBPS])
121441fed17fSVladimir Oltean 		return SPEED_10;
121541fed17fSVladimir Oltean 	if (speed == priv->info->port_speed[SJA1105_SPEED_100MBPS])
121641fed17fSVladimir Oltean 		return SPEED_100;
121741fed17fSVladimir Oltean 	if (speed == priv->info->port_speed[SJA1105_SPEED_1000MBPS])
121841fed17fSVladimir Oltean 		return SPEED_1000;
121941fed17fSVladimir Oltean 	if (speed == priv->info->port_speed[SJA1105_SPEED_2500MBPS])
122041fed17fSVladimir Oltean 		return SPEED_2500;
122141fed17fSVladimir Oltean 	return SPEED_UNKNOWN;
122241fed17fSVladimir Oltean }
12238aa9ebccSVladimir Oltean 
12248400cff6SVladimir Oltean /* Set link speed in the MAC configuration for a specific port. */
12258aa9ebccSVladimir Oltean static int sja1105_adjust_port_config(struct sja1105_private *priv, int port,
12268400cff6SVladimir Oltean 				      int speed_mbps)
12278aa9ebccSVladimir Oltean {
12288aa9ebccSVladimir Oltean 	struct sja1105_mac_config_entry *mac;
12298aa9ebccSVladimir Oltean 	struct device *dev = priv->ds->dev;
123041fed17fSVladimir Oltean 	u64 speed;
12318aa9ebccSVladimir Oltean 	int rc;
12328aa9ebccSVladimir Oltean 
12338400cff6SVladimir Oltean 	/* On P/Q/R/S, one can read from the device via the MAC reconfiguration
12348400cff6SVladimir Oltean 	 * tables. On E/T, MAC reconfig tables are not readable, only writable.
12358400cff6SVladimir Oltean 	 * We have to *know* what the MAC looks like.  For the sake of keeping
12368400cff6SVladimir Oltean 	 * the code common, we'll use the static configuration tables as a
12378400cff6SVladimir Oltean 	 * reasonable approximation for both E/T and P/Q/R/S.
12388400cff6SVladimir Oltean 	 */
12398aa9ebccSVladimir Oltean 	mac = priv->static_config.tables[BLK_IDX_MAC_CONFIG].entries;
12408aa9ebccSVladimir Oltean 
1241f4cfcfbdSVladimir Oltean 	switch (speed_mbps) {
1242c44d0535SVladimir Oltean 	case SPEED_UNKNOWN:
1243a979a0abSVladimir Oltean 		/* PHYLINK called sja1105_mac_config() to inform us about
1244a979a0abSVladimir Oltean 		 * the state->interface, but AN has not completed and the
1245a979a0abSVladimir Oltean 		 * speed is not yet valid. UM10944.pdf says that setting
1246a979a0abSVladimir Oltean 		 * SJA1105_SPEED_AUTO at runtime disables the port, so that is
1247a979a0abSVladimir Oltean 		 * ok for power consumption in case AN will never complete -
1248a979a0abSVladimir Oltean 		 * otherwise PHYLINK should come back with a new update.
1249a979a0abSVladimir Oltean 		 */
125041fed17fSVladimir Oltean 		speed = priv->info->port_speed[SJA1105_SPEED_AUTO];
1251f4cfcfbdSVladimir Oltean 		break;
1252c44d0535SVladimir Oltean 	case SPEED_10:
125341fed17fSVladimir Oltean 		speed = priv->info->port_speed[SJA1105_SPEED_10MBPS];
1254f4cfcfbdSVladimir Oltean 		break;
1255c44d0535SVladimir Oltean 	case SPEED_100:
125641fed17fSVladimir Oltean 		speed = priv->info->port_speed[SJA1105_SPEED_100MBPS];
1257f4cfcfbdSVladimir Oltean 		break;
1258c44d0535SVladimir Oltean 	case SPEED_1000:
125941fed17fSVladimir Oltean 		speed = priv->info->port_speed[SJA1105_SPEED_1000MBPS];
1260f4cfcfbdSVladimir Oltean 		break;
126156b63466SVladimir Oltean 	case SPEED_2500:
126256b63466SVladimir Oltean 		speed = priv->info->port_speed[SJA1105_SPEED_2500MBPS];
126356b63466SVladimir Oltean 		break;
1264f4cfcfbdSVladimir Oltean 	default:
12658aa9ebccSVladimir Oltean 		dev_err(dev, "Invalid speed %iMbps\n", speed_mbps);
12668aa9ebccSVladimir Oltean 		return -EINVAL;
12678aa9ebccSVladimir Oltean 	}
12688aa9ebccSVladimir Oltean 
12698400cff6SVladimir Oltean 	/* Overwrite SJA1105_SPEED_AUTO from the static MAC configuration
12708400cff6SVladimir Oltean 	 * table, since this will be used for the clocking setup, and we no
12718400cff6SVladimir Oltean 	 * longer need to store it in the static config (already told hardware
12728400cff6SVladimir Oltean 	 * we want auto during upload phase).
1273ffe10e67SVladimir Oltean 	 * Actually for the SGMII port, the MAC is fixed at 1 Gbps and
1274ffe10e67SVladimir Oltean 	 * we need to configure the PCS only (if even that).
12758aa9ebccSVladimir Oltean 	 */
127691a05078SVladimir Oltean 	if (priv->phy_mode[port] == PHY_INTERFACE_MODE_SGMII)
127741fed17fSVladimir Oltean 		mac[port].speed = priv->info->port_speed[SJA1105_SPEED_1000MBPS];
127856b63466SVladimir Oltean 	else if (priv->phy_mode[port] == PHY_INTERFACE_MODE_2500BASEX)
127956b63466SVladimir Oltean 		mac[port].speed = priv->info->port_speed[SJA1105_SPEED_2500MBPS];
1280ffe10e67SVladimir Oltean 	else
12818aa9ebccSVladimir Oltean 		mac[port].speed = speed;
12828aa9ebccSVladimir Oltean 
12838aa9ebccSVladimir Oltean 	/* Write to the dynamic reconfiguration tables */
12848400cff6SVladimir Oltean 	rc = sja1105_dynamic_config_write(priv, BLK_IDX_MAC_CONFIG, port,
12858400cff6SVladimir Oltean 					  &mac[port], true);
12868aa9ebccSVladimir Oltean 	if (rc < 0) {
12878aa9ebccSVladimir Oltean 		dev_err(dev, "Failed to write MAC config: %d\n", rc);
12888aa9ebccSVladimir Oltean 		return rc;
12898aa9ebccSVladimir Oltean 	}
12908aa9ebccSVladimir Oltean 
12918aa9ebccSVladimir Oltean 	/* Reconfigure the PLLs for the RGMII interfaces (required 125 MHz at
12928aa9ebccSVladimir Oltean 	 * gigabit, 25 MHz at 100 Mbps and 2.5 MHz at 10 Mbps). For MII and
12938aa9ebccSVladimir Oltean 	 * RMII no change of the clock setup is required. Actually, changing
12948aa9ebccSVladimir Oltean 	 * the clock setup does interrupt the clock signal for a certain time
12958aa9ebccSVladimir Oltean 	 * which causes trouble for all PHYs relying on this signal.
12968aa9ebccSVladimir Oltean 	 */
129791a05078SVladimir Oltean 	if (!phy_interface_mode_is_rgmii(priv->phy_mode[port]))
12988aa9ebccSVladimir Oltean 		return 0;
12998aa9ebccSVladimir Oltean 
13008aa9ebccSVladimir Oltean 	return sja1105_clocking_setup_port(priv, port);
13018aa9ebccSVladimir Oltean }
13028aa9ebccSVladimir Oltean 
130339710229SVladimir Oltean /* The SJA1105 MAC programming model is through the static config (the xMII
130439710229SVladimir Oltean  * Mode table cannot be dynamically reconfigured), and we have to program
130539710229SVladimir Oltean  * that early (earlier than PHYLINK calls us, anyway).
130639710229SVladimir Oltean  * So just error out in case the connected PHY attempts to change the initial
130739710229SVladimir Oltean  * system interface MII protocol from what is defined in the DT, at least for
130839710229SVladimir Oltean  * now.
130939710229SVladimir Oltean  */
131039710229SVladimir Oltean static bool sja1105_phy_mode_mismatch(struct sja1105_private *priv, int port,
131139710229SVladimir Oltean 				      phy_interface_t interface)
131239710229SVladimir Oltean {
1313bf4edf4aSVladimir Oltean 	return priv->phy_mode[port] != interface;
131439710229SVladimir Oltean }
131539710229SVladimir Oltean 
1316af7cd036SVladimir Oltean static void sja1105_mac_config(struct dsa_switch *ds, int port,
1317ffe10e67SVladimir Oltean 			       unsigned int mode,
1318af7cd036SVladimir Oltean 			       const struct phylink_link_state *state)
13198aa9ebccSVladimir Oltean {
13203ad1d171SVladimir Oltean 	struct dsa_port *dp = dsa_to_port(ds, port);
13218aa9ebccSVladimir Oltean 	struct sja1105_private *priv = ds->priv;
13223ad1d171SVladimir Oltean 	struct dw_xpcs *xpcs;
13238aa9ebccSVladimir Oltean 
1324ec8582d1SVladimir Oltean 	if (sja1105_phy_mode_mismatch(priv, port, state->interface)) {
1325ec8582d1SVladimir Oltean 		dev_err(ds->dev, "Changing PHY mode to %s not supported!\n",
1326ec8582d1SVladimir Oltean 			phy_modes(state->interface));
132739710229SVladimir Oltean 		return;
1328ec8582d1SVladimir Oltean 	}
132939710229SVladimir Oltean 
13303ad1d171SVladimir Oltean 	xpcs = priv->xpcs[port];
1331ffe10e67SVladimir Oltean 
13323ad1d171SVladimir Oltean 	if (xpcs)
13333ad1d171SVladimir Oltean 		phylink_set_pcs(dp->pl, &xpcs->pcs);
13348400cff6SVladimir Oltean }
13358400cff6SVladimir Oltean 
13368400cff6SVladimir Oltean static void sja1105_mac_link_down(struct dsa_switch *ds, int port,
13378400cff6SVladimir Oltean 				  unsigned int mode,
13388400cff6SVladimir Oltean 				  phy_interface_t interface)
13398400cff6SVladimir Oltean {
13408400cff6SVladimir Oltean 	sja1105_inhibit_tx(ds->priv, BIT(port), true);
13418400cff6SVladimir Oltean }
13428400cff6SVladimir Oltean 
13438400cff6SVladimir Oltean static void sja1105_mac_link_up(struct dsa_switch *ds, int port,
13448400cff6SVladimir Oltean 				unsigned int mode,
13458400cff6SVladimir Oltean 				phy_interface_t interface,
13465b502a7bSRussell King 				struct phy_device *phydev,
13475b502a7bSRussell King 				int speed, int duplex,
13485b502a7bSRussell King 				bool tx_pause, bool rx_pause)
13498400cff6SVladimir Oltean {
1350ec8582d1SVladimir Oltean 	struct sja1105_private *priv = ds->priv;
1351ec8582d1SVladimir Oltean 
1352ec8582d1SVladimir Oltean 	sja1105_adjust_port_config(priv, port, speed);
1353ec8582d1SVladimir Oltean 
1354ec8582d1SVladimir Oltean 	sja1105_inhibit_tx(priv, BIT(port), false);
13558aa9ebccSVladimir Oltean }
13568aa9ebccSVladimir Oltean 
1357ad9f299aSVladimir Oltean static void sja1105_phylink_validate(struct dsa_switch *ds, int port,
1358ad9f299aSVladimir Oltean 				     unsigned long *supported,
1359ad9f299aSVladimir Oltean 				     struct phylink_link_state *state)
1360ad9f299aSVladimir Oltean {
1361ad9f299aSVladimir Oltean 	/* Construct a new mask which exhaustively contains all link features
1362ad9f299aSVladimir Oltean 	 * supported by the MAC, and then apply that (logical AND) to what will
1363ad9f299aSVladimir Oltean 	 * be sent to the PHY for "marketing".
1364ad9f299aSVladimir Oltean 	 */
1365ad9f299aSVladimir Oltean 	__ETHTOOL_DECLARE_LINK_MODE_MASK(mask) = { 0, };
1366ad9f299aSVladimir Oltean 	struct sja1105_private *priv = ds->priv;
1367ad9f299aSVladimir Oltean 	struct sja1105_xmii_params_entry *mii;
1368ad9f299aSVladimir Oltean 
1369ad9f299aSVladimir Oltean 	mii = priv->static_config.tables[BLK_IDX_XMII_PARAMS].entries;
1370ad9f299aSVladimir Oltean 
137139710229SVladimir Oltean 	/* include/linux/phylink.h says:
137239710229SVladimir Oltean 	 *     When @state->interface is %PHY_INTERFACE_MODE_NA, phylink
137339710229SVladimir Oltean 	 *     expects the MAC driver to return all supported link modes.
137439710229SVladimir Oltean 	 */
137539710229SVladimir Oltean 	if (state->interface != PHY_INTERFACE_MODE_NA &&
137639710229SVladimir Oltean 	    sja1105_phy_mode_mismatch(priv, port, state->interface)) {
137739710229SVladimir Oltean 		bitmap_zero(supported, __ETHTOOL_LINK_MODE_MASK_NBITS);
137839710229SVladimir Oltean 		return;
137939710229SVladimir Oltean 	}
138039710229SVladimir Oltean 
1381ad9f299aSVladimir Oltean 	/* The MAC does not support pause frames, and also doesn't
1382ad9f299aSVladimir Oltean 	 * support half-duplex traffic modes.
1383ad9f299aSVladimir Oltean 	 */
1384ad9f299aSVladimir Oltean 	phylink_set(mask, Autoneg);
1385ad9f299aSVladimir Oltean 	phylink_set(mask, MII);
1386ad9f299aSVladimir Oltean 	phylink_set(mask, 10baseT_Full);
1387ad9f299aSVladimir Oltean 	phylink_set(mask, 100baseT_Full);
1388ca68e138SOleksij Rempel 	phylink_set(mask, 100baseT1_Full);
1389ffe10e67SVladimir Oltean 	if (mii->xmii_mode[port] == XMII_MODE_RGMII ||
1390ffe10e67SVladimir Oltean 	    mii->xmii_mode[port] == XMII_MODE_SGMII)
1391ad9f299aSVladimir Oltean 		phylink_set(mask, 1000baseT_Full);
139256b63466SVladimir Oltean 	if (priv->info->supports_2500basex[port]) {
139356b63466SVladimir Oltean 		phylink_set(mask, 2500baseT_Full);
139456b63466SVladimir Oltean 		phylink_set(mask, 2500baseX_Full);
139556b63466SVladimir Oltean 	}
1396ad9f299aSVladimir Oltean 
1397ad9f299aSVladimir Oltean 	bitmap_and(supported, supported, mask, __ETHTOOL_LINK_MODE_MASK_NBITS);
1398ad9f299aSVladimir Oltean 	bitmap_and(state->advertising, state->advertising, mask,
1399ad9f299aSVladimir Oltean 		   __ETHTOOL_LINK_MODE_MASK_NBITS);
1400ad9f299aSVladimir Oltean }
1401ad9f299aSVladimir Oltean 
140260f6053fSVladimir Oltean static int
140360f6053fSVladimir Oltean sja1105_find_static_fdb_entry(struct sja1105_private *priv, int port,
140460f6053fSVladimir Oltean 			      const struct sja1105_l2_lookup_entry *requested)
140560f6053fSVladimir Oltean {
140660f6053fSVladimir Oltean 	struct sja1105_l2_lookup_entry *l2_lookup;
140760f6053fSVladimir Oltean 	struct sja1105_table *table;
140860f6053fSVladimir Oltean 	int i;
140960f6053fSVladimir Oltean 
141060f6053fSVladimir Oltean 	table = &priv->static_config.tables[BLK_IDX_L2_LOOKUP];
141160f6053fSVladimir Oltean 	l2_lookup = table->entries;
141260f6053fSVladimir Oltean 
141360f6053fSVladimir Oltean 	for (i = 0; i < table->entry_count; i++)
141460f6053fSVladimir Oltean 		if (l2_lookup[i].macaddr == requested->macaddr &&
141560f6053fSVladimir Oltean 		    l2_lookup[i].vlanid == requested->vlanid &&
141660f6053fSVladimir Oltean 		    l2_lookup[i].destports & BIT(port))
141760f6053fSVladimir Oltean 			return i;
141860f6053fSVladimir Oltean 
141960f6053fSVladimir Oltean 	return -1;
142060f6053fSVladimir Oltean }
142160f6053fSVladimir Oltean 
142260f6053fSVladimir Oltean /* We want FDB entries added statically through the bridge command to persist
142360f6053fSVladimir Oltean  * across switch resets, which are a common thing during normal SJA1105
142460f6053fSVladimir Oltean  * operation. So we have to back them up in the static configuration tables
142560f6053fSVladimir Oltean  * and hence apply them on next static config upload... yay!
142660f6053fSVladimir Oltean  */
142760f6053fSVladimir Oltean static int
142860f6053fSVladimir Oltean sja1105_static_fdb_change(struct sja1105_private *priv, int port,
142960f6053fSVladimir Oltean 			  const struct sja1105_l2_lookup_entry *requested,
143060f6053fSVladimir Oltean 			  bool keep)
143160f6053fSVladimir Oltean {
143260f6053fSVladimir Oltean 	struct sja1105_l2_lookup_entry *l2_lookup;
143360f6053fSVladimir Oltean 	struct sja1105_table *table;
143460f6053fSVladimir Oltean 	int rc, match;
143560f6053fSVladimir Oltean 
143660f6053fSVladimir Oltean 	table = &priv->static_config.tables[BLK_IDX_L2_LOOKUP];
143760f6053fSVladimir Oltean 
143860f6053fSVladimir Oltean 	match = sja1105_find_static_fdb_entry(priv, port, requested);
143960f6053fSVladimir Oltean 	if (match < 0) {
144060f6053fSVladimir Oltean 		/* Can't delete a missing entry. */
144160f6053fSVladimir Oltean 		if (!keep)
144260f6053fSVladimir Oltean 			return 0;
144360f6053fSVladimir Oltean 
144460f6053fSVladimir Oltean 		/* No match => new entry */
144560f6053fSVladimir Oltean 		rc = sja1105_table_resize(table, table->entry_count + 1);
144660f6053fSVladimir Oltean 		if (rc)
144760f6053fSVladimir Oltean 			return rc;
144860f6053fSVladimir Oltean 
144960f6053fSVladimir Oltean 		match = table->entry_count - 1;
145060f6053fSVladimir Oltean 	}
145160f6053fSVladimir Oltean 
145260f6053fSVladimir Oltean 	/* Assign pointer after the resize (it may be new memory) */
145360f6053fSVladimir Oltean 	l2_lookup = table->entries;
145460f6053fSVladimir Oltean 
145560f6053fSVladimir Oltean 	/* We have a match.
145660f6053fSVladimir Oltean 	 * If the job was to add this FDB entry, it's already done (mostly
145760f6053fSVladimir Oltean 	 * anyway, since the port forwarding mask may have changed, case in
145860f6053fSVladimir Oltean 	 * which we update it).
145960f6053fSVladimir Oltean 	 * Otherwise we have to delete it.
146060f6053fSVladimir Oltean 	 */
146160f6053fSVladimir Oltean 	if (keep) {
146260f6053fSVladimir Oltean 		l2_lookup[match] = *requested;
146360f6053fSVladimir Oltean 		return 0;
146460f6053fSVladimir Oltean 	}
146560f6053fSVladimir Oltean 
146660f6053fSVladimir Oltean 	/* To remove, the strategy is to overwrite the element with
146760f6053fSVladimir Oltean 	 * the last one, and then reduce the array size by 1
146860f6053fSVladimir Oltean 	 */
146960f6053fSVladimir Oltean 	l2_lookup[match] = l2_lookup[table->entry_count - 1];
147060f6053fSVladimir Oltean 	return sja1105_table_resize(table, table->entry_count - 1);
147160f6053fSVladimir Oltean }
147260f6053fSVladimir Oltean 
1473291d1e72SVladimir Oltean /* First-generation switches have a 4-way set associative TCAM that
1474291d1e72SVladimir Oltean  * holds the FDB entries. An FDB index spans from 0 to 1023 and is comprised of
1475291d1e72SVladimir Oltean  * a "bin" (grouping of 4 entries) and a "way" (an entry within a bin).
1476291d1e72SVladimir Oltean  * For the placement of a newly learnt FDB entry, the switch selects the bin
1477291d1e72SVladimir Oltean  * based on a hash function, and the way within that bin incrementally.
1478291d1e72SVladimir Oltean  */
147909c1b412SVladimir Oltean static int sja1105et_fdb_index(int bin, int way)
1480291d1e72SVladimir Oltean {
1481291d1e72SVladimir Oltean 	return bin * SJA1105ET_FDB_BIN_SIZE + way;
1482291d1e72SVladimir Oltean }
1483291d1e72SVladimir Oltean 
14849dfa6911SVladimir Oltean static int sja1105et_is_fdb_entry_in_bin(struct sja1105_private *priv, int bin,
1485291d1e72SVladimir Oltean 					 const u8 *addr, u16 vid,
1486291d1e72SVladimir Oltean 					 struct sja1105_l2_lookup_entry *match,
1487291d1e72SVladimir Oltean 					 int *last_unused)
1488291d1e72SVladimir Oltean {
1489291d1e72SVladimir Oltean 	int way;
1490291d1e72SVladimir Oltean 
1491291d1e72SVladimir Oltean 	for (way = 0; way < SJA1105ET_FDB_BIN_SIZE; way++) {
1492291d1e72SVladimir Oltean 		struct sja1105_l2_lookup_entry l2_lookup = {0};
1493291d1e72SVladimir Oltean 		int index = sja1105et_fdb_index(bin, way);
1494291d1e72SVladimir Oltean 
1495291d1e72SVladimir Oltean 		/* Skip unused entries, optionally marking them
1496291d1e72SVladimir Oltean 		 * into the return value
1497291d1e72SVladimir Oltean 		 */
1498291d1e72SVladimir Oltean 		if (sja1105_dynamic_config_read(priv, BLK_IDX_L2_LOOKUP,
1499291d1e72SVladimir Oltean 						index, &l2_lookup)) {
1500291d1e72SVladimir Oltean 			if (last_unused)
1501291d1e72SVladimir Oltean 				*last_unused = way;
1502291d1e72SVladimir Oltean 			continue;
1503291d1e72SVladimir Oltean 		}
1504291d1e72SVladimir Oltean 
1505291d1e72SVladimir Oltean 		if (l2_lookup.macaddr == ether_addr_to_u64(addr) &&
1506291d1e72SVladimir Oltean 		    l2_lookup.vlanid == vid) {
1507291d1e72SVladimir Oltean 			if (match)
1508291d1e72SVladimir Oltean 				*match = l2_lookup;
1509291d1e72SVladimir Oltean 			return way;
1510291d1e72SVladimir Oltean 		}
1511291d1e72SVladimir Oltean 	}
1512291d1e72SVladimir Oltean 	/* Return an invalid entry index if not found */
1513291d1e72SVladimir Oltean 	return -1;
1514291d1e72SVladimir Oltean }
1515291d1e72SVladimir Oltean 
15169dfa6911SVladimir Oltean int sja1105et_fdb_add(struct dsa_switch *ds, int port,
1517291d1e72SVladimir Oltean 		      const unsigned char *addr, u16 vid)
1518291d1e72SVladimir Oltean {
15196c5fc159SVladimir Oltean 	struct sja1105_l2_lookup_entry l2_lookup = {0}, tmp;
1520291d1e72SVladimir Oltean 	struct sja1105_private *priv = ds->priv;
1521291d1e72SVladimir Oltean 	struct device *dev = ds->dev;
1522291d1e72SVladimir Oltean 	int last_unused = -1;
15236c5fc159SVladimir Oltean 	int start, end, i;
152460f6053fSVladimir Oltean 	int bin, way, rc;
1525291d1e72SVladimir Oltean 
15269dfa6911SVladimir Oltean 	bin = sja1105et_fdb_hash(priv, addr, vid);
1527291d1e72SVladimir Oltean 
15289dfa6911SVladimir Oltean 	way = sja1105et_is_fdb_entry_in_bin(priv, bin, addr, vid,
1529291d1e72SVladimir Oltean 					    &l2_lookup, &last_unused);
1530291d1e72SVladimir Oltean 	if (way >= 0) {
1531291d1e72SVladimir Oltean 		/* We have an FDB entry. Is our port in the destination
1532291d1e72SVladimir Oltean 		 * mask? If yes, we need to do nothing. If not, we need
1533291d1e72SVladimir Oltean 		 * to rewrite the entry by adding this port to it.
1534291d1e72SVladimir Oltean 		 */
1535e11e865bSVladimir Oltean 		if ((l2_lookup.destports & BIT(port)) && l2_lookup.lockeds)
1536291d1e72SVladimir Oltean 			return 0;
1537291d1e72SVladimir Oltean 		l2_lookup.destports |= BIT(port);
1538291d1e72SVladimir Oltean 	} else {
1539291d1e72SVladimir Oltean 		int index = sja1105et_fdb_index(bin, way);
1540291d1e72SVladimir Oltean 
1541291d1e72SVladimir Oltean 		/* We don't have an FDB entry. We construct a new one and
1542291d1e72SVladimir Oltean 		 * try to find a place for it within the FDB table.
1543291d1e72SVladimir Oltean 		 */
1544291d1e72SVladimir Oltean 		l2_lookup.macaddr = ether_addr_to_u64(addr);
1545291d1e72SVladimir Oltean 		l2_lookup.destports = BIT(port);
1546291d1e72SVladimir Oltean 		l2_lookup.vlanid = vid;
1547291d1e72SVladimir Oltean 
1548291d1e72SVladimir Oltean 		if (last_unused >= 0) {
1549291d1e72SVladimir Oltean 			way = last_unused;
1550291d1e72SVladimir Oltean 		} else {
1551291d1e72SVladimir Oltean 			/* Bin is full, need to evict somebody.
1552291d1e72SVladimir Oltean 			 * Choose victim at random. If you get these messages
1553291d1e72SVladimir Oltean 			 * often, you may need to consider changing the
1554291d1e72SVladimir Oltean 			 * distribution function:
1555291d1e72SVladimir Oltean 			 * static_config[BLK_IDX_L2_LOOKUP_PARAMS].entries->poly
1556291d1e72SVladimir Oltean 			 */
1557291d1e72SVladimir Oltean 			get_random_bytes(&way, sizeof(u8));
1558291d1e72SVladimir Oltean 			way %= SJA1105ET_FDB_BIN_SIZE;
1559291d1e72SVladimir Oltean 			dev_warn(dev, "Warning, FDB bin %d full while adding entry for %pM. Evicting entry %u.\n",
1560291d1e72SVladimir Oltean 				 bin, addr, way);
1561291d1e72SVladimir Oltean 			/* Evict entry */
1562291d1e72SVladimir Oltean 			sja1105_dynamic_config_write(priv, BLK_IDX_L2_LOOKUP,
1563291d1e72SVladimir Oltean 						     index, NULL, false);
1564291d1e72SVladimir Oltean 		}
1565291d1e72SVladimir Oltean 	}
1566e11e865bSVladimir Oltean 	l2_lookup.lockeds = true;
1567291d1e72SVladimir Oltean 	l2_lookup.index = sja1105et_fdb_index(bin, way);
1568291d1e72SVladimir Oltean 
156960f6053fSVladimir Oltean 	rc = sja1105_dynamic_config_write(priv, BLK_IDX_L2_LOOKUP,
1570291d1e72SVladimir Oltean 					  l2_lookup.index, &l2_lookup,
1571291d1e72SVladimir Oltean 					  true);
157260f6053fSVladimir Oltean 	if (rc < 0)
157360f6053fSVladimir Oltean 		return rc;
157460f6053fSVladimir Oltean 
15756c5fc159SVladimir Oltean 	/* Invalidate a dynamically learned entry if that exists */
15766c5fc159SVladimir Oltean 	start = sja1105et_fdb_index(bin, 0);
15776c5fc159SVladimir Oltean 	end = sja1105et_fdb_index(bin, way);
15786c5fc159SVladimir Oltean 
15796c5fc159SVladimir Oltean 	for (i = start; i < end; i++) {
15806c5fc159SVladimir Oltean 		rc = sja1105_dynamic_config_read(priv, BLK_IDX_L2_LOOKUP,
15816c5fc159SVladimir Oltean 						 i, &tmp);
15826c5fc159SVladimir Oltean 		if (rc == -ENOENT)
15836c5fc159SVladimir Oltean 			continue;
15846c5fc159SVladimir Oltean 		if (rc)
15856c5fc159SVladimir Oltean 			return rc;
15866c5fc159SVladimir Oltean 
15876c5fc159SVladimir Oltean 		if (tmp.macaddr != ether_addr_to_u64(addr) || tmp.vlanid != vid)
15886c5fc159SVladimir Oltean 			continue;
15896c5fc159SVladimir Oltean 
15906c5fc159SVladimir Oltean 		rc = sja1105_dynamic_config_write(priv, BLK_IDX_L2_LOOKUP,
15916c5fc159SVladimir Oltean 						  i, NULL, false);
15926c5fc159SVladimir Oltean 		if (rc)
15936c5fc159SVladimir Oltean 			return rc;
15946c5fc159SVladimir Oltean 
15956c5fc159SVladimir Oltean 		break;
15966c5fc159SVladimir Oltean 	}
15976c5fc159SVladimir Oltean 
159860f6053fSVladimir Oltean 	return sja1105_static_fdb_change(priv, port, &l2_lookup, true);
1599291d1e72SVladimir Oltean }
1600291d1e72SVladimir Oltean 
16019dfa6911SVladimir Oltean int sja1105et_fdb_del(struct dsa_switch *ds, int port,
1602291d1e72SVladimir Oltean 		      const unsigned char *addr, u16 vid)
1603291d1e72SVladimir Oltean {
1604291d1e72SVladimir Oltean 	struct sja1105_l2_lookup_entry l2_lookup = {0};
1605291d1e72SVladimir Oltean 	struct sja1105_private *priv = ds->priv;
160660f6053fSVladimir Oltean 	int index, bin, way, rc;
1607291d1e72SVladimir Oltean 	bool keep;
1608291d1e72SVladimir Oltean 
16099dfa6911SVladimir Oltean 	bin = sja1105et_fdb_hash(priv, addr, vid);
16109dfa6911SVladimir Oltean 	way = sja1105et_is_fdb_entry_in_bin(priv, bin, addr, vid,
1611291d1e72SVladimir Oltean 					    &l2_lookup, NULL);
1612291d1e72SVladimir Oltean 	if (way < 0)
1613291d1e72SVladimir Oltean 		return 0;
1614291d1e72SVladimir Oltean 	index = sja1105et_fdb_index(bin, way);
1615291d1e72SVladimir Oltean 
1616291d1e72SVladimir Oltean 	/* We have an FDB entry. Is our port in the destination mask? If yes,
1617291d1e72SVladimir Oltean 	 * we need to remove it. If the resulting port mask becomes empty, we
1618291d1e72SVladimir Oltean 	 * need to completely evict the FDB entry.
1619291d1e72SVladimir Oltean 	 * Otherwise we just write it back.
1620291d1e72SVladimir Oltean 	 */
1621291d1e72SVladimir Oltean 	l2_lookup.destports &= ~BIT(port);
16227752e937SVladimir Oltean 
1623291d1e72SVladimir Oltean 	if (l2_lookup.destports)
1624291d1e72SVladimir Oltean 		keep = true;
1625291d1e72SVladimir Oltean 	else
1626291d1e72SVladimir Oltean 		keep = false;
1627291d1e72SVladimir Oltean 
162860f6053fSVladimir Oltean 	rc = sja1105_dynamic_config_write(priv, BLK_IDX_L2_LOOKUP,
1629291d1e72SVladimir Oltean 					  index, &l2_lookup, keep);
163060f6053fSVladimir Oltean 	if (rc < 0)
163160f6053fSVladimir Oltean 		return rc;
163260f6053fSVladimir Oltean 
163360f6053fSVladimir Oltean 	return sja1105_static_fdb_change(priv, port, &l2_lookup, keep);
1634291d1e72SVladimir Oltean }
1635291d1e72SVladimir Oltean 
16369dfa6911SVladimir Oltean int sja1105pqrs_fdb_add(struct dsa_switch *ds, int port,
16379dfa6911SVladimir Oltean 			const unsigned char *addr, u16 vid)
16389dfa6911SVladimir Oltean {
16396c5fc159SVladimir Oltean 	struct sja1105_l2_lookup_entry l2_lookup = {0}, tmp;
16401da73821SVladimir Oltean 	struct sja1105_private *priv = ds->priv;
16411da73821SVladimir Oltean 	int rc, i;
16421da73821SVladimir Oltean 
16431da73821SVladimir Oltean 	/* Search for an existing entry in the FDB table */
16441da73821SVladimir Oltean 	l2_lookup.macaddr = ether_addr_to_u64(addr);
16451da73821SVladimir Oltean 	l2_lookup.vlanid = vid;
16461da73821SVladimir Oltean 	l2_lookup.mask_macaddr = GENMASK_ULL(ETH_ALEN * 8 - 1, 0);
16471da73821SVladimir Oltean 	l2_lookup.mask_vlanid = VLAN_VID_MASK;
16481da73821SVladimir Oltean 	l2_lookup.destports = BIT(port);
16491da73821SVladimir Oltean 
1650728db843SVladimir Oltean 	tmp = l2_lookup;
1651728db843SVladimir Oltean 
16521da73821SVladimir Oltean 	rc = sja1105_dynamic_config_read(priv, BLK_IDX_L2_LOOKUP,
1653728db843SVladimir Oltean 					 SJA1105_SEARCH, &tmp);
1654728db843SVladimir Oltean 	if (rc == 0 && tmp.index != SJA1105_MAX_L2_LOOKUP_COUNT - 1) {
1655e11e865bSVladimir Oltean 		/* Found a static entry and this port is already in the entry's
16561da73821SVladimir Oltean 		 * port mask => job done
16571da73821SVladimir Oltean 		 */
1658728db843SVladimir Oltean 		if ((tmp.destports & BIT(port)) && tmp.lockeds)
16591da73821SVladimir Oltean 			return 0;
1660728db843SVladimir Oltean 
1661728db843SVladimir Oltean 		l2_lookup = tmp;
1662728db843SVladimir Oltean 
16631da73821SVladimir Oltean 		/* l2_lookup.index is populated by the switch in case it
16641da73821SVladimir Oltean 		 * found something.
16651da73821SVladimir Oltean 		 */
16661da73821SVladimir Oltean 		l2_lookup.destports |= BIT(port);
16671da73821SVladimir Oltean 		goto skip_finding_an_index;
16681da73821SVladimir Oltean 	}
16691da73821SVladimir Oltean 
16701da73821SVladimir Oltean 	/* Not found, so try to find an unused spot in the FDB.
16711da73821SVladimir Oltean 	 * This is slightly inefficient because the strategy is knock-knock at
16721da73821SVladimir Oltean 	 * every possible position from 0 to 1023.
16731da73821SVladimir Oltean 	 */
16741da73821SVladimir Oltean 	for (i = 0; i < SJA1105_MAX_L2_LOOKUP_COUNT; i++) {
16751da73821SVladimir Oltean 		rc = sja1105_dynamic_config_read(priv, BLK_IDX_L2_LOOKUP,
16761da73821SVladimir Oltean 						 i, NULL);
16771da73821SVladimir Oltean 		if (rc < 0)
16781da73821SVladimir Oltean 			break;
16791da73821SVladimir Oltean 	}
16801da73821SVladimir Oltean 	if (i == SJA1105_MAX_L2_LOOKUP_COUNT) {
16811da73821SVladimir Oltean 		dev_err(ds->dev, "FDB is full, cannot add entry.\n");
16821da73821SVladimir Oltean 		return -EINVAL;
16831da73821SVladimir Oltean 	}
16841da73821SVladimir Oltean 	l2_lookup.index = i;
16851da73821SVladimir Oltean 
16861da73821SVladimir Oltean skip_finding_an_index:
1687e11e865bSVladimir Oltean 	l2_lookup.lockeds = true;
1688e11e865bSVladimir Oltean 
168960f6053fSVladimir Oltean 	rc = sja1105_dynamic_config_write(priv, BLK_IDX_L2_LOOKUP,
16901da73821SVladimir Oltean 					  l2_lookup.index, &l2_lookup,
16911da73821SVladimir Oltean 					  true);
169260f6053fSVladimir Oltean 	if (rc < 0)
169360f6053fSVladimir Oltean 		return rc;
169460f6053fSVladimir Oltean 
16956c5fc159SVladimir Oltean 	/* The switch learns dynamic entries and looks up the FDB left to
16966c5fc159SVladimir Oltean 	 * right. It is possible that our addition was concurrent with the
16976c5fc159SVladimir Oltean 	 * dynamic learning of the same address, so now that the static entry
16986c5fc159SVladimir Oltean 	 * has been installed, we are certain that address learning for this
16996c5fc159SVladimir Oltean 	 * particular address has been turned off, so the dynamic entry either
17006c5fc159SVladimir Oltean 	 * is in the FDB at an index smaller than the static one, or isn't (it
17016c5fc159SVladimir Oltean 	 * can also be at a larger index, but in that case it is inactive
17026c5fc159SVladimir Oltean 	 * because the static FDB entry will match first, and the dynamic one
17036c5fc159SVladimir Oltean 	 * will eventually age out). Search for a dynamically learned address
17046c5fc159SVladimir Oltean 	 * prior to our static one and invalidate it.
17056c5fc159SVladimir Oltean 	 */
17066c5fc159SVladimir Oltean 	tmp = l2_lookup;
17076c5fc159SVladimir Oltean 
17086c5fc159SVladimir Oltean 	rc = sja1105_dynamic_config_read(priv, BLK_IDX_L2_LOOKUP,
17096c5fc159SVladimir Oltean 					 SJA1105_SEARCH, &tmp);
17106c5fc159SVladimir Oltean 	if (rc < 0) {
17116c5fc159SVladimir Oltean 		dev_err(ds->dev,
17126c5fc159SVladimir Oltean 			"port %d failed to read back entry for %pM vid %d: %pe\n",
17136c5fc159SVladimir Oltean 			port, addr, vid, ERR_PTR(rc));
17146c5fc159SVladimir Oltean 		return rc;
17156c5fc159SVladimir Oltean 	}
17166c5fc159SVladimir Oltean 
17176c5fc159SVladimir Oltean 	if (tmp.index < l2_lookup.index) {
17186c5fc159SVladimir Oltean 		rc = sja1105_dynamic_config_write(priv, BLK_IDX_L2_LOOKUP,
17196c5fc159SVladimir Oltean 						  tmp.index, NULL, false);
17206c5fc159SVladimir Oltean 		if (rc < 0)
17216c5fc159SVladimir Oltean 			return rc;
17226c5fc159SVladimir Oltean 	}
17236c5fc159SVladimir Oltean 
172460f6053fSVladimir Oltean 	return sja1105_static_fdb_change(priv, port, &l2_lookup, true);
17259dfa6911SVladimir Oltean }
17269dfa6911SVladimir Oltean 
17279dfa6911SVladimir Oltean int sja1105pqrs_fdb_del(struct dsa_switch *ds, int port,
17289dfa6911SVladimir Oltean 			const unsigned char *addr, u16 vid)
17299dfa6911SVladimir Oltean {
17301da73821SVladimir Oltean 	struct sja1105_l2_lookup_entry l2_lookup = {0};
17311da73821SVladimir Oltean 	struct sja1105_private *priv = ds->priv;
17321da73821SVladimir Oltean 	bool keep;
17331da73821SVladimir Oltean 	int rc;
17341da73821SVladimir Oltean 
17351da73821SVladimir Oltean 	l2_lookup.macaddr = ether_addr_to_u64(addr);
17361da73821SVladimir Oltean 	l2_lookup.vlanid = vid;
17371da73821SVladimir Oltean 	l2_lookup.mask_macaddr = GENMASK_ULL(ETH_ALEN * 8 - 1, 0);
17381da73821SVladimir Oltean 	l2_lookup.mask_vlanid = VLAN_VID_MASK;
17391da73821SVladimir Oltean 	l2_lookup.destports = BIT(port);
17401da73821SVladimir Oltean 
17411da73821SVladimir Oltean 	rc = sja1105_dynamic_config_read(priv, BLK_IDX_L2_LOOKUP,
17421da73821SVladimir Oltean 					 SJA1105_SEARCH, &l2_lookup);
17431da73821SVladimir Oltean 	if (rc < 0)
17441da73821SVladimir Oltean 		return 0;
17451da73821SVladimir Oltean 
17461da73821SVladimir Oltean 	l2_lookup.destports &= ~BIT(port);
17471da73821SVladimir Oltean 
17481da73821SVladimir Oltean 	/* Decide whether we remove just this port from the FDB entry,
17491da73821SVladimir Oltean 	 * or if we remove it completely.
17501da73821SVladimir Oltean 	 */
17511da73821SVladimir Oltean 	if (l2_lookup.destports)
17521da73821SVladimir Oltean 		keep = true;
17531da73821SVladimir Oltean 	else
17541da73821SVladimir Oltean 		keep = false;
17551da73821SVladimir Oltean 
175660f6053fSVladimir Oltean 	rc = sja1105_dynamic_config_write(priv, BLK_IDX_L2_LOOKUP,
17571da73821SVladimir Oltean 					  l2_lookup.index, &l2_lookup, keep);
175860f6053fSVladimir Oltean 	if (rc < 0)
175960f6053fSVladimir Oltean 		return rc;
176060f6053fSVladimir Oltean 
176160f6053fSVladimir Oltean 	return sja1105_static_fdb_change(priv, port, &l2_lookup, keep);
17629dfa6911SVladimir Oltean }
17639dfa6911SVladimir Oltean 
17649dfa6911SVladimir Oltean static int sja1105_fdb_add(struct dsa_switch *ds, int port,
17659dfa6911SVladimir Oltean 			   const unsigned char *addr, u16 vid)
17669dfa6911SVladimir Oltean {
17679dfa6911SVladimir Oltean 	struct sja1105_private *priv = ds->priv;
1768b3ee526aSVladimir Oltean 
17696d7c7d94SVladimir Oltean 	return priv->info->fdb_add_cmd(ds, port, addr, vid);
17709dfa6911SVladimir Oltean }
17719dfa6911SVladimir Oltean 
17729dfa6911SVladimir Oltean static int sja1105_fdb_del(struct dsa_switch *ds, int port,
17739dfa6911SVladimir Oltean 			   const unsigned char *addr, u16 vid)
17749dfa6911SVladimir Oltean {
17759dfa6911SVladimir Oltean 	struct sja1105_private *priv = ds->priv;
17769dfa6911SVladimir Oltean 
1777b3ee526aSVladimir Oltean 	return priv->info->fdb_del_cmd(ds, port, addr, vid);
17789dfa6911SVladimir Oltean }
17799dfa6911SVladimir Oltean 
1780291d1e72SVladimir Oltean static int sja1105_fdb_dump(struct dsa_switch *ds, int port,
1781291d1e72SVladimir Oltean 			    dsa_fdb_dump_cb_t *cb, void *data)
1782291d1e72SVladimir Oltean {
1783*9aad3e4eSVladimir Oltean 	struct dsa_port *dp = dsa_to_port(ds, port);
1784291d1e72SVladimir Oltean 	struct sja1105_private *priv = ds->priv;
1785291d1e72SVladimir Oltean 	struct device *dev = ds->dev;
1786291d1e72SVladimir Oltean 	int i;
1787291d1e72SVladimir Oltean 
1788291d1e72SVladimir Oltean 	for (i = 0; i < SJA1105_MAX_L2_LOOKUP_COUNT; i++) {
1789291d1e72SVladimir Oltean 		struct sja1105_l2_lookup_entry l2_lookup = {0};
1790291d1e72SVladimir Oltean 		u8 macaddr[ETH_ALEN];
1791291d1e72SVladimir Oltean 		int rc;
1792291d1e72SVladimir Oltean 
1793291d1e72SVladimir Oltean 		rc = sja1105_dynamic_config_read(priv, BLK_IDX_L2_LOOKUP,
1794291d1e72SVladimir Oltean 						 i, &l2_lookup);
1795291d1e72SVladimir Oltean 		/* No fdb entry at i, not an issue */
1796def84604SVladimir Oltean 		if (rc == -ENOENT)
1797291d1e72SVladimir Oltean 			continue;
1798291d1e72SVladimir Oltean 		if (rc) {
1799291d1e72SVladimir Oltean 			dev_err(dev, "Failed to dump FDB: %d\n", rc);
1800291d1e72SVladimir Oltean 			return rc;
1801291d1e72SVladimir Oltean 		}
1802291d1e72SVladimir Oltean 
1803291d1e72SVladimir Oltean 		/* FDB dump callback is per port. This means we have to
1804291d1e72SVladimir Oltean 		 * disregard a valid entry if it's not for this port, even if
1805291d1e72SVladimir Oltean 		 * only to revisit it later. This is inefficient because the
1806291d1e72SVladimir Oltean 		 * 1024-sized FDB table needs to be traversed 4 times through
1807291d1e72SVladimir Oltean 		 * SPI during a 'bridge fdb show' command.
1808291d1e72SVladimir Oltean 		 */
1809291d1e72SVladimir Oltean 		if (!(l2_lookup.destports & BIT(port)))
1810291d1e72SVladimir Oltean 			continue;
18114d942354SVladimir Oltean 
18124d942354SVladimir Oltean 		/* We need to hide the FDB entry for unknown multicast */
18134d942354SVladimir Oltean 		if (l2_lookup.macaddr == SJA1105_UNKNOWN_MULTICAST &&
18144d942354SVladimir Oltean 		    l2_lookup.mask_macaddr == SJA1105_UNKNOWN_MULTICAST)
18154d942354SVladimir Oltean 			continue;
18164d942354SVladimir Oltean 
1817291d1e72SVladimir Oltean 		u64_to_ether_addr(l2_lookup.macaddr, macaddr);
181893647594SVladimir Oltean 
18196d7c7d94SVladimir Oltean 		/* We need to hide the dsa_8021q VLANs from the user. */
1820*9aad3e4eSVladimir Oltean 		if (!dsa_port_is_vlan_filtering(dp))
18216d7c7d94SVladimir Oltean 			l2_lookup.vlanid = 0;
182221b52fedSVladimir Oltean 		rc = cb(macaddr, l2_lookup.vlanid, l2_lookup.lockeds, data);
182321b52fedSVladimir Oltean 		if (rc)
182421b52fedSVladimir Oltean 			return rc;
1825291d1e72SVladimir Oltean 	}
1826291d1e72SVladimir Oltean 	return 0;
1827291d1e72SVladimir Oltean }
1828291d1e72SVladimir Oltean 
18295126ec72SVladimir Oltean static void sja1105_fast_age(struct dsa_switch *ds, int port)
18305126ec72SVladimir Oltean {
18315126ec72SVladimir Oltean 	struct sja1105_private *priv = ds->priv;
18325126ec72SVladimir Oltean 	int i;
18335126ec72SVladimir Oltean 
18345126ec72SVladimir Oltean 	for (i = 0; i < SJA1105_MAX_L2_LOOKUP_COUNT; i++) {
18355126ec72SVladimir Oltean 		struct sja1105_l2_lookup_entry l2_lookup = {0};
18365126ec72SVladimir Oltean 		u8 macaddr[ETH_ALEN];
18375126ec72SVladimir Oltean 		int rc;
18385126ec72SVladimir Oltean 
18395126ec72SVladimir Oltean 		rc = sja1105_dynamic_config_read(priv, BLK_IDX_L2_LOOKUP,
18405126ec72SVladimir Oltean 						 i, &l2_lookup);
18415126ec72SVladimir Oltean 		/* No fdb entry at i, not an issue */
18425126ec72SVladimir Oltean 		if (rc == -ENOENT)
18435126ec72SVladimir Oltean 			continue;
18445126ec72SVladimir Oltean 		if (rc) {
18455126ec72SVladimir Oltean 			dev_err(ds->dev, "Failed to read FDB: %pe\n",
18465126ec72SVladimir Oltean 				ERR_PTR(rc));
18475126ec72SVladimir Oltean 			return;
18485126ec72SVladimir Oltean 		}
18495126ec72SVladimir Oltean 
18505126ec72SVladimir Oltean 		if (!(l2_lookup.destports & BIT(port)))
18515126ec72SVladimir Oltean 			continue;
18525126ec72SVladimir Oltean 
18535126ec72SVladimir Oltean 		/* Don't delete static FDB entries */
18545126ec72SVladimir Oltean 		if (l2_lookup.lockeds)
18555126ec72SVladimir Oltean 			continue;
18565126ec72SVladimir Oltean 
18575126ec72SVladimir Oltean 		u64_to_ether_addr(l2_lookup.macaddr, macaddr);
18585126ec72SVladimir Oltean 
18595126ec72SVladimir Oltean 		rc = sja1105_fdb_del(ds, port, macaddr, l2_lookup.vlanid);
18605126ec72SVladimir Oltean 		if (rc) {
18615126ec72SVladimir Oltean 			dev_err(ds->dev,
18625126ec72SVladimir Oltean 				"Failed to delete FDB entry %pM vid %lld: %pe\n",
18635126ec72SVladimir Oltean 				macaddr, l2_lookup.vlanid, ERR_PTR(rc));
18645126ec72SVladimir Oltean 			return;
18655126ec72SVladimir Oltean 		}
18665126ec72SVladimir Oltean 	}
18675126ec72SVladimir Oltean }
18685126ec72SVladimir Oltean 
1869a52b2da7SVladimir Oltean static int sja1105_mdb_add(struct dsa_switch *ds, int port,
1870291d1e72SVladimir Oltean 			   const struct switchdev_obj_port_mdb *mdb)
1871291d1e72SVladimir Oltean {
1872a52b2da7SVladimir Oltean 	return sja1105_fdb_add(ds, port, mdb->addr, mdb->vid);
1873291d1e72SVladimir Oltean }
1874291d1e72SVladimir Oltean 
1875291d1e72SVladimir Oltean static int sja1105_mdb_del(struct dsa_switch *ds, int port,
1876291d1e72SVladimir Oltean 			   const struct switchdev_obj_port_mdb *mdb)
1877291d1e72SVladimir Oltean {
1878291d1e72SVladimir Oltean 	return sja1105_fdb_del(ds, port, mdb->addr, mdb->vid);
1879291d1e72SVladimir Oltean }
1880291d1e72SVladimir Oltean 
18817f7ccdeaSVladimir Oltean /* Common function for unicast and broadcast flood configuration.
18827f7ccdeaSVladimir Oltean  * Flooding is configured between each {ingress, egress} port pair, and since
18837f7ccdeaSVladimir Oltean  * the bridge's semantics are those of "egress flooding", it means we must
18847f7ccdeaSVladimir Oltean  * enable flooding towards this port from all ingress ports that are in the
18857f7ccdeaSVladimir Oltean  * same forwarding domain.
18867f7ccdeaSVladimir Oltean  */
18877f7ccdeaSVladimir Oltean static int sja1105_manage_flood_domains(struct sja1105_private *priv)
18887f7ccdeaSVladimir Oltean {
18897f7ccdeaSVladimir Oltean 	struct sja1105_l2_forwarding_entry *l2_fwd;
18907f7ccdeaSVladimir Oltean 	struct dsa_switch *ds = priv->ds;
18917f7ccdeaSVladimir Oltean 	int from, to, rc;
18927f7ccdeaSVladimir Oltean 
18937f7ccdeaSVladimir Oltean 	l2_fwd = priv->static_config.tables[BLK_IDX_L2_FORWARDING].entries;
18947f7ccdeaSVladimir Oltean 
18957f7ccdeaSVladimir Oltean 	for (from = 0; from < ds->num_ports; from++) {
18967f7ccdeaSVladimir Oltean 		u64 fl_domain = 0, bc_domain = 0;
18977f7ccdeaSVladimir Oltean 
18987f7ccdeaSVladimir Oltean 		for (to = 0; to < priv->ds->num_ports; to++) {
18997f7ccdeaSVladimir Oltean 			if (!sja1105_can_forward(l2_fwd, from, to))
19007f7ccdeaSVladimir Oltean 				continue;
19017f7ccdeaSVladimir Oltean 
19027f7ccdeaSVladimir Oltean 			if (priv->ucast_egress_floods & BIT(to))
19037f7ccdeaSVladimir Oltean 				fl_domain |= BIT(to);
19047f7ccdeaSVladimir Oltean 			if (priv->bcast_egress_floods & BIT(to))
19057f7ccdeaSVladimir Oltean 				bc_domain |= BIT(to);
19067f7ccdeaSVladimir Oltean 		}
19077f7ccdeaSVladimir Oltean 
19087f7ccdeaSVladimir Oltean 		/* Nothing changed, nothing to do */
19097f7ccdeaSVladimir Oltean 		if (l2_fwd[from].fl_domain == fl_domain &&
19107f7ccdeaSVladimir Oltean 		    l2_fwd[from].bc_domain == bc_domain)
19117f7ccdeaSVladimir Oltean 			continue;
19127f7ccdeaSVladimir Oltean 
19137f7ccdeaSVladimir Oltean 		l2_fwd[from].fl_domain = fl_domain;
19147f7ccdeaSVladimir Oltean 		l2_fwd[from].bc_domain = bc_domain;
19157f7ccdeaSVladimir Oltean 
19167f7ccdeaSVladimir Oltean 		rc = sja1105_dynamic_config_write(priv, BLK_IDX_L2_FORWARDING,
19177f7ccdeaSVladimir Oltean 						  from, &l2_fwd[from], true);
19187f7ccdeaSVladimir Oltean 		if (rc < 0)
19197f7ccdeaSVladimir Oltean 			return rc;
19207f7ccdeaSVladimir Oltean 	}
19217f7ccdeaSVladimir Oltean 
19227f7ccdeaSVladimir Oltean 	return 0;
19237f7ccdeaSVladimir Oltean }
19247f7ccdeaSVladimir Oltean 
19258aa9ebccSVladimir Oltean static int sja1105_bridge_member(struct dsa_switch *ds, int port,
19268aa9ebccSVladimir Oltean 				 struct net_device *br, bool member)
19278aa9ebccSVladimir Oltean {
19288aa9ebccSVladimir Oltean 	struct sja1105_l2_forwarding_entry *l2_fwd;
19298aa9ebccSVladimir Oltean 	struct sja1105_private *priv = ds->priv;
19308aa9ebccSVladimir Oltean 	int i, rc;
19318aa9ebccSVladimir Oltean 
19328aa9ebccSVladimir Oltean 	l2_fwd = priv->static_config.tables[BLK_IDX_L2_FORWARDING].entries;
19338aa9ebccSVladimir Oltean 
1934542043e9SVladimir Oltean 	for (i = 0; i < ds->num_ports; i++) {
19358aa9ebccSVladimir Oltean 		/* Add this port to the forwarding matrix of the
19368aa9ebccSVladimir Oltean 		 * other ports in the same bridge, and viceversa.
19378aa9ebccSVladimir Oltean 		 */
19388aa9ebccSVladimir Oltean 		if (!dsa_is_user_port(ds, i))
19398aa9ebccSVladimir Oltean 			continue;
19408aa9ebccSVladimir Oltean 		/* For the ports already under the bridge, only one thing needs
19418aa9ebccSVladimir Oltean 		 * to be done, and that is to add this port to their
19428aa9ebccSVladimir Oltean 		 * reachability domain. So we can perform the SPI write for
19438aa9ebccSVladimir Oltean 		 * them immediately. However, for this port itself (the one
19448aa9ebccSVladimir Oltean 		 * that is new to the bridge), we need to add all other ports
19458aa9ebccSVladimir Oltean 		 * to its reachability domain. So we do that incrementally in
19468aa9ebccSVladimir Oltean 		 * this loop, and perform the SPI write only at the end, once
19478aa9ebccSVladimir Oltean 		 * the domain contains all other bridge ports.
19488aa9ebccSVladimir Oltean 		 */
19498aa9ebccSVladimir Oltean 		if (i == port)
19508aa9ebccSVladimir Oltean 			continue;
19518aa9ebccSVladimir Oltean 		if (dsa_to_port(ds, i)->bridge_dev != br)
19528aa9ebccSVladimir Oltean 			continue;
19538aa9ebccSVladimir Oltean 		sja1105_port_allow_traffic(l2_fwd, i, port, member);
19548aa9ebccSVladimir Oltean 		sja1105_port_allow_traffic(l2_fwd, port, i, member);
19558aa9ebccSVladimir Oltean 
19568aa9ebccSVladimir Oltean 		rc = sja1105_dynamic_config_write(priv, BLK_IDX_L2_FORWARDING,
19578aa9ebccSVladimir Oltean 						  i, &l2_fwd[i], true);
19588aa9ebccSVladimir Oltean 		if (rc < 0)
19598aa9ebccSVladimir Oltean 			return rc;
19608aa9ebccSVladimir Oltean 	}
19618aa9ebccSVladimir Oltean 
19627f7ccdeaSVladimir Oltean 	rc = sja1105_dynamic_config_write(priv, BLK_IDX_L2_FORWARDING,
19638aa9ebccSVladimir Oltean 					  port, &l2_fwd[port], true);
19647f7ccdeaSVladimir Oltean 	if (rc)
19657f7ccdeaSVladimir Oltean 		return rc;
19667f7ccdeaSVladimir Oltean 
1967cde8078eSVladimir Oltean 	rc = sja1105_commit_pvid(ds, port);
1968cde8078eSVladimir Oltean 	if (rc)
1969cde8078eSVladimir Oltean 		return rc;
1970cde8078eSVladimir Oltean 
19717f7ccdeaSVladimir Oltean 	return sja1105_manage_flood_domains(priv);
19728aa9ebccSVladimir Oltean }
19738aa9ebccSVladimir Oltean 
1974640f763fSVladimir Oltean static void sja1105_bridge_stp_state_set(struct dsa_switch *ds, int port,
1975640f763fSVladimir Oltean 					 u8 state)
1976640f763fSVladimir Oltean {
19775313a37bSVladimir Oltean 	struct dsa_port *dp = dsa_to_port(ds, port);
1978640f763fSVladimir Oltean 	struct sja1105_private *priv = ds->priv;
1979640f763fSVladimir Oltean 	struct sja1105_mac_config_entry *mac;
1980640f763fSVladimir Oltean 
1981640f763fSVladimir Oltean 	mac = priv->static_config.tables[BLK_IDX_MAC_CONFIG].entries;
1982640f763fSVladimir Oltean 
1983640f763fSVladimir Oltean 	switch (state) {
1984640f763fSVladimir Oltean 	case BR_STATE_DISABLED:
1985640f763fSVladimir Oltean 	case BR_STATE_BLOCKING:
1986640f763fSVladimir Oltean 		/* From UM10944 description of DRPDTAG (why put this there?):
1987640f763fSVladimir Oltean 		 * "Management traffic flows to the port regardless of the state
1988640f763fSVladimir Oltean 		 * of the INGRESS flag". So BPDUs are still be allowed to pass.
1989640f763fSVladimir Oltean 		 * At the moment no difference between DISABLED and BLOCKING.
1990640f763fSVladimir Oltean 		 */
1991640f763fSVladimir Oltean 		mac[port].ingress   = false;
1992640f763fSVladimir Oltean 		mac[port].egress    = false;
1993640f763fSVladimir Oltean 		mac[port].dyn_learn = false;
1994640f763fSVladimir Oltean 		break;
1995640f763fSVladimir Oltean 	case BR_STATE_LISTENING:
1996640f763fSVladimir Oltean 		mac[port].ingress   = true;
1997640f763fSVladimir Oltean 		mac[port].egress    = false;
1998640f763fSVladimir Oltean 		mac[port].dyn_learn = false;
1999640f763fSVladimir Oltean 		break;
2000640f763fSVladimir Oltean 	case BR_STATE_LEARNING:
2001640f763fSVladimir Oltean 		mac[port].ingress   = true;
2002640f763fSVladimir Oltean 		mac[port].egress    = false;
20035313a37bSVladimir Oltean 		mac[port].dyn_learn = dp->learning;
2004640f763fSVladimir Oltean 		break;
2005640f763fSVladimir Oltean 	case BR_STATE_FORWARDING:
2006640f763fSVladimir Oltean 		mac[port].ingress   = true;
2007640f763fSVladimir Oltean 		mac[port].egress    = true;
20085313a37bSVladimir Oltean 		mac[port].dyn_learn = dp->learning;
2009640f763fSVladimir Oltean 		break;
2010640f763fSVladimir Oltean 	default:
2011640f763fSVladimir Oltean 		dev_err(ds->dev, "invalid STP state: %d\n", state);
2012640f763fSVladimir Oltean 		return;
2013640f763fSVladimir Oltean 	}
2014640f763fSVladimir Oltean 
2015640f763fSVladimir Oltean 	sja1105_dynamic_config_write(priv, BLK_IDX_MAC_CONFIG, port,
2016640f763fSVladimir Oltean 				     &mac[port], true);
2017640f763fSVladimir Oltean }
2018640f763fSVladimir Oltean 
20198aa9ebccSVladimir Oltean static int sja1105_bridge_join(struct dsa_switch *ds, int port,
20208aa9ebccSVladimir Oltean 			       struct net_device *br)
20218aa9ebccSVladimir Oltean {
20228aa9ebccSVladimir Oltean 	return sja1105_bridge_member(ds, port, br, true);
20238aa9ebccSVladimir Oltean }
20248aa9ebccSVladimir Oltean 
20258aa9ebccSVladimir Oltean static void sja1105_bridge_leave(struct dsa_switch *ds, int port,
20268aa9ebccSVladimir Oltean 				 struct net_device *br)
20278aa9ebccSVladimir Oltean {
20288aa9ebccSVladimir Oltean 	sja1105_bridge_member(ds, port, br, false);
20298aa9ebccSVladimir Oltean }
20308aa9ebccSVladimir Oltean 
20314d752508SVladimir Oltean #define BYTES_PER_KBIT (1000LL / 8)
20324d752508SVladimir Oltean 
20334d752508SVladimir Oltean static int sja1105_find_unused_cbs_shaper(struct sja1105_private *priv)
20344d752508SVladimir Oltean {
20354d752508SVladimir Oltean 	int i;
20364d752508SVladimir Oltean 
20374d752508SVladimir Oltean 	for (i = 0; i < priv->info->num_cbs_shapers; i++)
20384d752508SVladimir Oltean 		if (!priv->cbs[i].idle_slope && !priv->cbs[i].send_slope)
20394d752508SVladimir Oltean 			return i;
20404d752508SVladimir Oltean 
20414d752508SVladimir Oltean 	return -1;
20424d752508SVladimir Oltean }
20434d752508SVladimir Oltean 
20444d752508SVladimir Oltean static int sja1105_delete_cbs_shaper(struct sja1105_private *priv, int port,
20454d752508SVladimir Oltean 				     int prio)
20464d752508SVladimir Oltean {
20474d752508SVladimir Oltean 	int i;
20484d752508SVladimir Oltean 
20494d752508SVladimir Oltean 	for (i = 0; i < priv->info->num_cbs_shapers; i++) {
20504d752508SVladimir Oltean 		struct sja1105_cbs_entry *cbs = &priv->cbs[i];
20514d752508SVladimir Oltean 
20524d752508SVladimir Oltean 		if (cbs->port == port && cbs->prio == prio) {
20534d752508SVladimir Oltean 			memset(cbs, 0, sizeof(*cbs));
20544d752508SVladimir Oltean 			return sja1105_dynamic_config_write(priv, BLK_IDX_CBS,
20554d752508SVladimir Oltean 							    i, cbs, true);
20564d752508SVladimir Oltean 		}
20574d752508SVladimir Oltean 	}
20584d752508SVladimir Oltean 
20594d752508SVladimir Oltean 	return 0;
20604d752508SVladimir Oltean }
20614d752508SVladimir Oltean 
20624d752508SVladimir Oltean static int sja1105_setup_tc_cbs(struct dsa_switch *ds, int port,
20634d752508SVladimir Oltean 				struct tc_cbs_qopt_offload *offload)
20644d752508SVladimir Oltean {
20654d752508SVladimir Oltean 	struct sja1105_private *priv = ds->priv;
20664d752508SVladimir Oltean 	struct sja1105_cbs_entry *cbs;
20674d752508SVladimir Oltean 	int index;
20684d752508SVladimir Oltean 
20694d752508SVladimir Oltean 	if (!offload->enable)
20704d752508SVladimir Oltean 		return sja1105_delete_cbs_shaper(priv, port, offload->queue);
20714d752508SVladimir Oltean 
20724d752508SVladimir Oltean 	index = sja1105_find_unused_cbs_shaper(priv);
20734d752508SVladimir Oltean 	if (index < 0)
20744d752508SVladimir Oltean 		return -ENOSPC;
20754d752508SVladimir Oltean 
20764d752508SVladimir Oltean 	cbs = &priv->cbs[index];
20774d752508SVladimir Oltean 	cbs->port = port;
20784d752508SVladimir Oltean 	cbs->prio = offload->queue;
20794d752508SVladimir Oltean 	/* locredit and sendslope are negative by definition. In hardware,
20804d752508SVladimir Oltean 	 * positive values must be provided, and the negative sign is implicit.
20814d752508SVladimir Oltean 	 */
20824d752508SVladimir Oltean 	cbs->credit_hi = offload->hicredit;
20834d752508SVladimir Oltean 	cbs->credit_lo = abs(offload->locredit);
20844d752508SVladimir Oltean 	/* User space is in kbits/sec, hardware in bytes/sec */
20854d752508SVladimir Oltean 	cbs->idle_slope = offload->idleslope * BYTES_PER_KBIT;
20864d752508SVladimir Oltean 	cbs->send_slope = abs(offload->sendslope * BYTES_PER_KBIT);
20874d752508SVladimir Oltean 	/* Convert the negative values from 64-bit 2's complement
20884d752508SVladimir Oltean 	 * to 32-bit 2's complement (for the case of 0x80000000 whose
20894d752508SVladimir Oltean 	 * negative is still negative).
20904d752508SVladimir Oltean 	 */
20914d752508SVladimir Oltean 	cbs->credit_lo &= GENMASK_ULL(31, 0);
20924d752508SVladimir Oltean 	cbs->send_slope &= GENMASK_ULL(31, 0);
20934d752508SVladimir Oltean 
20944d752508SVladimir Oltean 	return sja1105_dynamic_config_write(priv, BLK_IDX_CBS, index, cbs,
20954d752508SVladimir Oltean 					    true);
20964d752508SVladimir Oltean }
20974d752508SVladimir Oltean 
20984d752508SVladimir Oltean static int sja1105_reload_cbs(struct sja1105_private *priv)
20994d752508SVladimir Oltean {
21004d752508SVladimir Oltean 	int rc = 0, i;
21014d752508SVladimir Oltean 
2102be7f62eeSVladimir Oltean 	/* The credit based shapers are only allocated if
2103be7f62eeSVladimir Oltean 	 * CONFIG_NET_SCH_CBS is enabled.
2104be7f62eeSVladimir Oltean 	 */
2105be7f62eeSVladimir Oltean 	if (!priv->cbs)
2106be7f62eeSVladimir Oltean 		return 0;
2107be7f62eeSVladimir Oltean 
21084d752508SVladimir Oltean 	for (i = 0; i < priv->info->num_cbs_shapers; i++) {
21094d752508SVladimir Oltean 		struct sja1105_cbs_entry *cbs = &priv->cbs[i];
21104d752508SVladimir Oltean 
21114d752508SVladimir Oltean 		if (!cbs->idle_slope && !cbs->send_slope)
21124d752508SVladimir Oltean 			continue;
21134d752508SVladimir Oltean 
21144d752508SVladimir Oltean 		rc = sja1105_dynamic_config_write(priv, BLK_IDX_CBS, i, cbs,
21154d752508SVladimir Oltean 						  true);
21164d752508SVladimir Oltean 		if (rc)
21174d752508SVladimir Oltean 			break;
21184d752508SVladimir Oltean 	}
21194d752508SVladimir Oltean 
21204d752508SVladimir Oltean 	return rc;
21214d752508SVladimir Oltean }
21224d752508SVladimir Oltean 
21232eea1fa8SVladimir Oltean static const char * const sja1105_reset_reasons[] = {
21242eea1fa8SVladimir Oltean 	[SJA1105_VLAN_FILTERING] = "VLAN filtering",
21252eea1fa8SVladimir Oltean 	[SJA1105_RX_HWTSTAMPING] = "RX timestamping",
21262eea1fa8SVladimir Oltean 	[SJA1105_AGEING_TIME] = "Ageing time",
21272eea1fa8SVladimir Oltean 	[SJA1105_SCHEDULING] = "Time-aware scheduling",
2128c279c726SVladimir Oltean 	[SJA1105_BEST_EFFORT_POLICING] = "Best-effort policing",
2129dfacc5a2SVladimir Oltean 	[SJA1105_VIRTUAL_LINKS] = "Virtual links",
21302eea1fa8SVladimir Oltean };
21312eea1fa8SVladimir Oltean 
21326666cebcSVladimir Oltean /* For situations where we need to change a setting at runtime that is only
21336666cebcSVladimir Oltean  * available through the static configuration, resetting the switch in order
21346666cebcSVladimir Oltean  * to upload the new static config is unavoidable. Back up the settings we
21356666cebcSVladimir Oltean  * modify at runtime (currently only MAC) and restore them after uploading,
21366666cebcSVladimir Oltean  * such that this operation is relatively seamless.
21376666cebcSVladimir Oltean  */
21382eea1fa8SVladimir Oltean int sja1105_static_config_reload(struct sja1105_private *priv,
21392eea1fa8SVladimir Oltean 				 enum sja1105_reset_reason reason)
21406666cebcSVladimir Oltean {
21416cf99c13SVladimir Oltean 	struct ptp_system_timestamp ptp_sts_before;
21426cf99c13SVladimir Oltean 	struct ptp_system_timestamp ptp_sts_after;
214382760d7fSVladimir Oltean 	int speed_mbps[SJA1105_MAX_NUM_PORTS];
214484db00f2SVladimir Oltean 	u16 bmcr[SJA1105_MAX_NUM_PORTS] = {0};
21456666cebcSVladimir Oltean 	struct sja1105_mac_config_entry *mac;
21466cf99c13SVladimir Oltean 	struct dsa_switch *ds = priv->ds;
21476cf99c13SVladimir Oltean 	s64 t1, t2, t3, t4;
21486cf99c13SVladimir Oltean 	s64 t12, t34;
21496666cebcSVladimir Oltean 	int rc, i;
21506cf99c13SVladimir Oltean 	s64 now;
21516666cebcSVladimir Oltean 
2152af580ae2SVladimir Oltean 	mutex_lock(&priv->mgmt_lock);
2153af580ae2SVladimir Oltean 
21546666cebcSVladimir Oltean 	mac = priv->static_config.tables[BLK_IDX_MAC_CONFIG].entries;
21556666cebcSVladimir Oltean 
21568400cff6SVladimir Oltean 	/* Back up the dynamic link speed changed by sja1105_adjust_port_config
21578400cff6SVladimir Oltean 	 * in order to temporarily restore it to SJA1105_SPEED_AUTO - which the
21588400cff6SVladimir Oltean 	 * switch wants to see in the static config in order to allow us to
21598400cff6SVladimir Oltean 	 * change it through the dynamic interface later.
21606666cebcSVladimir Oltean 	 */
2161542043e9SVladimir Oltean 	for (i = 0; i < ds->num_ports; i++) {
21623ad1d171SVladimir Oltean 		u32 reg_addr = mdiobus_c45_addr(MDIO_MMD_VEND2, MDIO_CTRL1);
21633ad1d171SVladimir Oltean 
216441fed17fSVladimir Oltean 		speed_mbps[i] = sja1105_port_speed_to_ethtool(priv,
216541fed17fSVladimir Oltean 							      mac[i].speed);
216641fed17fSVladimir Oltean 		mac[i].speed = priv->info->port_speed[SJA1105_SPEED_AUTO];
21676666cebcSVladimir Oltean 
21683ad1d171SVladimir Oltean 		if (priv->xpcs[i])
21693ad1d171SVladimir Oltean 			bmcr[i] = mdiobus_read(priv->mdio_pcs, i, reg_addr);
217084db00f2SVladimir Oltean 	}
2171ffe10e67SVladimir Oltean 
21726cf99c13SVladimir Oltean 	/* No PTP operations can run right now */
21736cf99c13SVladimir Oltean 	mutex_lock(&priv->ptp_data.lock);
21746cf99c13SVladimir Oltean 
21756cf99c13SVladimir Oltean 	rc = __sja1105_ptp_gettimex(ds, &now, &ptp_sts_before);
217661c77533SVladimir Oltean 	if (rc < 0) {
217761c77533SVladimir Oltean 		mutex_unlock(&priv->ptp_data.lock);
217861c77533SVladimir Oltean 		goto out;
217961c77533SVladimir Oltean 	}
21806cf99c13SVladimir Oltean 
21816666cebcSVladimir Oltean 	/* Reset switch and send updated static configuration */
21826666cebcSVladimir Oltean 	rc = sja1105_static_config_upload(priv);
218361c77533SVladimir Oltean 	if (rc < 0) {
218461c77533SVladimir Oltean 		mutex_unlock(&priv->ptp_data.lock);
218561c77533SVladimir Oltean 		goto out;
218661c77533SVladimir Oltean 	}
21876cf99c13SVladimir Oltean 
21886cf99c13SVladimir Oltean 	rc = __sja1105_ptp_settime(ds, 0, &ptp_sts_after);
218961c77533SVladimir Oltean 	if (rc < 0) {
219061c77533SVladimir Oltean 		mutex_unlock(&priv->ptp_data.lock);
219161c77533SVladimir Oltean 		goto out;
219261c77533SVladimir Oltean 	}
21936cf99c13SVladimir Oltean 
21946cf99c13SVladimir Oltean 	t1 = timespec64_to_ns(&ptp_sts_before.pre_ts);
21956cf99c13SVladimir Oltean 	t2 = timespec64_to_ns(&ptp_sts_before.post_ts);
21966cf99c13SVladimir Oltean 	t3 = timespec64_to_ns(&ptp_sts_after.pre_ts);
21976cf99c13SVladimir Oltean 	t4 = timespec64_to_ns(&ptp_sts_after.post_ts);
21986cf99c13SVladimir Oltean 	/* Mid point, corresponds to pre-reset PTPCLKVAL */
21996cf99c13SVladimir Oltean 	t12 = t1 + (t2 - t1) / 2;
22006cf99c13SVladimir Oltean 	/* Mid point, corresponds to post-reset PTPCLKVAL, aka 0 */
22016cf99c13SVladimir Oltean 	t34 = t3 + (t4 - t3) / 2;
22026cf99c13SVladimir Oltean 	/* Advance PTPCLKVAL by the time it took since its readout */
22036cf99c13SVladimir Oltean 	now += (t34 - t12);
22046cf99c13SVladimir Oltean 
22056cf99c13SVladimir Oltean 	__sja1105_ptp_adjtime(ds, now);
22066cf99c13SVladimir Oltean 
22076cf99c13SVladimir Oltean 	mutex_unlock(&priv->ptp_data.lock);
22086666cebcSVladimir Oltean 
22092eea1fa8SVladimir Oltean 	dev_info(priv->ds->dev,
22102eea1fa8SVladimir Oltean 		 "Reset switch and programmed static config. Reason: %s\n",
22112eea1fa8SVladimir Oltean 		 sja1105_reset_reasons[reason]);
22122eea1fa8SVladimir Oltean 
22136666cebcSVladimir Oltean 	/* Configure the CGU (PLLs) for MII and RMII PHYs.
22146666cebcSVladimir Oltean 	 * For these interfaces there is no dynamic configuration
22156666cebcSVladimir Oltean 	 * needed, since PLLs have same settings at all speeds.
22166666cebcSVladimir Oltean 	 */
2217cb5a82d2SVladimir Oltean 	if (priv->info->clocking_setup) {
2218c5037678SVladimir Oltean 		rc = priv->info->clocking_setup(priv);
22196666cebcSVladimir Oltean 		if (rc < 0)
22206666cebcSVladimir Oltean 			goto out;
2221cb5a82d2SVladimir Oltean 	}
22226666cebcSVladimir Oltean 
2223542043e9SVladimir Oltean 	for (i = 0; i < ds->num_ports; i++) {
22243ad1d171SVladimir Oltean 		struct dw_xpcs *xpcs = priv->xpcs[i];
22253ad1d171SVladimir Oltean 		unsigned int mode;
222684db00f2SVladimir Oltean 
22278400cff6SVladimir Oltean 		rc = sja1105_adjust_port_config(priv, i, speed_mbps[i]);
22286666cebcSVladimir Oltean 		if (rc < 0)
22296666cebcSVladimir Oltean 			goto out;
2230ffe10e67SVladimir Oltean 
22313ad1d171SVladimir Oltean 		if (!xpcs)
223284db00f2SVladimir Oltean 			continue;
2233ffe10e67SVladimir Oltean 
22343ad1d171SVladimir Oltean 		if (bmcr[i] & BMCR_ANENABLE)
22353ad1d171SVladimir Oltean 			mode = MLO_AN_INBAND;
22363ad1d171SVladimir Oltean 		else if (priv->fixed_link[i])
22373ad1d171SVladimir Oltean 			mode = MLO_AN_FIXED;
22383ad1d171SVladimir Oltean 		else
22393ad1d171SVladimir Oltean 			mode = MLO_AN_PHY;
224084db00f2SVladimir Oltean 
22413ad1d171SVladimir Oltean 		rc = xpcs_do_config(xpcs, priv->phy_mode[i], mode);
22423ad1d171SVladimir Oltean 		if (rc < 0)
22433ad1d171SVladimir Oltean 			goto out;
2244ffe10e67SVladimir Oltean 
22453ad1d171SVladimir Oltean 		if (!phylink_autoneg_inband(mode)) {
2246ffe10e67SVladimir Oltean 			int speed = SPEED_UNKNOWN;
2247ffe10e67SVladimir Oltean 
224856b63466SVladimir Oltean 			if (priv->phy_mode[i] == PHY_INTERFACE_MODE_2500BASEX)
224956b63466SVladimir Oltean 				speed = SPEED_2500;
225056b63466SVladimir Oltean 			else if (bmcr[i] & BMCR_SPEED1000)
2251ffe10e67SVladimir Oltean 				speed = SPEED_1000;
225284db00f2SVladimir Oltean 			else if (bmcr[i] & BMCR_SPEED100)
2253ffe10e67SVladimir Oltean 				speed = SPEED_100;
2254053d8ad1SVladimir Oltean 			else
2255ffe10e67SVladimir Oltean 				speed = SPEED_10;
2256ffe10e67SVladimir Oltean 
22573ad1d171SVladimir Oltean 			xpcs_link_up(&xpcs->pcs, mode, priv->phy_mode[i],
22583ad1d171SVladimir Oltean 				     speed, DUPLEX_FULL);
2259ffe10e67SVladimir Oltean 		}
2260ffe10e67SVladimir Oltean 	}
22614d752508SVladimir Oltean 
22624d752508SVladimir Oltean 	rc = sja1105_reload_cbs(priv);
22634d752508SVladimir Oltean 	if (rc < 0)
22644d752508SVladimir Oltean 		goto out;
22656666cebcSVladimir Oltean out:
2266af580ae2SVladimir Oltean 	mutex_unlock(&priv->mgmt_lock);
2267af580ae2SVladimir Oltean 
22686666cebcSVladimir Oltean 	return rc;
22696666cebcSVladimir Oltean }
22706666cebcSVladimir Oltean 
22718aa9ebccSVladimir Oltean static enum dsa_tag_protocol
22724d776482SFlorian Fainelli sja1105_get_tag_protocol(struct dsa_switch *ds, int port,
22734d776482SFlorian Fainelli 			 enum dsa_tag_protocol mp)
22748aa9ebccSVladimir Oltean {
22754913b8ebSVladimir Oltean 	struct sja1105_private *priv = ds->priv;
22764913b8ebSVladimir Oltean 
22774913b8ebSVladimir Oltean 	return priv->info->tag_proto;
22788aa9ebccSVladimir Oltean }
22798aa9ebccSVladimir Oltean 
2280070ca3bbSVladimir Oltean /* The TPID setting belongs to the General Parameters table,
2281070ca3bbSVladimir Oltean  * which can only be partially reconfigured at runtime (and not the TPID).
2282070ca3bbSVladimir Oltean  * So a switch reset is required.
2283070ca3bbSVladimir Oltean  */
228489153ed6SVladimir Oltean int sja1105_vlan_filtering(struct dsa_switch *ds, int port, bool enabled,
228589153ed6SVladimir Oltean 			   struct netlink_ext_ack *extack)
22866666cebcSVladimir Oltean {
22876d7c7d94SVladimir Oltean 	struct sja1105_l2_lookup_params_entry *l2_lookup_params;
2288070ca3bbSVladimir Oltean 	struct sja1105_general_params_entry *general_params;
22896666cebcSVladimir Oltean 	struct sja1105_private *priv = ds->priv;
2290070ca3bbSVladimir Oltean 	struct sja1105_table *table;
2291dfacc5a2SVladimir Oltean 	struct sja1105_rule *rule;
2292070ca3bbSVladimir Oltean 	u16 tpid, tpid2;
22936666cebcSVladimir Oltean 	int rc;
22946666cebcSVladimir Oltean 
2295dfacc5a2SVladimir Oltean 	list_for_each_entry(rule, &priv->flow_block.rules, list) {
2296dfacc5a2SVladimir Oltean 		if (rule->type == SJA1105_RULE_VL) {
229789153ed6SVladimir Oltean 			NL_SET_ERR_MSG_MOD(extack,
229889153ed6SVladimir Oltean 					   "Cannot change VLAN filtering with active VL rules");
2299dfacc5a2SVladimir Oltean 			return -EBUSY;
2300dfacc5a2SVladimir Oltean 		}
2301dfacc5a2SVladimir Oltean 	}
2302dfacc5a2SVladimir Oltean 
2303070ca3bbSVladimir Oltean 	if (enabled) {
23046666cebcSVladimir Oltean 		/* Enable VLAN filtering. */
230554fa49eeSVladimir Oltean 		tpid  = ETH_P_8021Q;
230654fa49eeSVladimir Oltean 		tpid2 = ETH_P_8021AD;
2307070ca3bbSVladimir Oltean 	} else {
23086666cebcSVladimir Oltean 		/* Disable VLAN filtering. */
2309070ca3bbSVladimir Oltean 		tpid  = ETH_P_SJA1105;
2310070ca3bbSVladimir Oltean 		tpid2 = ETH_P_SJA1105;
2311070ca3bbSVladimir Oltean 	}
2312070ca3bbSVladimir Oltean 
2313070ca3bbSVladimir Oltean 	table = &priv->static_config.tables[BLK_IDX_GENERAL_PARAMS];
2314070ca3bbSVladimir Oltean 	general_params = table->entries;
2315f9a1a764SVladimir Oltean 	/* EtherType used to identify inner tagged (C-tag) VLAN traffic */
231654fa49eeSVladimir Oltean 	general_params->tpid = tpid;
231754fa49eeSVladimir Oltean 	/* EtherType used to identify outer tagged (S-tag) VLAN traffic */
2318070ca3bbSVladimir Oltean 	general_params->tpid2 = tpid2;
231942824463SVladimir Oltean 	/* When VLAN filtering is on, we need to at least be able to
232042824463SVladimir Oltean 	 * decode management traffic through the "backup plan".
232142824463SVladimir Oltean 	 */
232242824463SVladimir Oltean 	general_params->incl_srcpt1 = enabled;
232342824463SVladimir Oltean 	general_params->incl_srcpt0 = enabled;
2324070ca3bbSVladimir Oltean 
23256d7c7d94SVladimir Oltean 	/* VLAN filtering => independent VLAN learning.
23262cafa72eSVladimir Oltean 	 * No VLAN filtering (or best effort) => shared VLAN learning.
23276d7c7d94SVladimir Oltean 	 *
23286d7c7d94SVladimir Oltean 	 * In shared VLAN learning mode, untagged traffic still gets
23296d7c7d94SVladimir Oltean 	 * pvid-tagged, and the FDB table gets populated with entries
23306d7c7d94SVladimir Oltean 	 * containing the "real" (pvid or from VLAN tag) VLAN ID.
23316d7c7d94SVladimir Oltean 	 * However the switch performs a masked L2 lookup in the FDB,
23326d7c7d94SVladimir Oltean 	 * effectively only looking up a frame's DMAC (and not VID) for the
23336d7c7d94SVladimir Oltean 	 * forwarding decision.
23346d7c7d94SVladimir Oltean 	 *
23356d7c7d94SVladimir Oltean 	 * This is extremely convenient for us, because in modes with
23366d7c7d94SVladimir Oltean 	 * vlan_filtering=0, dsa_8021q actually installs unique pvid's into
23376d7c7d94SVladimir Oltean 	 * each front panel port. This is good for identification but breaks
23386d7c7d94SVladimir Oltean 	 * learning badly - the VID of the learnt FDB entry is unique, aka
23396d7c7d94SVladimir Oltean 	 * no frames coming from any other port are going to have it. So
23406d7c7d94SVladimir Oltean 	 * for forwarding purposes, this is as though learning was broken
23416d7c7d94SVladimir Oltean 	 * (all frames get flooded).
23426d7c7d94SVladimir Oltean 	 */
23436d7c7d94SVladimir Oltean 	table = &priv->static_config.tables[BLK_IDX_L2_LOOKUP_PARAMS];
23446d7c7d94SVladimir Oltean 	l2_lookup_params = table->entries;
2345*9aad3e4eSVladimir Oltean 	l2_lookup_params->shared_learn = !enabled;
2346aaa270c6SVladimir Oltean 
23476dfd23d3SVladimir Oltean 	for (port = 0; port < ds->num_ports; port++) {
23486dfd23d3SVladimir Oltean 		if (dsa_is_unused_port(ds, port))
23496dfd23d3SVladimir Oltean 			continue;
23506dfd23d3SVladimir Oltean 
23516dfd23d3SVladimir Oltean 		rc = sja1105_commit_pvid(ds, port);
2352aef31718SVladimir Oltean 		if (rc)
2353aef31718SVladimir Oltean 			return rc;
23546dfd23d3SVladimir Oltean 	}
2355aef31718SVladimir Oltean 
23562eea1fa8SVladimir Oltean 	rc = sja1105_static_config_reload(priv, SJA1105_VLAN_FILTERING);
23576666cebcSVladimir Oltean 	if (rc)
235889153ed6SVladimir Oltean 		NL_SET_ERR_MSG_MOD(extack, "Failed to change VLAN Ethertype");
23596666cebcSVladimir Oltean 
23600fac6aa0SVladimir Oltean 	return rc;
23616666cebcSVladimir Oltean }
23626666cebcSVladimir Oltean 
23636dfd23d3SVladimir Oltean static int sja1105_vlan_add(struct sja1105_private *priv, int port, u16 vid,
236473ceab83SVladimir Oltean 			    u16 flags, bool allowed_ingress)
23655899ee36SVladimir Oltean {
23666dfd23d3SVladimir Oltean 	struct sja1105_vlan_lookup_entry *vlan;
23676dfd23d3SVladimir Oltean 	struct sja1105_table *table;
23686dfd23d3SVladimir Oltean 	int match, rc;
23695899ee36SVladimir Oltean 
23706dfd23d3SVladimir Oltean 	table = &priv->static_config.tables[BLK_IDX_VLAN_LOOKUP];
23716dfd23d3SVladimir Oltean 
23726dfd23d3SVladimir Oltean 	match = sja1105_is_vlan_configured(priv, vid);
23736dfd23d3SVladimir Oltean 	if (match < 0) {
23746dfd23d3SVladimir Oltean 		rc = sja1105_table_resize(table, table->entry_count + 1);
23756dfd23d3SVladimir Oltean 		if (rc)
23766dfd23d3SVladimir Oltean 			return rc;
23776dfd23d3SVladimir Oltean 		match = table->entry_count - 1;
23786dfd23d3SVladimir Oltean 	}
23796dfd23d3SVladimir Oltean 
23806dfd23d3SVladimir Oltean 	/* Assign pointer after the resize (it's new memory) */
23816dfd23d3SVladimir Oltean 	vlan = table->entries;
23826dfd23d3SVladimir Oltean 
23836dfd23d3SVladimir Oltean 	vlan[match].type_entry = SJA1110_VLAN_D_TAG;
23846dfd23d3SVladimir Oltean 	vlan[match].vlanid = vid;
23856dfd23d3SVladimir Oltean 	vlan[match].vlan_bc |= BIT(port);
238673ceab83SVladimir Oltean 
238773ceab83SVladimir Oltean 	if (allowed_ingress)
23886dfd23d3SVladimir Oltean 		vlan[match].vmemb_port |= BIT(port);
238973ceab83SVladimir Oltean 	else
239073ceab83SVladimir Oltean 		vlan[match].vmemb_port &= ~BIT(port);
239173ceab83SVladimir Oltean 
23926dfd23d3SVladimir Oltean 	if (flags & BRIDGE_VLAN_INFO_UNTAGGED)
23936dfd23d3SVladimir Oltean 		vlan[match].tag_port &= ~BIT(port);
23946dfd23d3SVladimir Oltean 	else
23956dfd23d3SVladimir Oltean 		vlan[match].tag_port |= BIT(port);
23966dfd23d3SVladimir Oltean 
23976dfd23d3SVladimir Oltean 	return sja1105_dynamic_config_write(priv, BLK_IDX_VLAN_LOOKUP, vid,
23986dfd23d3SVladimir Oltean 					    &vlan[match], true);
23996dfd23d3SVladimir Oltean }
24006dfd23d3SVladimir Oltean 
24016dfd23d3SVladimir Oltean static int sja1105_vlan_del(struct sja1105_private *priv, int port, u16 vid)
24026dfd23d3SVladimir Oltean {
24036dfd23d3SVladimir Oltean 	struct sja1105_vlan_lookup_entry *vlan;
24046dfd23d3SVladimir Oltean 	struct sja1105_table *table;
24056dfd23d3SVladimir Oltean 	bool keep = true;
24066dfd23d3SVladimir Oltean 	int match, rc;
24076dfd23d3SVladimir Oltean 
24086dfd23d3SVladimir Oltean 	table = &priv->static_config.tables[BLK_IDX_VLAN_LOOKUP];
24096dfd23d3SVladimir Oltean 
24106dfd23d3SVladimir Oltean 	match = sja1105_is_vlan_configured(priv, vid);
24116dfd23d3SVladimir Oltean 	/* Can't delete a missing entry. */
24126dfd23d3SVladimir Oltean 	if (match < 0)
24135899ee36SVladimir Oltean 		return 0;
24145899ee36SVladimir Oltean 
24156dfd23d3SVladimir Oltean 	/* Assign pointer after the resize (it's new memory) */
24166dfd23d3SVladimir Oltean 	vlan = table->entries;
24176dfd23d3SVladimir Oltean 
24186dfd23d3SVladimir Oltean 	vlan[match].vlanid = vid;
24196dfd23d3SVladimir Oltean 	vlan[match].vlan_bc &= ~BIT(port);
24206dfd23d3SVladimir Oltean 	vlan[match].vmemb_port &= ~BIT(port);
24216dfd23d3SVladimir Oltean 	/* Also unset tag_port, just so we don't have a confusing bitmap
24226dfd23d3SVladimir Oltean 	 * (no practical purpose).
2423b38e659dSVladimir Oltean 	 */
24246dfd23d3SVladimir Oltean 	vlan[match].tag_port &= ~BIT(port);
2425b38e659dSVladimir Oltean 
24266dfd23d3SVladimir Oltean 	/* If there's no port left as member of this VLAN,
24276dfd23d3SVladimir Oltean 	 * it's time for it to go.
24286dfd23d3SVladimir Oltean 	 */
24296dfd23d3SVladimir Oltean 	if (!vlan[match].vmemb_port)
24306dfd23d3SVladimir Oltean 		keep = false;
24315899ee36SVladimir Oltean 
24326dfd23d3SVladimir Oltean 	rc = sja1105_dynamic_config_write(priv, BLK_IDX_VLAN_LOOKUP, vid,
24336dfd23d3SVladimir Oltean 					  &vlan[match], keep);
24346dfd23d3SVladimir Oltean 	if (rc < 0)
24356dfd23d3SVladimir Oltean 		return rc;
24365899ee36SVladimir Oltean 
24376dfd23d3SVladimir Oltean 	if (!keep)
24386dfd23d3SVladimir Oltean 		return sja1105_table_delete_entry(table, match);
24395899ee36SVladimir Oltean 
24405899ee36SVladimir Oltean 	return 0;
24415899ee36SVladimir Oltean }
24425899ee36SVladimir Oltean 
24436dfd23d3SVladimir Oltean static int sja1105_bridge_vlan_add(struct dsa_switch *ds, int port,
244431046a5fSVladimir Oltean 				   const struct switchdev_obj_port_vlan *vlan,
244531046a5fSVladimir Oltean 				   struct netlink_ext_ack *extack)
24466666cebcSVladimir Oltean {
24476666cebcSVladimir Oltean 	struct sja1105_private *priv = ds->priv;
2448884be12fSVladimir Oltean 	u16 flags = vlan->flags;
24496666cebcSVladimir Oltean 	int rc;
24506666cebcSVladimir Oltean 
24510fac6aa0SVladimir Oltean 	/* Be sure to deny alterations to the configuration done by tag_8021q.
24521958d581SVladimir Oltean 	 */
24530fac6aa0SVladimir Oltean 	if (vid_is_dsa_8021q(vlan->vid)) {
245431046a5fSVladimir Oltean 		NL_SET_ERR_MSG_MOD(extack,
245531046a5fSVladimir Oltean 				   "Range 1024-3071 reserved for dsa_8021q operation");
24561958d581SVladimir Oltean 		return -EBUSY;
24571958d581SVladimir Oltean 	}
24581958d581SVladimir Oltean 
2459c5130029SVladimir Oltean 	/* Always install bridge VLANs as egress-tagged on CPU and DSA ports */
2460c5130029SVladimir Oltean 	if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))
2461884be12fSVladimir Oltean 		flags = 0;
2462884be12fSVladimir Oltean 
246373ceab83SVladimir Oltean 	rc = sja1105_vlan_add(priv, port, vlan->vid, flags, true);
24646dfd23d3SVladimir Oltean 	if (rc)
24651958d581SVladimir Oltean 		return rc;
2466ec5ae610SVladimir Oltean 
24676dfd23d3SVladimir Oltean 	if (vlan->flags & BRIDGE_VLAN_INFO_PVID)
24686dfd23d3SVladimir Oltean 		priv->bridge_pvid[port] = vlan->vid;
2469ec5ae610SVladimir Oltean 
24706dfd23d3SVladimir Oltean 	return sja1105_commit_pvid(ds, port);
24716666cebcSVladimir Oltean }
24726666cebcSVladimir Oltean 
24736dfd23d3SVladimir Oltean static int sja1105_bridge_vlan_del(struct dsa_switch *ds, int port,
24746666cebcSVladimir Oltean 				   const struct switchdev_obj_port_vlan *vlan)
24756666cebcSVladimir Oltean {
24766666cebcSVladimir Oltean 	struct sja1105_private *priv = ds->priv;
2477bef0746cSVladimir Oltean 	int rc;
24786666cebcSVladimir Oltean 
2479bef0746cSVladimir Oltean 	rc = sja1105_vlan_del(priv, port, vlan->vid);
2480bef0746cSVladimir Oltean 	if (rc)
2481bef0746cSVladimir Oltean 		return rc;
2482bef0746cSVladimir Oltean 
2483bef0746cSVladimir Oltean 	/* In case the pvid was deleted, make sure that untagged packets will
2484bef0746cSVladimir Oltean 	 * be dropped.
2485bef0746cSVladimir Oltean 	 */
2486bef0746cSVladimir Oltean 	return sja1105_commit_pvid(ds, port);
24876666cebcSVladimir Oltean }
24886666cebcSVladimir Oltean 
24895899ee36SVladimir Oltean static int sja1105_dsa_8021q_vlan_add(struct dsa_switch *ds, int port, u16 vid,
24905899ee36SVladimir Oltean 				      u16 flags)
24915899ee36SVladimir Oltean {
24925899ee36SVladimir Oltean 	struct sja1105_private *priv = ds->priv;
249373ceab83SVladimir Oltean 	bool allowed_ingress = true;
24945899ee36SVladimir Oltean 	int rc;
24955899ee36SVladimir Oltean 
249673ceab83SVladimir Oltean 	/* Prevent attackers from trying to inject a DSA tag from
249773ceab83SVladimir Oltean 	 * the outside world.
249873ceab83SVladimir Oltean 	 */
249973ceab83SVladimir Oltean 	if (dsa_is_user_port(ds, port))
250073ceab83SVladimir Oltean 		allowed_ingress = false;
250173ceab83SVladimir Oltean 
250273ceab83SVladimir Oltean 	rc = sja1105_vlan_add(priv, port, vid, flags, allowed_ingress);
25036dfd23d3SVladimir Oltean 	if (rc)
25045899ee36SVladimir Oltean 		return rc;
25055899ee36SVladimir Oltean 
25066dfd23d3SVladimir Oltean 	if (flags & BRIDGE_VLAN_INFO_PVID)
25076dfd23d3SVladimir Oltean 		priv->tag_8021q_pvid[port] = vid;
25086dfd23d3SVladimir Oltean 
25096dfd23d3SVladimir Oltean 	return sja1105_commit_pvid(ds, port);
25105899ee36SVladimir Oltean }
25115899ee36SVladimir Oltean 
25125899ee36SVladimir Oltean static int sja1105_dsa_8021q_vlan_del(struct dsa_switch *ds, int port, u16 vid)
25135899ee36SVladimir Oltean {
25145899ee36SVladimir Oltean 	struct sja1105_private *priv = ds->priv;
25155899ee36SVladimir Oltean 
25166dfd23d3SVladimir Oltean 	return sja1105_vlan_del(priv, port, vid);
25175899ee36SVladimir Oltean }
25185899ee36SVladimir Oltean 
25194fbc08bdSVladimir Oltean static int sja1105_prechangeupper(struct dsa_switch *ds, int port,
25204fbc08bdSVladimir Oltean 				  struct netdev_notifier_changeupper_info *info)
25214fbc08bdSVladimir Oltean {
25224fbc08bdSVladimir Oltean 	struct netlink_ext_ack *extack = info->info.extack;
25234fbc08bdSVladimir Oltean 	struct net_device *upper = info->upper_dev;
252419fa937aSVladimir Oltean 	struct dsa_switch_tree *dst = ds->dst;
252519fa937aSVladimir Oltean 	struct dsa_port *dp;
25264fbc08bdSVladimir Oltean 
25274fbc08bdSVladimir Oltean 	if (is_vlan_dev(upper)) {
25284fbc08bdSVladimir Oltean 		NL_SET_ERR_MSG_MOD(extack, "8021q uppers are not supported");
25294fbc08bdSVladimir Oltean 		return -EBUSY;
25304fbc08bdSVladimir Oltean 	}
25314fbc08bdSVladimir Oltean 
253219fa937aSVladimir Oltean 	if (netif_is_bridge_master(upper)) {
253319fa937aSVladimir Oltean 		list_for_each_entry(dp, &dst->ports, list) {
253419fa937aSVladimir Oltean 			if (dp->bridge_dev && dp->bridge_dev != upper &&
253519fa937aSVladimir Oltean 			    br_vlan_enabled(dp->bridge_dev)) {
253619fa937aSVladimir Oltean 				NL_SET_ERR_MSG_MOD(extack,
253719fa937aSVladimir Oltean 						   "Only one VLAN-aware bridge is supported");
253819fa937aSVladimir Oltean 				return -EBUSY;
253919fa937aSVladimir Oltean 			}
254019fa937aSVladimir Oltean 		}
254119fa937aSVladimir Oltean 	}
254219fa937aSVladimir Oltean 
25434fbc08bdSVladimir Oltean 	return 0;
25444fbc08bdSVladimir Oltean }
25454fbc08bdSVladimir Oltean 
2546a68578c2SVladimir Oltean static void sja1105_port_disable(struct dsa_switch *ds, int port)
2547a68578c2SVladimir Oltean {
2548a68578c2SVladimir Oltean 	struct sja1105_private *priv = ds->priv;
2549a68578c2SVladimir Oltean 	struct sja1105_port *sp = &priv->ports[port];
2550a68578c2SVladimir Oltean 
2551a68578c2SVladimir Oltean 	if (!dsa_is_user_port(ds, port))
2552a68578c2SVladimir Oltean 		return;
2553a68578c2SVladimir Oltean 
2554a68578c2SVladimir Oltean 	kthread_cancel_work_sync(&sp->xmit_work);
2555a68578c2SVladimir Oltean 	skb_queue_purge(&sp->xmit_queue);
2556a68578c2SVladimir Oltean }
2557a68578c2SVladimir Oltean 
2558227d07a0SVladimir Oltean static int sja1105_mgmt_xmit(struct dsa_switch *ds, int port, int slot,
255947ed985eSVladimir Oltean 			     struct sk_buff *skb, bool takets)
2560227d07a0SVladimir Oltean {
2561227d07a0SVladimir Oltean 	struct sja1105_mgmt_entry mgmt_route = {0};
2562227d07a0SVladimir Oltean 	struct sja1105_private *priv = ds->priv;
2563227d07a0SVladimir Oltean 	struct ethhdr *hdr;
2564227d07a0SVladimir Oltean 	int timeout = 10;
2565227d07a0SVladimir Oltean 	int rc;
2566227d07a0SVladimir Oltean 
2567227d07a0SVladimir Oltean 	hdr = eth_hdr(skb);
2568227d07a0SVladimir Oltean 
2569227d07a0SVladimir Oltean 	mgmt_route.macaddr = ether_addr_to_u64(hdr->h_dest);
2570227d07a0SVladimir Oltean 	mgmt_route.destports = BIT(port);
2571227d07a0SVladimir Oltean 	mgmt_route.enfport = 1;
257247ed985eSVladimir Oltean 	mgmt_route.tsreg = 0;
257347ed985eSVladimir Oltean 	mgmt_route.takets = takets;
2574227d07a0SVladimir Oltean 
2575227d07a0SVladimir Oltean 	rc = sja1105_dynamic_config_write(priv, BLK_IDX_MGMT_ROUTE,
2576227d07a0SVladimir Oltean 					  slot, &mgmt_route, true);
2577227d07a0SVladimir Oltean 	if (rc < 0) {
2578227d07a0SVladimir Oltean 		kfree_skb(skb);
2579227d07a0SVladimir Oltean 		return rc;
2580227d07a0SVladimir Oltean 	}
2581227d07a0SVladimir Oltean 
2582227d07a0SVladimir Oltean 	/* Transfer skb to the host port. */
258368bb8ea8SVivien Didelot 	dsa_enqueue_skb(skb, dsa_to_port(ds, port)->slave);
2584227d07a0SVladimir Oltean 
2585227d07a0SVladimir Oltean 	/* Wait until the switch has processed the frame */
2586227d07a0SVladimir Oltean 	do {
2587227d07a0SVladimir Oltean 		rc = sja1105_dynamic_config_read(priv, BLK_IDX_MGMT_ROUTE,
2588227d07a0SVladimir Oltean 						 slot, &mgmt_route);
2589227d07a0SVladimir Oltean 		if (rc < 0) {
2590227d07a0SVladimir Oltean 			dev_err_ratelimited(priv->ds->dev,
2591227d07a0SVladimir Oltean 					    "failed to poll for mgmt route\n");
2592227d07a0SVladimir Oltean 			continue;
2593227d07a0SVladimir Oltean 		}
2594227d07a0SVladimir Oltean 
2595227d07a0SVladimir Oltean 		/* UM10944: The ENFPORT flag of the respective entry is
2596227d07a0SVladimir Oltean 		 * cleared when a match is found. The host can use this
2597227d07a0SVladimir Oltean 		 * flag as an acknowledgment.
2598227d07a0SVladimir Oltean 		 */
2599227d07a0SVladimir Oltean 		cpu_relax();
2600227d07a0SVladimir Oltean 	} while (mgmt_route.enfport && --timeout);
2601227d07a0SVladimir Oltean 
2602227d07a0SVladimir Oltean 	if (!timeout) {
2603227d07a0SVladimir Oltean 		/* Clean up the management route so that a follow-up
2604227d07a0SVladimir Oltean 		 * frame may not match on it by mistake.
26052a7e7409SVladimir Oltean 		 * This is only hardware supported on P/Q/R/S - on E/T it is
26062a7e7409SVladimir Oltean 		 * a no-op and we are silently discarding the -EOPNOTSUPP.
2607227d07a0SVladimir Oltean 		 */
2608227d07a0SVladimir Oltean 		sja1105_dynamic_config_write(priv, BLK_IDX_MGMT_ROUTE,
2609227d07a0SVladimir Oltean 					     slot, &mgmt_route, false);
2610227d07a0SVladimir Oltean 		dev_err_ratelimited(priv->ds->dev, "xmit timed out\n");
2611227d07a0SVladimir Oltean 	}
2612227d07a0SVladimir Oltean 
2613227d07a0SVladimir Oltean 	return NETDEV_TX_OK;
2614227d07a0SVladimir Oltean }
2615227d07a0SVladimir Oltean 
2616a68578c2SVladimir Oltean #define work_to_port(work) \
2617a68578c2SVladimir Oltean 		container_of((work), struct sja1105_port, xmit_work)
2618a68578c2SVladimir Oltean #define tagger_to_sja1105(t) \
2619a68578c2SVladimir Oltean 		container_of((t), struct sja1105_private, tagger_data)
2620a68578c2SVladimir Oltean 
2621227d07a0SVladimir Oltean /* Deferred work is unfortunately necessary because setting up the management
2622227d07a0SVladimir Oltean  * route cannot be done from atomit context (SPI transfer takes a sleepable
2623227d07a0SVladimir Oltean  * lock on the bus)
2624227d07a0SVladimir Oltean  */
2625a68578c2SVladimir Oltean static void sja1105_port_deferred_xmit(struct kthread_work *work)
2626227d07a0SVladimir Oltean {
2627a68578c2SVladimir Oltean 	struct sja1105_port *sp = work_to_port(work);
2628a68578c2SVladimir Oltean 	struct sja1105_tagger_data *tagger_data = sp->data;
2629a68578c2SVladimir Oltean 	struct sja1105_private *priv = tagger_to_sja1105(tagger_data);
2630a68578c2SVladimir Oltean 	int port = sp - priv->ports;
2631a68578c2SVladimir Oltean 	struct sk_buff *skb;
2632a68578c2SVladimir Oltean 
2633a68578c2SVladimir Oltean 	while ((skb = skb_dequeue(&sp->xmit_queue)) != NULL) {
2634c4b364ceSYangbo Lu 		struct sk_buff *clone = SJA1105_SKB_CB(skb)->clone;
2635227d07a0SVladimir Oltean 
2636227d07a0SVladimir Oltean 		mutex_lock(&priv->mgmt_lock);
2637227d07a0SVladimir Oltean 
2638a68578c2SVladimir Oltean 		sja1105_mgmt_xmit(priv->ds, port, 0, skb, !!clone);
2639a68578c2SVladimir Oltean 
264047ed985eSVladimir Oltean 		/* The clone, if there, was made by dsa_skb_tx_timestamp */
2641a68578c2SVladimir Oltean 		if (clone)
2642a68578c2SVladimir Oltean 			sja1105_ptp_txtstamp_skb(priv->ds, port, clone);
2643227d07a0SVladimir Oltean 
2644227d07a0SVladimir Oltean 		mutex_unlock(&priv->mgmt_lock);
2645a68578c2SVladimir Oltean 	}
26468aa9ebccSVladimir Oltean }
26478aa9ebccSVladimir Oltean 
26488456721dSVladimir Oltean /* The MAXAGE setting belongs to the L2 Forwarding Parameters table,
26498456721dSVladimir Oltean  * which cannot be reconfigured at runtime. So a switch reset is required.
26508456721dSVladimir Oltean  */
26518456721dSVladimir Oltean static int sja1105_set_ageing_time(struct dsa_switch *ds,
26528456721dSVladimir Oltean 				   unsigned int ageing_time)
26538456721dSVladimir Oltean {
26548456721dSVladimir Oltean 	struct sja1105_l2_lookup_params_entry *l2_lookup_params;
26558456721dSVladimir Oltean 	struct sja1105_private *priv = ds->priv;
26568456721dSVladimir Oltean 	struct sja1105_table *table;
26578456721dSVladimir Oltean 	unsigned int maxage;
26588456721dSVladimir Oltean 
26598456721dSVladimir Oltean 	table = &priv->static_config.tables[BLK_IDX_L2_LOOKUP_PARAMS];
26608456721dSVladimir Oltean 	l2_lookup_params = table->entries;
26618456721dSVladimir Oltean 
26628456721dSVladimir Oltean 	maxage = SJA1105_AGEING_TIME_MS(ageing_time);
26638456721dSVladimir Oltean 
26648456721dSVladimir Oltean 	if (l2_lookup_params->maxage == maxage)
26658456721dSVladimir Oltean 		return 0;
26668456721dSVladimir Oltean 
26678456721dSVladimir Oltean 	l2_lookup_params->maxage = maxage;
26688456721dSVladimir Oltean 
26692eea1fa8SVladimir Oltean 	return sja1105_static_config_reload(priv, SJA1105_AGEING_TIME);
26708456721dSVladimir Oltean }
26718456721dSVladimir Oltean 
2672c279c726SVladimir Oltean static int sja1105_change_mtu(struct dsa_switch *ds, int port, int new_mtu)
2673c279c726SVladimir Oltean {
2674c279c726SVladimir Oltean 	struct sja1105_l2_policing_entry *policing;
2675c279c726SVladimir Oltean 	struct sja1105_private *priv = ds->priv;
2676c279c726SVladimir Oltean 
2677c279c726SVladimir Oltean 	new_mtu += VLAN_ETH_HLEN + ETH_FCS_LEN;
2678c279c726SVladimir Oltean 
2679777e55e3SVladimir Oltean 	if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))
2680c279c726SVladimir Oltean 		new_mtu += VLAN_HLEN;
2681c279c726SVladimir Oltean 
2682c279c726SVladimir Oltean 	policing = priv->static_config.tables[BLK_IDX_L2_POLICING].entries;
2683c279c726SVladimir Oltean 
2684a7cc081cSVladimir Oltean 	if (policing[port].maxlen == new_mtu)
2685c279c726SVladimir Oltean 		return 0;
2686c279c726SVladimir Oltean 
2687a7cc081cSVladimir Oltean 	policing[port].maxlen = new_mtu;
2688c279c726SVladimir Oltean 
2689c279c726SVladimir Oltean 	return sja1105_static_config_reload(priv, SJA1105_BEST_EFFORT_POLICING);
2690c279c726SVladimir Oltean }
2691c279c726SVladimir Oltean 
2692c279c726SVladimir Oltean static int sja1105_get_max_mtu(struct dsa_switch *ds, int port)
2693c279c726SVladimir Oltean {
2694c279c726SVladimir Oltean 	return 2043 - VLAN_ETH_HLEN - ETH_FCS_LEN;
2695c279c726SVladimir Oltean }
2696c279c726SVladimir Oltean 
2697317ab5b8SVladimir Oltean static int sja1105_port_setup_tc(struct dsa_switch *ds, int port,
2698317ab5b8SVladimir Oltean 				 enum tc_setup_type type,
2699317ab5b8SVladimir Oltean 				 void *type_data)
2700317ab5b8SVladimir Oltean {
2701317ab5b8SVladimir Oltean 	switch (type) {
2702317ab5b8SVladimir Oltean 	case TC_SETUP_QDISC_TAPRIO:
2703317ab5b8SVladimir Oltean 		return sja1105_setup_tc_taprio(ds, port, type_data);
27044d752508SVladimir Oltean 	case TC_SETUP_QDISC_CBS:
27054d752508SVladimir Oltean 		return sja1105_setup_tc_cbs(ds, port, type_data);
2706317ab5b8SVladimir Oltean 	default:
2707317ab5b8SVladimir Oltean 		return -EOPNOTSUPP;
2708317ab5b8SVladimir Oltean 	}
2709317ab5b8SVladimir Oltean }
2710317ab5b8SVladimir Oltean 
2711511e6ca0SVladimir Oltean /* We have a single mirror (@to) port, but can configure ingress and egress
2712511e6ca0SVladimir Oltean  * mirroring on all other (@from) ports.
2713511e6ca0SVladimir Oltean  * We need to allow mirroring rules only as long as the @to port is always the
2714511e6ca0SVladimir Oltean  * same, and we need to unset the @to port from mirr_port only when there is no
2715511e6ca0SVladimir Oltean  * mirroring rule that references it.
2716511e6ca0SVladimir Oltean  */
2717511e6ca0SVladimir Oltean static int sja1105_mirror_apply(struct sja1105_private *priv, int from, int to,
2718511e6ca0SVladimir Oltean 				bool ingress, bool enabled)
2719511e6ca0SVladimir Oltean {
2720511e6ca0SVladimir Oltean 	struct sja1105_general_params_entry *general_params;
2721511e6ca0SVladimir Oltean 	struct sja1105_mac_config_entry *mac;
2722542043e9SVladimir Oltean 	struct dsa_switch *ds = priv->ds;
2723511e6ca0SVladimir Oltean 	struct sja1105_table *table;
2724511e6ca0SVladimir Oltean 	bool already_enabled;
2725511e6ca0SVladimir Oltean 	u64 new_mirr_port;
2726511e6ca0SVladimir Oltean 	int rc;
2727511e6ca0SVladimir Oltean 
2728511e6ca0SVladimir Oltean 	table = &priv->static_config.tables[BLK_IDX_GENERAL_PARAMS];
2729511e6ca0SVladimir Oltean 	general_params = table->entries;
2730511e6ca0SVladimir Oltean 
2731511e6ca0SVladimir Oltean 	mac = priv->static_config.tables[BLK_IDX_MAC_CONFIG].entries;
2732511e6ca0SVladimir Oltean 
2733542043e9SVladimir Oltean 	already_enabled = (general_params->mirr_port != ds->num_ports);
2734511e6ca0SVladimir Oltean 	if (already_enabled && enabled && general_params->mirr_port != to) {
2735511e6ca0SVladimir Oltean 		dev_err(priv->ds->dev,
2736511e6ca0SVladimir Oltean 			"Delete mirroring rules towards port %llu first\n",
2737511e6ca0SVladimir Oltean 			general_params->mirr_port);
2738511e6ca0SVladimir Oltean 		return -EBUSY;
2739511e6ca0SVladimir Oltean 	}
2740511e6ca0SVladimir Oltean 
2741511e6ca0SVladimir Oltean 	new_mirr_port = to;
2742511e6ca0SVladimir Oltean 	if (!enabled) {
2743511e6ca0SVladimir Oltean 		bool keep = false;
2744511e6ca0SVladimir Oltean 		int port;
2745511e6ca0SVladimir Oltean 
2746511e6ca0SVladimir Oltean 		/* Anybody still referencing mirr_port? */
2747542043e9SVladimir Oltean 		for (port = 0; port < ds->num_ports; port++) {
2748511e6ca0SVladimir Oltean 			if (mac[port].ing_mirr || mac[port].egr_mirr) {
2749511e6ca0SVladimir Oltean 				keep = true;
2750511e6ca0SVladimir Oltean 				break;
2751511e6ca0SVladimir Oltean 			}
2752511e6ca0SVladimir Oltean 		}
2753511e6ca0SVladimir Oltean 		/* Unset already_enabled for next time */
2754511e6ca0SVladimir Oltean 		if (!keep)
2755542043e9SVladimir Oltean 			new_mirr_port = ds->num_ports;
2756511e6ca0SVladimir Oltean 	}
2757511e6ca0SVladimir Oltean 	if (new_mirr_port != general_params->mirr_port) {
2758511e6ca0SVladimir Oltean 		general_params->mirr_port = new_mirr_port;
2759511e6ca0SVladimir Oltean 
2760511e6ca0SVladimir Oltean 		rc = sja1105_dynamic_config_write(priv, BLK_IDX_GENERAL_PARAMS,
2761511e6ca0SVladimir Oltean 						  0, general_params, true);
2762511e6ca0SVladimir Oltean 		if (rc < 0)
2763511e6ca0SVladimir Oltean 			return rc;
2764511e6ca0SVladimir Oltean 	}
2765511e6ca0SVladimir Oltean 
2766511e6ca0SVladimir Oltean 	if (ingress)
2767511e6ca0SVladimir Oltean 		mac[from].ing_mirr = enabled;
2768511e6ca0SVladimir Oltean 	else
2769511e6ca0SVladimir Oltean 		mac[from].egr_mirr = enabled;
2770511e6ca0SVladimir Oltean 
2771511e6ca0SVladimir Oltean 	return sja1105_dynamic_config_write(priv, BLK_IDX_MAC_CONFIG, from,
2772511e6ca0SVladimir Oltean 					    &mac[from], true);
2773511e6ca0SVladimir Oltean }
2774511e6ca0SVladimir Oltean 
2775511e6ca0SVladimir Oltean static int sja1105_mirror_add(struct dsa_switch *ds, int port,
2776511e6ca0SVladimir Oltean 			      struct dsa_mall_mirror_tc_entry *mirror,
2777511e6ca0SVladimir Oltean 			      bool ingress)
2778511e6ca0SVladimir Oltean {
2779511e6ca0SVladimir Oltean 	return sja1105_mirror_apply(ds->priv, port, mirror->to_local_port,
2780511e6ca0SVladimir Oltean 				    ingress, true);
2781511e6ca0SVladimir Oltean }
2782511e6ca0SVladimir Oltean 
2783511e6ca0SVladimir Oltean static void sja1105_mirror_del(struct dsa_switch *ds, int port,
2784511e6ca0SVladimir Oltean 			       struct dsa_mall_mirror_tc_entry *mirror)
2785511e6ca0SVladimir Oltean {
2786511e6ca0SVladimir Oltean 	sja1105_mirror_apply(ds->priv, port, mirror->to_local_port,
2787511e6ca0SVladimir Oltean 			     mirror->ingress, false);
2788511e6ca0SVladimir Oltean }
2789511e6ca0SVladimir Oltean 
2790a7cc081cSVladimir Oltean static int sja1105_port_policer_add(struct dsa_switch *ds, int port,
2791a7cc081cSVladimir Oltean 				    struct dsa_mall_policer_tc_entry *policer)
2792a7cc081cSVladimir Oltean {
2793a7cc081cSVladimir Oltean 	struct sja1105_l2_policing_entry *policing;
2794a7cc081cSVladimir Oltean 	struct sja1105_private *priv = ds->priv;
2795a7cc081cSVladimir Oltean 
2796a7cc081cSVladimir Oltean 	policing = priv->static_config.tables[BLK_IDX_L2_POLICING].entries;
2797a7cc081cSVladimir Oltean 
2798a7cc081cSVladimir Oltean 	/* In hardware, every 8 microseconds the credit level is incremented by
2799a7cc081cSVladimir Oltean 	 * the value of RATE bytes divided by 64, up to a maximum of SMAX
2800a7cc081cSVladimir Oltean 	 * bytes.
2801a7cc081cSVladimir Oltean 	 */
2802a7cc081cSVladimir Oltean 	policing[port].rate = div_u64(512 * policer->rate_bytes_per_sec,
2803a7cc081cSVladimir Oltean 				      1000000);
28045f035af7SPo Liu 	policing[port].smax = policer->burst;
2805a7cc081cSVladimir Oltean 
2806a7cc081cSVladimir Oltean 	return sja1105_static_config_reload(priv, SJA1105_BEST_EFFORT_POLICING);
2807a7cc081cSVladimir Oltean }
2808a7cc081cSVladimir Oltean 
2809a7cc081cSVladimir Oltean static void sja1105_port_policer_del(struct dsa_switch *ds, int port)
2810a7cc081cSVladimir Oltean {
2811a7cc081cSVladimir Oltean 	struct sja1105_l2_policing_entry *policing;
2812a7cc081cSVladimir Oltean 	struct sja1105_private *priv = ds->priv;
2813a7cc081cSVladimir Oltean 
2814a7cc081cSVladimir Oltean 	policing = priv->static_config.tables[BLK_IDX_L2_POLICING].entries;
2815a7cc081cSVladimir Oltean 
2816a7cc081cSVladimir Oltean 	policing[port].rate = SJA1105_RATE_MBPS(1000);
2817a7cc081cSVladimir Oltean 	policing[port].smax = 65535;
2818a7cc081cSVladimir Oltean 
2819a7cc081cSVladimir Oltean 	sja1105_static_config_reload(priv, SJA1105_BEST_EFFORT_POLICING);
2820a7cc081cSVladimir Oltean }
2821a7cc081cSVladimir Oltean 
28224d942354SVladimir Oltean static int sja1105_port_set_learning(struct sja1105_private *priv, int port,
28234d942354SVladimir Oltean 				     bool enabled)
28244d942354SVladimir Oltean {
28254d942354SVladimir Oltean 	struct sja1105_mac_config_entry *mac;
28264d942354SVladimir Oltean 
28274d942354SVladimir Oltean 	mac = priv->static_config.tables[BLK_IDX_MAC_CONFIG].entries;
28284d942354SVladimir Oltean 
28294c44fc5eSVladimir Oltean 	mac[port].dyn_learn = enabled;
28304d942354SVladimir Oltean 
28315313a37bSVladimir Oltean 	return sja1105_dynamic_config_write(priv, BLK_IDX_MAC_CONFIG, port,
28324d942354SVladimir Oltean 					    &mac[port], true);
28334d942354SVladimir Oltean }
28344d942354SVladimir Oltean 
28354d942354SVladimir Oltean static int sja1105_port_ucast_bcast_flood(struct sja1105_private *priv, int to,
28364d942354SVladimir Oltean 					  struct switchdev_brport_flags flags)
28374d942354SVladimir Oltean {
28384d942354SVladimir Oltean 	if (flags.mask & BR_FLOOD) {
28394d942354SVladimir Oltean 		if (flags.val & BR_FLOOD)
28407f7ccdeaSVladimir Oltean 			priv->ucast_egress_floods |= BIT(to);
28414d942354SVladimir Oltean 		else
28426a5166e0SVladimir Oltean 			priv->ucast_egress_floods &= ~BIT(to);
28434d942354SVladimir Oltean 	}
28447f7ccdeaSVladimir Oltean 
28454d942354SVladimir Oltean 	if (flags.mask & BR_BCAST_FLOOD) {
28464d942354SVladimir Oltean 		if (flags.val & BR_BCAST_FLOOD)
28477f7ccdeaSVladimir Oltean 			priv->bcast_egress_floods |= BIT(to);
28484d942354SVladimir Oltean 		else
28496a5166e0SVladimir Oltean 			priv->bcast_egress_floods &= ~BIT(to);
28504d942354SVladimir Oltean 	}
28514d942354SVladimir Oltean 
28527f7ccdeaSVladimir Oltean 	return sja1105_manage_flood_domains(priv);
28534d942354SVladimir Oltean }
28544d942354SVladimir Oltean 
28554d942354SVladimir Oltean static int sja1105_port_mcast_flood(struct sja1105_private *priv, int to,
28564d942354SVladimir Oltean 				    struct switchdev_brport_flags flags,
28574d942354SVladimir Oltean 				    struct netlink_ext_ack *extack)
28584d942354SVladimir Oltean {
28594d942354SVladimir Oltean 	struct sja1105_l2_lookup_entry *l2_lookup;
28604d942354SVladimir Oltean 	struct sja1105_table *table;
28614d942354SVladimir Oltean 	int match;
28624d942354SVladimir Oltean 
28634d942354SVladimir Oltean 	table = &priv->static_config.tables[BLK_IDX_L2_LOOKUP];
28644d942354SVladimir Oltean 	l2_lookup = table->entries;
28654d942354SVladimir Oltean 
28664d942354SVladimir Oltean 	for (match = 0; match < table->entry_count; match++)
28674d942354SVladimir Oltean 		if (l2_lookup[match].macaddr == SJA1105_UNKNOWN_MULTICAST &&
28684d942354SVladimir Oltean 		    l2_lookup[match].mask_macaddr == SJA1105_UNKNOWN_MULTICAST)
28694d942354SVladimir Oltean 			break;
28704d942354SVladimir Oltean 
28714d942354SVladimir Oltean 	if (match == table->entry_count) {
28724d942354SVladimir Oltean 		NL_SET_ERR_MSG_MOD(extack,
28734d942354SVladimir Oltean 				   "Could not find FDB entry for unknown multicast");
28744d942354SVladimir Oltean 		return -ENOSPC;
28754d942354SVladimir Oltean 	}
28764d942354SVladimir Oltean 
28774d942354SVladimir Oltean 	if (flags.val & BR_MCAST_FLOOD)
28784d942354SVladimir Oltean 		l2_lookup[match].destports |= BIT(to);
28794d942354SVladimir Oltean 	else
28804d942354SVladimir Oltean 		l2_lookup[match].destports &= ~BIT(to);
28814d942354SVladimir Oltean 
28824d942354SVladimir Oltean 	return sja1105_dynamic_config_write(priv, BLK_IDX_L2_LOOKUP,
28834d942354SVladimir Oltean 					    l2_lookup[match].index,
28844d942354SVladimir Oltean 					    &l2_lookup[match],
28854d942354SVladimir Oltean 					    true);
28864d942354SVladimir Oltean }
28874d942354SVladimir Oltean 
28884d942354SVladimir Oltean static int sja1105_port_pre_bridge_flags(struct dsa_switch *ds, int port,
28894d942354SVladimir Oltean 					 struct switchdev_brport_flags flags,
28904d942354SVladimir Oltean 					 struct netlink_ext_ack *extack)
28914d942354SVladimir Oltean {
28924d942354SVladimir Oltean 	struct sja1105_private *priv = ds->priv;
28934d942354SVladimir Oltean 
28944d942354SVladimir Oltean 	if (flags.mask & ~(BR_LEARNING | BR_FLOOD | BR_MCAST_FLOOD |
28954d942354SVladimir Oltean 			   BR_BCAST_FLOOD))
28964d942354SVladimir Oltean 		return -EINVAL;
28974d942354SVladimir Oltean 
28984d942354SVladimir Oltean 	if (flags.mask & (BR_FLOOD | BR_MCAST_FLOOD) &&
28994d942354SVladimir Oltean 	    !priv->info->can_limit_mcast_flood) {
29004d942354SVladimir Oltean 		bool multicast = !!(flags.val & BR_MCAST_FLOOD);
29014d942354SVladimir Oltean 		bool unicast = !!(flags.val & BR_FLOOD);
29024d942354SVladimir Oltean 
29034d942354SVladimir Oltean 		if (unicast != multicast) {
29044d942354SVladimir Oltean 			NL_SET_ERR_MSG_MOD(extack,
29054d942354SVladimir Oltean 					   "This chip cannot configure multicast flooding independently of unicast");
29064d942354SVladimir Oltean 			return -EINVAL;
29074d942354SVladimir Oltean 		}
29084d942354SVladimir Oltean 	}
29094d942354SVladimir Oltean 
29104d942354SVladimir Oltean 	return 0;
29114d942354SVladimir Oltean }
29124d942354SVladimir Oltean 
29134d942354SVladimir Oltean static int sja1105_port_bridge_flags(struct dsa_switch *ds, int port,
29144d942354SVladimir Oltean 				     struct switchdev_brport_flags flags,
29154d942354SVladimir Oltean 				     struct netlink_ext_ack *extack)
29164d942354SVladimir Oltean {
29174d942354SVladimir Oltean 	struct sja1105_private *priv = ds->priv;
29184d942354SVladimir Oltean 	int rc;
29194d942354SVladimir Oltean 
29204d942354SVladimir Oltean 	if (flags.mask & BR_LEARNING) {
29214d942354SVladimir Oltean 		bool learn_ena = !!(flags.val & BR_LEARNING);
29224d942354SVladimir Oltean 
29234d942354SVladimir Oltean 		rc = sja1105_port_set_learning(priv, port, learn_ena);
29244d942354SVladimir Oltean 		if (rc)
29254d942354SVladimir Oltean 			return rc;
29264d942354SVladimir Oltean 	}
29274d942354SVladimir Oltean 
29284d942354SVladimir Oltean 	if (flags.mask & (BR_FLOOD | BR_BCAST_FLOOD)) {
29294d942354SVladimir Oltean 		rc = sja1105_port_ucast_bcast_flood(priv, port, flags);
29304d942354SVladimir Oltean 		if (rc)
29314d942354SVladimir Oltean 			return rc;
29324d942354SVladimir Oltean 	}
29334d942354SVladimir Oltean 
29344d942354SVladimir Oltean 	/* For chips that can't offload BR_MCAST_FLOOD independently, there
29354d942354SVladimir Oltean 	 * is nothing to do here, we ensured the configuration is in sync by
29364d942354SVladimir Oltean 	 * offloading BR_FLOOD.
29374d942354SVladimir Oltean 	 */
29384d942354SVladimir Oltean 	if (flags.mask & BR_MCAST_FLOOD && priv->info->can_limit_mcast_flood) {
29394d942354SVladimir Oltean 		rc = sja1105_port_mcast_flood(priv, port, flags,
29404d942354SVladimir Oltean 					      extack);
29414d942354SVladimir Oltean 		if (rc)
29424d942354SVladimir Oltean 			return rc;
29434d942354SVladimir Oltean 	}
29444d942354SVladimir Oltean 
29454d942354SVladimir Oltean 	return 0;
29464d942354SVladimir Oltean }
29474d942354SVladimir Oltean 
2948022522acSVladimir Oltean static void sja1105_teardown_ports(struct sja1105_private *priv)
2949022522acSVladimir Oltean {
2950022522acSVladimir Oltean 	struct dsa_switch *ds = priv->ds;
2951022522acSVladimir Oltean 	int port;
2952022522acSVladimir Oltean 
2953022522acSVladimir Oltean 	for (port = 0; port < ds->num_ports; port++) {
2954022522acSVladimir Oltean 		struct sja1105_port *sp = &priv->ports[port];
2955022522acSVladimir Oltean 
2956022522acSVladimir Oltean 		if (sp->xmit_worker)
2957022522acSVladimir Oltean 			kthread_destroy_worker(sp->xmit_worker);
2958022522acSVladimir Oltean 	}
2959022522acSVladimir Oltean }
2960022522acSVladimir Oltean 
2961022522acSVladimir Oltean static int sja1105_setup_ports(struct sja1105_private *priv)
2962022522acSVladimir Oltean {
2963022522acSVladimir Oltean 	struct sja1105_tagger_data *tagger_data = &priv->tagger_data;
2964022522acSVladimir Oltean 	struct dsa_switch *ds = priv->ds;
2965022522acSVladimir Oltean 	int port, rc;
2966022522acSVladimir Oltean 
2967022522acSVladimir Oltean 	/* Connections between dsa_port and sja1105_port */
2968022522acSVladimir Oltean 	for (port = 0; port < ds->num_ports; port++) {
2969022522acSVladimir Oltean 		struct sja1105_port *sp = &priv->ports[port];
2970022522acSVladimir Oltean 		struct dsa_port *dp = dsa_to_port(ds, port);
2971022522acSVladimir Oltean 		struct kthread_worker *worker;
2972022522acSVladimir Oltean 		struct net_device *slave;
2973022522acSVladimir Oltean 
2974022522acSVladimir Oltean 		if (!dsa_port_is_user(dp))
2975022522acSVladimir Oltean 			continue;
2976022522acSVladimir Oltean 
2977022522acSVladimir Oltean 		dp->priv = sp;
2978022522acSVladimir Oltean 		sp->data = tagger_data;
2979022522acSVladimir Oltean 		slave = dp->slave;
2980022522acSVladimir Oltean 		kthread_init_work(&sp->xmit_work, sja1105_port_deferred_xmit);
2981022522acSVladimir Oltean 		worker = kthread_create_worker(0, "%s_xmit", slave->name);
2982022522acSVladimir Oltean 		if (IS_ERR(worker)) {
2983022522acSVladimir Oltean 			rc = PTR_ERR(worker);
2984022522acSVladimir Oltean 			dev_err(ds->dev,
2985022522acSVladimir Oltean 				"failed to create deferred xmit thread: %d\n",
2986022522acSVladimir Oltean 				rc);
2987022522acSVladimir Oltean 			goto out_destroy_workers;
2988022522acSVladimir Oltean 		}
2989022522acSVladimir Oltean 		sp->xmit_worker = worker;
2990022522acSVladimir Oltean 		skb_queue_head_init(&sp->xmit_queue);
2991022522acSVladimir Oltean 	}
2992022522acSVladimir Oltean 
2993022522acSVladimir Oltean 	return 0;
2994022522acSVladimir Oltean 
2995022522acSVladimir Oltean out_destroy_workers:
2996022522acSVladimir Oltean 	sja1105_teardown_ports(priv);
2997022522acSVladimir Oltean 	return rc;
2998022522acSVladimir Oltean }
2999022522acSVladimir Oltean 
3000022522acSVladimir Oltean /* The programming model for the SJA1105 switch is "all-at-once" via static
3001022522acSVladimir Oltean  * configuration tables. Some of these can be dynamically modified at runtime,
3002022522acSVladimir Oltean  * but not the xMII mode parameters table.
3003022522acSVladimir Oltean  * Furthermode, some PHYs may not have crystals for generating their clocks
3004022522acSVladimir Oltean  * (e.g. RMII). Instead, their 50MHz clock is supplied via the SJA1105 port's
3005022522acSVladimir Oltean  * ref_clk pin. So port clocking needs to be initialized early, before
3006022522acSVladimir Oltean  * connecting to PHYs is attempted, otherwise they won't respond through MDIO.
3007022522acSVladimir Oltean  * Setting correct PHY link speed does not matter now.
3008022522acSVladimir Oltean  * But dsa_slave_phy_setup is called later than sja1105_setup, so the PHY
3009022522acSVladimir Oltean  * bindings are not yet parsed by DSA core. We need to parse early so that we
3010022522acSVladimir Oltean  * can populate the xMII mode parameters table.
3011022522acSVladimir Oltean  */
3012022522acSVladimir Oltean static int sja1105_setup(struct dsa_switch *ds)
3013022522acSVladimir Oltean {
3014022522acSVladimir Oltean 	struct sja1105_private *priv = ds->priv;
3015022522acSVladimir Oltean 	int rc;
3016022522acSVladimir Oltean 
3017022522acSVladimir Oltean 	if (priv->info->disable_microcontroller) {
3018022522acSVladimir Oltean 		rc = priv->info->disable_microcontroller(priv);
3019022522acSVladimir Oltean 		if (rc < 0) {
3020022522acSVladimir Oltean 			dev_err(ds->dev,
3021022522acSVladimir Oltean 				"Failed to disable microcontroller: %pe\n",
3022022522acSVladimir Oltean 				ERR_PTR(rc));
3023022522acSVladimir Oltean 			return rc;
3024022522acSVladimir Oltean 		}
3025022522acSVladimir Oltean 	}
3026022522acSVladimir Oltean 
3027022522acSVladimir Oltean 	/* Create and send configuration down to device */
3028022522acSVladimir Oltean 	rc = sja1105_static_config_load(priv);
3029022522acSVladimir Oltean 	if (rc < 0) {
3030022522acSVladimir Oltean 		dev_err(ds->dev, "Failed to load static config: %d\n", rc);
3031022522acSVladimir Oltean 		return rc;
3032022522acSVladimir Oltean 	}
3033022522acSVladimir Oltean 
3034022522acSVladimir Oltean 	/* Configure the CGU (PHY link modes and speeds) */
3035022522acSVladimir Oltean 	if (priv->info->clocking_setup) {
3036022522acSVladimir Oltean 		rc = priv->info->clocking_setup(priv);
3037022522acSVladimir Oltean 		if (rc < 0) {
3038022522acSVladimir Oltean 			dev_err(ds->dev,
3039022522acSVladimir Oltean 				"Failed to configure MII clocking: %pe\n",
3040022522acSVladimir Oltean 				ERR_PTR(rc));
3041022522acSVladimir Oltean 			goto out_static_config_free;
3042022522acSVladimir Oltean 		}
3043022522acSVladimir Oltean 	}
3044022522acSVladimir Oltean 
3045022522acSVladimir Oltean 	rc = sja1105_setup_ports(priv);
3046022522acSVladimir Oltean 	if (rc)
3047022522acSVladimir Oltean 		goto out_static_config_free;
3048022522acSVladimir Oltean 
3049022522acSVladimir Oltean 	sja1105_tas_setup(ds);
3050022522acSVladimir Oltean 	sja1105_flower_setup(ds);
3051022522acSVladimir Oltean 
3052022522acSVladimir Oltean 	rc = sja1105_ptp_clock_register(ds);
3053022522acSVladimir Oltean 	if (rc < 0) {
3054022522acSVladimir Oltean 		dev_err(ds->dev, "Failed to register PTP clock: %d\n", rc);
3055022522acSVladimir Oltean 		goto out_flower_teardown;
3056022522acSVladimir Oltean 	}
3057022522acSVladimir Oltean 
3058022522acSVladimir Oltean 	rc = sja1105_mdiobus_register(ds);
3059022522acSVladimir Oltean 	if (rc < 0) {
3060022522acSVladimir Oltean 		dev_err(ds->dev, "Failed to register MDIO bus: %pe\n",
3061022522acSVladimir Oltean 			ERR_PTR(rc));
3062022522acSVladimir Oltean 		goto out_ptp_clock_unregister;
3063022522acSVladimir Oltean 	}
3064022522acSVladimir Oltean 
3065022522acSVladimir Oltean 	rc = sja1105_devlink_setup(ds);
3066022522acSVladimir Oltean 	if (rc < 0)
3067022522acSVladimir Oltean 		goto out_mdiobus_unregister;
3068022522acSVladimir Oltean 
3069022522acSVladimir Oltean 	rtnl_lock();
3070022522acSVladimir Oltean 	rc = dsa_tag_8021q_register(ds, htons(ETH_P_8021Q));
3071022522acSVladimir Oltean 	rtnl_unlock();
3072022522acSVladimir Oltean 	if (rc)
3073022522acSVladimir Oltean 		goto out_devlink_teardown;
3074022522acSVladimir Oltean 
3075022522acSVladimir Oltean 	/* On SJA1105, VLAN filtering per se is always enabled in hardware.
3076022522acSVladimir Oltean 	 * The only thing we can do to disable it is lie about what the 802.1Q
3077022522acSVladimir Oltean 	 * EtherType is.
3078022522acSVladimir Oltean 	 * So it will still try to apply VLAN filtering, but all ingress
3079022522acSVladimir Oltean 	 * traffic (except frames received with EtherType of ETH_P_SJA1105)
3080022522acSVladimir Oltean 	 * will be internally tagged with a distorted VLAN header where the
3081022522acSVladimir Oltean 	 * TPID is ETH_P_SJA1105, and the VLAN ID is the port pvid.
3082022522acSVladimir Oltean 	 */
3083022522acSVladimir Oltean 	ds->vlan_filtering_is_global = true;
3084022522acSVladimir Oltean 	ds->untag_bridge_pvid = true;
3085022522acSVladimir Oltean 	/* tag_8021q has 3 bits for the VBID, and the value 0 is reserved */
3086022522acSVladimir Oltean 	ds->num_fwd_offloading_bridges = 7;
3087022522acSVladimir Oltean 
3088022522acSVladimir Oltean 	/* Advertise the 8 egress queues */
3089022522acSVladimir Oltean 	ds->num_tx_queues = SJA1105_NUM_TC;
3090022522acSVladimir Oltean 
3091022522acSVladimir Oltean 	ds->mtu_enforcement_ingress = true;
3092022522acSVladimir Oltean 	ds->assisted_learning_on_cpu_port = true;
3093022522acSVladimir Oltean 
3094022522acSVladimir Oltean 	return 0;
3095022522acSVladimir Oltean 
3096022522acSVladimir Oltean out_devlink_teardown:
3097022522acSVladimir Oltean 	sja1105_devlink_teardown(ds);
3098022522acSVladimir Oltean out_mdiobus_unregister:
3099022522acSVladimir Oltean 	sja1105_mdiobus_unregister(ds);
3100022522acSVladimir Oltean out_ptp_clock_unregister:
3101022522acSVladimir Oltean 	sja1105_ptp_clock_unregister(ds);
3102022522acSVladimir Oltean out_flower_teardown:
3103022522acSVladimir Oltean 	sja1105_flower_teardown(ds);
3104022522acSVladimir Oltean 	sja1105_tas_teardown(ds);
3105022522acSVladimir Oltean 	sja1105_teardown_ports(priv);
3106022522acSVladimir Oltean out_static_config_free:
3107022522acSVladimir Oltean 	sja1105_static_config_free(&priv->static_config);
3108022522acSVladimir Oltean 
3109022522acSVladimir Oltean 	return rc;
3110022522acSVladimir Oltean }
3111022522acSVladimir Oltean 
3112022522acSVladimir Oltean static void sja1105_teardown(struct dsa_switch *ds)
3113022522acSVladimir Oltean {
3114022522acSVladimir Oltean 	struct sja1105_private *priv = ds->priv;
3115022522acSVladimir Oltean 
3116022522acSVladimir Oltean 	rtnl_lock();
3117022522acSVladimir Oltean 	dsa_tag_8021q_unregister(ds);
3118022522acSVladimir Oltean 	rtnl_unlock();
3119022522acSVladimir Oltean 
3120022522acSVladimir Oltean 	sja1105_devlink_teardown(ds);
3121022522acSVladimir Oltean 	sja1105_mdiobus_unregister(ds);
3122022522acSVladimir Oltean 	sja1105_ptp_clock_unregister(ds);
3123022522acSVladimir Oltean 	sja1105_flower_teardown(ds);
3124022522acSVladimir Oltean 	sja1105_tas_teardown(ds);
3125022522acSVladimir Oltean 	sja1105_teardown_ports(priv);
3126022522acSVladimir Oltean 	sja1105_static_config_free(&priv->static_config);
3127022522acSVladimir Oltean }
3128022522acSVladimir Oltean 
3129f5aef424SVladimir Oltean static const struct dsa_switch_ops sja1105_switch_ops = {
31308aa9ebccSVladimir Oltean 	.get_tag_protocol	= sja1105_get_tag_protocol,
31318aa9ebccSVladimir Oltean 	.setup			= sja1105_setup,
3132f3097be2SVladimir Oltean 	.teardown		= sja1105_teardown,
31338456721dSVladimir Oltean 	.set_ageing_time	= sja1105_set_ageing_time,
3134c279c726SVladimir Oltean 	.port_change_mtu	= sja1105_change_mtu,
3135c279c726SVladimir Oltean 	.port_max_mtu		= sja1105_get_max_mtu,
3136ad9f299aSVladimir Oltean 	.phylink_validate	= sja1105_phylink_validate,
3137af7cd036SVladimir Oltean 	.phylink_mac_config	= sja1105_mac_config,
31388400cff6SVladimir Oltean 	.phylink_mac_link_up	= sja1105_mac_link_up,
31398400cff6SVladimir Oltean 	.phylink_mac_link_down	= sja1105_mac_link_down,
314052c34e6eSVladimir Oltean 	.get_strings		= sja1105_get_strings,
314152c34e6eSVladimir Oltean 	.get_ethtool_stats	= sja1105_get_ethtool_stats,
314252c34e6eSVladimir Oltean 	.get_sset_count		= sja1105_get_sset_count,
3143bb77f36aSVladimir Oltean 	.get_ts_info		= sja1105_get_ts_info,
3144a68578c2SVladimir Oltean 	.port_disable		= sja1105_port_disable,
3145291d1e72SVladimir Oltean 	.port_fdb_dump		= sja1105_fdb_dump,
3146291d1e72SVladimir Oltean 	.port_fdb_add		= sja1105_fdb_add,
3147291d1e72SVladimir Oltean 	.port_fdb_del		= sja1105_fdb_del,
31485126ec72SVladimir Oltean 	.port_fast_age		= sja1105_fast_age,
31498aa9ebccSVladimir Oltean 	.port_bridge_join	= sja1105_bridge_join,
31508aa9ebccSVladimir Oltean 	.port_bridge_leave	= sja1105_bridge_leave,
31514d942354SVladimir Oltean 	.port_pre_bridge_flags	= sja1105_port_pre_bridge_flags,
31524d942354SVladimir Oltean 	.port_bridge_flags	= sja1105_port_bridge_flags,
3153640f763fSVladimir Oltean 	.port_stp_state_set	= sja1105_bridge_stp_state_set,
31546666cebcSVladimir Oltean 	.port_vlan_filtering	= sja1105_vlan_filtering,
31556dfd23d3SVladimir Oltean 	.port_vlan_add		= sja1105_bridge_vlan_add,
31566dfd23d3SVladimir Oltean 	.port_vlan_del		= sja1105_bridge_vlan_del,
3157291d1e72SVladimir Oltean 	.port_mdb_add		= sja1105_mdb_add,
3158291d1e72SVladimir Oltean 	.port_mdb_del		= sja1105_mdb_del,
3159a602afd2SVladimir Oltean 	.port_hwtstamp_get	= sja1105_hwtstamp_get,
3160a602afd2SVladimir Oltean 	.port_hwtstamp_set	= sja1105_hwtstamp_set,
3161f3097be2SVladimir Oltean 	.port_rxtstamp		= sja1105_port_rxtstamp,
316247ed985eSVladimir Oltean 	.port_txtstamp		= sja1105_port_txtstamp,
3163317ab5b8SVladimir Oltean 	.port_setup_tc		= sja1105_port_setup_tc,
3164511e6ca0SVladimir Oltean 	.port_mirror_add	= sja1105_mirror_add,
3165511e6ca0SVladimir Oltean 	.port_mirror_del	= sja1105_mirror_del,
3166a7cc081cSVladimir Oltean 	.port_policer_add	= sja1105_port_policer_add,
3167a7cc081cSVladimir Oltean 	.port_policer_del	= sja1105_port_policer_del,
3168a6af7763SVladimir Oltean 	.cls_flower_add		= sja1105_cls_flower_add,
3169a6af7763SVladimir Oltean 	.cls_flower_del		= sja1105_cls_flower_del,
3170834f8933SVladimir Oltean 	.cls_flower_stats	= sja1105_cls_flower_stats,
3171ff4cf8eaSVladimir Oltean 	.devlink_info_get	= sja1105_devlink_info_get,
31725da11eb4SVladimir Oltean 	.tag_8021q_vlan_add	= sja1105_dsa_8021q_vlan_add,
31735da11eb4SVladimir Oltean 	.tag_8021q_vlan_del	= sja1105_dsa_8021q_vlan_del,
31744fbc08bdSVladimir Oltean 	.port_prechangeupper	= sja1105_prechangeupper,
3175b6ad86e6SVladimir Oltean 	.port_bridge_tx_fwd_offload = dsa_tag_8021q_bridge_tx_fwd_offload,
3176b6ad86e6SVladimir Oltean 	.port_bridge_tx_fwd_unoffload = dsa_tag_8021q_bridge_tx_fwd_unoffload,
31778aa9ebccSVladimir Oltean };
31788aa9ebccSVladimir Oltean 
31790b0e2997SVladimir Oltean static const struct of_device_id sja1105_dt_ids[];
31800b0e2997SVladimir Oltean 
31818aa9ebccSVladimir Oltean static int sja1105_check_device_id(struct sja1105_private *priv)
31828aa9ebccSVladimir Oltean {
31838aa9ebccSVladimir Oltean 	const struct sja1105_regs *regs = priv->info->regs;
31848aa9ebccSVladimir Oltean 	u8 prod_id[SJA1105_SIZE_DEVICE_ID] = {0};
31858aa9ebccSVladimir Oltean 	struct device *dev = &priv->spidev->dev;
31860b0e2997SVladimir Oltean 	const struct of_device_id *match;
3187dff79620SVladimir Oltean 	u32 device_id;
31888aa9ebccSVladimir Oltean 	u64 part_no;
31898aa9ebccSVladimir Oltean 	int rc;
31908aa9ebccSVladimir Oltean 
319134d76e9fSVladimir Oltean 	rc = sja1105_xfer_u32(priv, SPI_READ, regs->device_id, &device_id,
319234d76e9fSVladimir Oltean 			      NULL);
31938aa9ebccSVladimir Oltean 	if (rc < 0)
31948aa9ebccSVladimir Oltean 		return rc;
31958aa9ebccSVladimir Oltean 
31961bd44870SVladimir Oltean 	rc = sja1105_xfer_buf(priv, SPI_READ, regs->prod_id, prod_id,
31971bd44870SVladimir Oltean 			      SJA1105_SIZE_DEVICE_ID);
31988aa9ebccSVladimir Oltean 	if (rc < 0)
31998aa9ebccSVladimir Oltean 		return rc;
32008aa9ebccSVladimir Oltean 
32018aa9ebccSVladimir Oltean 	sja1105_unpack(prod_id, &part_no, 19, 4, SJA1105_SIZE_DEVICE_ID);
32028aa9ebccSVladimir Oltean 
32035978fac0SNathan Chancellor 	for (match = sja1105_dt_ids; match->compatible[0]; match++) {
32040b0e2997SVladimir Oltean 		const struct sja1105_info *info = match->data;
32050b0e2997SVladimir Oltean 
32060b0e2997SVladimir Oltean 		/* Is what's been probed in our match table at all? */
32070b0e2997SVladimir Oltean 		if (info->device_id != device_id || info->part_no != part_no)
32080b0e2997SVladimir Oltean 			continue;
32090b0e2997SVladimir Oltean 
32100b0e2997SVladimir Oltean 		/* But is it what's in the device tree? */
32110b0e2997SVladimir Oltean 		if (priv->info->device_id != device_id ||
32120b0e2997SVladimir Oltean 		    priv->info->part_no != part_no) {
32130b0e2997SVladimir Oltean 			dev_warn(dev, "Device tree specifies chip %s but found %s, please fix it!\n",
32140b0e2997SVladimir Oltean 				 priv->info->name, info->name);
32150b0e2997SVladimir Oltean 			/* It isn't. No problem, pick that up. */
32160b0e2997SVladimir Oltean 			priv->info = info;
32178aa9ebccSVladimir Oltean 		}
32188aa9ebccSVladimir Oltean 
32198aa9ebccSVladimir Oltean 		return 0;
32208aa9ebccSVladimir Oltean 	}
32218aa9ebccSVladimir Oltean 
32220b0e2997SVladimir Oltean 	dev_err(dev, "Unexpected {device ID, part number}: 0x%x 0x%llx\n",
32230b0e2997SVladimir Oltean 		device_id, part_no);
32240b0e2997SVladimir Oltean 
32250b0e2997SVladimir Oltean 	return -ENODEV;
32260b0e2997SVladimir Oltean }
32270b0e2997SVladimir Oltean 
32288aa9ebccSVladimir Oltean static int sja1105_probe(struct spi_device *spi)
32298aa9ebccSVladimir Oltean {
32308aa9ebccSVladimir Oltean 	struct device *dev = &spi->dev;
32318aa9ebccSVladimir Oltean 	struct sja1105_private *priv;
3232718bad0eSVladimir Oltean 	size_t max_xfer, max_msg;
32338aa9ebccSVladimir Oltean 	struct dsa_switch *ds;
3234022522acSVladimir Oltean 	int rc;
32358aa9ebccSVladimir Oltean 
32368aa9ebccSVladimir Oltean 	if (!dev->of_node) {
32378aa9ebccSVladimir Oltean 		dev_err(dev, "No DTS bindings for SJA1105 driver\n");
32388aa9ebccSVladimir Oltean 		return -EINVAL;
32398aa9ebccSVladimir Oltean 	}
32408aa9ebccSVladimir Oltean 
324133e1501fSVladimir Oltean 	rc = sja1105_hw_reset(dev, 1, 1);
324233e1501fSVladimir Oltean 	if (rc)
324333e1501fSVladimir Oltean 		return rc;
324433e1501fSVladimir Oltean 
32458aa9ebccSVladimir Oltean 	priv = devm_kzalloc(dev, sizeof(struct sja1105_private), GFP_KERNEL);
32468aa9ebccSVladimir Oltean 	if (!priv)
32478aa9ebccSVladimir Oltean 		return -ENOMEM;
32488aa9ebccSVladimir Oltean 
32498aa9ebccSVladimir Oltean 	/* Populate our driver private structure (priv) based on
32508aa9ebccSVladimir Oltean 	 * the device tree node that was probed (spi)
32518aa9ebccSVladimir Oltean 	 */
32528aa9ebccSVladimir Oltean 	priv->spidev = spi;
32538aa9ebccSVladimir Oltean 	spi_set_drvdata(spi, priv);
32548aa9ebccSVladimir Oltean 
32558aa9ebccSVladimir Oltean 	/* Configure the SPI bus */
32568aa9ebccSVladimir Oltean 	spi->bits_per_word = 8;
32578aa9ebccSVladimir Oltean 	rc = spi_setup(spi);
32588aa9ebccSVladimir Oltean 	if (rc < 0) {
32598aa9ebccSVladimir Oltean 		dev_err(dev, "Could not init SPI\n");
32608aa9ebccSVladimir Oltean 		return rc;
32618aa9ebccSVladimir Oltean 	}
32628aa9ebccSVladimir Oltean 
3263718bad0eSVladimir Oltean 	/* In sja1105_xfer, we send spi_messages composed of two spi_transfers:
3264718bad0eSVladimir Oltean 	 * a small one for the message header and another one for the current
3265718bad0eSVladimir Oltean 	 * chunk of the packed buffer.
3266718bad0eSVladimir Oltean 	 * Check that the restrictions imposed by the SPI controller are
3267718bad0eSVladimir Oltean 	 * respected: the chunk buffer is smaller than the max transfer size,
3268718bad0eSVladimir Oltean 	 * and the total length of the chunk plus its message header is smaller
3269718bad0eSVladimir Oltean 	 * than the max message size.
3270718bad0eSVladimir Oltean 	 * We do that during probe time since the maximum transfer size is a
3271718bad0eSVladimir Oltean 	 * runtime invariant.
3272718bad0eSVladimir Oltean 	 */
3273718bad0eSVladimir Oltean 	max_xfer = spi_max_transfer_size(spi);
3274718bad0eSVladimir Oltean 	max_msg = spi_max_message_size(spi);
3275718bad0eSVladimir Oltean 
3276718bad0eSVladimir Oltean 	/* We need to send at least one 64-bit word of SPI payload per message
3277718bad0eSVladimir Oltean 	 * in order to be able to make useful progress.
3278718bad0eSVladimir Oltean 	 */
3279718bad0eSVladimir Oltean 	if (max_msg < SJA1105_SIZE_SPI_MSG_HEADER + 8) {
3280718bad0eSVladimir Oltean 		dev_err(dev, "SPI master cannot send large enough buffers, aborting\n");
3281718bad0eSVladimir Oltean 		return -EINVAL;
3282718bad0eSVladimir Oltean 	}
3283718bad0eSVladimir Oltean 
3284718bad0eSVladimir Oltean 	priv->max_xfer_len = SJA1105_SIZE_SPI_MSG_MAXLEN;
3285718bad0eSVladimir Oltean 	if (priv->max_xfer_len > max_xfer)
3286718bad0eSVladimir Oltean 		priv->max_xfer_len = max_xfer;
3287718bad0eSVladimir Oltean 	if (priv->max_xfer_len > max_msg - SJA1105_SIZE_SPI_MSG_HEADER)
3288718bad0eSVladimir Oltean 		priv->max_xfer_len = max_msg - SJA1105_SIZE_SPI_MSG_HEADER;
3289718bad0eSVladimir Oltean 
32908aa9ebccSVladimir Oltean 	priv->info = of_device_get_match_data(dev);
32918aa9ebccSVladimir Oltean 
32928aa9ebccSVladimir Oltean 	/* Detect hardware device */
32938aa9ebccSVladimir Oltean 	rc = sja1105_check_device_id(priv);
32948aa9ebccSVladimir Oltean 	if (rc < 0) {
32958aa9ebccSVladimir Oltean 		dev_err(dev, "Device ID check failed: %d\n", rc);
32968aa9ebccSVladimir Oltean 		return rc;
32978aa9ebccSVladimir Oltean 	}
32988aa9ebccSVladimir Oltean 
32998aa9ebccSVladimir Oltean 	dev_info(dev, "Probed switch chip: %s\n", priv->info->name);
33008aa9ebccSVladimir Oltean 
33017e99e347SVivien Didelot 	ds = devm_kzalloc(dev, sizeof(*ds), GFP_KERNEL);
33028aa9ebccSVladimir Oltean 	if (!ds)
33038aa9ebccSVladimir Oltean 		return -ENOMEM;
33048aa9ebccSVladimir Oltean 
33057e99e347SVivien Didelot 	ds->dev = dev;
33063e77e59bSVladimir Oltean 	ds->num_ports = priv->info->num_ports;
33078aa9ebccSVladimir Oltean 	ds->ops = &sja1105_switch_ops;
33088aa9ebccSVladimir Oltean 	ds->priv = priv;
33098aa9ebccSVladimir Oltean 	priv->ds = ds;
33108aa9ebccSVladimir Oltean 
3311d5a619bfSVivien Didelot 	mutex_init(&priv->ptp_data.lock);
3312d5a619bfSVivien Didelot 	mutex_init(&priv->mgmt_lock);
3313d5a619bfSVivien Didelot 
3314022522acSVladimir Oltean 	rc = sja1105_parse_dt(priv);
3315022522acSVladimir Oltean 	if (rc < 0) {
3316022522acSVladimir Oltean 		dev_err(ds->dev, "Failed to parse DT: %d\n", rc);
3317328621f6SVladimir Oltean 		return rc;
3318022522acSVladimir Oltean 	}
3319022522acSVladimir Oltean 
3320022522acSVladimir Oltean 	/* Error out early if internal delays are required through DT
3321022522acSVladimir Oltean 	 * and we can't apply them.
3322022522acSVladimir Oltean 	 */
3323022522acSVladimir Oltean 	rc = sja1105_parse_rgmii_delays(priv);
3324022522acSVladimir Oltean 	if (rc < 0) {
3325022522acSVladimir Oltean 		dev_err(ds->dev, "RGMII delay not supported\n");
3326022522acSVladimir Oltean 		return rc;
3327022522acSVladimir Oltean 	}
3328d5a619bfSVivien Didelot 
33294d752508SVladimir Oltean 	if (IS_ENABLED(CONFIG_NET_SCH_CBS)) {
33304d752508SVladimir Oltean 		priv->cbs = devm_kcalloc(dev, priv->info->num_cbs_shapers,
33314d752508SVladimir Oltean 					 sizeof(struct sja1105_cbs_entry),
33324d752508SVladimir Oltean 					 GFP_KERNEL);
3333022522acSVladimir Oltean 		if (!priv->cbs)
3334022522acSVladimir Oltean 			return -ENOMEM;
33354d752508SVladimir Oltean 	}
33364d752508SVladimir Oltean 
3337022522acSVladimir Oltean 	return dsa_register_switch(priv->ds);
33388aa9ebccSVladimir Oltean }
33398aa9ebccSVladimir Oltean 
33408aa9ebccSVladimir Oltean static int sja1105_remove(struct spi_device *spi)
33418aa9ebccSVladimir Oltean {
33428aa9ebccSVladimir Oltean 	struct sja1105_private *priv = spi_get_drvdata(spi);
3343cedf4670SVladimir Oltean 	struct dsa_switch *ds = priv->ds;
33448aa9ebccSVladimir Oltean 
3345cedf4670SVladimir Oltean 	dsa_unregister_switch(ds);
3346cedf4670SVladimir Oltean 
33478aa9ebccSVladimir Oltean 	return 0;
33488aa9ebccSVladimir Oltean }
33498aa9ebccSVladimir Oltean 
33508aa9ebccSVladimir Oltean static const struct of_device_id sja1105_dt_ids[] = {
33518aa9ebccSVladimir Oltean 	{ .compatible = "nxp,sja1105e", .data = &sja1105e_info },
33528aa9ebccSVladimir Oltean 	{ .compatible = "nxp,sja1105t", .data = &sja1105t_info },
33538aa9ebccSVladimir Oltean 	{ .compatible = "nxp,sja1105p", .data = &sja1105p_info },
33548aa9ebccSVladimir Oltean 	{ .compatible = "nxp,sja1105q", .data = &sja1105q_info },
33558aa9ebccSVladimir Oltean 	{ .compatible = "nxp,sja1105r", .data = &sja1105r_info },
33568aa9ebccSVladimir Oltean 	{ .compatible = "nxp,sja1105s", .data = &sja1105s_info },
33573e77e59bSVladimir Oltean 	{ .compatible = "nxp,sja1110a", .data = &sja1110a_info },
33583e77e59bSVladimir Oltean 	{ .compatible = "nxp,sja1110b", .data = &sja1110b_info },
33593e77e59bSVladimir Oltean 	{ .compatible = "nxp,sja1110c", .data = &sja1110c_info },
33603e77e59bSVladimir Oltean 	{ .compatible = "nxp,sja1110d", .data = &sja1110d_info },
33618aa9ebccSVladimir Oltean 	{ /* sentinel */ },
33628aa9ebccSVladimir Oltean };
33638aa9ebccSVladimir Oltean MODULE_DEVICE_TABLE(of, sja1105_dt_ids);
33648aa9ebccSVladimir Oltean 
33658aa9ebccSVladimir Oltean static struct spi_driver sja1105_driver = {
33668aa9ebccSVladimir Oltean 	.driver = {
33678aa9ebccSVladimir Oltean 		.name  = "sja1105",
33688aa9ebccSVladimir Oltean 		.owner = THIS_MODULE,
33698aa9ebccSVladimir Oltean 		.of_match_table = of_match_ptr(sja1105_dt_ids),
33708aa9ebccSVladimir Oltean 	},
33718aa9ebccSVladimir Oltean 	.probe  = sja1105_probe,
33728aa9ebccSVladimir Oltean 	.remove = sja1105_remove,
33738aa9ebccSVladimir Oltean };
33748aa9ebccSVladimir Oltean 
33758aa9ebccSVladimir Oltean module_spi_driver(sja1105_driver);
33768aa9ebccSVladimir Oltean 
33778aa9ebccSVladimir Oltean MODULE_AUTHOR("Vladimir Oltean <olteanv@gmail.com>");
33788aa9ebccSVladimir Oltean MODULE_AUTHOR("Georg Waibel <georg.waibel@sensor-technik.de>");
33798aa9ebccSVladimir Oltean MODULE_DESCRIPTION("SJA1105 Driver");
33808aa9ebccSVladimir Oltean MODULE_LICENSE("GPL v2");
3381