xref: /openbmc/linux/drivers/net/dsa/sja1105/sja1105_main.c (revision 994d2cbb08ca05e3c1af954ec63a3ae32a862ac5)
18aa9ebccSVladimir Oltean // SPDX-License-Identifier: GPL-2.0
28aa9ebccSVladimir Oltean /* Copyright (c) 2018, Sensor-Technik Wiedemann GmbH
38aa9ebccSVladimir Oltean  * Copyright (c) 2018-2019, Vladimir Oltean <olteanv@gmail.com>
48aa9ebccSVladimir Oltean  */
58aa9ebccSVladimir Oltean 
68aa9ebccSVladimir Oltean #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
78aa9ebccSVladimir Oltean 
88aa9ebccSVladimir Oltean #include <linux/delay.h>
98aa9ebccSVladimir Oltean #include <linux/module.h>
108aa9ebccSVladimir Oltean #include <linux/printk.h>
118aa9ebccSVladimir Oltean #include <linux/spi/spi.h>
128aa9ebccSVladimir Oltean #include <linux/errno.h>
138aa9ebccSVladimir Oltean #include <linux/gpio/consumer.h>
14ad9f299aSVladimir Oltean #include <linux/phylink.h>
158aa9ebccSVladimir Oltean #include <linux/of.h>
168aa9ebccSVladimir Oltean #include <linux/of_net.h>
178aa9ebccSVladimir Oltean #include <linux/of_mdio.h>
188aa9ebccSVladimir Oltean #include <linux/of_device.h>
193ad1d171SVladimir Oltean #include <linux/pcs/pcs-xpcs.h>
208aa9ebccSVladimir Oltean #include <linux/netdev_features.h>
218aa9ebccSVladimir Oltean #include <linux/netdevice.h>
228aa9ebccSVladimir Oltean #include <linux/if_bridge.h>
238aa9ebccSVladimir Oltean #include <linux/if_ether.h>
24227d07a0SVladimir Oltean #include <linux/dsa/8021q.h>
258aa9ebccSVladimir Oltean #include "sja1105.h"
26317ab5b8SVladimir Oltean #include "sja1105_tas.h"
278aa9ebccSVladimir Oltean 
284d942354SVladimir Oltean #define SJA1105_UNKNOWN_MULTICAST	0x010000000000ull
29ed040abcSVladimir Oltean #define SJA1105_DEFAULT_VLAN		(VLAN_N_VID - 1)
304d942354SVladimir Oltean 
318aa9ebccSVladimir Oltean static void sja1105_hw_reset(struct gpio_desc *gpio, unsigned int pulse_len,
328aa9ebccSVladimir Oltean 			     unsigned int startup_delay)
338aa9ebccSVladimir Oltean {
348aa9ebccSVladimir Oltean 	gpiod_set_value_cansleep(gpio, 1);
358aa9ebccSVladimir Oltean 	/* Wait for minimum reset pulse length */
368aa9ebccSVladimir Oltean 	msleep(pulse_len);
378aa9ebccSVladimir Oltean 	gpiod_set_value_cansleep(gpio, 0);
388aa9ebccSVladimir Oltean 	/* Wait until chip is ready after reset */
398aa9ebccSVladimir Oltean 	msleep(startup_delay);
408aa9ebccSVladimir Oltean }
418aa9ebccSVladimir Oltean 
428aa9ebccSVladimir Oltean static void
438aa9ebccSVladimir Oltean sja1105_port_allow_traffic(struct sja1105_l2_forwarding_entry *l2_fwd,
448aa9ebccSVladimir Oltean 			   int from, int to, bool allow)
458aa9ebccSVladimir Oltean {
464d942354SVladimir Oltean 	if (allow)
478aa9ebccSVladimir Oltean 		l2_fwd[from].reach_port |= BIT(to);
484d942354SVladimir Oltean 	else
498aa9ebccSVladimir Oltean 		l2_fwd[from].reach_port &= ~BIT(to);
508aa9ebccSVladimir Oltean }
518aa9ebccSVladimir Oltean 
527f7ccdeaSVladimir Oltean static bool sja1105_can_forward(struct sja1105_l2_forwarding_entry *l2_fwd,
537f7ccdeaSVladimir Oltean 				int from, int to)
547f7ccdeaSVladimir Oltean {
557f7ccdeaSVladimir Oltean 	return !!(l2_fwd[from].reach_port & BIT(to));
567f7ccdeaSVladimir Oltean }
577f7ccdeaSVladimir Oltean 
58bef0746cSVladimir Oltean static int sja1105_is_vlan_configured(struct sja1105_private *priv, u16 vid)
59bef0746cSVladimir Oltean {
60bef0746cSVladimir Oltean 	struct sja1105_vlan_lookup_entry *vlan;
61bef0746cSVladimir Oltean 	int count, i;
62bef0746cSVladimir Oltean 
63bef0746cSVladimir Oltean 	vlan = priv->static_config.tables[BLK_IDX_VLAN_LOOKUP].entries;
64bef0746cSVladimir Oltean 	count = priv->static_config.tables[BLK_IDX_VLAN_LOOKUP].entry_count;
65bef0746cSVladimir Oltean 
66bef0746cSVladimir Oltean 	for (i = 0; i < count; i++)
67bef0746cSVladimir Oltean 		if (vlan[i].vlanid == vid)
68bef0746cSVladimir Oltean 			return i;
69bef0746cSVladimir Oltean 
70bef0746cSVladimir Oltean 	/* Return an invalid entry index if not found */
71bef0746cSVladimir Oltean 	return -1;
72bef0746cSVladimir Oltean }
73bef0746cSVladimir Oltean 
74bef0746cSVladimir Oltean static int sja1105_drop_untagged(struct dsa_switch *ds, int port, bool drop)
75bef0746cSVladimir Oltean {
76bef0746cSVladimir Oltean 	struct sja1105_private *priv = ds->priv;
77bef0746cSVladimir Oltean 	struct sja1105_mac_config_entry *mac;
78bef0746cSVladimir Oltean 
79bef0746cSVladimir Oltean 	mac = priv->static_config.tables[BLK_IDX_MAC_CONFIG].entries;
80bef0746cSVladimir Oltean 
81bef0746cSVladimir Oltean 	if (mac[port].drpuntag == drop)
82bef0746cSVladimir Oltean 		return 0;
83bef0746cSVladimir Oltean 
84bef0746cSVladimir Oltean 	mac[port].drpuntag = drop;
85bef0746cSVladimir Oltean 
86bef0746cSVladimir Oltean 	return sja1105_dynamic_config_write(priv, BLK_IDX_MAC_CONFIG, port,
87bef0746cSVladimir Oltean 					    &mac[port], true);
88bef0746cSVladimir Oltean }
89bef0746cSVladimir Oltean 
90cde8078eSVladimir Oltean static int sja1105_pvid_apply(struct sja1105_private *priv, int port, u16 pvid)
91cde8078eSVladimir Oltean {
92cde8078eSVladimir Oltean 	struct sja1105_mac_config_entry *mac;
93cde8078eSVladimir Oltean 
94cde8078eSVladimir Oltean 	mac = priv->static_config.tables[BLK_IDX_MAC_CONFIG].entries;
95cde8078eSVladimir Oltean 
96cde8078eSVladimir Oltean 	if (mac[port].vlanid == pvid)
97cde8078eSVladimir Oltean 		return 0;
98cde8078eSVladimir Oltean 
99cde8078eSVladimir Oltean 	mac[port].vlanid = pvid;
100cde8078eSVladimir Oltean 
101cde8078eSVladimir Oltean 	return sja1105_dynamic_config_write(priv, BLK_IDX_MAC_CONFIG, port,
102cde8078eSVladimir Oltean 					    &mac[port], true);
103cde8078eSVladimir Oltean }
104cde8078eSVladimir Oltean 
105cde8078eSVladimir Oltean static int sja1105_commit_pvid(struct dsa_switch *ds, int port)
106cde8078eSVladimir Oltean {
107cde8078eSVladimir Oltean 	struct dsa_port *dp = dsa_to_port(ds, port);
108cde8078eSVladimir Oltean 	struct sja1105_private *priv = ds->priv;
109bef0746cSVladimir Oltean 	struct sja1105_vlan_lookup_entry *vlan;
110bef0746cSVladimir Oltean 	bool drop_untagged = false;
111bef0746cSVladimir Oltean 	int match, rc;
112cde8078eSVladimir Oltean 	u16 pvid;
113cde8078eSVladimir Oltean 
114cde8078eSVladimir Oltean 	if (dp->bridge_dev && br_vlan_enabled(dp->bridge_dev))
115cde8078eSVladimir Oltean 		pvid = priv->bridge_pvid[port];
116cde8078eSVladimir Oltean 	else
117cde8078eSVladimir Oltean 		pvid = priv->tag_8021q_pvid[port];
118cde8078eSVladimir Oltean 
119bef0746cSVladimir Oltean 	rc = sja1105_pvid_apply(priv, port, pvid);
120bef0746cSVladimir Oltean 	if (rc)
121bef0746cSVladimir Oltean 		return rc;
122bef0746cSVladimir Oltean 
123bef0746cSVladimir Oltean 	vlan = priv->static_config.tables[BLK_IDX_VLAN_LOOKUP].entries;
124bef0746cSVladimir Oltean 
125bef0746cSVladimir Oltean 	match = sja1105_is_vlan_configured(priv, pvid);
126bef0746cSVladimir Oltean 
127bef0746cSVladimir Oltean 	if (match < 0 || !(vlan[match].vmemb_port & BIT(port)))
128bef0746cSVladimir Oltean 		drop_untagged = true;
129bef0746cSVladimir Oltean 
130bef0746cSVladimir Oltean 	return sja1105_drop_untagged(ds, port, drop_untagged);
131cde8078eSVladimir Oltean }
132cde8078eSVladimir Oltean 
1338aa9ebccSVladimir Oltean static int sja1105_init_mac_settings(struct sja1105_private *priv)
1348aa9ebccSVladimir Oltean {
1358aa9ebccSVladimir Oltean 	struct sja1105_mac_config_entry default_mac = {
1368aa9ebccSVladimir Oltean 		/* Enable all 8 priority queues on egress.
1378aa9ebccSVladimir Oltean 		 * Every queue i holds top[i] - base[i] frames.
1388aa9ebccSVladimir Oltean 		 * Sum of top[i] - base[i] is 511 (max hardware limit).
1398aa9ebccSVladimir Oltean 		 */
1408aa9ebccSVladimir Oltean 		.top  = {0x3F, 0x7F, 0xBF, 0xFF, 0x13F, 0x17F, 0x1BF, 0x1FF},
1418aa9ebccSVladimir Oltean 		.base = {0x0, 0x40, 0x80, 0xC0, 0x100, 0x140, 0x180, 0x1C0},
1428aa9ebccSVladimir Oltean 		.enabled = {true, true, true, true, true, true, true, true},
1438aa9ebccSVladimir Oltean 		/* Keep standard IFG of 12 bytes on egress. */
1448aa9ebccSVladimir Oltean 		.ifg = 0,
1458aa9ebccSVladimir Oltean 		/* Always put the MAC speed in automatic mode, where it can be
1461fd4a173SVladimir Oltean 		 * adjusted at runtime by PHYLINK.
1478aa9ebccSVladimir Oltean 		 */
14841fed17fSVladimir Oltean 		.speed = priv->info->port_speed[SJA1105_SPEED_AUTO],
1498aa9ebccSVladimir Oltean 		/* No static correction for 1-step 1588 events */
1508aa9ebccSVladimir Oltean 		.tp_delin = 0,
1518aa9ebccSVladimir Oltean 		.tp_delout = 0,
1528aa9ebccSVladimir Oltean 		/* Disable aging for critical TTEthernet traffic */
1538aa9ebccSVladimir Oltean 		.maxage = 0xFF,
1548aa9ebccSVladimir Oltean 		/* Internal VLAN (pvid) to apply to untagged ingress */
1558aa9ebccSVladimir Oltean 		.vlanprio = 0,
156e3502b82SVladimir Oltean 		.vlanid = 1,
1578aa9ebccSVladimir Oltean 		.ing_mirr = false,
1588aa9ebccSVladimir Oltean 		.egr_mirr = false,
1598aa9ebccSVladimir Oltean 		/* Don't drop traffic with other EtherType than ETH_P_IP */
1608aa9ebccSVladimir Oltean 		.drpnona664 = false,
1618aa9ebccSVladimir Oltean 		/* Don't drop double-tagged traffic */
1628aa9ebccSVladimir Oltean 		.drpdtag = false,
1638aa9ebccSVladimir Oltean 		/* Don't drop untagged traffic */
1648aa9ebccSVladimir Oltean 		.drpuntag = false,
1658aa9ebccSVladimir Oltean 		/* Don't retag 802.1p (VID 0) traffic with the pvid */
1668aa9ebccSVladimir Oltean 		.retag = false,
167640f763fSVladimir Oltean 		/* Disable learning and I/O on user ports by default -
168640f763fSVladimir Oltean 		 * STP will enable it.
169640f763fSVladimir Oltean 		 */
170640f763fSVladimir Oltean 		.dyn_learn = false,
1718aa9ebccSVladimir Oltean 		.egress = false,
1728aa9ebccSVladimir Oltean 		.ingress = false,
1738aa9ebccSVladimir Oltean 	};
1748aa9ebccSVladimir Oltean 	struct sja1105_mac_config_entry *mac;
175542043e9SVladimir Oltean 	struct dsa_switch *ds = priv->ds;
1768aa9ebccSVladimir Oltean 	struct sja1105_table *table;
1775313a37bSVladimir Oltean 	struct dsa_port *dp;
1788aa9ebccSVladimir Oltean 
1798aa9ebccSVladimir Oltean 	table = &priv->static_config.tables[BLK_IDX_MAC_CONFIG];
1808aa9ebccSVladimir Oltean 
1818aa9ebccSVladimir Oltean 	/* Discard previous MAC Configuration Table */
1828aa9ebccSVladimir Oltean 	if (table->entry_count) {
1838aa9ebccSVladimir Oltean 		kfree(table->entries);
1848aa9ebccSVladimir Oltean 		table->entry_count = 0;
1858aa9ebccSVladimir Oltean 	}
1868aa9ebccSVladimir Oltean 
187fd6f2c25SVladimir Oltean 	table->entries = kcalloc(table->ops->max_entry_count,
1888aa9ebccSVladimir Oltean 				 table->ops->unpacked_entry_size, GFP_KERNEL);
1898aa9ebccSVladimir Oltean 	if (!table->entries)
1908aa9ebccSVladimir Oltean 		return -ENOMEM;
1918aa9ebccSVladimir Oltean 
192fd6f2c25SVladimir Oltean 	table->entry_count = table->ops->max_entry_count;
1938aa9ebccSVladimir Oltean 
1948aa9ebccSVladimir Oltean 	mac = table->entries;
1958aa9ebccSVladimir Oltean 
1965313a37bSVladimir Oltean 	list_for_each_entry(dp, &ds->dst->ports, list) {
1975313a37bSVladimir Oltean 		if (dp->ds != ds)
1985313a37bSVladimir Oltean 			continue;
1995313a37bSVladimir Oltean 
2005313a37bSVladimir Oltean 		mac[dp->index] = default_mac;
201b0b33b04SVladimir Oltean 
202b0b33b04SVladimir Oltean 		/* Let sja1105_bridge_stp_state_set() keep address learning
20381d45898SVladimir Oltean 		 * enabled for the DSA ports. CPU ports use software-assisted
20481d45898SVladimir Oltean 		 * learning to ensure that only FDB entries belonging to the
20581d45898SVladimir Oltean 		 * bridge are learned, and that they are learned towards all
20681d45898SVladimir Oltean 		 * CPU ports in a cross-chip topology if multiple CPU ports
20781d45898SVladimir Oltean 		 * exist.
208640f763fSVladimir Oltean 		 */
2095313a37bSVladimir Oltean 		if (dsa_port_is_dsa(dp))
2105313a37bSVladimir Oltean 			dp->learning = true;
211640f763fSVladimir Oltean 	}
2128aa9ebccSVladimir Oltean 
2138aa9ebccSVladimir Oltean 	return 0;
2148aa9ebccSVladimir Oltean }
2158aa9ebccSVladimir Oltean 
2165d645df9SVladimir Oltean static int sja1105_init_mii_settings(struct sja1105_private *priv)
2178aa9ebccSVladimir Oltean {
2188aa9ebccSVladimir Oltean 	struct device *dev = &priv->spidev->dev;
2198aa9ebccSVladimir Oltean 	struct sja1105_xmii_params_entry *mii;
220542043e9SVladimir Oltean 	struct dsa_switch *ds = priv->ds;
2218aa9ebccSVladimir Oltean 	struct sja1105_table *table;
2228aa9ebccSVladimir Oltean 	int i;
2238aa9ebccSVladimir Oltean 
2248aa9ebccSVladimir Oltean 	table = &priv->static_config.tables[BLK_IDX_XMII_PARAMS];
2258aa9ebccSVladimir Oltean 
2268aa9ebccSVladimir Oltean 	/* Discard previous xMII Mode Parameters Table */
2278aa9ebccSVladimir Oltean 	if (table->entry_count) {
2288aa9ebccSVladimir Oltean 		kfree(table->entries);
2298aa9ebccSVladimir Oltean 		table->entry_count = 0;
2308aa9ebccSVladimir Oltean 	}
2318aa9ebccSVladimir Oltean 
232fd6f2c25SVladimir Oltean 	table->entries = kcalloc(table->ops->max_entry_count,
2338aa9ebccSVladimir Oltean 				 table->ops->unpacked_entry_size, GFP_KERNEL);
2348aa9ebccSVladimir Oltean 	if (!table->entries)
2358aa9ebccSVladimir Oltean 		return -ENOMEM;
2368aa9ebccSVladimir Oltean 
2371fd4a173SVladimir Oltean 	/* Override table based on PHYLINK DT bindings */
238fd6f2c25SVladimir Oltean 	table->entry_count = table->ops->max_entry_count;
2398aa9ebccSVladimir Oltean 
2408aa9ebccSVladimir Oltean 	mii = table->entries;
2418aa9ebccSVladimir Oltean 
242542043e9SVladimir Oltean 	for (i = 0; i < ds->num_ports; i++) {
2435d645df9SVladimir Oltean 		sja1105_mii_role_t role = XMII_MAC;
2445d645df9SVladimir Oltean 
245ee9d0cb6SVladimir Oltean 		if (dsa_is_unused_port(priv->ds, i))
246ee9d0cb6SVladimir Oltean 			continue;
247ee9d0cb6SVladimir Oltean 
2485d645df9SVladimir Oltean 		switch (priv->phy_mode[i]) {
2495a8f0974SVladimir Oltean 		case PHY_INTERFACE_MODE_INTERNAL:
2505a8f0974SVladimir Oltean 			if (priv->info->internal_phy[i] == SJA1105_NO_PHY)
2515a8f0974SVladimir Oltean 				goto unsupported;
2525a8f0974SVladimir Oltean 
2535a8f0974SVladimir Oltean 			mii->xmii_mode[i] = XMII_MODE_MII;
2545a8f0974SVladimir Oltean 			if (priv->info->internal_phy[i] == SJA1105_PHY_BASE_TX)
2555a8f0974SVladimir Oltean 				mii->special[i] = true;
2565a8f0974SVladimir Oltean 
2575a8f0974SVladimir Oltean 			break;
2585d645df9SVladimir Oltean 		case PHY_INTERFACE_MODE_REVMII:
2595d645df9SVladimir Oltean 			role = XMII_PHY;
2605d645df9SVladimir Oltean 			fallthrough;
2618aa9ebccSVladimir Oltean 		case PHY_INTERFACE_MODE_MII:
26291a05078SVladimir Oltean 			if (!priv->info->supports_mii[i])
26391a05078SVladimir Oltean 				goto unsupported;
26491a05078SVladimir Oltean 
2658aa9ebccSVladimir Oltean 			mii->xmii_mode[i] = XMII_MODE_MII;
2668aa9ebccSVladimir Oltean 			break;
2675d645df9SVladimir Oltean 		case PHY_INTERFACE_MODE_REVRMII:
2685d645df9SVladimir Oltean 			role = XMII_PHY;
2695d645df9SVladimir Oltean 			fallthrough;
2708aa9ebccSVladimir Oltean 		case PHY_INTERFACE_MODE_RMII:
27191a05078SVladimir Oltean 			if (!priv->info->supports_rmii[i])
27291a05078SVladimir Oltean 				goto unsupported;
27391a05078SVladimir Oltean 
2748aa9ebccSVladimir Oltean 			mii->xmii_mode[i] = XMII_MODE_RMII;
2758aa9ebccSVladimir Oltean 			break;
2768aa9ebccSVladimir Oltean 		case PHY_INTERFACE_MODE_RGMII:
2778aa9ebccSVladimir Oltean 		case PHY_INTERFACE_MODE_RGMII_ID:
2788aa9ebccSVladimir Oltean 		case PHY_INTERFACE_MODE_RGMII_RXID:
2798aa9ebccSVladimir Oltean 		case PHY_INTERFACE_MODE_RGMII_TXID:
28091a05078SVladimir Oltean 			if (!priv->info->supports_rgmii[i])
28191a05078SVladimir Oltean 				goto unsupported;
28291a05078SVladimir Oltean 
2838aa9ebccSVladimir Oltean 			mii->xmii_mode[i] = XMII_MODE_RGMII;
2848aa9ebccSVladimir Oltean 			break;
285ffe10e67SVladimir Oltean 		case PHY_INTERFACE_MODE_SGMII:
28691a05078SVladimir Oltean 			if (!priv->info->supports_sgmii[i])
28791a05078SVladimir Oltean 				goto unsupported;
28891a05078SVladimir Oltean 
289ffe10e67SVladimir Oltean 			mii->xmii_mode[i] = XMII_MODE_SGMII;
290ece578bcSVladimir Oltean 			mii->special[i] = true;
291ffe10e67SVladimir Oltean 			break;
29291a05078SVladimir Oltean 		case PHY_INTERFACE_MODE_2500BASEX:
29391a05078SVladimir Oltean 			if (!priv->info->supports_2500basex[i])
29491a05078SVladimir Oltean 				goto unsupported;
29591a05078SVladimir Oltean 
29691a05078SVladimir Oltean 			mii->xmii_mode[i] = XMII_MODE_SGMII;
297ece578bcSVladimir Oltean 			mii->special[i] = true;
29891a05078SVladimir Oltean 			break;
29991a05078SVladimir Oltean unsupported:
3008aa9ebccSVladimir Oltean 		default:
30191a05078SVladimir Oltean 			dev_err(dev, "Unsupported PHY mode %s on port %d!\n",
3025d645df9SVladimir Oltean 				phy_modes(priv->phy_mode[i]), i);
3036729188dSVladimir Oltean 			return -EINVAL;
3048aa9ebccSVladimir Oltean 		}
3058aa9ebccSVladimir Oltean 
3065d645df9SVladimir Oltean 		mii->phy_mac[i] = role;
3078aa9ebccSVladimir Oltean 	}
3088aa9ebccSVladimir Oltean 	return 0;
3098aa9ebccSVladimir Oltean }
3108aa9ebccSVladimir Oltean 
3118aa9ebccSVladimir Oltean static int sja1105_init_static_fdb(struct sja1105_private *priv)
3128aa9ebccSVladimir Oltean {
3134d942354SVladimir Oltean 	struct sja1105_l2_lookup_entry *l2_lookup;
3148aa9ebccSVladimir Oltean 	struct sja1105_table *table;
3154d942354SVladimir Oltean 	int port;
3168aa9ebccSVladimir Oltean 
3178aa9ebccSVladimir Oltean 	table = &priv->static_config.tables[BLK_IDX_L2_LOOKUP];
3188aa9ebccSVladimir Oltean 
3194d942354SVladimir Oltean 	/* We only populate the FDB table through dynamic L2 Address Lookup
3204d942354SVladimir Oltean 	 * entries, except for a special entry at the end which is a catch-all
3214d942354SVladimir Oltean 	 * for unknown multicast and will be used to control flooding domain.
322291d1e72SVladimir Oltean 	 */
3238aa9ebccSVladimir Oltean 	if (table->entry_count) {
3248aa9ebccSVladimir Oltean 		kfree(table->entries);
3258aa9ebccSVladimir Oltean 		table->entry_count = 0;
3268aa9ebccSVladimir Oltean 	}
3274d942354SVladimir Oltean 
3284d942354SVladimir Oltean 	if (!priv->info->can_limit_mcast_flood)
3294d942354SVladimir Oltean 		return 0;
3304d942354SVladimir Oltean 
3314d942354SVladimir Oltean 	table->entries = kcalloc(1, table->ops->unpacked_entry_size,
3324d942354SVladimir Oltean 				 GFP_KERNEL);
3334d942354SVladimir Oltean 	if (!table->entries)
3344d942354SVladimir Oltean 		return -ENOMEM;
3354d942354SVladimir Oltean 
3364d942354SVladimir Oltean 	table->entry_count = 1;
3374d942354SVladimir Oltean 	l2_lookup = table->entries;
3384d942354SVladimir Oltean 
3394d942354SVladimir Oltean 	/* All L2 multicast addresses have an odd first octet */
3404d942354SVladimir Oltean 	l2_lookup[0].macaddr = SJA1105_UNKNOWN_MULTICAST;
3414d942354SVladimir Oltean 	l2_lookup[0].mask_macaddr = SJA1105_UNKNOWN_MULTICAST;
3424d942354SVladimir Oltean 	l2_lookup[0].lockeds = true;
3434d942354SVladimir Oltean 	l2_lookup[0].index = SJA1105_MAX_L2_LOOKUP_COUNT - 1;
3444d942354SVladimir Oltean 
3454d942354SVladimir Oltean 	/* Flood multicast to every port by default */
3464d942354SVladimir Oltean 	for (port = 0; port < priv->ds->num_ports; port++)
3474d942354SVladimir Oltean 		if (!dsa_is_unused_port(priv->ds, port))
3484d942354SVladimir Oltean 			l2_lookup[0].destports |= BIT(port);
3494d942354SVladimir Oltean 
3508aa9ebccSVladimir Oltean 	return 0;
3518aa9ebccSVladimir Oltean }
3528aa9ebccSVladimir Oltean 
3538aa9ebccSVladimir Oltean static int sja1105_init_l2_lookup_params(struct sja1105_private *priv)
3548aa9ebccSVladimir Oltean {
3558aa9ebccSVladimir Oltean 	struct sja1105_l2_lookup_params_entry default_l2_lookup_params = {
3568456721dSVladimir Oltean 		/* Learned FDB entries are forgotten after 300 seconds */
3578456721dSVladimir Oltean 		.maxage = SJA1105_AGEING_TIME_MS(300000),
3588aa9ebccSVladimir Oltean 		/* All entries within a FDB bin are available for learning */
3598aa9ebccSVladimir Oltean 		.dyn_tbsz = SJA1105ET_FDB_BIN_SIZE,
3601da73821SVladimir Oltean 		/* And the P/Q/R/S equivalent setting: */
3611da73821SVladimir Oltean 		.start_dynspc = 0,
3628aa9ebccSVladimir Oltean 		/* 2^8 + 2^5 + 2^3 + 2^2 + 2^1 + 1 in Koopman notation */
3638aa9ebccSVladimir Oltean 		.poly = 0x97,
3648aa9ebccSVladimir Oltean 		/* This selects between Independent VLAN Learning (IVL) and
3658aa9ebccSVladimir Oltean 		 * Shared VLAN Learning (SVL)
3668aa9ebccSVladimir Oltean 		 */
3676d7c7d94SVladimir Oltean 		.shared_learn = true,
3688aa9ebccSVladimir Oltean 		/* Don't discard management traffic based on ENFPORT -
3698aa9ebccSVladimir Oltean 		 * we don't perform SMAC port enforcement anyway, so
3708aa9ebccSVladimir Oltean 		 * what we are setting here doesn't matter.
3718aa9ebccSVladimir Oltean 		 */
3728aa9ebccSVladimir Oltean 		.no_enf_hostprt = false,
3738aa9ebccSVladimir Oltean 		/* Don't learn SMAC for mac_fltres1 and mac_fltres0.
3748aa9ebccSVladimir Oltean 		 * Maybe correlate with no_linklocal_learn from bridge driver?
3758aa9ebccSVladimir Oltean 		 */
3768aa9ebccSVladimir Oltean 		.no_mgmt_learn = true,
3771da73821SVladimir Oltean 		/* P/Q/R/S only */
3781da73821SVladimir Oltean 		.use_static = true,
3791da73821SVladimir Oltean 		/* Dynamically learned FDB entries can overwrite other (older)
3801da73821SVladimir Oltean 		 * dynamic FDB entries
3811da73821SVladimir Oltean 		 */
3821da73821SVladimir Oltean 		.owr_dyn = true,
3831da73821SVladimir Oltean 		.drpnolearn = true,
3848aa9ebccSVladimir Oltean 	};
385542043e9SVladimir Oltean 	struct dsa_switch *ds = priv->ds;
386f238fef1SVladimir Oltean 	int port, num_used_ports = 0;
387542043e9SVladimir Oltean 	struct sja1105_table *table;
388542043e9SVladimir Oltean 	u64 max_fdb_entries;
389542043e9SVladimir Oltean 
390542043e9SVladimir Oltean 	for (port = 0; port < ds->num_ports; port++)
391f238fef1SVladimir Oltean 		if (!dsa_is_unused_port(ds, port))
392f238fef1SVladimir Oltean 			num_used_ports++;
393f238fef1SVladimir Oltean 
394f238fef1SVladimir Oltean 	max_fdb_entries = SJA1105_MAX_L2_LOOKUP_COUNT / num_used_ports;
395f238fef1SVladimir Oltean 
396f238fef1SVladimir Oltean 	for (port = 0; port < ds->num_ports; port++) {
397f238fef1SVladimir Oltean 		if (dsa_is_unused_port(ds, port))
398f238fef1SVladimir Oltean 			continue;
399f238fef1SVladimir Oltean 
400542043e9SVladimir Oltean 		default_l2_lookup_params.maxaddrp[port] = max_fdb_entries;
401f238fef1SVladimir Oltean 	}
4028aa9ebccSVladimir Oltean 
4038aa9ebccSVladimir Oltean 	table = &priv->static_config.tables[BLK_IDX_L2_LOOKUP_PARAMS];
4048aa9ebccSVladimir Oltean 
4058aa9ebccSVladimir Oltean 	if (table->entry_count) {
4068aa9ebccSVladimir Oltean 		kfree(table->entries);
4078aa9ebccSVladimir Oltean 		table->entry_count = 0;
4088aa9ebccSVladimir Oltean 	}
4098aa9ebccSVladimir Oltean 
410fd6f2c25SVladimir Oltean 	table->entries = kcalloc(table->ops->max_entry_count,
4118aa9ebccSVladimir Oltean 				 table->ops->unpacked_entry_size, GFP_KERNEL);
4128aa9ebccSVladimir Oltean 	if (!table->entries)
4138aa9ebccSVladimir Oltean 		return -ENOMEM;
4148aa9ebccSVladimir Oltean 
415fd6f2c25SVladimir Oltean 	table->entry_count = table->ops->max_entry_count;
4168aa9ebccSVladimir Oltean 
4178aa9ebccSVladimir Oltean 	/* This table only has a single entry */
4188aa9ebccSVladimir Oltean 	((struct sja1105_l2_lookup_params_entry *)table->entries)[0] =
4198aa9ebccSVladimir Oltean 				default_l2_lookup_params;
4208aa9ebccSVladimir Oltean 
4218aa9ebccSVladimir Oltean 	return 0;
4228aa9ebccSVladimir Oltean }
4238aa9ebccSVladimir Oltean 
424ed040abcSVladimir Oltean /* Set up a default VLAN for untagged traffic injected from the CPU
425ed040abcSVladimir Oltean  * using management routes (e.g. STP, PTP) as opposed to tag_8021q.
426ed040abcSVladimir Oltean  * All DT-defined ports are members of this VLAN, and there are no
427ed040abcSVladimir Oltean  * restrictions on forwarding (since the CPU selects the destination).
428ed040abcSVladimir Oltean  * Frames from this VLAN will always be transmitted as untagged, and
429ed040abcSVladimir Oltean  * neither the bridge nor the 8021q module cannot create this VLAN ID.
430ed040abcSVladimir Oltean  */
4318aa9ebccSVladimir Oltean static int sja1105_init_static_vlan(struct sja1105_private *priv)
4328aa9ebccSVladimir Oltean {
4338aa9ebccSVladimir Oltean 	struct sja1105_table *table;
4348aa9ebccSVladimir Oltean 	struct sja1105_vlan_lookup_entry pvid = {
4353e77e59bSVladimir Oltean 		.type_entry = SJA1110_VLAN_D_TAG,
4368aa9ebccSVladimir Oltean 		.ving_mirr = 0,
4378aa9ebccSVladimir Oltean 		.vegr_mirr = 0,
4388aa9ebccSVladimir Oltean 		.vmemb_port = 0,
4398aa9ebccSVladimir Oltean 		.vlan_bc = 0,
4408aa9ebccSVladimir Oltean 		.tag_port = 0,
441ed040abcSVladimir Oltean 		.vlanid = SJA1105_DEFAULT_VLAN,
4428aa9ebccSVladimir Oltean 	};
443ec5ae610SVladimir Oltean 	struct dsa_switch *ds = priv->ds;
444ec5ae610SVladimir Oltean 	int port;
4458aa9ebccSVladimir Oltean 
4468aa9ebccSVladimir Oltean 	table = &priv->static_config.tables[BLK_IDX_VLAN_LOOKUP];
4478aa9ebccSVladimir Oltean 
4488aa9ebccSVladimir Oltean 	if (table->entry_count) {
4498aa9ebccSVladimir Oltean 		kfree(table->entries);
4508aa9ebccSVladimir Oltean 		table->entry_count = 0;
4518aa9ebccSVladimir Oltean 	}
4528aa9ebccSVladimir Oltean 
453c75857b0SZheng Yongjun 	table->entries = kzalloc(table->ops->unpacked_entry_size,
4548aa9ebccSVladimir Oltean 				 GFP_KERNEL);
4558aa9ebccSVladimir Oltean 	if (!table->entries)
4568aa9ebccSVladimir Oltean 		return -ENOMEM;
4578aa9ebccSVladimir Oltean 
4588aa9ebccSVladimir Oltean 	table->entry_count = 1;
4598aa9ebccSVladimir Oltean 
460ec5ae610SVladimir Oltean 	for (port = 0; port < ds->num_ports; port++) {
461ec5ae610SVladimir Oltean 		if (dsa_is_unused_port(ds, port))
462ec5ae610SVladimir Oltean 			continue;
463ec5ae610SVladimir Oltean 
464ec5ae610SVladimir Oltean 		pvid.vmemb_port |= BIT(port);
465ec5ae610SVladimir Oltean 		pvid.vlan_bc |= BIT(port);
466ec5ae610SVladimir Oltean 		pvid.tag_port &= ~BIT(port);
467ec5ae610SVladimir Oltean 
468c5130029SVladimir Oltean 		if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port)) {
4696dfd23d3SVladimir Oltean 			priv->tag_8021q_pvid[port] = SJA1105_DEFAULT_VLAN;
4706dfd23d3SVladimir Oltean 			priv->bridge_pvid[port] = SJA1105_DEFAULT_VLAN;
4716dfd23d3SVladimir Oltean 		}
4728aa9ebccSVladimir Oltean 	}
4738aa9ebccSVladimir Oltean 
4748aa9ebccSVladimir Oltean 	((struct sja1105_vlan_lookup_entry *)table->entries)[0] = pvid;
4758aa9ebccSVladimir Oltean 	return 0;
4768aa9ebccSVladimir Oltean }
4778aa9ebccSVladimir Oltean 
4788aa9ebccSVladimir Oltean static int sja1105_init_l2_forwarding(struct sja1105_private *priv)
4798aa9ebccSVladimir Oltean {
4808aa9ebccSVladimir Oltean 	struct sja1105_l2_forwarding_entry *l2fwd;
481542043e9SVladimir Oltean 	struct dsa_switch *ds = priv->ds;
4820f9b762cSVladimir Oltean 	struct dsa_switch_tree *dst;
4838aa9ebccSVladimir Oltean 	struct sja1105_table *table;
4840f9b762cSVladimir Oltean 	struct dsa_link *dl;
4853fa21270SVladimir Oltean 	int port, tc;
4863fa21270SVladimir Oltean 	int from, to;
4878aa9ebccSVladimir Oltean 
4888aa9ebccSVladimir Oltean 	table = &priv->static_config.tables[BLK_IDX_L2_FORWARDING];
4898aa9ebccSVladimir Oltean 
4908aa9ebccSVladimir Oltean 	if (table->entry_count) {
4918aa9ebccSVladimir Oltean 		kfree(table->entries);
4928aa9ebccSVladimir Oltean 		table->entry_count = 0;
4938aa9ebccSVladimir Oltean 	}
4948aa9ebccSVladimir Oltean 
495fd6f2c25SVladimir Oltean 	table->entries = kcalloc(table->ops->max_entry_count,
4968aa9ebccSVladimir Oltean 				 table->ops->unpacked_entry_size, GFP_KERNEL);
4978aa9ebccSVladimir Oltean 	if (!table->entries)
4988aa9ebccSVladimir Oltean 		return -ENOMEM;
4998aa9ebccSVladimir Oltean 
500fd6f2c25SVladimir Oltean 	table->entry_count = table->ops->max_entry_count;
5018aa9ebccSVladimir Oltean 
5028aa9ebccSVladimir Oltean 	l2fwd = table->entries;
5038aa9ebccSVladimir Oltean 
5043fa21270SVladimir Oltean 	/* First 5 entries in the L2 Forwarding Table define the forwarding
5053fa21270SVladimir Oltean 	 * rules and the VLAN PCP to ingress queue mapping.
5063fa21270SVladimir Oltean 	 * Set up the ingress queue mapping first.
5077f7ccdeaSVladimir Oltean 	 */
5083fa21270SVladimir Oltean 	for (port = 0; port < ds->num_ports; port++) {
5093fa21270SVladimir Oltean 		if (dsa_is_unused_port(ds, port))
5108aa9ebccSVladimir Oltean 			continue;
5118aa9ebccSVladimir Oltean 
5123fa21270SVladimir Oltean 		for (tc = 0; tc < SJA1105_NUM_TC; tc++)
5133fa21270SVladimir Oltean 			l2fwd[port].vlan_pmap[tc] = tc;
5143fa21270SVladimir Oltean 	}
5154d942354SVladimir Oltean 
5163fa21270SVladimir Oltean 	/* Then manage the forwarding domain for user ports. These can forward
5173fa21270SVladimir Oltean 	 * only to the always-on domain (CPU port and DSA links)
5183fa21270SVladimir Oltean 	 */
5193fa21270SVladimir Oltean 	for (from = 0; from < ds->num_ports; from++) {
5203fa21270SVladimir Oltean 		if (!dsa_is_user_port(ds, from))
5213fa21270SVladimir Oltean 			continue;
5224d942354SVladimir Oltean 
5233fa21270SVladimir Oltean 		for (to = 0; to < ds->num_ports; to++) {
5243fa21270SVladimir Oltean 			if (!dsa_is_cpu_port(ds, to) &&
5253fa21270SVladimir Oltean 			    !dsa_is_dsa_port(ds, to))
5263fa21270SVladimir Oltean 				continue;
5273fa21270SVladimir Oltean 
5283fa21270SVladimir Oltean 			l2fwd[from].bc_domain |= BIT(to);
5293fa21270SVladimir Oltean 			l2fwd[from].fl_domain |= BIT(to);
5303fa21270SVladimir Oltean 
5313fa21270SVladimir Oltean 			sja1105_port_allow_traffic(l2fwd, from, to, true);
5323fa21270SVladimir Oltean 		}
5333fa21270SVladimir Oltean 	}
5343fa21270SVladimir Oltean 
5353fa21270SVladimir Oltean 	/* Then manage the forwarding domain for DSA links and CPU ports (the
5363fa21270SVladimir Oltean 	 * always-on domain). These can send packets to any enabled port except
5373fa21270SVladimir Oltean 	 * themselves.
5383fa21270SVladimir Oltean 	 */
5393fa21270SVladimir Oltean 	for (from = 0; from < ds->num_ports; from++) {
5403fa21270SVladimir Oltean 		if (!dsa_is_cpu_port(ds, from) && !dsa_is_dsa_port(ds, from))
5413fa21270SVladimir Oltean 			continue;
5423fa21270SVladimir Oltean 
5433fa21270SVladimir Oltean 		for (to = 0; to < ds->num_ports; to++) {
5443fa21270SVladimir Oltean 			if (dsa_is_unused_port(ds, to))
5453fa21270SVladimir Oltean 				continue;
5463fa21270SVladimir Oltean 
5473fa21270SVladimir Oltean 			if (from == to)
5483fa21270SVladimir Oltean 				continue;
5493fa21270SVladimir Oltean 
5503fa21270SVladimir Oltean 			l2fwd[from].bc_domain |= BIT(to);
5513fa21270SVladimir Oltean 			l2fwd[from].fl_domain |= BIT(to);
5523fa21270SVladimir Oltean 
5533fa21270SVladimir Oltean 			sja1105_port_allow_traffic(l2fwd, from, to, true);
5543fa21270SVladimir Oltean 		}
5553fa21270SVladimir Oltean 	}
5563fa21270SVladimir Oltean 
5570f9b762cSVladimir Oltean 	/* In odd topologies ("H" connections where there is a DSA link to
5580f9b762cSVladimir Oltean 	 * another switch which also has its own CPU port), TX packets can loop
5590f9b762cSVladimir Oltean 	 * back into the system (they are flooded from CPU port 1 to the DSA
5600f9b762cSVladimir Oltean 	 * link, and from there to CPU port 2). Prevent this from happening by
5610f9b762cSVladimir Oltean 	 * cutting RX from DSA links towards our CPU port, if the remote switch
5620f9b762cSVladimir Oltean 	 * has its own CPU port and therefore doesn't need ours for network
5630f9b762cSVladimir Oltean 	 * stack termination.
5640f9b762cSVladimir Oltean 	 */
5650f9b762cSVladimir Oltean 	dst = ds->dst;
5660f9b762cSVladimir Oltean 
5670f9b762cSVladimir Oltean 	list_for_each_entry(dl, &dst->rtable, list) {
5680f9b762cSVladimir Oltean 		if (dl->dp->ds != ds || dl->link_dp->cpu_dp == dl->dp->cpu_dp)
5690f9b762cSVladimir Oltean 			continue;
5700f9b762cSVladimir Oltean 
5710f9b762cSVladimir Oltean 		from = dl->dp->index;
5720f9b762cSVladimir Oltean 		to = dsa_upstream_port(ds, from);
5730f9b762cSVladimir Oltean 
5740f9b762cSVladimir Oltean 		dev_warn(ds->dev,
5750f9b762cSVladimir Oltean 			 "H topology detected, cutting RX from DSA link %d to CPU port %d to prevent TX packet loops\n",
5760f9b762cSVladimir Oltean 			 from, to);
5770f9b762cSVladimir Oltean 
5780f9b762cSVladimir Oltean 		sja1105_port_allow_traffic(l2fwd, from, to, false);
5790f9b762cSVladimir Oltean 
5800f9b762cSVladimir Oltean 		l2fwd[from].bc_domain &= ~BIT(to);
5810f9b762cSVladimir Oltean 		l2fwd[from].fl_domain &= ~BIT(to);
5820f9b762cSVladimir Oltean 	}
5830f9b762cSVladimir Oltean 
5843fa21270SVladimir Oltean 	/* Finally, manage the egress flooding domain. All ports start up with
5853fa21270SVladimir Oltean 	 * flooding enabled, including the CPU port and DSA links.
5863fa21270SVladimir Oltean 	 */
5873fa21270SVladimir Oltean 	for (port = 0; port < ds->num_ports; port++) {
5883fa21270SVladimir Oltean 		if (dsa_is_unused_port(ds, port))
5893fa21270SVladimir Oltean 			continue;
5903fa21270SVladimir Oltean 
5913fa21270SVladimir Oltean 		priv->ucast_egress_floods |= BIT(port);
5923fa21270SVladimir Oltean 		priv->bcast_egress_floods |= BIT(port);
5938aa9ebccSVladimir Oltean 	}
594f238fef1SVladimir Oltean 
5958aa9ebccSVladimir Oltean 	/* Next 8 entries define VLAN PCP mapping from ingress to egress.
5968aa9ebccSVladimir Oltean 	 * Create a one-to-one mapping.
5978aa9ebccSVladimir Oltean 	 */
5983fa21270SVladimir Oltean 	for (tc = 0; tc < SJA1105_NUM_TC; tc++) {
5993fa21270SVladimir Oltean 		for (port = 0; port < ds->num_ports; port++) {
6003fa21270SVladimir Oltean 			if (dsa_is_unused_port(ds, port))
601f238fef1SVladimir Oltean 				continue;
602f238fef1SVladimir Oltean 
6033fa21270SVladimir Oltean 			l2fwd[ds->num_ports + tc].vlan_pmap[port] = tc;
604f238fef1SVladimir Oltean 		}
6053e77e59bSVladimir Oltean 
6063fa21270SVladimir Oltean 		l2fwd[ds->num_ports + tc].type_egrpcp2outputq = true;
6073e77e59bSVladimir Oltean 	}
6083e77e59bSVladimir Oltean 
6093e77e59bSVladimir Oltean 	return 0;
6103e77e59bSVladimir Oltean }
6113e77e59bSVladimir Oltean 
6123e77e59bSVladimir Oltean static int sja1110_init_pcp_remapping(struct sja1105_private *priv)
6133e77e59bSVladimir Oltean {
6143e77e59bSVladimir Oltean 	struct sja1110_pcp_remapping_entry *pcp_remap;
6153e77e59bSVladimir Oltean 	struct dsa_switch *ds = priv->ds;
6163e77e59bSVladimir Oltean 	struct sja1105_table *table;
6173e77e59bSVladimir Oltean 	int port, tc;
6183e77e59bSVladimir Oltean 
6193e77e59bSVladimir Oltean 	table = &priv->static_config.tables[BLK_IDX_PCP_REMAPPING];
6203e77e59bSVladimir Oltean 
6213e77e59bSVladimir Oltean 	/* Nothing to do for SJA1105 */
6223e77e59bSVladimir Oltean 	if (!table->ops->max_entry_count)
6233e77e59bSVladimir Oltean 		return 0;
6243e77e59bSVladimir Oltean 
6253e77e59bSVladimir Oltean 	if (table->entry_count) {
6263e77e59bSVladimir Oltean 		kfree(table->entries);
6273e77e59bSVladimir Oltean 		table->entry_count = 0;
6283e77e59bSVladimir Oltean 	}
6293e77e59bSVladimir Oltean 
6303e77e59bSVladimir Oltean 	table->entries = kcalloc(table->ops->max_entry_count,
6313e77e59bSVladimir Oltean 				 table->ops->unpacked_entry_size, GFP_KERNEL);
6323e77e59bSVladimir Oltean 	if (!table->entries)
6333e77e59bSVladimir Oltean 		return -ENOMEM;
6343e77e59bSVladimir Oltean 
6353e77e59bSVladimir Oltean 	table->entry_count = table->ops->max_entry_count;
6363e77e59bSVladimir Oltean 
6373e77e59bSVladimir Oltean 	pcp_remap = table->entries;
6383e77e59bSVladimir Oltean 
6393e77e59bSVladimir Oltean 	/* Repeat the configuration done for vlan_pmap */
6403e77e59bSVladimir Oltean 	for (port = 0; port < ds->num_ports; port++) {
6413e77e59bSVladimir Oltean 		if (dsa_is_unused_port(ds, port))
6423e77e59bSVladimir Oltean 			continue;
6433e77e59bSVladimir Oltean 
6443e77e59bSVladimir Oltean 		for (tc = 0; tc < SJA1105_NUM_TC; tc++)
6453e77e59bSVladimir Oltean 			pcp_remap[port].egrpcp[tc] = tc;
646f238fef1SVladimir Oltean 	}
6478aa9ebccSVladimir Oltean 
6488aa9ebccSVladimir Oltean 	return 0;
6498aa9ebccSVladimir Oltean }
6508aa9ebccSVladimir Oltean 
6518aa9ebccSVladimir Oltean static int sja1105_init_l2_forwarding_params(struct sja1105_private *priv)
6528aa9ebccSVladimir Oltean {
6531bf658eeSVladimir Oltean 	struct sja1105_l2_forwarding_params_entry *l2fwd_params;
6548aa9ebccSVladimir Oltean 	struct sja1105_table *table;
6558aa9ebccSVladimir Oltean 
6568aa9ebccSVladimir Oltean 	table = &priv->static_config.tables[BLK_IDX_L2_FORWARDING_PARAMS];
6578aa9ebccSVladimir Oltean 
6588aa9ebccSVladimir Oltean 	if (table->entry_count) {
6598aa9ebccSVladimir Oltean 		kfree(table->entries);
6608aa9ebccSVladimir Oltean 		table->entry_count = 0;
6618aa9ebccSVladimir Oltean 	}
6628aa9ebccSVladimir Oltean 
663fd6f2c25SVladimir Oltean 	table->entries = kcalloc(table->ops->max_entry_count,
6648aa9ebccSVladimir Oltean 				 table->ops->unpacked_entry_size, GFP_KERNEL);
6658aa9ebccSVladimir Oltean 	if (!table->entries)
6668aa9ebccSVladimir Oltean 		return -ENOMEM;
6678aa9ebccSVladimir Oltean 
668fd6f2c25SVladimir Oltean 	table->entry_count = table->ops->max_entry_count;
6698aa9ebccSVladimir Oltean 
6708aa9ebccSVladimir Oltean 	/* This table only has a single entry */
6711bf658eeSVladimir Oltean 	l2fwd_params = table->entries;
6721bf658eeSVladimir Oltean 
6731bf658eeSVladimir Oltean 	/* Disallow dynamic reconfiguration of vlan_pmap */
6741bf658eeSVladimir Oltean 	l2fwd_params->max_dynp = 0;
6751bf658eeSVladimir Oltean 	/* Use a single memory partition for all ingress queues */
6761bf658eeSVladimir Oltean 	l2fwd_params->part_spc[0] = priv->info->max_frame_mem;
6778aa9ebccSVladimir Oltean 
6788aa9ebccSVladimir Oltean 	return 0;
6798aa9ebccSVladimir Oltean }
6808aa9ebccSVladimir Oltean 
681aaa270c6SVladimir Oltean void sja1105_frame_memory_partitioning(struct sja1105_private *priv)
682aaa270c6SVladimir Oltean {
683aaa270c6SVladimir Oltean 	struct sja1105_l2_forwarding_params_entry *l2_fwd_params;
684aaa270c6SVladimir Oltean 	struct sja1105_vl_forwarding_params_entry *vl_fwd_params;
685aaa270c6SVladimir Oltean 	struct sja1105_table *table;
686aaa270c6SVladimir Oltean 
687aaa270c6SVladimir Oltean 	table = &priv->static_config.tables[BLK_IDX_L2_FORWARDING_PARAMS];
688aaa270c6SVladimir Oltean 	l2_fwd_params = table->entries;
6890fac6aa0SVladimir Oltean 	l2_fwd_params->part_spc[0] = SJA1105_MAX_FRAME_MEMORY;
690aaa270c6SVladimir Oltean 
691aaa270c6SVladimir Oltean 	/* If we have any critical-traffic virtual links, we need to reserve
692aaa270c6SVladimir Oltean 	 * some frame buffer memory for them. At the moment, hardcode the value
693aaa270c6SVladimir Oltean 	 * at 100 blocks of 128 bytes of memory each. This leaves 829 blocks
694aaa270c6SVladimir Oltean 	 * remaining for best-effort traffic. TODO: figure out a more flexible
695aaa270c6SVladimir Oltean 	 * way to perform the frame buffer partitioning.
696aaa270c6SVladimir Oltean 	 */
697aaa270c6SVladimir Oltean 	if (!priv->static_config.tables[BLK_IDX_VL_FORWARDING].entry_count)
698aaa270c6SVladimir Oltean 		return;
699aaa270c6SVladimir Oltean 
700aaa270c6SVladimir Oltean 	table = &priv->static_config.tables[BLK_IDX_VL_FORWARDING_PARAMS];
701aaa270c6SVladimir Oltean 	vl_fwd_params = table->entries;
702aaa270c6SVladimir Oltean 
703aaa270c6SVladimir Oltean 	l2_fwd_params->part_spc[0] -= SJA1105_VL_FRAME_MEMORY;
704aaa270c6SVladimir Oltean 	vl_fwd_params->partspc[0] = SJA1105_VL_FRAME_MEMORY;
705aaa270c6SVladimir Oltean }
706aaa270c6SVladimir Oltean 
707ceec8bc0SVladimir Oltean /* SJA1110 TDMACONFIGIDX values:
708ceec8bc0SVladimir Oltean  *
709ceec8bc0SVladimir Oltean  *      | 100 Mbps ports |  1Gbps ports  | 2.5Gbps ports | Disabled ports
710ceec8bc0SVladimir Oltean  * -----+----------------+---------------+---------------+---------------
711ceec8bc0SVladimir Oltean  *   0  |   0, [5:10]    |     [1:2]     |     [3:4]     |     retag
712ceec8bc0SVladimir Oltean  *   1  |0, [5:10], retag|     [1:2]     |     [3:4]     |       -
713ceec8bc0SVladimir Oltean  *   2  |   0, [5:10]    |  [1:3], retag |       4       |       -
714ceec8bc0SVladimir Oltean  *   3  |   0, [5:10]    |[1:2], 4, retag|       3       |       -
715ceec8bc0SVladimir Oltean  *   4  |  0, 2, [5:10]  |    1, retag   |     [3:4]     |       -
716ceec8bc0SVladimir Oltean  *   5  |  0, 1, [5:10]  |    2, retag   |     [3:4]     |       -
717ceec8bc0SVladimir Oltean  *  14  |   0, [5:10]    | [1:4], retag  |       -       |       -
718ceec8bc0SVladimir Oltean  *  15  |     [5:10]     | [0:4], retag  |       -       |       -
719ceec8bc0SVladimir Oltean  */
720ceec8bc0SVladimir Oltean static void sja1110_select_tdmaconfigidx(struct sja1105_private *priv)
721ceec8bc0SVladimir Oltean {
722ceec8bc0SVladimir Oltean 	struct sja1105_general_params_entry *general_params;
723ceec8bc0SVladimir Oltean 	struct sja1105_table *table;
724ceec8bc0SVladimir Oltean 	bool port_1_is_base_tx;
725ceec8bc0SVladimir Oltean 	bool port_3_is_2500;
726ceec8bc0SVladimir Oltean 	bool port_4_is_2500;
727ceec8bc0SVladimir Oltean 	u64 tdmaconfigidx;
728ceec8bc0SVladimir Oltean 
729ceec8bc0SVladimir Oltean 	if (priv->info->device_id != SJA1110_DEVICE_ID)
730ceec8bc0SVladimir Oltean 		return;
731ceec8bc0SVladimir Oltean 
732ceec8bc0SVladimir Oltean 	table = &priv->static_config.tables[BLK_IDX_GENERAL_PARAMS];
733ceec8bc0SVladimir Oltean 	general_params = table->entries;
734ceec8bc0SVladimir Oltean 
735ceec8bc0SVladimir Oltean 	/* All the settings below are "as opposed to SGMII", which is the
736ceec8bc0SVladimir Oltean 	 * other pinmuxing option.
737ceec8bc0SVladimir Oltean 	 */
738ceec8bc0SVladimir Oltean 	port_1_is_base_tx = priv->phy_mode[1] == PHY_INTERFACE_MODE_INTERNAL;
739ceec8bc0SVladimir Oltean 	port_3_is_2500 = priv->phy_mode[3] == PHY_INTERFACE_MODE_2500BASEX;
740ceec8bc0SVladimir Oltean 	port_4_is_2500 = priv->phy_mode[4] == PHY_INTERFACE_MODE_2500BASEX;
741ceec8bc0SVladimir Oltean 
742ceec8bc0SVladimir Oltean 	if (port_1_is_base_tx)
743ceec8bc0SVladimir Oltean 		/* Retagging port will operate at 1 Gbps */
744ceec8bc0SVladimir Oltean 		tdmaconfigidx = 5;
745ceec8bc0SVladimir Oltean 	else if (port_3_is_2500 && port_4_is_2500)
746ceec8bc0SVladimir Oltean 		/* Retagging port will operate at 100 Mbps */
747ceec8bc0SVladimir Oltean 		tdmaconfigidx = 1;
748ceec8bc0SVladimir Oltean 	else if (port_3_is_2500)
749ceec8bc0SVladimir Oltean 		/* Retagging port will operate at 1 Gbps */
750ceec8bc0SVladimir Oltean 		tdmaconfigidx = 3;
751ceec8bc0SVladimir Oltean 	else if (port_4_is_2500)
752ceec8bc0SVladimir Oltean 		/* Retagging port will operate at 1 Gbps */
753ceec8bc0SVladimir Oltean 		tdmaconfigidx = 2;
754ceec8bc0SVladimir Oltean 	else
755ceec8bc0SVladimir Oltean 		/* Retagging port will operate at 1 Gbps */
756ceec8bc0SVladimir Oltean 		tdmaconfigidx = 14;
757ceec8bc0SVladimir Oltean 
758ceec8bc0SVladimir Oltean 	general_params->tdmaconfigidx = tdmaconfigidx;
759ceec8bc0SVladimir Oltean }
760ceec8bc0SVladimir Oltean 
76130a100e6SVladimir Oltean static int sja1105_init_topology(struct sja1105_private *priv,
76230a100e6SVladimir Oltean 				 struct sja1105_general_params_entry *general_params)
76330a100e6SVladimir Oltean {
76430a100e6SVladimir Oltean 	struct dsa_switch *ds = priv->ds;
76530a100e6SVladimir Oltean 	int port;
76630a100e6SVladimir Oltean 
76730a100e6SVladimir Oltean 	/* The host port is the destination for traffic matching mac_fltres1
76830a100e6SVladimir Oltean 	 * and mac_fltres0 on all ports except itself. Default to an invalid
76930a100e6SVladimir Oltean 	 * value.
77030a100e6SVladimir Oltean 	 */
77130a100e6SVladimir Oltean 	general_params->host_port = ds->num_ports;
77230a100e6SVladimir Oltean 
77330a100e6SVladimir Oltean 	/* Link-local traffic received on casc_port will be forwarded
77430a100e6SVladimir Oltean 	 * to host_port without embedding the source port and device ID
77530a100e6SVladimir Oltean 	 * info in the destination MAC address, and no RX timestamps will be
77630a100e6SVladimir Oltean 	 * taken either (presumably because it is a cascaded port and a
77730a100e6SVladimir Oltean 	 * downstream SJA switch already did that).
77830a100e6SVladimir Oltean 	 * To disable the feature, we need to do different things depending on
77930a100e6SVladimir Oltean 	 * switch generation. On SJA1105 we need to set an invalid port, while
78030a100e6SVladimir Oltean 	 * on SJA1110 which support multiple cascaded ports, this field is a
78130a100e6SVladimir Oltean 	 * bitmask so it must be left zero.
78230a100e6SVladimir Oltean 	 */
78330a100e6SVladimir Oltean 	if (!priv->info->multiple_cascade_ports)
78430a100e6SVladimir Oltean 		general_params->casc_port = ds->num_ports;
78530a100e6SVladimir Oltean 
78630a100e6SVladimir Oltean 	for (port = 0; port < ds->num_ports; port++) {
78730a100e6SVladimir Oltean 		bool is_upstream = dsa_is_upstream_port(ds, port);
78830a100e6SVladimir Oltean 		bool is_dsa_link = dsa_is_dsa_port(ds, port);
78930a100e6SVladimir Oltean 
79030a100e6SVladimir Oltean 		/* Upstream ports can be dedicated CPU ports or
79130a100e6SVladimir Oltean 		 * upstream-facing DSA links
79230a100e6SVladimir Oltean 		 */
79330a100e6SVladimir Oltean 		if (is_upstream) {
79430a100e6SVladimir Oltean 			if (general_params->host_port == ds->num_ports) {
79530a100e6SVladimir Oltean 				general_params->host_port = port;
79630a100e6SVladimir Oltean 			} else {
79730a100e6SVladimir Oltean 				dev_err(ds->dev,
79830a100e6SVladimir Oltean 					"Port %llu is already a host port, configuring %d as one too is not supported\n",
79930a100e6SVladimir Oltean 					general_params->host_port, port);
80030a100e6SVladimir Oltean 				return -EINVAL;
80130a100e6SVladimir Oltean 			}
80230a100e6SVladimir Oltean 		}
80330a100e6SVladimir Oltean 
80430a100e6SVladimir Oltean 		/* Cascade ports are downstream-facing DSA links */
80530a100e6SVladimir Oltean 		if (is_dsa_link && !is_upstream) {
80630a100e6SVladimir Oltean 			if (priv->info->multiple_cascade_ports) {
80730a100e6SVladimir Oltean 				general_params->casc_port |= BIT(port);
80830a100e6SVladimir Oltean 			} else if (general_params->casc_port == ds->num_ports) {
80930a100e6SVladimir Oltean 				general_params->casc_port = port;
81030a100e6SVladimir Oltean 			} else {
81130a100e6SVladimir Oltean 				dev_err(ds->dev,
81230a100e6SVladimir Oltean 					"Port %llu is already a cascade port, configuring %d as one too is not supported\n",
81330a100e6SVladimir Oltean 					general_params->casc_port, port);
81430a100e6SVladimir Oltean 				return -EINVAL;
81530a100e6SVladimir Oltean 			}
81630a100e6SVladimir Oltean 		}
81730a100e6SVladimir Oltean 	}
81830a100e6SVladimir Oltean 
81930a100e6SVladimir Oltean 	if (general_params->host_port == ds->num_ports) {
82030a100e6SVladimir Oltean 		dev_err(ds->dev, "No host port configured\n");
82130a100e6SVladimir Oltean 		return -EINVAL;
82230a100e6SVladimir Oltean 	}
82330a100e6SVladimir Oltean 
82430a100e6SVladimir Oltean 	return 0;
82530a100e6SVladimir Oltean }
82630a100e6SVladimir Oltean 
8278aa9ebccSVladimir Oltean static int sja1105_init_general_params(struct sja1105_private *priv)
8288aa9ebccSVladimir Oltean {
8298aa9ebccSVladimir Oltean 	struct sja1105_general_params_entry default_general_params = {
830511e6ca0SVladimir Oltean 		/* Allow dynamic changing of the mirror port */
831511e6ca0SVladimir Oltean 		.mirr_ptacu = true,
8328aa9ebccSVladimir Oltean 		.switchid = priv->ds->index,
8335f06c63bSVladimir Oltean 		/* Priority queue for link-local management frames
8345f06c63bSVladimir Oltean 		 * (both ingress to and egress from CPU - PTP, STP etc)
8355f06c63bSVladimir Oltean 		 */
83608fde09aSVladimir Oltean 		.hostprio = 7,
8378aa9ebccSVladimir Oltean 		.mac_fltres1 = SJA1105_LINKLOCAL_FILTER_A,
8388aa9ebccSVladimir Oltean 		.mac_flt1    = SJA1105_LINKLOCAL_FILTER_A_MASK,
83942824463SVladimir Oltean 		.incl_srcpt1 = false,
8408aa9ebccSVladimir Oltean 		.send_meta1  = false,
8418aa9ebccSVladimir Oltean 		.mac_fltres0 = SJA1105_LINKLOCAL_FILTER_B,
8428aa9ebccSVladimir Oltean 		.mac_flt0    = SJA1105_LINKLOCAL_FILTER_B_MASK,
84342824463SVladimir Oltean 		.incl_srcpt0 = false,
8448aa9ebccSVladimir Oltean 		.send_meta0  = false,
845511e6ca0SVladimir Oltean 		/* Default to an invalid value */
846542043e9SVladimir Oltean 		.mirr_port = priv->ds->num_ports,
8478aa9ebccSVladimir Oltean 		/* No TTEthernet */
848dfacc5a2SVladimir Oltean 		.vllupformat = SJA1105_VL_FORMAT_PSFP,
8498aa9ebccSVladimir Oltean 		.vlmarker = 0,
8508aa9ebccSVladimir Oltean 		.vlmask = 0,
8518aa9ebccSVladimir Oltean 		/* Only update correctionField for 1-step PTP (L2 transport) */
8528aa9ebccSVladimir Oltean 		.ignore2stf = 0,
8536666cebcSVladimir Oltean 		/* Forcefully disable VLAN filtering by telling
8546666cebcSVladimir Oltean 		 * the switch that VLAN has a different EtherType.
8556666cebcSVladimir Oltean 		 */
8566666cebcSVladimir Oltean 		.tpid = ETH_P_SJA1105,
8576666cebcSVladimir Oltean 		.tpid2 = ETH_P_SJA1105,
85829305260SVladimir Oltean 		/* Enable the TTEthernet engine on SJA1110 */
85929305260SVladimir Oltean 		.tte_en = true,
8604913b8ebSVladimir Oltean 		/* Set up the EtherType for control packets on SJA1110 */
8614913b8ebSVladimir Oltean 		.header_type = ETH_P_SJA1110,
8628aa9ebccSVladimir Oltean 	};
8636c0de59bSVladimir Oltean 	struct sja1105_general_params_entry *general_params;
8648aa9ebccSVladimir Oltean 	struct sja1105_table *table;
86530a100e6SVladimir Oltean 	int rc;
866df2a81a3SVladimir Oltean 
86730a100e6SVladimir Oltean 	rc = sja1105_init_topology(priv, &default_general_params);
86830a100e6SVladimir Oltean 	if (rc)
86930a100e6SVladimir Oltean 		return rc;
8708aa9ebccSVladimir Oltean 
8718aa9ebccSVladimir Oltean 	table = &priv->static_config.tables[BLK_IDX_GENERAL_PARAMS];
8728aa9ebccSVladimir Oltean 
8738aa9ebccSVladimir Oltean 	if (table->entry_count) {
8748aa9ebccSVladimir Oltean 		kfree(table->entries);
8758aa9ebccSVladimir Oltean 		table->entry_count = 0;
8768aa9ebccSVladimir Oltean 	}
8778aa9ebccSVladimir Oltean 
878fd6f2c25SVladimir Oltean 	table->entries = kcalloc(table->ops->max_entry_count,
8798aa9ebccSVladimir Oltean 				 table->ops->unpacked_entry_size, GFP_KERNEL);
8808aa9ebccSVladimir Oltean 	if (!table->entries)
8818aa9ebccSVladimir Oltean 		return -ENOMEM;
8828aa9ebccSVladimir Oltean 
883fd6f2c25SVladimir Oltean 	table->entry_count = table->ops->max_entry_count;
8848aa9ebccSVladimir Oltean 
8856c0de59bSVladimir Oltean 	general_params = table->entries;
8866c0de59bSVladimir Oltean 
8878aa9ebccSVladimir Oltean 	/* This table only has a single entry */
8886c0de59bSVladimir Oltean 	general_params[0] = default_general_params;
8898aa9ebccSVladimir Oltean 
890ceec8bc0SVladimir Oltean 	sja1110_select_tdmaconfigidx(priv);
891ceec8bc0SVladimir Oltean 
8928aa9ebccSVladimir Oltean 	return 0;
8938aa9ebccSVladimir Oltean }
8948aa9ebccSVladimir Oltean 
89579d5511cSVladimir Oltean static int sja1105_init_avb_params(struct sja1105_private *priv)
89679d5511cSVladimir Oltean {
89779d5511cSVladimir Oltean 	struct sja1105_avb_params_entry *avb;
89879d5511cSVladimir Oltean 	struct sja1105_table *table;
89979d5511cSVladimir Oltean 
90079d5511cSVladimir Oltean 	table = &priv->static_config.tables[BLK_IDX_AVB_PARAMS];
90179d5511cSVladimir Oltean 
90279d5511cSVladimir Oltean 	/* Discard previous AVB Parameters Table */
90379d5511cSVladimir Oltean 	if (table->entry_count) {
90479d5511cSVladimir Oltean 		kfree(table->entries);
90579d5511cSVladimir Oltean 		table->entry_count = 0;
90679d5511cSVladimir Oltean 	}
90779d5511cSVladimir Oltean 
908fd6f2c25SVladimir Oltean 	table->entries = kcalloc(table->ops->max_entry_count,
90979d5511cSVladimir Oltean 				 table->ops->unpacked_entry_size, GFP_KERNEL);
91079d5511cSVladimir Oltean 	if (!table->entries)
91179d5511cSVladimir Oltean 		return -ENOMEM;
91279d5511cSVladimir Oltean 
913fd6f2c25SVladimir Oltean 	table->entry_count = table->ops->max_entry_count;
91479d5511cSVladimir Oltean 
91579d5511cSVladimir Oltean 	avb = table->entries;
91679d5511cSVladimir Oltean 
91779d5511cSVladimir Oltean 	/* Configure the MAC addresses for meta frames */
91879d5511cSVladimir Oltean 	avb->destmeta = SJA1105_META_DMAC;
91979d5511cSVladimir Oltean 	avb->srcmeta  = SJA1105_META_SMAC;
920747e5eb3SVladimir Oltean 	/* On P/Q/R/S, configure the direction of the PTP_CLK pin as input by
921747e5eb3SVladimir Oltean 	 * default. This is because there might be boards with a hardware
922747e5eb3SVladimir Oltean 	 * layout where enabling the pin as output might cause an electrical
923747e5eb3SVladimir Oltean 	 * clash. On E/T the pin is always an output, which the board designers
924747e5eb3SVladimir Oltean 	 * probably already knew, so even if there are going to be electrical
925747e5eb3SVladimir Oltean 	 * issues, there's nothing we can do.
926747e5eb3SVladimir Oltean 	 */
927747e5eb3SVladimir Oltean 	avb->cas_master = false;
92879d5511cSVladimir Oltean 
92979d5511cSVladimir Oltean 	return 0;
93079d5511cSVladimir Oltean }
93179d5511cSVladimir Oltean 
932a7cc081cSVladimir Oltean /* The L2 policing table is 2-stage. The table is looked up for each frame
933a7cc081cSVladimir Oltean  * according to the ingress port, whether it was broadcast or not, and the
934a7cc081cSVladimir Oltean  * classified traffic class (given by VLAN PCP). This portion of the lookup is
935a7cc081cSVladimir Oltean  * fixed, and gives access to the SHARINDX, an indirection register pointing
936a7cc081cSVladimir Oltean  * within the policing table itself, which is used to resolve the policer that
937a7cc081cSVladimir Oltean  * will be used for this frame.
938a7cc081cSVladimir Oltean  *
939a7cc081cSVladimir Oltean  *  Stage 1                              Stage 2
940a7cc081cSVladimir Oltean  * +------------+--------+              +---------------------------------+
941a7cc081cSVladimir Oltean  * |Port 0 TC 0 |SHARINDX|              | Policer 0: Rate, Burst, MTU     |
942a7cc081cSVladimir Oltean  * +------------+--------+              +---------------------------------+
943a7cc081cSVladimir Oltean  * |Port 0 TC 1 |SHARINDX|              | Policer 1: Rate, Burst, MTU     |
944a7cc081cSVladimir Oltean  * +------------+--------+              +---------------------------------+
945a7cc081cSVladimir Oltean  *    ...                               | Policer 2: Rate, Burst, MTU     |
946a7cc081cSVladimir Oltean  * +------------+--------+              +---------------------------------+
947a7cc081cSVladimir Oltean  * |Port 0 TC 7 |SHARINDX|              | Policer 3: Rate, Burst, MTU     |
948a7cc081cSVladimir Oltean  * +------------+--------+              +---------------------------------+
949a7cc081cSVladimir Oltean  * |Port 1 TC 0 |SHARINDX|              | Policer 4: Rate, Burst, MTU     |
950a7cc081cSVladimir Oltean  * +------------+--------+              +---------------------------------+
951a7cc081cSVladimir Oltean  *    ...                               | Policer 5: Rate, Burst, MTU     |
952a7cc081cSVladimir Oltean  * +------------+--------+              +---------------------------------+
953a7cc081cSVladimir Oltean  * |Port 1 TC 7 |SHARINDX|              | Policer 6: Rate, Burst, MTU     |
954a7cc081cSVladimir Oltean  * +------------+--------+              +---------------------------------+
955a7cc081cSVladimir Oltean  *    ...                               | Policer 7: Rate, Burst, MTU     |
956a7cc081cSVladimir Oltean  * +------------+--------+              +---------------------------------+
957a7cc081cSVladimir Oltean  * |Port 4 TC 7 |SHARINDX|                 ...
958a7cc081cSVladimir Oltean  * +------------+--------+
959a7cc081cSVladimir Oltean  * |Port 0 BCAST|SHARINDX|                 ...
960a7cc081cSVladimir Oltean  * +------------+--------+
961a7cc081cSVladimir Oltean  * |Port 1 BCAST|SHARINDX|                 ...
962a7cc081cSVladimir Oltean  * +------------+--------+
963a7cc081cSVladimir Oltean  *    ...                                  ...
964a7cc081cSVladimir Oltean  * +------------+--------+              +---------------------------------+
965a7cc081cSVladimir Oltean  * |Port 4 BCAST|SHARINDX|              | Policer 44: Rate, Burst, MTU    |
966a7cc081cSVladimir Oltean  * +------------+--------+              +---------------------------------+
967a7cc081cSVladimir Oltean  *
968a7cc081cSVladimir Oltean  * In this driver, we shall use policers 0-4 as statically alocated port
969a7cc081cSVladimir Oltean  * (matchall) policers. So we need to make the SHARINDX for all lookups
970a7cc081cSVladimir Oltean  * corresponding to this ingress port (8 VLAN PCP lookups and 1 broadcast
971a7cc081cSVladimir Oltean  * lookup) equal.
972a7cc081cSVladimir Oltean  * The remaining policers (40) shall be dynamically allocated for flower
973a7cc081cSVladimir Oltean  * policers, where the key is either vlan_prio or dst_mac ff:ff:ff:ff:ff:ff.
974a7cc081cSVladimir Oltean  */
9758aa9ebccSVladimir Oltean #define SJA1105_RATE_MBPS(speed) (((speed) * 64000) / 1000)
9768aa9ebccSVladimir Oltean 
9778aa9ebccSVladimir Oltean static int sja1105_init_l2_policing(struct sja1105_private *priv)
9788aa9ebccSVladimir Oltean {
9798aa9ebccSVladimir Oltean 	struct sja1105_l2_policing_entry *policing;
980542043e9SVladimir Oltean 	struct dsa_switch *ds = priv->ds;
9818aa9ebccSVladimir Oltean 	struct sja1105_table *table;
982a7cc081cSVladimir Oltean 	int port, tc;
9838aa9ebccSVladimir Oltean 
9848aa9ebccSVladimir Oltean 	table = &priv->static_config.tables[BLK_IDX_L2_POLICING];
9858aa9ebccSVladimir Oltean 
9868aa9ebccSVladimir Oltean 	/* Discard previous L2 Policing Table */
9878aa9ebccSVladimir Oltean 	if (table->entry_count) {
9888aa9ebccSVladimir Oltean 		kfree(table->entries);
9898aa9ebccSVladimir Oltean 		table->entry_count = 0;
9908aa9ebccSVladimir Oltean 	}
9918aa9ebccSVladimir Oltean 
992fd6f2c25SVladimir Oltean 	table->entries = kcalloc(table->ops->max_entry_count,
9938aa9ebccSVladimir Oltean 				 table->ops->unpacked_entry_size, GFP_KERNEL);
9948aa9ebccSVladimir Oltean 	if (!table->entries)
9958aa9ebccSVladimir Oltean 		return -ENOMEM;
9968aa9ebccSVladimir Oltean 
997fd6f2c25SVladimir Oltean 	table->entry_count = table->ops->max_entry_count;
9988aa9ebccSVladimir Oltean 
9998aa9ebccSVladimir Oltean 	policing = table->entries;
10008aa9ebccSVladimir Oltean 
1001a7cc081cSVladimir Oltean 	/* Setup shared indices for the matchall policers */
1002542043e9SVladimir Oltean 	for (port = 0; port < ds->num_ports; port++) {
100338fbe91fSVladimir Oltean 		int mcast = (ds->num_ports * (SJA1105_NUM_TC + 1)) + port;
1004542043e9SVladimir Oltean 		int bcast = (ds->num_ports * SJA1105_NUM_TC) + port;
1005a7cc081cSVladimir Oltean 
1006a7cc081cSVladimir Oltean 		for (tc = 0; tc < SJA1105_NUM_TC; tc++)
1007a7cc081cSVladimir Oltean 			policing[port * SJA1105_NUM_TC + tc].sharindx = port;
1008a7cc081cSVladimir Oltean 
1009a7cc081cSVladimir Oltean 		policing[bcast].sharindx = port;
101038fbe91fSVladimir Oltean 		/* Only SJA1110 has multicast policers */
101138fbe91fSVladimir Oltean 		if (mcast <= table->ops->max_entry_count)
101238fbe91fSVladimir Oltean 			policing[mcast].sharindx = port;
1013a7cc081cSVladimir Oltean 	}
1014a7cc081cSVladimir Oltean 
1015a7cc081cSVladimir Oltean 	/* Setup the matchall policer parameters */
1016542043e9SVladimir Oltean 	for (port = 0; port < ds->num_ports; port++) {
1017c279c726SVladimir Oltean 		int mtu = VLAN_ETH_FRAME_LEN + ETH_FCS_LEN;
1018c279c726SVladimir Oltean 
1019777e55e3SVladimir Oltean 		if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))
1020c279c726SVladimir Oltean 			mtu += VLAN_HLEN;
10218aa9ebccSVladimir Oltean 
1022a7cc081cSVladimir Oltean 		policing[port].smax = 65535; /* Burst size in bytes */
1023a7cc081cSVladimir Oltean 		policing[port].rate = SJA1105_RATE_MBPS(1000);
1024a7cc081cSVladimir Oltean 		policing[port].maxlen = mtu;
1025a7cc081cSVladimir Oltean 		policing[port].partition = 0;
10268aa9ebccSVladimir Oltean 	}
1027a7cc081cSVladimir Oltean 
10288aa9ebccSVladimir Oltean 	return 0;
10298aa9ebccSVladimir Oltean }
10308aa9ebccSVladimir Oltean 
10315d645df9SVladimir Oltean static int sja1105_static_config_load(struct sja1105_private *priv)
10328aa9ebccSVladimir Oltean {
10338aa9ebccSVladimir Oltean 	int rc;
10348aa9ebccSVladimir Oltean 
10358aa9ebccSVladimir Oltean 	sja1105_static_config_free(&priv->static_config);
10368aa9ebccSVladimir Oltean 	rc = sja1105_static_config_init(&priv->static_config,
10378aa9ebccSVladimir Oltean 					priv->info->static_ops,
10388aa9ebccSVladimir Oltean 					priv->info->device_id);
10398aa9ebccSVladimir Oltean 	if (rc)
10408aa9ebccSVladimir Oltean 		return rc;
10418aa9ebccSVladimir Oltean 
10428aa9ebccSVladimir Oltean 	/* Build static configuration */
10438aa9ebccSVladimir Oltean 	rc = sja1105_init_mac_settings(priv);
10448aa9ebccSVladimir Oltean 	if (rc < 0)
10458aa9ebccSVladimir Oltean 		return rc;
10465d645df9SVladimir Oltean 	rc = sja1105_init_mii_settings(priv);
10478aa9ebccSVladimir Oltean 	if (rc < 0)
10488aa9ebccSVladimir Oltean 		return rc;
10498aa9ebccSVladimir Oltean 	rc = sja1105_init_static_fdb(priv);
10508aa9ebccSVladimir Oltean 	if (rc < 0)
10518aa9ebccSVladimir Oltean 		return rc;
10528aa9ebccSVladimir Oltean 	rc = sja1105_init_static_vlan(priv);
10538aa9ebccSVladimir Oltean 	if (rc < 0)
10548aa9ebccSVladimir Oltean 		return rc;
10558aa9ebccSVladimir Oltean 	rc = sja1105_init_l2_lookup_params(priv);
10568aa9ebccSVladimir Oltean 	if (rc < 0)
10578aa9ebccSVladimir Oltean 		return rc;
10588aa9ebccSVladimir Oltean 	rc = sja1105_init_l2_forwarding(priv);
10598aa9ebccSVladimir Oltean 	if (rc < 0)
10608aa9ebccSVladimir Oltean 		return rc;
10618aa9ebccSVladimir Oltean 	rc = sja1105_init_l2_forwarding_params(priv);
10628aa9ebccSVladimir Oltean 	if (rc < 0)
10638aa9ebccSVladimir Oltean 		return rc;
10648aa9ebccSVladimir Oltean 	rc = sja1105_init_l2_policing(priv);
10658aa9ebccSVladimir Oltean 	if (rc < 0)
10668aa9ebccSVladimir Oltean 		return rc;
10678aa9ebccSVladimir Oltean 	rc = sja1105_init_general_params(priv);
10688aa9ebccSVladimir Oltean 	if (rc < 0)
10698aa9ebccSVladimir Oltean 		return rc;
107079d5511cSVladimir Oltean 	rc = sja1105_init_avb_params(priv);
107179d5511cSVladimir Oltean 	if (rc < 0)
107279d5511cSVladimir Oltean 		return rc;
10733e77e59bSVladimir Oltean 	rc = sja1110_init_pcp_remapping(priv);
10743e77e59bSVladimir Oltean 	if (rc < 0)
10753e77e59bSVladimir Oltean 		return rc;
10768aa9ebccSVladimir Oltean 
10778aa9ebccSVladimir Oltean 	/* Send initial configuration to hardware via SPI */
10788aa9ebccSVladimir Oltean 	return sja1105_static_config_upload(priv);
10798aa9ebccSVladimir Oltean }
10808aa9ebccSVladimir Oltean 
108129afb83aSVladimir Oltean static int sja1105_parse_rgmii_delays(struct sja1105_private *priv)
1082f5b8631cSVladimir Oltean {
1083542043e9SVladimir Oltean 	struct dsa_switch *ds = priv->ds;
108429afb83aSVladimir Oltean 	int port;
1085f5b8631cSVladimir Oltean 
108629afb83aSVladimir Oltean 	for (port = 0; port < ds->num_ports; port++) {
108729afb83aSVladimir Oltean 		if (!priv->fixed_link[port])
1088f5b8631cSVladimir Oltean 			continue;
1089f5b8631cSVladimir Oltean 
109029afb83aSVladimir Oltean 		if (priv->phy_mode[port] == PHY_INTERFACE_MODE_RGMII_RXID ||
109129afb83aSVladimir Oltean 		    priv->phy_mode[port] == PHY_INTERFACE_MODE_RGMII_ID)
109229afb83aSVladimir Oltean 			priv->rgmii_rx_delay[port] = true;
1093f5b8631cSVladimir Oltean 
109429afb83aSVladimir Oltean 		if (priv->phy_mode[port] == PHY_INTERFACE_MODE_RGMII_TXID ||
109529afb83aSVladimir Oltean 		    priv->phy_mode[port] == PHY_INTERFACE_MODE_RGMII_ID)
109629afb83aSVladimir Oltean 			priv->rgmii_tx_delay[port] = true;
1097f5b8631cSVladimir Oltean 
109829afb83aSVladimir Oltean 		if ((priv->rgmii_rx_delay[port] || priv->rgmii_tx_delay[port]) &&
1099f5b8631cSVladimir Oltean 		    !priv->info->setup_rgmii_delay)
1100f5b8631cSVladimir Oltean 			return -EINVAL;
1101f5b8631cSVladimir Oltean 	}
1102f5b8631cSVladimir Oltean 	return 0;
1103f5b8631cSVladimir Oltean }
1104f5b8631cSVladimir Oltean 
11058aa9ebccSVladimir Oltean static int sja1105_parse_ports_node(struct sja1105_private *priv,
11068aa9ebccSVladimir Oltean 				    struct device_node *ports_node)
11078aa9ebccSVladimir Oltean {
11088aa9ebccSVladimir Oltean 	struct device *dev = &priv->spidev->dev;
11098aa9ebccSVladimir Oltean 	struct device_node *child;
11108aa9ebccSVladimir Oltean 
111127afe0d3SVladimir Oltean 	for_each_available_child_of_node(ports_node, child) {
11128aa9ebccSVladimir Oltean 		struct device_node *phy_node;
11130c65b2b9SAndrew Lunn 		phy_interface_t phy_mode;
11148aa9ebccSVladimir Oltean 		u32 index;
11150c65b2b9SAndrew Lunn 		int err;
11168aa9ebccSVladimir Oltean 
11178aa9ebccSVladimir Oltean 		/* Get switch port number from DT */
11188aa9ebccSVladimir Oltean 		if (of_property_read_u32(child, "reg", &index) < 0) {
11198aa9ebccSVladimir Oltean 			dev_err(dev, "Port number not defined in device tree "
11208aa9ebccSVladimir Oltean 				"(property \"reg\")\n");
11217ba771e3SNishka Dasgupta 			of_node_put(child);
11228aa9ebccSVladimir Oltean 			return -ENODEV;
11238aa9ebccSVladimir Oltean 		}
11248aa9ebccSVladimir Oltean 
11258aa9ebccSVladimir Oltean 		/* Get PHY mode from DT */
11260c65b2b9SAndrew Lunn 		err = of_get_phy_mode(child, &phy_mode);
11270c65b2b9SAndrew Lunn 		if (err) {
11288aa9ebccSVladimir Oltean 			dev_err(dev, "Failed to read phy-mode or "
11298aa9ebccSVladimir Oltean 				"phy-interface-type property for port %d\n",
11308aa9ebccSVladimir Oltean 				index);
11317ba771e3SNishka Dasgupta 			of_node_put(child);
11328aa9ebccSVladimir Oltean 			return -ENODEV;
11338aa9ebccSVladimir Oltean 		}
11348aa9ebccSVladimir Oltean 
11358aa9ebccSVladimir Oltean 		phy_node = of_parse_phandle(child, "phy-handle", 0);
11368aa9ebccSVladimir Oltean 		if (!phy_node) {
11378aa9ebccSVladimir Oltean 			if (!of_phy_is_fixed_link(child)) {
11388aa9ebccSVladimir Oltean 				dev_err(dev, "phy-handle or fixed-link "
11398aa9ebccSVladimir Oltean 					"properties missing!\n");
11407ba771e3SNishka Dasgupta 				of_node_put(child);
11418aa9ebccSVladimir Oltean 				return -ENODEV;
11428aa9ebccSVladimir Oltean 			}
11438aa9ebccSVladimir Oltean 			/* phy-handle is missing, but fixed-link isn't.
11448aa9ebccSVladimir Oltean 			 * So it's a fixed link. Default to PHY role.
11458aa9ebccSVladimir Oltean 			 */
114629afb83aSVladimir Oltean 			priv->fixed_link[index] = true;
11478aa9ebccSVladimir Oltean 		} else {
11488aa9ebccSVladimir Oltean 			of_node_put(phy_node);
11498aa9ebccSVladimir Oltean 		}
11508aa9ebccSVladimir Oltean 
1151bf4edf4aSVladimir Oltean 		priv->phy_mode[index] = phy_mode;
11528aa9ebccSVladimir Oltean 	}
11538aa9ebccSVladimir Oltean 
11548aa9ebccSVladimir Oltean 	return 0;
11558aa9ebccSVladimir Oltean }
11568aa9ebccSVladimir Oltean 
11575d645df9SVladimir Oltean static int sja1105_parse_dt(struct sja1105_private *priv)
11588aa9ebccSVladimir Oltean {
11598aa9ebccSVladimir Oltean 	struct device *dev = &priv->spidev->dev;
11608aa9ebccSVladimir Oltean 	struct device_node *switch_node = dev->of_node;
11618aa9ebccSVladimir Oltean 	struct device_node *ports_node;
11628aa9ebccSVladimir Oltean 	int rc;
11638aa9ebccSVladimir Oltean 
11648aa9ebccSVladimir Oltean 	ports_node = of_get_child_by_name(switch_node, "ports");
116515074a36SVladimir Oltean 	if (!ports_node)
116615074a36SVladimir Oltean 		ports_node = of_get_child_by_name(switch_node, "ethernet-ports");
11678aa9ebccSVladimir Oltean 	if (!ports_node) {
11688aa9ebccSVladimir Oltean 		dev_err(dev, "Incorrect bindings: absent \"ports\" node\n");
11698aa9ebccSVladimir Oltean 		return -ENODEV;
11708aa9ebccSVladimir Oltean 	}
11718aa9ebccSVladimir Oltean 
11725d645df9SVladimir Oltean 	rc = sja1105_parse_ports_node(priv, ports_node);
11738aa9ebccSVladimir Oltean 	of_node_put(ports_node);
11748aa9ebccSVladimir Oltean 
11758aa9ebccSVladimir Oltean 	return rc;
11768aa9ebccSVladimir Oltean }
11778aa9ebccSVladimir Oltean 
1178c44d0535SVladimir Oltean /* Convert link speed from SJA1105 to ethtool encoding */
117941fed17fSVladimir Oltean static int sja1105_port_speed_to_ethtool(struct sja1105_private *priv,
118041fed17fSVladimir Oltean 					 u64 speed)
118141fed17fSVladimir Oltean {
118241fed17fSVladimir Oltean 	if (speed == priv->info->port_speed[SJA1105_SPEED_10MBPS])
118341fed17fSVladimir Oltean 		return SPEED_10;
118441fed17fSVladimir Oltean 	if (speed == priv->info->port_speed[SJA1105_SPEED_100MBPS])
118541fed17fSVladimir Oltean 		return SPEED_100;
118641fed17fSVladimir Oltean 	if (speed == priv->info->port_speed[SJA1105_SPEED_1000MBPS])
118741fed17fSVladimir Oltean 		return SPEED_1000;
118841fed17fSVladimir Oltean 	if (speed == priv->info->port_speed[SJA1105_SPEED_2500MBPS])
118941fed17fSVladimir Oltean 		return SPEED_2500;
119041fed17fSVladimir Oltean 	return SPEED_UNKNOWN;
119141fed17fSVladimir Oltean }
11928aa9ebccSVladimir Oltean 
11938400cff6SVladimir Oltean /* Set link speed in the MAC configuration for a specific port. */
11948aa9ebccSVladimir Oltean static int sja1105_adjust_port_config(struct sja1105_private *priv, int port,
11958400cff6SVladimir Oltean 				      int speed_mbps)
11968aa9ebccSVladimir Oltean {
11978aa9ebccSVladimir Oltean 	struct sja1105_mac_config_entry *mac;
11988aa9ebccSVladimir Oltean 	struct device *dev = priv->ds->dev;
119941fed17fSVladimir Oltean 	u64 speed;
12008aa9ebccSVladimir Oltean 	int rc;
12018aa9ebccSVladimir Oltean 
12028400cff6SVladimir Oltean 	/* On P/Q/R/S, one can read from the device via the MAC reconfiguration
12038400cff6SVladimir Oltean 	 * tables. On E/T, MAC reconfig tables are not readable, only writable.
12048400cff6SVladimir Oltean 	 * We have to *know* what the MAC looks like.  For the sake of keeping
12058400cff6SVladimir Oltean 	 * the code common, we'll use the static configuration tables as a
12068400cff6SVladimir Oltean 	 * reasonable approximation for both E/T and P/Q/R/S.
12078400cff6SVladimir Oltean 	 */
12088aa9ebccSVladimir Oltean 	mac = priv->static_config.tables[BLK_IDX_MAC_CONFIG].entries;
12098aa9ebccSVladimir Oltean 
1210f4cfcfbdSVladimir Oltean 	switch (speed_mbps) {
1211c44d0535SVladimir Oltean 	case SPEED_UNKNOWN:
1212a979a0abSVladimir Oltean 		/* PHYLINK called sja1105_mac_config() to inform us about
1213a979a0abSVladimir Oltean 		 * the state->interface, but AN has not completed and the
1214a979a0abSVladimir Oltean 		 * speed is not yet valid. UM10944.pdf says that setting
1215a979a0abSVladimir Oltean 		 * SJA1105_SPEED_AUTO at runtime disables the port, so that is
1216a979a0abSVladimir Oltean 		 * ok for power consumption in case AN will never complete -
1217a979a0abSVladimir Oltean 		 * otherwise PHYLINK should come back with a new update.
1218a979a0abSVladimir Oltean 		 */
121941fed17fSVladimir Oltean 		speed = priv->info->port_speed[SJA1105_SPEED_AUTO];
1220f4cfcfbdSVladimir Oltean 		break;
1221c44d0535SVladimir Oltean 	case SPEED_10:
122241fed17fSVladimir Oltean 		speed = priv->info->port_speed[SJA1105_SPEED_10MBPS];
1223f4cfcfbdSVladimir Oltean 		break;
1224c44d0535SVladimir Oltean 	case SPEED_100:
122541fed17fSVladimir Oltean 		speed = priv->info->port_speed[SJA1105_SPEED_100MBPS];
1226f4cfcfbdSVladimir Oltean 		break;
1227c44d0535SVladimir Oltean 	case SPEED_1000:
122841fed17fSVladimir Oltean 		speed = priv->info->port_speed[SJA1105_SPEED_1000MBPS];
1229f4cfcfbdSVladimir Oltean 		break;
123056b63466SVladimir Oltean 	case SPEED_2500:
123156b63466SVladimir Oltean 		speed = priv->info->port_speed[SJA1105_SPEED_2500MBPS];
123256b63466SVladimir Oltean 		break;
1233f4cfcfbdSVladimir Oltean 	default:
12348aa9ebccSVladimir Oltean 		dev_err(dev, "Invalid speed %iMbps\n", speed_mbps);
12358aa9ebccSVladimir Oltean 		return -EINVAL;
12368aa9ebccSVladimir Oltean 	}
12378aa9ebccSVladimir Oltean 
12388400cff6SVladimir Oltean 	/* Overwrite SJA1105_SPEED_AUTO from the static MAC configuration
12398400cff6SVladimir Oltean 	 * table, since this will be used for the clocking setup, and we no
12408400cff6SVladimir Oltean 	 * longer need to store it in the static config (already told hardware
12418400cff6SVladimir Oltean 	 * we want auto during upload phase).
1242ffe10e67SVladimir Oltean 	 * Actually for the SGMII port, the MAC is fixed at 1 Gbps and
1243ffe10e67SVladimir Oltean 	 * we need to configure the PCS only (if even that).
12448aa9ebccSVladimir Oltean 	 */
124591a05078SVladimir Oltean 	if (priv->phy_mode[port] == PHY_INTERFACE_MODE_SGMII)
124641fed17fSVladimir Oltean 		mac[port].speed = priv->info->port_speed[SJA1105_SPEED_1000MBPS];
124756b63466SVladimir Oltean 	else if (priv->phy_mode[port] == PHY_INTERFACE_MODE_2500BASEX)
124856b63466SVladimir Oltean 		mac[port].speed = priv->info->port_speed[SJA1105_SPEED_2500MBPS];
1249ffe10e67SVladimir Oltean 	else
12508aa9ebccSVladimir Oltean 		mac[port].speed = speed;
12518aa9ebccSVladimir Oltean 
12528aa9ebccSVladimir Oltean 	/* Write to the dynamic reconfiguration tables */
12538400cff6SVladimir Oltean 	rc = sja1105_dynamic_config_write(priv, BLK_IDX_MAC_CONFIG, port,
12548400cff6SVladimir Oltean 					  &mac[port], true);
12558aa9ebccSVladimir Oltean 	if (rc < 0) {
12568aa9ebccSVladimir Oltean 		dev_err(dev, "Failed to write MAC config: %d\n", rc);
12578aa9ebccSVladimir Oltean 		return rc;
12588aa9ebccSVladimir Oltean 	}
12598aa9ebccSVladimir Oltean 
12608aa9ebccSVladimir Oltean 	/* Reconfigure the PLLs for the RGMII interfaces (required 125 MHz at
12618aa9ebccSVladimir Oltean 	 * gigabit, 25 MHz at 100 Mbps and 2.5 MHz at 10 Mbps). For MII and
12628aa9ebccSVladimir Oltean 	 * RMII no change of the clock setup is required. Actually, changing
12638aa9ebccSVladimir Oltean 	 * the clock setup does interrupt the clock signal for a certain time
12648aa9ebccSVladimir Oltean 	 * which causes trouble for all PHYs relying on this signal.
12658aa9ebccSVladimir Oltean 	 */
126691a05078SVladimir Oltean 	if (!phy_interface_mode_is_rgmii(priv->phy_mode[port]))
12678aa9ebccSVladimir Oltean 		return 0;
12688aa9ebccSVladimir Oltean 
12698aa9ebccSVladimir Oltean 	return sja1105_clocking_setup_port(priv, port);
12708aa9ebccSVladimir Oltean }
12718aa9ebccSVladimir Oltean 
127239710229SVladimir Oltean /* The SJA1105 MAC programming model is through the static config (the xMII
127339710229SVladimir Oltean  * Mode table cannot be dynamically reconfigured), and we have to program
127439710229SVladimir Oltean  * that early (earlier than PHYLINK calls us, anyway).
127539710229SVladimir Oltean  * So just error out in case the connected PHY attempts to change the initial
127639710229SVladimir Oltean  * system interface MII protocol from what is defined in the DT, at least for
127739710229SVladimir Oltean  * now.
127839710229SVladimir Oltean  */
127939710229SVladimir Oltean static bool sja1105_phy_mode_mismatch(struct sja1105_private *priv, int port,
128039710229SVladimir Oltean 				      phy_interface_t interface)
128139710229SVladimir Oltean {
1282bf4edf4aSVladimir Oltean 	return priv->phy_mode[port] != interface;
128339710229SVladimir Oltean }
128439710229SVladimir Oltean 
1285af7cd036SVladimir Oltean static void sja1105_mac_config(struct dsa_switch *ds, int port,
1286ffe10e67SVladimir Oltean 			       unsigned int mode,
1287af7cd036SVladimir Oltean 			       const struct phylink_link_state *state)
12888aa9ebccSVladimir Oltean {
12893ad1d171SVladimir Oltean 	struct dsa_port *dp = dsa_to_port(ds, port);
12908aa9ebccSVladimir Oltean 	struct sja1105_private *priv = ds->priv;
12913ad1d171SVladimir Oltean 	struct dw_xpcs *xpcs;
12928aa9ebccSVladimir Oltean 
1293ec8582d1SVladimir Oltean 	if (sja1105_phy_mode_mismatch(priv, port, state->interface)) {
1294ec8582d1SVladimir Oltean 		dev_err(ds->dev, "Changing PHY mode to %s not supported!\n",
1295ec8582d1SVladimir Oltean 			phy_modes(state->interface));
129639710229SVladimir Oltean 		return;
1297ec8582d1SVladimir Oltean 	}
129839710229SVladimir Oltean 
12993ad1d171SVladimir Oltean 	xpcs = priv->xpcs[port];
1300ffe10e67SVladimir Oltean 
13013ad1d171SVladimir Oltean 	if (xpcs)
13023ad1d171SVladimir Oltean 		phylink_set_pcs(dp->pl, &xpcs->pcs);
13038400cff6SVladimir Oltean }
13048400cff6SVladimir Oltean 
13058400cff6SVladimir Oltean static void sja1105_mac_link_down(struct dsa_switch *ds, int port,
13068400cff6SVladimir Oltean 				  unsigned int mode,
13078400cff6SVladimir Oltean 				  phy_interface_t interface)
13088400cff6SVladimir Oltean {
13098400cff6SVladimir Oltean 	sja1105_inhibit_tx(ds->priv, BIT(port), true);
13108400cff6SVladimir Oltean }
13118400cff6SVladimir Oltean 
13128400cff6SVladimir Oltean static void sja1105_mac_link_up(struct dsa_switch *ds, int port,
13138400cff6SVladimir Oltean 				unsigned int mode,
13148400cff6SVladimir Oltean 				phy_interface_t interface,
13155b502a7bSRussell King 				struct phy_device *phydev,
13165b502a7bSRussell King 				int speed, int duplex,
13175b502a7bSRussell King 				bool tx_pause, bool rx_pause)
13188400cff6SVladimir Oltean {
1319ec8582d1SVladimir Oltean 	struct sja1105_private *priv = ds->priv;
1320ec8582d1SVladimir Oltean 
1321ec8582d1SVladimir Oltean 	sja1105_adjust_port_config(priv, port, speed);
1322ec8582d1SVladimir Oltean 
1323ec8582d1SVladimir Oltean 	sja1105_inhibit_tx(priv, BIT(port), false);
13248aa9ebccSVladimir Oltean }
13258aa9ebccSVladimir Oltean 
1326ad9f299aSVladimir Oltean static void sja1105_phylink_validate(struct dsa_switch *ds, int port,
1327ad9f299aSVladimir Oltean 				     unsigned long *supported,
1328ad9f299aSVladimir Oltean 				     struct phylink_link_state *state)
1329ad9f299aSVladimir Oltean {
1330ad9f299aSVladimir Oltean 	/* Construct a new mask which exhaustively contains all link features
1331ad9f299aSVladimir Oltean 	 * supported by the MAC, and then apply that (logical AND) to what will
1332ad9f299aSVladimir Oltean 	 * be sent to the PHY for "marketing".
1333ad9f299aSVladimir Oltean 	 */
1334ad9f299aSVladimir Oltean 	__ETHTOOL_DECLARE_LINK_MODE_MASK(mask) = { 0, };
1335ad9f299aSVladimir Oltean 	struct sja1105_private *priv = ds->priv;
1336ad9f299aSVladimir Oltean 	struct sja1105_xmii_params_entry *mii;
1337ad9f299aSVladimir Oltean 
1338ad9f299aSVladimir Oltean 	mii = priv->static_config.tables[BLK_IDX_XMII_PARAMS].entries;
1339ad9f299aSVladimir Oltean 
134039710229SVladimir Oltean 	/* include/linux/phylink.h says:
134139710229SVladimir Oltean 	 *     When @state->interface is %PHY_INTERFACE_MODE_NA, phylink
134239710229SVladimir Oltean 	 *     expects the MAC driver to return all supported link modes.
134339710229SVladimir Oltean 	 */
134439710229SVladimir Oltean 	if (state->interface != PHY_INTERFACE_MODE_NA &&
134539710229SVladimir Oltean 	    sja1105_phy_mode_mismatch(priv, port, state->interface)) {
134639710229SVladimir Oltean 		bitmap_zero(supported, __ETHTOOL_LINK_MODE_MASK_NBITS);
134739710229SVladimir Oltean 		return;
134839710229SVladimir Oltean 	}
134939710229SVladimir Oltean 
1350ad9f299aSVladimir Oltean 	/* The MAC does not support pause frames, and also doesn't
1351ad9f299aSVladimir Oltean 	 * support half-duplex traffic modes.
1352ad9f299aSVladimir Oltean 	 */
1353ad9f299aSVladimir Oltean 	phylink_set(mask, Autoneg);
1354ad9f299aSVladimir Oltean 	phylink_set(mask, MII);
1355ad9f299aSVladimir Oltean 	phylink_set(mask, 10baseT_Full);
1356ad9f299aSVladimir Oltean 	phylink_set(mask, 100baseT_Full);
1357ca68e138SOleksij Rempel 	phylink_set(mask, 100baseT1_Full);
1358ffe10e67SVladimir Oltean 	if (mii->xmii_mode[port] == XMII_MODE_RGMII ||
1359ffe10e67SVladimir Oltean 	    mii->xmii_mode[port] == XMII_MODE_SGMII)
1360ad9f299aSVladimir Oltean 		phylink_set(mask, 1000baseT_Full);
136156b63466SVladimir Oltean 	if (priv->info->supports_2500basex[port]) {
136256b63466SVladimir Oltean 		phylink_set(mask, 2500baseT_Full);
136356b63466SVladimir Oltean 		phylink_set(mask, 2500baseX_Full);
136456b63466SVladimir Oltean 	}
1365ad9f299aSVladimir Oltean 
1366ad9f299aSVladimir Oltean 	bitmap_and(supported, supported, mask, __ETHTOOL_LINK_MODE_MASK_NBITS);
1367ad9f299aSVladimir Oltean 	bitmap_and(state->advertising, state->advertising, mask,
1368ad9f299aSVladimir Oltean 		   __ETHTOOL_LINK_MODE_MASK_NBITS);
1369ad9f299aSVladimir Oltean }
1370ad9f299aSVladimir Oltean 
137160f6053fSVladimir Oltean static int
137260f6053fSVladimir Oltean sja1105_find_static_fdb_entry(struct sja1105_private *priv, int port,
137360f6053fSVladimir Oltean 			      const struct sja1105_l2_lookup_entry *requested)
137460f6053fSVladimir Oltean {
137560f6053fSVladimir Oltean 	struct sja1105_l2_lookup_entry *l2_lookup;
137660f6053fSVladimir Oltean 	struct sja1105_table *table;
137760f6053fSVladimir Oltean 	int i;
137860f6053fSVladimir Oltean 
137960f6053fSVladimir Oltean 	table = &priv->static_config.tables[BLK_IDX_L2_LOOKUP];
138060f6053fSVladimir Oltean 	l2_lookup = table->entries;
138160f6053fSVladimir Oltean 
138260f6053fSVladimir Oltean 	for (i = 0; i < table->entry_count; i++)
138360f6053fSVladimir Oltean 		if (l2_lookup[i].macaddr == requested->macaddr &&
138460f6053fSVladimir Oltean 		    l2_lookup[i].vlanid == requested->vlanid &&
138560f6053fSVladimir Oltean 		    l2_lookup[i].destports & BIT(port))
138660f6053fSVladimir Oltean 			return i;
138760f6053fSVladimir Oltean 
138860f6053fSVladimir Oltean 	return -1;
138960f6053fSVladimir Oltean }
139060f6053fSVladimir Oltean 
139160f6053fSVladimir Oltean /* We want FDB entries added statically through the bridge command to persist
139260f6053fSVladimir Oltean  * across switch resets, which are a common thing during normal SJA1105
139360f6053fSVladimir Oltean  * operation. So we have to back them up in the static configuration tables
139460f6053fSVladimir Oltean  * and hence apply them on next static config upload... yay!
139560f6053fSVladimir Oltean  */
139660f6053fSVladimir Oltean static int
139760f6053fSVladimir Oltean sja1105_static_fdb_change(struct sja1105_private *priv, int port,
139860f6053fSVladimir Oltean 			  const struct sja1105_l2_lookup_entry *requested,
139960f6053fSVladimir Oltean 			  bool keep)
140060f6053fSVladimir Oltean {
140160f6053fSVladimir Oltean 	struct sja1105_l2_lookup_entry *l2_lookup;
140260f6053fSVladimir Oltean 	struct sja1105_table *table;
140360f6053fSVladimir Oltean 	int rc, match;
140460f6053fSVladimir Oltean 
140560f6053fSVladimir Oltean 	table = &priv->static_config.tables[BLK_IDX_L2_LOOKUP];
140660f6053fSVladimir Oltean 
140760f6053fSVladimir Oltean 	match = sja1105_find_static_fdb_entry(priv, port, requested);
140860f6053fSVladimir Oltean 	if (match < 0) {
140960f6053fSVladimir Oltean 		/* Can't delete a missing entry. */
141060f6053fSVladimir Oltean 		if (!keep)
141160f6053fSVladimir Oltean 			return 0;
141260f6053fSVladimir Oltean 
141360f6053fSVladimir Oltean 		/* No match => new entry */
141460f6053fSVladimir Oltean 		rc = sja1105_table_resize(table, table->entry_count + 1);
141560f6053fSVladimir Oltean 		if (rc)
141660f6053fSVladimir Oltean 			return rc;
141760f6053fSVladimir Oltean 
141860f6053fSVladimir Oltean 		match = table->entry_count - 1;
141960f6053fSVladimir Oltean 	}
142060f6053fSVladimir Oltean 
142160f6053fSVladimir Oltean 	/* Assign pointer after the resize (it may be new memory) */
142260f6053fSVladimir Oltean 	l2_lookup = table->entries;
142360f6053fSVladimir Oltean 
142460f6053fSVladimir Oltean 	/* We have a match.
142560f6053fSVladimir Oltean 	 * If the job was to add this FDB entry, it's already done (mostly
142660f6053fSVladimir Oltean 	 * anyway, since the port forwarding mask may have changed, case in
142760f6053fSVladimir Oltean 	 * which we update it).
142860f6053fSVladimir Oltean 	 * Otherwise we have to delete it.
142960f6053fSVladimir Oltean 	 */
143060f6053fSVladimir Oltean 	if (keep) {
143160f6053fSVladimir Oltean 		l2_lookup[match] = *requested;
143260f6053fSVladimir Oltean 		return 0;
143360f6053fSVladimir Oltean 	}
143460f6053fSVladimir Oltean 
143560f6053fSVladimir Oltean 	/* To remove, the strategy is to overwrite the element with
143660f6053fSVladimir Oltean 	 * the last one, and then reduce the array size by 1
143760f6053fSVladimir Oltean 	 */
143860f6053fSVladimir Oltean 	l2_lookup[match] = l2_lookup[table->entry_count - 1];
143960f6053fSVladimir Oltean 	return sja1105_table_resize(table, table->entry_count - 1);
144060f6053fSVladimir Oltean }
144160f6053fSVladimir Oltean 
1442291d1e72SVladimir Oltean /* First-generation switches have a 4-way set associative TCAM that
1443291d1e72SVladimir Oltean  * holds the FDB entries. An FDB index spans from 0 to 1023 and is comprised of
1444291d1e72SVladimir Oltean  * a "bin" (grouping of 4 entries) and a "way" (an entry within a bin).
1445291d1e72SVladimir Oltean  * For the placement of a newly learnt FDB entry, the switch selects the bin
1446291d1e72SVladimir Oltean  * based on a hash function, and the way within that bin incrementally.
1447291d1e72SVladimir Oltean  */
144809c1b412SVladimir Oltean static int sja1105et_fdb_index(int bin, int way)
1449291d1e72SVladimir Oltean {
1450291d1e72SVladimir Oltean 	return bin * SJA1105ET_FDB_BIN_SIZE + way;
1451291d1e72SVladimir Oltean }
1452291d1e72SVladimir Oltean 
14539dfa6911SVladimir Oltean static int sja1105et_is_fdb_entry_in_bin(struct sja1105_private *priv, int bin,
1454291d1e72SVladimir Oltean 					 const u8 *addr, u16 vid,
1455291d1e72SVladimir Oltean 					 struct sja1105_l2_lookup_entry *match,
1456291d1e72SVladimir Oltean 					 int *last_unused)
1457291d1e72SVladimir Oltean {
1458291d1e72SVladimir Oltean 	int way;
1459291d1e72SVladimir Oltean 
1460291d1e72SVladimir Oltean 	for (way = 0; way < SJA1105ET_FDB_BIN_SIZE; way++) {
1461291d1e72SVladimir Oltean 		struct sja1105_l2_lookup_entry l2_lookup = {0};
1462291d1e72SVladimir Oltean 		int index = sja1105et_fdb_index(bin, way);
1463291d1e72SVladimir Oltean 
1464291d1e72SVladimir Oltean 		/* Skip unused entries, optionally marking them
1465291d1e72SVladimir Oltean 		 * into the return value
1466291d1e72SVladimir Oltean 		 */
1467291d1e72SVladimir Oltean 		if (sja1105_dynamic_config_read(priv, BLK_IDX_L2_LOOKUP,
1468291d1e72SVladimir Oltean 						index, &l2_lookup)) {
1469291d1e72SVladimir Oltean 			if (last_unused)
1470291d1e72SVladimir Oltean 				*last_unused = way;
1471291d1e72SVladimir Oltean 			continue;
1472291d1e72SVladimir Oltean 		}
1473291d1e72SVladimir Oltean 
1474291d1e72SVladimir Oltean 		if (l2_lookup.macaddr == ether_addr_to_u64(addr) &&
1475291d1e72SVladimir Oltean 		    l2_lookup.vlanid == vid) {
1476291d1e72SVladimir Oltean 			if (match)
1477291d1e72SVladimir Oltean 				*match = l2_lookup;
1478291d1e72SVladimir Oltean 			return way;
1479291d1e72SVladimir Oltean 		}
1480291d1e72SVladimir Oltean 	}
1481291d1e72SVladimir Oltean 	/* Return an invalid entry index if not found */
1482291d1e72SVladimir Oltean 	return -1;
1483291d1e72SVladimir Oltean }
1484291d1e72SVladimir Oltean 
14859dfa6911SVladimir Oltean int sja1105et_fdb_add(struct dsa_switch *ds, int port,
1486291d1e72SVladimir Oltean 		      const unsigned char *addr, u16 vid)
1487291d1e72SVladimir Oltean {
14886c5fc159SVladimir Oltean 	struct sja1105_l2_lookup_entry l2_lookup = {0}, tmp;
1489291d1e72SVladimir Oltean 	struct sja1105_private *priv = ds->priv;
1490291d1e72SVladimir Oltean 	struct device *dev = ds->dev;
1491291d1e72SVladimir Oltean 	int last_unused = -1;
14926c5fc159SVladimir Oltean 	int start, end, i;
149360f6053fSVladimir Oltean 	int bin, way, rc;
1494291d1e72SVladimir Oltean 
14959dfa6911SVladimir Oltean 	bin = sja1105et_fdb_hash(priv, addr, vid);
1496291d1e72SVladimir Oltean 
14979dfa6911SVladimir Oltean 	way = sja1105et_is_fdb_entry_in_bin(priv, bin, addr, vid,
1498291d1e72SVladimir Oltean 					    &l2_lookup, &last_unused);
1499291d1e72SVladimir Oltean 	if (way >= 0) {
1500291d1e72SVladimir Oltean 		/* We have an FDB entry. Is our port in the destination
1501291d1e72SVladimir Oltean 		 * mask? If yes, we need to do nothing. If not, we need
1502291d1e72SVladimir Oltean 		 * to rewrite the entry by adding this port to it.
1503291d1e72SVladimir Oltean 		 */
1504e11e865bSVladimir Oltean 		if ((l2_lookup.destports & BIT(port)) && l2_lookup.lockeds)
1505291d1e72SVladimir Oltean 			return 0;
1506291d1e72SVladimir Oltean 		l2_lookup.destports |= BIT(port);
1507291d1e72SVladimir Oltean 	} else {
1508291d1e72SVladimir Oltean 		int index = sja1105et_fdb_index(bin, way);
1509291d1e72SVladimir Oltean 
1510291d1e72SVladimir Oltean 		/* We don't have an FDB entry. We construct a new one and
1511291d1e72SVladimir Oltean 		 * try to find a place for it within the FDB table.
1512291d1e72SVladimir Oltean 		 */
1513291d1e72SVladimir Oltean 		l2_lookup.macaddr = ether_addr_to_u64(addr);
1514291d1e72SVladimir Oltean 		l2_lookup.destports = BIT(port);
1515291d1e72SVladimir Oltean 		l2_lookup.vlanid = vid;
1516291d1e72SVladimir Oltean 
1517291d1e72SVladimir Oltean 		if (last_unused >= 0) {
1518291d1e72SVladimir Oltean 			way = last_unused;
1519291d1e72SVladimir Oltean 		} else {
1520291d1e72SVladimir Oltean 			/* Bin is full, need to evict somebody.
1521291d1e72SVladimir Oltean 			 * Choose victim at random. If you get these messages
1522291d1e72SVladimir Oltean 			 * often, you may need to consider changing the
1523291d1e72SVladimir Oltean 			 * distribution function:
1524291d1e72SVladimir Oltean 			 * static_config[BLK_IDX_L2_LOOKUP_PARAMS].entries->poly
1525291d1e72SVladimir Oltean 			 */
1526291d1e72SVladimir Oltean 			get_random_bytes(&way, sizeof(u8));
1527291d1e72SVladimir Oltean 			way %= SJA1105ET_FDB_BIN_SIZE;
1528291d1e72SVladimir Oltean 			dev_warn(dev, "Warning, FDB bin %d full while adding entry for %pM. Evicting entry %u.\n",
1529291d1e72SVladimir Oltean 				 bin, addr, way);
1530291d1e72SVladimir Oltean 			/* Evict entry */
1531291d1e72SVladimir Oltean 			sja1105_dynamic_config_write(priv, BLK_IDX_L2_LOOKUP,
1532291d1e72SVladimir Oltean 						     index, NULL, false);
1533291d1e72SVladimir Oltean 		}
1534291d1e72SVladimir Oltean 	}
1535e11e865bSVladimir Oltean 	l2_lookup.lockeds = true;
1536291d1e72SVladimir Oltean 	l2_lookup.index = sja1105et_fdb_index(bin, way);
1537291d1e72SVladimir Oltean 
153860f6053fSVladimir Oltean 	rc = sja1105_dynamic_config_write(priv, BLK_IDX_L2_LOOKUP,
1539291d1e72SVladimir Oltean 					  l2_lookup.index, &l2_lookup,
1540291d1e72SVladimir Oltean 					  true);
154160f6053fSVladimir Oltean 	if (rc < 0)
154260f6053fSVladimir Oltean 		return rc;
154360f6053fSVladimir Oltean 
15446c5fc159SVladimir Oltean 	/* Invalidate a dynamically learned entry if that exists */
15456c5fc159SVladimir Oltean 	start = sja1105et_fdb_index(bin, 0);
15466c5fc159SVladimir Oltean 	end = sja1105et_fdb_index(bin, way);
15476c5fc159SVladimir Oltean 
15486c5fc159SVladimir Oltean 	for (i = start; i < end; i++) {
15496c5fc159SVladimir Oltean 		rc = sja1105_dynamic_config_read(priv, BLK_IDX_L2_LOOKUP,
15506c5fc159SVladimir Oltean 						 i, &tmp);
15516c5fc159SVladimir Oltean 		if (rc == -ENOENT)
15526c5fc159SVladimir Oltean 			continue;
15536c5fc159SVladimir Oltean 		if (rc)
15546c5fc159SVladimir Oltean 			return rc;
15556c5fc159SVladimir Oltean 
15566c5fc159SVladimir Oltean 		if (tmp.macaddr != ether_addr_to_u64(addr) || tmp.vlanid != vid)
15576c5fc159SVladimir Oltean 			continue;
15586c5fc159SVladimir Oltean 
15596c5fc159SVladimir Oltean 		rc = sja1105_dynamic_config_write(priv, BLK_IDX_L2_LOOKUP,
15606c5fc159SVladimir Oltean 						  i, NULL, false);
15616c5fc159SVladimir Oltean 		if (rc)
15626c5fc159SVladimir Oltean 			return rc;
15636c5fc159SVladimir Oltean 
15646c5fc159SVladimir Oltean 		break;
15656c5fc159SVladimir Oltean 	}
15666c5fc159SVladimir Oltean 
156760f6053fSVladimir Oltean 	return sja1105_static_fdb_change(priv, port, &l2_lookup, true);
1568291d1e72SVladimir Oltean }
1569291d1e72SVladimir Oltean 
15709dfa6911SVladimir Oltean int sja1105et_fdb_del(struct dsa_switch *ds, int port,
1571291d1e72SVladimir Oltean 		      const unsigned char *addr, u16 vid)
1572291d1e72SVladimir Oltean {
1573291d1e72SVladimir Oltean 	struct sja1105_l2_lookup_entry l2_lookup = {0};
1574291d1e72SVladimir Oltean 	struct sja1105_private *priv = ds->priv;
157560f6053fSVladimir Oltean 	int index, bin, way, rc;
1576291d1e72SVladimir Oltean 	bool keep;
1577291d1e72SVladimir Oltean 
15789dfa6911SVladimir Oltean 	bin = sja1105et_fdb_hash(priv, addr, vid);
15799dfa6911SVladimir Oltean 	way = sja1105et_is_fdb_entry_in_bin(priv, bin, addr, vid,
1580291d1e72SVladimir Oltean 					    &l2_lookup, NULL);
1581291d1e72SVladimir Oltean 	if (way < 0)
1582291d1e72SVladimir Oltean 		return 0;
1583291d1e72SVladimir Oltean 	index = sja1105et_fdb_index(bin, way);
1584291d1e72SVladimir Oltean 
1585291d1e72SVladimir Oltean 	/* We have an FDB entry. Is our port in the destination mask? If yes,
1586291d1e72SVladimir Oltean 	 * we need to remove it. If the resulting port mask becomes empty, we
1587291d1e72SVladimir Oltean 	 * need to completely evict the FDB entry.
1588291d1e72SVladimir Oltean 	 * Otherwise we just write it back.
1589291d1e72SVladimir Oltean 	 */
1590291d1e72SVladimir Oltean 	l2_lookup.destports &= ~BIT(port);
15917752e937SVladimir Oltean 
1592291d1e72SVladimir Oltean 	if (l2_lookup.destports)
1593291d1e72SVladimir Oltean 		keep = true;
1594291d1e72SVladimir Oltean 	else
1595291d1e72SVladimir Oltean 		keep = false;
1596291d1e72SVladimir Oltean 
159760f6053fSVladimir Oltean 	rc = sja1105_dynamic_config_write(priv, BLK_IDX_L2_LOOKUP,
1598291d1e72SVladimir Oltean 					  index, &l2_lookup, keep);
159960f6053fSVladimir Oltean 	if (rc < 0)
160060f6053fSVladimir Oltean 		return rc;
160160f6053fSVladimir Oltean 
160260f6053fSVladimir Oltean 	return sja1105_static_fdb_change(priv, port, &l2_lookup, keep);
1603291d1e72SVladimir Oltean }
1604291d1e72SVladimir Oltean 
16059dfa6911SVladimir Oltean int sja1105pqrs_fdb_add(struct dsa_switch *ds, int port,
16069dfa6911SVladimir Oltean 			const unsigned char *addr, u16 vid)
16079dfa6911SVladimir Oltean {
16086c5fc159SVladimir Oltean 	struct sja1105_l2_lookup_entry l2_lookup = {0}, tmp;
16091da73821SVladimir Oltean 	struct sja1105_private *priv = ds->priv;
16101da73821SVladimir Oltean 	int rc, i;
16111da73821SVladimir Oltean 
16121da73821SVladimir Oltean 	/* Search for an existing entry in the FDB table */
16131da73821SVladimir Oltean 	l2_lookup.macaddr = ether_addr_to_u64(addr);
16141da73821SVladimir Oltean 	l2_lookup.vlanid = vid;
16151da73821SVladimir Oltean 	l2_lookup.mask_macaddr = GENMASK_ULL(ETH_ALEN * 8 - 1, 0);
16161da73821SVladimir Oltean 	l2_lookup.mask_vlanid = VLAN_VID_MASK;
16171da73821SVladimir Oltean 	l2_lookup.destports = BIT(port);
16181da73821SVladimir Oltean 
1619728db843SVladimir Oltean 	tmp = l2_lookup;
1620728db843SVladimir Oltean 
16211da73821SVladimir Oltean 	rc = sja1105_dynamic_config_read(priv, BLK_IDX_L2_LOOKUP,
1622728db843SVladimir Oltean 					 SJA1105_SEARCH, &tmp);
1623728db843SVladimir Oltean 	if (rc == 0 && tmp.index != SJA1105_MAX_L2_LOOKUP_COUNT - 1) {
1624e11e865bSVladimir Oltean 		/* Found a static entry and this port is already in the entry's
16251da73821SVladimir Oltean 		 * port mask => job done
16261da73821SVladimir Oltean 		 */
1627728db843SVladimir Oltean 		if ((tmp.destports & BIT(port)) && tmp.lockeds)
16281da73821SVladimir Oltean 			return 0;
1629728db843SVladimir Oltean 
1630728db843SVladimir Oltean 		l2_lookup = tmp;
1631728db843SVladimir Oltean 
16321da73821SVladimir Oltean 		/* l2_lookup.index is populated by the switch in case it
16331da73821SVladimir Oltean 		 * found something.
16341da73821SVladimir Oltean 		 */
16351da73821SVladimir Oltean 		l2_lookup.destports |= BIT(port);
16361da73821SVladimir Oltean 		goto skip_finding_an_index;
16371da73821SVladimir Oltean 	}
16381da73821SVladimir Oltean 
16391da73821SVladimir Oltean 	/* Not found, so try to find an unused spot in the FDB.
16401da73821SVladimir Oltean 	 * This is slightly inefficient because the strategy is knock-knock at
16411da73821SVladimir Oltean 	 * every possible position from 0 to 1023.
16421da73821SVladimir Oltean 	 */
16431da73821SVladimir Oltean 	for (i = 0; i < SJA1105_MAX_L2_LOOKUP_COUNT; i++) {
16441da73821SVladimir Oltean 		rc = sja1105_dynamic_config_read(priv, BLK_IDX_L2_LOOKUP,
16451da73821SVladimir Oltean 						 i, NULL);
16461da73821SVladimir Oltean 		if (rc < 0)
16471da73821SVladimir Oltean 			break;
16481da73821SVladimir Oltean 	}
16491da73821SVladimir Oltean 	if (i == SJA1105_MAX_L2_LOOKUP_COUNT) {
16501da73821SVladimir Oltean 		dev_err(ds->dev, "FDB is full, cannot add entry.\n");
16511da73821SVladimir Oltean 		return -EINVAL;
16521da73821SVladimir Oltean 	}
16531da73821SVladimir Oltean 	l2_lookup.index = i;
16541da73821SVladimir Oltean 
16551da73821SVladimir Oltean skip_finding_an_index:
1656e11e865bSVladimir Oltean 	l2_lookup.lockeds = true;
1657e11e865bSVladimir Oltean 
165860f6053fSVladimir Oltean 	rc = sja1105_dynamic_config_write(priv, BLK_IDX_L2_LOOKUP,
16591da73821SVladimir Oltean 					  l2_lookup.index, &l2_lookup,
16601da73821SVladimir Oltean 					  true);
166160f6053fSVladimir Oltean 	if (rc < 0)
166260f6053fSVladimir Oltean 		return rc;
166360f6053fSVladimir Oltean 
16646c5fc159SVladimir Oltean 	/* The switch learns dynamic entries and looks up the FDB left to
16656c5fc159SVladimir Oltean 	 * right. It is possible that our addition was concurrent with the
16666c5fc159SVladimir Oltean 	 * dynamic learning of the same address, so now that the static entry
16676c5fc159SVladimir Oltean 	 * has been installed, we are certain that address learning for this
16686c5fc159SVladimir Oltean 	 * particular address has been turned off, so the dynamic entry either
16696c5fc159SVladimir Oltean 	 * is in the FDB at an index smaller than the static one, or isn't (it
16706c5fc159SVladimir Oltean 	 * can also be at a larger index, but in that case it is inactive
16716c5fc159SVladimir Oltean 	 * because the static FDB entry will match first, and the dynamic one
16726c5fc159SVladimir Oltean 	 * will eventually age out). Search for a dynamically learned address
16736c5fc159SVladimir Oltean 	 * prior to our static one and invalidate it.
16746c5fc159SVladimir Oltean 	 */
16756c5fc159SVladimir Oltean 	tmp = l2_lookup;
16766c5fc159SVladimir Oltean 
16776c5fc159SVladimir Oltean 	rc = sja1105_dynamic_config_read(priv, BLK_IDX_L2_LOOKUP,
16786c5fc159SVladimir Oltean 					 SJA1105_SEARCH, &tmp);
16796c5fc159SVladimir Oltean 	if (rc < 0) {
16806c5fc159SVladimir Oltean 		dev_err(ds->dev,
16816c5fc159SVladimir Oltean 			"port %d failed to read back entry for %pM vid %d: %pe\n",
16826c5fc159SVladimir Oltean 			port, addr, vid, ERR_PTR(rc));
16836c5fc159SVladimir Oltean 		return rc;
16846c5fc159SVladimir Oltean 	}
16856c5fc159SVladimir Oltean 
16866c5fc159SVladimir Oltean 	if (tmp.index < l2_lookup.index) {
16876c5fc159SVladimir Oltean 		rc = sja1105_dynamic_config_write(priv, BLK_IDX_L2_LOOKUP,
16886c5fc159SVladimir Oltean 						  tmp.index, NULL, false);
16896c5fc159SVladimir Oltean 		if (rc < 0)
16906c5fc159SVladimir Oltean 			return rc;
16916c5fc159SVladimir Oltean 	}
16926c5fc159SVladimir Oltean 
169360f6053fSVladimir Oltean 	return sja1105_static_fdb_change(priv, port, &l2_lookup, true);
16949dfa6911SVladimir Oltean }
16959dfa6911SVladimir Oltean 
16969dfa6911SVladimir Oltean int sja1105pqrs_fdb_del(struct dsa_switch *ds, int port,
16979dfa6911SVladimir Oltean 			const unsigned char *addr, u16 vid)
16989dfa6911SVladimir Oltean {
16991da73821SVladimir Oltean 	struct sja1105_l2_lookup_entry l2_lookup = {0};
17001da73821SVladimir Oltean 	struct sja1105_private *priv = ds->priv;
17011da73821SVladimir Oltean 	bool keep;
17021da73821SVladimir Oltean 	int rc;
17031da73821SVladimir Oltean 
17041da73821SVladimir Oltean 	l2_lookup.macaddr = ether_addr_to_u64(addr);
17051da73821SVladimir Oltean 	l2_lookup.vlanid = vid;
17061da73821SVladimir Oltean 	l2_lookup.mask_macaddr = GENMASK_ULL(ETH_ALEN * 8 - 1, 0);
17071da73821SVladimir Oltean 	l2_lookup.mask_vlanid = VLAN_VID_MASK;
17081da73821SVladimir Oltean 	l2_lookup.destports = BIT(port);
17091da73821SVladimir Oltean 
17101da73821SVladimir Oltean 	rc = sja1105_dynamic_config_read(priv, BLK_IDX_L2_LOOKUP,
17111da73821SVladimir Oltean 					 SJA1105_SEARCH, &l2_lookup);
17121da73821SVladimir Oltean 	if (rc < 0)
17131da73821SVladimir Oltean 		return 0;
17141da73821SVladimir Oltean 
17151da73821SVladimir Oltean 	l2_lookup.destports &= ~BIT(port);
17161da73821SVladimir Oltean 
17171da73821SVladimir Oltean 	/* Decide whether we remove just this port from the FDB entry,
17181da73821SVladimir Oltean 	 * or if we remove it completely.
17191da73821SVladimir Oltean 	 */
17201da73821SVladimir Oltean 	if (l2_lookup.destports)
17211da73821SVladimir Oltean 		keep = true;
17221da73821SVladimir Oltean 	else
17231da73821SVladimir Oltean 		keep = false;
17241da73821SVladimir Oltean 
172560f6053fSVladimir Oltean 	rc = sja1105_dynamic_config_write(priv, BLK_IDX_L2_LOOKUP,
17261da73821SVladimir Oltean 					  l2_lookup.index, &l2_lookup, keep);
172760f6053fSVladimir Oltean 	if (rc < 0)
172860f6053fSVladimir Oltean 		return rc;
172960f6053fSVladimir Oltean 
173060f6053fSVladimir Oltean 	return sja1105_static_fdb_change(priv, port, &l2_lookup, keep);
17319dfa6911SVladimir Oltean }
17329dfa6911SVladimir Oltean 
17339dfa6911SVladimir Oltean static int sja1105_fdb_add(struct dsa_switch *ds, int port,
17349dfa6911SVladimir Oltean 			   const unsigned char *addr, u16 vid)
17359dfa6911SVladimir Oltean {
17369dfa6911SVladimir Oltean 	struct sja1105_private *priv = ds->priv;
1737b3ee526aSVladimir Oltean 
17386d7c7d94SVladimir Oltean 	return priv->info->fdb_add_cmd(ds, port, addr, vid);
17399dfa6911SVladimir Oltean }
17409dfa6911SVladimir Oltean 
17419dfa6911SVladimir Oltean static int sja1105_fdb_del(struct dsa_switch *ds, int port,
17429dfa6911SVladimir Oltean 			   const unsigned char *addr, u16 vid)
17439dfa6911SVladimir Oltean {
17449dfa6911SVladimir Oltean 	struct sja1105_private *priv = ds->priv;
17459dfa6911SVladimir Oltean 
1746b3ee526aSVladimir Oltean 	return priv->info->fdb_del_cmd(ds, port, addr, vid);
17479dfa6911SVladimir Oltean }
17489dfa6911SVladimir Oltean 
1749291d1e72SVladimir Oltean static int sja1105_fdb_dump(struct dsa_switch *ds, int port,
1750291d1e72SVladimir Oltean 			    dsa_fdb_dump_cb_t *cb, void *data)
1751291d1e72SVladimir Oltean {
1752291d1e72SVladimir Oltean 	struct sja1105_private *priv = ds->priv;
1753291d1e72SVladimir Oltean 	struct device *dev = ds->dev;
1754291d1e72SVladimir Oltean 	int i;
1755291d1e72SVladimir Oltean 
1756291d1e72SVladimir Oltean 	for (i = 0; i < SJA1105_MAX_L2_LOOKUP_COUNT; i++) {
1757291d1e72SVladimir Oltean 		struct sja1105_l2_lookup_entry l2_lookup = {0};
1758291d1e72SVladimir Oltean 		u8 macaddr[ETH_ALEN];
1759291d1e72SVladimir Oltean 		int rc;
1760291d1e72SVladimir Oltean 
1761291d1e72SVladimir Oltean 		rc = sja1105_dynamic_config_read(priv, BLK_IDX_L2_LOOKUP,
1762291d1e72SVladimir Oltean 						 i, &l2_lookup);
1763291d1e72SVladimir Oltean 		/* No fdb entry at i, not an issue */
1764def84604SVladimir Oltean 		if (rc == -ENOENT)
1765291d1e72SVladimir Oltean 			continue;
1766291d1e72SVladimir Oltean 		if (rc) {
1767291d1e72SVladimir Oltean 			dev_err(dev, "Failed to dump FDB: %d\n", rc);
1768291d1e72SVladimir Oltean 			return rc;
1769291d1e72SVladimir Oltean 		}
1770291d1e72SVladimir Oltean 
1771291d1e72SVladimir Oltean 		/* FDB dump callback is per port. This means we have to
1772291d1e72SVladimir Oltean 		 * disregard a valid entry if it's not for this port, even if
1773291d1e72SVladimir Oltean 		 * only to revisit it later. This is inefficient because the
1774291d1e72SVladimir Oltean 		 * 1024-sized FDB table needs to be traversed 4 times through
1775291d1e72SVladimir Oltean 		 * SPI during a 'bridge fdb show' command.
1776291d1e72SVladimir Oltean 		 */
1777291d1e72SVladimir Oltean 		if (!(l2_lookup.destports & BIT(port)))
1778291d1e72SVladimir Oltean 			continue;
17794d942354SVladimir Oltean 
17804d942354SVladimir Oltean 		/* We need to hide the FDB entry for unknown multicast */
17814d942354SVladimir Oltean 		if (l2_lookup.macaddr == SJA1105_UNKNOWN_MULTICAST &&
17824d942354SVladimir Oltean 		    l2_lookup.mask_macaddr == SJA1105_UNKNOWN_MULTICAST)
17834d942354SVladimir Oltean 			continue;
17844d942354SVladimir Oltean 
1785291d1e72SVladimir Oltean 		u64_to_ether_addr(l2_lookup.macaddr, macaddr);
178693647594SVladimir Oltean 
17876d7c7d94SVladimir Oltean 		/* We need to hide the dsa_8021q VLANs from the user. */
17880fac6aa0SVladimir Oltean 		if (!priv->vlan_aware)
17896d7c7d94SVladimir Oltean 			l2_lookup.vlanid = 0;
179021b52fedSVladimir Oltean 		rc = cb(macaddr, l2_lookup.vlanid, l2_lookup.lockeds, data);
179121b52fedSVladimir Oltean 		if (rc)
179221b52fedSVladimir Oltean 			return rc;
1793291d1e72SVladimir Oltean 	}
1794291d1e72SVladimir Oltean 	return 0;
1795291d1e72SVladimir Oltean }
1796291d1e72SVladimir Oltean 
17975126ec72SVladimir Oltean static void sja1105_fast_age(struct dsa_switch *ds, int port)
17985126ec72SVladimir Oltean {
17995126ec72SVladimir Oltean 	struct sja1105_private *priv = ds->priv;
18005126ec72SVladimir Oltean 	int i;
18015126ec72SVladimir Oltean 
18025126ec72SVladimir Oltean 	for (i = 0; i < SJA1105_MAX_L2_LOOKUP_COUNT; i++) {
18035126ec72SVladimir Oltean 		struct sja1105_l2_lookup_entry l2_lookup = {0};
18045126ec72SVladimir Oltean 		u8 macaddr[ETH_ALEN];
18055126ec72SVladimir Oltean 		int rc;
18065126ec72SVladimir Oltean 
18075126ec72SVladimir Oltean 		rc = sja1105_dynamic_config_read(priv, BLK_IDX_L2_LOOKUP,
18085126ec72SVladimir Oltean 						 i, &l2_lookup);
18095126ec72SVladimir Oltean 		/* No fdb entry at i, not an issue */
18105126ec72SVladimir Oltean 		if (rc == -ENOENT)
18115126ec72SVladimir Oltean 			continue;
18125126ec72SVladimir Oltean 		if (rc) {
18135126ec72SVladimir Oltean 			dev_err(ds->dev, "Failed to read FDB: %pe\n",
18145126ec72SVladimir Oltean 				ERR_PTR(rc));
18155126ec72SVladimir Oltean 			return;
18165126ec72SVladimir Oltean 		}
18175126ec72SVladimir Oltean 
18185126ec72SVladimir Oltean 		if (!(l2_lookup.destports & BIT(port)))
18195126ec72SVladimir Oltean 			continue;
18205126ec72SVladimir Oltean 
18215126ec72SVladimir Oltean 		/* Don't delete static FDB entries */
18225126ec72SVladimir Oltean 		if (l2_lookup.lockeds)
18235126ec72SVladimir Oltean 			continue;
18245126ec72SVladimir Oltean 
18255126ec72SVladimir Oltean 		u64_to_ether_addr(l2_lookup.macaddr, macaddr);
18265126ec72SVladimir Oltean 
18275126ec72SVladimir Oltean 		rc = sja1105_fdb_del(ds, port, macaddr, l2_lookup.vlanid);
18285126ec72SVladimir Oltean 		if (rc) {
18295126ec72SVladimir Oltean 			dev_err(ds->dev,
18305126ec72SVladimir Oltean 				"Failed to delete FDB entry %pM vid %lld: %pe\n",
18315126ec72SVladimir Oltean 				macaddr, l2_lookup.vlanid, ERR_PTR(rc));
18325126ec72SVladimir Oltean 			return;
18335126ec72SVladimir Oltean 		}
18345126ec72SVladimir Oltean 	}
18355126ec72SVladimir Oltean }
18365126ec72SVladimir Oltean 
1837a52b2da7SVladimir Oltean static int sja1105_mdb_add(struct dsa_switch *ds, int port,
1838291d1e72SVladimir Oltean 			   const struct switchdev_obj_port_mdb *mdb)
1839291d1e72SVladimir Oltean {
1840a52b2da7SVladimir Oltean 	return sja1105_fdb_add(ds, port, mdb->addr, mdb->vid);
1841291d1e72SVladimir Oltean }
1842291d1e72SVladimir Oltean 
1843291d1e72SVladimir Oltean static int sja1105_mdb_del(struct dsa_switch *ds, int port,
1844291d1e72SVladimir Oltean 			   const struct switchdev_obj_port_mdb *mdb)
1845291d1e72SVladimir Oltean {
1846291d1e72SVladimir Oltean 	return sja1105_fdb_del(ds, port, mdb->addr, mdb->vid);
1847291d1e72SVladimir Oltean }
1848291d1e72SVladimir Oltean 
18497f7ccdeaSVladimir Oltean /* Common function for unicast and broadcast flood configuration.
18507f7ccdeaSVladimir Oltean  * Flooding is configured between each {ingress, egress} port pair, and since
18517f7ccdeaSVladimir Oltean  * the bridge's semantics are those of "egress flooding", it means we must
18527f7ccdeaSVladimir Oltean  * enable flooding towards this port from all ingress ports that are in the
18537f7ccdeaSVladimir Oltean  * same forwarding domain.
18547f7ccdeaSVladimir Oltean  */
18557f7ccdeaSVladimir Oltean static int sja1105_manage_flood_domains(struct sja1105_private *priv)
18567f7ccdeaSVladimir Oltean {
18577f7ccdeaSVladimir Oltean 	struct sja1105_l2_forwarding_entry *l2_fwd;
18587f7ccdeaSVladimir Oltean 	struct dsa_switch *ds = priv->ds;
18597f7ccdeaSVladimir Oltean 	int from, to, rc;
18607f7ccdeaSVladimir Oltean 
18617f7ccdeaSVladimir Oltean 	l2_fwd = priv->static_config.tables[BLK_IDX_L2_FORWARDING].entries;
18627f7ccdeaSVladimir Oltean 
18637f7ccdeaSVladimir Oltean 	for (from = 0; from < ds->num_ports; from++) {
18647f7ccdeaSVladimir Oltean 		u64 fl_domain = 0, bc_domain = 0;
18657f7ccdeaSVladimir Oltean 
18667f7ccdeaSVladimir Oltean 		for (to = 0; to < priv->ds->num_ports; to++) {
18677f7ccdeaSVladimir Oltean 			if (!sja1105_can_forward(l2_fwd, from, to))
18687f7ccdeaSVladimir Oltean 				continue;
18697f7ccdeaSVladimir Oltean 
18707f7ccdeaSVladimir Oltean 			if (priv->ucast_egress_floods & BIT(to))
18717f7ccdeaSVladimir Oltean 				fl_domain |= BIT(to);
18727f7ccdeaSVladimir Oltean 			if (priv->bcast_egress_floods & BIT(to))
18737f7ccdeaSVladimir Oltean 				bc_domain |= BIT(to);
18747f7ccdeaSVladimir Oltean 		}
18757f7ccdeaSVladimir Oltean 
18767f7ccdeaSVladimir Oltean 		/* Nothing changed, nothing to do */
18777f7ccdeaSVladimir Oltean 		if (l2_fwd[from].fl_domain == fl_domain &&
18787f7ccdeaSVladimir Oltean 		    l2_fwd[from].bc_domain == bc_domain)
18797f7ccdeaSVladimir Oltean 			continue;
18807f7ccdeaSVladimir Oltean 
18817f7ccdeaSVladimir Oltean 		l2_fwd[from].fl_domain = fl_domain;
18827f7ccdeaSVladimir Oltean 		l2_fwd[from].bc_domain = bc_domain;
18837f7ccdeaSVladimir Oltean 
18847f7ccdeaSVladimir Oltean 		rc = sja1105_dynamic_config_write(priv, BLK_IDX_L2_FORWARDING,
18857f7ccdeaSVladimir Oltean 						  from, &l2_fwd[from], true);
18867f7ccdeaSVladimir Oltean 		if (rc < 0)
18877f7ccdeaSVladimir Oltean 			return rc;
18887f7ccdeaSVladimir Oltean 	}
18897f7ccdeaSVladimir Oltean 
18907f7ccdeaSVladimir Oltean 	return 0;
18917f7ccdeaSVladimir Oltean }
18927f7ccdeaSVladimir Oltean 
18938aa9ebccSVladimir Oltean static int sja1105_bridge_member(struct dsa_switch *ds, int port,
18948aa9ebccSVladimir Oltean 				 struct net_device *br, bool member)
18958aa9ebccSVladimir Oltean {
18968aa9ebccSVladimir Oltean 	struct sja1105_l2_forwarding_entry *l2_fwd;
18978aa9ebccSVladimir Oltean 	struct sja1105_private *priv = ds->priv;
18988aa9ebccSVladimir Oltean 	int i, rc;
18998aa9ebccSVladimir Oltean 
19008aa9ebccSVladimir Oltean 	l2_fwd = priv->static_config.tables[BLK_IDX_L2_FORWARDING].entries;
19018aa9ebccSVladimir Oltean 
1902542043e9SVladimir Oltean 	for (i = 0; i < ds->num_ports; i++) {
19038aa9ebccSVladimir Oltean 		/* Add this port to the forwarding matrix of the
19048aa9ebccSVladimir Oltean 		 * other ports in the same bridge, and viceversa.
19058aa9ebccSVladimir Oltean 		 */
19068aa9ebccSVladimir Oltean 		if (!dsa_is_user_port(ds, i))
19078aa9ebccSVladimir Oltean 			continue;
19088aa9ebccSVladimir Oltean 		/* For the ports already under the bridge, only one thing needs
19098aa9ebccSVladimir Oltean 		 * to be done, and that is to add this port to their
19108aa9ebccSVladimir Oltean 		 * reachability domain. So we can perform the SPI write for
19118aa9ebccSVladimir Oltean 		 * them immediately. However, for this port itself (the one
19128aa9ebccSVladimir Oltean 		 * that is new to the bridge), we need to add all other ports
19138aa9ebccSVladimir Oltean 		 * to its reachability domain. So we do that incrementally in
19148aa9ebccSVladimir Oltean 		 * this loop, and perform the SPI write only at the end, once
19158aa9ebccSVladimir Oltean 		 * the domain contains all other bridge ports.
19168aa9ebccSVladimir Oltean 		 */
19178aa9ebccSVladimir Oltean 		if (i == port)
19188aa9ebccSVladimir Oltean 			continue;
19198aa9ebccSVladimir Oltean 		if (dsa_to_port(ds, i)->bridge_dev != br)
19208aa9ebccSVladimir Oltean 			continue;
19218aa9ebccSVladimir Oltean 		sja1105_port_allow_traffic(l2_fwd, i, port, member);
19228aa9ebccSVladimir Oltean 		sja1105_port_allow_traffic(l2_fwd, port, i, member);
19238aa9ebccSVladimir Oltean 
19248aa9ebccSVladimir Oltean 		rc = sja1105_dynamic_config_write(priv, BLK_IDX_L2_FORWARDING,
19258aa9ebccSVladimir Oltean 						  i, &l2_fwd[i], true);
19268aa9ebccSVladimir Oltean 		if (rc < 0)
19278aa9ebccSVladimir Oltean 			return rc;
19288aa9ebccSVladimir Oltean 	}
19298aa9ebccSVladimir Oltean 
19307f7ccdeaSVladimir Oltean 	rc = sja1105_dynamic_config_write(priv, BLK_IDX_L2_FORWARDING,
19318aa9ebccSVladimir Oltean 					  port, &l2_fwd[port], true);
19327f7ccdeaSVladimir Oltean 	if (rc)
19337f7ccdeaSVladimir Oltean 		return rc;
19347f7ccdeaSVladimir Oltean 
1935cde8078eSVladimir Oltean 	rc = sja1105_commit_pvid(ds, port);
1936cde8078eSVladimir Oltean 	if (rc)
1937cde8078eSVladimir Oltean 		return rc;
1938cde8078eSVladimir Oltean 
19397f7ccdeaSVladimir Oltean 	return sja1105_manage_flood_domains(priv);
19408aa9ebccSVladimir Oltean }
19418aa9ebccSVladimir Oltean 
1942640f763fSVladimir Oltean static void sja1105_bridge_stp_state_set(struct dsa_switch *ds, int port,
1943640f763fSVladimir Oltean 					 u8 state)
1944640f763fSVladimir Oltean {
19455313a37bSVladimir Oltean 	struct dsa_port *dp = dsa_to_port(ds, port);
1946640f763fSVladimir Oltean 	struct sja1105_private *priv = ds->priv;
1947640f763fSVladimir Oltean 	struct sja1105_mac_config_entry *mac;
1948640f763fSVladimir Oltean 
1949640f763fSVladimir Oltean 	mac = priv->static_config.tables[BLK_IDX_MAC_CONFIG].entries;
1950640f763fSVladimir Oltean 
1951640f763fSVladimir Oltean 	switch (state) {
1952640f763fSVladimir Oltean 	case BR_STATE_DISABLED:
1953640f763fSVladimir Oltean 	case BR_STATE_BLOCKING:
1954640f763fSVladimir Oltean 		/* From UM10944 description of DRPDTAG (why put this there?):
1955640f763fSVladimir Oltean 		 * "Management traffic flows to the port regardless of the state
1956640f763fSVladimir Oltean 		 * of the INGRESS flag". So BPDUs are still be allowed to pass.
1957640f763fSVladimir Oltean 		 * At the moment no difference between DISABLED and BLOCKING.
1958640f763fSVladimir Oltean 		 */
1959640f763fSVladimir Oltean 		mac[port].ingress   = false;
1960640f763fSVladimir Oltean 		mac[port].egress    = false;
1961640f763fSVladimir Oltean 		mac[port].dyn_learn = false;
1962640f763fSVladimir Oltean 		break;
1963640f763fSVladimir Oltean 	case BR_STATE_LISTENING:
1964640f763fSVladimir Oltean 		mac[port].ingress   = true;
1965640f763fSVladimir Oltean 		mac[port].egress    = false;
1966640f763fSVladimir Oltean 		mac[port].dyn_learn = false;
1967640f763fSVladimir Oltean 		break;
1968640f763fSVladimir Oltean 	case BR_STATE_LEARNING:
1969640f763fSVladimir Oltean 		mac[port].ingress   = true;
1970640f763fSVladimir Oltean 		mac[port].egress    = false;
19715313a37bSVladimir Oltean 		mac[port].dyn_learn = dp->learning;
1972640f763fSVladimir Oltean 		break;
1973640f763fSVladimir Oltean 	case BR_STATE_FORWARDING:
1974640f763fSVladimir Oltean 		mac[port].ingress   = true;
1975640f763fSVladimir Oltean 		mac[port].egress    = true;
19765313a37bSVladimir Oltean 		mac[port].dyn_learn = dp->learning;
1977640f763fSVladimir Oltean 		break;
1978640f763fSVladimir Oltean 	default:
1979640f763fSVladimir Oltean 		dev_err(ds->dev, "invalid STP state: %d\n", state);
1980640f763fSVladimir Oltean 		return;
1981640f763fSVladimir Oltean 	}
1982640f763fSVladimir Oltean 
1983640f763fSVladimir Oltean 	sja1105_dynamic_config_write(priv, BLK_IDX_MAC_CONFIG, port,
1984640f763fSVladimir Oltean 				     &mac[port], true);
1985640f763fSVladimir Oltean }
1986640f763fSVladimir Oltean 
19878aa9ebccSVladimir Oltean static int sja1105_bridge_join(struct dsa_switch *ds, int port,
19888aa9ebccSVladimir Oltean 			       struct net_device *br)
19898aa9ebccSVladimir Oltean {
19908aa9ebccSVladimir Oltean 	return sja1105_bridge_member(ds, port, br, true);
19918aa9ebccSVladimir Oltean }
19928aa9ebccSVladimir Oltean 
19938aa9ebccSVladimir Oltean static void sja1105_bridge_leave(struct dsa_switch *ds, int port,
19948aa9ebccSVladimir Oltean 				 struct net_device *br)
19958aa9ebccSVladimir Oltean {
19968aa9ebccSVladimir Oltean 	sja1105_bridge_member(ds, port, br, false);
19978aa9ebccSVladimir Oltean }
19988aa9ebccSVladimir Oltean 
19994d752508SVladimir Oltean #define BYTES_PER_KBIT (1000LL / 8)
20004d752508SVladimir Oltean 
20014d752508SVladimir Oltean static int sja1105_find_unused_cbs_shaper(struct sja1105_private *priv)
20024d752508SVladimir Oltean {
20034d752508SVladimir Oltean 	int i;
20044d752508SVladimir Oltean 
20054d752508SVladimir Oltean 	for (i = 0; i < priv->info->num_cbs_shapers; i++)
20064d752508SVladimir Oltean 		if (!priv->cbs[i].idle_slope && !priv->cbs[i].send_slope)
20074d752508SVladimir Oltean 			return i;
20084d752508SVladimir Oltean 
20094d752508SVladimir Oltean 	return -1;
20104d752508SVladimir Oltean }
20114d752508SVladimir Oltean 
20124d752508SVladimir Oltean static int sja1105_delete_cbs_shaper(struct sja1105_private *priv, int port,
20134d752508SVladimir Oltean 				     int prio)
20144d752508SVladimir Oltean {
20154d752508SVladimir Oltean 	int i;
20164d752508SVladimir Oltean 
20174d752508SVladimir Oltean 	for (i = 0; i < priv->info->num_cbs_shapers; i++) {
20184d752508SVladimir Oltean 		struct sja1105_cbs_entry *cbs = &priv->cbs[i];
20194d752508SVladimir Oltean 
20204d752508SVladimir Oltean 		if (cbs->port == port && cbs->prio == prio) {
20214d752508SVladimir Oltean 			memset(cbs, 0, sizeof(*cbs));
20224d752508SVladimir Oltean 			return sja1105_dynamic_config_write(priv, BLK_IDX_CBS,
20234d752508SVladimir Oltean 							    i, cbs, true);
20244d752508SVladimir Oltean 		}
20254d752508SVladimir Oltean 	}
20264d752508SVladimir Oltean 
20274d752508SVladimir Oltean 	return 0;
20284d752508SVladimir Oltean }
20294d752508SVladimir Oltean 
20304d752508SVladimir Oltean static int sja1105_setup_tc_cbs(struct dsa_switch *ds, int port,
20314d752508SVladimir Oltean 				struct tc_cbs_qopt_offload *offload)
20324d752508SVladimir Oltean {
20334d752508SVladimir Oltean 	struct sja1105_private *priv = ds->priv;
20344d752508SVladimir Oltean 	struct sja1105_cbs_entry *cbs;
20354d752508SVladimir Oltean 	int index;
20364d752508SVladimir Oltean 
20374d752508SVladimir Oltean 	if (!offload->enable)
20384d752508SVladimir Oltean 		return sja1105_delete_cbs_shaper(priv, port, offload->queue);
20394d752508SVladimir Oltean 
20404d752508SVladimir Oltean 	index = sja1105_find_unused_cbs_shaper(priv);
20414d752508SVladimir Oltean 	if (index < 0)
20424d752508SVladimir Oltean 		return -ENOSPC;
20434d752508SVladimir Oltean 
20444d752508SVladimir Oltean 	cbs = &priv->cbs[index];
20454d752508SVladimir Oltean 	cbs->port = port;
20464d752508SVladimir Oltean 	cbs->prio = offload->queue;
20474d752508SVladimir Oltean 	/* locredit and sendslope are negative by definition. In hardware,
20484d752508SVladimir Oltean 	 * positive values must be provided, and the negative sign is implicit.
20494d752508SVladimir Oltean 	 */
20504d752508SVladimir Oltean 	cbs->credit_hi = offload->hicredit;
20514d752508SVladimir Oltean 	cbs->credit_lo = abs(offload->locredit);
20524d752508SVladimir Oltean 	/* User space is in kbits/sec, hardware in bytes/sec */
20534d752508SVladimir Oltean 	cbs->idle_slope = offload->idleslope * BYTES_PER_KBIT;
20544d752508SVladimir Oltean 	cbs->send_slope = abs(offload->sendslope * BYTES_PER_KBIT);
20554d752508SVladimir Oltean 	/* Convert the negative values from 64-bit 2's complement
20564d752508SVladimir Oltean 	 * to 32-bit 2's complement (for the case of 0x80000000 whose
20574d752508SVladimir Oltean 	 * negative is still negative).
20584d752508SVladimir Oltean 	 */
20594d752508SVladimir Oltean 	cbs->credit_lo &= GENMASK_ULL(31, 0);
20604d752508SVladimir Oltean 	cbs->send_slope &= GENMASK_ULL(31, 0);
20614d752508SVladimir Oltean 
20624d752508SVladimir Oltean 	return sja1105_dynamic_config_write(priv, BLK_IDX_CBS, index, cbs,
20634d752508SVladimir Oltean 					    true);
20644d752508SVladimir Oltean }
20654d752508SVladimir Oltean 
20664d752508SVladimir Oltean static int sja1105_reload_cbs(struct sja1105_private *priv)
20674d752508SVladimir Oltean {
20684d752508SVladimir Oltean 	int rc = 0, i;
20694d752508SVladimir Oltean 
2070be7f62eeSVladimir Oltean 	/* The credit based shapers are only allocated if
2071be7f62eeSVladimir Oltean 	 * CONFIG_NET_SCH_CBS is enabled.
2072be7f62eeSVladimir Oltean 	 */
2073be7f62eeSVladimir Oltean 	if (!priv->cbs)
2074be7f62eeSVladimir Oltean 		return 0;
2075be7f62eeSVladimir Oltean 
20764d752508SVladimir Oltean 	for (i = 0; i < priv->info->num_cbs_shapers; i++) {
20774d752508SVladimir Oltean 		struct sja1105_cbs_entry *cbs = &priv->cbs[i];
20784d752508SVladimir Oltean 
20794d752508SVladimir Oltean 		if (!cbs->idle_slope && !cbs->send_slope)
20804d752508SVladimir Oltean 			continue;
20814d752508SVladimir Oltean 
20824d752508SVladimir Oltean 		rc = sja1105_dynamic_config_write(priv, BLK_IDX_CBS, i, cbs,
20834d752508SVladimir Oltean 						  true);
20844d752508SVladimir Oltean 		if (rc)
20854d752508SVladimir Oltean 			break;
20864d752508SVladimir Oltean 	}
20874d752508SVladimir Oltean 
20884d752508SVladimir Oltean 	return rc;
20894d752508SVladimir Oltean }
20904d752508SVladimir Oltean 
20912eea1fa8SVladimir Oltean static const char * const sja1105_reset_reasons[] = {
20922eea1fa8SVladimir Oltean 	[SJA1105_VLAN_FILTERING] = "VLAN filtering",
20932eea1fa8SVladimir Oltean 	[SJA1105_RX_HWTSTAMPING] = "RX timestamping",
20942eea1fa8SVladimir Oltean 	[SJA1105_AGEING_TIME] = "Ageing time",
20952eea1fa8SVladimir Oltean 	[SJA1105_SCHEDULING] = "Time-aware scheduling",
2096c279c726SVladimir Oltean 	[SJA1105_BEST_EFFORT_POLICING] = "Best-effort policing",
2097dfacc5a2SVladimir Oltean 	[SJA1105_VIRTUAL_LINKS] = "Virtual links",
20982eea1fa8SVladimir Oltean };
20992eea1fa8SVladimir Oltean 
21006666cebcSVladimir Oltean /* For situations where we need to change a setting at runtime that is only
21016666cebcSVladimir Oltean  * available through the static configuration, resetting the switch in order
21026666cebcSVladimir Oltean  * to upload the new static config is unavoidable. Back up the settings we
21036666cebcSVladimir Oltean  * modify at runtime (currently only MAC) and restore them after uploading,
21046666cebcSVladimir Oltean  * such that this operation is relatively seamless.
21056666cebcSVladimir Oltean  */
21062eea1fa8SVladimir Oltean int sja1105_static_config_reload(struct sja1105_private *priv,
21072eea1fa8SVladimir Oltean 				 enum sja1105_reset_reason reason)
21086666cebcSVladimir Oltean {
21096cf99c13SVladimir Oltean 	struct ptp_system_timestamp ptp_sts_before;
21106cf99c13SVladimir Oltean 	struct ptp_system_timestamp ptp_sts_after;
211182760d7fSVladimir Oltean 	int speed_mbps[SJA1105_MAX_NUM_PORTS];
211284db00f2SVladimir Oltean 	u16 bmcr[SJA1105_MAX_NUM_PORTS] = {0};
21136666cebcSVladimir Oltean 	struct sja1105_mac_config_entry *mac;
21146cf99c13SVladimir Oltean 	struct dsa_switch *ds = priv->ds;
21156cf99c13SVladimir Oltean 	s64 t1, t2, t3, t4;
21166cf99c13SVladimir Oltean 	s64 t12, t34;
21176666cebcSVladimir Oltean 	int rc, i;
21186cf99c13SVladimir Oltean 	s64 now;
21196666cebcSVladimir Oltean 
2120af580ae2SVladimir Oltean 	mutex_lock(&priv->mgmt_lock);
2121af580ae2SVladimir Oltean 
21226666cebcSVladimir Oltean 	mac = priv->static_config.tables[BLK_IDX_MAC_CONFIG].entries;
21236666cebcSVladimir Oltean 
21248400cff6SVladimir Oltean 	/* Back up the dynamic link speed changed by sja1105_adjust_port_config
21258400cff6SVladimir Oltean 	 * in order to temporarily restore it to SJA1105_SPEED_AUTO - which the
21268400cff6SVladimir Oltean 	 * switch wants to see in the static config in order to allow us to
21278400cff6SVladimir Oltean 	 * change it through the dynamic interface later.
21286666cebcSVladimir Oltean 	 */
2129542043e9SVladimir Oltean 	for (i = 0; i < ds->num_ports; i++) {
21303ad1d171SVladimir Oltean 		u32 reg_addr = mdiobus_c45_addr(MDIO_MMD_VEND2, MDIO_CTRL1);
21313ad1d171SVladimir Oltean 
213241fed17fSVladimir Oltean 		speed_mbps[i] = sja1105_port_speed_to_ethtool(priv,
213341fed17fSVladimir Oltean 							      mac[i].speed);
213441fed17fSVladimir Oltean 		mac[i].speed = priv->info->port_speed[SJA1105_SPEED_AUTO];
21356666cebcSVladimir Oltean 
21363ad1d171SVladimir Oltean 		if (priv->xpcs[i])
21373ad1d171SVladimir Oltean 			bmcr[i] = mdiobus_read(priv->mdio_pcs, i, reg_addr);
213884db00f2SVladimir Oltean 	}
2139ffe10e67SVladimir Oltean 
21406cf99c13SVladimir Oltean 	/* No PTP operations can run right now */
21416cf99c13SVladimir Oltean 	mutex_lock(&priv->ptp_data.lock);
21426cf99c13SVladimir Oltean 
21436cf99c13SVladimir Oltean 	rc = __sja1105_ptp_gettimex(ds, &now, &ptp_sts_before);
214461c77533SVladimir Oltean 	if (rc < 0) {
214561c77533SVladimir Oltean 		mutex_unlock(&priv->ptp_data.lock);
214661c77533SVladimir Oltean 		goto out;
214761c77533SVladimir Oltean 	}
21486cf99c13SVladimir Oltean 
21496666cebcSVladimir Oltean 	/* Reset switch and send updated static configuration */
21506666cebcSVladimir Oltean 	rc = sja1105_static_config_upload(priv);
215161c77533SVladimir Oltean 	if (rc < 0) {
215261c77533SVladimir Oltean 		mutex_unlock(&priv->ptp_data.lock);
215361c77533SVladimir Oltean 		goto out;
215461c77533SVladimir Oltean 	}
21556cf99c13SVladimir Oltean 
21566cf99c13SVladimir Oltean 	rc = __sja1105_ptp_settime(ds, 0, &ptp_sts_after);
215761c77533SVladimir Oltean 	if (rc < 0) {
215861c77533SVladimir Oltean 		mutex_unlock(&priv->ptp_data.lock);
215961c77533SVladimir Oltean 		goto out;
216061c77533SVladimir Oltean 	}
21616cf99c13SVladimir Oltean 
21626cf99c13SVladimir Oltean 	t1 = timespec64_to_ns(&ptp_sts_before.pre_ts);
21636cf99c13SVladimir Oltean 	t2 = timespec64_to_ns(&ptp_sts_before.post_ts);
21646cf99c13SVladimir Oltean 	t3 = timespec64_to_ns(&ptp_sts_after.pre_ts);
21656cf99c13SVladimir Oltean 	t4 = timespec64_to_ns(&ptp_sts_after.post_ts);
21666cf99c13SVladimir Oltean 	/* Mid point, corresponds to pre-reset PTPCLKVAL */
21676cf99c13SVladimir Oltean 	t12 = t1 + (t2 - t1) / 2;
21686cf99c13SVladimir Oltean 	/* Mid point, corresponds to post-reset PTPCLKVAL, aka 0 */
21696cf99c13SVladimir Oltean 	t34 = t3 + (t4 - t3) / 2;
21706cf99c13SVladimir Oltean 	/* Advance PTPCLKVAL by the time it took since its readout */
21716cf99c13SVladimir Oltean 	now += (t34 - t12);
21726cf99c13SVladimir Oltean 
21736cf99c13SVladimir Oltean 	__sja1105_ptp_adjtime(ds, now);
21746cf99c13SVladimir Oltean 
21756cf99c13SVladimir Oltean 	mutex_unlock(&priv->ptp_data.lock);
21766666cebcSVladimir Oltean 
21772eea1fa8SVladimir Oltean 	dev_info(priv->ds->dev,
21782eea1fa8SVladimir Oltean 		 "Reset switch and programmed static config. Reason: %s\n",
21792eea1fa8SVladimir Oltean 		 sja1105_reset_reasons[reason]);
21802eea1fa8SVladimir Oltean 
21816666cebcSVladimir Oltean 	/* Configure the CGU (PLLs) for MII and RMII PHYs.
21826666cebcSVladimir Oltean 	 * For these interfaces there is no dynamic configuration
21836666cebcSVladimir Oltean 	 * needed, since PLLs have same settings at all speeds.
21846666cebcSVladimir Oltean 	 */
2185cb5a82d2SVladimir Oltean 	if (priv->info->clocking_setup) {
2186c5037678SVladimir Oltean 		rc = priv->info->clocking_setup(priv);
21876666cebcSVladimir Oltean 		if (rc < 0)
21886666cebcSVladimir Oltean 			goto out;
2189cb5a82d2SVladimir Oltean 	}
21906666cebcSVladimir Oltean 
2191542043e9SVladimir Oltean 	for (i = 0; i < ds->num_ports; i++) {
21923ad1d171SVladimir Oltean 		struct dw_xpcs *xpcs = priv->xpcs[i];
21933ad1d171SVladimir Oltean 		unsigned int mode;
219484db00f2SVladimir Oltean 
21958400cff6SVladimir Oltean 		rc = sja1105_adjust_port_config(priv, i, speed_mbps[i]);
21966666cebcSVladimir Oltean 		if (rc < 0)
21976666cebcSVladimir Oltean 			goto out;
2198ffe10e67SVladimir Oltean 
21993ad1d171SVladimir Oltean 		if (!xpcs)
220084db00f2SVladimir Oltean 			continue;
2201ffe10e67SVladimir Oltean 
22023ad1d171SVladimir Oltean 		if (bmcr[i] & BMCR_ANENABLE)
22033ad1d171SVladimir Oltean 			mode = MLO_AN_INBAND;
22043ad1d171SVladimir Oltean 		else if (priv->fixed_link[i])
22053ad1d171SVladimir Oltean 			mode = MLO_AN_FIXED;
22063ad1d171SVladimir Oltean 		else
22073ad1d171SVladimir Oltean 			mode = MLO_AN_PHY;
220884db00f2SVladimir Oltean 
22093ad1d171SVladimir Oltean 		rc = xpcs_do_config(xpcs, priv->phy_mode[i], mode);
22103ad1d171SVladimir Oltean 		if (rc < 0)
22113ad1d171SVladimir Oltean 			goto out;
2212ffe10e67SVladimir Oltean 
22133ad1d171SVladimir Oltean 		if (!phylink_autoneg_inband(mode)) {
2214ffe10e67SVladimir Oltean 			int speed = SPEED_UNKNOWN;
2215ffe10e67SVladimir Oltean 
221656b63466SVladimir Oltean 			if (priv->phy_mode[i] == PHY_INTERFACE_MODE_2500BASEX)
221756b63466SVladimir Oltean 				speed = SPEED_2500;
221856b63466SVladimir Oltean 			else if (bmcr[i] & BMCR_SPEED1000)
2219ffe10e67SVladimir Oltean 				speed = SPEED_1000;
222084db00f2SVladimir Oltean 			else if (bmcr[i] & BMCR_SPEED100)
2221ffe10e67SVladimir Oltean 				speed = SPEED_100;
2222053d8ad1SVladimir Oltean 			else
2223ffe10e67SVladimir Oltean 				speed = SPEED_10;
2224ffe10e67SVladimir Oltean 
22253ad1d171SVladimir Oltean 			xpcs_link_up(&xpcs->pcs, mode, priv->phy_mode[i],
22263ad1d171SVladimir Oltean 				     speed, DUPLEX_FULL);
2227ffe10e67SVladimir Oltean 		}
2228ffe10e67SVladimir Oltean 	}
22294d752508SVladimir Oltean 
22304d752508SVladimir Oltean 	rc = sja1105_reload_cbs(priv);
22314d752508SVladimir Oltean 	if (rc < 0)
22324d752508SVladimir Oltean 		goto out;
22336666cebcSVladimir Oltean out:
2234af580ae2SVladimir Oltean 	mutex_unlock(&priv->mgmt_lock);
2235af580ae2SVladimir Oltean 
22366666cebcSVladimir Oltean 	return rc;
22376666cebcSVladimir Oltean }
22386666cebcSVladimir Oltean 
22398aa9ebccSVladimir Oltean static enum dsa_tag_protocol
22404d776482SFlorian Fainelli sja1105_get_tag_protocol(struct dsa_switch *ds, int port,
22414d776482SFlorian Fainelli 			 enum dsa_tag_protocol mp)
22428aa9ebccSVladimir Oltean {
22434913b8ebSVladimir Oltean 	struct sja1105_private *priv = ds->priv;
22444913b8ebSVladimir Oltean 
22454913b8ebSVladimir Oltean 	return priv->info->tag_proto;
22468aa9ebccSVladimir Oltean }
22478aa9ebccSVladimir Oltean 
2248070ca3bbSVladimir Oltean /* The TPID setting belongs to the General Parameters table,
2249070ca3bbSVladimir Oltean  * which can only be partially reconfigured at runtime (and not the TPID).
2250070ca3bbSVladimir Oltean  * So a switch reset is required.
2251070ca3bbSVladimir Oltean  */
225289153ed6SVladimir Oltean int sja1105_vlan_filtering(struct dsa_switch *ds, int port, bool enabled,
225389153ed6SVladimir Oltean 			   struct netlink_ext_ack *extack)
22546666cebcSVladimir Oltean {
22556d7c7d94SVladimir Oltean 	struct sja1105_l2_lookup_params_entry *l2_lookup_params;
2256070ca3bbSVladimir Oltean 	struct sja1105_general_params_entry *general_params;
22576666cebcSVladimir Oltean 	struct sja1105_private *priv = ds->priv;
2258070ca3bbSVladimir Oltean 	struct sja1105_table *table;
2259dfacc5a2SVladimir Oltean 	struct sja1105_rule *rule;
2260070ca3bbSVladimir Oltean 	u16 tpid, tpid2;
22616666cebcSVladimir Oltean 	int rc;
22626666cebcSVladimir Oltean 
2263dfacc5a2SVladimir Oltean 	list_for_each_entry(rule, &priv->flow_block.rules, list) {
2264dfacc5a2SVladimir Oltean 		if (rule->type == SJA1105_RULE_VL) {
226589153ed6SVladimir Oltean 			NL_SET_ERR_MSG_MOD(extack,
226689153ed6SVladimir Oltean 					   "Cannot change VLAN filtering with active VL rules");
2267dfacc5a2SVladimir Oltean 			return -EBUSY;
2268dfacc5a2SVladimir Oltean 		}
2269dfacc5a2SVladimir Oltean 	}
2270dfacc5a2SVladimir Oltean 
2271070ca3bbSVladimir Oltean 	if (enabled) {
22726666cebcSVladimir Oltean 		/* Enable VLAN filtering. */
227354fa49eeSVladimir Oltean 		tpid  = ETH_P_8021Q;
227454fa49eeSVladimir Oltean 		tpid2 = ETH_P_8021AD;
2275070ca3bbSVladimir Oltean 	} else {
22766666cebcSVladimir Oltean 		/* Disable VLAN filtering. */
2277070ca3bbSVladimir Oltean 		tpid  = ETH_P_SJA1105;
2278070ca3bbSVladimir Oltean 		tpid2 = ETH_P_SJA1105;
2279070ca3bbSVladimir Oltean 	}
2280070ca3bbSVladimir Oltean 
228138b5beeaSVladimir Oltean 	for (port = 0; port < ds->num_ports; port++) {
228238b5beeaSVladimir Oltean 		struct sja1105_port *sp = &priv->ports[port];
228338b5beeaSVladimir Oltean 
228438b5beeaSVladimir Oltean 		if (enabled)
228538b5beeaSVladimir Oltean 			sp->xmit_tpid = priv->info->qinq_tpid;
228638b5beeaSVladimir Oltean 		else
228738b5beeaSVladimir Oltean 			sp->xmit_tpid = ETH_P_SJA1105;
228838b5beeaSVladimir Oltean 	}
228938b5beeaSVladimir Oltean 
22900fac6aa0SVladimir Oltean 	if (priv->vlan_aware == enabled)
2291cfa36b1fSVladimir Oltean 		return 0;
2292cfa36b1fSVladimir Oltean 
22930fac6aa0SVladimir Oltean 	priv->vlan_aware = enabled;
22947f14937fSVladimir Oltean 
2295070ca3bbSVladimir Oltean 	table = &priv->static_config.tables[BLK_IDX_GENERAL_PARAMS];
2296070ca3bbSVladimir Oltean 	general_params = table->entries;
2297f9a1a764SVladimir Oltean 	/* EtherType used to identify inner tagged (C-tag) VLAN traffic */
229854fa49eeSVladimir Oltean 	general_params->tpid = tpid;
229954fa49eeSVladimir Oltean 	/* EtherType used to identify outer tagged (S-tag) VLAN traffic */
2300070ca3bbSVladimir Oltean 	general_params->tpid2 = tpid2;
230142824463SVladimir Oltean 	/* When VLAN filtering is on, we need to at least be able to
230242824463SVladimir Oltean 	 * decode management traffic through the "backup plan".
230342824463SVladimir Oltean 	 */
230442824463SVladimir Oltean 	general_params->incl_srcpt1 = enabled;
230542824463SVladimir Oltean 	general_params->incl_srcpt0 = enabled;
2306070ca3bbSVladimir Oltean 
23076d7c7d94SVladimir Oltean 	/* VLAN filtering => independent VLAN learning.
23082cafa72eSVladimir Oltean 	 * No VLAN filtering (or best effort) => shared VLAN learning.
23096d7c7d94SVladimir Oltean 	 *
23106d7c7d94SVladimir Oltean 	 * In shared VLAN learning mode, untagged traffic still gets
23116d7c7d94SVladimir Oltean 	 * pvid-tagged, and the FDB table gets populated with entries
23126d7c7d94SVladimir Oltean 	 * containing the "real" (pvid or from VLAN tag) VLAN ID.
23136d7c7d94SVladimir Oltean 	 * However the switch performs a masked L2 lookup in the FDB,
23146d7c7d94SVladimir Oltean 	 * effectively only looking up a frame's DMAC (and not VID) for the
23156d7c7d94SVladimir Oltean 	 * forwarding decision.
23166d7c7d94SVladimir Oltean 	 *
23176d7c7d94SVladimir Oltean 	 * This is extremely convenient for us, because in modes with
23186d7c7d94SVladimir Oltean 	 * vlan_filtering=0, dsa_8021q actually installs unique pvid's into
23196d7c7d94SVladimir Oltean 	 * each front panel port. This is good for identification but breaks
23206d7c7d94SVladimir Oltean 	 * learning badly - the VID of the learnt FDB entry is unique, aka
23216d7c7d94SVladimir Oltean 	 * no frames coming from any other port are going to have it. So
23226d7c7d94SVladimir Oltean 	 * for forwarding purposes, this is as though learning was broken
23236d7c7d94SVladimir Oltean 	 * (all frames get flooded).
23246d7c7d94SVladimir Oltean 	 */
23256d7c7d94SVladimir Oltean 	table = &priv->static_config.tables[BLK_IDX_L2_LOOKUP_PARAMS];
23266d7c7d94SVladimir Oltean 	l2_lookup_params = table->entries;
23270fac6aa0SVladimir Oltean 	l2_lookup_params->shared_learn = !priv->vlan_aware;
2328aaa270c6SVladimir Oltean 
23296dfd23d3SVladimir Oltean 	for (port = 0; port < ds->num_ports; port++) {
23306dfd23d3SVladimir Oltean 		if (dsa_is_unused_port(ds, port))
23316dfd23d3SVladimir Oltean 			continue;
23326dfd23d3SVladimir Oltean 
23336dfd23d3SVladimir Oltean 		rc = sja1105_commit_pvid(ds, port);
2334aef31718SVladimir Oltean 		if (rc)
2335aef31718SVladimir Oltean 			return rc;
23366dfd23d3SVladimir Oltean 	}
2337aef31718SVladimir Oltean 
23382eea1fa8SVladimir Oltean 	rc = sja1105_static_config_reload(priv, SJA1105_VLAN_FILTERING);
23396666cebcSVladimir Oltean 	if (rc)
234089153ed6SVladimir Oltean 		NL_SET_ERR_MSG_MOD(extack, "Failed to change VLAN Ethertype");
23416666cebcSVladimir Oltean 
23420fac6aa0SVladimir Oltean 	return rc;
23436666cebcSVladimir Oltean }
23446666cebcSVladimir Oltean 
23456dfd23d3SVladimir Oltean static int sja1105_vlan_add(struct sja1105_private *priv, int port, u16 vid,
23466dfd23d3SVladimir Oltean 			    u16 flags)
23475899ee36SVladimir Oltean {
23486dfd23d3SVladimir Oltean 	struct sja1105_vlan_lookup_entry *vlan;
23496dfd23d3SVladimir Oltean 	struct sja1105_table *table;
23506dfd23d3SVladimir Oltean 	int match, rc;
23515899ee36SVladimir Oltean 
23526dfd23d3SVladimir Oltean 	table = &priv->static_config.tables[BLK_IDX_VLAN_LOOKUP];
23536dfd23d3SVladimir Oltean 
23546dfd23d3SVladimir Oltean 	match = sja1105_is_vlan_configured(priv, vid);
23556dfd23d3SVladimir Oltean 	if (match < 0) {
23566dfd23d3SVladimir Oltean 		rc = sja1105_table_resize(table, table->entry_count + 1);
23576dfd23d3SVladimir Oltean 		if (rc)
23586dfd23d3SVladimir Oltean 			return rc;
23596dfd23d3SVladimir Oltean 		match = table->entry_count - 1;
23606dfd23d3SVladimir Oltean 	}
23616dfd23d3SVladimir Oltean 
23626dfd23d3SVladimir Oltean 	/* Assign pointer after the resize (it's new memory) */
23636dfd23d3SVladimir Oltean 	vlan = table->entries;
23646dfd23d3SVladimir Oltean 
23656dfd23d3SVladimir Oltean 	vlan[match].type_entry = SJA1110_VLAN_D_TAG;
23666dfd23d3SVladimir Oltean 	vlan[match].vlanid = vid;
23676dfd23d3SVladimir Oltean 	vlan[match].vlan_bc |= BIT(port);
23686dfd23d3SVladimir Oltean 	vlan[match].vmemb_port |= BIT(port);
23696dfd23d3SVladimir Oltean 	if (flags & BRIDGE_VLAN_INFO_UNTAGGED)
23706dfd23d3SVladimir Oltean 		vlan[match].tag_port &= ~BIT(port);
23716dfd23d3SVladimir Oltean 	else
23726dfd23d3SVladimir Oltean 		vlan[match].tag_port |= BIT(port);
23736dfd23d3SVladimir Oltean 
23746dfd23d3SVladimir Oltean 	return sja1105_dynamic_config_write(priv, BLK_IDX_VLAN_LOOKUP, vid,
23756dfd23d3SVladimir Oltean 					    &vlan[match], true);
23766dfd23d3SVladimir Oltean }
23776dfd23d3SVladimir Oltean 
23786dfd23d3SVladimir Oltean static int sja1105_vlan_del(struct sja1105_private *priv, int port, u16 vid)
23796dfd23d3SVladimir Oltean {
23806dfd23d3SVladimir Oltean 	struct sja1105_vlan_lookup_entry *vlan;
23816dfd23d3SVladimir Oltean 	struct sja1105_table *table;
23826dfd23d3SVladimir Oltean 	bool keep = true;
23836dfd23d3SVladimir Oltean 	int match, rc;
23846dfd23d3SVladimir Oltean 
23856dfd23d3SVladimir Oltean 	table = &priv->static_config.tables[BLK_IDX_VLAN_LOOKUP];
23866dfd23d3SVladimir Oltean 
23876dfd23d3SVladimir Oltean 	match = sja1105_is_vlan_configured(priv, vid);
23886dfd23d3SVladimir Oltean 	/* Can't delete a missing entry. */
23896dfd23d3SVladimir Oltean 	if (match < 0)
23905899ee36SVladimir Oltean 		return 0;
23915899ee36SVladimir Oltean 
23926dfd23d3SVladimir Oltean 	/* Assign pointer after the resize (it's new memory) */
23936dfd23d3SVladimir Oltean 	vlan = table->entries;
23946dfd23d3SVladimir Oltean 
23956dfd23d3SVladimir Oltean 	vlan[match].vlanid = vid;
23966dfd23d3SVladimir Oltean 	vlan[match].vlan_bc &= ~BIT(port);
23976dfd23d3SVladimir Oltean 	vlan[match].vmemb_port &= ~BIT(port);
23986dfd23d3SVladimir Oltean 	/* Also unset tag_port, just so we don't have a confusing bitmap
23996dfd23d3SVladimir Oltean 	 * (no practical purpose).
2400b38e659dSVladimir Oltean 	 */
24016dfd23d3SVladimir Oltean 	vlan[match].tag_port &= ~BIT(port);
2402b38e659dSVladimir Oltean 
24036dfd23d3SVladimir Oltean 	/* If there's no port left as member of this VLAN,
24046dfd23d3SVladimir Oltean 	 * it's time for it to go.
24056dfd23d3SVladimir Oltean 	 */
24066dfd23d3SVladimir Oltean 	if (!vlan[match].vmemb_port)
24076dfd23d3SVladimir Oltean 		keep = false;
24085899ee36SVladimir Oltean 
24096dfd23d3SVladimir Oltean 	rc = sja1105_dynamic_config_write(priv, BLK_IDX_VLAN_LOOKUP, vid,
24106dfd23d3SVladimir Oltean 					  &vlan[match], keep);
24116dfd23d3SVladimir Oltean 	if (rc < 0)
24126dfd23d3SVladimir Oltean 		return rc;
24135899ee36SVladimir Oltean 
24146dfd23d3SVladimir Oltean 	if (!keep)
24156dfd23d3SVladimir Oltean 		return sja1105_table_delete_entry(table, match);
24165899ee36SVladimir Oltean 
24175899ee36SVladimir Oltean 	return 0;
24185899ee36SVladimir Oltean }
24195899ee36SVladimir Oltean 
24206dfd23d3SVladimir Oltean static int sja1105_bridge_vlan_add(struct dsa_switch *ds, int port,
242131046a5fSVladimir Oltean 				   const struct switchdev_obj_port_vlan *vlan,
242231046a5fSVladimir Oltean 				   struct netlink_ext_ack *extack)
24236666cebcSVladimir Oltean {
24246666cebcSVladimir Oltean 	struct sja1105_private *priv = ds->priv;
2425884be12fSVladimir Oltean 	u16 flags = vlan->flags;
24266666cebcSVladimir Oltean 	int rc;
24276666cebcSVladimir Oltean 
24280fac6aa0SVladimir Oltean 	/* Be sure to deny alterations to the configuration done by tag_8021q.
24291958d581SVladimir Oltean 	 */
24300fac6aa0SVladimir Oltean 	if (vid_is_dsa_8021q(vlan->vid)) {
243131046a5fSVladimir Oltean 		NL_SET_ERR_MSG_MOD(extack,
243231046a5fSVladimir Oltean 				   "Range 1024-3071 reserved for dsa_8021q operation");
24331958d581SVladimir Oltean 		return -EBUSY;
24341958d581SVladimir Oltean 	}
24351958d581SVladimir Oltean 
2436c5130029SVladimir Oltean 	/* Always install bridge VLANs as egress-tagged on CPU and DSA ports */
2437c5130029SVladimir Oltean 	if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))
2438884be12fSVladimir Oltean 		flags = 0;
2439884be12fSVladimir Oltean 
2440884be12fSVladimir Oltean 	rc = sja1105_vlan_add(priv, port, vlan->vid, flags);
24416dfd23d3SVladimir Oltean 	if (rc)
24421958d581SVladimir Oltean 		return rc;
2443ec5ae610SVladimir Oltean 
24446dfd23d3SVladimir Oltean 	if (vlan->flags & BRIDGE_VLAN_INFO_PVID)
24456dfd23d3SVladimir Oltean 		priv->bridge_pvid[port] = vlan->vid;
2446ec5ae610SVladimir Oltean 
24476dfd23d3SVladimir Oltean 	return sja1105_commit_pvid(ds, port);
24486666cebcSVladimir Oltean }
24496666cebcSVladimir Oltean 
24506dfd23d3SVladimir Oltean static int sja1105_bridge_vlan_del(struct dsa_switch *ds, int port,
24516666cebcSVladimir Oltean 				   const struct switchdev_obj_port_vlan *vlan)
24526666cebcSVladimir Oltean {
24536666cebcSVladimir Oltean 	struct sja1105_private *priv = ds->priv;
2454bef0746cSVladimir Oltean 	int rc;
24556666cebcSVladimir Oltean 
2456bef0746cSVladimir Oltean 	rc = sja1105_vlan_del(priv, port, vlan->vid);
2457bef0746cSVladimir Oltean 	if (rc)
2458bef0746cSVladimir Oltean 		return rc;
2459bef0746cSVladimir Oltean 
2460bef0746cSVladimir Oltean 	/* In case the pvid was deleted, make sure that untagged packets will
2461bef0746cSVladimir Oltean 	 * be dropped.
2462bef0746cSVladimir Oltean 	 */
2463bef0746cSVladimir Oltean 	return sja1105_commit_pvid(ds, port);
24646666cebcSVladimir Oltean }
24656666cebcSVladimir Oltean 
24665899ee36SVladimir Oltean static int sja1105_dsa_8021q_vlan_add(struct dsa_switch *ds, int port, u16 vid,
24675899ee36SVladimir Oltean 				      u16 flags)
24685899ee36SVladimir Oltean {
24695899ee36SVladimir Oltean 	struct sja1105_private *priv = ds->priv;
24705899ee36SVladimir Oltean 	int rc;
24715899ee36SVladimir Oltean 
24726dfd23d3SVladimir Oltean 	rc = sja1105_vlan_add(priv, port, vid, flags);
24736dfd23d3SVladimir Oltean 	if (rc)
24745899ee36SVladimir Oltean 		return rc;
24755899ee36SVladimir Oltean 
24766dfd23d3SVladimir Oltean 	if (flags & BRIDGE_VLAN_INFO_PVID)
24776dfd23d3SVladimir Oltean 		priv->tag_8021q_pvid[port] = vid;
24786dfd23d3SVladimir Oltean 
24796dfd23d3SVladimir Oltean 	return sja1105_commit_pvid(ds, port);
24805899ee36SVladimir Oltean }
24815899ee36SVladimir Oltean 
24825899ee36SVladimir Oltean static int sja1105_dsa_8021q_vlan_del(struct dsa_switch *ds, int port, u16 vid)
24835899ee36SVladimir Oltean {
24845899ee36SVladimir Oltean 	struct sja1105_private *priv = ds->priv;
24855899ee36SVladimir Oltean 
24866dfd23d3SVladimir Oltean 	return sja1105_vlan_del(priv, port, vid);
24875899ee36SVladimir Oltean }
24885899ee36SVladimir Oltean 
24894fbc08bdSVladimir Oltean static int sja1105_prechangeupper(struct dsa_switch *ds, int port,
24904fbc08bdSVladimir Oltean 				  struct netdev_notifier_changeupper_info *info)
24914fbc08bdSVladimir Oltean {
24924fbc08bdSVladimir Oltean 	struct netlink_ext_ack *extack = info->info.extack;
24934fbc08bdSVladimir Oltean 	struct net_device *upper = info->upper_dev;
249419fa937aSVladimir Oltean 	struct dsa_switch_tree *dst = ds->dst;
249519fa937aSVladimir Oltean 	struct dsa_port *dp;
24964fbc08bdSVladimir Oltean 
24974fbc08bdSVladimir Oltean 	if (is_vlan_dev(upper)) {
24984fbc08bdSVladimir Oltean 		NL_SET_ERR_MSG_MOD(extack, "8021q uppers are not supported");
24994fbc08bdSVladimir Oltean 		return -EBUSY;
25004fbc08bdSVladimir Oltean 	}
25014fbc08bdSVladimir Oltean 
250219fa937aSVladimir Oltean 	if (netif_is_bridge_master(upper)) {
250319fa937aSVladimir Oltean 		list_for_each_entry(dp, &dst->ports, list) {
250419fa937aSVladimir Oltean 			if (dp->bridge_dev && dp->bridge_dev != upper &&
250519fa937aSVladimir Oltean 			    br_vlan_enabled(dp->bridge_dev)) {
250619fa937aSVladimir Oltean 				NL_SET_ERR_MSG_MOD(extack,
250719fa937aSVladimir Oltean 						   "Only one VLAN-aware bridge is supported");
250819fa937aSVladimir Oltean 				return -EBUSY;
250919fa937aSVladimir Oltean 			}
251019fa937aSVladimir Oltean 		}
251119fa937aSVladimir Oltean 	}
251219fa937aSVladimir Oltean 
25134fbc08bdSVladimir Oltean 	return 0;
25144fbc08bdSVladimir Oltean }
25154fbc08bdSVladimir Oltean 
2516a68578c2SVladimir Oltean static void sja1105_port_disable(struct dsa_switch *ds, int port)
2517a68578c2SVladimir Oltean {
2518a68578c2SVladimir Oltean 	struct sja1105_private *priv = ds->priv;
2519a68578c2SVladimir Oltean 	struct sja1105_port *sp = &priv->ports[port];
2520a68578c2SVladimir Oltean 
2521a68578c2SVladimir Oltean 	if (!dsa_is_user_port(ds, port))
2522a68578c2SVladimir Oltean 		return;
2523a68578c2SVladimir Oltean 
2524a68578c2SVladimir Oltean 	kthread_cancel_work_sync(&sp->xmit_work);
2525a68578c2SVladimir Oltean 	skb_queue_purge(&sp->xmit_queue);
2526a68578c2SVladimir Oltean }
2527a68578c2SVladimir Oltean 
2528227d07a0SVladimir Oltean static int sja1105_mgmt_xmit(struct dsa_switch *ds, int port, int slot,
252947ed985eSVladimir Oltean 			     struct sk_buff *skb, bool takets)
2530227d07a0SVladimir Oltean {
2531227d07a0SVladimir Oltean 	struct sja1105_mgmt_entry mgmt_route = {0};
2532227d07a0SVladimir Oltean 	struct sja1105_private *priv = ds->priv;
2533227d07a0SVladimir Oltean 	struct ethhdr *hdr;
2534227d07a0SVladimir Oltean 	int timeout = 10;
2535227d07a0SVladimir Oltean 	int rc;
2536227d07a0SVladimir Oltean 
2537227d07a0SVladimir Oltean 	hdr = eth_hdr(skb);
2538227d07a0SVladimir Oltean 
2539227d07a0SVladimir Oltean 	mgmt_route.macaddr = ether_addr_to_u64(hdr->h_dest);
2540227d07a0SVladimir Oltean 	mgmt_route.destports = BIT(port);
2541227d07a0SVladimir Oltean 	mgmt_route.enfport = 1;
254247ed985eSVladimir Oltean 	mgmt_route.tsreg = 0;
254347ed985eSVladimir Oltean 	mgmt_route.takets = takets;
2544227d07a0SVladimir Oltean 
2545227d07a0SVladimir Oltean 	rc = sja1105_dynamic_config_write(priv, BLK_IDX_MGMT_ROUTE,
2546227d07a0SVladimir Oltean 					  slot, &mgmt_route, true);
2547227d07a0SVladimir Oltean 	if (rc < 0) {
2548227d07a0SVladimir Oltean 		kfree_skb(skb);
2549227d07a0SVladimir Oltean 		return rc;
2550227d07a0SVladimir Oltean 	}
2551227d07a0SVladimir Oltean 
2552227d07a0SVladimir Oltean 	/* Transfer skb to the host port. */
255368bb8ea8SVivien Didelot 	dsa_enqueue_skb(skb, dsa_to_port(ds, port)->slave);
2554227d07a0SVladimir Oltean 
2555227d07a0SVladimir Oltean 	/* Wait until the switch has processed the frame */
2556227d07a0SVladimir Oltean 	do {
2557227d07a0SVladimir Oltean 		rc = sja1105_dynamic_config_read(priv, BLK_IDX_MGMT_ROUTE,
2558227d07a0SVladimir Oltean 						 slot, &mgmt_route);
2559227d07a0SVladimir Oltean 		if (rc < 0) {
2560227d07a0SVladimir Oltean 			dev_err_ratelimited(priv->ds->dev,
2561227d07a0SVladimir Oltean 					    "failed to poll for mgmt route\n");
2562227d07a0SVladimir Oltean 			continue;
2563227d07a0SVladimir Oltean 		}
2564227d07a0SVladimir Oltean 
2565227d07a0SVladimir Oltean 		/* UM10944: The ENFPORT flag of the respective entry is
2566227d07a0SVladimir Oltean 		 * cleared when a match is found. The host can use this
2567227d07a0SVladimir Oltean 		 * flag as an acknowledgment.
2568227d07a0SVladimir Oltean 		 */
2569227d07a0SVladimir Oltean 		cpu_relax();
2570227d07a0SVladimir Oltean 	} while (mgmt_route.enfport && --timeout);
2571227d07a0SVladimir Oltean 
2572227d07a0SVladimir Oltean 	if (!timeout) {
2573227d07a0SVladimir Oltean 		/* Clean up the management route so that a follow-up
2574227d07a0SVladimir Oltean 		 * frame may not match on it by mistake.
25752a7e7409SVladimir Oltean 		 * This is only hardware supported on P/Q/R/S - on E/T it is
25762a7e7409SVladimir Oltean 		 * a no-op and we are silently discarding the -EOPNOTSUPP.
2577227d07a0SVladimir Oltean 		 */
2578227d07a0SVladimir Oltean 		sja1105_dynamic_config_write(priv, BLK_IDX_MGMT_ROUTE,
2579227d07a0SVladimir Oltean 					     slot, &mgmt_route, false);
2580227d07a0SVladimir Oltean 		dev_err_ratelimited(priv->ds->dev, "xmit timed out\n");
2581227d07a0SVladimir Oltean 	}
2582227d07a0SVladimir Oltean 
2583227d07a0SVladimir Oltean 	return NETDEV_TX_OK;
2584227d07a0SVladimir Oltean }
2585227d07a0SVladimir Oltean 
2586a68578c2SVladimir Oltean #define work_to_port(work) \
2587a68578c2SVladimir Oltean 		container_of((work), struct sja1105_port, xmit_work)
2588a68578c2SVladimir Oltean #define tagger_to_sja1105(t) \
2589a68578c2SVladimir Oltean 		container_of((t), struct sja1105_private, tagger_data)
2590a68578c2SVladimir Oltean 
2591227d07a0SVladimir Oltean /* Deferred work is unfortunately necessary because setting up the management
2592227d07a0SVladimir Oltean  * route cannot be done from atomit context (SPI transfer takes a sleepable
2593227d07a0SVladimir Oltean  * lock on the bus)
2594227d07a0SVladimir Oltean  */
2595a68578c2SVladimir Oltean static void sja1105_port_deferred_xmit(struct kthread_work *work)
2596227d07a0SVladimir Oltean {
2597a68578c2SVladimir Oltean 	struct sja1105_port *sp = work_to_port(work);
2598a68578c2SVladimir Oltean 	struct sja1105_tagger_data *tagger_data = sp->data;
2599a68578c2SVladimir Oltean 	struct sja1105_private *priv = tagger_to_sja1105(tagger_data);
2600a68578c2SVladimir Oltean 	int port = sp - priv->ports;
2601a68578c2SVladimir Oltean 	struct sk_buff *skb;
2602a68578c2SVladimir Oltean 
2603a68578c2SVladimir Oltean 	while ((skb = skb_dequeue(&sp->xmit_queue)) != NULL) {
2604c4b364ceSYangbo Lu 		struct sk_buff *clone = SJA1105_SKB_CB(skb)->clone;
2605227d07a0SVladimir Oltean 
2606227d07a0SVladimir Oltean 		mutex_lock(&priv->mgmt_lock);
2607227d07a0SVladimir Oltean 
2608a68578c2SVladimir Oltean 		sja1105_mgmt_xmit(priv->ds, port, 0, skb, !!clone);
2609a68578c2SVladimir Oltean 
261047ed985eSVladimir Oltean 		/* The clone, if there, was made by dsa_skb_tx_timestamp */
2611a68578c2SVladimir Oltean 		if (clone)
2612a68578c2SVladimir Oltean 			sja1105_ptp_txtstamp_skb(priv->ds, port, clone);
2613227d07a0SVladimir Oltean 
2614227d07a0SVladimir Oltean 		mutex_unlock(&priv->mgmt_lock);
2615a68578c2SVladimir Oltean 	}
26168aa9ebccSVladimir Oltean }
26178aa9ebccSVladimir Oltean 
26188456721dSVladimir Oltean /* The MAXAGE setting belongs to the L2 Forwarding Parameters table,
26198456721dSVladimir Oltean  * which cannot be reconfigured at runtime. So a switch reset is required.
26208456721dSVladimir Oltean  */
26218456721dSVladimir Oltean static int sja1105_set_ageing_time(struct dsa_switch *ds,
26228456721dSVladimir Oltean 				   unsigned int ageing_time)
26238456721dSVladimir Oltean {
26248456721dSVladimir Oltean 	struct sja1105_l2_lookup_params_entry *l2_lookup_params;
26258456721dSVladimir Oltean 	struct sja1105_private *priv = ds->priv;
26268456721dSVladimir Oltean 	struct sja1105_table *table;
26278456721dSVladimir Oltean 	unsigned int maxage;
26288456721dSVladimir Oltean 
26298456721dSVladimir Oltean 	table = &priv->static_config.tables[BLK_IDX_L2_LOOKUP_PARAMS];
26308456721dSVladimir Oltean 	l2_lookup_params = table->entries;
26318456721dSVladimir Oltean 
26328456721dSVladimir Oltean 	maxage = SJA1105_AGEING_TIME_MS(ageing_time);
26338456721dSVladimir Oltean 
26348456721dSVladimir Oltean 	if (l2_lookup_params->maxage == maxage)
26358456721dSVladimir Oltean 		return 0;
26368456721dSVladimir Oltean 
26378456721dSVladimir Oltean 	l2_lookup_params->maxage = maxage;
26388456721dSVladimir Oltean 
26392eea1fa8SVladimir Oltean 	return sja1105_static_config_reload(priv, SJA1105_AGEING_TIME);
26408456721dSVladimir Oltean }
26418456721dSVladimir Oltean 
2642c279c726SVladimir Oltean static int sja1105_change_mtu(struct dsa_switch *ds, int port, int new_mtu)
2643c279c726SVladimir Oltean {
2644c279c726SVladimir Oltean 	struct sja1105_l2_policing_entry *policing;
2645c279c726SVladimir Oltean 	struct sja1105_private *priv = ds->priv;
2646c279c726SVladimir Oltean 
2647c279c726SVladimir Oltean 	new_mtu += VLAN_ETH_HLEN + ETH_FCS_LEN;
2648c279c726SVladimir Oltean 
2649777e55e3SVladimir Oltean 	if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))
2650c279c726SVladimir Oltean 		new_mtu += VLAN_HLEN;
2651c279c726SVladimir Oltean 
2652c279c726SVladimir Oltean 	policing = priv->static_config.tables[BLK_IDX_L2_POLICING].entries;
2653c279c726SVladimir Oltean 
2654a7cc081cSVladimir Oltean 	if (policing[port].maxlen == new_mtu)
2655c279c726SVladimir Oltean 		return 0;
2656c279c726SVladimir Oltean 
2657a7cc081cSVladimir Oltean 	policing[port].maxlen = new_mtu;
2658c279c726SVladimir Oltean 
2659c279c726SVladimir Oltean 	return sja1105_static_config_reload(priv, SJA1105_BEST_EFFORT_POLICING);
2660c279c726SVladimir Oltean }
2661c279c726SVladimir Oltean 
2662c279c726SVladimir Oltean static int sja1105_get_max_mtu(struct dsa_switch *ds, int port)
2663c279c726SVladimir Oltean {
2664c279c726SVladimir Oltean 	return 2043 - VLAN_ETH_HLEN - ETH_FCS_LEN;
2665c279c726SVladimir Oltean }
2666c279c726SVladimir Oltean 
2667317ab5b8SVladimir Oltean static int sja1105_port_setup_tc(struct dsa_switch *ds, int port,
2668317ab5b8SVladimir Oltean 				 enum tc_setup_type type,
2669317ab5b8SVladimir Oltean 				 void *type_data)
2670317ab5b8SVladimir Oltean {
2671317ab5b8SVladimir Oltean 	switch (type) {
2672317ab5b8SVladimir Oltean 	case TC_SETUP_QDISC_TAPRIO:
2673317ab5b8SVladimir Oltean 		return sja1105_setup_tc_taprio(ds, port, type_data);
26744d752508SVladimir Oltean 	case TC_SETUP_QDISC_CBS:
26754d752508SVladimir Oltean 		return sja1105_setup_tc_cbs(ds, port, type_data);
2676317ab5b8SVladimir Oltean 	default:
2677317ab5b8SVladimir Oltean 		return -EOPNOTSUPP;
2678317ab5b8SVladimir Oltean 	}
2679317ab5b8SVladimir Oltean }
2680317ab5b8SVladimir Oltean 
2681511e6ca0SVladimir Oltean /* We have a single mirror (@to) port, but can configure ingress and egress
2682511e6ca0SVladimir Oltean  * mirroring on all other (@from) ports.
2683511e6ca0SVladimir Oltean  * We need to allow mirroring rules only as long as the @to port is always the
2684511e6ca0SVladimir Oltean  * same, and we need to unset the @to port from mirr_port only when there is no
2685511e6ca0SVladimir Oltean  * mirroring rule that references it.
2686511e6ca0SVladimir Oltean  */
2687511e6ca0SVladimir Oltean static int sja1105_mirror_apply(struct sja1105_private *priv, int from, int to,
2688511e6ca0SVladimir Oltean 				bool ingress, bool enabled)
2689511e6ca0SVladimir Oltean {
2690511e6ca0SVladimir Oltean 	struct sja1105_general_params_entry *general_params;
2691511e6ca0SVladimir Oltean 	struct sja1105_mac_config_entry *mac;
2692542043e9SVladimir Oltean 	struct dsa_switch *ds = priv->ds;
2693511e6ca0SVladimir Oltean 	struct sja1105_table *table;
2694511e6ca0SVladimir Oltean 	bool already_enabled;
2695511e6ca0SVladimir Oltean 	u64 new_mirr_port;
2696511e6ca0SVladimir Oltean 	int rc;
2697511e6ca0SVladimir Oltean 
2698511e6ca0SVladimir Oltean 	table = &priv->static_config.tables[BLK_IDX_GENERAL_PARAMS];
2699511e6ca0SVladimir Oltean 	general_params = table->entries;
2700511e6ca0SVladimir Oltean 
2701511e6ca0SVladimir Oltean 	mac = priv->static_config.tables[BLK_IDX_MAC_CONFIG].entries;
2702511e6ca0SVladimir Oltean 
2703542043e9SVladimir Oltean 	already_enabled = (general_params->mirr_port != ds->num_ports);
2704511e6ca0SVladimir Oltean 	if (already_enabled && enabled && general_params->mirr_port != to) {
2705511e6ca0SVladimir Oltean 		dev_err(priv->ds->dev,
2706511e6ca0SVladimir Oltean 			"Delete mirroring rules towards port %llu first\n",
2707511e6ca0SVladimir Oltean 			general_params->mirr_port);
2708511e6ca0SVladimir Oltean 		return -EBUSY;
2709511e6ca0SVladimir Oltean 	}
2710511e6ca0SVladimir Oltean 
2711511e6ca0SVladimir Oltean 	new_mirr_port = to;
2712511e6ca0SVladimir Oltean 	if (!enabled) {
2713511e6ca0SVladimir Oltean 		bool keep = false;
2714511e6ca0SVladimir Oltean 		int port;
2715511e6ca0SVladimir Oltean 
2716511e6ca0SVladimir Oltean 		/* Anybody still referencing mirr_port? */
2717542043e9SVladimir Oltean 		for (port = 0; port < ds->num_ports; port++) {
2718511e6ca0SVladimir Oltean 			if (mac[port].ing_mirr || mac[port].egr_mirr) {
2719511e6ca0SVladimir Oltean 				keep = true;
2720511e6ca0SVladimir Oltean 				break;
2721511e6ca0SVladimir Oltean 			}
2722511e6ca0SVladimir Oltean 		}
2723511e6ca0SVladimir Oltean 		/* Unset already_enabled for next time */
2724511e6ca0SVladimir Oltean 		if (!keep)
2725542043e9SVladimir Oltean 			new_mirr_port = ds->num_ports;
2726511e6ca0SVladimir Oltean 	}
2727511e6ca0SVladimir Oltean 	if (new_mirr_port != general_params->mirr_port) {
2728511e6ca0SVladimir Oltean 		general_params->mirr_port = new_mirr_port;
2729511e6ca0SVladimir Oltean 
2730511e6ca0SVladimir Oltean 		rc = sja1105_dynamic_config_write(priv, BLK_IDX_GENERAL_PARAMS,
2731511e6ca0SVladimir Oltean 						  0, general_params, true);
2732511e6ca0SVladimir Oltean 		if (rc < 0)
2733511e6ca0SVladimir Oltean 			return rc;
2734511e6ca0SVladimir Oltean 	}
2735511e6ca0SVladimir Oltean 
2736511e6ca0SVladimir Oltean 	if (ingress)
2737511e6ca0SVladimir Oltean 		mac[from].ing_mirr = enabled;
2738511e6ca0SVladimir Oltean 	else
2739511e6ca0SVladimir Oltean 		mac[from].egr_mirr = enabled;
2740511e6ca0SVladimir Oltean 
2741511e6ca0SVladimir Oltean 	return sja1105_dynamic_config_write(priv, BLK_IDX_MAC_CONFIG, from,
2742511e6ca0SVladimir Oltean 					    &mac[from], true);
2743511e6ca0SVladimir Oltean }
2744511e6ca0SVladimir Oltean 
2745511e6ca0SVladimir Oltean static int sja1105_mirror_add(struct dsa_switch *ds, int port,
2746511e6ca0SVladimir Oltean 			      struct dsa_mall_mirror_tc_entry *mirror,
2747511e6ca0SVladimir Oltean 			      bool ingress)
2748511e6ca0SVladimir Oltean {
2749511e6ca0SVladimir Oltean 	return sja1105_mirror_apply(ds->priv, port, mirror->to_local_port,
2750511e6ca0SVladimir Oltean 				    ingress, true);
2751511e6ca0SVladimir Oltean }
2752511e6ca0SVladimir Oltean 
2753511e6ca0SVladimir Oltean static void sja1105_mirror_del(struct dsa_switch *ds, int port,
2754511e6ca0SVladimir Oltean 			       struct dsa_mall_mirror_tc_entry *mirror)
2755511e6ca0SVladimir Oltean {
2756511e6ca0SVladimir Oltean 	sja1105_mirror_apply(ds->priv, port, mirror->to_local_port,
2757511e6ca0SVladimir Oltean 			     mirror->ingress, false);
2758511e6ca0SVladimir Oltean }
2759511e6ca0SVladimir Oltean 
2760a7cc081cSVladimir Oltean static int sja1105_port_policer_add(struct dsa_switch *ds, int port,
2761a7cc081cSVladimir Oltean 				    struct dsa_mall_policer_tc_entry *policer)
2762a7cc081cSVladimir Oltean {
2763a7cc081cSVladimir Oltean 	struct sja1105_l2_policing_entry *policing;
2764a7cc081cSVladimir Oltean 	struct sja1105_private *priv = ds->priv;
2765a7cc081cSVladimir Oltean 
2766a7cc081cSVladimir Oltean 	policing = priv->static_config.tables[BLK_IDX_L2_POLICING].entries;
2767a7cc081cSVladimir Oltean 
2768a7cc081cSVladimir Oltean 	/* In hardware, every 8 microseconds the credit level is incremented by
2769a7cc081cSVladimir Oltean 	 * the value of RATE bytes divided by 64, up to a maximum of SMAX
2770a7cc081cSVladimir Oltean 	 * bytes.
2771a7cc081cSVladimir Oltean 	 */
2772a7cc081cSVladimir Oltean 	policing[port].rate = div_u64(512 * policer->rate_bytes_per_sec,
2773a7cc081cSVladimir Oltean 				      1000000);
27745f035af7SPo Liu 	policing[port].smax = policer->burst;
2775a7cc081cSVladimir Oltean 
2776a7cc081cSVladimir Oltean 	return sja1105_static_config_reload(priv, SJA1105_BEST_EFFORT_POLICING);
2777a7cc081cSVladimir Oltean }
2778a7cc081cSVladimir Oltean 
2779a7cc081cSVladimir Oltean static void sja1105_port_policer_del(struct dsa_switch *ds, int port)
2780a7cc081cSVladimir Oltean {
2781a7cc081cSVladimir Oltean 	struct sja1105_l2_policing_entry *policing;
2782a7cc081cSVladimir Oltean 	struct sja1105_private *priv = ds->priv;
2783a7cc081cSVladimir Oltean 
2784a7cc081cSVladimir Oltean 	policing = priv->static_config.tables[BLK_IDX_L2_POLICING].entries;
2785a7cc081cSVladimir Oltean 
2786a7cc081cSVladimir Oltean 	policing[port].rate = SJA1105_RATE_MBPS(1000);
2787a7cc081cSVladimir Oltean 	policing[port].smax = 65535;
2788a7cc081cSVladimir Oltean 
2789a7cc081cSVladimir Oltean 	sja1105_static_config_reload(priv, SJA1105_BEST_EFFORT_POLICING);
2790a7cc081cSVladimir Oltean }
2791a7cc081cSVladimir Oltean 
27924d942354SVladimir Oltean static int sja1105_port_set_learning(struct sja1105_private *priv, int port,
27934d942354SVladimir Oltean 				     bool enabled)
27944d942354SVladimir Oltean {
27954d942354SVladimir Oltean 	struct sja1105_mac_config_entry *mac;
27964d942354SVladimir Oltean 
27974d942354SVladimir Oltean 	mac = priv->static_config.tables[BLK_IDX_MAC_CONFIG].entries;
27984d942354SVladimir Oltean 
27994c44fc5eSVladimir Oltean 	mac[port].dyn_learn = enabled;
28004d942354SVladimir Oltean 
28015313a37bSVladimir Oltean 	return sja1105_dynamic_config_write(priv, BLK_IDX_MAC_CONFIG, port,
28024d942354SVladimir Oltean 					    &mac[port], true);
28034d942354SVladimir Oltean }
28044d942354SVladimir Oltean 
28054d942354SVladimir Oltean static int sja1105_port_ucast_bcast_flood(struct sja1105_private *priv, int to,
28064d942354SVladimir Oltean 					  struct switchdev_brport_flags flags)
28074d942354SVladimir Oltean {
28084d942354SVladimir Oltean 	if (flags.mask & BR_FLOOD) {
28094d942354SVladimir Oltean 		if (flags.val & BR_FLOOD)
28107f7ccdeaSVladimir Oltean 			priv->ucast_egress_floods |= BIT(to);
28114d942354SVladimir Oltean 		else
28126a5166e0SVladimir Oltean 			priv->ucast_egress_floods &= ~BIT(to);
28134d942354SVladimir Oltean 	}
28147f7ccdeaSVladimir Oltean 
28154d942354SVladimir Oltean 	if (flags.mask & BR_BCAST_FLOOD) {
28164d942354SVladimir Oltean 		if (flags.val & BR_BCAST_FLOOD)
28177f7ccdeaSVladimir Oltean 			priv->bcast_egress_floods |= BIT(to);
28184d942354SVladimir Oltean 		else
28196a5166e0SVladimir Oltean 			priv->bcast_egress_floods &= ~BIT(to);
28204d942354SVladimir Oltean 	}
28214d942354SVladimir Oltean 
28227f7ccdeaSVladimir Oltean 	return sja1105_manage_flood_domains(priv);
28234d942354SVladimir Oltean }
28244d942354SVladimir Oltean 
28254d942354SVladimir Oltean static int sja1105_port_mcast_flood(struct sja1105_private *priv, int to,
28264d942354SVladimir Oltean 				    struct switchdev_brport_flags flags,
28274d942354SVladimir Oltean 				    struct netlink_ext_ack *extack)
28284d942354SVladimir Oltean {
28294d942354SVladimir Oltean 	struct sja1105_l2_lookup_entry *l2_lookup;
28304d942354SVladimir Oltean 	struct sja1105_table *table;
28314d942354SVladimir Oltean 	int match;
28324d942354SVladimir Oltean 
28334d942354SVladimir Oltean 	table = &priv->static_config.tables[BLK_IDX_L2_LOOKUP];
28344d942354SVladimir Oltean 	l2_lookup = table->entries;
28354d942354SVladimir Oltean 
28364d942354SVladimir Oltean 	for (match = 0; match < table->entry_count; match++)
28374d942354SVladimir Oltean 		if (l2_lookup[match].macaddr == SJA1105_UNKNOWN_MULTICAST &&
28384d942354SVladimir Oltean 		    l2_lookup[match].mask_macaddr == SJA1105_UNKNOWN_MULTICAST)
28394d942354SVladimir Oltean 			break;
28404d942354SVladimir Oltean 
28414d942354SVladimir Oltean 	if (match == table->entry_count) {
28424d942354SVladimir Oltean 		NL_SET_ERR_MSG_MOD(extack,
28434d942354SVladimir Oltean 				   "Could not find FDB entry for unknown multicast");
28444d942354SVladimir Oltean 		return -ENOSPC;
28454d942354SVladimir Oltean 	}
28464d942354SVladimir Oltean 
28474d942354SVladimir Oltean 	if (flags.val & BR_MCAST_FLOOD)
28484d942354SVladimir Oltean 		l2_lookup[match].destports |= BIT(to);
28494d942354SVladimir Oltean 	else
28504d942354SVladimir Oltean 		l2_lookup[match].destports &= ~BIT(to);
28514d942354SVladimir Oltean 
28524d942354SVladimir Oltean 	return sja1105_dynamic_config_write(priv, BLK_IDX_L2_LOOKUP,
28534d942354SVladimir Oltean 					    l2_lookup[match].index,
28544d942354SVladimir Oltean 					    &l2_lookup[match],
28554d942354SVladimir Oltean 					    true);
28564d942354SVladimir Oltean }
28574d942354SVladimir Oltean 
28584d942354SVladimir Oltean static int sja1105_port_pre_bridge_flags(struct dsa_switch *ds, int port,
28594d942354SVladimir Oltean 					 struct switchdev_brport_flags flags,
28604d942354SVladimir Oltean 					 struct netlink_ext_ack *extack)
28614d942354SVladimir Oltean {
28624d942354SVladimir Oltean 	struct sja1105_private *priv = ds->priv;
28634d942354SVladimir Oltean 
28644d942354SVladimir Oltean 	if (flags.mask & ~(BR_LEARNING | BR_FLOOD | BR_MCAST_FLOOD |
28654d942354SVladimir Oltean 			   BR_BCAST_FLOOD))
28664d942354SVladimir Oltean 		return -EINVAL;
28674d942354SVladimir Oltean 
28684d942354SVladimir Oltean 	if (flags.mask & (BR_FLOOD | BR_MCAST_FLOOD) &&
28694d942354SVladimir Oltean 	    !priv->info->can_limit_mcast_flood) {
28704d942354SVladimir Oltean 		bool multicast = !!(flags.val & BR_MCAST_FLOOD);
28714d942354SVladimir Oltean 		bool unicast = !!(flags.val & BR_FLOOD);
28724d942354SVladimir Oltean 
28734d942354SVladimir Oltean 		if (unicast != multicast) {
28744d942354SVladimir Oltean 			NL_SET_ERR_MSG_MOD(extack,
28754d942354SVladimir Oltean 					   "This chip cannot configure multicast flooding independently of unicast");
28764d942354SVladimir Oltean 			return -EINVAL;
28774d942354SVladimir Oltean 		}
28784d942354SVladimir Oltean 	}
28794d942354SVladimir Oltean 
28804d942354SVladimir Oltean 	return 0;
28814d942354SVladimir Oltean }
28824d942354SVladimir Oltean 
28834d942354SVladimir Oltean static int sja1105_port_bridge_flags(struct dsa_switch *ds, int port,
28844d942354SVladimir Oltean 				     struct switchdev_brport_flags flags,
28854d942354SVladimir Oltean 				     struct netlink_ext_ack *extack)
28864d942354SVladimir Oltean {
28874d942354SVladimir Oltean 	struct sja1105_private *priv = ds->priv;
28884d942354SVladimir Oltean 	int rc;
28894d942354SVladimir Oltean 
28904d942354SVladimir Oltean 	if (flags.mask & BR_LEARNING) {
28914d942354SVladimir Oltean 		bool learn_ena = !!(flags.val & BR_LEARNING);
28924d942354SVladimir Oltean 
28934d942354SVladimir Oltean 		rc = sja1105_port_set_learning(priv, port, learn_ena);
28944d942354SVladimir Oltean 		if (rc)
28954d942354SVladimir Oltean 			return rc;
28964d942354SVladimir Oltean 	}
28974d942354SVladimir Oltean 
28984d942354SVladimir Oltean 	if (flags.mask & (BR_FLOOD | BR_BCAST_FLOOD)) {
28994d942354SVladimir Oltean 		rc = sja1105_port_ucast_bcast_flood(priv, port, flags);
29004d942354SVladimir Oltean 		if (rc)
29014d942354SVladimir Oltean 			return rc;
29024d942354SVladimir Oltean 	}
29034d942354SVladimir Oltean 
29044d942354SVladimir Oltean 	/* For chips that can't offload BR_MCAST_FLOOD independently, there
29054d942354SVladimir Oltean 	 * is nothing to do here, we ensured the configuration is in sync by
29064d942354SVladimir Oltean 	 * offloading BR_FLOOD.
29074d942354SVladimir Oltean 	 */
29084d942354SVladimir Oltean 	if (flags.mask & BR_MCAST_FLOOD && priv->info->can_limit_mcast_flood) {
29094d942354SVladimir Oltean 		rc = sja1105_port_mcast_flood(priv, port, flags,
29104d942354SVladimir Oltean 					      extack);
29114d942354SVladimir Oltean 		if (rc)
29124d942354SVladimir Oltean 			return rc;
29134d942354SVladimir Oltean 	}
29144d942354SVladimir Oltean 
29154d942354SVladimir Oltean 	return 0;
29164d942354SVladimir Oltean }
29174d942354SVladimir Oltean 
2918022522acSVladimir Oltean static void sja1105_teardown_ports(struct sja1105_private *priv)
2919022522acSVladimir Oltean {
2920022522acSVladimir Oltean 	struct dsa_switch *ds = priv->ds;
2921022522acSVladimir Oltean 	int port;
2922022522acSVladimir Oltean 
2923022522acSVladimir Oltean 	for (port = 0; port < ds->num_ports; port++) {
2924022522acSVladimir Oltean 		struct sja1105_port *sp = &priv->ports[port];
2925022522acSVladimir Oltean 
2926022522acSVladimir Oltean 		if (sp->xmit_worker)
2927022522acSVladimir Oltean 			kthread_destroy_worker(sp->xmit_worker);
2928022522acSVladimir Oltean 	}
2929022522acSVladimir Oltean }
2930022522acSVladimir Oltean 
2931022522acSVladimir Oltean static int sja1105_setup_ports(struct sja1105_private *priv)
2932022522acSVladimir Oltean {
2933022522acSVladimir Oltean 	struct sja1105_tagger_data *tagger_data = &priv->tagger_data;
2934022522acSVladimir Oltean 	struct dsa_switch *ds = priv->ds;
2935022522acSVladimir Oltean 	int port, rc;
2936022522acSVladimir Oltean 
2937022522acSVladimir Oltean 	/* Connections between dsa_port and sja1105_port */
2938022522acSVladimir Oltean 	for (port = 0; port < ds->num_ports; port++) {
2939022522acSVladimir Oltean 		struct sja1105_port *sp = &priv->ports[port];
2940022522acSVladimir Oltean 		struct dsa_port *dp = dsa_to_port(ds, port);
2941022522acSVladimir Oltean 		struct kthread_worker *worker;
2942022522acSVladimir Oltean 		struct net_device *slave;
2943022522acSVladimir Oltean 
2944022522acSVladimir Oltean 		if (!dsa_port_is_user(dp))
2945022522acSVladimir Oltean 			continue;
2946022522acSVladimir Oltean 
2947022522acSVladimir Oltean 		dp->priv = sp;
2948022522acSVladimir Oltean 		sp->dp = dp;
2949022522acSVladimir Oltean 		sp->data = tagger_data;
2950022522acSVladimir Oltean 		slave = dp->slave;
2951022522acSVladimir Oltean 		kthread_init_work(&sp->xmit_work, sja1105_port_deferred_xmit);
2952022522acSVladimir Oltean 		worker = kthread_create_worker(0, "%s_xmit", slave->name);
2953022522acSVladimir Oltean 		if (IS_ERR(worker)) {
2954022522acSVladimir Oltean 			rc = PTR_ERR(worker);
2955022522acSVladimir Oltean 			dev_err(ds->dev,
2956022522acSVladimir Oltean 				"failed to create deferred xmit thread: %d\n",
2957022522acSVladimir Oltean 				rc);
2958022522acSVladimir Oltean 			goto out_destroy_workers;
2959022522acSVladimir Oltean 		}
2960022522acSVladimir Oltean 		sp->xmit_worker = worker;
2961022522acSVladimir Oltean 		skb_queue_head_init(&sp->xmit_queue);
2962022522acSVladimir Oltean 		sp->xmit_tpid = ETH_P_SJA1105;
2963022522acSVladimir Oltean 	}
2964022522acSVladimir Oltean 
2965022522acSVladimir Oltean 	return 0;
2966022522acSVladimir Oltean 
2967022522acSVladimir Oltean out_destroy_workers:
2968022522acSVladimir Oltean 	sja1105_teardown_ports(priv);
2969022522acSVladimir Oltean 	return rc;
2970022522acSVladimir Oltean }
2971022522acSVladimir Oltean 
2972022522acSVladimir Oltean /* The programming model for the SJA1105 switch is "all-at-once" via static
2973022522acSVladimir Oltean  * configuration tables. Some of these can be dynamically modified at runtime,
2974022522acSVladimir Oltean  * but not the xMII mode parameters table.
2975022522acSVladimir Oltean  * Furthermode, some PHYs may not have crystals for generating their clocks
2976022522acSVladimir Oltean  * (e.g. RMII). Instead, their 50MHz clock is supplied via the SJA1105 port's
2977022522acSVladimir Oltean  * ref_clk pin. So port clocking needs to be initialized early, before
2978022522acSVladimir Oltean  * connecting to PHYs is attempted, otherwise they won't respond through MDIO.
2979022522acSVladimir Oltean  * Setting correct PHY link speed does not matter now.
2980022522acSVladimir Oltean  * But dsa_slave_phy_setup is called later than sja1105_setup, so the PHY
2981022522acSVladimir Oltean  * bindings are not yet parsed by DSA core. We need to parse early so that we
2982022522acSVladimir Oltean  * can populate the xMII mode parameters table.
2983022522acSVladimir Oltean  */
2984022522acSVladimir Oltean static int sja1105_setup(struct dsa_switch *ds)
2985022522acSVladimir Oltean {
2986022522acSVladimir Oltean 	struct sja1105_private *priv = ds->priv;
2987022522acSVladimir Oltean 	int rc;
2988022522acSVladimir Oltean 
2989022522acSVladimir Oltean 	if (priv->info->disable_microcontroller) {
2990022522acSVladimir Oltean 		rc = priv->info->disable_microcontroller(priv);
2991022522acSVladimir Oltean 		if (rc < 0) {
2992022522acSVladimir Oltean 			dev_err(ds->dev,
2993022522acSVladimir Oltean 				"Failed to disable microcontroller: %pe\n",
2994022522acSVladimir Oltean 				ERR_PTR(rc));
2995022522acSVladimir Oltean 			return rc;
2996022522acSVladimir Oltean 		}
2997022522acSVladimir Oltean 	}
2998022522acSVladimir Oltean 
2999022522acSVladimir Oltean 	/* Create and send configuration down to device */
3000022522acSVladimir Oltean 	rc = sja1105_static_config_load(priv);
3001022522acSVladimir Oltean 	if (rc < 0) {
3002022522acSVladimir Oltean 		dev_err(ds->dev, "Failed to load static config: %d\n", rc);
3003022522acSVladimir Oltean 		return rc;
3004022522acSVladimir Oltean 	}
3005022522acSVladimir Oltean 
3006022522acSVladimir Oltean 	/* Configure the CGU (PHY link modes and speeds) */
3007022522acSVladimir Oltean 	if (priv->info->clocking_setup) {
3008022522acSVladimir Oltean 		rc = priv->info->clocking_setup(priv);
3009022522acSVladimir Oltean 		if (rc < 0) {
3010022522acSVladimir Oltean 			dev_err(ds->dev,
3011022522acSVladimir Oltean 				"Failed to configure MII clocking: %pe\n",
3012022522acSVladimir Oltean 				ERR_PTR(rc));
3013022522acSVladimir Oltean 			goto out_static_config_free;
3014022522acSVladimir Oltean 		}
3015022522acSVladimir Oltean 	}
3016022522acSVladimir Oltean 
3017022522acSVladimir Oltean 	rc = sja1105_setup_ports(priv);
3018022522acSVladimir Oltean 	if (rc)
3019022522acSVladimir Oltean 		goto out_static_config_free;
3020022522acSVladimir Oltean 
3021022522acSVladimir Oltean 	sja1105_tas_setup(ds);
3022022522acSVladimir Oltean 	sja1105_flower_setup(ds);
3023022522acSVladimir Oltean 
3024022522acSVladimir Oltean 	rc = sja1105_ptp_clock_register(ds);
3025022522acSVladimir Oltean 	if (rc < 0) {
3026022522acSVladimir Oltean 		dev_err(ds->dev, "Failed to register PTP clock: %d\n", rc);
3027022522acSVladimir Oltean 		goto out_flower_teardown;
3028022522acSVladimir Oltean 	}
3029022522acSVladimir Oltean 
3030022522acSVladimir Oltean 	rc = sja1105_mdiobus_register(ds);
3031022522acSVladimir Oltean 	if (rc < 0) {
3032022522acSVladimir Oltean 		dev_err(ds->dev, "Failed to register MDIO bus: %pe\n",
3033022522acSVladimir Oltean 			ERR_PTR(rc));
3034022522acSVladimir Oltean 		goto out_ptp_clock_unregister;
3035022522acSVladimir Oltean 	}
3036022522acSVladimir Oltean 
3037022522acSVladimir Oltean 	rc = sja1105_devlink_setup(ds);
3038022522acSVladimir Oltean 	if (rc < 0)
3039022522acSVladimir Oltean 		goto out_mdiobus_unregister;
3040022522acSVladimir Oltean 
3041022522acSVladimir Oltean 	rtnl_lock();
3042022522acSVladimir Oltean 	rc = dsa_tag_8021q_register(ds, htons(ETH_P_8021Q));
3043022522acSVladimir Oltean 	rtnl_unlock();
3044022522acSVladimir Oltean 	if (rc)
3045022522acSVladimir Oltean 		goto out_devlink_teardown;
3046022522acSVladimir Oltean 
3047022522acSVladimir Oltean 	/* On SJA1105, VLAN filtering per se is always enabled in hardware.
3048022522acSVladimir Oltean 	 * The only thing we can do to disable it is lie about what the 802.1Q
3049022522acSVladimir Oltean 	 * EtherType is.
3050022522acSVladimir Oltean 	 * So it will still try to apply VLAN filtering, but all ingress
3051022522acSVladimir Oltean 	 * traffic (except frames received with EtherType of ETH_P_SJA1105)
3052022522acSVladimir Oltean 	 * will be internally tagged with a distorted VLAN header where the
3053022522acSVladimir Oltean 	 * TPID is ETH_P_SJA1105, and the VLAN ID is the port pvid.
3054022522acSVladimir Oltean 	 */
3055022522acSVladimir Oltean 	ds->vlan_filtering_is_global = true;
3056022522acSVladimir Oltean 	ds->untag_bridge_pvid = true;
3057022522acSVladimir Oltean 	/* tag_8021q has 3 bits for the VBID, and the value 0 is reserved */
3058022522acSVladimir Oltean 	ds->num_fwd_offloading_bridges = 7;
3059022522acSVladimir Oltean 
3060022522acSVladimir Oltean 	/* Advertise the 8 egress queues */
3061022522acSVladimir Oltean 	ds->num_tx_queues = SJA1105_NUM_TC;
3062022522acSVladimir Oltean 
3063022522acSVladimir Oltean 	ds->mtu_enforcement_ingress = true;
3064022522acSVladimir Oltean 	ds->assisted_learning_on_cpu_port = true;
3065022522acSVladimir Oltean 
3066022522acSVladimir Oltean 	return 0;
3067022522acSVladimir Oltean 
3068022522acSVladimir Oltean out_devlink_teardown:
3069022522acSVladimir Oltean 	sja1105_devlink_teardown(ds);
3070022522acSVladimir Oltean out_mdiobus_unregister:
3071022522acSVladimir Oltean 	sja1105_mdiobus_unregister(ds);
3072022522acSVladimir Oltean out_ptp_clock_unregister:
3073022522acSVladimir Oltean 	sja1105_ptp_clock_unregister(ds);
3074022522acSVladimir Oltean out_flower_teardown:
3075022522acSVladimir Oltean 	sja1105_flower_teardown(ds);
3076022522acSVladimir Oltean 	sja1105_tas_teardown(ds);
3077022522acSVladimir Oltean 	sja1105_teardown_ports(priv);
3078022522acSVladimir Oltean out_static_config_free:
3079022522acSVladimir Oltean 	sja1105_static_config_free(&priv->static_config);
3080022522acSVladimir Oltean 
3081022522acSVladimir Oltean 	return rc;
3082022522acSVladimir Oltean }
3083022522acSVladimir Oltean 
3084022522acSVladimir Oltean static void sja1105_teardown(struct dsa_switch *ds)
3085022522acSVladimir Oltean {
3086022522acSVladimir Oltean 	struct sja1105_private *priv = ds->priv;
3087022522acSVladimir Oltean 
3088022522acSVladimir Oltean 	rtnl_lock();
3089022522acSVladimir Oltean 	dsa_tag_8021q_unregister(ds);
3090022522acSVladimir Oltean 	rtnl_unlock();
3091022522acSVladimir Oltean 
3092022522acSVladimir Oltean 	sja1105_devlink_teardown(ds);
3093022522acSVladimir Oltean 	sja1105_mdiobus_unregister(ds);
3094022522acSVladimir Oltean 	sja1105_ptp_clock_unregister(ds);
3095022522acSVladimir Oltean 	sja1105_flower_teardown(ds);
3096022522acSVladimir Oltean 	sja1105_tas_teardown(ds);
3097022522acSVladimir Oltean 	sja1105_teardown_ports(priv);
3098022522acSVladimir Oltean 	sja1105_static_config_free(&priv->static_config);
3099022522acSVladimir Oltean }
3100022522acSVladimir Oltean 
3101*994d2cbbSVladimir Oltean const struct dsa_switch_ops sja1105_switch_ops = {
31028aa9ebccSVladimir Oltean 	.get_tag_protocol	= sja1105_get_tag_protocol,
31038aa9ebccSVladimir Oltean 	.setup			= sja1105_setup,
3104f3097be2SVladimir Oltean 	.teardown		= sja1105_teardown,
31058456721dSVladimir Oltean 	.set_ageing_time	= sja1105_set_ageing_time,
3106c279c726SVladimir Oltean 	.port_change_mtu	= sja1105_change_mtu,
3107c279c726SVladimir Oltean 	.port_max_mtu		= sja1105_get_max_mtu,
3108ad9f299aSVladimir Oltean 	.phylink_validate	= sja1105_phylink_validate,
3109af7cd036SVladimir Oltean 	.phylink_mac_config	= sja1105_mac_config,
31108400cff6SVladimir Oltean 	.phylink_mac_link_up	= sja1105_mac_link_up,
31118400cff6SVladimir Oltean 	.phylink_mac_link_down	= sja1105_mac_link_down,
311252c34e6eSVladimir Oltean 	.get_strings		= sja1105_get_strings,
311352c34e6eSVladimir Oltean 	.get_ethtool_stats	= sja1105_get_ethtool_stats,
311452c34e6eSVladimir Oltean 	.get_sset_count		= sja1105_get_sset_count,
3115bb77f36aSVladimir Oltean 	.get_ts_info		= sja1105_get_ts_info,
3116a68578c2SVladimir Oltean 	.port_disable		= sja1105_port_disable,
3117291d1e72SVladimir Oltean 	.port_fdb_dump		= sja1105_fdb_dump,
3118291d1e72SVladimir Oltean 	.port_fdb_add		= sja1105_fdb_add,
3119291d1e72SVladimir Oltean 	.port_fdb_del		= sja1105_fdb_del,
31205126ec72SVladimir Oltean 	.port_fast_age		= sja1105_fast_age,
31218aa9ebccSVladimir Oltean 	.port_bridge_join	= sja1105_bridge_join,
31228aa9ebccSVladimir Oltean 	.port_bridge_leave	= sja1105_bridge_leave,
31234d942354SVladimir Oltean 	.port_pre_bridge_flags	= sja1105_port_pre_bridge_flags,
31244d942354SVladimir Oltean 	.port_bridge_flags	= sja1105_port_bridge_flags,
3125640f763fSVladimir Oltean 	.port_stp_state_set	= sja1105_bridge_stp_state_set,
31266666cebcSVladimir Oltean 	.port_vlan_filtering	= sja1105_vlan_filtering,
31276dfd23d3SVladimir Oltean 	.port_vlan_add		= sja1105_bridge_vlan_add,
31286dfd23d3SVladimir Oltean 	.port_vlan_del		= sja1105_bridge_vlan_del,
3129291d1e72SVladimir Oltean 	.port_mdb_add		= sja1105_mdb_add,
3130291d1e72SVladimir Oltean 	.port_mdb_del		= sja1105_mdb_del,
3131a602afd2SVladimir Oltean 	.port_hwtstamp_get	= sja1105_hwtstamp_get,
3132a602afd2SVladimir Oltean 	.port_hwtstamp_set	= sja1105_hwtstamp_set,
3133f3097be2SVladimir Oltean 	.port_rxtstamp		= sja1105_port_rxtstamp,
313447ed985eSVladimir Oltean 	.port_txtstamp		= sja1105_port_txtstamp,
3135317ab5b8SVladimir Oltean 	.port_setup_tc		= sja1105_port_setup_tc,
3136511e6ca0SVladimir Oltean 	.port_mirror_add	= sja1105_mirror_add,
3137511e6ca0SVladimir Oltean 	.port_mirror_del	= sja1105_mirror_del,
3138a7cc081cSVladimir Oltean 	.port_policer_add	= sja1105_port_policer_add,
3139a7cc081cSVladimir Oltean 	.port_policer_del	= sja1105_port_policer_del,
3140a6af7763SVladimir Oltean 	.cls_flower_add		= sja1105_cls_flower_add,
3141a6af7763SVladimir Oltean 	.cls_flower_del		= sja1105_cls_flower_del,
3142834f8933SVladimir Oltean 	.cls_flower_stats	= sja1105_cls_flower_stats,
3143ff4cf8eaSVladimir Oltean 	.devlink_info_get	= sja1105_devlink_info_get,
31445da11eb4SVladimir Oltean 	.tag_8021q_vlan_add	= sja1105_dsa_8021q_vlan_add,
31455da11eb4SVladimir Oltean 	.tag_8021q_vlan_del	= sja1105_dsa_8021q_vlan_del,
31464fbc08bdSVladimir Oltean 	.port_prechangeupper	= sja1105_prechangeupper,
3147b6ad86e6SVladimir Oltean 	.port_bridge_tx_fwd_offload = dsa_tag_8021q_bridge_tx_fwd_offload,
3148b6ad86e6SVladimir Oltean 	.port_bridge_tx_fwd_unoffload = dsa_tag_8021q_bridge_tx_fwd_unoffload,
31498aa9ebccSVladimir Oltean };
3150*994d2cbbSVladimir Oltean EXPORT_SYMBOL_GPL(sja1105_switch_ops);
31518aa9ebccSVladimir Oltean 
31520b0e2997SVladimir Oltean static const struct of_device_id sja1105_dt_ids[];
31530b0e2997SVladimir Oltean 
31548aa9ebccSVladimir Oltean static int sja1105_check_device_id(struct sja1105_private *priv)
31558aa9ebccSVladimir Oltean {
31568aa9ebccSVladimir Oltean 	const struct sja1105_regs *regs = priv->info->regs;
31578aa9ebccSVladimir Oltean 	u8 prod_id[SJA1105_SIZE_DEVICE_ID] = {0};
31588aa9ebccSVladimir Oltean 	struct device *dev = &priv->spidev->dev;
31590b0e2997SVladimir Oltean 	const struct of_device_id *match;
3160dff79620SVladimir Oltean 	u32 device_id;
31618aa9ebccSVladimir Oltean 	u64 part_no;
31628aa9ebccSVladimir Oltean 	int rc;
31638aa9ebccSVladimir Oltean 
316434d76e9fSVladimir Oltean 	rc = sja1105_xfer_u32(priv, SPI_READ, regs->device_id, &device_id,
316534d76e9fSVladimir Oltean 			      NULL);
31668aa9ebccSVladimir Oltean 	if (rc < 0)
31678aa9ebccSVladimir Oltean 		return rc;
31688aa9ebccSVladimir Oltean 
31691bd44870SVladimir Oltean 	rc = sja1105_xfer_buf(priv, SPI_READ, regs->prod_id, prod_id,
31701bd44870SVladimir Oltean 			      SJA1105_SIZE_DEVICE_ID);
31718aa9ebccSVladimir Oltean 	if (rc < 0)
31728aa9ebccSVladimir Oltean 		return rc;
31738aa9ebccSVladimir Oltean 
31748aa9ebccSVladimir Oltean 	sja1105_unpack(prod_id, &part_no, 19, 4, SJA1105_SIZE_DEVICE_ID);
31758aa9ebccSVladimir Oltean 
31765978fac0SNathan Chancellor 	for (match = sja1105_dt_ids; match->compatible[0]; match++) {
31770b0e2997SVladimir Oltean 		const struct sja1105_info *info = match->data;
31780b0e2997SVladimir Oltean 
31790b0e2997SVladimir Oltean 		/* Is what's been probed in our match table at all? */
31800b0e2997SVladimir Oltean 		if (info->device_id != device_id || info->part_no != part_no)
31810b0e2997SVladimir Oltean 			continue;
31820b0e2997SVladimir Oltean 
31830b0e2997SVladimir Oltean 		/* But is it what's in the device tree? */
31840b0e2997SVladimir Oltean 		if (priv->info->device_id != device_id ||
31850b0e2997SVladimir Oltean 		    priv->info->part_no != part_no) {
31860b0e2997SVladimir Oltean 			dev_warn(dev, "Device tree specifies chip %s but found %s, please fix it!\n",
31870b0e2997SVladimir Oltean 				 priv->info->name, info->name);
31880b0e2997SVladimir Oltean 			/* It isn't. No problem, pick that up. */
31890b0e2997SVladimir Oltean 			priv->info = info;
31908aa9ebccSVladimir Oltean 		}
31918aa9ebccSVladimir Oltean 
31928aa9ebccSVladimir Oltean 		return 0;
31938aa9ebccSVladimir Oltean 	}
31948aa9ebccSVladimir Oltean 
31950b0e2997SVladimir Oltean 	dev_err(dev, "Unexpected {device ID, part number}: 0x%x 0x%llx\n",
31960b0e2997SVladimir Oltean 		device_id, part_no);
31970b0e2997SVladimir Oltean 
31980b0e2997SVladimir Oltean 	return -ENODEV;
31990b0e2997SVladimir Oltean }
32000b0e2997SVladimir Oltean 
32018aa9ebccSVladimir Oltean static int sja1105_probe(struct spi_device *spi)
32028aa9ebccSVladimir Oltean {
32038aa9ebccSVladimir Oltean 	struct device *dev = &spi->dev;
32048aa9ebccSVladimir Oltean 	struct sja1105_private *priv;
3205718bad0eSVladimir Oltean 	size_t max_xfer, max_msg;
32068aa9ebccSVladimir Oltean 	struct dsa_switch *ds;
3207022522acSVladimir Oltean 	int rc;
32088aa9ebccSVladimir Oltean 
32098aa9ebccSVladimir Oltean 	if (!dev->of_node) {
32108aa9ebccSVladimir Oltean 		dev_err(dev, "No DTS bindings for SJA1105 driver\n");
32118aa9ebccSVladimir Oltean 		return -EINVAL;
32128aa9ebccSVladimir Oltean 	}
32138aa9ebccSVladimir Oltean 
32148aa9ebccSVladimir Oltean 	priv = devm_kzalloc(dev, sizeof(struct sja1105_private), GFP_KERNEL);
32158aa9ebccSVladimir Oltean 	if (!priv)
32168aa9ebccSVladimir Oltean 		return -ENOMEM;
32178aa9ebccSVladimir Oltean 
32188aa9ebccSVladimir Oltean 	/* Configure the optional reset pin and bring up switch */
32198aa9ebccSVladimir Oltean 	priv->reset_gpio = devm_gpiod_get(dev, "reset", GPIOD_OUT_HIGH);
32208aa9ebccSVladimir Oltean 	if (IS_ERR(priv->reset_gpio))
32218aa9ebccSVladimir Oltean 		dev_dbg(dev, "reset-gpios not defined, ignoring\n");
32228aa9ebccSVladimir Oltean 	else
32238aa9ebccSVladimir Oltean 		sja1105_hw_reset(priv->reset_gpio, 1, 1);
32248aa9ebccSVladimir Oltean 
32258aa9ebccSVladimir Oltean 	/* Populate our driver private structure (priv) based on
32268aa9ebccSVladimir Oltean 	 * the device tree node that was probed (spi)
32278aa9ebccSVladimir Oltean 	 */
32288aa9ebccSVladimir Oltean 	priv->spidev = spi;
32298aa9ebccSVladimir Oltean 	spi_set_drvdata(spi, priv);
32308aa9ebccSVladimir Oltean 
32318aa9ebccSVladimir Oltean 	/* Configure the SPI bus */
32328aa9ebccSVladimir Oltean 	spi->bits_per_word = 8;
32338aa9ebccSVladimir Oltean 	rc = spi_setup(spi);
32348aa9ebccSVladimir Oltean 	if (rc < 0) {
32358aa9ebccSVladimir Oltean 		dev_err(dev, "Could not init SPI\n");
32368aa9ebccSVladimir Oltean 		return rc;
32378aa9ebccSVladimir Oltean 	}
32388aa9ebccSVladimir Oltean 
3239718bad0eSVladimir Oltean 	/* In sja1105_xfer, we send spi_messages composed of two spi_transfers:
3240718bad0eSVladimir Oltean 	 * a small one for the message header and another one for the current
3241718bad0eSVladimir Oltean 	 * chunk of the packed buffer.
3242718bad0eSVladimir Oltean 	 * Check that the restrictions imposed by the SPI controller are
3243718bad0eSVladimir Oltean 	 * respected: the chunk buffer is smaller than the max transfer size,
3244718bad0eSVladimir Oltean 	 * and the total length of the chunk plus its message header is smaller
3245718bad0eSVladimir Oltean 	 * than the max message size.
3246718bad0eSVladimir Oltean 	 * We do that during probe time since the maximum transfer size is a
3247718bad0eSVladimir Oltean 	 * runtime invariant.
3248718bad0eSVladimir Oltean 	 */
3249718bad0eSVladimir Oltean 	max_xfer = spi_max_transfer_size(spi);
3250718bad0eSVladimir Oltean 	max_msg = spi_max_message_size(spi);
3251718bad0eSVladimir Oltean 
3252718bad0eSVladimir Oltean 	/* We need to send at least one 64-bit word of SPI payload per message
3253718bad0eSVladimir Oltean 	 * in order to be able to make useful progress.
3254718bad0eSVladimir Oltean 	 */
3255718bad0eSVladimir Oltean 	if (max_msg < SJA1105_SIZE_SPI_MSG_HEADER + 8) {
3256718bad0eSVladimir Oltean 		dev_err(dev, "SPI master cannot send large enough buffers, aborting\n");
3257718bad0eSVladimir Oltean 		return -EINVAL;
3258718bad0eSVladimir Oltean 	}
3259718bad0eSVladimir Oltean 
3260718bad0eSVladimir Oltean 	priv->max_xfer_len = SJA1105_SIZE_SPI_MSG_MAXLEN;
3261718bad0eSVladimir Oltean 	if (priv->max_xfer_len > max_xfer)
3262718bad0eSVladimir Oltean 		priv->max_xfer_len = max_xfer;
3263718bad0eSVladimir Oltean 	if (priv->max_xfer_len > max_msg - SJA1105_SIZE_SPI_MSG_HEADER)
3264718bad0eSVladimir Oltean 		priv->max_xfer_len = max_msg - SJA1105_SIZE_SPI_MSG_HEADER;
3265718bad0eSVladimir Oltean 
32668aa9ebccSVladimir Oltean 	priv->info = of_device_get_match_data(dev);
32678aa9ebccSVladimir Oltean 
32688aa9ebccSVladimir Oltean 	/* Detect hardware device */
32698aa9ebccSVladimir Oltean 	rc = sja1105_check_device_id(priv);
32708aa9ebccSVladimir Oltean 	if (rc < 0) {
32718aa9ebccSVladimir Oltean 		dev_err(dev, "Device ID check failed: %d\n", rc);
32728aa9ebccSVladimir Oltean 		return rc;
32738aa9ebccSVladimir Oltean 	}
32748aa9ebccSVladimir Oltean 
32758aa9ebccSVladimir Oltean 	dev_info(dev, "Probed switch chip: %s\n", priv->info->name);
32768aa9ebccSVladimir Oltean 
32777e99e347SVivien Didelot 	ds = devm_kzalloc(dev, sizeof(*ds), GFP_KERNEL);
32788aa9ebccSVladimir Oltean 	if (!ds)
32798aa9ebccSVladimir Oltean 		return -ENOMEM;
32808aa9ebccSVladimir Oltean 
32817e99e347SVivien Didelot 	ds->dev = dev;
32823e77e59bSVladimir Oltean 	ds->num_ports = priv->info->num_ports;
32838aa9ebccSVladimir Oltean 	ds->ops = &sja1105_switch_ops;
32848aa9ebccSVladimir Oltean 	ds->priv = priv;
32858aa9ebccSVladimir Oltean 	priv->ds = ds;
32868aa9ebccSVladimir Oltean 
3287d5a619bfSVivien Didelot 	mutex_init(&priv->ptp_data.lock);
3288d5a619bfSVivien Didelot 	mutex_init(&priv->mgmt_lock);
3289d5a619bfSVivien Didelot 
3290022522acSVladimir Oltean 	rc = sja1105_parse_dt(priv);
3291022522acSVladimir Oltean 	if (rc < 0) {
3292022522acSVladimir Oltean 		dev_err(ds->dev, "Failed to parse DT: %d\n", rc);
3293328621f6SVladimir Oltean 		return rc;
3294022522acSVladimir Oltean 	}
3295022522acSVladimir Oltean 
3296022522acSVladimir Oltean 	/* Error out early if internal delays are required through DT
3297022522acSVladimir Oltean 	 * and we can't apply them.
3298022522acSVladimir Oltean 	 */
3299022522acSVladimir Oltean 	rc = sja1105_parse_rgmii_delays(priv);
3300022522acSVladimir Oltean 	if (rc < 0) {
3301022522acSVladimir Oltean 		dev_err(ds->dev, "RGMII delay not supported\n");
3302022522acSVladimir Oltean 		return rc;
3303022522acSVladimir Oltean 	}
3304d5a619bfSVivien Didelot 
33054d752508SVladimir Oltean 	if (IS_ENABLED(CONFIG_NET_SCH_CBS)) {
33064d752508SVladimir Oltean 		priv->cbs = devm_kcalloc(dev, priv->info->num_cbs_shapers,
33074d752508SVladimir Oltean 					 sizeof(struct sja1105_cbs_entry),
33084d752508SVladimir Oltean 					 GFP_KERNEL);
3309022522acSVladimir Oltean 		if (!priv->cbs)
3310022522acSVladimir Oltean 			return -ENOMEM;
33114d752508SVladimir Oltean 	}
33124d752508SVladimir Oltean 
3313022522acSVladimir Oltean 	return dsa_register_switch(priv->ds);
33148aa9ebccSVladimir Oltean }
33158aa9ebccSVladimir Oltean 
33168aa9ebccSVladimir Oltean static int sja1105_remove(struct spi_device *spi)
33178aa9ebccSVladimir Oltean {
33188aa9ebccSVladimir Oltean 	struct sja1105_private *priv = spi_get_drvdata(spi);
3319cedf4670SVladimir Oltean 	struct dsa_switch *ds = priv->ds;
33208aa9ebccSVladimir Oltean 
3321cedf4670SVladimir Oltean 	dsa_unregister_switch(ds);
3322cedf4670SVladimir Oltean 
33238aa9ebccSVladimir Oltean 	return 0;
33248aa9ebccSVladimir Oltean }
33258aa9ebccSVladimir Oltean 
33268aa9ebccSVladimir Oltean static const struct of_device_id sja1105_dt_ids[] = {
33278aa9ebccSVladimir Oltean 	{ .compatible = "nxp,sja1105e", .data = &sja1105e_info },
33288aa9ebccSVladimir Oltean 	{ .compatible = "nxp,sja1105t", .data = &sja1105t_info },
33298aa9ebccSVladimir Oltean 	{ .compatible = "nxp,sja1105p", .data = &sja1105p_info },
33308aa9ebccSVladimir Oltean 	{ .compatible = "nxp,sja1105q", .data = &sja1105q_info },
33318aa9ebccSVladimir Oltean 	{ .compatible = "nxp,sja1105r", .data = &sja1105r_info },
33328aa9ebccSVladimir Oltean 	{ .compatible = "nxp,sja1105s", .data = &sja1105s_info },
33333e77e59bSVladimir Oltean 	{ .compatible = "nxp,sja1110a", .data = &sja1110a_info },
33343e77e59bSVladimir Oltean 	{ .compatible = "nxp,sja1110b", .data = &sja1110b_info },
33353e77e59bSVladimir Oltean 	{ .compatible = "nxp,sja1110c", .data = &sja1110c_info },
33363e77e59bSVladimir Oltean 	{ .compatible = "nxp,sja1110d", .data = &sja1110d_info },
33378aa9ebccSVladimir Oltean 	{ /* sentinel */ },
33388aa9ebccSVladimir Oltean };
33398aa9ebccSVladimir Oltean MODULE_DEVICE_TABLE(of, sja1105_dt_ids);
33408aa9ebccSVladimir Oltean 
33418aa9ebccSVladimir Oltean static struct spi_driver sja1105_driver = {
33428aa9ebccSVladimir Oltean 	.driver = {
33438aa9ebccSVladimir Oltean 		.name  = "sja1105",
33448aa9ebccSVladimir Oltean 		.owner = THIS_MODULE,
33458aa9ebccSVladimir Oltean 		.of_match_table = of_match_ptr(sja1105_dt_ids),
33468aa9ebccSVladimir Oltean 	},
33478aa9ebccSVladimir Oltean 	.probe  = sja1105_probe,
33488aa9ebccSVladimir Oltean 	.remove = sja1105_remove,
33498aa9ebccSVladimir Oltean };
33508aa9ebccSVladimir Oltean 
33518aa9ebccSVladimir Oltean module_spi_driver(sja1105_driver);
33528aa9ebccSVladimir Oltean 
33538aa9ebccSVladimir Oltean MODULE_AUTHOR("Vladimir Oltean <olteanv@gmail.com>");
33548aa9ebccSVladimir Oltean MODULE_AUTHOR("Georg Waibel <georg.waibel@sensor-technik.de>");
33558aa9ebccSVladimir Oltean MODULE_DESCRIPTION("SJA1105 Driver");
33568aa9ebccSVladimir Oltean MODULE_LICENSE("GPL v2");
3357