1b790b554SNishad Kamdar /* SPDX-License-Identifier: GPL-2.0 */ 2b790b554SNishad Kamdar /* Copyright (c) 2018, Sensor-Technik Wiedemann GmbH 38aa9ebccSVladimir Oltean * Copyright (c) 2018-2019, Vladimir Oltean <olteanv@gmail.com> 48aa9ebccSVladimir Oltean */ 58aa9ebccSVladimir Oltean #ifndef _SJA1105_H 68aa9ebccSVladimir Oltean #define _SJA1105_H 78aa9ebccSVladimir Oltean 8bb77f36aSVladimir Oltean #include <linux/ptp_clock_kernel.h> 9bb77f36aSVladimir Oltean #include <linux/timecounter.h> 108aa9ebccSVladimir Oltean #include <linux/dsa/sja1105.h> 11ac02a451SVladimir Oltean #include <linux/dsa/8021q.h> 128aa9ebccSVladimir Oltean #include <net/dsa.h> 13227d07a0SVladimir Oltean #include <linux/mutex.h> 148aa9ebccSVladimir Oltean #include "sja1105_static_config.h" 158aa9ebccSVladimir Oltean 168aa9ebccSVladimir Oltean #define SJA1105ET_FDB_BIN_SIZE 4 178456721dSVladimir Oltean /* The hardware value is in multiples of 10 ms. 188456721dSVladimir Oltean * The passed parameter is in multiples of 1 ms. 198456721dSVladimir Oltean */ 208456721dSVladimir Oltean #define SJA1105_AGEING_TIME_MS(ms) ((ms) / 10) 213e77e59bSVladimir Oltean #define SJA1105_NUM_L2_POLICERS SJA1110_MAX_L2_POLICING_COUNT 228aa9ebccSVladimir Oltean 239ca482a2SVladimir Oltean /* Calculated assuming 1Gbps, where the clock has 125 MHz (8 ns period) 249ca482a2SVladimir Oltean * To avoid floating point operations, we'll multiply the degrees by 10 259ca482a2SVladimir Oltean * to get a "phase" and get 1 decimal point precision. 269ca482a2SVladimir Oltean */ 279ca482a2SVladimir Oltean #define SJA1105_RGMII_DELAY_PS_TO_PHASE(ps) \ 289ca482a2SVladimir Oltean (((ps) * 360) / 800) 299ca482a2SVladimir Oltean #define SJA1105_RGMII_DELAY_PHASE_TO_PS(phase) \ 309ca482a2SVladimir Oltean ((800 * (phase)) / 360) 319ca482a2SVladimir Oltean #define SJA1105_RGMII_DELAY_PHASE_TO_HW(phase) \ 329ca482a2SVladimir Oltean (((phase) - 738) / 9) 339ca482a2SVladimir Oltean #define SJA1105_RGMII_DELAY_PS_TO_HW(ps) \ 349ca482a2SVladimir Oltean SJA1105_RGMII_DELAY_PHASE_TO_HW(SJA1105_RGMII_DELAY_PS_TO_PHASE(ps)) 359ca482a2SVladimir Oltean 369ca482a2SVladimir Oltean /* Valid range in degrees is a value between 73.8 and 101.7 379ca482a2SVladimir Oltean * in 0.9 degree increments 389ca482a2SVladimir Oltean */ 399ca482a2SVladimir Oltean #define SJA1105_RGMII_DELAY_MIN_PS \ 409ca482a2SVladimir Oltean SJA1105_RGMII_DELAY_PHASE_TO_PS(738) 419ca482a2SVladimir Oltean #define SJA1105_RGMII_DELAY_MAX_PS \ 429ca482a2SVladimir Oltean SJA1105_RGMII_DELAY_PHASE_TO_PS(1017) 439ca482a2SVladimir Oltean 4441603d78SVladimir Oltean typedef enum { 4541603d78SVladimir Oltean SPI_READ = 0, 4641603d78SVladimir Oltean SPI_WRITE = 1, 4741603d78SVladimir Oltean } sja1105_spi_rw_mode_t; 4841603d78SVladimir Oltean 49317ab5b8SVladimir Oltean #include "sja1105_tas.h" 50a9d6ed7aSVladimir Oltean #include "sja1105_ptp.h" 51317ab5b8SVladimir Oltean 52039b167dSVladimir Oltean enum sja1105_stats_area { 53039b167dSVladimir Oltean MAC, 54039b167dSVladimir Oltean HL1, 55039b167dSVladimir Oltean HL2, 56039b167dSVladimir Oltean ETHER, 57039b167dSVladimir Oltean __MAX_SJA1105_STATS_AREA, 58039b167dSVladimir Oltean }; 59039b167dSVladimir Oltean 608aa9ebccSVladimir Oltean /* Keeps the different addresses between E/T and P/Q/R/S */ 618aa9ebccSVladimir Oltean struct sja1105_regs { 628aa9ebccSVladimir Oltean u64 device_id; 638aa9ebccSVladimir Oltean u64 prod_id; 648aa9ebccSVladimir Oltean u64 status; 651a4c6940SVladimir Oltean u64 port_control; 668aa9ebccSVladimir Oltean u64 rgu; 67834f8933SVladimir Oltean u64 vl_status; 688aa9ebccSVladimir Oltean u64 config; 698aa9ebccSVladimir Oltean u64 rmii_pll1; 70747e5eb3SVladimir Oltean u64 ptppinst; 71747e5eb3SVladimir Oltean u64 ptppindur; 72bb77f36aSVladimir Oltean u64 ptp_control; 732fb079a2SVladimir Oltean u64 ptpclkval; 74bb77f36aSVladimir Oltean u64 ptpclkrate; 7586db36a3SVladimir Oltean u64 ptpclkcorp; 76747e5eb3SVladimir Oltean u64 ptpsyncts; 7786db36a3SVladimir Oltean u64 ptpschtm; 7882760d7fSVladimir Oltean u64 ptpegr_ts[SJA1105_MAX_NUM_PORTS]; 7982760d7fSVladimir Oltean u64 pad_mii_tx[SJA1105_MAX_NUM_PORTS]; 8082760d7fSVladimir Oltean u64 pad_mii_rx[SJA1105_MAX_NUM_PORTS]; 8182760d7fSVladimir Oltean u64 pad_mii_id[SJA1105_MAX_NUM_PORTS]; 8282760d7fSVladimir Oltean u64 cgu_idiv[SJA1105_MAX_NUM_PORTS]; 8382760d7fSVladimir Oltean u64 mii_tx_clk[SJA1105_MAX_NUM_PORTS]; 8482760d7fSVladimir Oltean u64 mii_rx_clk[SJA1105_MAX_NUM_PORTS]; 8582760d7fSVladimir Oltean u64 mii_ext_tx_clk[SJA1105_MAX_NUM_PORTS]; 8682760d7fSVladimir Oltean u64 mii_ext_rx_clk[SJA1105_MAX_NUM_PORTS]; 8782760d7fSVladimir Oltean u64 rgmii_tx_clk[SJA1105_MAX_NUM_PORTS]; 8882760d7fSVladimir Oltean u64 rmii_ref_clk[SJA1105_MAX_NUM_PORTS]; 8982760d7fSVladimir Oltean u64 rmii_ext_tx_clk[SJA1105_MAX_NUM_PORTS]; 9082760d7fSVladimir Oltean u64 stats[__MAX_SJA1105_STATS_AREA][SJA1105_MAX_NUM_PORTS]; 915a8f0974SVladimir Oltean u64 mdio_100base_tx; 925a8f0974SVladimir Oltean u64 mdio_100base_t1; 9327871359SVladimir Oltean u64 pcs_base[SJA1105_MAX_NUM_PORTS]; 945a8f0974SVladimir Oltean }; 955a8f0974SVladimir Oltean 965a8f0974SVladimir Oltean struct sja1105_mdio_private { 975a8f0974SVladimir Oltean struct sja1105_private *priv; 988aa9ebccSVladimir Oltean }; 998aa9ebccSVladimir Oltean 10041fed17fSVladimir Oltean enum { 10141fed17fSVladimir Oltean SJA1105_SPEED_AUTO, 10241fed17fSVladimir Oltean SJA1105_SPEED_10MBPS, 10341fed17fSVladimir Oltean SJA1105_SPEED_100MBPS, 10441fed17fSVladimir Oltean SJA1105_SPEED_1000MBPS, 10541fed17fSVladimir Oltean SJA1105_SPEED_2500MBPS, 10641fed17fSVladimir Oltean SJA1105_SPEED_MAX, 10741fed17fSVladimir Oltean }; 10841fed17fSVladimir Oltean 1095a8f0974SVladimir Oltean enum sja1105_internal_phy_t { 1105a8f0974SVladimir Oltean SJA1105_NO_PHY = 0, 1115a8f0974SVladimir Oltean SJA1105_PHY_BASE_TX, 1125a8f0974SVladimir Oltean SJA1105_PHY_BASE_T1, 1135a8f0974SVladimir Oltean }; 1145a8f0974SVladimir Oltean 1158aa9ebccSVladimir Oltean struct sja1105_info { 1168aa9ebccSVladimir Oltean u64 device_id; 1178aa9ebccSVladimir Oltean /* Needed for distinction between P and R, and between Q and S 1188aa9ebccSVladimir Oltean * (since the parts with/without SGMII share the same 1198aa9ebccSVladimir Oltean * switch core and device_id) 1208aa9ebccSVladimir Oltean */ 1218aa9ebccSVladimir Oltean u64 part_no; 12247ed985eSVladimir Oltean /* E/T and P/Q/R/S have partial timestamps of different sizes. 12347ed985eSVladimir Oltean * They must be reconstructed on both families anyway to get the full 12447ed985eSVladimir Oltean * 64-bit values back. 12547ed985eSVladimir Oltean */ 12647ed985eSVladimir Oltean int ptp_ts_bits; 12747ed985eSVladimir Oltean /* Also SPI commands are of different sizes to retrieve 12847ed985eSVladimir Oltean * the egress timestamps. 12947ed985eSVladimir Oltean */ 13047ed985eSVladimir Oltean int ptpegr_ts_bytes; 1314d752508SVladimir Oltean int num_cbs_shapers; 1321bf658eeSVladimir Oltean int max_frame_mem; 1333e77e59bSVladimir Oltean int num_ports; 1346c0de59bSVladimir Oltean bool multiple_cascade_ports; 1354913b8ebSVladimir Oltean enum dsa_tag_protocol tag_proto; 1368aa9ebccSVladimir Oltean const struct sja1105_dynamic_table_ops *dyn_ops; 1378aa9ebccSVladimir Oltean const struct sja1105_table_ops *static_ops; 1388aa9ebccSVladimir Oltean const struct sja1105_regs *regs; 1394d942354SVladimir Oltean bool can_limit_mcast_flood; 140abfb228aSVladimir Oltean int (*reset_cmd)(struct dsa_switch *ds); 141f5b8631cSVladimir Oltean int (*setup_rgmii_delay)(const void *ctx, int port); 1429dfa6911SVladimir Oltean /* Prototypes from include/net/dsa.h */ 1439dfa6911SVladimir Oltean int (*fdb_add_cmd)(struct dsa_switch *ds, int port, 1449dfa6911SVladimir Oltean const unsigned char *addr, u16 vid); 1459dfa6911SVladimir Oltean int (*fdb_del_cmd)(struct dsa_switch *ds, int port, 1469dfa6911SVladimir Oltean const unsigned char *addr, u16 vid); 14741603d78SVladimir Oltean void (*ptp_cmd_packing)(u8 *buf, struct sja1105_ptp_cmd *cmd, 14841603d78SVladimir Oltean enum packing_op op); 14930b73242SVladimir Oltean bool (*rxtstamp)(struct dsa_switch *ds, int port, struct sk_buff *skb); 150566b18c8SVladimir Oltean void (*txtstamp)(struct dsa_switch *ds, int port, struct sk_buff *skb); 151c5037678SVladimir Oltean int (*clocking_setup)(struct sja1105_private *priv); 1523ad1d171SVladimir Oltean int (*pcs_mdio_read)(struct mii_bus *bus, int phy, int reg); 1533ad1d171SVladimir Oltean int (*pcs_mdio_write)(struct mii_bus *bus, int phy, int reg, u16 val); 154cb5a82d2SVladimir Oltean int (*disable_microcontroller)(struct sja1105_private *priv); 1558aa9ebccSVladimir Oltean const char *name; 15691a05078SVladimir Oltean bool supports_mii[SJA1105_MAX_NUM_PORTS]; 15791a05078SVladimir Oltean bool supports_rmii[SJA1105_MAX_NUM_PORTS]; 15891a05078SVladimir Oltean bool supports_rgmii[SJA1105_MAX_NUM_PORTS]; 15991a05078SVladimir Oltean bool supports_sgmii[SJA1105_MAX_NUM_PORTS]; 16091a05078SVladimir Oltean bool supports_2500basex[SJA1105_MAX_NUM_PORTS]; 1615a8f0974SVladimir Oltean enum sja1105_internal_phy_t internal_phy[SJA1105_MAX_NUM_PORTS]; 16241fed17fSVladimir Oltean const u64 port_speed[SJA1105_SPEED_MAX]; 1638aa9ebccSVladimir Oltean }; 1648aa9ebccSVladimir Oltean 165b70bb8d4SVladimir Oltean enum sja1105_key_type { 166b70bb8d4SVladimir Oltean SJA1105_KEY_BCAST, 167b70bb8d4SVladimir Oltean SJA1105_KEY_TC, 168b70bb8d4SVladimir Oltean SJA1105_KEY_VLAN_UNAWARE_VL, 169b70bb8d4SVladimir Oltean SJA1105_KEY_VLAN_AWARE_VL, 170b70bb8d4SVladimir Oltean }; 171b70bb8d4SVladimir Oltean 172b70bb8d4SVladimir Oltean struct sja1105_key { 173b70bb8d4SVladimir Oltean enum sja1105_key_type type; 174b70bb8d4SVladimir Oltean 175b70bb8d4SVladimir Oltean union { 176b70bb8d4SVladimir Oltean /* SJA1105_KEY_TC */ 177b70bb8d4SVladimir Oltean struct { 178b70bb8d4SVladimir Oltean int pcp; 179b70bb8d4SVladimir Oltean } tc; 180b70bb8d4SVladimir Oltean 181b70bb8d4SVladimir Oltean /* SJA1105_KEY_VLAN_UNAWARE_VL */ 182b70bb8d4SVladimir Oltean /* SJA1105_KEY_VLAN_AWARE_VL */ 183b70bb8d4SVladimir Oltean struct { 184b70bb8d4SVladimir Oltean u64 dmac; 185b70bb8d4SVladimir Oltean u16 vid; 186b70bb8d4SVladimir Oltean u16 pcp; 187b70bb8d4SVladimir Oltean } vl; 188b70bb8d4SVladimir Oltean }; 189b70bb8d4SVladimir Oltean }; 190b70bb8d4SVladimir Oltean 191a6af7763SVladimir Oltean enum sja1105_rule_type { 192a6af7763SVladimir Oltean SJA1105_RULE_BCAST_POLICER, 193a6af7763SVladimir Oltean SJA1105_RULE_TC_POLICER, 194dfacc5a2SVladimir Oltean SJA1105_RULE_VL, 195dfacc5a2SVladimir Oltean }; 196dfacc5a2SVladimir Oltean 197dfacc5a2SVladimir Oltean enum sja1105_vl_type { 198dfacc5a2SVladimir Oltean SJA1105_VL_NONCRITICAL, 199dfacc5a2SVladimir Oltean SJA1105_VL_RATE_CONSTRAINED, 200dfacc5a2SVladimir Oltean SJA1105_VL_TIME_TRIGGERED, 201a6af7763SVladimir Oltean }; 202a6af7763SVladimir Oltean 203a6af7763SVladimir Oltean struct sja1105_rule { 204a6af7763SVladimir Oltean struct list_head list; 205a6af7763SVladimir Oltean unsigned long cookie; 206a6af7763SVladimir Oltean unsigned long port_mask; 207b70bb8d4SVladimir Oltean struct sja1105_key key; 208a6af7763SVladimir Oltean enum sja1105_rule_type type; 209a6af7763SVladimir Oltean 210dfacc5a2SVladimir Oltean /* Action */ 211a6af7763SVladimir Oltean union { 212a6af7763SVladimir Oltean /* SJA1105_RULE_BCAST_POLICER */ 213a6af7763SVladimir Oltean struct { 214a6af7763SVladimir Oltean int sharindx; 215a6af7763SVladimir Oltean } bcast_pol; 216a6af7763SVladimir Oltean 217a6af7763SVladimir Oltean /* SJA1105_RULE_TC_POLICER */ 218a6af7763SVladimir Oltean struct { 219a6af7763SVladimir Oltean int sharindx; 220a6af7763SVladimir Oltean } tc_pol; 221dfacc5a2SVladimir Oltean 222dfacc5a2SVladimir Oltean /* SJA1105_RULE_VL */ 223dfacc5a2SVladimir Oltean struct { 224dfacc5a2SVladimir Oltean enum sja1105_vl_type type; 225834f8933SVladimir Oltean unsigned long destports; 226834f8933SVladimir Oltean int sharindx; 227834f8933SVladimir Oltean int maxlen; 228834f8933SVladimir Oltean int ipv; 229834f8933SVladimir Oltean u64 base_time; 230834f8933SVladimir Oltean u64 cycle_time; 231834f8933SVladimir Oltean int num_entries; 232834f8933SVladimir Oltean struct action_gate_entry *entries; 233834f8933SVladimir Oltean struct flow_stats stats; 234dfacc5a2SVladimir Oltean } vl; 235a6af7763SVladimir Oltean }; 236a6af7763SVladimir Oltean }; 237a6af7763SVladimir Oltean 238a6af7763SVladimir Oltean struct sja1105_flow_block { 239a6af7763SVladimir Oltean struct list_head rules; 240a6af7763SVladimir Oltean bool l2_policer_used[SJA1105_NUM_L2_POLICERS]; 241dfacc5a2SVladimir Oltean int num_virtual_links; 242a6af7763SVladimir Oltean }; 243a6af7763SVladimir Oltean 2448aa9ebccSVladimir Oltean struct sja1105_private { 2458aa9ebccSVladimir Oltean struct sja1105_static_config static_config; 2469ca482a2SVladimir Oltean int rgmii_rx_delay_ps[SJA1105_MAX_NUM_PORTS]; 2479ca482a2SVladimir Oltean int rgmii_tx_delay_ps[SJA1105_MAX_NUM_PORTS]; 248bf4edf4aSVladimir Oltean phy_interface_t phy_mode[SJA1105_MAX_NUM_PORTS]; 24929afb83aSVladimir Oltean bool fixed_link[SJA1105_MAX_NUM_PORTS]; 2507f7ccdeaSVladimir Oltean unsigned long ucast_egress_floods; 2517f7ccdeaSVladimir Oltean unsigned long bcast_egress_floods; 2528aa9ebccSVladimir Oltean const struct sja1105_info *info; 253718bad0eSVladimir Oltean size_t max_xfer_len; 2548aa9ebccSVladimir Oltean struct spi_device *spidev; 2558aa9ebccSVladimir Oltean struct dsa_switch *ds; 2566dfd23d3SVladimir Oltean u16 bridge_pvid[SJA1105_MAX_NUM_PORTS]; 2576dfd23d3SVladimir Oltean u16 tag_8021q_pvid[SJA1105_MAX_NUM_PORTS]; 258a6af7763SVladimir Oltean struct sja1105_flow_block flow_block; 25982760d7fSVladimir Oltean struct sja1105_port ports[SJA1105_MAX_NUM_PORTS]; 260227d07a0SVladimir Oltean /* Serializes transmission of management frames so that 261227d07a0SVladimir Oltean * the switch doesn't confuse them with one another. 262227d07a0SVladimir Oltean */ 263227d07a0SVladimir Oltean struct mutex mgmt_lock; 264*eb016afdSVladimir Oltean /* Serializes access to the dynamic config interface */ 265*eb016afdSVladimir Oltean struct mutex dynamic_config_lock; 266bf425b82SVladimir Oltean struct devlink_region **regions; 2674d752508SVladimir Oltean struct sja1105_cbs_entry *cbs; 2685a8f0974SVladimir Oltean struct mii_bus *mdio_base_t1; 2695a8f0974SVladimir Oltean struct mii_bus *mdio_base_tx; 2703ad1d171SVladimir Oltean struct mii_bus *mdio_pcs; 2713ad1d171SVladimir Oltean struct dw_xpcs *xpcs[SJA1105_MAX_NUM_PORTS]; 272844d7edcSVladimir Oltean struct sja1105_tagger_data tagger_data; 273a9d6ed7aSVladimir Oltean struct sja1105_ptp_data ptp_data; 274317ab5b8SVladimir Oltean struct sja1105_tas_data tas_data; 2758aa9ebccSVladimir Oltean }; 2768aa9ebccSVladimir Oltean 2778aa9ebccSVladimir Oltean #include "sja1105_dynamic_config.h" 2788aa9ebccSVladimir Oltean 2798aa9ebccSVladimir Oltean struct sja1105_spi_message { 2808aa9ebccSVladimir Oltean u64 access; 2818aa9ebccSVladimir Oltean u64 read_count; 2828aa9ebccSVladimir Oltean u64 address; 2838aa9ebccSVladimir Oltean }; 2848aa9ebccSVladimir Oltean 285317ab5b8SVladimir Oltean /* From sja1105_main.c */ 2862eea1fa8SVladimir Oltean enum sja1105_reset_reason { 2872eea1fa8SVladimir Oltean SJA1105_VLAN_FILTERING = 0, 2882eea1fa8SVladimir Oltean SJA1105_RX_HWTSTAMPING, 2892eea1fa8SVladimir Oltean SJA1105_AGEING_TIME, 2902eea1fa8SVladimir Oltean SJA1105_SCHEDULING, 291c279c726SVladimir Oltean SJA1105_BEST_EFFORT_POLICING, 292dfacc5a2SVladimir Oltean SJA1105_VIRTUAL_LINKS, 2932eea1fa8SVladimir Oltean }; 2942eea1fa8SVladimir Oltean 2952eea1fa8SVladimir Oltean int sja1105_static_config_reload(struct sja1105_private *priv, 2962eea1fa8SVladimir Oltean enum sja1105_reset_reason reason); 29789153ed6SVladimir Oltean int sja1105_vlan_filtering(struct dsa_switch *ds, int port, bool enabled, 29889153ed6SVladimir Oltean struct netlink_ext_ack *extack); 299aaa270c6SVladimir Oltean void sja1105_frame_memory_partitioning(struct sja1105_private *priv); 300aaa270c6SVladimir Oltean 3015a8f0974SVladimir Oltean /* From sja1105_mdio.c */ 3025a8f0974SVladimir Oltean int sja1105_mdiobus_register(struct dsa_switch *ds); 3035a8f0974SVladimir Oltean void sja1105_mdiobus_unregister(struct dsa_switch *ds); 3043ad1d171SVladimir Oltean int sja1105_pcs_mdio_read(struct mii_bus *bus, int phy, int reg); 3053ad1d171SVladimir Oltean int sja1105_pcs_mdio_write(struct mii_bus *bus, int phy, int reg, u16 val); 30627871359SVladimir Oltean int sja1110_pcs_mdio_read(struct mii_bus *bus, int phy, int reg); 30727871359SVladimir Oltean int sja1110_pcs_mdio_write(struct mii_bus *bus, int phy, int reg, u16 val); 3085a8f0974SVladimir Oltean 3090a7bdbc2SVladimir Oltean /* From sja1105_devlink.c */ 3100a7bdbc2SVladimir Oltean int sja1105_devlink_setup(struct dsa_switch *ds); 3110a7bdbc2SVladimir Oltean void sja1105_devlink_teardown(struct dsa_switch *ds); 312ff4cf8eaSVladimir Oltean int sja1105_devlink_info_get(struct dsa_switch *ds, 313ff4cf8eaSVladimir Oltean struct devlink_info_req *req, 314ff4cf8eaSVladimir Oltean struct netlink_ext_ack *extack); 3150a7bdbc2SVladimir Oltean 3168aa9ebccSVladimir Oltean /* From sja1105_spi.c */ 3171bd44870SVladimir Oltean int sja1105_xfer_buf(const struct sja1105_private *priv, 3188aa9ebccSVladimir Oltean sja1105_spi_rw_mode_t rw, u64 reg_addr, 31908839c06SVladimir Oltean u8 *buf, size_t len); 320dff79620SVladimir Oltean int sja1105_xfer_u32(const struct sja1105_private *priv, 32134d76e9fSVladimir Oltean sja1105_spi_rw_mode_t rw, u64 reg_addr, u32 *value, 32234d76e9fSVladimir Oltean struct ptp_system_timestamp *ptp_sts); 323dff79620SVladimir Oltean int sja1105_xfer_u64(const struct sja1105_private *priv, 32434d76e9fSVladimir Oltean sja1105_spi_rw_mode_t rw, u64 reg_addr, u64 *value, 32534d76e9fSVladimir Oltean struct ptp_system_timestamp *ptp_sts); 326bf425b82SVladimir Oltean int static_config_buf_prepare_for_upload(struct sja1105_private *priv, 327bf425b82SVladimir Oltean void *config_buf, int buf_len); 3288aa9ebccSVladimir Oltean int sja1105_static_config_upload(struct sja1105_private *priv); 329d114fb04SVladimir Oltean int sja1105_inhibit_tx(const struct sja1105_private *priv, 330d114fb04SVladimir Oltean unsigned long port_bitmap, bool tx_inhibited); 3318aa9ebccSVladimir Oltean 33213c832a4SVladimir Oltean extern const struct sja1105_info sja1105e_info; 33313c832a4SVladimir Oltean extern const struct sja1105_info sja1105t_info; 33413c832a4SVladimir Oltean extern const struct sja1105_info sja1105p_info; 33513c832a4SVladimir Oltean extern const struct sja1105_info sja1105q_info; 33613c832a4SVladimir Oltean extern const struct sja1105_info sja1105r_info; 33713c832a4SVladimir Oltean extern const struct sja1105_info sja1105s_info; 3383e77e59bSVladimir Oltean extern const struct sja1105_info sja1110a_info; 3393e77e59bSVladimir Oltean extern const struct sja1105_info sja1110b_info; 3403e77e59bSVladimir Oltean extern const struct sja1105_info sja1110c_info; 3413e77e59bSVladimir Oltean extern const struct sja1105_info sja1110d_info; 3428aa9ebccSVladimir Oltean 3438aa9ebccSVladimir Oltean /* From sja1105_clocking.c */ 3448aa9ebccSVladimir Oltean 3458aa9ebccSVladimir Oltean typedef enum { 3468aa9ebccSVladimir Oltean XMII_MAC = 0, 3478aa9ebccSVladimir Oltean XMII_PHY = 1, 3488aa9ebccSVladimir Oltean } sja1105_mii_role_t; 3498aa9ebccSVladimir Oltean 3508aa9ebccSVladimir Oltean typedef enum { 3518aa9ebccSVladimir Oltean XMII_MODE_MII = 0, 3528aa9ebccSVladimir Oltean XMII_MODE_RMII = 1, 3538aa9ebccSVladimir Oltean XMII_MODE_RGMII = 2, 354ffe10e67SVladimir Oltean XMII_MODE_SGMII = 3, 3558aa9ebccSVladimir Oltean } sja1105_phy_interface_t; 3568aa9ebccSVladimir Oltean 357c05ec3d4SVladimir Oltean int sja1105pqrs_setup_rgmii_delay(const void *ctx, int port); 3583e77e59bSVladimir Oltean int sja1110_setup_rgmii_delay(const void *ctx, int port); 3598aa9ebccSVladimir Oltean int sja1105_clocking_setup_port(struct sja1105_private *priv, int port); 3608aa9ebccSVladimir Oltean int sja1105_clocking_setup(struct sja1105_private *priv); 361cb5a82d2SVladimir Oltean int sja1110_disable_microcontroller(struct sja1105_private *priv); 3628aa9ebccSVladimir Oltean 36352c34e6eSVladimir Oltean /* From sja1105_ethtool.c */ 36452c34e6eSVladimir Oltean void sja1105_get_ethtool_stats(struct dsa_switch *ds, int port, u64 *data); 36552c34e6eSVladimir Oltean void sja1105_get_strings(struct dsa_switch *ds, int port, 36652c34e6eSVladimir Oltean u32 stringset, u8 *data); 36752c34e6eSVladimir Oltean int sja1105_get_sset_count(struct dsa_switch *ds, int port, int sset); 3688aa9ebccSVladimir Oltean 36952c34e6eSVladimir Oltean /* From sja1105_dynamic_config.c */ 3708aa9ebccSVladimir Oltean int sja1105_dynamic_config_read(struct sja1105_private *priv, 3718aa9ebccSVladimir Oltean enum sja1105_blk_idx blk_idx, 3728aa9ebccSVladimir Oltean int index, void *entry); 3738aa9ebccSVladimir Oltean int sja1105_dynamic_config_write(struct sja1105_private *priv, 3748aa9ebccSVladimir Oltean enum sja1105_blk_idx blk_idx, 3758aa9ebccSVladimir Oltean int index, void *entry, bool keep); 3768aa9ebccSVladimir Oltean 3771da73821SVladimir Oltean enum sja1105_iotag { 3781da73821SVladimir Oltean SJA1105_C_TAG = 0, /* Inner VLAN header */ 3791da73821SVladimir Oltean SJA1105_S_TAG = 1, /* Outer VLAN header */ 3801da73821SVladimir Oltean }; 3811da73821SVladimir Oltean 3823e77e59bSVladimir Oltean enum sja1110_vlan_type { 3833e77e59bSVladimir Oltean SJA1110_VLAN_INVALID = 0, 3843e77e59bSVladimir Oltean SJA1110_VLAN_C_TAG = 1, /* Single inner VLAN tag */ 3853e77e59bSVladimir Oltean SJA1110_VLAN_S_TAG = 2, /* Single outer VLAN tag */ 3863e77e59bSVladimir Oltean SJA1110_VLAN_D_TAG = 3, /* Double tagged, use outer tag for lookup */ 3873e77e59bSVladimir Oltean }; 3883e77e59bSVladimir Oltean 3893e77e59bSVladimir Oltean enum sja1110_shaper_type { 3903e77e59bSVladimir Oltean SJA1110_LEAKY_BUCKET_SHAPER = 0, 3913e77e59bSVladimir Oltean SJA1110_CBS_SHAPER = 1, 3923e77e59bSVladimir Oltean }; 3933e77e59bSVladimir Oltean 3949dfa6911SVladimir Oltean u8 sja1105et_fdb_hash(struct sja1105_private *priv, const u8 *addr, u16 vid); 3959dfa6911SVladimir Oltean int sja1105et_fdb_add(struct dsa_switch *ds, int port, 3969dfa6911SVladimir Oltean const unsigned char *addr, u16 vid); 3979dfa6911SVladimir Oltean int sja1105et_fdb_del(struct dsa_switch *ds, int port, 3989dfa6911SVladimir Oltean const unsigned char *addr, u16 vid); 3999dfa6911SVladimir Oltean int sja1105pqrs_fdb_add(struct dsa_switch *ds, int port, 4009dfa6911SVladimir Oltean const unsigned char *addr, u16 vid); 4019dfa6911SVladimir Oltean int sja1105pqrs_fdb_del(struct dsa_switch *ds, int port, 4029dfa6911SVladimir Oltean const unsigned char *addr, u16 vid); 403291d1e72SVladimir Oltean 404a6af7763SVladimir Oltean /* From sja1105_flower.c */ 405a6af7763SVladimir Oltean int sja1105_cls_flower_del(struct dsa_switch *ds, int port, 406a6af7763SVladimir Oltean struct flow_cls_offload *cls, bool ingress); 407a6af7763SVladimir Oltean int sja1105_cls_flower_add(struct dsa_switch *ds, int port, 408a6af7763SVladimir Oltean struct flow_cls_offload *cls, bool ingress); 409834f8933SVladimir Oltean int sja1105_cls_flower_stats(struct dsa_switch *ds, int port, 410834f8933SVladimir Oltean struct flow_cls_offload *cls, bool ingress); 411a6af7763SVladimir Oltean void sja1105_flower_setup(struct dsa_switch *ds); 412a6af7763SVladimir Oltean void sja1105_flower_teardown(struct dsa_switch *ds); 413dfacc5a2SVladimir Oltean struct sja1105_rule *sja1105_rule_find(struct sja1105_private *priv, 414dfacc5a2SVladimir Oltean unsigned long cookie); 415a6af7763SVladimir Oltean 4168aa9ebccSVladimir Oltean #endif 417