xref: /openbmc/linux/drivers/net/dsa/sja1105/sja1105.h (revision 4913b8ebf8a9c56ce66466b4daa07d7d4678cdd8)
1b790b554SNishad Kamdar /* SPDX-License-Identifier: GPL-2.0 */
2b790b554SNishad Kamdar /* Copyright (c) 2018, Sensor-Technik Wiedemann GmbH
38aa9ebccSVladimir Oltean  * Copyright (c) 2018-2019, Vladimir Oltean <olteanv@gmail.com>
48aa9ebccSVladimir Oltean  */
58aa9ebccSVladimir Oltean #ifndef _SJA1105_H
68aa9ebccSVladimir Oltean #define _SJA1105_H
78aa9ebccSVladimir Oltean 
8bb77f36aSVladimir Oltean #include <linux/ptp_clock_kernel.h>
9bb77f36aSVladimir Oltean #include <linux/timecounter.h>
108aa9ebccSVladimir Oltean #include <linux/dsa/sja1105.h>
11ac02a451SVladimir Oltean #include <linux/dsa/8021q.h>
128aa9ebccSVladimir Oltean #include <net/dsa.h>
13227d07a0SVladimir Oltean #include <linux/mutex.h>
148aa9ebccSVladimir Oltean #include "sja1105_static_config.h"
158aa9ebccSVladimir Oltean 
168aa9ebccSVladimir Oltean #define SJA1105ET_FDB_BIN_SIZE		4
178456721dSVladimir Oltean /* The hardware value is in multiples of 10 ms.
188456721dSVladimir Oltean  * The passed parameter is in multiples of 1 ms.
198456721dSVladimir Oltean  */
208456721dSVladimir Oltean #define SJA1105_AGEING_TIME_MS(ms)	((ms) / 10)
213e77e59bSVladimir Oltean #define SJA1105_NUM_L2_POLICERS		SJA1110_MAX_L2_POLICING_COUNT
228aa9ebccSVladimir Oltean 
2341603d78SVladimir Oltean typedef enum {
2441603d78SVladimir Oltean 	SPI_READ = 0,
2541603d78SVladimir Oltean 	SPI_WRITE = 1,
2641603d78SVladimir Oltean } sja1105_spi_rw_mode_t;
2741603d78SVladimir Oltean 
28317ab5b8SVladimir Oltean #include "sja1105_tas.h"
29a9d6ed7aSVladimir Oltean #include "sja1105_ptp.h"
30317ab5b8SVladimir Oltean 
31039b167dSVladimir Oltean enum sja1105_stats_area {
32039b167dSVladimir Oltean 	MAC,
33039b167dSVladimir Oltean 	HL1,
34039b167dSVladimir Oltean 	HL2,
35039b167dSVladimir Oltean 	ETHER,
36039b167dSVladimir Oltean 	__MAX_SJA1105_STATS_AREA,
37039b167dSVladimir Oltean };
38039b167dSVladimir Oltean 
398aa9ebccSVladimir Oltean /* Keeps the different addresses between E/T and P/Q/R/S */
408aa9ebccSVladimir Oltean struct sja1105_regs {
418aa9ebccSVladimir Oltean 	u64 device_id;
428aa9ebccSVladimir Oltean 	u64 prod_id;
438aa9ebccSVladimir Oltean 	u64 status;
441a4c6940SVladimir Oltean 	u64 port_control;
458aa9ebccSVladimir Oltean 	u64 rgu;
46834f8933SVladimir Oltean 	u64 vl_status;
478aa9ebccSVladimir Oltean 	u64 config;
488aa9ebccSVladimir Oltean 	u64 rmii_pll1;
49747e5eb3SVladimir Oltean 	u64 ptppinst;
50747e5eb3SVladimir Oltean 	u64 ptppindur;
51bb77f36aSVladimir Oltean 	u64 ptp_control;
522fb079a2SVladimir Oltean 	u64 ptpclkval;
53bb77f36aSVladimir Oltean 	u64 ptpclkrate;
5486db36a3SVladimir Oltean 	u64 ptpclkcorp;
55747e5eb3SVladimir Oltean 	u64 ptpsyncts;
5686db36a3SVladimir Oltean 	u64 ptpschtm;
5782760d7fSVladimir Oltean 	u64 ptpegr_ts[SJA1105_MAX_NUM_PORTS];
5882760d7fSVladimir Oltean 	u64 pad_mii_tx[SJA1105_MAX_NUM_PORTS];
5982760d7fSVladimir Oltean 	u64 pad_mii_rx[SJA1105_MAX_NUM_PORTS];
6082760d7fSVladimir Oltean 	u64 pad_mii_id[SJA1105_MAX_NUM_PORTS];
6182760d7fSVladimir Oltean 	u64 cgu_idiv[SJA1105_MAX_NUM_PORTS];
6282760d7fSVladimir Oltean 	u64 mii_tx_clk[SJA1105_MAX_NUM_PORTS];
6382760d7fSVladimir Oltean 	u64 mii_rx_clk[SJA1105_MAX_NUM_PORTS];
6482760d7fSVladimir Oltean 	u64 mii_ext_tx_clk[SJA1105_MAX_NUM_PORTS];
6582760d7fSVladimir Oltean 	u64 mii_ext_rx_clk[SJA1105_MAX_NUM_PORTS];
6682760d7fSVladimir Oltean 	u64 rgmii_tx_clk[SJA1105_MAX_NUM_PORTS];
6782760d7fSVladimir Oltean 	u64 rmii_ref_clk[SJA1105_MAX_NUM_PORTS];
6882760d7fSVladimir Oltean 	u64 rmii_ext_tx_clk[SJA1105_MAX_NUM_PORTS];
6982760d7fSVladimir Oltean 	u64 stats[__MAX_SJA1105_STATS_AREA][SJA1105_MAX_NUM_PORTS];
705a8f0974SVladimir Oltean 	u64 mdio_100base_tx;
715a8f0974SVladimir Oltean 	u64 mdio_100base_t1;
725a8f0974SVladimir Oltean };
735a8f0974SVladimir Oltean 
745a8f0974SVladimir Oltean struct sja1105_mdio_private {
755a8f0974SVladimir Oltean 	struct sja1105_private *priv;
768aa9ebccSVladimir Oltean };
778aa9ebccSVladimir Oltean 
7841fed17fSVladimir Oltean enum {
7941fed17fSVladimir Oltean 	SJA1105_SPEED_AUTO,
8041fed17fSVladimir Oltean 	SJA1105_SPEED_10MBPS,
8141fed17fSVladimir Oltean 	SJA1105_SPEED_100MBPS,
8241fed17fSVladimir Oltean 	SJA1105_SPEED_1000MBPS,
8341fed17fSVladimir Oltean 	SJA1105_SPEED_2500MBPS,
8441fed17fSVladimir Oltean 	SJA1105_SPEED_MAX,
8541fed17fSVladimir Oltean };
8641fed17fSVladimir Oltean 
875a8f0974SVladimir Oltean enum sja1105_internal_phy_t {
885a8f0974SVladimir Oltean 	SJA1105_NO_PHY		= 0,
895a8f0974SVladimir Oltean 	SJA1105_PHY_BASE_TX,
905a8f0974SVladimir Oltean 	SJA1105_PHY_BASE_T1,
915a8f0974SVladimir Oltean };
925a8f0974SVladimir Oltean 
938aa9ebccSVladimir Oltean struct sja1105_info {
948aa9ebccSVladimir Oltean 	u64 device_id;
958aa9ebccSVladimir Oltean 	/* Needed for distinction between P and R, and between Q and S
968aa9ebccSVladimir Oltean 	 * (since the parts with/without SGMII share the same
978aa9ebccSVladimir Oltean 	 * switch core and device_id)
988aa9ebccSVladimir Oltean 	 */
998aa9ebccSVladimir Oltean 	u64 part_no;
10047ed985eSVladimir Oltean 	/* E/T and P/Q/R/S have partial timestamps of different sizes.
10147ed985eSVladimir Oltean 	 * They must be reconstructed on both families anyway to get the full
10247ed985eSVladimir Oltean 	 * 64-bit values back.
10347ed985eSVladimir Oltean 	 */
10447ed985eSVladimir Oltean 	int ptp_ts_bits;
10547ed985eSVladimir Oltean 	/* Also SPI commands are of different sizes to retrieve
10647ed985eSVladimir Oltean 	 * the egress timestamps.
10747ed985eSVladimir Oltean 	 */
10847ed985eSVladimir Oltean 	int ptpegr_ts_bytes;
1094d752508SVladimir Oltean 	int num_cbs_shapers;
1101bf658eeSVladimir Oltean 	int max_frame_mem;
1113e77e59bSVladimir Oltean 	int num_ports;
1126c0de59bSVladimir Oltean 	bool multiple_cascade_ports;
113*4913b8ebSVladimir Oltean 	enum dsa_tag_protocol tag_proto;
1148aa9ebccSVladimir Oltean 	const struct sja1105_dynamic_table_ops *dyn_ops;
1158aa9ebccSVladimir Oltean 	const struct sja1105_table_ops *static_ops;
1168aa9ebccSVladimir Oltean 	const struct sja1105_regs *regs;
11738b5beeaSVladimir Oltean 	/* Both E/T and P/Q/R/S have quirks when it comes to popping the S-Tag
11838b5beeaSVladimir Oltean 	 * from double-tagged frames. E/T will pop it only when it's equal to
11938b5beeaSVladimir Oltean 	 * TPID from the General Parameters Table, while P/Q/R/S will only
12038b5beeaSVladimir Oltean 	 * pop it when it's equal to TPID2.
12138b5beeaSVladimir Oltean 	 */
12238b5beeaSVladimir Oltean 	u16 qinq_tpid;
1234d942354SVladimir Oltean 	bool can_limit_mcast_flood;
124abfb228aSVladimir Oltean 	int (*reset_cmd)(struct dsa_switch *ds);
125f5b8631cSVladimir Oltean 	int (*setup_rgmii_delay)(const void *ctx, int port);
1269dfa6911SVladimir Oltean 	/* Prototypes from include/net/dsa.h */
1279dfa6911SVladimir Oltean 	int (*fdb_add_cmd)(struct dsa_switch *ds, int port,
1289dfa6911SVladimir Oltean 			   const unsigned char *addr, u16 vid);
1299dfa6911SVladimir Oltean 	int (*fdb_del_cmd)(struct dsa_switch *ds, int port,
1309dfa6911SVladimir Oltean 			   const unsigned char *addr, u16 vid);
13141603d78SVladimir Oltean 	void (*ptp_cmd_packing)(u8 *buf, struct sja1105_ptp_cmd *cmd,
13241603d78SVladimir Oltean 				enum packing_op op);
133c5037678SVladimir Oltean 	int (*clocking_setup)(struct sja1105_private *priv);
1348aa9ebccSVladimir Oltean 	const char *name;
13591a05078SVladimir Oltean 	bool supports_mii[SJA1105_MAX_NUM_PORTS];
13691a05078SVladimir Oltean 	bool supports_rmii[SJA1105_MAX_NUM_PORTS];
13791a05078SVladimir Oltean 	bool supports_rgmii[SJA1105_MAX_NUM_PORTS];
13891a05078SVladimir Oltean 	bool supports_sgmii[SJA1105_MAX_NUM_PORTS];
13991a05078SVladimir Oltean 	bool supports_2500basex[SJA1105_MAX_NUM_PORTS];
1405a8f0974SVladimir Oltean 	enum sja1105_internal_phy_t internal_phy[SJA1105_MAX_NUM_PORTS];
14141fed17fSVladimir Oltean 	const u64 port_speed[SJA1105_SPEED_MAX];
1428aa9ebccSVladimir Oltean };
1438aa9ebccSVladimir Oltean 
144b70bb8d4SVladimir Oltean enum sja1105_key_type {
145b70bb8d4SVladimir Oltean 	SJA1105_KEY_BCAST,
146b70bb8d4SVladimir Oltean 	SJA1105_KEY_TC,
147b70bb8d4SVladimir Oltean 	SJA1105_KEY_VLAN_UNAWARE_VL,
148b70bb8d4SVladimir Oltean 	SJA1105_KEY_VLAN_AWARE_VL,
149b70bb8d4SVladimir Oltean };
150b70bb8d4SVladimir Oltean 
151b70bb8d4SVladimir Oltean struct sja1105_key {
152b70bb8d4SVladimir Oltean 	enum sja1105_key_type type;
153b70bb8d4SVladimir Oltean 
154b70bb8d4SVladimir Oltean 	union {
155b70bb8d4SVladimir Oltean 		/* SJA1105_KEY_TC */
156b70bb8d4SVladimir Oltean 		struct {
157b70bb8d4SVladimir Oltean 			int pcp;
158b70bb8d4SVladimir Oltean 		} tc;
159b70bb8d4SVladimir Oltean 
160b70bb8d4SVladimir Oltean 		/* SJA1105_KEY_VLAN_UNAWARE_VL */
161b70bb8d4SVladimir Oltean 		/* SJA1105_KEY_VLAN_AWARE_VL */
162b70bb8d4SVladimir Oltean 		struct {
163b70bb8d4SVladimir Oltean 			u64 dmac;
164b70bb8d4SVladimir Oltean 			u16 vid;
165b70bb8d4SVladimir Oltean 			u16 pcp;
166b70bb8d4SVladimir Oltean 		} vl;
167b70bb8d4SVladimir Oltean 	};
168b70bb8d4SVladimir Oltean };
169b70bb8d4SVladimir Oltean 
170a6af7763SVladimir Oltean enum sja1105_rule_type {
171a6af7763SVladimir Oltean 	SJA1105_RULE_BCAST_POLICER,
172a6af7763SVladimir Oltean 	SJA1105_RULE_TC_POLICER,
173dfacc5a2SVladimir Oltean 	SJA1105_RULE_VL,
174dfacc5a2SVladimir Oltean };
175dfacc5a2SVladimir Oltean 
176dfacc5a2SVladimir Oltean enum sja1105_vl_type {
177dfacc5a2SVladimir Oltean 	SJA1105_VL_NONCRITICAL,
178dfacc5a2SVladimir Oltean 	SJA1105_VL_RATE_CONSTRAINED,
179dfacc5a2SVladimir Oltean 	SJA1105_VL_TIME_TRIGGERED,
180a6af7763SVladimir Oltean };
181a6af7763SVladimir Oltean 
182a6af7763SVladimir Oltean struct sja1105_rule {
183a6af7763SVladimir Oltean 	struct list_head list;
184a6af7763SVladimir Oltean 	unsigned long cookie;
185a6af7763SVladimir Oltean 	unsigned long port_mask;
186b70bb8d4SVladimir Oltean 	struct sja1105_key key;
187a6af7763SVladimir Oltean 	enum sja1105_rule_type type;
188a6af7763SVladimir Oltean 
189dfacc5a2SVladimir Oltean 	/* Action */
190a6af7763SVladimir Oltean 	union {
191a6af7763SVladimir Oltean 		/* SJA1105_RULE_BCAST_POLICER */
192a6af7763SVladimir Oltean 		struct {
193a6af7763SVladimir Oltean 			int sharindx;
194a6af7763SVladimir Oltean 		} bcast_pol;
195a6af7763SVladimir Oltean 
196a6af7763SVladimir Oltean 		/* SJA1105_RULE_TC_POLICER */
197a6af7763SVladimir Oltean 		struct {
198a6af7763SVladimir Oltean 			int sharindx;
199a6af7763SVladimir Oltean 		} tc_pol;
200dfacc5a2SVladimir Oltean 
201dfacc5a2SVladimir Oltean 		/* SJA1105_RULE_VL */
202dfacc5a2SVladimir Oltean 		struct {
203dfacc5a2SVladimir Oltean 			enum sja1105_vl_type type;
204834f8933SVladimir Oltean 			unsigned long destports;
205834f8933SVladimir Oltean 			int sharindx;
206834f8933SVladimir Oltean 			int maxlen;
207834f8933SVladimir Oltean 			int ipv;
208834f8933SVladimir Oltean 			u64 base_time;
209834f8933SVladimir Oltean 			u64 cycle_time;
210834f8933SVladimir Oltean 			int num_entries;
211834f8933SVladimir Oltean 			struct action_gate_entry *entries;
212834f8933SVladimir Oltean 			struct flow_stats stats;
213dfacc5a2SVladimir Oltean 		} vl;
214a6af7763SVladimir Oltean 	};
215a6af7763SVladimir Oltean };
216a6af7763SVladimir Oltean 
217a6af7763SVladimir Oltean struct sja1105_flow_block {
218a6af7763SVladimir Oltean 	struct list_head rules;
219a6af7763SVladimir Oltean 	bool l2_policer_used[SJA1105_NUM_L2_POLICERS];
220dfacc5a2SVladimir Oltean 	int num_virtual_links;
221a6af7763SVladimir Oltean };
222a6af7763SVladimir Oltean 
223ec5ae610SVladimir Oltean struct sja1105_bridge_vlan {
224ec5ae610SVladimir Oltean 	struct list_head list;
225ec5ae610SVladimir Oltean 	int port;
226ec5ae610SVladimir Oltean 	u16 vid;
227ec5ae610SVladimir Oltean 	bool pvid;
228ec5ae610SVladimir Oltean 	bool untagged;
229ec5ae610SVladimir Oltean };
230ec5ae610SVladimir Oltean 
2317f14937fSVladimir Oltean enum sja1105_vlan_state {
2327f14937fSVladimir Oltean 	SJA1105_VLAN_UNAWARE,
2332cafa72eSVladimir Oltean 	SJA1105_VLAN_BEST_EFFORT,
2347f14937fSVladimir Oltean 	SJA1105_VLAN_FILTERING_FULL,
2357f14937fSVladimir Oltean };
2367f14937fSVladimir Oltean 
2378aa9ebccSVladimir Oltean struct sja1105_private {
2388aa9ebccSVladimir Oltean 	struct sja1105_static_config static_config;
23982760d7fSVladimir Oltean 	bool rgmii_rx_delay[SJA1105_MAX_NUM_PORTS];
24082760d7fSVladimir Oltean 	bool rgmii_tx_delay[SJA1105_MAX_NUM_PORTS];
241bf4edf4aSVladimir Oltean 	phy_interface_t phy_mode[SJA1105_MAX_NUM_PORTS];
24229afb83aSVladimir Oltean 	bool fixed_link[SJA1105_MAX_NUM_PORTS];
2432cafa72eSVladimir Oltean 	bool best_effort_vlan_filtering;
2444d942354SVladimir Oltean 	unsigned long learn_ena;
2457f7ccdeaSVladimir Oltean 	unsigned long ucast_egress_floods;
2467f7ccdeaSVladimir Oltean 	unsigned long bcast_egress_floods;
2478aa9ebccSVladimir Oltean 	const struct sja1105_info *info;
248718bad0eSVladimir Oltean 	size_t max_xfer_len;
2498aa9ebccSVladimir Oltean 	struct gpio_desc *reset_gpio;
2508aa9ebccSVladimir Oltean 	struct spi_device *spidev;
2518aa9ebccSVladimir Oltean 	struct dsa_switch *ds;
252ec5ae610SVladimir Oltean 	struct list_head dsa_8021q_vlans;
253ec5ae610SVladimir Oltean 	struct list_head bridge_vlans;
254a6af7763SVladimir Oltean 	struct sja1105_flow_block flow_block;
25582760d7fSVladimir Oltean 	struct sja1105_port ports[SJA1105_MAX_NUM_PORTS];
256227d07a0SVladimir Oltean 	/* Serializes transmission of management frames so that
257227d07a0SVladimir Oltean 	 * the switch doesn't confuse them with one another.
258227d07a0SVladimir Oltean 	 */
259227d07a0SVladimir Oltean 	struct mutex mgmt_lock;
2605899ee36SVladimir Oltean 	struct dsa_8021q_context *dsa_8021q_ctx;
2617f14937fSVladimir Oltean 	enum sja1105_vlan_state vlan_state;
262bf425b82SVladimir Oltean 	struct devlink_region **regions;
2634d752508SVladimir Oltean 	struct sja1105_cbs_entry *cbs;
2645a8f0974SVladimir Oltean 	struct mii_bus *mdio_base_t1;
2655a8f0974SVladimir Oltean 	struct mii_bus *mdio_base_tx;
266844d7edcSVladimir Oltean 	struct sja1105_tagger_data tagger_data;
267a9d6ed7aSVladimir Oltean 	struct sja1105_ptp_data ptp_data;
268317ab5b8SVladimir Oltean 	struct sja1105_tas_data tas_data;
2698aa9ebccSVladimir Oltean };
2708aa9ebccSVladimir Oltean 
2718aa9ebccSVladimir Oltean #include "sja1105_dynamic_config.h"
2728aa9ebccSVladimir Oltean 
2738aa9ebccSVladimir Oltean struct sja1105_spi_message {
2748aa9ebccSVladimir Oltean 	u64 access;
2758aa9ebccSVladimir Oltean 	u64 read_count;
2768aa9ebccSVladimir Oltean 	u64 address;
2778aa9ebccSVladimir Oltean };
2788aa9ebccSVladimir Oltean 
279317ab5b8SVladimir Oltean /* From sja1105_main.c */
2802eea1fa8SVladimir Oltean enum sja1105_reset_reason {
2812eea1fa8SVladimir Oltean 	SJA1105_VLAN_FILTERING = 0,
2822eea1fa8SVladimir Oltean 	SJA1105_RX_HWTSTAMPING,
2832eea1fa8SVladimir Oltean 	SJA1105_AGEING_TIME,
2842eea1fa8SVladimir Oltean 	SJA1105_SCHEDULING,
285c279c726SVladimir Oltean 	SJA1105_BEST_EFFORT_POLICING,
286dfacc5a2SVladimir Oltean 	SJA1105_VIRTUAL_LINKS,
2872eea1fa8SVladimir Oltean };
2882eea1fa8SVladimir Oltean 
2892eea1fa8SVladimir Oltean int sja1105_static_config_reload(struct sja1105_private *priv,
2902eea1fa8SVladimir Oltean 				 enum sja1105_reset_reason reason);
29189153ed6SVladimir Oltean int sja1105_vlan_filtering(struct dsa_switch *ds, int port, bool enabled,
29289153ed6SVladimir Oltean 			   struct netlink_ext_ack *extack);
293aaa270c6SVladimir Oltean void sja1105_frame_memory_partitioning(struct sja1105_private *priv);
294aaa270c6SVladimir Oltean 
2955a8f0974SVladimir Oltean /* From sja1105_mdio.c */
2965a8f0974SVladimir Oltean int sja1105_mdiobus_register(struct dsa_switch *ds);
2975a8f0974SVladimir Oltean void sja1105_mdiobus_unregister(struct dsa_switch *ds);
2985a8f0974SVladimir Oltean 
2990a7bdbc2SVladimir Oltean /* From sja1105_devlink.c */
3000a7bdbc2SVladimir Oltean int sja1105_devlink_setup(struct dsa_switch *ds);
3010a7bdbc2SVladimir Oltean void sja1105_devlink_teardown(struct dsa_switch *ds);
3020a7bdbc2SVladimir Oltean int sja1105_devlink_param_get(struct dsa_switch *ds, u32 id,
3030a7bdbc2SVladimir Oltean 			      struct devlink_param_gset_ctx *ctx);
3040a7bdbc2SVladimir Oltean int sja1105_devlink_param_set(struct dsa_switch *ds, u32 id,
3050a7bdbc2SVladimir Oltean 			      struct devlink_param_gset_ctx *ctx);
306ff4cf8eaSVladimir Oltean int sja1105_devlink_info_get(struct dsa_switch *ds,
307ff4cf8eaSVladimir Oltean 			     struct devlink_info_req *req,
308ff4cf8eaSVladimir Oltean 			     struct netlink_ext_ack *extack);
3090a7bdbc2SVladimir Oltean 
3108aa9ebccSVladimir Oltean /* From sja1105_spi.c */
3111bd44870SVladimir Oltean int sja1105_xfer_buf(const struct sja1105_private *priv,
3128aa9ebccSVladimir Oltean 		     sja1105_spi_rw_mode_t rw, u64 reg_addr,
31308839c06SVladimir Oltean 		     u8 *buf, size_t len);
314dff79620SVladimir Oltean int sja1105_xfer_u32(const struct sja1105_private *priv,
31534d76e9fSVladimir Oltean 		     sja1105_spi_rw_mode_t rw, u64 reg_addr, u32 *value,
31634d76e9fSVladimir Oltean 		     struct ptp_system_timestamp *ptp_sts);
317dff79620SVladimir Oltean int sja1105_xfer_u64(const struct sja1105_private *priv,
31834d76e9fSVladimir Oltean 		     sja1105_spi_rw_mode_t rw, u64 reg_addr, u64 *value,
31934d76e9fSVladimir Oltean 		     struct ptp_system_timestamp *ptp_sts);
320bf425b82SVladimir Oltean int static_config_buf_prepare_for_upload(struct sja1105_private *priv,
321bf425b82SVladimir Oltean 					 void *config_buf, int buf_len);
3228aa9ebccSVladimir Oltean int sja1105_static_config_upload(struct sja1105_private *priv);
323d114fb04SVladimir Oltean int sja1105_inhibit_tx(const struct sja1105_private *priv,
324d114fb04SVladimir Oltean 		       unsigned long port_bitmap, bool tx_inhibited);
3258aa9ebccSVladimir Oltean 
32613c832a4SVladimir Oltean extern const struct sja1105_info sja1105e_info;
32713c832a4SVladimir Oltean extern const struct sja1105_info sja1105t_info;
32813c832a4SVladimir Oltean extern const struct sja1105_info sja1105p_info;
32913c832a4SVladimir Oltean extern const struct sja1105_info sja1105q_info;
33013c832a4SVladimir Oltean extern const struct sja1105_info sja1105r_info;
33113c832a4SVladimir Oltean extern const struct sja1105_info sja1105s_info;
3323e77e59bSVladimir Oltean extern const struct sja1105_info sja1110a_info;
3333e77e59bSVladimir Oltean extern const struct sja1105_info sja1110b_info;
3343e77e59bSVladimir Oltean extern const struct sja1105_info sja1110c_info;
3353e77e59bSVladimir Oltean extern const struct sja1105_info sja1110d_info;
3368aa9ebccSVladimir Oltean 
3378aa9ebccSVladimir Oltean /* From sja1105_clocking.c */
3388aa9ebccSVladimir Oltean 
3398aa9ebccSVladimir Oltean typedef enum {
3408aa9ebccSVladimir Oltean 	XMII_MAC = 0,
3418aa9ebccSVladimir Oltean 	XMII_PHY = 1,
3428aa9ebccSVladimir Oltean } sja1105_mii_role_t;
3438aa9ebccSVladimir Oltean 
3448aa9ebccSVladimir Oltean typedef enum {
3458aa9ebccSVladimir Oltean 	XMII_MODE_MII		= 0,
3468aa9ebccSVladimir Oltean 	XMII_MODE_RMII		= 1,
3478aa9ebccSVladimir Oltean 	XMII_MODE_RGMII		= 2,
348ffe10e67SVladimir Oltean 	XMII_MODE_SGMII		= 3,
3498aa9ebccSVladimir Oltean } sja1105_phy_interface_t;
3508aa9ebccSVladimir Oltean 
351c05ec3d4SVladimir Oltean int sja1105pqrs_setup_rgmii_delay(const void *ctx, int port);
3523e77e59bSVladimir Oltean int sja1110_setup_rgmii_delay(const void *ctx, int port);
3538aa9ebccSVladimir Oltean int sja1105_clocking_setup_port(struct sja1105_private *priv, int port);
3548aa9ebccSVladimir Oltean int sja1105_clocking_setup(struct sja1105_private *priv);
3553e77e59bSVladimir Oltean int sja1110_clocking_setup(struct sja1105_private *priv);
3568aa9ebccSVladimir Oltean 
35752c34e6eSVladimir Oltean /* From sja1105_ethtool.c */
35852c34e6eSVladimir Oltean void sja1105_get_ethtool_stats(struct dsa_switch *ds, int port, u64 *data);
35952c34e6eSVladimir Oltean void sja1105_get_strings(struct dsa_switch *ds, int port,
36052c34e6eSVladimir Oltean 			 u32 stringset, u8 *data);
36152c34e6eSVladimir Oltean int sja1105_get_sset_count(struct dsa_switch *ds, int port, int sset);
3628aa9ebccSVladimir Oltean 
36352c34e6eSVladimir Oltean /* From sja1105_dynamic_config.c */
3648aa9ebccSVladimir Oltean int sja1105_dynamic_config_read(struct sja1105_private *priv,
3658aa9ebccSVladimir Oltean 				enum sja1105_blk_idx blk_idx,
3668aa9ebccSVladimir Oltean 				int index, void *entry);
3678aa9ebccSVladimir Oltean int sja1105_dynamic_config_write(struct sja1105_private *priv,
3688aa9ebccSVladimir Oltean 				 enum sja1105_blk_idx blk_idx,
3698aa9ebccSVladimir Oltean 				 int index, void *entry, bool keep);
3708aa9ebccSVladimir Oltean 
3711da73821SVladimir Oltean enum sja1105_iotag {
3721da73821SVladimir Oltean 	SJA1105_C_TAG = 0, /* Inner VLAN header */
3731da73821SVladimir Oltean 	SJA1105_S_TAG = 1, /* Outer VLAN header */
3741da73821SVladimir Oltean };
3751da73821SVladimir Oltean 
3763e77e59bSVladimir Oltean enum sja1110_vlan_type {
3773e77e59bSVladimir Oltean 	SJA1110_VLAN_INVALID = 0,
3783e77e59bSVladimir Oltean 	SJA1110_VLAN_C_TAG = 1, /* Single inner VLAN tag */
3793e77e59bSVladimir Oltean 	SJA1110_VLAN_S_TAG = 2, /* Single outer VLAN tag */
3803e77e59bSVladimir Oltean 	SJA1110_VLAN_D_TAG = 3, /* Double tagged, use outer tag for lookup */
3813e77e59bSVladimir Oltean };
3823e77e59bSVladimir Oltean 
3833e77e59bSVladimir Oltean enum sja1110_shaper_type {
3843e77e59bSVladimir Oltean 	SJA1110_LEAKY_BUCKET_SHAPER = 0,
3853e77e59bSVladimir Oltean 	SJA1110_CBS_SHAPER = 1,
3863e77e59bSVladimir Oltean };
3873e77e59bSVladimir Oltean 
3889dfa6911SVladimir Oltean u8 sja1105et_fdb_hash(struct sja1105_private *priv, const u8 *addr, u16 vid);
3899dfa6911SVladimir Oltean int sja1105et_fdb_add(struct dsa_switch *ds, int port,
3909dfa6911SVladimir Oltean 		      const unsigned char *addr, u16 vid);
3919dfa6911SVladimir Oltean int sja1105et_fdb_del(struct dsa_switch *ds, int port,
3929dfa6911SVladimir Oltean 		      const unsigned char *addr, u16 vid);
3939dfa6911SVladimir Oltean int sja1105pqrs_fdb_add(struct dsa_switch *ds, int port,
3949dfa6911SVladimir Oltean 			const unsigned char *addr, u16 vid);
3959dfa6911SVladimir Oltean int sja1105pqrs_fdb_del(struct dsa_switch *ds, int port,
3969dfa6911SVladimir Oltean 			const unsigned char *addr, u16 vid);
397291d1e72SVladimir Oltean 
398a6af7763SVladimir Oltean /* From sja1105_flower.c */
399a6af7763SVladimir Oltean int sja1105_cls_flower_del(struct dsa_switch *ds, int port,
400a6af7763SVladimir Oltean 			   struct flow_cls_offload *cls, bool ingress);
401a6af7763SVladimir Oltean int sja1105_cls_flower_add(struct dsa_switch *ds, int port,
402a6af7763SVladimir Oltean 			   struct flow_cls_offload *cls, bool ingress);
403834f8933SVladimir Oltean int sja1105_cls_flower_stats(struct dsa_switch *ds, int port,
404834f8933SVladimir Oltean 			     struct flow_cls_offload *cls, bool ingress);
405a6af7763SVladimir Oltean void sja1105_flower_setup(struct dsa_switch *ds);
406a6af7763SVladimir Oltean void sja1105_flower_teardown(struct dsa_switch *ds);
407dfacc5a2SVladimir Oltean struct sja1105_rule *sja1105_rule_find(struct sja1105_private *priv,
408dfacc5a2SVladimir Oltean 				       unsigned long cookie);
409a6af7763SVladimir Oltean 
4108aa9ebccSVladimir Oltean #endif
411