1b790b554SNishad Kamdar /* SPDX-License-Identifier: GPL-2.0 */ 2b790b554SNishad Kamdar /* Copyright (c) 2018, Sensor-Technik Wiedemann GmbH 38aa9ebccSVladimir Oltean * Copyright (c) 2018-2019, Vladimir Oltean <olteanv@gmail.com> 48aa9ebccSVladimir Oltean */ 58aa9ebccSVladimir Oltean #ifndef _SJA1105_H 68aa9ebccSVladimir Oltean #define _SJA1105_H 78aa9ebccSVladimir Oltean 8bb77f36aSVladimir Oltean #include <linux/ptp_clock_kernel.h> 9bb77f36aSVladimir Oltean #include <linux/timecounter.h> 108aa9ebccSVladimir Oltean #include <linux/dsa/sja1105.h> 11ac02a451SVladimir Oltean #include <linux/dsa/8021q.h> 128aa9ebccSVladimir Oltean #include <net/dsa.h> 13227d07a0SVladimir Oltean #include <linux/mutex.h> 148aa9ebccSVladimir Oltean #include "sja1105_static_config.h" 158aa9ebccSVladimir Oltean 168aa9ebccSVladimir Oltean #define SJA1105_NUM_PORTS 5 1782760d7fSVladimir Oltean #define SJA1105_MAX_NUM_PORTS SJA1105_NUM_PORTS 188aa9ebccSVladimir Oltean #define SJA1105_NUM_TC 8 198aa9ebccSVladimir Oltean #define SJA1105ET_FDB_BIN_SIZE 4 208456721dSVladimir Oltean /* The hardware value is in multiples of 10 ms. 218456721dSVladimir Oltean * The passed parameter is in multiples of 1 ms. 228456721dSVladimir Oltean */ 238456721dSVladimir Oltean #define SJA1105_AGEING_TIME_MS(ms) ((ms) / 10) 24a6af7763SVladimir Oltean #define SJA1105_NUM_L2_POLICERS 45 258aa9ebccSVladimir Oltean 2641603d78SVladimir Oltean typedef enum { 2741603d78SVladimir Oltean SPI_READ = 0, 2841603d78SVladimir Oltean SPI_WRITE = 1, 2941603d78SVladimir Oltean } sja1105_spi_rw_mode_t; 3041603d78SVladimir Oltean 31317ab5b8SVladimir Oltean #include "sja1105_tas.h" 32a9d6ed7aSVladimir Oltean #include "sja1105_ptp.h" 33317ab5b8SVladimir Oltean 34039b167dSVladimir Oltean enum sja1105_stats_area { 35039b167dSVladimir Oltean MAC, 36039b167dSVladimir Oltean HL1, 37039b167dSVladimir Oltean HL2, 38039b167dSVladimir Oltean ETHER, 39039b167dSVladimir Oltean __MAX_SJA1105_STATS_AREA, 40039b167dSVladimir Oltean }; 41039b167dSVladimir Oltean 428aa9ebccSVladimir Oltean /* Keeps the different addresses between E/T and P/Q/R/S */ 438aa9ebccSVladimir Oltean struct sja1105_regs { 448aa9ebccSVladimir Oltean u64 device_id; 458aa9ebccSVladimir Oltean u64 prod_id; 468aa9ebccSVladimir Oltean u64 status; 471a4c6940SVladimir Oltean u64 port_control; 488aa9ebccSVladimir Oltean u64 rgu; 49834f8933SVladimir Oltean u64 vl_status; 508aa9ebccSVladimir Oltean u64 config; 518aa9ebccSVladimir Oltean u64 rmii_pll1; 52747e5eb3SVladimir Oltean u64 ptppinst; 53747e5eb3SVladimir Oltean u64 ptppindur; 54bb77f36aSVladimir Oltean u64 ptp_control; 552fb079a2SVladimir Oltean u64 ptpclkval; 56bb77f36aSVladimir Oltean u64 ptpclkrate; 5786db36a3SVladimir Oltean u64 ptpclkcorp; 58747e5eb3SVladimir Oltean u64 ptpsyncts; 5986db36a3SVladimir Oltean u64 ptpschtm; 6082760d7fSVladimir Oltean u64 ptpegr_ts[SJA1105_MAX_NUM_PORTS]; 6182760d7fSVladimir Oltean u64 pad_mii_tx[SJA1105_MAX_NUM_PORTS]; 6282760d7fSVladimir Oltean u64 pad_mii_rx[SJA1105_MAX_NUM_PORTS]; 6382760d7fSVladimir Oltean u64 pad_mii_id[SJA1105_MAX_NUM_PORTS]; 6482760d7fSVladimir Oltean u64 cgu_idiv[SJA1105_MAX_NUM_PORTS]; 6582760d7fSVladimir Oltean u64 mii_tx_clk[SJA1105_MAX_NUM_PORTS]; 6682760d7fSVladimir Oltean u64 mii_rx_clk[SJA1105_MAX_NUM_PORTS]; 6782760d7fSVladimir Oltean u64 mii_ext_tx_clk[SJA1105_MAX_NUM_PORTS]; 6882760d7fSVladimir Oltean u64 mii_ext_rx_clk[SJA1105_MAX_NUM_PORTS]; 6982760d7fSVladimir Oltean u64 rgmii_tx_clk[SJA1105_MAX_NUM_PORTS]; 7082760d7fSVladimir Oltean u64 rmii_ref_clk[SJA1105_MAX_NUM_PORTS]; 7182760d7fSVladimir Oltean u64 rmii_ext_tx_clk[SJA1105_MAX_NUM_PORTS]; 7282760d7fSVladimir Oltean u64 stats[__MAX_SJA1105_STATS_AREA][SJA1105_MAX_NUM_PORTS]; 738aa9ebccSVladimir Oltean }; 748aa9ebccSVladimir Oltean 7541fed17fSVladimir Oltean enum { 7641fed17fSVladimir Oltean SJA1105_SPEED_AUTO, 7741fed17fSVladimir Oltean SJA1105_SPEED_10MBPS, 7841fed17fSVladimir Oltean SJA1105_SPEED_100MBPS, 7941fed17fSVladimir Oltean SJA1105_SPEED_1000MBPS, 8041fed17fSVladimir Oltean SJA1105_SPEED_2500MBPS, 8141fed17fSVladimir Oltean SJA1105_SPEED_MAX, 8241fed17fSVladimir Oltean }; 8341fed17fSVladimir Oltean 848aa9ebccSVladimir Oltean struct sja1105_info { 858aa9ebccSVladimir Oltean u64 device_id; 868aa9ebccSVladimir Oltean /* Needed for distinction between P and R, and between Q and S 878aa9ebccSVladimir Oltean * (since the parts with/without SGMII share the same 888aa9ebccSVladimir Oltean * switch core and device_id) 898aa9ebccSVladimir Oltean */ 908aa9ebccSVladimir Oltean u64 part_no; 9147ed985eSVladimir Oltean /* E/T and P/Q/R/S have partial timestamps of different sizes. 9247ed985eSVladimir Oltean * They must be reconstructed on both families anyway to get the full 9347ed985eSVladimir Oltean * 64-bit values back. 9447ed985eSVladimir Oltean */ 9547ed985eSVladimir Oltean int ptp_ts_bits; 9647ed985eSVladimir Oltean /* Also SPI commands are of different sizes to retrieve 9747ed985eSVladimir Oltean * the egress timestamps. 9847ed985eSVladimir Oltean */ 9947ed985eSVladimir Oltean int ptpegr_ts_bytes; 1004d752508SVladimir Oltean int num_cbs_shapers; 1011bf658eeSVladimir Oltean int max_frame_mem; 1028aa9ebccSVladimir Oltean const struct sja1105_dynamic_table_ops *dyn_ops; 1038aa9ebccSVladimir Oltean const struct sja1105_table_ops *static_ops; 1048aa9ebccSVladimir Oltean const struct sja1105_regs *regs; 10538b5beeaSVladimir Oltean /* Both E/T and P/Q/R/S have quirks when it comes to popping the S-Tag 10638b5beeaSVladimir Oltean * from double-tagged frames. E/T will pop it only when it's equal to 10738b5beeaSVladimir Oltean * TPID from the General Parameters Table, while P/Q/R/S will only 10838b5beeaSVladimir Oltean * pop it when it's equal to TPID2. 10938b5beeaSVladimir Oltean */ 11038b5beeaSVladimir Oltean u16 qinq_tpid; 1114d942354SVladimir Oltean bool can_limit_mcast_flood; 112abfb228aSVladimir Oltean int (*reset_cmd)(struct dsa_switch *ds); 113f5b8631cSVladimir Oltean int (*setup_rgmii_delay)(const void *ctx, int port); 1149dfa6911SVladimir Oltean /* Prototypes from include/net/dsa.h */ 1159dfa6911SVladimir Oltean int (*fdb_add_cmd)(struct dsa_switch *ds, int port, 1169dfa6911SVladimir Oltean const unsigned char *addr, u16 vid); 1179dfa6911SVladimir Oltean int (*fdb_del_cmd)(struct dsa_switch *ds, int port, 1189dfa6911SVladimir Oltean const unsigned char *addr, u16 vid); 11941603d78SVladimir Oltean void (*ptp_cmd_packing)(u8 *buf, struct sja1105_ptp_cmd *cmd, 12041603d78SVladimir Oltean enum packing_op op); 121c5037678SVladimir Oltean int (*clocking_setup)(struct sja1105_private *priv); 1228aa9ebccSVladimir Oltean const char *name; 12391a05078SVladimir Oltean bool supports_mii[SJA1105_MAX_NUM_PORTS]; 12491a05078SVladimir Oltean bool supports_rmii[SJA1105_MAX_NUM_PORTS]; 12591a05078SVladimir Oltean bool supports_rgmii[SJA1105_MAX_NUM_PORTS]; 12691a05078SVladimir Oltean bool supports_sgmii[SJA1105_MAX_NUM_PORTS]; 12791a05078SVladimir Oltean bool supports_2500basex[SJA1105_MAX_NUM_PORTS]; 12841fed17fSVladimir Oltean const u64 port_speed[SJA1105_SPEED_MAX]; 1298aa9ebccSVladimir Oltean }; 1308aa9ebccSVladimir Oltean 131b70bb8d4SVladimir Oltean enum sja1105_key_type { 132b70bb8d4SVladimir Oltean SJA1105_KEY_BCAST, 133b70bb8d4SVladimir Oltean SJA1105_KEY_TC, 134b70bb8d4SVladimir Oltean SJA1105_KEY_VLAN_UNAWARE_VL, 135b70bb8d4SVladimir Oltean SJA1105_KEY_VLAN_AWARE_VL, 136b70bb8d4SVladimir Oltean }; 137b70bb8d4SVladimir Oltean 138b70bb8d4SVladimir Oltean struct sja1105_key { 139b70bb8d4SVladimir Oltean enum sja1105_key_type type; 140b70bb8d4SVladimir Oltean 141b70bb8d4SVladimir Oltean union { 142b70bb8d4SVladimir Oltean /* SJA1105_KEY_TC */ 143b70bb8d4SVladimir Oltean struct { 144b70bb8d4SVladimir Oltean int pcp; 145b70bb8d4SVladimir Oltean } tc; 146b70bb8d4SVladimir Oltean 147b70bb8d4SVladimir Oltean /* SJA1105_KEY_VLAN_UNAWARE_VL */ 148b70bb8d4SVladimir Oltean /* SJA1105_KEY_VLAN_AWARE_VL */ 149b70bb8d4SVladimir Oltean struct { 150b70bb8d4SVladimir Oltean u64 dmac; 151b70bb8d4SVladimir Oltean u16 vid; 152b70bb8d4SVladimir Oltean u16 pcp; 153b70bb8d4SVladimir Oltean } vl; 154b70bb8d4SVladimir Oltean }; 155b70bb8d4SVladimir Oltean }; 156b70bb8d4SVladimir Oltean 157a6af7763SVladimir Oltean enum sja1105_rule_type { 158a6af7763SVladimir Oltean SJA1105_RULE_BCAST_POLICER, 159a6af7763SVladimir Oltean SJA1105_RULE_TC_POLICER, 160dfacc5a2SVladimir Oltean SJA1105_RULE_VL, 161dfacc5a2SVladimir Oltean }; 162dfacc5a2SVladimir Oltean 163dfacc5a2SVladimir Oltean enum sja1105_vl_type { 164dfacc5a2SVladimir Oltean SJA1105_VL_NONCRITICAL, 165dfacc5a2SVladimir Oltean SJA1105_VL_RATE_CONSTRAINED, 166dfacc5a2SVladimir Oltean SJA1105_VL_TIME_TRIGGERED, 167a6af7763SVladimir Oltean }; 168a6af7763SVladimir Oltean 169a6af7763SVladimir Oltean struct sja1105_rule { 170a6af7763SVladimir Oltean struct list_head list; 171a6af7763SVladimir Oltean unsigned long cookie; 172a6af7763SVladimir Oltean unsigned long port_mask; 173b70bb8d4SVladimir Oltean struct sja1105_key key; 174a6af7763SVladimir Oltean enum sja1105_rule_type type; 175a6af7763SVladimir Oltean 176dfacc5a2SVladimir Oltean /* Action */ 177a6af7763SVladimir Oltean union { 178a6af7763SVladimir Oltean /* SJA1105_RULE_BCAST_POLICER */ 179a6af7763SVladimir Oltean struct { 180a6af7763SVladimir Oltean int sharindx; 181a6af7763SVladimir Oltean } bcast_pol; 182a6af7763SVladimir Oltean 183a6af7763SVladimir Oltean /* SJA1105_RULE_TC_POLICER */ 184a6af7763SVladimir Oltean struct { 185a6af7763SVladimir Oltean int sharindx; 186a6af7763SVladimir Oltean } tc_pol; 187dfacc5a2SVladimir Oltean 188dfacc5a2SVladimir Oltean /* SJA1105_RULE_VL */ 189dfacc5a2SVladimir Oltean struct { 190dfacc5a2SVladimir Oltean enum sja1105_vl_type type; 191834f8933SVladimir Oltean unsigned long destports; 192834f8933SVladimir Oltean int sharindx; 193834f8933SVladimir Oltean int maxlen; 194834f8933SVladimir Oltean int ipv; 195834f8933SVladimir Oltean u64 base_time; 196834f8933SVladimir Oltean u64 cycle_time; 197834f8933SVladimir Oltean int num_entries; 198834f8933SVladimir Oltean struct action_gate_entry *entries; 199834f8933SVladimir Oltean struct flow_stats stats; 200dfacc5a2SVladimir Oltean } vl; 201a6af7763SVladimir Oltean }; 202a6af7763SVladimir Oltean }; 203a6af7763SVladimir Oltean 204a6af7763SVladimir Oltean struct sja1105_flow_block { 205a6af7763SVladimir Oltean struct list_head rules; 206a6af7763SVladimir Oltean bool l2_policer_used[SJA1105_NUM_L2_POLICERS]; 207dfacc5a2SVladimir Oltean int num_virtual_links; 208a6af7763SVladimir Oltean }; 209a6af7763SVladimir Oltean 210ec5ae610SVladimir Oltean struct sja1105_bridge_vlan { 211ec5ae610SVladimir Oltean struct list_head list; 212ec5ae610SVladimir Oltean int port; 213ec5ae610SVladimir Oltean u16 vid; 214ec5ae610SVladimir Oltean bool pvid; 215ec5ae610SVladimir Oltean bool untagged; 216ec5ae610SVladimir Oltean }; 217ec5ae610SVladimir Oltean 2187f14937fSVladimir Oltean enum sja1105_vlan_state { 2197f14937fSVladimir Oltean SJA1105_VLAN_UNAWARE, 2202cafa72eSVladimir Oltean SJA1105_VLAN_BEST_EFFORT, 2217f14937fSVladimir Oltean SJA1105_VLAN_FILTERING_FULL, 2227f14937fSVladimir Oltean }; 2237f14937fSVladimir Oltean 2248aa9ebccSVladimir Oltean struct sja1105_private { 2258aa9ebccSVladimir Oltean struct sja1105_static_config static_config; 22682760d7fSVladimir Oltean bool rgmii_rx_delay[SJA1105_MAX_NUM_PORTS]; 22782760d7fSVladimir Oltean bool rgmii_tx_delay[SJA1105_MAX_NUM_PORTS]; 228bf4edf4aSVladimir Oltean phy_interface_t phy_mode[SJA1105_MAX_NUM_PORTS]; 229*29afb83aSVladimir Oltean bool fixed_link[SJA1105_MAX_NUM_PORTS]; 2302cafa72eSVladimir Oltean bool best_effort_vlan_filtering; 2314d942354SVladimir Oltean unsigned long learn_ena; 2327f7ccdeaSVladimir Oltean unsigned long ucast_egress_floods; 2337f7ccdeaSVladimir Oltean unsigned long bcast_egress_floods; 2348aa9ebccSVladimir Oltean const struct sja1105_info *info; 235718bad0eSVladimir Oltean size_t max_xfer_len; 2368aa9ebccSVladimir Oltean struct gpio_desc *reset_gpio; 2378aa9ebccSVladimir Oltean struct spi_device *spidev; 2388aa9ebccSVladimir Oltean struct dsa_switch *ds; 239ec5ae610SVladimir Oltean struct list_head dsa_8021q_vlans; 240ec5ae610SVladimir Oltean struct list_head bridge_vlans; 241a6af7763SVladimir Oltean struct sja1105_flow_block flow_block; 24282760d7fSVladimir Oltean struct sja1105_port ports[SJA1105_MAX_NUM_PORTS]; 243227d07a0SVladimir Oltean /* Serializes transmission of management frames so that 244227d07a0SVladimir Oltean * the switch doesn't confuse them with one another. 245227d07a0SVladimir Oltean */ 246227d07a0SVladimir Oltean struct mutex mgmt_lock; 2475899ee36SVladimir Oltean struct dsa_8021q_context *dsa_8021q_ctx; 2487f14937fSVladimir Oltean enum sja1105_vlan_state vlan_state; 249bf425b82SVladimir Oltean struct devlink_region **regions; 2504d752508SVladimir Oltean struct sja1105_cbs_entry *cbs; 251844d7edcSVladimir Oltean struct sja1105_tagger_data tagger_data; 252a9d6ed7aSVladimir Oltean struct sja1105_ptp_data ptp_data; 253317ab5b8SVladimir Oltean struct sja1105_tas_data tas_data; 2548aa9ebccSVladimir Oltean }; 2558aa9ebccSVladimir Oltean 2568aa9ebccSVladimir Oltean #include "sja1105_dynamic_config.h" 2578aa9ebccSVladimir Oltean 2588aa9ebccSVladimir Oltean struct sja1105_spi_message { 2598aa9ebccSVladimir Oltean u64 access; 2608aa9ebccSVladimir Oltean u64 read_count; 2618aa9ebccSVladimir Oltean u64 address; 2628aa9ebccSVladimir Oltean }; 2638aa9ebccSVladimir Oltean 264317ab5b8SVladimir Oltean /* From sja1105_main.c */ 2652eea1fa8SVladimir Oltean enum sja1105_reset_reason { 2662eea1fa8SVladimir Oltean SJA1105_VLAN_FILTERING = 0, 2672eea1fa8SVladimir Oltean SJA1105_RX_HWTSTAMPING, 2682eea1fa8SVladimir Oltean SJA1105_AGEING_TIME, 2692eea1fa8SVladimir Oltean SJA1105_SCHEDULING, 270c279c726SVladimir Oltean SJA1105_BEST_EFFORT_POLICING, 271dfacc5a2SVladimir Oltean SJA1105_VIRTUAL_LINKS, 2722eea1fa8SVladimir Oltean }; 2732eea1fa8SVladimir Oltean 2742eea1fa8SVladimir Oltean int sja1105_static_config_reload(struct sja1105_private *priv, 2752eea1fa8SVladimir Oltean enum sja1105_reset_reason reason); 27689153ed6SVladimir Oltean int sja1105_vlan_filtering(struct dsa_switch *ds, int port, bool enabled, 27789153ed6SVladimir Oltean struct netlink_ext_ack *extack); 278aaa270c6SVladimir Oltean void sja1105_frame_memory_partitioning(struct sja1105_private *priv); 279aaa270c6SVladimir Oltean 2800a7bdbc2SVladimir Oltean /* From sja1105_devlink.c */ 2810a7bdbc2SVladimir Oltean int sja1105_devlink_setup(struct dsa_switch *ds); 2820a7bdbc2SVladimir Oltean void sja1105_devlink_teardown(struct dsa_switch *ds); 2830a7bdbc2SVladimir Oltean int sja1105_devlink_param_get(struct dsa_switch *ds, u32 id, 2840a7bdbc2SVladimir Oltean struct devlink_param_gset_ctx *ctx); 2850a7bdbc2SVladimir Oltean int sja1105_devlink_param_set(struct dsa_switch *ds, u32 id, 2860a7bdbc2SVladimir Oltean struct devlink_param_gset_ctx *ctx); 287ff4cf8eaSVladimir Oltean int sja1105_devlink_info_get(struct dsa_switch *ds, 288ff4cf8eaSVladimir Oltean struct devlink_info_req *req, 289ff4cf8eaSVladimir Oltean struct netlink_ext_ack *extack); 2900a7bdbc2SVladimir Oltean 2918aa9ebccSVladimir Oltean /* From sja1105_spi.c */ 2921bd44870SVladimir Oltean int sja1105_xfer_buf(const struct sja1105_private *priv, 2938aa9ebccSVladimir Oltean sja1105_spi_rw_mode_t rw, u64 reg_addr, 29408839c06SVladimir Oltean u8 *buf, size_t len); 295dff79620SVladimir Oltean int sja1105_xfer_u32(const struct sja1105_private *priv, 29634d76e9fSVladimir Oltean sja1105_spi_rw_mode_t rw, u64 reg_addr, u32 *value, 29734d76e9fSVladimir Oltean struct ptp_system_timestamp *ptp_sts); 298dff79620SVladimir Oltean int sja1105_xfer_u64(const struct sja1105_private *priv, 29934d76e9fSVladimir Oltean sja1105_spi_rw_mode_t rw, u64 reg_addr, u64 *value, 30034d76e9fSVladimir Oltean struct ptp_system_timestamp *ptp_sts); 301bf425b82SVladimir Oltean int static_config_buf_prepare_for_upload(struct sja1105_private *priv, 302bf425b82SVladimir Oltean void *config_buf, int buf_len); 3038aa9ebccSVladimir Oltean int sja1105_static_config_upload(struct sja1105_private *priv); 304d114fb04SVladimir Oltean int sja1105_inhibit_tx(const struct sja1105_private *priv, 305d114fb04SVladimir Oltean unsigned long port_bitmap, bool tx_inhibited); 3068aa9ebccSVladimir Oltean 30713c832a4SVladimir Oltean extern const struct sja1105_info sja1105e_info; 30813c832a4SVladimir Oltean extern const struct sja1105_info sja1105t_info; 30913c832a4SVladimir Oltean extern const struct sja1105_info sja1105p_info; 31013c832a4SVladimir Oltean extern const struct sja1105_info sja1105q_info; 31113c832a4SVladimir Oltean extern const struct sja1105_info sja1105r_info; 31213c832a4SVladimir Oltean extern const struct sja1105_info sja1105s_info; 3138aa9ebccSVladimir Oltean 3148aa9ebccSVladimir Oltean /* From sja1105_clocking.c */ 3158aa9ebccSVladimir Oltean 3168aa9ebccSVladimir Oltean typedef enum { 3178aa9ebccSVladimir Oltean XMII_MAC = 0, 3188aa9ebccSVladimir Oltean XMII_PHY = 1, 3198aa9ebccSVladimir Oltean } sja1105_mii_role_t; 3208aa9ebccSVladimir Oltean 3218aa9ebccSVladimir Oltean typedef enum { 3228aa9ebccSVladimir Oltean XMII_MODE_MII = 0, 3238aa9ebccSVladimir Oltean XMII_MODE_RMII = 1, 3248aa9ebccSVladimir Oltean XMII_MODE_RGMII = 2, 325ffe10e67SVladimir Oltean XMII_MODE_SGMII = 3, 3268aa9ebccSVladimir Oltean } sja1105_phy_interface_t; 3278aa9ebccSVladimir Oltean 328c05ec3d4SVladimir Oltean int sja1105pqrs_setup_rgmii_delay(const void *ctx, int port); 3298aa9ebccSVladimir Oltean int sja1105_clocking_setup_port(struct sja1105_private *priv, int port); 3308aa9ebccSVladimir Oltean int sja1105_clocking_setup(struct sja1105_private *priv); 3318aa9ebccSVladimir Oltean 33252c34e6eSVladimir Oltean /* From sja1105_ethtool.c */ 33352c34e6eSVladimir Oltean void sja1105_get_ethtool_stats(struct dsa_switch *ds, int port, u64 *data); 33452c34e6eSVladimir Oltean void sja1105_get_strings(struct dsa_switch *ds, int port, 33552c34e6eSVladimir Oltean u32 stringset, u8 *data); 33652c34e6eSVladimir Oltean int sja1105_get_sset_count(struct dsa_switch *ds, int port, int sset); 3378aa9ebccSVladimir Oltean 33852c34e6eSVladimir Oltean /* From sja1105_dynamic_config.c */ 3398aa9ebccSVladimir Oltean int sja1105_dynamic_config_read(struct sja1105_private *priv, 3408aa9ebccSVladimir Oltean enum sja1105_blk_idx blk_idx, 3418aa9ebccSVladimir Oltean int index, void *entry); 3428aa9ebccSVladimir Oltean int sja1105_dynamic_config_write(struct sja1105_private *priv, 3438aa9ebccSVladimir Oltean enum sja1105_blk_idx blk_idx, 3448aa9ebccSVladimir Oltean int index, void *entry, bool keep); 3458aa9ebccSVladimir Oltean 3461da73821SVladimir Oltean enum sja1105_iotag { 3471da73821SVladimir Oltean SJA1105_C_TAG = 0, /* Inner VLAN header */ 3481da73821SVladimir Oltean SJA1105_S_TAG = 1, /* Outer VLAN header */ 3491da73821SVladimir Oltean }; 3501da73821SVladimir Oltean 3519dfa6911SVladimir Oltean u8 sja1105et_fdb_hash(struct sja1105_private *priv, const u8 *addr, u16 vid); 3529dfa6911SVladimir Oltean int sja1105et_fdb_add(struct dsa_switch *ds, int port, 3539dfa6911SVladimir Oltean const unsigned char *addr, u16 vid); 3549dfa6911SVladimir Oltean int sja1105et_fdb_del(struct dsa_switch *ds, int port, 3559dfa6911SVladimir Oltean const unsigned char *addr, u16 vid); 3569dfa6911SVladimir Oltean int sja1105pqrs_fdb_add(struct dsa_switch *ds, int port, 3579dfa6911SVladimir Oltean const unsigned char *addr, u16 vid); 3589dfa6911SVladimir Oltean int sja1105pqrs_fdb_del(struct dsa_switch *ds, int port, 3599dfa6911SVladimir Oltean const unsigned char *addr, u16 vid); 360291d1e72SVladimir Oltean 361a6af7763SVladimir Oltean /* From sja1105_flower.c */ 362a6af7763SVladimir Oltean int sja1105_cls_flower_del(struct dsa_switch *ds, int port, 363a6af7763SVladimir Oltean struct flow_cls_offload *cls, bool ingress); 364a6af7763SVladimir Oltean int sja1105_cls_flower_add(struct dsa_switch *ds, int port, 365a6af7763SVladimir Oltean struct flow_cls_offload *cls, bool ingress); 366834f8933SVladimir Oltean int sja1105_cls_flower_stats(struct dsa_switch *ds, int port, 367834f8933SVladimir Oltean struct flow_cls_offload *cls, bool ingress); 368a6af7763SVladimir Oltean void sja1105_flower_setup(struct dsa_switch *ds); 369a6af7763SVladimir Oltean void sja1105_flower_teardown(struct dsa_switch *ds); 370dfacc5a2SVladimir Oltean struct sja1105_rule *sja1105_rule_find(struct sja1105_private *priv, 371dfacc5a2SVladimir Oltean unsigned long cookie); 372a6af7763SVladimir Oltean 3738aa9ebccSVladimir Oltean #endif 374