1027152b8SChristian Marangi // SPDX-License-Identifier: GPL-2.0
2027152b8SChristian Marangi /*
3027152b8SChristian Marangi * Copyright (C) 2009 Felix Fietkau <nbd@nbd.name>
4027152b8SChristian Marangi * Copyright (C) 2011-2012 Gabor Juhos <juhosg@openwrt.org>
5027152b8SChristian Marangi * Copyright (c) 2015, 2019, The Linux Foundation. All rights reserved.
6027152b8SChristian Marangi * Copyright (c) 2016 John Crispin <john@phrozen.org>
7027152b8SChristian Marangi */
8027152b8SChristian Marangi
9027152b8SChristian Marangi #include <linux/module.h>
10027152b8SChristian Marangi #include <linux/phy.h>
11027152b8SChristian Marangi #include <linux/netdevice.h>
12027152b8SChristian Marangi #include <linux/bitfield.h>
13027152b8SChristian Marangi #include <linux/regmap.h>
14027152b8SChristian Marangi #include <net/dsa.h>
15027152b8SChristian Marangi #include <linux/of_net.h>
16027152b8SChristian Marangi #include <linux/of_mdio.h>
17027152b8SChristian Marangi #include <linux/of_platform.h>
18027152b8SChristian Marangi #include <linux/mdio.h>
19027152b8SChristian Marangi #include <linux/phylink.h>
20027152b8SChristian Marangi #include <linux/gpio/consumer.h>
21027152b8SChristian Marangi #include <linux/etherdevice.h>
22027152b8SChristian Marangi #include <linux/dsa/tag_qca.h>
23027152b8SChristian Marangi
24027152b8SChristian Marangi #include "qca8k.h"
251e264f9dSChristian Marangi #include "qca8k_leds.h"
26027152b8SChristian Marangi
27027152b8SChristian Marangi static void
qca8k_split_addr(u32 regaddr,u16 * r1,u16 * r2,u16 * page)28027152b8SChristian Marangi qca8k_split_addr(u32 regaddr, u16 *r1, u16 *r2, u16 *page)
29027152b8SChristian Marangi {
30027152b8SChristian Marangi regaddr >>= 1;
31027152b8SChristian Marangi *r1 = regaddr & 0x1e;
32027152b8SChristian Marangi
33027152b8SChristian Marangi regaddr >>= 5;
34027152b8SChristian Marangi *r2 = regaddr & 0x7;
35027152b8SChristian Marangi
36027152b8SChristian Marangi regaddr >>= 3;
37027152b8SChristian Marangi *page = regaddr & 0x3ff;
38027152b8SChristian Marangi }
39027152b8SChristian Marangi
40027152b8SChristian Marangi static int
qca8k_mii_write_lo(struct mii_bus * bus,int phy_id,u32 regnum,u32 val)41cfbd6de5SChristian Marangi qca8k_mii_write_lo(struct mii_bus *bus, int phy_id, u32 regnum, u32 val)
42cfbd6de5SChristian Marangi {
43cfbd6de5SChristian Marangi int ret;
44cfbd6de5SChristian Marangi u16 lo;
45cfbd6de5SChristian Marangi
46cfbd6de5SChristian Marangi lo = val & 0xffff;
47cfbd6de5SChristian Marangi ret = bus->write(bus, phy_id, regnum, lo);
48cfbd6de5SChristian Marangi if (ret < 0)
49cfbd6de5SChristian Marangi dev_err_ratelimited(&bus->dev,
50cfbd6de5SChristian Marangi "failed to write qca8k 32bit lo register\n");
51cfbd6de5SChristian Marangi
52cfbd6de5SChristian Marangi return ret;
53cfbd6de5SChristian Marangi }
54cfbd6de5SChristian Marangi
55cfbd6de5SChristian Marangi static int
qca8k_mii_write_hi(struct mii_bus * bus,int phy_id,u32 regnum,u32 val)56cfbd6de5SChristian Marangi qca8k_mii_write_hi(struct mii_bus *bus, int phy_id, u32 regnum, u32 val)
57cfbd6de5SChristian Marangi {
58cfbd6de5SChristian Marangi int ret;
59cfbd6de5SChristian Marangi u16 hi;
60cfbd6de5SChristian Marangi
61cfbd6de5SChristian Marangi hi = (u16)(val >> 16);
62cfbd6de5SChristian Marangi ret = bus->write(bus, phy_id, regnum, hi);
63cfbd6de5SChristian Marangi if (ret < 0)
64cfbd6de5SChristian Marangi dev_err_ratelimited(&bus->dev,
65cfbd6de5SChristian Marangi "failed to write qca8k 32bit hi register\n");
66cfbd6de5SChristian Marangi
67cfbd6de5SChristian Marangi return ret;
68cfbd6de5SChristian Marangi }
69cfbd6de5SChristian Marangi
70cfbd6de5SChristian Marangi static int
qca8k_mii_read_lo(struct mii_bus * bus,int phy_id,u32 regnum,u32 * val)71cfbd6de5SChristian Marangi qca8k_mii_read_lo(struct mii_bus *bus, int phy_id, u32 regnum, u32 *val)
72027152b8SChristian Marangi {
73027152b8SChristian Marangi int ret;
74027152b8SChristian Marangi
75027152b8SChristian Marangi ret = bus->read(bus, phy_id, regnum);
76cfbd6de5SChristian Marangi if (ret < 0)
77cfbd6de5SChristian Marangi goto err;
78027152b8SChristian Marangi
79cfbd6de5SChristian Marangi *val = ret & 0xffff;
80cfbd6de5SChristian Marangi return 0;
81cfbd6de5SChristian Marangi
82cfbd6de5SChristian Marangi err:
83027152b8SChristian Marangi dev_err_ratelimited(&bus->dev,
84cfbd6de5SChristian Marangi "failed to read qca8k 32bit lo register\n");
85027152b8SChristian Marangi *val = 0;
86cfbd6de5SChristian Marangi
87027152b8SChristian Marangi return ret;
88027152b8SChristian Marangi }
89027152b8SChristian Marangi
90cfbd6de5SChristian Marangi static int
qca8k_mii_read_hi(struct mii_bus * bus,int phy_id,u32 regnum,u32 * val)91cfbd6de5SChristian Marangi qca8k_mii_read_hi(struct mii_bus *bus, int phy_id, u32 regnum, u32 *val)
92cfbd6de5SChristian Marangi {
93cfbd6de5SChristian Marangi int ret;
94cfbd6de5SChristian Marangi
95cfbd6de5SChristian Marangi ret = bus->read(bus, phy_id, regnum);
96cfbd6de5SChristian Marangi if (ret < 0)
97cfbd6de5SChristian Marangi goto err;
98cfbd6de5SChristian Marangi
99cfbd6de5SChristian Marangi *val = ret << 16;
100027152b8SChristian Marangi return 0;
101cfbd6de5SChristian Marangi
102cfbd6de5SChristian Marangi err:
103cfbd6de5SChristian Marangi dev_err_ratelimited(&bus->dev,
104cfbd6de5SChristian Marangi "failed to read qca8k 32bit hi register\n");
105cfbd6de5SChristian Marangi *val = 0;
106cfbd6de5SChristian Marangi
107cfbd6de5SChristian Marangi return ret;
108cfbd6de5SChristian Marangi }
109cfbd6de5SChristian Marangi
110cfbd6de5SChristian Marangi static int
qca8k_mii_read32(struct mii_bus * bus,int phy_id,u32 regnum,u32 * val)111cfbd6de5SChristian Marangi qca8k_mii_read32(struct mii_bus *bus, int phy_id, u32 regnum, u32 *val)
112cfbd6de5SChristian Marangi {
113cfbd6de5SChristian Marangi u32 hi, lo;
114cfbd6de5SChristian Marangi int ret;
115cfbd6de5SChristian Marangi
116cfbd6de5SChristian Marangi *val = 0;
117cfbd6de5SChristian Marangi
118cfbd6de5SChristian Marangi ret = qca8k_mii_read_lo(bus, phy_id, regnum, &lo);
119cfbd6de5SChristian Marangi if (ret < 0)
120cfbd6de5SChristian Marangi goto err;
121cfbd6de5SChristian Marangi
122cfbd6de5SChristian Marangi ret = qca8k_mii_read_hi(bus, phy_id, regnum + 1, &hi);
123cfbd6de5SChristian Marangi if (ret < 0)
124cfbd6de5SChristian Marangi goto err;
125cfbd6de5SChristian Marangi
126cfbd6de5SChristian Marangi *val = lo | hi;
127cfbd6de5SChristian Marangi
128cfbd6de5SChristian Marangi err:
129cfbd6de5SChristian Marangi return ret;
130027152b8SChristian Marangi }
131027152b8SChristian Marangi
132027152b8SChristian Marangi static void
qca8k_mii_write32(struct mii_bus * bus,int phy_id,u32 regnum,u32 val)13303cb9e6dSChristian Marangi qca8k_mii_write32(struct mii_bus *bus, int phy_id, u32 regnum, u32 val)
134027152b8SChristian Marangi {
135cfbd6de5SChristian Marangi if (qca8k_mii_write_lo(bus, phy_id, regnum, val) < 0)
136cfbd6de5SChristian Marangi return;
137027152b8SChristian Marangi
138cfbd6de5SChristian Marangi qca8k_mii_write_hi(bus, phy_id, regnum + 1, val);
139027152b8SChristian Marangi }
140027152b8SChristian Marangi
141027152b8SChristian Marangi static int
qca8k_set_page(struct qca8k_priv * priv,u16 page)142027152b8SChristian Marangi qca8k_set_page(struct qca8k_priv *priv, u16 page)
143027152b8SChristian Marangi {
144027152b8SChristian Marangi u16 *cached_page = &priv->mdio_cache.page;
145027152b8SChristian Marangi struct mii_bus *bus = priv->bus;
146027152b8SChristian Marangi int ret;
147027152b8SChristian Marangi
148027152b8SChristian Marangi if (page == *cached_page)
149027152b8SChristian Marangi return 0;
150027152b8SChristian Marangi
151027152b8SChristian Marangi ret = bus->write(bus, 0x18, 0, page);
152027152b8SChristian Marangi if (ret < 0) {
153027152b8SChristian Marangi dev_err_ratelimited(&bus->dev,
154027152b8SChristian Marangi "failed to set qca8k page\n");
155027152b8SChristian Marangi return ret;
156027152b8SChristian Marangi }
157027152b8SChristian Marangi
158027152b8SChristian Marangi *cached_page = page;
159027152b8SChristian Marangi usleep_range(1000, 2000);
160027152b8SChristian Marangi return 0;
161027152b8SChristian Marangi }
162027152b8SChristian Marangi
qca8k_rw_reg_ack_handler(struct dsa_switch * ds,struct sk_buff * skb)163027152b8SChristian Marangi static void qca8k_rw_reg_ack_handler(struct dsa_switch *ds, struct sk_buff *skb)
164027152b8SChristian Marangi {
165027152b8SChristian Marangi struct qca8k_mgmt_eth_data *mgmt_eth_data;
166027152b8SChristian Marangi struct qca8k_priv *priv = ds->priv;
167027152b8SChristian Marangi struct qca_mgmt_ethhdr *mgmt_ethhdr;
168a2550d3cSChristian Marangi u32 command;
169027152b8SChristian Marangi u8 len, cmd;
170a2550d3cSChristian Marangi int i;
171027152b8SChristian Marangi
172027152b8SChristian Marangi mgmt_ethhdr = (struct qca_mgmt_ethhdr *)skb_mac_header(skb);
173027152b8SChristian Marangi mgmt_eth_data = &priv->mgmt_eth_data;
174027152b8SChristian Marangi
175a2550d3cSChristian Marangi command = get_unaligned_le32(&mgmt_ethhdr->command);
176a2550d3cSChristian Marangi cmd = FIELD_GET(QCA_HDR_MGMT_CMD, command);
1779807ae69SChristian Marangi
178a2550d3cSChristian Marangi len = FIELD_GET(QCA_HDR_MGMT_LENGTH, command);
1799807ae69SChristian Marangi /* Special case for len of 15 as this is the max value for len and needs to
1809807ae69SChristian Marangi * be increased before converting it from word to dword.
1819807ae69SChristian Marangi */
1829807ae69SChristian Marangi if (len == 15)
1839807ae69SChristian Marangi len++;
1849807ae69SChristian Marangi
1859807ae69SChristian Marangi /* We can ignore odd value, we always round up them in the alloc function. */
1869807ae69SChristian Marangi len *= sizeof(u16);
187027152b8SChristian Marangi
188027152b8SChristian Marangi /* Make sure the seq match the requested packet */
189a2550d3cSChristian Marangi if (get_unaligned_le32(&mgmt_ethhdr->seq) == mgmt_eth_data->seq)
190027152b8SChristian Marangi mgmt_eth_data->ack = true;
191027152b8SChristian Marangi
192027152b8SChristian Marangi if (cmd == MDIO_READ) {
193a2550d3cSChristian Marangi u32 *val = mgmt_eth_data->data;
194a2550d3cSChristian Marangi
195a2550d3cSChristian Marangi *val = get_unaligned_le32(&mgmt_ethhdr->mdio_data);
196027152b8SChristian Marangi
197027152b8SChristian Marangi /* Get the rest of the 12 byte of data.
198027152b8SChristian Marangi * The read/write function will extract the requested data.
199027152b8SChristian Marangi */
200a2550d3cSChristian Marangi if (len > QCA_HDR_MGMT_DATA1_LEN) {
201a2550d3cSChristian Marangi __le32 *data2 = (__le32 *)skb->data;
202a2550d3cSChristian Marangi int data_len = min_t(int, QCA_HDR_MGMT_DATA2_LEN,
203a2550d3cSChristian Marangi len - QCA_HDR_MGMT_DATA1_LEN);
204a2550d3cSChristian Marangi
205a2550d3cSChristian Marangi val++;
206a2550d3cSChristian Marangi
207a2550d3cSChristian Marangi for (i = sizeof(u32); i <= data_len; i += sizeof(u32)) {
208a2550d3cSChristian Marangi *val = get_unaligned_le32(data2);
209a2550d3cSChristian Marangi val++;
210a2550d3cSChristian Marangi data2++;
211a2550d3cSChristian Marangi }
212a2550d3cSChristian Marangi }
213027152b8SChristian Marangi }
214027152b8SChristian Marangi
215027152b8SChristian Marangi complete(&mgmt_eth_data->rw_done);
216027152b8SChristian Marangi }
217027152b8SChristian Marangi
qca8k_alloc_mdio_header(enum mdio_cmd cmd,u32 reg,u32 * val,int priority,unsigned int len)218027152b8SChristian Marangi static struct sk_buff *qca8k_alloc_mdio_header(enum mdio_cmd cmd, u32 reg, u32 *val,
219027152b8SChristian Marangi int priority, unsigned int len)
220027152b8SChristian Marangi {
221027152b8SChristian Marangi struct qca_mgmt_ethhdr *mgmt_ethhdr;
222027152b8SChristian Marangi unsigned int real_len;
223027152b8SChristian Marangi struct sk_buff *skb;
224a2550d3cSChristian Marangi __le32 *data2;
225a2550d3cSChristian Marangi u32 command;
226027152b8SChristian Marangi u16 hdr;
227a2550d3cSChristian Marangi int i;
228027152b8SChristian Marangi
229027152b8SChristian Marangi skb = dev_alloc_skb(QCA_HDR_MGMT_PKT_LEN);
230027152b8SChristian Marangi if (!skb)
231027152b8SChristian Marangi return NULL;
232027152b8SChristian Marangi
2339807ae69SChristian Marangi /* Hdr mgmt length value is in step of word size.
2349807ae69SChristian Marangi * As an example to process 4 byte of data the correct length to set is 2.
2359807ae69SChristian Marangi * To process 8 byte 4, 12 byte 6, 16 byte 8...
2369807ae69SChristian Marangi *
2379807ae69SChristian Marangi * Odd values will always return the next size on the ack packet.
2389807ae69SChristian Marangi * (length of 3 (6 byte) will always return 8 bytes of data)
2399807ae69SChristian Marangi *
2409807ae69SChristian Marangi * This means that a value of 15 (0xf) actually means reading/writing 32 bytes
2419807ae69SChristian Marangi * of data.
2429807ae69SChristian Marangi *
2439807ae69SChristian Marangi * To correctly calculate the length we devide the requested len by word and
2449807ae69SChristian Marangi * round up.
2459807ae69SChristian Marangi * On the ack function we can skip the odd check as we already handle the
2469807ae69SChristian Marangi * case here.
247027152b8SChristian Marangi */
2489807ae69SChristian Marangi real_len = DIV_ROUND_UP(len, sizeof(u16));
2499807ae69SChristian Marangi
2509807ae69SChristian Marangi /* We check if the result len is odd and we round up another time to
2519807ae69SChristian Marangi * the next size. (length of 3 will be increased to 4 as switch will always
2529807ae69SChristian Marangi * return 8 bytes)
2539807ae69SChristian Marangi */
2549807ae69SChristian Marangi if (real_len % sizeof(u16) != 0)
2559807ae69SChristian Marangi real_len++;
2569807ae69SChristian Marangi
2579807ae69SChristian Marangi /* Max reg value is 0xf(15) but switch will always return the next size (32 byte) */
2589807ae69SChristian Marangi if (real_len == 16)
2599807ae69SChristian Marangi real_len--;
260027152b8SChristian Marangi
261027152b8SChristian Marangi skb_reset_mac_header(skb);
262027152b8SChristian Marangi skb_set_network_header(skb, skb->len);
263027152b8SChristian Marangi
264027152b8SChristian Marangi mgmt_ethhdr = skb_push(skb, QCA_HDR_MGMT_HEADER_LEN + QCA_HDR_LEN);
265027152b8SChristian Marangi
266027152b8SChristian Marangi hdr = FIELD_PREP(QCA_HDR_XMIT_VERSION, QCA_HDR_VERSION);
267027152b8SChristian Marangi hdr |= FIELD_PREP(QCA_HDR_XMIT_PRIORITY, priority);
268027152b8SChristian Marangi hdr |= QCA_HDR_XMIT_FROM_CPU;
269027152b8SChristian Marangi hdr |= FIELD_PREP(QCA_HDR_XMIT_DP_BIT, BIT(0));
270027152b8SChristian Marangi hdr |= FIELD_PREP(QCA_HDR_XMIT_CONTROL, QCA_HDR_XMIT_TYPE_RW_REG);
271027152b8SChristian Marangi
272a2550d3cSChristian Marangi command = FIELD_PREP(QCA_HDR_MGMT_ADDR, reg);
273a2550d3cSChristian Marangi command |= FIELD_PREP(QCA_HDR_MGMT_LENGTH, real_len);
274a2550d3cSChristian Marangi command |= FIELD_PREP(QCA_HDR_MGMT_CMD, cmd);
275a2550d3cSChristian Marangi command |= FIELD_PREP(QCA_HDR_MGMT_CHECK_CODE,
276027152b8SChristian Marangi QCA_HDR_MGMT_CHECK_CODE_VAL);
277027152b8SChristian Marangi
278a2550d3cSChristian Marangi put_unaligned_le32(command, &mgmt_ethhdr->command);
279a2550d3cSChristian Marangi
280027152b8SChristian Marangi if (cmd == MDIO_WRITE)
281a2550d3cSChristian Marangi put_unaligned_le32(*val, &mgmt_ethhdr->mdio_data);
282027152b8SChristian Marangi
283027152b8SChristian Marangi mgmt_ethhdr->hdr = htons(hdr);
284027152b8SChristian Marangi
285027152b8SChristian Marangi data2 = skb_put_zero(skb, QCA_HDR_MGMT_DATA2_LEN + QCA_HDR_MGMT_PADDING_LEN);
286a2550d3cSChristian Marangi if (cmd == MDIO_WRITE && len > QCA_HDR_MGMT_DATA1_LEN) {
287a2550d3cSChristian Marangi int data_len = min_t(int, QCA_HDR_MGMT_DATA2_LEN,
288a2550d3cSChristian Marangi len - QCA_HDR_MGMT_DATA1_LEN);
289a2550d3cSChristian Marangi
290a2550d3cSChristian Marangi val++;
291a2550d3cSChristian Marangi
292a2550d3cSChristian Marangi for (i = sizeof(u32); i <= data_len; i += sizeof(u32)) {
293a2550d3cSChristian Marangi put_unaligned_le32(*val, data2);
294a2550d3cSChristian Marangi data2++;
295a2550d3cSChristian Marangi val++;
296a2550d3cSChristian Marangi }
297a2550d3cSChristian Marangi }
298027152b8SChristian Marangi
299027152b8SChristian Marangi return skb;
300027152b8SChristian Marangi }
301027152b8SChristian Marangi
qca8k_mdio_header_fill_seq_num(struct sk_buff * skb,u32 seq_num)302027152b8SChristian Marangi static void qca8k_mdio_header_fill_seq_num(struct sk_buff *skb, u32 seq_num)
303027152b8SChristian Marangi {
304027152b8SChristian Marangi struct qca_mgmt_ethhdr *mgmt_ethhdr;
305a2550d3cSChristian Marangi u32 seq;
306027152b8SChristian Marangi
307a2550d3cSChristian Marangi seq = FIELD_PREP(QCA_HDR_MGMT_SEQ_NUM, seq_num);
308027152b8SChristian Marangi mgmt_ethhdr = (struct qca_mgmt_ethhdr *)skb->data;
309a2550d3cSChristian Marangi put_unaligned_le32(seq, &mgmt_ethhdr->seq);
310027152b8SChristian Marangi }
311027152b8SChristian Marangi
qca8k_read_eth(struct qca8k_priv * priv,u32 reg,u32 * val,int len)312027152b8SChristian Marangi static int qca8k_read_eth(struct qca8k_priv *priv, u32 reg, u32 *val, int len)
313027152b8SChristian Marangi {
314027152b8SChristian Marangi struct qca8k_mgmt_eth_data *mgmt_eth_data = &priv->mgmt_eth_data;
315027152b8SChristian Marangi struct sk_buff *skb;
316027152b8SChristian Marangi bool ack;
317027152b8SChristian Marangi int ret;
318027152b8SChristian Marangi
319027152b8SChristian Marangi skb = qca8k_alloc_mdio_header(MDIO_READ, reg, NULL,
320027152b8SChristian Marangi QCA8K_ETHERNET_MDIO_PRIORITY, len);
321027152b8SChristian Marangi if (!skb)
322027152b8SChristian Marangi return -ENOMEM;
323027152b8SChristian Marangi
324027152b8SChristian Marangi mutex_lock(&mgmt_eth_data->mutex);
325027152b8SChristian Marangi
326027152b8SChristian Marangi /* Check mgmt_master if is operational */
327027152b8SChristian Marangi if (!priv->mgmt_master) {
328027152b8SChristian Marangi kfree_skb(skb);
329027152b8SChristian Marangi mutex_unlock(&mgmt_eth_data->mutex);
330027152b8SChristian Marangi return -EINVAL;
331027152b8SChristian Marangi }
332027152b8SChristian Marangi
333027152b8SChristian Marangi skb->dev = priv->mgmt_master;
334027152b8SChristian Marangi
335027152b8SChristian Marangi reinit_completion(&mgmt_eth_data->rw_done);
336027152b8SChristian Marangi
337027152b8SChristian Marangi /* Increment seq_num and set it in the mdio pkt */
338027152b8SChristian Marangi mgmt_eth_data->seq++;
339027152b8SChristian Marangi qca8k_mdio_header_fill_seq_num(skb, mgmt_eth_data->seq);
340027152b8SChristian Marangi mgmt_eth_data->ack = false;
341027152b8SChristian Marangi
342027152b8SChristian Marangi dev_queue_xmit(skb);
343027152b8SChristian Marangi
344027152b8SChristian Marangi ret = wait_for_completion_timeout(&mgmt_eth_data->rw_done,
345027152b8SChristian Marangi msecs_to_jiffies(QCA8K_ETHERNET_TIMEOUT));
346027152b8SChristian Marangi
347027152b8SChristian Marangi *val = mgmt_eth_data->data[0];
348027152b8SChristian Marangi if (len > QCA_HDR_MGMT_DATA1_LEN)
349027152b8SChristian Marangi memcpy(val + 1, mgmt_eth_data->data + 1, len - QCA_HDR_MGMT_DATA1_LEN);
350027152b8SChristian Marangi
351027152b8SChristian Marangi ack = mgmt_eth_data->ack;
352027152b8SChristian Marangi
353027152b8SChristian Marangi mutex_unlock(&mgmt_eth_data->mutex);
354027152b8SChristian Marangi
355027152b8SChristian Marangi if (ret <= 0)
356027152b8SChristian Marangi return -ETIMEDOUT;
357027152b8SChristian Marangi
358027152b8SChristian Marangi if (!ack)
359027152b8SChristian Marangi return -EINVAL;
360027152b8SChristian Marangi
361027152b8SChristian Marangi return 0;
362027152b8SChristian Marangi }
363027152b8SChristian Marangi
qca8k_write_eth(struct qca8k_priv * priv,u32 reg,u32 * val,int len)364027152b8SChristian Marangi static int qca8k_write_eth(struct qca8k_priv *priv, u32 reg, u32 *val, int len)
365027152b8SChristian Marangi {
366027152b8SChristian Marangi struct qca8k_mgmt_eth_data *mgmt_eth_data = &priv->mgmt_eth_data;
367027152b8SChristian Marangi struct sk_buff *skb;
368027152b8SChristian Marangi bool ack;
369027152b8SChristian Marangi int ret;
370027152b8SChristian Marangi
371027152b8SChristian Marangi skb = qca8k_alloc_mdio_header(MDIO_WRITE, reg, val,
372027152b8SChristian Marangi QCA8K_ETHERNET_MDIO_PRIORITY, len);
373027152b8SChristian Marangi if (!skb)
374027152b8SChristian Marangi return -ENOMEM;
375027152b8SChristian Marangi
376027152b8SChristian Marangi mutex_lock(&mgmt_eth_data->mutex);
377027152b8SChristian Marangi
378027152b8SChristian Marangi /* Check mgmt_master if is operational */
379027152b8SChristian Marangi if (!priv->mgmt_master) {
380027152b8SChristian Marangi kfree_skb(skb);
381027152b8SChristian Marangi mutex_unlock(&mgmt_eth_data->mutex);
382027152b8SChristian Marangi return -EINVAL;
383027152b8SChristian Marangi }
384027152b8SChristian Marangi
385027152b8SChristian Marangi skb->dev = priv->mgmt_master;
386027152b8SChristian Marangi
387027152b8SChristian Marangi reinit_completion(&mgmt_eth_data->rw_done);
388027152b8SChristian Marangi
389027152b8SChristian Marangi /* Increment seq_num and set it in the mdio pkt */
390027152b8SChristian Marangi mgmt_eth_data->seq++;
391027152b8SChristian Marangi qca8k_mdio_header_fill_seq_num(skb, mgmt_eth_data->seq);
392027152b8SChristian Marangi mgmt_eth_data->ack = false;
393027152b8SChristian Marangi
394027152b8SChristian Marangi dev_queue_xmit(skb);
395027152b8SChristian Marangi
396027152b8SChristian Marangi ret = wait_for_completion_timeout(&mgmt_eth_data->rw_done,
397027152b8SChristian Marangi msecs_to_jiffies(QCA8K_ETHERNET_TIMEOUT));
398027152b8SChristian Marangi
399027152b8SChristian Marangi ack = mgmt_eth_data->ack;
400027152b8SChristian Marangi
401027152b8SChristian Marangi mutex_unlock(&mgmt_eth_data->mutex);
402027152b8SChristian Marangi
403027152b8SChristian Marangi if (ret <= 0)
404027152b8SChristian Marangi return -ETIMEDOUT;
405027152b8SChristian Marangi
406027152b8SChristian Marangi if (!ack)
407027152b8SChristian Marangi return -EINVAL;
408027152b8SChristian Marangi
409027152b8SChristian Marangi return 0;
410027152b8SChristian Marangi }
411027152b8SChristian Marangi
412027152b8SChristian Marangi static int
qca8k_regmap_update_bits_eth(struct qca8k_priv * priv,u32 reg,u32 mask,u32 write_val)413027152b8SChristian Marangi qca8k_regmap_update_bits_eth(struct qca8k_priv *priv, u32 reg, u32 mask, u32 write_val)
414027152b8SChristian Marangi {
415027152b8SChristian Marangi u32 val = 0;
416027152b8SChristian Marangi int ret;
417027152b8SChristian Marangi
418027152b8SChristian Marangi ret = qca8k_read_eth(priv, reg, &val, sizeof(val));
419027152b8SChristian Marangi if (ret)
420027152b8SChristian Marangi return ret;
421027152b8SChristian Marangi
422027152b8SChristian Marangi val &= ~mask;
423027152b8SChristian Marangi val |= write_val;
424027152b8SChristian Marangi
425027152b8SChristian Marangi return qca8k_write_eth(priv, reg, &val, sizeof(val));
426027152b8SChristian Marangi }
427027152b8SChristian Marangi
428027152b8SChristian Marangi static int
qca8k_read_mii(struct qca8k_priv * priv,uint32_t reg,uint32_t * val)429c766e077SChristian Marangi qca8k_read_mii(struct qca8k_priv *priv, uint32_t reg, uint32_t *val)
430027152b8SChristian Marangi {
431027152b8SChristian Marangi struct mii_bus *bus = priv->bus;
432027152b8SChristian Marangi u16 r1, r2, page;
433027152b8SChristian Marangi int ret;
434027152b8SChristian Marangi
435027152b8SChristian Marangi qca8k_split_addr(reg, &r1, &r2, &page);
436027152b8SChristian Marangi
437027152b8SChristian Marangi mutex_lock_nested(&bus->mdio_lock, MDIO_MUTEX_NESTED);
438027152b8SChristian Marangi
439027152b8SChristian Marangi ret = qca8k_set_page(priv, page);
440027152b8SChristian Marangi if (ret < 0)
441027152b8SChristian Marangi goto exit;
442027152b8SChristian Marangi
443027152b8SChristian Marangi ret = qca8k_mii_read32(bus, 0x10 | r2, r1, val);
444027152b8SChristian Marangi
445027152b8SChristian Marangi exit:
446027152b8SChristian Marangi mutex_unlock(&bus->mdio_lock);
447027152b8SChristian Marangi return ret;
448027152b8SChristian Marangi }
449027152b8SChristian Marangi
450027152b8SChristian Marangi static int
qca8k_write_mii(struct qca8k_priv * priv,uint32_t reg,uint32_t val)451c766e077SChristian Marangi qca8k_write_mii(struct qca8k_priv *priv, uint32_t reg, uint32_t val)
452027152b8SChristian Marangi {
453027152b8SChristian Marangi struct mii_bus *bus = priv->bus;
454027152b8SChristian Marangi u16 r1, r2, page;
455027152b8SChristian Marangi int ret;
456027152b8SChristian Marangi
457027152b8SChristian Marangi qca8k_split_addr(reg, &r1, &r2, &page);
458027152b8SChristian Marangi
459027152b8SChristian Marangi mutex_lock_nested(&bus->mdio_lock, MDIO_MUTEX_NESTED);
460027152b8SChristian Marangi
461027152b8SChristian Marangi ret = qca8k_set_page(priv, page);
462027152b8SChristian Marangi if (ret < 0)
463027152b8SChristian Marangi goto exit;
464027152b8SChristian Marangi
46503cb9e6dSChristian Marangi qca8k_mii_write32(bus, 0x10 | r2, r1, val);
466027152b8SChristian Marangi
467027152b8SChristian Marangi exit:
468027152b8SChristian Marangi mutex_unlock(&bus->mdio_lock);
469027152b8SChristian Marangi return ret;
470027152b8SChristian Marangi }
471027152b8SChristian Marangi
472027152b8SChristian Marangi static int
qca8k_regmap_update_bits_mii(struct qca8k_priv * priv,uint32_t reg,uint32_t mask,uint32_t write_val)473c766e077SChristian Marangi qca8k_regmap_update_bits_mii(struct qca8k_priv *priv, uint32_t reg,
474c766e077SChristian Marangi uint32_t mask, uint32_t write_val)
475027152b8SChristian Marangi {
476027152b8SChristian Marangi struct mii_bus *bus = priv->bus;
477027152b8SChristian Marangi u16 r1, r2, page;
478027152b8SChristian Marangi u32 val;
479027152b8SChristian Marangi int ret;
480027152b8SChristian Marangi
481027152b8SChristian Marangi qca8k_split_addr(reg, &r1, &r2, &page);
482027152b8SChristian Marangi
483027152b8SChristian Marangi mutex_lock_nested(&bus->mdio_lock, MDIO_MUTEX_NESTED);
484027152b8SChristian Marangi
485027152b8SChristian Marangi ret = qca8k_set_page(priv, page);
486027152b8SChristian Marangi if (ret < 0)
487027152b8SChristian Marangi goto exit;
488027152b8SChristian Marangi
489027152b8SChristian Marangi ret = qca8k_mii_read32(bus, 0x10 | r2, r1, &val);
490027152b8SChristian Marangi if (ret < 0)
491027152b8SChristian Marangi goto exit;
492027152b8SChristian Marangi
493027152b8SChristian Marangi val &= ~mask;
494027152b8SChristian Marangi val |= write_val;
49503cb9e6dSChristian Marangi qca8k_mii_write32(bus, 0x10 | r2, r1, val);
496027152b8SChristian Marangi
497027152b8SChristian Marangi exit:
498027152b8SChristian Marangi mutex_unlock(&bus->mdio_lock);
499027152b8SChristian Marangi
500027152b8SChristian Marangi return ret;
501027152b8SChristian Marangi }
502027152b8SChristian Marangi
503c766e077SChristian Marangi static int
qca8k_bulk_read(void * ctx,const void * reg_buf,size_t reg_len,void * val_buf,size_t val_len)504c766e077SChristian Marangi qca8k_bulk_read(void *ctx, const void *reg_buf, size_t reg_len,
505c766e077SChristian Marangi void *val_buf, size_t val_len)
506c766e077SChristian Marangi {
507c766e077SChristian Marangi int i, count = val_len / sizeof(u32), ret;
508c766e077SChristian Marangi struct qca8k_priv *priv = ctx;
5095652d174SMarek Behún u32 reg = *(u16 *)reg_buf;
510c766e077SChristian Marangi
511c766e077SChristian Marangi if (priv->mgmt_master &&
512c766e077SChristian Marangi !qca8k_read_eth(priv, reg, val_buf, val_len))
513c766e077SChristian Marangi return 0;
514c766e077SChristian Marangi
515c766e077SChristian Marangi /* loop count times and increment reg of 4 */
516c766e077SChristian Marangi for (i = 0; i < count; i++, reg += sizeof(u32)) {
517c766e077SChristian Marangi ret = qca8k_read_mii(priv, reg, val_buf + i);
518c766e077SChristian Marangi if (ret < 0)
519c766e077SChristian Marangi return ret;
520c766e077SChristian Marangi }
521c766e077SChristian Marangi
522c766e077SChristian Marangi return 0;
523c766e077SChristian Marangi }
524c766e077SChristian Marangi
525c766e077SChristian Marangi static int
qca8k_bulk_gather_write(void * ctx,const void * reg_buf,size_t reg_len,const void * val_buf,size_t val_len)526c766e077SChristian Marangi qca8k_bulk_gather_write(void *ctx, const void *reg_buf, size_t reg_len,
527c766e077SChristian Marangi const void *val_buf, size_t val_len)
528c766e077SChristian Marangi {
529c766e077SChristian Marangi int i, count = val_len / sizeof(u32), ret;
530c766e077SChristian Marangi struct qca8k_priv *priv = ctx;
5315652d174SMarek Behún u32 reg = *(u16 *)reg_buf;
532c766e077SChristian Marangi u32 *val = (u32 *)val_buf;
533c766e077SChristian Marangi
534c766e077SChristian Marangi if (priv->mgmt_master &&
535c766e077SChristian Marangi !qca8k_write_eth(priv, reg, val, val_len))
536c766e077SChristian Marangi return 0;
537c766e077SChristian Marangi
538c766e077SChristian Marangi /* loop count times, increment reg of 4 and increment val ptr to
539c766e077SChristian Marangi * the next value
540c766e077SChristian Marangi */
541c766e077SChristian Marangi for (i = 0; i < count; i++, reg += sizeof(u32), val++) {
542c766e077SChristian Marangi ret = qca8k_write_mii(priv, reg, *val);
543c766e077SChristian Marangi if (ret < 0)
544c766e077SChristian Marangi return ret;
545c766e077SChristian Marangi }
546c766e077SChristian Marangi
547c766e077SChristian Marangi return 0;
548c766e077SChristian Marangi }
549c766e077SChristian Marangi
550c766e077SChristian Marangi static int
qca8k_bulk_write(void * ctx,const void * data,size_t bytes)551c766e077SChristian Marangi qca8k_bulk_write(void *ctx, const void *data, size_t bytes)
552c766e077SChristian Marangi {
553c766e077SChristian Marangi return qca8k_bulk_gather_write(ctx, data, sizeof(u16), data + sizeof(u16),
554c766e077SChristian Marangi bytes - sizeof(u16));
555c766e077SChristian Marangi }
556c766e077SChristian Marangi
557c766e077SChristian Marangi static int
qca8k_regmap_update_bits(void * ctx,uint32_t reg,uint32_t mask,uint32_t write_val)558c766e077SChristian Marangi qca8k_regmap_update_bits(void *ctx, uint32_t reg, uint32_t mask, uint32_t write_val)
559c766e077SChristian Marangi {
560c766e077SChristian Marangi struct qca8k_priv *priv = ctx;
561c766e077SChristian Marangi
562c766e077SChristian Marangi if (!qca8k_regmap_update_bits_eth(priv, reg, mask, write_val))
563c766e077SChristian Marangi return 0;
564c766e077SChristian Marangi
565c766e077SChristian Marangi return qca8k_regmap_update_bits_mii(priv, reg, mask, write_val);
566c766e077SChristian Marangi }
567c766e077SChristian Marangi
568027152b8SChristian Marangi static struct regmap_config qca8k_regmap_config = {
569027152b8SChristian Marangi .reg_bits = 16,
570027152b8SChristian Marangi .val_bits = 32,
571027152b8SChristian Marangi .reg_stride = 4,
572027152b8SChristian Marangi .max_register = 0x16ac, /* end MIB - Port6 range */
573c766e077SChristian Marangi .read = qca8k_bulk_read,
574c766e077SChristian Marangi .write = qca8k_bulk_write,
575027152b8SChristian Marangi .reg_update_bits = qca8k_regmap_update_bits,
576027152b8SChristian Marangi .rd_table = &qca8k_readable_table,
577027152b8SChristian Marangi .disable_locking = true, /* Locking is handled by qca8k read/write */
578027152b8SChristian Marangi .cache_type = REGCACHE_NONE, /* Explicitly disable CACHE */
5792c39dd02SChristian Marangi .max_raw_read = 32, /* mgmt eth can read up to 8 registers at time */
5802c39dd02SChristian Marangi /* ATU regs suffer from a bug where some data are not correctly
5812c39dd02SChristian Marangi * written. Disable bulk write to correctly write ATU entry.
5822c39dd02SChristian Marangi */
5832c39dd02SChristian Marangi .use_single_write = true,
584027152b8SChristian Marangi };
585027152b8SChristian Marangi
586027152b8SChristian Marangi static int
qca8k_phy_eth_busy_wait(struct qca8k_mgmt_eth_data * mgmt_eth_data,struct sk_buff * read_skb,u32 * val)587027152b8SChristian Marangi qca8k_phy_eth_busy_wait(struct qca8k_mgmt_eth_data *mgmt_eth_data,
588027152b8SChristian Marangi struct sk_buff *read_skb, u32 *val)
589027152b8SChristian Marangi {
590027152b8SChristian Marangi struct sk_buff *skb = skb_copy(read_skb, GFP_KERNEL);
591027152b8SChristian Marangi bool ack;
592027152b8SChristian Marangi int ret;
593027152b8SChristian Marangi
59487355b7cSJiasheng Jiang if (!skb)
59587355b7cSJiasheng Jiang return -ENOMEM;
59687355b7cSJiasheng Jiang
597027152b8SChristian Marangi reinit_completion(&mgmt_eth_data->rw_done);
598027152b8SChristian Marangi
599027152b8SChristian Marangi /* Increment seq_num and set it in the copy pkt */
600027152b8SChristian Marangi mgmt_eth_data->seq++;
601027152b8SChristian Marangi qca8k_mdio_header_fill_seq_num(skb, mgmt_eth_data->seq);
602027152b8SChristian Marangi mgmt_eth_data->ack = false;
603027152b8SChristian Marangi
604027152b8SChristian Marangi dev_queue_xmit(skb);
605027152b8SChristian Marangi
606027152b8SChristian Marangi ret = wait_for_completion_timeout(&mgmt_eth_data->rw_done,
607027152b8SChristian Marangi QCA8K_ETHERNET_TIMEOUT);
608027152b8SChristian Marangi
609027152b8SChristian Marangi ack = mgmt_eth_data->ack;
610027152b8SChristian Marangi
611027152b8SChristian Marangi if (ret <= 0)
612027152b8SChristian Marangi return -ETIMEDOUT;
613027152b8SChristian Marangi
614027152b8SChristian Marangi if (!ack)
615027152b8SChristian Marangi return -EINVAL;
616027152b8SChristian Marangi
617027152b8SChristian Marangi *val = mgmt_eth_data->data[0];
618027152b8SChristian Marangi
619027152b8SChristian Marangi return 0;
620027152b8SChristian Marangi }
621027152b8SChristian Marangi
622027152b8SChristian Marangi static int
qca8k_phy_eth_command(struct qca8k_priv * priv,bool read,int phy,int regnum,u16 data)623027152b8SChristian Marangi qca8k_phy_eth_command(struct qca8k_priv *priv, bool read, int phy,
624027152b8SChristian Marangi int regnum, u16 data)
625027152b8SChristian Marangi {
626027152b8SChristian Marangi struct sk_buff *write_skb, *clear_skb, *read_skb;
627027152b8SChristian Marangi struct qca8k_mgmt_eth_data *mgmt_eth_data;
628027152b8SChristian Marangi u32 write_val, clear_val = 0, val;
629027152b8SChristian Marangi struct net_device *mgmt_master;
630027152b8SChristian Marangi int ret, ret1;
631027152b8SChristian Marangi bool ack;
632027152b8SChristian Marangi
633027152b8SChristian Marangi if (regnum >= QCA8K_MDIO_MASTER_MAX_REG)
634027152b8SChristian Marangi return -EINVAL;
635027152b8SChristian Marangi
636027152b8SChristian Marangi mgmt_eth_data = &priv->mgmt_eth_data;
637027152b8SChristian Marangi
638027152b8SChristian Marangi write_val = QCA8K_MDIO_MASTER_BUSY | QCA8K_MDIO_MASTER_EN |
639027152b8SChristian Marangi QCA8K_MDIO_MASTER_PHY_ADDR(phy) |
640027152b8SChristian Marangi QCA8K_MDIO_MASTER_REG_ADDR(regnum);
641027152b8SChristian Marangi
642027152b8SChristian Marangi if (read) {
643027152b8SChristian Marangi write_val |= QCA8K_MDIO_MASTER_READ;
644027152b8SChristian Marangi } else {
645027152b8SChristian Marangi write_val |= QCA8K_MDIO_MASTER_WRITE;
646027152b8SChristian Marangi write_val |= QCA8K_MDIO_MASTER_DATA(data);
647027152b8SChristian Marangi }
648027152b8SChristian Marangi
649027152b8SChristian Marangi /* Prealloc all the needed skb before the lock */
650027152b8SChristian Marangi write_skb = qca8k_alloc_mdio_header(MDIO_WRITE, QCA8K_MDIO_MASTER_CTRL, &write_val,
651027152b8SChristian Marangi QCA8K_ETHERNET_PHY_PRIORITY, sizeof(write_val));
652027152b8SChristian Marangi if (!write_skb)
653027152b8SChristian Marangi return -ENOMEM;
654027152b8SChristian Marangi
655027152b8SChristian Marangi clear_skb = qca8k_alloc_mdio_header(MDIO_WRITE, QCA8K_MDIO_MASTER_CTRL, &clear_val,
656027152b8SChristian Marangi QCA8K_ETHERNET_PHY_PRIORITY, sizeof(clear_val));
657027152b8SChristian Marangi if (!clear_skb) {
658027152b8SChristian Marangi ret = -ENOMEM;
659027152b8SChristian Marangi goto err_clear_skb;
660027152b8SChristian Marangi }
661027152b8SChristian Marangi
662027152b8SChristian Marangi read_skb = qca8k_alloc_mdio_header(MDIO_READ, QCA8K_MDIO_MASTER_CTRL, &clear_val,
663027152b8SChristian Marangi QCA8K_ETHERNET_PHY_PRIORITY, sizeof(clear_val));
664027152b8SChristian Marangi if (!read_skb) {
665027152b8SChristian Marangi ret = -ENOMEM;
666027152b8SChristian Marangi goto err_read_skb;
667027152b8SChristian Marangi }
668027152b8SChristian Marangi
669526c8ee0SMarek Behún /* It seems that accessing the switch's internal PHYs via management
670526c8ee0SMarek Behún * packets still uses the MDIO bus within the switch internally, and
671526c8ee0SMarek Behún * these accesses can conflict with external MDIO accesses to other
672526c8ee0SMarek Behún * devices on the MDIO bus.
673526c8ee0SMarek Behún * We therefore need to lock the MDIO bus onto which the switch is
674526c8ee0SMarek Behún * connected.
675526c8ee0SMarek Behún */
676*916b577aSAndrew Lunn mutex_lock_nested(&priv->bus->mdio_lock, MDIO_MUTEX_NESTED);
677526c8ee0SMarek Behún
678027152b8SChristian Marangi /* Actually start the request:
679027152b8SChristian Marangi * 1. Send mdio master packet
680027152b8SChristian Marangi * 2. Busy Wait for mdio master command
681027152b8SChristian Marangi * 3. Get the data if we are reading
682027152b8SChristian Marangi * 4. Reset the mdio master (even with error)
683027152b8SChristian Marangi */
684027152b8SChristian Marangi mutex_lock(&mgmt_eth_data->mutex);
685027152b8SChristian Marangi
686027152b8SChristian Marangi /* Check if mgmt_master is operational */
687027152b8SChristian Marangi mgmt_master = priv->mgmt_master;
688027152b8SChristian Marangi if (!mgmt_master) {
689027152b8SChristian Marangi mutex_unlock(&mgmt_eth_data->mutex);
690526c8ee0SMarek Behún mutex_unlock(&priv->bus->mdio_lock);
691027152b8SChristian Marangi ret = -EINVAL;
692027152b8SChristian Marangi goto err_mgmt_master;
693027152b8SChristian Marangi }
694027152b8SChristian Marangi
695027152b8SChristian Marangi read_skb->dev = mgmt_master;
696027152b8SChristian Marangi clear_skb->dev = mgmt_master;
697027152b8SChristian Marangi write_skb->dev = mgmt_master;
698027152b8SChristian Marangi
699027152b8SChristian Marangi reinit_completion(&mgmt_eth_data->rw_done);
700027152b8SChristian Marangi
701027152b8SChristian Marangi /* Increment seq_num and set it in the write pkt */
702027152b8SChristian Marangi mgmt_eth_data->seq++;
703027152b8SChristian Marangi qca8k_mdio_header_fill_seq_num(write_skb, mgmt_eth_data->seq);
704027152b8SChristian Marangi mgmt_eth_data->ack = false;
705027152b8SChristian Marangi
706027152b8SChristian Marangi dev_queue_xmit(write_skb);
707027152b8SChristian Marangi
708027152b8SChristian Marangi ret = wait_for_completion_timeout(&mgmt_eth_data->rw_done,
709027152b8SChristian Marangi QCA8K_ETHERNET_TIMEOUT);
710027152b8SChristian Marangi
711027152b8SChristian Marangi ack = mgmt_eth_data->ack;
712027152b8SChristian Marangi
713027152b8SChristian Marangi if (ret <= 0) {
714027152b8SChristian Marangi ret = -ETIMEDOUT;
715027152b8SChristian Marangi kfree_skb(read_skb);
716027152b8SChristian Marangi goto exit;
717027152b8SChristian Marangi }
718027152b8SChristian Marangi
719027152b8SChristian Marangi if (!ack) {
720027152b8SChristian Marangi ret = -EINVAL;
721027152b8SChristian Marangi kfree_skb(read_skb);
722027152b8SChristian Marangi goto exit;
723027152b8SChristian Marangi }
724027152b8SChristian Marangi
725027152b8SChristian Marangi ret = read_poll_timeout(qca8k_phy_eth_busy_wait, ret1,
726027152b8SChristian Marangi !(val & QCA8K_MDIO_MASTER_BUSY), 0,
727027152b8SChristian Marangi QCA8K_BUSY_WAIT_TIMEOUT * USEC_PER_MSEC, false,
728027152b8SChristian Marangi mgmt_eth_data, read_skb, &val);
729027152b8SChristian Marangi
730027152b8SChristian Marangi if (ret < 0 && ret1 < 0) {
731027152b8SChristian Marangi ret = ret1;
732027152b8SChristian Marangi goto exit;
733027152b8SChristian Marangi }
734027152b8SChristian Marangi
735027152b8SChristian Marangi if (read) {
736027152b8SChristian Marangi reinit_completion(&mgmt_eth_data->rw_done);
737027152b8SChristian Marangi
738027152b8SChristian Marangi /* Increment seq_num and set it in the read pkt */
739027152b8SChristian Marangi mgmt_eth_data->seq++;
740027152b8SChristian Marangi qca8k_mdio_header_fill_seq_num(read_skb, mgmt_eth_data->seq);
741027152b8SChristian Marangi mgmt_eth_data->ack = false;
742027152b8SChristian Marangi
743027152b8SChristian Marangi dev_queue_xmit(read_skb);
744027152b8SChristian Marangi
745027152b8SChristian Marangi ret = wait_for_completion_timeout(&mgmt_eth_data->rw_done,
746027152b8SChristian Marangi QCA8K_ETHERNET_TIMEOUT);
747027152b8SChristian Marangi
748027152b8SChristian Marangi ack = mgmt_eth_data->ack;
749027152b8SChristian Marangi
750027152b8SChristian Marangi if (ret <= 0) {
751027152b8SChristian Marangi ret = -ETIMEDOUT;
752027152b8SChristian Marangi goto exit;
753027152b8SChristian Marangi }
754027152b8SChristian Marangi
755027152b8SChristian Marangi if (!ack) {
756027152b8SChristian Marangi ret = -EINVAL;
757027152b8SChristian Marangi goto exit;
758027152b8SChristian Marangi }
759027152b8SChristian Marangi
760027152b8SChristian Marangi ret = mgmt_eth_data->data[0] & QCA8K_MDIO_MASTER_DATA_MASK;
761027152b8SChristian Marangi } else {
762027152b8SChristian Marangi kfree_skb(read_skb);
763027152b8SChristian Marangi }
764027152b8SChristian Marangi exit:
765027152b8SChristian Marangi reinit_completion(&mgmt_eth_data->rw_done);
766027152b8SChristian Marangi
767027152b8SChristian Marangi /* Increment seq_num and set it in the clear pkt */
768027152b8SChristian Marangi mgmt_eth_data->seq++;
769027152b8SChristian Marangi qca8k_mdio_header_fill_seq_num(clear_skb, mgmt_eth_data->seq);
770027152b8SChristian Marangi mgmt_eth_data->ack = false;
771027152b8SChristian Marangi
772027152b8SChristian Marangi dev_queue_xmit(clear_skb);
773027152b8SChristian Marangi
774027152b8SChristian Marangi wait_for_completion_timeout(&mgmt_eth_data->rw_done,
775027152b8SChristian Marangi QCA8K_ETHERNET_TIMEOUT);
776027152b8SChristian Marangi
777027152b8SChristian Marangi mutex_unlock(&mgmt_eth_data->mutex);
778526c8ee0SMarek Behún mutex_unlock(&priv->bus->mdio_lock);
779027152b8SChristian Marangi
780027152b8SChristian Marangi return ret;
781027152b8SChristian Marangi
782027152b8SChristian Marangi /* Error handling before lock */
783027152b8SChristian Marangi err_mgmt_master:
784027152b8SChristian Marangi kfree_skb(read_skb);
785027152b8SChristian Marangi err_read_skb:
786027152b8SChristian Marangi kfree_skb(clear_skb);
787027152b8SChristian Marangi err_clear_skb:
788027152b8SChristian Marangi kfree_skb(write_skb);
789027152b8SChristian Marangi
790027152b8SChristian Marangi return ret;
791027152b8SChristian Marangi }
792027152b8SChristian Marangi
793027152b8SChristian Marangi static int
qca8k_mdio_busy_wait(struct mii_bus * bus,u32 reg,u32 mask)794027152b8SChristian Marangi qca8k_mdio_busy_wait(struct mii_bus *bus, u32 reg, u32 mask)
795027152b8SChristian Marangi {
796027152b8SChristian Marangi u16 r1, r2, page;
797027152b8SChristian Marangi u32 val;
798027152b8SChristian Marangi int ret, ret1;
799027152b8SChristian Marangi
800027152b8SChristian Marangi qca8k_split_addr(reg, &r1, &r2, &page);
801027152b8SChristian Marangi
802a4165830SChristian Marangi ret = read_poll_timeout(qca8k_mii_read_hi, ret1, !(val & mask), 0,
803027152b8SChristian Marangi QCA8K_BUSY_WAIT_TIMEOUT * USEC_PER_MSEC, false,
804a4165830SChristian Marangi bus, 0x10 | r2, r1 + 1, &val);
805027152b8SChristian Marangi
806027152b8SChristian Marangi /* Check if qca8k_read has failed for a different reason
807027152b8SChristian Marangi * before returnting -ETIMEDOUT
808027152b8SChristian Marangi */
809027152b8SChristian Marangi if (ret < 0 && ret1 < 0)
810027152b8SChristian Marangi return ret1;
811027152b8SChristian Marangi
812027152b8SChristian Marangi return ret;
813027152b8SChristian Marangi }
814027152b8SChristian Marangi
815027152b8SChristian Marangi static int
qca8k_mdio_write(struct qca8k_priv * priv,int phy,int regnum,u16 data)816027152b8SChristian Marangi qca8k_mdio_write(struct qca8k_priv *priv, int phy, int regnum, u16 data)
817027152b8SChristian Marangi {
818027152b8SChristian Marangi struct mii_bus *bus = priv->bus;
819027152b8SChristian Marangi u16 r1, r2, page;
820027152b8SChristian Marangi u32 val;
821027152b8SChristian Marangi int ret;
822027152b8SChristian Marangi
823027152b8SChristian Marangi if (regnum >= QCA8K_MDIO_MASTER_MAX_REG)
824027152b8SChristian Marangi return -EINVAL;
825027152b8SChristian Marangi
826027152b8SChristian Marangi val = QCA8K_MDIO_MASTER_BUSY | QCA8K_MDIO_MASTER_EN |
827027152b8SChristian Marangi QCA8K_MDIO_MASTER_WRITE | QCA8K_MDIO_MASTER_PHY_ADDR(phy) |
828027152b8SChristian Marangi QCA8K_MDIO_MASTER_REG_ADDR(regnum) |
829027152b8SChristian Marangi QCA8K_MDIO_MASTER_DATA(data);
830027152b8SChristian Marangi
831027152b8SChristian Marangi qca8k_split_addr(QCA8K_MDIO_MASTER_CTRL, &r1, &r2, &page);
832027152b8SChristian Marangi
833027152b8SChristian Marangi mutex_lock_nested(&bus->mdio_lock, MDIO_MUTEX_NESTED);
834027152b8SChristian Marangi
835027152b8SChristian Marangi ret = qca8k_set_page(priv, page);
836027152b8SChristian Marangi if (ret)
837027152b8SChristian Marangi goto exit;
838027152b8SChristian Marangi
83903cb9e6dSChristian Marangi qca8k_mii_write32(bus, 0x10 | r2, r1, val);
840027152b8SChristian Marangi
841027152b8SChristian Marangi ret = qca8k_mdio_busy_wait(bus, QCA8K_MDIO_MASTER_CTRL,
842027152b8SChristian Marangi QCA8K_MDIO_MASTER_BUSY);
843027152b8SChristian Marangi
844027152b8SChristian Marangi exit:
845027152b8SChristian Marangi /* even if the busy_wait timeouts try to clear the MASTER_EN */
846a4165830SChristian Marangi qca8k_mii_write_hi(bus, 0x10 | r2, r1 + 1, 0);
847027152b8SChristian Marangi
848027152b8SChristian Marangi mutex_unlock(&bus->mdio_lock);
849027152b8SChristian Marangi
850027152b8SChristian Marangi return ret;
851027152b8SChristian Marangi }
852027152b8SChristian Marangi
853027152b8SChristian Marangi static int
qca8k_mdio_read(struct qca8k_priv * priv,int phy,int regnum)854027152b8SChristian Marangi qca8k_mdio_read(struct qca8k_priv *priv, int phy, int regnum)
855027152b8SChristian Marangi {
856027152b8SChristian Marangi struct mii_bus *bus = priv->bus;
857027152b8SChristian Marangi u16 r1, r2, page;
858027152b8SChristian Marangi u32 val;
859027152b8SChristian Marangi int ret;
860027152b8SChristian Marangi
861027152b8SChristian Marangi if (regnum >= QCA8K_MDIO_MASTER_MAX_REG)
862027152b8SChristian Marangi return -EINVAL;
863027152b8SChristian Marangi
864027152b8SChristian Marangi val = QCA8K_MDIO_MASTER_BUSY | QCA8K_MDIO_MASTER_EN |
865027152b8SChristian Marangi QCA8K_MDIO_MASTER_READ | QCA8K_MDIO_MASTER_PHY_ADDR(phy) |
866027152b8SChristian Marangi QCA8K_MDIO_MASTER_REG_ADDR(regnum);
867027152b8SChristian Marangi
868027152b8SChristian Marangi qca8k_split_addr(QCA8K_MDIO_MASTER_CTRL, &r1, &r2, &page);
869027152b8SChristian Marangi
870027152b8SChristian Marangi mutex_lock_nested(&bus->mdio_lock, MDIO_MUTEX_NESTED);
871027152b8SChristian Marangi
872027152b8SChristian Marangi ret = qca8k_set_page(priv, page);
873027152b8SChristian Marangi if (ret)
874027152b8SChristian Marangi goto exit;
875027152b8SChristian Marangi
876a4165830SChristian Marangi qca8k_mii_write_hi(bus, 0x10 | r2, r1 + 1, val);
877027152b8SChristian Marangi
878027152b8SChristian Marangi ret = qca8k_mdio_busy_wait(bus, QCA8K_MDIO_MASTER_CTRL,
879027152b8SChristian Marangi QCA8K_MDIO_MASTER_BUSY);
880027152b8SChristian Marangi if (ret)
881027152b8SChristian Marangi goto exit;
882027152b8SChristian Marangi
883a4165830SChristian Marangi ret = qca8k_mii_read_lo(bus, 0x10 | r2, r1, &val);
884027152b8SChristian Marangi
885027152b8SChristian Marangi exit:
886027152b8SChristian Marangi /* even if the busy_wait timeouts try to clear the MASTER_EN */
887a4165830SChristian Marangi qca8k_mii_write_hi(bus, 0x10 | r2, r1 + 1, 0);
888027152b8SChristian Marangi
889027152b8SChristian Marangi mutex_unlock(&bus->mdio_lock);
890027152b8SChristian Marangi
891027152b8SChristian Marangi if (ret >= 0)
892027152b8SChristian Marangi ret = val & QCA8K_MDIO_MASTER_DATA_MASK;
893027152b8SChristian Marangi
894027152b8SChristian Marangi return ret;
895027152b8SChristian Marangi }
896027152b8SChristian Marangi
897027152b8SChristian Marangi static int
qca8k_internal_mdio_write(struct mii_bus * slave_bus,int phy,int regnum,u16 data)898027152b8SChristian Marangi qca8k_internal_mdio_write(struct mii_bus *slave_bus, int phy, int regnum, u16 data)
899027152b8SChristian Marangi {
900027152b8SChristian Marangi struct qca8k_priv *priv = slave_bus->priv;
901027152b8SChristian Marangi int ret;
902027152b8SChristian Marangi
903027152b8SChristian Marangi /* Use mdio Ethernet when available, fallback to legacy one on error */
904027152b8SChristian Marangi ret = qca8k_phy_eth_command(priv, false, phy, regnum, data);
905027152b8SChristian Marangi if (!ret)
906027152b8SChristian Marangi return 0;
907027152b8SChristian Marangi
908027152b8SChristian Marangi return qca8k_mdio_write(priv, phy, regnum, data);
909027152b8SChristian Marangi }
910027152b8SChristian Marangi
911027152b8SChristian Marangi static int
qca8k_internal_mdio_read(struct mii_bus * slave_bus,int phy,int regnum)912027152b8SChristian Marangi qca8k_internal_mdio_read(struct mii_bus *slave_bus, int phy, int regnum)
913027152b8SChristian Marangi {
914027152b8SChristian Marangi struct qca8k_priv *priv = slave_bus->priv;
915027152b8SChristian Marangi int ret;
916027152b8SChristian Marangi
917027152b8SChristian Marangi /* Use mdio Ethernet when available, fallback to legacy one on error */
918027152b8SChristian Marangi ret = qca8k_phy_eth_command(priv, true, phy, regnum, 0);
919027152b8SChristian Marangi if (ret >= 0)
920027152b8SChristian Marangi return ret;
921027152b8SChristian Marangi
922027152b8SChristian Marangi ret = qca8k_mdio_read(priv, phy, regnum);
923027152b8SChristian Marangi
924027152b8SChristian Marangi if (ret < 0)
925027152b8SChristian Marangi return 0xffff;
926027152b8SChristian Marangi
927027152b8SChristian Marangi return ret;
928027152b8SChristian Marangi }
929027152b8SChristian Marangi
930027152b8SChristian Marangi static int
qca8k_legacy_mdio_write(struct mii_bus * slave_bus,int port,int regnum,u16 data)931027152b8SChristian Marangi qca8k_legacy_mdio_write(struct mii_bus *slave_bus, int port, int regnum, u16 data)
932027152b8SChristian Marangi {
933027152b8SChristian Marangi port = qca8k_port_to_phy(port) % PHY_MAX_ADDR;
934027152b8SChristian Marangi
935027152b8SChristian Marangi return qca8k_internal_mdio_write(slave_bus, port, regnum, data);
936027152b8SChristian Marangi }
937027152b8SChristian Marangi
938027152b8SChristian Marangi static int
qca8k_legacy_mdio_read(struct mii_bus * slave_bus,int port,int regnum)939027152b8SChristian Marangi qca8k_legacy_mdio_read(struct mii_bus *slave_bus, int port, int regnum)
940027152b8SChristian Marangi {
941027152b8SChristian Marangi port = qca8k_port_to_phy(port) % PHY_MAX_ADDR;
942027152b8SChristian Marangi
943027152b8SChristian Marangi return qca8k_internal_mdio_read(slave_bus, port, regnum);
944027152b8SChristian Marangi }
945027152b8SChristian Marangi
946027152b8SChristian Marangi static int
qca8k_mdio_register(struct qca8k_priv * priv)947027152b8SChristian Marangi qca8k_mdio_register(struct qca8k_priv *priv)
948027152b8SChristian Marangi {
949027152b8SChristian Marangi struct dsa_switch *ds = priv->ds;
950027152b8SChristian Marangi struct device_node *mdio;
951027152b8SChristian Marangi struct mii_bus *bus;
9529916fdd8SVladimir Oltean int err;
9539916fdd8SVladimir Oltean
9549916fdd8SVladimir Oltean mdio = of_get_child_by_name(priv->dev->of_node, "mdio");
955027152b8SChristian Marangi
956027152b8SChristian Marangi bus = devm_mdiobus_alloc(ds->dev);
9579916fdd8SVladimir Oltean if (!bus) {
9589916fdd8SVladimir Oltean err = -ENOMEM;
9599916fdd8SVladimir Oltean goto out_put_node;
9609916fdd8SVladimir Oltean }
961027152b8SChristian Marangi
962027152b8SChristian Marangi bus->priv = (void *)priv;
963027152b8SChristian Marangi snprintf(bus->id, MII_BUS_ID_SIZE, "qca8k-%d.%d",
964027152b8SChristian Marangi ds->dst->index, ds->index);
965027152b8SChristian Marangi bus->parent = ds->dev;
966027152b8SChristian Marangi bus->phy_mask = ~ds->phys_mii_mask;
967027152b8SChristian Marangi ds->slave_mii_bus = bus;
968027152b8SChristian Marangi
969027152b8SChristian Marangi /* Check if the devicetree declare the port:phy mapping */
970027152b8SChristian Marangi if (of_device_is_available(mdio)) {
971027152b8SChristian Marangi bus->name = "qca8k slave mii";
972027152b8SChristian Marangi bus->read = qca8k_internal_mdio_read;
973027152b8SChristian Marangi bus->write = qca8k_internal_mdio_write;
9749916fdd8SVladimir Oltean err = devm_of_mdiobus_register(priv->dev, bus, mdio);
9759916fdd8SVladimir Oltean goto out_put_node;
976027152b8SChristian Marangi }
977027152b8SChristian Marangi
978027152b8SChristian Marangi /* If a mapping can't be found the legacy mapping is used,
979027152b8SChristian Marangi * using the qca8k_port_to_phy function
980027152b8SChristian Marangi */
981027152b8SChristian Marangi bus->name = "qca8k-legacy slave mii";
982027152b8SChristian Marangi bus->read = qca8k_legacy_mdio_read;
983027152b8SChristian Marangi bus->write = qca8k_legacy_mdio_write;
9849916fdd8SVladimir Oltean
9859916fdd8SVladimir Oltean err = devm_mdiobus_register(priv->dev, bus);
9869916fdd8SVladimir Oltean
9879916fdd8SVladimir Oltean out_put_node:
9889916fdd8SVladimir Oltean of_node_put(mdio);
9899916fdd8SVladimir Oltean
9909916fdd8SVladimir Oltean return err;
991027152b8SChristian Marangi }
992027152b8SChristian Marangi
993027152b8SChristian Marangi static int
qca8k_setup_mdio_bus(struct qca8k_priv * priv)994027152b8SChristian Marangi qca8k_setup_mdio_bus(struct qca8k_priv *priv)
995027152b8SChristian Marangi {
996027152b8SChristian Marangi u32 internal_mdio_mask = 0, external_mdio_mask = 0, reg;
997027152b8SChristian Marangi struct device_node *ports, *port;
998027152b8SChristian Marangi phy_interface_t mode;
999027152b8SChristian Marangi int err;
1000027152b8SChristian Marangi
1001027152b8SChristian Marangi ports = of_get_child_by_name(priv->dev->of_node, "ports");
1002027152b8SChristian Marangi if (!ports)
1003027152b8SChristian Marangi ports = of_get_child_by_name(priv->dev->of_node, "ethernet-ports");
1004027152b8SChristian Marangi
1005027152b8SChristian Marangi if (!ports)
1006027152b8SChristian Marangi return -EINVAL;
1007027152b8SChristian Marangi
1008027152b8SChristian Marangi for_each_available_child_of_node(ports, port) {
1009027152b8SChristian Marangi err = of_property_read_u32(port, "reg", ®);
1010027152b8SChristian Marangi if (err) {
1011027152b8SChristian Marangi of_node_put(port);
1012027152b8SChristian Marangi of_node_put(ports);
1013027152b8SChristian Marangi return err;
1014027152b8SChristian Marangi }
1015027152b8SChristian Marangi
1016027152b8SChristian Marangi if (!dsa_is_user_port(priv->ds, reg))
1017027152b8SChristian Marangi continue;
1018027152b8SChristian Marangi
1019027152b8SChristian Marangi of_get_phy_mode(port, &mode);
1020027152b8SChristian Marangi
1021027152b8SChristian Marangi if (of_property_read_bool(port, "phy-handle") &&
1022027152b8SChristian Marangi mode != PHY_INTERFACE_MODE_INTERNAL)
1023027152b8SChristian Marangi external_mdio_mask |= BIT(reg);
1024027152b8SChristian Marangi else
1025027152b8SChristian Marangi internal_mdio_mask |= BIT(reg);
1026027152b8SChristian Marangi }
1027027152b8SChristian Marangi
1028027152b8SChristian Marangi of_node_put(ports);
1029027152b8SChristian Marangi if (!external_mdio_mask && !internal_mdio_mask) {
1030027152b8SChristian Marangi dev_err(priv->dev, "no PHYs are defined.\n");
1031027152b8SChristian Marangi return -EINVAL;
1032027152b8SChristian Marangi }
1033027152b8SChristian Marangi
1034027152b8SChristian Marangi /* The QCA8K_MDIO_MASTER_EN Bit, which grants access to PHYs through
1035027152b8SChristian Marangi * the MDIO_MASTER register also _disconnects_ the external MDC
1036027152b8SChristian Marangi * passthrough to the internal PHYs. It's not possible to use both
1037027152b8SChristian Marangi * configurations at the same time!
1038027152b8SChristian Marangi *
1039027152b8SChristian Marangi * Because this came up during the review process:
1040027152b8SChristian Marangi * If the external mdio-bus driver is capable magically disabling
1041027152b8SChristian Marangi * the QCA8K_MDIO_MASTER_EN and mutex/spin-locking out the qca8k's
1042027152b8SChristian Marangi * accessors for the time being, it would be possible to pull this
1043027152b8SChristian Marangi * off.
1044027152b8SChristian Marangi */
1045027152b8SChristian Marangi if (!!external_mdio_mask && !!internal_mdio_mask) {
1046027152b8SChristian Marangi dev_err(priv->dev, "either internal or external mdio bus configuration is supported.\n");
1047027152b8SChristian Marangi return -EINVAL;
1048027152b8SChristian Marangi }
1049027152b8SChristian Marangi
1050027152b8SChristian Marangi if (external_mdio_mask) {
1051027152b8SChristian Marangi /* Make sure to disable the internal mdio bus in cases
1052027152b8SChristian Marangi * a dt-overlay and driver reload changed the configuration
1053027152b8SChristian Marangi */
1054027152b8SChristian Marangi
1055027152b8SChristian Marangi return regmap_clear_bits(priv->regmap, QCA8K_MDIO_MASTER_CTRL,
1056027152b8SChristian Marangi QCA8K_MDIO_MASTER_EN);
1057027152b8SChristian Marangi }
1058027152b8SChristian Marangi
1059027152b8SChristian Marangi return qca8k_mdio_register(priv);
1060027152b8SChristian Marangi }
1061027152b8SChristian Marangi
1062027152b8SChristian Marangi static int
qca8k_setup_mac_pwr_sel(struct qca8k_priv * priv)1063027152b8SChristian Marangi qca8k_setup_mac_pwr_sel(struct qca8k_priv *priv)
1064027152b8SChristian Marangi {
1065027152b8SChristian Marangi u32 mask = 0;
1066027152b8SChristian Marangi int ret = 0;
1067027152b8SChristian Marangi
1068027152b8SChristian Marangi /* SoC specific settings for ipq8064.
1069027152b8SChristian Marangi * If more device require this consider adding
1070027152b8SChristian Marangi * a dedicated binding.
1071027152b8SChristian Marangi */
1072027152b8SChristian Marangi if (of_machine_is_compatible("qcom,ipq8064"))
1073027152b8SChristian Marangi mask |= QCA8K_MAC_PWR_RGMII0_1_8V;
1074027152b8SChristian Marangi
1075027152b8SChristian Marangi /* SoC specific settings for ipq8065 */
1076027152b8SChristian Marangi if (of_machine_is_compatible("qcom,ipq8065"))
1077027152b8SChristian Marangi mask |= QCA8K_MAC_PWR_RGMII1_1_8V;
1078027152b8SChristian Marangi
1079027152b8SChristian Marangi if (mask) {
1080027152b8SChristian Marangi ret = qca8k_rmw(priv, QCA8K_REG_MAC_PWR_SEL,
1081027152b8SChristian Marangi QCA8K_MAC_PWR_RGMII0_1_8V |
1082027152b8SChristian Marangi QCA8K_MAC_PWR_RGMII1_1_8V,
1083027152b8SChristian Marangi mask);
1084027152b8SChristian Marangi }
1085027152b8SChristian Marangi
1086027152b8SChristian Marangi return ret;
1087027152b8SChristian Marangi }
1088027152b8SChristian Marangi
qca8k_find_cpu_port(struct dsa_switch * ds)1089027152b8SChristian Marangi static int qca8k_find_cpu_port(struct dsa_switch *ds)
1090027152b8SChristian Marangi {
1091027152b8SChristian Marangi struct qca8k_priv *priv = ds->priv;
1092027152b8SChristian Marangi
1093027152b8SChristian Marangi /* Find the connected cpu port. Valid port are 0 or 6 */
1094027152b8SChristian Marangi if (dsa_is_cpu_port(ds, 0))
1095027152b8SChristian Marangi return 0;
1096027152b8SChristian Marangi
1097027152b8SChristian Marangi dev_dbg(priv->dev, "port 0 is not the CPU port. Checking port 6");
1098027152b8SChristian Marangi
1099027152b8SChristian Marangi if (dsa_is_cpu_port(ds, 6))
1100027152b8SChristian Marangi return 6;
1101027152b8SChristian Marangi
1102027152b8SChristian Marangi return -EINVAL;
1103027152b8SChristian Marangi }
1104027152b8SChristian Marangi
1105027152b8SChristian Marangi static int
qca8k_setup_of_pws_reg(struct qca8k_priv * priv)1106027152b8SChristian Marangi qca8k_setup_of_pws_reg(struct qca8k_priv *priv)
1107027152b8SChristian Marangi {
1108027152b8SChristian Marangi const struct qca8k_match_data *data = priv->info;
1109027152b8SChristian Marangi struct device_node *node = priv->dev->of_node;
1110027152b8SChristian Marangi u32 val = 0;
1111027152b8SChristian Marangi int ret;
1112027152b8SChristian Marangi
1113027152b8SChristian Marangi /* QCA8327 require to set to the correct mode.
1114027152b8SChristian Marangi * His bigger brother QCA8328 have the 172 pin layout.
1115027152b8SChristian Marangi * Should be applied by default but we set this just to make sure.
1116027152b8SChristian Marangi */
1117027152b8SChristian Marangi if (priv->switch_id == QCA8K_ID_QCA8327) {
1118027152b8SChristian Marangi /* Set the correct package of 148 pin for QCA8327 */
1119027152b8SChristian Marangi if (data->reduced_package)
1120027152b8SChristian Marangi val |= QCA8327_PWS_PACKAGE148_EN;
1121027152b8SChristian Marangi
1122027152b8SChristian Marangi ret = qca8k_rmw(priv, QCA8K_REG_PWS, QCA8327_PWS_PACKAGE148_EN,
1123027152b8SChristian Marangi val);
1124027152b8SChristian Marangi if (ret)
1125027152b8SChristian Marangi return ret;
1126027152b8SChristian Marangi }
1127027152b8SChristian Marangi
1128027152b8SChristian Marangi if (of_property_read_bool(node, "qca,ignore-power-on-sel"))
1129027152b8SChristian Marangi val |= QCA8K_PWS_POWER_ON_SEL;
1130027152b8SChristian Marangi
1131027152b8SChristian Marangi if (of_property_read_bool(node, "qca,led-open-drain")) {
1132027152b8SChristian Marangi if (!(val & QCA8K_PWS_POWER_ON_SEL)) {
1133027152b8SChristian Marangi dev_err(priv->dev, "qca,led-open-drain require qca,ignore-power-on-sel to be set.");
1134027152b8SChristian Marangi return -EINVAL;
1135027152b8SChristian Marangi }
1136027152b8SChristian Marangi
1137027152b8SChristian Marangi val |= QCA8K_PWS_LED_OPEN_EN_CSR;
1138027152b8SChristian Marangi }
1139027152b8SChristian Marangi
1140027152b8SChristian Marangi return qca8k_rmw(priv, QCA8K_REG_PWS,
1141027152b8SChristian Marangi QCA8K_PWS_LED_OPEN_EN_CSR | QCA8K_PWS_POWER_ON_SEL,
1142027152b8SChristian Marangi val);
1143027152b8SChristian Marangi }
1144027152b8SChristian Marangi
1145027152b8SChristian Marangi static int
qca8k_parse_port_config(struct qca8k_priv * priv)1146027152b8SChristian Marangi qca8k_parse_port_config(struct qca8k_priv *priv)
1147027152b8SChristian Marangi {
1148027152b8SChristian Marangi int port, cpu_port_index = -1, ret;
1149027152b8SChristian Marangi struct device_node *port_dn;
1150027152b8SChristian Marangi phy_interface_t mode;
1151027152b8SChristian Marangi struct dsa_port *dp;
1152027152b8SChristian Marangi u32 delay;
1153027152b8SChristian Marangi
1154027152b8SChristian Marangi /* We have 2 CPU port. Check them */
1155027152b8SChristian Marangi for (port = 0; port < QCA8K_NUM_PORTS; port++) {
1156027152b8SChristian Marangi /* Skip every other port */
1157027152b8SChristian Marangi if (port != 0 && port != 6)
1158027152b8SChristian Marangi continue;
1159027152b8SChristian Marangi
1160027152b8SChristian Marangi dp = dsa_to_port(priv->ds, port);
1161027152b8SChristian Marangi port_dn = dp->dn;
1162027152b8SChristian Marangi cpu_port_index++;
1163027152b8SChristian Marangi
1164027152b8SChristian Marangi if (!of_device_is_available(port_dn))
1165027152b8SChristian Marangi continue;
1166027152b8SChristian Marangi
1167027152b8SChristian Marangi ret = of_get_phy_mode(port_dn, &mode);
1168027152b8SChristian Marangi if (ret)
1169027152b8SChristian Marangi continue;
1170027152b8SChristian Marangi
1171027152b8SChristian Marangi switch (mode) {
1172027152b8SChristian Marangi case PHY_INTERFACE_MODE_RGMII:
1173027152b8SChristian Marangi case PHY_INTERFACE_MODE_RGMII_ID:
1174027152b8SChristian Marangi case PHY_INTERFACE_MODE_RGMII_TXID:
1175027152b8SChristian Marangi case PHY_INTERFACE_MODE_RGMII_RXID:
1176027152b8SChristian Marangi case PHY_INTERFACE_MODE_SGMII:
1177027152b8SChristian Marangi delay = 0;
1178027152b8SChristian Marangi
1179027152b8SChristian Marangi if (!of_property_read_u32(port_dn, "tx-internal-delay-ps", &delay))
1180027152b8SChristian Marangi /* Switch regs accept value in ns, convert ps to ns */
1181027152b8SChristian Marangi delay = delay / 1000;
1182027152b8SChristian Marangi else if (mode == PHY_INTERFACE_MODE_RGMII_ID ||
1183027152b8SChristian Marangi mode == PHY_INTERFACE_MODE_RGMII_TXID)
1184027152b8SChristian Marangi delay = 1;
1185027152b8SChristian Marangi
1186027152b8SChristian Marangi if (!FIELD_FIT(QCA8K_PORT_PAD_RGMII_TX_DELAY_MASK, delay)) {
1187027152b8SChristian Marangi dev_err(priv->dev, "rgmii tx delay is limited to a max value of 3ns, setting to the max value");
1188027152b8SChristian Marangi delay = 3;
1189027152b8SChristian Marangi }
1190027152b8SChristian Marangi
1191027152b8SChristian Marangi priv->ports_config.rgmii_tx_delay[cpu_port_index] = delay;
1192027152b8SChristian Marangi
1193027152b8SChristian Marangi delay = 0;
1194027152b8SChristian Marangi
1195027152b8SChristian Marangi if (!of_property_read_u32(port_dn, "rx-internal-delay-ps", &delay))
1196027152b8SChristian Marangi /* Switch regs accept value in ns, convert ps to ns */
1197027152b8SChristian Marangi delay = delay / 1000;
1198027152b8SChristian Marangi else if (mode == PHY_INTERFACE_MODE_RGMII_ID ||
1199027152b8SChristian Marangi mode == PHY_INTERFACE_MODE_RGMII_RXID)
1200027152b8SChristian Marangi delay = 2;
1201027152b8SChristian Marangi
1202027152b8SChristian Marangi if (!FIELD_FIT(QCA8K_PORT_PAD_RGMII_RX_DELAY_MASK, delay)) {
1203027152b8SChristian Marangi dev_err(priv->dev, "rgmii rx delay is limited to a max value of 3ns, setting to the max value");
1204027152b8SChristian Marangi delay = 3;
1205027152b8SChristian Marangi }
1206027152b8SChristian Marangi
1207027152b8SChristian Marangi priv->ports_config.rgmii_rx_delay[cpu_port_index] = delay;
1208027152b8SChristian Marangi
1209027152b8SChristian Marangi /* Skip sgmii parsing for rgmii* mode */
1210027152b8SChristian Marangi if (mode == PHY_INTERFACE_MODE_RGMII ||
1211027152b8SChristian Marangi mode == PHY_INTERFACE_MODE_RGMII_ID ||
1212027152b8SChristian Marangi mode == PHY_INTERFACE_MODE_RGMII_TXID ||
1213027152b8SChristian Marangi mode == PHY_INTERFACE_MODE_RGMII_RXID)
1214027152b8SChristian Marangi break;
1215027152b8SChristian Marangi
1216027152b8SChristian Marangi if (of_property_read_bool(port_dn, "qca,sgmii-txclk-falling-edge"))
1217027152b8SChristian Marangi priv->ports_config.sgmii_tx_clk_falling_edge = true;
1218027152b8SChristian Marangi
1219027152b8SChristian Marangi if (of_property_read_bool(port_dn, "qca,sgmii-rxclk-falling-edge"))
1220027152b8SChristian Marangi priv->ports_config.sgmii_rx_clk_falling_edge = true;
1221027152b8SChristian Marangi
1222027152b8SChristian Marangi if (of_property_read_bool(port_dn, "qca,sgmii-enable-pll")) {
1223027152b8SChristian Marangi priv->ports_config.sgmii_enable_pll = true;
1224027152b8SChristian Marangi
1225027152b8SChristian Marangi if (priv->switch_id == QCA8K_ID_QCA8327) {
1226027152b8SChristian Marangi dev_err(priv->dev, "SGMII PLL should NOT be enabled for qca8327. Aborting enabling");
1227027152b8SChristian Marangi priv->ports_config.sgmii_enable_pll = false;
1228027152b8SChristian Marangi }
1229027152b8SChristian Marangi
1230027152b8SChristian Marangi if (priv->switch_revision < 2)
1231027152b8SChristian Marangi dev_warn(priv->dev, "SGMII PLL should NOT be enabled for qca8337 with revision 2 or more.");
1232027152b8SChristian Marangi }
1233027152b8SChristian Marangi
1234027152b8SChristian Marangi break;
1235027152b8SChristian Marangi default:
1236027152b8SChristian Marangi continue;
1237027152b8SChristian Marangi }
1238027152b8SChristian Marangi }
1239027152b8SChristian Marangi
1240027152b8SChristian Marangi return 0;
1241027152b8SChristian Marangi }
1242027152b8SChristian Marangi
1243027152b8SChristian Marangi static void
qca8k_mac_config_setup_internal_delay(struct qca8k_priv * priv,int cpu_port_index,u32 reg)1244027152b8SChristian Marangi qca8k_mac_config_setup_internal_delay(struct qca8k_priv *priv, int cpu_port_index,
1245027152b8SChristian Marangi u32 reg)
1246027152b8SChristian Marangi {
1247027152b8SChristian Marangi u32 delay, val = 0;
1248027152b8SChristian Marangi int ret;
1249027152b8SChristian Marangi
1250027152b8SChristian Marangi /* Delay can be declared in 3 different way.
1251027152b8SChristian Marangi * Mode to rgmii and internal-delay standard binding defined
1252027152b8SChristian Marangi * rgmii-id or rgmii-tx/rx phy mode set.
1253027152b8SChristian Marangi * The parse logic set a delay different than 0 only when one
1254027152b8SChristian Marangi * of the 3 different way is used. In all other case delay is
1255027152b8SChristian Marangi * not enabled. With ID or TX/RXID delay is enabled and set
1256027152b8SChristian Marangi * to the default and recommended value.
1257027152b8SChristian Marangi */
1258027152b8SChristian Marangi if (priv->ports_config.rgmii_tx_delay[cpu_port_index]) {
1259027152b8SChristian Marangi delay = priv->ports_config.rgmii_tx_delay[cpu_port_index];
1260027152b8SChristian Marangi
1261027152b8SChristian Marangi val |= QCA8K_PORT_PAD_RGMII_TX_DELAY(delay) |
1262027152b8SChristian Marangi QCA8K_PORT_PAD_RGMII_TX_DELAY_EN;
1263027152b8SChristian Marangi }
1264027152b8SChristian Marangi
1265027152b8SChristian Marangi if (priv->ports_config.rgmii_rx_delay[cpu_port_index]) {
1266027152b8SChristian Marangi delay = priv->ports_config.rgmii_rx_delay[cpu_port_index];
1267027152b8SChristian Marangi
1268027152b8SChristian Marangi val |= QCA8K_PORT_PAD_RGMII_RX_DELAY(delay) |
1269027152b8SChristian Marangi QCA8K_PORT_PAD_RGMII_RX_DELAY_EN;
1270027152b8SChristian Marangi }
1271027152b8SChristian Marangi
1272027152b8SChristian Marangi /* Set RGMII delay based on the selected values */
1273027152b8SChristian Marangi ret = qca8k_rmw(priv, reg,
1274027152b8SChristian Marangi QCA8K_PORT_PAD_RGMII_TX_DELAY_MASK |
1275027152b8SChristian Marangi QCA8K_PORT_PAD_RGMII_RX_DELAY_MASK |
1276027152b8SChristian Marangi QCA8K_PORT_PAD_RGMII_TX_DELAY_EN |
1277027152b8SChristian Marangi QCA8K_PORT_PAD_RGMII_RX_DELAY_EN,
1278027152b8SChristian Marangi val);
1279027152b8SChristian Marangi if (ret)
1280027152b8SChristian Marangi dev_err(priv->dev, "Failed to set internal delay for CPU port%d",
1281027152b8SChristian Marangi cpu_port_index == QCA8K_CPU_PORT0 ? 0 : 6);
1282027152b8SChristian Marangi }
1283027152b8SChristian Marangi
1284027152b8SChristian Marangi static struct phylink_pcs *
qca8k_phylink_mac_select_pcs(struct dsa_switch * ds,int port,phy_interface_t interface)1285027152b8SChristian Marangi qca8k_phylink_mac_select_pcs(struct dsa_switch *ds, int port,
1286027152b8SChristian Marangi phy_interface_t interface)
1287027152b8SChristian Marangi {
1288027152b8SChristian Marangi struct qca8k_priv *priv = ds->priv;
1289027152b8SChristian Marangi struct phylink_pcs *pcs = NULL;
1290027152b8SChristian Marangi
1291027152b8SChristian Marangi switch (interface) {
1292027152b8SChristian Marangi case PHY_INTERFACE_MODE_SGMII:
1293027152b8SChristian Marangi case PHY_INTERFACE_MODE_1000BASEX:
1294027152b8SChristian Marangi switch (port) {
1295027152b8SChristian Marangi case 0:
1296027152b8SChristian Marangi pcs = &priv->pcs_port_0.pcs;
1297027152b8SChristian Marangi break;
1298027152b8SChristian Marangi
1299027152b8SChristian Marangi case 6:
1300027152b8SChristian Marangi pcs = &priv->pcs_port_6.pcs;
1301027152b8SChristian Marangi break;
1302027152b8SChristian Marangi }
1303027152b8SChristian Marangi break;
1304027152b8SChristian Marangi
1305027152b8SChristian Marangi default:
1306027152b8SChristian Marangi break;
1307027152b8SChristian Marangi }
1308027152b8SChristian Marangi
1309027152b8SChristian Marangi return pcs;
1310027152b8SChristian Marangi }
1311027152b8SChristian Marangi
1312027152b8SChristian Marangi static void
qca8k_phylink_mac_config(struct dsa_switch * ds,int port,unsigned int mode,const struct phylink_link_state * state)1313027152b8SChristian Marangi qca8k_phylink_mac_config(struct dsa_switch *ds, int port, unsigned int mode,
1314027152b8SChristian Marangi const struct phylink_link_state *state)
1315027152b8SChristian Marangi {
1316027152b8SChristian Marangi struct qca8k_priv *priv = ds->priv;
1317027152b8SChristian Marangi int cpu_port_index;
1318027152b8SChristian Marangi u32 reg;
1319027152b8SChristian Marangi
1320027152b8SChristian Marangi switch (port) {
1321027152b8SChristian Marangi case 0: /* 1st CPU port */
1322027152b8SChristian Marangi if (state->interface != PHY_INTERFACE_MODE_RGMII &&
1323027152b8SChristian Marangi state->interface != PHY_INTERFACE_MODE_RGMII_ID &&
1324027152b8SChristian Marangi state->interface != PHY_INTERFACE_MODE_RGMII_TXID &&
1325027152b8SChristian Marangi state->interface != PHY_INTERFACE_MODE_RGMII_RXID &&
1326027152b8SChristian Marangi state->interface != PHY_INTERFACE_MODE_SGMII)
1327027152b8SChristian Marangi return;
1328027152b8SChristian Marangi
1329027152b8SChristian Marangi reg = QCA8K_REG_PORT0_PAD_CTRL;
1330027152b8SChristian Marangi cpu_port_index = QCA8K_CPU_PORT0;
1331027152b8SChristian Marangi break;
1332027152b8SChristian Marangi case 1:
1333027152b8SChristian Marangi case 2:
1334027152b8SChristian Marangi case 3:
1335027152b8SChristian Marangi case 4:
1336027152b8SChristian Marangi case 5:
1337027152b8SChristian Marangi /* Internal PHY, nothing to do */
1338027152b8SChristian Marangi return;
1339027152b8SChristian Marangi case 6: /* 2nd CPU port / external PHY */
1340027152b8SChristian Marangi if (state->interface != PHY_INTERFACE_MODE_RGMII &&
1341027152b8SChristian Marangi state->interface != PHY_INTERFACE_MODE_RGMII_ID &&
1342027152b8SChristian Marangi state->interface != PHY_INTERFACE_MODE_RGMII_TXID &&
1343027152b8SChristian Marangi state->interface != PHY_INTERFACE_MODE_RGMII_RXID &&
1344027152b8SChristian Marangi state->interface != PHY_INTERFACE_MODE_SGMII &&
1345027152b8SChristian Marangi state->interface != PHY_INTERFACE_MODE_1000BASEX)
1346027152b8SChristian Marangi return;
1347027152b8SChristian Marangi
1348027152b8SChristian Marangi reg = QCA8K_REG_PORT6_PAD_CTRL;
1349027152b8SChristian Marangi cpu_port_index = QCA8K_CPU_PORT6;
1350027152b8SChristian Marangi break;
1351027152b8SChristian Marangi default:
1352027152b8SChristian Marangi dev_err(ds->dev, "%s: unsupported port: %i\n", __func__, port);
1353027152b8SChristian Marangi return;
1354027152b8SChristian Marangi }
1355027152b8SChristian Marangi
1356027152b8SChristian Marangi if (port != 6 && phylink_autoneg_inband(mode)) {
1357027152b8SChristian Marangi dev_err(ds->dev, "%s: in-band negotiation unsupported\n",
1358027152b8SChristian Marangi __func__);
1359027152b8SChristian Marangi return;
1360027152b8SChristian Marangi }
1361027152b8SChristian Marangi
1362027152b8SChristian Marangi switch (state->interface) {
1363027152b8SChristian Marangi case PHY_INTERFACE_MODE_RGMII:
1364027152b8SChristian Marangi case PHY_INTERFACE_MODE_RGMII_ID:
1365027152b8SChristian Marangi case PHY_INTERFACE_MODE_RGMII_TXID:
1366027152b8SChristian Marangi case PHY_INTERFACE_MODE_RGMII_RXID:
1367027152b8SChristian Marangi qca8k_write(priv, reg, QCA8K_PORT_PAD_RGMII_EN);
1368027152b8SChristian Marangi
1369027152b8SChristian Marangi /* Configure rgmii delay */
1370027152b8SChristian Marangi qca8k_mac_config_setup_internal_delay(priv, cpu_port_index, reg);
1371027152b8SChristian Marangi
1372027152b8SChristian Marangi /* QCA8337 requires to set rgmii rx delay for all ports.
1373027152b8SChristian Marangi * This is enabled through PORT5_PAD_CTRL for all ports,
1374027152b8SChristian Marangi * rather than individual port registers.
1375027152b8SChristian Marangi */
1376027152b8SChristian Marangi if (priv->switch_id == QCA8K_ID_QCA8337)
1377027152b8SChristian Marangi qca8k_write(priv, QCA8K_REG_PORT5_PAD_CTRL,
1378027152b8SChristian Marangi QCA8K_PORT_PAD_RGMII_RX_DELAY_EN);
1379027152b8SChristian Marangi break;
1380027152b8SChristian Marangi case PHY_INTERFACE_MODE_SGMII:
1381027152b8SChristian Marangi case PHY_INTERFACE_MODE_1000BASEX:
1382027152b8SChristian Marangi /* Enable SGMII on the port */
1383027152b8SChristian Marangi qca8k_write(priv, reg, QCA8K_PORT_PAD_SGMII_EN);
1384027152b8SChristian Marangi break;
1385027152b8SChristian Marangi default:
1386027152b8SChristian Marangi dev_err(ds->dev, "xMII mode %s not supported for port %d\n",
1387027152b8SChristian Marangi phy_modes(state->interface), port);
1388027152b8SChristian Marangi return;
1389027152b8SChristian Marangi }
1390027152b8SChristian Marangi }
1391027152b8SChristian Marangi
qca8k_phylink_get_caps(struct dsa_switch * ds,int port,struct phylink_config * config)1392027152b8SChristian Marangi static void qca8k_phylink_get_caps(struct dsa_switch *ds, int port,
1393027152b8SChristian Marangi struct phylink_config *config)
1394027152b8SChristian Marangi {
1395027152b8SChristian Marangi switch (port) {
1396027152b8SChristian Marangi case 0: /* 1st CPU port */
1397027152b8SChristian Marangi phy_interface_set_rgmii(config->supported_interfaces);
1398027152b8SChristian Marangi __set_bit(PHY_INTERFACE_MODE_SGMII,
1399027152b8SChristian Marangi config->supported_interfaces);
1400027152b8SChristian Marangi break;
1401027152b8SChristian Marangi
1402027152b8SChristian Marangi case 1:
1403027152b8SChristian Marangi case 2:
1404027152b8SChristian Marangi case 3:
1405027152b8SChristian Marangi case 4:
1406027152b8SChristian Marangi case 5:
1407027152b8SChristian Marangi /* Internal PHY */
1408027152b8SChristian Marangi __set_bit(PHY_INTERFACE_MODE_GMII,
1409027152b8SChristian Marangi config->supported_interfaces);
1410027152b8SChristian Marangi __set_bit(PHY_INTERFACE_MODE_INTERNAL,
1411027152b8SChristian Marangi config->supported_interfaces);
1412027152b8SChristian Marangi break;
1413027152b8SChristian Marangi
1414027152b8SChristian Marangi case 6: /* 2nd CPU port / external PHY */
1415027152b8SChristian Marangi phy_interface_set_rgmii(config->supported_interfaces);
1416027152b8SChristian Marangi __set_bit(PHY_INTERFACE_MODE_SGMII,
1417027152b8SChristian Marangi config->supported_interfaces);
1418027152b8SChristian Marangi __set_bit(PHY_INTERFACE_MODE_1000BASEX,
1419027152b8SChristian Marangi config->supported_interfaces);
1420027152b8SChristian Marangi break;
1421027152b8SChristian Marangi }
1422027152b8SChristian Marangi
1423027152b8SChristian Marangi config->mac_capabilities = MAC_ASYM_PAUSE | MAC_SYM_PAUSE |
1424027152b8SChristian Marangi MAC_10 | MAC_100 | MAC_1000FD;
1425027152b8SChristian Marangi }
1426027152b8SChristian Marangi
1427027152b8SChristian Marangi static void
qca8k_phylink_mac_link_down(struct dsa_switch * ds,int port,unsigned int mode,phy_interface_t interface)1428027152b8SChristian Marangi qca8k_phylink_mac_link_down(struct dsa_switch *ds, int port, unsigned int mode,
1429027152b8SChristian Marangi phy_interface_t interface)
1430027152b8SChristian Marangi {
1431027152b8SChristian Marangi struct qca8k_priv *priv = ds->priv;
1432027152b8SChristian Marangi
1433027152b8SChristian Marangi qca8k_port_set_status(priv, port, 0);
1434027152b8SChristian Marangi }
1435027152b8SChristian Marangi
1436027152b8SChristian Marangi static void
qca8k_phylink_mac_link_up(struct dsa_switch * ds,int port,unsigned int mode,phy_interface_t interface,struct phy_device * phydev,int speed,int duplex,bool tx_pause,bool rx_pause)1437027152b8SChristian Marangi qca8k_phylink_mac_link_up(struct dsa_switch *ds, int port, unsigned int mode,
1438027152b8SChristian Marangi phy_interface_t interface, struct phy_device *phydev,
1439027152b8SChristian Marangi int speed, int duplex, bool tx_pause, bool rx_pause)
1440027152b8SChristian Marangi {
1441027152b8SChristian Marangi struct qca8k_priv *priv = ds->priv;
1442027152b8SChristian Marangi u32 reg;
1443027152b8SChristian Marangi
1444027152b8SChristian Marangi if (phylink_autoneg_inband(mode)) {
1445027152b8SChristian Marangi reg = QCA8K_PORT_STATUS_LINK_AUTO;
1446027152b8SChristian Marangi } else {
1447027152b8SChristian Marangi switch (speed) {
1448027152b8SChristian Marangi case SPEED_10:
1449027152b8SChristian Marangi reg = QCA8K_PORT_STATUS_SPEED_10;
1450027152b8SChristian Marangi break;
1451027152b8SChristian Marangi case SPEED_100:
1452027152b8SChristian Marangi reg = QCA8K_PORT_STATUS_SPEED_100;
1453027152b8SChristian Marangi break;
1454027152b8SChristian Marangi case SPEED_1000:
1455027152b8SChristian Marangi reg = QCA8K_PORT_STATUS_SPEED_1000;
1456027152b8SChristian Marangi break;
1457027152b8SChristian Marangi default:
1458027152b8SChristian Marangi reg = QCA8K_PORT_STATUS_LINK_AUTO;
1459027152b8SChristian Marangi break;
1460027152b8SChristian Marangi }
1461027152b8SChristian Marangi
1462027152b8SChristian Marangi if (duplex == DUPLEX_FULL)
1463027152b8SChristian Marangi reg |= QCA8K_PORT_STATUS_DUPLEX;
1464027152b8SChristian Marangi
1465027152b8SChristian Marangi if (rx_pause || dsa_is_cpu_port(ds, port))
1466027152b8SChristian Marangi reg |= QCA8K_PORT_STATUS_RXFLOW;
1467027152b8SChristian Marangi
1468027152b8SChristian Marangi if (tx_pause || dsa_is_cpu_port(ds, port))
1469027152b8SChristian Marangi reg |= QCA8K_PORT_STATUS_TXFLOW;
1470027152b8SChristian Marangi }
1471027152b8SChristian Marangi
1472027152b8SChristian Marangi reg |= QCA8K_PORT_STATUS_TXMAC | QCA8K_PORT_STATUS_RXMAC;
1473027152b8SChristian Marangi
1474027152b8SChristian Marangi qca8k_write(priv, QCA8K_REG_PORT_STATUS(port), reg);
1475027152b8SChristian Marangi }
1476027152b8SChristian Marangi
pcs_to_qca8k_pcs(struct phylink_pcs * pcs)1477027152b8SChristian Marangi static struct qca8k_pcs *pcs_to_qca8k_pcs(struct phylink_pcs *pcs)
1478027152b8SChristian Marangi {
1479027152b8SChristian Marangi return container_of(pcs, struct qca8k_pcs, pcs);
1480027152b8SChristian Marangi }
1481027152b8SChristian Marangi
qca8k_pcs_get_state(struct phylink_pcs * pcs,struct phylink_link_state * state)1482027152b8SChristian Marangi static void qca8k_pcs_get_state(struct phylink_pcs *pcs,
1483027152b8SChristian Marangi struct phylink_link_state *state)
1484027152b8SChristian Marangi {
1485027152b8SChristian Marangi struct qca8k_priv *priv = pcs_to_qca8k_pcs(pcs)->priv;
1486027152b8SChristian Marangi int port = pcs_to_qca8k_pcs(pcs)->port;
1487027152b8SChristian Marangi u32 reg;
1488027152b8SChristian Marangi int ret;
1489027152b8SChristian Marangi
1490027152b8SChristian Marangi ret = qca8k_read(priv, QCA8K_REG_PORT_STATUS(port), ®);
1491027152b8SChristian Marangi if (ret < 0) {
1492027152b8SChristian Marangi state->link = false;
1493027152b8SChristian Marangi return;
1494027152b8SChristian Marangi }
1495027152b8SChristian Marangi
1496027152b8SChristian Marangi state->link = !!(reg & QCA8K_PORT_STATUS_LINK_UP);
1497027152b8SChristian Marangi state->an_complete = state->link;
1498027152b8SChristian Marangi state->duplex = (reg & QCA8K_PORT_STATUS_DUPLEX) ? DUPLEX_FULL :
1499027152b8SChristian Marangi DUPLEX_HALF;
1500027152b8SChristian Marangi
1501027152b8SChristian Marangi switch (reg & QCA8K_PORT_STATUS_SPEED) {
1502027152b8SChristian Marangi case QCA8K_PORT_STATUS_SPEED_10:
1503027152b8SChristian Marangi state->speed = SPEED_10;
1504027152b8SChristian Marangi break;
1505027152b8SChristian Marangi case QCA8K_PORT_STATUS_SPEED_100:
1506027152b8SChristian Marangi state->speed = SPEED_100;
1507027152b8SChristian Marangi break;
1508027152b8SChristian Marangi case QCA8K_PORT_STATUS_SPEED_1000:
1509027152b8SChristian Marangi state->speed = SPEED_1000;
1510027152b8SChristian Marangi break;
1511027152b8SChristian Marangi default:
1512027152b8SChristian Marangi state->speed = SPEED_UNKNOWN;
1513027152b8SChristian Marangi break;
1514027152b8SChristian Marangi }
1515027152b8SChristian Marangi
1516027152b8SChristian Marangi if (reg & QCA8K_PORT_STATUS_RXFLOW)
1517027152b8SChristian Marangi state->pause |= MLO_PAUSE_RX;
1518027152b8SChristian Marangi if (reg & QCA8K_PORT_STATUS_TXFLOW)
1519027152b8SChristian Marangi state->pause |= MLO_PAUSE_TX;
1520027152b8SChristian Marangi }
1521027152b8SChristian Marangi
qca8k_pcs_config(struct phylink_pcs * pcs,unsigned int neg_mode,phy_interface_t interface,const unsigned long * advertising,bool permit_pause_to_mac)1522bfa0a3acSRussell King (Oracle) static int qca8k_pcs_config(struct phylink_pcs *pcs, unsigned int neg_mode,
1523027152b8SChristian Marangi phy_interface_t interface,
1524027152b8SChristian Marangi const unsigned long *advertising,
1525027152b8SChristian Marangi bool permit_pause_to_mac)
1526027152b8SChristian Marangi {
1527027152b8SChristian Marangi struct qca8k_priv *priv = pcs_to_qca8k_pcs(pcs)->priv;
1528027152b8SChristian Marangi int cpu_port_index, ret, port;
1529027152b8SChristian Marangi u32 reg, val;
1530027152b8SChristian Marangi
1531027152b8SChristian Marangi port = pcs_to_qca8k_pcs(pcs)->port;
1532027152b8SChristian Marangi switch (port) {
1533027152b8SChristian Marangi case 0:
1534027152b8SChristian Marangi reg = QCA8K_REG_PORT0_PAD_CTRL;
1535027152b8SChristian Marangi cpu_port_index = QCA8K_CPU_PORT0;
1536027152b8SChristian Marangi break;
1537027152b8SChristian Marangi
1538027152b8SChristian Marangi case 6:
1539027152b8SChristian Marangi reg = QCA8K_REG_PORT6_PAD_CTRL;
1540027152b8SChristian Marangi cpu_port_index = QCA8K_CPU_PORT6;
1541027152b8SChristian Marangi break;
1542027152b8SChristian Marangi
1543027152b8SChristian Marangi default:
1544027152b8SChristian Marangi WARN_ON(1);
1545027152b8SChristian Marangi return -EINVAL;
1546027152b8SChristian Marangi }
1547027152b8SChristian Marangi
1548027152b8SChristian Marangi /* Enable/disable SerDes auto-negotiation as necessary */
1549bfa0a3acSRussell King (Oracle) val = neg_mode == PHYLINK_PCS_NEG_INBAND_ENABLED ?
1550bfa0a3acSRussell King (Oracle) 0 : QCA8K_PWS_SERDES_AEN_DIS;
1551bfa0a3acSRussell King (Oracle)
1552bfa0a3acSRussell King (Oracle) ret = qca8k_rmw(priv, QCA8K_REG_PWS, QCA8K_PWS_SERDES_AEN_DIS, val);
1553027152b8SChristian Marangi if (ret)
1554027152b8SChristian Marangi return ret;
1555027152b8SChristian Marangi
1556027152b8SChristian Marangi /* Configure the SGMII parameters */
1557027152b8SChristian Marangi ret = qca8k_read(priv, QCA8K_REG_SGMII_CTRL, &val);
1558027152b8SChristian Marangi if (ret)
1559027152b8SChristian Marangi return ret;
1560027152b8SChristian Marangi
1561027152b8SChristian Marangi val |= QCA8K_SGMII_EN_SD;
1562027152b8SChristian Marangi
1563027152b8SChristian Marangi if (priv->ports_config.sgmii_enable_pll)
1564027152b8SChristian Marangi val |= QCA8K_SGMII_EN_PLL | QCA8K_SGMII_EN_RX |
1565027152b8SChristian Marangi QCA8K_SGMII_EN_TX;
1566027152b8SChristian Marangi
1567027152b8SChristian Marangi if (dsa_is_cpu_port(priv->ds, port)) {
1568027152b8SChristian Marangi /* CPU port, we're talking to the CPU MAC, be a PHY */
1569027152b8SChristian Marangi val &= ~QCA8K_SGMII_MODE_CTRL_MASK;
1570027152b8SChristian Marangi val |= QCA8K_SGMII_MODE_CTRL_PHY;
1571027152b8SChristian Marangi } else if (interface == PHY_INTERFACE_MODE_SGMII) {
1572027152b8SChristian Marangi val &= ~QCA8K_SGMII_MODE_CTRL_MASK;
1573027152b8SChristian Marangi val |= QCA8K_SGMII_MODE_CTRL_MAC;
1574027152b8SChristian Marangi } else if (interface == PHY_INTERFACE_MODE_1000BASEX) {
1575027152b8SChristian Marangi val &= ~QCA8K_SGMII_MODE_CTRL_MASK;
1576027152b8SChristian Marangi val |= QCA8K_SGMII_MODE_CTRL_BASEX;
1577027152b8SChristian Marangi }
1578027152b8SChristian Marangi
1579027152b8SChristian Marangi qca8k_write(priv, QCA8K_REG_SGMII_CTRL, val);
1580027152b8SChristian Marangi
1581027152b8SChristian Marangi /* From original code is reported port instability as SGMII also
1582027152b8SChristian Marangi * require delay set. Apply advised values here or take them from DT.
1583027152b8SChristian Marangi */
1584027152b8SChristian Marangi if (interface == PHY_INTERFACE_MODE_SGMII)
1585027152b8SChristian Marangi qca8k_mac_config_setup_internal_delay(priv, cpu_port_index, reg);
1586027152b8SChristian Marangi /* For qca8327/qca8328/qca8334/qca8338 sgmii is unique and
1587027152b8SChristian Marangi * falling edge is set writing in the PORT0 PAD reg
1588027152b8SChristian Marangi */
1589027152b8SChristian Marangi if (priv->switch_id == QCA8K_ID_QCA8327 ||
1590027152b8SChristian Marangi priv->switch_id == QCA8K_ID_QCA8337)
1591027152b8SChristian Marangi reg = QCA8K_REG_PORT0_PAD_CTRL;
1592027152b8SChristian Marangi
1593027152b8SChristian Marangi val = 0;
1594027152b8SChristian Marangi
1595027152b8SChristian Marangi /* SGMII Clock phase configuration */
1596027152b8SChristian Marangi if (priv->ports_config.sgmii_rx_clk_falling_edge)
1597027152b8SChristian Marangi val |= QCA8K_PORT0_PAD_SGMII_RXCLK_FALLING_EDGE;
1598027152b8SChristian Marangi
1599027152b8SChristian Marangi if (priv->ports_config.sgmii_tx_clk_falling_edge)
1600027152b8SChristian Marangi val |= QCA8K_PORT0_PAD_SGMII_TXCLK_FALLING_EDGE;
1601027152b8SChristian Marangi
1602027152b8SChristian Marangi if (val)
1603027152b8SChristian Marangi ret = qca8k_rmw(priv, reg,
1604027152b8SChristian Marangi QCA8K_PORT0_PAD_SGMII_RXCLK_FALLING_EDGE |
1605027152b8SChristian Marangi QCA8K_PORT0_PAD_SGMII_TXCLK_FALLING_EDGE,
1606027152b8SChristian Marangi val);
1607027152b8SChristian Marangi
1608027152b8SChristian Marangi return 0;
1609027152b8SChristian Marangi }
1610027152b8SChristian Marangi
qca8k_pcs_an_restart(struct phylink_pcs * pcs)1611027152b8SChristian Marangi static void qca8k_pcs_an_restart(struct phylink_pcs *pcs)
1612027152b8SChristian Marangi {
1613027152b8SChristian Marangi }
1614027152b8SChristian Marangi
1615027152b8SChristian Marangi static const struct phylink_pcs_ops qca8k_pcs_ops = {
1616027152b8SChristian Marangi .pcs_get_state = qca8k_pcs_get_state,
1617027152b8SChristian Marangi .pcs_config = qca8k_pcs_config,
1618027152b8SChristian Marangi .pcs_an_restart = qca8k_pcs_an_restart,
1619027152b8SChristian Marangi };
1620027152b8SChristian Marangi
qca8k_setup_pcs(struct qca8k_priv * priv,struct qca8k_pcs * qpcs,int port)1621027152b8SChristian Marangi static void qca8k_setup_pcs(struct qca8k_priv *priv, struct qca8k_pcs *qpcs,
1622027152b8SChristian Marangi int port)
1623027152b8SChristian Marangi {
1624027152b8SChristian Marangi qpcs->pcs.ops = &qca8k_pcs_ops;
1625bfa0a3acSRussell King (Oracle) qpcs->pcs.neg_mode = true;
1626027152b8SChristian Marangi
1627027152b8SChristian Marangi /* We don't have interrupts for link changes, so we need to poll */
1628027152b8SChristian Marangi qpcs->pcs.poll = true;
1629027152b8SChristian Marangi qpcs->priv = priv;
1630027152b8SChristian Marangi qpcs->port = port;
1631027152b8SChristian Marangi }
1632027152b8SChristian Marangi
qca8k_mib_autocast_handler(struct dsa_switch * ds,struct sk_buff * skb)1633027152b8SChristian Marangi static void qca8k_mib_autocast_handler(struct dsa_switch *ds, struct sk_buff *skb)
1634027152b8SChristian Marangi {
1635027152b8SChristian Marangi struct qca8k_mib_eth_data *mib_eth_data;
1636027152b8SChristian Marangi struct qca8k_priv *priv = ds->priv;
1637027152b8SChristian Marangi const struct qca8k_mib_desc *mib;
1638027152b8SChristian Marangi struct mib_ethhdr *mib_ethhdr;
16390d4636f7SChristian Marangi __le32 *data2;
1640027152b8SChristian Marangi u8 port;
16410d4636f7SChristian Marangi int i;
1642027152b8SChristian Marangi
1643027152b8SChristian Marangi mib_ethhdr = (struct mib_ethhdr *)skb_mac_header(skb);
1644027152b8SChristian Marangi mib_eth_data = &priv->mib_eth_data;
1645027152b8SChristian Marangi
1646027152b8SChristian Marangi /* The switch autocast every port. Ignore other packet and
1647027152b8SChristian Marangi * parse only the requested one.
1648027152b8SChristian Marangi */
1649027152b8SChristian Marangi port = FIELD_GET(QCA_HDR_RECV_SOURCE_PORT, ntohs(mib_ethhdr->hdr));
1650027152b8SChristian Marangi if (port != mib_eth_data->req_port)
1651027152b8SChristian Marangi goto exit;
1652027152b8SChristian Marangi
16530d4636f7SChristian Marangi data2 = (__le32 *)skb->data;
1654027152b8SChristian Marangi
1655027152b8SChristian Marangi for (i = 0; i < priv->info->mib_count; i++) {
1656027152b8SChristian Marangi mib = &ar8327_mib[i];
1657027152b8SChristian Marangi
1658027152b8SChristian Marangi /* First 3 mib are present in the skb head */
1659027152b8SChristian Marangi if (i < 3) {
16600d4636f7SChristian Marangi mib_eth_data->data[i] = get_unaligned_le32(mib_ethhdr->data + i);
1661027152b8SChristian Marangi continue;
1662027152b8SChristian Marangi }
1663027152b8SChristian Marangi
1664027152b8SChristian Marangi /* Some mib are 64 bit wide */
1665027152b8SChristian Marangi if (mib->size == 2)
16660d4636f7SChristian Marangi mib_eth_data->data[i] = get_unaligned_le64((__le64 *)data2);
16670d4636f7SChristian Marangi else
16680d4636f7SChristian Marangi mib_eth_data->data[i] = get_unaligned_le32(data2);
1669027152b8SChristian Marangi
16700d4636f7SChristian Marangi data2 += mib->size;
1671027152b8SChristian Marangi }
1672027152b8SChristian Marangi
1673027152b8SChristian Marangi exit:
1674027152b8SChristian Marangi /* Complete on receiving all the mib packet */
1675027152b8SChristian Marangi if (refcount_dec_and_test(&mib_eth_data->port_parsed))
1676027152b8SChristian Marangi complete(&mib_eth_data->rw_done);
1677027152b8SChristian Marangi }
1678027152b8SChristian Marangi
1679027152b8SChristian Marangi static int
qca8k_get_ethtool_stats_eth(struct dsa_switch * ds,int port,u64 * data)1680027152b8SChristian Marangi qca8k_get_ethtool_stats_eth(struct dsa_switch *ds, int port, u64 *data)
1681027152b8SChristian Marangi {
1682027152b8SChristian Marangi struct dsa_port *dp = dsa_to_port(ds, port);
1683027152b8SChristian Marangi struct qca8k_mib_eth_data *mib_eth_data;
1684027152b8SChristian Marangi struct qca8k_priv *priv = ds->priv;
1685027152b8SChristian Marangi int ret;
1686027152b8SChristian Marangi
1687027152b8SChristian Marangi mib_eth_data = &priv->mib_eth_data;
1688027152b8SChristian Marangi
1689027152b8SChristian Marangi mutex_lock(&mib_eth_data->mutex);
1690027152b8SChristian Marangi
1691027152b8SChristian Marangi reinit_completion(&mib_eth_data->rw_done);
1692027152b8SChristian Marangi
1693027152b8SChristian Marangi mib_eth_data->req_port = dp->index;
1694027152b8SChristian Marangi mib_eth_data->data = data;
1695027152b8SChristian Marangi refcount_set(&mib_eth_data->port_parsed, QCA8K_NUM_PORTS);
1696027152b8SChristian Marangi
1697027152b8SChristian Marangi mutex_lock(&priv->reg_mutex);
1698027152b8SChristian Marangi
1699027152b8SChristian Marangi /* Send mib autocast request */
1700027152b8SChristian Marangi ret = regmap_update_bits(priv->regmap, QCA8K_REG_MIB,
1701027152b8SChristian Marangi QCA8K_MIB_FUNC | QCA8K_MIB_BUSY,
1702027152b8SChristian Marangi FIELD_PREP(QCA8K_MIB_FUNC, QCA8K_MIB_CAST) |
1703027152b8SChristian Marangi QCA8K_MIB_BUSY);
1704027152b8SChristian Marangi
1705027152b8SChristian Marangi mutex_unlock(&priv->reg_mutex);
1706027152b8SChristian Marangi
1707027152b8SChristian Marangi if (ret)
1708027152b8SChristian Marangi goto exit;
1709027152b8SChristian Marangi
1710027152b8SChristian Marangi ret = wait_for_completion_timeout(&mib_eth_data->rw_done, QCA8K_ETHERNET_TIMEOUT);
1711027152b8SChristian Marangi
1712027152b8SChristian Marangi exit:
1713027152b8SChristian Marangi mutex_unlock(&mib_eth_data->mutex);
1714027152b8SChristian Marangi
1715027152b8SChristian Marangi return ret;
1716027152b8SChristian Marangi }
1717027152b8SChristian Marangi
qca8k_get_phy_flags(struct dsa_switch * ds,int port)1718027152b8SChristian Marangi static u32 qca8k_get_phy_flags(struct dsa_switch *ds, int port)
1719027152b8SChristian Marangi {
1720027152b8SChristian Marangi struct qca8k_priv *priv = ds->priv;
1721027152b8SChristian Marangi
1722027152b8SChristian Marangi /* Communicate to the phy internal driver the switch revision.
1723027152b8SChristian Marangi * Based on the switch revision different values needs to be
1724027152b8SChristian Marangi * set to the dbg and mmd reg on the phy.
1725027152b8SChristian Marangi * The first 2 bit are used to communicate the switch revision
1726027152b8SChristian Marangi * to the phy driver.
1727027152b8SChristian Marangi */
1728027152b8SChristian Marangi if (port > 0 && port < 6)
1729027152b8SChristian Marangi return priv->switch_revision;
1730027152b8SChristian Marangi
1731027152b8SChristian Marangi return 0;
1732027152b8SChristian Marangi }
1733027152b8SChristian Marangi
1734027152b8SChristian Marangi static enum dsa_tag_protocol
qca8k_get_tag_protocol(struct dsa_switch * ds,int port,enum dsa_tag_protocol mp)1735027152b8SChristian Marangi qca8k_get_tag_protocol(struct dsa_switch *ds, int port,
1736027152b8SChristian Marangi enum dsa_tag_protocol mp)
1737027152b8SChristian Marangi {
1738027152b8SChristian Marangi return DSA_TAG_PROTO_QCA;
1739027152b8SChristian Marangi }
1740027152b8SChristian Marangi
1741027152b8SChristian Marangi static void
qca8k_master_change(struct dsa_switch * ds,const struct net_device * master,bool operational)1742027152b8SChristian Marangi qca8k_master_change(struct dsa_switch *ds, const struct net_device *master,
1743027152b8SChristian Marangi bool operational)
1744027152b8SChristian Marangi {
1745027152b8SChristian Marangi struct dsa_port *dp = master->dsa_ptr;
1746027152b8SChristian Marangi struct qca8k_priv *priv = ds->priv;
1747027152b8SChristian Marangi
1748027152b8SChristian Marangi /* Ethernet MIB/MDIO is only supported for CPU port 0 */
1749027152b8SChristian Marangi if (dp->index != 0)
1750027152b8SChristian Marangi return;
1751027152b8SChristian Marangi
1752027152b8SChristian Marangi mutex_lock(&priv->mgmt_eth_data.mutex);
1753027152b8SChristian Marangi mutex_lock(&priv->mib_eth_data.mutex);
1754027152b8SChristian Marangi
1755027152b8SChristian Marangi priv->mgmt_master = operational ? (struct net_device *)master : NULL;
1756027152b8SChristian Marangi
1757027152b8SChristian Marangi mutex_unlock(&priv->mib_eth_data.mutex);
1758027152b8SChristian Marangi mutex_unlock(&priv->mgmt_eth_data.mutex);
1759027152b8SChristian Marangi }
1760027152b8SChristian Marangi
qca8k_connect_tag_protocol(struct dsa_switch * ds,enum dsa_tag_protocol proto)1761027152b8SChristian Marangi static int qca8k_connect_tag_protocol(struct dsa_switch *ds,
1762027152b8SChristian Marangi enum dsa_tag_protocol proto)
1763027152b8SChristian Marangi {
1764027152b8SChristian Marangi struct qca_tagger_data *tagger_data;
1765027152b8SChristian Marangi
1766027152b8SChristian Marangi switch (proto) {
1767027152b8SChristian Marangi case DSA_TAG_PROTO_QCA:
1768027152b8SChristian Marangi tagger_data = ds->tagger_data;
1769027152b8SChristian Marangi
1770027152b8SChristian Marangi tagger_data->rw_reg_ack_handler = qca8k_rw_reg_ack_handler;
1771027152b8SChristian Marangi tagger_data->mib_autocast_handler = qca8k_mib_autocast_handler;
1772027152b8SChristian Marangi
1773027152b8SChristian Marangi break;
1774027152b8SChristian Marangi default:
1775027152b8SChristian Marangi return -EOPNOTSUPP;
1776027152b8SChristian Marangi }
1777027152b8SChristian Marangi
1778027152b8SChristian Marangi return 0;
1779027152b8SChristian Marangi }
1780027152b8SChristian Marangi
qca8k_setup_hol_fixup(struct qca8k_priv * priv,int port)1781a9108b07SChristian Marangi static void qca8k_setup_hol_fixup(struct qca8k_priv *priv, int port)
1782a9108b07SChristian Marangi {
1783a9108b07SChristian Marangi u32 mask;
1784a9108b07SChristian Marangi
1785a9108b07SChristian Marangi switch (port) {
1786a9108b07SChristian Marangi /* The 2 CPU port and port 5 requires some different
1787a9108b07SChristian Marangi * priority than any other ports.
1788a9108b07SChristian Marangi */
1789a9108b07SChristian Marangi case 0:
1790a9108b07SChristian Marangi case 5:
1791a9108b07SChristian Marangi case 6:
1792a9108b07SChristian Marangi mask = QCA8K_PORT_HOL_CTRL0_EG_PRI0(0x3) |
1793a9108b07SChristian Marangi QCA8K_PORT_HOL_CTRL0_EG_PRI1(0x4) |
1794a9108b07SChristian Marangi QCA8K_PORT_HOL_CTRL0_EG_PRI2(0x4) |
1795a9108b07SChristian Marangi QCA8K_PORT_HOL_CTRL0_EG_PRI3(0x4) |
1796a9108b07SChristian Marangi QCA8K_PORT_HOL_CTRL0_EG_PRI4(0x6) |
1797a9108b07SChristian Marangi QCA8K_PORT_HOL_CTRL0_EG_PRI5(0x8) |
1798a9108b07SChristian Marangi QCA8K_PORT_HOL_CTRL0_EG_PORT(0x1e);
1799a9108b07SChristian Marangi break;
1800a9108b07SChristian Marangi default:
1801a9108b07SChristian Marangi mask = QCA8K_PORT_HOL_CTRL0_EG_PRI0(0x3) |
1802a9108b07SChristian Marangi QCA8K_PORT_HOL_CTRL0_EG_PRI1(0x4) |
1803a9108b07SChristian Marangi QCA8K_PORT_HOL_CTRL0_EG_PRI2(0x6) |
1804a9108b07SChristian Marangi QCA8K_PORT_HOL_CTRL0_EG_PRI3(0x8) |
1805a9108b07SChristian Marangi QCA8K_PORT_HOL_CTRL0_EG_PORT(0x19);
1806a9108b07SChristian Marangi }
1807a9108b07SChristian Marangi regmap_write(priv->regmap, QCA8K_REG_PORT_HOL_CTRL0(port), mask);
1808a9108b07SChristian Marangi
1809a9108b07SChristian Marangi mask = QCA8K_PORT_HOL_CTRL1_ING(0x6) |
1810a9108b07SChristian Marangi QCA8K_PORT_HOL_CTRL1_EG_PRI_BUF_EN |
1811a9108b07SChristian Marangi QCA8K_PORT_HOL_CTRL1_EG_PORT_BUF_EN |
1812a9108b07SChristian Marangi QCA8K_PORT_HOL_CTRL1_WRED_EN;
1813a9108b07SChristian Marangi regmap_update_bits(priv->regmap, QCA8K_REG_PORT_HOL_CTRL1(port),
1814a9108b07SChristian Marangi QCA8K_PORT_HOL_CTRL1_ING_BUF_MASK |
1815a9108b07SChristian Marangi QCA8K_PORT_HOL_CTRL1_EG_PRI_BUF_EN |
1816a9108b07SChristian Marangi QCA8K_PORT_HOL_CTRL1_EG_PORT_BUF_EN |
1817a9108b07SChristian Marangi QCA8K_PORT_HOL_CTRL1_WRED_EN,
1818a9108b07SChristian Marangi mask);
1819a9108b07SChristian Marangi }
1820a9108b07SChristian Marangi
1821027152b8SChristian Marangi static int
qca8k_setup(struct dsa_switch * ds)1822027152b8SChristian Marangi qca8k_setup(struct dsa_switch *ds)
1823027152b8SChristian Marangi {
182492db9e2eSAtin Bainada struct qca8k_priv *priv = ds->priv;
182501e6f8adSChristian Marangi struct dsa_port *dp;
182601e6f8adSChristian Marangi int cpu_port, ret;
1827027152b8SChristian Marangi u32 mask;
1828027152b8SChristian Marangi
1829027152b8SChristian Marangi cpu_port = qca8k_find_cpu_port(ds);
1830027152b8SChristian Marangi if (cpu_port < 0) {
1831027152b8SChristian Marangi dev_err(priv->dev, "No cpu port configured in both cpu port0 and port6");
1832027152b8SChristian Marangi return cpu_port;
1833027152b8SChristian Marangi }
1834027152b8SChristian Marangi
1835027152b8SChristian Marangi /* Parse CPU port config to be later used in phy_link mac_config */
1836027152b8SChristian Marangi ret = qca8k_parse_port_config(priv);
1837027152b8SChristian Marangi if (ret)
1838027152b8SChristian Marangi return ret;
1839027152b8SChristian Marangi
1840027152b8SChristian Marangi ret = qca8k_setup_mdio_bus(priv);
1841027152b8SChristian Marangi if (ret)
1842027152b8SChristian Marangi return ret;
1843027152b8SChristian Marangi
1844027152b8SChristian Marangi ret = qca8k_setup_of_pws_reg(priv);
1845027152b8SChristian Marangi if (ret)
1846027152b8SChristian Marangi return ret;
1847027152b8SChristian Marangi
1848027152b8SChristian Marangi ret = qca8k_setup_mac_pwr_sel(priv);
1849027152b8SChristian Marangi if (ret)
1850027152b8SChristian Marangi return ret;
1851027152b8SChristian Marangi
18521e264f9dSChristian Marangi ret = qca8k_setup_led_ctrl(priv);
18531e264f9dSChristian Marangi if (ret)
18541e264f9dSChristian Marangi return ret;
18551e264f9dSChristian Marangi
1856027152b8SChristian Marangi qca8k_setup_pcs(priv, &priv->pcs_port_0, 0);
1857027152b8SChristian Marangi qca8k_setup_pcs(priv, &priv->pcs_port_6, 6);
1858027152b8SChristian Marangi
1859027152b8SChristian Marangi /* Make sure MAC06 is disabled */
1860027152b8SChristian Marangi ret = regmap_clear_bits(priv->regmap, QCA8K_REG_PORT0_PAD_CTRL,
1861027152b8SChristian Marangi QCA8K_PORT0_PAD_MAC06_EXCHANGE_EN);
1862027152b8SChristian Marangi if (ret) {
1863027152b8SChristian Marangi dev_err(priv->dev, "failed disabling MAC06 exchange");
1864027152b8SChristian Marangi return ret;
1865027152b8SChristian Marangi }
1866027152b8SChristian Marangi
1867027152b8SChristian Marangi /* Enable CPU Port */
1868027152b8SChristian Marangi ret = regmap_set_bits(priv->regmap, QCA8K_REG_GLOBAL_FW_CTRL0,
1869027152b8SChristian Marangi QCA8K_GLOBAL_FW_CTRL0_CPU_PORT_EN);
1870027152b8SChristian Marangi if (ret) {
1871027152b8SChristian Marangi dev_err(priv->dev, "failed enabling CPU port");
1872027152b8SChristian Marangi return ret;
1873027152b8SChristian Marangi }
1874027152b8SChristian Marangi
1875027152b8SChristian Marangi /* Enable MIB counters */
1876027152b8SChristian Marangi ret = qca8k_mib_init(priv);
1877027152b8SChristian Marangi if (ret)
1878027152b8SChristian Marangi dev_warn(priv->dev, "mib init failed");
1879027152b8SChristian Marangi
1880027152b8SChristian Marangi /* Initial setup of all ports */
188101e6f8adSChristian Marangi dsa_switch_for_each_port(dp, ds) {
1882027152b8SChristian Marangi /* Disable forwarding by default on all ports */
188301e6f8adSChristian Marangi ret = qca8k_rmw(priv, QCA8K_PORT_LOOKUP_CTRL(dp->index),
1884027152b8SChristian Marangi QCA8K_PORT_LOOKUP_MEMBER, 0);
1885027152b8SChristian Marangi if (ret)
1886027152b8SChristian Marangi return ret;
1887027152b8SChristian Marangi }
1888027152b8SChristian Marangi
1889027152b8SChristian Marangi /* Disable MAC by default on all user ports */
189001e6f8adSChristian Marangi dsa_switch_for_each_user_port(dp, ds)
189101e6f8adSChristian Marangi qca8k_port_set_status(priv, dp->index, 0);
189201e6f8adSChristian Marangi
189301e6f8adSChristian Marangi /* Enable QCA header mode on all cpu ports */
189401e6f8adSChristian Marangi dsa_switch_for_each_cpu_port(dp, ds) {
189501e6f8adSChristian Marangi ret = qca8k_write(priv, QCA8K_REG_PORT_HDR_CTRL(dp->index),
189601e6f8adSChristian Marangi FIELD_PREP(QCA8K_PORT_HDR_CTRL_TX_MASK, QCA8K_PORT_HDR_CTRL_ALL) |
189701e6f8adSChristian Marangi FIELD_PREP(QCA8K_PORT_HDR_CTRL_RX_MASK, QCA8K_PORT_HDR_CTRL_ALL));
189801e6f8adSChristian Marangi if (ret) {
189901e6f8adSChristian Marangi dev_err(priv->dev, "failed enabling QCA header mode on port %d", dp->index);
190001e6f8adSChristian Marangi return ret;
190101e6f8adSChristian Marangi }
1902027152b8SChristian Marangi }
1903027152b8SChristian Marangi
1904027152b8SChristian Marangi /* Forward all unknown frames to CPU port for Linux processing
1905027152b8SChristian Marangi * Notice that in multi-cpu config only one port should be set
1906027152b8SChristian Marangi * for igmp, unknown, multicast and broadcast packet
1907027152b8SChristian Marangi */
1908027152b8SChristian Marangi ret = qca8k_write(priv, QCA8K_REG_GLOBAL_FW_CTRL1,
1909027152b8SChristian Marangi FIELD_PREP(QCA8K_GLOBAL_FW_CTRL1_IGMP_DP_MASK, BIT(cpu_port)) |
1910027152b8SChristian Marangi FIELD_PREP(QCA8K_GLOBAL_FW_CTRL1_BC_DP_MASK, BIT(cpu_port)) |
1911027152b8SChristian Marangi FIELD_PREP(QCA8K_GLOBAL_FW_CTRL1_MC_DP_MASK, BIT(cpu_port)) |
1912027152b8SChristian Marangi FIELD_PREP(QCA8K_GLOBAL_FW_CTRL1_UC_DP_MASK, BIT(cpu_port)));
1913027152b8SChristian Marangi if (ret)
1914027152b8SChristian Marangi return ret;
1915027152b8SChristian Marangi
191618e8feaeSChristian Marangi /* CPU port gets connected to all user ports of the switch */
191718e8feaeSChristian Marangi ret = qca8k_rmw(priv, QCA8K_PORT_LOOKUP_CTRL(cpu_port),
191818e8feaeSChristian Marangi QCA8K_PORT_LOOKUP_MEMBER, dsa_user_ports(ds));
191918e8feaeSChristian Marangi if (ret)
192018e8feaeSChristian Marangi return ret;
192118e8feaeSChristian Marangi
1922027152b8SChristian Marangi /* Setup connection between CPU port & user ports
192301e6f8adSChristian Marangi * Individual user ports get connected to CPU port only
1924027152b8SChristian Marangi */
192501e6f8adSChristian Marangi dsa_switch_for_each_user_port(dp, ds) {
192601e6f8adSChristian Marangi u8 port = dp->index;
192701e6f8adSChristian Marangi
192801e6f8adSChristian Marangi ret = qca8k_rmw(priv, QCA8K_PORT_LOOKUP_CTRL(port),
1929027152b8SChristian Marangi QCA8K_PORT_LOOKUP_MEMBER,
1930027152b8SChristian Marangi BIT(cpu_port));
1931027152b8SChristian Marangi if (ret)
1932027152b8SChristian Marangi return ret;
1933027152b8SChristian Marangi
193401e6f8adSChristian Marangi ret = regmap_clear_bits(priv->regmap, QCA8K_PORT_LOOKUP_CTRL(port),
1935027152b8SChristian Marangi QCA8K_PORT_LOOKUP_LEARN);
1936027152b8SChristian Marangi if (ret)
1937027152b8SChristian Marangi return ret;
1938027152b8SChristian Marangi
1939027152b8SChristian Marangi /* For port based vlans to work we need to set the
1940027152b8SChristian Marangi * default egress vid
1941027152b8SChristian Marangi */
194201e6f8adSChristian Marangi ret = qca8k_rmw(priv, QCA8K_EGRESS_VLAN(port),
194301e6f8adSChristian Marangi QCA8K_EGREES_VLAN_PORT_MASK(port),
194401e6f8adSChristian Marangi QCA8K_EGREES_VLAN_PORT(port, QCA8K_PORT_VID_DEF));
1945027152b8SChristian Marangi if (ret)
1946027152b8SChristian Marangi return ret;
1947027152b8SChristian Marangi
194801e6f8adSChristian Marangi ret = qca8k_write(priv, QCA8K_REG_PORT_VLAN_CTRL0(port),
1949027152b8SChristian Marangi QCA8K_PORT_VLAN_CVID(QCA8K_PORT_VID_DEF) |
1950027152b8SChristian Marangi QCA8K_PORT_VLAN_SVID(QCA8K_PORT_VID_DEF));
1951027152b8SChristian Marangi if (ret)
1952027152b8SChristian Marangi return ret;
1953027152b8SChristian Marangi }
1954027152b8SChristian Marangi
1955027152b8SChristian Marangi /* The port 5 of the qca8337 have some problem in flood condition. The
1956027152b8SChristian Marangi * original legacy driver had some specific buffer and priority settings
1957027152b8SChristian Marangi * for the different port suggested by the QCA switch team. Add this
1958027152b8SChristian Marangi * missing settings to improve switch stability under load condition.
1959027152b8SChristian Marangi * This problem is limited to qca8337 and other qca8k switch are not affected.
1960027152b8SChristian Marangi */
1961a9108b07SChristian Marangi if (priv->switch_id == QCA8K_ID_QCA8337)
196201e6f8adSChristian Marangi dsa_switch_for_each_available_port(dp, ds)
196301e6f8adSChristian Marangi qca8k_setup_hol_fixup(priv, dp->index);
1964027152b8SChristian Marangi
1965027152b8SChristian Marangi /* Special GLOBAL_FC_THRESH value are needed for ar8327 switch */
1966027152b8SChristian Marangi if (priv->switch_id == QCA8K_ID_QCA8327) {
1967027152b8SChristian Marangi mask = QCA8K_GLOBAL_FC_GOL_XON_THRES(288) |
1968027152b8SChristian Marangi QCA8K_GLOBAL_FC_GOL_XOFF_THRES(496);
1969027152b8SChristian Marangi qca8k_rmw(priv, QCA8K_REG_GLOBAL_FC_THRESH,
1970027152b8SChristian Marangi QCA8K_GLOBAL_FC_GOL_XON_THRES_MASK |
1971027152b8SChristian Marangi QCA8K_GLOBAL_FC_GOL_XOFF_THRES_MASK,
1972027152b8SChristian Marangi mask);
1973027152b8SChristian Marangi }
1974027152b8SChristian Marangi
1975027152b8SChristian Marangi /* Setup our port MTUs to match power on defaults */
1976027152b8SChristian Marangi ret = qca8k_write(priv, QCA8K_MAX_FRAME_SIZE, ETH_FRAME_LEN + ETH_FCS_LEN);
1977027152b8SChristian Marangi if (ret)
1978027152b8SChristian Marangi dev_warn(priv->dev, "failed setting MTU settings");
1979027152b8SChristian Marangi
1980027152b8SChristian Marangi /* Flush the FDB table */
1981027152b8SChristian Marangi qca8k_fdb_flush(priv);
1982027152b8SChristian Marangi
1983027152b8SChristian Marangi /* Set min a max ageing value supported */
1984027152b8SChristian Marangi ds->ageing_time_min = 7000;
1985027152b8SChristian Marangi ds->ageing_time_max = 458745000;
1986027152b8SChristian Marangi
1987027152b8SChristian Marangi /* Set max number of LAGs supported */
1988027152b8SChristian Marangi ds->num_lag_ids = QCA8K_NUM_LAGS;
1989027152b8SChristian Marangi
1990027152b8SChristian Marangi return 0;
1991027152b8SChristian Marangi }
1992027152b8SChristian Marangi
1993027152b8SChristian Marangi static const struct dsa_switch_ops qca8k_switch_ops = {
1994027152b8SChristian Marangi .get_tag_protocol = qca8k_get_tag_protocol,
1995027152b8SChristian Marangi .setup = qca8k_setup,
1996027152b8SChristian Marangi .get_strings = qca8k_get_strings,
1997027152b8SChristian Marangi .get_ethtool_stats = qca8k_get_ethtool_stats,
1998027152b8SChristian Marangi .get_sset_count = qca8k_get_sset_count,
1999027152b8SChristian Marangi .set_ageing_time = qca8k_set_ageing_time,
2000027152b8SChristian Marangi .get_mac_eee = qca8k_get_mac_eee,
2001027152b8SChristian Marangi .set_mac_eee = qca8k_set_mac_eee,
2002027152b8SChristian Marangi .port_enable = qca8k_port_enable,
2003027152b8SChristian Marangi .port_disable = qca8k_port_disable,
2004027152b8SChristian Marangi .port_change_mtu = qca8k_port_change_mtu,
2005027152b8SChristian Marangi .port_max_mtu = qca8k_port_max_mtu,
2006027152b8SChristian Marangi .port_stp_state_set = qca8k_port_stp_state_set,
200723cfc717SChristian Marangi .port_pre_bridge_flags = qca8k_port_pre_bridge_flags,
200823cfc717SChristian Marangi .port_bridge_flags = qca8k_port_bridge_flags,
2009027152b8SChristian Marangi .port_bridge_join = qca8k_port_bridge_join,
2010027152b8SChristian Marangi .port_bridge_leave = qca8k_port_bridge_leave,
2011027152b8SChristian Marangi .port_fast_age = qca8k_port_fast_age,
2012027152b8SChristian Marangi .port_fdb_add = qca8k_port_fdb_add,
2013027152b8SChristian Marangi .port_fdb_del = qca8k_port_fdb_del,
2014027152b8SChristian Marangi .port_fdb_dump = qca8k_port_fdb_dump,
2015027152b8SChristian Marangi .port_mdb_add = qca8k_port_mdb_add,
2016027152b8SChristian Marangi .port_mdb_del = qca8k_port_mdb_del,
2017027152b8SChristian Marangi .port_mirror_add = qca8k_port_mirror_add,
2018027152b8SChristian Marangi .port_mirror_del = qca8k_port_mirror_del,
2019027152b8SChristian Marangi .port_vlan_filtering = qca8k_port_vlan_filtering,
2020027152b8SChristian Marangi .port_vlan_add = qca8k_port_vlan_add,
2021027152b8SChristian Marangi .port_vlan_del = qca8k_port_vlan_del,
2022027152b8SChristian Marangi .phylink_get_caps = qca8k_phylink_get_caps,
2023027152b8SChristian Marangi .phylink_mac_select_pcs = qca8k_phylink_mac_select_pcs,
2024027152b8SChristian Marangi .phylink_mac_config = qca8k_phylink_mac_config,
2025027152b8SChristian Marangi .phylink_mac_link_down = qca8k_phylink_mac_link_down,
2026027152b8SChristian Marangi .phylink_mac_link_up = qca8k_phylink_mac_link_up,
2027027152b8SChristian Marangi .get_phy_flags = qca8k_get_phy_flags,
2028027152b8SChristian Marangi .port_lag_join = qca8k_port_lag_join,
2029027152b8SChristian Marangi .port_lag_leave = qca8k_port_lag_leave,
2030027152b8SChristian Marangi .master_state_change = qca8k_master_change,
2031027152b8SChristian Marangi .connect_tag_protocol = qca8k_connect_tag_protocol,
2032027152b8SChristian Marangi };
2033027152b8SChristian Marangi
2034027152b8SChristian Marangi static int
qca8k_sw_probe(struct mdio_device * mdiodev)2035027152b8SChristian Marangi qca8k_sw_probe(struct mdio_device *mdiodev)
2036027152b8SChristian Marangi {
2037027152b8SChristian Marangi struct qca8k_priv *priv;
2038027152b8SChristian Marangi int ret;
2039027152b8SChristian Marangi
2040027152b8SChristian Marangi /* allocate the private data struct so that we can probe the switches
2041027152b8SChristian Marangi * ID register
2042027152b8SChristian Marangi */
2043027152b8SChristian Marangi priv = devm_kzalloc(&mdiodev->dev, sizeof(*priv), GFP_KERNEL);
2044027152b8SChristian Marangi if (!priv)
2045027152b8SChristian Marangi return -ENOMEM;
2046027152b8SChristian Marangi
2047027152b8SChristian Marangi priv->bus = mdiodev->bus;
2048027152b8SChristian Marangi priv->dev = &mdiodev->dev;
204942b998d4SChristian Marangi priv->info = of_device_get_match_data(priv->dev);
2050027152b8SChristian Marangi
2051027152b8SChristian Marangi priv->reset_gpio = devm_gpiod_get_optional(priv->dev, "reset",
20524785948bSMichal Vokáč GPIOD_OUT_HIGH);
2053027152b8SChristian Marangi if (IS_ERR(priv->reset_gpio))
2054027152b8SChristian Marangi return PTR_ERR(priv->reset_gpio);
2055027152b8SChristian Marangi
2056027152b8SChristian Marangi if (priv->reset_gpio) {
2057027152b8SChristian Marangi /* The active low duration must be greater than 10 ms
2058027152b8SChristian Marangi * and checkpatch.pl wants 20 ms.
2059027152b8SChristian Marangi */
2060027152b8SChristian Marangi msleep(20);
2061027152b8SChristian Marangi gpiod_set_value_cansleep(priv->reset_gpio, 0);
2062027152b8SChristian Marangi }
2063027152b8SChristian Marangi
2064027152b8SChristian Marangi /* Start by setting up the register mapping */
2065027152b8SChristian Marangi priv->regmap = devm_regmap_init(&mdiodev->dev, NULL, priv,
2066027152b8SChristian Marangi &qca8k_regmap_config);
2067027152b8SChristian Marangi if (IS_ERR(priv->regmap)) {
2068027152b8SChristian Marangi dev_err(priv->dev, "regmap initialization failed");
2069027152b8SChristian Marangi return PTR_ERR(priv->regmap);
2070027152b8SChristian Marangi }
2071027152b8SChristian Marangi
2072027152b8SChristian Marangi priv->mdio_cache.page = 0xffff;
2073027152b8SChristian Marangi
2074027152b8SChristian Marangi /* Check the detected switch id */
2075027152b8SChristian Marangi ret = qca8k_read_switch_id(priv);
2076027152b8SChristian Marangi if (ret)
2077027152b8SChristian Marangi return ret;
2078027152b8SChristian Marangi
2079027152b8SChristian Marangi priv->ds = devm_kzalloc(&mdiodev->dev, sizeof(*priv->ds), GFP_KERNEL);
2080027152b8SChristian Marangi if (!priv->ds)
2081027152b8SChristian Marangi return -ENOMEM;
2082027152b8SChristian Marangi
2083027152b8SChristian Marangi mutex_init(&priv->mgmt_eth_data.mutex);
2084027152b8SChristian Marangi init_completion(&priv->mgmt_eth_data.rw_done);
2085027152b8SChristian Marangi
2086027152b8SChristian Marangi mutex_init(&priv->mib_eth_data.mutex);
2087027152b8SChristian Marangi init_completion(&priv->mib_eth_data.rw_done);
2088027152b8SChristian Marangi
2089027152b8SChristian Marangi priv->ds->dev = &mdiodev->dev;
2090027152b8SChristian Marangi priv->ds->num_ports = QCA8K_NUM_PORTS;
2091027152b8SChristian Marangi priv->ds->priv = priv;
2092027152b8SChristian Marangi priv->ds->ops = &qca8k_switch_ops;
2093027152b8SChristian Marangi mutex_init(&priv->reg_mutex);
2094027152b8SChristian Marangi dev_set_drvdata(&mdiodev->dev, priv);
2095027152b8SChristian Marangi
2096027152b8SChristian Marangi return dsa_register_switch(priv->ds);
2097027152b8SChristian Marangi }
2098027152b8SChristian Marangi
2099027152b8SChristian Marangi static void
qca8k_sw_remove(struct mdio_device * mdiodev)2100027152b8SChristian Marangi qca8k_sw_remove(struct mdio_device *mdiodev)
2101027152b8SChristian Marangi {
2102027152b8SChristian Marangi struct qca8k_priv *priv = dev_get_drvdata(&mdiodev->dev);
2103027152b8SChristian Marangi int i;
2104027152b8SChristian Marangi
2105027152b8SChristian Marangi if (!priv)
2106027152b8SChristian Marangi return;
2107027152b8SChristian Marangi
2108027152b8SChristian Marangi for (i = 0; i < QCA8K_NUM_PORTS; i++)
2109027152b8SChristian Marangi qca8k_port_set_status(priv, i, 0);
2110027152b8SChristian Marangi
2111027152b8SChristian Marangi dsa_unregister_switch(priv->ds);
2112027152b8SChristian Marangi }
2113027152b8SChristian Marangi
qca8k_sw_shutdown(struct mdio_device * mdiodev)2114027152b8SChristian Marangi static void qca8k_sw_shutdown(struct mdio_device *mdiodev)
2115027152b8SChristian Marangi {
2116027152b8SChristian Marangi struct qca8k_priv *priv = dev_get_drvdata(&mdiodev->dev);
2117027152b8SChristian Marangi
2118027152b8SChristian Marangi if (!priv)
2119027152b8SChristian Marangi return;
2120027152b8SChristian Marangi
2121027152b8SChristian Marangi dsa_switch_shutdown(priv->ds);
2122027152b8SChristian Marangi
2123027152b8SChristian Marangi dev_set_drvdata(&mdiodev->dev, NULL);
2124027152b8SChristian Marangi }
2125027152b8SChristian Marangi
2126027152b8SChristian Marangi #ifdef CONFIG_PM_SLEEP
2127027152b8SChristian Marangi static void
qca8k_set_pm(struct qca8k_priv * priv,int enable)2128027152b8SChristian Marangi qca8k_set_pm(struct qca8k_priv *priv, int enable)
2129027152b8SChristian Marangi {
2130027152b8SChristian Marangi int port;
2131027152b8SChristian Marangi
2132027152b8SChristian Marangi for (port = 0; port < QCA8K_NUM_PORTS; port++) {
2133027152b8SChristian Marangi /* Do not enable on resume if the port was
2134027152b8SChristian Marangi * disabled before.
2135027152b8SChristian Marangi */
2136027152b8SChristian Marangi if (!(priv->port_enabled_map & BIT(port)))
2137027152b8SChristian Marangi continue;
2138027152b8SChristian Marangi
2139027152b8SChristian Marangi qca8k_port_set_status(priv, port, enable);
2140027152b8SChristian Marangi }
2141027152b8SChristian Marangi }
2142027152b8SChristian Marangi
qca8k_suspend(struct device * dev)2143027152b8SChristian Marangi static int qca8k_suspend(struct device *dev)
2144027152b8SChristian Marangi {
2145027152b8SChristian Marangi struct qca8k_priv *priv = dev_get_drvdata(dev);
2146027152b8SChristian Marangi
2147027152b8SChristian Marangi qca8k_set_pm(priv, 0);
2148027152b8SChristian Marangi
2149027152b8SChristian Marangi return dsa_switch_suspend(priv->ds);
2150027152b8SChristian Marangi }
2151027152b8SChristian Marangi
qca8k_resume(struct device * dev)2152027152b8SChristian Marangi static int qca8k_resume(struct device *dev)
2153027152b8SChristian Marangi {
2154027152b8SChristian Marangi struct qca8k_priv *priv = dev_get_drvdata(dev);
2155027152b8SChristian Marangi
2156027152b8SChristian Marangi qca8k_set_pm(priv, 1);
2157027152b8SChristian Marangi
2158027152b8SChristian Marangi return dsa_switch_resume(priv->ds);
2159027152b8SChristian Marangi }
2160027152b8SChristian Marangi #endif /* CONFIG_PM_SLEEP */
2161027152b8SChristian Marangi
2162027152b8SChristian Marangi static SIMPLE_DEV_PM_OPS(qca8k_pm_ops,
2163027152b8SChristian Marangi qca8k_suspend, qca8k_resume);
2164027152b8SChristian Marangi
2165027152b8SChristian Marangi static const struct qca8k_info_ops qca8xxx_ops = {
2166027152b8SChristian Marangi .autocast_mib = qca8k_get_ethtool_stats_eth,
2167027152b8SChristian Marangi };
2168027152b8SChristian Marangi
2169027152b8SChristian Marangi static const struct qca8k_match_data qca8327 = {
2170027152b8SChristian Marangi .id = QCA8K_ID_QCA8327,
2171027152b8SChristian Marangi .reduced_package = true,
2172027152b8SChristian Marangi .mib_count = QCA8K_QCA832X_MIB_COUNT,
2173027152b8SChristian Marangi .ops = &qca8xxx_ops,
2174027152b8SChristian Marangi };
2175027152b8SChristian Marangi
2176027152b8SChristian Marangi static const struct qca8k_match_data qca8328 = {
2177027152b8SChristian Marangi .id = QCA8K_ID_QCA8327,
2178027152b8SChristian Marangi .mib_count = QCA8K_QCA832X_MIB_COUNT,
2179027152b8SChristian Marangi .ops = &qca8xxx_ops,
2180027152b8SChristian Marangi };
2181027152b8SChristian Marangi
2182027152b8SChristian Marangi static const struct qca8k_match_data qca833x = {
2183027152b8SChristian Marangi .id = QCA8K_ID_QCA8337,
2184027152b8SChristian Marangi .mib_count = QCA8K_QCA833X_MIB_COUNT,
2185027152b8SChristian Marangi .ops = &qca8xxx_ops,
2186027152b8SChristian Marangi };
2187027152b8SChristian Marangi
2188027152b8SChristian Marangi static const struct of_device_id qca8k_of_match[] = {
2189027152b8SChristian Marangi { .compatible = "qca,qca8327", .data = &qca8327 },
2190027152b8SChristian Marangi { .compatible = "qca,qca8328", .data = &qca8328 },
2191027152b8SChristian Marangi { .compatible = "qca,qca8334", .data = &qca833x },
2192027152b8SChristian Marangi { .compatible = "qca,qca8337", .data = &qca833x },
2193027152b8SChristian Marangi { /* sentinel */ },
2194027152b8SChristian Marangi };
2195027152b8SChristian Marangi
2196027152b8SChristian Marangi static struct mdio_driver qca8kmdio_driver = {
2197027152b8SChristian Marangi .probe = qca8k_sw_probe,
2198027152b8SChristian Marangi .remove = qca8k_sw_remove,
2199027152b8SChristian Marangi .shutdown = qca8k_sw_shutdown,
2200027152b8SChristian Marangi .mdiodrv.driver = {
2201027152b8SChristian Marangi .name = "qca8k",
2202027152b8SChristian Marangi .of_match_table = qca8k_of_match,
2203027152b8SChristian Marangi .pm = &qca8k_pm_ops,
2204027152b8SChristian Marangi },
2205027152b8SChristian Marangi };
2206027152b8SChristian Marangi
2207027152b8SChristian Marangi mdio_module_driver(qca8kmdio_driver);
2208027152b8SChristian Marangi
2209027152b8SChristian Marangi MODULE_AUTHOR("Mathieu Olivari, John Crispin <john@phrozen.org>");
2210027152b8SChristian Marangi MODULE_DESCRIPTION("Driver for QCA8K ethernet switch family");
2211027152b8SChristian Marangi MODULE_LICENSE("GPL v2");
2212027152b8SChristian Marangi MODULE_ALIAS("platform:qca8k");
2213