156051948SVladimir Oltean // SPDX-License-Identifier: GPL-2.0 256051948SVladimir Oltean /* Copyright 2019 NXP Semiconductors 3375e1314SVladimir Oltean * 4375e1314SVladimir Oltean * This is an umbrella module for all network switches that are 5375e1314SVladimir Oltean * register-compatible with Ocelot and that perform I/O to their host CPU 6375e1314SVladimir Oltean * through an NPI (Node Processor Interface) Ethernet port. 756051948SVladimir Oltean */ 856051948SVladimir Oltean #include <uapi/linux/if_bridge.h> 907d985eeSVladimir Oltean #include <soc/mscc/ocelot_vcap.h> 10bdeced75SVladimir Oltean #include <soc/mscc/ocelot_qsys.h> 11bdeced75SVladimir Oltean #include <soc/mscc/ocelot_sys.h> 12bdeced75SVladimir Oltean #include <soc/mscc/ocelot_dev.h> 13bdeced75SVladimir Oltean #include <soc/mscc/ocelot_ana.h> 142b49d128SYangbo Lu #include <soc/mscc/ocelot_ptp.h> 1556051948SVladimir Oltean #include <soc/mscc/ocelot.h> 1684705fc1SMaxim Kochetkov #include <linux/platform_device.h> 17c0bcf537SYangbo Lu #include <linux/packing.h> 1856051948SVladimir Oltean #include <linux/module.h> 19bdeced75SVladimir Oltean #include <linux/of_net.h> 2056051948SVladimir Oltean #include <linux/pci.h> 2156051948SVladimir Oltean #include <linux/of.h> 22588d0550SIoana Ciornei #include <linux/pcs-lynx.h> 23fc411eaaSVladimir Oltean #include <net/pkt_sched.h> 2456051948SVladimir Oltean #include <net/dsa.h> 2556051948SVladimir Oltean #include "felix.h" 2656051948SVladimir Oltean 2756051948SVladimir Oltean static enum dsa_tag_protocol felix_get_tag_protocol(struct dsa_switch *ds, 284d776482SFlorian Fainelli int port, 294d776482SFlorian Fainelli enum dsa_tag_protocol mp) 3056051948SVladimir Oltean { 3156051948SVladimir Oltean return DSA_TAG_PROTO_OCELOT; 3256051948SVladimir Oltean } 3356051948SVladimir Oltean 3456051948SVladimir Oltean static int felix_set_ageing_time(struct dsa_switch *ds, 3556051948SVladimir Oltean unsigned int ageing_time) 3656051948SVladimir Oltean { 3756051948SVladimir Oltean struct ocelot *ocelot = ds->priv; 3856051948SVladimir Oltean 3956051948SVladimir Oltean ocelot_set_ageing_time(ocelot, ageing_time); 4056051948SVladimir Oltean 4156051948SVladimir Oltean return 0; 4256051948SVladimir Oltean } 4356051948SVladimir Oltean 4456051948SVladimir Oltean static int felix_fdb_dump(struct dsa_switch *ds, int port, 4556051948SVladimir Oltean dsa_fdb_dump_cb_t *cb, void *data) 4656051948SVladimir Oltean { 4756051948SVladimir Oltean struct ocelot *ocelot = ds->priv; 4856051948SVladimir Oltean 4956051948SVladimir Oltean return ocelot_fdb_dump(ocelot, port, cb, data); 5056051948SVladimir Oltean } 5156051948SVladimir Oltean 5256051948SVladimir Oltean static int felix_fdb_add(struct dsa_switch *ds, int port, 5356051948SVladimir Oltean const unsigned char *addr, u16 vid) 5456051948SVladimir Oltean { 5556051948SVladimir Oltean struct ocelot *ocelot = ds->priv; 5656051948SVladimir Oltean 5787b0f983SVladimir Oltean return ocelot_fdb_add(ocelot, port, addr, vid); 5856051948SVladimir Oltean } 5956051948SVladimir Oltean 6056051948SVladimir Oltean static int felix_fdb_del(struct dsa_switch *ds, int port, 6156051948SVladimir Oltean const unsigned char *addr, u16 vid) 6256051948SVladimir Oltean { 6356051948SVladimir Oltean struct ocelot *ocelot = ds->priv; 6456051948SVladimir Oltean 6556051948SVladimir Oltean return ocelot_fdb_del(ocelot, port, addr, vid); 6656051948SVladimir Oltean } 6756051948SVladimir Oltean 68*a52b2da7SVladimir Oltean static int felix_mdb_add(struct dsa_switch *ds, int port, 69209edf95SVladimir Oltean const struct switchdev_obj_port_mdb *mdb) 70209edf95SVladimir Oltean { 71209edf95SVladimir Oltean struct ocelot *ocelot = ds->priv; 72209edf95SVladimir Oltean 73*a52b2da7SVladimir Oltean return ocelot_port_mdb_add(ocelot, port, mdb); 74209edf95SVladimir Oltean } 75209edf95SVladimir Oltean 76209edf95SVladimir Oltean static int felix_mdb_del(struct dsa_switch *ds, int port, 77209edf95SVladimir Oltean const struct switchdev_obj_port_mdb *mdb) 78209edf95SVladimir Oltean { 79209edf95SVladimir Oltean struct ocelot *ocelot = ds->priv; 80209edf95SVladimir Oltean 81209edf95SVladimir Oltean return ocelot_port_mdb_del(ocelot, port, mdb); 82209edf95SVladimir Oltean } 83209edf95SVladimir Oltean 8456051948SVladimir Oltean static void felix_bridge_stp_state_set(struct dsa_switch *ds, int port, 8556051948SVladimir Oltean u8 state) 8656051948SVladimir Oltean { 8756051948SVladimir Oltean struct ocelot *ocelot = ds->priv; 8856051948SVladimir Oltean 8956051948SVladimir Oltean return ocelot_bridge_stp_state_set(ocelot, port, state); 9056051948SVladimir Oltean } 9156051948SVladimir Oltean 9256051948SVladimir Oltean static int felix_bridge_join(struct dsa_switch *ds, int port, 9356051948SVladimir Oltean struct net_device *br) 9456051948SVladimir Oltean { 9556051948SVladimir Oltean struct ocelot *ocelot = ds->priv; 9656051948SVladimir Oltean 9756051948SVladimir Oltean return ocelot_port_bridge_join(ocelot, port, br); 9856051948SVladimir Oltean } 9956051948SVladimir Oltean 10056051948SVladimir Oltean static void felix_bridge_leave(struct dsa_switch *ds, int port, 10156051948SVladimir Oltean struct net_device *br) 10256051948SVladimir Oltean { 10356051948SVladimir Oltean struct ocelot *ocelot = ds->priv; 10456051948SVladimir Oltean 10556051948SVladimir Oltean ocelot_port_bridge_leave(ocelot, port, br); 10656051948SVladimir Oltean } 10756051948SVladimir Oltean 10856051948SVladimir Oltean static int felix_vlan_prepare(struct dsa_switch *ds, int port, 10956051948SVladimir Oltean const struct switchdev_obj_port_vlan *vlan) 11056051948SVladimir Oltean { 1112f0402feSVladimir Oltean struct ocelot *ocelot = ds->priv; 112b7a9e0daSVladimir Oltean u16 flags = vlan->flags; 1132f0402feSVladimir Oltean 1149a720680SVladimir Oltean /* Ocelot switches copy frames as-is to the CPU, so the flags: 1159a720680SVladimir Oltean * egress-untagged or not, pvid or not, make no difference. This 1169a720680SVladimir Oltean * behavior is already better than what DSA just tries to approximate 1179a720680SVladimir Oltean * when it installs the VLAN with the same flags on the CPU port. 1189a720680SVladimir Oltean * Just accept any configuration, and don't let ocelot deny installing 1199a720680SVladimir Oltean * multiple native VLANs on the NPI port, because the switch doesn't 1209a720680SVladimir Oltean * look at the port tag settings towards the NPI interface anyway. 1219a720680SVladimir Oltean */ 1229a720680SVladimir Oltean if (port == ocelot->npi) 1239a720680SVladimir Oltean return 0; 1249a720680SVladimir Oltean 125b7a9e0daSVladimir Oltean return ocelot_vlan_prepare(ocelot, port, vlan->vid, 1262f0402feSVladimir Oltean flags & BRIDGE_VLAN_INFO_PVID, 1272f0402feSVladimir Oltean flags & BRIDGE_VLAN_INFO_UNTAGGED); 12856051948SVladimir Oltean } 12956051948SVladimir Oltean 130bae33f2bSVladimir Oltean static int felix_vlan_filtering(struct dsa_switch *ds, int port, bool enabled) 13156051948SVladimir Oltean { 13256051948SVladimir Oltean struct ocelot *ocelot = ds->priv; 13356051948SVladimir Oltean 134bae33f2bSVladimir Oltean return ocelot_port_vlan_filtering(ocelot, port, enabled); 13556051948SVladimir Oltean } 13656051948SVladimir Oltean 13756051948SVladimir Oltean static void felix_vlan_add(struct dsa_switch *ds, int port, 13856051948SVladimir Oltean const struct switchdev_obj_port_vlan *vlan) 13956051948SVladimir Oltean { 14056051948SVladimir Oltean struct ocelot *ocelot = ds->priv; 141183be6f9SVladimir Oltean u16 flags = vlan->flags; 14256051948SVladimir Oltean 143b7a9e0daSVladimir Oltean ocelot_vlan_add(ocelot, port, vlan->vid, 144183be6f9SVladimir Oltean flags & BRIDGE_VLAN_INFO_PVID, 145183be6f9SVladimir Oltean flags & BRIDGE_VLAN_INFO_UNTAGGED); 14656051948SVladimir Oltean } 14756051948SVladimir Oltean 14856051948SVladimir Oltean static int felix_vlan_del(struct dsa_switch *ds, int port, 14956051948SVladimir Oltean const struct switchdev_obj_port_vlan *vlan) 15056051948SVladimir Oltean { 15156051948SVladimir Oltean struct ocelot *ocelot = ds->priv; 15256051948SVladimir Oltean 153b7a9e0daSVladimir Oltean return ocelot_vlan_del(ocelot, port, vlan->vid); 15456051948SVladimir Oltean } 15556051948SVladimir Oltean 15656051948SVladimir Oltean static int felix_port_enable(struct dsa_switch *ds, int port, 15756051948SVladimir Oltean struct phy_device *phy) 15856051948SVladimir Oltean { 15956051948SVladimir Oltean struct ocelot *ocelot = ds->priv; 16056051948SVladimir Oltean 16156051948SVladimir Oltean ocelot_port_enable(ocelot, port, phy); 16256051948SVladimir Oltean 16356051948SVladimir Oltean return 0; 16456051948SVladimir Oltean } 16556051948SVladimir Oltean 16656051948SVladimir Oltean static void felix_port_disable(struct dsa_switch *ds, int port) 16756051948SVladimir Oltean { 16856051948SVladimir Oltean struct ocelot *ocelot = ds->priv; 16956051948SVladimir Oltean 17056051948SVladimir Oltean return ocelot_port_disable(ocelot, port); 17156051948SVladimir Oltean } 17256051948SVladimir Oltean 173bdeced75SVladimir Oltean static void felix_phylink_validate(struct dsa_switch *ds, int port, 174bdeced75SVladimir Oltean unsigned long *supported, 175bdeced75SVladimir Oltean struct phylink_link_state *state) 176bdeced75SVladimir Oltean { 177bdeced75SVladimir Oltean struct ocelot *ocelot = ds->priv; 178375e1314SVladimir Oltean struct felix *felix = ocelot_to_felix(ocelot); 179bdeced75SVladimir Oltean 180375e1314SVladimir Oltean if (felix->info->phylink_validate) 181375e1314SVladimir Oltean felix->info->phylink_validate(ocelot, port, supported, state); 182bdeced75SVladimir Oltean } 183bdeced75SVladimir Oltean 184bdeced75SVladimir Oltean static void felix_phylink_mac_config(struct dsa_switch *ds, int port, 185bdeced75SVladimir Oltean unsigned int link_an_mode, 186bdeced75SVladimir Oltean const struct phylink_link_state *state) 187bdeced75SVladimir Oltean { 188bdeced75SVladimir Oltean struct ocelot *ocelot = ds->priv; 189bdeced75SVladimir Oltean struct felix *felix = ocelot_to_felix(ocelot); 190588d0550SIoana Ciornei struct dsa_port *dp = dsa_to_port(ds, port); 191bdeced75SVladimir Oltean 192588d0550SIoana Ciornei if (felix->pcs[port]) 193588d0550SIoana Ciornei phylink_set_pcs(dp->pl, &felix->pcs[port]->pcs); 194bdeced75SVladimir Oltean } 195bdeced75SVladimir Oltean 196bdeced75SVladimir Oltean static void felix_phylink_mac_link_down(struct dsa_switch *ds, int port, 197bdeced75SVladimir Oltean unsigned int link_an_mode, 198bdeced75SVladimir Oltean phy_interface_t interface) 199bdeced75SVladimir Oltean { 200bdeced75SVladimir Oltean struct ocelot *ocelot = ds->priv; 201bdeced75SVladimir Oltean struct ocelot_port *ocelot_port = ocelot->ports[port]; 202bdeced75SVladimir Oltean 203bdeced75SVladimir Oltean ocelot_port_writel(ocelot_port, 0, DEV_MAC_ENA_CFG); 204886e1387SVladimir Oltean ocelot_fields_write(ocelot, port, QSYS_SWITCH_PORT_MODE_PORT_ENA, 0); 205bdeced75SVladimir Oltean } 206bdeced75SVladimir Oltean 207bdeced75SVladimir Oltean static void felix_phylink_mac_link_up(struct dsa_switch *ds, int port, 208bdeced75SVladimir Oltean unsigned int link_an_mode, 209bdeced75SVladimir Oltean phy_interface_t interface, 2105b502a7bSRussell King struct phy_device *phydev, 2115b502a7bSRussell King int speed, int duplex, 2125b502a7bSRussell King bool tx_pause, bool rx_pause) 213bdeced75SVladimir Oltean { 214bdeced75SVladimir Oltean struct ocelot *ocelot = ds->priv; 215bdeced75SVladimir Oltean struct ocelot_port *ocelot_port = ocelot->ports[port]; 2167e14a2dcSVladimir Oltean struct felix *felix = ocelot_to_felix(ocelot); 2177e14a2dcSVladimir Oltean u32 mac_fc_cfg; 218bdeced75SVladimir Oltean 2197e14a2dcSVladimir Oltean /* Take port out of reset by clearing the MAC_TX_RST, MAC_RX_RST and 2207e14a2dcSVladimir Oltean * PORT_RST bits in DEV_CLOCK_CFG. Note that the way this system is 2217e14a2dcSVladimir Oltean * integrated is that the MAC speed is fixed and it's the PCS who is 2227e14a2dcSVladimir Oltean * performing the rate adaptation, so we have to write "1000Mbps" into 2237e14a2dcSVladimir Oltean * the LINK_SPEED field of DEV_CLOCK_CFG (which is also its default 2247e14a2dcSVladimir Oltean * value). 2257e14a2dcSVladimir Oltean */ 2267e14a2dcSVladimir Oltean ocelot_port_writel(ocelot_port, 2277e14a2dcSVladimir Oltean DEV_CLOCK_CFG_LINK_SPEED(OCELOT_SPEED_1000), 2287e14a2dcSVladimir Oltean DEV_CLOCK_CFG); 2297e14a2dcSVladimir Oltean 2307e14a2dcSVladimir Oltean switch (speed) { 2317e14a2dcSVladimir Oltean case SPEED_10: 2327e14a2dcSVladimir Oltean mac_fc_cfg = SYS_MAC_FC_CFG_FC_LINK_SPEED(3); 2337e14a2dcSVladimir Oltean break; 2347e14a2dcSVladimir Oltean case SPEED_100: 2357e14a2dcSVladimir Oltean mac_fc_cfg = SYS_MAC_FC_CFG_FC_LINK_SPEED(2); 2367e14a2dcSVladimir Oltean break; 2377e14a2dcSVladimir Oltean case SPEED_1000: 2387e14a2dcSVladimir Oltean case SPEED_2500: 2397e14a2dcSVladimir Oltean mac_fc_cfg = SYS_MAC_FC_CFG_FC_LINK_SPEED(1); 2407e14a2dcSVladimir Oltean break; 2417e14a2dcSVladimir Oltean default: 2427e14a2dcSVladimir Oltean dev_err(ocelot->dev, "Unsupported speed on port %d: %d\n", 2437e14a2dcSVladimir Oltean port, speed); 2447e14a2dcSVladimir Oltean return; 2457e14a2dcSVladimir Oltean } 2467e14a2dcSVladimir Oltean 2477e14a2dcSVladimir Oltean /* handle Rx pause in all cases, with 2500base-X this is used for rate 2487e14a2dcSVladimir Oltean * adaptation. 2497e14a2dcSVladimir Oltean */ 2507e14a2dcSVladimir Oltean mac_fc_cfg |= SYS_MAC_FC_CFG_RX_FC_ENA; 2517e14a2dcSVladimir Oltean 2527e14a2dcSVladimir Oltean if (tx_pause) 2537e14a2dcSVladimir Oltean mac_fc_cfg |= SYS_MAC_FC_CFG_TX_FC_ENA | 2547e14a2dcSVladimir Oltean SYS_MAC_FC_CFG_PAUSE_VAL_CFG(0xffff) | 2557e14a2dcSVladimir Oltean SYS_MAC_FC_CFG_FC_LATENCY_CFG(0x7) | 2567e14a2dcSVladimir Oltean SYS_MAC_FC_CFG_ZERO_PAUSE_ENA; 2577e14a2dcSVladimir Oltean 2587e14a2dcSVladimir Oltean /* Flow control. Link speed is only used here to evaluate the time 2597e14a2dcSVladimir Oltean * specification in incoming pause frames. 2607e14a2dcSVladimir Oltean */ 2617e14a2dcSVladimir Oltean ocelot_write_rix(ocelot, mac_fc_cfg, SYS_MAC_FC_CFG, port); 2627e14a2dcSVladimir Oltean 2637e14a2dcSVladimir Oltean ocelot_write_rix(ocelot, 0, ANA_POL_FLOWC, port); 2647e14a2dcSVladimir Oltean 2657e14a2dcSVladimir Oltean /* Undo the effects of felix_phylink_mac_link_down: 2667e14a2dcSVladimir Oltean * enable MAC module 2677e14a2dcSVladimir Oltean */ 268bdeced75SVladimir Oltean ocelot_port_writel(ocelot_port, DEV_MAC_ENA_CFG_RX_ENA | 269bdeced75SVladimir Oltean DEV_MAC_ENA_CFG_TX_ENA, DEV_MAC_ENA_CFG); 270bdeced75SVladimir Oltean 271bdeced75SVladimir Oltean /* Enable receiving frames on the port, and activate auto-learning of 272bdeced75SVladimir Oltean * MAC addresses. 273bdeced75SVladimir Oltean */ 274bdeced75SVladimir Oltean ocelot_write_gix(ocelot, ANA_PORT_PORT_CFG_LEARNAUTO | 275bdeced75SVladimir Oltean ANA_PORT_PORT_CFG_RECV_ENA | 276bdeced75SVladimir Oltean ANA_PORT_PORT_CFG_PORTID_VAL(port), 277bdeced75SVladimir Oltean ANA_PORT_PORT_CFG, port); 278bdeced75SVladimir Oltean 279bdeced75SVladimir Oltean /* Core: Enable port for frame transfer */ 280886e1387SVladimir Oltean ocelot_fields_write(ocelot, port, 281886e1387SVladimir Oltean QSYS_SWITCH_PORT_MODE_PORT_ENA, 1); 2827e14a2dcSVladimir Oltean 2837e14a2dcSVladimir Oltean if (felix->info->port_sched_speed_set) 2847e14a2dcSVladimir Oltean felix->info->port_sched_speed_set(ocelot, port, speed); 285bdeced75SVladimir Oltean } 286bdeced75SVladimir Oltean 287bd2b3161SXiaoliang Yang static void felix_port_qos_map_init(struct ocelot *ocelot, int port) 288bd2b3161SXiaoliang Yang { 289bd2b3161SXiaoliang Yang int i; 290bd2b3161SXiaoliang Yang 291bd2b3161SXiaoliang Yang ocelot_rmw_gix(ocelot, 292bd2b3161SXiaoliang Yang ANA_PORT_QOS_CFG_QOS_PCP_ENA, 293bd2b3161SXiaoliang Yang ANA_PORT_QOS_CFG_QOS_PCP_ENA, 294bd2b3161SXiaoliang Yang ANA_PORT_QOS_CFG, 295bd2b3161SXiaoliang Yang port); 296bd2b3161SXiaoliang Yang 297bd2b3161SXiaoliang Yang for (i = 0; i < FELIX_NUM_TC * 2; i++) { 298bd2b3161SXiaoliang Yang ocelot_rmw_ix(ocelot, 299bd2b3161SXiaoliang Yang (ANA_PORT_PCP_DEI_MAP_DP_PCP_DEI_VAL & i) | 300bd2b3161SXiaoliang Yang ANA_PORT_PCP_DEI_MAP_QOS_PCP_DEI_VAL(i), 301bd2b3161SXiaoliang Yang ANA_PORT_PCP_DEI_MAP_DP_PCP_DEI_VAL | 302bd2b3161SXiaoliang Yang ANA_PORT_PCP_DEI_MAP_QOS_PCP_DEI_VAL_M, 303bd2b3161SXiaoliang Yang ANA_PORT_PCP_DEI_MAP, 304bd2b3161SXiaoliang Yang port, i); 305bd2b3161SXiaoliang Yang } 306bd2b3161SXiaoliang Yang } 307bd2b3161SXiaoliang Yang 30856051948SVladimir Oltean static void felix_get_strings(struct dsa_switch *ds, int port, 30956051948SVladimir Oltean u32 stringset, u8 *data) 31056051948SVladimir Oltean { 31156051948SVladimir Oltean struct ocelot *ocelot = ds->priv; 31256051948SVladimir Oltean 31356051948SVladimir Oltean return ocelot_get_strings(ocelot, port, stringset, data); 31456051948SVladimir Oltean } 31556051948SVladimir Oltean 31656051948SVladimir Oltean static void felix_get_ethtool_stats(struct dsa_switch *ds, int port, u64 *data) 31756051948SVladimir Oltean { 31856051948SVladimir Oltean struct ocelot *ocelot = ds->priv; 31956051948SVladimir Oltean 32056051948SVladimir Oltean ocelot_get_ethtool_stats(ocelot, port, data); 32156051948SVladimir Oltean } 32256051948SVladimir Oltean 32356051948SVladimir Oltean static int felix_get_sset_count(struct dsa_switch *ds, int port, int sset) 32456051948SVladimir Oltean { 32556051948SVladimir Oltean struct ocelot *ocelot = ds->priv; 32656051948SVladimir Oltean 32756051948SVladimir Oltean return ocelot_get_sset_count(ocelot, port, sset); 32856051948SVladimir Oltean } 32956051948SVladimir Oltean 33056051948SVladimir Oltean static int felix_get_ts_info(struct dsa_switch *ds, int port, 33156051948SVladimir Oltean struct ethtool_ts_info *info) 33256051948SVladimir Oltean { 33356051948SVladimir Oltean struct ocelot *ocelot = ds->priv; 33456051948SVladimir Oltean 33556051948SVladimir Oltean return ocelot_get_ts_info(ocelot, port, info); 33656051948SVladimir Oltean } 33756051948SVladimir Oltean 338bdeced75SVladimir Oltean static int felix_parse_ports_node(struct felix *felix, 339bdeced75SVladimir Oltean struct device_node *ports_node, 340bdeced75SVladimir Oltean phy_interface_t *port_phy_modes) 341bdeced75SVladimir Oltean { 342bdeced75SVladimir Oltean struct ocelot *ocelot = &felix->ocelot; 343bdeced75SVladimir Oltean struct device *dev = felix->ocelot.dev; 344bdeced75SVladimir Oltean struct device_node *child; 345bdeced75SVladimir Oltean 34637fe45adSVladimir Oltean for_each_available_child_of_node(ports_node, child) { 347bdeced75SVladimir Oltean phy_interface_t phy_mode; 348bdeced75SVladimir Oltean u32 port; 349bdeced75SVladimir Oltean int err; 350bdeced75SVladimir Oltean 351bdeced75SVladimir Oltean /* Get switch port number from DT */ 352bdeced75SVladimir Oltean if (of_property_read_u32(child, "reg", &port) < 0) { 353bdeced75SVladimir Oltean dev_err(dev, "Port number not defined in device tree " 354bdeced75SVladimir Oltean "(property \"reg\")\n"); 355bdeced75SVladimir Oltean of_node_put(child); 356bdeced75SVladimir Oltean return -ENODEV; 357bdeced75SVladimir Oltean } 358bdeced75SVladimir Oltean 359bdeced75SVladimir Oltean /* Get PHY mode from DT */ 360bdeced75SVladimir Oltean err = of_get_phy_mode(child, &phy_mode); 361bdeced75SVladimir Oltean if (err) { 362bdeced75SVladimir Oltean dev_err(dev, "Failed to read phy-mode or " 363bdeced75SVladimir Oltean "phy-interface-type property for port %d\n", 364bdeced75SVladimir Oltean port); 365bdeced75SVladimir Oltean of_node_put(child); 366bdeced75SVladimir Oltean return -ENODEV; 367bdeced75SVladimir Oltean } 368bdeced75SVladimir Oltean 369bdeced75SVladimir Oltean err = felix->info->prevalidate_phy_mode(ocelot, port, phy_mode); 370bdeced75SVladimir Oltean if (err < 0) { 371bdeced75SVladimir Oltean dev_err(dev, "Unsupported PHY mode %s on port %d\n", 372bdeced75SVladimir Oltean phy_modes(phy_mode), port); 37359ebb430SSumera Priyadarsini of_node_put(child); 374bdeced75SVladimir Oltean return err; 375bdeced75SVladimir Oltean } 376bdeced75SVladimir Oltean 377bdeced75SVladimir Oltean port_phy_modes[port] = phy_mode; 378bdeced75SVladimir Oltean } 379bdeced75SVladimir Oltean 380bdeced75SVladimir Oltean return 0; 381bdeced75SVladimir Oltean } 382bdeced75SVladimir Oltean 383bdeced75SVladimir Oltean static int felix_parse_dt(struct felix *felix, phy_interface_t *port_phy_modes) 384bdeced75SVladimir Oltean { 385bdeced75SVladimir Oltean struct device *dev = felix->ocelot.dev; 386bdeced75SVladimir Oltean struct device_node *switch_node; 387bdeced75SVladimir Oltean struct device_node *ports_node; 388bdeced75SVladimir Oltean int err; 389bdeced75SVladimir Oltean 390bdeced75SVladimir Oltean switch_node = dev->of_node; 391bdeced75SVladimir Oltean 392bdeced75SVladimir Oltean ports_node = of_get_child_by_name(switch_node, "ports"); 393bdeced75SVladimir Oltean if (!ports_node) { 394bdeced75SVladimir Oltean dev_err(dev, "Incorrect bindings: absent \"ports\" node\n"); 395bdeced75SVladimir Oltean return -ENODEV; 396bdeced75SVladimir Oltean } 397bdeced75SVladimir Oltean 398bdeced75SVladimir Oltean err = felix_parse_ports_node(felix, ports_node, port_phy_modes); 399bdeced75SVladimir Oltean of_node_put(ports_node); 400bdeced75SVladimir Oltean 401bdeced75SVladimir Oltean return err; 402bdeced75SVladimir Oltean } 403bdeced75SVladimir Oltean 40456051948SVladimir Oltean static int felix_init_structs(struct felix *felix, int num_phys_ports) 40556051948SVladimir Oltean { 40656051948SVladimir Oltean struct ocelot *ocelot = &felix->ocelot; 407bdeced75SVladimir Oltean phy_interface_t *port_phy_modes; 408b4024c9eSClaudiu Manoil struct resource res; 40956051948SVladimir Oltean int port, i, err; 41056051948SVladimir Oltean 41156051948SVladimir Oltean ocelot->num_phys_ports = num_phys_ports; 41256051948SVladimir Oltean ocelot->ports = devm_kcalloc(ocelot->dev, num_phys_ports, 41356051948SVladimir Oltean sizeof(struct ocelot_port *), GFP_KERNEL); 41456051948SVladimir Oltean if (!ocelot->ports) 41556051948SVladimir Oltean return -ENOMEM; 41656051948SVladimir Oltean 41756051948SVladimir Oltean ocelot->map = felix->info->map; 41856051948SVladimir Oltean ocelot->stats_layout = felix->info->stats_layout; 41956051948SVladimir Oltean ocelot->num_stats = felix->info->num_stats; 42056051948SVladimir Oltean ocelot->shared_queue_sz = felix->info->shared_queue_sz; 42121ce7f3eSVladimir Oltean ocelot->num_mact_rows = felix->info->num_mact_rows; 42207d985eeSVladimir Oltean ocelot->vcap = felix->info->vcap; 42356051948SVladimir Oltean ocelot->ops = felix->info->ops; 4245124197cSVladimir Oltean ocelot->inj_prefix = OCELOT_TAG_PREFIX_SHORT; 4255124197cSVladimir Oltean ocelot->xtr_prefix = OCELOT_TAG_PREFIX_SHORT; 42656051948SVladimir Oltean 427bdeced75SVladimir Oltean port_phy_modes = kcalloc(num_phys_ports, sizeof(phy_interface_t), 428bdeced75SVladimir Oltean GFP_KERNEL); 429bdeced75SVladimir Oltean if (!port_phy_modes) 430bdeced75SVladimir Oltean return -ENOMEM; 431bdeced75SVladimir Oltean 432bdeced75SVladimir Oltean err = felix_parse_dt(felix, port_phy_modes); 433bdeced75SVladimir Oltean if (err) { 434bdeced75SVladimir Oltean kfree(port_phy_modes); 435bdeced75SVladimir Oltean return err; 436bdeced75SVladimir Oltean } 437bdeced75SVladimir Oltean 43856051948SVladimir Oltean for (i = 0; i < TARGET_MAX; i++) { 43956051948SVladimir Oltean struct regmap *target; 44056051948SVladimir Oltean 44156051948SVladimir Oltean if (!felix->info->target_io_res[i].name) 44256051948SVladimir Oltean continue; 44356051948SVladimir Oltean 444b4024c9eSClaudiu Manoil memcpy(&res, &felix->info->target_io_res[i], sizeof(res)); 445b4024c9eSClaudiu Manoil res.flags = IORESOURCE_MEM; 446375e1314SVladimir Oltean res.start += felix->switch_base; 447375e1314SVladimir Oltean res.end += felix->switch_base; 44856051948SVladimir Oltean 449b4024c9eSClaudiu Manoil target = ocelot_regmap_init(ocelot, &res); 45056051948SVladimir Oltean if (IS_ERR(target)) { 45156051948SVladimir Oltean dev_err(ocelot->dev, 45256051948SVladimir Oltean "Failed to map device memory space\n"); 453bdeced75SVladimir Oltean kfree(port_phy_modes); 45456051948SVladimir Oltean return PTR_ERR(target); 45556051948SVladimir Oltean } 45656051948SVladimir Oltean 45756051948SVladimir Oltean ocelot->targets[i] = target; 45856051948SVladimir Oltean } 45956051948SVladimir Oltean 46056051948SVladimir Oltean err = ocelot_regfields_init(ocelot, felix->info->regfields); 46156051948SVladimir Oltean if (err) { 46256051948SVladimir Oltean dev_err(ocelot->dev, "failed to init reg fields map\n"); 463bdeced75SVladimir Oltean kfree(port_phy_modes); 46456051948SVladimir Oltean return err; 46556051948SVladimir Oltean } 46656051948SVladimir Oltean 46756051948SVladimir Oltean for (port = 0; port < num_phys_ports; port++) { 46856051948SVladimir Oltean struct ocelot_port *ocelot_port; 46991c724cfSVladimir Oltean struct regmap *target; 47067c24049SVladimir Oltean u8 *template; 47156051948SVladimir Oltean 47256051948SVladimir Oltean ocelot_port = devm_kzalloc(ocelot->dev, 47356051948SVladimir Oltean sizeof(struct ocelot_port), 47456051948SVladimir Oltean GFP_KERNEL); 47556051948SVladimir Oltean if (!ocelot_port) { 47656051948SVladimir Oltean dev_err(ocelot->dev, 47756051948SVladimir Oltean "failed to allocate port memory\n"); 478bdeced75SVladimir Oltean kfree(port_phy_modes); 47956051948SVladimir Oltean return -ENOMEM; 48056051948SVladimir Oltean } 48156051948SVladimir Oltean 482b4024c9eSClaudiu Manoil memcpy(&res, &felix->info->port_io_res[port], sizeof(res)); 483b4024c9eSClaudiu Manoil res.flags = IORESOURCE_MEM; 484375e1314SVladimir Oltean res.start += felix->switch_base; 485375e1314SVladimir Oltean res.end += felix->switch_base; 48656051948SVladimir Oltean 48791c724cfSVladimir Oltean target = ocelot_regmap_init(ocelot, &res); 48891c724cfSVladimir Oltean if (IS_ERR(target)) { 48956051948SVladimir Oltean dev_err(ocelot->dev, 49091c724cfSVladimir Oltean "Failed to map memory space for port %d\n", 49191c724cfSVladimir Oltean port); 492bdeced75SVladimir Oltean kfree(port_phy_modes); 49391c724cfSVladimir Oltean return PTR_ERR(target); 49456051948SVladimir Oltean } 49556051948SVladimir Oltean 4965124197cSVladimir Oltean template = devm_kzalloc(ocelot->dev, OCELOT_TOTAL_TAG_LEN, 49767c24049SVladimir Oltean GFP_KERNEL); 49867c24049SVladimir Oltean if (!template) { 49967c24049SVladimir Oltean dev_err(ocelot->dev, 50067c24049SVladimir Oltean "Failed to allocate memory for DSA tag\n"); 50167c24049SVladimir Oltean kfree(port_phy_modes); 50267c24049SVladimir Oltean return -ENOMEM; 50367c24049SVladimir Oltean } 50467c24049SVladimir Oltean 505bdeced75SVladimir Oltean ocelot_port->phy_mode = port_phy_modes[port]; 50656051948SVladimir Oltean ocelot_port->ocelot = ocelot; 50791c724cfSVladimir Oltean ocelot_port->target = target; 50867c24049SVladimir Oltean ocelot_port->xmit_template = template; 50956051948SVladimir Oltean ocelot->ports[port] = ocelot_port; 51067c24049SVladimir Oltean 51167c24049SVladimir Oltean felix->info->xmit_template_populate(ocelot, port); 51256051948SVladimir Oltean } 51356051948SVladimir Oltean 514bdeced75SVladimir Oltean kfree(port_phy_modes); 515bdeced75SVladimir Oltean 516bdeced75SVladimir Oltean if (felix->info->mdio_bus_alloc) { 517bdeced75SVladimir Oltean err = felix->info->mdio_bus_alloc(ocelot); 518bdeced75SVladimir Oltean if (err < 0) 519bdeced75SVladimir Oltean return err; 520bdeced75SVladimir Oltean } 521bdeced75SVladimir Oltean 52256051948SVladimir Oltean return 0; 52356051948SVladimir Oltean } 52456051948SVladimir Oltean 5252d44b097SVladimir Oltean /* The CPU port module is connected to the Node Processor Interface (NPI). This 5262d44b097SVladimir Oltean * is the mode through which frames can be injected from and extracted to an 5272d44b097SVladimir Oltean * external CPU, over Ethernet. 5282d44b097SVladimir Oltean */ 5292d44b097SVladimir Oltean static void felix_npi_port_init(struct ocelot *ocelot, int port) 5302d44b097SVladimir Oltean { 5312d44b097SVladimir Oltean ocelot->npi = port; 5322d44b097SVladimir Oltean 5332d44b097SVladimir Oltean ocelot_write(ocelot, QSYS_EXT_CPU_CFG_EXT_CPUQ_MSK_M | 5342d44b097SVladimir Oltean QSYS_EXT_CPU_CFG_EXT_CPU_PORT(port), 5352d44b097SVladimir Oltean QSYS_EXT_CPU_CFG); 5362d44b097SVladimir Oltean 5372d44b097SVladimir Oltean /* NPI port Injection/Extraction configuration */ 5382d44b097SVladimir Oltean ocelot_fields_write(ocelot, port, SYS_PORT_MODE_INCL_XTR_HDR, 5392d44b097SVladimir Oltean ocelot->xtr_prefix); 5402d44b097SVladimir Oltean ocelot_fields_write(ocelot, port, SYS_PORT_MODE_INCL_INJ_HDR, 5412d44b097SVladimir Oltean ocelot->inj_prefix); 5422d44b097SVladimir Oltean 5432d44b097SVladimir Oltean /* Disable transmission of pause frames */ 5442d44b097SVladimir Oltean ocelot_fields_write(ocelot, port, SYS_PAUSE_CFG_PAUSE_ENA, 0); 5452d44b097SVladimir Oltean } 5462d44b097SVladimir Oltean 54756051948SVladimir Oltean /* Hardware initialization done here so that we can allocate structures with 54856051948SVladimir Oltean * devm without fear of dsa_register_switch returning -EPROBE_DEFER and causing 54956051948SVladimir Oltean * us to allocate structures twice (leak memory) and map PCI memory twice 55056051948SVladimir Oltean * (which will not work). 55156051948SVladimir Oltean */ 55256051948SVladimir Oltean static int felix_setup(struct dsa_switch *ds) 55356051948SVladimir Oltean { 55456051948SVladimir Oltean struct ocelot *ocelot = ds->priv; 55556051948SVladimir Oltean struct felix *felix = ocelot_to_felix(ocelot); 55656051948SVladimir Oltean int port, err; 55756051948SVladimir Oltean 55856051948SVladimir Oltean err = felix_init_structs(felix, ds->num_ports); 55956051948SVladimir Oltean if (err) 56056051948SVladimir Oltean return err; 56156051948SVladimir Oltean 562d1cc0e93SVladimir Oltean err = ocelot_init(ocelot); 563d1cc0e93SVladimir Oltean if (err) 564d1cc0e93SVladimir Oltean return err; 565d1cc0e93SVladimir Oltean 5662b49d128SYangbo Lu if (ocelot->ptp) { 5672ac7c6c5SVladimir Oltean err = ocelot_init_timestamp(ocelot, felix->info->ptp_caps); 5682b49d128SYangbo Lu if (err) { 5692b49d128SYangbo Lu dev_err(ocelot->dev, 5702b49d128SYangbo Lu "Timestamp initialization failed\n"); 5712b49d128SYangbo Lu ocelot->ptp = 0; 5722b49d128SYangbo Lu } 5732b49d128SYangbo Lu } 57456051948SVladimir Oltean 57556051948SVladimir Oltean for (port = 0; port < ds->num_ports; port++) { 57656051948SVladimir Oltean ocelot_init_port(ocelot, port); 57756051948SVladimir Oltean 578b8fc7177SVladimir Oltean if (dsa_is_cpu_port(ds, port)) 5792d44b097SVladimir Oltean felix_npi_port_init(ocelot, port); 580bd2b3161SXiaoliang Yang 581bd2b3161SXiaoliang Yang /* Set the default QoS Classification based on PCP and DEI 582bd2b3161SXiaoliang Yang * bits of vlan tag. 583bd2b3161SXiaoliang Yang */ 584bd2b3161SXiaoliang Yang felix_port_qos_map_init(ocelot, port); 58556051948SVladimir Oltean } 58656051948SVladimir Oltean 5871cf3299bSVladimir Oltean /* Include the CPU port module in the forwarding mask for unknown 5881cf3299bSVladimir Oltean * unicast - the hardware default value for ANA_FLOODING_FLD_UNICAST 5891cf3299bSVladimir Oltean * excludes BIT(ocelot->num_phys_ports), and so does ocelot_init, since 5901cf3299bSVladimir Oltean * Ocelot relies on whitelisting MAC addresses towards PGID_CPU. 5911cf3299bSVladimir Oltean */ 5921cf3299bSVladimir Oltean ocelot_write_rix(ocelot, 5931cf3299bSVladimir Oltean ANA_PGID_PGID_PGID(GENMASK(ocelot->num_phys_ports, 0)), 5941cf3299bSVladimir Oltean ANA_PGID_PGID, PGID_UC); 5951cf3299bSVladimir Oltean 5960b912fc9SVladimir Oltean ds->mtu_enforcement_ingress = true; 597626a8323SVladimir Oltean ds->configure_vlan_while_not_filtering = true; 598c54913c1SVladimir Oltean ds->assisted_learning_on_cpu_port = true; 599bdeced75SVladimir Oltean 60056051948SVladimir Oltean return 0; 60156051948SVladimir Oltean } 60256051948SVladimir Oltean 60356051948SVladimir Oltean static void felix_teardown(struct dsa_switch *ds) 60456051948SVladimir Oltean { 60556051948SVladimir Oltean struct ocelot *ocelot = ds->priv; 606bdeced75SVladimir Oltean struct felix *felix = ocelot_to_felix(ocelot); 607e5fb512dSVladimir Oltean int port; 608bdeced75SVladimir Oltean 609bdeced75SVladimir Oltean if (felix->info->mdio_bus_free) 610bdeced75SVladimir Oltean felix->info->mdio_bus_free(ocelot); 61156051948SVladimir Oltean 612e5fb512dSVladimir Oltean for (port = 0; port < ocelot->num_phys_ports; port++) 613e5fb512dSVladimir Oltean ocelot_deinit_port(ocelot, port); 6142b49d128SYangbo Lu ocelot_deinit_timestamp(ocelot); 61556051948SVladimir Oltean /* stop workqueue thread */ 61656051948SVladimir Oltean ocelot_deinit(ocelot); 61756051948SVladimir Oltean } 61856051948SVladimir Oltean 619c0bcf537SYangbo Lu static int felix_hwtstamp_get(struct dsa_switch *ds, int port, 620c0bcf537SYangbo Lu struct ifreq *ifr) 621c0bcf537SYangbo Lu { 622c0bcf537SYangbo Lu struct ocelot *ocelot = ds->priv; 623c0bcf537SYangbo Lu 624c0bcf537SYangbo Lu return ocelot_hwstamp_get(ocelot, port, ifr); 625c0bcf537SYangbo Lu } 626c0bcf537SYangbo Lu 627c0bcf537SYangbo Lu static int felix_hwtstamp_set(struct dsa_switch *ds, int port, 628c0bcf537SYangbo Lu struct ifreq *ifr) 629c0bcf537SYangbo Lu { 630c0bcf537SYangbo Lu struct ocelot *ocelot = ds->priv; 631c0bcf537SYangbo Lu 632c0bcf537SYangbo Lu return ocelot_hwstamp_set(ocelot, port, ifr); 633c0bcf537SYangbo Lu } 634c0bcf537SYangbo Lu 635c0bcf537SYangbo Lu static bool felix_rxtstamp(struct dsa_switch *ds, int port, 636c0bcf537SYangbo Lu struct sk_buff *skb, unsigned int type) 637c0bcf537SYangbo Lu { 638c0bcf537SYangbo Lu struct skb_shared_hwtstamps *shhwtstamps; 639c0bcf537SYangbo Lu struct ocelot *ocelot = ds->priv; 640c0bcf537SYangbo Lu u8 *extraction = skb->data - ETH_HLEN - OCELOT_TAG_LEN; 641c0bcf537SYangbo Lu u32 tstamp_lo, tstamp_hi; 642c0bcf537SYangbo Lu struct timespec64 ts; 643c0bcf537SYangbo Lu u64 tstamp, val; 644c0bcf537SYangbo Lu 645c0bcf537SYangbo Lu ocelot_ptp_gettime64(&ocelot->ptp_info, &ts); 646c0bcf537SYangbo Lu tstamp = ktime_set(ts.tv_sec, ts.tv_nsec); 647c0bcf537SYangbo Lu 648c0bcf537SYangbo Lu packing(extraction, &val, 116, 85, OCELOT_TAG_LEN, UNPACK, 0); 649c0bcf537SYangbo Lu tstamp_lo = (u32)val; 650c0bcf537SYangbo Lu 651c0bcf537SYangbo Lu tstamp_hi = tstamp >> 32; 652c0bcf537SYangbo Lu if ((tstamp & 0xffffffff) < tstamp_lo) 653c0bcf537SYangbo Lu tstamp_hi--; 654c0bcf537SYangbo Lu 655c0bcf537SYangbo Lu tstamp = ((u64)tstamp_hi << 32) | tstamp_lo; 656c0bcf537SYangbo Lu 657c0bcf537SYangbo Lu shhwtstamps = skb_hwtstamps(skb); 658c0bcf537SYangbo Lu memset(shhwtstamps, 0, sizeof(struct skb_shared_hwtstamps)); 659c0bcf537SYangbo Lu shhwtstamps->hwtstamp = tstamp; 660c0bcf537SYangbo Lu return false; 661c0bcf537SYangbo Lu } 662c0bcf537SYangbo Lu 6633243e04aSChen Wandun static bool felix_txtstamp(struct dsa_switch *ds, int port, 664c0bcf537SYangbo Lu struct sk_buff *clone, unsigned int type) 665c0bcf537SYangbo Lu { 666c0bcf537SYangbo Lu struct ocelot *ocelot = ds->priv; 667c0bcf537SYangbo Lu struct ocelot_port *ocelot_port = ocelot->ports[port]; 668c0bcf537SYangbo Lu 669e2f9a8feSVladimir Oltean if (ocelot->ptp && (skb_shinfo(clone)->tx_flags & SKBTX_HW_TSTAMP) && 670e2f9a8feSVladimir Oltean ocelot_port->ptp_cmd == IFH_REW_OP_TWO_STEP_PTP) { 671e2f9a8feSVladimir Oltean ocelot_port_add_txtstamp_skb(ocelot, port, clone); 672c0bcf537SYangbo Lu return true; 673e2f9a8feSVladimir Oltean } 674c0bcf537SYangbo Lu 675c0bcf537SYangbo Lu return false; 676c0bcf537SYangbo Lu } 677c0bcf537SYangbo Lu 6780b912fc9SVladimir Oltean static int felix_change_mtu(struct dsa_switch *ds, int port, int new_mtu) 6790b912fc9SVladimir Oltean { 6800b912fc9SVladimir Oltean struct ocelot *ocelot = ds->priv; 6810b912fc9SVladimir Oltean 6820b912fc9SVladimir Oltean ocelot_port_set_maxlen(ocelot, port, new_mtu); 6830b912fc9SVladimir Oltean 6840b912fc9SVladimir Oltean return 0; 6850b912fc9SVladimir Oltean } 6860b912fc9SVladimir Oltean 6870b912fc9SVladimir Oltean static int felix_get_max_mtu(struct dsa_switch *ds, int port) 6880b912fc9SVladimir Oltean { 6890b912fc9SVladimir Oltean struct ocelot *ocelot = ds->priv; 6900b912fc9SVladimir Oltean 6910b912fc9SVladimir Oltean return ocelot_get_max_mtu(ocelot, port); 6920b912fc9SVladimir Oltean } 6930b912fc9SVladimir Oltean 69407d985eeSVladimir Oltean static int felix_cls_flower_add(struct dsa_switch *ds, int port, 69507d985eeSVladimir Oltean struct flow_cls_offload *cls, bool ingress) 69607d985eeSVladimir Oltean { 69707d985eeSVladimir Oltean struct ocelot *ocelot = ds->priv; 69807d985eeSVladimir Oltean 69907d985eeSVladimir Oltean return ocelot_cls_flower_replace(ocelot, port, cls, ingress); 70007d985eeSVladimir Oltean } 70107d985eeSVladimir Oltean 70207d985eeSVladimir Oltean static int felix_cls_flower_del(struct dsa_switch *ds, int port, 70307d985eeSVladimir Oltean struct flow_cls_offload *cls, bool ingress) 70407d985eeSVladimir Oltean { 70507d985eeSVladimir Oltean struct ocelot *ocelot = ds->priv; 70607d985eeSVladimir Oltean 70707d985eeSVladimir Oltean return ocelot_cls_flower_destroy(ocelot, port, cls, ingress); 70807d985eeSVladimir Oltean } 70907d985eeSVladimir Oltean 71007d985eeSVladimir Oltean static int felix_cls_flower_stats(struct dsa_switch *ds, int port, 71107d985eeSVladimir Oltean struct flow_cls_offload *cls, bool ingress) 71207d985eeSVladimir Oltean { 71307d985eeSVladimir Oltean struct ocelot *ocelot = ds->priv; 71407d985eeSVladimir Oltean 71507d985eeSVladimir Oltean return ocelot_cls_flower_stats(ocelot, port, cls, ingress); 71607d985eeSVladimir Oltean } 71707d985eeSVladimir Oltean 718fc411eaaSVladimir Oltean static int felix_port_policer_add(struct dsa_switch *ds, int port, 719fc411eaaSVladimir Oltean struct dsa_mall_policer_tc_entry *policer) 720fc411eaaSVladimir Oltean { 721fc411eaaSVladimir Oltean struct ocelot *ocelot = ds->priv; 722fc411eaaSVladimir Oltean struct ocelot_policer pol = { 723fc411eaaSVladimir Oltean .rate = div_u64(policer->rate_bytes_per_sec, 1000) * 8, 7245f035af7SPo Liu .burst = policer->burst, 725fc411eaaSVladimir Oltean }; 726fc411eaaSVladimir Oltean 727fc411eaaSVladimir Oltean return ocelot_port_policer_add(ocelot, port, &pol); 728fc411eaaSVladimir Oltean } 729fc411eaaSVladimir Oltean 730fc411eaaSVladimir Oltean static void felix_port_policer_del(struct dsa_switch *ds, int port) 731fc411eaaSVladimir Oltean { 732fc411eaaSVladimir Oltean struct ocelot *ocelot = ds->priv; 733fc411eaaSVladimir Oltean 734fc411eaaSVladimir Oltean ocelot_port_policer_del(ocelot, port); 735fc411eaaSVladimir Oltean } 736fc411eaaSVladimir Oltean 737de143c0eSXiaoliang Yang static int felix_port_setup_tc(struct dsa_switch *ds, int port, 738de143c0eSXiaoliang Yang enum tc_setup_type type, 739de143c0eSXiaoliang Yang void *type_data) 740de143c0eSXiaoliang Yang { 741de143c0eSXiaoliang Yang struct ocelot *ocelot = ds->priv; 742de143c0eSXiaoliang Yang struct felix *felix = ocelot_to_felix(ocelot); 743de143c0eSXiaoliang Yang 744de143c0eSXiaoliang Yang if (felix->info->port_setup_tc) 745de143c0eSXiaoliang Yang return felix->info->port_setup_tc(ds, port, type, type_data); 746de143c0eSXiaoliang Yang else 747de143c0eSXiaoliang Yang return -EOPNOTSUPP; 748de143c0eSXiaoliang Yang } 749de143c0eSXiaoliang Yang 750375e1314SVladimir Oltean const struct dsa_switch_ops felix_switch_ops = { 75156051948SVladimir Oltean .get_tag_protocol = felix_get_tag_protocol, 75256051948SVladimir Oltean .setup = felix_setup, 75356051948SVladimir Oltean .teardown = felix_teardown, 75456051948SVladimir Oltean .set_ageing_time = felix_set_ageing_time, 75556051948SVladimir Oltean .get_strings = felix_get_strings, 75656051948SVladimir Oltean .get_ethtool_stats = felix_get_ethtool_stats, 75756051948SVladimir Oltean .get_sset_count = felix_get_sset_count, 75856051948SVladimir Oltean .get_ts_info = felix_get_ts_info, 759bdeced75SVladimir Oltean .phylink_validate = felix_phylink_validate, 760bdeced75SVladimir Oltean .phylink_mac_config = felix_phylink_mac_config, 761bdeced75SVladimir Oltean .phylink_mac_link_down = felix_phylink_mac_link_down, 762bdeced75SVladimir Oltean .phylink_mac_link_up = felix_phylink_mac_link_up, 76356051948SVladimir Oltean .port_enable = felix_port_enable, 76456051948SVladimir Oltean .port_disable = felix_port_disable, 76556051948SVladimir Oltean .port_fdb_dump = felix_fdb_dump, 76656051948SVladimir Oltean .port_fdb_add = felix_fdb_add, 76756051948SVladimir Oltean .port_fdb_del = felix_fdb_del, 768209edf95SVladimir Oltean .port_mdb_add = felix_mdb_add, 769209edf95SVladimir Oltean .port_mdb_del = felix_mdb_del, 77056051948SVladimir Oltean .port_bridge_join = felix_bridge_join, 77156051948SVladimir Oltean .port_bridge_leave = felix_bridge_leave, 77256051948SVladimir Oltean .port_stp_state_set = felix_bridge_stp_state_set, 77356051948SVladimir Oltean .port_vlan_prepare = felix_vlan_prepare, 77456051948SVladimir Oltean .port_vlan_filtering = felix_vlan_filtering, 77556051948SVladimir Oltean .port_vlan_add = felix_vlan_add, 77656051948SVladimir Oltean .port_vlan_del = felix_vlan_del, 777c0bcf537SYangbo Lu .port_hwtstamp_get = felix_hwtstamp_get, 778c0bcf537SYangbo Lu .port_hwtstamp_set = felix_hwtstamp_set, 779c0bcf537SYangbo Lu .port_rxtstamp = felix_rxtstamp, 780c0bcf537SYangbo Lu .port_txtstamp = felix_txtstamp, 7810b912fc9SVladimir Oltean .port_change_mtu = felix_change_mtu, 7820b912fc9SVladimir Oltean .port_max_mtu = felix_get_max_mtu, 783fc411eaaSVladimir Oltean .port_policer_add = felix_port_policer_add, 784fc411eaaSVladimir Oltean .port_policer_del = felix_port_policer_del, 78507d985eeSVladimir Oltean .cls_flower_add = felix_cls_flower_add, 78607d985eeSVladimir Oltean .cls_flower_del = felix_cls_flower_del, 78707d985eeSVladimir Oltean .cls_flower_stats = felix_cls_flower_stats, 788de143c0eSXiaoliang Yang .port_setup_tc = felix_port_setup_tc, 78956051948SVladimir Oltean }; 790319e4dd1SVladimir Oltean 791319e4dd1SVladimir Oltean struct net_device *felix_port_to_netdev(struct ocelot *ocelot, int port) 792319e4dd1SVladimir Oltean { 793319e4dd1SVladimir Oltean struct felix *felix = ocelot_to_felix(ocelot); 794319e4dd1SVladimir Oltean struct dsa_switch *ds = felix->ds; 795319e4dd1SVladimir Oltean 796319e4dd1SVladimir Oltean if (!dsa_is_user_port(ds, port)) 797319e4dd1SVladimir Oltean return NULL; 798319e4dd1SVladimir Oltean 799319e4dd1SVladimir Oltean return dsa_to_port(ds, port)->slave; 800319e4dd1SVladimir Oltean } 801319e4dd1SVladimir Oltean 802319e4dd1SVladimir Oltean int felix_netdev_to_port(struct net_device *dev) 803319e4dd1SVladimir Oltean { 804319e4dd1SVladimir Oltean struct dsa_port *dp; 805319e4dd1SVladimir Oltean 806319e4dd1SVladimir Oltean dp = dsa_port_from_netdev(dev); 807319e4dd1SVladimir Oltean if (IS_ERR(dp)) 808319e4dd1SVladimir Oltean return -EINVAL; 809319e4dd1SVladimir Oltean 810319e4dd1SVladimir Oltean return dp->index; 811319e4dd1SVladimir Oltean } 812