12874c5fdSThomas Gleixner // SPDX-License-Identifier: GPL-2.0-or-later 22fa8d3afSBrandon Streiff /* 32fa8d3afSBrandon Streiff * Marvell 88E6xxx Switch PTP support 42fa8d3afSBrandon Streiff * 52fa8d3afSBrandon Streiff * Copyright (c) 2008 Marvell Semiconductor 62fa8d3afSBrandon Streiff * 72fa8d3afSBrandon Streiff * Copyright (c) 2017 National Instruments 82fa8d3afSBrandon Streiff * Erik Hons <erik.hons@ni.com> 92fa8d3afSBrandon Streiff * Brandon Streiff <brandon.streiff@ni.com> 102fa8d3afSBrandon Streiff * Dane Wagner <dane.wagner@ni.com> 112fa8d3afSBrandon Streiff */ 122fa8d3afSBrandon Streiff 132fa8d3afSBrandon Streiff #include "chip.h" 149627c981SKurt Kanzenbach #include "global1.h" 152fa8d3afSBrandon Streiff #include "global2.h" 16ffc705deSAndrew Lunn #include "hwtstamp.h" 172fa8d3afSBrandon Streiff #include "ptp.h" 182fa8d3afSBrandon Streiff 1971509614SHubert Feurstein #define MV88E6XXX_MAX_ADJ_PPB 1000000 2071509614SHubert Feurstein 21*4dc655d8SShenghao Yang struct mv88e6xxx_cc_coeffs { 22*4dc655d8SShenghao Yang u32 cc_shift; 23*4dc655d8SShenghao Yang u32 cc_mult; 24*4dc655d8SShenghao Yang u32 cc_mult_num; 25*4dc655d8SShenghao Yang u32 cc_mult_dem; 26*4dc655d8SShenghao Yang }; 27*4dc655d8SShenghao Yang 2871509614SHubert Feurstein /* Family MV88E6250: 2971509614SHubert Feurstein * Raw timestamps are in units of 10-ns clock periods. 3071509614SHubert Feurstein * 3171509614SHubert Feurstein * clkadj = scaled_ppm * 10*2^28 / (10^6 * 2^16) 3271509614SHubert Feurstein * simplifies to 3371509614SHubert Feurstein * clkadj = scaled_ppm * 2^7 / 5^5 3471509614SHubert Feurstein */ 3571509614SHubert Feurstein #define MV88E6250_CC_SHIFT 28 36*4dc655d8SShenghao Yang static const struct mv88e6xxx_cc_coeffs mv88e6250_cc_coeffs = { 37*4dc655d8SShenghao Yang .cc_shift = MV88E6250_CC_SHIFT, 38*4dc655d8SShenghao Yang .cc_mult = 10 << MV88E6250_CC_SHIFT, 39*4dc655d8SShenghao Yang .cc_mult_num = 1 << 7, 40*4dc655d8SShenghao Yang .cc_mult_dem = 3125ULL, 41*4dc655d8SShenghao Yang }; 4271509614SHubert Feurstein 4371509614SHubert Feurstein /* Other families: 4471509614SHubert Feurstein * Raw timestamps are in units of 8-ns clock periods. 4571509614SHubert Feurstein * 4671509614SHubert Feurstein * clkadj = scaled_ppm * 8*2^28 / (10^6 * 2^16) 4771509614SHubert Feurstein * simplifies to 4871509614SHubert Feurstein * clkadj = scaled_ppm * 2^9 / 5^6 4971509614SHubert Feurstein */ 5071509614SHubert Feurstein #define MV88E6XXX_CC_SHIFT 28 51*4dc655d8SShenghao Yang static const struct mv88e6xxx_cc_coeffs mv88e6xxx_cc_coeffs = { 52*4dc655d8SShenghao Yang .cc_shift = MV88E6XXX_CC_SHIFT, 53*4dc655d8SShenghao Yang .cc_mult = 8 << MV88E6XXX_CC_SHIFT, 54*4dc655d8SShenghao Yang .cc_mult_num = 1 << 9, 55*4dc655d8SShenghao Yang .cc_mult_dem = 15625ULL 56*4dc655d8SShenghao Yang }; 572fa8d3afSBrandon Streiff 582fa8d3afSBrandon Streiff #define TAI_EVENT_WORK_INTERVAL msecs_to_jiffies(100) 592fa8d3afSBrandon Streiff 602fa8d3afSBrandon Streiff #define cc_to_chip(cc) container_of(cc, struct mv88e6xxx_chip, tstamp_cc) 612fa8d3afSBrandon Streiff #define dw_overflow_to_chip(dw) container_of(dw, struct mv88e6xxx_chip, \ 622fa8d3afSBrandon Streiff overflow_work) 634eb3be29SBrandon Streiff #define dw_tai_event_to_chip(dw) container_of(dw, struct mv88e6xxx_chip, \ 644eb3be29SBrandon Streiff tai_event_work) 652fa8d3afSBrandon Streiff 662fa8d3afSBrandon Streiff static int mv88e6xxx_tai_read(struct mv88e6xxx_chip *chip, int addr, 672fa8d3afSBrandon Streiff u16 *data, int len) 682fa8d3afSBrandon Streiff { 692fa8d3afSBrandon Streiff if (!chip->info->ops->avb_ops->tai_read) 702fa8d3afSBrandon Streiff return -EOPNOTSUPP; 712fa8d3afSBrandon Streiff 722fa8d3afSBrandon Streiff return chip->info->ops->avb_ops->tai_read(chip, addr, data, len); 732fa8d3afSBrandon Streiff } 742fa8d3afSBrandon Streiff 754eb3be29SBrandon Streiff static int mv88e6xxx_tai_write(struct mv88e6xxx_chip *chip, int addr, u16 data) 764eb3be29SBrandon Streiff { 774eb3be29SBrandon Streiff if (!chip->info->ops->avb_ops->tai_write) 784eb3be29SBrandon Streiff return -EOPNOTSUPP; 794eb3be29SBrandon Streiff 804eb3be29SBrandon Streiff return chip->info->ops->avb_ops->tai_write(chip, addr, data); 814eb3be29SBrandon Streiff } 824eb3be29SBrandon Streiff 834eb3be29SBrandon Streiff /* TODO: places where this are called should be using pinctrl */ 846d2ac8eeSAndrew Lunn static int mv88e6352_set_gpio_func(struct mv88e6xxx_chip *chip, int pin, 854eb3be29SBrandon Streiff int func, int input) 864eb3be29SBrandon Streiff { 874eb3be29SBrandon Streiff int err; 884eb3be29SBrandon Streiff 894eb3be29SBrandon Streiff if (!chip->info->ops->gpio_ops) 904eb3be29SBrandon Streiff return -EOPNOTSUPP; 914eb3be29SBrandon Streiff 924eb3be29SBrandon Streiff err = chip->info->ops->gpio_ops->set_dir(chip, pin, input); 934eb3be29SBrandon Streiff if (err) 944eb3be29SBrandon Streiff return err; 954eb3be29SBrandon Streiff 964eb3be29SBrandon Streiff return chip->info->ops->gpio_ops->set_pctl(chip, pin, func); 974eb3be29SBrandon Streiff } 984eb3be29SBrandon Streiff 996d2ac8eeSAndrew Lunn static u64 mv88e6352_ptp_clock_read(const struct cyclecounter *cc) 1002fa8d3afSBrandon Streiff { 1012fa8d3afSBrandon Streiff struct mv88e6xxx_chip *chip = cc_to_chip(cc); 1022fa8d3afSBrandon Streiff u16 phc_time[2]; 1032fa8d3afSBrandon Streiff int err; 1042fa8d3afSBrandon Streiff 1052fa8d3afSBrandon Streiff err = mv88e6xxx_tai_read(chip, MV88E6XXX_TAI_TIME_LO, phc_time, 1062fa8d3afSBrandon Streiff ARRAY_SIZE(phc_time)); 1072fa8d3afSBrandon Streiff if (err) 1082fa8d3afSBrandon Streiff return 0; 1092fa8d3afSBrandon Streiff else 1102fa8d3afSBrandon Streiff return ((u32)phc_time[1] << 16) | phc_time[0]; 1112fa8d3afSBrandon Streiff } 1122fa8d3afSBrandon Streiff 113dfa54348SAndrew Lunn static u64 mv88e6165_ptp_clock_read(const struct cyclecounter *cc) 114dfa54348SAndrew Lunn { 115dfa54348SAndrew Lunn struct mv88e6xxx_chip *chip = cc_to_chip(cc); 116dfa54348SAndrew Lunn u16 phc_time[2]; 117dfa54348SAndrew Lunn int err; 118dfa54348SAndrew Lunn 119dfa54348SAndrew Lunn err = mv88e6xxx_tai_read(chip, MV88E6XXX_PTP_GC_TIME_LO, phc_time, 120dfa54348SAndrew Lunn ARRAY_SIZE(phc_time)); 121dfa54348SAndrew Lunn if (err) 122dfa54348SAndrew Lunn return 0; 123dfa54348SAndrew Lunn else 124dfa54348SAndrew Lunn return ((u32)phc_time[1] << 16) | phc_time[0]; 125dfa54348SAndrew Lunn } 126dfa54348SAndrew Lunn 1276d2ac8eeSAndrew Lunn /* mv88e6352_config_eventcap - configure TAI event capture 1284eb3be29SBrandon Streiff * @event: PTP_CLOCK_PPS (internal) or PTP_CLOCK_EXTTS (external) 1294eb3be29SBrandon Streiff * @rising: zero for falling-edge trigger, else rising-edge trigger 1304eb3be29SBrandon Streiff * 1314eb3be29SBrandon Streiff * This will also reset the capture sequence counter. 1324eb3be29SBrandon Streiff */ 1336d2ac8eeSAndrew Lunn static int mv88e6352_config_eventcap(struct mv88e6xxx_chip *chip, int event, 1344eb3be29SBrandon Streiff int rising) 1354eb3be29SBrandon Streiff { 1364eb3be29SBrandon Streiff u16 global_config; 1374eb3be29SBrandon Streiff u16 cap_config; 1384eb3be29SBrandon Streiff int err; 1394eb3be29SBrandon Streiff 1404eb3be29SBrandon Streiff chip->evcap_config = MV88E6XXX_TAI_CFG_CAP_OVERWRITE | 1414eb3be29SBrandon Streiff MV88E6XXX_TAI_CFG_CAP_CTR_START; 1424eb3be29SBrandon Streiff if (!rising) 1434eb3be29SBrandon Streiff chip->evcap_config |= MV88E6XXX_TAI_CFG_EVREQ_FALLING; 1444eb3be29SBrandon Streiff 1454eb3be29SBrandon Streiff global_config = (chip->evcap_config | chip->trig_config); 1464eb3be29SBrandon Streiff err = mv88e6xxx_tai_write(chip, MV88E6XXX_TAI_CFG, global_config); 1474eb3be29SBrandon Streiff if (err) 1484eb3be29SBrandon Streiff return err; 1494eb3be29SBrandon Streiff 1504eb3be29SBrandon Streiff if (event == PTP_CLOCK_PPS) { 1514eb3be29SBrandon Streiff cap_config = MV88E6XXX_TAI_EVENT_STATUS_CAP_TRIG; 1524eb3be29SBrandon Streiff } else if (event == PTP_CLOCK_EXTTS) { 1534eb3be29SBrandon Streiff /* if STATUS_CAP_TRIG is unset we capture PTP_EVREQ events */ 1544eb3be29SBrandon Streiff cap_config = 0; 1554eb3be29SBrandon Streiff } else { 1564eb3be29SBrandon Streiff return -EINVAL; 1574eb3be29SBrandon Streiff } 1584eb3be29SBrandon Streiff 1594eb3be29SBrandon Streiff /* Write the capture config; this also clears the capture counter */ 1604eb3be29SBrandon Streiff err = mv88e6xxx_tai_write(chip, MV88E6XXX_TAI_EVENT_STATUS, 1614eb3be29SBrandon Streiff cap_config); 1624eb3be29SBrandon Streiff 1634eb3be29SBrandon Streiff return err; 1644eb3be29SBrandon Streiff } 1654eb3be29SBrandon Streiff 1666d2ac8eeSAndrew Lunn static void mv88e6352_tai_event_work(struct work_struct *ugly) 1674eb3be29SBrandon Streiff { 1684eb3be29SBrandon Streiff struct delayed_work *dw = to_delayed_work(ugly); 1694eb3be29SBrandon Streiff struct mv88e6xxx_chip *chip = dw_tai_event_to_chip(dw); 1704eb3be29SBrandon Streiff struct ptp_clock_event ev; 1714eb3be29SBrandon Streiff u16 status[4]; 1724eb3be29SBrandon Streiff u32 raw_ts; 1734eb3be29SBrandon Streiff int err; 1744eb3be29SBrandon Streiff 175c9acece0SRasmus Villemoes mv88e6xxx_reg_lock(chip); 1764eb3be29SBrandon Streiff err = mv88e6xxx_tai_read(chip, MV88E6XXX_TAI_EVENT_STATUS, 1774eb3be29SBrandon Streiff status, ARRAY_SIZE(status)); 178c9acece0SRasmus Villemoes mv88e6xxx_reg_unlock(chip); 1794eb3be29SBrandon Streiff 1804eb3be29SBrandon Streiff if (err) { 1814eb3be29SBrandon Streiff dev_err(chip->dev, "failed to read TAI status register\n"); 1824eb3be29SBrandon Streiff return; 1834eb3be29SBrandon Streiff } 1844eb3be29SBrandon Streiff if (status[0] & MV88E6XXX_TAI_EVENT_STATUS_ERROR) { 1854eb3be29SBrandon Streiff dev_warn(chip->dev, "missed event capture\n"); 1864eb3be29SBrandon Streiff return; 1874eb3be29SBrandon Streiff } 1884eb3be29SBrandon Streiff if (!(status[0] & MV88E6XXX_TAI_EVENT_STATUS_VALID)) 1894eb3be29SBrandon Streiff goto out; 1904eb3be29SBrandon Streiff 1914eb3be29SBrandon Streiff raw_ts = ((u32)status[2] << 16) | status[1]; 1924eb3be29SBrandon Streiff 1934eb3be29SBrandon Streiff /* Clear the valid bit so the next timestamp can come in */ 1944eb3be29SBrandon Streiff status[0] &= ~MV88E6XXX_TAI_EVENT_STATUS_VALID; 195c9acece0SRasmus Villemoes mv88e6xxx_reg_lock(chip); 1964eb3be29SBrandon Streiff err = mv88e6xxx_tai_write(chip, MV88E6XXX_TAI_EVENT_STATUS, status[0]); 197c9acece0SRasmus Villemoes mv88e6xxx_reg_unlock(chip); 1984eb3be29SBrandon Streiff 1994eb3be29SBrandon Streiff /* This is an external timestamp */ 2004eb3be29SBrandon Streiff ev.type = PTP_CLOCK_EXTTS; 2014eb3be29SBrandon Streiff 2024eb3be29SBrandon Streiff /* We only have one timestamping channel. */ 2034eb3be29SBrandon Streiff ev.index = 0; 204c9acece0SRasmus Villemoes mv88e6xxx_reg_lock(chip); 2054eb3be29SBrandon Streiff ev.timestamp = timecounter_cyc2time(&chip->tstamp_tc, raw_ts); 206c9acece0SRasmus Villemoes mv88e6xxx_reg_unlock(chip); 2074eb3be29SBrandon Streiff 2084eb3be29SBrandon Streiff ptp_clock_event(chip->ptp_clock, &ev); 2094eb3be29SBrandon Streiff out: 2104eb3be29SBrandon Streiff schedule_delayed_work(&chip->tai_event_work, TAI_EVENT_WORK_INTERVAL); 2114eb3be29SBrandon Streiff } 2124eb3be29SBrandon Streiff 2132fa8d3afSBrandon Streiff static int mv88e6xxx_ptp_adjfine(struct ptp_clock_info *ptp, long scaled_ppm) 2142fa8d3afSBrandon Streiff { 2152fa8d3afSBrandon Streiff struct mv88e6xxx_chip *chip = ptp_to_chip(ptp); 21671509614SHubert Feurstein const struct mv88e6xxx_ptp_ops *ptp_ops = chip->info->ops->ptp_ops; 2172fa8d3afSBrandon Streiff int neg_adj = 0; 2182fa8d3afSBrandon Streiff u32 diff, mult; 2192fa8d3afSBrandon Streiff u64 adj; 2202fa8d3afSBrandon Streiff 2212fa8d3afSBrandon Streiff if (scaled_ppm < 0) { 2222fa8d3afSBrandon Streiff neg_adj = 1; 2232fa8d3afSBrandon Streiff scaled_ppm = -scaled_ppm; 2242fa8d3afSBrandon Streiff } 22571509614SHubert Feurstein 226*4dc655d8SShenghao Yang mult = ptp_ops->cc_coeffs->cc_mult; 227*4dc655d8SShenghao Yang adj = ptp_ops->cc_coeffs->cc_mult_num; 2282fa8d3afSBrandon Streiff adj *= scaled_ppm; 229*4dc655d8SShenghao Yang diff = div_u64(adj, ptp_ops->cc_coeffs->cc_mult_dem); 2302fa8d3afSBrandon Streiff 231c9acece0SRasmus Villemoes mv88e6xxx_reg_lock(chip); 2322fa8d3afSBrandon Streiff 2332fa8d3afSBrandon Streiff timecounter_read(&chip->tstamp_tc); 2342fa8d3afSBrandon Streiff chip->tstamp_cc.mult = neg_adj ? mult - diff : mult + diff; 2352fa8d3afSBrandon Streiff 236c9acece0SRasmus Villemoes mv88e6xxx_reg_unlock(chip); 2372fa8d3afSBrandon Streiff 2382fa8d3afSBrandon Streiff return 0; 2392fa8d3afSBrandon Streiff } 2402fa8d3afSBrandon Streiff 2412fa8d3afSBrandon Streiff static int mv88e6xxx_ptp_adjtime(struct ptp_clock_info *ptp, s64 delta) 2422fa8d3afSBrandon Streiff { 2432fa8d3afSBrandon Streiff struct mv88e6xxx_chip *chip = ptp_to_chip(ptp); 2442fa8d3afSBrandon Streiff 245c9acece0SRasmus Villemoes mv88e6xxx_reg_lock(chip); 2462fa8d3afSBrandon Streiff timecounter_adjtime(&chip->tstamp_tc, delta); 247c9acece0SRasmus Villemoes mv88e6xxx_reg_unlock(chip); 2482fa8d3afSBrandon Streiff 2492fa8d3afSBrandon Streiff return 0; 2502fa8d3afSBrandon Streiff } 2512fa8d3afSBrandon Streiff 2522fa8d3afSBrandon Streiff static int mv88e6xxx_ptp_gettime(struct ptp_clock_info *ptp, 2532fa8d3afSBrandon Streiff struct timespec64 *ts) 2542fa8d3afSBrandon Streiff { 2552fa8d3afSBrandon Streiff struct mv88e6xxx_chip *chip = ptp_to_chip(ptp); 2562fa8d3afSBrandon Streiff u64 ns; 2572fa8d3afSBrandon Streiff 258c9acece0SRasmus Villemoes mv88e6xxx_reg_lock(chip); 2592fa8d3afSBrandon Streiff ns = timecounter_read(&chip->tstamp_tc); 260c9acece0SRasmus Villemoes mv88e6xxx_reg_unlock(chip); 2612fa8d3afSBrandon Streiff 2622fa8d3afSBrandon Streiff *ts = ns_to_timespec64(ns); 2632fa8d3afSBrandon Streiff 2642fa8d3afSBrandon Streiff return 0; 2652fa8d3afSBrandon Streiff } 2662fa8d3afSBrandon Streiff 2672fa8d3afSBrandon Streiff static int mv88e6xxx_ptp_settime(struct ptp_clock_info *ptp, 2682fa8d3afSBrandon Streiff const struct timespec64 *ts) 2692fa8d3afSBrandon Streiff { 2702fa8d3afSBrandon Streiff struct mv88e6xxx_chip *chip = ptp_to_chip(ptp); 2712fa8d3afSBrandon Streiff u64 ns; 2722fa8d3afSBrandon Streiff 2732fa8d3afSBrandon Streiff ns = timespec64_to_ns(ts); 2742fa8d3afSBrandon Streiff 275c9acece0SRasmus Villemoes mv88e6xxx_reg_lock(chip); 2762fa8d3afSBrandon Streiff timecounter_init(&chip->tstamp_tc, &chip->tstamp_cc, ns); 277c9acece0SRasmus Villemoes mv88e6xxx_reg_unlock(chip); 2782fa8d3afSBrandon Streiff 2792fa8d3afSBrandon Streiff return 0; 2802fa8d3afSBrandon Streiff } 2812fa8d3afSBrandon Streiff 2826d2ac8eeSAndrew Lunn static int mv88e6352_ptp_enable_extts(struct mv88e6xxx_chip *chip, 2834eb3be29SBrandon Streiff struct ptp_clock_request *rq, int on) 2844eb3be29SBrandon Streiff { 2854eb3be29SBrandon Streiff int rising = (rq->extts.flags & PTP_RISING_EDGE); 2864eb3be29SBrandon Streiff int func; 2874eb3be29SBrandon Streiff int pin; 2884eb3be29SBrandon Streiff int err; 2894eb3be29SBrandon Streiff 2907d9465ebSJacob Keller /* Reject requests with unsupported flags */ 2917d9465ebSJacob Keller if (rq->extts.flags & ~(PTP_ENABLE_FEATURE | 2927d9465ebSJacob Keller PTP_RISING_EDGE | 2936138e687SRichard Cochran PTP_FALLING_EDGE | 2946138e687SRichard Cochran PTP_STRICT_FLAGS)) 2957d9465ebSJacob Keller return -EOPNOTSUPP; 2967d9465ebSJacob Keller 297c019b4beSRichard Cochran /* Reject requests to enable time stamping on both edges. */ 298c019b4beSRichard Cochran if ((rq->extts.flags & PTP_STRICT_FLAGS) && 299c019b4beSRichard Cochran (rq->extts.flags & PTP_ENABLE_FEATURE) && 300c019b4beSRichard Cochran (rq->extts.flags & PTP_EXTTS_EDGES) == PTP_EXTTS_EDGES) 301c019b4beSRichard Cochran return -EOPNOTSUPP; 302c019b4beSRichard Cochran 3034eb3be29SBrandon Streiff pin = ptp_find_pin(chip->ptp_clock, PTP_PF_EXTTS, rq->extts.index); 3044eb3be29SBrandon Streiff 3054eb3be29SBrandon Streiff if (pin < 0) 3064eb3be29SBrandon Streiff return -EBUSY; 3074eb3be29SBrandon Streiff 308c9acece0SRasmus Villemoes mv88e6xxx_reg_lock(chip); 3094eb3be29SBrandon Streiff 3104eb3be29SBrandon Streiff if (on) { 3114eb3be29SBrandon Streiff func = MV88E6352_G2_SCRATCH_GPIO_PCTL_EVREQ; 3124eb3be29SBrandon Streiff 3136d2ac8eeSAndrew Lunn err = mv88e6352_set_gpio_func(chip, pin, func, true); 3144eb3be29SBrandon Streiff if (err) 3154eb3be29SBrandon Streiff goto out; 3164eb3be29SBrandon Streiff 3174eb3be29SBrandon Streiff schedule_delayed_work(&chip->tai_event_work, 3184eb3be29SBrandon Streiff TAI_EVENT_WORK_INTERVAL); 3194eb3be29SBrandon Streiff 3206d2ac8eeSAndrew Lunn err = mv88e6352_config_eventcap(chip, PTP_CLOCK_EXTTS, rising); 3214eb3be29SBrandon Streiff } else { 3224eb3be29SBrandon Streiff func = MV88E6352_G2_SCRATCH_GPIO_PCTL_GPIO; 3234eb3be29SBrandon Streiff 3246d2ac8eeSAndrew Lunn err = mv88e6352_set_gpio_func(chip, pin, func, true); 3254eb3be29SBrandon Streiff 3264eb3be29SBrandon Streiff cancel_delayed_work_sync(&chip->tai_event_work); 3274eb3be29SBrandon Streiff } 3284eb3be29SBrandon Streiff 3294eb3be29SBrandon Streiff out: 330c9acece0SRasmus Villemoes mv88e6xxx_reg_unlock(chip); 3314eb3be29SBrandon Streiff 3324eb3be29SBrandon Streiff return err; 3334eb3be29SBrandon Streiff } 3344eb3be29SBrandon Streiff 3356d2ac8eeSAndrew Lunn static int mv88e6352_ptp_enable(struct ptp_clock_info *ptp, 3362fa8d3afSBrandon Streiff struct ptp_clock_request *rq, int on) 3372fa8d3afSBrandon Streiff { 3384eb3be29SBrandon Streiff struct mv88e6xxx_chip *chip = ptp_to_chip(ptp); 3394eb3be29SBrandon Streiff 3404eb3be29SBrandon Streiff switch (rq->type) { 3414eb3be29SBrandon Streiff case PTP_CLK_REQ_EXTTS: 3426d2ac8eeSAndrew Lunn return mv88e6352_ptp_enable_extts(chip, rq, on); 3434eb3be29SBrandon Streiff default: 3442fa8d3afSBrandon Streiff return -EOPNOTSUPP; 3452fa8d3afSBrandon Streiff } 3464eb3be29SBrandon Streiff } 3472fa8d3afSBrandon Streiff 3486d2ac8eeSAndrew Lunn static int mv88e6352_ptp_verify(struct ptp_clock_info *ptp, unsigned int pin, 3492fa8d3afSBrandon Streiff enum ptp_pin_function func, unsigned int chan) 3502fa8d3afSBrandon Streiff { 3514eb3be29SBrandon Streiff switch (func) { 3524eb3be29SBrandon Streiff case PTP_PF_NONE: 3534eb3be29SBrandon Streiff case PTP_PF_EXTTS: 3544eb3be29SBrandon Streiff break; 3554eb3be29SBrandon Streiff case PTP_PF_PEROUT: 3564eb3be29SBrandon Streiff case PTP_PF_PHYSYNC: 3572fa8d3afSBrandon Streiff return -EOPNOTSUPP; 3582fa8d3afSBrandon Streiff } 3594eb3be29SBrandon Streiff return 0; 3604eb3be29SBrandon Streiff } 3612fa8d3afSBrandon Streiff 3628858ccc8SHubert Feurstein const struct mv88e6xxx_ptp_ops mv88e6165_ptp_ops = { 3638858ccc8SHubert Feurstein .clock_read = mv88e6165_ptp_clock_read, 3648858ccc8SHubert Feurstein .global_enable = mv88e6165_global_enable, 3658858ccc8SHubert Feurstein .global_disable = mv88e6165_global_disable, 3668858ccc8SHubert Feurstein .arr0_sts_reg = MV88E6165_PORT_PTP_ARR0_STS, 3678858ccc8SHubert Feurstein .arr1_sts_reg = MV88E6165_PORT_PTP_ARR1_STS, 3688858ccc8SHubert Feurstein .dep_sts_reg = MV88E6165_PORT_PTP_DEP_STS, 3698858ccc8SHubert Feurstein .rx_filters = (1 << HWTSTAMP_FILTER_NONE) | 3708858ccc8SHubert Feurstein (1 << HWTSTAMP_FILTER_PTP_V2_L2_EVENT) | 3718858ccc8SHubert Feurstein (1 << HWTSTAMP_FILTER_PTP_V2_L2_SYNC) | 3728858ccc8SHubert Feurstein (1 << HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ) | 3738858ccc8SHubert Feurstein (1 << HWTSTAMP_FILTER_PTP_V2_EVENT) | 3748858ccc8SHubert Feurstein (1 << HWTSTAMP_FILTER_PTP_V2_SYNC) | 3758858ccc8SHubert Feurstein (1 << HWTSTAMP_FILTER_PTP_V2_DELAY_REQ), 376*4dc655d8SShenghao Yang .cc_coeffs = &mv88e6xxx_cc_coeffs 37771509614SHubert Feurstein }; 37871509614SHubert Feurstein 37971509614SHubert Feurstein const struct mv88e6xxx_ptp_ops mv88e6250_ptp_ops = { 38071509614SHubert Feurstein .clock_read = mv88e6352_ptp_clock_read, 38171509614SHubert Feurstein .ptp_enable = mv88e6352_ptp_enable, 38271509614SHubert Feurstein .ptp_verify = mv88e6352_ptp_verify, 38371509614SHubert Feurstein .event_work = mv88e6352_tai_event_work, 38471509614SHubert Feurstein .port_enable = mv88e6352_hwtstamp_port_enable, 38571509614SHubert Feurstein .port_disable = mv88e6352_hwtstamp_port_disable, 38671509614SHubert Feurstein .n_ext_ts = 1, 38771509614SHubert Feurstein .arr0_sts_reg = MV88E6XXX_PORT_PTP_ARR0_STS, 38871509614SHubert Feurstein .arr1_sts_reg = MV88E6XXX_PORT_PTP_ARR1_STS, 38971509614SHubert Feurstein .dep_sts_reg = MV88E6XXX_PORT_PTP_DEP_STS, 39071509614SHubert Feurstein .rx_filters = (1 << HWTSTAMP_FILTER_NONE) | 39171509614SHubert Feurstein (1 << HWTSTAMP_FILTER_PTP_V2_L4_EVENT) | 39271509614SHubert Feurstein (1 << HWTSTAMP_FILTER_PTP_V2_L4_SYNC) | 39371509614SHubert Feurstein (1 << HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ) | 39471509614SHubert Feurstein (1 << HWTSTAMP_FILTER_PTP_V2_L2_EVENT) | 39571509614SHubert Feurstein (1 << HWTSTAMP_FILTER_PTP_V2_L2_SYNC) | 39671509614SHubert Feurstein (1 << HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ) | 39771509614SHubert Feurstein (1 << HWTSTAMP_FILTER_PTP_V2_EVENT) | 39871509614SHubert Feurstein (1 << HWTSTAMP_FILTER_PTP_V2_SYNC) | 39971509614SHubert Feurstein (1 << HWTSTAMP_FILTER_PTP_V2_DELAY_REQ), 400*4dc655d8SShenghao Yang .cc_coeffs = &mv88e6250_cc_coeffs, 4018858ccc8SHubert Feurstein }; 4028858ccc8SHubert Feurstein 4036d2ac8eeSAndrew Lunn const struct mv88e6xxx_ptp_ops mv88e6352_ptp_ops = { 4046d2ac8eeSAndrew Lunn .clock_read = mv88e6352_ptp_clock_read, 4056d2ac8eeSAndrew Lunn .ptp_enable = mv88e6352_ptp_enable, 4066d2ac8eeSAndrew Lunn .ptp_verify = mv88e6352_ptp_verify, 4076d2ac8eeSAndrew Lunn .event_work = mv88e6352_tai_event_work, 408ffc705deSAndrew Lunn .port_enable = mv88e6352_hwtstamp_port_enable, 409ffc705deSAndrew Lunn .port_disable = mv88e6352_hwtstamp_port_disable, 4106d2ac8eeSAndrew Lunn .n_ext_ts = 1, 411ffc705deSAndrew Lunn .arr0_sts_reg = MV88E6XXX_PORT_PTP_ARR0_STS, 412ffc705deSAndrew Lunn .arr1_sts_reg = MV88E6XXX_PORT_PTP_ARR1_STS, 413ffc705deSAndrew Lunn .dep_sts_reg = MV88E6XXX_PORT_PTP_DEP_STS, 41448cb5e03SAndrew Lunn .rx_filters = (1 << HWTSTAMP_FILTER_NONE) | 41548cb5e03SAndrew Lunn (1 << HWTSTAMP_FILTER_PTP_V2_L4_EVENT) | 41648cb5e03SAndrew Lunn (1 << HWTSTAMP_FILTER_PTP_V2_L4_SYNC) | 41748cb5e03SAndrew Lunn (1 << HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ) | 41848cb5e03SAndrew Lunn (1 << HWTSTAMP_FILTER_PTP_V2_L2_EVENT) | 41948cb5e03SAndrew Lunn (1 << HWTSTAMP_FILTER_PTP_V2_L2_SYNC) | 42048cb5e03SAndrew Lunn (1 << HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ) | 42148cb5e03SAndrew Lunn (1 << HWTSTAMP_FILTER_PTP_V2_EVENT) | 42248cb5e03SAndrew Lunn (1 << HWTSTAMP_FILTER_PTP_V2_SYNC) | 42348cb5e03SAndrew Lunn (1 << HWTSTAMP_FILTER_PTP_V2_DELAY_REQ), 424*4dc655d8SShenghao Yang .cc_coeffs = &mv88e6xxx_cc_coeffs, 4256d2ac8eeSAndrew Lunn }; 4266d2ac8eeSAndrew Lunn 4279627c981SKurt Kanzenbach const struct mv88e6xxx_ptp_ops mv88e6390_ptp_ops = { 4289627c981SKurt Kanzenbach .clock_read = mv88e6352_ptp_clock_read, 4299627c981SKurt Kanzenbach .ptp_enable = mv88e6352_ptp_enable, 4309627c981SKurt Kanzenbach .ptp_verify = mv88e6352_ptp_verify, 4319627c981SKurt Kanzenbach .event_work = mv88e6352_tai_event_work, 4329627c981SKurt Kanzenbach .port_enable = mv88e6352_hwtstamp_port_enable, 4339627c981SKurt Kanzenbach .port_disable = mv88e6352_hwtstamp_port_disable, 4349627c981SKurt Kanzenbach .set_ptp_cpu_port = mv88e6390_g1_set_ptp_cpu_port, 4359627c981SKurt Kanzenbach .n_ext_ts = 1, 4369627c981SKurt Kanzenbach .arr0_sts_reg = MV88E6XXX_PORT_PTP_ARR0_STS, 4379627c981SKurt Kanzenbach .arr1_sts_reg = MV88E6XXX_PORT_PTP_ARR1_STS, 4389627c981SKurt Kanzenbach .dep_sts_reg = MV88E6XXX_PORT_PTP_DEP_STS, 4399627c981SKurt Kanzenbach .rx_filters = (1 << HWTSTAMP_FILTER_NONE) | 4409627c981SKurt Kanzenbach (1 << HWTSTAMP_FILTER_PTP_V2_L4_EVENT) | 4419627c981SKurt Kanzenbach (1 << HWTSTAMP_FILTER_PTP_V2_L4_SYNC) | 4429627c981SKurt Kanzenbach (1 << HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ) | 4439627c981SKurt Kanzenbach (1 << HWTSTAMP_FILTER_PTP_V2_L2_EVENT) | 4449627c981SKurt Kanzenbach (1 << HWTSTAMP_FILTER_PTP_V2_L2_SYNC) | 4459627c981SKurt Kanzenbach (1 << HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ) | 4469627c981SKurt Kanzenbach (1 << HWTSTAMP_FILTER_PTP_V2_EVENT) | 4479627c981SKurt Kanzenbach (1 << HWTSTAMP_FILTER_PTP_V2_SYNC) | 4489627c981SKurt Kanzenbach (1 << HWTSTAMP_FILTER_PTP_V2_DELAY_REQ), 449*4dc655d8SShenghao Yang .cc_coeffs = &mv88e6xxx_cc_coeffs, 4509627c981SKurt Kanzenbach }; 4519627c981SKurt Kanzenbach 4526d2ac8eeSAndrew Lunn static u64 mv88e6xxx_ptp_clock_read(const struct cyclecounter *cc) 4536d2ac8eeSAndrew Lunn { 4546d2ac8eeSAndrew Lunn struct mv88e6xxx_chip *chip = cc_to_chip(cc); 4556d2ac8eeSAndrew Lunn 4566d2ac8eeSAndrew Lunn if (chip->info->ops->ptp_ops->clock_read) 4576d2ac8eeSAndrew Lunn return chip->info->ops->ptp_ops->clock_read(cc); 4586d2ac8eeSAndrew Lunn 4596d2ac8eeSAndrew Lunn return 0; 4606d2ac8eeSAndrew Lunn } 4616d2ac8eeSAndrew Lunn 4622fa8d3afSBrandon Streiff /* With a 125MHz input clock, the 32-bit timestamp counter overflows in ~34.3 4632fa8d3afSBrandon Streiff * seconds; this task forces periodic reads so that we don't miss any. 4642fa8d3afSBrandon Streiff */ 4652fa8d3afSBrandon Streiff #define MV88E6XXX_TAI_OVERFLOW_PERIOD (HZ * 16) 4662fa8d3afSBrandon Streiff static void mv88e6xxx_ptp_overflow_check(struct work_struct *work) 4672fa8d3afSBrandon Streiff { 4682fa8d3afSBrandon Streiff struct delayed_work *dw = to_delayed_work(work); 4692fa8d3afSBrandon Streiff struct mv88e6xxx_chip *chip = dw_overflow_to_chip(dw); 4702fa8d3afSBrandon Streiff struct timespec64 ts; 4712fa8d3afSBrandon Streiff 4722fa8d3afSBrandon Streiff mv88e6xxx_ptp_gettime(&chip->ptp_clock_info, &ts); 4732fa8d3afSBrandon Streiff 4742fa8d3afSBrandon Streiff schedule_delayed_work(&chip->overflow_work, 4752fa8d3afSBrandon Streiff MV88E6XXX_TAI_OVERFLOW_PERIOD); 4762fa8d3afSBrandon Streiff } 4772fa8d3afSBrandon Streiff 4782fa8d3afSBrandon Streiff int mv88e6xxx_ptp_setup(struct mv88e6xxx_chip *chip) 4792fa8d3afSBrandon Streiff { 4806d2ac8eeSAndrew Lunn const struct mv88e6xxx_ptp_ops *ptp_ops = chip->info->ops->ptp_ops; 4814eb3be29SBrandon Streiff int i; 4824eb3be29SBrandon Streiff 4832fa8d3afSBrandon Streiff /* Set up the cycle counter */ 4842fa8d3afSBrandon Streiff memset(&chip->tstamp_cc, 0, sizeof(chip->tstamp_cc)); 4852fa8d3afSBrandon Streiff chip->tstamp_cc.read = mv88e6xxx_ptp_clock_read; 4862fa8d3afSBrandon Streiff chip->tstamp_cc.mask = CYCLECOUNTER_MASK(32); 487*4dc655d8SShenghao Yang chip->tstamp_cc.mult = ptp_ops->cc_coeffs->cc_mult; 488*4dc655d8SShenghao Yang chip->tstamp_cc.shift = ptp_ops->cc_coeffs->cc_shift; 4892fa8d3afSBrandon Streiff 4902fa8d3afSBrandon Streiff timecounter_init(&chip->tstamp_tc, &chip->tstamp_cc, 4912fa8d3afSBrandon Streiff ktime_to_ns(ktime_get_real())); 4922fa8d3afSBrandon Streiff 4932fa8d3afSBrandon Streiff INIT_DELAYED_WORK(&chip->overflow_work, mv88e6xxx_ptp_overflow_check); 4946d2ac8eeSAndrew Lunn if (ptp_ops->event_work) 4956d2ac8eeSAndrew Lunn INIT_DELAYED_WORK(&chip->tai_event_work, ptp_ops->event_work); 4962fa8d3afSBrandon Streiff 4972fa8d3afSBrandon Streiff chip->ptp_clock_info.owner = THIS_MODULE; 4982fa8d3afSBrandon Streiff snprintf(chip->ptp_clock_info.name, sizeof(chip->ptp_clock_info.name), 4993f8b8696SFlorian Fainelli "%s", dev_name(chip->dev)); 5002fa8d3afSBrandon Streiff 5016d2ac8eeSAndrew Lunn chip->ptp_clock_info.n_ext_ts = ptp_ops->n_ext_ts; 5024eb3be29SBrandon Streiff chip->ptp_clock_info.n_per_out = 0; 5034eb3be29SBrandon Streiff chip->ptp_clock_info.n_pins = mv88e6xxx_num_gpio(chip); 5044eb3be29SBrandon Streiff chip->ptp_clock_info.pps = 0; 5054eb3be29SBrandon Streiff 5064eb3be29SBrandon Streiff for (i = 0; i < chip->ptp_clock_info.n_pins; ++i) { 5074eb3be29SBrandon Streiff struct ptp_pin_desc *ppd = &chip->pin_config[i]; 5084eb3be29SBrandon Streiff 5094eb3be29SBrandon Streiff snprintf(ppd->name, sizeof(ppd->name), "mv88e6xxx_gpio%d", i); 5104eb3be29SBrandon Streiff ppd->index = i; 5114eb3be29SBrandon Streiff ppd->func = PTP_PF_NONE; 5124eb3be29SBrandon Streiff } 5134eb3be29SBrandon Streiff chip->ptp_clock_info.pin_config = chip->pin_config; 5144eb3be29SBrandon Streiff 51571509614SHubert Feurstein chip->ptp_clock_info.max_adj = MV88E6XXX_MAX_ADJ_PPB; 5162fa8d3afSBrandon Streiff chip->ptp_clock_info.adjfine = mv88e6xxx_ptp_adjfine; 5172fa8d3afSBrandon Streiff chip->ptp_clock_info.adjtime = mv88e6xxx_ptp_adjtime; 5182fa8d3afSBrandon Streiff chip->ptp_clock_info.gettime64 = mv88e6xxx_ptp_gettime; 5192fa8d3afSBrandon Streiff chip->ptp_clock_info.settime64 = mv88e6xxx_ptp_settime; 5206d2ac8eeSAndrew Lunn chip->ptp_clock_info.enable = ptp_ops->ptp_enable; 5216d2ac8eeSAndrew Lunn chip->ptp_clock_info.verify = ptp_ops->ptp_verify; 522c6fe0ad2SBrandon Streiff chip->ptp_clock_info.do_aux_work = mv88e6xxx_hwtstamp_work; 5232fa8d3afSBrandon Streiff 5249627c981SKurt Kanzenbach if (ptp_ops->set_ptp_cpu_port) { 5259627c981SKurt Kanzenbach struct dsa_port *dp; 5269627c981SKurt Kanzenbach int upstream = 0; 5279627c981SKurt Kanzenbach int err; 5289627c981SKurt Kanzenbach 5299627c981SKurt Kanzenbach dsa_switch_for_each_user_port(dp, chip->ds) { 5309627c981SKurt Kanzenbach upstream = dsa_upstream_port(chip->ds, dp->index); 5319627c981SKurt Kanzenbach break; 5329627c981SKurt Kanzenbach } 5339627c981SKurt Kanzenbach 5349627c981SKurt Kanzenbach err = ptp_ops->set_ptp_cpu_port(chip, upstream); 5359627c981SKurt Kanzenbach if (err) { 5369627c981SKurt Kanzenbach dev_err(chip->dev, "Failed to set PTP CPU destination port!\n"); 5379627c981SKurt Kanzenbach return err; 5389627c981SKurt Kanzenbach } 5399627c981SKurt Kanzenbach } 5409627c981SKurt Kanzenbach 5412fa8d3afSBrandon Streiff chip->ptp_clock = ptp_clock_register(&chip->ptp_clock_info, chip->dev); 5422fa8d3afSBrandon Streiff if (IS_ERR(chip->ptp_clock)) 5432fa8d3afSBrandon Streiff return PTR_ERR(chip->ptp_clock); 5442fa8d3afSBrandon Streiff 5452fa8d3afSBrandon Streiff schedule_delayed_work(&chip->overflow_work, 5462fa8d3afSBrandon Streiff MV88E6XXX_TAI_OVERFLOW_PERIOD); 5472fa8d3afSBrandon Streiff 5482fa8d3afSBrandon Streiff return 0; 5492fa8d3afSBrandon Streiff } 5502fa8d3afSBrandon Streiff 5512fa8d3afSBrandon Streiff void mv88e6xxx_ptp_free(struct mv88e6xxx_chip *chip) 5522fa8d3afSBrandon Streiff { 5532fa8d3afSBrandon Streiff if (chip->ptp_clock) { 5542fa8d3afSBrandon Streiff cancel_delayed_work_sync(&chip->overflow_work); 5556d2ac8eeSAndrew Lunn if (chip->info->ops->ptp_ops->event_work) 5564eb3be29SBrandon Streiff cancel_delayed_work_sync(&chip->tai_event_work); 5572fa8d3afSBrandon Streiff 5582fa8d3afSBrandon Streiff ptp_clock_unregister(chip->ptp_clock); 5592fa8d3afSBrandon Streiff chip->ptp_clock = NULL; 5602fa8d3afSBrandon Streiff } 5612fa8d3afSBrandon Streiff } 562