xref: /openbmc/linux/drivers/net/dsa/mv88e6xxx/chip.c (revision 36db6e8484ed455bbb320d89a119378897ae991c)
12874c5fdSThomas Gleixner // SPDX-License-Identifier: GPL-2.0-or-later
2fad09c73SVivien Didelot /*
3fad09c73SVivien Didelot  * Marvell 88e6xxx Ethernet switch single-chip support
4fad09c73SVivien Didelot  *
5fad09c73SVivien Didelot  * Copyright (c) 2008 Marvell Semiconductor
6fad09c73SVivien Didelot  *
7fad09c73SVivien Didelot  * Copyright (c) 2016 Andrew Lunn <andrew@lunn.ch>
8fad09c73SVivien Didelot  *
94333d619SVivien Didelot  * Copyright (c) 2016-2017 Savoir-faire Linux Inc.
104333d619SVivien Didelot  *	Vivien Didelot <vivien.didelot@savoirfairelinux.com>
11fad09c73SVivien Didelot  */
12fad09c73SVivien Didelot 
1319fb7f69SVivien Didelot #include <linux/bitfield.h>
14fad09c73SVivien Didelot #include <linux/delay.h>
155bded825SVladimir Oltean #include <linux/dsa/mv88e6xxx.h>
16fad09c73SVivien Didelot #include <linux/etherdevice.h>
17fad09c73SVivien Didelot #include <linux/ethtool.h>
18fad09c73SVivien Didelot #include <linux/if_bridge.h>
19dc30c35bSAndrew Lunn #include <linux/interrupt.h>
20dc30c35bSAndrew Lunn #include <linux/irq.h>
21dc30c35bSAndrew Lunn #include <linux/irqdomain.h>
22fad09c73SVivien Didelot #include <linux/jiffies.h>
23fad09c73SVivien Didelot #include <linux/list.h>
24fad09c73SVivien Didelot #include <linux/mdio.h>
25fad09c73SVivien Didelot #include <linux/module.h>
26f44a9010SRob Herring #include <linux/of.h>
27dc30c35bSAndrew Lunn #include <linux/of_irq.h>
28fad09c73SVivien Didelot #include <linux/of_mdio.h>
29877b7cb0SAndrew Lunn #include <linux/platform_data/mv88e6xxx.h>
30fad09c73SVivien Didelot #include <linux/netdevice.h>
31fad09c73SVivien Didelot #include <linux/gpio/consumer.h>
32c9a2356fSRussell King #include <linux/phylink.h>
33fad09c73SVivien Didelot #include <net/dsa.h>
34ec561276SVivien Didelot 
354d5f2ba7SVivien Didelot #include "chip.h"
369dd43aa2SAndrew Lunn #include "devlink.h"
37a935c052SVivien Didelot #include "global1.h"
38ec561276SVivien Didelot #include "global2.h"
39c6fe0ad2SBrandon Streiff #include "hwtstamp.h"
4010fa5bfcSAndrew Lunn #include "phy.h"
4118abed21SVivien Didelot #include "port.h"
422fa8d3afSBrandon Streiff #include "ptp.h"
436d91782fSAndrew Lunn #include "serdes.h"
44e7ba0fadSVivien Didelot #include "smi.h"
45fad09c73SVivien Didelot 
assert_reg_lock(struct mv88e6xxx_chip * chip)46fad09c73SVivien Didelot static void assert_reg_lock(struct mv88e6xxx_chip *chip)
47fad09c73SVivien Didelot {
48fad09c73SVivien Didelot 	if (unlikely(!mutex_is_locked(&chip->reg_lock))) {
49fad09c73SVivien Didelot 		dev_err(chip->dev, "Switch registers lock not held!\n");
50fad09c73SVivien Didelot 		dump_stack();
51fad09c73SVivien Didelot 	}
52fad09c73SVivien Didelot }
53fad09c73SVivien Didelot 
mv88e6xxx_read(struct mv88e6xxx_chip * chip,int addr,int reg,u16 * val)54ec561276SVivien Didelot int mv88e6xxx_read(struct mv88e6xxx_chip *chip, int addr, int reg, u16 *val)
55fad09c73SVivien Didelot {
56fad09c73SVivien Didelot 	int err;
57fad09c73SVivien Didelot 
58fad09c73SVivien Didelot 	assert_reg_lock(chip);
59fad09c73SVivien Didelot 
60fad09c73SVivien Didelot 	err = mv88e6xxx_smi_read(chip, addr, reg, val);
61fad09c73SVivien Didelot 	if (err)
62fad09c73SVivien Didelot 		return err;
63fad09c73SVivien Didelot 
64fad09c73SVivien Didelot 	dev_dbg(chip->dev, "<- addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
65fad09c73SVivien Didelot 		addr, reg, *val);
66fad09c73SVivien Didelot 
67fad09c73SVivien Didelot 	return 0;
68fad09c73SVivien Didelot }
69fad09c73SVivien Didelot 
mv88e6xxx_write(struct mv88e6xxx_chip * chip,int addr,int reg,u16 val)70ec561276SVivien Didelot int mv88e6xxx_write(struct mv88e6xxx_chip *chip, int addr, int reg, u16 val)
71fad09c73SVivien Didelot {
72fad09c73SVivien Didelot 	int err;
73fad09c73SVivien Didelot 
74fad09c73SVivien Didelot 	assert_reg_lock(chip);
75fad09c73SVivien Didelot 
76fad09c73SVivien Didelot 	err = mv88e6xxx_smi_write(chip, addr, reg, val);
77fad09c73SVivien Didelot 	if (err)
78fad09c73SVivien Didelot 		return err;
79fad09c73SVivien Didelot 
80fad09c73SVivien Didelot 	dev_dbg(chip->dev, "-> addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
81fad09c73SVivien Didelot 		addr, reg, val);
82fad09c73SVivien Didelot 
83fad09c73SVivien Didelot 	return 0;
84fad09c73SVivien Didelot }
85fad09c73SVivien Didelot 
mv88e6xxx_wait_mask(struct mv88e6xxx_chip * chip,int addr,int reg,u16 mask,u16 val)86683f2244SVivien Didelot int mv88e6xxx_wait_mask(struct mv88e6xxx_chip *chip, int addr, int reg,
87683f2244SVivien Didelot 			u16 mask, u16 val)
88683f2244SVivien Didelot {
8935da1dfdSTobias Waldekranz 	const unsigned long timeout = jiffies + msecs_to_jiffies(50);
90683f2244SVivien Didelot 	u16 data;
91683f2244SVivien Didelot 	int err;
92683f2244SVivien Didelot 	int i;
93683f2244SVivien Didelot 
9435da1dfdSTobias Waldekranz 	/* There's no bus specific operation to wait for a mask. Even
9535da1dfdSTobias Waldekranz 	 * if the initial poll takes longer than 50ms, always do at
9635da1dfdSTobias Waldekranz 	 * least one more attempt.
9735da1dfdSTobias Waldekranz 	 */
9835da1dfdSTobias Waldekranz 	for (i = 0; time_before(jiffies, timeout) || (i < 2); i++) {
99683f2244SVivien Didelot 		err = mv88e6xxx_read(chip, addr, reg, &data);
100683f2244SVivien Didelot 		if (err)
101683f2244SVivien Didelot 			return err;
102683f2244SVivien Didelot 
103683f2244SVivien Didelot 		if ((data & mask) == val)
104683f2244SVivien Didelot 			return 0;
105683f2244SVivien Didelot 
10635da1dfdSTobias Waldekranz 		if (i < 2)
10735da1dfdSTobias Waldekranz 			cpu_relax();
10835da1dfdSTobias Waldekranz 		else
109683f2244SVivien Didelot 			usleep_range(1000, 2000);
110683f2244SVivien Didelot 	}
111683f2244SVivien Didelot 
11295ce158bSLinus Walleij 	err = mv88e6xxx_read(chip, addr, reg, &data);
11395ce158bSLinus Walleij 	if (err)
11495ce158bSLinus Walleij 		return err;
11595ce158bSLinus Walleij 
11695ce158bSLinus Walleij 	if ((data & mask) == val)
11795ce158bSLinus Walleij 		return 0;
11895ce158bSLinus Walleij 
119683f2244SVivien Didelot 	dev_err(chip->dev, "Timeout while waiting for switch\n");
120683f2244SVivien Didelot 	return -ETIMEDOUT;
121683f2244SVivien Didelot }
122683f2244SVivien Didelot 
mv88e6xxx_wait_bit(struct mv88e6xxx_chip * chip,int addr,int reg,int bit,int val)12319fb7f69SVivien Didelot int mv88e6xxx_wait_bit(struct mv88e6xxx_chip *chip, int addr, int reg,
12419fb7f69SVivien Didelot 		       int bit, int val)
12519fb7f69SVivien Didelot {
12619fb7f69SVivien Didelot 	return mv88e6xxx_wait_mask(chip, addr, reg, BIT(bit),
12719fb7f69SVivien Didelot 				   val ? BIT(bit) : 0x0000);
12819fb7f69SVivien Didelot }
12919fb7f69SVivien Didelot 
mv88e6xxx_default_mdio_bus(struct mv88e6xxx_chip * chip)13010fa5bfcSAndrew Lunn struct mii_bus *mv88e6xxx_default_mdio_bus(struct mv88e6xxx_chip *chip)
131a3c53be5SAndrew Lunn {
132a3c53be5SAndrew Lunn 	struct mv88e6xxx_mdio_bus *mdio_bus;
133a3c53be5SAndrew Lunn 
1343f25b5f1SSimon Horman 	mdio_bus = list_first_entry_or_null(&chip->mdios,
1353f25b5f1SSimon Horman 					    struct mv88e6xxx_mdio_bus, list);
136a3c53be5SAndrew Lunn 	if (!mdio_bus)
137a3c53be5SAndrew Lunn 		return NULL;
138a3c53be5SAndrew Lunn 
139a3c53be5SAndrew Lunn 	return mdio_bus->bus;
140a3c53be5SAndrew Lunn }
141a3c53be5SAndrew Lunn 
mv88e6xxx_g1_irq_mask(struct irq_data * d)142dc30c35bSAndrew Lunn static void mv88e6xxx_g1_irq_mask(struct irq_data *d)
143dc30c35bSAndrew Lunn {
144dc30c35bSAndrew Lunn 	struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
145dc30c35bSAndrew Lunn 	unsigned int n = d->hwirq;
146dc30c35bSAndrew Lunn 
147dc30c35bSAndrew Lunn 	chip->g1_irq.masked |= (1 << n);
148dc30c35bSAndrew Lunn }
149dc30c35bSAndrew Lunn 
mv88e6xxx_g1_irq_unmask(struct irq_data * d)150dc30c35bSAndrew Lunn static void mv88e6xxx_g1_irq_unmask(struct irq_data *d)
151dc30c35bSAndrew Lunn {
152dc30c35bSAndrew Lunn 	struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
153dc30c35bSAndrew Lunn 	unsigned int n = d->hwirq;
154dc30c35bSAndrew Lunn 
155dc30c35bSAndrew Lunn 	chip->g1_irq.masked &= ~(1 << n);
156dc30c35bSAndrew Lunn }
157dc30c35bSAndrew Lunn 
mv88e6xxx_g1_irq_thread_work(struct mv88e6xxx_chip * chip)158294d711eSAndrew Lunn static irqreturn_t mv88e6xxx_g1_irq_thread_work(struct mv88e6xxx_chip *chip)
159dc30c35bSAndrew Lunn {
160dc30c35bSAndrew Lunn 	unsigned int nhandled = 0;
161dc30c35bSAndrew Lunn 	unsigned int sub_irq;
162dc30c35bSAndrew Lunn 	unsigned int n;
163dc30c35bSAndrew Lunn 	u16 reg;
1647c0db24cSJohn David Anglin 	u16 ctl1;
165dc30c35bSAndrew Lunn 	int err;
166dc30c35bSAndrew Lunn 
167c9acece0SRasmus Villemoes 	mv88e6xxx_reg_lock(chip);
16882466921SVivien Didelot 	err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_STS, &reg);
169c9acece0SRasmus Villemoes 	mv88e6xxx_reg_unlock(chip);
170dc30c35bSAndrew Lunn 
171dc30c35bSAndrew Lunn 	if (err)
172dc30c35bSAndrew Lunn 		goto out;
173dc30c35bSAndrew Lunn 
1747c0db24cSJohn David Anglin 	do {
175dc30c35bSAndrew Lunn 		for (n = 0; n < chip->g1_irq.nirqs; ++n) {
176dc30c35bSAndrew Lunn 			if (reg & (1 << n)) {
1777c0db24cSJohn David Anglin 				sub_irq = irq_find_mapping(chip->g1_irq.domain,
1787c0db24cSJohn David Anglin 							   n);
179dc30c35bSAndrew Lunn 				handle_nested_irq(sub_irq);
180dc30c35bSAndrew Lunn 				++nhandled;
181dc30c35bSAndrew Lunn 			}
182dc30c35bSAndrew Lunn 		}
1837c0db24cSJohn David Anglin 
184c9acece0SRasmus Villemoes 		mv88e6xxx_reg_lock(chip);
1857c0db24cSJohn David Anglin 		err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, &ctl1);
1867c0db24cSJohn David Anglin 		if (err)
1877c0db24cSJohn David Anglin 			goto unlock;
1887c0db24cSJohn David Anglin 		err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_STS, &reg);
1897c0db24cSJohn David Anglin unlock:
190c9acece0SRasmus Villemoes 		mv88e6xxx_reg_unlock(chip);
1917c0db24cSJohn David Anglin 		if (err)
1927c0db24cSJohn David Anglin 			goto out;
1937c0db24cSJohn David Anglin 		ctl1 &= GENMASK(chip->g1_irq.nirqs, 0);
1947c0db24cSJohn David Anglin 	} while (reg & ctl1);
1957c0db24cSJohn David Anglin 
196dc30c35bSAndrew Lunn out:
197dc30c35bSAndrew Lunn 	return (nhandled > 0 ? IRQ_HANDLED : IRQ_NONE);
198dc30c35bSAndrew Lunn }
199dc30c35bSAndrew Lunn 
mv88e6xxx_g1_irq_thread_fn(int irq,void * dev_id)200294d711eSAndrew Lunn static irqreturn_t mv88e6xxx_g1_irq_thread_fn(int irq, void *dev_id)
201294d711eSAndrew Lunn {
202294d711eSAndrew Lunn 	struct mv88e6xxx_chip *chip = dev_id;
203294d711eSAndrew Lunn 
204294d711eSAndrew Lunn 	return mv88e6xxx_g1_irq_thread_work(chip);
205294d711eSAndrew Lunn }
206294d711eSAndrew Lunn 
mv88e6xxx_g1_irq_bus_lock(struct irq_data * d)207dc30c35bSAndrew Lunn static void mv88e6xxx_g1_irq_bus_lock(struct irq_data *d)
208dc30c35bSAndrew Lunn {
209dc30c35bSAndrew Lunn 	struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
210dc30c35bSAndrew Lunn 
211c9acece0SRasmus Villemoes 	mv88e6xxx_reg_lock(chip);
212dc30c35bSAndrew Lunn }
213dc30c35bSAndrew Lunn 
mv88e6xxx_g1_irq_bus_sync_unlock(struct irq_data * d)214dc30c35bSAndrew Lunn static void mv88e6xxx_g1_irq_bus_sync_unlock(struct irq_data *d)
215dc30c35bSAndrew Lunn {
216dc30c35bSAndrew Lunn 	struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
217dc30c35bSAndrew Lunn 	u16 mask = GENMASK(chip->g1_irq.nirqs, 0);
218dc30c35bSAndrew Lunn 	u16 reg;
219dc30c35bSAndrew Lunn 	int err;
220dc30c35bSAndrew Lunn 
221d77f4321SVivien Didelot 	err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, &reg);
222dc30c35bSAndrew Lunn 	if (err)
223dc30c35bSAndrew Lunn 		goto out;
224dc30c35bSAndrew Lunn 
225dc30c35bSAndrew Lunn 	reg &= ~mask;
226dc30c35bSAndrew Lunn 	reg |= (~chip->g1_irq.masked & mask);
227dc30c35bSAndrew Lunn 
228d77f4321SVivien Didelot 	err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, reg);
229dc30c35bSAndrew Lunn 	if (err)
230dc30c35bSAndrew Lunn 		goto out;
231dc30c35bSAndrew Lunn 
232dc30c35bSAndrew Lunn out:
233c9acece0SRasmus Villemoes 	mv88e6xxx_reg_unlock(chip);
234dc30c35bSAndrew Lunn }
235dc30c35bSAndrew Lunn 
2366eb15e21SBhumika Goyal static const struct irq_chip mv88e6xxx_g1_irq_chip = {
237dc30c35bSAndrew Lunn 	.name			= "mv88e6xxx-g1",
238dc30c35bSAndrew Lunn 	.irq_mask		= mv88e6xxx_g1_irq_mask,
239dc30c35bSAndrew Lunn 	.irq_unmask		= mv88e6xxx_g1_irq_unmask,
240dc30c35bSAndrew Lunn 	.irq_bus_lock		= mv88e6xxx_g1_irq_bus_lock,
241dc30c35bSAndrew Lunn 	.irq_bus_sync_unlock	= mv88e6xxx_g1_irq_bus_sync_unlock,
242dc30c35bSAndrew Lunn };
243dc30c35bSAndrew Lunn 
mv88e6xxx_g1_irq_domain_map(struct irq_domain * d,unsigned int irq,irq_hw_number_t hwirq)244dc30c35bSAndrew Lunn static int mv88e6xxx_g1_irq_domain_map(struct irq_domain *d,
245dc30c35bSAndrew Lunn 				       unsigned int irq,
246dc30c35bSAndrew Lunn 				       irq_hw_number_t hwirq)
247dc30c35bSAndrew Lunn {
248dc30c35bSAndrew Lunn 	struct mv88e6xxx_chip *chip = d->host_data;
249dc30c35bSAndrew Lunn 
250dc30c35bSAndrew Lunn 	irq_set_chip_data(irq, d->host_data);
251dc30c35bSAndrew Lunn 	irq_set_chip_and_handler(irq, &chip->g1_irq.chip, handle_level_irq);
252dc30c35bSAndrew Lunn 	irq_set_noprobe(irq);
253dc30c35bSAndrew Lunn 
254dc30c35bSAndrew Lunn 	return 0;
255dc30c35bSAndrew Lunn }
256dc30c35bSAndrew Lunn 
257dc30c35bSAndrew Lunn static const struct irq_domain_ops mv88e6xxx_g1_irq_domain_ops = {
258dc30c35bSAndrew Lunn 	.map	= mv88e6xxx_g1_irq_domain_map,
259dc30c35bSAndrew Lunn 	.xlate	= irq_domain_xlate_twocell,
260dc30c35bSAndrew Lunn };
261dc30c35bSAndrew Lunn 
2623d82475aSUwe Kleine-König /* To be called with reg_lock held */
mv88e6xxx_g1_irq_free_common(struct mv88e6xxx_chip * chip)263294d711eSAndrew Lunn static void mv88e6xxx_g1_irq_free_common(struct mv88e6xxx_chip *chip)
264dc30c35bSAndrew Lunn {
265dc30c35bSAndrew Lunn 	int irq, virq;
2663460a577SAndrew Lunn 	u16 mask;
2673460a577SAndrew Lunn 
268d77f4321SVivien Didelot 	mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, &mask);
2693d5fdba1SAndrew Lunn 	mask &= ~GENMASK(chip->g1_irq.nirqs, 0);
270d77f4321SVivien Didelot 	mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, mask);
2713460a577SAndrew Lunn 
2725edef2f2SAndreas Färber 	for (irq = 0; irq < chip->g1_irq.nirqs; irq++) {
273a3db3d3aSAndrew Lunn 		virq = irq_find_mapping(chip->g1_irq.domain, irq);
274dc30c35bSAndrew Lunn 		irq_dispose_mapping(virq);
275dc30c35bSAndrew Lunn 	}
276dc30c35bSAndrew Lunn 
277a3db3d3aSAndrew Lunn 	irq_domain_remove(chip->g1_irq.domain);
278dc30c35bSAndrew Lunn }
279dc30c35bSAndrew Lunn 
mv88e6xxx_g1_irq_free(struct mv88e6xxx_chip * chip)280294d711eSAndrew Lunn static void mv88e6xxx_g1_irq_free(struct mv88e6xxx_chip *chip)
281294d711eSAndrew Lunn {
2823d82475aSUwe Kleine-König 	/*
2833d82475aSUwe Kleine-König 	 * free_irq must be called without reg_lock taken because the irq
2843d82475aSUwe Kleine-König 	 * handler takes this lock, too.
2853d82475aSUwe Kleine-König 	 */
286294d711eSAndrew Lunn 	free_irq(chip->irq, chip);
2873d82475aSUwe Kleine-König 
288c9acece0SRasmus Villemoes 	mv88e6xxx_reg_lock(chip);
2893d82475aSUwe Kleine-König 	mv88e6xxx_g1_irq_free_common(chip);
290c9acece0SRasmus Villemoes 	mv88e6xxx_reg_unlock(chip);
291294d711eSAndrew Lunn }
292294d711eSAndrew Lunn 
mv88e6xxx_g1_irq_setup_common(struct mv88e6xxx_chip * chip)293294d711eSAndrew Lunn static int mv88e6xxx_g1_irq_setup_common(struct mv88e6xxx_chip *chip)
294dc30c35bSAndrew Lunn {
2953dd0ef05SAndrew Lunn 	int err, irq, virq;
2963dd0ef05SAndrew Lunn 	u16 reg, mask;
297dc30c35bSAndrew Lunn 
298dc30c35bSAndrew Lunn 	chip->g1_irq.nirqs = chip->info->g1_irqs;
299dc30c35bSAndrew Lunn 	chip->g1_irq.domain = irq_domain_add_simple(
300dc30c35bSAndrew Lunn 		NULL, chip->g1_irq.nirqs, 0,
301dc30c35bSAndrew Lunn 		&mv88e6xxx_g1_irq_domain_ops, chip);
302dc30c35bSAndrew Lunn 	if (!chip->g1_irq.domain)
303dc30c35bSAndrew Lunn 		return -ENOMEM;
304dc30c35bSAndrew Lunn 
305dc30c35bSAndrew Lunn 	for (irq = 0; irq < chip->g1_irq.nirqs; irq++)
306dc30c35bSAndrew Lunn 		irq_create_mapping(chip->g1_irq.domain, irq);
307dc30c35bSAndrew Lunn 
308dc30c35bSAndrew Lunn 	chip->g1_irq.chip = mv88e6xxx_g1_irq_chip;
309dc30c35bSAndrew Lunn 	chip->g1_irq.masked = ~0;
310dc30c35bSAndrew Lunn 
311d77f4321SVivien Didelot 	err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, &mask);
312dc30c35bSAndrew Lunn 	if (err)
3133dd0ef05SAndrew Lunn 		goto out_mapping;
314dc30c35bSAndrew Lunn 
3153dd0ef05SAndrew Lunn 	mask &= ~GENMASK(chip->g1_irq.nirqs, 0);
316dc30c35bSAndrew Lunn 
317d77f4321SVivien Didelot 	err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, mask);
318dc30c35bSAndrew Lunn 	if (err)
3193dd0ef05SAndrew Lunn 		goto out_disable;
320dc30c35bSAndrew Lunn 
321dc30c35bSAndrew Lunn 	/* Reading the interrupt status clears (most of) them */
32282466921SVivien Didelot 	err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_STS, &reg);
323dc30c35bSAndrew Lunn 	if (err)
3243dd0ef05SAndrew Lunn 		goto out_disable;
325dc30c35bSAndrew Lunn 
326dc30c35bSAndrew Lunn 	return 0;
327dc30c35bSAndrew Lunn 
3283dd0ef05SAndrew Lunn out_disable:
3293d5fdba1SAndrew Lunn 	mask &= ~GENMASK(chip->g1_irq.nirqs, 0);
330d77f4321SVivien Didelot 	mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, mask);
3313dd0ef05SAndrew Lunn 
3323dd0ef05SAndrew Lunn out_mapping:
3333dd0ef05SAndrew Lunn 	for (irq = 0; irq < 16; irq++) {
3343dd0ef05SAndrew Lunn 		virq = irq_find_mapping(chip->g1_irq.domain, irq);
3353dd0ef05SAndrew Lunn 		irq_dispose_mapping(virq);
3363dd0ef05SAndrew Lunn 	}
3373dd0ef05SAndrew Lunn 
3383dd0ef05SAndrew Lunn 	irq_domain_remove(chip->g1_irq.domain);
339dc30c35bSAndrew Lunn 
340dc30c35bSAndrew Lunn 	return err;
341dc30c35bSAndrew Lunn }
342dc30c35bSAndrew Lunn 
mv88e6xxx_g1_irq_setup(struct mv88e6xxx_chip * chip)343294d711eSAndrew Lunn static int mv88e6xxx_g1_irq_setup(struct mv88e6xxx_chip *chip)
344294d711eSAndrew Lunn {
345f6d9758bSAndrew Lunn 	static struct lock_class_key lock_key;
346f6d9758bSAndrew Lunn 	static struct lock_class_key request_key;
347294d711eSAndrew Lunn 	int err;
348294d711eSAndrew Lunn 
349294d711eSAndrew Lunn 	err = mv88e6xxx_g1_irq_setup_common(chip);
350294d711eSAndrew Lunn 	if (err)
351294d711eSAndrew Lunn 		return err;
352294d711eSAndrew Lunn 
353f6d9758bSAndrew Lunn 	/* These lock classes tells lockdep that global 1 irqs are in
354f6d9758bSAndrew Lunn 	 * a different category than their parent GPIO, so it won't
355f6d9758bSAndrew Lunn 	 * report false recursion.
356f6d9758bSAndrew Lunn 	 */
357f6d9758bSAndrew Lunn 	irq_set_lockdep_class(chip->irq, &lock_key, &request_key);
358f6d9758bSAndrew Lunn 
3593095383aSAndrew Lunn 	snprintf(chip->irq_name, sizeof(chip->irq_name),
3603095383aSAndrew Lunn 		 "mv88e6xxx-%s", dev_name(chip->dev));
3613095383aSAndrew Lunn 
362c9acece0SRasmus Villemoes 	mv88e6xxx_reg_unlock(chip);
363294d711eSAndrew Lunn 	err = request_threaded_irq(chip->irq, NULL,
364294d711eSAndrew Lunn 				   mv88e6xxx_g1_irq_thread_fn,
3650340376eSMarek Behún 				   IRQF_ONESHOT | IRQF_SHARED,
3663095383aSAndrew Lunn 				   chip->irq_name, chip);
367c9acece0SRasmus Villemoes 	mv88e6xxx_reg_lock(chip);
368294d711eSAndrew Lunn 	if (err)
369294d711eSAndrew Lunn 		mv88e6xxx_g1_irq_free_common(chip);
370294d711eSAndrew Lunn 
371294d711eSAndrew Lunn 	return err;
372294d711eSAndrew Lunn }
373294d711eSAndrew Lunn 
mv88e6xxx_irq_poll(struct kthread_work * work)374294d711eSAndrew Lunn static void mv88e6xxx_irq_poll(struct kthread_work *work)
375294d711eSAndrew Lunn {
376294d711eSAndrew Lunn 	struct mv88e6xxx_chip *chip = container_of(work,
377294d711eSAndrew Lunn 						   struct mv88e6xxx_chip,
378294d711eSAndrew Lunn 						   irq_poll_work.work);
379294d711eSAndrew Lunn 	mv88e6xxx_g1_irq_thread_work(chip);
380294d711eSAndrew Lunn 
381294d711eSAndrew Lunn 	kthread_queue_delayed_work(chip->kworker, &chip->irq_poll_work,
382294d711eSAndrew Lunn 				   msecs_to_jiffies(100));
383294d711eSAndrew Lunn }
384294d711eSAndrew Lunn 
mv88e6xxx_irq_poll_setup(struct mv88e6xxx_chip * chip)385294d711eSAndrew Lunn static int mv88e6xxx_irq_poll_setup(struct mv88e6xxx_chip *chip)
386294d711eSAndrew Lunn {
387294d711eSAndrew Lunn 	int err;
388294d711eSAndrew Lunn 
389294d711eSAndrew Lunn 	err = mv88e6xxx_g1_irq_setup_common(chip);
390294d711eSAndrew Lunn 	if (err)
391294d711eSAndrew Lunn 		return err;
392294d711eSAndrew Lunn 
393294d711eSAndrew Lunn 	kthread_init_delayed_work(&chip->irq_poll_work,
394294d711eSAndrew Lunn 				  mv88e6xxx_irq_poll);
395294d711eSAndrew Lunn 
3963f8b8696SFlorian Fainelli 	chip->kworker = kthread_create_worker(0, "%s", dev_name(chip->dev));
397294d711eSAndrew Lunn 	if (IS_ERR(chip->kworker))
398294d711eSAndrew Lunn 		return PTR_ERR(chip->kworker);
399294d711eSAndrew Lunn 
400294d711eSAndrew Lunn 	kthread_queue_delayed_work(chip->kworker, &chip->irq_poll_work,
401294d711eSAndrew Lunn 				   msecs_to_jiffies(100));
402294d711eSAndrew Lunn 
403294d711eSAndrew Lunn 	return 0;
404294d711eSAndrew Lunn }
405294d711eSAndrew Lunn 
mv88e6xxx_irq_poll_free(struct mv88e6xxx_chip * chip)406294d711eSAndrew Lunn static void mv88e6xxx_irq_poll_free(struct mv88e6xxx_chip *chip)
407294d711eSAndrew Lunn {
408294d711eSAndrew Lunn 	kthread_cancel_delayed_work_sync(&chip->irq_poll_work);
409294d711eSAndrew Lunn 	kthread_destroy_worker(chip->kworker);
4103d82475aSUwe Kleine-König 
411c9acece0SRasmus Villemoes 	mv88e6xxx_reg_lock(chip);
4123d82475aSUwe Kleine-König 	mv88e6xxx_g1_irq_free_common(chip);
413c9acece0SRasmus Villemoes 	mv88e6xxx_reg_unlock(chip);
414294d711eSAndrew Lunn }
415294d711eSAndrew Lunn 
mv88e6xxx_port_config_interface(struct mv88e6xxx_chip * chip,int port,phy_interface_t interface)41664d47d50SRussell King static int mv88e6xxx_port_config_interface(struct mv88e6xxx_chip *chip,
41764d47d50SRussell King 					   int port, phy_interface_t interface)
41864d47d50SRussell King {
41964d47d50SRussell King 	int err;
42064d47d50SRussell King 
42164d47d50SRussell King 	if (chip->info->ops->port_set_rgmii_delay) {
42264d47d50SRussell King 		err = chip->info->ops->port_set_rgmii_delay(chip, port,
42364d47d50SRussell King 							    interface);
42464d47d50SRussell King 		if (err && err != -EOPNOTSUPP)
42564d47d50SRussell King 			return err;
42664d47d50SRussell King 	}
42764d47d50SRussell King 
42864d47d50SRussell King 	if (chip->info->ops->port_set_cmode) {
42964d47d50SRussell King 		err = chip->info->ops->port_set_cmode(chip, port,
43064d47d50SRussell King 						      interface);
43164d47d50SRussell King 		if (err && err != -EOPNOTSUPP)
43264d47d50SRussell King 			return err;
43364d47d50SRussell King 	}
43464d47d50SRussell King 
43564d47d50SRussell King 	return 0;
43664d47d50SRussell King }
43764d47d50SRussell King 
mv88e6xxx_port_setup_mac(struct mv88e6xxx_chip * chip,int port,int link,int speed,int duplex,int pause,phy_interface_t mode)438a5a6858bSRussell King static int mv88e6xxx_port_setup_mac(struct mv88e6xxx_chip *chip, int port,
439a5a6858bSRussell King 				    int link, int speed, int duplex, int pause,
440d78343d2SVivien Didelot 				    phy_interface_t mode)
441d78343d2SVivien Didelot {
442d78343d2SVivien Didelot 	int err;
443d78343d2SVivien Didelot 
444d78343d2SVivien Didelot 	if (!chip->info->ops->port_set_link)
445d78343d2SVivien Didelot 		return 0;
446d78343d2SVivien Didelot 
447d78343d2SVivien Didelot 	/* Port's MAC control must not be changed unless the link is down */
44843c8e0aeSHubert Feurstein 	err = chip->info->ops->port_set_link(chip, port, LINK_FORCED_DOWN);
449d78343d2SVivien Didelot 	if (err)
450d78343d2SVivien Didelot 		return err;
451d78343d2SVivien Didelot 
452f365c6f7SRussell King 	if (chip->info->ops->port_set_speed_duplex) {
453f365c6f7SRussell King 		err = chip->info->ops->port_set_speed_duplex(chip, port,
454f365c6f7SRussell King 							     speed, duplex);
455d78343d2SVivien Didelot 		if (err && err != -EOPNOTSUPP)
456d78343d2SVivien Didelot 			goto restore_link;
457d78343d2SVivien Didelot 	}
458d78343d2SVivien Didelot 
45954186b91SAndrew Lunn 	if (chip->info->ops->port_set_pause) {
46054186b91SAndrew Lunn 		err = chip->info->ops->port_set_pause(chip, port, pause);
46154186b91SAndrew Lunn 		if (err)
46254186b91SAndrew Lunn 			goto restore_link;
46354186b91SAndrew Lunn 	}
46454186b91SAndrew Lunn 
46564d47d50SRussell King 	err = mv88e6xxx_port_config_interface(chip, port, mode);
466d78343d2SVivien Didelot restore_link:
467d78343d2SVivien Didelot 	if (chip->info->ops->port_set_link(chip, port, link))
468774439e5SVivien Didelot 		dev_err(chip->dev, "p%d: failed to restore MAC's link\n", port);
469d78343d2SVivien Didelot 
470d78343d2SVivien Didelot 	return err;
471d78343d2SVivien Didelot }
472d78343d2SVivien Didelot 
mv88e6xxx_phy_is_internal(struct mv88e6xxx_chip * chip,int port)473ca345931SAlexis Lothoré static int mv88e6xxx_phy_is_internal(struct mv88e6xxx_chip *chip, int port)
474d700ec41SMarek Vasut {
4753ba89b28SAlexis Lothoré 	return port >= chip->info->internal_phys_offset &&
4763ba89b28SAlexis Lothoré 		port < chip->info->num_internal_phys +
4773ba89b28SAlexis Lothoré 			chip->info->internal_phys_offset;
478d700ec41SMarek Vasut }
479d700ec41SMarek Vasut 
mv88e6xxx_port_ppu_updates(struct mv88e6xxx_chip * chip,int port)4805d5b231dSRussell King static int mv88e6xxx_port_ppu_updates(struct mv88e6xxx_chip *chip, int port)
4815d5b231dSRussell King {
4825d5b231dSRussell King 	u16 reg;
4835d5b231dSRussell King 	int err;
4845d5b231dSRussell King 
4852b29cb9eSRussell King (Oracle) 	/* The 88e6250 family does not have the PHY detect bit. Instead,
4862b29cb9eSRussell King (Oracle) 	 * report whether the port is internal.
4872b29cb9eSRussell King (Oracle) 	 */
4882b29cb9eSRussell King (Oracle) 	if (chip->info->family == MV88E6XXX_FAMILY_6250)
4897a2dd00bSAlexis Lothoré 		return mv88e6xxx_phy_is_internal(chip, port);
4902b29cb9eSRussell King (Oracle) 
4915d5b231dSRussell King 	err = mv88e6xxx_port_read(chip, port, MV88E6XXX_PORT_STS, &reg);
4925d5b231dSRussell King 	if (err) {
4935d5b231dSRussell King 		dev_err(chip->dev,
4945d5b231dSRussell King 			"p%d: %s: failed to read port status\n",
4955d5b231dSRussell King 			port, __func__);
4965d5b231dSRussell King 		return err;
4975d5b231dSRussell King 	}
4985d5b231dSRussell King 
4995d5b231dSRussell King 	return !!(reg & MV88E6XXX_PORT_STS_PHY_DETECT);
5005d5b231dSRussell King }
5015d5b231dSRussell King 
502d4ebf12bSRussell King (Oracle) static const u8 mv88e6185_phy_interface_modes[] = {
503d4ebf12bSRussell King (Oracle) 	[MV88E6185_PORT_STS_CMODE_GMII_FD]	 = PHY_INTERFACE_MODE_GMII,
504d4ebf12bSRussell King (Oracle) 	[MV88E6185_PORT_STS_CMODE_MII_100_FD_PS] = PHY_INTERFACE_MODE_MII,
505d4ebf12bSRussell King (Oracle) 	[MV88E6185_PORT_STS_CMODE_MII_100]	 = PHY_INTERFACE_MODE_MII,
506d4ebf12bSRussell King (Oracle) 	[MV88E6185_PORT_STS_CMODE_MII_10]	 = PHY_INTERFACE_MODE_MII,
507d4ebf12bSRussell King (Oracle) 	[MV88E6185_PORT_STS_CMODE_SERDES]	 = PHY_INTERFACE_MODE_1000BASEX,
508d4ebf12bSRussell King (Oracle) 	[MV88E6185_PORT_STS_CMODE_1000BASE_X]	 = PHY_INTERFACE_MODE_1000BASEX,
509d4ebf12bSRussell King (Oracle) 	[MV88E6185_PORT_STS_CMODE_PHY]		 = PHY_INTERFACE_MODE_SGMII,
510d4ebf12bSRussell King (Oracle) };
511d4ebf12bSRussell King (Oracle) 
mv88e6095_phylink_get_caps(struct mv88e6xxx_chip * chip,int port,struct phylink_config * config)512d0b78ab1STobias Waldekranz static void mv88e6095_phylink_get_caps(struct mv88e6xxx_chip *chip, int port,
513d0b78ab1STobias Waldekranz 				       struct phylink_config *config)
514d0b78ab1STobias Waldekranz {
515d0b78ab1STobias Waldekranz 	u8 cmode = chip->ports[port].cmode;
516d0b78ab1STobias Waldekranz 
517d0b78ab1STobias Waldekranz 	config->mac_capabilities = MAC_SYM_PAUSE | MAC_10 | MAC_100;
518d0b78ab1STobias Waldekranz 
519ca345931SAlexis Lothoré 	if (mv88e6xxx_phy_is_internal(chip, port)) {
520d0b78ab1STobias Waldekranz 		__set_bit(PHY_INTERFACE_MODE_MII, config->supported_interfaces);
521d0b78ab1STobias Waldekranz 	} else {
522d0b78ab1STobias Waldekranz 		if (cmode < ARRAY_SIZE(mv88e6185_phy_interface_modes) &&
523d0b78ab1STobias Waldekranz 		    mv88e6185_phy_interface_modes[cmode])
524d0b78ab1STobias Waldekranz 			__set_bit(mv88e6185_phy_interface_modes[cmode],
525d0b78ab1STobias Waldekranz 				  config->supported_interfaces);
526d0b78ab1STobias Waldekranz 
527d0b78ab1STobias Waldekranz 		config->mac_capabilities |= MAC_1000FD;
528d0b78ab1STobias Waldekranz 	}
529d0b78ab1STobias Waldekranz }
530d0b78ab1STobias Waldekranz 
mv88e6185_phylink_get_caps(struct mv88e6xxx_chip * chip,int port,struct phylink_config * config)531d4ebf12bSRussell King (Oracle) static void mv88e6185_phylink_get_caps(struct mv88e6xxx_chip *chip, int port,
532d4ebf12bSRussell King (Oracle) 				       struct phylink_config *config)
533d4ebf12bSRussell King (Oracle) {
534d4ebf12bSRussell King (Oracle) 	u8 cmode = chip->ports[port].cmode;
535d4ebf12bSRussell King (Oracle) 
536dde41a69SDan Carpenter 	if (cmode < ARRAY_SIZE(mv88e6185_phy_interface_modes) &&
537d4ebf12bSRussell King (Oracle) 	    mv88e6185_phy_interface_modes[cmode])
538d4ebf12bSRussell King (Oracle) 		__set_bit(mv88e6185_phy_interface_modes[cmode],
539d4ebf12bSRussell King (Oracle) 			  config->supported_interfaces);
540d4ebf12bSRussell King (Oracle) 
541d4ebf12bSRussell King (Oracle) 	config->mac_capabilities = MAC_SYM_PAUSE | MAC_10 | MAC_100 |
542d4ebf12bSRussell King (Oracle) 				   MAC_1000FD;
543d4ebf12bSRussell King (Oracle) }
544d4ebf12bSRussell King (Oracle) 
545d4ebf12bSRussell King (Oracle) static const u8 mv88e6xxx_phy_interface_modes[] = {
54618bb56abSAndrew Lunn 	[MV88E6XXX_PORT_STS_CMODE_MII_PHY]	= PHY_INTERFACE_MODE_REVMII,
547d4ebf12bSRussell King (Oracle) 	[MV88E6XXX_PORT_STS_CMODE_MII]		= PHY_INTERFACE_MODE_MII,
548d4ebf12bSRussell King (Oracle) 	[MV88E6XXX_PORT_STS_CMODE_GMII]		= PHY_INTERFACE_MODE_GMII,
54918bb56abSAndrew Lunn 	[MV88E6XXX_PORT_STS_CMODE_RMII_PHY]	= PHY_INTERFACE_MODE_REVRMII,
550d4ebf12bSRussell King (Oracle) 	[MV88E6XXX_PORT_STS_CMODE_RMII]		= PHY_INTERFACE_MODE_RMII,
551d4ebf12bSRussell King (Oracle) 	[MV88E6XXX_PORT_STS_CMODE_100BASEX]	= PHY_INTERFACE_MODE_100BASEX,
552d4ebf12bSRussell King (Oracle) 	[MV88E6XXX_PORT_STS_CMODE_1000BASEX]	= PHY_INTERFACE_MODE_1000BASEX,
553d4ebf12bSRussell King (Oracle) 	[MV88E6XXX_PORT_STS_CMODE_SGMII]	= PHY_INTERFACE_MODE_SGMII,
554d4ebf12bSRussell King (Oracle) 	/* higher interface modes are not needed here, since ports supporting
555d4ebf12bSRussell King (Oracle) 	 * them are writable, and so the supported interfaces are filled in the
556d4ebf12bSRussell King (Oracle) 	 * corresponding .phylink_set_interfaces() implementation below
5576c422e34SRussell King 	 */
558d4ebf12bSRussell King (Oracle) };
559d4ebf12bSRussell King (Oracle) 
mv88e6xxx_translate_cmode(u8 cmode,unsigned long * supported)560d4ebf12bSRussell King (Oracle) static void mv88e6xxx_translate_cmode(u8 cmode, unsigned long *supported)
561d4ebf12bSRussell King (Oracle) {
562d4ebf12bSRussell King (Oracle) 	if (cmode < ARRAY_SIZE(mv88e6xxx_phy_interface_modes) &&
563d4ebf12bSRussell King (Oracle) 	    mv88e6xxx_phy_interface_modes[cmode])
564d4ebf12bSRussell King (Oracle) 		__set_bit(mv88e6xxx_phy_interface_modes[cmode], supported);
565d4ebf12bSRussell King (Oracle) 	else if (cmode == MV88E6XXX_PORT_STS_CMODE_RGMII)
566d4ebf12bSRussell King (Oracle) 		phy_interface_set_rgmii(supported);
567d4ebf12bSRussell King (Oracle) }
568d4ebf12bSRussell King (Oracle) 
5690142cbb8SMatthias Schiffer static void
mv88e6250_setup_supported_interfaces(struct mv88e6xxx_chip * chip,int port,struct phylink_config * config)5700142cbb8SMatthias Schiffer mv88e6250_setup_supported_interfaces(struct mv88e6xxx_chip *chip, int port,
571d4ebf12bSRussell King (Oracle) 				     struct phylink_config *config)
572d4ebf12bSRussell King (Oracle) {
573d4ebf12bSRussell King (Oracle) 	unsigned long *supported = config->supported_interfaces;
5740142cbb8SMatthias Schiffer 	int err;
5750142cbb8SMatthias Schiffer 	u16 reg;
576d4ebf12bSRussell King (Oracle) 
5770142cbb8SMatthias Schiffer 	err = mv88e6xxx_port_read(chip, port, MV88E6XXX_PORT_STS, &reg);
5780142cbb8SMatthias Schiffer 	if (err) {
5790142cbb8SMatthias Schiffer 		dev_err(chip->dev, "p%d: failed to read port status\n", port);
5800142cbb8SMatthias Schiffer 		return;
5810142cbb8SMatthias Schiffer 	}
5820142cbb8SMatthias Schiffer 
5830142cbb8SMatthias Schiffer 	switch (reg & MV88E6250_PORT_STS_PORTMODE_MASK) {
5840142cbb8SMatthias Schiffer 	case MV88E6250_PORT_STS_PORTMODE_MII_10_HALF_PHY:
5850142cbb8SMatthias Schiffer 	case MV88E6250_PORT_STS_PORTMODE_MII_100_HALF_PHY:
5860142cbb8SMatthias Schiffer 	case MV88E6250_PORT_STS_PORTMODE_MII_10_FULL_PHY:
5870142cbb8SMatthias Schiffer 	case MV88E6250_PORT_STS_PORTMODE_MII_100_FULL_PHY:
5880142cbb8SMatthias Schiffer 		__set_bit(PHY_INTERFACE_MODE_REVMII, supported);
5890142cbb8SMatthias Schiffer 		break;
5900142cbb8SMatthias Schiffer 
5910142cbb8SMatthias Schiffer 	case MV88E6250_PORT_STS_PORTMODE_MII_HALF:
5920142cbb8SMatthias Schiffer 	case MV88E6250_PORT_STS_PORTMODE_MII_FULL:
5930142cbb8SMatthias Schiffer 		__set_bit(PHY_INTERFACE_MODE_MII, supported);
5940142cbb8SMatthias Schiffer 		break;
5950142cbb8SMatthias Schiffer 
5960142cbb8SMatthias Schiffer 	case MV88E6250_PORT_STS_PORTMODE_MII_DUAL_100_RMII_FULL_PHY:
5970142cbb8SMatthias Schiffer 	case MV88E6250_PORT_STS_PORTMODE_MII_200_RMII_FULL_PHY:
5980142cbb8SMatthias Schiffer 	case MV88E6250_PORT_STS_PORTMODE_MII_10_100_RMII_HALF_PHY:
5990142cbb8SMatthias Schiffer 	case MV88E6250_PORT_STS_PORTMODE_MII_10_100_RMII_FULL_PHY:
6000142cbb8SMatthias Schiffer 		__set_bit(PHY_INTERFACE_MODE_REVRMII, supported);
6010142cbb8SMatthias Schiffer 		break;
6020142cbb8SMatthias Schiffer 
6030142cbb8SMatthias Schiffer 	case MV88E6250_PORT_STS_PORTMODE_MII_DUAL_100_RMII_FULL:
6040142cbb8SMatthias Schiffer 	case MV88E6250_PORT_STS_PORTMODE_MII_10_100_RMII_FULL:
6050142cbb8SMatthias Schiffer 		__set_bit(PHY_INTERFACE_MODE_RMII, supported);
6060142cbb8SMatthias Schiffer 		break;
6070142cbb8SMatthias Schiffer 
6080142cbb8SMatthias Schiffer 	case MV88E6250_PORT_STS_PORTMODE_MII_100_RGMII:
6090142cbb8SMatthias Schiffer 		__set_bit(PHY_INTERFACE_MODE_RGMII, supported);
6100142cbb8SMatthias Schiffer 		break;
6110142cbb8SMatthias Schiffer 
6120142cbb8SMatthias Schiffer 	default:
6130142cbb8SMatthias Schiffer 		dev_err(chip->dev,
6140142cbb8SMatthias Schiffer 			"p%d: invalid port mode in status register: %04x\n",
6150142cbb8SMatthias Schiffer 			port, reg);
6160142cbb8SMatthias Schiffer 	}
6170142cbb8SMatthias Schiffer }
6180142cbb8SMatthias Schiffer 
mv88e6250_phylink_get_caps(struct mv88e6xxx_chip * chip,int port,struct phylink_config * config)6190142cbb8SMatthias Schiffer static void mv88e6250_phylink_get_caps(struct mv88e6xxx_chip *chip, int port,
6200142cbb8SMatthias Schiffer 				       struct phylink_config *config)
6210142cbb8SMatthias Schiffer {
6220142cbb8SMatthias Schiffer 	if (!mv88e6xxx_phy_is_internal(chip, port))
6230142cbb8SMatthias Schiffer 		mv88e6250_setup_supported_interfaces(chip, port, config);
624d4ebf12bSRussell King (Oracle) 
625d4ebf12bSRussell King (Oracle) 	config->mac_capabilities = MAC_SYM_PAUSE | MAC_10 | MAC_100;
626d4ebf12bSRussell King (Oracle) }
627d4ebf12bSRussell King (Oracle) 
mv88e6351_phylink_get_caps(struct mv88e6xxx_chip * chip,int port,struct phylink_config * config)6285cc4ed20SGreg Ungerer static void mv88e6351_phylink_get_caps(struct mv88e6xxx_chip *chip, int port,
6295cc4ed20SGreg Ungerer 				       struct phylink_config *config)
6305cc4ed20SGreg Ungerer {
6315cc4ed20SGreg Ungerer 	unsigned long *supported = config->supported_interfaces;
6325cc4ed20SGreg Ungerer 
6335cc4ed20SGreg Ungerer 	/* Translate the default cmode */
6345cc4ed20SGreg Ungerer 	mv88e6xxx_translate_cmode(chip->ports[port].cmode, supported);
6355cc4ed20SGreg Ungerer 
6365cc4ed20SGreg Ungerer 	config->mac_capabilities = MAC_SYM_PAUSE | MAC_10 | MAC_100 |
6375cc4ed20SGreg Ungerer 				   MAC_1000FD;
6385cc4ed20SGreg Ungerer }
6395cc4ed20SGreg Ungerer 
mv88e6352_get_port4_serdes_cmode(struct mv88e6xxx_chip * chip)640d4ebf12bSRussell King (Oracle) static int mv88e6352_get_port4_serdes_cmode(struct mv88e6xxx_chip *chip)
641d4ebf12bSRussell King (Oracle) {
642d4ebf12bSRussell King (Oracle) 	u16 reg, val;
643d4ebf12bSRussell King (Oracle) 	int err;
644d4ebf12bSRussell King (Oracle) 
645d4ebf12bSRussell King (Oracle) 	err = mv88e6xxx_port_read(chip, 4, MV88E6XXX_PORT_STS, &reg);
646d4ebf12bSRussell King (Oracle) 	if (err)
647d4ebf12bSRussell King (Oracle) 		return err;
648d4ebf12bSRussell King (Oracle) 
649d4ebf12bSRussell King (Oracle) 	/* If PHY_DETECT is zero, then we are not in auto-media mode */
650d4ebf12bSRussell King (Oracle) 	if (!(reg & MV88E6XXX_PORT_STS_PHY_DETECT))
651d4ebf12bSRussell King (Oracle) 		return 0xf;
652d4ebf12bSRussell King (Oracle) 
653d4ebf12bSRussell King (Oracle) 	val = reg & ~MV88E6XXX_PORT_STS_PHY_DETECT;
654d4ebf12bSRussell King (Oracle) 	err = mv88e6xxx_port_write(chip, 4, MV88E6XXX_PORT_STS, val);
655d4ebf12bSRussell King (Oracle) 	if (err)
656d4ebf12bSRussell King (Oracle) 		return err;
657d4ebf12bSRussell King (Oracle) 
658d4ebf12bSRussell King (Oracle) 	err = mv88e6xxx_port_read(chip, 4, MV88E6XXX_PORT_STS, &val);
659d4ebf12bSRussell King (Oracle) 	if (err)
660d4ebf12bSRussell King (Oracle) 		return err;
661d4ebf12bSRussell King (Oracle) 
662d4ebf12bSRussell King (Oracle) 	/* Restore PHY_DETECT value */
663d4ebf12bSRussell King (Oracle) 	err = mv88e6xxx_port_write(chip, 4, MV88E6XXX_PORT_STS, reg);
664d4ebf12bSRussell King (Oracle) 	if (err)
665d4ebf12bSRussell King (Oracle) 		return err;
666d4ebf12bSRussell King (Oracle) 
667d4ebf12bSRussell King (Oracle) 	return val & MV88E6XXX_PORT_STS_CMODE_MASK;
668d4ebf12bSRussell King (Oracle) }
669d4ebf12bSRussell King (Oracle) 
mv88e6352_phylink_get_caps(struct mv88e6xxx_chip * chip,int port,struct phylink_config * config)670d4ebf12bSRussell King (Oracle) static void mv88e6352_phylink_get_caps(struct mv88e6xxx_chip *chip, int port,
671d4ebf12bSRussell King (Oracle) 				       struct phylink_config *config)
672d4ebf12bSRussell King (Oracle) {
673d4ebf12bSRussell King (Oracle) 	unsigned long *supported = config->supported_interfaces;
674d4ebf12bSRussell King (Oracle) 	int err, cmode;
675d4ebf12bSRussell King (Oracle) 
676d4ebf12bSRussell King (Oracle) 	/* Translate the default cmode */
677d4ebf12bSRussell King (Oracle) 	mv88e6xxx_translate_cmode(chip->ports[port].cmode, supported);
678d4ebf12bSRussell King (Oracle) 
679d4ebf12bSRussell King (Oracle) 	config->mac_capabilities = MAC_SYM_PAUSE | MAC_10 | MAC_100 |
680d4ebf12bSRussell King (Oracle) 				   MAC_1000FD;
681d4ebf12bSRussell King (Oracle) 
682d4ebf12bSRussell King (Oracle) 	/* Port 4 supports automedia if the serdes is associated with it. */
683d4ebf12bSRussell King (Oracle) 	if (port == 4) {
684d4ebf12bSRussell King (Oracle) 		err = mv88e6352_g2_scratch_port_has_serdes(chip, port);
685d4ebf12bSRussell King (Oracle) 		if (err < 0)
686d4ebf12bSRussell King (Oracle) 			dev_err(chip->dev, "p%d: failed to read scratch\n",
687d4ebf12bSRussell King (Oracle) 				port);
688d4ebf12bSRussell King (Oracle) 		if (err <= 0)
689a7d82367SVladimir Oltean 			return;
690d4ebf12bSRussell King (Oracle) 
691d4ebf12bSRussell King (Oracle) 		cmode = mv88e6352_get_port4_serdes_cmode(chip);
692d4ebf12bSRussell King (Oracle) 		if (cmode < 0)
693d4ebf12bSRussell King (Oracle) 			dev_err(chip->dev, "p%d: failed to read serdes cmode\n",
694d4ebf12bSRussell King (Oracle) 				port);
695d4ebf12bSRussell King (Oracle) 		else
696d4ebf12bSRussell King (Oracle) 			mv88e6xxx_translate_cmode(cmode, supported);
697d4ebf12bSRussell King (Oracle) 	}
698d4ebf12bSRussell King (Oracle) }
699d4ebf12bSRussell King (Oracle) 
mv88e632x_phylink_get_caps(struct mv88e6xxx_chip * chip,int port,struct phylink_config * config)7007019a641SSteffen Bätz static void mv88e632x_phylink_get_caps(struct mv88e6xxx_chip *chip, int port,
7017019a641SSteffen Bätz 				       struct phylink_config *config)
7027019a641SSteffen Bätz {
7037019a641SSteffen Bätz 	unsigned long *supported = config->supported_interfaces;
7047019a641SSteffen Bätz 
7057019a641SSteffen Bätz 	/* Translate the default cmode */
7067019a641SSteffen Bätz 	mv88e6xxx_translate_cmode(chip->ports[port].cmode, supported);
7077019a641SSteffen Bätz 
7087019a641SSteffen Bätz 	config->mac_capabilities = MAC_SYM_PAUSE | MAC_10 | MAC_100 |
7097019a641SSteffen Bätz 				   MAC_1000FD;
7107019a641SSteffen Bätz }
7117019a641SSteffen Bätz 
mv88e6341_phylink_get_caps(struct mv88e6xxx_chip * chip,int port,struct phylink_config * config)712d4ebf12bSRussell King (Oracle) static void mv88e6341_phylink_get_caps(struct mv88e6xxx_chip *chip, int port,
713d4ebf12bSRussell King (Oracle) 				       struct phylink_config *config)
714d4ebf12bSRussell King (Oracle) {
715d4ebf12bSRussell King (Oracle) 	unsigned long *supported = config->supported_interfaces;
716d4ebf12bSRussell King (Oracle) 
717d4ebf12bSRussell King (Oracle) 	/* Translate the default cmode */
718d4ebf12bSRussell King (Oracle) 	mv88e6xxx_translate_cmode(chip->ports[port].cmode, supported);
719d4ebf12bSRussell King (Oracle) 
720d4ebf12bSRussell King (Oracle) 	/* No ethtool bits for 200Mbps */
721d4ebf12bSRussell King (Oracle) 	config->mac_capabilities = MAC_SYM_PAUSE | MAC_10 | MAC_100 |
722d4ebf12bSRussell King (Oracle) 				   MAC_1000FD;
723d4ebf12bSRussell King (Oracle) 
724d4ebf12bSRussell King (Oracle) 	/* The C_Mode field is programmable on port 5 */
725d4ebf12bSRussell King (Oracle) 	if (port == 5) {
726d4ebf12bSRussell King (Oracle) 		__set_bit(PHY_INTERFACE_MODE_SGMII, supported);
727d4ebf12bSRussell King (Oracle) 		__set_bit(PHY_INTERFACE_MODE_1000BASEX, supported);
728d4ebf12bSRussell King (Oracle) 		__set_bit(PHY_INTERFACE_MODE_2500BASEX, supported);
729d4ebf12bSRussell King (Oracle) 
730d4ebf12bSRussell King (Oracle) 		config->mac_capabilities |= MAC_2500FD;
731d4ebf12bSRussell King (Oracle) 	}
732d4ebf12bSRussell King (Oracle) }
733d4ebf12bSRussell King (Oracle) 
mv88e6390_phylink_get_caps(struct mv88e6xxx_chip * chip,int port,struct phylink_config * config)734d4ebf12bSRussell King (Oracle) static void mv88e6390_phylink_get_caps(struct mv88e6xxx_chip *chip, int port,
735d4ebf12bSRussell King (Oracle) 				       struct phylink_config *config)
736d4ebf12bSRussell King (Oracle) {
737d4ebf12bSRussell King (Oracle) 	unsigned long *supported = config->supported_interfaces;
738d4ebf12bSRussell King (Oracle) 
739d4ebf12bSRussell King (Oracle) 	/* Translate the default cmode */
740d4ebf12bSRussell King (Oracle) 	mv88e6xxx_translate_cmode(chip->ports[port].cmode, supported);
741d4ebf12bSRussell King (Oracle) 
742d4ebf12bSRussell King (Oracle) 	/* No ethtool bits for 200Mbps */
743d4ebf12bSRussell King (Oracle) 	config->mac_capabilities = MAC_SYM_PAUSE | MAC_10 | MAC_100 |
744d4ebf12bSRussell King (Oracle) 				   MAC_1000FD;
745d4ebf12bSRussell King (Oracle) 
746d4ebf12bSRussell King (Oracle) 	/* The C_Mode field is programmable on ports 9 and 10 */
747d4ebf12bSRussell King (Oracle) 	if (port == 9 || port == 10) {
748d4ebf12bSRussell King (Oracle) 		__set_bit(PHY_INTERFACE_MODE_SGMII, supported);
749d4ebf12bSRussell King (Oracle) 		__set_bit(PHY_INTERFACE_MODE_1000BASEX, supported);
750d4ebf12bSRussell King (Oracle) 		__set_bit(PHY_INTERFACE_MODE_2500BASEX, supported);
751d4ebf12bSRussell King (Oracle) 
752d4ebf12bSRussell King (Oracle) 		config->mac_capabilities |= MAC_2500FD;
753d4ebf12bSRussell King (Oracle) 	}
754d4ebf12bSRussell King (Oracle) }
755d4ebf12bSRussell King (Oracle) 
mv88e6390x_phylink_get_caps(struct mv88e6xxx_chip * chip,int port,struct phylink_config * config)756d4ebf12bSRussell King (Oracle) static void mv88e6390x_phylink_get_caps(struct mv88e6xxx_chip *chip, int port,
757d4ebf12bSRussell King (Oracle) 					struct phylink_config *config)
758d4ebf12bSRussell King (Oracle) {
759d4ebf12bSRussell King (Oracle) 	unsigned long *supported = config->supported_interfaces;
760d4ebf12bSRussell King (Oracle) 
761d4ebf12bSRussell King (Oracle) 	mv88e6390_phylink_get_caps(chip, port, config);
762d4ebf12bSRussell King (Oracle) 
763d4ebf12bSRussell King (Oracle) 	/* For the 6x90X, ports 2-7 can be in automedia mode.
764d4ebf12bSRussell King (Oracle) 	 * (Note that 6x90 doesn't support RXAUI nor XAUI).
765d4ebf12bSRussell King (Oracle) 	 *
766d4ebf12bSRussell King (Oracle) 	 * Port 2 can also support 1000BASE-X in automedia mode if port 9 is
767d4ebf12bSRussell King (Oracle) 	 * configured for 1000BASE-X, SGMII or 2500BASE-X.
768d4ebf12bSRussell King (Oracle) 	 * Port 3-4 can also support 1000BASE-X in automedia mode if port 9 is
769d4ebf12bSRussell King (Oracle) 	 * configured for RXAUI, 1000BASE-X, SGMII or 2500BASE-X.
770d4ebf12bSRussell King (Oracle) 	 *
771d4ebf12bSRussell King (Oracle) 	 * Port 5 can also support 1000BASE-X in automedia mode if port 10 is
772d4ebf12bSRussell King (Oracle) 	 * configured for 1000BASE-X, SGMII or 2500BASE-X.
773d4ebf12bSRussell King (Oracle) 	 * Port 6-7 can also support 1000BASE-X in automedia mode if port 10 is
774d4ebf12bSRussell King (Oracle) 	 * configured for RXAUI, 1000BASE-X, SGMII or 2500BASE-X.
775d4ebf12bSRussell King (Oracle) 	 *
776d4ebf12bSRussell King (Oracle) 	 * For now, be permissive (as the old code was) and allow 1000BASE-X
777d4ebf12bSRussell King (Oracle) 	 * on ports 2..7.
778d4ebf12bSRussell King (Oracle) 	 */
779d4ebf12bSRussell King (Oracle) 	if (port >= 2 && port <= 7)
780d4ebf12bSRussell King (Oracle) 		__set_bit(PHY_INTERFACE_MODE_1000BASEX, supported);
781d4ebf12bSRussell King (Oracle) 
782d4ebf12bSRussell King (Oracle) 	/* The C_Mode field can also be programmed for 10G speeds */
783d4ebf12bSRussell King (Oracle) 	if (port == 9 || port == 10) {
784d4ebf12bSRussell King (Oracle) 		__set_bit(PHY_INTERFACE_MODE_XAUI, supported);
785d4ebf12bSRussell King (Oracle) 		__set_bit(PHY_INTERFACE_MODE_RXAUI, supported);
786d4ebf12bSRussell King (Oracle) 
787d4ebf12bSRussell King (Oracle) 		config->mac_capabilities |= MAC_10000FD;
788d4ebf12bSRussell King (Oracle) 	}
789d4ebf12bSRussell King (Oracle) }
790d4ebf12bSRussell King (Oracle) 
mv88e6393x_phylink_get_caps(struct mv88e6xxx_chip * chip,int port,struct phylink_config * config)791d4ebf12bSRussell King (Oracle) static void mv88e6393x_phylink_get_caps(struct mv88e6xxx_chip *chip, int port,
792d4ebf12bSRussell King (Oracle) 					struct phylink_config *config)
793d4ebf12bSRussell King (Oracle) {
794d4ebf12bSRussell King (Oracle) 	unsigned long *supported = config->supported_interfaces;
795d4ebf12bSRussell King (Oracle) 	bool is_6191x =
796d4ebf12bSRussell King (Oracle) 		chip->info->prod_num == MV88E6XXX_PORT_SWITCH_ID_PROD_6191X;
79712899f29SAlexis Lothoré 	bool is_6361 =
79812899f29SAlexis Lothoré 		chip->info->prod_num == MV88E6XXX_PORT_SWITCH_ID_PROD_6361;
799d4ebf12bSRussell King (Oracle) 
800d4ebf12bSRussell King (Oracle) 	mv88e6xxx_translate_cmode(chip->ports[port].cmode, supported);
801d4ebf12bSRussell King (Oracle) 
802d4ebf12bSRussell King (Oracle) 	config->mac_capabilities = MAC_SYM_PAUSE | MAC_10 | MAC_100 |
803d4ebf12bSRussell King (Oracle) 				   MAC_1000FD;
804d4ebf12bSRussell King (Oracle) 
805d4ebf12bSRussell King (Oracle) 	/* The C_Mode field can be programmed for ports 0, 9 and 10 */
806d4ebf12bSRussell King (Oracle) 	if (port == 0 || port == 9 || port == 10) {
807d4ebf12bSRussell King (Oracle) 		__set_bit(PHY_INTERFACE_MODE_SGMII, supported);
808d4ebf12bSRussell King (Oracle) 		__set_bit(PHY_INTERFACE_MODE_1000BASEX, supported);
809d4ebf12bSRussell King (Oracle) 
810d4ebf12bSRussell King (Oracle) 		/* 6191X supports >1G modes only on port 10 */
811d4ebf12bSRussell King (Oracle) 		if (!is_6191x || port == 10) {
812d4ebf12bSRussell King (Oracle) 			__set_bit(PHY_INTERFACE_MODE_2500BASEX, supported);
81312899f29SAlexis Lothoré 			config->mac_capabilities |= MAC_2500FD;
81412899f29SAlexis Lothoré 
81512899f29SAlexis Lothoré 			/* 6361 only supports up to 2500BaseX */
81612899f29SAlexis Lothoré 			if (!is_6361) {
817d4ebf12bSRussell King (Oracle) 				__set_bit(PHY_INTERFACE_MODE_5GBASER, supported);
818d4ebf12bSRussell King (Oracle) 				__set_bit(PHY_INTERFACE_MODE_10GBASER, supported);
8194a562127SMichal Smulski 				__set_bit(PHY_INTERFACE_MODE_USXGMII, supported);
82012899f29SAlexis Lothoré 				config->mac_capabilities |= MAC_5000FD |
82112899f29SAlexis Lothoré 					MAC_10000FD;
82212899f29SAlexis Lothoré 			}
823d4ebf12bSRussell King (Oracle) 		}
824d4ebf12bSRussell King (Oracle) 	}
8251d2577abSMarcus Carlberg 
8261d2577abSMarcus Carlberg 	if (port == 0) {
8271d2577abSMarcus Carlberg 		__set_bit(PHY_INTERFACE_MODE_RMII, supported);
8281d2577abSMarcus Carlberg 		__set_bit(PHY_INTERFACE_MODE_RGMII, supported);
8291d2577abSMarcus Carlberg 		__set_bit(PHY_INTERFACE_MODE_RGMII_ID, supported);
8301d2577abSMarcus Carlberg 		__set_bit(PHY_INTERFACE_MODE_RGMII_RXID, supported);
8311d2577abSMarcus Carlberg 		__set_bit(PHY_INTERFACE_MODE_RGMII_TXID, supported);
8321d2577abSMarcus Carlberg 	}
833d4ebf12bSRussell King (Oracle) }
834d4ebf12bSRussell King (Oracle) 
mv88e6xxx_get_caps(struct dsa_switch * ds,int port,struct phylink_config * config)835d4ebf12bSRussell King (Oracle) static void mv88e6xxx_get_caps(struct dsa_switch *ds, int port,
836d4ebf12bSRussell King (Oracle) 			       struct phylink_config *config)
837d4ebf12bSRussell King (Oracle) {
838d4ebf12bSRussell King (Oracle) 	struct mv88e6xxx_chip *chip = ds->priv;
839d4ebf12bSRussell King (Oracle) 
840a7d82367SVladimir Oltean 	mv88e6xxx_reg_lock(chip);
841d4ebf12bSRussell King (Oracle) 	chip->info->ops->phylink_get_caps(chip, port, config);
842a7d82367SVladimir Oltean 	mv88e6xxx_reg_unlock(chip);
843d4ebf12bSRussell King (Oracle) 
844ca345931SAlexis Lothoré 	if (mv88e6xxx_phy_is_internal(chip, port)) {
84587a39882SVladimir Oltean 		__set_bit(PHY_INTERFACE_MODE_INTERNAL,
84687a39882SVladimir Oltean 			  config->supported_interfaces);
84787a39882SVladimir Oltean 		/* Internal ports with no phy-mode need GMII for PHYLIB */
848d4ebf12bSRussell King (Oracle) 		__set_bit(PHY_INTERFACE_MODE_GMII,
849d4ebf12bSRussell King (Oracle) 			  config->supported_interfaces);
850c9a2356fSRussell King 	}
851b92143d4SRussell King (Oracle) }
852b92143d4SRussell King (Oracle) 
mv88e6xxx_mac_select_pcs(struct dsa_switch * ds,int port,phy_interface_t interface)853b92143d4SRussell King (Oracle) static struct phylink_pcs *mv88e6xxx_mac_select_pcs(struct dsa_switch *ds,
854b92143d4SRussell King (Oracle) 						    int port,
855b92143d4SRussell King (Oracle) 						    phy_interface_t interface)
856b92143d4SRussell King (Oracle) {
857b92143d4SRussell King (Oracle) 	struct mv88e6xxx_chip *chip = ds->priv;
858b92143d4SRussell King (Oracle) 	struct phylink_pcs *pcs = ERR_PTR(-EOPNOTSUPP);
859b92143d4SRussell King (Oracle) 
860b92143d4SRussell King (Oracle) 	if (chip->info->ops->pcs_ops)
861b92143d4SRussell King (Oracle) 		pcs = chip->info->ops->pcs_ops->pcs_select(chip, port,
862b92143d4SRussell King (Oracle) 							   interface);
863b92143d4SRussell King (Oracle) 
864b92143d4SRussell King (Oracle) 	return pcs;
86587a39882SVladimir Oltean }
866c9a2356fSRussell King 
mv88e6xxx_mac_prepare(struct dsa_switch * ds,int port,unsigned int mode,phy_interface_t interface)867267d7692SRussell King (Oracle) static int mv88e6xxx_mac_prepare(struct dsa_switch *ds, int port,
868267d7692SRussell King (Oracle) 				 unsigned int mode, phy_interface_t interface)
869267d7692SRussell King (Oracle) {
870267d7692SRussell King (Oracle) 	struct mv88e6xxx_chip *chip = ds->priv;
871267d7692SRussell King (Oracle) 	int err = 0;
872267d7692SRussell King (Oracle) 
873267d7692SRussell King (Oracle) 	/* In inband mode, the link may come up at any time while the link
874267d7692SRussell King (Oracle) 	 * is not forced down. Force the link down while we reconfigure the
875267d7692SRussell King (Oracle) 	 * interface mode.
876267d7692SRussell King (Oracle) 	 */
877267d7692SRussell King (Oracle) 	if (mode == MLO_AN_INBAND &&
878267d7692SRussell King (Oracle) 	    chip->ports[port].interface != interface &&
879267d7692SRussell King (Oracle) 	    chip->info->ops->port_set_link) {
880267d7692SRussell King (Oracle) 		mv88e6xxx_reg_lock(chip);
881267d7692SRussell King (Oracle) 		err = chip->info->ops->port_set_link(chip, port,
882267d7692SRussell King (Oracle) 						     LINK_FORCED_DOWN);
883267d7692SRussell King (Oracle) 		mv88e6xxx_reg_unlock(chip);
884267d7692SRussell King (Oracle) 	}
885267d7692SRussell King (Oracle) 
886267d7692SRussell King (Oracle) 	return err;
887267d7692SRussell King (Oracle) }
888267d7692SRussell King (Oracle) 
mv88e6xxx_mac_config(struct dsa_switch * ds,int port,unsigned int mode,const struct phylink_link_state * state)889c9a2356fSRussell King static void mv88e6xxx_mac_config(struct dsa_switch *ds, int port,
890c9a2356fSRussell King 				 unsigned int mode,
891c9a2356fSRussell King 				 const struct phylink_link_state *state)
892c9a2356fSRussell King {
893c9a2356fSRussell King 	struct mv88e6xxx_chip *chip = ds->priv;
89404ec4e62SRussell King (Oracle) 	int err = 0;
895c9a2356fSRussell King 
896c9acece0SRasmus Villemoes 	mv88e6xxx_reg_lock(chip);
897fad58190SRussell King 
898ca345931SAlexis Lothoré 	if (mode != MLO_AN_PHY || !mv88e6xxx_phy_is_internal(chip, port)) {
89904ec4e62SRussell King (Oracle) 		err = mv88e6xxx_port_config_interface(chip, port,
90004ec4e62SRussell King (Oracle) 						      state->interface);
901a5a6858bSRussell King 		if (err && err != -EOPNOTSUPP)
902a5a6858bSRussell King 			goto err_unlock;
90304ec4e62SRussell King (Oracle) 	}
904a5a6858bSRussell King 
905267d7692SRussell King (Oracle) err_unlock:
906267d7692SRussell King (Oracle) 	mv88e6xxx_reg_unlock(chip);
907267d7692SRussell King (Oracle) 
908267d7692SRussell King (Oracle) 	if (err && err != -EOPNOTSUPP)
909267d7692SRussell King (Oracle) 		dev_err(ds->dev, "p%d: failed to configure MAC/PCS\n", port);
910267d7692SRussell King (Oracle) }
911267d7692SRussell King (Oracle) 
mv88e6xxx_mac_finish(struct dsa_switch * ds,int port,unsigned int mode,phy_interface_t interface)912267d7692SRussell King (Oracle) static int mv88e6xxx_mac_finish(struct dsa_switch *ds, int port,
913267d7692SRussell King (Oracle) 				unsigned int mode, phy_interface_t interface)
914267d7692SRussell King (Oracle) {
915267d7692SRussell King (Oracle) 	struct mv88e6xxx_chip *chip = ds->priv;
916267d7692SRussell King (Oracle) 	int err = 0;
917267d7692SRussell King (Oracle) 
918fad58190SRussell King 	/* Undo the forced down state above after completing configuration
91904ec4e62SRussell King (Oracle) 	 * irrespective of its state on entry, which allows the link to come
92004ec4e62SRussell King (Oracle) 	 * up in the in-band case where there is no separate SERDES. Also
92104ec4e62SRussell King (Oracle) 	 * ensure that the link can come up if the PPU is in use and we are
92204ec4e62SRussell King (Oracle) 	 * in PHY mode (we treat the PPU as an effective in-band mechanism.)
923fad58190SRussell King 	 */
924267d7692SRussell King (Oracle) 	mv88e6xxx_reg_lock(chip);
925267d7692SRussell King (Oracle) 
92604ec4e62SRussell King (Oracle) 	if (chip->info->ops->port_set_link &&
927267d7692SRussell King (Oracle) 	    ((mode == MLO_AN_INBAND &&
928267d7692SRussell King (Oracle) 	      chip->ports[port].interface != interface) ||
92904ec4e62SRussell King (Oracle) 	     (mode == MLO_AN_PHY && mv88e6xxx_port_ppu_updates(chip, port))))
930267d7692SRussell King (Oracle) 		err = chip->info->ops->port_set_link(chip, port, LINK_UNFORCED);
931fad58190SRussell King 
932c9acece0SRasmus Villemoes 	mv88e6xxx_reg_unlock(chip);
933c9a2356fSRussell King 
934267d7692SRussell King (Oracle) 	chip->ports[port].interface = interface;
935267d7692SRussell King (Oracle) 
936267d7692SRussell King (Oracle) 	return err;
937c9a2356fSRussell King }
938c9a2356fSRussell King 
mv88e6xxx_mac_link_down(struct dsa_switch * ds,int port,unsigned int mode,phy_interface_t interface)939c9a2356fSRussell King static void mv88e6xxx_mac_link_down(struct dsa_switch *ds, int port,
940c9a2356fSRussell King 				    unsigned int mode,
941c9a2356fSRussell King 				    phy_interface_t interface)
942c9a2356fSRussell King {
94330c4a5b0SRussell King 	struct mv88e6xxx_chip *chip = ds->priv;
94430c4a5b0SRussell King 	const struct mv88e6xxx_ops *ops;
94530c4a5b0SRussell King 	int err = 0;
94630c4a5b0SRussell King 
94730c4a5b0SRussell King 	ops = chip->info->ops;
94830c4a5b0SRussell King 
94930c4a5b0SRussell King 	mv88e6xxx_reg_lock(chip);
9502b29cb9eSRussell King (Oracle) 	/* Force the link down if we know the port may not be automatically
9512b29cb9eSRussell King (Oracle) 	 * updated by the switch or if we are using fixed-link mode.
9524a3e0aedSMaarten Zanders 	 */
9532b29cb9eSRussell King (Oracle) 	if ((!mv88e6xxx_port_ppu_updates(chip, port) ||
9544efe7662SChris Packham 	     mode == MLO_AN_FIXED) && ops->port_sync_link)
9554efe7662SChris Packham 		err = ops->port_sync_link(chip, port, mode, false);
9569d591fc0SMarek Behún 
9579d591fc0SMarek Behún 	if (!err && ops->port_set_speed_duplex)
9589d591fc0SMarek Behún 		err = ops->port_set_speed_duplex(chip, port, SPEED_UNFORCED,
9599d591fc0SMarek Behún 						 DUPLEX_UNFORCED);
96030c4a5b0SRussell King 	mv88e6xxx_reg_unlock(chip);
96130c4a5b0SRussell King 
96230c4a5b0SRussell King 	if (err)
96330c4a5b0SRussell King 		dev_err(chip->dev,
96430c4a5b0SRussell King 			"p%d: failed to force MAC link down\n", port);
96530c4a5b0SRussell King }
966c9a2356fSRussell King 
mv88e6xxx_mac_link_up(struct dsa_switch * ds,int port,unsigned int mode,phy_interface_t interface,struct phy_device * phydev,int speed,int duplex,bool tx_pause,bool rx_pause)967c9a2356fSRussell King static void mv88e6xxx_mac_link_up(struct dsa_switch *ds, int port,
968c9a2356fSRussell King 				  unsigned int mode, phy_interface_t interface,
9695b502a7bSRussell King 				  struct phy_device *phydev,
9705b502a7bSRussell King 				  int speed, int duplex,
9715b502a7bSRussell King 				  bool tx_pause, bool rx_pause)
972c9a2356fSRussell King {
97330c4a5b0SRussell King 	struct mv88e6xxx_chip *chip = ds->priv;
97430c4a5b0SRussell King 	const struct mv88e6xxx_ops *ops;
97530c4a5b0SRussell King 	int err = 0;
97630c4a5b0SRussell King 
97730c4a5b0SRussell King 	ops = chip->info->ops;
97830c4a5b0SRussell King 
97930c4a5b0SRussell King 	mv88e6xxx_reg_lock(chip);
9802b29cb9eSRussell King (Oracle) 	/* Configure and force the link up if we know that the port may not
9812b29cb9eSRussell King (Oracle) 	 * automatically updated by the switch or if we are using fixed-link
9822b29cb9eSRussell King (Oracle) 	 * mode.
9834a3e0aedSMaarten Zanders 	 */
9842b29cb9eSRussell King (Oracle) 	if (!mv88e6xxx_port_ppu_updates(chip, port) ||
9854a3e0aedSMaarten Zanders 	    mode == MLO_AN_FIXED) {
986f365c6f7SRussell King 		if (ops->port_set_speed_duplex) {
987f365c6f7SRussell King 			err = ops->port_set_speed_duplex(chip, port,
988f365c6f7SRussell King 							 speed, duplex);
98930c4a5b0SRussell King 			if (err && err != -EOPNOTSUPP)
99030c4a5b0SRussell King 				goto error;
99130c4a5b0SRussell King 		}
99230c4a5b0SRussell King 
9934efe7662SChris Packham 		if (ops->port_sync_link)
9944efe7662SChris Packham 			err = ops->port_sync_link(chip, port, mode, true);
9955d5b231dSRussell King 	}
99630c4a5b0SRussell King error:
99730c4a5b0SRussell King 	mv88e6xxx_reg_unlock(chip);
99830c4a5b0SRussell King 
99930c4a5b0SRussell King 	if (err && err != -EOPNOTSUPP)
100030c4a5b0SRussell King 		dev_err(ds->dev,
100130c4a5b0SRussell King 			"p%d: failed to configure MAC link up\n", port);
100230c4a5b0SRussell King }
1003c9a2356fSRussell King 
mv88e6xxx_stats_snapshot(struct mv88e6xxx_chip * chip,int port)1004a605a0feSAndrew Lunn static int mv88e6xxx_stats_snapshot(struct mv88e6xxx_chip *chip, int port)
1005fad09c73SVivien Didelot {
1006a605a0feSAndrew Lunn 	if (!chip->info->ops->stats_snapshot)
1007a605a0feSAndrew Lunn 		return -EOPNOTSUPP;
1008fad09c73SVivien Didelot 
1009a605a0feSAndrew Lunn 	return chip->info->ops->stats_snapshot(chip, port);
1010fad09c73SVivien Didelot }
1011fad09c73SVivien Didelot 
1012fad09c73SVivien Didelot static struct mv88e6xxx_hw_stat mv88e6xxx_hw_stats[] = {
1013dfafe449SAndrew Lunn 	{ "in_good_octets",		8, 0x00, STATS_TYPE_BANK0, },
1014dfafe449SAndrew Lunn 	{ "in_bad_octets",		4, 0x02, STATS_TYPE_BANK0, },
1015dfafe449SAndrew Lunn 	{ "in_unicast",			4, 0x04, STATS_TYPE_BANK0, },
1016dfafe449SAndrew Lunn 	{ "in_broadcasts",		4, 0x06, STATS_TYPE_BANK0, },
1017dfafe449SAndrew Lunn 	{ "in_multicasts",		4, 0x07, STATS_TYPE_BANK0, },
1018dfafe449SAndrew Lunn 	{ "in_pause",			4, 0x16, STATS_TYPE_BANK0, },
1019dfafe449SAndrew Lunn 	{ "in_undersize",		4, 0x18, STATS_TYPE_BANK0, },
1020dfafe449SAndrew Lunn 	{ "in_fragments",		4, 0x19, STATS_TYPE_BANK0, },
1021dfafe449SAndrew Lunn 	{ "in_oversize",		4, 0x1a, STATS_TYPE_BANK0, },
1022dfafe449SAndrew Lunn 	{ "in_jabber",			4, 0x1b, STATS_TYPE_BANK0, },
1023dfafe449SAndrew Lunn 	{ "in_rx_error",		4, 0x1c, STATS_TYPE_BANK0, },
1024dfafe449SAndrew Lunn 	{ "in_fcs_error",		4, 0x1d, STATS_TYPE_BANK0, },
1025dfafe449SAndrew Lunn 	{ "out_octets",			8, 0x0e, STATS_TYPE_BANK0, },
1026dfafe449SAndrew Lunn 	{ "out_unicast",		4, 0x10, STATS_TYPE_BANK0, },
1027dfafe449SAndrew Lunn 	{ "out_broadcasts",		4, 0x13, STATS_TYPE_BANK0, },
1028dfafe449SAndrew Lunn 	{ "out_multicasts",		4, 0x12, STATS_TYPE_BANK0, },
1029dfafe449SAndrew Lunn 	{ "out_pause",			4, 0x15, STATS_TYPE_BANK0, },
1030dfafe449SAndrew Lunn 	{ "excessive",			4, 0x11, STATS_TYPE_BANK0, },
1031dfafe449SAndrew Lunn 	{ "collisions",			4, 0x1e, STATS_TYPE_BANK0, },
1032dfafe449SAndrew Lunn 	{ "deferred",			4, 0x05, STATS_TYPE_BANK0, },
1033dfafe449SAndrew Lunn 	{ "single",			4, 0x14, STATS_TYPE_BANK0, },
1034dfafe449SAndrew Lunn 	{ "multiple",			4, 0x17, STATS_TYPE_BANK0, },
1035dfafe449SAndrew Lunn 	{ "out_fcs_error",		4, 0x03, STATS_TYPE_BANK0, },
1036dfafe449SAndrew Lunn 	{ "late",			4, 0x1f, STATS_TYPE_BANK0, },
1037dfafe449SAndrew Lunn 	{ "hist_64bytes",		4, 0x08, STATS_TYPE_BANK0, },
1038dfafe449SAndrew Lunn 	{ "hist_65_127bytes",		4, 0x09, STATS_TYPE_BANK0, },
1039dfafe449SAndrew Lunn 	{ "hist_128_255bytes",		4, 0x0a, STATS_TYPE_BANK0, },
1040dfafe449SAndrew Lunn 	{ "hist_256_511bytes",		4, 0x0b, STATS_TYPE_BANK0, },
1041dfafe449SAndrew Lunn 	{ "hist_512_1023bytes",		4, 0x0c, STATS_TYPE_BANK0, },
1042dfafe449SAndrew Lunn 	{ "hist_1024_max_bytes",	4, 0x0d, STATS_TYPE_BANK0, },
1043dfafe449SAndrew Lunn 	{ "sw_in_discards",		4, 0x10, STATS_TYPE_PORT, },
1044dfafe449SAndrew Lunn 	{ "sw_in_filtered",		2, 0x12, STATS_TYPE_PORT, },
1045dfafe449SAndrew Lunn 	{ "sw_out_filtered",		2, 0x13, STATS_TYPE_PORT, },
1046dfafe449SAndrew Lunn 	{ "in_discards",		4, 0x00, STATS_TYPE_BANK1, },
1047dfafe449SAndrew Lunn 	{ "in_filtered",		4, 0x01, STATS_TYPE_BANK1, },
1048dfafe449SAndrew Lunn 	{ "in_accepted",		4, 0x02, STATS_TYPE_BANK1, },
1049dfafe449SAndrew Lunn 	{ "in_bad_accepted",		4, 0x03, STATS_TYPE_BANK1, },
1050dfafe449SAndrew Lunn 	{ "in_good_avb_class_a",	4, 0x04, STATS_TYPE_BANK1, },
1051dfafe449SAndrew Lunn 	{ "in_good_avb_class_b",	4, 0x05, STATS_TYPE_BANK1, },
1052dfafe449SAndrew Lunn 	{ "in_bad_avb_class_a",		4, 0x06, STATS_TYPE_BANK1, },
1053dfafe449SAndrew Lunn 	{ "in_bad_avb_class_b",		4, 0x07, STATS_TYPE_BANK1, },
1054dfafe449SAndrew Lunn 	{ "tcam_counter_0",		4, 0x08, STATS_TYPE_BANK1, },
1055dfafe449SAndrew Lunn 	{ "tcam_counter_1",		4, 0x09, STATS_TYPE_BANK1, },
1056dfafe449SAndrew Lunn 	{ "tcam_counter_2",		4, 0x0a, STATS_TYPE_BANK1, },
1057dfafe449SAndrew Lunn 	{ "tcam_counter_3",		4, 0x0b, STATS_TYPE_BANK1, },
1058dfafe449SAndrew Lunn 	{ "in_da_unknown",		4, 0x0e, STATS_TYPE_BANK1, },
1059dfafe449SAndrew Lunn 	{ "in_management",		4, 0x0f, STATS_TYPE_BANK1, },
1060dfafe449SAndrew Lunn 	{ "out_queue_0",		4, 0x10, STATS_TYPE_BANK1, },
1061dfafe449SAndrew Lunn 	{ "out_queue_1",		4, 0x11, STATS_TYPE_BANK1, },
1062dfafe449SAndrew Lunn 	{ "out_queue_2",		4, 0x12, STATS_TYPE_BANK1, },
1063dfafe449SAndrew Lunn 	{ "out_queue_3",		4, 0x13, STATS_TYPE_BANK1, },
1064dfafe449SAndrew Lunn 	{ "out_queue_4",		4, 0x14, STATS_TYPE_BANK1, },
1065dfafe449SAndrew Lunn 	{ "out_queue_5",		4, 0x15, STATS_TYPE_BANK1, },
1066dfafe449SAndrew Lunn 	{ "out_queue_6",		4, 0x16, STATS_TYPE_BANK1, },
1067dfafe449SAndrew Lunn 	{ "out_queue_7",		4, 0x17, STATS_TYPE_BANK1, },
1068dfafe449SAndrew Lunn 	{ "out_cut_through",		4, 0x18, STATS_TYPE_BANK1, },
1069dfafe449SAndrew Lunn 	{ "out_octets_a",		4, 0x1a, STATS_TYPE_BANK1, },
1070dfafe449SAndrew Lunn 	{ "out_octets_b",		4, 0x1b, STATS_TYPE_BANK1, },
1071dfafe449SAndrew Lunn 	{ "out_management",		4, 0x1f, STATS_TYPE_BANK1, },
1072fad09c73SVivien Didelot };
1073fad09c73SVivien Didelot 
_mv88e6xxx_get_ethtool_stat(struct mv88e6xxx_chip * chip,struct mv88e6xxx_hw_stat * s,int port,u16 bank1_select,u16 histogram)1074fad09c73SVivien Didelot static uint64_t _mv88e6xxx_get_ethtool_stat(struct mv88e6xxx_chip *chip,
1075fad09c73SVivien Didelot 					    struct mv88e6xxx_hw_stat *s,
1076e0d8b615SAndrew Lunn 					    int port, u16 bank1_select,
1077e0d8b615SAndrew Lunn 					    u16 histogram)
1078fad09c73SVivien Didelot {
1079fad09c73SVivien Didelot 	u32 low;
1080fad09c73SVivien Didelot 	u32 high = 0;
1081dfafe449SAndrew Lunn 	u16 reg = 0;
10820e7b9925SAndrew Lunn 	int err;
1083fad09c73SVivien Didelot 	u64 value;
1084fad09c73SVivien Didelot 
1085fad09c73SVivien Didelot 	switch (s->type) {
1086dfafe449SAndrew Lunn 	case STATS_TYPE_PORT:
10870e7b9925SAndrew Lunn 		err = mv88e6xxx_port_read(chip, port, s->reg, &reg);
10880e7b9925SAndrew Lunn 		if (err)
10896c3442f5SJisheng Zhang 			return U64_MAX;
1090fad09c73SVivien Didelot 
10910e7b9925SAndrew Lunn 		low = reg;
1092cda9f4aaSAndrew Lunn 		if (s->size == 4) {
10930e7b9925SAndrew Lunn 			err = mv88e6xxx_port_read(chip, port, s->reg + 1, &reg);
10940e7b9925SAndrew Lunn 			if (err)
10956c3442f5SJisheng Zhang 				return U64_MAX;
109684b3fd1fSRasmus Villemoes 			low |= ((u32)reg) << 16;
1097fad09c73SVivien Didelot 		}
1098fad09c73SVivien Didelot 		break;
1099dfafe449SAndrew Lunn 	case STATS_TYPE_BANK1:
1100e0d8b615SAndrew Lunn 		reg = bank1_select;
1101df561f66SGustavo A. R. Silva 		fallthrough;
1102dfafe449SAndrew Lunn 	case STATS_TYPE_BANK0:
1103e0d8b615SAndrew Lunn 		reg |= s->reg | histogram;
11047f9ef3afSAndrew Lunn 		mv88e6xxx_g1_stats_read(chip, reg, &low);
1105cda9f4aaSAndrew Lunn 		if (s->size == 8)
11067f9ef3afSAndrew Lunn 			mv88e6xxx_g1_stats_read(chip, reg + 1, &high);
11079fc3e4dcSGustavo A. R. Silva 		break;
11089fc3e4dcSGustavo A. R. Silva 	default:
11096c3442f5SJisheng Zhang 		return U64_MAX;
1110fad09c73SVivien Didelot 	}
11116e46e2d8SAndrew Lunn 	value = (((u64)high) << 32) | low;
1112fad09c73SVivien Didelot 	return value;
1113fad09c73SVivien Didelot }
1114fad09c73SVivien Didelot 
mv88e6xxx_stats_get_strings(struct mv88e6xxx_chip * chip,uint8_t * data,int types)1115436fe17dSAndrew Lunn static int mv88e6xxx_stats_get_strings(struct mv88e6xxx_chip *chip,
1116dfafe449SAndrew Lunn 				       uint8_t *data, int types)
1117fad09c73SVivien Didelot {
1118fad09c73SVivien Didelot 	struct mv88e6xxx_hw_stat *stat;
1119fad09c73SVivien Didelot 	int i, j;
1120fad09c73SVivien Didelot 
1121fad09c73SVivien Didelot 	for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
1122fad09c73SVivien Didelot 		stat = &mv88e6xxx_hw_stats[i];
1123dfafe449SAndrew Lunn 		if (stat->type & types) {
1124fad09c73SVivien Didelot 			memcpy(data + j * ETH_GSTRING_LEN, stat->string,
1125fad09c73SVivien Didelot 			       ETH_GSTRING_LEN);
1126fad09c73SVivien Didelot 			j++;
1127fad09c73SVivien Didelot 		}
1128fad09c73SVivien Didelot 	}
1129436fe17dSAndrew Lunn 
1130436fe17dSAndrew Lunn 	return j;
1131fad09c73SVivien Didelot }
1132fad09c73SVivien Didelot 
mv88e6095_stats_get_strings(struct mv88e6xxx_chip * chip,uint8_t * data)1133436fe17dSAndrew Lunn static int mv88e6095_stats_get_strings(struct mv88e6xxx_chip *chip,
1134dfafe449SAndrew Lunn 				       uint8_t *data)
1135dfafe449SAndrew Lunn {
1136436fe17dSAndrew Lunn 	return mv88e6xxx_stats_get_strings(chip, data,
1137dfafe449SAndrew Lunn 					   STATS_TYPE_BANK0 | STATS_TYPE_PORT);
1138dfafe449SAndrew Lunn }
1139dfafe449SAndrew Lunn 
mv88e6250_stats_get_strings(struct mv88e6xxx_chip * chip,uint8_t * data)11401f71836fSRasmus Villemoes static int mv88e6250_stats_get_strings(struct mv88e6xxx_chip *chip,
11411f71836fSRasmus Villemoes 				       uint8_t *data)
11421f71836fSRasmus Villemoes {
11431f71836fSRasmus Villemoes 	return mv88e6xxx_stats_get_strings(chip, data, STATS_TYPE_BANK0);
11441f71836fSRasmus Villemoes }
11451f71836fSRasmus Villemoes 
mv88e6320_stats_get_strings(struct mv88e6xxx_chip * chip,uint8_t * data)1146436fe17dSAndrew Lunn static int mv88e6320_stats_get_strings(struct mv88e6xxx_chip *chip,
1147dfafe449SAndrew Lunn 				       uint8_t *data)
1148dfafe449SAndrew Lunn {
1149436fe17dSAndrew Lunn 	return mv88e6xxx_stats_get_strings(chip, data,
1150dfafe449SAndrew Lunn 					   STATS_TYPE_BANK0 | STATS_TYPE_BANK1);
1151dfafe449SAndrew Lunn }
1152dfafe449SAndrew Lunn 
115365f60e45SAndrew Lunn static const uint8_t *mv88e6xxx_atu_vtu_stats_strings[] = {
115465f60e45SAndrew Lunn 	"atu_member_violation",
115565f60e45SAndrew Lunn 	"atu_miss_violation",
115665f60e45SAndrew Lunn 	"atu_full_violation",
115765f60e45SAndrew Lunn 	"vtu_member_violation",
115865f60e45SAndrew Lunn 	"vtu_miss_violation",
115965f60e45SAndrew Lunn };
116065f60e45SAndrew Lunn 
mv88e6xxx_atu_vtu_get_strings(uint8_t * data)116165f60e45SAndrew Lunn static void mv88e6xxx_atu_vtu_get_strings(uint8_t *data)
116265f60e45SAndrew Lunn {
116365f60e45SAndrew Lunn 	unsigned int i;
116465f60e45SAndrew Lunn 
116565f60e45SAndrew Lunn 	for (i = 0; i < ARRAY_SIZE(mv88e6xxx_atu_vtu_stats_strings); i++)
1166fb3ceec1SWolfram Sang 		strscpy(data + i * ETH_GSTRING_LEN,
116765f60e45SAndrew Lunn 			mv88e6xxx_atu_vtu_stats_strings[i],
116865f60e45SAndrew Lunn 			ETH_GSTRING_LEN);
116965f60e45SAndrew Lunn }
117065f60e45SAndrew Lunn 
mv88e6xxx_get_strings(struct dsa_switch * ds,int port,u32 stringset,uint8_t * data)1171dfafe449SAndrew Lunn static void mv88e6xxx_get_strings(struct dsa_switch *ds, int port,
117289f09048SFlorian Fainelli 				  u32 stringset, uint8_t *data)
1173fad09c73SVivien Didelot {
117404bed143SVivien Didelot 	struct mv88e6xxx_chip *chip = ds->priv;
1175436fe17dSAndrew Lunn 	int count = 0;
1176dfafe449SAndrew Lunn 
117789f09048SFlorian Fainelli 	if (stringset != ETH_SS_STATS)
117889f09048SFlorian Fainelli 		return;
117989f09048SFlorian Fainelli 
1180c9acece0SRasmus Villemoes 	mv88e6xxx_reg_lock(chip);
1181c6c8cd5eSAndrew Lunn 
1182dfafe449SAndrew Lunn 	if (chip->info->ops->stats_get_strings)
1183436fe17dSAndrew Lunn 		count = chip->info->ops->stats_get_strings(chip, data);
1184436fe17dSAndrew Lunn 
1185436fe17dSAndrew Lunn 	if (chip->info->ops->serdes_get_strings) {
1186436fe17dSAndrew Lunn 		data += count * ETH_GSTRING_LEN;
118765f60e45SAndrew Lunn 		count = chip->info->ops->serdes_get_strings(chip, port, data);
1188436fe17dSAndrew Lunn 	}
1189c6c8cd5eSAndrew Lunn 
119065f60e45SAndrew Lunn 	data += count * ETH_GSTRING_LEN;
119165f60e45SAndrew Lunn 	mv88e6xxx_atu_vtu_get_strings(data);
119265f60e45SAndrew Lunn 
1193c9acece0SRasmus Villemoes 	mv88e6xxx_reg_unlock(chip);
1194dfafe449SAndrew Lunn }
1195dfafe449SAndrew Lunn 
mv88e6xxx_stats_get_sset_count(struct mv88e6xxx_chip * chip,int types)1196dfafe449SAndrew Lunn static int mv88e6xxx_stats_get_sset_count(struct mv88e6xxx_chip *chip,
1197dfafe449SAndrew Lunn 					  int types)
1198dfafe449SAndrew Lunn {
1199fad09c73SVivien Didelot 	struct mv88e6xxx_hw_stat *stat;
1200fad09c73SVivien Didelot 	int i, j;
1201fad09c73SVivien Didelot 
1202fad09c73SVivien Didelot 	for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
1203fad09c73SVivien Didelot 		stat = &mv88e6xxx_hw_stats[i];
1204dfafe449SAndrew Lunn 		if (stat->type & types)
1205fad09c73SVivien Didelot 			j++;
1206fad09c73SVivien Didelot 	}
1207fad09c73SVivien Didelot 	return j;
1208fad09c73SVivien Didelot }
1209fad09c73SVivien Didelot 
mv88e6095_stats_get_sset_count(struct mv88e6xxx_chip * chip)1210dfafe449SAndrew Lunn static int mv88e6095_stats_get_sset_count(struct mv88e6xxx_chip *chip)
1211dfafe449SAndrew Lunn {
1212dfafe449SAndrew Lunn 	return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0 |
1213dfafe449SAndrew Lunn 					      STATS_TYPE_PORT);
1214dfafe449SAndrew Lunn }
1215dfafe449SAndrew Lunn 
mv88e6250_stats_get_sset_count(struct mv88e6xxx_chip * chip)12161f71836fSRasmus Villemoes static int mv88e6250_stats_get_sset_count(struct mv88e6xxx_chip *chip)
12171f71836fSRasmus Villemoes {
12181f71836fSRasmus Villemoes 	return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0);
12191f71836fSRasmus Villemoes }
12201f71836fSRasmus Villemoes 
mv88e6320_stats_get_sset_count(struct mv88e6xxx_chip * chip)1221dfafe449SAndrew Lunn static int mv88e6320_stats_get_sset_count(struct mv88e6xxx_chip *chip)
1222dfafe449SAndrew Lunn {
1223dfafe449SAndrew Lunn 	return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0 |
1224dfafe449SAndrew Lunn 					      STATS_TYPE_BANK1);
1225dfafe449SAndrew Lunn }
1226dfafe449SAndrew Lunn 
mv88e6xxx_get_sset_count(struct dsa_switch * ds,int port,int sset)122789f09048SFlorian Fainelli static int mv88e6xxx_get_sset_count(struct dsa_switch *ds, int port, int sset)
1228dfafe449SAndrew Lunn {
1229dfafe449SAndrew Lunn 	struct mv88e6xxx_chip *chip = ds->priv;
1230436fe17dSAndrew Lunn 	int serdes_count = 0;
1231436fe17dSAndrew Lunn 	int count = 0;
1232dfafe449SAndrew Lunn 
123389f09048SFlorian Fainelli 	if (sset != ETH_SS_STATS)
123489f09048SFlorian Fainelli 		return 0;
123589f09048SFlorian Fainelli 
1236c9acece0SRasmus Villemoes 	mv88e6xxx_reg_lock(chip);
1237dfafe449SAndrew Lunn 	if (chip->info->ops->stats_get_sset_count)
1238436fe17dSAndrew Lunn 		count = chip->info->ops->stats_get_sset_count(chip);
1239436fe17dSAndrew Lunn 	if (count < 0)
1240436fe17dSAndrew Lunn 		goto out;
1241436fe17dSAndrew Lunn 
1242436fe17dSAndrew Lunn 	if (chip->info->ops->serdes_get_sset_count)
1243436fe17dSAndrew Lunn 		serdes_count = chip->info->ops->serdes_get_sset_count(chip,
1244436fe17dSAndrew Lunn 								      port);
124565f60e45SAndrew Lunn 	if (serdes_count < 0) {
1246436fe17dSAndrew Lunn 		count = serdes_count;
124765f60e45SAndrew Lunn 		goto out;
124865f60e45SAndrew Lunn 	}
1249436fe17dSAndrew Lunn 	count += serdes_count;
125065f60e45SAndrew Lunn 	count += ARRAY_SIZE(mv88e6xxx_atu_vtu_stats_strings);
125165f60e45SAndrew Lunn 
1252436fe17dSAndrew Lunn out:
1253c9acece0SRasmus Villemoes 	mv88e6xxx_reg_unlock(chip);
1254dfafe449SAndrew Lunn 
1255436fe17dSAndrew Lunn 	return count;
1256dfafe449SAndrew Lunn }
1257dfafe449SAndrew Lunn 
mv88e6xxx_stats_get_stats(struct mv88e6xxx_chip * chip,int port,uint64_t * data,int types,u16 bank1_select,u16 histogram)1258436fe17dSAndrew Lunn static int mv88e6xxx_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
1259e0d8b615SAndrew Lunn 				     uint64_t *data, int types,
1260e0d8b615SAndrew Lunn 				     u16 bank1_select, u16 histogram)
1261052f947fSAndrew Lunn {
1262052f947fSAndrew Lunn 	struct mv88e6xxx_hw_stat *stat;
1263052f947fSAndrew Lunn 	int i, j;
1264052f947fSAndrew Lunn 
1265052f947fSAndrew Lunn 	for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
1266052f947fSAndrew Lunn 		stat = &mv88e6xxx_hw_stats[i];
1267052f947fSAndrew Lunn 		if (stat->type & types) {
1268c9acece0SRasmus Villemoes 			mv88e6xxx_reg_lock(chip);
1269e0d8b615SAndrew Lunn 			data[j] = _mv88e6xxx_get_ethtool_stat(chip, stat, port,
1270e0d8b615SAndrew Lunn 							      bank1_select,
1271e0d8b615SAndrew Lunn 							      histogram);
1272c9acece0SRasmus Villemoes 			mv88e6xxx_reg_unlock(chip);
1273377cda13SAndrew Lunn 
1274052f947fSAndrew Lunn 			j++;
1275052f947fSAndrew Lunn 		}
1276052f947fSAndrew Lunn 	}
1277436fe17dSAndrew Lunn 	return j;
1278052f947fSAndrew Lunn }
1279052f947fSAndrew Lunn 
mv88e6095_stats_get_stats(struct mv88e6xxx_chip * chip,int port,uint64_t * data)1280436fe17dSAndrew Lunn static int mv88e6095_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
1281052f947fSAndrew Lunn 				     uint64_t *data)
1282052f947fSAndrew Lunn {
1283052f947fSAndrew Lunn 	return mv88e6xxx_stats_get_stats(chip, port, data,
1284e0d8b615SAndrew Lunn 					 STATS_TYPE_BANK0 | STATS_TYPE_PORT,
128557d1ef38SVivien Didelot 					 0, MV88E6XXX_G1_STATS_OP_HIST_RX_TX);
1286052f947fSAndrew Lunn }
1287052f947fSAndrew Lunn 
mv88e6250_stats_get_stats(struct mv88e6xxx_chip * chip,int port,uint64_t * data)12881f71836fSRasmus Villemoes static int mv88e6250_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
12891f71836fSRasmus Villemoes 				     uint64_t *data)
12901f71836fSRasmus Villemoes {
12911f71836fSRasmus Villemoes 	return mv88e6xxx_stats_get_stats(chip, port, data, STATS_TYPE_BANK0,
12921f71836fSRasmus Villemoes 					 0, MV88E6XXX_G1_STATS_OP_HIST_RX_TX);
12931f71836fSRasmus Villemoes }
12941f71836fSRasmus Villemoes 
mv88e6320_stats_get_stats(struct mv88e6xxx_chip * chip,int port,uint64_t * data)1295436fe17dSAndrew Lunn static int mv88e6320_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
1296052f947fSAndrew Lunn 				     uint64_t *data)
1297052f947fSAndrew Lunn {
1298052f947fSAndrew Lunn 	return mv88e6xxx_stats_get_stats(chip, port, data,
1299e0d8b615SAndrew Lunn 					 STATS_TYPE_BANK0 | STATS_TYPE_BANK1,
130057d1ef38SVivien Didelot 					 MV88E6XXX_G1_STATS_OP_BANK_1_BIT_9,
130157d1ef38SVivien Didelot 					 MV88E6XXX_G1_STATS_OP_HIST_RX_TX);
1302e0d8b615SAndrew Lunn }
1303e0d8b615SAndrew Lunn 
mv88e6390_stats_get_stats(struct mv88e6xxx_chip * chip,int port,uint64_t * data)1304436fe17dSAndrew Lunn static int mv88e6390_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
1305e0d8b615SAndrew Lunn 				     uint64_t *data)
1306e0d8b615SAndrew Lunn {
1307e0d8b615SAndrew Lunn 	return mv88e6xxx_stats_get_stats(chip, port, data,
1308e0d8b615SAndrew Lunn 					 STATS_TYPE_BANK0 | STATS_TYPE_BANK1,
130957d1ef38SVivien Didelot 					 MV88E6XXX_G1_STATS_OP_BANK_1_BIT_10,
131057d1ef38SVivien Didelot 					 0);
1311052f947fSAndrew Lunn }
1312052f947fSAndrew Lunn 
mv88e6xxx_atu_vtu_get_stats(struct mv88e6xxx_chip * chip,int port,uint64_t * data)131365f60e45SAndrew Lunn static void mv88e6xxx_atu_vtu_get_stats(struct mv88e6xxx_chip *chip, int port,
131465f60e45SAndrew Lunn 					uint64_t *data)
131565f60e45SAndrew Lunn {
131665f60e45SAndrew Lunn 	*data++ = chip->ports[port].atu_member_violation;
131765f60e45SAndrew Lunn 	*data++ = chip->ports[port].atu_miss_violation;
131865f60e45SAndrew Lunn 	*data++ = chip->ports[port].atu_full_violation;
131965f60e45SAndrew Lunn 	*data++ = chip->ports[port].vtu_member_violation;
132065f60e45SAndrew Lunn 	*data++ = chip->ports[port].vtu_miss_violation;
132165f60e45SAndrew Lunn }
132265f60e45SAndrew Lunn 
mv88e6xxx_get_stats(struct mv88e6xxx_chip * chip,int port,uint64_t * data)1323052f947fSAndrew Lunn static void mv88e6xxx_get_stats(struct mv88e6xxx_chip *chip, int port,
1324052f947fSAndrew Lunn 				uint64_t *data)
1325052f947fSAndrew Lunn {
1326436fe17dSAndrew Lunn 	int count = 0;
1327436fe17dSAndrew Lunn 
1328052f947fSAndrew Lunn 	if (chip->info->ops->stats_get_stats)
1329436fe17dSAndrew Lunn 		count = chip->info->ops->stats_get_stats(chip, port, data);
1330436fe17dSAndrew Lunn 
1331c9acece0SRasmus Villemoes 	mv88e6xxx_reg_lock(chip);
1332436fe17dSAndrew Lunn 	if (chip->info->ops->serdes_get_stats) {
1333436fe17dSAndrew Lunn 		data += count;
133465f60e45SAndrew Lunn 		count = chip->info->ops->serdes_get_stats(chip, port, data);
1335436fe17dSAndrew Lunn 	}
133665f60e45SAndrew Lunn 	data += count;
133765f60e45SAndrew Lunn 	mv88e6xxx_atu_vtu_get_stats(chip, port, data);
1338c9acece0SRasmus Villemoes 	mv88e6xxx_reg_unlock(chip);
1339052f947fSAndrew Lunn }
1340052f947fSAndrew Lunn 
mv88e6xxx_get_ethtool_stats(struct dsa_switch * ds,int port,uint64_t * data)1341fad09c73SVivien Didelot static void mv88e6xxx_get_ethtool_stats(struct dsa_switch *ds, int port,
1342fad09c73SVivien Didelot 					uint64_t *data)
1343fad09c73SVivien Didelot {
134404bed143SVivien Didelot 	struct mv88e6xxx_chip *chip = ds->priv;
1345fad09c73SVivien Didelot 	int ret;
1346fad09c73SVivien Didelot 
1347c9acece0SRasmus Villemoes 	mv88e6xxx_reg_lock(chip);
1348fad09c73SVivien Didelot 
1349a605a0feSAndrew Lunn 	ret = mv88e6xxx_stats_snapshot(chip, port);
1350c9acece0SRasmus Villemoes 	mv88e6xxx_reg_unlock(chip);
1351377cda13SAndrew Lunn 
1352377cda13SAndrew Lunn 	if (ret < 0)
1353fad09c73SVivien Didelot 		return;
1354052f947fSAndrew Lunn 
1355052f947fSAndrew Lunn 	mv88e6xxx_get_stats(chip, port, data);
1356fad09c73SVivien Didelot 
1357fad09c73SVivien Didelot }
1358fad09c73SVivien Didelot 
mv88e6xxx_get_regs_len(struct dsa_switch * ds,int port)1359fad09c73SVivien Didelot static int mv88e6xxx_get_regs_len(struct dsa_switch *ds, int port)
1360fad09c73SVivien Didelot {
13610d30bbd0SAndrew Lunn 	struct mv88e6xxx_chip *chip = ds->priv;
13620d30bbd0SAndrew Lunn 	int len;
13630d30bbd0SAndrew Lunn 
13640d30bbd0SAndrew Lunn 	len = 32 * sizeof(u16);
13650d30bbd0SAndrew Lunn 	if (chip->info->ops->serdes_get_regs_len)
13660d30bbd0SAndrew Lunn 		len += chip->info->ops->serdes_get_regs_len(chip, port);
13670d30bbd0SAndrew Lunn 
13680d30bbd0SAndrew Lunn 	return len;
1369fad09c73SVivien Didelot }
1370fad09c73SVivien Didelot 
mv88e6xxx_get_regs(struct dsa_switch * ds,int port,struct ethtool_regs * regs,void * _p)1371fad09c73SVivien Didelot static void mv88e6xxx_get_regs(struct dsa_switch *ds, int port,
1372fad09c73SVivien Didelot 			       struct ethtool_regs *regs, void *_p)
1373fad09c73SVivien Didelot {
137404bed143SVivien Didelot 	struct mv88e6xxx_chip *chip = ds->priv;
13750e7b9925SAndrew Lunn 	int err;
13760e7b9925SAndrew Lunn 	u16 reg;
1377fad09c73SVivien Didelot 	u16 *p = _p;
1378fad09c73SVivien Didelot 	int i;
1379fad09c73SVivien Didelot 
1380a5f39326SVivien Didelot 	regs->version = chip->info->prod_num;
1381fad09c73SVivien Didelot 
1382fad09c73SVivien Didelot 	memset(p, 0xff, 32 * sizeof(u16));
1383fad09c73SVivien Didelot 
1384c9acece0SRasmus Villemoes 	mv88e6xxx_reg_lock(chip);
1385fad09c73SVivien Didelot 
1386fad09c73SVivien Didelot 	for (i = 0; i < 32; i++) {
1387fad09c73SVivien Didelot 
13880e7b9925SAndrew Lunn 		err = mv88e6xxx_port_read(chip, port, i, &reg);
13890e7b9925SAndrew Lunn 		if (!err)
13900e7b9925SAndrew Lunn 			p[i] = reg;
1391fad09c73SVivien Didelot 	}
1392fad09c73SVivien Didelot 
13930d30bbd0SAndrew Lunn 	if (chip->info->ops->serdes_get_regs)
13940d30bbd0SAndrew Lunn 		chip->info->ops->serdes_get_regs(chip, port, &p[i]);
13950d30bbd0SAndrew Lunn 
1396c9acece0SRasmus Villemoes 	mv88e6xxx_reg_unlock(chip);
1397fad09c73SVivien Didelot }
1398fad09c73SVivien Didelot 
mv88e6xxx_get_mac_eee(struct dsa_switch * ds,int port,struct ethtool_eee * e)139908f50061SVivien Didelot static int mv88e6xxx_get_mac_eee(struct dsa_switch *ds, int port,
1400fad09c73SVivien Didelot 				 struct ethtool_eee *e)
1401fad09c73SVivien Didelot {
14025480db69SVivien Didelot 	/* Nothing to do on the port's MAC */
14035480db69SVivien Didelot 	return 0;
1404fad09c73SVivien Didelot }
1405fad09c73SVivien Didelot 
mv88e6xxx_set_mac_eee(struct dsa_switch * ds,int port,struct ethtool_eee * e)140608f50061SVivien Didelot static int mv88e6xxx_set_mac_eee(struct dsa_switch *ds, int port,
140746587e4aSVivien Didelot 				 struct ethtool_eee *e)
1408fad09c73SVivien Didelot {
14095480db69SVivien Didelot 	/* Nothing to do on the port's MAC */
14105480db69SVivien Didelot 	return 0;
1411fad09c73SVivien Didelot }
1412fad09c73SVivien Didelot 
14139dc8b13eSVivien Didelot /* Mask of the local ports allowed to receive frames from a given fabric port */
mv88e6xxx_port_vlan(struct mv88e6xxx_chip * chip,int dev,int port)1414e5887a2aSVivien Didelot static u16 mv88e6xxx_port_vlan(struct mv88e6xxx_chip *chip, int dev, int port)
1415fad09c73SVivien Didelot {
14169dc8b13eSVivien Didelot 	struct dsa_switch *ds = chip->ds;
14179dc8b13eSVivien Didelot 	struct dsa_switch_tree *dst = ds->dst;
141865144067SVladimir Oltean 	struct dsa_port *dp, *other_dp;
14199dc8b13eSVivien Didelot 	bool found = false;
1420e5887a2aSVivien Didelot 	u16 pvlan;
1421fad09c73SVivien Didelot 
1422ce5df689SVladimir Oltean 	/* dev is a physical switch */
1423ce5df689SVladimir Oltean 	if (dev <= dst->last_switch) {
14249dc8b13eSVivien Didelot 		list_for_each_entry(dp, &dst->ports, list) {
14259dc8b13eSVivien Didelot 			if (dp->ds->index == dev && dp->index == port) {
1426ce5df689SVladimir Oltean 				/* dp might be a DSA link or a user port, so it
142765144067SVladimir Oltean 				 * might or might not have a bridge.
142865144067SVladimir Oltean 				 * Use the "found" variable for both cases.
1429ce5df689SVladimir Oltean 				 */
1430ce5df689SVladimir Oltean 				found = true;
1431ce5df689SVladimir Oltean 				break;
1432ce5df689SVladimir Oltean 			}
1433ce5df689SVladimir Oltean 		}
1434ce5df689SVladimir Oltean 	/* dev is a virtual bridge */
1435ce5df689SVladimir Oltean 	} else {
1436ce5df689SVladimir Oltean 		list_for_each_entry(dp, &dst->ports, list) {
143741fb0cf1SVladimir Oltean 			unsigned int bridge_num = dsa_port_bridge_num_get(dp);
143841fb0cf1SVladimir Oltean 
143941fb0cf1SVladimir Oltean 			if (!bridge_num)
1440ce5df689SVladimir Oltean 				continue;
1441ce5df689SVladimir Oltean 
144241fb0cf1SVladimir Oltean 			if (bridge_num + dst->last_switch != dev)
1443ce5df689SVladimir Oltean 				continue;
1444ce5df689SVladimir Oltean 
14459dc8b13eSVivien Didelot 			found = true;
14469dc8b13eSVivien Didelot 			break;
14479dc8b13eSVivien Didelot 		}
14489dc8b13eSVivien Didelot 	}
1449fad09c73SVivien Didelot 
1450ce5df689SVladimir Oltean 	/* Prevent frames from unknown switch or virtual bridge */
14519dc8b13eSVivien Didelot 	if (!found)
1452e5887a2aSVivien Didelot 		return 0;
1453e5887a2aSVivien Didelot 
1454e5887a2aSVivien Didelot 	/* Frames from DSA links and CPU ports can egress any local port */
14559dc8b13eSVivien Didelot 	if (dp->type == DSA_PORT_TYPE_CPU || dp->type == DSA_PORT_TYPE_DSA)
1456e5887a2aSVivien Didelot 		return mv88e6xxx_port_mask(chip);
1457e5887a2aSVivien Didelot 
1458e5887a2aSVivien Didelot 	pvlan = 0;
1459e5887a2aSVivien Didelot 
14607af4a361STobias Waldekranz 	/* Frames from standalone user ports can only egress on the
14617af4a361STobias Waldekranz 	 * upstream port.
14627af4a361STobias Waldekranz 	 */
14637af4a361STobias Waldekranz 	if (!dsa_port_bridge_dev_get(dp))
14647af4a361STobias Waldekranz 		return BIT(dsa_switch_upstream_port(ds));
14657af4a361STobias Waldekranz 
14667af4a361STobias Waldekranz 	/* Frames from bridged user ports can egress any local DSA
14677af4a361STobias Waldekranz 	 * links and CPU ports, as well as any local member of their
14687af4a361STobias Waldekranz 	 * bridge group.
1469e5887a2aSVivien Didelot 	 */
147065144067SVladimir Oltean 	dsa_switch_for_each_port(other_dp, ds)
147165144067SVladimir Oltean 		if (other_dp->type == DSA_PORT_TYPE_CPU ||
147265144067SVladimir Oltean 		    other_dp->type == DSA_PORT_TYPE_DSA ||
147341fb0cf1SVladimir Oltean 		    dsa_port_bridge_same(dp, other_dp))
147465144067SVladimir Oltean 			pvlan |= BIT(other_dp->index);
1475e5887a2aSVivien Didelot 
1476e5887a2aSVivien Didelot 	return pvlan;
1477fad09c73SVivien Didelot }
1478e5887a2aSVivien Didelot 
mv88e6xxx_port_vlan_map(struct mv88e6xxx_chip * chip,int port)1479240ea3efSVivien Didelot static int mv88e6xxx_port_vlan_map(struct mv88e6xxx_chip *chip, int port)
1480e5887a2aSVivien Didelot {
1481e5887a2aSVivien Didelot 	u16 output_ports = mv88e6xxx_port_vlan(chip, chip->ds->index, port);
1482fad09c73SVivien Didelot 
1483fad09c73SVivien Didelot 	/* prevent frames from going back out of the port they came in on */
1484fad09c73SVivien Didelot 	output_ports &= ~BIT(port);
1485fad09c73SVivien Didelot 
14865a7921f4SVivien Didelot 	return mv88e6xxx_port_set_vlan_map(chip, port, output_ports);
1487fad09c73SVivien Didelot }
1488fad09c73SVivien Didelot 
mv88e6xxx_port_stp_state_set(struct dsa_switch * ds,int port,u8 state)1489fad09c73SVivien Didelot static void mv88e6xxx_port_stp_state_set(struct dsa_switch *ds, int port,
1490fad09c73SVivien Didelot 					 u8 state)
1491fad09c73SVivien Didelot {
149204bed143SVivien Didelot 	struct mv88e6xxx_chip *chip = ds->priv;
1493fad09c73SVivien Didelot 	int err;
1494fad09c73SVivien Didelot 
1495c9acece0SRasmus Villemoes 	mv88e6xxx_reg_lock(chip);
1496f894c29cSVivien Didelot 	err = mv88e6xxx_port_set_state(chip, port, state);
1497c9acece0SRasmus Villemoes 	mv88e6xxx_reg_unlock(chip);
1498fad09c73SVivien Didelot 
1499fad09c73SVivien Didelot 	if (err)
1500774439e5SVivien Didelot 		dev_err(ds->dev, "p%d: failed to update state\n", port);
1501fad09c73SVivien Didelot }
1502fad09c73SVivien Didelot 
mv88e6xxx_pri_setup(struct mv88e6xxx_chip * chip)150393e18d61SVivien Didelot static int mv88e6xxx_pri_setup(struct mv88e6xxx_chip *chip)
150493e18d61SVivien Didelot {
150593e18d61SVivien Didelot 	int err;
150693e18d61SVivien Didelot 
150793e18d61SVivien Didelot 	if (chip->info->ops->ieee_pri_map) {
150893e18d61SVivien Didelot 		err = chip->info->ops->ieee_pri_map(chip);
150993e18d61SVivien Didelot 		if (err)
151093e18d61SVivien Didelot 			return err;
151193e18d61SVivien Didelot 	}
151293e18d61SVivien Didelot 
151393e18d61SVivien Didelot 	if (chip->info->ops->ip_pri_map) {
151493e18d61SVivien Didelot 		err = chip->info->ops->ip_pri_map(chip);
151593e18d61SVivien Didelot 		if (err)
151693e18d61SVivien Didelot 			return err;
151793e18d61SVivien Didelot 	}
151893e18d61SVivien Didelot 
151993e18d61SVivien Didelot 	return 0;
152093e18d61SVivien Didelot }
152193e18d61SVivien Didelot 
mv88e6xxx_devmap_setup(struct mv88e6xxx_chip * chip)1522c7f047b6SVivien Didelot static int mv88e6xxx_devmap_setup(struct mv88e6xxx_chip *chip)
1523c7f047b6SVivien Didelot {
1524c5f51765SVivien Didelot 	struct dsa_switch *ds = chip->ds;
1525c7f047b6SVivien Didelot 	int target, port;
1526c7f047b6SVivien Didelot 	int err;
1527c7f047b6SVivien Didelot 
1528c7f047b6SVivien Didelot 	if (!chip->info->global2_addr)
1529c7f047b6SVivien Didelot 		return 0;
1530c7f047b6SVivien Didelot 
1531c7f047b6SVivien Didelot 	/* Initialize the routing port to the 32 possible target devices */
1532c7f047b6SVivien Didelot 	for (target = 0; target < 32; target++) {
1533c5f51765SVivien Didelot 		port = dsa_routing_port(ds, target);
1534c5f51765SVivien Didelot 		if (port == ds->num_ports)
1535c7f047b6SVivien Didelot 			port = 0x1f;
1536c7f047b6SVivien Didelot 
1537c7f047b6SVivien Didelot 		err = mv88e6xxx_g2_device_mapping_write(chip, target, port);
1538c7f047b6SVivien Didelot 		if (err)
1539c7f047b6SVivien Didelot 			return err;
1540c7f047b6SVivien Didelot 	}
1541c7f047b6SVivien Didelot 
154202317e68SVivien Didelot 	if (chip->info->ops->set_cascade_port) {
154302317e68SVivien Didelot 		port = MV88E6XXX_CASCADE_PORT_MULTIPLE;
154402317e68SVivien Didelot 		err = chip->info->ops->set_cascade_port(chip, port);
154502317e68SVivien Didelot 		if (err)
154602317e68SVivien Didelot 			return err;
154702317e68SVivien Didelot 	}
154802317e68SVivien Didelot 
154923c98919SVivien Didelot 	err = mv88e6xxx_g1_set_device_number(chip, chip->ds->index);
155023c98919SVivien Didelot 	if (err)
155123c98919SVivien Didelot 		return err;
155223c98919SVivien Didelot 
1553c7f047b6SVivien Didelot 	return 0;
1554c7f047b6SVivien Didelot }
1555c7f047b6SVivien Didelot 
mv88e6xxx_trunk_setup(struct mv88e6xxx_chip * chip)1556b28f872dSVivien Didelot static int mv88e6xxx_trunk_setup(struct mv88e6xxx_chip *chip)
1557b28f872dSVivien Didelot {
1558b28f872dSVivien Didelot 	/* Clear all trunk masks and mapping */
1559b28f872dSVivien Didelot 	if (chip->info->global2_addr)
1560b28f872dSVivien Didelot 		return mv88e6xxx_g2_trunk_clear(chip);
1561b28f872dSVivien Didelot 
1562b28f872dSVivien Didelot 	return 0;
1563b28f872dSVivien Didelot }
1564b28f872dSVivien Didelot 
mv88e6xxx_rmu_setup(struct mv88e6xxx_chip * chip)15659e5baf9bSVivien Didelot static int mv88e6xxx_rmu_setup(struct mv88e6xxx_chip *chip)
15669e5baf9bSVivien Didelot {
15679e5baf9bSVivien Didelot 	if (chip->info->ops->rmu_disable)
15689e5baf9bSVivien Didelot 		return chip->info->ops->rmu_disable(chip);
15699e5baf9bSVivien Didelot 
15709e5baf9bSVivien Didelot 	return 0;
15719e5baf9bSVivien Didelot }
15729e5baf9bSVivien Didelot 
mv88e6xxx_pot_setup(struct mv88e6xxx_chip * chip)15739e907d73SVivien Didelot static int mv88e6xxx_pot_setup(struct mv88e6xxx_chip *chip)
15749e907d73SVivien Didelot {
15759e907d73SVivien Didelot 	if (chip->info->ops->pot_clear)
15769e907d73SVivien Didelot 		return chip->info->ops->pot_clear(chip);
15779e907d73SVivien Didelot 
15789e907d73SVivien Didelot 	return 0;
15799e907d73SVivien Didelot }
15809e907d73SVivien Didelot 
mv88e6xxx_rsvd2cpu_setup(struct mv88e6xxx_chip * chip)158151c901a7SVivien Didelot static int mv88e6xxx_rsvd2cpu_setup(struct mv88e6xxx_chip *chip)
158251c901a7SVivien Didelot {
158351c901a7SVivien Didelot 	if (chip->info->ops->mgmt_rsvd2cpu)
158451c901a7SVivien Didelot 		return chip->info->ops->mgmt_rsvd2cpu(chip);
158551c901a7SVivien Didelot 
158651c901a7SVivien Didelot 	return 0;
158751c901a7SVivien Didelot }
158851c901a7SVivien Didelot 
mv88e6xxx_atu_setup(struct mv88e6xxx_chip * chip)1589a2ac29d2SVivien Didelot static int mv88e6xxx_atu_setup(struct mv88e6xxx_chip *chip)
1590a2ac29d2SVivien Didelot {
1591c3a7d4adSVivien Didelot 	int err;
1592c3a7d4adSVivien Didelot 
1593daefc943SVivien Didelot 	err = mv88e6xxx_g1_atu_flush(chip, 0, true);
1594daefc943SVivien Didelot 	if (err)
1595daefc943SVivien Didelot 		return err;
1596daefc943SVivien Didelot 
159749506a9bSRasmus Villemoes 	/* The chips that have a "learn2all" bit in Global1, ATU
159849506a9bSRasmus Villemoes 	 * Control are precisely those whose port registers have a
159949506a9bSRasmus Villemoes 	 * Message Port bit in Port Control 1 and hence implement
160049506a9bSRasmus Villemoes 	 * ->port_setup_message_port.
160149506a9bSRasmus Villemoes 	 */
160249506a9bSRasmus Villemoes 	if (chip->info->ops->port_setup_message_port) {
1603c3a7d4adSVivien Didelot 		err = mv88e6xxx_g1_atu_set_learn2all(chip, true);
1604c3a7d4adSVivien Didelot 		if (err)
1605c3a7d4adSVivien Didelot 			return err;
160649506a9bSRasmus Villemoes 	}
1607c3a7d4adSVivien Didelot 
1608a2ac29d2SVivien Didelot 	return mv88e6xxx_g1_atu_set_age_time(chip, 300000);
1609a2ac29d2SVivien Didelot }
1610a2ac29d2SVivien Didelot 
mv88e6xxx_irl_setup(struct mv88e6xxx_chip * chip)1611cd8da8bbSVivien Didelot static int mv88e6xxx_irl_setup(struct mv88e6xxx_chip *chip)
1612cd8da8bbSVivien Didelot {
1613cd8da8bbSVivien Didelot 	int port;
1614cd8da8bbSVivien Didelot 	int err;
1615cd8da8bbSVivien Didelot 
1616cd8da8bbSVivien Didelot 	if (!chip->info->ops->irl_init_all)
1617cd8da8bbSVivien Didelot 		return 0;
1618cd8da8bbSVivien Didelot 
1619cd8da8bbSVivien Didelot 	for (port = 0; port < mv88e6xxx_num_ports(chip); port++) {
1620cd8da8bbSVivien Didelot 		/* Disable ingress rate limiting by resetting all per port
1621cd8da8bbSVivien Didelot 		 * ingress rate limit resources to their initial state.
1622cd8da8bbSVivien Didelot 		 */
1623cd8da8bbSVivien Didelot 		err = chip->info->ops->irl_init_all(chip, port);
1624cd8da8bbSVivien Didelot 		if (err)
1625cd8da8bbSVivien Didelot 			return err;
1626cd8da8bbSVivien Didelot 	}
1627cd8da8bbSVivien Didelot 
1628cd8da8bbSVivien Didelot 	return 0;
1629cd8da8bbSVivien Didelot }
1630cd8da8bbSVivien Didelot 
mv88e6xxx_mac_setup(struct mv88e6xxx_chip * chip)163104a69a17SVivien Didelot static int mv88e6xxx_mac_setup(struct mv88e6xxx_chip *chip)
163204a69a17SVivien Didelot {
163304a69a17SVivien Didelot 	if (chip->info->ops->set_switch_mac) {
163404a69a17SVivien Didelot 		u8 addr[ETH_ALEN];
163504a69a17SVivien Didelot 
163604a69a17SVivien Didelot 		eth_random_addr(addr);
163704a69a17SVivien Didelot 
163804a69a17SVivien Didelot 		return chip->info->ops->set_switch_mac(chip, addr);
163904a69a17SVivien Didelot 	}
164004a69a17SVivien Didelot 
164104a69a17SVivien Didelot 	return 0;
164204a69a17SVivien Didelot }
164304a69a17SVivien Didelot 
mv88e6xxx_pvt_map(struct mv88e6xxx_chip * chip,int dev,int port)164417a1594eSVivien Didelot static int mv88e6xxx_pvt_map(struct mv88e6xxx_chip *chip, int dev, int port)
164517a1594eSVivien Didelot {
164657e661aaSTobias Waldekranz 	struct dsa_switch_tree *dst = chip->ds->dst;
164757e661aaSTobias Waldekranz 	struct dsa_switch *ds;
164857e661aaSTobias Waldekranz 	struct dsa_port *dp;
164917a1594eSVivien Didelot 	u16 pvlan = 0;
165017a1594eSVivien Didelot 
165117a1594eSVivien Didelot 	if (!mv88e6xxx_has_pvt(chip))
1652d14939beSVivien Didelot 		return 0;
165317a1594eSVivien Didelot 
165417a1594eSVivien Didelot 	/* Skip the local source device, which uses in-chip port VLAN */
165557e661aaSTobias Waldekranz 	if (dev != chip->ds->index) {
1656aec5ac88SVivien Didelot 		pvlan = mv88e6xxx_port_vlan(chip, dev, port);
165717a1594eSVivien Didelot 
165857e661aaSTobias Waldekranz 		ds = dsa_switch_find(dst->index, dev);
165957e661aaSTobias Waldekranz 		dp = ds ? dsa_to_port(ds, port) : NULL;
1660dedd6a00SVladimir Oltean 		if (dp && dp->lag) {
166157e661aaSTobias Waldekranz 			/* As the PVT is used to limit flooding of
166257e661aaSTobias Waldekranz 			 * FORWARD frames, which use the LAG ID as the
166357e661aaSTobias Waldekranz 			 * source port, we must translate dev/port to
166457e661aaSTobias Waldekranz 			 * the special "LAG device" in the PVT, using
16653d4a0a2aSVladimir Oltean 			 * the LAG ID (one-based) as the port number
16663d4a0a2aSVladimir Oltean 			 * (zero-based).
166757e661aaSTobias Waldekranz 			 */
166878e70dbcSTobias Waldekranz 			dev = MV88E6XXX_G2_PVT_ADDR_DEV_TRUNK;
1669dedd6a00SVladimir Oltean 			port = dsa_port_lag_id_get(dp) - 1;
167057e661aaSTobias Waldekranz 		}
167157e661aaSTobias Waldekranz 	}
167257e661aaSTobias Waldekranz 
167317a1594eSVivien Didelot 	return mv88e6xxx_g2_pvt_write(chip, dev, port, pvlan);
167417a1594eSVivien Didelot }
167517a1594eSVivien Didelot 
mv88e6xxx_pvt_setup(struct mv88e6xxx_chip * chip)167681228996SVivien Didelot static int mv88e6xxx_pvt_setup(struct mv88e6xxx_chip *chip)
167781228996SVivien Didelot {
167817a1594eSVivien Didelot 	int dev, port;
167917a1594eSVivien Didelot 	int err;
168017a1594eSVivien Didelot 
168181228996SVivien Didelot 	if (!mv88e6xxx_has_pvt(chip))
168281228996SVivien Didelot 		return 0;
168381228996SVivien Didelot 
168481228996SVivien Didelot 	/* Clear 5 Bit Port for usage with Marvell Link Street devices:
168581228996SVivien Didelot 	 * use 4 bits for the Src_Port/Src_Trunk and 5 bits for the Src_Dev.
168681228996SVivien Didelot 	 */
168717a1594eSVivien Didelot 	err = mv88e6xxx_g2_misc_4_bit_port(chip);
168817a1594eSVivien Didelot 	if (err)
168917a1594eSVivien Didelot 		return err;
169017a1594eSVivien Didelot 
169117a1594eSVivien Didelot 	for (dev = 0; dev < MV88E6XXX_MAX_PVT_SWITCHES; ++dev) {
169217a1594eSVivien Didelot 		for (port = 0; port < MV88E6XXX_MAX_PVT_PORTS; ++port) {
169317a1594eSVivien Didelot 			err = mv88e6xxx_pvt_map(chip, dev, port);
169417a1594eSVivien Didelot 			if (err)
169517a1594eSVivien Didelot 				return err;
169617a1594eSVivien Didelot 		}
169717a1594eSVivien Didelot 	}
169817a1594eSVivien Didelot 
169917a1594eSVivien Didelot 	return 0;
170081228996SVivien Didelot }
170181228996SVivien Didelot 
mv88e6xxx_port_fast_age_fid(struct mv88e6xxx_chip * chip,int port,u16 fid)1702acaf4d2eSTobias Waldekranz static int mv88e6xxx_port_fast_age_fid(struct mv88e6xxx_chip *chip, int port,
1703acaf4d2eSTobias Waldekranz 				       u16 fid)
1704acaf4d2eSTobias Waldekranz {
1705acaf4d2eSTobias Waldekranz 	if (dsa_to_port(chip->ds, port)->lag)
1706acaf4d2eSTobias Waldekranz 		/* Hardware is incapable of fast-aging a LAG through a
1707acaf4d2eSTobias Waldekranz 		 * regular ATU move operation. Until we have something
1708acaf4d2eSTobias Waldekranz 		 * more fancy in place this is a no-op.
1709acaf4d2eSTobias Waldekranz 		 */
1710acaf4d2eSTobias Waldekranz 		return -EOPNOTSUPP;
1711acaf4d2eSTobias Waldekranz 
1712acaf4d2eSTobias Waldekranz 	return mv88e6xxx_g1_atu_remove(chip, fid, port, false);
1713acaf4d2eSTobias Waldekranz }
1714acaf4d2eSTobias Waldekranz 
mv88e6xxx_port_fast_age(struct dsa_switch * ds,int port)1715749efcb8SVivien Didelot static void mv88e6xxx_port_fast_age(struct dsa_switch *ds, int port)
1716749efcb8SVivien Didelot {
1717749efcb8SVivien Didelot 	struct mv88e6xxx_chip *chip = ds->priv;
1718749efcb8SVivien Didelot 	int err;
1719749efcb8SVivien Didelot 
1720c9acece0SRasmus Villemoes 	mv88e6xxx_reg_lock(chip);
1721acaf4d2eSTobias Waldekranz 	err = mv88e6xxx_port_fast_age_fid(chip, port, 0);
1722c9acece0SRasmus Villemoes 	mv88e6xxx_reg_unlock(chip);
1723749efcb8SVivien Didelot 
1724749efcb8SVivien Didelot 	if (err)
1725acaf4d2eSTobias Waldekranz 		dev_err(chip->ds->dev, "p%d: failed to flush ATU: %d\n",
1726acaf4d2eSTobias Waldekranz 			port, err);
1727749efcb8SVivien Didelot }
1728749efcb8SVivien Didelot 
mv88e6xxx_vtu_setup(struct mv88e6xxx_chip * chip)1729b486d7c9SVivien Didelot static int mv88e6xxx_vtu_setup(struct mv88e6xxx_chip *chip)
1730b486d7c9SVivien Didelot {
1731e545f865STobias Waldekranz 	if (!mv88e6xxx_max_vid(chip))
1732b486d7c9SVivien Didelot 		return 0;
1733b486d7c9SVivien Didelot 
1734b486d7c9SVivien Didelot 	return mv88e6xxx_g1_vtu_flush(chip);
1735b486d7c9SVivien Didelot }
1736b486d7c9SVivien Didelot 
mv88e6xxx_vtu_get(struct mv88e6xxx_chip * chip,u16 vid,struct mv88e6xxx_vtu_entry * entry)173734065c58STobias Waldekranz static int mv88e6xxx_vtu_get(struct mv88e6xxx_chip *chip, u16 vid,
1738f1394b78SVivien Didelot 			     struct mv88e6xxx_vtu_entry *entry)
1739f1394b78SVivien Didelot {
174034065c58STobias Waldekranz 	int err;
174134065c58STobias Waldekranz 
1742f1394b78SVivien Didelot 	if (!chip->info->ops->vtu_getnext)
1743f1394b78SVivien Didelot 		return -EOPNOTSUPP;
1744f1394b78SVivien Didelot 
174534065c58STobias Waldekranz 	entry->vid = vid ? vid - 1 : mv88e6xxx_max_vid(chip);
174634065c58STobias Waldekranz 	entry->valid = false;
174734065c58STobias Waldekranz 
174834065c58STobias Waldekranz 	err = chip->info->ops->vtu_getnext(chip, entry);
174934065c58STobias Waldekranz 
175034065c58STobias Waldekranz 	if (entry->vid != vid)
175134065c58STobias Waldekranz 		entry->valid = false;
175234065c58STobias Waldekranz 
175334065c58STobias Waldekranz 	return err;
1754f1394b78SVivien Didelot }
1755f1394b78SVivien Didelot 
mv88e6xxx_vtu_walk(struct mv88e6xxx_chip * chip,int (* cb)(struct mv88e6xxx_chip * chip,const struct mv88e6xxx_vtu_entry * entry,void * priv),void * priv)1756830763b9SHans J. Schultz int mv88e6xxx_vtu_walk(struct mv88e6xxx_chip *chip,
1757d89ef4b8STobias Waldekranz 		       int (*cb)(struct mv88e6xxx_chip *chip,
1758d89ef4b8STobias Waldekranz 				 const struct mv88e6xxx_vtu_entry *entry,
1759d89ef4b8STobias Waldekranz 				 void *priv),
1760d89ef4b8STobias Waldekranz 		       void *priv)
1761d89ef4b8STobias Waldekranz {
1762d89ef4b8STobias Waldekranz 	struct mv88e6xxx_vtu_entry entry = {
1763d89ef4b8STobias Waldekranz 		.vid = mv88e6xxx_max_vid(chip),
1764d89ef4b8STobias Waldekranz 		.valid = false,
1765d89ef4b8STobias Waldekranz 	};
1766d89ef4b8STobias Waldekranz 	int err;
1767d89ef4b8STobias Waldekranz 
1768d89ef4b8STobias Waldekranz 	if (!chip->info->ops->vtu_getnext)
1769d89ef4b8STobias Waldekranz 		return -EOPNOTSUPP;
1770d89ef4b8STobias Waldekranz 
1771d89ef4b8STobias Waldekranz 	do {
1772d89ef4b8STobias Waldekranz 		err = chip->info->ops->vtu_getnext(chip, &entry);
1773d89ef4b8STobias Waldekranz 		if (err)
1774d89ef4b8STobias Waldekranz 			return err;
1775d89ef4b8STobias Waldekranz 
1776d89ef4b8STobias Waldekranz 		if (!entry.valid)
1777d89ef4b8STobias Waldekranz 			break;
1778d89ef4b8STobias Waldekranz 
1779d89ef4b8STobias Waldekranz 		err = cb(chip, &entry, priv);
1780d89ef4b8STobias Waldekranz 		if (err)
1781d89ef4b8STobias Waldekranz 			return err;
1782d89ef4b8STobias Waldekranz 	} while (entry.vid < mv88e6xxx_max_vid(chip));
1783d89ef4b8STobias Waldekranz 
1784d89ef4b8STobias Waldekranz 	return 0;
1785d89ef4b8STobias Waldekranz }
1786d89ef4b8STobias Waldekranz 
mv88e6xxx_vtu_loadpurge(struct mv88e6xxx_chip * chip,struct mv88e6xxx_vtu_entry * entry)17870ad5daf6SVivien Didelot static int mv88e6xxx_vtu_loadpurge(struct mv88e6xxx_chip *chip,
17880ad5daf6SVivien Didelot 				   struct mv88e6xxx_vtu_entry *entry)
17890ad5daf6SVivien Didelot {
17900ad5daf6SVivien Didelot 	if (!chip->info->ops->vtu_loadpurge)
17910ad5daf6SVivien Didelot 		return -EOPNOTSUPP;
17920ad5daf6SVivien Didelot 
17930ad5daf6SVivien Didelot 	return chip->info->ops->vtu_loadpurge(chip, entry);
17940ad5daf6SVivien Didelot }
17950ad5daf6SVivien Didelot 
mv88e6xxx_fid_map_vlan(struct mv88e6xxx_chip * chip,const struct mv88e6xxx_vtu_entry * entry,void * _fid_bitmap)1796d89ef4b8STobias Waldekranz static int mv88e6xxx_fid_map_vlan(struct mv88e6xxx_chip *chip,
1797d89ef4b8STobias Waldekranz 				  const struct mv88e6xxx_vtu_entry *entry,
1798d89ef4b8STobias Waldekranz 				  void *_fid_bitmap)
1799d89ef4b8STobias Waldekranz {
1800d89ef4b8STobias Waldekranz 	unsigned long *fid_bitmap = _fid_bitmap;
1801d89ef4b8STobias Waldekranz 
1802d89ef4b8STobias Waldekranz 	set_bit(entry->fid, fid_bitmap);
1803d89ef4b8STobias Waldekranz 	return 0;
1804d89ef4b8STobias Waldekranz }
1805d89ef4b8STobias Waldekranz 
mv88e6xxx_fid_map(struct mv88e6xxx_chip * chip,unsigned long * fid_bitmap)180690b6dbdfSAndrew Lunn int mv88e6xxx_fid_map(struct mv88e6xxx_chip *chip, unsigned long *fid_bitmap)
1807fad09c73SVivien Didelot {
1808fad09c73SVivien Didelot 	bitmap_zero(fid_bitmap, MV88E6XXX_N_FID);
1809fad09c73SVivien Didelot 
1810d352b20fSTobias Waldekranz 	/* Every FID has an associated VID, so walking the VTU
1811d352b20fSTobias Waldekranz 	 * will discover the full set of FIDs in use.
1812d352b20fSTobias Waldekranz 	 */
1813d89ef4b8STobias Waldekranz 	return mv88e6xxx_vtu_walk(chip, mv88e6xxx_fid_map_vlan, fid_bitmap);
181490b6dbdfSAndrew Lunn }
181590b6dbdfSAndrew Lunn 
mv88e6xxx_atu_new(struct mv88e6xxx_chip * chip,u16 * fid)181690b6dbdfSAndrew Lunn static int mv88e6xxx_atu_new(struct mv88e6xxx_chip *chip, u16 *fid)
181790b6dbdfSAndrew Lunn {
181890b6dbdfSAndrew Lunn 	DECLARE_BITMAP(fid_bitmap, MV88E6XXX_N_FID);
181990b6dbdfSAndrew Lunn 	int err;
182090b6dbdfSAndrew Lunn 
182190b6dbdfSAndrew Lunn 	err = mv88e6xxx_fid_map(chip, fid_bitmap);
182290b6dbdfSAndrew Lunn 	if (err)
182390b6dbdfSAndrew Lunn 		return err;
182490b6dbdfSAndrew Lunn 
1825d352b20fSTobias Waldekranz 	*fid = find_first_zero_bit(fid_bitmap, MV88E6XXX_N_FID);
1826fad09c73SVivien Didelot 	if (unlikely(*fid >= mv88e6xxx_num_databases(chip)))
1827fad09c73SVivien Didelot 		return -ENOSPC;
1828fad09c73SVivien Didelot 
1829fad09c73SVivien Didelot 	/* Clear the database */
1830daefc943SVivien Didelot 	return mv88e6xxx_g1_atu_flush(chip, *fid, true);
1831fad09c73SVivien Didelot }
1832fad09c73SVivien Didelot 
mv88e6xxx_stu_loadpurge(struct mv88e6xxx_chip * chip,struct mv88e6xxx_stu_entry * entry)183349c98c1dSTobias Waldekranz static int mv88e6xxx_stu_loadpurge(struct mv88e6xxx_chip *chip,
183449c98c1dSTobias Waldekranz 				   struct mv88e6xxx_stu_entry *entry)
183549c98c1dSTobias Waldekranz {
183649c98c1dSTobias Waldekranz 	if (!chip->info->ops->stu_loadpurge)
183749c98c1dSTobias Waldekranz 		return -EOPNOTSUPP;
183849c98c1dSTobias Waldekranz 
183949c98c1dSTobias Waldekranz 	return chip->info->ops->stu_loadpurge(chip, entry);
184049c98c1dSTobias Waldekranz }
184149c98c1dSTobias Waldekranz 
mv88e6xxx_stu_setup(struct mv88e6xxx_chip * chip)184249c98c1dSTobias Waldekranz static int mv88e6xxx_stu_setup(struct mv88e6xxx_chip *chip)
184349c98c1dSTobias Waldekranz {
184449c98c1dSTobias Waldekranz 	struct mv88e6xxx_stu_entry stu = {
184549c98c1dSTobias Waldekranz 		.valid = true,
184649c98c1dSTobias Waldekranz 		.sid = 0
184749c98c1dSTobias Waldekranz 	};
184849c98c1dSTobias Waldekranz 
184949c98c1dSTobias Waldekranz 	if (!mv88e6xxx_has_stu(chip))
185049c98c1dSTobias Waldekranz 		return 0;
185149c98c1dSTobias Waldekranz 
185249c98c1dSTobias Waldekranz 	/* Make sure that SID 0 is always valid. This is used by VTU
185349c98c1dSTobias Waldekranz 	 * entries that do not make use of the STU, e.g. when creating
185449c98c1dSTobias Waldekranz 	 * a VLAN upper on a port that is also part of a VLAN
185549c98c1dSTobias Waldekranz 	 * filtering bridge.
185649c98c1dSTobias Waldekranz 	 */
185749c98c1dSTobias Waldekranz 	return mv88e6xxx_stu_loadpurge(chip, &stu);
185849c98c1dSTobias Waldekranz }
185949c98c1dSTobias Waldekranz 
mv88e6xxx_sid_get(struct mv88e6xxx_chip * chip,u8 * sid)1860acaf4d2eSTobias Waldekranz static int mv88e6xxx_sid_get(struct mv88e6xxx_chip *chip, u8 *sid)
1861acaf4d2eSTobias Waldekranz {
1862acaf4d2eSTobias Waldekranz 	DECLARE_BITMAP(busy, MV88E6XXX_N_SID) = { 0 };
1863acaf4d2eSTobias Waldekranz 	struct mv88e6xxx_mst *mst;
1864acaf4d2eSTobias Waldekranz 
1865acaf4d2eSTobias Waldekranz 	__set_bit(0, busy);
1866acaf4d2eSTobias Waldekranz 
1867acaf4d2eSTobias Waldekranz 	list_for_each_entry(mst, &chip->msts, node)
1868acaf4d2eSTobias Waldekranz 		__set_bit(mst->stu.sid, busy);
1869acaf4d2eSTobias Waldekranz 
1870acaf4d2eSTobias Waldekranz 	*sid = find_first_zero_bit(busy, MV88E6XXX_N_SID);
1871acaf4d2eSTobias Waldekranz 
1872acaf4d2eSTobias Waldekranz 	return (*sid >= mv88e6xxx_max_sid(chip)) ? -ENOSPC : 0;
1873acaf4d2eSTobias Waldekranz }
1874acaf4d2eSTobias Waldekranz 
mv88e6xxx_mst_put(struct mv88e6xxx_chip * chip,u8 sid)1875acaf4d2eSTobias Waldekranz static int mv88e6xxx_mst_put(struct mv88e6xxx_chip *chip, u8 sid)
1876acaf4d2eSTobias Waldekranz {
1877acaf4d2eSTobias Waldekranz 	struct mv88e6xxx_mst *mst, *tmp;
1878acaf4d2eSTobias Waldekranz 	int err;
1879acaf4d2eSTobias Waldekranz 
1880acaf4d2eSTobias Waldekranz 	if (!sid)
1881acaf4d2eSTobias Waldekranz 		return 0;
1882acaf4d2eSTobias Waldekranz 
1883acaf4d2eSTobias Waldekranz 	list_for_each_entry_safe(mst, tmp, &chip->msts, node) {
1884acaf4d2eSTobias Waldekranz 		if (mst->stu.sid != sid)
1885acaf4d2eSTobias Waldekranz 			continue;
1886acaf4d2eSTobias Waldekranz 
1887acaf4d2eSTobias Waldekranz 		if (!refcount_dec_and_test(&mst->refcnt))
1888acaf4d2eSTobias Waldekranz 			return 0;
1889acaf4d2eSTobias Waldekranz 
1890acaf4d2eSTobias Waldekranz 		mst->stu.valid = false;
1891acaf4d2eSTobias Waldekranz 		err = mv88e6xxx_stu_loadpurge(chip, &mst->stu);
1892acaf4d2eSTobias Waldekranz 		if (err) {
1893acaf4d2eSTobias Waldekranz 			refcount_set(&mst->refcnt, 1);
1894acaf4d2eSTobias Waldekranz 			return err;
1895acaf4d2eSTobias Waldekranz 		}
1896acaf4d2eSTobias Waldekranz 
1897acaf4d2eSTobias Waldekranz 		list_del(&mst->node);
1898acaf4d2eSTobias Waldekranz 		kfree(mst);
1899acaf4d2eSTobias Waldekranz 		return 0;
1900acaf4d2eSTobias Waldekranz 	}
1901acaf4d2eSTobias Waldekranz 
1902acaf4d2eSTobias Waldekranz 	return -ENOENT;
1903acaf4d2eSTobias Waldekranz }
1904acaf4d2eSTobias Waldekranz 
mv88e6xxx_mst_get(struct mv88e6xxx_chip * chip,struct net_device * br,u16 msti,u8 * sid)1905acaf4d2eSTobias Waldekranz static int mv88e6xxx_mst_get(struct mv88e6xxx_chip *chip, struct net_device *br,
1906acaf4d2eSTobias Waldekranz 			     u16 msti, u8 *sid)
1907acaf4d2eSTobias Waldekranz {
1908acaf4d2eSTobias Waldekranz 	struct mv88e6xxx_mst *mst;
1909acaf4d2eSTobias Waldekranz 	int err, i;
1910acaf4d2eSTobias Waldekranz 
1911acaf4d2eSTobias Waldekranz 	if (!mv88e6xxx_has_stu(chip)) {
1912acaf4d2eSTobias Waldekranz 		err = -EOPNOTSUPP;
1913acaf4d2eSTobias Waldekranz 		goto err;
1914acaf4d2eSTobias Waldekranz 	}
1915acaf4d2eSTobias Waldekranz 
1916acaf4d2eSTobias Waldekranz 	if (!msti) {
1917acaf4d2eSTobias Waldekranz 		*sid = 0;
1918acaf4d2eSTobias Waldekranz 		return 0;
1919acaf4d2eSTobias Waldekranz 	}
1920acaf4d2eSTobias Waldekranz 
1921acaf4d2eSTobias Waldekranz 	list_for_each_entry(mst, &chip->msts, node) {
1922acaf4d2eSTobias Waldekranz 		if (mst->br == br && mst->msti == msti) {
1923acaf4d2eSTobias Waldekranz 			refcount_inc(&mst->refcnt);
1924acaf4d2eSTobias Waldekranz 			*sid = mst->stu.sid;
1925acaf4d2eSTobias Waldekranz 			return 0;
1926acaf4d2eSTobias Waldekranz 		}
1927acaf4d2eSTobias Waldekranz 	}
1928acaf4d2eSTobias Waldekranz 
1929acaf4d2eSTobias Waldekranz 	err = mv88e6xxx_sid_get(chip, sid);
1930acaf4d2eSTobias Waldekranz 	if (err)
1931acaf4d2eSTobias Waldekranz 		goto err;
1932acaf4d2eSTobias Waldekranz 
1933acaf4d2eSTobias Waldekranz 	mst = kzalloc(sizeof(*mst), GFP_KERNEL);
1934acaf4d2eSTobias Waldekranz 	if (!mst) {
1935acaf4d2eSTobias Waldekranz 		err = -ENOMEM;
1936acaf4d2eSTobias Waldekranz 		goto err;
1937acaf4d2eSTobias Waldekranz 	}
1938acaf4d2eSTobias Waldekranz 
1939acaf4d2eSTobias Waldekranz 	INIT_LIST_HEAD(&mst->node);
1940acaf4d2eSTobias Waldekranz 	refcount_set(&mst->refcnt, 1);
1941acaf4d2eSTobias Waldekranz 	mst->br = br;
1942acaf4d2eSTobias Waldekranz 	mst->msti = msti;
1943acaf4d2eSTobias Waldekranz 	mst->stu.valid = true;
1944acaf4d2eSTobias Waldekranz 	mst->stu.sid = *sid;
1945acaf4d2eSTobias Waldekranz 
1946acaf4d2eSTobias Waldekranz 	/* The bridge starts out all ports in the disabled state. But
1947acaf4d2eSTobias Waldekranz 	 * a STU state of disabled means to go by the port-global
1948acaf4d2eSTobias Waldekranz 	 * state. So we set all user port's initial state to blocking,
1949acaf4d2eSTobias Waldekranz 	 * to match the bridge's behavior.
1950acaf4d2eSTobias Waldekranz 	 */
1951acaf4d2eSTobias Waldekranz 	for (i = 0; i < mv88e6xxx_num_ports(chip); i++)
1952acaf4d2eSTobias Waldekranz 		mst->stu.state[i] = dsa_is_user_port(chip->ds, i) ?
1953acaf4d2eSTobias Waldekranz 			MV88E6XXX_PORT_CTL0_STATE_BLOCKING :
1954acaf4d2eSTobias Waldekranz 			MV88E6XXX_PORT_CTL0_STATE_DISABLED;
1955acaf4d2eSTobias Waldekranz 
1956acaf4d2eSTobias Waldekranz 	err = mv88e6xxx_stu_loadpurge(chip, &mst->stu);
1957acaf4d2eSTobias Waldekranz 	if (err)
1958acaf4d2eSTobias Waldekranz 		goto err_free;
1959acaf4d2eSTobias Waldekranz 
1960acaf4d2eSTobias Waldekranz 	list_add_tail(&mst->node, &chip->msts);
1961acaf4d2eSTobias Waldekranz 	return 0;
1962acaf4d2eSTobias Waldekranz 
1963acaf4d2eSTobias Waldekranz err_free:
1964acaf4d2eSTobias Waldekranz 	kfree(mst);
1965acaf4d2eSTobias Waldekranz err:
1966acaf4d2eSTobias Waldekranz 	return err;
1967acaf4d2eSTobias Waldekranz }
1968acaf4d2eSTobias Waldekranz 
mv88e6xxx_port_mst_state_set(struct dsa_switch * ds,int port,const struct switchdev_mst_state * st)1969acaf4d2eSTobias Waldekranz static int mv88e6xxx_port_mst_state_set(struct dsa_switch *ds, int port,
1970acaf4d2eSTobias Waldekranz 					const struct switchdev_mst_state *st)
1971acaf4d2eSTobias Waldekranz {
1972acaf4d2eSTobias Waldekranz 	struct dsa_port *dp = dsa_to_port(ds, port);
1973acaf4d2eSTobias Waldekranz 	struct mv88e6xxx_chip *chip = ds->priv;
1974acaf4d2eSTobias Waldekranz 	struct mv88e6xxx_mst *mst;
1975acaf4d2eSTobias Waldekranz 	u8 state;
1976acaf4d2eSTobias Waldekranz 	int err;
1977acaf4d2eSTobias Waldekranz 
1978acaf4d2eSTobias Waldekranz 	if (!mv88e6xxx_has_stu(chip))
1979acaf4d2eSTobias Waldekranz 		return -EOPNOTSUPP;
1980acaf4d2eSTobias Waldekranz 
1981acaf4d2eSTobias Waldekranz 	switch (st->state) {
1982acaf4d2eSTobias Waldekranz 	case BR_STATE_DISABLED:
1983acaf4d2eSTobias Waldekranz 	case BR_STATE_BLOCKING:
1984acaf4d2eSTobias Waldekranz 	case BR_STATE_LISTENING:
1985acaf4d2eSTobias Waldekranz 		state = MV88E6XXX_PORT_CTL0_STATE_BLOCKING;
1986acaf4d2eSTobias Waldekranz 		break;
1987acaf4d2eSTobias Waldekranz 	case BR_STATE_LEARNING:
1988acaf4d2eSTobias Waldekranz 		state = MV88E6XXX_PORT_CTL0_STATE_LEARNING;
1989acaf4d2eSTobias Waldekranz 		break;
1990acaf4d2eSTobias Waldekranz 	case BR_STATE_FORWARDING:
1991acaf4d2eSTobias Waldekranz 		state = MV88E6XXX_PORT_CTL0_STATE_FORWARDING;
1992acaf4d2eSTobias Waldekranz 		break;
1993acaf4d2eSTobias Waldekranz 	default:
1994acaf4d2eSTobias Waldekranz 		return -EINVAL;
1995acaf4d2eSTobias Waldekranz 	}
1996acaf4d2eSTobias Waldekranz 
1997acaf4d2eSTobias Waldekranz 	list_for_each_entry(mst, &chip->msts, node) {
1998acaf4d2eSTobias Waldekranz 		if (mst->br == dsa_port_bridge_dev_get(dp) &&
1999acaf4d2eSTobias Waldekranz 		    mst->msti == st->msti) {
2000acaf4d2eSTobias Waldekranz 			if (mst->stu.state[port] == state)
2001acaf4d2eSTobias Waldekranz 				return 0;
2002acaf4d2eSTobias Waldekranz 
2003acaf4d2eSTobias Waldekranz 			mst->stu.state[port] = state;
2004acaf4d2eSTobias Waldekranz 			mv88e6xxx_reg_lock(chip);
2005acaf4d2eSTobias Waldekranz 			err = mv88e6xxx_stu_loadpurge(chip, &mst->stu);
2006acaf4d2eSTobias Waldekranz 			mv88e6xxx_reg_unlock(chip);
2007acaf4d2eSTobias Waldekranz 			return err;
2008acaf4d2eSTobias Waldekranz 		}
2009acaf4d2eSTobias Waldekranz 	}
2010acaf4d2eSTobias Waldekranz 
2011acaf4d2eSTobias Waldekranz 	return -ENOENT;
2012acaf4d2eSTobias Waldekranz }
2013acaf4d2eSTobias Waldekranz 
mv88e6xxx_port_check_hw_vlan(struct dsa_switch * ds,int port,u16 vid)2014fad09c73SVivien Didelot static int mv88e6xxx_port_check_hw_vlan(struct dsa_switch *ds, int port,
2015b7a9e0daSVladimir Oltean 					u16 vid)
2016fad09c73SVivien Didelot {
20170493fa79SVladimir Oltean 	struct dsa_port *dp = dsa_to_port(ds, port), *other_dp;
201804bed143SVivien Didelot 	struct mv88e6xxx_chip *chip = ds->priv;
2019425d2d37SVivien Didelot 	struct mv88e6xxx_vtu_entry vlan;
20200493fa79SVladimir Oltean 	int err;
2021fad09c73SVivien Didelot 
2022db06ae41SAndrew Lunn 	/* DSA and CPU ports have to be members of multiple vlans */
20230493fa79SVladimir Oltean 	if (dsa_port_is_dsa(dp) || dsa_port_is_cpu(dp))
2024db06ae41SAndrew Lunn 		return 0;
2025db06ae41SAndrew Lunn 
202634065c58STobias Waldekranz 	err = mv88e6xxx_vtu_get(chip, vid, &vlan);
2027fad09c73SVivien Didelot 	if (err)
20287095a4c4SVivien Didelot 		return err;
2029fad09c73SVivien Didelot 
2030fad09c73SVivien Didelot 	if (!vlan.valid)
2031b7a9e0daSVladimir Oltean 		return 0;
2032fad09c73SVivien Didelot 
20330493fa79SVladimir Oltean 	dsa_switch_for_each_user_port(other_dp, ds) {
203441fb0cf1SVladimir Oltean 		struct net_device *other_br;
203541fb0cf1SVladimir Oltean 
20360493fa79SVladimir Oltean 		if (vlan.member[other_dp->index] ==
20377ec60d6eSVivien Didelot 		    MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER)
2038fad09c73SVivien Didelot 			continue;
2039fad09c73SVivien Didelot 
204041fb0cf1SVladimir Oltean 		if (dsa_port_bridge_same(dp, other_dp))
2041fad09c73SVivien Didelot 			break; /* same bridge, check next VLAN */
2042fad09c73SVivien Didelot 
204341fb0cf1SVladimir Oltean 		other_br = dsa_port_bridge_dev_get(other_dp);
204441fb0cf1SVladimir Oltean 		if (!other_br)
204566e2809dSAndrew Lunn 			continue;
204666e2809dSAndrew Lunn 
2047743fcc28SAndrew Lunn 		dev_err(ds->dev, "p%d: hw VLAN %d already used by port %d in %s\n",
204841fb0cf1SVladimir Oltean 			port, vlan.vid, other_dp->index, netdev_name(other_br));
20497095a4c4SVivien Didelot 		return -EOPNOTSUPP;
2050fad09c73SVivien Didelot 	}
2051fad09c73SVivien Didelot 
20527095a4c4SVivien Didelot 	return 0;
2053fad09c73SVivien Didelot }
2054fad09c73SVivien Didelot 
mv88e6xxx_port_commit_pvid(struct mv88e6xxx_chip * chip,int port)20558b6836d8SVladimir Oltean static int mv88e6xxx_port_commit_pvid(struct mv88e6xxx_chip *chip, int port)
20568b6836d8SVladimir Oltean {
20578b6836d8SVladimir Oltean 	struct dsa_port *dp = dsa_to_port(chip->ds, port);
205841fb0cf1SVladimir Oltean 	struct net_device *br = dsa_port_bridge_dev_get(dp);
20598b6836d8SVladimir Oltean 	struct mv88e6xxx_port *p = &chip->ports[port];
20605bded825SVladimir Oltean 	u16 pvid = MV88E6XXX_VID_STANDALONE;
20618b6836d8SVladimir Oltean 	bool drop_untagged = false;
20628b6836d8SVladimir Oltean 	int err;
20638b6836d8SVladimir Oltean 
206441fb0cf1SVladimir Oltean 	if (br) {
206541fb0cf1SVladimir Oltean 		if (br_vlan_enabled(br)) {
20668b6836d8SVladimir Oltean 			pvid = p->bridge_pvid.vid;
20678b6836d8SVladimir Oltean 			drop_untagged = !p->bridge_pvid.valid;
20685bded825SVladimir Oltean 		} else {
20695bded825SVladimir Oltean 			pvid = MV88E6XXX_VID_BRIDGED;
20705bded825SVladimir Oltean 		}
20718b6836d8SVladimir Oltean 	}
20728b6836d8SVladimir Oltean 
20738b6836d8SVladimir Oltean 	err = mv88e6xxx_port_set_pvid(chip, port, pvid);
20748b6836d8SVladimir Oltean 	if (err)
20758b6836d8SVladimir Oltean 		return err;
20768b6836d8SVladimir Oltean 
20778b6836d8SVladimir Oltean 	return mv88e6xxx_port_drop_untagged(chip, port, drop_untagged);
20788b6836d8SVladimir Oltean }
20798b6836d8SVladimir Oltean 
mv88e6xxx_port_vlan_filtering(struct dsa_switch * ds,int port,bool vlan_filtering,struct netlink_ext_ack * extack)2080fad09c73SVivien Didelot static int mv88e6xxx_port_vlan_filtering(struct dsa_switch *ds, int port,
208189153ed6SVladimir Oltean 					 bool vlan_filtering,
208289153ed6SVladimir Oltean 					 struct netlink_ext_ack *extack)
2083fad09c73SVivien Didelot {
208404bed143SVivien Didelot 	struct mv88e6xxx_chip *chip = ds->priv;
208581c6edb2SVivien Didelot 	u16 mode = vlan_filtering ? MV88E6XXX_PORT_CTL2_8021Q_MODE_SECURE :
208681c6edb2SVivien Didelot 		MV88E6XXX_PORT_CTL2_8021Q_MODE_DISABLED;
20870e7b9925SAndrew Lunn 	int err;
2088fad09c73SVivien Didelot 
2089bae33f2bSVladimir Oltean 	if (!mv88e6xxx_max_vid(chip))
2090bae33f2bSVladimir Oltean 		return -EOPNOTSUPP;
2091fad09c73SVivien Didelot 
2092c9acece0SRasmus Villemoes 	mv88e6xxx_reg_lock(chip);
20938b6836d8SVladimir Oltean 
2094385a0995SVivien Didelot 	err = mv88e6xxx_port_set_8021q_mode(chip, port, mode);
20958b6836d8SVladimir Oltean 	if (err)
20968b6836d8SVladimir Oltean 		goto unlock;
20978b6836d8SVladimir Oltean 
20988b6836d8SVladimir Oltean 	err = mv88e6xxx_port_commit_pvid(chip, port);
20998b6836d8SVladimir Oltean 	if (err)
21008b6836d8SVladimir Oltean 		goto unlock;
21018b6836d8SVladimir Oltean 
21028b6836d8SVladimir Oltean unlock:
2103c9acece0SRasmus Villemoes 	mv88e6xxx_reg_unlock(chip);
2104fad09c73SVivien Didelot 
21050e7b9925SAndrew Lunn 	return err;
2106fad09c73SVivien Didelot }
2107fad09c73SVivien Didelot 
2108fad09c73SVivien Didelot static int
mv88e6xxx_port_vlan_prepare(struct dsa_switch * ds,int port,const struct switchdev_obj_port_vlan * vlan)2109fad09c73SVivien Didelot mv88e6xxx_port_vlan_prepare(struct dsa_switch *ds, int port,
211080e02360SVivien Didelot 			    const struct switchdev_obj_port_vlan *vlan)
2111fad09c73SVivien Didelot {
211204bed143SVivien Didelot 	struct mv88e6xxx_chip *chip = ds->priv;
2113fad09c73SVivien Didelot 	int err;
2114fad09c73SVivien Didelot 
2115e545f865STobias Waldekranz 	if (!mv88e6xxx_max_vid(chip))
2116fad09c73SVivien Didelot 		return -EOPNOTSUPP;
2117fad09c73SVivien Didelot 
2118fad09c73SVivien Didelot 	/* If the requested port doesn't belong to the same bridge as the VLAN
2119fad09c73SVivien Didelot 	 * members, do not support it (yet) and fallback to software VLAN.
2120fad09c73SVivien Didelot 	 */
21217095a4c4SVivien Didelot 	mv88e6xxx_reg_lock(chip);
2122b7a9e0daSVladimir Oltean 	err = mv88e6xxx_port_check_hw_vlan(ds, port, vlan->vid);
21237095a4c4SVivien Didelot 	mv88e6xxx_reg_unlock(chip);
2124fad09c73SVivien Didelot 
21257095a4c4SVivien Didelot 	return err;
2126fad09c73SVivien Didelot }
2127fad09c73SVivien Didelot 
mv88e6xxx_port_db_get(struct mv88e6xxx_chip * chip,const unsigned char * addr,u16 vid,u16 * fid,struct mv88e6xxx_atu_entry * entry)2128*78f83ea6SJoseph Huang static int mv88e6xxx_port_db_get(struct mv88e6xxx_chip *chip,
2129a4c93ae1SAndrew Lunn 				 const unsigned char *addr, u16 vid,
2130*78f83ea6SJoseph Huang 				 u16 *fid, struct mv88e6xxx_atu_entry *entry)
2131a4c93ae1SAndrew Lunn {
21325ef8d249SVivien Didelot 	struct mv88e6xxx_vtu_entry vlan;
2133a4c93ae1SAndrew Lunn 	int err;
2134a4c93ae1SAndrew Lunn 
21355bded825SVladimir Oltean 	/* Ports have two private address databases: one for when the port is
21365bded825SVladimir Oltean 	 * standalone and one for when the port is under a bridge and the
21375bded825SVladimir Oltean 	 * 802.1Q mode is disabled. When the port is standalone, DSA wants its
21385bded825SVladimir Oltean 	 * address database to remain 100% empty, so we never load an ATU entry
21395bded825SVladimir Oltean 	 * into a standalone port's database. Therefore, translate the null
21405bded825SVladimir Oltean 	 * VLAN ID into the port's database used for VLAN-unaware bridging.
21415bded825SVladimir Oltean 	 */
21425ef8d249SVivien Didelot 	if (vid == 0) {
2143*78f83ea6SJoseph Huang 		*fid = MV88E6XXX_FID_BRIDGED;
21445ef8d249SVivien Didelot 	} else {
214534065c58STobias Waldekranz 		err = mv88e6xxx_vtu_get(chip, vid, &vlan);
21465ef8d249SVivien Didelot 		if (err)
21475ef8d249SVivien Didelot 			return err;
21485ef8d249SVivien Didelot 
21495ef8d249SVivien Didelot 		/* switchdev expects -EOPNOTSUPP to honor software VLANs */
215034065c58STobias Waldekranz 		if (!vlan.valid)
21515ef8d249SVivien Didelot 			return -EOPNOTSUPP;
21525ef8d249SVivien Didelot 
2153*78f83ea6SJoseph Huang 		*fid = vlan.fid;
21545ef8d249SVivien Didelot 	}
2155a4c93ae1SAndrew Lunn 
2156*78f83ea6SJoseph Huang 	entry->state = 0;
2157*78f83ea6SJoseph Huang 	ether_addr_copy(entry->mac, addr);
2158*78f83ea6SJoseph Huang 	eth_addr_dec(entry->mac);
2159a4c93ae1SAndrew Lunn 
2160*78f83ea6SJoseph Huang 	return mv88e6xxx_g1_atu_getnext(chip, *fid, entry);
2161*78f83ea6SJoseph Huang }
2162*78f83ea6SJoseph Huang 
mv88e6xxx_port_db_find(struct mv88e6xxx_chip * chip,const unsigned char * addr,u16 vid)2163*78f83ea6SJoseph Huang static bool mv88e6xxx_port_db_find(struct mv88e6xxx_chip *chip,
2164*78f83ea6SJoseph Huang 				   const unsigned char *addr, u16 vid)
2165*78f83ea6SJoseph Huang {
2166*78f83ea6SJoseph Huang 	struct mv88e6xxx_atu_entry entry;
2167*78f83ea6SJoseph Huang 	u16 fid;
2168*78f83ea6SJoseph Huang 	int err;
2169*78f83ea6SJoseph Huang 
2170*78f83ea6SJoseph Huang 	err = mv88e6xxx_port_db_get(chip, addr, vid, &fid, &entry);
2171*78f83ea6SJoseph Huang 	if (err)
2172*78f83ea6SJoseph Huang 		return false;
2173*78f83ea6SJoseph Huang 
2174*78f83ea6SJoseph Huang 	return entry.state && ether_addr_equal(entry.mac, addr);
2175*78f83ea6SJoseph Huang }
2176*78f83ea6SJoseph Huang 
mv88e6xxx_port_db_load_purge(struct mv88e6xxx_chip * chip,int port,const unsigned char * addr,u16 vid,u8 state)2177*78f83ea6SJoseph Huang static int mv88e6xxx_port_db_load_purge(struct mv88e6xxx_chip *chip, int port,
2178*78f83ea6SJoseph Huang 					const unsigned char *addr, u16 vid,
2179*78f83ea6SJoseph Huang 					u8 state)
2180*78f83ea6SJoseph Huang {
2181*78f83ea6SJoseph Huang 	struct mv88e6xxx_atu_entry entry;
2182*78f83ea6SJoseph Huang 	u16 fid;
2183*78f83ea6SJoseph Huang 	int err;
2184*78f83ea6SJoseph Huang 
2185*78f83ea6SJoseph Huang 	err = mv88e6xxx_port_db_get(chip, addr, vid, &fid, &entry);
2186a4c93ae1SAndrew Lunn 	if (err)
2187a4c93ae1SAndrew Lunn 		return err;
2188a4c93ae1SAndrew Lunn 
2189a4c93ae1SAndrew Lunn 	/* Initialize a fresh ATU entry if it isn't found */
2190d8291a95SVivien Didelot 	if (!entry.state || !ether_addr_equal(entry.mac, addr)) {
2191a4c93ae1SAndrew Lunn 		memset(&entry, 0, sizeof(entry));
2192a4c93ae1SAndrew Lunn 		ether_addr_copy(entry.mac, addr);
2193a4c93ae1SAndrew Lunn 	}
2194a4c93ae1SAndrew Lunn 
2195a4c93ae1SAndrew Lunn 	/* Purge the ATU entry only if no port is using it anymore */
2196d8291a95SVivien Didelot 	if (!state) {
2197a4c93ae1SAndrew Lunn 		entry.portvec &= ~BIT(port);
2198a4c93ae1SAndrew Lunn 		if (!entry.portvec)
2199d8291a95SVivien Didelot 			entry.state = 0;
2200a4c93ae1SAndrew Lunn 	} else {
2201f72f2fb8SDENG Qingfang 		if (state == MV88E6XXX_G1_ATU_DATA_STATE_UC_STATIC)
2202f72f2fb8SDENG Qingfang 			entry.portvec = BIT(port);
2203f72f2fb8SDENG Qingfang 		else
2204a4c93ae1SAndrew Lunn 			entry.portvec |= BIT(port);
2205f72f2fb8SDENG Qingfang 
2206a4c93ae1SAndrew Lunn 		entry.state = state;
2207a4c93ae1SAndrew Lunn 	}
2208a4c93ae1SAndrew Lunn 
22095ef8d249SVivien Didelot 	return mv88e6xxx_g1_atu_loadpurge(chip, fid, &entry);
2210a4c93ae1SAndrew Lunn }
2211a4c93ae1SAndrew Lunn 
mv88e6xxx_policy_apply(struct mv88e6xxx_chip * chip,int port,const struct mv88e6xxx_policy * policy)2212da7dc875SVivien Didelot static int mv88e6xxx_policy_apply(struct mv88e6xxx_chip *chip, int port,
2213da7dc875SVivien Didelot 				  const struct mv88e6xxx_policy *policy)
2214da7dc875SVivien Didelot {
2215da7dc875SVivien Didelot 	enum mv88e6xxx_policy_mapping mapping = policy->mapping;
2216da7dc875SVivien Didelot 	enum mv88e6xxx_policy_action action = policy->action;
2217da7dc875SVivien Didelot 	const u8 *addr = policy->addr;
2218da7dc875SVivien Didelot 	u16 vid = policy->vid;
2219da7dc875SVivien Didelot 	u8 state;
2220da7dc875SVivien Didelot 	int err;
2221da7dc875SVivien Didelot 	int id;
2222da7dc875SVivien Didelot 
2223da7dc875SVivien Didelot 	if (!chip->info->ops->port_set_policy)
2224da7dc875SVivien Didelot 		return -EOPNOTSUPP;
2225da7dc875SVivien Didelot 
2226da7dc875SVivien Didelot 	switch (mapping) {
2227da7dc875SVivien Didelot 	case MV88E6XXX_POLICY_MAPPING_DA:
2228da7dc875SVivien Didelot 	case MV88E6XXX_POLICY_MAPPING_SA:
2229da7dc875SVivien Didelot 		if (action == MV88E6XXX_POLICY_ACTION_NORMAL)
2230da7dc875SVivien Didelot 			state = 0; /* Dissociate the port and address */
2231da7dc875SVivien Didelot 		else if (action == MV88E6XXX_POLICY_ACTION_DISCARD &&
2232da7dc875SVivien Didelot 			 is_multicast_ether_addr(addr))
2233da7dc875SVivien Didelot 			state = MV88E6XXX_G1_ATU_DATA_STATE_MC_STATIC_POLICY;
2234da7dc875SVivien Didelot 		else if (action == MV88E6XXX_POLICY_ACTION_DISCARD &&
2235da7dc875SVivien Didelot 			 is_unicast_ether_addr(addr))
2236da7dc875SVivien Didelot 			state = MV88E6XXX_G1_ATU_DATA_STATE_UC_STATIC_POLICY;
2237da7dc875SVivien Didelot 		else
2238da7dc875SVivien Didelot 			return -EOPNOTSUPP;
2239da7dc875SVivien Didelot 
2240da7dc875SVivien Didelot 		err = mv88e6xxx_port_db_load_purge(chip, port, addr, vid,
2241da7dc875SVivien Didelot 						   state);
2242da7dc875SVivien Didelot 		if (err)
2243da7dc875SVivien Didelot 			return err;
2244da7dc875SVivien Didelot 		break;
2245da7dc875SVivien Didelot 	default:
2246da7dc875SVivien Didelot 		return -EOPNOTSUPP;
2247da7dc875SVivien Didelot 	}
2248da7dc875SVivien Didelot 
2249da7dc875SVivien Didelot 	/* Skip the port's policy clearing if the mapping is still in use */
2250da7dc875SVivien Didelot 	if (action == MV88E6XXX_POLICY_ACTION_NORMAL)
2251da7dc875SVivien Didelot 		idr_for_each_entry(&chip->policies, policy, id)
2252da7dc875SVivien Didelot 			if (policy->port == port &&
2253da7dc875SVivien Didelot 			    policy->mapping == mapping &&
2254da7dc875SVivien Didelot 			    policy->action != action)
2255da7dc875SVivien Didelot 				return 0;
2256da7dc875SVivien Didelot 
2257da7dc875SVivien Didelot 	return chip->info->ops->port_set_policy(chip, port, mapping, action);
2258da7dc875SVivien Didelot }
2259da7dc875SVivien Didelot 
mv88e6xxx_policy_insert(struct mv88e6xxx_chip * chip,int port,struct ethtool_rx_flow_spec * fs)2260da7dc875SVivien Didelot static int mv88e6xxx_policy_insert(struct mv88e6xxx_chip *chip, int port,
2261da7dc875SVivien Didelot 				   struct ethtool_rx_flow_spec *fs)
2262da7dc875SVivien Didelot {
2263da7dc875SVivien Didelot 	struct ethhdr *mac_entry = &fs->h_u.ether_spec;
2264da7dc875SVivien Didelot 	struct ethhdr *mac_mask = &fs->m_u.ether_spec;
2265da7dc875SVivien Didelot 	enum mv88e6xxx_policy_mapping mapping;
2266da7dc875SVivien Didelot 	enum mv88e6xxx_policy_action action;
2267da7dc875SVivien Didelot 	struct mv88e6xxx_policy *policy;
2268da7dc875SVivien Didelot 	u16 vid = 0;
2269da7dc875SVivien Didelot 	u8 *addr;
2270da7dc875SVivien Didelot 	int err;
2271da7dc875SVivien Didelot 	int id;
2272da7dc875SVivien Didelot 
2273da7dc875SVivien Didelot 	if (fs->location != RX_CLS_LOC_ANY)
2274da7dc875SVivien Didelot 		return -EINVAL;
2275da7dc875SVivien Didelot 
2276da7dc875SVivien Didelot 	if (fs->ring_cookie == RX_CLS_FLOW_DISC)
2277da7dc875SVivien Didelot 		action = MV88E6XXX_POLICY_ACTION_DISCARD;
2278da7dc875SVivien Didelot 	else
2279da7dc875SVivien Didelot 		return -EOPNOTSUPP;
2280da7dc875SVivien Didelot 
2281da7dc875SVivien Didelot 	switch (fs->flow_type & ~FLOW_EXT) {
2282da7dc875SVivien Didelot 	case ETHER_FLOW:
2283da7dc875SVivien Didelot 		if (!is_zero_ether_addr(mac_mask->h_dest) &&
2284da7dc875SVivien Didelot 		    is_zero_ether_addr(mac_mask->h_source)) {
2285da7dc875SVivien Didelot 			mapping = MV88E6XXX_POLICY_MAPPING_DA;
2286da7dc875SVivien Didelot 			addr = mac_entry->h_dest;
2287da7dc875SVivien Didelot 		} else if (is_zero_ether_addr(mac_mask->h_dest) &&
2288da7dc875SVivien Didelot 		    !is_zero_ether_addr(mac_mask->h_source)) {
2289da7dc875SVivien Didelot 			mapping = MV88E6XXX_POLICY_MAPPING_SA;
2290da7dc875SVivien Didelot 			addr = mac_entry->h_source;
2291da7dc875SVivien Didelot 		} else {
2292da7dc875SVivien Didelot 			/* Cannot support DA and SA mapping in the same rule */
2293da7dc875SVivien Didelot 			return -EOPNOTSUPP;
2294da7dc875SVivien Didelot 		}
2295da7dc875SVivien Didelot 		break;
2296da7dc875SVivien Didelot 	default:
2297da7dc875SVivien Didelot 		return -EOPNOTSUPP;
2298da7dc875SVivien Didelot 	}
2299da7dc875SVivien Didelot 
2300da7dc875SVivien Didelot 	if ((fs->flow_type & FLOW_EXT) && fs->m_ext.vlan_tci) {
230104844280SAndrew Lunn 		if (fs->m_ext.vlan_tci != htons(0xffff))
2302da7dc875SVivien Didelot 			return -EOPNOTSUPP;
2303da7dc875SVivien Didelot 		vid = be16_to_cpu(fs->h_ext.vlan_tci) & VLAN_VID_MASK;
2304da7dc875SVivien Didelot 	}
2305da7dc875SVivien Didelot 
2306da7dc875SVivien Didelot 	idr_for_each_entry(&chip->policies, policy, id) {
2307da7dc875SVivien Didelot 		if (policy->port == port && policy->mapping == mapping &&
2308da7dc875SVivien Didelot 		    policy->action == action && policy->vid == vid &&
2309da7dc875SVivien Didelot 		    ether_addr_equal(policy->addr, addr))
2310da7dc875SVivien Didelot 			return -EEXIST;
2311da7dc875SVivien Didelot 	}
2312da7dc875SVivien Didelot 
2313da7dc875SVivien Didelot 	policy = devm_kzalloc(chip->dev, sizeof(*policy), GFP_KERNEL);
2314da7dc875SVivien Didelot 	if (!policy)
2315da7dc875SVivien Didelot 		return -ENOMEM;
2316da7dc875SVivien Didelot 
2317da7dc875SVivien Didelot 	fs->location = 0;
2318da7dc875SVivien Didelot 	err = idr_alloc_u32(&chip->policies, policy, &fs->location, 0xffffffff,
2319da7dc875SVivien Didelot 			    GFP_KERNEL);
2320da7dc875SVivien Didelot 	if (err) {
2321da7dc875SVivien Didelot 		devm_kfree(chip->dev, policy);
2322da7dc875SVivien Didelot 		return err;
2323da7dc875SVivien Didelot 	}
2324da7dc875SVivien Didelot 
2325da7dc875SVivien Didelot 	memcpy(&policy->fs, fs, sizeof(*fs));
2326da7dc875SVivien Didelot 	ether_addr_copy(policy->addr, addr);
2327da7dc875SVivien Didelot 	policy->mapping = mapping;
2328da7dc875SVivien Didelot 	policy->action = action;
2329da7dc875SVivien Didelot 	policy->port = port;
2330da7dc875SVivien Didelot 	policy->vid = vid;
2331da7dc875SVivien Didelot 
2332da7dc875SVivien Didelot 	err = mv88e6xxx_policy_apply(chip, port, policy);
2333da7dc875SVivien Didelot 	if (err) {
2334da7dc875SVivien Didelot 		idr_remove(&chip->policies, fs->location);
2335da7dc875SVivien Didelot 		devm_kfree(chip->dev, policy);
2336da7dc875SVivien Didelot 		return err;
2337da7dc875SVivien Didelot 	}
2338da7dc875SVivien Didelot 
2339da7dc875SVivien Didelot 	return 0;
2340da7dc875SVivien Didelot }
2341da7dc875SVivien Didelot 
mv88e6xxx_get_rxnfc(struct dsa_switch * ds,int port,struct ethtool_rxnfc * rxnfc,u32 * rule_locs)2342da7dc875SVivien Didelot static int mv88e6xxx_get_rxnfc(struct dsa_switch *ds, int port,
2343da7dc875SVivien Didelot 			       struct ethtool_rxnfc *rxnfc, u32 *rule_locs)
2344da7dc875SVivien Didelot {
2345da7dc875SVivien Didelot 	struct ethtool_rx_flow_spec *fs = &rxnfc->fs;
2346da7dc875SVivien Didelot 	struct mv88e6xxx_chip *chip = ds->priv;
2347da7dc875SVivien Didelot 	struct mv88e6xxx_policy *policy;
2348da7dc875SVivien Didelot 	int err;
2349da7dc875SVivien Didelot 	int id;
2350da7dc875SVivien Didelot 
2351da7dc875SVivien Didelot 	mv88e6xxx_reg_lock(chip);
2352da7dc875SVivien Didelot 
2353da7dc875SVivien Didelot 	switch (rxnfc->cmd) {
2354da7dc875SVivien Didelot 	case ETHTOOL_GRXCLSRLCNT:
2355da7dc875SVivien Didelot 		rxnfc->data = 0;
2356da7dc875SVivien Didelot 		rxnfc->data |= RX_CLS_LOC_SPECIAL;
2357da7dc875SVivien Didelot 		rxnfc->rule_cnt = 0;
2358da7dc875SVivien Didelot 		idr_for_each_entry(&chip->policies, policy, id)
2359da7dc875SVivien Didelot 			if (policy->port == port)
2360da7dc875SVivien Didelot 				rxnfc->rule_cnt++;
2361da7dc875SVivien Didelot 		err = 0;
2362da7dc875SVivien Didelot 		break;
2363da7dc875SVivien Didelot 	case ETHTOOL_GRXCLSRULE:
2364da7dc875SVivien Didelot 		err = -ENOENT;
2365da7dc875SVivien Didelot 		policy = idr_find(&chip->policies, fs->location);
2366da7dc875SVivien Didelot 		if (policy) {
2367da7dc875SVivien Didelot 			memcpy(fs, &policy->fs, sizeof(*fs));
2368da7dc875SVivien Didelot 			err = 0;
2369da7dc875SVivien Didelot 		}
2370da7dc875SVivien Didelot 		break;
2371da7dc875SVivien Didelot 	case ETHTOOL_GRXCLSRLALL:
2372da7dc875SVivien Didelot 		rxnfc->data = 0;
2373da7dc875SVivien Didelot 		rxnfc->rule_cnt = 0;
2374da7dc875SVivien Didelot 		idr_for_each_entry(&chip->policies, policy, id)
2375da7dc875SVivien Didelot 			if (policy->port == port)
2376da7dc875SVivien Didelot 				rule_locs[rxnfc->rule_cnt++] = id;
2377da7dc875SVivien Didelot 		err = 0;
2378da7dc875SVivien Didelot 		break;
2379da7dc875SVivien Didelot 	default:
2380da7dc875SVivien Didelot 		err = -EOPNOTSUPP;
2381da7dc875SVivien Didelot 		break;
2382da7dc875SVivien Didelot 	}
2383da7dc875SVivien Didelot 
2384da7dc875SVivien Didelot 	mv88e6xxx_reg_unlock(chip);
2385da7dc875SVivien Didelot 
2386da7dc875SVivien Didelot 	return err;
2387da7dc875SVivien Didelot }
2388da7dc875SVivien Didelot 
mv88e6xxx_set_rxnfc(struct dsa_switch * ds,int port,struct ethtool_rxnfc * rxnfc)2389da7dc875SVivien Didelot static int mv88e6xxx_set_rxnfc(struct dsa_switch *ds, int port,
2390da7dc875SVivien Didelot 			       struct ethtool_rxnfc *rxnfc)
2391da7dc875SVivien Didelot {
2392da7dc875SVivien Didelot 	struct ethtool_rx_flow_spec *fs = &rxnfc->fs;
2393da7dc875SVivien Didelot 	struct mv88e6xxx_chip *chip = ds->priv;
2394da7dc875SVivien Didelot 	struct mv88e6xxx_policy *policy;
2395da7dc875SVivien Didelot 	int err;
2396da7dc875SVivien Didelot 
2397da7dc875SVivien Didelot 	mv88e6xxx_reg_lock(chip);
2398da7dc875SVivien Didelot 
2399da7dc875SVivien Didelot 	switch (rxnfc->cmd) {
2400da7dc875SVivien Didelot 	case ETHTOOL_SRXCLSRLINS:
2401da7dc875SVivien Didelot 		err = mv88e6xxx_policy_insert(chip, port, fs);
2402da7dc875SVivien Didelot 		break;
2403da7dc875SVivien Didelot 	case ETHTOOL_SRXCLSRLDEL:
2404da7dc875SVivien Didelot 		err = -ENOENT;
2405da7dc875SVivien Didelot 		policy = idr_remove(&chip->policies, fs->location);
2406da7dc875SVivien Didelot 		if (policy) {
2407da7dc875SVivien Didelot 			policy->action = MV88E6XXX_POLICY_ACTION_NORMAL;
2408da7dc875SVivien Didelot 			err = mv88e6xxx_policy_apply(chip, port, policy);
2409da7dc875SVivien Didelot 			devm_kfree(chip->dev, policy);
2410da7dc875SVivien Didelot 		}
2411da7dc875SVivien Didelot 		break;
2412da7dc875SVivien Didelot 	default:
2413da7dc875SVivien Didelot 		err = -EOPNOTSUPP;
2414da7dc875SVivien Didelot 		break;
2415da7dc875SVivien Didelot 	}
2416da7dc875SVivien Didelot 
2417da7dc875SVivien Didelot 	mv88e6xxx_reg_unlock(chip);
2418da7dc875SVivien Didelot 
2419da7dc875SVivien Didelot 	return err;
2420da7dc875SVivien Didelot }
2421da7dc875SVivien Didelot 
mv88e6xxx_port_add_broadcast(struct mv88e6xxx_chip * chip,int port,u16 vid)242287fa886eSAndrew Lunn static int mv88e6xxx_port_add_broadcast(struct mv88e6xxx_chip *chip, int port,
242387fa886eSAndrew Lunn 					u16 vid)
242487fa886eSAndrew Lunn {
242587fa886eSAndrew Lunn 	u8 state = MV88E6XXX_G1_ATU_DATA_STATE_MC_STATIC;
24260806dd46STobias Waldekranz 	u8 broadcast[ETH_ALEN];
24270806dd46STobias Waldekranz 
24280806dd46STobias Waldekranz 	eth_broadcast_addr(broadcast);
242987fa886eSAndrew Lunn 
243087fa886eSAndrew Lunn 	return mv88e6xxx_port_db_load_purge(chip, port, broadcast, vid, state);
243187fa886eSAndrew Lunn }
243287fa886eSAndrew Lunn 
mv88e6xxx_broadcast_setup(struct mv88e6xxx_chip * chip,u16 vid)243387fa886eSAndrew Lunn static int mv88e6xxx_broadcast_setup(struct mv88e6xxx_chip *chip, u16 vid)
243487fa886eSAndrew Lunn {
243587fa886eSAndrew Lunn 	int port;
243687fa886eSAndrew Lunn 	int err;
243787fa886eSAndrew Lunn 
243887fa886eSAndrew Lunn 	for (port = 0; port < mv88e6xxx_num_ports(chip); port++) {
24398d1d8298STobias Waldekranz 		struct dsa_port *dp = dsa_to_port(chip->ds, port);
24408d1d8298STobias Waldekranz 		struct net_device *brport;
24418d1d8298STobias Waldekranz 
24428d1d8298STobias Waldekranz 		if (dsa_is_unused_port(chip->ds, port))
24438d1d8298STobias Waldekranz 			continue;
24448d1d8298STobias Waldekranz 
24458d1d8298STobias Waldekranz 		brport = dsa_port_to_bridge_port(dp);
24468d1d8298STobias Waldekranz 		if (brport && !br_port_flag_is_set(brport, BR_BCAST_FLOOD))
24478d1d8298STobias Waldekranz 			/* Skip bridged user ports where broadcast
24488d1d8298STobias Waldekranz 			 * flooding is disabled.
24498d1d8298STobias Waldekranz 			 */
24508d1d8298STobias Waldekranz 			continue;
24518d1d8298STobias Waldekranz 
245287fa886eSAndrew Lunn 		err = mv88e6xxx_port_add_broadcast(chip, port, vid);
245387fa886eSAndrew Lunn 		if (err)
245487fa886eSAndrew Lunn 			return err;
245587fa886eSAndrew Lunn 	}
245687fa886eSAndrew Lunn 
245787fa886eSAndrew Lunn 	return 0;
245887fa886eSAndrew Lunn }
245987fa886eSAndrew Lunn 
24608d1d8298STobias Waldekranz struct mv88e6xxx_port_broadcast_sync_ctx {
24618d1d8298STobias Waldekranz 	int port;
24628d1d8298STobias Waldekranz 	bool flood;
24638d1d8298STobias Waldekranz };
24648d1d8298STobias Waldekranz 
24658d1d8298STobias Waldekranz static int
mv88e6xxx_port_broadcast_sync_vlan(struct mv88e6xxx_chip * chip,const struct mv88e6xxx_vtu_entry * vlan,void * _ctx)24668d1d8298STobias Waldekranz mv88e6xxx_port_broadcast_sync_vlan(struct mv88e6xxx_chip *chip,
24678d1d8298STobias Waldekranz 				   const struct mv88e6xxx_vtu_entry *vlan,
24688d1d8298STobias Waldekranz 				   void *_ctx)
24698d1d8298STobias Waldekranz {
24708d1d8298STobias Waldekranz 	struct mv88e6xxx_port_broadcast_sync_ctx *ctx = _ctx;
24718d1d8298STobias Waldekranz 	u8 broadcast[ETH_ALEN];
24728d1d8298STobias Waldekranz 	u8 state;
24738d1d8298STobias Waldekranz 
24748d1d8298STobias Waldekranz 	if (ctx->flood)
24758d1d8298STobias Waldekranz 		state = MV88E6XXX_G1_ATU_DATA_STATE_MC_STATIC;
24768d1d8298STobias Waldekranz 	else
24778d1d8298STobias Waldekranz 		state = MV88E6XXX_G1_ATU_DATA_STATE_MC_UNUSED;
24788d1d8298STobias Waldekranz 
24798d1d8298STobias Waldekranz 	eth_broadcast_addr(broadcast);
24808d1d8298STobias Waldekranz 
24818d1d8298STobias Waldekranz 	return mv88e6xxx_port_db_load_purge(chip, ctx->port, broadcast,
24828d1d8298STobias Waldekranz 					    vlan->vid, state);
24838d1d8298STobias Waldekranz }
24848d1d8298STobias Waldekranz 
mv88e6xxx_port_broadcast_sync(struct mv88e6xxx_chip * chip,int port,bool flood)24858d1d8298STobias Waldekranz static int mv88e6xxx_port_broadcast_sync(struct mv88e6xxx_chip *chip, int port,
24868d1d8298STobias Waldekranz 					 bool flood)
24878d1d8298STobias Waldekranz {
24888d1d8298STobias Waldekranz 	struct mv88e6xxx_port_broadcast_sync_ctx ctx = {
24898d1d8298STobias Waldekranz 		.port = port,
24908d1d8298STobias Waldekranz 		.flood = flood,
24918d1d8298STobias Waldekranz 	};
24928d1d8298STobias Waldekranz 	struct mv88e6xxx_vtu_entry vid0 = {
24938d1d8298STobias Waldekranz 		.vid = 0,
24948d1d8298STobias Waldekranz 	};
24958d1d8298STobias Waldekranz 	int err;
24968d1d8298STobias Waldekranz 
24978d1d8298STobias Waldekranz 	/* Update the port's private database... */
24988d1d8298STobias Waldekranz 	err = mv88e6xxx_port_broadcast_sync_vlan(chip, &vid0, &ctx);
24998d1d8298STobias Waldekranz 	if (err)
25008d1d8298STobias Waldekranz 		return err;
25018d1d8298STobias Waldekranz 
25028d1d8298STobias Waldekranz 	/* ...and the database for all VLANs. */
25038d1d8298STobias Waldekranz 	return mv88e6xxx_vtu_walk(chip, mv88e6xxx_port_broadcast_sync_vlan,
25048d1d8298STobias Waldekranz 				  &ctx);
25058d1d8298STobias Waldekranz }
25068d1d8298STobias Waldekranz 
mv88e6xxx_port_vlan_join(struct mv88e6xxx_chip * chip,int port,u16 vid,u8 member,bool warn)2507b1ac6fb4SVivien Didelot static int mv88e6xxx_port_vlan_join(struct mv88e6xxx_chip *chip, int port,
2508933b4425SRussell King 				    u16 vid, u8 member, bool warn)
2509fad09c73SVivien Didelot {
2510b1ac6fb4SVivien Didelot 	const u8 non_member = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER;
2511b4e47c0fSVivien Didelot 	struct mv88e6xxx_vtu_entry vlan;
2512b1ac6fb4SVivien Didelot 	int i, err;
2513fad09c73SVivien Didelot 
251434065c58STobias Waldekranz 	err = mv88e6xxx_vtu_get(chip, vid, &vlan);
2515fad09c73SVivien Didelot 	if (err)
2516fad09c73SVivien Didelot 		return err;
2517fad09c73SVivien Didelot 
251834065c58STobias Waldekranz 	if (!vlan.valid) {
2519b1ac6fb4SVivien Didelot 		memset(&vlan, 0, sizeof(vlan));
2520b1ac6fb4SVivien Didelot 
2521d352b20fSTobias Waldekranz 		if (vid == MV88E6XXX_VID_STANDALONE)
2522d352b20fSTobias Waldekranz 			vlan.policy = true;
2523d352b20fSTobias Waldekranz 
2524b1ac6fb4SVivien Didelot 		err = mv88e6xxx_atu_new(chip, &vlan.fid);
2525b1ac6fb4SVivien Didelot 		if (err)
2526b1ac6fb4SVivien Didelot 			return err;
2527b1ac6fb4SVivien Didelot 
2528b1ac6fb4SVivien Didelot 		for (i = 0; i < mv88e6xxx_num_ports(chip); ++i)
2529b1ac6fb4SVivien Didelot 			if (i == port)
2530b1ac6fb4SVivien Didelot 				vlan.member[i] = member;
2531b1ac6fb4SVivien Didelot 			else
2532b1ac6fb4SVivien Didelot 				vlan.member[i] = non_member;
2533b1ac6fb4SVivien Didelot 
2534b1ac6fb4SVivien Didelot 		vlan.vid = vid;
25351cb9dfcaSRasmus Villemoes 		vlan.valid = true;
2536fad09c73SVivien Didelot 
253787fa886eSAndrew Lunn 		err = mv88e6xxx_vtu_loadpurge(chip, &vlan);
253887fa886eSAndrew Lunn 		if (err)
253987fa886eSAndrew Lunn 			return err;
254087fa886eSAndrew Lunn 
2541b1ac6fb4SVivien Didelot 		err = mv88e6xxx_broadcast_setup(chip, vlan.vid);
2542b1ac6fb4SVivien Didelot 		if (err)
2543b1ac6fb4SVivien Didelot 			return err;
2544b1ac6fb4SVivien Didelot 	} else if (vlan.member[port] != member) {
2545b1ac6fb4SVivien Didelot 		vlan.member[port] = member;
2546b1ac6fb4SVivien Didelot 
2547b1ac6fb4SVivien Didelot 		err = mv88e6xxx_vtu_loadpurge(chip, &vlan);
2548b1ac6fb4SVivien Didelot 		if (err)
2549b1ac6fb4SVivien Didelot 			return err;
2550933b4425SRussell King 	} else if (warn) {
2551b1ac6fb4SVivien Didelot 		dev_info(chip->dev, "p%d: already a member of VLAN %d\n",
2552b1ac6fb4SVivien Didelot 			 port, vid);
2553b1ac6fb4SVivien Didelot 	}
2554b1ac6fb4SVivien Didelot 
2555b1ac6fb4SVivien Didelot 	return 0;
2556fad09c73SVivien Didelot }
2557fad09c73SVivien Didelot 
mv88e6xxx_port_vlan_add(struct dsa_switch * ds,int port,const struct switchdev_obj_port_vlan * vlan,struct netlink_ext_ack * extack)25581958d581SVladimir Oltean static int mv88e6xxx_port_vlan_add(struct dsa_switch *ds, int port,
255931046a5fSVladimir Oltean 				   const struct switchdev_obj_port_vlan *vlan,
256031046a5fSVladimir Oltean 				   struct netlink_ext_ack *extack)
2561fad09c73SVivien Didelot {
256204bed143SVivien Didelot 	struct mv88e6xxx_chip *chip = ds->priv;
2563fad09c73SVivien Didelot 	bool untagged = vlan->flags & BRIDGE_VLAN_INFO_UNTAGGED;
2564fad09c73SVivien Didelot 	bool pvid = vlan->flags & BRIDGE_VLAN_INFO_PVID;
25658b6836d8SVladimir Oltean 	struct mv88e6xxx_port *p = &chip->ports[port];
2566933b4425SRussell King 	bool warn;
2567c91498e1SVivien Didelot 	u8 member;
25681958d581SVladimir Oltean 	int err;
2569fad09c73SVivien Didelot 
2570b8b79c41SEldar Gasanov 	if (!vlan->vid)
2571b8b79c41SEldar Gasanov 		return 0;
2572b8b79c41SEldar Gasanov 
25731958d581SVladimir Oltean 	err = mv88e6xxx_port_vlan_prepare(ds, port, vlan);
25741958d581SVladimir Oltean 	if (err)
25751958d581SVladimir Oltean 		return err;
2576fad09c73SVivien Didelot 
2577c91498e1SVivien Didelot 	if (dsa_is_dsa_port(ds, port) || dsa_is_cpu_port(ds, port))
25787ec60d6eSVivien Didelot 		member = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_UNMODIFIED;
2579c91498e1SVivien Didelot 	else if (untagged)
25807ec60d6eSVivien Didelot 		member = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_UNTAGGED;
2581c91498e1SVivien Didelot 	else
25827ec60d6eSVivien Didelot 		member = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_TAGGED;
2583c91498e1SVivien Didelot 
2584933b4425SRussell King 	/* net/dsa/slave.c will call dsa_port_vlan_add() for the affected port
2585933b4425SRussell King 	 * and then the CPU port. Do not warn for duplicates for the CPU port.
2586933b4425SRussell King 	 */
2587933b4425SRussell King 	warn = !dsa_is_cpu_port(ds, port) && !dsa_is_dsa_port(ds, port);
2588933b4425SRussell King 
2589c9acece0SRasmus Villemoes 	mv88e6xxx_reg_lock(chip);
2590fad09c73SVivien Didelot 
25911958d581SVladimir Oltean 	err = mv88e6xxx_port_vlan_join(chip, port, vlan->vid, member, warn);
25921958d581SVladimir Oltean 	if (err) {
2593774439e5SVivien Didelot 		dev_err(ds->dev, "p%d: failed to add VLAN %d%c\n", port,
2594b7a9e0daSVladimir Oltean 			vlan->vid, untagged ? 'u' : 't');
25951958d581SVladimir Oltean 		goto out;
25961958d581SVladimir Oltean 	}
2597fad09c73SVivien Didelot 
25981958d581SVladimir Oltean 	if (pvid) {
25998b6836d8SVladimir Oltean 		p->bridge_pvid.vid = vlan->vid;
26008b6836d8SVladimir Oltean 		p->bridge_pvid.valid = true;
26018b6836d8SVladimir Oltean 
26028b6836d8SVladimir Oltean 		err = mv88e6xxx_port_commit_pvid(chip, port);
26038b6836d8SVladimir Oltean 		if (err)
26048b6836d8SVladimir Oltean 			goto out;
26058b6836d8SVladimir Oltean 	} else if (vlan->vid && p->bridge_pvid.vid == vlan->vid) {
26068b6836d8SVladimir Oltean 		/* The old pvid was reinstalled as a non-pvid VLAN */
26078b6836d8SVladimir Oltean 		p->bridge_pvid.valid = false;
26088b6836d8SVladimir Oltean 
26098b6836d8SVladimir Oltean 		err = mv88e6xxx_port_commit_pvid(chip, port);
26108b6836d8SVladimir Oltean 		if (err)
26111958d581SVladimir Oltean 			goto out;
26121958d581SVladimir Oltean 	}
26138b6836d8SVladimir Oltean 
26141958d581SVladimir Oltean out:
2615c9acece0SRasmus Villemoes 	mv88e6xxx_reg_unlock(chip);
26161958d581SVladimir Oltean 
26171958d581SVladimir Oltean 	return err;
2618fad09c73SVivien Didelot }
2619fad09c73SVivien Didelot 
mv88e6xxx_port_vlan_leave(struct mv88e6xxx_chip * chip,int port,u16 vid)262052109892SVivien Didelot static int mv88e6xxx_port_vlan_leave(struct mv88e6xxx_chip *chip,
2621fad09c73SVivien Didelot 				     int port, u16 vid)
2622fad09c73SVivien Didelot {
2623b4e47c0fSVivien Didelot 	struct mv88e6xxx_vtu_entry vlan;
2624fad09c73SVivien Didelot 	int i, err;
2625fad09c73SVivien Didelot 
262652109892SVivien Didelot 	if (!vid)
2627c92c7413SVladimir Oltean 		return 0;
262852109892SVivien Didelot 
262934065c58STobias Waldekranz 	err = mv88e6xxx_vtu_get(chip, vid, &vlan);
2630fad09c73SVivien Didelot 	if (err)
2631fad09c73SVivien Didelot 		return err;
2632fad09c73SVivien Didelot 
263352109892SVivien Didelot 	/* If the VLAN doesn't exist in hardware or the port isn't a member,
263452109892SVivien Didelot 	 * tell switchdev that this VLAN is likely handled in software.
263552109892SVivien Didelot 	 */
263634065c58STobias Waldekranz 	if (!vlan.valid ||
263752109892SVivien Didelot 	    vlan.member[port] == MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER)
2638fad09c73SVivien Didelot 		return -EOPNOTSUPP;
2639fad09c73SVivien Didelot 
26407ec60d6eSVivien Didelot 	vlan.member[port] = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER;
2641fad09c73SVivien Didelot 
2642fad09c73SVivien Didelot 	/* keep the VLAN unless all ports are excluded */
2643fad09c73SVivien Didelot 	vlan.valid = false;
2644370b4ffbSVivien Didelot 	for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
26457ec60d6eSVivien Didelot 		if (vlan.member[i] !=
26467ec60d6eSVivien Didelot 		    MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER) {
2647fad09c73SVivien Didelot 			vlan.valid = true;
2648fad09c73SVivien Didelot 			break;
2649fad09c73SVivien Didelot 		}
2650fad09c73SVivien Didelot 	}
2651fad09c73SVivien Didelot 
26520ad5daf6SVivien Didelot 	err = mv88e6xxx_vtu_loadpurge(chip, &vlan);
2653fad09c73SVivien Didelot 	if (err)
2654fad09c73SVivien Didelot 		return err;
2655fad09c73SVivien Didelot 
2656acaf4d2eSTobias Waldekranz 	if (!vlan.valid) {
2657acaf4d2eSTobias Waldekranz 		err = mv88e6xxx_mst_put(chip, vlan.sid);
2658acaf4d2eSTobias Waldekranz 		if (err)
2659acaf4d2eSTobias Waldekranz 			return err;
2660acaf4d2eSTobias Waldekranz 	}
2661acaf4d2eSTobias Waldekranz 
2662e606ca36SVivien Didelot 	return mv88e6xxx_g1_atu_remove(chip, vlan.fid, port, false);
2663fad09c73SVivien Didelot }
2664fad09c73SVivien Didelot 
mv88e6xxx_port_vlan_del(struct dsa_switch * ds,int port,const struct switchdev_obj_port_vlan * vlan)2665fad09c73SVivien Didelot static int mv88e6xxx_port_vlan_del(struct dsa_switch *ds, int port,
2666fad09c73SVivien Didelot 				   const struct switchdev_obj_port_vlan *vlan)
2667fad09c73SVivien Didelot {
266804bed143SVivien Didelot 	struct mv88e6xxx_chip *chip = ds->priv;
26698b6836d8SVladimir Oltean 	struct mv88e6xxx_port *p = &chip->ports[port];
2670fad09c73SVivien Didelot 	int err = 0;
2671b7a9e0daSVladimir Oltean 	u16 pvid;
2672fad09c73SVivien Didelot 
2673e545f865STobias Waldekranz 	if (!mv88e6xxx_max_vid(chip))
2674fad09c73SVivien Didelot 		return -EOPNOTSUPP;
2675fad09c73SVivien Didelot 
2676a2614140SVladimir Oltean 	/* The ATU removal procedure needs the FID to be mapped in the VTU,
2677a2614140SVladimir Oltean 	 * but FDB deletion runs concurrently with VLAN deletion. Flush the DSA
2678a2614140SVladimir Oltean 	 * switchdev workqueue to ensure that all FDB entries are deleted
2679a2614140SVladimir Oltean 	 * before we remove the VLAN.
2680a2614140SVladimir Oltean 	 */
2681a2614140SVladimir Oltean 	dsa_flush_workqueue();
2682a2614140SVladimir Oltean 
2683c9acece0SRasmus Villemoes 	mv88e6xxx_reg_lock(chip);
2684fad09c73SVivien Didelot 
268577064f37SVivien Didelot 	err = mv88e6xxx_port_get_pvid(chip, port, &pvid);
2686fad09c73SVivien Didelot 	if (err)
2687fad09c73SVivien Didelot 		goto unlock;
2688fad09c73SVivien Didelot 
2689b7a9e0daSVladimir Oltean 	err = mv88e6xxx_port_vlan_leave(chip, port, vlan->vid);
2690fad09c73SVivien Didelot 	if (err)
2691fad09c73SVivien Didelot 		goto unlock;
2692fad09c73SVivien Didelot 
2693b7a9e0daSVladimir Oltean 	if (vlan->vid == pvid) {
26948b6836d8SVladimir Oltean 		p->bridge_pvid.valid = false;
26958b6836d8SVladimir Oltean 
26968b6836d8SVladimir Oltean 		err = mv88e6xxx_port_commit_pvid(chip, port);
2697fad09c73SVivien Didelot 		if (err)
2698fad09c73SVivien Didelot 			goto unlock;
2699fad09c73SVivien Didelot 	}
2700fad09c73SVivien Didelot 
2701fad09c73SVivien Didelot unlock:
2702c9acece0SRasmus Villemoes 	mv88e6xxx_reg_unlock(chip);
2703fad09c73SVivien Didelot 
2704fad09c73SVivien Didelot 	return err;
2705fad09c73SVivien Didelot }
2706fad09c73SVivien Didelot 
mv88e6xxx_port_vlan_fast_age(struct dsa_switch * ds,int port,u16 vid)2707acaf4d2eSTobias Waldekranz static int mv88e6xxx_port_vlan_fast_age(struct dsa_switch *ds, int port, u16 vid)
2708acaf4d2eSTobias Waldekranz {
2709acaf4d2eSTobias Waldekranz 	struct mv88e6xxx_chip *chip = ds->priv;
2710acaf4d2eSTobias Waldekranz 	struct mv88e6xxx_vtu_entry vlan;
2711acaf4d2eSTobias Waldekranz 	int err;
2712acaf4d2eSTobias Waldekranz 
2713acaf4d2eSTobias Waldekranz 	mv88e6xxx_reg_lock(chip);
2714acaf4d2eSTobias Waldekranz 
2715acaf4d2eSTobias Waldekranz 	err = mv88e6xxx_vtu_get(chip, vid, &vlan);
2716acaf4d2eSTobias Waldekranz 	if (err)
2717acaf4d2eSTobias Waldekranz 		goto unlock;
2718acaf4d2eSTobias Waldekranz 
2719acaf4d2eSTobias Waldekranz 	err = mv88e6xxx_port_fast_age_fid(chip, port, vlan.fid);
2720acaf4d2eSTobias Waldekranz 
2721acaf4d2eSTobias Waldekranz unlock:
2722acaf4d2eSTobias Waldekranz 	mv88e6xxx_reg_unlock(chip);
2723acaf4d2eSTobias Waldekranz 
2724acaf4d2eSTobias Waldekranz 	return err;
2725acaf4d2eSTobias Waldekranz }
2726acaf4d2eSTobias Waldekranz 
mv88e6xxx_vlan_msti_set(struct dsa_switch * ds,struct dsa_bridge bridge,const struct switchdev_vlan_msti * msti)2727acaf4d2eSTobias Waldekranz static int mv88e6xxx_vlan_msti_set(struct dsa_switch *ds,
2728acaf4d2eSTobias Waldekranz 				   struct dsa_bridge bridge,
2729acaf4d2eSTobias Waldekranz 				   const struct switchdev_vlan_msti *msti)
2730acaf4d2eSTobias Waldekranz {
2731acaf4d2eSTobias Waldekranz 	struct mv88e6xxx_chip *chip = ds->priv;
2732acaf4d2eSTobias Waldekranz 	struct mv88e6xxx_vtu_entry vlan;
2733acaf4d2eSTobias Waldekranz 	u8 old_sid, new_sid;
2734acaf4d2eSTobias Waldekranz 	int err;
2735acaf4d2eSTobias Waldekranz 
2736bd48b911STobias Waldekranz 	if (!mv88e6xxx_has_stu(chip))
2737bd48b911STobias Waldekranz 		return -EOPNOTSUPP;
2738bd48b911STobias Waldekranz 
2739acaf4d2eSTobias Waldekranz 	mv88e6xxx_reg_lock(chip);
2740acaf4d2eSTobias Waldekranz 
2741acaf4d2eSTobias Waldekranz 	err = mv88e6xxx_vtu_get(chip, msti->vid, &vlan);
2742acaf4d2eSTobias Waldekranz 	if (err)
2743acaf4d2eSTobias Waldekranz 		goto unlock;
2744acaf4d2eSTobias Waldekranz 
2745acaf4d2eSTobias Waldekranz 	if (!vlan.valid) {
2746acaf4d2eSTobias Waldekranz 		err = -EINVAL;
2747acaf4d2eSTobias Waldekranz 		goto unlock;
2748acaf4d2eSTobias Waldekranz 	}
2749acaf4d2eSTobias Waldekranz 
2750acaf4d2eSTobias Waldekranz 	old_sid = vlan.sid;
2751acaf4d2eSTobias Waldekranz 
2752acaf4d2eSTobias Waldekranz 	err = mv88e6xxx_mst_get(chip, bridge.dev, msti->msti, &new_sid);
2753acaf4d2eSTobias Waldekranz 	if (err)
2754acaf4d2eSTobias Waldekranz 		goto unlock;
2755acaf4d2eSTobias Waldekranz 
2756acaf4d2eSTobias Waldekranz 	if (new_sid != old_sid) {
2757acaf4d2eSTobias Waldekranz 		vlan.sid = new_sid;
2758acaf4d2eSTobias Waldekranz 
2759acaf4d2eSTobias Waldekranz 		err = mv88e6xxx_vtu_loadpurge(chip, &vlan);
2760acaf4d2eSTobias Waldekranz 		if (err) {
2761acaf4d2eSTobias Waldekranz 			mv88e6xxx_mst_put(chip, new_sid);
2762acaf4d2eSTobias Waldekranz 			goto unlock;
2763acaf4d2eSTobias Waldekranz 		}
2764acaf4d2eSTobias Waldekranz 	}
2765acaf4d2eSTobias Waldekranz 
2766acaf4d2eSTobias Waldekranz 	err = mv88e6xxx_mst_put(chip, old_sid);
2767acaf4d2eSTobias Waldekranz 
2768acaf4d2eSTobias Waldekranz unlock:
2769acaf4d2eSTobias Waldekranz 	mv88e6xxx_reg_unlock(chip);
2770acaf4d2eSTobias Waldekranz 	return err;
2771acaf4d2eSTobias Waldekranz }
2772acaf4d2eSTobias Waldekranz 
mv88e6xxx_port_fdb_add(struct dsa_switch * ds,int port,const unsigned char * addr,u16 vid,struct dsa_db db)27731b6dd556SArkadi Sharshevsky static int mv88e6xxx_port_fdb_add(struct dsa_switch *ds, int port,
2774c2693363SVladimir Oltean 				  const unsigned char *addr, u16 vid,
2775c2693363SVladimir Oltean 				  struct dsa_db db)
2776fad09c73SVivien Didelot {
277704bed143SVivien Didelot 	struct mv88e6xxx_chip *chip = ds->priv;
27781b6dd556SArkadi Sharshevsky 	int err;
2779fad09c73SVivien Didelot 
2780c9acece0SRasmus Villemoes 	mv88e6xxx_reg_lock(chip);
27811b6dd556SArkadi Sharshevsky 	err = mv88e6xxx_port_db_load_purge(chip, port, addr, vid,
27821b6dd556SArkadi Sharshevsky 					   MV88E6XXX_G1_ATU_DATA_STATE_UC_STATIC);
2783*78f83ea6SJoseph Huang 	if (err)
2784*78f83ea6SJoseph Huang 		goto out;
2785*78f83ea6SJoseph Huang 
2786*78f83ea6SJoseph Huang 	if (!mv88e6xxx_port_db_find(chip, addr, vid))
2787*78f83ea6SJoseph Huang 		err = -ENOSPC;
2788*78f83ea6SJoseph Huang 
2789*78f83ea6SJoseph Huang out:
2790c9acece0SRasmus Villemoes 	mv88e6xxx_reg_unlock(chip);
27911b6dd556SArkadi Sharshevsky 
27921b6dd556SArkadi Sharshevsky 	return err;
2793fad09c73SVivien Didelot }
2794fad09c73SVivien Didelot 
mv88e6xxx_port_fdb_del(struct dsa_switch * ds,int port,const unsigned char * addr,u16 vid,struct dsa_db db)2795fad09c73SVivien Didelot static int mv88e6xxx_port_fdb_del(struct dsa_switch *ds, int port,
2796c2693363SVladimir Oltean 				  const unsigned char *addr, u16 vid,
2797c2693363SVladimir Oltean 				  struct dsa_db db)
2798fad09c73SVivien Didelot {
279904bed143SVivien Didelot 	struct mv88e6xxx_chip *chip = ds->priv;
280083dabd1fSVivien Didelot 	int err;
2801fad09c73SVivien Didelot 
2802c9acece0SRasmus Villemoes 	mv88e6xxx_reg_lock(chip);
2803d8291a95SVivien Didelot 	err = mv88e6xxx_port_db_load_purge(chip, port, addr, vid, 0);
2804c9acece0SRasmus Villemoes 	mv88e6xxx_reg_unlock(chip);
2805fad09c73SVivien Didelot 
280683dabd1fSVivien Didelot 	return err;
2807fad09c73SVivien Didelot }
2808fad09c73SVivien Didelot 
mv88e6xxx_port_db_dump_fid(struct mv88e6xxx_chip * chip,u16 fid,u16 vid,int port,dsa_fdb_dump_cb_t * cb,void * data)280983dabd1fSVivien Didelot static int mv88e6xxx_port_db_dump_fid(struct mv88e6xxx_chip *chip,
2810fad09c73SVivien Didelot 				      u16 fid, u16 vid, int port,
28112bedde1aSArkadi Sharshevsky 				      dsa_fdb_dump_cb_t *cb, void *data)
2812fad09c73SVivien Didelot {
2813dabc1a96SVivien Didelot 	struct mv88e6xxx_atu_entry addr;
28142bedde1aSArkadi Sharshevsky 	bool is_static;
2815fad09c73SVivien Didelot 	int err;
2816fad09c73SVivien Didelot 
2817d8291a95SVivien Didelot 	addr.state = 0;
2818dabc1a96SVivien Didelot 	eth_broadcast_addr(addr.mac);
2819fad09c73SVivien Didelot 
2820fad09c73SVivien Didelot 	do {
2821dabc1a96SVivien Didelot 		err = mv88e6xxx_g1_atu_getnext(chip, fid, &addr);
2822fad09c73SVivien Didelot 		if (err)
282383dabd1fSVivien Didelot 			return err;
2824fad09c73SVivien Didelot 
2825d8291a95SVivien Didelot 		if (!addr.state)
2826fad09c73SVivien Didelot 			break;
2827fad09c73SVivien Didelot 
282801bd96c8SVivien Didelot 		if (addr.trunk || (addr.portvec & BIT(port)) == 0)
282983dabd1fSVivien Didelot 			continue;
2830fad09c73SVivien Didelot 
283183dabd1fSVivien Didelot 		if (!is_unicast_ether_addr(addr.mac))
283283dabd1fSVivien Didelot 			continue;
283383dabd1fSVivien Didelot 
28342bedde1aSArkadi Sharshevsky 		is_static = (addr.state ==
28352bedde1aSArkadi Sharshevsky 			     MV88E6XXX_G1_ATU_DATA_STATE_UC_STATIC);
28362bedde1aSArkadi Sharshevsky 		err = cb(addr.mac, vid, is_static, data);
283783dabd1fSVivien Didelot 		if (err)
283883dabd1fSVivien Didelot 			return err;
2839fad09c73SVivien Didelot 	} while (!is_broadcast_ether_addr(addr.mac));
2840fad09c73SVivien Didelot 
2841fad09c73SVivien Didelot 	return err;
2842fad09c73SVivien Didelot }
2843fad09c73SVivien Didelot 
2844d89ef4b8STobias Waldekranz struct mv88e6xxx_port_db_dump_vlan_ctx {
2845d89ef4b8STobias Waldekranz 	int port;
2846d89ef4b8STobias Waldekranz 	dsa_fdb_dump_cb_t *cb;
2847d89ef4b8STobias Waldekranz 	void *data;
2848d89ef4b8STobias Waldekranz };
2849d89ef4b8STobias Waldekranz 
mv88e6xxx_port_db_dump_vlan(struct mv88e6xxx_chip * chip,const struct mv88e6xxx_vtu_entry * entry,void * _data)2850d89ef4b8STobias Waldekranz static int mv88e6xxx_port_db_dump_vlan(struct mv88e6xxx_chip *chip,
2851d89ef4b8STobias Waldekranz 				       const struct mv88e6xxx_vtu_entry *entry,
2852d89ef4b8STobias Waldekranz 				       void *_data)
2853d89ef4b8STobias Waldekranz {
2854d89ef4b8STobias Waldekranz 	struct mv88e6xxx_port_db_dump_vlan_ctx *ctx = _data;
2855d89ef4b8STobias Waldekranz 
2856d89ef4b8STobias Waldekranz 	return mv88e6xxx_port_db_dump_fid(chip, entry->fid, entry->vid,
2857d89ef4b8STobias Waldekranz 					  ctx->port, ctx->cb, ctx->data);
2858d89ef4b8STobias Waldekranz }
2859d89ef4b8STobias Waldekranz 
mv88e6xxx_port_db_dump(struct mv88e6xxx_chip * chip,int port,dsa_fdb_dump_cb_t * cb,void * data)286083dabd1fSVivien Didelot static int mv88e6xxx_port_db_dump(struct mv88e6xxx_chip *chip, int port,
28612bedde1aSArkadi Sharshevsky 				  dsa_fdb_dump_cb_t *cb, void *data)
286283dabd1fSVivien Didelot {
2863d89ef4b8STobias Waldekranz 	struct mv88e6xxx_port_db_dump_vlan_ctx ctx = {
2864d89ef4b8STobias Waldekranz 		.port = port,
2865d89ef4b8STobias Waldekranz 		.cb = cb,
2866d89ef4b8STobias Waldekranz 		.data = data,
2867d89ef4b8STobias Waldekranz 	};
286883dabd1fSVivien Didelot 	u16 fid;
286983dabd1fSVivien Didelot 	int err;
287083dabd1fSVivien Didelot 
287183dabd1fSVivien Didelot 	/* Dump port's default Filtering Information Database (VLAN ID 0) */
2872b4e48c50SVivien Didelot 	err = mv88e6xxx_port_get_fid(chip, port, &fid);
287383dabd1fSVivien Didelot 	if (err)
287483dabd1fSVivien Didelot 		return err;
287583dabd1fSVivien Didelot 
28762bedde1aSArkadi Sharshevsky 	err = mv88e6xxx_port_db_dump_fid(chip, fid, 0, port, cb, data);
287783dabd1fSVivien Didelot 	if (err)
287883dabd1fSVivien Didelot 		return err;
287983dabd1fSVivien Didelot 
2880d89ef4b8STobias Waldekranz 	return mv88e6xxx_vtu_walk(chip, mv88e6xxx_port_db_dump_vlan, &ctx);
288183dabd1fSVivien Didelot }
288283dabd1fSVivien Didelot 
mv88e6xxx_port_fdb_dump(struct dsa_switch * ds,int port,dsa_fdb_dump_cb_t * cb,void * data)2883fad09c73SVivien Didelot static int mv88e6xxx_port_fdb_dump(struct dsa_switch *ds, int port,
28842bedde1aSArkadi Sharshevsky 				   dsa_fdb_dump_cb_t *cb, void *data)
2885fad09c73SVivien Didelot {
288604bed143SVivien Didelot 	struct mv88e6xxx_chip *chip = ds->priv;
2887fcf15367SVivien Didelot 	int err;
2888fad09c73SVivien Didelot 
2889c9acece0SRasmus Villemoes 	mv88e6xxx_reg_lock(chip);
2890fcf15367SVivien Didelot 	err = mv88e6xxx_port_db_dump(chip, port, cb, data);
2891c9acece0SRasmus Villemoes 	mv88e6xxx_reg_unlock(chip);
2892fcf15367SVivien Didelot 
2893fcf15367SVivien Didelot 	return err;
2894fad09c73SVivien Didelot }
2895fad09c73SVivien Didelot 
mv88e6xxx_bridge_map(struct mv88e6xxx_chip * chip,struct dsa_bridge bridge)2896240ea3efSVivien Didelot static int mv88e6xxx_bridge_map(struct mv88e6xxx_chip *chip,
2897d3eed0e5SVladimir Oltean 				struct dsa_bridge bridge)
2898240ea3efSVivien Didelot {
2899ef2025ecSVivien Didelot 	struct dsa_switch *ds = chip->ds;
2900ef2025ecSVivien Didelot 	struct dsa_switch_tree *dst = ds->dst;
2901ef2025ecSVivien Didelot 	struct dsa_port *dp;
2902240ea3efSVivien Didelot 	int err;
2903240ea3efSVivien Didelot 
2904ef2025ecSVivien Didelot 	list_for_each_entry(dp, &dst->ports, list) {
2905d3eed0e5SVladimir Oltean 		if (dsa_port_offloads_bridge(dp, &bridge)) {
2906ef2025ecSVivien Didelot 			if (dp->ds == ds) {
2907ef2025ecSVivien Didelot 				/* This is a local bridge group member,
2908ef2025ecSVivien Didelot 				 * remap its Port VLAN Map.
2909ef2025ecSVivien Didelot 				 */
2910ef2025ecSVivien Didelot 				err = mv88e6xxx_port_vlan_map(chip, dp->index);
2911240ea3efSVivien Didelot 				if (err)
2912240ea3efSVivien Didelot 					return err;
2913ef2025ecSVivien Didelot 			} else {
2914ef2025ecSVivien Didelot 				/* This is an external bridge group member,
2915ef2025ecSVivien Didelot 				 * remap its cross-chip Port VLAN Table entry.
2916ef2025ecSVivien Didelot 				 */
2917ef2025ecSVivien Didelot 				err = mv88e6xxx_pvt_map(chip, dp->ds->index,
2918ef2025ecSVivien Didelot 							dp->index);
2919e96a6e02SVivien Didelot 				if (err)
2920e96a6e02SVivien Didelot 					return err;
2921e96a6e02SVivien Didelot 			}
2922e96a6e02SVivien Didelot 		}
2923e96a6e02SVivien Didelot 	}
2924e96a6e02SVivien Didelot 
2925240ea3efSVivien Didelot 	return 0;
2926240ea3efSVivien Didelot }
2927240ea3efSVivien Didelot 
2928857fdd74SVladimir Oltean /* Treat the software bridge as a virtual single-port switch behind the
2929857fdd74SVladimir Oltean  * CPU and map in the PVT. First dst->last_switch elements are taken by
2930857fdd74SVladimir Oltean  * physical switches, so start from beyond that range.
2931857fdd74SVladimir Oltean  */
mv88e6xxx_map_virtual_bridge_to_pvt(struct dsa_switch * ds,unsigned int bridge_num)2932857fdd74SVladimir Oltean static int mv88e6xxx_map_virtual_bridge_to_pvt(struct dsa_switch *ds,
2933857fdd74SVladimir Oltean 					       unsigned int bridge_num)
2934857fdd74SVladimir Oltean {
2935857fdd74SVladimir Oltean 	u8 dev = bridge_num + ds->dst->last_switch;
2936857fdd74SVladimir Oltean 	struct mv88e6xxx_chip *chip = ds->priv;
2937857fdd74SVladimir Oltean 
2938857fdd74SVladimir Oltean 	return mv88e6xxx_pvt_map(chip, dev, 0);
2939857fdd74SVladimir Oltean }
2940857fdd74SVladimir Oltean 
mv88e6xxx_port_bridge_join(struct dsa_switch * ds,int port,struct dsa_bridge bridge,bool * tx_fwd_offload,struct netlink_ext_ack * extack)2941fad09c73SVivien Didelot static int mv88e6xxx_port_bridge_join(struct dsa_switch *ds, int port,
2942b079922bSVladimir Oltean 				      struct dsa_bridge bridge,
294306b9cce4SVladimir Oltean 				      bool *tx_fwd_offload,
294406b9cce4SVladimir Oltean 				      struct netlink_ext_ack *extack)
2945fad09c73SVivien Didelot {
294604bed143SVivien Didelot 	struct mv88e6xxx_chip *chip = ds->priv;
2947240ea3efSVivien Didelot 	int err;
2948fad09c73SVivien Didelot 
2949c9acece0SRasmus Villemoes 	mv88e6xxx_reg_lock(chip);
29505bded825SVladimir Oltean 
2951d3eed0e5SVladimir Oltean 	err = mv88e6xxx_bridge_map(chip, bridge);
29525bded825SVladimir Oltean 	if (err)
29535bded825SVladimir Oltean 		goto unlock;
29545bded825SVladimir Oltean 
29557af4a361STobias Waldekranz 	err = mv88e6xxx_port_set_map_da(chip, port, true);
29567af4a361STobias Waldekranz 	if (err)
2957ff624338SDan Carpenter 		goto unlock;
29587af4a361STobias Waldekranz 
29595bded825SVladimir Oltean 	err = mv88e6xxx_port_commit_pvid(chip, port);
29605bded825SVladimir Oltean 	if (err)
29615bded825SVladimir Oltean 		goto unlock;
29625bded825SVladimir Oltean 
2963857fdd74SVladimir Oltean 	if (mv88e6xxx_has_pvt(chip)) {
2964857fdd74SVladimir Oltean 		err = mv88e6xxx_map_virtual_bridge_to_pvt(ds, bridge.num);
2965857fdd74SVladimir Oltean 		if (err)
2966857fdd74SVladimir Oltean 			goto unlock;
2967857fdd74SVladimir Oltean 
2968857fdd74SVladimir Oltean 		*tx_fwd_offload = true;
2969857fdd74SVladimir Oltean 	}
2970857fdd74SVladimir Oltean 
29715bded825SVladimir Oltean unlock:
2972c9acece0SRasmus Villemoes 	mv88e6xxx_reg_unlock(chip);
2973fad09c73SVivien Didelot 
2974fad09c73SVivien Didelot 	return err;
2975fad09c73SVivien Didelot }
2976fad09c73SVivien Didelot 
mv88e6xxx_port_bridge_leave(struct dsa_switch * ds,int port,struct dsa_bridge bridge)2977f123f2fbSVivien Didelot static void mv88e6xxx_port_bridge_leave(struct dsa_switch *ds, int port,
2978d3eed0e5SVladimir Oltean 					struct dsa_bridge bridge)
2979fad09c73SVivien Didelot {
298004bed143SVivien Didelot 	struct mv88e6xxx_chip *chip = ds->priv;
29815bded825SVladimir Oltean 	int err;
2982fad09c73SVivien Didelot 
2983c9acece0SRasmus Villemoes 	mv88e6xxx_reg_lock(chip);
29845bded825SVladimir Oltean 
2985857fdd74SVladimir Oltean 	if (bridge.tx_fwd_offload &&
2986857fdd74SVladimir Oltean 	    mv88e6xxx_map_virtual_bridge_to_pvt(ds, bridge.num))
2987857fdd74SVladimir Oltean 		dev_err(ds->dev, "failed to remap cross-chip Port VLAN\n");
2988857fdd74SVladimir Oltean 
2989d3eed0e5SVladimir Oltean 	if (mv88e6xxx_bridge_map(chip, bridge) ||
2990240ea3efSVivien Didelot 	    mv88e6xxx_port_vlan_map(chip, port))
2991240ea3efSVivien Didelot 		dev_err(ds->dev, "failed to remap in-chip Port VLAN\n");
29925bded825SVladimir Oltean 
29937af4a361STobias Waldekranz 	err = mv88e6xxx_port_set_map_da(chip, port, false);
29947af4a361STobias Waldekranz 	if (err)
29957af4a361STobias Waldekranz 		dev_err(ds->dev,
29967af4a361STobias Waldekranz 			"port %d failed to restore map-DA: %pe\n",
29977af4a361STobias Waldekranz 			port, ERR_PTR(err));
29987af4a361STobias Waldekranz 
29995bded825SVladimir Oltean 	err = mv88e6xxx_port_commit_pvid(chip, port);
30005bded825SVladimir Oltean 	if (err)
30015bded825SVladimir Oltean 		dev_err(ds->dev,
30025bded825SVladimir Oltean 			"port %d failed to restore standalone pvid: %pe\n",
30035bded825SVladimir Oltean 			port, ERR_PTR(err));
30045bded825SVladimir Oltean 
3005c9acece0SRasmus Villemoes 	mv88e6xxx_reg_unlock(chip);
3006fad09c73SVivien Didelot }
3007fad09c73SVivien Didelot 
mv88e6xxx_crosschip_bridge_join(struct dsa_switch * ds,int tree_index,int sw_index,int port,struct dsa_bridge bridge,struct netlink_ext_ack * extack)3008f66a6a69SVladimir Oltean static int mv88e6xxx_crosschip_bridge_join(struct dsa_switch *ds,
3009f66a6a69SVladimir Oltean 					   int tree_index, int sw_index,
301006b9cce4SVladimir Oltean 					   int port, struct dsa_bridge bridge,
301106b9cce4SVladimir Oltean 					   struct netlink_ext_ack *extack)
3012aec5ac88SVivien Didelot {
3013aec5ac88SVivien Didelot 	struct mv88e6xxx_chip *chip = ds->priv;
3014aec5ac88SVivien Didelot 	int err;
3015aec5ac88SVivien Didelot 
3016f66a6a69SVladimir Oltean 	if (tree_index != ds->dst->index)
3017f66a6a69SVladimir Oltean 		return 0;
3018f66a6a69SVladimir Oltean 
3019c9acece0SRasmus Villemoes 	mv88e6xxx_reg_lock(chip);
3020f66a6a69SVladimir Oltean 	err = mv88e6xxx_pvt_map(chip, sw_index, port);
3021e0068620STobias Waldekranz 	err = err ? : mv88e6xxx_map_virtual_bridge_to_pvt(ds, bridge.num);
3022c9acece0SRasmus Villemoes 	mv88e6xxx_reg_unlock(chip);
3023aec5ac88SVivien Didelot 
3024aec5ac88SVivien Didelot 	return err;
3025aec5ac88SVivien Didelot }
3026aec5ac88SVivien Didelot 
mv88e6xxx_crosschip_bridge_leave(struct dsa_switch * ds,int tree_index,int sw_index,int port,struct dsa_bridge bridge)3027f66a6a69SVladimir Oltean static void mv88e6xxx_crosschip_bridge_leave(struct dsa_switch *ds,
3028f66a6a69SVladimir Oltean 					     int tree_index, int sw_index,
3029d3eed0e5SVladimir Oltean 					     int port, struct dsa_bridge bridge)
3030aec5ac88SVivien Didelot {
3031aec5ac88SVivien Didelot 	struct mv88e6xxx_chip *chip = ds->priv;
3032aec5ac88SVivien Didelot 
3033f66a6a69SVladimir Oltean 	if (tree_index != ds->dst->index)
3034f66a6a69SVladimir Oltean 		return;
3035f66a6a69SVladimir Oltean 
3036c9acece0SRasmus Villemoes 	mv88e6xxx_reg_lock(chip);
3037e0068620STobias Waldekranz 	if (mv88e6xxx_pvt_map(chip, sw_index, port) ||
3038e0068620STobias Waldekranz 	    mv88e6xxx_map_virtual_bridge_to_pvt(ds, bridge.num))
3039aec5ac88SVivien Didelot 		dev_err(ds->dev, "failed to remap cross-chip Port VLAN\n");
3040c9acece0SRasmus Villemoes 	mv88e6xxx_reg_unlock(chip);
3041aec5ac88SVivien Didelot }
3042aec5ac88SVivien Didelot 
mv88e6xxx_software_reset(struct mv88e6xxx_chip * chip)304317e708baSVivien Didelot static int mv88e6xxx_software_reset(struct mv88e6xxx_chip *chip)
304417e708baSVivien Didelot {
304517e708baSVivien Didelot 	if (chip->info->ops->reset)
304617e708baSVivien Didelot 		return chip->info->ops->reset(chip);
304717e708baSVivien Didelot 
304817e708baSVivien Didelot 	return 0;
304917e708baSVivien Didelot }
305017e708baSVivien Didelot 
mv88e6xxx_hardware_reset(struct mv88e6xxx_chip * chip)3051309eca6dSVivien Didelot static void mv88e6xxx_hardware_reset(struct mv88e6xxx_chip *chip)
3052309eca6dSVivien Didelot {
3053309eca6dSVivien Didelot 	struct gpio_desc *gpiod = chip->reset;
3054d1e3dc19SMatthias Schiffer 	int err;
3055309eca6dSVivien Didelot 
3056309eca6dSVivien Didelot 	/* If there is a GPIO connected to the reset pin, toggle it */
3057309eca6dSVivien Didelot 	if (gpiod) {
305823d775f1SAlfred Lee 		/* If the switch has just been reset and not yet completed
305923d775f1SAlfred Lee 		 * loading EEPROM, the reset may interrupt the I2C transaction
306023d775f1SAlfred Lee 		 * mid-byte, causing the first EEPROM read after the reset
306123d775f1SAlfred Lee 		 * from the wrong location resulting in the switch booting
306223d775f1SAlfred Lee 		 * to wrong mode and inoperable.
3063d1e3dc19SMatthias Schiffer 		 * For this reason, switch families with EEPROM support
3064d1e3dc19SMatthias Schiffer 		 * generally wait for EEPROM loads to complete as their pre-
3065d1e3dc19SMatthias Schiffer 		 * and post-reset handlers.
306623d775f1SAlfred Lee 		 */
3067d1e3dc19SMatthias Schiffer 		if (chip->info->ops->hardware_reset_pre) {
3068d1e3dc19SMatthias Schiffer 			err = chip->info->ops->hardware_reset_pre(chip);
3069d1e3dc19SMatthias Schiffer 			if (err)
3070d1e3dc19SMatthias Schiffer 				dev_err(chip->dev, "pre-reset error: %d\n", err);
3071d1e3dc19SMatthias Schiffer 		}
307223d775f1SAlfred Lee 
3073309eca6dSVivien Didelot 		gpiod_set_value_cansleep(gpiod, 1);
3074309eca6dSVivien Didelot 		usleep_range(10000, 20000);
3075309eca6dSVivien Didelot 		gpiod_set_value_cansleep(gpiod, 0);
3076309eca6dSVivien Didelot 		usleep_range(10000, 20000);
3077a3dcb3e7SAndrew Lunn 
3078d1e3dc19SMatthias Schiffer 		if (chip->info->ops->hardware_reset_post) {
3079d1e3dc19SMatthias Schiffer 			err = chip->info->ops->hardware_reset_post(chip);
3080d1e3dc19SMatthias Schiffer 			if (err)
3081d1e3dc19SMatthias Schiffer 				dev_err(chip->dev, "post-reset error: %d\n", err);
3082d1e3dc19SMatthias Schiffer 		}
3083309eca6dSVivien Didelot 	}
3084309eca6dSVivien Didelot }
3085309eca6dSVivien Didelot 
mv88e6xxx_disable_ports(struct mv88e6xxx_chip * chip)30864ac4b5a6SVivien Didelot static int mv88e6xxx_disable_ports(struct mv88e6xxx_chip *chip)
30874ac4b5a6SVivien Didelot {
30884ac4b5a6SVivien Didelot 	int i, err;
30894ac4b5a6SVivien Didelot 
30904ac4b5a6SVivien Didelot 	/* Set all ports to the Disabled state */
30914ac4b5a6SVivien Didelot 	for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
3092f894c29cSVivien Didelot 		err = mv88e6xxx_port_set_state(chip, i, BR_STATE_DISABLED);
30934ac4b5a6SVivien Didelot 		if (err)
30944ac4b5a6SVivien Didelot 			return err;
30954ac4b5a6SVivien Didelot 	}
30964ac4b5a6SVivien Didelot 
30974ac4b5a6SVivien Didelot 	/* Wait for transmit queues to drain,
30984ac4b5a6SVivien Didelot 	 * i.e. 2ms for a maximum frame to be transmitted at 10 Mbps.
30994ac4b5a6SVivien Didelot 	 */
31004ac4b5a6SVivien Didelot 	usleep_range(2000, 4000);
31014ac4b5a6SVivien Didelot 
31024ac4b5a6SVivien Didelot 	return 0;
31034ac4b5a6SVivien Didelot }
31044ac4b5a6SVivien Didelot 
mv88e6xxx_switch_reset(struct mv88e6xxx_chip * chip)3105fad09c73SVivien Didelot static int mv88e6xxx_switch_reset(struct mv88e6xxx_chip *chip)
3106fad09c73SVivien Didelot {
3107a935c052SVivien Didelot 	int err;
3108fad09c73SVivien Didelot 
31094ac4b5a6SVivien Didelot 	err = mv88e6xxx_disable_ports(chip);
31100e7b9925SAndrew Lunn 	if (err)
31110e7b9925SAndrew Lunn 		return err;
3112fad09c73SVivien Didelot 
3113309eca6dSVivien Didelot 	mv88e6xxx_hardware_reset(chip);
3114fad09c73SVivien Didelot 
311517e708baSVivien Didelot 	return mv88e6xxx_software_reset(chip);
3116fad09c73SVivien Didelot }
3117fad09c73SVivien Didelot 
mv88e6xxx_set_port_mode(struct mv88e6xxx_chip * chip,int port,enum mv88e6xxx_frame_mode frame,enum mv88e6xxx_egress_mode egress,u16 etype)31184314557cSVivien Didelot static int mv88e6xxx_set_port_mode(struct mv88e6xxx_chip *chip, int port,
311931bef4e9SVivien Didelot 				   enum mv88e6xxx_frame_mode frame,
312031bef4e9SVivien Didelot 				   enum mv88e6xxx_egress_mode egress, u16 etype)
312156995cbcSAndrew Lunn {
312256995cbcSAndrew Lunn 	int err;
312356995cbcSAndrew Lunn 
31244314557cSVivien Didelot 	if (!chip->info->ops->port_set_frame_mode)
31254314557cSVivien Didelot 		return -EOPNOTSUPP;
31264314557cSVivien Didelot 
31274314557cSVivien Didelot 	err = mv88e6xxx_port_set_egress_mode(chip, port, egress);
312856995cbcSAndrew Lunn 	if (err)
312956995cbcSAndrew Lunn 		return err;
313056995cbcSAndrew Lunn 
31314314557cSVivien Didelot 	err = chip->info->ops->port_set_frame_mode(chip, port, frame);
31324314557cSVivien Didelot 	if (err)
31334314557cSVivien Didelot 		return err;
31344314557cSVivien Didelot 
31354314557cSVivien Didelot 	if (chip->info->ops->port_set_ether_type)
31364314557cSVivien Didelot 		return chip->info->ops->port_set_ether_type(chip, port, etype);
31374314557cSVivien Didelot 
31384314557cSVivien Didelot 	return 0;
31394314557cSVivien Didelot }
31404314557cSVivien Didelot 
mv88e6xxx_set_port_mode_normal(struct mv88e6xxx_chip * chip,int port)31414314557cSVivien Didelot static int mv88e6xxx_set_port_mode_normal(struct mv88e6xxx_chip *chip, int port)
31424314557cSVivien Didelot {
31434314557cSVivien Didelot 	return mv88e6xxx_set_port_mode(chip, port, MV88E6XXX_FRAME_MODE_NORMAL,
314431bef4e9SVivien Didelot 				       MV88E6XXX_EGRESS_MODE_UNMODIFIED,
3145b8109594SVivien Didelot 				       MV88E6XXX_PORT_ETH_TYPE_DEFAULT);
31464314557cSVivien Didelot }
31474314557cSVivien Didelot 
mv88e6xxx_set_port_mode_dsa(struct mv88e6xxx_chip * chip,int port)31484314557cSVivien Didelot static int mv88e6xxx_set_port_mode_dsa(struct mv88e6xxx_chip *chip, int port)
31494314557cSVivien Didelot {
31504314557cSVivien Didelot 	return mv88e6xxx_set_port_mode(chip, port, MV88E6XXX_FRAME_MODE_DSA,
315131bef4e9SVivien Didelot 				       MV88E6XXX_EGRESS_MODE_UNMODIFIED,
3152b8109594SVivien Didelot 				       MV88E6XXX_PORT_ETH_TYPE_DEFAULT);
31534314557cSVivien Didelot }
31544314557cSVivien Didelot 
mv88e6xxx_set_port_mode_edsa(struct mv88e6xxx_chip * chip,int port)31554314557cSVivien Didelot static int mv88e6xxx_set_port_mode_edsa(struct mv88e6xxx_chip *chip, int port)
31564314557cSVivien Didelot {
31574314557cSVivien Didelot 	return mv88e6xxx_set_port_mode(chip, port,
31584314557cSVivien Didelot 				       MV88E6XXX_FRAME_MODE_ETHERTYPE,
315931bef4e9SVivien Didelot 				       MV88E6XXX_EGRESS_MODE_ETHERTYPE,
316031bef4e9SVivien Didelot 				       ETH_P_EDSA);
31614314557cSVivien Didelot }
31624314557cSVivien Didelot 
mv88e6xxx_setup_port_mode(struct mv88e6xxx_chip * chip,int port)31634314557cSVivien Didelot static int mv88e6xxx_setup_port_mode(struct mv88e6xxx_chip *chip, int port)
31644314557cSVivien Didelot {
31654314557cSVivien Didelot 	if (dsa_is_dsa_port(chip->ds, port))
31664314557cSVivien Didelot 		return mv88e6xxx_set_port_mode_dsa(chip, port);
31674314557cSVivien Didelot 
31682b3e9891SVivien Didelot 	if (dsa_is_user_port(chip->ds, port))
31694314557cSVivien Didelot 		return mv88e6xxx_set_port_mode_normal(chip, port);
31704314557cSVivien Didelot 
31714314557cSVivien Didelot 	/* Setup CPU port mode depending on its supported tag format */
3172670bb80fSTobias Waldekranz 	if (chip->tag_protocol == DSA_TAG_PROTO_DSA)
31734314557cSVivien Didelot 		return mv88e6xxx_set_port_mode_dsa(chip, port);
31744314557cSVivien Didelot 
3175670bb80fSTobias Waldekranz 	if (chip->tag_protocol == DSA_TAG_PROTO_EDSA)
31764314557cSVivien Didelot 		return mv88e6xxx_set_port_mode_edsa(chip, port);
31774314557cSVivien Didelot 
31784314557cSVivien Didelot 	return -EINVAL;
31794314557cSVivien Didelot }
31804314557cSVivien Didelot 
mv88e6xxx_setup_message_port(struct mv88e6xxx_chip * chip,int port)3181ea698f4fSVivien Didelot static int mv88e6xxx_setup_message_port(struct mv88e6xxx_chip *chip, int port)
3182ea698f4fSVivien Didelot {
3183ea698f4fSVivien Didelot 	bool message = dsa_is_dsa_port(chip->ds, port);
3184ea698f4fSVivien Didelot 
3185ea698f4fSVivien Didelot 	return mv88e6xxx_port_set_message_port(chip, port, message);
3186ea698f4fSVivien Didelot }
3187ea698f4fSVivien Didelot 
mv88e6xxx_setup_egress_floods(struct mv88e6xxx_chip * chip,int port)3188601aeed3SVivien Didelot static int mv88e6xxx_setup_egress_floods(struct mv88e6xxx_chip *chip, int port)
3189601aeed3SVivien Didelot {
3190a8b659e7SVladimir Oltean 	int err;
3191601aeed3SVivien Didelot 
3192a8b659e7SVladimir Oltean 	if (chip->info->ops->port_set_ucast_flood) {
31937b9f16feSTobias Waldekranz 		err = chip->info->ops->port_set_ucast_flood(chip, port, true);
3194a8b659e7SVladimir Oltean 		if (err)
3195a8b659e7SVladimir Oltean 			return err;
3196a8b659e7SVladimir Oltean 	}
3197a8b659e7SVladimir Oltean 	if (chip->info->ops->port_set_mcast_flood) {
31987b9f16feSTobias Waldekranz 		err = chip->info->ops->port_set_mcast_flood(chip, port, true);
3199a8b659e7SVladimir Oltean 		if (err)
3200a8b659e7SVladimir Oltean 			return err;
3201a8b659e7SVladimir Oltean 	}
3202407308f6SDavid S. Miller 
3203601aeed3SVivien Didelot 	return 0;
3204601aeed3SVivien Didelot }
3205601aeed3SVivien Didelot 
mv88e6xxx_set_egress_port(struct mv88e6xxx_chip * chip,enum mv88e6xxx_egress_direction direction,int port)32062fda45f0SMarek Behún static int mv88e6xxx_set_egress_port(struct mv88e6xxx_chip *chip,
32072fda45f0SMarek Behún 				     enum mv88e6xxx_egress_direction direction,
32082fda45f0SMarek Behún 				     int port)
32092fda45f0SMarek Behún {
32102fda45f0SMarek Behún 	int err;
32112fda45f0SMarek Behún 
32122fda45f0SMarek Behún 	if (!chip->info->ops->set_egress_port)
32132fda45f0SMarek Behún 		return -EOPNOTSUPP;
32142fda45f0SMarek Behún 
32152fda45f0SMarek Behún 	err = chip->info->ops->set_egress_port(chip, direction, port);
32162fda45f0SMarek Behún 	if (err)
32172fda45f0SMarek Behún 		return err;
32182fda45f0SMarek Behún 
32192fda45f0SMarek Behún 	if (direction == MV88E6XXX_EGRESS_DIR_INGRESS)
32202fda45f0SMarek Behún 		chip->ingress_dest_port = port;
32212fda45f0SMarek Behún 	else
32222fda45f0SMarek Behún 		chip->egress_dest_port = port;
32232fda45f0SMarek Behún 
32242fda45f0SMarek Behún 	return 0;
32252fda45f0SMarek Behún }
32262fda45f0SMarek Behún 
mv88e6xxx_setup_upstream_port(struct mv88e6xxx_chip * chip,int port)3227fa371c80SVivien Didelot static int mv88e6xxx_setup_upstream_port(struct mv88e6xxx_chip *chip, int port)
3228fa371c80SVivien Didelot {
3229fa371c80SVivien Didelot 	struct dsa_switch *ds = chip->ds;
3230fa371c80SVivien Didelot 	int upstream_port;
3231fa371c80SVivien Didelot 	int err;
3232fa371c80SVivien Didelot 
323307073c79SVivien Didelot 	upstream_port = dsa_upstream_port(ds, port);
3234fa371c80SVivien Didelot 	if (chip->info->ops->port_set_upstream_port) {
3235fa371c80SVivien Didelot 		err = chip->info->ops->port_set_upstream_port(chip, port,
3236fa371c80SVivien Didelot 							      upstream_port);
3237fa371c80SVivien Didelot 		if (err)
3238fa371c80SVivien Didelot 			return err;
3239fa371c80SVivien Didelot 	}
3240fa371c80SVivien Didelot 
32410ea54ddaSVivien Didelot 	if (port == upstream_port) {
32420ea54ddaSVivien Didelot 		if (chip->info->ops->set_cpu_port) {
32430ea54ddaSVivien Didelot 			err = chip->info->ops->set_cpu_port(chip,
32440ea54ddaSVivien Didelot 							    upstream_port);
32450ea54ddaSVivien Didelot 			if (err)
32460ea54ddaSVivien Didelot 				return err;
32470ea54ddaSVivien Didelot 		}
32480ea54ddaSVivien Didelot 
32492fda45f0SMarek Behún 		err = mv88e6xxx_set_egress_port(chip,
32505c74c54cSIwan R Timmer 						MV88E6XXX_EGRESS_DIR_INGRESS,
32515c74c54cSIwan R Timmer 						upstream_port);
32522fda45f0SMarek Behún 		if (err && err != -EOPNOTSUPP)
32535c74c54cSIwan R Timmer 			return err;
32545c74c54cSIwan R Timmer 
32552fda45f0SMarek Behún 		err = mv88e6xxx_set_egress_port(chip,
32565c74c54cSIwan R Timmer 						MV88E6XXX_EGRESS_DIR_EGRESS,
32570ea54ddaSVivien Didelot 						upstream_port);
32582fda45f0SMarek Behún 		if (err && err != -EOPNOTSUPP)
32590ea54ddaSVivien Didelot 			return err;
32600ea54ddaSVivien Didelot 	}
32610ea54ddaSVivien Didelot 
3262fa371c80SVivien Didelot 	return 0;
3263fa371c80SVivien Didelot }
3264fa371c80SVivien Didelot 
mv88e6xxx_setup_port(struct mv88e6xxx_chip * chip,int port)3265fad09c73SVivien Didelot static int mv88e6xxx_setup_port(struct mv88e6xxx_chip *chip, int port)
3266fad09c73SVivien Didelot {
3267926eae60SHolger Brunck 	struct device_node *phy_handle = NULL;
3268fad09c73SVivien Didelot 	struct dsa_switch *ds = chip->ds;
3269926eae60SHolger Brunck 	struct dsa_port *dp;
327040da0c32SRussell King (Oracle) 	int tx_amp;
32710e7b9925SAndrew Lunn 	int err;
3272fad09c73SVivien Didelot 	u16 reg;
3273fad09c73SVivien Didelot 
32747b898469SAndrew Lunn 	chip->ports[port].chip = chip;
32757b898469SAndrew Lunn 	chip->ports[port].port = port;
32767b898469SAndrew Lunn 
3277d78343d2SVivien Didelot 	err = mv88e6xxx_port_setup_mac(chip, port, LINK_UNFORCED,
3278d78343d2SVivien Didelot 				       SPEED_UNFORCED, DUPLEX_UNFORCED,
327940da0c32SRussell King (Oracle) 				       PAUSE_ON, PHY_INTERFACE_MODE_NA);
32800e7b9925SAndrew Lunn 	if (err)
32810e7b9925SAndrew Lunn 		return err;
3282fad09c73SVivien Didelot 
3283fad09c73SVivien Didelot 	/* Port Control: disable Drop-on-Unlock, disable Drop-on-Lock,
3284fad09c73SVivien Didelot 	 * disable Header mode, enable IGMP/MLD snooping, disable VLAN
3285fad09c73SVivien Didelot 	 * tunneling, determine priority by looking at 802.1p and IP
3286fad09c73SVivien Didelot 	 * priority fields (IP prio has precedence), and set STP state
3287fad09c73SVivien Didelot 	 * to Forwarding.
3288fad09c73SVivien Didelot 	 *
3289fad09c73SVivien Didelot 	 * If this is the CPU link, use DSA or EDSA tagging depending
3290fad09c73SVivien Didelot 	 * on which tagging mode was configured.
3291fad09c73SVivien Didelot 	 *
3292fad09c73SVivien Didelot 	 * If this is a link to another switch, use DSA tagging mode.
3293fad09c73SVivien Didelot 	 *
3294fad09c73SVivien Didelot 	 * If this is the upstream port for this switch, enable
3295fad09c73SVivien Didelot 	 * forwarding of unknown unicasts and multicasts.
3296fad09c73SVivien Didelot 	 */
32977bcad0f0SSteffen Bätz 	reg = MV88E6185_PORT_CTL0_USE_TAG | MV88E6185_PORT_CTL0_USE_IP |
3298a89b433bSVivien Didelot 		MV88E6XXX_PORT_CTL0_STATE_FORWARDING;
32997bcad0f0SSteffen Bätz 	/* Forward any IPv4 IGMP or IPv6 MLD frames received
33007bcad0f0SSteffen Bätz 	 * by a USER port to the CPU port to allow snooping.
33017bcad0f0SSteffen Bätz 	 */
33027bcad0f0SSteffen Bätz 	if (dsa_is_user_port(ds, port))
33037bcad0f0SSteffen Bätz 		reg |= MV88E6XXX_PORT_CTL0_IGMP_MLD_SNOOP;
33047bcad0f0SSteffen Bätz 
3305a89b433bSVivien Didelot 	err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_CTL0, reg);
33060e7b9925SAndrew Lunn 	if (err)
33070e7b9925SAndrew Lunn 		return err;
330856995cbcSAndrew Lunn 
3309601aeed3SVivien Didelot 	err = mv88e6xxx_setup_port_mode(chip, port);
331056995cbcSAndrew Lunn 	if (err)
331156995cbcSAndrew Lunn 		return err;
3312fad09c73SVivien Didelot 
3313601aeed3SVivien Didelot 	err = mv88e6xxx_setup_egress_floods(chip, port);
33144314557cSVivien Didelot 	if (err)
33154314557cSVivien Didelot 		return err;
33164314557cSVivien Didelot 
3317b92ce2f5SAndrew Lunn 	/* Port Control 2: don't force a good FCS, set the MTU size to
33187af4a361STobias Waldekranz 	 * 10222 bytes, disable 802.1q tags checking, don't discard
33197af4a361STobias Waldekranz 	 * tagged or untagged frames on this port, skip destination
33207af4a361STobias Waldekranz 	 * address lookup on user ports, disable ARP mirroring and don't
33217af4a361STobias Waldekranz 	 * send a copy of all transmitted/received frames on this port
33227af4a361STobias Waldekranz 	 * to the CPU.
3323fad09c73SVivien Didelot 	 */
33247af4a361STobias Waldekranz 	err = mv88e6xxx_port_set_map_da(chip, port, !dsa_is_user_port(ds, port));
3325a23b2961SAndrew Lunn 	if (err)
3326a23b2961SAndrew Lunn 		return err;
3327a23b2961SAndrew Lunn 
3328fa371c80SVivien Didelot 	err = mv88e6xxx_setup_upstream_port(chip, port);
33290e7b9925SAndrew Lunn 	if (err)
33300e7b9925SAndrew Lunn 		return err;
3331fad09c73SVivien Didelot 
3332d352b20fSTobias Waldekranz 	/* On chips that support it, set all downstream DSA ports'
3333d352b20fSTobias Waldekranz 	 * VLAN policy to TRAP. In combination with loading
3334d352b20fSTobias Waldekranz 	 * MV88E6XXX_VID_STANDALONE as a policy entry in the VTU, this
3335d352b20fSTobias Waldekranz 	 * provides a better isolation barrier between standalone
3336d352b20fSTobias Waldekranz 	 * ports, as the ATU is bypassed on any intermediate switches
3337d352b20fSTobias Waldekranz 	 * between the incoming port and the CPU.
3338d352b20fSTobias Waldekranz 	 */
3339d352b20fSTobias Waldekranz 	if (dsa_is_downstream_port(ds, port) &&
3340d352b20fSTobias Waldekranz 	    chip->info->ops->port_set_policy) {
3341d352b20fSTobias Waldekranz 		err = chip->info->ops->port_set_policy(chip, port,
3342d352b20fSTobias Waldekranz 						MV88E6XXX_POLICY_MAPPING_VTU,
3343d352b20fSTobias Waldekranz 						MV88E6XXX_POLICY_ACTION_TRAP);
3344d352b20fSTobias Waldekranz 		if (err)
3345d352b20fSTobias Waldekranz 			return err;
3346d352b20fSTobias Waldekranz 	}
3347d352b20fSTobias Waldekranz 
3348d352b20fSTobias Waldekranz 	/* User ports start out in standalone mode and 802.1Q is
3349d352b20fSTobias Waldekranz 	 * therefore disabled. On DSA ports, all valid VIDs are always
3350d352b20fSTobias Waldekranz 	 * loaded in the VTU - therefore, enable 802.1Q in order to take
3351d352b20fSTobias Waldekranz 	 * advantage of VLAN policy on chips that supports it.
3352d352b20fSTobias Waldekranz 	 */
3353a23b2961SAndrew Lunn 	err = mv88e6xxx_port_set_8021q_mode(chip, port,
3354d352b20fSTobias Waldekranz 				dsa_is_user_port(ds, port) ?
3355d352b20fSTobias Waldekranz 				MV88E6XXX_PORT_CTL2_8021Q_MODE_DISABLED :
3356d352b20fSTobias Waldekranz 				MV88E6XXX_PORT_CTL2_8021Q_MODE_SECURE);
3357d352b20fSTobias Waldekranz 	if (err)
3358d352b20fSTobias Waldekranz 		return err;
3359d352b20fSTobias Waldekranz 
3360d352b20fSTobias Waldekranz 	/* Bind MV88E6XXX_VID_STANDALONE to MV88E6XXX_FID_STANDALONE by
3361d352b20fSTobias Waldekranz 	 * virtue of the fact that mv88e6xxx_atu_new() will pick it as
3362d352b20fSTobias Waldekranz 	 * the first free FID. This will be used as the private PVID for
3363d352b20fSTobias Waldekranz 	 * unbridged ports. Shared (DSA and CPU) ports must also be
3364d352b20fSTobias Waldekranz 	 * members of this VID, in order to trap all frames assigned to
3365d352b20fSTobias Waldekranz 	 * it to the CPU.
3366d352b20fSTobias Waldekranz 	 */
3367d352b20fSTobias Waldekranz 	err = mv88e6xxx_port_vlan_join(chip, port, MV88E6XXX_VID_STANDALONE,
3368d352b20fSTobias Waldekranz 				       MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_UNMODIFIED,
3369d352b20fSTobias Waldekranz 				       false);
3370a23b2961SAndrew Lunn 	if (err)
3371a23b2961SAndrew Lunn 		return err;
3372a23b2961SAndrew Lunn 
33735bded825SVladimir Oltean 	/* Associate MV88E6XXX_VID_BRIDGED with MV88E6XXX_FID_BRIDGED in the
33745bded825SVladimir Oltean 	 * ATU by virtue of the fact that mv88e6xxx_atu_new() will pick it as
33755bded825SVladimir Oltean 	 * the first free FID after MV88E6XXX_FID_STANDALONE. This will be used
33765bded825SVladimir Oltean 	 * as the private PVID on ports under a VLAN-unaware bridge.
33775bded825SVladimir Oltean 	 * Shared (DSA and CPU) ports must also be members of it, to translate
33785bded825SVladimir Oltean 	 * the VID from the DSA tag into MV88E6XXX_FID_BRIDGED, instead of
33795bded825SVladimir Oltean 	 * relying on their port default FID.
33805bded825SVladimir Oltean 	 */
33815bded825SVladimir Oltean 	err = mv88e6xxx_port_vlan_join(chip, port, MV88E6XXX_VID_BRIDGED,
3382d352b20fSTobias Waldekranz 				       MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_UNMODIFIED,
33835bded825SVladimir Oltean 				       false);
33845bded825SVladimir Oltean 	if (err)
33855bded825SVladimir Oltean 		return err;
33865bded825SVladimir Oltean 
3387cd782656SVivien Didelot 	if (chip->info->ops->port_set_jumbo_size) {
3388b92ce2f5SAndrew Lunn 		err = chip->info->ops->port_set_jumbo_size(chip, port, 10218);
33895f436666SAndrew Lunn 		if (err)
33905f436666SAndrew Lunn 			return err;
33915f436666SAndrew Lunn 	}
33925f436666SAndrew Lunn 
3393041bd545STobias Waldekranz 	/* Port Association Vector: disable automatic address learning
3394041bd545STobias Waldekranz 	 * on all user ports since they start out in standalone
3395041bd545STobias Waldekranz 	 * mode. When joining a bridge, learning will be configured to
3396041bd545STobias Waldekranz 	 * match the bridge port settings. Enable learning on all
3397041bd545STobias Waldekranz 	 * DSA/CPU ports. NOTE: FROM_CPU frames always bypass the
3398041bd545STobias Waldekranz 	 * learning process.
3399041bd545STobias Waldekranz 	 *
3400041bd545STobias Waldekranz 	 * Disable HoldAt1, IntOnAgeOut, LockedPort, IgnoreWrongData,
3401041bd545STobias Waldekranz 	 * and RefreshLocked. I.e. setup standard automatic learning.
3402fad09c73SVivien Didelot 	 */
3403041bd545STobias Waldekranz 	if (dsa_is_user_port(ds, port))
3404fad09c73SVivien Didelot 		reg = 0;
3405041bd545STobias Waldekranz 	else
3406041bd545STobias Waldekranz 		reg = 1 << port;
3407fad09c73SVivien Didelot 
34082a4614e4SVivien Didelot 	err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_ASSOC_VECTOR,
34092a4614e4SVivien Didelot 				   reg);
34100e7b9925SAndrew Lunn 	if (err)
34110e7b9925SAndrew Lunn 		return err;
3412fad09c73SVivien Didelot 
3413fad09c73SVivien Didelot 	/* Egress rate control 2: disable egress rate control. */
34142cb8cb14SVivien Didelot 	err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_EGRESS_RATE_CTL2,
34152cb8cb14SVivien Didelot 				   0x0000);
34160e7b9925SAndrew Lunn 	if (err)
34170e7b9925SAndrew Lunn 		return err;
3418fad09c73SVivien Didelot 
34190898432cSVivien Didelot 	if (chip->info->ops->port_pause_limit) {
34200898432cSVivien Didelot 		err = chip->info->ops->port_pause_limit(chip, port, 0, 0);
3421b35d322aSAndrew Lunn 		if (err)
3422b35d322aSAndrew Lunn 			return err;
3423b35d322aSAndrew Lunn 	}
3424b35d322aSAndrew Lunn 
3425c8c94891SVivien Didelot 	if (chip->info->ops->port_disable_learn_limit) {
3426c8c94891SVivien Didelot 		err = chip->info->ops->port_disable_learn_limit(chip, port);
3427c8c94891SVivien Didelot 		if (err)
3428c8c94891SVivien Didelot 			return err;
3429c8c94891SVivien Didelot 	}
3430c8c94891SVivien Didelot 
34319dbfb4e1SVivien Didelot 	if (chip->info->ops->port_disable_pri_override) {
34329dbfb4e1SVivien Didelot 		err = chip->info->ops->port_disable_pri_override(chip, port);
34330e7b9925SAndrew Lunn 		if (err)
34340e7b9925SAndrew Lunn 			return err;
3435ef0a7318SAndrew Lunn 	}
34362bbb33beSAndrew Lunn 
3437ef0a7318SAndrew Lunn 	if (chip->info->ops->port_tag_remap) {
3438ef0a7318SAndrew Lunn 		err = chip->info->ops->port_tag_remap(chip, port);
34390e7b9925SAndrew Lunn 		if (err)
34400e7b9925SAndrew Lunn 			return err;
3441fad09c73SVivien Didelot 	}
3442fad09c73SVivien Didelot 
3443ef70b111SAndrew Lunn 	if (chip->info->ops->port_egress_rate_limiting) {
3444ef70b111SAndrew Lunn 		err = chip->info->ops->port_egress_rate_limiting(chip, port);
34450e7b9925SAndrew Lunn 		if (err)
34460e7b9925SAndrew Lunn 			return err;
3447fad09c73SVivien Didelot 	}
3448fad09c73SVivien Didelot 
3449121b8fe2SHubert Feurstein 	if (chip->info->ops->port_setup_message_port) {
3450121b8fe2SHubert Feurstein 		err = chip->info->ops->port_setup_message_port(chip, port);
34510e7b9925SAndrew Lunn 		if (err)
34520e7b9925SAndrew Lunn 			return err;
3453121b8fe2SHubert Feurstein 	}
3454fad09c73SVivien Didelot 
3455926eae60SHolger Brunck 	if (chip->info->ops->serdes_set_tx_amplitude) {
345640da0c32SRussell King (Oracle) 		dp = dsa_to_port(ds, port);
3457926eae60SHolger Brunck 		if (dp)
3458926eae60SHolger Brunck 			phy_handle = of_parse_phandle(dp->dn, "phy-handle", 0);
3459926eae60SHolger Brunck 
3460926eae60SHolger Brunck 		if (phy_handle && !of_property_read_u32(phy_handle,
3461926eae60SHolger Brunck 							"tx-p2p-microvolt",
3462926eae60SHolger Brunck 							&tx_amp))
3463926eae60SHolger Brunck 			err = chip->info->ops->serdes_set_tx_amplitude(chip,
3464926eae60SHolger Brunck 								port, tx_amp);
3465926eae60SHolger Brunck 		if (phy_handle) {
3466926eae60SHolger Brunck 			of_node_put(phy_handle);
3467926eae60SHolger Brunck 			if (err)
3468926eae60SHolger Brunck 				return err;
3469926eae60SHolger Brunck 		}
3470926eae60SHolger Brunck 	}
3471926eae60SHolger Brunck 
3472fad09c73SVivien Didelot 	/* Port based VLAN map: give each port the same default address
3473fad09c73SVivien Didelot 	 * database, and allow bidirectional communication between the
3474fad09c73SVivien Didelot 	 * CPU and DSA port(s), and the other ports.
3475fad09c73SVivien Didelot 	 */
34765bded825SVladimir Oltean 	err = mv88e6xxx_port_set_fid(chip, port, MV88E6XXX_FID_STANDALONE);
34770e7b9925SAndrew Lunn 	if (err)
34780e7b9925SAndrew Lunn 		return err;
3479fad09c73SVivien Didelot 
3480240ea3efSVivien Didelot 	err = mv88e6xxx_port_vlan_map(chip, port);
34810e7b9925SAndrew Lunn 	if (err)
34820e7b9925SAndrew Lunn 		return err;
3483fad09c73SVivien Didelot 
3484fad09c73SVivien Didelot 	/* Default VLAN ID and priority: don't set a default VLAN
3485fad09c73SVivien Didelot 	 * ID, and set the default packet priority to zero.
3486fad09c73SVivien Didelot 	 */
3487b7929fb3SVivien Didelot 	return mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_DEFAULT_VLAN, 0);
3488fad09c73SVivien Didelot }
3489fad09c73SVivien Didelot 
mv88e6xxx_get_max_mtu(struct dsa_switch * ds,int port)34902a550aecSAndrew Lunn static int mv88e6xxx_get_max_mtu(struct dsa_switch *ds, int port)
34912a550aecSAndrew Lunn {
34922a550aecSAndrew Lunn 	struct mv88e6xxx_chip *chip = ds->priv;
34932a550aecSAndrew Lunn 
34942a550aecSAndrew Lunn 	if (chip->info->ops->port_set_jumbo_size)
3495b9c587feSAndrew Lunn 		return 10240 - VLAN_ETH_HLEN - EDSA_HLEN - ETH_FCS_LEN;
34961baf0facSChris Packham 	else if (chip->info->ops->set_max_frame_size)
3497b9c587feSAndrew Lunn 		return 1632 - VLAN_ETH_HLEN - EDSA_HLEN - ETH_FCS_LEN;
34987e951737SVladimir Oltean 	return ETH_DATA_LEN;
34992a550aecSAndrew Lunn }
35002a550aecSAndrew Lunn 
mv88e6xxx_change_mtu(struct dsa_switch * ds,int port,int new_mtu)35012a550aecSAndrew Lunn static int mv88e6xxx_change_mtu(struct dsa_switch *ds, int port, int new_mtu)
35022a550aecSAndrew Lunn {
35032a550aecSAndrew Lunn 	struct mv88e6xxx_chip *chip = ds->priv;
35042a550aecSAndrew Lunn 	int ret = 0;
35052a550aecSAndrew Lunn 
35067e951737SVladimir Oltean 	/* For families where we don't know how to alter the MTU,
35077e951737SVladimir Oltean 	 * just accept any value up to ETH_DATA_LEN
35087e951737SVladimir Oltean 	 */
35097e951737SVladimir Oltean 	if (!chip->info->ops->port_set_jumbo_size &&
35107e951737SVladimir Oltean 	    !chip->info->ops->set_max_frame_size) {
35117e951737SVladimir Oltean 		if (new_mtu > ETH_DATA_LEN)
35127e951737SVladimir Oltean 			return -EINVAL;
35137e951737SVladimir Oltean 
35147e951737SVladimir Oltean 		return 0;
35157e951737SVladimir Oltean 	}
35167e951737SVladimir Oltean 
3517b9c587feSAndrew Lunn 	if (dsa_is_dsa_port(ds, port) || dsa_is_cpu_port(ds, port))
3518b9c587feSAndrew Lunn 		new_mtu += EDSA_HLEN;
3519b9c587feSAndrew Lunn 
35202a550aecSAndrew Lunn 	mv88e6xxx_reg_lock(chip);
35212a550aecSAndrew Lunn 	if (chip->info->ops->port_set_jumbo_size)
35222a550aecSAndrew Lunn 		ret = chip->info->ops->port_set_jumbo_size(chip, port, new_mtu);
352350816049SMartin Willi 	else if (chip->info->ops->set_max_frame_size &&
352450816049SMartin Willi 		 dsa_is_cpu_port(ds, port))
35251baf0facSChris Packham 		ret = chip->info->ops->set_max_frame_size(chip, new_mtu);
35262a550aecSAndrew Lunn 	mv88e6xxx_reg_unlock(chip);
35272a550aecSAndrew Lunn 
35282a550aecSAndrew Lunn 	return ret;
35292a550aecSAndrew Lunn }
35302a550aecSAndrew Lunn 
mv88e6xxx_set_ageing_time(struct dsa_switch * ds,unsigned int ageing_time)35312cfcd964SVivien Didelot static int mv88e6xxx_set_ageing_time(struct dsa_switch *ds,
35322cfcd964SVivien Didelot 				     unsigned int ageing_time)
35332cfcd964SVivien Didelot {
353404bed143SVivien Didelot 	struct mv88e6xxx_chip *chip = ds->priv;
35352cfcd964SVivien Didelot 	int err;
35362cfcd964SVivien Didelot 
3537c9acece0SRasmus Villemoes 	mv88e6xxx_reg_lock(chip);
3538720c6343SVivien Didelot 	err = mv88e6xxx_g1_atu_set_age_time(chip, ageing_time);
3539c9acece0SRasmus Villemoes 	mv88e6xxx_reg_unlock(chip);
35402cfcd964SVivien Didelot 
35412cfcd964SVivien Didelot 	return err;
35422cfcd964SVivien Didelot }
35432cfcd964SVivien Didelot 
mv88e6xxx_stats_setup(struct mv88e6xxx_chip * chip)3544447b1bb8SVivien Didelot static int mv88e6xxx_stats_setup(struct mv88e6xxx_chip *chip)
3545fad09c73SVivien Didelot {
3546fad09c73SVivien Didelot 	int err;
3547fad09c73SVivien Didelot 
3548de227387SAndrew Lunn 	/* Initialize the statistics unit */
3549447b1bb8SVivien Didelot 	if (chip->info->ops->stats_set_histogram) {
3550447b1bb8SVivien Didelot 		err = chip->info->ops->stats_set_histogram(chip);
3551de227387SAndrew Lunn 		if (err)
3552de227387SAndrew Lunn 			return err;
3553447b1bb8SVivien Didelot 	}
3554de227387SAndrew Lunn 
355540cff8fcSAndrew Lunn 	return mv88e6xxx_g1_stats_clear(chip);
35569729934cSVivien Didelot }
35579729934cSVivien Didelot 
3558ea89098eSAndrew Lunn /* Check if the errata has already been applied. */
mv88e6390_setup_errata_applied(struct mv88e6xxx_chip * chip)3559ea89098eSAndrew Lunn static bool mv88e6390_setup_errata_applied(struct mv88e6xxx_chip *chip)
3560ea89098eSAndrew Lunn {
3561ea89098eSAndrew Lunn 	int port;
3562ea89098eSAndrew Lunn 	int err;
3563ea89098eSAndrew Lunn 	u16 val;
3564ea89098eSAndrew Lunn 
3565ea89098eSAndrew Lunn 	for (port = 0; port < mv88e6xxx_num_ports(chip); port++) {
356660907013SMarek Behún 		err = mv88e6xxx_port_hidden_read(chip, 0xf, port, 0, &val);
3567ea89098eSAndrew Lunn 		if (err) {
3568ea89098eSAndrew Lunn 			dev_err(chip->dev,
3569ea89098eSAndrew Lunn 				"Error reading hidden register: %d\n", err);
3570ea89098eSAndrew Lunn 			return false;
3571ea89098eSAndrew Lunn 		}
3572ea89098eSAndrew Lunn 		if (val != 0x01c0)
3573ea89098eSAndrew Lunn 			return false;
3574ea89098eSAndrew Lunn 	}
3575ea89098eSAndrew Lunn 
3576ea89098eSAndrew Lunn 	return true;
3577ea89098eSAndrew Lunn }
3578ea89098eSAndrew Lunn 
3579ea89098eSAndrew Lunn /* The 6390 copper ports have an errata which require poking magic
3580ea89098eSAndrew Lunn  * values into undocumented hidden registers and then performing a
3581ea89098eSAndrew Lunn  * software reset.
3582ea89098eSAndrew Lunn  */
mv88e6390_setup_errata(struct mv88e6xxx_chip * chip)3583ea89098eSAndrew Lunn static int mv88e6390_setup_errata(struct mv88e6xxx_chip *chip)
3584ea89098eSAndrew Lunn {
3585ea89098eSAndrew Lunn 	int port;
3586ea89098eSAndrew Lunn 	int err;
3587ea89098eSAndrew Lunn 
3588ea89098eSAndrew Lunn 	if (mv88e6390_setup_errata_applied(chip))
3589ea89098eSAndrew Lunn 		return 0;
3590ea89098eSAndrew Lunn 
3591ea89098eSAndrew Lunn 	/* Set the ports into blocking mode */
3592ea89098eSAndrew Lunn 	for (port = 0; port < mv88e6xxx_num_ports(chip); port++) {
3593ea89098eSAndrew Lunn 		err = mv88e6xxx_port_set_state(chip, port, BR_STATE_DISABLED);
3594ea89098eSAndrew Lunn 		if (err)
3595ea89098eSAndrew Lunn 			return err;
3596ea89098eSAndrew Lunn 	}
3597ea89098eSAndrew Lunn 
3598ea89098eSAndrew Lunn 	for (port = 0; port < mv88e6xxx_num_ports(chip); port++) {
359960907013SMarek Behún 		err = mv88e6xxx_port_hidden_write(chip, 0xf, port, 0, 0x01c0);
3600ea89098eSAndrew Lunn 		if (err)
3601ea89098eSAndrew Lunn 			return err;
3602ea89098eSAndrew Lunn 	}
3603ea89098eSAndrew Lunn 
3604ea89098eSAndrew Lunn 	return mv88e6xxx_software_reset(chip);
3605ea89098eSAndrew Lunn }
3606ea89098eSAndrew Lunn 
36071fe976d3SPali Rohár /* prod_id for switch families which do not have a PHY model number */
36081fe976d3SPali Rohár static const u16 family_prod_id_table[] = {
36091fe976d3SPali Rohár 	[MV88E6XXX_FAMILY_6341] = MV88E6XXX_PORT_SWITCH_ID_PROD_6341,
36101fe976d3SPali Rohár 	[MV88E6XXX_FAMILY_6390] = MV88E6XXX_PORT_SWITCH_ID_PROD_6390,
3611c5d015b0SMarek Behún 	[MV88E6XXX_FAMILY_6393] = MV88E6XXX_PORT_SWITCH_ID_PROD_6393X,
36121fe976d3SPali Rohár };
36131fe976d3SPali Rohár 
mv88e6xxx_mdio_read(struct mii_bus * bus,int phy,int reg)3614e57e5e77SVivien Didelot static int mv88e6xxx_mdio_read(struct mii_bus *bus, int phy, int reg)
3615fad09c73SVivien Didelot {
36160dd12d54SAndrew Lunn 	struct mv88e6xxx_mdio_bus *mdio_bus = bus->priv;
36170dd12d54SAndrew Lunn 	struct mv88e6xxx_chip *chip = mdio_bus->chip;
36181fe976d3SPali Rohár 	u16 prod_id;
3619e57e5e77SVivien Didelot 	u16 val;
3620e57e5e77SVivien Didelot 	int err;
3621fad09c73SVivien Didelot 
3622ee26a228SAndrew Lunn 	if (!chip->info->ops->phy_read)
3623ee26a228SAndrew Lunn 		return -EOPNOTSUPP;
3624ee26a228SAndrew Lunn 
3625c9acece0SRasmus Villemoes 	mv88e6xxx_reg_lock(chip);
3626ee26a228SAndrew Lunn 	err = chip->info->ops->phy_read(chip, bus, phy, reg, &val);
3627c9acece0SRasmus Villemoes 	mv88e6xxx_reg_unlock(chip);
3628e57e5e77SVivien Didelot 
3629ddc49acbSAndrew Lunn 	/* Some internal PHYs don't have a model number. */
36301fe976d3SPali Rohár 	if (reg == MII_PHYSID2 && !(val & 0x3f0) &&
36311fe976d3SPali Rohár 	    chip->info->family < ARRAY_SIZE(family_prod_id_table)) {
36321fe976d3SPali Rohár 		prod_id = family_prod_id_table[chip->info->family];
36331fe976d3SPali Rohár 		if (prod_id)
36341fe976d3SPali Rohár 			val |= prod_id >> 4;
3635da9f3301SAndrew Lunn 	}
3636da9f3301SAndrew Lunn 
3637e57e5e77SVivien Didelot 	return err ? err : val;
3638fad09c73SVivien Didelot }
3639fad09c73SVivien Didelot 
mv88e6xxx_mdio_read_c45(struct mii_bus * bus,int phy,int devad,int reg)3640743a19e3SAndrew Lunn static int mv88e6xxx_mdio_read_c45(struct mii_bus *bus, int phy, int devad,
3641743a19e3SAndrew Lunn 				   int reg)
3642743a19e3SAndrew Lunn {
3643743a19e3SAndrew Lunn 	struct mv88e6xxx_mdio_bus *mdio_bus = bus->priv;
3644743a19e3SAndrew Lunn 	struct mv88e6xxx_chip *chip = mdio_bus->chip;
3645743a19e3SAndrew Lunn 	u16 val;
3646743a19e3SAndrew Lunn 	int err;
3647743a19e3SAndrew Lunn 
3648743a19e3SAndrew Lunn 	if (!chip->info->ops->phy_read_c45)
36490dc6bc63SAndrew Lunn 		return 0xffff;
3650743a19e3SAndrew Lunn 
3651743a19e3SAndrew Lunn 	mv88e6xxx_reg_lock(chip);
3652743a19e3SAndrew Lunn 	err = chip->info->ops->phy_read_c45(chip, bus, phy, devad, reg, &val);
3653743a19e3SAndrew Lunn 	mv88e6xxx_reg_unlock(chip);
3654743a19e3SAndrew Lunn 
3655743a19e3SAndrew Lunn 	return err ? err : val;
3656743a19e3SAndrew Lunn }
3657743a19e3SAndrew Lunn 
mv88e6xxx_mdio_write(struct mii_bus * bus,int phy,int reg,u16 val)3658e57e5e77SVivien Didelot static int mv88e6xxx_mdio_write(struct mii_bus *bus, int phy, int reg, u16 val)
3659fad09c73SVivien Didelot {
36600dd12d54SAndrew Lunn 	struct mv88e6xxx_mdio_bus *mdio_bus = bus->priv;
36610dd12d54SAndrew Lunn 	struct mv88e6xxx_chip *chip = mdio_bus->chip;
3662e57e5e77SVivien Didelot 	int err;
3663fad09c73SVivien Didelot 
3664ee26a228SAndrew Lunn 	if (!chip->info->ops->phy_write)
3665ee26a228SAndrew Lunn 		return -EOPNOTSUPP;
3666ee26a228SAndrew Lunn 
3667c9acece0SRasmus Villemoes 	mv88e6xxx_reg_lock(chip);
3668ee26a228SAndrew Lunn 	err = chip->info->ops->phy_write(chip, bus, phy, reg, val);
3669c9acece0SRasmus Villemoes 	mv88e6xxx_reg_unlock(chip);
3670e57e5e77SVivien Didelot 
3671e57e5e77SVivien Didelot 	return err;
3672fad09c73SVivien Didelot }
3673fad09c73SVivien Didelot 
mv88e6xxx_mdio_write_c45(struct mii_bus * bus,int phy,int devad,int reg,u16 val)3674743a19e3SAndrew Lunn static int mv88e6xxx_mdio_write_c45(struct mii_bus *bus, int phy, int devad,
3675743a19e3SAndrew Lunn 				    int reg, u16 val)
3676743a19e3SAndrew Lunn {
3677743a19e3SAndrew Lunn 	struct mv88e6xxx_mdio_bus *mdio_bus = bus->priv;
3678743a19e3SAndrew Lunn 	struct mv88e6xxx_chip *chip = mdio_bus->chip;
3679743a19e3SAndrew Lunn 	int err;
3680743a19e3SAndrew Lunn 
3681743a19e3SAndrew Lunn 	if (!chip->info->ops->phy_write_c45)
3682743a19e3SAndrew Lunn 		return -EOPNOTSUPP;
3683743a19e3SAndrew Lunn 
3684743a19e3SAndrew Lunn 	mv88e6xxx_reg_lock(chip);
3685743a19e3SAndrew Lunn 	err = chip->info->ops->phy_write_c45(chip, bus, phy, devad, reg, val);
3686743a19e3SAndrew Lunn 	mv88e6xxx_reg_unlock(chip);
3687743a19e3SAndrew Lunn 
3688743a19e3SAndrew Lunn 	return err;
3689743a19e3SAndrew Lunn }
3690743a19e3SAndrew Lunn 
mv88e6xxx_mdio_register(struct mv88e6xxx_chip * chip,struct device_node * np,bool external)3691fad09c73SVivien Didelot static int mv88e6xxx_mdio_register(struct mv88e6xxx_chip *chip,
3692a3c53be5SAndrew Lunn 				   struct device_node *np,
3693a3c53be5SAndrew Lunn 				   bool external)
3694fad09c73SVivien Didelot {
3695fad09c73SVivien Didelot 	static int index;
36960dd12d54SAndrew Lunn 	struct mv88e6xxx_mdio_bus *mdio_bus;
3697fad09c73SVivien Didelot 	struct mii_bus *bus;
3698fad09c73SVivien Didelot 	int err;
3699fad09c73SVivien Didelot 
37002510babcSAndrew Lunn 	if (external) {
3701c9acece0SRasmus Villemoes 		mv88e6xxx_reg_lock(chip);
37022510babcSAndrew Lunn 		err = mv88e6xxx_g2_scratch_gpio_set_smi(chip, true);
3703c9acece0SRasmus Villemoes 		mv88e6xxx_reg_unlock(chip);
37042510babcSAndrew Lunn 
37052510babcSAndrew Lunn 		if (err)
37062510babcSAndrew Lunn 			return err;
37072510babcSAndrew Lunn 	}
37082510babcSAndrew Lunn 
3709f53a2ce8SVladimir Oltean 	bus = mdiobus_alloc_size(sizeof(*mdio_bus));
3710fad09c73SVivien Didelot 	if (!bus)
3711fad09c73SVivien Didelot 		return -ENOMEM;
3712fad09c73SVivien Didelot 
37130dd12d54SAndrew Lunn 	mdio_bus = bus->priv;
3714a3c53be5SAndrew Lunn 	mdio_bus->bus = bus;
37150dd12d54SAndrew Lunn 	mdio_bus->chip = chip;
3716a3c53be5SAndrew Lunn 	INIT_LIST_HEAD(&mdio_bus->list);
3717a3c53be5SAndrew Lunn 	mdio_bus->external = external;
37180dd12d54SAndrew Lunn 
3719fad09c73SVivien Didelot 	if (np) {
3720fad09c73SVivien Didelot 		bus->name = np->full_name;
3721f7ce9103SRob Herring 		snprintf(bus->id, MII_BUS_ID_SIZE, "%pOF", np);
3722fad09c73SVivien Didelot 	} else {
3723fad09c73SVivien Didelot 		bus->name = "mv88e6xxx SMI";
3724fad09c73SVivien Didelot 		snprintf(bus->id, MII_BUS_ID_SIZE, "mv88e6xxx-%d", index++);
3725fad09c73SVivien Didelot 	}
3726fad09c73SVivien Didelot 
3727fad09c73SVivien Didelot 	bus->read = mv88e6xxx_mdio_read;
3728fad09c73SVivien Didelot 	bus->write = mv88e6xxx_mdio_write;
3729743a19e3SAndrew Lunn 	bus->read_c45 = mv88e6xxx_mdio_read_c45;
3730743a19e3SAndrew Lunn 	bus->write_c45 = mv88e6xxx_mdio_write_c45;
3731fad09c73SVivien Didelot 	bus->parent = chip->dev;
3732a4926c29SMarek Behún 	bus->phy_mask = ~GENMASK(chip->info->phy_base_addr +
3733a4926c29SMarek Behún 				 mv88e6xxx_num_ports(chip) - 1,
3734a4926c29SMarek Behún 				 chip->info->phy_base_addr);
3735fad09c73SVivien Didelot 
37366f88284fSAndrew Lunn 	if (!external) {
37376f88284fSAndrew Lunn 		err = mv88e6xxx_g2_irq_mdio_setup(chip, bus);
37386f88284fSAndrew Lunn 		if (err)
3739f53a2ce8SVladimir Oltean 			goto out;
37406f88284fSAndrew Lunn 	}
37416f88284fSAndrew Lunn 
3742a3c53be5SAndrew Lunn 	err = of_mdiobus_register(bus, np);
3743fad09c73SVivien Didelot 	if (err) {
3744fad09c73SVivien Didelot 		dev_err(chip->dev, "Cannot register MDIO bus (%d)\n", err);
37456f88284fSAndrew Lunn 		mv88e6xxx_g2_irq_mdio_free(chip, bus);
3746f53a2ce8SVladimir Oltean 		goto out;
3747fad09c73SVivien Didelot 	}
3748fad09c73SVivien Didelot 
3749a3c53be5SAndrew Lunn 	if (external)
3750a3c53be5SAndrew Lunn 		list_add_tail(&mdio_bus->list, &chip->mdios);
3751a3c53be5SAndrew Lunn 	else
3752a3c53be5SAndrew Lunn 		list_add(&mdio_bus->list, &chip->mdios);
3753a3c53be5SAndrew Lunn 
3754a3c53be5SAndrew Lunn 	return 0;
3755f53a2ce8SVladimir Oltean 
3756f53a2ce8SVladimir Oltean out:
3757f53a2ce8SVladimir Oltean 	mdiobus_free(bus);
3758f53a2ce8SVladimir Oltean 	return err;
3759a3c53be5SAndrew Lunn }
3760a3c53be5SAndrew Lunn 
mv88e6xxx_mdios_unregister(struct mv88e6xxx_chip * chip)37613126aeecSAndrew Lunn static void mv88e6xxx_mdios_unregister(struct mv88e6xxx_chip *chip)
37623126aeecSAndrew Lunn 
37633126aeecSAndrew Lunn {
376451a04ebfSVladimir Oltean 	struct mv88e6xxx_mdio_bus *mdio_bus, *p;
37653126aeecSAndrew Lunn 	struct mii_bus *bus;
37663126aeecSAndrew Lunn 
376751a04ebfSVladimir Oltean 	list_for_each_entry_safe(mdio_bus, p, &chip->mdios, list) {
37683126aeecSAndrew Lunn 		bus = mdio_bus->bus;
37693126aeecSAndrew Lunn 
37706f88284fSAndrew Lunn 		if (!mdio_bus->external)
37716f88284fSAndrew Lunn 			mv88e6xxx_g2_irq_mdio_free(chip, bus);
37726f88284fSAndrew Lunn 
37733126aeecSAndrew Lunn 		mdiobus_unregister(bus);
3774f53a2ce8SVladimir Oltean 		mdiobus_free(bus);
37753126aeecSAndrew Lunn 	}
37763126aeecSAndrew Lunn }
37773126aeecSAndrew Lunn 
mv88e6xxx_mdios_register(struct mv88e6xxx_chip * chip)37782cb0658dSKlaus Kudielka static int mv88e6xxx_mdios_register(struct mv88e6xxx_chip *chip)
3779a3c53be5SAndrew Lunn {
37802cb0658dSKlaus Kudielka 	struct device_node *np = chip->dev->of_node;
3781a3c53be5SAndrew Lunn 	struct device_node *child;
3782a3c53be5SAndrew Lunn 	int err;
3783a3c53be5SAndrew Lunn 
3784a3c53be5SAndrew Lunn 	/* Always register one mdio bus for the internal/default mdio
3785a3c53be5SAndrew Lunn 	 * bus. This maybe represented in the device tree, but is
3786a3c53be5SAndrew Lunn 	 * optional.
3787a3c53be5SAndrew Lunn 	 */
3788a3c53be5SAndrew Lunn 	child = of_get_child_by_name(np, "mdio");
3789a3c53be5SAndrew Lunn 	err = mv88e6xxx_mdio_register(chip, child, false);
379002ded5a1SMiaoqian Lin 	of_node_put(child);
3791a3c53be5SAndrew Lunn 	if (err)
3792a3c53be5SAndrew Lunn 		return err;
3793a3c53be5SAndrew Lunn 
3794a3c53be5SAndrew Lunn 	/* Walk the device tree, and see if there are any other nodes
3795a3c53be5SAndrew Lunn 	 * which say they are compatible with the external mdio
3796a3c53be5SAndrew Lunn 	 * bus.
3797a3c53be5SAndrew Lunn 	 */
3798a3c53be5SAndrew Lunn 	for_each_available_child_of_node(np, child) {
3799ceb96faeSAndrew Lunn 		if (of_device_is_compatible(
3800ceb96faeSAndrew Lunn 			    child, "marvell,mv88e6xxx-mdio-external")) {
3801a3c53be5SAndrew Lunn 			err = mv88e6xxx_mdio_register(chip, child, true);
38023126aeecSAndrew Lunn 			if (err) {
38033126aeecSAndrew Lunn 				mv88e6xxx_mdios_unregister(chip);
380478e42040SNishka Dasgupta 				of_node_put(child);
3805a3c53be5SAndrew Lunn 				return err;
3806a3c53be5SAndrew Lunn 			}
3807a3c53be5SAndrew Lunn 		}
38083126aeecSAndrew Lunn 	}
3809a3c53be5SAndrew Lunn 
3810a3c53be5SAndrew Lunn 	return 0;
3811a3c53be5SAndrew Lunn }
3812a3c53be5SAndrew Lunn 
mv88e6xxx_teardown(struct dsa_switch * ds)3813f1bee740SKlaus Kudielka static void mv88e6xxx_teardown(struct dsa_switch *ds)
3814f1bee740SKlaus Kudielka {
38152cb0658dSKlaus Kudielka 	struct mv88e6xxx_chip *chip = ds->priv;
38162cb0658dSKlaus Kudielka 
3817f1bee740SKlaus Kudielka 	mv88e6xxx_teardown_devlink_params(ds);
3818f1bee740SKlaus Kudielka 	dsa_devlink_resources_unregister(ds);
3819f1bee740SKlaus Kudielka 	mv88e6xxx_teardown_devlink_regions_global(ds);
38202cb0658dSKlaus Kudielka 	mv88e6xxx_mdios_unregister(chip);
3821f1bee740SKlaus Kudielka }
3822f1bee740SKlaus Kudielka 
mv88e6xxx_setup(struct dsa_switch * ds)3823f1bee740SKlaus Kudielka static int mv88e6xxx_setup(struct dsa_switch *ds)
3824f1bee740SKlaus Kudielka {
3825f1bee740SKlaus Kudielka 	struct mv88e6xxx_chip *chip = ds->priv;
3826f1bee740SKlaus Kudielka 	u8 cmode;
3827f1bee740SKlaus Kudielka 	int err;
3828f1bee740SKlaus Kudielka 	int i;
3829f1bee740SKlaus Kudielka 
38302cb0658dSKlaus Kudielka 	err = mv88e6xxx_mdios_register(chip);
38312cb0658dSKlaus Kudielka 	if (err)
38322cb0658dSKlaus Kudielka 		return err;
38332cb0658dSKlaus Kudielka 
3834f1bee740SKlaus Kudielka 	chip->ds = ds;
3835f1bee740SKlaus Kudielka 	ds->slave_mii_bus = mv88e6xxx_default_mdio_bus(chip);
3836f1bee740SKlaus Kudielka 
3837f1bee740SKlaus Kudielka 	/* Since virtual bridges are mapped in the PVT, the number we support
3838f1bee740SKlaus Kudielka 	 * depends on the physical switch topology. We need to let DSA figure
3839f1bee740SKlaus Kudielka 	 * that out and therefore we cannot set this at dsa_register_switch()
3840f1bee740SKlaus Kudielka 	 * time.
3841f1bee740SKlaus Kudielka 	 */
3842f1bee740SKlaus Kudielka 	if (mv88e6xxx_has_pvt(chip))
3843f1bee740SKlaus Kudielka 		ds->max_num_bridges = MV88E6XXX_MAX_PVT_SWITCHES -
3844f1bee740SKlaus Kudielka 				      ds->dst->last_switch - 1;
3845f1bee740SKlaus Kudielka 
3846f1bee740SKlaus Kudielka 	mv88e6xxx_reg_lock(chip);
3847f1bee740SKlaus Kudielka 
3848f1bee740SKlaus Kudielka 	if (chip->info->ops->setup_errata) {
3849f1bee740SKlaus Kudielka 		err = chip->info->ops->setup_errata(chip);
3850f1bee740SKlaus Kudielka 		if (err)
3851f1bee740SKlaus Kudielka 			goto unlock;
3852f1bee740SKlaus Kudielka 	}
3853f1bee740SKlaus Kudielka 
3854f1bee740SKlaus Kudielka 	/* Cache the cmode of each port. */
3855f1bee740SKlaus Kudielka 	for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
3856f1bee740SKlaus Kudielka 		if (chip->info->ops->port_get_cmode) {
3857f1bee740SKlaus Kudielka 			err = chip->info->ops->port_get_cmode(chip, i, &cmode);
3858f1bee740SKlaus Kudielka 			if (err)
3859f1bee740SKlaus Kudielka 				goto unlock;
3860f1bee740SKlaus Kudielka 
3861f1bee740SKlaus Kudielka 			chip->ports[i].cmode = cmode;
3862f1bee740SKlaus Kudielka 		}
3863f1bee740SKlaus Kudielka 	}
3864f1bee740SKlaus Kudielka 
3865f1bee740SKlaus Kudielka 	err = mv88e6xxx_vtu_setup(chip);
3866f1bee740SKlaus Kudielka 	if (err)
3867f1bee740SKlaus Kudielka 		goto unlock;
3868f1bee740SKlaus Kudielka 
3869f1bee740SKlaus Kudielka 	/* Must be called after mv88e6xxx_vtu_setup (which flushes the
3870f1bee740SKlaus Kudielka 	 * VTU, thereby also flushing the STU).
3871f1bee740SKlaus Kudielka 	 */
3872f1bee740SKlaus Kudielka 	err = mv88e6xxx_stu_setup(chip);
3873f1bee740SKlaus Kudielka 	if (err)
3874f1bee740SKlaus Kudielka 		goto unlock;
3875f1bee740SKlaus Kudielka 
3876f1bee740SKlaus Kudielka 	/* Setup Switch Port Registers */
3877f1bee740SKlaus Kudielka 	for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
3878f1bee740SKlaus Kudielka 		if (dsa_is_unused_port(ds, i))
3879f1bee740SKlaus Kudielka 			continue;
3880f1bee740SKlaus Kudielka 
3881f1bee740SKlaus Kudielka 		/* Prevent the use of an invalid port. */
3882f1bee740SKlaus Kudielka 		if (mv88e6xxx_is_invalid_port(chip, i)) {
3883f1bee740SKlaus Kudielka 			dev_err(chip->dev, "port %d is invalid\n", i);
3884f1bee740SKlaus Kudielka 			err = -EINVAL;
3885f1bee740SKlaus Kudielka 			goto unlock;
3886f1bee740SKlaus Kudielka 		}
3887f1bee740SKlaus Kudielka 
3888f1bee740SKlaus Kudielka 		err = mv88e6xxx_setup_port(chip, i);
3889f1bee740SKlaus Kudielka 		if (err)
3890f1bee740SKlaus Kudielka 			goto unlock;
3891f1bee740SKlaus Kudielka 	}
3892f1bee740SKlaus Kudielka 
3893f1bee740SKlaus Kudielka 	err = mv88e6xxx_irl_setup(chip);
3894f1bee740SKlaus Kudielka 	if (err)
3895f1bee740SKlaus Kudielka 		goto unlock;
3896f1bee740SKlaus Kudielka 
3897f1bee740SKlaus Kudielka 	err = mv88e6xxx_mac_setup(chip);
3898f1bee740SKlaus Kudielka 	if (err)
3899f1bee740SKlaus Kudielka 		goto unlock;
3900f1bee740SKlaus Kudielka 
3901f1bee740SKlaus Kudielka 	err = mv88e6xxx_phy_setup(chip);
3902f1bee740SKlaus Kudielka 	if (err)
3903f1bee740SKlaus Kudielka 		goto unlock;
3904f1bee740SKlaus Kudielka 
3905f1bee740SKlaus Kudielka 	err = mv88e6xxx_pvt_setup(chip);
3906f1bee740SKlaus Kudielka 	if (err)
3907f1bee740SKlaus Kudielka 		goto unlock;
3908f1bee740SKlaus Kudielka 
3909f1bee740SKlaus Kudielka 	err = mv88e6xxx_atu_setup(chip);
3910f1bee740SKlaus Kudielka 	if (err)
3911f1bee740SKlaus Kudielka 		goto unlock;
3912f1bee740SKlaus Kudielka 
3913f1bee740SKlaus Kudielka 	err = mv88e6xxx_broadcast_setup(chip, 0);
3914f1bee740SKlaus Kudielka 	if (err)
3915f1bee740SKlaus Kudielka 		goto unlock;
3916f1bee740SKlaus Kudielka 
3917f1bee740SKlaus Kudielka 	err = mv88e6xxx_pot_setup(chip);
3918f1bee740SKlaus Kudielka 	if (err)
3919f1bee740SKlaus Kudielka 		goto unlock;
3920f1bee740SKlaus Kudielka 
3921f1bee740SKlaus Kudielka 	err = mv88e6xxx_rmu_setup(chip);
3922f1bee740SKlaus Kudielka 	if (err)
3923f1bee740SKlaus Kudielka 		goto unlock;
3924f1bee740SKlaus Kudielka 
3925f1bee740SKlaus Kudielka 	err = mv88e6xxx_rsvd2cpu_setup(chip);
3926f1bee740SKlaus Kudielka 	if (err)
3927f1bee740SKlaus Kudielka 		goto unlock;
3928f1bee740SKlaus Kudielka 
3929f1bee740SKlaus Kudielka 	err = mv88e6xxx_trunk_setup(chip);
3930f1bee740SKlaus Kudielka 	if (err)
3931f1bee740SKlaus Kudielka 		goto unlock;
3932f1bee740SKlaus Kudielka 
3933f1bee740SKlaus Kudielka 	err = mv88e6xxx_devmap_setup(chip);
3934f1bee740SKlaus Kudielka 	if (err)
3935f1bee740SKlaus Kudielka 		goto unlock;
3936f1bee740SKlaus Kudielka 
3937f1bee740SKlaus Kudielka 	err = mv88e6xxx_pri_setup(chip);
3938f1bee740SKlaus Kudielka 	if (err)
3939f1bee740SKlaus Kudielka 		goto unlock;
3940f1bee740SKlaus Kudielka 
3941f1bee740SKlaus Kudielka 	/* Setup PTP Hardware Clock and timestamping */
3942f1bee740SKlaus Kudielka 	if (chip->info->ptp_support) {
3943f1bee740SKlaus Kudielka 		err = mv88e6xxx_ptp_setup(chip);
3944f1bee740SKlaus Kudielka 		if (err)
3945f1bee740SKlaus Kudielka 			goto unlock;
3946f1bee740SKlaus Kudielka 
3947f1bee740SKlaus Kudielka 		err = mv88e6xxx_hwtstamp_setup(chip);
3948f1bee740SKlaus Kudielka 		if (err)
3949f1bee740SKlaus Kudielka 			goto unlock;
3950f1bee740SKlaus Kudielka 	}
3951f1bee740SKlaus Kudielka 
3952f1bee740SKlaus Kudielka 	err = mv88e6xxx_stats_setup(chip);
3953f1bee740SKlaus Kudielka 	if (err)
3954f1bee740SKlaus Kudielka 		goto unlock;
3955f1bee740SKlaus Kudielka 
3956f1bee740SKlaus Kudielka unlock:
3957f1bee740SKlaus Kudielka 	mv88e6xxx_reg_unlock(chip);
3958f1bee740SKlaus Kudielka 
3959f1bee740SKlaus Kudielka 	if (err)
39602cb0658dSKlaus Kudielka 		goto out_mdios;
3961f1bee740SKlaus Kudielka 
3962f1bee740SKlaus Kudielka 	/* Have to be called without holding the register lock, since
3963f1bee740SKlaus Kudielka 	 * they take the devlink lock, and we later take the locks in
3964f1bee740SKlaus Kudielka 	 * the reverse order when getting/setting parameters or
3965f1bee740SKlaus Kudielka 	 * resource occupancy.
3966f1bee740SKlaus Kudielka 	 */
3967f1bee740SKlaus Kudielka 	err = mv88e6xxx_setup_devlink_resources(ds);
3968f1bee740SKlaus Kudielka 	if (err)
39692cb0658dSKlaus Kudielka 		goto out_mdios;
3970f1bee740SKlaus Kudielka 
3971f1bee740SKlaus Kudielka 	err = mv88e6xxx_setup_devlink_params(ds);
3972f1bee740SKlaus Kudielka 	if (err)
3973f1bee740SKlaus Kudielka 		goto out_resources;
3974f1bee740SKlaus Kudielka 
3975f1bee740SKlaus Kudielka 	err = mv88e6xxx_setup_devlink_regions_global(ds);
3976f1bee740SKlaus Kudielka 	if (err)
3977f1bee740SKlaus Kudielka 		goto out_params;
3978f1bee740SKlaus Kudielka 
3979f1bee740SKlaus Kudielka 	return 0;
3980f1bee740SKlaus Kudielka 
3981f1bee740SKlaus Kudielka out_params:
3982f1bee740SKlaus Kudielka 	mv88e6xxx_teardown_devlink_params(ds);
3983f1bee740SKlaus Kudielka out_resources:
3984f1bee740SKlaus Kudielka 	dsa_devlink_resources_unregister(ds);
39852cb0658dSKlaus Kudielka out_mdios:
39862cb0658dSKlaus Kudielka 	mv88e6xxx_mdios_unregister(chip);
3987f1bee740SKlaus Kudielka 
3988f1bee740SKlaus Kudielka 	return err;
3989f1bee740SKlaus Kudielka }
3990f1bee740SKlaus Kudielka 
mv88e6xxx_port_setup(struct dsa_switch * ds,int port)3991f1bee740SKlaus Kudielka static int mv88e6xxx_port_setup(struct dsa_switch *ds, int port)
3992f1bee740SKlaus Kudielka {
3993b92143d4SRussell King (Oracle) 	struct mv88e6xxx_chip *chip = ds->priv;
3994b92143d4SRussell King (Oracle) 	int err;
3995b92143d4SRussell King (Oracle) 
39963a5fb574SGreg Ungerer 	if (chip->info->ops->pcs_ops &&
39973a5fb574SGreg Ungerer 	    chip->info->ops->pcs_ops->pcs_init) {
3998b92143d4SRussell King (Oracle) 		err = chip->info->ops->pcs_ops->pcs_init(chip, port);
3999b92143d4SRussell King (Oracle) 		if (err)
4000b92143d4SRussell King (Oracle) 			return err;
4001b92143d4SRussell King (Oracle) 	}
4002b92143d4SRussell King (Oracle) 
4003f1bee740SKlaus Kudielka 	return mv88e6xxx_setup_devlink_regions_port(ds, port);
4004f1bee740SKlaus Kudielka }
4005f1bee740SKlaus Kudielka 
mv88e6xxx_port_teardown(struct dsa_switch * ds,int port)4006f1bee740SKlaus Kudielka static void mv88e6xxx_port_teardown(struct dsa_switch *ds, int port)
4007f1bee740SKlaus Kudielka {
4008b92143d4SRussell King (Oracle) 	struct mv88e6xxx_chip *chip = ds->priv;
4009b92143d4SRussell King (Oracle) 
4010f1bee740SKlaus Kudielka 	mv88e6xxx_teardown_devlink_regions_port(ds, port);
4011b92143d4SRussell King (Oracle) 
40123a5fb574SGreg Ungerer 	if (chip->info->ops->pcs_ops &&
40133a5fb574SGreg Ungerer 	    chip->info->ops->pcs_ops->pcs_teardown)
4014b92143d4SRussell King (Oracle) 		chip->info->ops->pcs_ops->pcs_teardown(chip, port);
4015f1bee740SKlaus Kudielka }
4016f1bee740SKlaus Kudielka 
mv88e6xxx_get_eeprom_len(struct dsa_switch * ds)4017855b1932SVivien Didelot static int mv88e6xxx_get_eeprom_len(struct dsa_switch *ds)
4018855b1932SVivien Didelot {
401904bed143SVivien Didelot 	struct mv88e6xxx_chip *chip = ds->priv;
4020855b1932SVivien Didelot 
4021855b1932SVivien Didelot 	return chip->eeprom_len;
4022855b1932SVivien Didelot }
4023855b1932SVivien Didelot 
mv88e6xxx_get_eeprom(struct dsa_switch * ds,struct ethtool_eeprom * eeprom,u8 * data)4024855b1932SVivien Didelot static int mv88e6xxx_get_eeprom(struct dsa_switch *ds,
4025855b1932SVivien Didelot 				struct ethtool_eeprom *eeprom, u8 *data)
4026855b1932SVivien Didelot {
402704bed143SVivien Didelot 	struct mv88e6xxx_chip *chip = ds->priv;
4028855b1932SVivien Didelot 	int err;
4029855b1932SVivien Didelot 
4030ee4dc2e7SVivien Didelot 	if (!chip->info->ops->get_eeprom)
4031ee4dc2e7SVivien Didelot 		return -EOPNOTSUPP;
4032ee4dc2e7SVivien Didelot 
4033c9acece0SRasmus Villemoes 	mv88e6xxx_reg_lock(chip);
4034ee4dc2e7SVivien Didelot 	err = chip->info->ops->get_eeprom(chip, eeprom, data);
4035c9acece0SRasmus Villemoes 	mv88e6xxx_reg_unlock(chip);
4036855b1932SVivien Didelot 
4037855b1932SVivien Didelot 	if (err)
4038855b1932SVivien Didelot 		return err;
4039855b1932SVivien Didelot 
4040855b1932SVivien Didelot 	eeprom->magic = 0xc3ec4951;
4041855b1932SVivien Didelot 
4042855b1932SVivien Didelot 	return 0;
4043855b1932SVivien Didelot }
4044855b1932SVivien Didelot 
mv88e6xxx_set_eeprom(struct dsa_switch * ds,struct ethtool_eeprom * eeprom,u8 * data)4045855b1932SVivien Didelot static int mv88e6xxx_set_eeprom(struct dsa_switch *ds,
4046855b1932SVivien Didelot 				struct ethtool_eeprom *eeprom, u8 *data)
4047855b1932SVivien Didelot {
404804bed143SVivien Didelot 	struct mv88e6xxx_chip *chip = ds->priv;
4049855b1932SVivien Didelot 	int err;
4050855b1932SVivien Didelot 
4051ee4dc2e7SVivien Didelot 	if (!chip->info->ops->set_eeprom)
4052ee4dc2e7SVivien Didelot 		return -EOPNOTSUPP;
4053ee4dc2e7SVivien Didelot 
4054855b1932SVivien Didelot 	if (eeprom->magic != 0xc3ec4951)
4055855b1932SVivien Didelot 		return -EINVAL;
4056855b1932SVivien Didelot 
4057c9acece0SRasmus Villemoes 	mv88e6xxx_reg_lock(chip);
4058ee4dc2e7SVivien Didelot 	err = chip->info->ops->set_eeprom(chip, eeprom, data);
4059c9acece0SRasmus Villemoes 	mv88e6xxx_reg_unlock(chip);
4060855b1932SVivien Didelot 
4061855b1932SVivien Didelot 	return err;
4062855b1932SVivien Didelot }
4063855b1932SVivien Didelot 
4064b3469dd8SVivien Didelot static const struct mv88e6xxx_ops mv88e6085_ops = {
40654b325d8cSAndrew Lunn 	/* MV88E6XXX_FAMILY_6097 */
406693e18d61SVivien Didelot 	.ieee_pri_map = mv88e6085_g1_ieee_pri_map,
406793e18d61SVivien Didelot 	.ip_pri_map = mv88e6085_g1_ip_pri_map,
4068cd8da8bbSVivien Didelot 	.irl_init_all = mv88e6352_g2_irl_init_all,
4069b073d4e2SVivien Didelot 	.set_switch_mac = mv88e6xxx_g1_set_switch_mac,
40707e20cfb5SVivien Didelot 	.phy_read = mv88e6185_phy_ppu_read,
40717e20cfb5SVivien Didelot 	.phy_write = mv88e6185_phy_ppu_write,
407208ef7f10SVivien Didelot 	.port_set_link = mv88e6xxx_port_set_link,
40734efe7662SChris Packham 	.port_sync_link = mv88e6xxx_port_sync_link,
4074f365c6f7SRussell King 	.port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
4075ef0a7318SAndrew Lunn 	.port_tag_remap = mv88e6095_port_tag_remap,
407645f22f2fSAngelo Dureghello 	.port_set_policy = mv88e6352_port_set_policy,
407756995cbcSAndrew Lunn 	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
4078a8b659e7SVladimir Oltean 	.port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
4079a8b659e7SVladimir Oltean 	.port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
408056995cbcSAndrew Lunn 	.port_set_ether_type = mv88e6351_port_set_ether_type,
4081ef70b111SAndrew Lunn 	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
40820898432cSVivien Didelot 	.port_pause_limit = mv88e6097_port_pause_limit,
4083c8c94891SVivien Didelot 	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
40849dbfb4e1SVivien Didelot 	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
40852d2e1dd2SAndrew Lunn 	.port_get_cmode = mv88e6185_port_get_cmode,
4086121b8fe2SHubert Feurstein 	.port_setup_message_port = mv88e6xxx_setup_message_port,
4087a605a0feSAndrew Lunn 	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
408840cff8fcSAndrew Lunn 	.stats_set_histogram = mv88e6095_g1_stats_set_histogram,
4089dfafe449SAndrew Lunn 	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
4090dfafe449SAndrew Lunn 	.stats_get_strings = mv88e6095_stats_get_strings,
4091052f947fSAndrew Lunn 	.stats_get_stats = mv88e6095_stats_get_stats,
4092fa8d1179SVivien Didelot 	.set_cpu_port = mv88e6095_g1_set_cpu_port,
4093fa8d1179SVivien Didelot 	.set_egress_port = mv88e6095_g1_set_egress_port,
4094fcd25166SAndrew Lunn 	.watchdog_ops = &mv88e6097_watchdog_ops,
409551c901a7SVivien Didelot 	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
40969e907d73SVivien Didelot 	.pot_clear = mv88e6xxx_g2_pot_clear,
4097a199d8b6SVivien Didelot 	.ppu_enable = mv88e6185_g1_ppu_enable,
4098a199d8b6SVivien Didelot 	.ppu_disable = mv88e6185_g1_ppu_disable,
409917e708baSVivien Didelot 	.reset = mv88e6185_g1_reset,
41009e5baf9bSVivien Didelot 	.rmu_disable = mv88e6085_g1_rmu_disable,
4101f1394b78SVivien Didelot 	.vtu_getnext = mv88e6352_g1_vtu_getnext,
41020ad5daf6SVivien Didelot 	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
4103c050f5e9STobias Waldekranz 	.stu_getnext = mv88e6352_g1_stu_getnext,
4104c050f5e9STobias Waldekranz 	.stu_loadpurge = mv88e6352_g1_stu_loadpurge,
4105d4ebf12bSRussell King (Oracle) 	.phylink_get_caps = mv88e6185_phylink_get_caps,
41061baf0facSChris Packham 	.set_max_frame_size = mv88e6185_g1_set_max_frame_size,
4107b3469dd8SVivien Didelot };
4108b3469dd8SVivien Didelot 
4109b3469dd8SVivien Didelot static const struct mv88e6xxx_ops mv88e6095_ops = {
41104b325d8cSAndrew Lunn 	/* MV88E6XXX_FAMILY_6095 */
411193e18d61SVivien Didelot 	.ieee_pri_map = mv88e6085_g1_ieee_pri_map,
411293e18d61SVivien Didelot 	.ip_pri_map = mv88e6085_g1_ip_pri_map,
4113b073d4e2SVivien Didelot 	.set_switch_mac = mv88e6xxx_g1_set_switch_mac,
41147e20cfb5SVivien Didelot 	.phy_read = mv88e6185_phy_ppu_read,
41157e20cfb5SVivien Didelot 	.phy_write = mv88e6185_phy_ppu_write,
411608ef7f10SVivien Didelot 	.port_set_link = mv88e6xxx_port_set_link,
41174efe7662SChris Packham 	.port_sync_link = mv88e6185_port_sync_link,
4118f365c6f7SRussell King 	.port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
411956995cbcSAndrew Lunn 	.port_set_frame_mode = mv88e6085_port_set_frame_mode,
4120a8b659e7SVladimir Oltean 	.port_set_ucast_flood = mv88e6185_port_set_forward_unknown,
4121a8b659e7SVladimir Oltean 	.port_set_mcast_flood = mv88e6185_port_set_default_forward,
4122a23b2961SAndrew Lunn 	.port_set_upstream_port = mv88e6095_port_set_upstream_port,
41232d2e1dd2SAndrew Lunn 	.port_get_cmode = mv88e6185_port_get_cmode,
4124121b8fe2SHubert Feurstein 	.port_setup_message_port = mv88e6xxx_setup_message_port,
4125a605a0feSAndrew Lunn 	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
412640cff8fcSAndrew Lunn 	.stats_set_histogram = mv88e6095_g1_stats_set_histogram,
4127dfafe449SAndrew Lunn 	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
4128dfafe449SAndrew Lunn 	.stats_get_strings = mv88e6095_stats_get_strings,
4129052f947fSAndrew Lunn 	.stats_get_stats = mv88e6095_stats_get_stats,
413051c901a7SVivien Didelot 	.mgmt_rsvd2cpu = mv88e6185_g2_mgmt_rsvd2cpu,
4131a199d8b6SVivien Didelot 	.ppu_enable = mv88e6185_g1_ppu_enable,
4132a199d8b6SVivien Didelot 	.ppu_disable = mv88e6185_g1_ppu_disable,
413317e708baSVivien Didelot 	.reset = mv88e6185_g1_reset,
4134f1394b78SVivien Didelot 	.vtu_getnext = mv88e6185_g1_vtu_getnext,
41350ad5daf6SVivien Didelot 	.vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
4136d0b78ab1STobias Waldekranz 	.phylink_get_caps = mv88e6095_phylink_get_caps,
41374aabe35cSRussell King (Oracle) 	.pcs_ops = &mv88e6185_pcs_ops,
41381baf0facSChris Packham 	.set_max_frame_size = mv88e6185_g1_set_max_frame_size,
4139b3469dd8SVivien Didelot };
4140b3469dd8SVivien Didelot 
41417d381a02SStefan Eichenberger static const struct mv88e6xxx_ops mv88e6097_ops = {
414215da3cc8SStefan Eichenberger 	/* MV88E6XXX_FAMILY_6097 */
414393e18d61SVivien Didelot 	.ieee_pri_map = mv88e6085_g1_ieee_pri_map,
414493e18d61SVivien Didelot 	.ip_pri_map = mv88e6085_g1_ip_pri_map,
4145cd8da8bbSVivien Didelot 	.irl_init_all = mv88e6352_g2_irl_init_all,
41467d381a02SStefan Eichenberger 	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
4147743a19e3SAndrew Lunn 	.phy_read = mv88e6xxx_g2_smi_phy_read_c22,
4148743a19e3SAndrew Lunn 	.phy_write = mv88e6xxx_g2_smi_phy_write_c22,
4149743a19e3SAndrew Lunn 	.phy_read_c45 = mv88e6xxx_g2_smi_phy_read_c45,
4150743a19e3SAndrew Lunn 	.phy_write_c45 = mv88e6xxx_g2_smi_phy_write_c45,
41517d381a02SStefan Eichenberger 	.port_set_link = mv88e6xxx_port_set_link,
41524efe7662SChris Packham 	.port_sync_link = mv88e6185_port_sync_link,
4153f365c6f7SRussell King 	.port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
4154ef0a7318SAndrew Lunn 	.port_tag_remap = mv88e6095_port_tag_remap,
4155585d42bbSTobias Waldekranz 	.port_set_policy = mv88e6352_port_set_policy,
415656995cbcSAndrew Lunn 	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
4157a8b659e7SVladimir Oltean 	.port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
4158a8b659e7SVladimir Oltean 	.port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
415956995cbcSAndrew Lunn 	.port_set_ether_type = mv88e6351_port_set_ether_type,
4160ef70b111SAndrew Lunn 	.port_egress_rate_limiting = mv88e6095_port_egress_rate_limiting,
41610898432cSVivien Didelot 	.port_pause_limit = mv88e6097_port_pause_limit,
4162c8c94891SVivien Didelot 	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
41639dbfb4e1SVivien Didelot 	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
41642d2e1dd2SAndrew Lunn 	.port_get_cmode = mv88e6185_port_get_cmode,
4165121b8fe2SHubert Feurstein 	.port_setup_message_port = mv88e6xxx_setup_message_port,
41667d381a02SStefan Eichenberger 	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
416740cff8fcSAndrew Lunn 	.stats_set_histogram = mv88e6095_g1_stats_set_histogram,
41687d381a02SStefan Eichenberger 	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
41697d381a02SStefan Eichenberger 	.stats_get_strings = mv88e6095_stats_get_strings,
41707d381a02SStefan Eichenberger 	.stats_get_stats = mv88e6095_stats_get_stats,
4171fa8d1179SVivien Didelot 	.set_cpu_port = mv88e6095_g1_set_cpu_port,
4172fa8d1179SVivien Didelot 	.set_egress_port = mv88e6095_g1_set_egress_port,
417391eaa475SVolodymyr Bendiuga 	.watchdog_ops = &mv88e6097_watchdog_ops,
417451c901a7SVivien Didelot 	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
41755c19bc8bSChris Packham 	.serdes_irq_mapping = mv88e6390_serdes_irq_mapping,
41769e907d73SVivien Didelot 	.pot_clear = mv88e6xxx_g2_pot_clear,
417717e708baSVivien Didelot 	.reset = mv88e6352_g1_reset,
41789e5baf9bSVivien Didelot 	.rmu_disable = mv88e6085_g1_rmu_disable,
4179f1394b78SVivien Didelot 	.vtu_getnext = mv88e6352_g1_vtu_getnext,
41800ad5daf6SVivien Didelot 	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
4181d0b78ab1STobias Waldekranz 	.phylink_get_caps = mv88e6095_phylink_get_caps,
41824aabe35cSRussell King (Oracle) 	.pcs_ops = &mv88e6185_pcs_ops,
418349c98c1dSTobias Waldekranz 	.stu_getnext = mv88e6352_g1_stu_getnext,
418449c98c1dSTobias Waldekranz 	.stu_loadpurge = mv88e6352_g1_stu_loadpurge,
41851baf0facSChris Packham 	.set_max_frame_size = mv88e6185_g1_set_max_frame_size,
41867d381a02SStefan Eichenberger };
41877d381a02SStefan Eichenberger 
4188b3469dd8SVivien Didelot static const struct mv88e6xxx_ops mv88e6123_ops = {
41894b325d8cSAndrew Lunn 	/* MV88E6XXX_FAMILY_6165 */
419093e18d61SVivien Didelot 	.ieee_pri_map = mv88e6085_g1_ieee_pri_map,
419193e18d61SVivien Didelot 	.ip_pri_map = mv88e6085_g1_ip_pri_map,
4192cd8da8bbSVivien Didelot 	.irl_init_all = mv88e6352_g2_irl_init_all,
4193b073d4e2SVivien Didelot 	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
4194743a19e3SAndrew Lunn 	.phy_read = mv88e6xxx_g2_smi_phy_read_c22,
4195743a19e3SAndrew Lunn 	.phy_write = mv88e6xxx_g2_smi_phy_write_c22,
4196743a19e3SAndrew Lunn 	.phy_read_c45 = mv88e6xxx_g2_smi_phy_read_c45,
4197743a19e3SAndrew Lunn 	.phy_write_c45 = mv88e6xxx_g2_smi_phy_write_c45,
419808ef7f10SVivien Didelot 	.port_set_link = mv88e6xxx_port_set_link,
41994efe7662SChris Packham 	.port_sync_link = mv88e6xxx_port_sync_link,
4200f365c6f7SRussell King 	.port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
420156995cbcSAndrew Lunn 	.port_set_frame_mode = mv88e6085_port_set_frame_mode,
4202a8b659e7SVladimir Oltean 	.port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
4203a8b659e7SVladimir Oltean 	.port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
4204c8c94891SVivien Didelot 	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
42059dbfb4e1SVivien Didelot 	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
42062d2e1dd2SAndrew Lunn 	.port_get_cmode = mv88e6185_port_get_cmode,
4207121b8fe2SHubert Feurstein 	.port_setup_message_port = mv88e6xxx_setup_message_port,
42080ac64c39SAndrew Lunn 	.stats_snapshot = mv88e6320_g1_stats_snapshot,
420940cff8fcSAndrew Lunn 	.stats_set_histogram = mv88e6095_g1_stats_set_histogram,
4210dfafe449SAndrew Lunn 	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
4211dfafe449SAndrew Lunn 	.stats_get_strings = mv88e6095_stats_get_strings,
4212052f947fSAndrew Lunn 	.stats_get_stats = mv88e6095_stats_get_stats,
4213fa8d1179SVivien Didelot 	.set_cpu_port = mv88e6095_g1_set_cpu_port,
4214fa8d1179SVivien Didelot 	.set_egress_port = mv88e6095_g1_set_egress_port,
4215fcd25166SAndrew Lunn 	.watchdog_ops = &mv88e6097_watchdog_ops,
421651c901a7SVivien Didelot 	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
42179e907d73SVivien Didelot 	.pot_clear = mv88e6xxx_g2_pot_clear,
421817e708baSVivien Didelot 	.reset = mv88e6352_g1_reset,
421923e8b470SAndrew Lunn 	.atu_get_hash = mv88e6165_g1_atu_get_hash,
422023e8b470SAndrew Lunn 	.atu_set_hash = mv88e6165_g1_atu_set_hash,
4221f1394b78SVivien Didelot 	.vtu_getnext = mv88e6352_g1_vtu_getnext,
42220ad5daf6SVivien Didelot 	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
4223c050f5e9STobias Waldekranz 	.stu_getnext = mv88e6352_g1_stu_getnext,
4224c050f5e9STobias Waldekranz 	.stu_loadpurge = mv88e6352_g1_stu_loadpurge,
4225d4ebf12bSRussell King (Oracle) 	.phylink_get_caps = mv88e6185_phylink_get_caps,
42261baf0facSChris Packham 	.set_max_frame_size = mv88e6185_g1_set_max_frame_size,
4227b3469dd8SVivien Didelot };
4228b3469dd8SVivien Didelot 
4229b3469dd8SVivien Didelot static const struct mv88e6xxx_ops mv88e6131_ops = {
42304b325d8cSAndrew Lunn 	/* MV88E6XXX_FAMILY_6185 */
423193e18d61SVivien Didelot 	.ieee_pri_map = mv88e6085_g1_ieee_pri_map,
423293e18d61SVivien Didelot 	.ip_pri_map = mv88e6085_g1_ip_pri_map,
4233b073d4e2SVivien Didelot 	.set_switch_mac = mv88e6xxx_g1_set_switch_mac,
42347e20cfb5SVivien Didelot 	.phy_read = mv88e6185_phy_ppu_read,
42357e20cfb5SVivien Didelot 	.phy_write = mv88e6185_phy_ppu_write,
423608ef7f10SVivien Didelot 	.port_set_link = mv88e6xxx_port_set_link,
42374efe7662SChris Packham 	.port_sync_link = mv88e6xxx_port_sync_link,
4238f365c6f7SRussell King 	.port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
4239ef0a7318SAndrew Lunn 	.port_tag_remap = mv88e6095_port_tag_remap,
424056995cbcSAndrew Lunn 	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
4241a8b659e7SVladimir Oltean 	.port_set_ucast_flood = mv88e6185_port_set_forward_unknown,
4242a8b659e7SVladimir Oltean 	.port_set_mcast_flood = mv88e6185_port_set_default_forward,
424356995cbcSAndrew Lunn 	.port_set_ether_type = mv88e6351_port_set_ether_type,
4244a23b2961SAndrew Lunn 	.port_set_upstream_port = mv88e6095_port_set_upstream_port,
4245cd782656SVivien Didelot 	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
4246ef70b111SAndrew Lunn 	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
42470898432cSVivien Didelot 	.port_pause_limit = mv88e6097_port_pause_limit,
424854186b91SAndrew Lunn 	.port_set_pause = mv88e6185_port_set_pause,
42492d2e1dd2SAndrew Lunn 	.port_get_cmode = mv88e6185_port_get_cmode,
4250121b8fe2SHubert Feurstein 	.port_setup_message_port = mv88e6xxx_setup_message_port,
4251a605a0feSAndrew Lunn 	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
425240cff8fcSAndrew Lunn 	.stats_set_histogram = mv88e6095_g1_stats_set_histogram,
4253dfafe449SAndrew Lunn 	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
4254dfafe449SAndrew Lunn 	.stats_get_strings = mv88e6095_stats_get_strings,
4255052f947fSAndrew Lunn 	.stats_get_stats = mv88e6095_stats_get_stats,
4256fa8d1179SVivien Didelot 	.set_cpu_port = mv88e6095_g1_set_cpu_port,
4257fa8d1179SVivien Didelot 	.set_egress_port = mv88e6095_g1_set_egress_port,
4258fcd25166SAndrew Lunn 	.watchdog_ops = &mv88e6097_watchdog_ops,
425951c901a7SVivien Didelot 	.mgmt_rsvd2cpu = mv88e6185_g2_mgmt_rsvd2cpu,
4260a199d8b6SVivien Didelot 	.ppu_enable = mv88e6185_g1_ppu_enable,
426102317e68SVivien Didelot 	.set_cascade_port = mv88e6185_g1_set_cascade_port,
4262a199d8b6SVivien Didelot 	.ppu_disable = mv88e6185_g1_ppu_disable,
426317e708baSVivien Didelot 	.reset = mv88e6185_g1_reset,
4264f1394b78SVivien Didelot 	.vtu_getnext = mv88e6185_g1_vtu_getnext,
42650ad5daf6SVivien Didelot 	.vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
4266d4ebf12bSRussell King (Oracle) 	.phylink_get_caps = mv88e6185_phylink_get_caps,
4267b3469dd8SVivien Didelot };
4268b3469dd8SVivien Didelot 
4269990e27b0SVivien Didelot static const struct mv88e6xxx_ops mv88e6141_ops = {
4270990e27b0SVivien Didelot 	/* MV88E6XXX_FAMILY_6341 */
427193e18d61SVivien Didelot 	.ieee_pri_map = mv88e6085_g1_ieee_pri_map,
427293e18d61SVivien Didelot 	.ip_pri_map = mv88e6085_g1_ip_pri_map,
4273cd8da8bbSVivien Didelot 	.irl_init_all = mv88e6352_g2_irl_init_all,
4274990e27b0SVivien Didelot 	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
4275990e27b0SVivien Didelot 	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
4276990e27b0SVivien Didelot 	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
4277743a19e3SAndrew Lunn 	.phy_read = mv88e6xxx_g2_smi_phy_read_c22,
4278743a19e3SAndrew Lunn 	.phy_write = mv88e6xxx_g2_smi_phy_write_c22,
4279743a19e3SAndrew Lunn 	.phy_read_c45 = mv88e6xxx_g2_smi_phy_read_c45,
4280743a19e3SAndrew Lunn 	.phy_write_c45 = mv88e6xxx_g2_smi_phy_write_c45,
4281990e27b0SVivien Didelot 	.port_set_link = mv88e6xxx_port_set_link,
42824efe7662SChris Packham 	.port_sync_link = mv88e6xxx_port_sync_link,
4283990e27b0SVivien Didelot 	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
4284f365c6f7SRussell King 	.port_set_speed_duplex = mv88e6341_port_set_speed_duplex,
42857cbbee05SAndrew Lunn 	.port_max_speed_mode = mv88e6341_port_max_speed_mode,
4286990e27b0SVivien Didelot 	.port_tag_remap = mv88e6095_port_tag_remap,
42877da467d8SMarek Behún 	.port_set_policy = mv88e6352_port_set_policy,
4288990e27b0SVivien Didelot 	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
4289a8b659e7SVladimir Oltean 	.port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
4290a8b659e7SVladimir Oltean 	.port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
4291990e27b0SVivien Didelot 	.port_set_ether_type = mv88e6351_port_set_ether_type,
4292cd782656SVivien Didelot 	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
4293990e27b0SVivien Didelot 	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
42940898432cSVivien Didelot 	.port_pause_limit = mv88e6097_port_pause_limit,
4295990e27b0SVivien Didelot 	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
4296990e27b0SVivien Didelot 	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
42972d2e1dd2SAndrew Lunn 	.port_get_cmode = mv88e6352_port_get_cmode,
42987a3007d2SMarek Behún 	.port_set_cmode = mv88e6341_port_set_cmode,
4299121b8fe2SHubert Feurstein 	.port_setup_message_port = mv88e6xxx_setup_message_port,
4300990e27b0SVivien Didelot 	.stats_snapshot = mv88e6390_g1_stats_snapshot,
430111527f3cSMarek Behún 	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
4302990e27b0SVivien Didelot 	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
4303990e27b0SVivien Didelot 	.stats_get_strings = mv88e6320_stats_get_strings,
4304990e27b0SVivien Didelot 	.stats_get_stats = mv88e6390_stats_get_stats,
4305fa8d1179SVivien Didelot 	.set_cpu_port = mv88e6390_g1_set_cpu_port,
4306fa8d1179SVivien Didelot 	.set_egress_port = mv88e6390_g1_set_egress_port,
4307990e27b0SVivien Didelot 	.watchdog_ops = &mv88e6390_watchdog_ops,
4308990e27b0SVivien Didelot 	.mgmt_rsvd2cpu =  mv88e6390_g1_mgmt_rsvd2cpu,
43099e907d73SVivien Didelot 	.pot_clear = mv88e6xxx_g2_pot_clear,
4310d1e3dc19SMatthias Schiffer 	.hardware_reset_pre = mv88e6xxx_g2_eeprom_wait,
4311d1e3dc19SMatthias Schiffer 	.hardware_reset_post = mv88e6xxx_g2_eeprom_wait,
4312990e27b0SVivien Didelot 	.reset = mv88e6352_g1_reset,
431337094887SMarek Behún 	.rmu_disable = mv88e6390_g1_rmu_disable,
4314c07fff34SMarek Behún 	.atu_get_hash = mv88e6165_g1_atu_get_hash,
4315c07fff34SMarek Behún 	.atu_set_hash = mv88e6165_g1_atu_set_hash,
4316f1394b78SVivien Didelot 	.vtu_getnext = mv88e6352_g1_vtu_getnext,
43170ad5daf6SVivien Didelot 	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
4318c050f5e9STobias Waldekranz 	.stu_getnext = mv88e6352_g1_stu_getnext,
4319c050f5e9STobias Waldekranz 	.stu_loadpurge = mv88e6352_g1_stu_loadpurge,
4320d3cf7d8fSMarek Behún 	.serdes_get_lane = mv88e6341_serdes_get_lane,
43214241ef52SVivien Didelot 	.serdes_irq_mapping = mv88e6390_serdes_irq_mapping,
4322a73ccd61SBrandon Streiff 	.gpio_ops = &mv88e6352_gpio_ops,
4323a03b98d6SMarek Behún 	.serdes_get_sset_count = mv88e6390_serdes_get_sset_count,
4324a03b98d6SMarek Behún 	.serdes_get_strings = mv88e6390_serdes_get_strings,
4325a03b98d6SMarek Behún 	.serdes_get_stats = mv88e6390_serdes_get_stats,
4326953b0dcbSMarek Behún 	.serdes_get_regs_len = mv88e6390_serdes_get_regs_len,
4327953b0dcbSMarek Behún 	.serdes_get_regs = mv88e6390_serdes_get_regs,
4328d4ebf12bSRussell King (Oracle) 	.phylink_get_caps = mv88e6341_phylink_get_caps,
4329e5b732a2SRussell King (Oracle) 	.pcs_ops = &mv88e6390_pcs_ops,
4330990e27b0SVivien Didelot };
4331990e27b0SVivien Didelot 
4332b3469dd8SVivien Didelot static const struct mv88e6xxx_ops mv88e6161_ops = {
43334b325d8cSAndrew Lunn 	/* MV88E6XXX_FAMILY_6165 */
433493e18d61SVivien Didelot 	.ieee_pri_map = mv88e6085_g1_ieee_pri_map,
433593e18d61SVivien Didelot 	.ip_pri_map = mv88e6085_g1_ip_pri_map,
4336cd8da8bbSVivien Didelot 	.irl_init_all = mv88e6352_g2_irl_init_all,
4337b073d4e2SVivien Didelot 	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
4338743a19e3SAndrew Lunn 	.phy_read = mv88e6xxx_g2_smi_phy_read_c22,
4339743a19e3SAndrew Lunn 	.phy_write = mv88e6xxx_g2_smi_phy_write_c22,
4340743a19e3SAndrew Lunn 	.phy_read_c45 = mv88e6xxx_g2_smi_phy_read_c45,
4341743a19e3SAndrew Lunn 	.phy_write_c45 = mv88e6xxx_g2_smi_phy_write_c45,
434208ef7f10SVivien Didelot 	.port_set_link = mv88e6xxx_port_set_link,
43434efe7662SChris Packham 	.port_sync_link = mv88e6xxx_port_sync_link,
4344f365c6f7SRussell King 	.port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
4345ef0a7318SAndrew Lunn 	.port_tag_remap = mv88e6095_port_tag_remap,
434645f22f2fSAngelo Dureghello 	.port_set_policy = mv88e6352_port_set_policy,
434756995cbcSAndrew Lunn 	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
4348a8b659e7SVladimir Oltean 	.port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
4349a8b659e7SVladimir Oltean 	.port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
435056995cbcSAndrew Lunn 	.port_set_ether_type = mv88e6351_port_set_ether_type,
4351ef70b111SAndrew Lunn 	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
43520898432cSVivien Didelot 	.port_pause_limit = mv88e6097_port_pause_limit,
4353c8c94891SVivien Didelot 	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
43549dbfb4e1SVivien Didelot 	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
43552d2e1dd2SAndrew Lunn 	.port_get_cmode = mv88e6185_port_get_cmode,
4356121b8fe2SHubert Feurstein 	.port_setup_message_port = mv88e6xxx_setup_message_port,
4357a6da21bbSAndrew Lunn 	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
435840cff8fcSAndrew Lunn 	.stats_set_histogram = mv88e6095_g1_stats_set_histogram,
4359dfafe449SAndrew Lunn 	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
4360dfafe449SAndrew Lunn 	.stats_get_strings = mv88e6095_stats_get_strings,
4361052f947fSAndrew Lunn 	.stats_get_stats = mv88e6095_stats_get_stats,
4362fa8d1179SVivien Didelot 	.set_cpu_port = mv88e6095_g1_set_cpu_port,
4363fa8d1179SVivien Didelot 	.set_egress_port = mv88e6095_g1_set_egress_port,
4364fcd25166SAndrew Lunn 	.watchdog_ops = &mv88e6097_watchdog_ops,
436551c901a7SVivien Didelot 	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
43669e907d73SVivien Didelot 	.pot_clear = mv88e6xxx_g2_pot_clear,
436717e708baSVivien Didelot 	.reset = mv88e6352_g1_reset,
436823e8b470SAndrew Lunn 	.atu_get_hash = mv88e6165_g1_atu_get_hash,
436923e8b470SAndrew Lunn 	.atu_set_hash = mv88e6165_g1_atu_set_hash,
4370f1394b78SVivien Didelot 	.vtu_getnext = mv88e6352_g1_vtu_getnext,
43710ad5daf6SVivien Didelot 	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
4372c050f5e9STobias Waldekranz 	.stu_getnext = mv88e6352_g1_stu_getnext,
4373c050f5e9STobias Waldekranz 	.stu_loadpurge = mv88e6352_g1_stu_loadpurge,
4374a469a612SAndrew Lunn 	.avb_ops = &mv88e6165_avb_ops,
4375dfa54348SAndrew Lunn 	.ptp_ops = &mv88e6165_ptp_ops,
4376d4ebf12bSRussell King (Oracle) 	.phylink_get_caps = mv88e6185_phylink_get_caps,
4377fe230361SAndrew Lunn 	.set_max_frame_size = mv88e6185_g1_set_max_frame_size,
4378b3469dd8SVivien Didelot };
4379b3469dd8SVivien Didelot 
4380b3469dd8SVivien Didelot static const struct mv88e6xxx_ops mv88e6165_ops = {
43814b325d8cSAndrew Lunn 	/* MV88E6XXX_FAMILY_6165 */
438293e18d61SVivien Didelot 	.ieee_pri_map = mv88e6085_g1_ieee_pri_map,
438393e18d61SVivien Didelot 	.ip_pri_map = mv88e6085_g1_ip_pri_map,
4384cd8da8bbSVivien Didelot 	.irl_init_all = mv88e6352_g2_irl_init_all,
4385b073d4e2SVivien Didelot 	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
4386efb3e74dSAndrew Lunn 	.phy_read = mv88e6165_phy_read,
4387efb3e74dSAndrew Lunn 	.phy_write = mv88e6165_phy_write,
438808ef7f10SVivien Didelot 	.port_set_link = mv88e6xxx_port_set_link,
43894efe7662SChris Packham 	.port_sync_link = mv88e6xxx_port_sync_link,
4390f365c6f7SRussell King 	.port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
4391c8c94891SVivien Didelot 	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
43929dbfb4e1SVivien Didelot 	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
43932d2e1dd2SAndrew Lunn 	.port_get_cmode = mv88e6185_port_get_cmode,
4394121b8fe2SHubert Feurstein 	.port_setup_message_port = mv88e6xxx_setup_message_port,
4395a605a0feSAndrew Lunn 	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
439640cff8fcSAndrew Lunn 	.stats_set_histogram = mv88e6095_g1_stats_set_histogram,
4397dfafe449SAndrew Lunn 	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
4398dfafe449SAndrew Lunn 	.stats_get_strings = mv88e6095_stats_get_strings,
4399052f947fSAndrew Lunn 	.stats_get_stats = mv88e6095_stats_get_stats,
4400fa8d1179SVivien Didelot 	.set_cpu_port = mv88e6095_g1_set_cpu_port,
4401fa8d1179SVivien Didelot 	.set_egress_port = mv88e6095_g1_set_egress_port,
4402fcd25166SAndrew Lunn 	.watchdog_ops = &mv88e6097_watchdog_ops,
440351c901a7SVivien Didelot 	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
44049e907d73SVivien Didelot 	.pot_clear = mv88e6xxx_g2_pot_clear,
440517e708baSVivien Didelot 	.reset = mv88e6352_g1_reset,
440623e8b470SAndrew Lunn 	.atu_get_hash = mv88e6165_g1_atu_get_hash,
440723e8b470SAndrew Lunn 	.atu_set_hash = mv88e6165_g1_atu_set_hash,
4408f1394b78SVivien Didelot 	.vtu_getnext = mv88e6352_g1_vtu_getnext,
44090ad5daf6SVivien Didelot 	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
4410c050f5e9STobias Waldekranz 	.stu_getnext = mv88e6352_g1_stu_getnext,
4411c050f5e9STobias Waldekranz 	.stu_loadpurge = mv88e6352_g1_stu_loadpurge,
4412a469a612SAndrew Lunn 	.avb_ops = &mv88e6165_avb_ops,
4413dfa54348SAndrew Lunn 	.ptp_ops = &mv88e6165_ptp_ops,
4414d4ebf12bSRussell King (Oracle) 	.phylink_get_caps = mv88e6185_phylink_get_caps,
4415b3469dd8SVivien Didelot };
4416b3469dd8SVivien Didelot 
4417b3469dd8SVivien Didelot static const struct mv88e6xxx_ops mv88e6171_ops = {
44184b325d8cSAndrew Lunn 	/* MV88E6XXX_FAMILY_6351 */
441993e18d61SVivien Didelot 	.ieee_pri_map = mv88e6085_g1_ieee_pri_map,
442093e18d61SVivien Didelot 	.ip_pri_map = mv88e6085_g1_ip_pri_map,
4421cd8da8bbSVivien Didelot 	.irl_init_all = mv88e6352_g2_irl_init_all,
4422b073d4e2SVivien Didelot 	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
4423743a19e3SAndrew Lunn 	.phy_read = mv88e6xxx_g2_smi_phy_read_c22,
4424743a19e3SAndrew Lunn 	.phy_write = mv88e6xxx_g2_smi_phy_write_c22,
4425743a19e3SAndrew Lunn 	.phy_read_c45 = mv88e6xxx_g2_smi_phy_read_c45,
4426743a19e3SAndrew Lunn 	.phy_write_c45 = mv88e6xxx_g2_smi_phy_write_c45,
442708ef7f10SVivien Didelot 	.port_set_link = mv88e6xxx_port_set_link,
44284efe7662SChris Packham 	.port_sync_link = mv88e6xxx_port_sync_link,
442994d66ae6SAndrew Lunn 	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
4430f365c6f7SRussell King 	.port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
4431ef0a7318SAndrew Lunn 	.port_tag_remap = mv88e6095_port_tag_remap,
443256995cbcSAndrew Lunn 	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
4433a8b659e7SVladimir Oltean 	.port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
4434a8b659e7SVladimir Oltean 	.port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
443556995cbcSAndrew Lunn 	.port_set_ether_type = mv88e6351_port_set_ether_type,
4436cd782656SVivien Didelot 	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
4437ef70b111SAndrew Lunn 	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
44380898432cSVivien Didelot 	.port_pause_limit = mv88e6097_port_pause_limit,
4439c8c94891SVivien Didelot 	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
44409dbfb4e1SVivien Didelot 	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
44412d2e1dd2SAndrew Lunn 	.port_get_cmode = mv88e6352_port_get_cmode,
4442121b8fe2SHubert Feurstein 	.port_setup_message_port = mv88e6xxx_setup_message_port,
4443a605a0feSAndrew Lunn 	.stats_snapshot = mv88e6320_g1_stats_snapshot,
444440cff8fcSAndrew Lunn 	.stats_set_histogram = mv88e6095_g1_stats_set_histogram,
4445dfafe449SAndrew Lunn 	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
4446dfafe449SAndrew Lunn 	.stats_get_strings = mv88e6095_stats_get_strings,
4447052f947fSAndrew Lunn 	.stats_get_stats = mv88e6095_stats_get_stats,
4448fa8d1179SVivien Didelot 	.set_cpu_port = mv88e6095_g1_set_cpu_port,
4449fa8d1179SVivien Didelot 	.set_egress_port = mv88e6095_g1_set_egress_port,
4450fcd25166SAndrew Lunn 	.watchdog_ops = &mv88e6097_watchdog_ops,
445151c901a7SVivien Didelot 	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
44529e907d73SVivien Didelot 	.pot_clear = mv88e6xxx_g2_pot_clear,
445317e708baSVivien Didelot 	.reset = mv88e6352_g1_reset,
445423e8b470SAndrew Lunn 	.atu_get_hash = mv88e6165_g1_atu_get_hash,
445523e8b470SAndrew Lunn 	.atu_set_hash = mv88e6165_g1_atu_set_hash,
4456f1394b78SVivien Didelot 	.vtu_getnext = mv88e6352_g1_vtu_getnext,
44570ad5daf6SVivien Didelot 	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
4458c050f5e9STobias Waldekranz 	.stu_getnext = mv88e6352_g1_stu_getnext,
4459c050f5e9STobias Waldekranz 	.stu_loadpurge = mv88e6352_g1_stu_loadpurge,
44605cc4ed20SGreg Ungerer 	.phylink_get_caps = mv88e6351_phylink_get_caps,
4461b3469dd8SVivien Didelot };
4462b3469dd8SVivien Didelot 
4463b3469dd8SVivien Didelot static const struct mv88e6xxx_ops mv88e6172_ops = {
44644b325d8cSAndrew Lunn 	/* MV88E6XXX_FAMILY_6352 */
446593e18d61SVivien Didelot 	.ieee_pri_map = mv88e6085_g1_ieee_pri_map,
446693e18d61SVivien Didelot 	.ip_pri_map = mv88e6085_g1_ip_pri_map,
4467cd8da8bbSVivien Didelot 	.irl_init_all = mv88e6352_g2_irl_init_all,
4468ee4dc2e7SVivien Didelot 	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
4469ee4dc2e7SVivien Didelot 	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
4470b073d4e2SVivien Didelot 	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
4471743a19e3SAndrew Lunn 	.phy_read = mv88e6xxx_g2_smi_phy_read_c22,
4472743a19e3SAndrew Lunn 	.phy_write = mv88e6xxx_g2_smi_phy_write_c22,
4473743a19e3SAndrew Lunn 	.phy_read_c45 = mv88e6xxx_g2_smi_phy_read_c45,
4474743a19e3SAndrew Lunn 	.phy_write_c45 = mv88e6xxx_g2_smi_phy_write_c45,
447508ef7f10SVivien Didelot 	.port_set_link = mv88e6xxx_port_set_link,
44764efe7662SChris Packham 	.port_sync_link = mv88e6xxx_port_sync_link,
4477a0a0f622SVivien Didelot 	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
4478f365c6f7SRussell King 	.port_set_speed_duplex = mv88e6352_port_set_speed_duplex,
4479ef0a7318SAndrew Lunn 	.port_tag_remap = mv88e6095_port_tag_remap,
4480f3a2cd32SVivien Didelot 	.port_set_policy = mv88e6352_port_set_policy,
448156995cbcSAndrew Lunn 	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
4482a8b659e7SVladimir Oltean 	.port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
4483a8b659e7SVladimir Oltean 	.port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
448456995cbcSAndrew Lunn 	.port_set_ether_type = mv88e6351_port_set_ether_type,
4485cd782656SVivien Didelot 	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
4486ef70b111SAndrew Lunn 	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
44870898432cSVivien Didelot 	.port_pause_limit = mv88e6097_port_pause_limit,
4488c8c94891SVivien Didelot 	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
44899dbfb4e1SVivien Didelot 	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
44902d2e1dd2SAndrew Lunn 	.port_get_cmode = mv88e6352_port_get_cmode,
4491121b8fe2SHubert Feurstein 	.port_setup_message_port = mv88e6xxx_setup_message_port,
4492a605a0feSAndrew Lunn 	.stats_snapshot = mv88e6320_g1_stats_snapshot,
449340cff8fcSAndrew Lunn 	.stats_set_histogram = mv88e6095_g1_stats_set_histogram,
4494dfafe449SAndrew Lunn 	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
4495dfafe449SAndrew Lunn 	.stats_get_strings = mv88e6095_stats_get_strings,
4496052f947fSAndrew Lunn 	.stats_get_stats = mv88e6095_stats_get_stats,
4497fa8d1179SVivien Didelot 	.set_cpu_port = mv88e6095_g1_set_cpu_port,
4498fa8d1179SVivien Didelot 	.set_egress_port = mv88e6095_g1_set_egress_port,
4499fcd25166SAndrew Lunn 	.watchdog_ops = &mv88e6097_watchdog_ops,
450051c901a7SVivien Didelot 	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
45019e907d73SVivien Didelot 	.pot_clear = mv88e6xxx_g2_pot_clear,
4502d1e3dc19SMatthias Schiffer 	.hardware_reset_pre = mv88e6xxx_g2_eeprom_wait,
4503d1e3dc19SMatthias Schiffer 	.hardware_reset_post = mv88e6xxx_g2_eeprom_wait,
450417e708baSVivien Didelot 	.reset = mv88e6352_g1_reset,
45059e5baf9bSVivien Didelot 	.rmu_disable = mv88e6352_g1_rmu_disable,
450623e8b470SAndrew Lunn 	.atu_get_hash = mv88e6165_g1_atu_get_hash,
450723e8b470SAndrew Lunn 	.atu_set_hash = mv88e6165_g1_atu_set_hash,
4508f1394b78SVivien Didelot 	.vtu_getnext = mv88e6352_g1_vtu_getnext,
45090ad5daf6SVivien Didelot 	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
4510c050f5e9STobias Waldekranz 	.stu_getnext = mv88e6352_g1_stu_getnext,
4511c050f5e9STobias Waldekranz 	.stu_loadpurge = mv88e6352_g1_stu_loadpurge,
4512d3f88a24SAndrew Lunn 	.serdes_get_regs_len = mv88e6352_serdes_get_regs_len,
4513d3f88a24SAndrew Lunn 	.serdes_get_regs = mv88e6352_serdes_get_regs,
4514a73ccd61SBrandon Streiff 	.gpio_ops = &mv88e6352_gpio_ops,
4515d4ebf12bSRussell King (Oracle) 	.phylink_get_caps = mv88e6352_phylink_get_caps,
451685764555SRussell King 	.pcs_ops = &mv88e6352_pcs_ops,
4517b3469dd8SVivien Didelot };
4518b3469dd8SVivien Didelot 
4519b3469dd8SVivien Didelot static const struct mv88e6xxx_ops mv88e6175_ops = {
45204b325d8cSAndrew Lunn 	/* MV88E6XXX_FAMILY_6351 */
452193e18d61SVivien Didelot 	.ieee_pri_map = mv88e6085_g1_ieee_pri_map,
452293e18d61SVivien Didelot 	.ip_pri_map = mv88e6085_g1_ip_pri_map,
4523cd8da8bbSVivien Didelot 	.irl_init_all = mv88e6352_g2_irl_init_all,
4524b073d4e2SVivien Didelot 	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
4525743a19e3SAndrew Lunn 	.phy_read = mv88e6xxx_g2_smi_phy_read_c22,
4526743a19e3SAndrew Lunn 	.phy_write = mv88e6xxx_g2_smi_phy_write_c22,
4527743a19e3SAndrew Lunn 	.phy_read_c45 = mv88e6xxx_g2_smi_phy_read_c45,
4528743a19e3SAndrew Lunn 	.phy_write_c45 = mv88e6xxx_g2_smi_phy_write_c45,
452908ef7f10SVivien Didelot 	.port_set_link = mv88e6xxx_port_set_link,
45304efe7662SChris Packham 	.port_sync_link = mv88e6xxx_port_sync_link,
453194d66ae6SAndrew Lunn 	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
4532f365c6f7SRussell King 	.port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
4533ef0a7318SAndrew Lunn 	.port_tag_remap = mv88e6095_port_tag_remap,
453456995cbcSAndrew Lunn 	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
4535a8b659e7SVladimir Oltean 	.port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
4536a8b659e7SVladimir Oltean 	.port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
453756995cbcSAndrew Lunn 	.port_set_ether_type = mv88e6351_port_set_ether_type,
4538cd782656SVivien Didelot 	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
4539ef70b111SAndrew Lunn 	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
45400898432cSVivien Didelot 	.port_pause_limit = mv88e6097_port_pause_limit,
4541c8c94891SVivien Didelot 	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
45429dbfb4e1SVivien Didelot 	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
45432d2e1dd2SAndrew Lunn 	.port_get_cmode = mv88e6352_port_get_cmode,
4544121b8fe2SHubert Feurstein 	.port_setup_message_port = mv88e6xxx_setup_message_port,
4545a605a0feSAndrew Lunn 	.stats_snapshot = mv88e6320_g1_stats_snapshot,
454640cff8fcSAndrew Lunn 	.stats_set_histogram = mv88e6095_g1_stats_set_histogram,
4547dfafe449SAndrew Lunn 	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
4548dfafe449SAndrew Lunn 	.stats_get_strings = mv88e6095_stats_get_strings,
4549052f947fSAndrew Lunn 	.stats_get_stats = mv88e6095_stats_get_stats,
4550fa8d1179SVivien Didelot 	.set_cpu_port = mv88e6095_g1_set_cpu_port,
4551fa8d1179SVivien Didelot 	.set_egress_port = mv88e6095_g1_set_egress_port,
4552fcd25166SAndrew Lunn 	.watchdog_ops = &mv88e6097_watchdog_ops,
455351c901a7SVivien Didelot 	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
45549e907d73SVivien Didelot 	.pot_clear = mv88e6xxx_g2_pot_clear,
455517e708baSVivien Didelot 	.reset = mv88e6352_g1_reset,
455623e8b470SAndrew Lunn 	.atu_get_hash = mv88e6165_g1_atu_get_hash,
455723e8b470SAndrew Lunn 	.atu_set_hash = mv88e6165_g1_atu_set_hash,
4558f1394b78SVivien Didelot 	.vtu_getnext = mv88e6352_g1_vtu_getnext,
45590ad5daf6SVivien Didelot 	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
4560c050f5e9STobias Waldekranz 	.stu_getnext = mv88e6352_g1_stu_getnext,
4561c050f5e9STobias Waldekranz 	.stu_loadpurge = mv88e6352_g1_stu_loadpurge,
45625cc4ed20SGreg Ungerer 	.phylink_get_caps = mv88e6351_phylink_get_caps,
4563b3469dd8SVivien Didelot };
4564b3469dd8SVivien Didelot 
4565b3469dd8SVivien Didelot static const struct mv88e6xxx_ops mv88e6176_ops = {
45664b325d8cSAndrew Lunn 	/* MV88E6XXX_FAMILY_6352 */
456793e18d61SVivien Didelot 	.ieee_pri_map = mv88e6085_g1_ieee_pri_map,
456893e18d61SVivien Didelot 	.ip_pri_map = mv88e6085_g1_ip_pri_map,
4569cd8da8bbSVivien Didelot 	.irl_init_all = mv88e6352_g2_irl_init_all,
4570ee4dc2e7SVivien Didelot 	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
4571ee4dc2e7SVivien Didelot 	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
4572b073d4e2SVivien Didelot 	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
4573743a19e3SAndrew Lunn 	.phy_read = mv88e6xxx_g2_smi_phy_read_c22,
4574743a19e3SAndrew Lunn 	.phy_write = mv88e6xxx_g2_smi_phy_write_c22,
4575743a19e3SAndrew Lunn 	.phy_read_c45 = mv88e6xxx_g2_smi_phy_read_c45,
4576743a19e3SAndrew Lunn 	.phy_write_c45 = mv88e6xxx_g2_smi_phy_write_c45,
457708ef7f10SVivien Didelot 	.port_set_link = mv88e6xxx_port_set_link,
45784efe7662SChris Packham 	.port_sync_link = mv88e6xxx_port_sync_link,
4579a0a0f622SVivien Didelot 	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
4580f365c6f7SRussell King 	.port_set_speed_duplex = mv88e6352_port_set_speed_duplex,
4581ef0a7318SAndrew Lunn 	.port_tag_remap = mv88e6095_port_tag_remap,
4582f3a2cd32SVivien Didelot 	.port_set_policy = mv88e6352_port_set_policy,
458356995cbcSAndrew Lunn 	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
4584a8b659e7SVladimir Oltean 	.port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
4585a8b659e7SVladimir Oltean 	.port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
458656995cbcSAndrew Lunn 	.port_set_ether_type = mv88e6351_port_set_ether_type,
4587cd782656SVivien Didelot 	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
4588ef70b111SAndrew Lunn 	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
45890898432cSVivien Didelot 	.port_pause_limit = mv88e6097_port_pause_limit,
4590c8c94891SVivien Didelot 	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
45919dbfb4e1SVivien Didelot 	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
45922d2e1dd2SAndrew Lunn 	.port_get_cmode = mv88e6352_port_get_cmode,
4593121b8fe2SHubert Feurstein 	.port_setup_message_port = mv88e6xxx_setup_message_port,
4594a605a0feSAndrew Lunn 	.stats_snapshot = mv88e6320_g1_stats_snapshot,
459540cff8fcSAndrew Lunn 	.stats_set_histogram = mv88e6095_g1_stats_set_histogram,
4596dfafe449SAndrew Lunn 	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
4597dfafe449SAndrew Lunn 	.stats_get_strings = mv88e6095_stats_get_strings,
4598052f947fSAndrew Lunn 	.stats_get_stats = mv88e6095_stats_get_stats,
4599fa8d1179SVivien Didelot 	.set_cpu_port = mv88e6095_g1_set_cpu_port,
4600fa8d1179SVivien Didelot 	.set_egress_port = mv88e6095_g1_set_egress_port,
4601fcd25166SAndrew Lunn 	.watchdog_ops = &mv88e6097_watchdog_ops,
460251c901a7SVivien Didelot 	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
46039e907d73SVivien Didelot 	.pot_clear = mv88e6xxx_g2_pot_clear,
4604d1e3dc19SMatthias Schiffer 	.hardware_reset_pre = mv88e6xxx_g2_eeprom_wait,
4605d1e3dc19SMatthias Schiffer 	.hardware_reset_post = mv88e6xxx_g2_eeprom_wait,
460617e708baSVivien Didelot 	.reset = mv88e6352_g1_reset,
46079e5baf9bSVivien Didelot 	.rmu_disable = mv88e6352_g1_rmu_disable,
460823e8b470SAndrew Lunn 	.atu_get_hash = mv88e6165_g1_atu_get_hash,
460923e8b470SAndrew Lunn 	.atu_set_hash = mv88e6165_g1_atu_set_hash,
4610f1394b78SVivien Didelot 	.vtu_getnext = mv88e6352_g1_vtu_getnext,
46110ad5daf6SVivien Didelot 	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
4612c050f5e9STobias Waldekranz 	.stu_getnext = mv88e6352_g1_stu_getnext,
4613c050f5e9STobias Waldekranz 	.stu_loadpurge = mv88e6352_g1_stu_loadpurge,
46144241ef52SVivien Didelot 	.serdes_irq_mapping = mv88e6352_serdes_irq_mapping,
4615d3f88a24SAndrew Lunn 	.serdes_get_regs_len = mv88e6352_serdes_get_regs_len,
4616d3f88a24SAndrew Lunn 	.serdes_get_regs = mv88e6352_serdes_get_regs,
4617926eae60SHolger Brunck 	.serdes_set_tx_amplitude = mv88e6352_serdes_set_tx_amplitude,
4618a73ccd61SBrandon Streiff 	.gpio_ops = &mv88e6352_gpio_ops,
4619d4ebf12bSRussell King (Oracle) 	.phylink_get_caps = mv88e6352_phylink_get_caps,
462085764555SRussell King 	.pcs_ops = &mv88e6352_pcs_ops,
4621b3469dd8SVivien Didelot };
4622b3469dd8SVivien Didelot 
4623b3469dd8SVivien Didelot static const struct mv88e6xxx_ops mv88e6185_ops = {
46244b325d8cSAndrew Lunn 	/* MV88E6XXX_FAMILY_6185 */
462593e18d61SVivien Didelot 	.ieee_pri_map = mv88e6085_g1_ieee_pri_map,
462693e18d61SVivien Didelot 	.ip_pri_map = mv88e6085_g1_ip_pri_map,
4627b073d4e2SVivien Didelot 	.set_switch_mac = mv88e6xxx_g1_set_switch_mac,
46287e20cfb5SVivien Didelot 	.phy_read = mv88e6185_phy_ppu_read,
46297e20cfb5SVivien Didelot 	.phy_write = mv88e6185_phy_ppu_write,
463008ef7f10SVivien Didelot 	.port_set_link = mv88e6xxx_port_set_link,
46314efe7662SChris Packham 	.port_sync_link = mv88e6185_port_sync_link,
4632f365c6f7SRussell King 	.port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
463356995cbcSAndrew Lunn 	.port_set_frame_mode = mv88e6085_port_set_frame_mode,
4634a8b659e7SVladimir Oltean 	.port_set_ucast_flood = mv88e6185_port_set_forward_unknown,
4635a8b659e7SVladimir Oltean 	.port_set_mcast_flood = mv88e6185_port_set_default_forward,
4636ef70b111SAndrew Lunn 	.port_egress_rate_limiting = mv88e6095_port_egress_rate_limiting,
4637a23b2961SAndrew Lunn 	.port_set_upstream_port = mv88e6095_port_set_upstream_port,
463854186b91SAndrew Lunn 	.port_set_pause = mv88e6185_port_set_pause,
46392d2e1dd2SAndrew Lunn 	.port_get_cmode = mv88e6185_port_get_cmode,
4640121b8fe2SHubert Feurstein 	.port_setup_message_port = mv88e6xxx_setup_message_port,
4641a605a0feSAndrew Lunn 	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
464240cff8fcSAndrew Lunn 	.stats_set_histogram = mv88e6095_g1_stats_set_histogram,
4643dfafe449SAndrew Lunn 	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
4644dfafe449SAndrew Lunn 	.stats_get_strings = mv88e6095_stats_get_strings,
4645052f947fSAndrew Lunn 	.stats_get_stats = mv88e6095_stats_get_stats,
4646fa8d1179SVivien Didelot 	.set_cpu_port = mv88e6095_g1_set_cpu_port,
4647fa8d1179SVivien Didelot 	.set_egress_port = mv88e6095_g1_set_egress_port,
4648fcd25166SAndrew Lunn 	.watchdog_ops = &mv88e6097_watchdog_ops,
464951c901a7SVivien Didelot 	.mgmt_rsvd2cpu = mv88e6185_g2_mgmt_rsvd2cpu,
465002317e68SVivien Didelot 	.set_cascade_port = mv88e6185_g1_set_cascade_port,
4651a199d8b6SVivien Didelot 	.ppu_enable = mv88e6185_g1_ppu_enable,
4652a199d8b6SVivien Didelot 	.ppu_disable = mv88e6185_g1_ppu_disable,
465317e708baSVivien Didelot 	.reset = mv88e6185_g1_reset,
4654f1394b78SVivien Didelot 	.vtu_getnext = mv88e6185_g1_vtu_getnext,
46550ad5daf6SVivien Didelot 	.vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
4656d4ebf12bSRussell King (Oracle) 	.phylink_get_caps = mv88e6185_phylink_get_caps,
46574aabe35cSRussell King (Oracle) 	.pcs_ops = &mv88e6185_pcs_ops,
46581baf0facSChris Packham 	.set_max_frame_size = mv88e6185_g1_set_max_frame_size,
4659b3469dd8SVivien Didelot };
4660b3469dd8SVivien Didelot 
46611a3b39ecSAndrew Lunn static const struct mv88e6xxx_ops mv88e6190_ops = {
46624b325d8cSAndrew Lunn 	/* MV88E6XXX_FAMILY_6390 */
4663ea89098eSAndrew Lunn 	.setup_errata = mv88e6390_setup_errata,
4664cd8da8bbSVivien Didelot 	.irl_init_all = mv88e6390_g2_irl_init_all,
466598fc3c6fSVivien Didelot 	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
466698fc3c6fSVivien Didelot 	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
46671a3b39ecSAndrew Lunn 	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
4668743a19e3SAndrew Lunn 	.phy_read = mv88e6xxx_g2_smi_phy_read_c22,
4669743a19e3SAndrew Lunn 	.phy_write = mv88e6xxx_g2_smi_phy_write_c22,
4670743a19e3SAndrew Lunn 	.phy_read_c45 = mv88e6xxx_g2_smi_phy_read_c45,
4671743a19e3SAndrew Lunn 	.phy_write_c45 = mv88e6xxx_g2_smi_phy_write_c45,
46721a3b39ecSAndrew Lunn 	.port_set_link = mv88e6xxx_port_set_link,
46734efe7662SChris Packham 	.port_sync_link = mv88e6xxx_port_sync_link,
46741a3b39ecSAndrew Lunn 	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
4675f365c6f7SRussell King 	.port_set_speed_duplex = mv88e6390_port_set_speed_duplex,
46767cbbee05SAndrew Lunn 	.port_max_speed_mode = mv88e6390_port_max_speed_mode,
4677ef0a7318SAndrew Lunn 	.port_tag_remap = mv88e6390_port_tag_remap,
4678f3a2cd32SVivien Didelot 	.port_set_policy = mv88e6352_port_set_policy,
467956995cbcSAndrew Lunn 	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
4680a8b659e7SVladimir Oltean 	.port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
4681a8b659e7SVladimir Oltean 	.port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
468256995cbcSAndrew Lunn 	.port_set_ether_type = mv88e6351_port_set_ether_type,
4683e8b34c67SChris Packham 	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
46840898432cSVivien Didelot 	.port_pause_limit = mv88e6390_port_pause_limit,
4685c8c94891SVivien Didelot 	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
46869dbfb4e1SVivien Didelot 	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
46872d2e1dd2SAndrew Lunn 	.port_get_cmode = mv88e6352_port_get_cmode,
4688fdc71eeaSAndrew Lunn 	.port_set_cmode = mv88e6390_port_set_cmode,
4689121b8fe2SHubert Feurstein 	.port_setup_message_port = mv88e6xxx_setup_message_port,
469079523473SAndrew Lunn 	.stats_snapshot = mv88e6390_g1_stats_snapshot,
4691de227387SAndrew Lunn 	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
4692dfafe449SAndrew Lunn 	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
4693dfafe449SAndrew Lunn 	.stats_get_strings = mv88e6320_stats_get_strings,
4694e0d8b615SAndrew Lunn 	.stats_get_stats = mv88e6390_stats_get_stats,
4695fa8d1179SVivien Didelot 	.set_cpu_port = mv88e6390_g1_set_cpu_port,
4696fa8d1179SVivien Didelot 	.set_egress_port = mv88e6390_g1_set_egress_port,
469761303736SAndrew Lunn 	.watchdog_ops = &mv88e6390_watchdog_ops,
46986e55f698SAndrew Lunn 	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
46999e907d73SVivien Didelot 	.pot_clear = mv88e6xxx_g2_pot_clear,
4700d1e3dc19SMatthias Schiffer 	.hardware_reset_pre = mv88e6xxx_g2_eeprom_wait,
4701d1e3dc19SMatthias Schiffer 	.hardware_reset_post = mv88e6xxx_g2_eeprom_wait,
470217e708baSVivien Didelot 	.reset = mv88e6352_g1_reset,
47039e5baf9bSVivien Didelot 	.rmu_disable = mv88e6390_g1_rmu_disable,
470423e8b470SAndrew Lunn 	.atu_get_hash = mv88e6165_g1_atu_get_hash,
470523e8b470SAndrew Lunn 	.atu_set_hash = mv88e6165_g1_atu_set_hash,
4706931d1822SVivien Didelot 	.vtu_getnext = mv88e6390_g1_vtu_getnext,
4707931d1822SVivien Didelot 	.vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
4708c050f5e9STobias Waldekranz 	.stu_getnext = mv88e6390_g1_stu_getnext,
4709c050f5e9STobias Waldekranz 	.stu_loadpurge = mv88e6390_g1_stu_loadpurge,
471017deaf5cSMarek Behún 	.serdes_get_lane = mv88e6390_serdes_get_lane,
47114241ef52SVivien Didelot 	.serdes_irq_mapping = mv88e6390_serdes_irq_mapping,
47124262c38dSAndrew Lunn 	.serdes_get_strings = mv88e6390_serdes_get_strings,
47134262c38dSAndrew Lunn 	.serdes_get_stats = mv88e6390_serdes_get_stats,
4714bf3504ceSAndrew Lunn 	.serdes_get_regs_len = mv88e6390_serdes_get_regs_len,
4715bf3504ceSAndrew Lunn 	.serdes_get_regs = mv88e6390_serdes_get_regs,
4716a73ccd61SBrandon Streiff 	.gpio_ops = &mv88e6352_gpio_ops,
4717d4ebf12bSRussell King (Oracle) 	.phylink_get_caps = mv88e6390_phylink_get_caps,
4718e5b732a2SRussell King (Oracle) 	.pcs_ops = &mv88e6390_pcs_ops,
47191a3b39ecSAndrew Lunn };
47201a3b39ecSAndrew Lunn 
47211a3b39ecSAndrew Lunn static const struct mv88e6xxx_ops mv88e6190x_ops = {
47224b325d8cSAndrew Lunn 	/* MV88E6XXX_FAMILY_6390 */
4723ea89098eSAndrew Lunn 	.setup_errata = mv88e6390_setup_errata,
4724cd8da8bbSVivien Didelot 	.irl_init_all = mv88e6390_g2_irl_init_all,
472598fc3c6fSVivien Didelot 	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
472698fc3c6fSVivien Didelot 	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
47271a3b39ecSAndrew Lunn 	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
4728743a19e3SAndrew Lunn 	.phy_read = mv88e6xxx_g2_smi_phy_read_c22,
4729743a19e3SAndrew Lunn 	.phy_write = mv88e6xxx_g2_smi_phy_write_c22,
4730743a19e3SAndrew Lunn 	.phy_read_c45 = mv88e6xxx_g2_smi_phy_read_c45,
4731743a19e3SAndrew Lunn 	.phy_write_c45 = mv88e6xxx_g2_smi_phy_write_c45,
47321a3b39ecSAndrew Lunn 	.port_set_link = mv88e6xxx_port_set_link,
47334efe7662SChris Packham 	.port_sync_link = mv88e6xxx_port_sync_link,
47341a3b39ecSAndrew Lunn 	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
4735f365c6f7SRussell King 	.port_set_speed_duplex = mv88e6390x_port_set_speed_duplex,
47367cbbee05SAndrew Lunn 	.port_max_speed_mode = mv88e6390x_port_max_speed_mode,
4737ef0a7318SAndrew Lunn 	.port_tag_remap = mv88e6390_port_tag_remap,
4738f3a2cd32SVivien Didelot 	.port_set_policy = mv88e6352_port_set_policy,
473956995cbcSAndrew Lunn 	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
4740a8b659e7SVladimir Oltean 	.port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
4741a8b659e7SVladimir Oltean 	.port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
474256995cbcSAndrew Lunn 	.port_set_ether_type = mv88e6351_port_set_ether_type,
4743e8b34c67SChris Packham 	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
47440898432cSVivien Didelot 	.port_pause_limit = mv88e6390_port_pause_limit,
4745c8c94891SVivien Didelot 	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
47469dbfb4e1SVivien Didelot 	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
47472d2e1dd2SAndrew Lunn 	.port_get_cmode = mv88e6352_port_get_cmode,
4748fdc71eeaSAndrew Lunn 	.port_set_cmode = mv88e6390x_port_set_cmode,
4749121b8fe2SHubert Feurstein 	.port_setup_message_port = mv88e6xxx_setup_message_port,
475079523473SAndrew Lunn 	.stats_snapshot = mv88e6390_g1_stats_snapshot,
4751de227387SAndrew Lunn 	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
4752dfafe449SAndrew Lunn 	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
4753dfafe449SAndrew Lunn 	.stats_get_strings = mv88e6320_stats_get_strings,
4754e0d8b615SAndrew Lunn 	.stats_get_stats = mv88e6390_stats_get_stats,
4755fa8d1179SVivien Didelot 	.set_cpu_port = mv88e6390_g1_set_cpu_port,
4756fa8d1179SVivien Didelot 	.set_egress_port = mv88e6390_g1_set_egress_port,
475761303736SAndrew Lunn 	.watchdog_ops = &mv88e6390_watchdog_ops,
47586e55f698SAndrew Lunn 	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
47599e907d73SVivien Didelot 	.pot_clear = mv88e6xxx_g2_pot_clear,
4760d1e3dc19SMatthias Schiffer 	.hardware_reset_pre = mv88e6xxx_g2_eeprom_wait,
4761d1e3dc19SMatthias Schiffer 	.hardware_reset_post = mv88e6xxx_g2_eeprom_wait,
476217e708baSVivien Didelot 	.reset = mv88e6352_g1_reset,
47639e5baf9bSVivien Didelot 	.rmu_disable = mv88e6390_g1_rmu_disable,
476423e8b470SAndrew Lunn 	.atu_get_hash = mv88e6165_g1_atu_get_hash,
476523e8b470SAndrew Lunn 	.atu_set_hash = mv88e6165_g1_atu_set_hash,
4766931d1822SVivien Didelot 	.vtu_getnext = mv88e6390_g1_vtu_getnext,
4767931d1822SVivien Didelot 	.vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
4768c050f5e9STobias Waldekranz 	.stu_getnext = mv88e6390_g1_stu_getnext,
4769c050f5e9STobias Waldekranz 	.stu_loadpurge = mv88e6390_g1_stu_loadpurge,
477017deaf5cSMarek Behún 	.serdes_get_lane = mv88e6390x_serdes_get_lane,
47714241ef52SVivien Didelot 	.serdes_irq_mapping = mv88e6390_serdes_irq_mapping,
47724262c38dSAndrew Lunn 	.serdes_get_strings = mv88e6390_serdes_get_strings,
47734262c38dSAndrew Lunn 	.serdes_get_stats = mv88e6390_serdes_get_stats,
4774bf3504ceSAndrew Lunn 	.serdes_get_regs_len = mv88e6390_serdes_get_regs_len,
4775bf3504ceSAndrew Lunn 	.serdes_get_regs = mv88e6390_serdes_get_regs,
4776a73ccd61SBrandon Streiff 	.gpio_ops = &mv88e6352_gpio_ops,
4777d4ebf12bSRussell King (Oracle) 	.phylink_get_caps = mv88e6390x_phylink_get_caps,
4778e5b732a2SRussell King (Oracle) 	.pcs_ops = &mv88e6390_pcs_ops,
47791a3b39ecSAndrew Lunn };
47801a3b39ecSAndrew Lunn 
47811a3b39ecSAndrew Lunn static const struct mv88e6xxx_ops mv88e6191_ops = {
47824b325d8cSAndrew Lunn 	/* MV88E6XXX_FAMILY_6390 */
4783ea89098eSAndrew Lunn 	.setup_errata = mv88e6390_setup_errata,
4784cd8da8bbSVivien Didelot 	.irl_init_all = mv88e6390_g2_irl_init_all,
478598fc3c6fSVivien Didelot 	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
478698fc3c6fSVivien Didelot 	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
47871a3b39ecSAndrew Lunn 	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
4788743a19e3SAndrew Lunn 	.phy_read = mv88e6xxx_g2_smi_phy_read_c22,
4789743a19e3SAndrew Lunn 	.phy_write = mv88e6xxx_g2_smi_phy_write_c22,
4790743a19e3SAndrew Lunn 	.phy_read_c45 = mv88e6xxx_g2_smi_phy_read_c45,
4791743a19e3SAndrew Lunn 	.phy_write_c45 = mv88e6xxx_g2_smi_phy_write_c45,
47921a3b39ecSAndrew Lunn 	.port_set_link = mv88e6xxx_port_set_link,
47934efe7662SChris Packham 	.port_sync_link = mv88e6xxx_port_sync_link,
47941a3b39ecSAndrew Lunn 	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
4795f365c6f7SRussell King 	.port_set_speed_duplex = mv88e6390_port_set_speed_duplex,
47967cbbee05SAndrew Lunn 	.port_max_speed_mode = mv88e6390_port_max_speed_mode,
4797ef0a7318SAndrew Lunn 	.port_tag_remap = mv88e6390_port_tag_remap,
479856995cbcSAndrew Lunn 	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
4799a8b659e7SVladimir Oltean 	.port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
4800a8b659e7SVladimir Oltean 	.port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
480156995cbcSAndrew Lunn 	.port_set_ether_type = mv88e6351_port_set_ether_type,
48020898432cSVivien Didelot 	.port_pause_limit = mv88e6390_port_pause_limit,
4803c8c94891SVivien Didelot 	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
48049dbfb4e1SVivien Didelot 	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
48052d2e1dd2SAndrew Lunn 	.port_get_cmode = mv88e6352_port_get_cmode,
4806fdc71eeaSAndrew Lunn 	.port_set_cmode = mv88e6390_port_set_cmode,
4807121b8fe2SHubert Feurstein 	.port_setup_message_port = mv88e6xxx_setup_message_port,
480879523473SAndrew Lunn 	.stats_snapshot = mv88e6390_g1_stats_snapshot,
4809de227387SAndrew Lunn 	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
4810dfafe449SAndrew Lunn 	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
4811dfafe449SAndrew Lunn 	.stats_get_strings = mv88e6320_stats_get_strings,
4812e0d8b615SAndrew Lunn 	.stats_get_stats = mv88e6390_stats_get_stats,
4813fa8d1179SVivien Didelot 	.set_cpu_port = mv88e6390_g1_set_cpu_port,
4814fa8d1179SVivien Didelot 	.set_egress_port = mv88e6390_g1_set_egress_port,
481561303736SAndrew Lunn 	.watchdog_ops = &mv88e6390_watchdog_ops,
48166e55f698SAndrew Lunn 	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
48179e907d73SVivien Didelot 	.pot_clear = mv88e6xxx_g2_pot_clear,
4818d1e3dc19SMatthias Schiffer 	.hardware_reset_pre = mv88e6xxx_g2_eeprom_wait,
4819d1e3dc19SMatthias Schiffer 	.hardware_reset_post = mv88e6xxx_g2_eeprom_wait,
482017e708baSVivien Didelot 	.reset = mv88e6352_g1_reset,
48219e5baf9bSVivien Didelot 	.rmu_disable = mv88e6390_g1_rmu_disable,
482223e8b470SAndrew Lunn 	.atu_get_hash = mv88e6165_g1_atu_get_hash,
482323e8b470SAndrew Lunn 	.atu_set_hash = mv88e6165_g1_atu_set_hash,
4824931d1822SVivien Didelot 	.vtu_getnext = mv88e6390_g1_vtu_getnext,
4825931d1822SVivien Didelot 	.vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
4826c050f5e9STobias Waldekranz 	.stu_getnext = mv88e6390_g1_stu_getnext,
4827c050f5e9STobias Waldekranz 	.stu_loadpurge = mv88e6390_g1_stu_loadpurge,
482817deaf5cSMarek Behún 	.serdes_get_lane = mv88e6390_serdes_get_lane,
48294241ef52SVivien Didelot 	.serdes_irq_mapping = mv88e6390_serdes_irq_mapping,
48304262c38dSAndrew Lunn 	.serdes_get_strings = mv88e6390_serdes_get_strings,
48314262c38dSAndrew Lunn 	.serdes_get_stats = mv88e6390_serdes_get_stats,
4832bf3504ceSAndrew Lunn 	.serdes_get_regs_len = mv88e6390_serdes_get_regs_len,
4833bf3504ceSAndrew Lunn 	.serdes_get_regs = mv88e6390_serdes_get_regs,
48346d2ac8eeSAndrew Lunn 	.avb_ops = &mv88e6390_avb_ops,
48356d2ac8eeSAndrew Lunn 	.ptp_ops = &mv88e6352_ptp_ops,
4836d4ebf12bSRussell King (Oracle) 	.phylink_get_caps = mv88e6390_phylink_get_caps,
4837e5b732a2SRussell King (Oracle) 	.pcs_ops = &mv88e6390_pcs_ops,
48381a3b39ecSAndrew Lunn };
48391a3b39ecSAndrew Lunn 
4840b3469dd8SVivien Didelot static const struct mv88e6xxx_ops mv88e6240_ops = {
48414b325d8cSAndrew Lunn 	/* MV88E6XXX_FAMILY_6352 */
484293e18d61SVivien Didelot 	.ieee_pri_map = mv88e6085_g1_ieee_pri_map,
484393e18d61SVivien Didelot 	.ip_pri_map = mv88e6085_g1_ip_pri_map,
4844cd8da8bbSVivien Didelot 	.irl_init_all = mv88e6352_g2_irl_init_all,
4845ee4dc2e7SVivien Didelot 	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
4846ee4dc2e7SVivien Didelot 	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
4847b073d4e2SVivien Didelot 	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
4848743a19e3SAndrew Lunn 	.phy_read = mv88e6xxx_g2_smi_phy_read_c22,
4849743a19e3SAndrew Lunn 	.phy_write = mv88e6xxx_g2_smi_phy_write_c22,
4850743a19e3SAndrew Lunn 	.phy_read_c45 = mv88e6xxx_g2_smi_phy_read_c45,
4851743a19e3SAndrew Lunn 	.phy_write_c45 = mv88e6xxx_g2_smi_phy_write_c45,
485208ef7f10SVivien Didelot 	.port_set_link = mv88e6xxx_port_set_link,
48534efe7662SChris Packham 	.port_sync_link = mv88e6xxx_port_sync_link,
4854a0a0f622SVivien Didelot 	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
4855f365c6f7SRussell King 	.port_set_speed_duplex = mv88e6352_port_set_speed_duplex,
4856ef0a7318SAndrew Lunn 	.port_tag_remap = mv88e6095_port_tag_remap,
4857f3a2cd32SVivien Didelot 	.port_set_policy = mv88e6352_port_set_policy,
485856995cbcSAndrew Lunn 	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
4859a8b659e7SVladimir Oltean 	.port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
4860a8b659e7SVladimir Oltean 	.port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
486156995cbcSAndrew Lunn 	.port_set_ether_type = mv88e6351_port_set_ether_type,
4862cd782656SVivien Didelot 	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
4863ef70b111SAndrew Lunn 	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
48640898432cSVivien Didelot 	.port_pause_limit = mv88e6097_port_pause_limit,
4865c8c94891SVivien Didelot 	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
48669dbfb4e1SVivien Didelot 	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
48672d2e1dd2SAndrew Lunn 	.port_get_cmode = mv88e6352_port_get_cmode,
4868121b8fe2SHubert Feurstein 	.port_setup_message_port = mv88e6xxx_setup_message_port,
4869a605a0feSAndrew Lunn 	.stats_snapshot = mv88e6320_g1_stats_snapshot,
487040cff8fcSAndrew Lunn 	.stats_set_histogram = mv88e6095_g1_stats_set_histogram,
4871dfafe449SAndrew Lunn 	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
4872dfafe449SAndrew Lunn 	.stats_get_strings = mv88e6095_stats_get_strings,
4873052f947fSAndrew Lunn 	.stats_get_stats = mv88e6095_stats_get_stats,
4874fa8d1179SVivien Didelot 	.set_cpu_port = mv88e6095_g1_set_cpu_port,
4875fa8d1179SVivien Didelot 	.set_egress_port = mv88e6095_g1_set_egress_port,
4876fcd25166SAndrew Lunn 	.watchdog_ops = &mv88e6097_watchdog_ops,
487751c901a7SVivien Didelot 	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
48789e907d73SVivien Didelot 	.pot_clear = mv88e6xxx_g2_pot_clear,
4879d1e3dc19SMatthias Schiffer 	.hardware_reset_pre = mv88e6xxx_g2_eeprom_wait,
4880d1e3dc19SMatthias Schiffer 	.hardware_reset_post = mv88e6xxx_g2_eeprom_wait,
488117e708baSVivien Didelot 	.reset = mv88e6352_g1_reset,
48829e5baf9bSVivien Didelot 	.rmu_disable = mv88e6352_g1_rmu_disable,
488323e8b470SAndrew Lunn 	.atu_get_hash = mv88e6165_g1_atu_get_hash,
488423e8b470SAndrew Lunn 	.atu_set_hash = mv88e6165_g1_atu_set_hash,
4885f1394b78SVivien Didelot 	.vtu_getnext = mv88e6352_g1_vtu_getnext,
48860ad5daf6SVivien Didelot 	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
4887c050f5e9STobias Waldekranz 	.stu_getnext = mv88e6352_g1_stu_getnext,
4888c050f5e9STobias Waldekranz 	.stu_loadpurge = mv88e6352_g1_stu_loadpurge,
48894241ef52SVivien Didelot 	.serdes_irq_mapping = mv88e6352_serdes_irq_mapping,
4890d3f88a24SAndrew Lunn 	.serdes_get_regs_len = mv88e6352_serdes_get_regs_len,
4891d3f88a24SAndrew Lunn 	.serdes_get_regs = mv88e6352_serdes_get_regs,
4892926eae60SHolger Brunck 	.serdes_set_tx_amplitude = mv88e6352_serdes_set_tx_amplitude,
4893a73ccd61SBrandon Streiff 	.gpio_ops = &mv88e6352_gpio_ops,
48940d632c3dSBrandon Streiff 	.avb_ops = &mv88e6352_avb_ops,
48956d2ac8eeSAndrew Lunn 	.ptp_ops = &mv88e6352_ptp_ops,
4896d4ebf12bSRussell King (Oracle) 	.phylink_get_caps = mv88e6352_phylink_get_caps,
489785764555SRussell King 	.pcs_ops = &mv88e6352_pcs_ops,
4898b3469dd8SVivien Didelot };
4899b3469dd8SVivien Didelot 
49001f71836fSRasmus Villemoes static const struct mv88e6xxx_ops mv88e6250_ops = {
49011f71836fSRasmus Villemoes 	/* MV88E6XXX_FAMILY_6250 */
49021f71836fSRasmus Villemoes 	.ieee_pri_map = mv88e6250_g1_ieee_pri_map,
49031f71836fSRasmus Villemoes 	.ip_pri_map = mv88e6085_g1_ip_pri_map,
49041f71836fSRasmus Villemoes 	.irl_init_all = mv88e6352_g2_irl_init_all,
49051f71836fSRasmus Villemoes 	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
49061f71836fSRasmus Villemoes 	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
49071f71836fSRasmus Villemoes 	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
4908743a19e3SAndrew Lunn 	.phy_read = mv88e6xxx_g2_smi_phy_read_c22,
4909743a19e3SAndrew Lunn 	.phy_write = mv88e6xxx_g2_smi_phy_write_c22,
4910743a19e3SAndrew Lunn 	.phy_read_c45 = mv88e6xxx_g2_smi_phy_read_c45,
4911743a19e3SAndrew Lunn 	.phy_write_c45 = mv88e6xxx_g2_smi_phy_write_c45,
49121f71836fSRasmus Villemoes 	.port_set_link = mv88e6xxx_port_set_link,
49134efe7662SChris Packham 	.port_sync_link = mv88e6xxx_port_sync_link,
49141f71836fSRasmus Villemoes 	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
4915f365c6f7SRussell King 	.port_set_speed_duplex = mv88e6250_port_set_speed_duplex,
49161f71836fSRasmus Villemoes 	.port_tag_remap = mv88e6095_port_tag_remap,
49171f71836fSRasmus Villemoes 	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
4918a8b659e7SVladimir Oltean 	.port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
4919a8b659e7SVladimir Oltean 	.port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
49201f71836fSRasmus Villemoes 	.port_set_ether_type = mv88e6351_port_set_ether_type,
49211f71836fSRasmus Villemoes 	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
49221f71836fSRasmus Villemoes 	.port_pause_limit = mv88e6097_port_pause_limit,
49231f71836fSRasmus Villemoes 	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
49241f71836fSRasmus Villemoes 	.stats_snapshot = mv88e6320_g1_stats_snapshot,
49251f71836fSRasmus Villemoes 	.stats_set_histogram = mv88e6095_g1_stats_set_histogram,
49261f71836fSRasmus Villemoes 	.stats_get_sset_count = mv88e6250_stats_get_sset_count,
49271f71836fSRasmus Villemoes 	.stats_get_strings = mv88e6250_stats_get_strings,
49281f71836fSRasmus Villemoes 	.stats_get_stats = mv88e6250_stats_get_stats,
49291f71836fSRasmus Villemoes 	.set_cpu_port = mv88e6095_g1_set_cpu_port,
49301f71836fSRasmus Villemoes 	.set_egress_port = mv88e6095_g1_set_egress_port,
49311f71836fSRasmus Villemoes 	.watchdog_ops = &mv88e6250_watchdog_ops,
49321f71836fSRasmus Villemoes 	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
49331f71836fSRasmus Villemoes 	.pot_clear = mv88e6xxx_g2_pot_clear,
4934a4702791SMatthias Schiffer 	.hardware_reset_pre = mv88e6250_g1_wait_eeprom_done_prereset,
4935a4702791SMatthias Schiffer 	.hardware_reset_post = mv88e6xxx_g1_wait_eeprom_done,
49361f71836fSRasmus Villemoes 	.reset = mv88e6250_g1_reset,
493767c9ed1cSRasmus Villemoes 	.vtu_getnext = mv88e6185_g1_vtu_getnext,
4938b28f3f3cSRasmus Villemoes 	.vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
493971509614SHubert Feurstein 	.avb_ops = &mv88e6352_avb_ops,
494071509614SHubert Feurstein 	.ptp_ops = &mv88e6250_ptp_ops,
4941d4ebf12bSRussell King (Oracle) 	.phylink_get_caps = mv88e6250_phylink_get_caps,
4942dd4144e5SLukasz Majewski 	.set_max_frame_size = mv88e6185_g1_set_max_frame_size,
49431f71836fSRasmus Villemoes };
49441f71836fSRasmus Villemoes 
49451a3b39ecSAndrew Lunn static const struct mv88e6xxx_ops mv88e6290_ops = {
49464b325d8cSAndrew Lunn 	/* MV88E6XXX_FAMILY_6390 */
4947ea89098eSAndrew Lunn 	.setup_errata = mv88e6390_setup_errata,
4948cd8da8bbSVivien Didelot 	.irl_init_all = mv88e6390_g2_irl_init_all,
494998fc3c6fSVivien Didelot 	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
495098fc3c6fSVivien Didelot 	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
49511a3b39ecSAndrew Lunn 	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
4952743a19e3SAndrew Lunn 	.phy_read = mv88e6xxx_g2_smi_phy_read_c22,
4953743a19e3SAndrew Lunn 	.phy_write = mv88e6xxx_g2_smi_phy_write_c22,
4954743a19e3SAndrew Lunn 	.phy_read_c45 = mv88e6xxx_g2_smi_phy_read_c45,
4955743a19e3SAndrew Lunn 	.phy_write_c45 = mv88e6xxx_g2_smi_phy_write_c45,
49561a3b39ecSAndrew Lunn 	.port_set_link = mv88e6xxx_port_set_link,
49574efe7662SChris Packham 	.port_sync_link = mv88e6xxx_port_sync_link,
49581a3b39ecSAndrew Lunn 	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
4959f365c6f7SRussell King 	.port_set_speed_duplex = mv88e6390_port_set_speed_duplex,
49607cbbee05SAndrew Lunn 	.port_max_speed_mode = mv88e6390_port_max_speed_mode,
4961ef0a7318SAndrew Lunn 	.port_tag_remap = mv88e6390_port_tag_remap,
4962f3a2cd32SVivien Didelot 	.port_set_policy = mv88e6352_port_set_policy,
496356995cbcSAndrew Lunn 	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
4964a8b659e7SVladimir Oltean 	.port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
4965a8b659e7SVladimir Oltean 	.port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
496656995cbcSAndrew Lunn 	.port_set_ether_type = mv88e6351_port_set_ether_type,
49670898432cSVivien Didelot 	.port_pause_limit = mv88e6390_port_pause_limit,
4968c8c94891SVivien Didelot 	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
49699dbfb4e1SVivien Didelot 	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
49702d2e1dd2SAndrew Lunn 	.port_get_cmode = mv88e6352_port_get_cmode,
4971fdc71eeaSAndrew Lunn 	.port_set_cmode = mv88e6390_port_set_cmode,
4972121b8fe2SHubert Feurstein 	.port_setup_message_port = mv88e6xxx_setup_message_port,
497379523473SAndrew Lunn 	.stats_snapshot = mv88e6390_g1_stats_snapshot,
4974de227387SAndrew Lunn 	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
4975dfafe449SAndrew Lunn 	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
4976dfafe449SAndrew Lunn 	.stats_get_strings = mv88e6320_stats_get_strings,
4977e0d8b615SAndrew Lunn 	.stats_get_stats = mv88e6390_stats_get_stats,
4978fa8d1179SVivien Didelot 	.set_cpu_port = mv88e6390_g1_set_cpu_port,
4979fa8d1179SVivien Didelot 	.set_egress_port = mv88e6390_g1_set_egress_port,
498061303736SAndrew Lunn 	.watchdog_ops = &mv88e6390_watchdog_ops,
49816e55f698SAndrew Lunn 	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
49829e907d73SVivien Didelot 	.pot_clear = mv88e6xxx_g2_pot_clear,
4983d1e3dc19SMatthias Schiffer 	.hardware_reset_pre = mv88e6xxx_g2_eeprom_wait,
4984d1e3dc19SMatthias Schiffer 	.hardware_reset_post = mv88e6xxx_g2_eeprom_wait,
498517e708baSVivien Didelot 	.reset = mv88e6352_g1_reset,
49869e5baf9bSVivien Didelot 	.rmu_disable = mv88e6390_g1_rmu_disable,
498723e8b470SAndrew Lunn 	.atu_get_hash = mv88e6165_g1_atu_get_hash,
498823e8b470SAndrew Lunn 	.atu_set_hash = mv88e6165_g1_atu_set_hash,
4989931d1822SVivien Didelot 	.vtu_getnext = mv88e6390_g1_vtu_getnext,
4990931d1822SVivien Didelot 	.vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
4991c050f5e9STobias Waldekranz 	.stu_getnext = mv88e6390_g1_stu_getnext,
4992c050f5e9STobias Waldekranz 	.stu_loadpurge = mv88e6390_g1_stu_loadpurge,
499317deaf5cSMarek Behún 	.serdes_get_lane = mv88e6390_serdes_get_lane,
49944241ef52SVivien Didelot 	.serdes_irq_mapping = mv88e6390_serdes_irq_mapping,
49954262c38dSAndrew Lunn 	.serdes_get_strings = mv88e6390_serdes_get_strings,
49964262c38dSAndrew Lunn 	.serdes_get_stats = mv88e6390_serdes_get_stats,
4997bf3504ceSAndrew Lunn 	.serdes_get_regs_len = mv88e6390_serdes_get_regs_len,
4998bf3504ceSAndrew Lunn 	.serdes_get_regs = mv88e6390_serdes_get_regs,
4999a73ccd61SBrandon Streiff 	.gpio_ops = &mv88e6352_gpio_ops,
50000d632c3dSBrandon Streiff 	.avb_ops = &mv88e6390_avb_ops,
50019627c981SKurt Kanzenbach 	.ptp_ops = &mv88e6390_ptp_ops,
5002d4ebf12bSRussell King (Oracle) 	.phylink_get_caps = mv88e6390_phylink_get_caps,
5003e5b732a2SRussell King (Oracle) 	.pcs_ops = &mv88e6390_pcs_ops,
50041a3b39ecSAndrew Lunn };
50051a3b39ecSAndrew Lunn 
5006b3469dd8SVivien Didelot static const struct mv88e6xxx_ops mv88e6320_ops = {
50074b325d8cSAndrew Lunn 	/* MV88E6XXX_FAMILY_6320 */
500893e18d61SVivien Didelot 	.ieee_pri_map = mv88e6085_g1_ieee_pri_map,
500993e18d61SVivien Didelot 	.ip_pri_map = mv88e6085_g1_ip_pri_map,
5010cd8da8bbSVivien Didelot 	.irl_init_all = mv88e6352_g2_irl_init_all,
5011ee4dc2e7SVivien Didelot 	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
5012ee4dc2e7SVivien Didelot 	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
5013b073d4e2SVivien Didelot 	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
5014743a19e3SAndrew Lunn 	.phy_read = mv88e6xxx_g2_smi_phy_read_c22,
5015743a19e3SAndrew Lunn 	.phy_write = mv88e6xxx_g2_smi_phy_write_c22,
5016743a19e3SAndrew Lunn 	.phy_read_c45 = mv88e6xxx_g2_smi_phy_read_c45,
5017743a19e3SAndrew Lunn 	.phy_write_c45 = mv88e6xxx_g2_smi_phy_write_c45,
501808ef7f10SVivien Didelot 	.port_set_link = mv88e6xxx_port_set_link,
50194efe7662SChris Packham 	.port_sync_link = mv88e6xxx_port_sync_link,
502091e87045SSteffen Bätz 	.port_set_rgmii_delay = mv88e6320_port_set_rgmii_delay,
5021f365c6f7SRussell King 	.port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
5022ef0a7318SAndrew Lunn 	.port_tag_remap = mv88e6095_port_tag_remap,
502356995cbcSAndrew Lunn 	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
5024a8b659e7SVladimir Oltean 	.port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
5025a8b659e7SVladimir Oltean 	.port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
502656995cbcSAndrew Lunn 	.port_set_ether_type = mv88e6351_port_set_ether_type,
5027cd782656SVivien Didelot 	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
5028ef70b111SAndrew Lunn 	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
50290898432cSVivien Didelot 	.port_pause_limit = mv88e6097_port_pause_limit,
5030c8c94891SVivien Didelot 	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
50319dbfb4e1SVivien Didelot 	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
50322d2e1dd2SAndrew Lunn 	.port_get_cmode = mv88e6352_port_get_cmode,
5033121b8fe2SHubert Feurstein 	.port_setup_message_port = mv88e6xxx_setup_message_port,
5034a605a0feSAndrew Lunn 	.stats_snapshot = mv88e6320_g1_stats_snapshot,
503540cff8fcSAndrew Lunn 	.stats_set_histogram = mv88e6095_g1_stats_set_histogram,
5036dfafe449SAndrew Lunn 	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
5037dfafe449SAndrew Lunn 	.stats_get_strings = mv88e6320_stats_get_strings,
5038052f947fSAndrew Lunn 	.stats_get_stats = mv88e6320_stats_get_stats,
5039fa8d1179SVivien Didelot 	.set_cpu_port = mv88e6095_g1_set_cpu_port,
5040fa8d1179SVivien Didelot 	.set_egress_port = mv88e6095_g1_set_egress_port,
50419c7f37e5SAndrew Lunn 	.watchdog_ops = &mv88e6390_watchdog_ops,
504251c901a7SVivien Didelot 	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
50439e907d73SVivien Didelot 	.pot_clear = mv88e6xxx_g2_pot_clear,
5044d1e3dc19SMatthias Schiffer 	.hardware_reset_pre = mv88e6xxx_g2_eeprom_wait,
5045d1e3dc19SMatthias Schiffer 	.hardware_reset_post = mv88e6xxx_g2_eeprom_wait,
504617e708baSVivien Didelot 	.reset = mv88e6352_g1_reset,
5047f1394b78SVivien Didelot 	.vtu_getnext = mv88e6185_g1_vtu_getnext,
50480ad5daf6SVivien Didelot 	.vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
5049a73ccd61SBrandon Streiff 	.gpio_ops = &mv88e6352_gpio_ops,
50500d632c3dSBrandon Streiff 	.avb_ops = &mv88e6352_avb_ops,
50516d2ac8eeSAndrew Lunn 	.ptp_ops = &mv88e6352_ptp_ops,
50527019a641SSteffen Bätz 	.phylink_get_caps = mv88e632x_phylink_get_caps,
5053b3469dd8SVivien Didelot };
5054b3469dd8SVivien Didelot 
5055b3469dd8SVivien Didelot static const struct mv88e6xxx_ops mv88e6321_ops = {
5056bd807204SVivien Didelot 	/* MV88E6XXX_FAMILY_6320 */
505793e18d61SVivien Didelot 	.ieee_pri_map = mv88e6085_g1_ieee_pri_map,
505893e18d61SVivien Didelot 	.ip_pri_map = mv88e6085_g1_ip_pri_map,
5059cd8da8bbSVivien Didelot 	.irl_init_all = mv88e6352_g2_irl_init_all,
5060ee4dc2e7SVivien Didelot 	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
5061ee4dc2e7SVivien Didelot 	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
5062b073d4e2SVivien Didelot 	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
5063743a19e3SAndrew Lunn 	.phy_read = mv88e6xxx_g2_smi_phy_read_c22,
5064743a19e3SAndrew Lunn 	.phy_write = mv88e6xxx_g2_smi_phy_write_c22,
5065743a19e3SAndrew Lunn 	.phy_read_c45 = mv88e6xxx_g2_smi_phy_read_c45,
5066743a19e3SAndrew Lunn 	.phy_write_c45 = mv88e6xxx_g2_smi_phy_write_c45,
506708ef7f10SVivien Didelot 	.port_set_link = mv88e6xxx_port_set_link,
50684efe7662SChris Packham 	.port_sync_link = mv88e6xxx_port_sync_link,
506991e87045SSteffen Bätz 	.port_set_rgmii_delay = mv88e6320_port_set_rgmii_delay,
5070f365c6f7SRussell King 	.port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
5071ef0a7318SAndrew Lunn 	.port_tag_remap = mv88e6095_port_tag_remap,
507256995cbcSAndrew Lunn 	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
5073a8b659e7SVladimir Oltean 	.port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
5074a8b659e7SVladimir Oltean 	.port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
507556995cbcSAndrew Lunn 	.port_set_ether_type = mv88e6351_port_set_ether_type,
5076cd782656SVivien Didelot 	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
5077ef70b111SAndrew Lunn 	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
50780898432cSVivien Didelot 	.port_pause_limit = mv88e6097_port_pause_limit,
5079c8c94891SVivien Didelot 	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
50809dbfb4e1SVivien Didelot 	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
50812d2e1dd2SAndrew Lunn 	.port_get_cmode = mv88e6352_port_get_cmode,
5082121b8fe2SHubert Feurstein 	.port_setup_message_port = mv88e6xxx_setup_message_port,
5083a605a0feSAndrew Lunn 	.stats_snapshot = mv88e6320_g1_stats_snapshot,
508440cff8fcSAndrew Lunn 	.stats_set_histogram = mv88e6095_g1_stats_set_histogram,
5085dfafe449SAndrew Lunn 	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
5086dfafe449SAndrew Lunn 	.stats_get_strings = mv88e6320_stats_get_strings,
5087052f947fSAndrew Lunn 	.stats_get_stats = mv88e6320_stats_get_stats,
5088fa8d1179SVivien Didelot 	.set_cpu_port = mv88e6095_g1_set_cpu_port,
5089fa8d1179SVivien Didelot 	.set_egress_port = mv88e6095_g1_set_egress_port,
50909c7f37e5SAndrew Lunn 	.watchdog_ops = &mv88e6390_watchdog_ops,
509166863178SAngelo Dureghello 	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
5092d1e3dc19SMatthias Schiffer 	.hardware_reset_pre = mv88e6xxx_g2_eeprom_wait,
5093d1e3dc19SMatthias Schiffer 	.hardware_reset_post = mv88e6xxx_g2_eeprom_wait,
509417e708baSVivien Didelot 	.reset = mv88e6352_g1_reset,
5095f1394b78SVivien Didelot 	.vtu_getnext = mv88e6185_g1_vtu_getnext,
50960ad5daf6SVivien Didelot 	.vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
5097a73ccd61SBrandon Streiff 	.gpio_ops = &mv88e6352_gpio_ops,
50980d632c3dSBrandon Streiff 	.avb_ops = &mv88e6352_avb_ops,
50996d2ac8eeSAndrew Lunn 	.ptp_ops = &mv88e6352_ptp_ops,
51007019a641SSteffen Bätz 	.phylink_get_caps = mv88e632x_phylink_get_caps,
5101b3469dd8SVivien Didelot };
5102b3469dd8SVivien Didelot 
510316e329aeSVivien Didelot static const struct mv88e6xxx_ops mv88e6341_ops = {
510416e329aeSVivien Didelot 	/* MV88E6XXX_FAMILY_6341 */
510593e18d61SVivien Didelot 	.ieee_pri_map = mv88e6085_g1_ieee_pri_map,
510693e18d61SVivien Didelot 	.ip_pri_map = mv88e6085_g1_ip_pri_map,
5107cd8da8bbSVivien Didelot 	.irl_init_all = mv88e6352_g2_irl_init_all,
510816e329aeSVivien Didelot 	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
510916e329aeSVivien Didelot 	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
511016e329aeSVivien Didelot 	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
5111743a19e3SAndrew Lunn 	.phy_read = mv88e6xxx_g2_smi_phy_read_c22,
5112743a19e3SAndrew Lunn 	.phy_write = mv88e6xxx_g2_smi_phy_write_c22,
5113743a19e3SAndrew Lunn 	.phy_read_c45 = mv88e6xxx_g2_smi_phy_read_c45,
5114743a19e3SAndrew Lunn 	.phy_write_c45 = mv88e6xxx_g2_smi_phy_write_c45,
511516e329aeSVivien Didelot 	.port_set_link = mv88e6xxx_port_set_link,
51164efe7662SChris Packham 	.port_sync_link = mv88e6xxx_port_sync_link,
511716e329aeSVivien Didelot 	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
5118f365c6f7SRussell King 	.port_set_speed_duplex = mv88e6341_port_set_speed_duplex,
51197cbbee05SAndrew Lunn 	.port_max_speed_mode = mv88e6341_port_max_speed_mode,
512016e329aeSVivien Didelot 	.port_tag_remap = mv88e6095_port_tag_remap,
51217da467d8SMarek Behún 	.port_set_policy = mv88e6352_port_set_policy,
512216e329aeSVivien Didelot 	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
5123a8b659e7SVladimir Oltean 	.port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
5124a8b659e7SVladimir Oltean 	.port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
512516e329aeSVivien Didelot 	.port_set_ether_type = mv88e6351_port_set_ether_type,
5126cd782656SVivien Didelot 	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
512716e329aeSVivien Didelot 	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
51280898432cSVivien Didelot 	.port_pause_limit = mv88e6097_port_pause_limit,
512916e329aeSVivien Didelot 	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
513016e329aeSVivien Didelot 	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
51312d2e1dd2SAndrew Lunn 	.port_get_cmode = mv88e6352_port_get_cmode,
51327a3007d2SMarek Behún 	.port_set_cmode = mv88e6341_port_set_cmode,
5133121b8fe2SHubert Feurstein 	.port_setup_message_port = mv88e6xxx_setup_message_port,
513416e329aeSVivien Didelot 	.stats_snapshot = mv88e6390_g1_stats_snapshot,
513511527f3cSMarek Behún 	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
513616e329aeSVivien Didelot 	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
513716e329aeSVivien Didelot 	.stats_get_strings = mv88e6320_stats_get_strings,
513816e329aeSVivien Didelot 	.stats_get_stats = mv88e6390_stats_get_stats,
5139fa8d1179SVivien Didelot 	.set_cpu_port = mv88e6390_g1_set_cpu_port,
5140fa8d1179SVivien Didelot 	.set_egress_port = mv88e6390_g1_set_egress_port,
514116e329aeSVivien Didelot 	.watchdog_ops = &mv88e6390_watchdog_ops,
514216e329aeSVivien Didelot 	.mgmt_rsvd2cpu =  mv88e6390_g1_mgmt_rsvd2cpu,
51439e907d73SVivien Didelot 	.pot_clear = mv88e6xxx_g2_pot_clear,
5144d1e3dc19SMatthias Schiffer 	.hardware_reset_pre = mv88e6xxx_g2_eeprom_wait,
5145d1e3dc19SMatthias Schiffer 	.hardware_reset_post = mv88e6xxx_g2_eeprom_wait,
514616e329aeSVivien Didelot 	.reset = mv88e6352_g1_reset,
514737094887SMarek Behún 	.rmu_disable = mv88e6390_g1_rmu_disable,
5148c07fff34SMarek Behún 	.atu_get_hash = mv88e6165_g1_atu_get_hash,
5149c07fff34SMarek Behún 	.atu_set_hash = mv88e6165_g1_atu_set_hash,
5150f1394b78SVivien Didelot 	.vtu_getnext = mv88e6352_g1_vtu_getnext,
51510ad5daf6SVivien Didelot 	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
5152c050f5e9STobias Waldekranz 	.stu_getnext = mv88e6352_g1_stu_getnext,
5153c050f5e9STobias Waldekranz 	.stu_loadpurge = mv88e6352_g1_stu_loadpurge,
5154d3cf7d8fSMarek Behún 	.serdes_get_lane = mv88e6341_serdes_get_lane,
51554241ef52SVivien Didelot 	.serdes_irq_mapping = mv88e6390_serdes_irq_mapping,
5156a73ccd61SBrandon Streiff 	.gpio_ops = &mv88e6352_gpio_ops,
51570d632c3dSBrandon Streiff 	.avb_ops = &mv88e6390_avb_ops,
51586d2ac8eeSAndrew Lunn 	.ptp_ops = &mv88e6352_ptp_ops,
5159a03b98d6SMarek Behún 	.serdes_get_sset_count = mv88e6390_serdes_get_sset_count,
5160a03b98d6SMarek Behún 	.serdes_get_strings = mv88e6390_serdes_get_strings,
5161a03b98d6SMarek Behún 	.serdes_get_stats = mv88e6390_serdes_get_stats,
5162953b0dcbSMarek Behún 	.serdes_get_regs_len = mv88e6390_serdes_get_regs_len,
5163953b0dcbSMarek Behún 	.serdes_get_regs = mv88e6390_serdes_get_regs,
5164d4ebf12bSRussell King (Oracle) 	.phylink_get_caps = mv88e6341_phylink_get_caps,
5165e5b732a2SRussell King (Oracle) 	.pcs_ops = &mv88e6390_pcs_ops,
516616e329aeSVivien Didelot };
516716e329aeSVivien Didelot 
5168b3469dd8SVivien Didelot static const struct mv88e6xxx_ops mv88e6350_ops = {
51694b325d8cSAndrew Lunn 	/* MV88E6XXX_FAMILY_6351 */
517093e18d61SVivien Didelot 	.ieee_pri_map = mv88e6085_g1_ieee_pri_map,
517193e18d61SVivien Didelot 	.ip_pri_map = mv88e6085_g1_ip_pri_map,
5172cd8da8bbSVivien Didelot 	.irl_init_all = mv88e6352_g2_irl_init_all,
5173b073d4e2SVivien Didelot 	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
5174743a19e3SAndrew Lunn 	.phy_read = mv88e6xxx_g2_smi_phy_read_c22,
5175743a19e3SAndrew Lunn 	.phy_write = mv88e6xxx_g2_smi_phy_write_c22,
5176743a19e3SAndrew Lunn 	.phy_read_c45 = mv88e6xxx_g2_smi_phy_read_c45,
5177743a19e3SAndrew Lunn 	.phy_write_c45 = mv88e6xxx_g2_smi_phy_write_c45,
517808ef7f10SVivien Didelot 	.port_set_link = mv88e6xxx_port_set_link,
51794efe7662SChris Packham 	.port_sync_link = mv88e6xxx_port_sync_link,
518094d66ae6SAndrew Lunn 	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
5181f365c6f7SRussell King 	.port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
5182ef0a7318SAndrew Lunn 	.port_tag_remap = mv88e6095_port_tag_remap,
518356995cbcSAndrew Lunn 	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
5184a8b659e7SVladimir Oltean 	.port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
5185a8b659e7SVladimir Oltean 	.port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
518656995cbcSAndrew Lunn 	.port_set_ether_type = mv88e6351_port_set_ether_type,
5187cd782656SVivien Didelot 	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
5188ef70b111SAndrew Lunn 	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
51890898432cSVivien Didelot 	.port_pause_limit = mv88e6097_port_pause_limit,
5190c8c94891SVivien Didelot 	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
51919dbfb4e1SVivien Didelot 	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
51922d2e1dd2SAndrew Lunn 	.port_get_cmode = mv88e6352_port_get_cmode,
5193121b8fe2SHubert Feurstein 	.port_setup_message_port = mv88e6xxx_setup_message_port,
5194a605a0feSAndrew Lunn 	.stats_snapshot = mv88e6320_g1_stats_snapshot,
519540cff8fcSAndrew Lunn 	.stats_set_histogram = mv88e6095_g1_stats_set_histogram,
5196dfafe449SAndrew Lunn 	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
5197dfafe449SAndrew Lunn 	.stats_get_strings = mv88e6095_stats_get_strings,
5198052f947fSAndrew Lunn 	.stats_get_stats = mv88e6095_stats_get_stats,
5199fa8d1179SVivien Didelot 	.set_cpu_port = mv88e6095_g1_set_cpu_port,
5200fa8d1179SVivien Didelot 	.set_egress_port = mv88e6095_g1_set_egress_port,
5201fcd25166SAndrew Lunn 	.watchdog_ops = &mv88e6097_watchdog_ops,
520251c901a7SVivien Didelot 	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
52039e907d73SVivien Didelot 	.pot_clear = mv88e6xxx_g2_pot_clear,
520417e708baSVivien Didelot 	.reset = mv88e6352_g1_reset,
520523e8b470SAndrew Lunn 	.atu_get_hash = mv88e6165_g1_atu_get_hash,
520623e8b470SAndrew Lunn 	.atu_set_hash = mv88e6165_g1_atu_set_hash,
5207f1394b78SVivien Didelot 	.vtu_getnext = mv88e6352_g1_vtu_getnext,
52080ad5daf6SVivien Didelot 	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
5209c050f5e9STobias Waldekranz 	.stu_getnext = mv88e6352_g1_stu_getnext,
5210c050f5e9STobias Waldekranz 	.stu_loadpurge = mv88e6352_g1_stu_loadpurge,
52115cc4ed20SGreg Ungerer 	.phylink_get_caps = mv88e6351_phylink_get_caps,
5212b3469dd8SVivien Didelot };
5213b3469dd8SVivien Didelot 
5214b3469dd8SVivien Didelot static const struct mv88e6xxx_ops mv88e6351_ops = {
52154b325d8cSAndrew Lunn 	/* MV88E6XXX_FAMILY_6351 */
521693e18d61SVivien Didelot 	.ieee_pri_map = mv88e6085_g1_ieee_pri_map,
521793e18d61SVivien Didelot 	.ip_pri_map = mv88e6085_g1_ip_pri_map,
5218cd8da8bbSVivien Didelot 	.irl_init_all = mv88e6352_g2_irl_init_all,
5219b073d4e2SVivien Didelot 	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
5220743a19e3SAndrew Lunn 	.phy_read = mv88e6xxx_g2_smi_phy_read_c22,
5221743a19e3SAndrew Lunn 	.phy_write = mv88e6xxx_g2_smi_phy_write_c22,
5222743a19e3SAndrew Lunn 	.phy_read_c45 = mv88e6xxx_g2_smi_phy_read_c45,
5223743a19e3SAndrew Lunn 	.phy_write_c45 = mv88e6xxx_g2_smi_phy_write_c45,
522408ef7f10SVivien Didelot 	.port_set_link = mv88e6xxx_port_set_link,
52254efe7662SChris Packham 	.port_sync_link = mv88e6xxx_port_sync_link,
522694d66ae6SAndrew Lunn 	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
5227f365c6f7SRussell King 	.port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
5228ef0a7318SAndrew Lunn 	.port_tag_remap = mv88e6095_port_tag_remap,
522956995cbcSAndrew Lunn 	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
5230a8b659e7SVladimir Oltean 	.port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
5231a8b659e7SVladimir Oltean 	.port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
523256995cbcSAndrew Lunn 	.port_set_ether_type = mv88e6351_port_set_ether_type,
5233cd782656SVivien Didelot 	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
5234ef70b111SAndrew Lunn 	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
52350898432cSVivien Didelot 	.port_pause_limit = mv88e6097_port_pause_limit,
5236c8c94891SVivien Didelot 	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
52379dbfb4e1SVivien Didelot 	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
52382d2e1dd2SAndrew Lunn 	.port_get_cmode = mv88e6352_port_get_cmode,
5239121b8fe2SHubert Feurstein 	.port_setup_message_port = mv88e6xxx_setup_message_port,
5240a605a0feSAndrew Lunn 	.stats_snapshot = mv88e6320_g1_stats_snapshot,
524140cff8fcSAndrew Lunn 	.stats_set_histogram = mv88e6095_g1_stats_set_histogram,
5242dfafe449SAndrew Lunn 	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
5243dfafe449SAndrew Lunn 	.stats_get_strings = mv88e6095_stats_get_strings,
5244052f947fSAndrew Lunn 	.stats_get_stats = mv88e6095_stats_get_stats,
5245fa8d1179SVivien Didelot 	.set_cpu_port = mv88e6095_g1_set_cpu_port,
5246fa8d1179SVivien Didelot 	.set_egress_port = mv88e6095_g1_set_egress_port,
5247fcd25166SAndrew Lunn 	.watchdog_ops = &mv88e6097_watchdog_ops,
524851c901a7SVivien Didelot 	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
52499e907d73SVivien Didelot 	.pot_clear = mv88e6xxx_g2_pot_clear,
525017e708baSVivien Didelot 	.reset = mv88e6352_g1_reset,
525123e8b470SAndrew Lunn 	.atu_get_hash = mv88e6165_g1_atu_get_hash,
525223e8b470SAndrew Lunn 	.atu_set_hash = mv88e6165_g1_atu_set_hash,
5253f1394b78SVivien Didelot 	.vtu_getnext = mv88e6352_g1_vtu_getnext,
52540ad5daf6SVivien Didelot 	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
5255c050f5e9STobias Waldekranz 	.stu_getnext = mv88e6352_g1_stu_getnext,
5256c050f5e9STobias Waldekranz 	.stu_loadpurge = mv88e6352_g1_stu_loadpurge,
52570d632c3dSBrandon Streiff 	.avb_ops = &mv88e6352_avb_ops,
52586d2ac8eeSAndrew Lunn 	.ptp_ops = &mv88e6352_ptp_ops,
52595cc4ed20SGreg Ungerer 	.phylink_get_caps = mv88e6351_phylink_get_caps,
5260b3469dd8SVivien Didelot };
5261b3469dd8SVivien Didelot 
5262b3469dd8SVivien Didelot static const struct mv88e6xxx_ops mv88e6352_ops = {
52634b325d8cSAndrew Lunn 	/* MV88E6XXX_FAMILY_6352 */
526493e18d61SVivien Didelot 	.ieee_pri_map = mv88e6085_g1_ieee_pri_map,
526593e18d61SVivien Didelot 	.ip_pri_map = mv88e6085_g1_ip_pri_map,
5266cd8da8bbSVivien Didelot 	.irl_init_all = mv88e6352_g2_irl_init_all,
5267ee4dc2e7SVivien Didelot 	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
5268ee4dc2e7SVivien Didelot 	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
5269b073d4e2SVivien Didelot 	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
5270743a19e3SAndrew Lunn 	.phy_read = mv88e6xxx_g2_smi_phy_read_c22,
5271743a19e3SAndrew Lunn 	.phy_write = mv88e6xxx_g2_smi_phy_write_c22,
5272743a19e3SAndrew Lunn 	.phy_read_c45 = mv88e6xxx_g2_smi_phy_read_c45,
5273743a19e3SAndrew Lunn 	.phy_write_c45 = mv88e6xxx_g2_smi_phy_write_c45,
527408ef7f10SVivien Didelot 	.port_set_link = mv88e6xxx_port_set_link,
52754efe7662SChris Packham 	.port_sync_link = mv88e6xxx_port_sync_link,
5276a0a0f622SVivien Didelot 	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
5277f365c6f7SRussell King 	.port_set_speed_duplex = mv88e6352_port_set_speed_duplex,
5278ef0a7318SAndrew Lunn 	.port_tag_remap = mv88e6095_port_tag_remap,
5279f3a2cd32SVivien Didelot 	.port_set_policy = mv88e6352_port_set_policy,
528056995cbcSAndrew Lunn 	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
5281a8b659e7SVladimir Oltean 	.port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
5282a8b659e7SVladimir Oltean 	.port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
528356995cbcSAndrew Lunn 	.port_set_ether_type = mv88e6351_port_set_ether_type,
5284cd782656SVivien Didelot 	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
5285ef70b111SAndrew Lunn 	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
52860898432cSVivien Didelot 	.port_pause_limit = mv88e6097_port_pause_limit,
5287c8c94891SVivien Didelot 	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
52889dbfb4e1SVivien Didelot 	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
52892d2e1dd2SAndrew Lunn 	.port_get_cmode = mv88e6352_port_get_cmode,
5290121b8fe2SHubert Feurstein 	.port_setup_message_port = mv88e6xxx_setup_message_port,
5291a605a0feSAndrew Lunn 	.stats_snapshot = mv88e6320_g1_stats_snapshot,
529240cff8fcSAndrew Lunn 	.stats_set_histogram = mv88e6095_g1_stats_set_histogram,
5293dfafe449SAndrew Lunn 	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
5294dfafe449SAndrew Lunn 	.stats_get_strings = mv88e6095_stats_get_strings,
5295052f947fSAndrew Lunn 	.stats_get_stats = mv88e6095_stats_get_stats,
5296fa8d1179SVivien Didelot 	.set_cpu_port = mv88e6095_g1_set_cpu_port,
5297fa8d1179SVivien Didelot 	.set_egress_port = mv88e6095_g1_set_egress_port,
5298fcd25166SAndrew Lunn 	.watchdog_ops = &mv88e6097_watchdog_ops,
529951c901a7SVivien Didelot 	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
53009e907d73SVivien Didelot 	.pot_clear = mv88e6xxx_g2_pot_clear,
5301d1e3dc19SMatthias Schiffer 	.hardware_reset_pre = mv88e6xxx_g2_eeprom_wait,
5302d1e3dc19SMatthias Schiffer 	.hardware_reset_post = mv88e6xxx_g2_eeprom_wait,
530317e708baSVivien Didelot 	.reset = mv88e6352_g1_reset,
53049e5baf9bSVivien Didelot 	.rmu_disable = mv88e6352_g1_rmu_disable,
530523e8b470SAndrew Lunn 	.atu_get_hash = mv88e6165_g1_atu_get_hash,
530623e8b470SAndrew Lunn 	.atu_set_hash = mv88e6165_g1_atu_set_hash,
5307f1394b78SVivien Didelot 	.vtu_getnext = mv88e6352_g1_vtu_getnext,
53080ad5daf6SVivien Didelot 	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
530949c98c1dSTobias Waldekranz 	.stu_getnext = mv88e6352_g1_stu_getnext,
531049c98c1dSTobias Waldekranz 	.stu_loadpurge = mv88e6352_g1_stu_loadpurge,
53114241ef52SVivien Didelot 	.serdes_irq_mapping = mv88e6352_serdes_irq_mapping,
5312a73ccd61SBrandon Streiff 	.gpio_ops = &mv88e6352_gpio_ops,
53130d632c3dSBrandon Streiff 	.avb_ops = &mv88e6352_avb_ops,
53146d2ac8eeSAndrew Lunn 	.ptp_ops = &mv88e6352_ptp_ops,
5315cda9f4aaSAndrew Lunn 	.serdes_get_sset_count = mv88e6352_serdes_get_sset_count,
5316cda9f4aaSAndrew Lunn 	.serdes_get_strings = mv88e6352_serdes_get_strings,
5317cda9f4aaSAndrew Lunn 	.serdes_get_stats = mv88e6352_serdes_get_stats,
5318d3f88a24SAndrew Lunn 	.serdes_get_regs_len = mv88e6352_serdes_get_regs_len,
5319d3f88a24SAndrew Lunn 	.serdes_get_regs = mv88e6352_serdes_get_regs,
5320926eae60SHolger Brunck 	.serdes_set_tx_amplitude = mv88e6352_serdes_set_tx_amplitude,
5321d4ebf12bSRussell King (Oracle) 	.phylink_get_caps = mv88e6352_phylink_get_caps,
532285764555SRussell King 	.pcs_ops = &mv88e6352_pcs_ops,
5323b3469dd8SVivien Didelot };
5324b3469dd8SVivien Didelot 
53251a3b39ecSAndrew Lunn static const struct mv88e6xxx_ops mv88e6390_ops = {
53264b325d8cSAndrew Lunn 	/* MV88E6XXX_FAMILY_6390 */
5327ea89098eSAndrew Lunn 	.setup_errata = mv88e6390_setup_errata,
5328cd8da8bbSVivien Didelot 	.irl_init_all = mv88e6390_g2_irl_init_all,
532998fc3c6fSVivien Didelot 	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
533098fc3c6fSVivien Didelot 	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
53311a3b39ecSAndrew Lunn 	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
5332743a19e3SAndrew Lunn 	.phy_read = mv88e6xxx_g2_smi_phy_read_c22,
5333743a19e3SAndrew Lunn 	.phy_write = mv88e6xxx_g2_smi_phy_write_c22,
5334743a19e3SAndrew Lunn 	.phy_read_c45 = mv88e6xxx_g2_smi_phy_read_c45,
5335743a19e3SAndrew Lunn 	.phy_write_c45 = mv88e6xxx_g2_smi_phy_write_c45,
53361a3b39ecSAndrew Lunn 	.port_set_link = mv88e6xxx_port_set_link,
53374efe7662SChris Packham 	.port_sync_link = mv88e6xxx_port_sync_link,
53381a3b39ecSAndrew Lunn 	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
5339f365c6f7SRussell King 	.port_set_speed_duplex = mv88e6390_port_set_speed_duplex,
53407cbbee05SAndrew Lunn 	.port_max_speed_mode = mv88e6390_port_max_speed_mode,
5341ef0a7318SAndrew Lunn 	.port_tag_remap = mv88e6390_port_tag_remap,
5342f3a2cd32SVivien Didelot 	.port_set_policy = mv88e6352_port_set_policy,
534356995cbcSAndrew Lunn 	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
5344a8b659e7SVladimir Oltean 	.port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
5345a8b659e7SVladimir Oltean 	.port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
534656995cbcSAndrew Lunn 	.port_set_ether_type = mv88e6351_port_set_ether_type,
5347cd782656SVivien Didelot 	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
5348ef70b111SAndrew Lunn 	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
53490898432cSVivien Didelot 	.port_pause_limit = mv88e6390_port_pause_limit,
5350c8c94891SVivien Didelot 	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
53519dbfb4e1SVivien Didelot 	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
53522d2e1dd2SAndrew Lunn 	.port_get_cmode = mv88e6352_port_get_cmode,
5353fdc71eeaSAndrew Lunn 	.port_set_cmode = mv88e6390_port_set_cmode,
5354121b8fe2SHubert Feurstein 	.port_setup_message_port = mv88e6xxx_setup_message_port,
535579523473SAndrew Lunn 	.stats_snapshot = mv88e6390_g1_stats_snapshot,
5356de227387SAndrew Lunn 	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
5357dfafe449SAndrew Lunn 	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
5358dfafe449SAndrew Lunn 	.stats_get_strings = mv88e6320_stats_get_strings,
5359e0d8b615SAndrew Lunn 	.stats_get_stats = mv88e6390_stats_get_stats,
5360fa8d1179SVivien Didelot 	.set_cpu_port = mv88e6390_g1_set_cpu_port,
5361fa8d1179SVivien Didelot 	.set_egress_port = mv88e6390_g1_set_egress_port,
536261303736SAndrew Lunn 	.watchdog_ops = &mv88e6390_watchdog_ops,
53636e55f698SAndrew Lunn 	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
53649e907d73SVivien Didelot 	.pot_clear = mv88e6xxx_g2_pot_clear,
5365d1e3dc19SMatthias Schiffer 	.hardware_reset_pre = mv88e6xxx_g2_eeprom_wait,
5366d1e3dc19SMatthias Schiffer 	.hardware_reset_post = mv88e6xxx_g2_eeprom_wait,
536717e708baSVivien Didelot 	.reset = mv88e6352_g1_reset,
53689e5baf9bSVivien Didelot 	.rmu_disable = mv88e6390_g1_rmu_disable,
536923e8b470SAndrew Lunn 	.atu_get_hash = mv88e6165_g1_atu_get_hash,
537023e8b470SAndrew Lunn 	.atu_set_hash = mv88e6165_g1_atu_set_hash,
5371931d1822SVivien Didelot 	.vtu_getnext = mv88e6390_g1_vtu_getnext,
5372931d1822SVivien Didelot 	.vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
537349c98c1dSTobias Waldekranz 	.stu_getnext = mv88e6390_g1_stu_getnext,
537449c98c1dSTobias Waldekranz 	.stu_loadpurge = mv88e6390_g1_stu_loadpurge,
537517deaf5cSMarek Behún 	.serdes_get_lane = mv88e6390_serdes_get_lane,
53764241ef52SVivien Didelot 	.serdes_irq_mapping = mv88e6390_serdes_irq_mapping,
5377a73ccd61SBrandon Streiff 	.gpio_ops = &mv88e6352_gpio_ops,
53780d632c3dSBrandon Streiff 	.avb_ops = &mv88e6390_avb_ops,
53799627c981SKurt Kanzenbach 	.ptp_ops = &mv88e6390_ptp_ops,
53800df95287SNikita Yushchenko 	.serdes_get_sset_count = mv88e6390_serdes_get_sset_count,
53810df95287SNikita Yushchenko 	.serdes_get_strings = mv88e6390_serdes_get_strings,
53820df95287SNikita Yushchenko 	.serdes_get_stats = mv88e6390_serdes_get_stats,
5383bf3504ceSAndrew Lunn 	.serdes_get_regs_len = mv88e6390_serdes_get_regs_len,
5384bf3504ceSAndrew Lunn 	.serdes_get_regs = mv88e6390_serdes_get_regs,
5385d4ebf12bSRussell King (Oracle) 	.phylink_get_caps = mv88e6390_phylink_get_caps,
5386e5b732a2SRussell King (Oracle) 	.pcs_ops = &mv88e6390_pcs_ops,
53871a3b39ecSAndrew Lunn };
53881a3b39ecSAndrew Lunn 
53891a3b39ecSAndrew Lunn static const struct mv88e6xxx_ops mv88e6390x_ops = {
53904b325d8cSAndrew Lunn 	/* MV88E6XXX_FAMILY_6390 */
5391ea89098eSAndrew Lunn 	.setup_errata = mv88e6390_setup_errata,
5392cd8da8bbSVivien Didelot 	.irl_init_all = mv88e6390_g2_irl_init_all,
539398fc3c6fSVivien Didelot 	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
539498fc3c6fSVivien Didelot 	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
53951a3b39ecSAndrew Lunn 	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
5396743a19e3SAndrew Lunn 	.phy_read = mv88e6xxx_g2_smi_phy_read_c22,
5397743a19e3SAndrew Lunn 	.phy_write = mv88e6xxx_g2_smi_phy_write_c22,
5398743a19e3SAndrew Lunn 	.phy_read_c45 = mv88e6xxx_g2_smi_phy_read_c45,
5399743a19e3SAndrew Lunn 	.phy_write_c45 = mv88e6xxx_g2_smi_phy_write_c45,
54001a3b39ecSAndrew Lunn 	.port_set_link = mv88e6xxx_port_set_link,
54014efe7662SChris Packham 	.port_sync_link = mv88e6xxx_port_sync_link,
54021a3b39ecSAndrew Lunn 	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
5403f365c6f7SRussell King 	.port_set_speed_duplex = mv88e6390x_port_set_speed_duplex,
54047cbbee05SAndrew Lunn 	.port_max_speed_mode = mv88e6390x_port_max_speed_mode,
5405ef0a7318SAndrew Lunn 	.port_tag_remap = mv88e6390_port_tag_remap,
5406f3a2cd32SVivien Didelot 	.port_set_policy = mv88e6352_port_set_policy,
540756995cbcSAndrew Lunn 	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
5408a8b659e7SVladimir Oltean 	.port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
5409a8b659e7SVladimir Oltean 	.port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
541056995cbcSAndrew Lunn 	.port_set_ether_type = mv88e6351_port_set_ether_type,
5411cd782656SVivien Didelot 	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
5412ef70b111SAndrew Lunn 	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
54130898432cSVivien Didelot 	.port_pause_limit = mv88e6390_port_pause_limit,
5414c8c94891SVivien Didelot 	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
54159dbfb4e1SVivien Didelot 	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
54162d2e1dd2SAndrew Lunn 	.port_get_cmode = mv88e6352_port_get_cmode,
5417b3dce4daSAndrew Lunn 	.port_set_cmode = mv88e6390x_port_set_cmode,
5418121b8fe2SHubert Feurstein 	.port_setup_message_port = mv88e6xxx_setup_message_port,
541979523473SAndrew Lunn 	.stats_snapshot = mv88e6390_g1_stats_snapshot,
5420de227387SAndrew Lunn 	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
5421dfafe449SAndrew Lunn 	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
5422dfafe449SAndrew Lunn 	.stats_get_strings = mv88e6320_stats_get_strings,
5423e0d8b615SAndrew Lunn 	.stats_get_stats = mv88e6390_stats_get_stats,
5424fa8d1179SVivien Didelot 	.set_cpu_port = mv88e6390_g1_set_cpu_port,
5425fa8d1179SVivien Didelot 	.set_egress_port = mv88e6390_g1_set_egress_port,
542661303736SAndrew Lunn 	.watchdog_ops = &mv88e6390_watchdog_ops,
54276e55f698SAndrew Lunn 	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
54289e907d73SVivien Didelot 	.pot_clear = mv88e6xxx_g2_pot_clear,
5429d1e3dc19SMatthias Schiffer 	.hardware_reset_pre = mv88e6xxx_g2_eeprom_wait,
5430d1e3dc19SMatthias Schiffer 	.hardware_reset_post = mv88e6xxx_g2_eeprom_wait,
543117e708baSVivien Didelot 	.reset = mv88e6352_g1_reset,
54329e5baf9bSVivien Didelot 	.rmu_disable = mv88e6390_g1_rmu_disable,
543323e8b470SAndrew Lunn 	.atu_get_hash = mv88e6165_g1_atu_get_hash,
543423e8b470SAndrew Lunn 	.atu_set_hash = mv88e6165_g1_atu_set_hash,
5435931d1822SVivien Didelot 	.vtu_getnext = mv88e6390_g1_vtu_getnext,
5436931d1822SVivien Didelot 	.vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
543749c98c1dSTobias Waldekranz 	.stu_getnext = mv88e6390_g1_stu_getnext,
543849c98c1dSTobias Waldekranz 	.stu_loadpurge = mv88e6390_g1_stu_loadpurge,
543917deaf5cSMarek Behún 	.serdes_get_lane = mv88e6390x_serdes_get_lane,
54404241ef52SVivien Didelot 	.serdes_irq_mapping = mv88e6390_serdes_irq_mapping,
54414262c38dSAndrew Lunn 	.serdes_get_sset_count = mv88e6390_serdes_get_sset_count,
54424262c38dSAndrew Lunn 	.serdes_get_strings = mv88e6390_serdes_get_strings,
54434262c38dSAndrew Lunn 	.serdes_get_stats = mv88e6390_serdes_get_stats,
5444bf3504ceSAndrew Lunn 	.serdes_get_regs_len = mv88e6390_serdes_get_regs_len,
5445bf3504ceSAndrew Lunn 	.serdes_get_regs = mv88e6390_serdes_get_regs,
5446a73ccd61SBrandon Streiff 	.gpio_ops = &mv88e6352_gpio_ops,
54470d632c3dSBrandon Streiff 	.avb_ops = &mv88e6390_avb_ops,
54489627c981SKurt Kanzenbach 	.ptp_ops = &mv88e6390_ptp_ops,
5449d4ebf12bSRussell King (Oracle) 	.phylink_get_caps = mv88e6390x_phylink_get_caps,
5450e5b732a2SRussell King (Oracle) 	.pcs_ops = &mv88e6390_pcs_ops,
54511a3b39ecSAndrew Lunn };
54521a3b39ecSAndrew Lunn 
5453de776d0dSPavana Sharma static const struct mv88e6xxx_ops mv88e6393x_ops = {
5454de776d0dSPavana Sharma 	/* MV88E6XXX_FAMILY_6393 */
5455de776d0dSPavana Sharma 	.irl_init_all = mv88e6390_g2_irl_init_all,
5456de776d0dSPavana Sharma 	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
5457de776d0dSPavana Sharma 	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
5458de776d0dSPavana Sharma 	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
5459743a19e3SAndrew Lunn 	.phy_read = mv88e6xxx_g2_smi_phy_read_c22,
5460743a19e3SAndrew Lunn 	.phy_write = mv88e6xxx_g2_smi_phy_write_c22,
5461743a19e3SAndrew Lunn 	.phy_read_c45 = mv88e6xxx_g2_smi_phy_read_c45,
5462743a19e3SAndrew Lunn 	.phy_write_c45 = mv88e6xxx_g2_smi_phy_write_c45,
5463de776d0dSPavana Sharma 	.port_set_link = mv88e6xxx_port_set_link,
5464de776d0dSPavana Sharma 	.port_sync_link = mv88e6xxx_port_sync_link,
5465de776d0dSPavana Sharma 	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
5466de776d0dSPavana Sharma 	.port_set_speed_duplex = mv88e6393x_port_set_speed_duplex,
5467de776d0dSPavana Sharma 	.port_max_speed_mode = mv88e6393x_port_max_speed_mode,
5468de776d0dSPavana Sharma 	.port_tag_remap = mv88e6390_port_tag_remap,
54696584b260SMarek Behún 	.port_set_policy = mv88e6393x_port_set_policy,
5470de776d0dSPavana Sharma 	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
5471de776d0dSPavana Sharma 	.port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
5472de776d0dSPavana Sharma 	.port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
5473de776d0dSPavana Sharma 	.port_set_ether_type = mv88e6393x_port_set_ether_type,
5474de776d0dSPavana Sharma 	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
5475de776d0dSPavana Sharma 	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
5476de776d0dSPavana Sharma 	.port_pause_limit = mv88e6390_port_pause_limit,
5477de776d0dSPavana Sharma 	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
5478de776d0dSPavana Sharma 	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
5479de776d0dSPavana Sharma 	.port_get_cmode = mv88e6352_port_get_cmode,
5480de776d0dSPavana Sharma 	.port_set_cmode = mv88e6393x_port_set_cmode,
5481de776d0dSPavana Sharma 	.port_setup_message_port = mv88e6xxx_setup_message_port,
5482de776d0dSPavana Sharma 	.port_set_upstream_port = mv88e6393x_port_set_upstream_port,
5483de776d0dSPavana Sharma 	.stats_snapshot = mv88e6390_g1_stats_snapshot,
5484de776d0dSPavana Sharma 	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
5485de776d0dSPavana Sharma 	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
5486de776d0dSPavana Sharma 	.stats_get_strings = mv88e6320_stats_get_strings,
5487de776d0dSPavana Sharma 	.stats_get_stats = mv88e6390_stats_get_stats,
5488de776d0dSPavana Sharma 	/* .set_cpu_port is missing because this family does not support a global
5489de776d0dSPavana Sharma 	 * CPU port, only per port CPU port which is set via
5490de776d0dSPavana Sharma 	 * .port_set_upstream_port method.
5491de776d0dSPavana Sharma 	 */
5492de776d0dSPavana Sharma 	.set_egress_port = mv88e6393x_set_egress_port,
5493089b91a0SGustav Ekelund 	.watchdog_ops = &mv88e6393x_watchdog_ops,
5494de776d0dSPavana Sharma 	.mgmt_rsvd2cpu = mv88e6393x_port_mgmt_rsvd2cpu,
5495de776d0dSPavana Sharma 	.pot_clear = mv88e6xxx_g2_pot_clear,
5496d1e3dc19SMatthias Schiffer 	.hardware_reset_pre = mv88e6xxx_g2_eeprom_wait,
5497d1e3dc19SMatthias Schiffer 	.hardware_reset_post = mv88e6xxx_g2_eeprom_wait,
5498de776d0dSPavana Sharma 	.reset = mv88e6352_g1_reset,
5499de776d0dSPavana Sharma 	.rmu_disable = mv88e6390_g1_rmu_disable,
5500de776d0dSPavana Sharma 	.atu_get_hash = mv88e6165_g1_atu_get_hash,
5501de776d0dSPavana Sharma 	.atu_set_hash = mv88e6165_g1_atu_set_hash,
5502de776d0dSPavana Sharma 	.vtu_getnext = mv88e6390_g1_vtu_getnext,
5503de776d0dSPavana Sharma 	.vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
550449c98c1dSTobias Waldekranz 	.stu_getnext = mv88e6390_g1_stu_getnext,
550549c98c1dSTobias Waldekranz 	.stu_loadpurge = mv88e6390_g1_stu_loadpurge,
5506de776d0dSPavana Sharma 	.serdes_get_lane = mv88e6393x_serdes_get_lane,
5507de776d0dSPavana Sharma 	.serdes_irq_mapping = mv88e6390_serdes_irq_mapping,
5508de776d0dSPavana Sharma 	/* TODO: serdes stats */
5509de776d0dSPavana Sharma 	.gpio_ops = &mv88e6352_gpio_ops,
5510de776d0dSPavana Sharma 	.avb_ops = &mv88e6390_avb_ops,
5511de776d0dSPavana Sharma 	.ptp_ops = &mv88e6352_ptp_ops,
5512d4ebf12bSRussell King (Oracle) 	.phylink_get_caps = mv88e6393x_phylink_get_caps,
5513e5b732a2SRussell King (Oracle) 	.pcs_ops = &mv88e6393x_pcs_ops,
5514de776d0dSPavana Sharma };
5515de776d0dSPavana Sharma 
5516fad09c73SVivien Didelot static const struct mv88e6xxx_info mv88e6xxx_table[] = {
551771d94a43SMatthias Schiffer 	[MV88E6020] = {
551871d94a43SMatthias Schiffer 		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6020,
551971d94a43SMatthias Schiffer 		.family = MV88E6XXX_FAMILY_6250,
552071d94a43SMatthias Schiffer 		.name = "Marvell 88E6020",
552171d94a43SMatthias Schiffer 		.num_databases = 64,
552223e1c686SMichael Krummsdorf 		/* Ports 2-4 are not routed to pins
552323e1c686SMichael Krummsdorf 		 * => usable ports 0, 1, 5, 6
552423e1c686SMichael Krummsdorf 		 */
552523e1c686SMichael Krummsdorf 		.num_ports = 7,
552671d94a43SMatthias Schiffer 		.num_internal_phys = 2,
552723e1c686SMichael Krummsdorf 		.invalid_port_mask = BIT(2) | BIT(3) | BIT(4),
552871d94a43SMatthias Schiffer 		.max_vid = 4095,
552971d94a43SMatthias Schiffer 		.port_base_addr = 0x8,
553071d94a43SMatthias Schiffer 		.phy_base_addr = 0x0,
553171d94a43SMatthias Schiffer 		.global1_addr = 0xf,
553271d94a43SMatthias Schiffer 		.global2_addr = 0x7,
553371d94a43SMatthias Schiffer 		.age_time_coeff = 15000,
553471d94a43SMatthias Schiffer 		.g1_irqs = 9,
553571d94a43SMatthias Schiffer 		.g2_irqs = 5,
553671d94a43SMatthias Schiffer 		.atu_move_port_mask = 0xf,
553771d94a43SMatthias Schiffer 		.dual_chip = true,
553871d94a43SMatthias Schiffer 		.ops = &mv88e6250_ops,
553971d94a43SMatthias Schiffer 	},
554071d94a43SMatthias Schiffer 
5541372188c8SLukasz Majewski 	[MV88E6071] = {
5542372188c8SLukasz Majewski 		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6071,
5543372188c8SLukasz Majewski 		.family = MV88E6XXX_FAMILY_6250,
5544372188c8SLukasz Majewski 		.name = "Marvell 88E6071",
5545372188c8SLukasz Majewski 		.num_databases = 64,
5546372188c8SLukasz Majewski 		.num_ports = 7,
5547372188c8SLukasz Majewski 		.num_internal_phys = 5,
5548372188c8SLukasz Majewski 		.max_vid = 4095,
5549372188c8SLukasz Majewski 		.port_base_addr = 0x08,
5550372188c8SLukasz Majewski 		.phy_base_addr = 0x00,
5551372188c8SLukasz Majewski 		.global1_addr = 0x0f,
5552372188c8SLukasz Majewski 		.global2_addr = 0x07,
5553372188c8SLukasz Majewski 		.age_time_coeff = 15000,
5554372188c8SLukasz Majewski 		.g1_irqs = 9,
5555372188c8SLukasz Majewski 		.g2_irqs = 5,
5556372188c8SLukasz Majewski 		.atu_move_port_mask = 0xf,
5557372188c8SLukasz Majewski 		.dual_chip = true,
5558372188c8SLukasz Majewski 		.ops = &mv88e6250_ops,
5559372188c8SLukasz Majewski 	},
5560372188c8SLukasz Majewski 
5561fad09c73SVivien Didelot 	[MV88E6085] = {
5562107fcc10SVivien Didelot 		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6085,
5563fad09c73SVivien Didelot 		.family = MV88E6XXX_FAMILY_6097,
5564fad09c73SVivien Didelot 		.name = "Marvell 88E6085",
5565fad09c73SVivien Didelot 		.num_databases = 4096,
5566d9ea5620SAndrew Lunn 		.num_macs = 8192,
5567fad09c73SVivien Didelot 		.num_ports = 10,
5568bc393155SAndrew Lunn 		.num_internal_phys = 5,
55693cf3c846SVivien Didelot 		.max_vid = 4095,
5570c050f5e9STobias Waldekranz 		.max_sid = 63,
5571fad09c73SVivien Didelot 		.port_base_addr = 0x10,
55729255bacdSAndrew Lunn 		.phy_base_addr = 0x0,
5573a935c052SVivien Didelot 		.global1_addr = 0x1b,
55749069c13aSVivien Didelot 		.global2_addr = 0x1c,
5575acddbd21SVivien Didelot 		.age_time_coeff = 15000,
5576dc30c35bSAndrew Lunn 		.g1_irqs = 8,
5577d6c5e6afSVivien Didelot 		.g2_irqs = 10,
5578e606ca36SVivien Didelot 		.atu_move_port_mask = 0xf,
5579f3645652SVivien Didelot 		.pvt = true,
5580b3e05aa1SVivien Didelot 		.multi_chip = true,
5581b3469dd8SVivien Didelot 		.ops = &mv88e6085_ops,
5582fad09c73SVivien Didelot 	},
5583fad09c73SVivien Didelot 
5584fad09c73SVivien Didelot 	[MV88E6095] = {
5585107fcc10SVivien Didelot 		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6095,
5586fad09c73SVivien Didelot 		.family = MV88E6XXX_FAMILY_6095,
5587fad09c73SVivien Didelot 		.name = "Marvell 88E6095/88E6095F",
5588fad09c73SVivien Didelot 		.num_databases = 256,
5589d9ea5620SAndrew Lunn 		.num_macs = 8192,
5590fad09c73SVivien Didelot 		.num_ports = 11,
5591bc393155SAndrew Lunn 		.num_internal_phys = 0,
55923cf3c846SVivien Didelot 		.max_vid = 4095,
5593fad09c73SVivien Didelot 		.port_base_addr = 0x10,
55949255bacdSAndrew Lunn 		.phy_base_addr = 0x0,
5595a935c052SVivien Didelot 		.global1_addr = 0x1b,
55969069c13aSVivien Didelot 		.global2_addr = 0x1c,
5597acddbd21SVivien Didelot 		.age_time_coeff = 15000,
5598dc30c35bSAndrew Lunn 		.g1_irqs = 8,
5599e606ca36SVivien Didelot 		.atu_move_port_mask = 0xf,
5600b3e05aa1SVivien Didelot 		.multi_chip = true,
5601b3469dd8SVivien Didelot 		.ops = &mv88e6095_ops,
5602fad09c73SVivien Didelot 	},
5603fad09c73SVivien Didelot 
56047d381a02SStefan Eichenberger 	[MV88E6097] = {
5605107fcc10SVivien Didelot 		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6097,
56067d381a02SStefan Eichenberger 		.family = MV88E6XXX_FAMILY_6097,
56077d381a02SStefan Eichenberger 		.name = "Marvell 88E6097/88E6097F",
56087d381a02SStefan Eichenberger 		.num_databases = 4096,
5609d9ea5620SAndrew Lunn 		.num_macs = 8192,
56107d381a02SStefan Eichenberger 		.num_ports = 11,
5611bc393155SAndrew Lunn 		.num_internal_phys = 8,
56123cf3c846SVivien Didelot 		.max_vid = 4095,
561349c98c1dSTobias Waldekranz 		.max_sid = 63,
56147d381a02SStefan Eichenberger 		.port_base_addr = 0x10,
56159255bacdSAndrew Lunn 		.phy_base_addr = 0x0,
56167d381a02SStefan Eichenberger 		.global1_addr = 0x1b,
56179069c13aSVivien Didelot 		.global2_addr = 0x1c,
56187d381a02SStefan Eichenberger 		.age_time_coeff = 15000,
5619c534178bSStefan Eichenberger 		.g1_irqs = 8,
5620d6c5e6afSVivien Didelot 		.g2_irqs = 10,
5621e606ca36SVivien Didelot 		.atu_move_port_mask = 0xf,
5622f3645652SVivien Didelot 		.pvt = true,
5623b3e05aa1SVivien Didelot 		.multi_chip = true,
5624670bb80fSTobias Waldekranz 		.edsa_support = MV88E6XXX_EDSA_SUPPORTED,
56257d381a02SStefan Eichenberger 		.ops = &mv88e6097_ops,
56267d381a02SStefan Eichenberger 	},
56277d381a02SStefan Eichenberger 
5628fad09c73SVivien Didelot 	[MV88E6123] = {
5629107fcc10SVivien Didelot 		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6123,
5630fad09c73SVivien Didelot 		.family = MV88E6XXX_FAMILY_6165,
5631fad09c73SVivien Didelot 		.name = "Marvell 88E6123",
5632fad09c73SVivien Didelot 		.num_databases = 4096,
5633d9ea5620SAndrew Lunn 		.num_macs = 1024,
5634fad09c73SVivien Didelot 		.num_ports = 3,
5635bc393155SAndrew Lunn 		.num_internal_phys = 5,
56363cf3c846SVivien Didelot 		.max_vid = 4095,
5637c050f5e9STobias Waldekranz 		.max_sid = 63,
5638fad09c73SVivien Didelot 		.port_base_addr = 0x10,
56399255bacdSAndrew Lunn 		.phy_base_addr = 0x0,
5640a935c052SVivien Didelot 		.global1_addr = 0x1b,
56419069c13aSVivien Didelot 		.global2_addr = 0x1c,
5642acddbd21SVivien Didelot 		.age_time_coeff = 15000,
5643dc30c35bSAndrew Lunn 		.g1_irqs = 9,
5644d6c5e6afSVivien Didelot 		.g2_irqs = 10,
5645e606ca36SVivien Didelot 		.atu_move_port_mask = 0xf,
5646f3645652SVivien Didelot 		.pvt = true,
5647b3e05aa1SVivien Didelot 		.multi_chip = true,
5648670bb80fSTobias Waldekranz 		.edsa_support = MV88E6XXX_EDSA_SUPPORTED,
5649b3469dd8SVivien Didelot 		.ops = &mv88e6123_ops,
5650fad09c73SVivien Didelot 	},
5651fad09c73SVivien Didelot 
5652fad09c73SVivien Didelot 	[MV88E6131] = {
5653107fcc10SVivien Didelot 		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6131,
5654fad09c73SVivien Didelot 		.family = MV88E6XXX_FAMILY_6185,
5655fad09c73SVivien Didelot 		.name = "Marvell 88E6131",
5656fad09c73SVivien Didelot 		.num_databases = 256,
5657d9ea5620SAndrew Lunn 		.num_macs = 8192,
5658fad09c73SVivien Didelot 		.num_ports = 8,
5659bc393155SAndrew Lunn 		.num_internal_phys = 0,
56603cf3c846SVivien Didelot 		.max_vid = 4095,
5661fad09c73SVivien Didelot 		.port_base_addr = 0x10,
56629255bacdSAndrew Lunn 		.phy_base_addr = 0x0,
5663a935c052SVivien Didelot 		.global1_addr = 0x1b,
56649069c13aSVivien Didelot 		.global2_addr = 0x1c,
5665acddbd21SVivien Didelot 		.age_time_coeff = 15000,
5666dc30c35bSAndrew Lunn 		.g1_irqs = 9,
5667e606ca36SVivien Didelot 		.atu_move_port_mask = 0xf,
5668b3e05aa1SVivien Didelot 		.multi_chip = true,
5669b3469dd8SVivien Didelot 		.ops = &mv88e6131_ops,
5670fad09c73SVivien Didelot 	},
5671fad09c73SVivien Didelot 
5672990e27b0SVivien Didelot 	[MV88E6141] = {
5673107fcc10SVivien Didelot 		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6141,
5674990e27b0SVivien Didelot 		.family = MV88E6XXX_FAMILY_6341,
567579a68b26SUwe Kleine-König 		.name = "Marvell 88E6141",
56766cc5dde9SMarek Behún 		.num_databases = 256,
5677d9ea5620SAndrew Lunn 		.num_macs = 2048,
5678990e27b0SVivien Didelot 		.num_ports = 6,
5679bc393155SAndrew Lunn 		.num_internal_phys = 5,
5680a73ccd61SBrandon Streiff 		.num_gpio = 11,
56813cf3c846SVivien Didelot 		.max_vid = 4095,
5682c050f5e9STobias Waldekranz 		.max_sid = 63,
5683990e27b0SVivien Didelot 		.port_base_addr = 0x10,
56849255bacdSAndrew Lunn 		.phy_base_addr = 0x10,
5685990e27b0SVivien Didelot 		.global1_addr = 0x1b,
56869069c13aSVivien Didelot 		.global2_addr = 0x1c,
5687990e27b0SVivien Didelot 		.age_time_coeff = 3750,
5688990e27b0SVivien Didelot 		.atu_move_port_mask = 0x1f,
5689adfccf11SAndrew Lunn 		.g1_irqs = 9,
5690d6c5e6afSVivien Didelot 		.g2_irqs = 10,
5691f3645652SVivien Didelot 		.pvt = true,
5692b3e05aa1SVivien Didelot 		.multi_chip = true,
5693670bb80fSTobias Waldekranz 		.edsa_support = MV88E6XXX_EDSA_SUPPORTED,
5694990e27b0SVivien Didelot 		.ops = &mv88e6141_ops,
5695990e27b0SVivien Didelot 	},
5696990e27b0SVivien Didelot 
5697fad09c73SVivien Didelot 	[MV88E6161] = {
5698107fcc10SVivien Didelot 		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6161,
5699fad09c73SVivien Didelot 		.family = MV88E6XXX_FAMILY_6165,
5700fad09c73SVivien Didelot 		.name = "Marvell 88E6161",
5701fad09c73SVivien Didelot 		.num_databases = 4096,
5702d9ea5620SAndrew Lunn 		.num_macs = 1024,
5703fad09c73SVivien Didelot 		.num_ports = 6,
5704bc393155SAndrew Lunn 		.num_internal_phys = 5,
57053cf3c846SVivien Didelot 		.max_vid = 4095,
5706c050f5e9STobias Waldekranz 		.max_sid = 63,
5707fad09c73SVivien Didelot 		.port_base_addr = 0x10,
57089255bacdSAndrew Lunn 		.phy_base_addr = 0x0,
5709a935c052SVivien Didelot 		.global1_addr = 0x1b,
57109069c13aSVivien Didelot 		.global2_addr = 0x1c,
5711acddbd21SVivien Didelot 		.age_time_coeff = 15000,
5712dc30c35bSAndrew Lunn 		.g1_irqs = 9,
5713d6c5e6afSVivien Didelot 		.g2_irqs = 10,
5714e606ca36SVivien Didelot 		.atu_move_port_mask = 0xf,
5715f3645652SVivien Didelot 		.pvt = true,
5716b3e05aa1SVivien Didelot 		.multi_chip = true,
5717670bb80fSTobias Waldekranz 		.edsa_support = MV88E6XXX_EDSA_SUPPORTED,
5718dfa54348SAndrew Lunn 		.ptp_support = true,
5719b3469dd8SVivien Didelot 		.ops = &mv88e6161_ops,
5720fad09c73SVivien Didelot 	},
5721fad09c73SVivien Didelot 
5722fad09c73SVivien Didelot 	[MV88E6165] = {
5723107fcc10SVivien Didelot 		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6165,
5724fad09c73SVivien Didelot 		.family = MV88E6XXX_FAMILY_6165,
5725fad09c73SVivien Didelot 		.name = "Marvell 88E6165",
5726fad09c73SVivien Didelot 		.num_databases = 4096,
5727d9ea5620SAndrew Lunn 		.num_macs = 8192,
5728fad09c73SVivien Didelot 		.num_ports = 6,
5729bc393155SAndrew Lunn 		.num_internal_phys = 0,
57303cf3c846SVivien Didelot 		.max_vid = 4095,
5731c050f5e9STobias Waldekranz 		.max_sid = 63,
5732fad09c73SVivien Didelot 		.port_base_addr = 0x10,
57339255bacdSAndrew Lunn 		.phy_base_addr = 0x0,
5734a935c052SVivien Didelot 		.global1_addr = 0x1b,
57359069c13aSVivien Didelot 		.global2_addr = 0x1c,
5736acddbd21SVivien Didelot 		.age_time_coeff = 15000,
5737dc30c35bSAndrew Lunn 		.g1_irqs = 9,
5738d6c5e6afSVivien Didelot 		.g2_irqs = 10,
5739e606ca36SVivien Didelot 		.atu_move_port_mask = 0xf,
5740f3645652SVivien Didelot 		.pvt = true,
5741b3e05aa1SVivien Didelot 		.multi_chip = true,
5742dfa54348SAndrew Lunn 		.ptp_support = true,
5743b3469dd8SVivien Didelot 		.ops = &mv88e6165_ops,
5744fad09c73SVivien Didelot 	},
5745fad09c73SVivien Didelot 
5746fad09c73SVivien Didelot 	[MV88E6171] = {
5747107fcc10SVivien Didelot 		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6171,
5748fad09c73SVivien Didelot 		.family = MV88E6XXX_FAMILY_6351,
5749fad09c73SVivien Didelot 		.name = "Marvell 88E6171",
5750fad09c73SVivien Didelot 		.num_databases = 4096,
5751d9ea5620SAndrew Lunn 		.num_macs = 8192,
5752fad09c73SVivien Didelot 		.num_ports = 7,
5753bc393155SAndrew Lunn 		.num_internal_phys = 5,
57543cf3c846SVivien Didelot 		.max_vid = 4095,
5755c050f5e9STobias Waldekranz 		.max_sid = 63,
5756fad09c73SVivien Didelot 		.port_base_addr = 0x10,
57579255bacdSAndrew Lunn 		.phy_base_addr = 0x0,
5758a935c052SVivien Didelot 		.global1_addr = 0x1b,
57599069c13aSVivien Didelot 		.global2_addr = 0x1c,
5760acddbd21SVivien Didelot 		.age_time_coeff = 15000,
5761dc30c35bSAndrew Lunn 		.g1_irqs = 9,
5762d6c5e6afSVivien Didelot 		.g2_irqs = 10,
5763e606ca36SVivien Didelot 		.atu_move_port_mask = 0xf,
5764f3645652SVivien Didelot 		.pvt = true,
5765b3e05aa1SVivien Didelot 		.multi_chip = true,
5766670bb80fSTobias Waldekranz 		.edsa_support = MV88E6XXX_EDSA_SUPPORTED,
5767b3469dd8SVivien Didelot 		.ops = &mv88e6171_ops,
5768fad09c73SVivien Didelot 	},
5769fad09c73SVivien Didelot 
5770fad09c73SVivien Didelot 	[MV88E6172] = {
5771107fcc10SVivien Didelot 		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6172,
5772fad09c73SVivien Didelot 		.family = MV88E6XXX_FAMILY_6352,
5773fad09c73SVivien Didelot 		.name = "Marvell 88E6172",
5774fad09c73SVivien Didelot 		.num_databases = 4096,
5775d9ea5620SAndrew Lunn 		.num_macs = 8192,
5776fad09c73SVivien Didelot 		.num_ports = 7,
5777bc393155SAndrew Lunn 		.num_internal_phys = 5,
5778a73ccd61SBrandon Streiff 		.num_gpio = 15,
57793cf3c846SVivien Didelot 		.max_vid = 4095,
5780c050f5e9STobias Waldekranz 		.max_sid = 63,
5781fad09c73SVivien Didelot 		.port_base_addr = 0x10,
57829255bacdSAndrew Lunn 		.phy_base_addr = 0x0,
5783a935c052SVivien Didelot 		.global1_addr = 0x1b,
57849069c13aSVivien Didelot 		.global2_addr = 0x1c,
5785acddbd21SVivien Didelot 		.age_time_coeff = 15000,
5786dc30c35bSAndrew Lunn 		.g1_irqs = 9,
5787d6c5e6afSVivien Didelot 		.g2_irqs = 10,
5788e606ca36SVivien Didelot 		.atu_move_port_mask = 0xf,
5789f3645652SVivien Didelot 		.pvt = true,
5790b3e05aa1SVivien Didelot 		.multi_chip = true,
5791670bb80fSTobias Waldekranz 		.edsa_support = MV88E6XXX_EDSA_SUPPORTED,
5792b3469dd8SVivien Didelot 		.ops = &mv88e6172_ops,
5793fad09c73SVivien Didelot 	},
5794fad09c73SVivien Didelot 
5795fad09c73SVivien Didelot 	[MV88E6175] = {
5796107fcc10SVivien Didelot 		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6175,
5797fad09c73SVivien Didelot 		.family = MV88E6XXX_FAMILY_6351,
5798fad09c73SVivien Didelot 		.name = "Marvell 88E6175",
5799fad09c73SVivien Didelot 		.num_databases = 4096,
5800d9ea5620SAndrew Lunn 		.num_macs = 8192,
5801fad09c73SVivien Didelot 		.num_ports = 7,
5802bc393155SAndrew Lunn 		.num_internal_phys = 5,
58033cf3c846SVivien Didelot 		.max_vid = 4095,
5804c050f5e9STobias Waldekranz 		.max_sid = 63,
5805fad09c73SVivien Didelot 		.port_base_addr = 0x10,
58069255bacdSAndrew Lunn 		.phy_base_addr = 0x0,
5807a935c052SVivien Didelot 		.global1_addr = 0x1b,
58089069c13aSVivien Didelot 		.global2_addr = 0x1c,
5809acddbd21SVivien Didelot 		.age_time_coeff = 15000,
5810dc30c35bSAndrew Lunn 		.g1_irqs = 9,
5811d6c5e6afSVivien Didelot 		.g2_irqs = 10,
5812e606ca36SVivien Didelot 		.atu_move_port_mask = 0xf,
5813f3645652SVivien Didelot 		.pvt = true,
5814b3e05aa1SVivien Didelot 		.multi_chip = true,
5815670bb80fSTobias Waldekranz 		.edsa_support = MV88E6XXX_EDSA_SUPPORTED,
5816b3469dd8SVivien Didelot 		.ops = &mv88e6175_ops,
5817fad09c73SVivien Didelot 	},
5818fad09c73SVivien Didelot 
5819fad09c73SVivien Didelot 	[MV88E6176] = {
5820107fcc10SVivien Didelot 		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6176,
5821fad09c73SVivien Didelot 		.family = MV88E6XXX_FAMILY_6352,
5822fad09c73SVivien Didelot 		.name = "Marvell 88E6176",
5823fad09c73SVivien Didelot 		.num_databases = 4096,
5824d9ea5620SAndrew Lunn 		.num_macs = 8192,
5825fad09c73SVivien Didelot 		.num_ports = 7,
5826bc393155SAndrew Lunn 		.num_internal_phys = 5,
5827a73ccd61SBrandon Streiff 		.num_gpio = 15,
58283cf3c846SVivien Didelot 		.max_vid = 4095,
5829c050f5e9STobias Waldekranz 		.max_sid = 63,
5830fad09c73SVivien Didelot 		.port_base_addr = 0x10,
58319255bacdSAndrew Lunn 		.phy_base_addr = 0x0,
5832a935c052SVivien Didelot 		.global1_addr = 0x1b,
58339069c13aSVivien Didelot 		.global2_addr = 0x1c,
5834acddbd21SVivien Didelot 		.age_time_coeff = 15000,
5835dc30c35bSAndrew Lunn 		.g1_irqs = 9,
5836d6c5e6afSVivien Didelot 		.g2_irqs = 10,
5837e606ca36SVivien Didelot 		.atu_move_port_mask = 0xf,
5838f3645652SVivien Didelot 		.pvt = true,
5839b3e05aa1SVivien Didelot 		.multi_chip = true,
5840670bb80fSTobias Waldekranz 		.edsa_support = MV88E6XXX_EDSA_SUPPORTED,
5841b3469dd8SVivien Didelot 		.ops = &mv88e6176_ops,
5842fad09c73SVivien Didelot 	},
5843fad09c73SVivien Didelot 
5844fad09c73SVivien Didelot 	[MV88E6185] = {
5845107fcc10SVivien Didelot 		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6185,
5846fad09c73SVivien Didelot 		.family = MV88E6XXX_FAMILY_6185,
5847fad09c73SVivien Didelot 		.name = "Marvell 88E6185",
5848fad09c73SVivien Didelot 		.num_databases = 256,
5849d9ea5620SAndrew Lunn 		.num_macs = 8192,
5850fad09c73SVivien Didelot 		.num_ports = 10,
5851bc393155SAndrew Lunn 		.num_internal_phys = 0,
58523cf3c846SVivien Didelot 		.max_vid = 4095,
5853fad09c73SVivien Didelot 		.port_base_addr = 0x10,
58549255bacdSAndrew Lunn 		.phy_base_addr = 0x0,
5855a935c052SVivien Didelot 		.global1_addr = 0x1b,
58569069c13aSVivien Didelot 		.global2_addr = 0x1c,
5857acddbd21SVivien Didelot 		.age_time_coeff = 15000,
5858dc30c35bSAndrew Lunn 		.g1_irqs = 8,
5859e606ca36SVivien Didelot 		.atu_move_port_mask = 0xf,
5860b3e05aa1SVivien Didelot 		.multi_chip = true,
5861670bb80fSTobias Waldekranz 		.edsa_support = MV88E6XXX_EDSA_SUPPORTED,
5862b3469dd8SVivien Didelot 		.ops = &mv88e6185_ops,
5863fad09c73SVivien Didelot 	},
5864fad09c73SVivien Didelot 
58651a3b39ecSAndrew Lunn 	[MV88E6190] = {
5866107fcc10SVivien Didelot 		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6190,
58671a3b39ecSAndrew Lunn 		.family = MV88E6XXX_FAMILY_6390,
58681a3b39ecSAndrew Lunn 		.name = "Marvell 88E6190",
58691a3b39ecSAndrew Lunn 		.num_databases = 4096,
5870d9ea5620SAndrew Lunn 		.num_macs = 16384,
58711a3b39ecSAndrew Lunn 		.num_ports = 11,	/* 10 + Z80 */
587295150f29SHeiner Kallweit 		.num_internal_phys = 9,
5873a73ccd61SBrandon Streiff 		.num_gpio = 16,
5874931d1822SVivien Didelot 		.max_vid = 8191,
587549c98c1dSTobias Waldekranz 		.max_sid = 63,
58761a3b39ecSAndrew Lunn 		.port_base_addr = 0x0,
58779255bacdSAndrew Lunn 		.phy_base_addr = 0x0,
58781a3b39ecSAndrew Lunn 		.global1_addr = 0x1b,
58799069c13aSVivien Didelot 		.global2_addr = 0x1c,
5880b91e055cSAndrew Lunn 		.age_time_coeff = 3750,
58811a3b39ecSAndrew Lunn 		.g1_irqs = 9,
5882d6c5e6afSVivien Didelot 		.g2_irqs = 14,
5883f3645652SVivien Didelot 		.pvt = true,
5884b3e05aa1SVivien Didelot 		.multi_chip = true,
5885e606ca36SVivien Didelot 		.atu_move_port_mask = 0x1f,
58861a3b39ecSAndrew Lunn 		.ops = &mv88e6190_ops,
58871a3b39ecSAndrew Lunn 	},
58881a3b39ecSAndrew Lunn 
58891a3b39ecSAndrew Lunn 	[MV88E6190X] = {
5890107fcc10SVivien Didelot 		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6190X,
58911a3b39ecSAndrew Lunn 		.family = MV88E6XXX_FAMILY_6390,
58921a3b39ecSAndrew Lunn 		.name = "Marvell 88E6190X",
58931a3b39ecSAndrew Lunn 		.num_databases = 4096,
5894d9ea5620SAndrew Lunn 		.num_macs = 16384,
58951a3b39ecSAndrew Lunn 		.num_ports = 11,	/* 10 + Z80 */
589695150f29SHeiner Kallweit 		.num_internal_phys = 9,
5897a73ccd61SBrandon Streiff 		.num_gpio = 16,
5898931d1822SVivien Didelot 		.max_vid = 8191,
589949c98c1dSTobias Waldekranz 		.max_sid = 63,
59001a3b39ecSAndrew Lunn 		.port_base_addr = 0x0,
59019255bacdSAndrew Lunn 		.phy_base_addr = 0x0,
59021a3b39ecSAndrew Lunn 		.global1_addr = 0x1b,
59039069c13aSVivien Didelot 		.global2_addr = 0x1c,
5904b91e055cSAndrew Lunn 		.age_time_coeff = 3750,
59051a3b39ecSAndrew Lunn 		.g1_irqs = 9,
5906d6c5e6afSVivien Didelot 		.g2_irqs = 14,
5907e606ca36SVivien Didelot 		.atu_move_port_mask = 0x1f,
5908f3645652SVivien Didelot 		.pvt = true,
5909b3e05aa1SVivien Didelot 		.multi_chip = true,
59101a3b39ecSAndrew Lunn 		.ops = &mv88e6190x_ops,
59111a3b39ecSAndrew Lunn 	},
59121a3b39ecSAndrew Lunn 
59131a3b39ecSAndrew Lunn 	[MV88E6191] = {
5914107fcc10SVivien Didelot 		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6191,
59151a3b39ecSAndrew Lunn 		.family = MV88E6XXX_FAMILY_6390,
59161a3b39ecSAndrew Lunn 		.name = "Marvell 88E6191",
59171a3b39ecSAndrew Lunn 		.num_databases = 4096,
5918d9ea5620SAndrew Lunn 		.num_macs = 16384,
59191a3b39ecSAndrew Lunn 		.num_ports = 11,	/* 10 + Z80 */
592095150f29SHeiner Kallweit 		.num_internal_phys = 9,
5921931d1822SVivien Didelot 		.max_vid = 8191,
592249c98c1dSTobias Waldekranz 		.max_sid = 63,
59231a3b39ecSAndrew Lunn 		.port_base_addr = 0x0,
59249255bacdSAndrew Lunn 		.phy_base_addr = 0x0,
59251a3b39ecSAndrew Lunn 		.global1_addr = 0x1b,
59269069c13aSVivien Didelot 		.global2_addr = 0x1c,
5927b91e055cSAndrew Lunn 		.age_time_coeff = 3750,
5928443d5a1bSAndrew Lunn 		.g1_irqs = 9,
5929d6c5e6afSVivien Didelot 		.g2_irqs = 14,
5930e606ca36SVivien Didelot 		.atu_move_port_mask = 0x1f,
5931f3645652SVivien Didelot 		.pvt = true,
5932b3e05aa1SVivien Didelot 		.multi_chip = true,
59332fa8d3afSBrandon Streiff 		.ptp_support = true,
59342cf4cefbSVivien Didelot 		.ops = &mv88e6191_ops,
59351a3b39ecSAndrew Lunn 	},
59361a3b39ecSAndrew Lunn 
5937de776d0dSPavana Sharma 	[MV88E6191X] = {
5938de776d0dSPavana Sharma 		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6191X,
5939de776d0dSPavana Sharma 		.family = MV88E6XXX_FAMILY_6393,
5940de776d0dSPavana Sharma 		.name = "Marvell 88E6191X",
5941de776d0dSPavana Sharma 		.num_databases = 4096,
5942de776d0dSPavana Sharma 		.num_ports = 11,	/* 10 + Z80 */
59432f934939SAlexis Lothoré 		.num_internal_phys = 8,
59442f934939SAlexis Lothoré 		.internal_phys_offset = 1,
5945de776d0dSPavana Sharma 		.max_vid = 8191,
594649c98c1dSTobias Waldekranz 		.max_sid = 63,
5947de776d0dSPavana Sharma 		.port_base_addr = 0x0,
5948de776d0dSPavana Sharma 		.phy_base_addr = 0x0,
5949de776d0dSPavana Sharma 		.global1_addr = 0x1b,
5950de776d0dSPavana Sharma 		.global2_addr = 0x1c,
5951de776d0dSPavana Sharma 		.age_time_coeff = 3750,
5952de776d0dSPavana Sharma 		.g1_irqs = 10,
5953de776d0dSPavana Sharma 		.g2_irqs = 14,
5954de776d0dSPavana Sharma 		.atu_move_port_mask = 0x1f,
5955de776d0dSPavana Sharma 		.pvt = true,
5956de776d0dSPavana Sharma 		.multi_chip = true,
5957de776d0dSPavana Sharma 		.ptp_support = true,
5958de776d0dSPavana Sharma 		.ops = &mv88e6393x_ops,
5959de776d0dSPavana Sharma 	},
5960de776d0dSPavana Sharma 
5961de776d0dSPavana Sharma 	[MV88E6193X] = {
5962de776d0dSPavana Sharma 		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6193X,
5963de776d0dSPavana Sharma 		.family = MV88E6XXX_FAMILY_6393,
5964de776d0dSPavana Sharma 		.name = "Marvell 88E6193X",
5965de776d0dSPavana Sharma 		.num_databases = 4096,
5966de776d0dSPavana Sharma 		.num_ports = 11,	/* 10 + Z80 */
59672f934939SAlexis Lothoré 		.num_internal_phys = 8,
59682f934939SAlexis Lothoré 		.internal_phys_offset = 1,
5969de776d0dSPavana Sharma 		.max_vid = 8191,
597049c98c1dSTobias Waldekranz 		.max_sid = 63,
5971de776d0dSPavana Sharma 		.port_base_addr = 0x0,
5972de776d0dSPavana Sharma 		.phy_base_addr = 0x0,
5973de776d0dSPavana Sharma 		.global1_addr = 0x1b,
5974de776d0dSPavana Sharma 		.global2_addr = 0x1c,
5975de776d0dSPavana Sharma 		.age_time_coeff = 3750,
5976de776d0dSPavana Sharma 		.g1_irqs = 10,
5977de776d0dSPavana Sharma 		.g2_irqs = 14,
5978de776d0dSPavana Sharma 		.atu_move_port_mask = 0x1f,
5979de776d0dSPavana Sharma 		.pvt = true,
5980de776d0dSPavana Sharma 		.multi_chip = true,
5981de776d0dSPavana Sharma 		.ptp_support = true,
5982de776d0dSPavana Sharma 		.ops = &mv88e6393x_ops,
5983de776d0dSPavana Sharma 	},
5984de776d0dSPavana Sharma 
598549022647SHubert Feurstein 	[MV88E6220] = {
598649022647SHubert Feurstein 		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6220,
598749022647SHubert Feurstein 		.family = MV88E6XXX_FAMILY_6250,
598849022647SHubert Feurstein 		.name = "Marvell 88E6220",
598949022647SHubert Feurstein 		.num_databases = 64,
599049022647SHubert Feurstein 
599149022647SHubert Feurstein 		/* Ports 2-4 are not routed to pins
599249022647SHubert Feurstein 		 * => usable ports 0, 1, 5, 6
599349022647SHubert Feurstein 		 */
599449022647SHubert Feurstein 		.num_ports = 7,
599549022647SHubert Feurstein 		.num_internal_phys = 2,
5996c857486aSHubert Feurstein 		.invalid_port_mask = BIT(2) | BIT(3) | BIT(4),
599749022647SHubert Feurstein 		.max_vid = 4095,
599849022647SHubert Feurstein 		.port_base_addr = 0x08,
599949022647SHubert Feurstein 		.phy_base_addr = 0x00,
600049022647SHubert Feurstein 		.global1_addr = 0x0f,
600149022647SHubert Feurstein 		.global2_addr = 0x07,
600249022647SHubert Feurstein 		.age_time_coeff = 15000,
600349022647SHubert Feurstein 		.g1_irqs = 9,
600449022647SHubert Feurstein 		.g2_irqs = 10,
600549022647SHubert Feurstein 		.atu_move_port_mask = 0xf,
600649022647SHubert Feurstein 		.dual_chip = true,
600771509614SHubert Feurstein 		.ptp_support = true,
600849022647SHubert Feurstein 		.ops = &mv88e6250_ops,
600949022647SHubert Feurstein 	},
601049022647SHubert Feurstein 
6011fad09c73SVivien Didelot 	[MV88E6240] = {
6012107fcc10SVivien Didelot 		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6240,
6013fad09c73SVivien Didelot 		.family = MV88E6XXX_FAMILY_6352,
6014fad09c73SVivien Didelot 		.name = "Marvell 88E6240",
6015fad09c73SVivien Didelot 		.num_databases = 4096,
6016d9ea5620SAndrew Lunn 		.num_macs = 8192,
6017fad09c73SVivien Didelot 		.num_ports = 7,
6018bc393155SAndrew Lunn 		.num_internal_phys = 5,
6019a73ccd61SBrandon Streiff 		.num_gpio = 15,
60203cf3c846SVivien Didelot 		.max_vid = 4095,
6021c050f5e9STobias Waldekranz 		.max_sid = 63,
6022fad09c73SVivien Didelot 		.port_base_addr = 0x10,
60239255bacdSAndrew Lunn 		.phy_base_addr = 0x0,
6024a935c052SVivien Didelot 		.global1_addr = 0x1b,
60259069c13aSVivien Didelot 		.global2_addr = 0x1c,
6026acddbd21SVivien Didelot 		.age_time_coeff = 15000,
6027dc30c35bSAndrew Lunn 		.g1_irqs = 9,
6028d6c5e6afSVivien Didelot 		.g2_irqs = 10,
6029e606ca36SVivien Didelot 		.atu_move_port_mask = 0xf,
6030f3645652SVivien Didelot 		.pvt = true,
6031b3e05aa1SVivien Didelot 		.multi_chip = true,
6032670bb80fSTobias Waldekranz 		.edsa_support = MV88E6XXX_EDSA_SUPPORTED,
60332fa8d3afSBrandon Streiff 		.ptp_support = true,
6034b3469dd8SVivien Didelot 		.ops = &mv88e6240_ops,
6035fad09c73SVivien Didelot 	},
6036fad09c73SVivien Didelot 
60371f71836fSRasmus Villemoes 	[MV88E6250] = {
60381f71836fSRasmus Villemoes 		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6250,
60391f71836fSRasmus Villemoes 		.family = MV88E6XXX_FAMILY_6250,
60401f71836fSRasmus Villemoes 		.name = "Marvell 88E6250",
60411f71836fSRasmus Villemoes 		.num_databases = 64,
60421f71836fSRasmus Villemoes 		.num_ports = 7,
60431f71836fSRasmus Villemoes 		.num_internal_phys = 5,
60441f71836fSRasmus Villemoes 		.max_vid = 4095,
60451f71836fSRasmus Villemoes 		.port_base_addr = 0x08,
60461f71836fSRasmus Villemoes 		.phy_base_addr = 0x00,
60471f71836fSRasmus Villemoes 		.global1_addr = 0x0f,
60481f71836fSRasmus Villemoes 		.global2_addr = 0x07,
60491f71836fSRasmus Villemoes 		.age_time_coeff = 15000,
60501f71836fSRasmus Villemoes 		.g1_irqs = 9,
60511f71836fSRasmus Villemoes 		.g2_irqs = 10,
60521f71836fSRasmus Villemoes 		.atu_move_port_mask = 0xf,
60531f71836fSRasmus Villemoes 		.dual_chip = true,
605471509614SHubert Feurstein 		.ptp_support = true,
60551f71836fSRasmus Villemoes 		.ops = &mv88e6250_ops,
60561f71836fSRasmus Villemoes 	},
60571f71836fSRasmus Villemoes 
60581a3b39ecSAndrew Lunn 	[MV88E6290] = {
6059107fcc10SVivien Didelot 		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6290,
60601a3b39ecSAndrew Lunn 		.family = MV88E6XXX_FAMILY_6390,
60611a3b39ecSAndrew Lunn 		.name = "Marvell 88E6290",
60621a3b39ecSAndrew Lunn 		.num_databases = 4096,
60631a3b39ecSAndrew Lunn 		.num_ports = 11,	/* 10 + Z80 */
606495150f29SHeiner Kallweit 		.num_internal_phys = 9,
6065a73ccd61SBrandon Streiff 		.num_gpio = 16,
6066931d1822SVivien Didelot 		.max_vid = 8191,
6067c050f5e9STobias Waldekranz 		.max_sid = 63,
60681a3b39ecSAndrew Lunn 		.port_base_addr = 0x0,
60699255bacdSAndrew Lunn 		.phy_base_addr = 0x0,
60701a3b39ecSAndrew Lunn 		.global1_addr = 0x1b,
60719069c13aSVivien Didelot 		.global2_addr = 0x1c,
6072b91e055cSAndrew Lunn 		.age_time_coeff = 3750,
60731a3b39ecSAndrew Lunn 		.g1_irqs = 9,
6074d6c5e6afSVivien Didelot 		.g2_irqs = 14,
6075e606ca36SVivien Didelot 		.atu_move_port_mask = 0x1f,
6076f3645652SVivien Didelot 		.pvt = true,
6077b3e05aa1SVivien Didelot 		.multi_chip = true,
60782fa8d3afSBrandon Streiff 		.ptp_support = true,
60791a3b39ecSAndrew Lunn 		.ops = &mv88e6290_ops,
60801a3b39ecSAndrew Lunn 	},
60811a3b39ecSAndrew Lunn 
6082fad09c73SVivien Didelot 	[MV88E6320] = {
6083107fcc10SVivien Didelot 		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6320,
6084fad09c73SVivien Didelot 		.family = MV88E6XXX_FAMILY_6320,
6085fad09c73SVivien Didelot 		.name = "Marvell 88E6320",
6086fad09c73SVivien Didelot 		.num_databases = 4096,
6087d9ea5620SAndrew Lunn 		.num_macs = 8192,
6088fad09c73SVivien Didelot 		.num_ports = 7,
6089bc393155SAndrew Lunn 		.num_internal_phys = 5,
6090a73ccd61SBrandon Streiff 		.num_gpio = 15,
60913cf3c846SVivien Didelot 		.max_vid = 4095,
6092fad09c73SVivien Didelot 		.port_base_addr = 0x10,
60939255bacdSAndrew Lunn 		.phy_base_addr = 0x0,
6094a935c052SVivien Didelot 		.global1_addr = 0x1b,
60959069c13aSVivien Didelot 		.global2_addr = 0x1c,
6096acddbd21SVivien Didelot 		.age_time_coeff = 15000,
6097dc30c35bSAndrew Lunn 		.g1_irqs = 8,
6098bc393155SAndrew Lunn 		.g2_irqs = 10,
6099e606ca36SVivien Didelot 		.atu_move_port_mask = 0xf,
6100f3645652SVivien Didelot 		.pvt = true,
6101b3e05aa1SVivien Didelot 		.multi_chip = true,
6102670bb80fSTobias Waldekranz 		.edsa_support = MV88E6XXX_EDSA_SUPPORTED,
61032fa8d3afSBrandon Streiff 		.ptp_support = true,
6104b3469dd8SVivien Didelot 		.ops = &mv88e6320_ops,
6105fad09c73SVivien Didelot 	},
6106fad09c73SVivien Didelot 
6107fad09c73SVivien Didelot 	[MV88E6321] = {
6108107fcc10SVivien Didelot 		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6321,
6109fad09c73SVivien Didelot 		.family = MV88E6XXX_FAMILY_6320,
6110fad09c73SVivien Didelot 		.name = "Marvell 88E6321",
6111fad09c73SVivien Didelot 		.num_databases = 4096,
6112d9ea5620SAndrew Lunn 		.num_macs = 8192,
6113fad09c73SVivien Didelot 		.num_ports = 7,
6114bc393155SAndrew Lunn 		.num_internal_phys = 5,
6115a73ccd61SBrandon Streiff 		.num_gpio = 15,
61163cf3c846SVivien Didelot 		.max_vid = 4095,
6117fad09c73SVivien Didelot 		.port_base_addr = 0x10,
61189255bacdSAndrew Lunn 		.phy_base_addr = 0x0,
6119a935c052SVivien Didelot 		.global1_addr = 0x1b,
61209069c13aSVivien Didelot 		.global2_addr = 0x1c,
6121acddbd21SVivien Didelot 		.age_time_coeff = 15000,
6122dc30c35bSAndrew Lunn 		.g1_irqs = 8,
6123bc393155SAndrew Lunn 		.g2_irqs = 10,
6124e606ca36SVivien Didelot 		.atu_move_port_mask = 0xf,
6125b3e05aa1SVivien Didelot 		.multi_chip = true,
6126670bb80fSTobias Waldekranz 		.edsa_support = MV88E6XXX_EDSA_SUPPORTED,
61272fa8d3afSBrandon Streiff 		.ptp_support = true,
6128b3469dd8SVivien Didelot 		.ops = &mv88e6321_ops,
6129fad09c73SVivien Didelot 	},
6130fad09c73SVivien Didelot 
6131a75961d0SGregory CLEMENT 	[MV88E6341] = {
6132107fcc10SVivien Didelot 		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6341,
6133a75961d0SGregory CLEMENT 		.family = MV88E6XXX_FAMILY_6341,
6134a75961d0SGregory CLEMENT 		.name = "Marvell 88E6341",
61356cc5dde9SMarek Behún 		.num_databases = 256,
6136d9ea5620SAndrew Lunn 		.num_macs = 2048,
6137bc393155SAndrew Lunn 		.num_internal_phys = 5,
6138a75961d0SGregory CLEMENT 		.num_ports = 6,
6139a73ccd61SBrandon Streiff 		.num_gpio = 11,
61403cf3c846SVivien Didelot 		.max_vid = 4095,
6141c050f5e9STobias Waldekranz 		.max_sid = 63,
6142a75961d0SGregory CLEMENT 		.port_base_addr = 0x10,
61439255bacdSAndrew Lunn 		.phy_base_addr = 0x10,
6144a75961d0SGregory CLEMENT 		.global1_addr = 0x1b,
61459069c13aSVivien Didelot 		.global2_addr = 0x1c,
6146a75961d0SGregory CLEMENT 		.age_time_coeff = 3750,
6147e606ca36SVivien Didelot 		.atu_move_port_mask = 0x1f,
6148adfccf11SAndrew Lunn 		.g1_irqs = 9,
6149d6c5e6afSVivien Didelot 		.g2_irqs = 10,
6150f3645652SVivien Didelot 		.pvt = true,
6151b3e05aa1SVivien Didelot 		.multi_chip = true,
6152670bb80fSTobias Waldekranz 		.edsa_support = MV88E6XXX_EDSA_SUPPORTED,
61532fa8d3afSBrandon Streiff 		.ptp_support = true,
6154a75961d0SGregory CLEMENT 		.ops = &mv88e6341_ops,
6155a75961d0SGregory CLEMENT 	},
6156a75961d0SGregory CLEMENT 
6157fad09c73SVivien Didelot 	[MV88E6350] = {
6158107fcc10SVivien Didelot 		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6350,
6159fad09c73SVivien Didelot 		.family = MV88E6XXX_FAMILY_6351,
6160fad09c73SVivien Didelot 		.name = "Marvell 88E6350",
6161fad09c73SVivien Didelot 		.num_databases = 4096,
6162d9ea5620SAndrew Lunn 		.num_macs = 8192,
6163fad09c73SVivien Didelot 		.num_ports = 7,
6164bc393155SAndrew Lunn 		.num_internal_phys = 5,
61653cf3c846SVivien Didelot 		.max_vid = 4095,
6166c050f5e9STobias Waldekranz 		.max_sid = 63,
6167fad09c73SVivien Didelot 		.port_base_addr = 0x10,
61689255bacdSAndrew Lunn 		.phy_base_addr = 0x0,
6169a935c052SVivien Didelot 		.global1_addr = 0x1b,
61709069c13aSVivien Didelot 		.global2_addr = 0x1c,
6171acddbd21SVivien Didelot 		.age_time_coeff = 15000,
6172dc30c35bSAndrew Lunn 		.g1_irqs = 9,
6173d6c5e6afSVivien Didelot 		.g2_irqs = 10,
6174e606ca36SVivien Didelot 		.atu_move_port_mask = 0xf,
6175f3645652SVivien Didelot 		.pvt = true,
6176b3e05aa1SVivien Didelot 		.multi_chip = true,
6177670bb80fSTobias Waldekranz 		.edsa_support = MV88E6XXX_EDSA_SUPPORTED,
6178b3469dd8SVivien Didelot 		.ops = &mv88e6350_ops,
6179fad09c73SVivien Didelot 	},
6180fad09c73SVivien Didelot 
6181fad09c73SVivien Didelot 	[MV88E6351] = {
6182107fcc10SVivien Didelot 		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6351,
6183fad09c73SVivien Didelot 		.family = MV88E6XXX_FAMILY_6351,
6184fad09c73SVivien Didelot 		.name = "Marvell 88E6351",
6185fad09c73SVivien Didelot 		.num_databases = 4096,
6186d9ea5620SAndrew Lunn 		.num_macs = 8192,
6187fad09c73SVivien Didelot 		.num_ports = 7,
6188bc393155SAndrew Lunn 		.num_internal_phys = 5,
61893cf3c846SVivien Didelot 		.max_vid = 4095,
6190c050f5e9STobias Waldekranz 		.max_sid = 63,
6191fad09c73SVivien Didelot 		.port_base_addr = 0x10,
61929255bacdSAndrew Lunn 		.phy_base_addr = 0x0,
6193a935c052SVivien Didelot 		.global1_addr = 0x1b,
61949069c13aSVivien Didelot 		.global2_addr = 0x1c,
6195acddbd21SVivien Didelot 		.age_time_coeff = 15000,
6196dc30c35bSAndrew Lunn 		.g1_irqs = 9,
6197d6c5e6afSVivien Didelot 		.g2_irqs = 10,
6198e606ca36SVivien Didelot 		.atu_move_port_mask = 0xf,
6199f3645652SVivien Didelot 		.pvt = true,
6200b3e05aa1SVivien Didelot 		.multi_chip = true,
6201670bb80fSTobias Waldekranz 		.edsa_support = MV88E6XXX_EDSA_SUPPORTED,
6202b3469dd8SVivien Didelot 		.ops = &mv88e6351_ops,
6203fad09c73SVivien Didelot 	},
6204fad09c73SVivien Didelot 
6205fad09c73SVivien Didelot 	[MV88E6352] = {
6206107fcc10SVivien Didelot 		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6352,
6207fad09c73SVivien Didelot 		.family = MV88E6XXX_FAMILY_6352,
6208fad09c73SVivien Didelot 		.name = "Marvell 88E6352",
6209fad09c73SVivien Didelot 		.num_databases = 4096,
6210d9ea5620SAndrew Lunn 		.num_macs = 8192,
6211fad09c73SVivien Didelot 		.num_ports = 7,
6212bc393155SAndrew Lunn 		.num_internal_phys = 5,
6213a73ccd61SBrandon Streiff 		.num_gpio = 15,
62143cf3c846SVivien Didelot 		.max_vid = 4095,
621549c98c1dSTobias Waldekranz 		.max_sid = 63,
6216fad09c73SVivien Didelot 		.port_base_addr = 0x10,
62179255bacdSAndrew Lunn 		.phy_base_addr = 0x0,
6218a935c052SVivien Didelot 		.global1_addr = 0x1b,
62199069c13aSVivien Didelot 		.global2_addr = 0x1c,
6220acddbd21SVivien Didelot 		.age_time_coeff = 15000,
6221dc30c35bSAndrew Lunn 		.g1_irqs = 9,
6222d6c5e6afSVivien Didelot 		.g2_irqs = 10,
6223e606ca36SVivien Didelot 		.atu_move_port_mask = 0xf,
6224f3645652SVivien Didelot 		.pvt = true,
6225b3e05aa1SVivien Didelot 		.multi_chip = true,
6226670bb80fSTobias Waldekranz 		.edsa_support = MV88E6XXX_EDSA_SUPPORTED,
62272fa8d3afSBrandon Streiff 		.ptp_support = true,
6228b3469dd8SVivien Didelot 		.ops = &mv88e6352_ops,
6229fad09c73SVivien Didelot 	},
623012899f29SAlexis Lothoré 	[MV88E6361] = {
623112899f29SAlexis Lothoré 		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6361,
623212899f29SAlexis Lothoré 		.family = MV88E6XXX_FAMILY_6393,
623312899f29SAlexis Lothoré 		.name = "Marvell 88E6361",
623412899f29SAlexis Lothoré 		.num_databases = 4096,
623512899f29SAlexis Lothoré 		.num_macs = 16384,
623612899f29SAlexis Lothoré 		.num_ports = 11,
623712899f29SAlexis Lothoré 		/* Ports 1, 2 and 8 are not routed */
623812899f29SAlexis Lothoré 		.invalid_port_mask = BIT(1) | BIT(2) | BIT(8),
623912899f29SAlexis Lothoré 		.num_internal_phys = 5,
624012899f29SAlexis Lothoré 		.internal_phys_offset = 3,
6241f8f8afc1SPeter Rashleigh 		.max_vid = 8191,
624212899f29SAlexis Lothoré 		.max_sid = 63,
624312899f29SAlexis Lothoré 		.port_base_addr = 0x0,
624412899f29SAlexis Lothoré 		.phy_base_addr = 0x0,
624512899f29SAlexis Lothoré 		.global1_addr = 0x1b,
624612899f29SAlexis Lothoré 		.global2_addr = 0x1c,
624712899f29SAlexis Lothoré 		.age_time_coeff = 3750,
624812899f29SAlexis Lothoré 		.g1_irqs = 10,
624912899f29SAlexis Lothoré 		.g2_irqs = 14,
625012899f29SAlexis Lothoré 		.atu_move_port_mask = 0x1f,
625112899f29SAlexis Lothoré 		.pvt = true,
625212899f29SAlexis Lothoré 		.multi_chip = true,
625312899f29SAlexis Lothoré 		.ptp_support = true,
625412899f29SAlexis Lothoré 		.ops = &mv88e6393x_ops,
625512899f29SAlexis Lothoré 	},
62561a3b39ecSAndrew Lunn 	[MV88E6390] = {
6257107fcc10SVivien Didelot 		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6390,
62581a3b39ecSAndrew Lunn 		.family = MV88E6XXX_FAMILY_6390,
62591a3b39ecSAndrew Lunn 		.name = "Marvell 88E6390",
62601a3b39ecSAndrew Lunn 		.num_databases = 4096,
6261d9ea5620SAndrew Lunn 		.num_macs = 16384,
62621a3b39ecSAndrew Lunn 		.num_ports = 11,	/* 10 + Z80 */
626395150f29SHeiner Kallweit 		.num_internal_phys = 9,
6264a73ccd61SBrandon Streiff 		.num_gpio = 16,
6265931d1822SVivien Didelot 		.max_vid = 8191,
626649c98c1dSTobias Waldekranz 		.max_sid = 63,
62671a3b39ecSAndrew Lunn 		.port_base_addr = 0x0,
62689255bacdSAndrew Lunn 		.phy_base_addr = 0x0,
62691a3b39ecSAndrew Lunn 		.global1_addr = 0x1b,
62709069c13aSVivien Didelot 		.global2_addr = 0x1c,
6271b91e055cSAndrew Lunn 		.age_time_coeff = 3750,
62721a3b39ecSAndrew Lunn 		.g1_irqs = 9,
6273d6c5e6afSVivien Didelot 		.g2_irqs = 14,
6274e606ca36SVivien Didelot 		.atu_move_port_mask = 0x1f,
6275f3645652SVivien Didelot 		.pvt = true,
6276b3e05aa1SVivien Didelot 		.multi_chip = true,
6277670bb80fSTobias Waldekranz 		.edsa_support = MV88E6XXX_EDSA_UNDOCUMENTED,
62782fa8d3afSBrandon Streiff 		.ptp_support = true,
62791a3b39ecSAndrew Lunn 		.ops = &mv88e6390_ops,
62801a3b39ecSAndrew Lunn 	},
62811a3b39ecSAndrew Lunn 	[MV88E6390X] = {
6282107fcc10SVivien Didelot 		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6390X,
62831a3b39ecSAndrew Lunn 		.family = MV88E6XXX_FAMILY_6390,
62841a3b39ecSAndrew Lunn 		.name = "Marvell 88E6390X",
62851a3b39ecSAndrew Lunn 		.num_databases = 4096,
6286d9ea5620SAndrew Lunn 		.num_macs = 16384,
62871a3b39ecSAndrew Lunn 		.num_ports = 11,	/* 10 + Z80 */
628895150f29SHeiner Kallweit 		.num_internal_phys = 9,
6289a73ccd61SBrandon Streiff 		.num_gpio = 16,
6290931d1822SVivien Didelot 		.max_vid = 8191,
629149c98c1dSTobias Waldekranz 		.max_sid = 63,
62921a3b39ecSAndrew Lunn 		.port_base_addr = 0x0,
62939255bacdSAndrew Lunn 		.phy_base_addr = 0x0,
62941a3b39ecSAndrew Lunn 		.global1_addr = 0x1b,
62959069c13aSVivien Didelot 		.global2_addr = 0x1c,
6296b91e055cSAndrew Lunn 		.age_time_coeff = 3750,
62971a3b39ecSAndrew Lunn 		.g1_irqs = 9,
6298d6c5e6afSVivien Didelot 		.g2_irqs = 14,
6299e606ca36SVivien Didelot 		.atu_move_port_mask = 0x1f,
6300f3645652SVivien Didelot 		.pvt = true,
6301b3e05aa1SVivien Didelot 		.multi_chip = true,
6302670bb80fSTobias Waldekranz 		.edsa_support = MV88E6XXX_EDSA_UNDOCUMENTED,
63032fa8d3afSBrandon Streiff 		.ptp_support = true,
63041a3b39ecSAndrew Lunn 		.ops = &mv88e6390x_ops,
63051a3b39ecSAndrew Lunn 	},
6306de776d0dSPavana Sharma 
6307de776d0dSPavana Sharma 	[MV88E6393X] = {
6308de776d0dSPavana Sharma 		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6393X,
6309de776d0dSPavana Sharma 		.family = MV88E6XXX_FAMILY_6393,
6310de776d0dSPavana Sharma 		.name = "Marvell 88E6393X",
6311de776d0dSPavana Sharma 		.num_databases = 4096,
6312de776d0dSPavana Sharma 		.num_ports = 11,	/* 10 + Z80 */
63132f934939SAlexis Lothoré 		.num_internal_phys = 8,
63142f934939SAlexis Lothoré 		.internal_phys_offset = 1,
6315de776d0dSPavana Sharma 		.max_vid = 8191,
631649c98c1dSTobias Waldekranz 		.max_sid = 63,
6317de776d0dSPavana Sharma 		.port_base_addr = 0x0,
6318de776d0dSPavana Sharma 		.phy_base_addr = 0x0,
6319de776d0dSPavana Sharma 		.global1_addr = 0x1b,
6320de776d0dSPavana Sharma 		.global2_addr = 0x1c,
6321de776d0dSPavana Sharma 		.age_time_coeff = 3750,
6322de776d0dSPavana Sharma 		.g1_irqs = 10,
6323de776d0dSPavana Sharma 		.g2_irqs = 14,
6324de776d0dSPavana Sharma 		.atu_move_port_mask = 0x1f,
6325de776d0dSPavana Sharma 		.pvt = true,
6326de776d0dSPavana Sharma 		.multi_chip = true,
6327de776d0dSPavana Sharma 		.ptp_support = true,
6328de776d0dSPavana Sharma 		.ops = &mv88e6393x_ops,
6329de776d0dSPavana Sharma 	},
6330fad09c73SVivien Didelot };
6331fad09c73SVivien Didelot 
mv88e6xxx_lookup_info(unsigned int prod_num)6332fad09c73SVivien Didelot static const struct mv88e6xxx_info *mv88e6xxx_lookup_info(unsigned int prod_num)
6333fad09c73SVivien Didelot {
6334fad09c73SVivien Didelot 	int i;
6335fad09c73SVivien Didelot 
6336fad09c73SVivien Didelot 	for (i = 0; i < ARRAY_SIZE(mv88e6xxx_table); ++i)
6337fad09c73SVivien Didelot 		if (mv88e6xxx_table[i].prod_num == prod_num)
6338fad09c73SVivien Didelot 			return &mv88e6xxx_table[i];
6339fad09c73SVivien Didelot 
6340fad09c73SVivien Didelot 	return NULL;
6341fad09c73SVivien Didelot }
6342fad09c73SVivien Didelot 
mv88e6xxx_detect(struct mv88e6xxx_chip * chip)6343fad09c73SVivien Didelot static int mv88e6xxx_detect(struct mv88e6xxx_chip *chip)
6344fad09c73SVivien Didelot {
6345fad09c73SVivien Didelot 	const struct mv88e6xxx_info *info;
63468f6345b2SVivien Didelot 	unsigned int prod_num, rev;
63478f6345b2SVivien Didelot 	u16 id;
63488f6345b2SVivien Didelot 	int err;
6349fad09c73SVivien Didelot 
6350c9acece0SRasmus Villemoes 	mv88e6xxx_reg_lock(chip);
6351107fcc10SVivien Didelot 	err = mv88e6xxx_port_read(chip, 0, MV88E6XXX_PORT_SWITCH_ID, &id);
6352c9acece0SRasmus Villemoes 	mv88e6xxx_reg_unlock(chip);
63538f6345b2SVivien Didelot 	if (err)
63548f6345b2SVivien Didelot 		return err;
6355fad09c73SVivien Didelot 
6356107fcc10SVivien Didelot 	prod_num = id & MV88E6XXX_PORT_SWITCH_ID_PROD_MASK;
6357107fcc10SVivien Didelot 	rev = id & MV88E6XXX_PORT_SWITCH_ID_REV_MASK;
6358fad09c73SVivien Didelot 
6359fad09c73SVivien Didelot 	info = mv88e6xxx_lookup_info(prod_num);
6360fad09c73SVivien Didelot 	if (!info)
6361fad09c73SVivien Didelot 		return -ENODEV;
6362fad09c73SVivien Didelot 
6363fad09c73SVivien Didelot 	/* Update the compatible info with the probed one */
6364fad09c73SVivien Didelot 	chip->info = info;
6365fad09c73SVivien Didelot 
6366fad09c73SVivien Didelot 	dev_info(chip->dev, "switch 0x%x detected: %s, revision %u\n",
6367fad09c73SVivien Didelot 		 chip->info->prod_num, chip->info->name, rev);
6368fad09c73SVivien Didelot 
6369fad09c73SVivien Didelot 	return 0;
6370fad09c73SVivien Didelot }
6371fad09c73SVivien Didelot 
mv88e6xxx_single_chip_detect(struct mv88e6xxx_chip * chip,struct mdio_device * mdiodev)63725da66099SNathan Rossi static int mv88e6xxx_single_chip_detect(struct mv88e6xxx_chip *chip,
63735da66099SNathan Rossi 					struct mdio_device *mdiodev)
63745da66099SNathan Rossi {
63755da66099SNathan Rossi 	int err;
63765da66099SNathan Rossi 
63775da66099SNathan Rossi 	/* dual_chip takes precedence over single/multi-chip modes */
63785da66099SNathan Rossi 	if (chip->info->dual_chip)
63795da66099SNathan Rossi 		return -EINVAL;
63805da66099SNathan Rossi 
63815da66099SNathan Rossi 	/* If the mdio addr is 16 indicating the first port address of a switch
63825da66099SNathan Rossi 	 * (e.g. mv88e6*41) in single chip addressing mode the device may be
63835da66099SNathan Rossi 	 * configured in single chip addressing mode. Setup the smi access as
63845da66099SNathan Rossi 	 * single chip addressing mode and attempt to detect the model of the
63855da66099SNathan Rossi 	 * switch, if this fails the device is not configured in single chip
63865da66099SNathan Rossi 	 * addressing mode.
63875da66099SNathan Rossi 	 */
63885da66099SNathan Rossi 	if (mdiodev->addr != 16)
63895da66099SNathan Rossi 		return -EINVAL;
63905da66099SNathan Rossi 
63915da66099SNathan Rossi 	err = mv88e6xxx_smi_init(chip, mdiodev->bus, 0);
63925da66099SNathan Rossi 	if (err)
63935da66099SNathan Rossi 		return err;
63945da66099SNathan Rossi 
63955da66099SNathan Rossi 	return mv88e6xxx_detect(chip);
63965da66099SNathan Rossi }
63975da66099SNathan Rossi 
mv88e6xxx_alloc_chip(struct device * dev)6398fad09c73SVivien Didelot static struct mv88e6xxx_chip *mv88e6xxx_alloc_chip(struct device *dev)
6399fad09c73SVivien Didelot {
6400fad09c73SVivien Didelot 	struct mv88e6xxx_chip *chip;
6401fad09c73SVivien Didelot 
6402fad09c73SVivien Didelot 	chip = devm_kzalloc(dev, sizeof(*chip), GFP_KERNEL);
6403fad09c73SVivien Didelot 	if (!chip)
6404fad09c73SVivien Didelot 		return NULL;
6405fad09c73SVivien Didelot 
6406fad09c73SVivien Didelot 	chip->dev = dev;
6407fad09c73SVivien Didelot 
6408fad09c73SVivien Didelot 	mutex_init(&chip->reg_lock);
6409a3c53be5SAndrew Lunn 	INIT_LIST_HEAD(&chip->mdios);
6410da7dc875SVivien Didelot 	idr_init(&chip->policies);
6411acaf4d2eSTobias Waldekranz 	INIT_LIST_HEAD(&chip->msts);
6412fad09c73SVivien Didelot 
6413fad09c73SVivien Didelot 	return chip;
6414fad09c73SVivien Didelot }
6415fad09c73SVivien Didelot 
mv88e6xxx_get_tag_protocol(struct dsa_switch * ds,int port,enum dsa_tag_protocol m)64165ed4e3ebSFlorian Fainelli static enum dsa_tag_protocol mv88e6xxx_get_tag_protocol(struct dsa_switch *ds,
64174d776482SFlorian Fainelli 							int port,
64184d776482SFlorian Fainelli 							enum dsa_tag_protocol m)
64197b314362SAndrew Lunn {
642004bed143SVivien Didelot 	struct mv88e6xxx_chip *chip = ds->priv;
64212bbb33beSAndrew Lunn 
6422670bb80fSTobias Waldekranz 	return chip->tag_protocol;
64237b314362SAndrew Lunn }
64247b314362SAndrew Lunn 
mv88e6xxx_change_tag_protocol(struct dsa_switch * ds,enum dsa_tag_protocol proto)6425bacf93b0SVladimir Oltean static int mv88e6xxx_change_tag_protocol(struct dsa_switch *ds,
64269a99bef5STobias Waldekranz 					 enum dsa_tag_protocol proto)
64279a99bef5STobias Waldekranz {
64289a99bef5STobias Waldekranz 	struct mv88e6xxx_chip *chip = ds->priv;
64299a99bef5STobias Waldekranz 	enum dsa_tag_protocol old_protocol;
6430bacf93b0SVladimir Oltean 	struct dsa_port *cpu_dp;
64319a99bef5STobias Waldekranz 	int err;
64329a99bef5STobias Waldekranz 
64339a99bef5STobias Waldekranz 	switch (proto) {
64349a99bef5STobias Waldekranz 	case DSA_TAG_PROTO_EDSA:
64359a99bef5STobias Waldekranz 		switch (chip->info->edsa_support) {
64369a99bef5STobias Waldekranz 		case MV88E6XXX_EDSA_UNSUPPORTED:
64379a99bef5STobias Waldekranz 			return -EPROTONOSUPPORT;
64389a99bef5STobias Waldekranz 		case MV88E6XXX_EDSA_UNDOCUMENTED:
64399a99bef5STobias Waldekranz 			dev_warn(chip->dev, "Relying on undocumented EDSA tagging behavior\n");
64409a99bef5STobias Waldekranz 			fallthrough;
64419a99bef5STobias Waldekranz 		case MV88E6XXX_EDSA_SUPPORTED:
64429a99bef5STobias Waldekranz 			break;
64439a99bef5STobias Waldekranz 		}
64449a99bef5STobias Waldekranz 		break;
64459a99bef5STobias Waldekranz 	case DSA_TAG_PROTO_DSA:
64469a99bef5STobias Waldekranz 		break;
64479a99bef5STobias Waldekranz 	default:
64489a99bef5STobias Waldekranz 		return -EPROTONOSUPPORT;
64499a99bef5STobias Waldekranz 	}
64509a99bef5STobias Waldekranz 
64519a99bef5STobias Waldekranz 	old_protocol = chip->tag_protocol;
64529a99bef5STobias Waldekranz 	chip->tag_protocol = proto;
64539a99bef5STobias Waldekranz 
64549a99bef5STobias Waldekranz 	mv88e6xxx_reg_lock(chip);
6455bacf93b0SVladimir Oltean 	dsa_switch_for_each_cpu_port(cpu_dp, ds) {
6456bacf93b0SVladimir Oltean 		err = mv88e6xxx_setup_port_mode(chip, cpu_dp->index);
6457bacf93b0SVladimir Oltean 		if (err) {
6458bacf93b0SVladimir Oltean 			mv88e6xxx_reg_unlock(chip);
6459bacf93b0SVladimir Oltean 			goto unwind;
6460bacf93b0SVladimir Oltean 		}
6461bacf93b0SVladimir Oltean 	}
64629a99bef5STobias Waldekranz 	mv88e6xxx_reg_unlock(chip);
64639a99bef5STobias Waldekranz 
6464bacf93b0SVladimir Oltean 	return 0;
6465bacf93b0SVladimir Oltean 
6466bacf93b0SVladimir Oltean unwind:
64679a99bef5STobias Waldekranz 	chip->tag_protocol = old_protocol;
64689a99bef5STobias Waldekranz 
6469bacf93b0SVladimir Oltean 	mv88e6xxx_reg_lock(chip);
6470bacf93b0SVladimir Oltean 	dsa_switch_for_each_cpu_port_continue_reverse(cpu_dp, ds)
6471bacf93b0SVladimir Oltean 		mv88e6xxx_setup_port_mode(chip, cpu_dp->index);
6472bacf93b0SVladimir Oltean 	mv88e6xxx_reg_unlock(chip);
6473bacf93b0SVladimir Oltean 
64749a99bef5STobias Waldekranz 	return err;
64759a99bef5STobias Waldekranz }
64769a99bef5STobias Waldekranz 
mv88e6xxx_port_mdb_add(struct dsa_switch * ds,int port,const struct switchdev_obj_port_mdb * mdb,struct dsa_db db)6477a52b2da7SVladimir Oltean static int mv88e6xxx_port_mdb_add(struct dsa_switch *ds, int port,
6478c2693363SVladimir Oltean 				  const struct switchdev_obj_port_mdb *mdb,
6479c2693363SVladimir Oltean 				  struct dsa_db db)
64807df8fbddSVivien Didelot {
648104bed143SVivien Didelot 	struct mv88e6xxx_chip *chip = ds->priv;
6482a52b2da7SVladimir Oltean 	int err;
64837df8fbddSVivien Didelot 
6484c9acece0SRasmus Villemoes 	mv88e6xxx_reg_lock(chip);
6485a52b2da7SVladimir Oltean 	err = mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid,
6486a52b2da7SVladimir Oltean 					   MV88E6XXX_G1_ATU_DATA_STATE_MC_STATIC);
6487*78f83ea6SJoseph Huang 	if (err)
6488*78f83ea6SJoseph Huang 		goto out;
6489*78f83ea6SJoseph Huang 
6490*78f83ea6SJoseph Huang 	if (!mv88e6xxx_port_db_find(chip, mdb->addr, mdb->vid))
6491*78f83ea6SJoseph Huang 		err = -ENOSPC;
6492*78f83ea6SJoseph Huang 
6493*78f83ea6SJoseph Huang out:
6494c9acece0SRasmus Villemoes 	mv88e6xxx_reg_unlock(chip);
6495a52b2da7SVladimir Oltean 
6496a52b2da7SVladimir Oltean 	return err;
64977df8fbddSVivien Didelot }
64987df8fbddSVivien Didelot 
mv88e6xxx_port_mdb_del(struct dsa_switch * ds,int port,const struct switchdev_obj_port_mdb * mdb,struct dsa_db db)64997df8fbddSVivien Didelot static int mv88e6xxx_port_mdb_del(struct dsa_switch *ds, int port,
6500c2693363SVladimir Oltean 				  const struct switchdev_obj_port_mdb *mdb,
6501c2693363SVladimir Oltean 				  struct dsa_db db)
65027df8fbddSVivien Didelot {
650304bed143SVivien Didelot 	struct mv88e6xxx_chip *chip = ds->priv;
65047df8fbddSVivien Didelot 	int err;
65057df8fbddSVivien Didelot 
6506c9acece0SRasmus Villemoes 	mv88e6xxx_reg_lock(chip);
6507d8291a95SVivien Didelot 	err = mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid, 0);
6508c9acece0SRasmus Villemoes 	mv88e6xxx_reg_unlock(chip);
65097df8fbddSVivien Didelot 
65107df8fbddSVivien Didelot 	return err;
65117df8fbddSVivien Didelot }
65127df8fbddSVivien Didelot 
mv88e6xxx_port_mirror_add(struct dsa_switch * ds,int port,struct dsa_mall_mirror_tc_entry * mirror,bool ingress,struct netlink_ext_ack * extack)6513f0942e00SIwan R Timmer static int mv88e6xxx_port_mirror_add(struct dsa_switch *ds, int port,
6514f0942e00SIwan R Timmer 				     struct dsa_mall_mirror_tc_entry *mirror,
65150148bb50SVladimir Oltean 				     bool ingress,
65160148bb50SVladimir Oltean 				     struct netlink_ext_ack *extack)
6517f0942e00SIwan R Timmer {
6518f0942e00SIwan R Timmer 	enum mv88e6xxx_egress_direction direction = ingress ?
6519f0942e00SIwan R Timmer 						MV88E6XXX_EGRESS_DIR_INGRESS :
6520f0942e00SIwan R Timmer 						MV88E6XXX_EGRESS_DIR_EGRESS;
6521f0942e00SIwan R Timmer 	struct mv88e6xxx_chip *chip = ds->priv;
6522f0942e00SIwan R Timmer 	bool other_mirrors = false;
6523f0942e00SIwan R Timmer 	int i;
6524f0942e00SIwan R Timmer 	int err;
6525f0942e00SIwan R Timmer 
6526f0942e00SIwan R Timmer 	mutex_lock(&chip->reg_lock);
6527f0942e00SIwan R Timmer 	if ((ingress ? chip->ingress_dest_port : chip->egress_dest_port) !=
6528f0942e00SIwan R Timmer 	    mirror->to_local_port) {
6529f0942e00SIwan R Timmer 		for (i = 0; i < mv88e6xxx_num_ports(chip); i++)
6530f0942e00SIwan R Timmer 			other_mirrors |= ingress ?
6531f0942e00SIwan R Timmer 					 chip->ports[i].mirror_ingress :
6532f0942e00SIwan R Timmer 					 chip->ports[i].mirror_egress;
6533f0942e00SIwan R Timmer 
6534f0942e00SIwan R Timmer 		/* Can't change egress port when other mirror is active */
6535f0942e00SIwan R Timmer 		if (other_mirrors) {
6536f0942e00SIwan R Timmer 			err = -EBUSY;
6537f0942e00SIwan R Timmer 			goto out;
6538f0942e00SIwan R Timmer 		}
6539f0942e00SIwan R Timmer 
65402fda45f0SMarek Behún 		err = mv88e6xxx_set_egress_port(chip, direction,
6541f0942e00SIwan R Timmer 						mirror->to_local_port);
6542f0942e00SIwan R Timmer 		if (err)
6543f0942e00SIwan R Timmer 			goto out;
6544f0942e00SIwan R Timmer 	}
6545f0942e00SIwan R Timmer 
6546f0942e00SIwan R Timmer 	err = mv88e6xxx_port_set_mirror(chip, port, direction, true);
6547f0942e00SIwan R Timmer out:
6548f0942e00SIwan R Timmer 	mutex_unlock(&chip->reg_lock);
6549f0942e00SIwan R Timmer 
6550f0942e00SIwan R Timmer 	return err;
6551f0942e00SIwan R Timmer }
6552f0942e00SIwan R Timmer 
mv88e6xxx_port_mirror_del(struct dsa_switch * ds,int port,struct dsa_mall_mirror_tc_entry * mirror)6553f0942e00SIwan R Timmer static void mv88e6xxx_port_mirror_del(struct dsa_switch *ds, int port,
6554f0942e00SIwan R Timmer 				      struct dsa_mall_mirror_tc_entry *mirror)
6555f0942e00SIwan R Timmer {
6556f0942e00SIwan R Timmer 	enum mv88e6xxx_egress_direction direction = mirror->ingress ?
6557f0942e00SIwan R Timmer 						MV88E6XXX_EGRESS_DIR_INGRESS :
6558f0942e00SIwan R Timmer 						MV88E6XXX_EGRESS_DIR_EGRESS;
6559f0942e00SIwan R Timmer 	struct mv88e6xxx_chip *chip = ds->priv;
6560f0942e00SIwan R Timmer 	bool other_mirrors = false;
6561f0942e00SIwan R Timmer 	int i;
6562f0942e00SIwan R Timmer 
6563f0942e00SIwan R Timmer 	mutex_lock(&chip->reg_lock);
6564f0942e00SIwan R Timmer 	if (mv88e6xxx_port_set_mirror(chip, port, direction, false))
6565f0942e00SIwan R Timmer 		dev_err(ds->dev, "p%d: failed to disable mirroring\n", port);
6566f0942e00SIwan R Timmer 
6567f0942e00SIwan R Timmer 	for (i = 0; i < mv88e6xxx_num_ports(chip); i++)
6568f0942e00SIwan R Timmer 		other_mirrors |= mirror->ingress ?
6569f0942e00SIwan R Timmer 				 chip->ports[i].mirror_ingress :
6570f0942e00SIwan R Timmer 				 chip->ports[i].mirror_egress;
6571f0942e00SIwan R Timmer 
6572f0942e00SIwan R Timmer 	/* Reset egress port when no other mirror is active */
6573f0942e00SIwan R Timmer 	if (!other_mirrors) {
65742fda45f0SMarek Behún 		if (mv88e6xxx_set_egress_port(chip, direction,
65752fda45f0SMarek Behún 					      dsa_upstream_port(ds, port)))
6576f0942e00SIwan R Timmer 			dev_err(ds->dev, "failed to set egress port\n");
6577f0942e00SIwan R Timmer 	}
6578f0942e00SIwan R Timmer 
6579f0942e00SIwan R Timmer 	mutex_unlock(&chip->reg_lock);
6580f0942e00SIwan R Timmer }
6581f0942e00SIwan R Timmer 
mv88e6xxx_port_pre_bridge_flags(struct dsa_switch * ds,int port,struct switchdev_brport_flags flags,struct netlink_ext_ack * extack)6582a8b659e7SVladimir Oltean static int mv88e6xxx_port_pre_bridge_flags(struct dsa_switch *ds, int port,
6583a8b659e7SVladimir Oltean 					   struct switchdev_brport_flags flags,
6584a8b659e7SVladimir Oltean 					   struct netlink_ext_ack *extack)
6585a8b659e7SVladimir Oltean {
6586a8b659e7SVladimir Oltean 	struct mv88e6xxx_chip *chip = ds->priv;
6587a8b659e7SVladimir Oltean 	const struct mv88e6xxx_ops *ops;
6588a8b659e7SVladimir Oltean 
65898d1d8298STobias Waldekranz 	if (flags.mask & ~(BR_LEARNING | BR_FLOOD | BR_MCAST_FLOOD |
6590830763b9SHans J. Schultz 			   BR_BCAST_FLOOD | BR_PORT_LOCKED | BR_PORT_MAB))
6591a8b659e7SVladimir Oltean 		return -EINVAL;
6592a8b659e7SVladimir Oltean 
6593a8b659e7SVladimir Oltean 	ops = chip->info->ops;
6594a8b659e7SVladimir Oltean 
6595a8b659e7SVladimir Oltean 	if ((flags.mask & BR_FLOOD) && !ops->port_set_ucast_flood)
6596a8b659e7SVladimir Oltean 		return -EINVAL;
6597a8b659e7SVladimir Oltean 
6598a8b659e7SVladimir Oltean 	if ((flags.mask & BR_MCAST_FLOOD) && !ops->port_set_mcast_flood)
6599a8b659e7SVladimir Oltean 		return -EINVAL;
6600a8b659e7SVladimir Oltean 
6601a8b659e7SVladimir Oltean 	return 0;
6602a8b659e7SVladimir Oltean }
6603a8b659e7SVladimir Oltean 
mv88e6xxx_port_bridge_flags(struct dsa_switch * ds,int port,struct switchdev_brport_flags flags,struct netlink_ext_ack * extack)6604a8b659e7SVladimir Oltean static int mv88e6xxx_port_bridge_flags(struct dsa_switch *ds, int port,
6605a8b659e7SVladimir Oltean 				       struct switchdev_brport_flags flags,
6606a8b659e7SVladimir Oltean 				       struct netlink_ext_ack *extack)
66074f85901fSRussell King {
66084f85901fSRussell King 	struct mv88e6xxx_chip *chip = ds->priv;
6609e06a9af0SHans J. Schultz 	int err = 0;
66104f85901fSRussell King 
6611c9acece0SRasmus Villemoes 	mv88e6xxx_reg_lock(chip);
6612a8b659e7SVladimir Oltean 
6613041bd545STobias Waldekranz 	if (flags.mask & BR_LEARNING) {
6614041bd545STobias Waldekranz 		bool learning = !!(flags.val & BR_LEARNING);
6615041bd545STobias Waldekranz 		u16 pav = learning ? (1 << port) : 0;
6616041bd545STobias Waldekranz 
6617041bd545STobias Waldekranz 		err = mv88e6xxx_port_set_assoc_vector(chip, port, pav);
6618041bd545STobias Waldekranz 		if (err)
6619041bd545STobias Waldekranz 			goto out;
6620041bd545STobias Waldekranz 	}
6621041bd545STobias Waldekranz 
6622a8b659e7SVladimir Oltean 	if (flags.mask & BR_FLOOD) {
6623a8b659e7SVladimir Oltean 		bool unicast = !!(flags.val & BR_FLOOD);
6624a8b659e7SVladimir Oltean 
6625a8b659e7SVladimir Oltean 		err = chip->info->ops->port_set_ucast_flood(chip, port,
6626a8b659e7SVladimir Oltean 							    unicast);
6627a8b659e7SVladimir Oltean 		if (err)
6628a8b659e7SVladimir Oltean 			goto out;
6629a8b659e7SVladimir Oltean 	}
6630a8b659e7SVladimir Oltean 
6631a8b659e7SVladimir Oltean 	if (flags.mask & BR_MCAST_FLOOD) {
6632a8b659e7SVladimir Oltean 		bool multicast = !!(flags.val & BR_MCAST_FLOOD);
6633a8b659e7SVladimir Oltean 
6634a8b659e7SVladimir Oltean 		err = chip->info->ops->port_set_mcast_flood(chip, port,
66354f85901fSRussell King 							    multicast);
6636a8b659e7SVladimir Oltean 		if (err)
6637a8b659e7SVladimir Oltean 			goto out;
6638a8b659e7SVladimir Oltean 	}
6639a8b659e7SVladimir Oltean 
66408d1d8298STobias Waldekranz 	if (flags.mask & BR_BCAST_FLOOD) {
66418d1d8298STobias Waldekranz 		bool broadcast = !!(flags.val & BR_BCAST_FLOOD);
66428d1d8298STobias Waldekranz 
66438d1d8298STobias Waldekranz 		err = mv88e6xxx_port_broadcast_sync(chip, port, broadcast);
66448d1d8298STobias Waldekranz 		if (err)
66458d1d8298STobias Waldekranz 			goto out;
66468d1d8298STobias Waldekranz 	}
66478d1d8298STobias Waldekranz 
6648830763b9SHans J. Schultz 	if (flags.mask & BR_PORT_MAB) {
6649830763b9SHans J. Schultz 		bool mab = !!(flags.val & BR_PORT_MAB);
6650830763b9SHans J. Schultz 
6651830763b9SHans J. Schultz 		mv88e6xxx_port_set_mab(chip, port, mab);
6652830763b9SHans J. Schultz 	}
6653830763b9SHans J. Schultz 
665434ea415fSHans Schultz 	if (flags.mask & BR_PORT_LOCKED) {
665534ea415fSHans Schultz 		bool locked = !!(flags.val & BR_PORT_LOCKED);
665634ea415fSHans Schultz 
665734ea415fSHans Schultz 		err = mv88e6xxx_port_set_lock(chip, port, locked);
665834ea415fSHans Schultz 		if (err)
665934ea415fSHans Schultz 			goto out;
666034ea415fSHans Schultz 	}
6661a8b659e7SVladimir Oltean out:
6662a8b659e7SVladimir Oltean 	mv88e6xxx_reg_unlock(chip);
6663a8b659e7SVladimir Oltean 
6664a8b659e7SVladimir Oltean 	return err;
6665a8b659e7SVladimir Oltean }
6666a8b659e7SVladimir Oltean 
mv88e6xxx_lag_can_offload(struct dsa_switch * ds,struct dsa_lag lag,struct netdev_lag_upper_info * info,struct netlink_ext_ack * extack)666757e661aaSTobias Waldekranz static bool mv88e6xxx_lag_can_offload(struct dsa_switch *ds,
6668dedd6a00SVladimir Oltean 				      struct dsa_lag lag,
66692e359b00SVladimir Oltean 				      struct netdev_lag_upper_info *info,
66702e359b00SVladimir Oltean 				      struct netlink_ext_ack *extack)
667157e661aaSTobias Waldekranz {
6672b80dc51bSTobias Waldekranz 	struct mv88e6xxx_chip *chip = ds->priv;
667357e661aaSTobias Waldekranz 	struct dsa_port *dp;
6674dedd6a00SVladimir Oltean 	int members = 0;
667557e661aaSTobias Waldekranz 
66762e359b00SVladimir Oltean 	if (!mv88e6xxx_has_lag(chip)) {
66772e359b00SVladimir Oltean 		NL_SET_ERR_MSG_MOD(extack, "Chip does not support LAG offload");
6678b80dc51bSTobias Waldekranz 		return false;
66792e359b00SVladimir Oltean 	}
6680b80dc51bSTobias Waldekranz 
6681dedd6a00SVladimir Oltean 	if (!lag.id)
668257e661aaSTobias Waldekranz 		return false;
668357e661aaSTobias Waldekranz 
6684dedd6a00SVladimir Oltean 	dsa_lag_foreach_port(dp, ds->dst, &lag)
668557e661aaSTobias Waldekranz 		/* Includes the port joining the LAG */
668657e661aaSTobias Waldekranz 		members++;
668757e661aaSTobias Waldekranz 
66882e359b00SVladimir Oltean 	if (members > 8) {
66892e359b00SVladimir Oltean 		NL_SET_ERR_MSG_MOD(extack,
66902e359b00SVladimir Oltean 				   "Cannot offload more than 8 LAG ports");
669157e661aaSTobias Waldekranz 		return false;
66922e359b00SVladimir Oltean 	}
669357e661aaSTobias Waldekranz 
669457e661aaSTobias Waldekranz 	/* We could potentially relax this to include active
669557e661aaSTobias Waldekranz 	 * backup in the future.
669657e661aaSTobias Waldekranz 	 */
66972e359b00SVladimir Oltean 	if (info->tx_type != NETDEV_LAG_TX_TYPE_HASH) {
66982e359b00SVladimir Oltean 		NL_SET_ERR_MSG_MOD(extack,
66992e359b00SVladimir Oltean 				   "Can only offload LAG using hash TX type");
670057e661aaSTobias Waldekranz 		return false;
67012e359b00SVladimir Oltean 	}
670257e661aaSTobias Waldekranz 
670357e661aaSTobias Waldekranz 	/* Ideally we would also validate that the hash type matches
670457e661aaSTobias Waldekranz 	 * the hardware. Alas, this is always set to unknown on team
670557e661aaSTobias Waldekranz 	 * interfaces.
670657e661aaSTobias Waldekranz 	 */
670757e661aaSTobias Waldekranz 	return true;
670857e661aaSTobias Waldekranz }
670957e661aaSTobias Waldekranz 
mv88e6xxx_lag_sync_map(struct dsa_switch * ds,struct dsa_lag lag)6710dedd6a00SVladimir Oltean static int mv88e6xxx_lag_sync_map(struct dsa_switch *ds, struct dsa_lag lag)
671157e661aaSTobias Waldekranz {
671257e661aaSTobias Waldekranz 	struct mv88e6xxx_chip *chip = ds->priv;
671357e661aaSTobias Waldekranz 	struct dsa_port *dp;
671457e661aaSTobias Waldekranz 	u16 map = 0;
671557e661aaSTobias Waldekranz 	int id;
671657e661aaSTobias Waldekranz 
67173d4a0a2aSVladimir Oltean 	/* DSA LAG IDs are one-based, hardware is zero-based */
6718dedd6a00SVladimir Oltean 	id = lag.id - 1;
671957e661aaSTobias Waldekranz 
672057e661aaSTobias Waldekranz 	/* Build the map of all ports to distribute flows destined for
672157e661aaSTobias Waldekranz 	 * this LAG. This can be either a local user port, or a DSA
672257e661aaSTobias Waldekranz 	 * port if the LAG port is on a remote chip.
672357e661aaSTobias Waldekranz 	 */
6724dedd6a00SVladimir Oltean 	dsa_lag_foreach_port(dp, ds->dst, &lag)
672557e661aaSTobias Waldekranz 		map |= BIT(dsa_towards_port(ds, dp->ds->index, dp->index));
672657e661aaSTobias Waldekranz 
672757e661aaSTobias Waldekranz 	return mv88e6xxx_g2_trunk_mapping_write(chip, id, map);
672857e661aaSTobias Waldekranz }
672957e661aaSTobias Waldekranz 
673057e661aaSTobias Waldekranz static const u8 mv88e6xxx_lag_mask_table[8][8] = {
673157e661aaSTobias Waldekranz 	/* Row number corresponds to the number of active members in a
673257e661aaSTobias Waldekranz 	 * LAG. Each column states which of the eight hash buckets are
673357e661aaSTobias Waldekranz 	 * mapped to the column:th port in the LAG.
673457e661aaSTobias Waldekranz 	 *
673557e661aaSTobias Waldekranz 	 * Example: In a LAG with three active ports, the second port
673657e661aaSTobias Waldekranz 	 * ([2][1]) would be selected for traffic mapped to buckets
673757e661aaSTobias Waldekranz 	 * 3,4,5 (0x38).
673857e661aaSTobias Waldekranz 	 */
673957e661aaSTobias Waldekranz 	{ 0xff,    0,    0,    0,    0,    0,    0,    0 },
674057e661aaSTobias Waldekranz 	{ 0x0f, 0xf0,    0,    0,    0,    0,    0,    0 },
674157e661aaSTobias Waldekranz 	{ 0x07, 0x38, 0xc0,    0,    0,    0,    0,    0 },
674257e661aaSTobias Waldekranz 	{ 0x03, 0x0c, 0x30, 0xc0,    0,    0,    0,    0 },
674357e661aaSTobias Waldekranz 	{ 0x03, 0x0c, 0x30, 0x40, 0x80,    0,    0,    0 },
674457e661aaSTobias Waldekranz 	{ 0x03, 0x0c, 0x10, 0x20, 0x40, 0x80,    0,    0 },
674557e661aaSTobias Waldekranz 	{ 0x03, 0x04, 0x08, 0x10, 0x20, 0x40, 0x80,    0 },
674657e661aaSTobias Waldekranz 	{ 0x01, 0x02, 0x04, 0x08, 0x10, 0x20, 0x40, 0x80 },
674757e661aaSTobias Waldekranz };
674857e661aaSTobias Waldekranz 
mv88e6xxx_lag_set_port_mask(u16 * mask,int port,int num_tx,int nth)674957e661aaSTobias Waldekranz static void mv88e6xxx_lag_set_port_mask(u16 *mask, int port,
675057e661aaSTobias Waldekranz 					int num_tx, int nth)
675157e661aaSTobias Waldekranz {
675257e661aaSTobias Waldekranz 	u8 active = 0;
675357e661aaSTobias Waldekranz 	int i;
675457e661aaSTobias Waldekranz 
675557e661aaSTobias Waldekranz 	num_tx = num_tx <= 8 ? num_tx : 8;
675657e661aaSTobias Waldekranz 	if (nth < num_tx)
675757e661aaSTobias Waldekranz 		active = mv88e6xxx_lag_mask_table[num_tx - 1][nth];
675857e661aaSTobias Waldekranz 
675957e661aaSTobias Waldekranz 	for (i = 0; i < 8; i++) {
676057e661aaSTobias Waldekranz 		if (BIT(i) & active)
676157e661aaSTobias Waldekranz 			mask[i] |= BIT(port);
676257e661aaSTobias Waldekranz 	}
676357e661aaSTobias Waldekranz }
676457e661aaSTobias Waldekranz 
mv88e6xxx_lag_sync_masks(struct dsa_switch * ds)676557e661aaSTobias Waldekranz static int mv88e6xxx_lag_sync_masks(struct dsa_switch *ds)
676657e661aaSTobias Waldekranz {
676757e661aaSTobias Waldekranz 	struct mv88e6xxx_chip *chip = ds->priv;
676857e661aaSTobias Waldekranz 	unsigned int id, num_tx;
676957e661aaSTobias Waldekranz 	struct dsa_port *dp;
6770dedd6a00SVladimir Oltean 	struct dsa_lag *lag;
677157e661aaSTobias Waldekranz 	int i, err, nth;
677257e661aaSTobias Waldekranz 	u16 mask[8];
677357e661aaSTobias Waldekranz 	u16 ivec;
677457e661aaSTobias Waldekranz 
677557e661aaSTobias Waldekranz 	/* Assume no port is a member of any LAG. */
677657e661aaSTobias Waldekranz 	ivec = BIT(mv88e6xxx_num_ports(chip)) - 1;
677757e661aaSTobias Waldekranz 
677857e661aaSTobias Waldekranz 	/* Disable all masks for ports that _are_ members of a LAG. */
6779b99dbdf0SVladimir Oltean 	dsa_switch_for_each_port(dp, ds) {
6780dedd6a00SVladimir Oltean 		if (!dp->lag)
678157e661aaSTobias Waldekranz 			continue;
678257e661aaSTobias Waldekranz 
678357e661aaSTobias Waldekranz 		ivec &= ~BIT(dp->index);
678457e661aaSTobias Waldekranz 	}
678557e661aaSTobias Waldekranz 
678657e661aaSTobias Waldekranz 	for (i = 0; i < 8; i++)
678757e661aaSTobias Waldekranz 		mask[i] = ivec;
678857e661aaSTobias Waldekranz 
678957e661aaSTobias Waldekranz 	/* Enable the correct subset of masks for all LAG ports that
679057e661aaSTobias Waldekranz 	 * are in the Tx set.
679157e661aaSTobias Waldekranz 	 */
679257e661aaSTobias Waldekranz 	dsa_lags_foreach_id(id, ds->dst) {
6793dedd6a00SVladimir Oltean 		lag = dsa_lag_by_id(ds->dst, id);
6794dedd6a00SVladimir Oltean 		if (!lag)
679557e661aaSTobias Waldekranz 			continue;
679657e661aaSTobias Waldekranz 
679757e661aaSTobias Waldekranz 		num_tx = 0;
6798dedd6a00SVladimir Oltean 		dsa_lag_foreach_port(dp, ds->dst, lag) {
679957e661aaSTobias Waldekranz 			if (dp->lag_tx_enabled)
680057e661aaSTobias Waldekranz 				num_tx++;
680157e661aaSTobias Waldekranz 		}
680257e661aaSTobias Waldekranz 
680357e661aaSTobias Waldekranz 		if (!num_tx)
680457e661aaSTobias Waldekranz 			continue;
680557e661aaSTobias Waldekranz 
680657e661aaSTobias Waldekranz 		nth = 0;
6807dedd6a00SVladimir Oltean 		dsa_lag_foreach_port(dp, ds->dst, lag) {
680857e661aaSTobias Waldekranz 			if (!dp->lag_tx_enabled)
680957e661aaSTobias Waldekranz 				continue;
681057e661aaSTobias Waldekranz 
681157e661aaSTobias Waldekranz 			if (dp->ds == ds)
681257e661aaSTobias Waldekranz 				mv88e6xxx_lag_set_port_mask(mask, dp->index,
681357e661aaSTobias Waldekranz 							    num_tx, nth);
681457e661aaSTobias Waldekranz 
681557e661aaSTobias Waldekranz 			nth++;
681657e661aaSTobias Waldekranz 		}
681757e661aaSTobias Waldekranz 	}
681857e661aaSTobias Waldekranz 
681957e661aaSTobias Waldekranz 	for (i = 0; i < 8; i++) {
682057e661aaSTobias Waldekranz 		err = mv88e6xxx_g2_trunk_mask_write(chip, i, true, mask[i]);
682157e661aaSTobias Waldekranz 		if (err)
682257e661aaSTobias Waldekranz 			return err;
682357e661aaSTobias Waldekranz 	}
682457e661aaSTobias Waldekranz 
682557e661aaSTobias Waldekranz 	return 0;
682657e661aaSTobias Waldekranz }
682757e661aaSTobias Waldekranz 
mv88e6xxx_lag_sync_masks_map(struct dsa_switch * ds,struct dsa_lag lag)682857e661aaSTobias Waldekranz static int mv88e6xxx_lag_sync_masks_map(struct dsa_switch *ds,
6829dedd6a00SVladimir Oltean 					struct dsa_lag lag)
683057e661aaSTobias Waldekranz {
683157e661aaSTobias Waldekranz 	int err;
683257e661aaSTobias Waldekranz 
683357e661aaSTobias Waldekranz 	err = mv88e6xxx_lag_sync_masks(ds);
683457e661aaSTobias Waldekranz 
683557e661aaSTobias Waldekranz 	if (!err)
6836dedd6a00SVladimir Oltean 		err = mv88e6xxx_lag_sync_map(ds, lag);
683757e661aaSTobias Waldekranz 
683857e661aaSTobias Waldekranz 	return err;
683957e661aaSTobias Waldekranz }
684057e661aaSTobias Waldekranz 
mv88e6xxx_port_lag_change(struct dsa_switch * ds,int port)684157e661aaSTobias Waldekranz static int mv88e6xxx_port_lag_change(struct dsa_switch *ds, int port)
684257e661aaSTobias Waldekranz {
684357e661aaSTobias Waldekranz 	struct mv88e6xxx_chip *chip = ds->priv;
684457e661aaSTobias Waldekranz 	int err;
684557e661aaSTobias Waldekranz 
684657e661aaSTobias Waldekranz 	mv88e6xxx_reg_lock(chip);
684757e661aaSTobias Waldekranz 	err = mv88e6xxx_lag_sync_masks(ds);
684857e661aaSTobias Waldekranz 	mv88e6xxx_reg_unlock(chip);
684957e661aaSTobias Waldekranz 	return err;
685057e661aaSTobias Waldekranz }
685157e661aaSTobias Waldekranz 
mv88e6xxx_port_lag_join(struct dsa_switch * ds,int port,struct dsa_lag lag,struct netdev_lag_upper_info * info,struct netlink_ext_ack * extack)685257e661aaSTobias Waldekranz static int mv88e6xxx_port_lag_join(struct dsa_switch *ds, int port,
6853dedd6a00SVladimir Oltean 				   struct dsa_lag lag,
68542e359b00SVladimir Oltean 				   struct netdev_lag_upper_info *info,
68552e359b00SVladimir Oltean 				   struct netlink_ext_ack *extack)
685657e661aaSTobias Waldekranz {
685757e661aaSTobias Waldekranz 	struct mv88e6xxx_chip *chip = ds->priv;
685857e661aaSTobias Waldekranz 	int err, id;
685957e661aaSTobias Waldekranz 
68602e359b00SVladimir Oltean 	if (!mv88e6xxx_lag_can_offload(ds, lag, info, extack))
686157e661aaSTobias Waldekranz 		return -EOPNOTSUPP;
686257e661aaSTobias Waldekranz 
68633d4a0a2aSVladimir Oltean 	/* DSA LAG IDs are one-based */
6864dedd6a00SVladimir Oltean 	id = lag.id - 1;
686557e661aaSTobias Waldekranz 
686657e661aaSTobias Waldekranz 	mv88e6xxx_reg_lock(chip);
686757e661aaSTobias Waldekranz 
686857e661aaSTobias Waldekranz 	err = mv88e6xxx_port_set_trunk(chip, port, true, id);
686957e661aaSTobias Waldekranz 	if (err)
687057e661aaSTobias Waldekranz 		goto err_unlock;
687157e661aaSTobias Waldekranz 
6872dedd6a00SVladimir Oltean 	err = mv88e6xxx_lag_sync_masks_map(ds, lag);
687357e661aaSTobias Waldekranz 	if (err)
687457e661aaSTobias Waldekranz 		goto err_clear_trunk;
687557e661aaSTobias Waldekranz 
687657e661aaSTobias Waldekranz 	mv88e6xxx_reg_unlock(chip);
687757e661aaSTobias Waldekranz 	return 0;
687857e661aaSTobias Waldekranz 
687957e661aaSTobias Waldekranz err_clear_trunk:
688057e661aaSTobias Waldekranz 	mv88e6xxx_port_set_trunk(chip, port, false, 0);
688157e661aaSTobias Waldekranz err_unlock:
688257e661aaSTobias Waldekranz 	mv88e6xxx_reg_unlock(chip);
688357e661aaSTobias Waldekranz 	return err;
688457e661aaSTobias Waldekranz }
688557e661aaSTobias Waldekranz 
mv88e6xxx_port_lag_leave(struct dsa_switch * ds,int port,struct dsa_lag lag)688657e661aaSTobias Waldekranz static int mv88e6xxx_port_lag_leave(struct dsa_switch *ds, int port,
6887dedd6a00SVladimir Oltean 				    struct dsa_lag lag)
688857e661aaSTobias Waldekranz {
688957e661aaSTobias Waldekranz 	struct mv88e6xxx_chip *chip = ds->priv;
689057e661aaSTobias Waldekranz 	int err_sync, err_trunk;
689157e661aaSTobias Waldekranz 
689257e661aaSTobias Waldekranz 	mv88e6xxx_reg_lock(chip);
6893dedd6a00SVladimir Oltean 	err_sync = mv88e6xxx_lag_sync_masks_map(ds, lag);
689457e661aaSTobias Waldekranz 	err_trunk = mv88e6xxx_port_set_trunk(chip, port, false, 0);
689557e661aaSTobias Waldekranz 	mv88e6xxx_reg_unlock(chip);
689657e661aaSTobias Waldekranz 	return err_sync ? : err_trunk;
689757e661aaSTobias Waldekranz }
689857e661aaSTobias Waldekranz 
mv88e6xxx_crosschip_lag_change(struct dsa_switch * ds,int sw_index,int port)689957e661aaSTobias Waldekranz static int mv88e6xxx_crosschip_lag_change(struct dsa_switch *ds, int sw_index,
690057e661aaSTobias Waldekranz 					  int port)
690157e661aaSTobias Waldekranz {
690257e661aaSTobias Waldekranz 	struct mv88e6xxx_chip *chip = ds->priv;
690357e661aaSTobias Waldekranz 	int err;
690457e661aaSTobias Waldekranz 
690557e661aaSTobias Waldekranz 	mv88e6xxx_reg_lock(chip);
690657e661aaSTobias Waldekranz 	err = mv88e6xxx_lag_sync_masks(ds);
690757e661aaSTobias Waldekranz 	mv88e6xxx_reg_unlock(chip);
690857e661aaSTobias Waldekranz 	return err;
690957e661aaSTobias Waldekranz }
691057e661aaSTobias Waldekranz 
mv88e6xxx_crosschip_lag_join(struct dsa_switch * ds,int sw_index,int port,struct dsa_lag lag,struct netdev_lag_upper_info * info,struct netlink_ext_ack * extack)691157e661aaSTobias Waldekranz static int mv88e6xxx_crosschip_lag_join(struct dsa_switch *ds, int sw_index,
6912dedd6a00SVladimir Oltean 					int port, struct dsa_lag lag,
69132e359b00SVladimir Oltean 					struct netdev_lag_upper_info *info,
69142e359b00SVladimir Oltean 					struct netlink_ext_ack *extack)
691557e661aaSTobias Waldekranz {
691657e661aaSTobias Waldekranz 	struct mv88e6xxx_chip *chip = ds->priv;
691757e661aaSTobias Waldekranz 	int err;
691857e661aaSTobias Waldekranz 
69192e359b00SVladimir Oltean 	if (!mv88e6xxx_lag_can_offload(ds, lag, info, extack))
692057e661aaSTobias Waldekranz 		return -EOPNOTSUPP;
692157e661aaSTobias Waldekranz 
692257e661aaSTobias Waldekranz 	mv88e6xxx_reg_lock(chip);
692357e661aaSTobias Waldekranz 
6924dedd6a00SVladimir Oltean 	err = mv88e6xxx_lag_sync_masks_map(ds, lag);
692557e661aaSTobias Waldekranz 	if (err)
692657e661aaSTobias Waldekranz 		goto unlock;
692757e661aaSTobias Waldekranz 
692857e661aaSTobias Waldekranz 	err = mv88e6xxx_pvt_map(chip, sw_index, port);
692957e661aaSTobias Waldekranz 
693057e661aaSTobias Waldekranz unlock:
693157e661aaSTobias Waldekranz 	mv88e6xxx_reg_unlock(chip);
693257e661aaSTobias Waldekranz 	return err;
693357e661aaSTobias Waldekranz }
693457e661aaSTobias Waldekranz 
mv88e6xxx_crosschip_lag_leave(struct dsa_switch * ds,int sw_index,int port,struct dsa_lag lag)693557e661aaSTobias Waldekranz static int mv88e6xxx_crosschip_lag_leave(struct dsa_switch *ds, int sw_index,
6936dedd6a00SVladimir Oltean 					 int port, struct dsa_lag lag)
693757e661aaSTobias Waldekranz {
693857e661aaSTobias Waldekranz 	struct mv88e6xxx_chip *chip = ds->priv;
693957e661aaSTobias Waldekranz 	int err_sync, err_pvt;
694057e661aaSTobias Waldekranz 
694157e661aaSTobias Waldekranz 	mv88e6xxx_reg_lock(chip);
6942dedd6a00SVladimir Oltean 	err_sync = mv88e6xxx_lag_sync_masks_map(ds, lag);
694357e661aaSTobias Waldekranz 	err_pvt = mv88e6xxx_pvt_map(chip, sw_index, port);
694457e661aaSTobias Waldekranz 	mv88e6xxx_reg_unlock(chip);
694557e661aaSTobias Waldekranz 	return err_sync ? : err_pvt;
694657e661aaSTobias Waldekranz }
694757e661aaSTobias Waldekranz 
6948a82f67afSFlorian Fainelli static const struct dsa_switch_ops mv88e6xxx_switch_ops = {
69497b314362SAndrew Lunn 	.get_tag_protocol	= mv88e6xxx_get_tag_protocol,
69509a99bef5STobias Waldekranz 	.change_tag_protocol	= mv88e6xxx_change_tag_protocol,
6951fad09c73SVivien Didelot 	.setup			= mv88e6xxx_setup,
695223e8b470SAndrew Lunn 	.teardown		= mv88e6xxx_teardown,
6953fd292c18SVladimir Oltean 	.port_setup		= mv88e6xxx_port_setup,
6954fd292c18SVladimir Oltean 	.port_teardown		= mv88e6xxx_port_teardown,
6955d4ebf12bSRussell King (Oracle) 	.phylink_get_caps	= mv88e6xxx_get_caps,
6956b92143d4SRussell King (Oracle) 	.phylink_mac_select_pcs	= mv88e6xxx_mac_select_pcs,
6957267d7692SRussell King (Oracle) 	.phylink_mac_prepare	= mv88e6xxx_mac_prepare,
6958c9a2356fSRussell King 	.phylink_mac_config	= mv88e6xxx_mac_config,
6959267d7692SRussell King (Oracle) 	.phylink_mac_finish	= mv88e6xxx_mac_finish,
6960c9a2356fSRussell King 	.phylink_mac_link_down	= mv88e6xxx_mac_link_down,
6961c9a2356fSRussell King 	.phylink_mac_link_up	= mv88e6xxx_mac_link_up,
6962fad09c73SVivien Didelot 	.get_strings		= mv88e6xxx_get_strings,
6963fad09c73SVivien Didelot 	.get_ethtool_stats	= mv88e6xxx_get_ethtool_stats,
6964fad09c73SVivien Didelot 	.get_sset_count		= mv88e6xxx_get_sset_count,
69652a550aecSAndrew Lunn 	.port_max_mtu		= mv88e6xxx_get_max_mtu,
69662a550aecSAndrew Lunn 	.port_change_mtu	= mv88e6xxx_change_mtu,
696708f50061SVivien Didelot 	.get_mac_eee		= mv88e6xxx_get_mac_eee,
696808f50061SVivien Didelot 	.set_mac_eee		= mv88e6xxx_set_mac_eee,
6969fad09c73SVivien Didelot 	.get_eeprom_len		= mv88e6xxx_get_eeprom_len,
6970fad09c73SVivien Didelot 	.get_eeprom		= mv88e6xxx_get_eeprom,
6971fad09c73SVivien Didelot 	.set_eeprom		= mv88e6xxx_set_eeprom,
6972fad09c73SVivien Didelot 	.get_regs_len		= mv88e6xxx_get_regs_len,
6973fad09c73SVivien Didelot 	.get_regs		= mv88e6xxx_get_regs,
6974da7dc875SVivien Didelot 	.get_rxnfc		= mv88e6xxx_get_rxnfc,
6975da7dc875SVivien Didelot 	.set_rxnfc		= mv88e6xxx_set_rxnfc,
69762cfcd964SVivien Didelot 	.set_ageing_time	= mv88e6xxx_set_ageing_time,
6977fad09c73SVivien Didelot 	.port_bridge_join	= mv88e6xxx_port_bridge_join,
6978fad09c73SVivien Didelot 	.port_bridge_leave	= mv88e6xxx_port_bridge_leave,
6979a8b659e7SVladimir Oltean 	.port_pre_bridge_flags	= mv88e6xxx_port_pre_bridge_flags,
6980a8b659e7SVladimir Oltean 	.port_bridge_flags	= mv88e6xxx_port_bridge_flags,
6981fad09c73SVivien Didelot 	.port_stp_state_set	= mv88e6xxx_port_stp_state_set,
6982acaf4d2eSTobias Waldekranz 	.port_mst_state_set	= mv88e6xxx_port_mst_state_set,
6983749efcb8SVivien Didelot 	.port_fast_age		= mv88e6xxx_port_fast_age,
6984acaf4d2eSTobias Waldekranz 	.port_vlan_fast_age	= mv88e6xxx_port_vlan_fast_age,
6985fad09c73SVivien Didelot 	.port_vlan_filtering	= mv88e6xxx_port_vlan_filtering,
6986fad09c73SVivien Didelot 	.port_vlan_add		= mv88e6xxx_port_vlan_add,
6987fad09c73SVivien Didelot 	.port_vlan_del		= mv88e6xxx_port_vlan_del,
6988acaf4d2eSTobias Waldekranz 	.vlan_msti_set		= mv88e6xxx_vlan_msti_set,
6989fad09c73SVivien Didelot 	.port_fdb_add		= mv88e6xxx_port_fdb_add,
6990fad09c73SVivien Didelot 	.port_fdb_del		= mv88e6xxx_port_fdb_del,
6991fad09c73SVivien Didelot 	.port_fdb_dump		= mv88e6xxx_port_fdb_dump,
69927df8fbddSVivien Didelot 	.port_mdb_add		= mv88e6xxx_port_mdb_add,
69937df8fbddSVivien Didelot 	.port_mdb_del		= mv88e6xxx_port_mdb_del,
6994f0942e00SIwan R Timmer 	.port_mirror_add	= mv88e6xxx_port_mirror_add,
6995f0942e00SIwan R Timmer 	.port_mirror_del	= mv88e6xxx_port_mirror_del,
6996aec5ac88SVivien Didelot 	.crosschip_bridge_join	= mv88e6xxx_crosschip_bridge_join,
6997aec5ac88SVivien Didelot 	.crosschip_bridge_leave	= mv88e6xxx_crosschip_bridge_leave,
6998c6fe0ad2SBrandon Streiff 	.port_hwtstamp_set	= mv88e6xxx_port_hwtstamp_set,
6999c6fe0ad2SBrandon Streiff 	.port_hwtstamp_get	= mv88e6xxx_port_hwtstamp_get,
7000c6fe0ad2SBrandon Streiff 	.port_txtstamp		= mv88e6xxx_port_txtstamp,
7001c6fe0ad2SBrandon Streiff 	.port_rxtstamp		= mv88e6xxx_port_rxtstamp,
7002c6fe0ad2SBrandon Streiff 	.get_ts_info		= mv88e6xxx_get_ts_info,
700323e8b470SAndrew Lunn 	.devlink_param_get	= mv88e6xxx_devlink_param_get,
700423e8b470SAndrew Lunn 	.devlink_param_set	= mv88e6xxx_devlink_param_set,
700593157307SAndrew Lunn 	.devlink_info_get	= mv88e6xxx_devlink_info_get,
700657e661aaSTobias Waldekranz 	.port_lag_change	= mv88e6xxx_port_lag_change,
700757e661aaSTobias Waldekranz 	.port_lag_join		= mv88e6xxx_port_lag_join,
700857e661aaSTobias Waldekranz 	.port_lag_leave		= mv88e6xxx_port_lag_leave,
700957e661aaSTobias Waldekranz 	.crosschip_lag_change	= mv88e6xxx_crosschip_lag_change,
701057e661aaSTobias Waldekranz 	.crosschip_lag_join	= mv88e6xxx_crosschip_lag_join,
701157e661aaSTobias Waldekranz 	.crosschip_lag_leave	= mv88e6xxx_crosschip_lag_leave,
7012fad09c73SVivien Didelot };
7013fad09c73SVivien Didelot 
mv88e6xxx_register_switch(struct mv88e6xxx_chip * chip)701455ed0ce0SFlorian Fainelli static int mv88e6xxx_register_switch(struct mv88e6xxx_chip *chip)
7015fad09c73SVivien Didelot {
7016fad09c73SVivien Didelot 	struct device *dev = chip->dev;
7017fad09c73SVivien Didelot 	struct dsa_switch *ds;
7018fad09c73SVivien Didelot 
70197e99e347SVivien Didelot 	ds = devm_kzalloc(dev, sizeof(*ds), GFP_KERNEL);
7020fad09c73SVivien Didelot 	if (!ds)
7021fad09c73SVivien Didelot 		return -ENOMEM;
7022fad09c73SVivien Didelot 
70237e99e347SVivien Didelot 	ds->dev = dev;
70247e99e347SVivien Didelot 	ds->num_ports = mv88e6xxx_num_ports(chip);
7025fad09c73SVivien Didelot 	ds->priv = chip;
7026877b7cb0SAndrew Lunn 	ds->dev = dev;
70279d490b4eSVivien Didelot 	ds->ops = &mv88e6xxx_switch_ops;
70289ff74f24SVivien Didelot 	ds->ageing_time_min = chip->info->age_time_coeff;
70299ff74f24SVivien Didelot 	ds->ageing_time_max = chip->info->age_time_coeff * U8_MAX;
7030fad09c73SVivien Didelot 
703157e661aaSTobias Waldekranz 	/* Some chips support up to 32, but that requires enabling the
703257e661aaSTobias Waldekranz 	 * 5-bit port mode, which we do not support. 640k^W16 ought to
703357e661aaSTobias Waldekranz 	 * be enough for anyone.
703457e661aaSTobias Waldekranz 	 */
7035b80dc51bSTobias Waldekranz 	ds->num_lag_ids = mv88e6xxx_has_lag(chip) ? 16 : 0;
703657e661aaSTobias Waldekranz 
7037fad09c73SVivien Didelot 	dev_set_drvdata(dev, ds);
7038fad09c73SVivien Didelot 
703923c9ee49SVivien Didelot 	return dsa_register_switch(ds);
7040fad09c73SVivien Didelot }
7041fad09c73SVivien Didelot 
mv88e6xxx_unregister_switch(struct mv88e6xxx_chip * chip)7042fad09c73SVivien Didelot static void mv88e6xxx_unregister_switch(struct mv88e6xxx_chip *chip)
7043fad09c73SVivien Didelot {
7044fad09c73SVivien Didelot 	dsa_unregister_switch(chip->ds);
7045fad09c73SVivien Didelot }
7046fad09c73SVivien Didelot 
pdata_device_get_match_data(struct device * dev)7047877b7cb0SAndrew Lunn static const void *pdata_device_get_match_data(struct device *dev)
7048877b7cb0SAndrew Lunn {
7049877b7cb0SAndrew Lunn 	const struct of_device_id *matches = dev->driver->of_match_table;
7050877b7cb0SAndrew Lunn 	const struct dsa_mv88e6xxx_pdata *pdata = dev->platform_data;
7051877b7cb0SAndrew Lunn 
7052877b7cb0SAndrew Lunn 	for (; matches->name[0] || matches->type[0] || matches->compatible[0];
7053877b7cb0SAndrew Lunn 	     matches++) {
7054877b7cb0SAndrew Lunn 		if (!strcmp(pdata->compatible, matches->compatible))
7055877b7cb0SAndrew Lunn 			return matches->data;
7056877b7cb0SAndrew Lunn 	}
7057877b7cb0SAndrew Lunn 	return NULL;
7058877b7cb0SAndrew Lunn }
7059877b7cb0SAndrew Lunn 
7060bcd3d9d9SMiquel Raynal /* There is no suspend to RAM support at DSA level yet, the switch configuration
7061bcd3d9d9SMiquel Raynal  * would be lost after a power cycle so prevent it to be suspended.
7062bcd3d9d9SMiquel Raynal  */
mv88e6xxx_suspend(struct device * dev)7063bcd3d9d9SMiquel Raynal static int __maybe_unused mv88e6xxx_suspend(struct device *dev)
7064bcd3d9d9SMiquel Raynal {
7065bcd3d9d9SMiquel Raynal 	return -EOPNOTSUPP;
7066bcd3d9d9SMiquel Raynal }
7067bcd3d9d9SMiquel Raynal 
mv88e6xxx_resume(struct device * dev)7068bcd3d9d9SMiquel Raynal static int __maybe_unused mv88e6xxx_resume(struct device *dev)
7069bcd3d9d9SMiquel Raynal {
7070bcd3d9d9SMiquel Raynal 	return 0;
7071bcd3d9d9SMiquel Raynal }
7072bcd3d9d9SMiquel Raynal 
7073bcd3d9d9SMiquel Raynal static SIMPLE_DEV_PM_OPS(mv88e6xxx_pm_ops, mv88e6xxx_suspend, mv88e6xxx_resume);
7074bcd3d9d9SMiquel Raynal 
mv88e6xxx_probe(struct mdio_device * mdiodev)7075fad09c73SVivien Didelot static int mv88e6xxx_probe(struct mdio_device *mdiodev)
7076fad09c73SVivien Didelot {
7077877b7cb0SAndrew Lunn 	struct dsa_mv88e6xxx_pdata *pdata = mdiodev->dev.platform_data;
70787ddae24fSDavid S. Miller 	const struct mv88e6xxx_info *compat_info = NULL;
7079fad09c73SVivien Didelot 	struct device *dev = &mdiodev->dev;
7080fad09c73SVivien Didelot 	struct device_node *np = dev->of_node;
7081fad09c73SVivien Didelot 	struct mv88e6xxx_chip *chip;
7082877b7cb0SAndrew Lunn 	int port;
7083fad09c73SVivien Didelot 	int err;
7084fad09c73SVivien Didelot 
70857bb8c996SAndrew Lunn 	if (!np && !pdata)
70867bb8c996SAndrew Lunn 		return -EINVAL;
70877bb8c996SAndrew Lunn 
7088877b7cb0SAndrew Lunn 	if (np)
7089fad09c73SVivien Didelot 		compat_info = of_device_get_match_data(dev);
7090877b7cb0SAndrew Lunn 
7091877b7cb0SAndrew Lunn 	if (pdata) {
7092877b7cb0SAndrew Lunn 		compat_info = pdata_device_get_match_data(dev);
7093877b7cb0SAndrew Lunn 
7094877b7cb0SAndrew Lunn 		if (!pdata->netdev)
7095877b7cb0SAndrew Lunn 			return -EINVAL;
7096877b7cb0SAndrew Lunn 
7097877b7cb0SAndrew Lunn 		for (port = 0; port < DSA_MAX_PORTS; port++) {
7098877b7cb0SAndrew Lunn 			if (!(pdata->enabled_ports & (1 << port)))
7099877b7cb0SAndrew Lunn 				continue;
7100877b7cb0SAndrew Lunn 			if (strcmp(pdata->cd.port_names[port], "cpu"))
7101877b7cb0SAndrew Lunn 				continue;
7102877b7cb0SAndrew Lunn 			pdata->cd.netdev[port] = &pdata->netdev->dev;
7103877b7cb0SAndrew Lunn 			break;
7104877b7cb0SAndrew Lunn 		}
7105877b7cb0SAndrew Lunn 	}
7106877b7cb0SAndrew Lunn 
7107fad09c73SVivien Didelot 	if (!compat_info)
7108fad09c73SVivien Didelot 		return -EINVAL;
7109fad09c73SVivien Didelot 
7110fad09c73SVivien Didelot 	chip = mv88e6xxx_alloc_chip(dev);
7111877b7cb0SAndrew Lunn 	if (!chip) {
7112877b7cb0SAndrew Lunn 		err = -ENOMEM;
7113877b7cb0SAndrew Lunn 		goto out;
7114877b7cb0SAndrew Lunn 	}
7115fad09c73SVivien Didelot 
7116fad09c73SVivien Didelot 	chip->info = compat_info;
7117fad09c73SVivien Didelot 
7118b4308f04SAndrew Lunn 	chip->reset = devm_gpiod_get_optional(dev, "reset", GPIOD_OUT_LOW);
7119877b7cb0SAndrew Lunn 	if (IS_ERR(chip->reset)) {
7120877b7cb0SAndrew Lunn 		err = PTR_ERR(chip->reset);
7121877b7cb0SAndrew Lunn 		goto out;
7122877b7cb0SAndrew Lunn 	}
71237b75e49dSBaruch Siach 	if (chip->reset)
71243c27f3d5SAndreas Svensson 		usleep_range(10000, 20000);
7125b4308f04SAndrew Lunn 
71265da66099SNathan Rossi 	/* Detect if the device is configured in single chip addressing mode,
71275da66099SNathan Rossi 	 * otherwise continue with address specific smi init/detection.
71285da66099SNathan Rossi 	 */
71295da66099SNathan Rossi 	err = mv88e6xxx_single_chip_detect(chip, mdiodev);
71305da66099SNathan Rossi 	if (err) {
71315da66099SNathan Rossi 		err = mv88e6xxx_smi_init(chip, mdiodev->bus, mdiodev->addr);
71325da66099SNathan Rossi 		if (err)
71335da66099SNathan Rossi 			goto out;
71345da66099SNathan Rossi 
7135fad09c73SVivien Didelot 		err = mv88e6xxx_detect(chip);
7136fad09c73SVivien Didelot 		if (err)
7137877b7cb0SAndrew Lunn 			goto out;
71385da66099SNathan Rossi 	}
7139fad09c73SVivien Didelot 
7140670bb80fSTobias Waldekranz 	if (chip->info->edsa_support == MV88E6XXX_EDSA_SUPPORTED)
7141670bb80fSTobias Waldekranz 		chip->tag_protocol = DSA_TAG_PROTO_EDSA;
7142670bb80fSTobias Waldekranz 	else
7143670bb80fSTobias Waldekranz 		chip->tag_protocol = DSA_TAG_PROTO_DSA;
7144670bb80fSTobias Waldekranz 
7145e57e5e77SVivien Didelot 	mv88e6xxx_phy_init(chip);
7146e57e5e77SVivien Didelot 
714700baabe5SAndrew Lunn 	if (chip->info->ops->get_eeprom) {
714800baabe5SAndrew Lunn 		if (np)
714900baabe5SAndrew Lunn 			of_property_read_u32(np, "eeprom-length",
715000baabe5SAndrew Lunn 					     &chip->eeprom_len);
715100baabe5SAndrew Lunn 		else
715200baabe5SAndrew Lunn 			chip->eeprom_len = pdata->eeprom_len;
715300baabe5SAndrew Lunn 	}
7154fad09c73SVivien Didelot 
7155c9acece0SRasmus Villemoes 	mv88e6xxx_reg_lock(chip);
7156dc30c35bSAndrew Lunn 	err = mv88e6xxx_switch_reset(chip);
7157c9acece0SRasmus Villemoes 	mv88e6xxx_reg_unlock(chip);
7158fad09c73SVivien Didelot 	if (err)
7159dc30c35bSAndrew Lunn 		goto out;
7160fad09c73SVivien Didelot 
7161a27415deSAndrew Lunn 	if (np) {
7162dc30c35bSAndrew Lunn 		chip->irq = of_irq_get(np, 0);
7163dc30c35bSAndrew Lunn 		if (chip->irq == -EPROBE_DEFER) {
7164dc30c35bSAndrew Lunn 			err = chip->irq;
7165dc30c35bSAndrew Lunn 			goto out;
7166fad09c73SVivien Didelot 		}
7167a27415deSAndrew Lunn 	}
7168a27415deSAndrew Lunn 
7169a27415deSAndrew Lunn 	if (pdata)
7170a27415deSAndrew Lunn 		chip->irq = pdata->irq;
7171fad09c73SVivien Didelot 
7172294d711eSAndrew Lunn 	/* Has to be performed before the MDIO bus is created, because
7173a708767eSUwe Kleine-König 	 * the PHYs will link their interrupts to these interrupt
7174294d711eSAndrew Lunn 	 * controllers
7175dc30c35bSAndrew Lunn 	 */
7176c9acece0SRasmus Villemoes 	mv88e6xxx_reg_lock(chip);
7177294d711eSAndrew Lunn 	if (chip->irq > 0)
7178dc30c35bSAndrew Lunn 		err = mv88e6xxx_g1_irq_setup(chip);
7179294d711eSAndrew Lunn 	else
7180294d711eSAndrew Lunn 		err = mv88e6xxx_irq_poll_setup(chip);
7181c9acece0SRasmus Villemoes 	mv88e6xxx_reg_unlock(chip);
7182dc30c35bSAndrew Lunn 
7183dc30c35bSAndrew Lunn 	if (err)
7184dc30c35bSAndrew Lunn 		goto out;
7185dc30c35bSAndrew Lunn 
7186d6c5e6afSVivien Didelot 	if (chip->info->g2_irqs > 0) {
7187dc30c35bSAndrew Lunn 		err = mv88e6xxx_g2_irq_setup(chip);
7188dc30c35bSAndrew Lunn 		if (err)
7189dc30c35bSAndrew Lunn 			goto out_g1_irq;
7190dc30c35bSAndrew Lunn 	}
71910977644cSAndrew Lunn 
71920977644cSAndrew Lunn 	err = mv88e6xxx_g1_atu_prob_irq_setup(chip);
71930977644cSAndrew Lunn 	if (err)
71940977644cSAndrew Lunn 		goto out_g2_irq;
719562eb1162SAndrew Lunn 
719662eb1162SAndrew Lunn 	err = mv88e6xxx_g1_vtu_prob_irq_setup(chip);
719762eb1162SAndrew Lunn 	if (err)
719862eb1162SAndrew Lunn 		goto out_g1_atu_prob_irq;
7199dc30c35bSAndrew Lunn 
72002cb0658dSKlaus Kudielka 	err = mv88e6xxx_register_switch(chip);
7201dc30c35bSAndrew Lunn 	if (err)
720262eb1162SAndrew Lunn 		goto out_g1_vtu_prob_irq;
7203dc30c35bSAndrew Lunn 
7204fad09c73SVivien Didelot 	return 0;
7205dc30c35bSAndrew Lunn 
720662eb1162SAndrew Lunn out_g1_vtu_prob_irq:
720762eb1162SAndrew Lunn 	mv88e6xxx_g1_vtu_prob_irq_free(chip);
72080977644cSAndrew Lunn out_g1_atu_prob_irq:
72090977644cSAndrew Lunn 	mv88e6xxx_g1_atu_prob_irq_free(chip);
7210dc30c35bSAndrew Lunn out_g2_irq:
7211294d711eSAndrew Lunn 	if (chip->info->g2_irqs > 0)
7212dc30c35bSAndrew Lunn 		mv88e6xxx_g2_irq_free(chip);
7213dc30c35bSAndrew Lunn out_g1_irq:
7214294d711eSAndrew Lunn 	if (chip->irq > 0)
7215dc30c35bSAndrew Lunn 		mv88e6xxx_g1_irq_free(chip);
7216294d711eSAndrew Lunn 	else
7217294d711eSAndrew Lunn 		mv88e6xxx_irq_poll_free(chip);
7218dc30c35bSAndrew Lunn out:
7219877b7cb0SAndrew Lunn 	if (pdata)
7220877b7cb0SAndrew Lunn 		dev_put(pdata->netdev);
7221877b7cb0SAndrew Lunn 
7222dc30c35bSAndrew Lunn 	return err;
7223fad09c73SVivien Didelot }
7224fad09c73SVivien Didelot 
mv88e6xxx_remove(struct mdio_device * mdiodev)7225fad09c73SVivien Didelot static void mv88e6xxx_remove(struct mdio_device *mdiodev)
7226fad09c73SVivien Didelot {
7227fad09c73SVivien Didelot 	struct dsa_switch *ds = dev_get_drvdata(&mdiodev->dev);
72280650bf52SVladimir Oltean 	struct mv88e6xxx_chip *chip;
72290650bf52SVladimir Oltean 
72300650bf52SVladimir Oltean 	if (!ds)
72310650bf52SVladimir Oltean 		return;
72320650bf52SVladimir Oltean 
72330650bf52SVladimir Oltean 	chip = ds->priv;
7234fad09c73SVivien Didelot 
7235c6fe0ad2SBrandon Streiff 	if (chip->info->ptp_support) {
7236c6fe0ad2SBrandon Streiff 		mv88e6xxx_hwtstamp_free(chip);
72372fa8d3afSBrandon Streiff 		mv88e6xxx_ptp_free(chip);
7238c6fe0ad2SBrandon Streiff 	}
72392fa8d3afSBrandon Streiff 
7240930188ceSAndrew Lunn 	mv88e6xxx_phy_destroy(chip);
7241fad09c73SVivien Didelot 	mv88e6xxx_unregister_switch(chip);
7242dc30c35bSAndrew Lunn 
724362eb1162SAndrew Lunn 	mv88e6xxx_g1_vtu_prob_irq_free(chip);
72440977644cSAndrew Lunn 	mv88e6xxx_g1_atu_prob_irq_free(chip);
724576f38f1fSAndrew Lunn 
7246d6c5e6afSVivien Didelot 	if (chip->info->g2_irqs > 0)
7247dc30c35bSAndrew Lunn 		mv88e6xxx_g2_irq_free(chip);
724876f38f1fSAndrew Lunn 
724976f38f1fSAndrew Lunn 	if (chip->irq > 0)
7250dc30c35bSAndrew Lunn 		mv88e6xxx_g1_irq_free(chip);
725176f38f1fSAndrew Lunn 	else
725276f38f1fSAndrew Lunn 		mv88e6xxx_irq_poll_free(chip);
72530650bf52SVladimir Oltean }
72540650bf52SVladimir Oltean 
mv88e6xxx_shutdown(struct mdio_device * mdiodev)72550650bf52SVladimir Oltean static void mv88e6xxx_shutdown(struct mdio_device *mdiodev)
72560650bf52SVladimir Oltean {
72570650bf52SVladimir Oltean 	struct dsa_switch *ds = dev_get_drvdata(&mdiodev->dev);
72580650bf52SVladimir Oltean 
72590650bf52SVladimir Oltean 	if (!ds)
72600650bf52SVladimir Oltean 		return;
72610650bf52SVladimir Oltean 
72620650bf52SVladimir Oltean 	dsa_switch_shutdown(ds);
72630650bf52SVladimir Oltean 
72640650bf52SVladimir Oltean 	dev_set_drvdata(&mdiodev->dev, NULL);
7265fad09c73SVivien Didelot }
7266fad09c73SVivien Didelot 
7267fad09c73SVivien Didelot static const struct of_device_id mv88e6xxx_of_match[] = {
7268fad09c73SVivien Didelot 	{
7269fad09c73SVivien Didelot 		.compatible = "marvell,mv88e6085",
7270fad09c73SVivien Didelot 		.data = &mv88e6xxx_table[MV88E6085],
7271fad09c73SVivien Didelot 	},
72721a3b39ecSAndrew Lunn 	{
72731a3b39ecSAndrew Lunn 		.compatible = "marvell,mv88e6190",
72741a3b39ecSAndrew Lunn 		.data = &mv88e6xxx_table[MV88E6190],
72751a3b39ecSAndrew Lunn 	},
72761f71836fSRasmus Villemoes 	{
72771f71836fSRasmus Villemoes 		.compatible = "marvell,mv88e6250",
72781f71836fSRasmus Villemoes 		.data = &mv88e6xxx_table[MV88E6250],
72791f71836fSRasmus Villemoes 	},
7280fad09c73SVivien Didelot 	{ /* sentinel */ },
7281fad09c73SVivien Didelot };
7282fad09c73SVivien Didelot 
7283fad09c73SVivien Didelot MODULE_DEVICE_TABLE(of, mv88e6xxx_of_match);
7284fad09c73SVivien Didelot 
7285fad09c73SVivien Didelot static struct mdio_driver mv88e6xxx_driver = {
7286fad09c73SVivien Didelot 	.probe	= mv88e6xxx_probe,
7287fad09c73SVivien Didelot 	.remove = mv88e6xxx_remove,
72880650bf52SVladimir Oltean 	.shutdown = mv88e6xxx_shutdown,
7289fad09c73SVivien Didelot 	.mdiodrv.driver = {
7290fad09c73SVivien Didelot 		.name = "mv88e6085",
7291fad09c73SVivien Didelot 		.of_match_table = mv88e6xxx_of_match,
7292bcd3d9d9SMiquel Raynal 		.pm = &mv88e6xxx_pm_ops,
7293fad09c73SVivien Didelot 	},
7294fad09c73SVivien Didelot };
7295fad09c73SVivien Didelot 
72967324d50eSAndrew Lunn mdio_module_driver(mv88e6xxx_driver);
7297fad09c73SVivien Didelot 
7298fad09c73SVivien Didelot MODULE_AUTHOR("Lennert Buytenhek <buytenh@wantstofly.org>");
7299fad09c73SVivien Didelot MODULE_DESCRIPTION("Driver for Marvell 88E6XXX ethernet switch chips");
7300fad09c73SVivien Didelot MODULE_LICENSE("GPL");
7301