11802d0beSThomas Gleixner /* SPDX-License-Identifier: GPL-2.0-only */
2b8f126a8SSean Wang /*
3b8f126a8SSean Wang * Copyright (C) 2017 Sean Wang <sean.wang@mediatek.com>
4b8f126a8SSean Wang */
5b8f126a8SSean Wang
6b8f126a8SSean Wang #ifndef __MT7530_H
7b8f126a8SSean Wang #define __MT7530_H
8b8f126a8SSean Wang
9b8f126a8SSean Wang #define MT7530_NUM_PORTS 7
10ba751e28SDENG Qingfang #define MT7530_NUM_PHYS 5
11b8f126a8SSean Wang #define MT7530_NUM_FDB_RECORDS 2048
1283163f7dSSean Wang #define MT7530_ALL_MEMBERS 0xff
13b8f126a8SSean Wang
149470174eSDENG Qingfang #define MTK_HDR_LEN 4
159470174eSDENG Qingfang #define MT7530_MAX_MTU (15 * 1024 - ETH_HLEN - ETH_FCS_LEN - MTK_HDR_LEN)
169470174eSDENG Qingfang
1788bdef8bSLanden Chao enum mt753x_id {
18ddda1ac1SGreg Ungerer ID_MT7530 = 0,
19ddda1ac1SGreg Ungerer ID_MT7621 = 1,
20c288575fSLanden Chao ID_MT7531 = 2,
21110c18bfSDaniel Golle ID_MT7988 = 3,
22ddda1ac1SGreg Ungerer };
23ddda1ac1SGreg Ungerer
24b8f126a8SSean Wang #define NUM_TRGMII_CTRL 5
25b8f126a8SSean Wang
26b8f126a8SSean Wang #define TRGMII_BASE(x) (0x10000 + (x))
27b8f126a8SSean Wang
28b8f126a8SSean Wang /* Registers to ethsys access */
29b8f126a8SSean Wang #define ETHSYS_CLKCFG0 0x2c
30b8f126a8SSean Wang #define ETHSYS_TRGMII_CLK_SEL362_5 BIT(11)
31b8f126a8SSean Wang
32b8f126a8SSean Wang #define SYSC_REG_RSTCTRL 0x34
33b8f126a8SSean Wang #define RESET_MCM BIT(2)
34b8f126a8SSean Wang
35d1be3960SArınç ÜNAL /* Register for ARL global control */
36d1be3960SArınç ÜNAL #define MT753X_AGC 0xc
37d1be3960SArınç ÜNAL #define LOCAL_EN BIT(7)
38d1be3960SArınç ÜNAL
39b8f126a8SSean Wang /* Registers to mac forward control for unknown frames */
40b8f126a8SSean Wang #define MT7530_MFC 0x10
41b8f126a8SSean Wang #define BC_FFP(x) (((x) & 0xff) << 24)
425a30833bSDENG Qingfang #define BC_FFP_MASK BC_FFP(~0)
43b8f126a8SSean Wang #define UNM_FFP(x) (((x) & 0xff) << 16)
445e5502e0SDENG Qingfang #define UNM_FFP_MASK UNM_FFP(~0)
45b8f126a8SSean Wang #define UNU_FFP(x) (((x) & 0xff) << 8)
46b8f126a8SSean Wang #define UNU_FFP_MASK UNU_FFP(~0)
47ddda1ac1SGreg Ungerer #define CPU_EN BIT(7)
48ddda1ac1SGreg Ungerer #define CPU_PORT(x) ((x) << 4)
49ddda1ac1SGreg Ungerer #define CPU_MASK (0xf << 4)
5037feab60SDENG Qingfang #define MIRROR_EN BIT(3)
5113e787caSDENG Qingfang #define MIRROR_PORT(x) ((x) & 0x7)
5237feab60SDENG Qingfang #define MIRROR_MASK 0x7
53b8f126a8SSean Wang
54c288575fSLanden Chao /* Registers for CPU forward control */
55c288575fSLanden Chao #define MT7531_CFC 0x4
56c288575fSLanden Chao #define MT7531_MIRROR_EN BIT(19)
57c288575fSLanden Chao #define MT7531_MIRROR_MASK (MIRROR_MASK << 16)
58c288575fSLanden Chao #define MT7531_MIRROR_PORT_GET(x) (((x) >> 16) & MIRROR_MASK)
59c288575fSLanden Chao #define MT7531_MIRROR_PORT_SET(x) (((x) & MIRROR_MASK) << 16)
60c288575fSLanden Chao #define MT7531_CPU_PMAP_MASK GENMASK(7, 0)
61ff221029SArınç ÜNAL #define MT7531_CPU_PMAP(x) FIELD_PREP(MT7531_CPU_PMAP_MASK, x)
62c288575fSLanden Chao
63110c18bfSDaniel Golle #define MT753X_MIRROR_REG(id) ((((id) == ID_MT7531) || ((id) == ID_MT7988)) ? \
64c288575fSLanden Chao MT7531_CFC : MT7530_MFC)
65110c18bfSDaniel Golle #define MT753X_MIRROR_EN(id) ((((id) == ID_MT7531) || ((id) == ID_MT7988)) ? \
66c288575fSLanden Chao MT7531_MIRROR_EN : MIRROR_EN)
67110c18bfSDaniel Golle #define MT753X_MIRROR_MASK(id) ((((id) == ID_MT7531) || ((id) == ID_MT7988)) ? \
68c288575fSLanden Chao MT7531_MIRROR_MASK : MIRROR_MASK)
69c288575fSLanden Chao
70c288575fSLanden Chao /* Registers for BPDU and PAE frame control*/
71c288575fSLanden Chao #define MT753X_BPC 0x24
728b6c4b62SArınç ÜNAL #define MT753X_PAE_BPDU_FR BIT(25)
7325a2f73eSArınç ÜNAL #define MT753X_PAE_EG_TAG_MASK GENMASK(24, 22)
7425a2f73eSArınç ÜNAL #define MT753X_PAE_EG_TAG(x) FIELD_PREP(MT753X_PAE_EG_TAG_MASK, x)
75e94b590aSArınç ÜNAL #define MT753X_PAE_PORT_FW_MASK GENMASK(18, 16)
76e94b590aSArınç ÜNAL #define MT753X_PAE_PORT_FW(x) FIELD_PREP(MT753X_PAE_PORT_FW_MASK, x)
7725a2f73eSArınç ÜNAL #define MT753X_BPDU_EG_TAG_MASK GENMASK(8, 6)
7825a2f73eSArınç ÜNAL #define MT753X_BPDU_EG_TAG(x) FIELD_PREP(MT753X_BPDU_EG_TAG_MASK, x)
7925a2f73eSArınç ÜNAL #define MT753X_BPDU_PORT_FW_MASK GENMASK(2, 0)
80c288575fSLanden Chao
8116f55acfSArınç ÜNAL /* Register for :01 and :02 MAC DA frame control */
8216f55acfSArınç ÜNAL #define MT753X_RGAC1 0x28
838b6c4b62SArınç ÜNAL #define MT753X_R02_BPDU_FR BIT(25)
8416f55acfSArınç ÜNAL #define MT753X_R02_EG_TAG_MASK GENMASK(24, 22)
8516f55acfSArınç ÜNAL #define MT753X_R02_EG_TAG(x) FIELD_PREP(MT753X_R02_EG_TAG_MASK, x)
8616f55acfSArınç ÜNAL #define MT753X_R02_PORT_FW_MASK GENMASK(18, 16)
8716f55acfSArınç ÜNAL #define MT753X_R02_PORT_FW(x) FIELD_PREP(MT753X_R02_PORT_FW_MASK, x)
888b6c4b62SArınç ÜNAL #define MT753X_R01_BPDU_FR BIT(9)
8916f55acfSArınç ÜNAL #define MT753X_R01_EG_TAG_MASK GENMASK(8, 6)
9016f55acfSArınç ÜNAL #define MT753X_R01_EG_TAG(x) FIELD_PREP(MT753X_R01_EG_TAG_MASK, x)
9116f55acfSArınç ÜNAL #define MT753X_R01_PORT_FW_MASK GENMASK(2, 0)
9216f55acfSArınç ÜNAL
938332cf6fSArınç ÜNAL /* Register for :03 and :0E MAC DA frame control */
948332cf6fSArınç ÜNAL #define MT753X_RGAC2 0x2c
958b6c4b62SArınç ÜNAL #define MT753X_R0E_BPDU_FR BIT(25)
9625a2f73eSArınç ÜNAL #define MT753X_R0E_EG_TAG_MASK GENMASK(24, 22)
9725a2f73eSArınç ÜNAL #define MT753X_R0E_EG_TAG(x) FIELD_PREP(MT753X_R0E_EG_TAG_MASK, x)
988332cf6fSArınç ÜNAL #define MT753X_R0E_PORT_FW_MASK GENMASK(18, 16)
998332cf6fSArınç ÜNAL #define MT753X_R0E_PORT_FW(x) FIELD_PREP(MT753X_R0E_PORT_FW_MASK, x)
1008b6c4b62SArınç ÜNAL #define MT753X_R03_BPDU_FR BIT(9)
10116f55acfSArınç ÜNAL #define MT753X_R03_EG_TAG_MASK GENMASK(8, 6)
10216f55acfSArınç ÜNAL #define MT753X_R03_EG_TAG(x) FIELD_PREP(MT753X_R03_EG_TAG_MASK, x)
10316f55acfSArınç ÜNAL #define MT753X_R03_PORT_FW_MASK GENMASK(2, 0)
1048332cf6fSArınç ÜNAL
105c288575fSLanden Chao enum mt753x_bpdu_port_fw {
106c288575fSLanden Chao MT753X_BPDU_FOLLOW_MFC,
107c288575fSLanden Chao MT753X_BPDU_CPU_EXCLUDE = 4,
108c288575fSLanden Chao MT753X_BPDU_CPU_INCLUDE = 5,
109c288575fSLanden Chao MT753X_BPDU_CPU_ONLY = 6,
110c288575fSLanden Chao MT753X_BPDU_DROP = 7,
111c288575fSLanden Chao };
112c288575fSLanden Chao
113b8f126a8SSean Wang /* Registers for address table access */
114b8f126a8SSean Wang #define MT7530_ATA1 0x74
115b8f126a8SSean Wang #define STATIC_EMP 0
116b8f126a8SSean Wang #define STATIC_ENT 3
117b8f126a8SSean Wang #define MT7530_ATA2 0x78
11811d8d98cSEric Woudstra #define ATA2_IVL BIT(15)
11973c447caSDENG Qingfang #define ATA2_FID(x) (((x) & 0x7) << 12)
120b8f126a8SSean Wang
121b8f126a8SSean Wang /* Register for address table write data */
122b8f126a8SSean Wang #define MT7530_ATWD 0x7c
123b8f126a8SSean Wang
124b8f126a8SSean Wang /* Register for address table control */
125b8f126a8SSean Wang #define MT7530_ATC 0x80
126b8f126a8SSean Wang #define ATC_HASH (((x) & 0xfff) << 16)
127b8f126a8SSean Wang #define ATC_BUSY BIT(15)
128b8f126a8SSean Wang #define ATC_SRCH_END BIT(14)
129b8f126a8SSean Wang #define ATC_SRCH_HIT BIT(13)
130b8f126a8SSean Wang #define ATC_INVALID BIT(12)
131b8f126a8SSean Wang #define ATC_MAT(x) (((x) & 0xf) << 8)
132b8f126a8SSean Wang #define ATC_MAT_MACTAB ATC_MAT(0)
133b8f126a8SSean Wang
134b8f126a8SSean Wang enum mt7530_fdb_cmd {
135b8f126a8SSean Wang MT7530_FDB_READ = 0,
136b8f126a8SSean Wang MT7530_FDB_WRITE = 1,
137b8f126a8SSean Wang MT7530_FDB_FLUSH = 2,
138b8f126a8SSean Wang MT7530_FDB_START = 4,
139b8f126a8SSean Wang MT7530_FDB_NEXT = 5,
140b8f126a8SSean Wang };
141b8f126a8SSean Wang
142b8f126a8SSean Wang /* Registers for table search read address */
143b8f126a8SSean Wang #define MT7530_TSRA1 0x84
144b8f126a8SSean Wang #define MAC_BYTE_0 24
145b8f126a8SSean Wang #define MAC_BYTE_1 16
146b8f126a8SSean Wang #define MAC_BYTE_2 8
147b8f126a8SSean Wang #define MAC_BYTE_3 0
148b8f126a8SSean Wang #define MAC_BYTE_MASK 0xff
149b8f126a8SSean Wang
150b8f126a8SSean Wang #define MT7530_TSRA2 0x88
151b8f126a8SSean Wang #define MAC_BYTE_4 24
152b8f126a8SSean Wang #define MAC_BYTE_5 16
153b8f126a8SSean Wang #define CVID 0
154b8f126a8SSean Wang #define CVID_MASK 0xfff
155b8f126a8SSean Wang
156b8f126a8SSean Wang #define MT7530_ATRD 0x8C
157b8f126a8SSean Wang #define AGE_TIMER 24
158b8f126a8SSean Wang #define AGE_TIMER_MASK 0xff
159b8f126a8SSean Wang #define PORT_MAP 4
160b8f126a8SSean Wang #define PORT_MAP_MASK 0xff
161b8f126a8SSean Wang #define ENT_STATUS 2
162b8f126a8SSean Wang #define ENT_STATUS_MASK 0x3
163b8f126a8SSean Wang
164b8f126a8SSean Wang /* Register for vlan table control */
165b8f126a8SSean Wang #define MT7530_VTCR 0x90
166b8f126a8SSean Wang #define VTCR_BUSY BIT(31)
16783163f7dSSean Wang #define VTCR_INVALID BIT(16)
16883163f7dSSean Wang #define VTCR_FUNC(x) (((x) & 0xf) << 12)
169b8f126a8SSean Wang #define VTCR_VID ((x) & 0xfff)
170b8f126a8SSean Wang
17183163f7dSSean Wang enum mt7530_vlan_cmd {
17283163f7dSSean Wang /* Read/Write the specified VID entry from VAWD register based
17383163f7dSSean Wang * on VID.
17483163f7dSSean Wang */
17583163f7dSSean Wang MT7530_VTCR_RD_VID = 0,
17683163f7dSSean Wang MT7530_VTCR_WR_VID = 1,
17783163f7dSSean Wang };
17883163f7dSSean Wang
179b8f126a8SSean Wang /* Register for setup vlan and acl write data */
180b8f126a8SSean Wang #define MT7530_VAWD1 0x94
181b8f126a8SSean Wang #define PORT_STAG BIT(31)
18283163f7dSSean Wang /* Independent VLAN Learning */
183b8f126a8SSean Wang #define IVL_MAC BIT(30)
1841ca8a193SDENG Qingfang /* Egress Tag Consistent */
1851ca8a193SDENG Qingfang #define EG_CON BIT(29)
18683163f7dSSean Wang /* Per VLAN Egress Tag Control */
18783163f7dSSean Wang #define VTAG_EN BIT(28)
18883163f7dSSean Wang /* VLAN Member Control */
189b8f126a8SSean Wang #define PORT_MEM(x) (((x) & 0xff) << 16)
1906087175bSDENG Qingfang /* Filter ID */
1916087175bSDENG Qingfang #define FID(x) (((x) & 0x7) << 1)
19283163f7dSSean Wang /* VLAN Entry Valid */
19383163f7dSSean Wang #define VLAN_VALID BIT(0)
19483163f7dSSean Wang #define PORT_MEM_SHFT 16
19583163f7dSSean Wang #define PORT_MEM_MASK 0xff
196b8f126a8SSean Wang
1976087175bSDENG Qingfang enum mt7530_fid {
1986087175bSDENG Qingfang FID_STANDALONE = 0,
1996087175bSDENG Qingfang FID_BRIDGED = 1,
2006087175bSDENG Qingfang };
2016087175bSDENG Qingfang
202b8f126a8SSean Wang #define MT7530_VAWD2 0x98
20383163f7dSSean Wang /* Egress Tag Control */
20483163f7dSSean Wang #define ETAG_CTRL_P(p, x) (((x) & 0x3) << ((p) << 1))
20583163f7dSSean Wang #define ETAG_CTRL_P_MASK(p) ETAG_CTRL_P(p, 3)
20683163f7dSSean Wang
20783163f7dSSean Wang enum mt7530_vlan_egress_attr {
20883163f7dSSean Wang MT7530_VLAN_EGRESS_UNTAG = 0,
20983163f7dSSean Wang MT7530_VLAN_EGRESS_TAG = 2,
21083163f7dSSean Wang MT7530_VLAN_EGRESS_STACK = 3,
21183163f7dSSean Wang };
212b8f126a8SSean Wang
213ea6d5c92SDENG Qingfang /* Register for address age control */
214ea6d5c92SDENG Qingfang #define MT7530_AAC 0xa0
215ea6d5c92SDENG Qingfang /* Disable ageing */
216ea6d5c92SDENG Qingfang #define AGE_DIS BIT(20)
217ea6d5c92SDENG Qingfang /* Age count */
218ea6d5c92SDENG Qingfang #define AGE_CNT_MASK GENMASK(19, 12)
219ea6d5c92SDENG Qingfang #define AGE_CNT_MAX 0xff
220ea6d5c92SDENG Qingfang #define AGE_CNT(x) (AGE_CNT_MASK & ((x) << 12))
221ea6d5c92SDENG Qingfang /* Age unit */
222ea6d5c92SDENG Qingfang #define AGE_UNIT_MASK GENMASK(11, 0)
223ea6d5c92SDENG Qingfang #define AGE_UNIT_MAX 0xfff
224ea6d5c92SDENG Qingfang #define AGE_UNIT(x) (AGE_UNIT_MASK & (x))
225ea6d5c92SDENG Qingfang
226b8f126a8SSean Wang /* Register for port STP state control */
227b8f126a8SSean Wang #define MT7530_SSP_P(x) (0x2000 + ((x) * 0x100))
228a9e3f62dSDENG Qingfang #define FID_PST(fid, state) (((state) & 0x3) << ((fid) * 2))
229a9e3f62dSDENG Qingfang #define FID_PST_MASK(fid) FID_PST(fid, 0x3)
230b8f126a8SSean Wang
231b8f126a8SSean Wang enum mt7530_stp_state {
232b8f126a8SSean Wang MT7530_STP_DISABLED = 0,
233b8f126a8SSean Wang MT7530_STP_BLOCKING = 1,
234b8f126a8SSean Wang MT7530_STP_LISTENING = 1,
235b8f126a8SSean Wang MT7530_STP_LEARNING = 2,
236b8f126a8SSean Wang MT7530_STP_FORWARDING = 3
237b8f126a8SSean Wang };
238b8f126a8SSean Wang
239b8f126a8SSean Wang /* Register for port control */
240b8f126a8SSean Wang #define MT7530_PCR_P(x) (0x2004 + ((x) * 0x100))
24137feab60SDENG Qingfang #define PORT_TX_MIR BIT(9)
24237feab60SDENG Qingfang #define PORT_RX_MIR BIT(8)
243b8f126a8SSean Wang #define PORT_VLAN(x) ((x) & 0x3)
24483163f7dSSean Wang
24583163f7dSSean Wang enum mt7530_port_mode {
24683163f7dSSean Wang /* Port Matrix Mode: Frames are forwarded by the PCR_MATRIX members. */
24783163f7dSSean Wang MT7530_PORT_MATRIX_MODE = PORT_VLAN(0),
24883163f7dSSean Wang
24938152ea3SDENG Qingfang /* Fallback Mode: Forward received frames with ingress ports that do
25038152ea3SDENG Qingfang * not belong to the VLAN member. Frames whose VID is not listed on
25138152ea3SDENG Qingfang * the VLAN table are forwarded by the PCR_MATRIX members.
25238152ea3SDENG Qingfang */
25338152ea3SDENG Qingfang MT7530_PORT_FALLBACK_MODE = PORT_VLAN(1),
25438152ea3SDENG Qingfang
25583163f7dSSean Wang /* Security Mode: Discard any frame due to ingress membership
25683163f7dSSean Wang * violation or VID missed on the VLAN table.
25783163f7dSSean Wang */
25883163f7dSSean Wang MT7530_PORT_SECURITY_MODE = PORT_VLAN(3),
25983163f7dSSean Wang };
26083163f7dSSean Wang
261b8f126a8SSean Wang #define PCR_MATRIX(x) (((x) & 0xff) << 16)
262b8f126a8SSean Wang #define PORT_PRI(x) (((x) & 0x7) << 24)
263b8f126a8SSean Wang #define EG_TAG(x) (((x) & 0x3) << 28)
264b8f126a8SSean Wang #define PCR_MATRIX_MASK PCR_MATRIX(0xff)
265b8f126a8SSean Wang #define PCR_MATRIX_CLR PCR_MATRIX(0)
26683163f7dSSean Wang #define PCR_PORT_VLAN_MASK PORT_VLAN(3)
267b8f126a8SSean Wang
268b8f126a8SSean Wang /* Register for port security control */
269b8f126a8SSean Wang #define MT7530_PSC_P(x) (0x200c + ((x) * 0x100))
270b8f126a8SSean Wang #define SA_DIS BIT(4)
271b8f126a8SSean Wang
272b8f126a8SSean Wang /* Register for port vlan control */
273b8f126a8SSean Wang #define MT7530_PVC_P(x) (0x2010 + ((x) * 0x100))
274b8f126a8SSean Wang #define PORT_SPEC_TAG BIT(5)
275e045124eSDENG Qingfang #define PVC_EG_TAG(x) (((x) & 0x7) << 8)
276e045124eSDENG Qingfang #define PVC_EG_TAG_MASK PVC_EG_TAG(7)
277b8f126a8SSean Wang #define VLAN_ATTR(x) (((x) & 0x3) << 6)
27883163f7dSSean Wang #define VLAN_ATTR_MASK VLAN_ATTR(3)
2798fbebef8SDENG Qingfang #define ACC_FRM_MASK GENMASK(1, 0)
28083163f7dSSean Wang
281e045124eSDENG Qingfang enum mt7530_vlan_port_eg_tag {
282e045124eSDENG Qingfang MT7530_VLAN_EG_DISABLED = 0,
283e045124eSDENG Qingfang MT7530_VLAN_EG_CONSISTENT = 1,
28425a2f73eSArınç ÜNAL MT7530_VLAN_EG_UNTAGGED = 4,
285e045124eSDENG Qingfang };
286e045124eSDENG Qingfang
28783163f7dSSean Wang enum mt7530_vlan_port_attr {
28883163f7dSSean Wang MT7530_VLAN_USER = 0,
28983163f7dSSean Wang MT7530_VLAN_TRANSPARENT = 3,
29083163f7dSSean Wang };
29183163f7dSSean Wang
2928fbebef8SDENG Qingfang enum mt7530_vlan_port_acc_frm {
2938fbebef8SDENG Qingfang MT7530_VLAN_ACC_ALL = 0,
2948fbebef8SDENG Qingfang MT7530_VLAN_ACC_TAGGED = 1,
2958fbebef8SDENG Qingfang MT7530_VLAN_ACC_UNTAGGED = 2,
2968fbebef8SDENG Qingfang };
2978fbebef8SDENG Qingfang
298b8f126a8SSean Wang #define STAG_VPID (((x) & 0xffff) << 16)
299b8f126a8SSean Wang
300b8f126a8SSean Wang /* Register for port port-and-protocol based vlan 1 control */
301b8f126a8SSean Wang #define MT7530_PPBV1_P(x) (0x2014 + ((x) * 0x100))
30283163f7dSSean Wang #define G0_PORT_VID(x) (((x) & 0xfff) << 0)
30383163f7dSSean Wang #define G0_PORT_VID_MASK G0_PORT_VID(0xfff)
3046087175bSDENG Qingfang #define G0_PORT_VID_DEF G0_PORT_VID(0)
305b8f126a8SSean Wang
306b8f126a8SSean Wang /* Register for port MAC control register */
307b8f126a8SSean Wang #define MT7530_PMCR_P(x) (0x3000 + ((x) * 0x100))
308b8f126a8SSean Wang #define PMCR_IFG_XMIT(x) (((x) & 0x3) << 18)
30938f790a8SRené van Dorst #define PMCR_EXT_PHY BIT(17)
310b8f126a8SSean Wang #define PMCR_MAC_MODE BIT(16)
311b8f126a8SSean Wang #define PMCR_FORCE_MODE BIT(15)
312b8f126a8SSean Wang #define PMCR_TX_EN BIT(14)
313b8f126a8SSean Wang #define PMCR_RX_EN BIT(13)
314b8f126a8SSean Wang #define PMCR_BACKOFF_EN BIT(9)
315b8f126a8SSean Wang #define PMCR_BACKPR_EN BIT(8)
31640b5d2f1SRené van Dorst #define PMCR_FORCE_EEE1G BIT(7)
31740b5d2f1SRené van Dorst #define PMCR_FORCE_EEE100 BIT(6)
318b8f126a8SSean Wang #define PMCR_TX_FC_EN BIT(5)
319b8f126a8SSean Wang #define PMCR_RX_FC_EN BIT(4)
320b8f126a8SSean Wang #define PMCR_FORCE_SPEED_1000 BIT(3)
3218e6f1521SJohn Crispin #define PMCR_FORCE_SPEED_100 BIT(2)
322b8f126a8SSean Wang #define PMCR_FORCE_FDX BIT(1)
323b8f126a8SSean Wang #define PMCR_FORCE_LNK BIT(0)
324ca366d6cSRené van Dorst #define PMCR_SPEED_MASK (PMCR_FORCE_SPEED_100 | \
325ca366d6cSRené van Dorst PMCR_FORCE_SPEED_1000)
326c288575fSLanden Chao #define MT7531_FORCE_LNK BIT(31)
327c288575fSLanden Chao #define MT7531_FORCE_SPD BIT(30)
328c288575fSLanden Chao #define MT7531_FORCE_DPX BIT(29)
329c288575fSLanden Chao #define MT7531_FORCE_RX_FC BIT(28)
330c288575fSLanden Chao #define MT7531_FORCE_TX_FC BIT(27)
331c288575fSLanden Chao #define MT7531_FORCE_MODE (MT7531_FORCE_LNK | \
332c288575fSLanden Chao MT7531_FORCE_SPD | \
333c288575fSLanden Chao MT7531_FORCE_DPX | \
334c288575fSLanden Chao MT7531_FORCE_RX_FC | \
335c288575fSLanden Chao MT7531_FORCE_TX_FC)
336110c18bfSDaniel Golle #define PMCR_FORCE_MODE_ID(id) ((((id) == ID_MT7531) || ((id) == ID_MT7988)) ? \
337110c18bfSDaniel Golle MT7531_FORCE_MODE : PMCR_FORCE_MODE)
3381d01145fSRené van Dorst #define PMCR_LINK_SETTINGS_MASK (PMCR_TX_EN | PMCR_FORCE_SPEED_1000 | \
3391d01145fSRené van Dorst PMCR_RX_EN | PMCR_FORCE_SPEED_100 | \
3401d01145fSRené van Dorst PMCR_TX_FC_EN | PMCR_RX_FC_EN | \
34140b5d2f1SRené van Dorst PMCR_FORCE_FDX | PMCR_FORCE_LNK | \
34240b5d2f1SRené van Dorst PMCR_FORCE_EEE1G | PMCR_FORCE_EEE100)
343c288575fSLanden Chao #define PMCR_CPU_PORT_SETTING(id) (PMCR_FORCE_MODE_ID((id)) | \
344c288575fSLanden Chao PMCR_IFG_XMIT(1) | PMCR_MAC_MODE | \
345c288575fSLanden Chao PMCR_BACKOFF_EN | PMCR_BACKPR_EN | \
346c288575fSLanden Chao PMCR_TX_EN | PMCR_RX_EN | \
347c288575fSLanden Chao PMCR_TX_FC_EN | PMCR_RX_FC_EN | \
348c288575fSLanden Chao PMCR_FORCE_SPEED_1000 | \
349c288575fSLanden Chao PMCR_FORCE_FDX | PMCR_FORCE_LNK)
350b8f126a8SSean Wang
35140b5d2f1SRené van Dorst #define MT7530_PMEEECR_P(x) (0x3004 + (x) * 0x100)
35240b5d2f1SRené van Dorst #define WAKEUP_TIME_1000(x) (((x) & 0xFF) << 24)
35340b5d2f1SRené van Dorst #define WAKEUP_TIME_100(x) (((x) & 0xFF) << 16)
35440b5d2f1SRené van Dorst #define LPI_THRESH_MASK GENMASK(15, 4)
35540b5d2f1SRené van Dorst #define LPI_THRESH_SHT 4
35640b5d2f1SRené van Dorst #define SET_LPI_THRESH(x) (((x) << LPI_THRESH_SHT) & LPI_THRESH_MASK)
35740b5d2f1SRené van Dorst #define GET_LPI_THRESH(x) (((x) & LPI_THRESH_MASK) >> LPI_THRESH_SHT)
35840b5d2f1SRené van Dorst #define LPI_MODE_EN BIT(0)
35940b5d2f1SRené van Dorst
360b8f126a8SSean Wang #define MT7530_PMSR_P(x) (0x3008 + (x) * 0x100)
361ca366d6cSRené van Dorst #define PMSR_EEE1G BIT(7)
362ca366d6cSRené van Dorst #define PMSR_EEE100M BIT(6)
363ca366d6cSRené van Dorst #define PMSR_RX_FC BIT(5)
364ca366d6cSRené van Dorst #define PMSR_TX_FC BIT(4)
365ca366d6cSRené van Dorst #define PMSR_SPEED_1000 BIT(3)
366ca366d6cSRené van Dorst #define PMSR_SPEED_100 BIT(2)
367ca366d6cSRené van Dorst #define PMSR_SPEED_10 0x00
368ca366d6cSRené van Dorst #define PMSR_SPEED_MASK (PMSR_SPEED_100 | PMSR_SPEED_1000)
369ca366d6cSRené van Dorst #define PMSR_DPX BIT(1)
370ca366d6cSRené van Dorst #define PMSR_LINK BIT(0)
371b8f126a8SSean Wang
372c288575fSLanden Chao /* Register for port debug count */
373c288575fSLanden Chao #define MT7531_DBG_CNT(x) (0x3018 + (x) * 0x100)
374c288575fSLanden Chao #define MT7531_DIS_CLR BIT(31)
375c288575fSLanden Chao
3769470174eSDENG Qingfang #define MT7530_GMACCR 0x30e0
3779470174eSDENG Qingfang #define MAX_RX_JUMBO(x) ((x) << 2)
3789470174eSDENG Qingfang #define MAX_RX_JUMBO_MASK GENMASK(5, 2)
3799470174eSDENG Qingfang #define MAX_RX_PKT_LEN_MASK GENMASK(1, 0)
3809470174eSDENG Qingfang #define MAX_RX_PKT_LEN_1522 0x0
3819470174eSDENG Qingfang #define MAX_RX_PKT_LEN_1536 0x1
3829470174eSDENG Qingfang #define MAX_RX_PKT_LEN_1552 0x2
3839470174eSDENG Qingfang #define MAX_RX_PKT_LEN_JUMBO 0x3
3849470174eSDENG Qingfang
385b8f126a8SSean Wang /* Register for MIB */
386b8f126a8SSean Wang #define MT7530_PORT_MIB_COUNTER(x) (0x4000 + (x) * 0x100)
387b8f126a8SSean Wang #define MT7530_MIB_CCR 0x4fe0
388b8f126a8SSean Wang #define CCR_MIB_ENABLE BIT(31)
389b8f126a8SSean Wang #define CCR_RX_OCT_CNT_GOOD BIT(7)
390b8f126a8SSean Wang #define CCR_RX_OCT_CNT_BAD BIT(6)
391b8f126a8SSean Wang #define CCR_TX_OCT_CNT_GOOD BIT(5)
392b8f126a8SSean Wang #define CCR_TX_OCT_CNT_BAD BIT(4)
393b8f126a8SSean Wang #define CCR_MIB_FLUSH (CCR_RX_OCT_CNT_GOOD | \
394b8f126a8SSean Wang CCR_RX_OCT_CNT_BAD | \
395b8f126a8SSean Wang CCR_TX_OCT_CNT_GOOD | \
396b8f126a8SSean Wang CCR_TX_OCT_CNT_BAD)
397b8f126a8SSean Wang #define CCR_MIB_ACTIVATE (CCR_MIB_ENABLE | \
398b8f126a8SSean Wang CCR_RX_OCT_CNT_GOOD | \
399b8f126a8SSean Wang CCR_RX_OCT_CNT_BAD | \
400b8f126a8SSean Wang CCR_TX_OCT_CNT_GOOD | \
401b8f126a8SSean Wang CCR_TX_OCT_CNT_BAD)
402c288575fSLanden Chao
403c288575fSLanden Chao /* MT7531 SGMII register group */
4045b89aeaeSDaniel Golle #define MT7531_SGMII_REG_BASE(p) (0x5000 + ((p) - 5) * 0x1000)
4055b89aeaeSDaniel Golle #define MT7531_PHYA_CTRL_SIGNAL3 0x128
406c288575fSLanden Chao
407b8f126a8SSean Wang /* Register for system reset */
408b8f126a8SSean Wang #define MT7530_SYS_CTRL 0x7000
409b8f126a8SSean Wang #define SYS_CTRL_PHY_RST BIT(2)
410b8f126a8SSean Wang #define SYS_CTRL_SW_RST BIT(1)
411b8f126a8SSean Wang #define SYS_CTRL_REG_RST BIT(0)
412b8f126a8SSean Wang
413ba751e28SDENG Qingfang /* Register for system interrupt */
414ba751e28SDENG Qingfang #define MT7530_SYS_INT_EN 0x7008
415ba751e28SDENG Qingfang
416ba751e28SDENG Qingfang /* Register for system interrupt status */
417ba751e28SDENG Qingfang #define MT7530_SYS_INT_STS 0x700c
418ba751e28SDENG Qingfang
419c288575fSLanden Chao /* Register for PHY Indirect Access Control */
420c288575fSLanden Chao #define MT7531_PHY_IAC 0x701C
421c288575fSLanden Chao #define MT7531_PHY_ACS_ST BIT(31)
422c288575fSLanden Chao #define MT7531_MDIO_REG_ADDR_MASK (0x1f << 25)
423c288575fSLanden Chao #define MT7531_MDIO_PHY_ADDR_MASK (0x1f << 20)
424c288575fSLanden Chao #define MT7531_MDIO_CMD_MASK (0x3 << 18)
425c288575fSLanden Chao #define MT7531_MDIO_ST_MASK (0x3 << 16)
426c288575fSLanden Chao #define MT7531_MDIO_RW_DATA_MASK (0xffff)
427c288575fSLanden Chao #define MT7531_MDIO_REG_ADDR(x) (((x) & 0x1f) << 25)
428c288575fSLanden Chao #define MT7531_MDIO_DEV_ADDR(x) (((x) & 0x1f) << 25)
429c288575fSLanden Chao #define MT7531_MDIO_PHY_ADDR(x) (((x) & 0x1f) << 20)
430c288575fSLanden Chao #define MT7531_MDIO_CMD(x) (((x) & 0x3) << 18)
431c288575fSLanden Chao #define MT7531_MDIO_ST(x) (((x) & 0x3) << 16)
432c288575fSLanden Chao
433c288575fSLanden Chao enum mt7531_phy_iac_cmd {
434c288575fSLanden Chao MT7531_MDIO_ADDR = 0,
435c288575fSLanden Chao MT7531_MDIO_WRITE = 1,
436c288575fSLanden Chao MT7531_MDIO_READ = 2,
437c288575fSLanden Chao MT7531_MDIO_READ_CL45 = 3,
438c288575fSLanden Chao };
439c288575fSLanden Chao
440c288575fSLanden Chao /* MDIO_ST: MDIO start field */
441c288575fSLanden Chao enum mt7531_mdio_st {
442c288575fSLanden Chao MT7531_MDIO_ST_CL45 = 0,
443c288575fSLanden Chao MT7531_MDIO_ST_CL22 = 1,
444c288575fSLanden Chao };
445c288575fSLanden Chao
446c288575fSLanden Chao #define MT7531_MDIO_CL22_READ (MT7531_MDIO_ST(MT7531_MDIO_ST_CL22) | \
447c288575fSLanden Chao MT7531_MDIO_CMD(MT7531_MDIO_READ))
448c288575fSLanden Chao #define MT7531_MDIO_CL22_WRITE (MT7531_MDIO_ST(MT7531_MDIO_ST_CL22) | \
449c288575fSLanden Chao MT7531_MDIO_CMD(MT7531_MDIO_WRITE))
450c288575fSLanden Chao #define MT7531_MDIO_CL45_ADDR (MT7531_MDIO_ST(MT7531_MDIO_ST_CL45) | \
451c288575fSLanden Chao MT7531_MDIO_CMD(MT7531_MDIO_ADDR))
452c288575fSLanden Chao #define MT7531_MDIO_CL45_READ (MT7531_MDIO_ST(MT7531_MDIO_ST_CL45) | \
453c288575fSLanden Chao MT7531_MDIO_CMD(MT7531_MDIO_READ))
454c288575fSLanden Chao #define MT7531_MDIO_CL45_WRITE (MT7531_MDIO_ST(MT7531_MDIO_ST_CL45) | \
455c288575fSLanden Chao MT7531_MDIO_CMD(MT7531_MDIO_WRITE))
456c288575fSLanden Chao
457c288575fSLanden Chao /* Register for RGMII clock phase */
458c288575fSLanden Chao #define MT7531_CLKGEN_CTRL 0x7500
459c288575fSLanden Chao #define CLK_SKEW_OUT(x) (((x) & 0x3) << 8)
460c288575fSLanden Chao #define CLK_SKEW_OUT_MASK GENMASK(9, 8)
461c288575fSLanden Chao #define CLK_SKEW_IN(x) (((x) & 0x3) << 6)
462c288575fSLanden Chao #define CLK_SKEW_IN_MASK GENMASK(7, 6)
463c288575fSLanden Chao #define RXCLK_NO_DELAY BIT(5)
464c288575fSLanden Chao #define TXCLK_NO_REVERSE BIT(4)
465c288575fSLanden Chao #define GP_MODE(x) (((x) & 0x3) << 1)
466c288575fSLanden Chao #define GP_MODE_MASK GENMASK(2, 1)
467c288575fSLanden Chao #define GP_CLK_EN BIT(0)
468c288575fSLanden Chao
469c288575fSLanden Chao enum mt7531_gp_mode {
470c288575fSLanden Chao MT7531_GP_MODE_RGMII = 0,
471c288575fSLanden Chao MT7531_GP_MODE_MII = 1,
472c288575fSLanden Chao MT7531_GP_MODE_REV_MII = 2
473c288575fSLanden Chao };
474c288575fSLanden Chao
475c288575fSLanden Chao enum mt7531_clk_skew {
476c288575fSLanden Chao MT7531_CLK_SKEW_NO_CHG = 0,
477c288575fSLanden Chao MT7531_CLK_SKEW_DLY_100PPS = 1,
478c288575fSLanden Chao MT7531_CLK_SKEW_DLY_200PPS = 2,
479c288575fSLanden Chao MT7531_CLK_SKEW_REVERSE = 3,
480c288575fSLanden Chao };
481c288575fSLanden Chao
482b8f126a8SSean Wang /* Register for hw trap status */
483b8f126a8SSean Wang #define MT7530_HWTRAP 0x7800
4847ef6f6f8SRené van Dorst #define HWTRAP_XTAL_MASK (BIT(10) | BIT(9))
4857ef6f6f8SRené van Dorst #define HWTRAP_XTAL_25MHZ (BIT(10) | BIT(9))
4867ef6f6f8SRené van Dorst #define HWTRAP_XTAL_40MHZ (BIT(10))
4877ef6f6f8SRené van Dorst #define HWTRAP_XTAL_20MHZ (BIT(9))
488b8f126a8SSean Wang
489c288575fSLanden Chao #define MT7531_HWTRAP 0x7800
490c288575fSLanden Chao #define HWTRAP_XTAL_FSEL_MASK BIT(7)
491c288575fSLanden Chao #define HWTRAP_XTAL_FSEL_25MHZ BIT(7)
492c288575fSLanden Chao #define HWTRAP_XTAL_FSEL_40MHZ 0
493c288575fSLanden Chao /* Unique fields of (M)HWSTRAP for MT7531 */
494c288575fSLanden Chao #define XTAL_FSEL_S 7
495c288575fSLanden Chao #define XTAL_FSEL_M BIT(7)
496c288575fSLanden Chao #define PHY_EN BIT(6)
497c288575fSLanden Chao #define CHG_STRAP BIT(8)
498c288575fSLanden Chao
499b8f126a8SSean Wang /* Register for hw trap modification */
500b8f126a8SSean Wang #define MT7530_MHWTRAP 0x7804
50138f790a8SRené van Dorst #define MHWTRAP_PHY0_SEL BIT(20)
502b8f126a8SSean Wang #define MHWTRAP_MANUAL BIT(16)
503b8f126a8SSean Wang #define MHWTRAP_P5_MAC_SEL BIT(13)
504b8f126a8SSean Wang #define MHWTRAP_P6_DIS BIT(8)
505b8f126a8SSean Wang #define MHWTRAP_P5_RGMII_MODE BIT(7)
506b8f126a8SSean Wang #define MHWTRAP_P5_DIS BIT(6)
507b8f126a8SSean Wang #define MHWTRAP_PHY_ACCESS BIT(5)
508b8f126a8SSean Wang
509b8f126a8SSean Wang /* Register for TOP signal control */
510b8f126a8SSean Wang #define MT7530_TOP_SIG_CTRL 0x7808
511b8f126a8SSean Wang #define TOP_SIG_CTRL_NORMAL (BIT(17) | BIT(16))
512b8f126a8SSean Wang
513c288575fSLanden Chao #define MT7531_TOP_SIG_SR 0x780c
514c288575fSLanden Chao #define PAD_DUAL_SGMII_EN BIT(1)
515c288575fSLanden Chao #define PAD_MCM_SMI_EN BIT(0)
516c288575fSLanden Chao
517b8f126a8SSean Wang #define MT7530_IO_DRV_CR 0x7810
518b8f126a8SSean Wang #define P5_IO_CLK_DRV(x) ((x) & 0x3)
519b8f126a8SSean Wang #define P5_IO_DATA_DRV(x) (((x) & 0x3) << 4)
520b8f126a8SSean Wang
521c288575fSLanden Chao #define MT7531_CHIP_REV 0x781C
522c288575fSLanden Chao
523c288575fSLanden Chao #define MT7531_PLLGP_EN 0x7820
524c288575fSLanden Chao #define EN_COREPLL BIT(2)
525c288575fSLanden Chao #define SW_CLKSW BIT(1)
526c288575fSLanden Chao #define SW_PLLGP BIT(0)
527c288575fSLanden Chao
528b8f126a8SSean Wang #define MT7530_P6ECR 0x7830
529b8f126a8SSean Wang #define P6_INTF_MODE_MASK 0x3
530b8f126a8SSean Wang #define P6_INTF_MODE(x) ((x) & 0x3)
531b8f126a8SSean Wang
532c288575fSLanden Chao #define MT7531_PLLGP_CR0 0x78a8
533c288575fSLanden Chao #define RG_COREPLL_EN BIT(22)
534c288575fSLanden Chao #define RG_COREPLL_POSDIV_S 23
535c288575fSLanden Chao #define RG_COREPLL_POSDIV_M 0x3800000
536c288575fSLanden Chao #define RG_COREPLL_SDM_PCW_S 1
537c288575fSLanden Chao #define RG_COREPLL_SDM_PCW_M 0x3ffffe
538c288575fSLanden Chao #define RG_COREPLL_SDM_PCW_CHG BIT(0)
539c288575fSLanden Chao
540c288575fSLanden Chao /* Registers for RGMII and SGMII PLL clock */
541c288575fSLanden Chao #define MT7531_ANA_PLLGP_CR2 0x78b0
542c288575fSLanden Chao #define MT7531_ANA_PLLGP_CR5 0x78bc
543c288575fSLanden Chao
544b8f126a8SSean Wang /* Registers for TRGMII on the both side */
545b8f126a8SSean Wang #define MT7530_TRGMII_RCK_CTRL 0x7a00
546b8f126a8SSean Wang #define RX_RST BIT(31)
547b8f126a8SSean Wang #define RXC_DQSISEL BIT(30)
548b8f126a8SSean Wang #define DQSI1_TAP_MASK (0x7f << 8)
549b8f126a8SSean Wang #define DQSI0_TAP_MASK 0x7f
550b8f126a8SSean Wang #define DQSI1_TAP(x) (((x) & 0x7f) << 8)
551b8f126a8SSean Wang #define DQSI0_TAP(x) ((x) & 0x7f)
552b8f126a8SSean Wang
553b8f126a8SSean Wang #define MT7530_TRGMII_RCK_RTT 0x7a04
554b8f126a8SSean Wang #define DQS1_GATE BIT(31)
555b8f126a8SSean Wang #define DQS0_GATE BIT(30)
556b8f126a8SSean Wang
557b8f126a8SSean Wang #define MT7530_TRGMII_RD(x) (0x7a10 + (x) * 8)
558b8f126a8SSean Wang #define BSLIP_EN BIT(31)
559b8f126a8SSean Wang #define EDGE_CHK BIT(30)
560b8f126a8SSean Wang #define RD_TAP_MASK 0x7f
561b8f126a8SSean Wang #define RD_TAP(x) ((x) & 0x7f)
562b8f126a8SSean Wang
563b8f126a8SSean Wang #define MT7530_TRGMII_TXCTRL 0x7a40
564b8f126a8SSean Wang #define TRAIN_TXEN BIT(31)
565b8f126a8SSean Wang #define TXC_INV BIT(30)
566b8f126a8SSean Wang #define TX_RST BIT(28)
567b8f126a8SSean Wang
568b8f126a8SSean Wang #define MT7530_TRGMII_TD_ODT(i) (0x7a54 + 8 * (i))
569b8f126a8SSean Wang #define TD_DM_DRVP(x) ((x) & 0xf)
570b8f126a8SSean Wang #define TD_DM_DRVN(x) (((x) & 0xf) << 4)
571b8f126a8SSean Wang
572b8f126a8SSean Wang #define MT7530_TRGMII_TCK_CTRL 0x7a78
573b8f126a8SSean Wang #define TCK_TAP(x) (((x) & 0xf) << 8)
574b8f126a8SSean Wang
575b8f126a8SSean Wang #define MT7530_P5RGMIIRXCR 0x7b00
576b8f126a8SSean Wang #define CSR_RGMII_EDGE_ALIGN BIT(8)
577b8f126a8SSean Wang #define CSR_RGMII_RXC_0DEG_CFG(x) ((x) & 0xf)
578b8f126a8SSean Wang
579b8f126a8SSean Wang #define MT7530_P5RGMIITXCR 0x7b04
580b8f126a8SSean Wang #define CSR_RGMII_TXC_CFG(x) ((x) & 0x1f)
581b8f126a8SSean Wang
582c288575fSLanden Chao /* Registers for GPIO mode */
583c288575fSLanden Chao #define MT7531_GPIO_MODE0 0x7c0c
584c288575fSLanden Chao #define MT7531_GPIO0_MASK GENMASK(3, 0)
585c288575fSLanden Chao #define MT7531_GPIO0_INTERRUPT 1
586c288575fSLanden Chao
587c288575fSLanden Chao #define MT7531_GPIO_MODE1 0x7c10
588c288575fSLanden Chao #define MT7531_GPIO11_RG_RXD2_MASK GENMASK(15, 12)
589c288575fSLanden Chao #define MT7531_EXT_P_MDC_11 (2 << 12)
590c288575fSLanden Chao #define MT7531_GPIO12_RG_RXD3_MASK GENMASK(19, 16)
591c288575fSLanden Chao #define MT7531_EXT_P_MDIO_12 (2 << 16)
592c288575fSLanden Chao
593429a0edeSDENG Qingfang /* Registers for LED GPIO control (MT7530 only)
594429a0edeSDENG Qingfang * All registers follow this pattern:
595429a0edeSDENG Qingfang * [ 2: 0] port 0
596429a0edeSDENG Qingfang * [ 6: 4] port 1
597429a0edeSDENG Qingfang * [10: 8] port 2
598429a0edeSDENG Qingfang * [14:12] port 3
599429a0edeSDENG Qingfang * [18:16] port 4
600429a0edeSDENG Qingfang */
601429a0edeSDENG Qingfang
602429a0edeSDENG Qingfang /* LED enable, 0: Disable, 1: Enable (Default) */
603429a0edeSDENG Qingfang #define MT7530_LED_EN 0x7d00
604429a0edeSDENG Qingfang /* LED mode, 0: GPIO mode, 1: PHY mode (Default) */
605429a0edeSDENG Qingfang #define MT7530_LED_IO_MODE 0x7d04
606429a0edeSDENG Qingfang /* GPIO direction, 0: Input, 1: Output */
607429a0edeSDENG Qingfang #define MT7530_LED_GPIO_DIR 0x7d10
608429a0edeSDENG Qingfang /* GPIO output enable, 0: Disable, 1: Enable */
609429a0edeSDENG Qingfang #define MT7530_LED_GPIO_OE 0x7d14
610429a0edeSDENG Qingfang /* GPIO value, 0: Low, 1: High */
611429a0edeSDENG Qingfang #define MT7530_LED_GPIO_DATA 0x7d18
612429a0edeSDENG Qingfang
613b8f126a8SSean Wang #define MT7530_CREV 0x7ffc
614b8f126a8SSean Wang #define CHIP_NAME_SHIFT 16
615b8f126a8SSean Wang #define MT7530_ID 0x7530
616b8f126a8SSean Wang
617c288575fSLanden Chao #define MT7531_CREV 0x781C
618c288575fSLanden Chao #define CHIP_REV_M 0x0f
619c288575fSLanden Chao #define MT7531_ID 0x7531
620c288575fSLanden Chao
621b8f126a8SSean Wang /* Registers for core PLL access through mmd indirect */
622b8f126a8SSean Wang #define CORE_PLL_GROUP2 0x401
623b8f126a8SSean Wang #define RG_SYSPLL_EN_NORMAL BIT(15)
624b8f126a8SSean Wang #define RG_SYSPLL_VODEN BIT(14)
625b8f126a8SSean Wang #define RG_SYSPLL_LF BIT(13)
626b8f126a8SSean Wang #define RG_SYSPLL_RST_DLY(x) (((x) & 0x3) << 12)
627b8f126a8SSean Wang #define RG_SYSPLL_LVROD_EN BIT(10)
628b8f126a8SSean Wang #define RG_SYSPLL_PREDIV(x) (((x) & 0x3) << 8)
629b8f126a8SSean Wang #define RG_SYSPLL_POSDIV(x) (((x) & 0x3) << 5)
630b8f126a8SSean Wang #define RG_SYSPLL_FBKSEL BIT(4)
631b8f126a8SSean Wang #define RT_SYSPLL_EN_AFE_OLT BIT(0)
632b8f126a8SSean Wang
633b8f126a8SSean Wang #define CORE_PLL_GROUP4 0x403
634b8f126a8SSean Wang #define RG_SYSPLL_DDSFBK_EN BIT(12)
635b8f126a8SSean Wang #define RG_SYSPLL_BIAS_EN BIT(11)
636b8f126a8SSean Wang #define RG_SYSPLL_BIAS_LPF_EN BIT(10)
637*bd41ee1eSArınç ÜNAL #define MT7531_RG_SYSPLL_DMY2 BIT(6)
638c288575fSLanden Chao #define MT7531_PHY_PLL_OFF BIT(5)
639c288575fSLanden Chao #define MT7531_PHY_PLL_BYPASS_MODE BIT(4)
640c288575fSLanden Chao
641c288575fSLanden Chao #define MT753X_CTRL_PHY_ADDR 0
642b8f126a8SSean Wang
643b8f126a8SSean Wang #define CORE_PLL_GROUP5 0x404
644b8f126a8SSean Wang #define RG_LCDDS_PCW_NCPO1(x) ((x) & 0xffff)
645b8f126a8SSean Wang
646b8f126a8SSean Wang #define CORE_PLL_GROUP6 0x405
647b8f126a8SSean Wang #define RG_LCDDS_PCW_NCPO0(x) ((x) & 0xffff)
648b8f126a8SSean Wang
649b8f126a8SSean Wang #define CORE_PLL_GROUP7 0x406
650b8f126a8SSean Wang #define RG_LCDDS_PWDB BIT(15)
651b8f126a8SSean Wang #define RG_LCDDS_ISO_EN BIT(13)
652b8f126a8SSean Wang #define RG_LCCDS_C(x) (((x) & 0x7) << 4)
653b8f126a8SSean Wang #define RG_LCDDS_PCW_NCPO_CHG BIT(3)
654b8f126a8SSean Wang
655b8f126a8SSean Wang #define CORE_PLL_GROUP10 0x409
656b8f126a8SSean Wang #define RG_LCDDS_SSC_DELTA(x) ((x) & 0xfff)
657b8f126a8SSean Wang
658b8f126a8SSean Wang #define CORE_PLL_GROUP11 0x40a
659b8f126a8SSean Wang #define RG_LCDDS_SSC_DELTA1(x) ((x) & 0xfff)
660b8f126a8SSean Wang
661b8f126a8SSean Wang #define CORE_GSWPLL_GRP1 0x40d
662b8f126a8SSean Wang #define RG_GSWPLL_PREDIV(x) (((x) & 0x3) << 14)
663b8f126a8SSean Wang #define RG_GSWPLL_POSDIV_200M(x) (((x) & 0x3) << 12)
664b8f126a8SSean Wang #define RG_GSWPLL_EN_PRE BIT(11)
665b8f126a8SSean Wang #define RG_GSWPLL_FBKSEL BIT(10)
666b8f126a8SSean Wang #define RG_GSWPLL_BP BIT(9)
667b8f126a8SSean Wang #define RG_GSWPLL_BR BIT(8)
668b8f126a8SSean Wang #define RG_GSWPLL_FBKDIV_200M(x) ((x) & 0xff)
669b8f126a8SSean Wang
670b8f126a8SSean Wang #define CORE_GSWPLL_GRP2 0x40e
671b8f126a8SSean Wang #define RG_GSWPLL_POSDIV_500M(x) (((x) & 0x3) << 8)
672b8f126a8SSean Wang #define RG_GSWPLL_FBKDIV_500M(x) ((x) & 0xff)
673b8f126a8SSean Wang
674b8f126a8SSean Wang #define CORE_TRGMII_GSW_CLK_CG 0x410
675b8f126a8SSean Wang #define REG_GSWCK_EN BIT(0)
676b8f126a8SSean Wang #define REG_TRGMIICK_EN BIT(1)
677b8f126a8SSean Wang
678b8f126a8SSean Wang #define MIB_DESC(_s, _o, _n) \
679b8f126a8SSean Wang { \
680b8f126a8SSean Wang .size = (_s), \
681b8f126a8SSean Wang .offset = (_o), \
682b8f126a8SSean Wang .name = (_n), \
683b8f126a8SSean Wang }
684b8f126a8SSean Wang
685b8f126a8SSean Wang struct mt7530_mib_desc {
686b8f126a8SSean Wang unsigned int size;
687b8f126a8SSean Wang unsigned int offset;
688b8f126a8SSean Wang const char *name;
689b8f126a8SSean Wang };
690b8f126a8SSean Wang
691b8f126a8SSean Wang struct mt7530_fdb {
692b8f126a8SSean Wang u16 vid;
693b8f126a8SSean Wang u8 port_mask;
694b8f126a8SSean Wang u8 aging;
695b8f126a8SSean Wang u8 mac[6];
696b8f126a8SSean Wang bool noarp;
697b8f126a8SSean Wang };
698b8f126a8SSean Wang
69983163f7dSSean Wang /* struct mt7530_port - This is the main data structure for holding the state
70083163f7dSSean Wang * of the port.
70183163f7dSSean Wang * @enable: The status used for show port is enabled or not.
70283163f7dSSean Wang * @pm: The matrix used to show all connections with the port.
70383163f7dSSean Wang * @pvid: The VLAN specified is to be considered a PVID at ingress. Any
70483163f7dSSean Wang * untagged frames will be assigned to the related VLAN.
7055b89aeaeSDaniel Golle * @sgmii_pcs: Pointer to PCS instance for SerDes ports
70683163f7dSSean Wang */
707b8f126a8SSean Wang struct mt7530_port {
708b8f126a8SSean Wang bool enable;
709b8f126a8SSean Wang u32 pm;
71083163f7dSSean Wang u16 pvid;
7115b89aeaeSDaniel Golle struct phylink_pcs *sgmii_pcs;
712b8f126a8SSean Wang };
713b8f126a8SSean Wang
71438f790a8SRené van Dorst /* Port 5 interface select definitions */
71538f790a8SRené van Dorst enum p5_interface_select {
71638f790a8SRené van Dorst P5_DISABLED = 0,
71738f790a8SRené van Dorst P5_INTF_SEL_PHY_P0,
71838f790a8SRené van Dorst P5_INTF_SEL_PHY_P4,
71938f790a8SRené van Dorst P5_INTF_SEL_GMAC5,
720c288575fSLanden Chao P5_INTF_SEL_GMAC5_SGMII,
72138f790a8SRené van Dorst };
72238f790a8SRené van Dorst
723ba751e28SDENG Qingfang struct mt7530_priv;
724ba751e28SDENG Qingfang
725cbd1f243SRussell King (Oracle) struct mt753x_pcs {
726cbd1f243SRussell King (Oracle) struct phylink_pcs pcs;
727cbd1f243SRussell King (Oracle) struct mt7530_priv *priv;
728cbd1f243SRussell King (Oracle) int port;
729cbd1f243SRussell King (Oracle) };
730cbd1f243SRussell King (Oracle)
73188bdef8bSLanden Chao /* struct mt753x_info - This is the main data structure for holding the specific
73288bdef8bSLanden Chao * part for each supported device
73388bdef8bSLanden Chao * @sw_setup: Holding the handler to a device initialization
734defa2e54SAndrew Lunn * @phy_read_c22: Holding the way reading PHY port using C22
735defa2e54SAndrew Lunn * @phy_write_c22: Holding the way writing PHY port using C22
736defa2e54SAndrew Lunn * @phy_read_c45: Holding the way reading PHY port using C45
737defa2e54SAndrew Lunn * @phy_write_c45: Holding the way writing PHY port using C45
73888bdef8bSLanden Chao * @pad_setup: Holding the way setting up the bus pad for a certain
73988bdef8bSLanden Chao * MAC port
74088bdef8bSLanden Chao * @phy_mode_supported: Check if the PHY type is being supported on a certain
74188bdef8bSLanden Chao * port
74288bdef8bSLanden Chao * @mac_port_validate: Holding the way to set addition validate type for a
74388bdef8bSLanden Chao * certan MAC port
74488bdef8bSLanden Chao * @mac_port_config: Holding the way setting up the PHY attribute to a
74588bdef8bSLanden Chao * certain MAC port
74688bdef8bSLanden Chao */
74788bdef8bSLanden Chao struct mt753x_info {
74888bdef8bSLanden Chao enum mt753x_id id;
74988bdef8bSLanden Chao
750cbd1f243SRussell King (Oracle) const struct phylink_pcs_ops *pcs_ops;
751cbd1f243SRussell King (Oracle)
75288bdef8bSLanden Chao int (*sw_setup)(struct dsa_switch *ds);
753defa2e54SAndrew Lunn int (*phy_read_c22)(struct mt7530_priv *priv, int port, int regnum);
754defa2e54SAndrew Lunn int (*phy_write_c22)(struct mt7530_priv *priv, int port, int regnum,
755defa2e54SAndrew Lunn u16 val);
756defa2e54SAndrew Lunn int (*phy_read_c45)(struct mt7530_priv *priv, int port, int devad,
757defa2e54SAndrew Lunn int regnum);
758defa2e54SAndrew Lunn int (*phy_write_c45)(struct mt7530_priv *priv, int port, int devad,
759defa2e54SAndrew Lunn int regnum, u16 val);
76088bdef8bSLanden Chao int (*pad_setup)(struct dsa_switch *ds, phy_interface_t interface);
761c288575fSLanden Chao int (*cpu_port_config)(struct dsa_switch *ds, int port);
76259c2215fSRussell King (Oracle) void (*mac_port_get_caps)(struct dsa_switch *ds, int port,
76359c2215fSRussell King (Oracle) struct phylink_config *config);
76488bdef8bSLanden Chao void (*mac_port_validate)(struct dsa_switch *ds, int port,
7657c04c848SRussell King (Oracle) phy_interface_t interface,
76688bdef8bSLanden Chao unsigned long *supported);
76788bdef8bSLanden Chao int (*mac_port_config)(struct dsa_switch *ds, int port,
76888bdef8bSLanden Chao unsigned int mode,
76988bdef8bSLanden Chao phy_interface_t interface);
77088bdef8bSLanden Chao };
77188bdef8bSLanden Chao
772b8f126a8SSean Wang /* struct mt7530_priv - This is the main data structure for holding the state
773b8f126a8SSean Wang * of the driver
774b8f126a8SSean Wang * @dev: The device pointer
775b8f126a8SSean Wang * @ds: The pointer to the dsa core structure
776b8f126a8SSean Wang * @bus: The bus used for the device and built-in PHY
777a08c0455SDaniel Golle * @regmap: The regmap instance representing all switch registers
778b8f126a8SSean Wang * @rstc: The pointer to reset control used by MCM
779b8f126a8SSean Wang * @core_pwr: The power supplied into the core
780b8f126a8SSean Wang * @io_pwr: The power supplied into the I/O
781b8f126a8SSean Wang * @reset: The descriptor for GPIO line tied to its reset pin
782b8f126a8SSean Wang * @mcm: Flag for distinguishing if standalone IC or module
783b8f126a8SSean Wang * coupling
784b8f126a8SSean Wang * @ports: Holding the state among ports
785b8f126a8SSean Wang * @reg_mutex: The lock for protecting among process accessing
786b8f126a8SSean Wang * registers
787ca366d6cSRené van Dorst * @p6_interface Holding the current port 6 interface
78838f790a8SRené van Dorst * @p5_intf_sel: Holding the current port 5 interface select
789ba751e28SDENG Qingfang * @irq: IRQ number of the switch
790ba751e28SDENG Qingfang * @irq_domain: IRQ domain of the switch irq_chip
791ba751e28SDENG Qingfang * @irq_enable: IRQ enable bits, synced to SYS_INT_EN
79291daa4f6SDaniel Golle * @create_sgmii: Pointer to function creating SGMII PCS instance(s)
793b8f126a8SSean Wang */
794b8f126a8SSean Wang struct mt7530_priv {
795b8f126a8SSean Wang struct device *dev;
796b8f126a8SSean Wang struct dsa_switch *ds;
797b8f126a8SSean Wang struct mii_bus *bus;
798a08c0455SDaniel Golle struct regmap *regmap;
799b8f126a8SSean Wang struct reset_control *rstc;
800b8f126a8SSean Wang struct regulator *core_pwr;
801b8f126a8SSean Wang struct regulator *io_pwr;
802b8f126a8SSean Wang struct gpio_desc *reset;
80388bdef8bSLanden Chao const struct mt753x_info *info;
804ddda1ac1SGreg Ungerer unsigned int id;
805b8f126a8SSean Wang bool mcm;
806ca366d6cSRené van Dorst phy_interface_t p6_interface;
80738f790a8SRené van Dorst phy_interface_t p5_interface;
80838f790a8SRené van Dorst unsigned int p5_intf_sel;
80937feab60SDENG Qingfang u8 mirror_rx;
81037feab60SDENG Qingfang u8 mirror_tx;
811b8f126a8SSean Wang struct mt7530_port ports[MT7530_NUM_PORTS];
812cbd1f243SRussell King (Oracle) struct mt753x_pcs pcs[MT7530_NUM_PORTS];
813b8f126a8SSean Wang /* protect among processes for registers access*/
814b8f126a8SSean Wang struct mutex reg_mutex;
815ba751e28SDENG Qingfang int irq;
816ba751e28SDENG Qingfang struct irq_domain *irq_domain;
817ba751e28SDENG Qingfang u32 irq_enable;
81891daa4f6SDaniel Golle int (*create_sgmii)(struct mt7530_priv *priv, bool dual_sgmii);
819b8f126a8SSean Wang };
820b8f126a8SSean Wang
82183163f7dSSean Wang struct mt7530_hw_vlan_entry {
82283163f7dSSean Wang int port;
82383163f7dSSean Wang u8 old_members;
82483163f7dSSean Wang bool untagged;
82583163f7dSSean Wang };
82683163f7dSSean Wang
mt7530_hw_vlan_entry_init(struct mt7530_hw_vlan_entry * e,int port,bool untagged)82783163f7dSSean Wang static inline void mt7530_hw_vlan_entry_init(struct mt7530_hw_vlan_entry *e,
82883163f7dSSean Wang int port, bool untagged)
82983163f7dSSean Wang {
83083163f7dSSean Wang e->port = port;
83183163f7dSSean Wang e->untagged = untagged;
83283163f7dSSean Wang }
83383163f7dSSean Wang
83483163f7dSSean Wang typedef void (*mt7530_vlan_op)(struct mt7530_priv *,
83583163f7dSSean Wang struct mt7530_hw_vlan_entry *);
83683163f7dSSean Wang
837b8f126a8SSean Wang struct mt7530_hw_stats {
838b8f126a8SSean Wang const char *string;
839b8f126a8SSean Wang u16 reg;
840b8f126a8SSean Wang u8 sizeof_stat;
841b8f126a8SSean Wang };
842b8f126a8SSean Wang
843b8f126a8SSean Wang struct mt7530_dummy_poll {
844b8f126a8SSean Wang struct mt7530_priv *priv;
845b8f126a8SSean Wang u32 reg;
846b8f126a8SSean Wang };
847b8f126a8SSean Wang
INIT_MT7530_DUMMY_POLL(struct mt7530_dummy_poll * p,struct mt7530_priv * priv,u32 reg)848b8f126a8SSean Wang static inline void INIT_MT7530_DUMMY_POLL(struct mt7530_dummy_poll *p,
849b8f126a8SSean Wang struct mt7530_priv *priv, u32 reg)
850b8f126a8SSean Wang {
851b8f126a8SSean Wang p->priv = priv;
852b8f126a8SSean Wang p->reg = reg;
853b8f126a8SSean Wang }
854b8f126a8SSean Wang
855cb675afcSDaniel Golle int mt7530_probe_common(struct mt7530_priv *priv);
856cb675afcSDaniel Golle void mt7530_remove_common(struct mt7530_priv *priv);
857cb675afcSDaniel Golle
858cb675afcSDaniel Golle extern const struct dsa_switch_ops mt7530_switch_ops;
859cb675afcSDaniel Golle extern const struct mt753x_info mt753x_table[];
860cb675afcSDaniel Golle
861b8f126a8SSean Wang #endif /* __MT7530_H */
862