xref: /openbmc/linux/drivers/net/dsa/microchip/ksz_common.h (revision f3d890f5f90ebadab82fbfce4bb80aefd97def34)
1b31141d3SNishad Kamdar /* SPDX-License-Identifier: GPL-2.0 */
2b31141d3SNishad Kamdar /* Microchip switch driver common header
3c2e86691STristram Ha  *
47c6ff470STristram Ha  * Copyright (C) 2017-2019 Microchip Technology Inc.
5c2e86691STristram Ha  */
6c2e86691STristram Ha 
7c2e86691STristram Ha #ifndef __KSZ_COMMON_H
8c2e86691STristram Ha #define __KSZ_COMMON_H
9c2e86691STristram Ha 
106a7abc61SMarek Vasut #include <linux/etherdevice.h>
116a7abc61SMarek Vasut #include <linux/kernel.h>
126a7abc61SMarek Vasut #include <linux/mutex.h>
136a7abc61SMarek Vasut #include <linux/phy.h>
14ee394feaSMarek Vasut #include <linux/regmap.h>
156a7abc61SMarek Vasut #include <net/dsa.h>
166a7abc61SMarek Vasut 
1765ac79e1SArun Ramadoss #define KSZ_MAX_NUM_PORTS 8
1865ac79e1SArun Ramadoss 
196a7abc61SMarek Vasut struct vlan_table {
206a7abc61SMarek Vasut 	u32 table[3];
216a7abc61SMarek Vasut };
226a7abc61SMarek Vasut 
236a7abc61SMarek Vasut struct ksz_port_mib {
246a7abc61SMarek Vasut 	struct mutex cnt_mutex;		/* structure access */
256a7abc61SMarek Vasut 	u8 cnt_ptr;
266a7abc61SMarek Vasut 	u64 *counters;
27a7f4f13aSOleksij Rempel 	struct rtnl_link_stats64 stats64;
28c4748ff6SOleksij Rempel 	struct ethtool_pause_stats pause_stats;
29a7f4f13aSOleksij Rempel 	struct spinlock stats64_lock;
306a7abc61SMarek Vasut };
316a7abc61SMarek Vasut 
32a530e6f2SArun Ramadoss struct ksz_mib_names {
33a530e6f2SArun Ramadoss 	int index;
34a530e6f2SArun Ramadoss 	char string[ETH_GSTRING_LEN];
35a530e6f2SArun Ramadoss };
36a530e6f2SArun Ramadoss 
37462d5250SArun Ramadoss struct ksz_chip_data {
38462d5250SArun Ramadoss 	u32 chip_id;
39462d5250SArun Ramadoss 	const char *dev_name;
40462d5250SArun Ramadoss 	int num_vlans;
41462d5250SArun Ramadoss 	int num_alus;
42462d5250SArun Ramadoss 	int num_statics;
43462d5250SArun Ramadoss 	int cpu_ports;
44462d5250SArun Ramadoss 	int port_cnt;
456ec23aaaSArun Ramadoss 	const struct ksz_dev_ops *ops;
46462d5250SArun Ramadoss 	bool phy_errata_9477;
47462d5250SArun Ramadoss 	bool ksz87xx_eee_link_erratum;
48a530e6f2SArun Ramadoss 	const struct ksz_mib_names *mib_names;
49a530e6f2SArun Ramadoss 	int mib_cnt;
50a530e6f2SArun Ramadoss 	u8 reg_mib_cnt;
51a02579dfSArun Ramadoss 	const u16 *regs;
52d23a5e18SArun Ramadoss 	const u32 *masks;
5334e48383SArun Ramadoss 	const u8 *shifts;
54aa5b8b73SArun Ramadoss 	const u8 *xmii_ctrl0;
5546f80fa8SArun Ramadoss 	const u8 *xmii_ctrl1;
56e593df51SArun Ramadoss 	int stp_ctrl_reg;
571ca6437fSArun Ramadoss 	int broadcast_ctrl_reg;
580abab9f3SArun Ramadoss 	int multicast_ctrl_reg;
59ad08ac18SArun Ramadoss 	int start_ctrl_reg;
6065ac79e1SArun Ramadoss 	bool supports_mii[KSZ_MAX_NUM_PORTS];
6165ac79e1SArun Ramadoss 	bool supports_rmii[KSZ_MAX_NUM_PORTS];
6265ac79e1SArun Ramadoss 	bool supports_rgmii[KSZ_MAX_NUM_PORTS];
6365ac79e1SArun Ramadoss 	bool internal_phy[KSZ_MAX_NUM_PORTS];
64462d5250SArun Ramadoss };
65462d5250SArun Ramadoss 
666a7abc61SMarek Vasut struct ksz_port {
678f4f58f8SBen Hutchings 	bool remove_tag;		/* Remove Tag flag set, for ksz8795 only */
686a7abc61SMarek Vasut 	int stp_state;
696a7abc61SMarek Vasut 	struct phy_device phydev;
706a7abc61SMarek Vasut 
716a7abc61SMarek Vasut 	u32 on:1;			/* port is not disabled by hardware */
726a7abc61SMarek Vasut 	u32 phy:1;			/* port has a PHY */
736a7abc61SMarek Vasut 	u32 fiber:1;			/* port is fiber */
746a7abc61SMarek Vasut 	u32 sgmii:1;			/* port is SGMII */
756a7abc61SMarek Vasut 	u32 force:1;
766a7abc61SMarek Vasut 	u32 read:1;			/* read MIB counters in background */
776a7abc61SMarek Vasut 	u32 freeze:1;			/* MIB counter freeze is enabled */
786a7abc61SMarek Vasut 
796a7abc61SMarek Vasut 	struct ksz_port_mib mib;
80edecfa98SHelmut Grohne 	phy_interface_t interface;
81e18058eaSOleksij Rempel 	u16 max_frame;
82b19ac41fSArun Ramadoss 	u32 rgmii_tx_val;
83b19ac41fSArun Ramadoss 	u32 rgmii_rx_val;
846a7abc61SMarek Vasut };
856a7abc61SMarek Vasut 
866a7abc61SMarek Vasut struct ksz_device {
876a7abc61SMarek Vasut 	struct dsa_switch *ds;
886a7abc61SMarek Vasut 	struct ksz_platform_data *pdata;
89462d5250SArun Ramadoss 	const struct ksz_chip_data *info;
906a7abc61SMarek Vasut 
916a7abc61SMarek Vasut 	struct mutex dev_mutex;		/* device access */
92013572a2SMarek Vasut 	struct mutex regmap_mutex;	/* regmap access */
936a7abc61SMarek Vasut 	struct mutex alu_mutex;		/* ALU access */
946a7abc61SMarek Vasut 	struct mutex vlan_mutex;	/* vlan access */
956a7abc61SMarek Vasut 	const struct ksz_dev_ops *dev_ops;
966a7abc61SMarek Vasut 
976a7abc61SMarek Vasut 	struct device *dev;
986a7abc61SMarek Vasut 	struct regmap *regmap[3];
996a7abc61SMarek Vasut 
1006a7abc61SMarek Vasut 	void *priv;
1016a7abc61SMarek Vasut 
1026a7abc61SMarek Vasut 	struct gpio_desc *reset_gpio;	/* Optional reset GPIO */
1036a7abc61SMarek Vasut 
1046a7abc61SMarek Vasut 	/* chip specific data */
1056a7abc61SMarek Vasut 	u32 chip_id;
10691a98917SArun Ramadoss 	u8 chip_rev;
1076a7abc61SMarek Vasut 	int cpu_port;			/* port connected to CPU */
1086a7abc61SMarek Vasut 	int phy_port_cnt;
109edecfa98SHelmut Grohne 	phy_interface_t compat_interface;
1106a7abc61SMarek Vasut 	bool synclko_125;
11148bf8b8aSRobert Hancock 	bool synclko_disable;
1126a7abc61SMarek Vasut 
1136a7abc61SMarek Vasut 	struct vlan_table *vlan_cache;
1146a7abc61SMarek Vasut 
1156a7abc61SMarek Vasut 	struct ksz_port *ports;
116469b390eSGeorge McCollister 	struct delayed_work mib_read;
1176a7abc61SMarek Vasut 	unsigned long mib_read_interval;
1186a7abc61SMarek Vasut 	u16 mirror_rx;
1196a7abc61SMarek Vasut 	u16 mirror_tx;
1206a7abc61SMarek Vasut 	u32 features;			/* chip specific features */
1216a7abc61SMarek Vasut 	u16 port_mask;
1226a7abc61SMarek Vasut };
1236a7abc61SMarek Vasut 
124462d5250SArun Ramadoss /* List of supported models */
125462d5250SArun Ramadoss enum ksz_model {
126462d5250SArun Ramadoss 	KSZ8795,
127462d5250SArun Ramadoss 	KSZ8794,
128462d5250SArun Ramadoss 	KSZ8765,
129462d5250SArun Ramadoss 	KSZ8830,
130462d5250SArun Ramadoss 	KSZ9477,
131462d5250SArun Ramadoss 	KSZ9897,
132462d5250SArun Ramadoss 	KSZ9893,
133462d5250SArun Ramadoss 	KSZ9567,
134462d5250SArun Ramadoss 	LAN9370,
135462d5250SArun Ramadoss 	LAN9371,
136462d5250SArun Ramadoss 	LAN9372,
137462d5250SArun Ramadoss 	LAN9373,
138462d5250SArun Ramadoss 	LAN9374,
139462d5250SArun Ramadoss };
140462d5250SArun Ramadoss 
141462d5250SArun Ramadoss enum ksz_chip_id {
142462d5250SArun Ramadoss 	KSZ8795_CHIP_ID = 0x8795,
143462d5250SArun Ramadoss 	KSZ8794_CHIP_ID = 0x8794,
144462d5250SArun Ramadoss 	KSZ8765_CHIP_ID = 0x8765,
145462d5250SArun Ramadoss 	KSZ8830_CHIP_ID = 0x8830,
146462d5250SArun Ramadoss 	KSZ9477_CHIP_ID = 0x00947700,
147462d5250SArun Ramadoss 	KSZ9897_CHIP_ID = 0x00989700,
148462d5250SArun Ramadoss 	KSZ9893_CHIP_ID = 0x00989300,
149462d5250SArun Ramadoss 	KSZ9567_CHIP_ID = 0x00956700,
150462d5250SArun Ramadoss 	LAN9370_CHIP_ID = 0x00937000,
151462d5250SArun Ramadoss 	LAN9371_CHIP_ID = 0x00937100,
152462d5250SArun Ramadoss 	LAN9372_CHIP_ID = 0x00937200,
153462d5250SArun Ramadoss 	LAN9373_CHIP_ID = 0x00937300,
154462d5250SArun Ramadoss 	LAN9374_CHIP_ID = 0x00937400,
155462d5250SArun Ramadoss };
156462d5250SArun Ramadoss 
157486f9ca7SArun Ramadoss enum ksz_regs {
158486f9ca7SArun Ramadoss 	REG_IND_CTRL_0,
159486f9ca7SArun Ramadoss 	REG_IND_DATA_8,
160486f9ca7SArun Ramadoss 	REG_IND_DATA_CHECK,
161486f9ca7SArun Ramadoss 	REG_IND_DATA_HI,
162486f9ca7SArun Ramadoss 	REG_IND_DATA_LO,
163486f9ca7SArun Ramadoss 	REG_IND_MIB_CHECK,
164486f9ca7SArun Ramadoss 	REG_IND_BYTE,
165486f9ca7SArun Ramadoss 	P_FORCE_CTRL,
166486f9ca7SArun Ramadoss 	P_LINK_STATUS,
167486f9ca7SArun Ramadoss 	P_LOCAL_CTRL,
168486f9ca7SArun Ramadoss 	P_NEG_RESTART_CTRL,
169486f9ca7SArun Ramadoss 	P_REMOTE_STATUS,
170486f9ca7SArun Ramadoss 	P_SPEED_STATUS,
171486f9ca7SArun Ramadoss 	S_TAIL_TAG_CTRL,
1726877102fSArun Ramadoss 	P_STP_CTRL,
1739d95329cSArun Ramadoss 	S_START_CTRL,
1749d95329cSArun Ramadoss 	S_BROADCAST_CTRL,
1759d95329cSArun Ramadoss 	S_MULTICAST_CTRL,
176aa5b8b73SArun Ramadoss 	P_XMII_CTRL_0,
17746f80fa8SArun Ramadoss 	P_XMII_CTRL_1,
178486f9ca7SArun Ramadoss };
179486f9ca7SArun Ramadoss 
180d23a5e18SArun Ramadoss enum ksz_masks {
181d23a5e18SArun Ramadoss 	PORT_802_1P_REMAPPING,
182d23a5e18SArun Ramadoss 	SW_TAIL_TAG_ENABLE,
183d23a5e18SArun Ramadoss 	MIB_COUNTER_OVERFLOW,
184d23a5e18SArun Ramadoss 	MIB_COUNTER_VALID,
185d23a5e18SArun Ramadoss 	VLAN_TABLE_FID,
186d23a5e18SArun Ramadoss 	VLAN_TABLE_MEMBERSHIP,
187d23a5e18SArun Ramadoss 	VLAN_TABLE_VALID,
188d23a5e18SArun Ramadoss 	STATIC_MAC_TABLE_VALID,
189d23a5e18SArun Ramadoss 	STATIC_MAC_TABLE_USE_FID,
190d23a5e18SArun Ramadoss 	STATIC_MAC_TABLE_FID,
191d23a5e18SArun Ramadoss 	STATIC_MAC_TABLE_OVERRIDE,
192d23a5e18SArun Ramadoss 	STATIC_MAC_TABLE_FWD_PORTS,
193d23a5e18SArun Ramadoss 	DYNAMIC_MAC_TABLE_ENTRIES_H,
194d23a5e18SArun Ramadoss 	DYNAMIC_MAC_TABLE_MAC_EMPTY,
195d23a5e18SArun Ramadoss 	DYNAMIC_MAC_TABLE_NOT_READY,
196d23a5e18SArun Ramadoss 	DYNAMIC_MAC_TABLE_ENTRIES,
197d23a5e18SArun Ramadoss 	DYNAMIC_MAC_TABLE_FID,
198d23a5e18SArun Ramadoss 	DYNAMIC_MAC_TABLE_SRC_PORT,
199d23a5e18SArun Ramadoss 	DYNAMIC_MAC_TABLE_TIMESTAMP,
200457c182aSArun Ramadoss 	ALU_STAT_WRITE,
201457c182aSArun Ramadoss 	ALU_STAT_READ,
2028560664fSArun Ramadoss 	P_MII_TX_FLOW_CTRL,
2038560664fSArun Ramadoss 	P_MII_RX_FLOW_CTRL,
204d23a5e18SArun Ramadoss };
205d23a5e18SArun Ramadoss 
20634e48383SArun Ramadoss enum ksz_shifts {
20734e48383SArun Ramadoss 	VLAN_TABLE_MEMBERSHIP_S,
20834e48383SArun Ramadoss 	VLAN_TABLE,
20934e48383SArun Ramadoss 	STATIC_MAC_FWD_PORTS,
21034e48383SArun Ramadoss 	STATIC_MAC_FID,
21134e48383SArun Ramadoss 	DYNAMIC_MAC_ENTRIES_H,
21234e48383SArun Ramadoss 	DYNAMIC_MAC_ENTRIES,
21334e48383SArun Ramadoss 	DYNAMIC_MAC_FID,
21434e48383SArun Ramadoss 	DYNAMIC_MAC_TIMESTAMP,
21534e48383SArun Ramadoss 	DYNAMIC_MAC_SRC_PORT,
216457c182aSArun Ramadoss 	ALU_STAT_INDEX,
21734e48383SArun Ramadoss };
21834e48383SArun Ramadoss 
219aa5b8b73SArun Ramadoss enum ksz_xmii_ctrl0 {
220aa5b8b73SArun Ramadoss 	P_MII_100MBIT,
221aa5b8b73SArun Ramadoss 	P_MII_10MBIT,
2228560664fSArun Ramadoss 	P_MII_FULL_DUPLEX,
2238560664fSArun Ramadoss 	P_MII_HALF_DUPLEX,
224aa5b8b73SArun Ramadoss };
225aa5b8b73SArun Ramadoss 
22646f80fa8SArun Ramadoss enum ksz_xmii_ctrl1 {
227dc1c596eSArun Ramadoss 	P_RGMII_SEL,
228dc1c596eSArun Ramadoss 	P_RMII_SEL,
229dc1c596eSArun Ramadoss 	P_GMII_SEL,
230dc1c596eSArun Ramadoss 	P_MII_SEL,
23146f80fa8SArun Ramadoss 	P_GMII_1GBIT,
23246f80fa8SArun Ramadoss 	P_GMII_NOT_1GBIT,
23346f80fa8SArun Ramadoss };
23446f80fa8SArun Ramadoss 
2356a7abc61SMarek Vasut struct alu_struct {
2366a7abc61SMarek Vasut 	/* entry 1 */
2376a7abc61SMarek Vasut 	u8	is_static:1;
2386a7abc61SMarek Vasut 	u8	is_src_filter:1;
2396a7abc61SMarek Vasut 	u8	is_dst_filter:1;
2406a7abc61SMarek Vasut 	u8	prio_age:3;
2416a7abc61SMarek Vasut 	u32	_reserv_0_1:23;
2426a7abc61SMarek Vasut 	u8	mstp:3;
2436a7abc61SMarek Vasut 	/* entry 2 */
2446a7abc61SMarek Vasut 	u8	is_override:1;
2456a7abc61SMarek Vasut 	u8	is_use_fid:1;
2466a7abc61SMarek Vasut 	u32	_reserv_1_1:23;
2476a7abc61SMarek Vasut 	u8	port_forward:7;
2486a7abc61SMarek Vasut 	/* entry 3 & 4*/
2496a7abc61SMarek Vasut 	u32	_reserv_2_1:9;
2506a7abc61SMarek Vasut 	u8	fid:7;
2516a7abc61SMarek Vasut 	u8	mac[ETH_ALEN];
2526a7abc61SMarek Vasut };
2536a7abc61SMarek Vasut 
2546a7abc61SMarek Vasut struct ksz_dev_ops {
255d2822e68SArun Ramadoss 	int (*setup)(struct dsa_switch *ds);
2566a7abc61SMarek Vasut 	u32 (*get_port_addr)(int port, int offset);
2576a7abc61SMarek Vasut 	void (*cfg_port_member)(struct ksz_device *dev, int port, u8 member);
2586a7abc61SMarek Vasut 	void (*flush_dyn_mac_table)(struct ksz_device *dev, int port);
2596a7abc61SMarek Vasut 	void (*port_cleanup)(struct ksz_device *dev, int port);
2606a7abc61SMarek Vasut 	void (*port_setup)(struct ksz_device *dev, int port, bool cpu_port);
2616a7abc61SMarek Vasut 	void (*r_phy)(struct ksz_device *dev, u16 phy, u16 reg, u16 *val);
2626a7abc61SMarek Vasut 	void (*w_phy)(struct ksz_device *dev, u16 phy, u16 reg, u16 val);
2636a7abc61SMarek Vasut 	void (*r_mib_cnt)(struct ksz_device *dev, int port, u16 addr,
2646a7abc61SMarek Vasut 			  u64 *cnt);
2656a7abc61SMarek Vasut 	void (*r_mib_pkt)(struct ksz_device *dev, int port, u16 addr,
2666a7abc61SMarek Vasut 			  u64 *dropped, u64 *cnt);
267a7f4f13aSOleksij Rempel 	void (*r_mib_stat64)(struct ksz_device *dev, int port);
268f0d997e3SArun Ramadoss 	int  (*vlan_filtering)(struct ksz_device *dev, int port,
269f0d997e3SArun Ramadoss 			       bool flag, struct netlink_ext_ack *extack);
270f0d997e3SArun Ramadoss 	int  (*vlan_add)(struct ksz_device *dev, int port,
271f0d997e3SArun Ramadoss 			 const struct switchdev_obj_port_vlan *vlan,
272f0d997e3SArun Ramadoss 			 struct netlink_ext_ack *extack);
273f0d997e3SArun Ramadoss 	int  (*vlan_del)(struct ksz_device *dev, int port,
274f0d997e3SArun Ramadoss 			 const struct switchdev_obj_port_vlan *vlan);
27500a298bbSArun Ramadoss 	int (*mirror_add)(struct ksz_device *dev, int port,
27600a298bbSArun Ramadoss 			  struct dsa_mall_mirror_tc_entry *mirror,
27700a298bbSArun Ramadoss 			  bool ingress, struct netlink_ext_ack *extack);
27800a298bbSArun Ramadoss 	void (*mirror_del)(struct ksz_device *dev, int port,
27900a298bbSArun Ramadoss 			   struct dsa_mall_mirror_tc_entry *mirror);
280e587be75SArun Ramadoss 	int (*fdb_add)(struct ksz_device *dev, int port,
281e587be75SArun Ramadoss 		       const unsigned char *addr, u16 vid, struct dsa_db db);
282e587be75SArun Ramadoss 	int (*fdb_del)(struct ksz_device *dev, int port,
283e587be75SArun Ramadoss 		       const unsigned char *addr, u16 vid, struct dsa_db db);
284e587be75SArun Ramadoss 	int (*fdb_dump)(struct ksz_device *dev, int port,
285e587be75SArun Ramadoss 			dsa_fdb_dump_cb_t *cb, void *data);
286980c7d17SArun Ramadoss 	int (*mdb_add)(struct ksz_device *dev, int port,
287980c7d17SArun Ramadoss 		       const struct switchdev_obj_port_mdb *mdb,
288980c7d17SArun Ramadoss 		       struct dsa_db db);
289980c7d17SArun Ramadoss 	int (*mdb_del)(struct ksz_device *dev, int port,
290980c7d17SArun Ramadoss 		       const struct switchdev_obj_port_mdb *mdb,
291980c7d17SArun Ramadoss 		       struct dsa_db db);
2927012033cSArun Ramadoss 	void (*get_caps)(struct ksz_device *dev, int port,
2937012033cSArun Ramadoss 			 struct phylink_config *config);
2941fe94f54SArun Ramadoss 	int (*change_mtu)(struct ksz_device *dev, int port, int mtu);
2951fe94f54SArun Ramadoss 	int (*max_mtu)(struct ksz_device *dev, int port);
2966a7abc61SMarek Vasut 	void (*freeze_mib)(struct ksz_device *dev, int port, bool freeze);
2976a7abc61SMarek Vasut 	void (*port_init_cnt)(struct ksz_device *dev, int port);
298a0cb1aa4SArun Ramadoss 	void (*phylink_mac_config)(struct ksz_device *dev, int port,
299a0cb1aa4SArun Ramadoss 				   unsigned int mode,
300a0cb1aa4SArun Ramadoss 				   const struct phylink_link_state *state);
301f597d3adSArun Ramadoss 	void (*phylink_mac_link_up)(struct ksz_device *dev, int port,
302f597d3adSArun Ramadoss 				    unsigned int mode,
303f597d3adSArun Ramadoss 				    phy_interface_t interface,
304f597d3adSArun Ramadoss 				    struct phy_device *phydev, int speed,
305f597d3adSArun Ramadoss 				    int duplex, bool tx_pause, bool rx_pause);
306b19ac41fSArun Ramadoss 	void (*setup_rgmii_delay)(struct ksz_device *dev, int port);
307fb9324beSArun Ramadoss 	void (*config_cpu_port)(struct dsa_switch *ds);
308331d64f7SArun Ramadoss 	int (*enable_stp_addr)(struct ksz_device *dev);
309673b196fSArun Ramadoss 	int (*reset)(struct ksz_device *dev);
3106a7abc61SMarek Vasut 	int (*init)(struct ksz_device *dev);
3116a7abc61SMarek Vasut 	void (*exit)(struct ksz_device *dev);
3126a7abc61SMarek Vasut };
3136a7abc61SMarek Vasut 
3146a7abc61SMarek Vasut struct ksz_device *ksz_switch_alloc(struct device *base, void *priv);
3156ec23aaaSArun Ramadoss int ksz_switch_register(struct ksz_device *dev);
3166a7abc61SMarek Vasut void ksz_switch_remove(struct ksz_device *dev);
3176a7abc61SMarek Vasut 
3187c6ff470STristram Ha void ksz_init_mib_timer(struct ksz_device *dev);
319c6101dd7SArun Ramadoss void ksz_r_mib_stats64(struct ksz_device *dev, int port);
320e593df51SArun Ramadoss void ksz_port_stp_state_set(struct dsa_switch *ds, int port, u8 state);
32146f80fa8SArun Ramadoss bool ksz_get_gbit(struct ksz_device *dev, int port);
3220ab7f6bfSArun Ramadoss phy_interface_t ksz_get_xmii(struct ksz_device *dev, int port, bool gbit);
3231958eee8SArun Ramadoss extern const struct ksz_chip_data ksz_switch_chips[];
324c2e86691STristram Ha 
325c2e86691STristram Ha /* Common register access functions */
326c2e86691STristram Ha 
327c2e86691STristram Ha static inline int ksz_read8(struct ksz_device *dev, u32 reg, u8 *val)
328c2e86691STristram Ha {
329ee394feaSMarek Vasut 	unsigned int value;
330ee394feaSMarek Vasut 	int ret = regmap_read(dev->regmap[0], reg, &value);
331c2e86691STristram Ha 
332ee394feaSMarek Vasut 	*val = value;
333c2e86691STristram Ha 	return ret;
334c2e86691STristram Ha }
335c2e86691STristram Ha 
336c2e86691STristram Ha static inline int ksz_read16(struct ksz_device *dev, u32 reg, u16 *val)
337c2e86691STristram Ha {
338ee394feaSMarek Vasut 	unsigned int value;
339ee394feaSMarek Vasut 	int ret = regmap_read(dev->regmap[1], reg, &value);
340c2e86691STristram Ha 
341ee394feaSMarek Vasut 	*val = value;
342c2e86691STristram Ha 	return ret;
343c2e86691STristram Ha }
344c2e86691STristram Ha 
345c2e86691STristram Ha static inline int ksz_read32(struct ksz_device *dev, u32 reg, u32 *val)
346c2e86691STristram Ha {
347ee394feaSMarek Vasut 	unsigned int value;
348ee394feaSMarek Vasut 	int ret = regmap_read(dev->regmap[2], reg, &value);
349c2e86691STristram Ha 
350ee394feaSMarek Vasut 	*val = value;
351c2e86691STristram Ha 	return ret;
352c2e86691STristram Ha }
353c2e86691STristram Ha 
354e66f840cSTristram Ha static inline int ksz_read64(struct ksz_device *dev, u32 reg, u64 *val)
355e66f840cSTristram Ha {
356e66f840cSTristram Ha 	u32 value[2];
357e66f840cSTristram Ha 	int ret;
358e66f840cSTristram Ha 
359e66f840cSTristram Ha 	ret = regmap_bulk_read(dev->regmap[2], reg, value, 2);
360c34f674cSBen Hutchings 	if (!ret)
361c34f674cSBen Hutchings 		*val = (u64)value[0] << 32 | value[1];
362e66f840cSTristram Ha 
363e66f840cSTristram Ha 	return ret;
364e66f840cSTristram Ha }
365e66f840cSTristram Ha 
366c2e86691STristram Ha static inline int ksz_write8(struct ksz_device *dev, u32 reg, u8 value)
367c2e86691STristram Ha {
368ee394feaSMarek Vasut 	return regmap_write(dev->regmap[0], reg, value);
369c2e86691STristram Ha }
370c2e86691STristram Ha 
371c2e86691STristram Ha static inline int ksz_write16(struct ksz_device *dev, u32 reg, u16 value)
372c2e86691STristram Ha {
373ee394feaSMarek Vasut 	return regmap_write(dev->regmap[1], reg, value);
374c2e86691STristram Ha }
375c2e86691STristram Ha 
376c2e86691STristram Ha static inline int ksz_write32(struct ksz_device *dev, u32 reg, u32 value)
377c2e86691STristram Ha {
378ee394feaSMarek Vasut 	return regmap_write(dev->regmap[2], reg, value);
379c2e86691STristram Ha }
380c2e86691STristram Ha 
381e66f840cSTristram Ha static inline int ksz_write64(struct ksz_device *dev, u32 reg, u64 value)
382e66f840cSTristram Ha {
383e66f840cSTristram Ha 	u32 val[2];
384e66f840cSTristram Ha 
385e66f840cSTristram Ha 	/* Ick! ToDo: Add 64bit R/W to regmap on 32bit systems */
386e66f840cSTristram Ha 	value = swab64(value);
387e66f840cSTristram Ha 	val[0] = swab32(value & 0xffffffffULL);
388e66f840cSTristram Ha 	val[1] = swab32(value >> 32ULL);
389e66f840cSTristram Ha 
390e66f840cSTristram Ha 	return regmap_bulk_write(dev->regmap[2], reg, val, 2);
391e66f840cSTristram Ha }
392e66f840cSTristram Ha 
393c2e86691STristram Ha static inline void ksz_pread8(struct ksz_device *dev, int port, int offset,
394c2e86691STristram Ha 			      u8 *data)
395c2e86691STristram Ha {
396c2e86691STristram Ha 	ksz_read8(dev, dev->dev_ops->get_port_addr(port, offset), data);
397c2e86691STristram Ha }
398c2e86691STristram Ha 
399c2e86691STristram Ha static inline void ksz_pread16(struct ksz_device *dev, int port, int offset,
400c2e86691STristram Ha 			       u16 *data)
401c2e86691STristram Ha {
402c2e86691STristram Ha 	ksz_read16(dev, dev->dev_ops->get_port_addr(port, offset), data);
403c2e86691STristram Ha }
404c2e86691STristram Ha 
405c2e86691STristram Ha static inline void ksz_pread32(struct ksz_device *dev, int port, int offset,
406c2e86691STristram Ha 			       u32 *data)
407c2e86691STristram Ha {
408c2e86691STristram Ha 	ksz_read32(dev, dev->dev_ops->get_port_addr(port, offset), data);
409c2e86691STristram Ha }
410c2e86691STristram Ha 
411c2e86691STristram Ha static inline void ksz_pwrite8(struct ksz_device *dev, int port, int offset,
412c2e86691STristram Ha 			       u8 data)
413c2e86691STristram Ha {
414c2e86691STristram Ha 	ksz_write8(dev, dev->dev_ops->get_port_addr(port, offset), data);
415c2e86691STristram Ha }
416c2e86691STristram Ha 
417c2e86691STristram Ha static inline void ksz_pwrite16(struct ksz_device *dev, int port, int offset,
418c2e86691STristram Ha 				u16 data)
419c2e86691STristram Ha {
420c2e86691STristram Ha 	ksz_write16(dev, dev->dev_ops->get_port_addr(port, offset), data);
421c2e86691STristram Ha }
422c2e86691STristram Ha 
423c2e86691STristram Ha static inline void ksz_pwrite32(struct ksz_device *dev, int port, int offset,
424c2e86691STristram Ha 				u32 data)
425c2e86691STristram Ha {
426c2e86691STristram Ha 	ksz_write32(dev, dev->dev_ops->get_port_addr(port, offset), data);
427c2e86691STristram Ha }
428c2e86691STristram Ha 
4298560664fSArun Ramadoss static inline void ksz_prmw8(struct ksz_device *dev, int port, int offset,
4308560664fSArun Ramadoss 			     u8 mask, u8 val)
4318560664fSArun Ramadoss {
4328560664fSArun Ramadoss 	regmap_update_bits(dev->regmap[0],
4338560664fSArun Ramadoss 			   dev->dev_ops->get_port_addr(port, offset),
4348560664fSArun Ramadoss 			   mask, val);
4358560664fSArun Ramadoss }
4368560664fSArun Ramadoss 
437013572a2SMarek Vasut static inline void ksz_regmap_lock(void *__mtx)
438013572a2SMarek Vasut {
439013572a2SMarek Vasut 	struct mutex *mtx = __mtx;
440013572a2SMarek Vasut 	mutex_lock(mtx);
441013572a2SMarek Vasut }
442013572a2SMarek Vasut 
443013572a2SMarek Vasut static inline void ksz_regmap_unlock(void *__mtx)
444013572a2SMarek Vasut {
445013572a2SMarek Vasut 	struct mutex *mtx = __mtx;
446013572a2SMarek Vasut 	mutex_unlock(mtx);
447013572a2SMarek Vasut }
448013572a2SMarek Vasut 
449*f3d890f5SArun Ramadoss static inline bool ksz_is_ksz88x3(struct ksz_device *dev)
450*f3d890f5SArun Ramadoss {
451*f3d890f5SArun Ramadoss 	return dev->chip_id == KSZ8830_CHIP_ID;
452*f3d890f5SArun Ramadoss }
453*f3d890f5SArun Ramadoss 
45499b16df0SArun Ramadoss static inline int is_lan937x(struct ksz_device *dev)
45599b16df0SArun Ramadoss {
45699b16df0SArun Ramadoss 	return dev->chip_id == LAN9370_CHIP_ID ||
45799b16df0SArun Ramadoss 		dev->chip_id == LAN9371_CHIP_ID ||
45899b16df0SArun Ramadoss 		dev->chip_id == LAN9372_CHIP_ID ||
45999b16df0SArun Ramadoss 		dev->chip_id == LAN9373_CHIP_ID ||
46099b16df0SArun Ramadoss 		dev->chip_id == LAN9374_CHIP_ID;
46199b16df0SArun Ramadoss }
46299b16df0SArun Ramadoss 
463de6dd626SArun Ramadoss /* STP State Defines */
464de6dd626SArun Ramadoss #define PORT_TX_ENABLE			BIT(2)
465de6dd626SArun Ramadoss #define PORT_RX_ENABLE			BIT(1)
466de6dd626SArun Ramadoss #define PORT_LEARN_DISABLE		BIT(0)
467de6dd626SArun Ramadoss 
46891a98917SArun Ramadoss /* Switch ID Defines */
46991a98917SArun Ramadoss #define REG_CHIP_ID0			0x00
47091a98917SArun Ramadoss 
47191a98917SArun Ramadoss #define SW_FAMILY_ID_M			GENMASK(15, 8)
47291a98917SArun Ramadoss #define KSZ87_FAMILY_ID			0x87
47391a98917SArun Ramadoss #define KSZ88_FAMILY_ID			0x88
47491a98917SArun Ramadoss 
47591a98917SArun Ramadoss #define KSZ8_PORT_STATUS_0		0x08
47691a98917SArun Ramadoss #define KSZ8_PORT_FIBER_MODE		BIT(7)
47791a98917SArun Ramadoss 
47891a98917SArun Ramadoss #define SW_CHIP_ID_M			GENMASK(7, 4)
47991a98917SArun Ramadoss #define KSZ87_CHIP_ID_94		0x6
48091a98917SArun Ramadoss #define KSZ87_CHIP_ID_95		0x9
48191a98917SArun Ramadoss #define KSZ88_CHIP_ID_63		0x3
48291a98917SArun Ramadoss 
48391a98917SArun Ramadoss #define SW_REV_ID_M			GENMASK(7, 4)
48491a98917SArun Ramadoss 
4851ca6437fSArun Ramadoss /* Driver set switch broadcast storm protection at 10% rate. */
4861ca6437fSArun Ramadoss #define BROADCAST_STORM_PROT_RATE	10
4871ca6437fSArun Ramadoss 
4881ca6437fSArun Ramadoss /* 148,800 frames * 67 ms / 100 */
4891ca6437fSArun Ramadoss #define BROADCAST_STORM_VALUE		9969
4901ca6437fSArun Ramadoss 
4911ca6437fSArun Ramadoss #define BROADCAST_STORM_RATE_HI		0x07
4921ca6437fSArun Ramadoss #define BROADCAST_STORM_RATE_LO		0xFF
4931ca6437fSArun Ramadoss #define BROADCAST_STORM_RATE		0x07FF
4941ca6437fSArun Ramadoss 
4950abab9f3SArun Ramadoss #define MULTICAST_STORM_DISABLE		BIT(6)
4960abab9f3SArun Ramadoss 
497ad08ac18SArun Ramadoss #define SW_START			0x01
498ad08ac18SArun Ramadoss 
4990ab7f6bfSArun Ramadoss /* Used with variable features to indicate capabilities. */
5000ab7f6bfSArun Ramadoss #define GBIT_SUPPORT			BIT(0)
5010ab7f6bfSArun Ramadoss #define IS_9893				BIT(2)
5020ab7f6bfSArun Ramadoss 
50346f80fa8SArun Ramadoss /* xMII configuration */
5048560664fSArun Ramadoss #define P_MII_DUPLEX_M			BIT(6)
505aa5b8b73SArun Ramadoss #define P_MII_100MBIT_M			BIT(4)
506aa5b8b73SArun Ramadoss 
50746f80fa8SArun Ramadoss #define P_GMII_1GBIT_M			BIT(6)
508dc1c596eSArun Ramadoss #define P_RGMII_ID_IG_ENABLE		BIT(4)
509dc1c596eSArun Ramadoss #define P_RGMII_ID_EG_ENABLE		BIT(3)
5100ab7f6bfSArun Ramadoss #define P_MII_MAC_MODE			BIT(2)
511dc1c596eSArun Ramadoss #define P_MII_SEL_M			0x3
51246f80fa8SArun Ramadoss 
513255b59adSMarek Vasut /* Regmap tables generation */
514255b59adSMarek Vasut #define KSZ_SPI_OP_RD		3
515255b59adSMarek Vasut #define KSZ_SPI_OP_WR		2
516255b59adSMarek Vasut 
51720e03777STristram Ha #define swabnot_used(x)		0
51820e03777STristram Ha 
519255b59adSMarek Vasut #define KSZ_SPI_OP_FLAG_MASK(opcode, swp, regbits, regpad)		\
520255b59adSMarek Vasut 	swab##swp((opcode) << ((regbits) + (regpad)))
521255b59adSMarek Vasut 
522255b59adSMarek Vasut #define KSZ_REGMAP_ENTRY(width, swp, regbits, regpad, regalign)		\
523255b59adSMarek Vasut 	{								\
5245f81d545SGeorge McCollister 		.name = #width,						\
525255b59adSMarek Vasut 		.val_bits = (width),					\
526a3aa6e65SMarek Vasut 		.reg_stride = 1,					\
527255b59adSMarek Vasut 		.reg_bits = (regbits) + (regalign),			\
528255b59adSMarek Vasut 		.pad_bits = (regpad),					\
529255b59adSMarek Vasut 		.max_register = BIT(regbits) - 1,			\
530255b59adSMarek Vasut 		.cache_type = REGCACHE_NONE,				\
531255b59adSMarek Vasut 		.read_flag_mask =					\
532255b59adSMarek Vasut 			KSZ_SPI_OP_FLAG_MASK(KSZ_SPI_OP_RD, swp,	\
533255b59adSMarek Vasut 					     regbits, regpad),		\
534255b59adSMarek Vasut 		.write_flag_mask =					\
535255b59adSMarek Vasut 			KSZ_SPI_OP_FLAG_MASK(KSZ_SPI_OP_WR, swp,	\
536255b59adSMarek Vasut 					     regbits, regpad),		\
537013572a2SMarek Vasut 		.lock = ksz_regmap_lock,				\
538013572a2SMarek Vasut 		.unlock = ksz_regmap_unlock,				\
539255b59adSMarek Vasut 		.reg_format_endian = REGMAP_ENDIAN_BIG,			\
540255b59adSMarek Vasut 		.val_format_endian = REGMAP_ENDIAN_BIG			\
541255b59adSMarek Vasut 	}
542255b59adSMarek Vasut 
543255b59adSMarek Vasut #define KSZ_REGMAP_TABLE(ksz, swp, regbits, regpad, regalign)		\
544255b59adSMarek Vasut 	static const struct regmap_config ksz##_regmap_config[] = {	\
545255b59adSMarek Vasut 		KSZ_REGMAP_ENTRY(8, swp, (regbits), (regpad), (regalign)), \
546255b59adSMarek Vasut 		KSZ_REGMAP_ENTRY(16, swp, (regbits), (regpad), (regalign)), \
547255b59adSMarek Vasut 		KSZ_REGMAP_ENTRY(32, swp, (regbits), (regpad), (regalign)), \
548255b59adSMarek Vasut 	}
549255b59adSMarek Vasut 
550c2e86691STristram Ha #endif
551