xref: /openbmc/linux/drivers/net/dsa/microchip/ksz_common.h (revision f3c165459c5189b7b469e3b86107ee8819c93774)
1b31141d3SNishad Kamdar /* SPDX-License-Identifier: GPL-2.0 */
2b31141d3SNishad Kamdar /* Microchip switch driver common header
3c2e86691STristram Ha  *
47c6ff470STristram Ha  * Copyright (C) 2017-2019 Microchip Technology Inc.
5c2e86691STristram Ha  */
6c2e86691STristram Ha 
7c2e86691STristram Ha #ifndef __KSZ_COMMON_H
8c2e86691STristram Ha #define __KSZ_COMMON_H
9c2e86691STristram Ha 
106a7abc61SMarek Vasut #include <linux/etherdevice.h>
116a7abc61SMarek Vasut #include <linux/kernel.h>
126a7abc61SMarek Vasut #include <linux/mutex.h>
136a7abc61SMarek Vasut #include <linux/phy.h>
14ee394feaSMarek Vasut #include <linux/regmap.h>
156a7abc61SMarek Vasut #include <net/dsa.h>
166a7abc61SMarek Vasut 
1765ac79e1SArun Ramadoss #define KSZ_MAX_NUM_PORTS 8
1865ac79e1SArun Ramadoss 
19*f3c16545SArun Ramadoss struct ksz_device;
20*f3c16545SArun Ramadoss 
216a7abc61SMarek Vasut struct vlan_table {
226a7abc61SMarek Vasut 	u32 table[3];
236a7abc61SMarek Vasut };
246a7abc61SMarek Vasut 
256a7abc61SMarek Vasut struct ksz_port_mib {
266a7abc61SMarek Vasut 	struct mutex cnt_mutex;		/* structure access */
276a7abc61SMarek Vasut 	u8 cnt_ptr;
286a7abc61SMarek Vasut 	u64 *counters;
29a7f4f13aSOleksij Rempel 	struct rtnl_link_stats64 stats64;
30c4748ff6SOleksij Rempel 	struct ethtool_pause_stats pause_stats;
31a7f4f13aSOleksij Rempel 	struct spinlock stats64_lock;
326a7abc61SMarek Vasut };
336a7abc61SMarek Vasut 
34a530e6f2SArun Ramadoss struct ksz_mib_names {
35a530e6f2SArun Ramadoss 	int index;
36a530e6f2SArun Ramadoss 	char string[ETH_GSTRING_LEN];
37a530e6f2SArun Ramadoss };
38a530e6f2SArun Ramadoss 
39462d5250SArun Ramadoss struct ksz_chip_data {
40462d5250SArun Ramadoss 	u32 chip_id;
41462d5250SArun Ramadoss 	const char *dev_name;
42462d5250SArun Ramadoss 	int num_vlans;
43462d5250SArun Ramadoss 	int num_alus;
44462d5250SArun Ramadoss 	int num_statics;
45462d5250SArun Ramadoss 	int cpu_ports;
46462d5250SArun Ramadoss 	int port_cnt;
476ec23aaaSArun Ramadoss 	const struct ksz_dev_ops *ops;
48462d5250SArun Ramadoss 	bool phy_errata_9477;
49462d5250SArun Ramadoss 	bool ksz87xx_eee_link_erratum;
50a530e6f2SArun Ramadoss 	const struct ksz_mib_names *mib_names;
51a530e6f2SArun Ramadoss 	int mib_cnt;
52a530e6f2SArun Ramadoss 	u8 reg_mib_cnt;
53a02579dfSArun Ramadoss 	const u16 *regs;
54d23a5e18SArun Ramadoss 	const u32 *masks;
5534e48383SArun Ramadoss 	const u8 *shifts;
56aa5b8b73SArun Ramadoss 	const u8 *xmii_ctrl0;
5746f80fa8SArun Ramadoss 	const u8 *xmii_ctrl1;
58e593df51SArun Ramadoss 	int stp_ctrl_reg;
591ca6437fSArun Ramadoss 	int broadcast_ctrl_reg;
600abab9f3SArun Ramadoss 	int multicast_ctrl_reg;
61ad08ac18SArun Ramadoss 	int start_ctrl_reg;
6265ac79e1SArun Ramadoss 	bool supports_mii[KSZ_MAX_NUM_PORTS];
6365ac79e1SArun Ramadoss 	bool supports_rmii[KSZ_MAX_NUM_PORTS];
6465ac79e1SArun Ramadoss 	bool supports_rgmii[KSZ_MAX_NUM_PORTS];
6565ac79e1SArun Ramadoss 	bool internal_phy[KSZ_MAX_NUM_PORTS];
66505bf320SOleksij Rempel 	bool gbit_capable[KSZ_MAX_NUM_PORTS];
67ec6ba50cSOleksij Rempel 	const struct regmap_access_table *wr_table;
68ec6ba50cSOleksij Rempel 	const struct regmap_access_table *rd_table;
69462d5250SArun Ramadoss };
70462d5250SArun Ramadoss 
716a7abc61SMarek Vasut struct ksz_port {
728f4f58f8SBen Hutchings 	bool remove_tag;		/* Remove Tag flag set, for ksz8795 only */
7315f7cfaeSVladimir Oltean 	bool learning;
746a7abc61SMarek Vasut 	int stp_state;
756a7abc61SMarek Vasut 	struct phy_device phydev;
766a7abc61SMarek Vasut 
776a7abc61SMarek Vasut 	u32 on:1;			/* port is not disabled by hardware */
786a7abc61SMarek Vasut 	u32 fiber:1;			/* port is fiber */
796a7abc61SMarek Vasut 	u32 force:1;
806a7abc61SMarek Vasut 	u32 read:1;			/* read MIB counters in background */
816a7abc61SMarek Vasut 	u32 freeze:1;			/* MIB counter freeze is enabled */
826a7abc61SMarek Vasut 
836a7abc61SMarek Vasut 	struct ksz_port_mib mib;
84edecfa98SHelmut Grohne 	phy_interface_t interface;
85e18058eaSOleksij Rempel 	u16 max_frame;
86b19ac41fSArun Ramadoss 	u32 rgmii_tx_val;
87b19ac41fSArun Ramadoss 	u32 rgmii_rx_val;
88*f3c16545SArun Ramadoss 	struct ksz_device *ksz_dev;
89*f3c16545SArun Ramadoss 	u8 num;
906a7abc61SMarek Vasut };
916a7abc61SMarek Vasut 
926a7abc61SMarek Vasut struct ksz_device {
936a7abc61SMarek Vasut 	struct dsa_switch *ds;
946a7abc61SMarek Vasut 	struct ksz_platform_data *pdata;
95462d5250SArun Ramadoss 	const struct ksz_chip_data *info;
966a7abc61SMarek Vasut 
976a7abc61SMarek Vasut 	struct mutex dev_mutex;		/* device access */
98013572a2SMarek Vasut 	struct mutex regmap_mutex;	/* regmap access */
996a7abc61SMarek Vasut 	struct mutex alu_mutex;		/* ALU access */
1006a7abc61SMarek Vasut 	struct mutex vlan_mutex;	/* vlan access */
1016a7abc61SMarek Vasut 	const struct ksz_dev_ops *dev_ops;
1026a7abc61SMarek Vasut 
1036a7abc61SMarek Vasut 	struct device *dev;
1046a7abc61SMarek Vasut 	struct regmap *regmap[3];
1056a7abc61SMarek Vasut 
1066a7abc61SMarek Vasut 	void *priv;
1076a7abc61SMarek Vasut 
1086a7abc61SMarek Vasut 	struct gpio_desc *reset_gpio;	/* Optional reset GPIO */
1096a7abc61SMarek Vasut 
1106a7abc61SMarek Vasut 	/* chip specific data */
1116a7abc61SMarek Vasut 	u32 chip_id;
11291a98917SArun Ramadoss 	u8 chip_rev;
1136a7abc61SMarek Vasut 	int cpu_port;			/* port connected to CPU */
1146a7abc61SMarek Vasut 	int phy_port_cnt;
115edecfa98SHelmut Grohne 	phy_interface_t compat_interface;
1166a7abc61SMarek Vasut 	bool synclko_125;
11748bf8b8aSRobert Hancock 	bool synclko_disable;
1186a7abc61SMarek Vasut 
1196a7abc61SMarek Vasut 	struct vlan_table *vlan_cache;
1206a7abc61SMarek Vasut 
1216a7abc61SMarek Vasut 	struct ksz_port *ports;
122469b390eSGeorge McCollister 	struct delayed_work mib_read;
1236a7abc61SMarek Vasut 	unsigned long mib_read_interval;
1246a7abc61SMarek Vasut 	u16 mirror_rx;
1256a7abc61SMarek Vasut 	u16 mirror_tx;
1266a7abc61SMarek Vasut 	u16 port_mask;
1276a7abc61SMarek Vasut };
1286a7abc61SMarek Vasut 
129462d5250SArun Ramadoss /* List of supported models */
130462d5250SArun Ramadoss enum ksz_model {
131b4490809SOleksij Rempel 	KSZ8563,
132462d5250SArun Ramadoss 	KSZ8795,
133462d5250SArun Ramadoss 	KSZ8794,
134462d5250SArun Ramadoss 	KSZ8765,
135462d5250SArun Ramadoss 	KSZ8830,
136462d5250SArun Ramadoss 	KSZ9477,
137462d5250SArun Ramadoss 	KSZ9897,
138462d5250SArun Ramadoss 	KSZ9893,
139462d5250SArun Ramadoss 	KSZ9567,
140462d5250SArun Ramadoss 	LAN9370,
141462d5250SArun Ramadoss 	LAN9371,
142462d5250SArun Ramadoss 	LAN9372,
143462d5250SArun Ramadoss 	LAN9373,
144462d5250SArun Ramadoss 	LAN9374,
145462d5250SArun Ramadoss };
146462d5250SArun Ramadoss 
147462d5250SArun Ramadoss enum ksz_chip_id {
148b4490809SOleksij Rempel 	KSZ8563_CHIP_ID = 0x8563,
149462d5250SArun Ramadoss 	KSZ8795_CHIP_ID = 0x8795,
150462d5250SArun Ramadoss 	KSZ8794_CHIP_ID = 0x8794,
151462d5250SArun Ramadoss 	KSZ8765_CHIP_ID = 0x8765,
152462d5250SArun Ramadoss 	KSZ8830_CHIP_ID = 0x8830,
153462d5250SArun Ramadoss 	KSZ9477_CHIP_ID = 0x00947700,
154462d5250SArun Ramadoss 	KSZ9897_CHIP_ID = 0x00989700,
155462d5250SArun Ramadoss 	KSZ9893_CHIP_ID = 0x00989300,
156462d5250SArun Ramadoss 	KSZ9567_CHIP_ID = 0x00956700,
157462d5250SArun Ramadoss 	LAN9370_CHIP_ID = 0x00937000,
158462d5250SArun Ramadoss 	LAN9371_CHIP_ID = 0x00937100,
159462d5250SArun Ramadoss 	LAN9372_CHIP_ID = 0x00937200,
160462d5250SArun Ramadoss 	LAN9373_CHIP_ID = 0x00937300,
161462d5250SArun Ramadoss 	LAN9374_CHIP_ID = 0x00937400,
162462d5250SArun Ramadoss };
163462d5250SArun Ramadoss 
164486f9ca7SArun Ramadoss enum ksz_regs {
165486f9ca7SArun Ramadoss 	REG_IND_CTRL_0,
166486f9ca7SArun Ramadoss 	REG_IND_DATA_8,
167486f9ca7SArun Ramadoss 	REG_IND_DATA_CHECK,
168486f9ca7SArun Ramadoss 	REG_IND_DATA_HI,
169486f9ca7SArun Ramadoss 	REG_IND_DATA_LO,
170486f9ca7SArun Ramadoss 	REG_IND_MIB_CHECK,
171486f9ca7SArun Ramadoss 	REG_IND_BYTE,
172486f9ca7SArun Ramadoss 	P_FORCE_CTRL,
173486f9ca7SArun Ramadoss 	P_LINK_STATUS,
174486f9ca7SArun Ramadoss 	P_LOCAL_CTRL,
175486f9ca7SArun Ramadoss 	P_NEG_RESTART_CTRL,
176486f9ca7SArun Ramadoss 	P_REMOTE_STATUS,
177486f9ca7SArun Ramadoss 	P_SPEED_STATUS,
178486f9ca7SArun Ramadoss 	S_TAIL_TAG_CTRL,
1796877102fSArun Ramadoss 	P_STP_CTRL,
1809d95329cSArun Ramadoss 	S_START_CTRL,
1819d95329cSArun Ramadoss 	S_BROADCAST_CTRL,
1829d95329cSArun Ramadoss 	S_MULTICAST_CTRL,
183aa5b8b73SArun Ramadoss 	P_XMII_CTRL_0,
18446f80fa8SArun Ramadoss 	P_XMII_CTRL_1,
185486f9ca7SArun Ramadoss };
186486f9ca7SArun Ramadoss 
187d23a5e18SArun Ramadoss enum ksz_masks {
188d23a5e18SArun Ramadoss 	PORT_802_1P_REMAPPING,
189d23a5e18SArun Ramadoss 	SW_TAIL_TAG_ENABLE,
190d23a5e18SArun Ramadoss 	MIB_COUNTER_OVERFLOW,
191d23a5e18SArun Ramadoss 	MIB_COUNTER_VALID,
192d23a5e18SArun Ramadoss 	VLAN_TABLE_FID,
193d23a5e18SArun Ramadoss 	VLAN_TABLE_MEMBERSHIP,
194d23a5e18SArun Ramadoss 	VLAN_TABLE_VALID,
195d23a5e18SArun Ramadoss 	STATIC_MAC_TABLE_VALID,
196d23a5e18SArun Ramadoss 	STATIC_MAC_TABLE_USE_FID,
197d23a5e18SArun Ramadoss 	STATIC_MAC_TABLE_FID,
198d23a5e18SArun Ramadoss 	STATIC_MAC_TABLE_OVERRIDE,
199d23a5e18SArun Ramadoss 	STATIC_MAC_TABLE_FWD_PORTS,
200d23a5e18SArun Ramadoss 	DYNAMIC_MAC_TABLE_ENTRIES_H,
201d23a5e18SArun Ramadoss 	DYNAMIC_MAC_TABLE_MAC_EMPTY,
202d23a5e18SArun Ramadoss 	DYNAMIC_MAC_TABLE_NOT_READY,
203d23a5e18SArun Ramadoss 	DYNAMIC_MAC_TABLE_ENTRIES,
204d23a5e18SArun Ramadoss 	DYNAMIC_MAC_TABLE_FID,
205d23a5e18SArun Ramadoss 	DYNAMIC_MAC_TABLE_SRC_PORT,
206d23a5e18SArun Ramadoss 	DYNAMIC_MAC_TABLE_TIMESTAMP,
207457c182aSArun Ramadoss 	ALU_STAT_WRITE,
208457c182aSArun Ramadoss 	ALU_STAT_READ,
2098560664fSArun Ramadoss 	P_MII_TX_FLOW_CTRL,
2108560664fSArun Ramadoss 	P_MII_RX_FLOW_CTRL,
211d23a5e18SArun Ramadoss };
212d23a5e18SArun Ramadoss 
21334e48383SArun Ramadoss enum ksz_shifts {
21434e48383SArun Ramadoss 	VLAN_TABLE_MEMBERSHIP_S,
21534e48383SArun Ramadoss 	VLAN_TABLE,
21634e48383SArun Ramadoss 	STATIC_MAC_FWD_PORTS,
21734e48383SArun Ramadoss 	STATIC_MAC_FID,
21834e48383SArun Ramadoss 	DYNAMIC_MAC_ENTRIES_H,
21934e48383SArun Ramadoss 	DYNAMIC_MAC_ENTRIES,
22034e48383SArun Ramadoss 	DYNAMIC_MAC_FID,
22134e48383SArun Ramadoss 	DYNAMIC_MAC_TIMESTAMP,
22234e48383SArun Ramadoss 	DYNAMIC_MAC_SRC_PORT,
223457c182aSArun Ramadoss 	ALU_STAT_INDEX,
22434e48383SArun Ramadoss };
22534e48383SArun Ramadoss 
226aa5b8b73SArun Ramadoss enum ksz_xmii_ctrl0 {
227aa5b8b73SArun Ramadoss 	P_MII_100MBIT,
228aa5b8b73SArun Ramadoss 	P_MII_10MBIT,
2298560664fSArun Ramadoss 	P_MII_FULL_DUPLEX,
2308560664fSArun Ramadoss 	P_MII_HALF_DUPLEX,
231aa5b8b73SArun Ramadoss };
232aa5b8b73SArun Ramadoss 
23346f80fa8SArun Ramadoss enum ksz_xmii_ctrl1 {
234dc1c596eSArun Ramadoss 	P_RGMII_SEL,
235dc1c596eSArun Ramadoss 	P_RMII_SEL,
236dc1c596eSArun Ramadoss 	P_GMII_SEL,
237dc1c596eSArun Ramadoss 	P_MII_SEL,
23846f80fa8SArun Ramadoss 	P_GMII_1GBIT,
23946f80fa8SArun Ramadoss 	P_GMII_NOT_1GBIT,
24046f80fa8SArun Ramadoss };
24146f80fa8SArun Ramadoss 
2426a7abc61SMarek Vasut struct alu_struct {
2436a7abc61SMarek Vasut 	/* entry 1 */
2446a7abc61SMarek Vasut 	u8	is_static:1;
2456a7abc61SMarek Vasut 	u8	is_src_filter:1;
2466a7abc61SMarek Vasut 	u8	is_dst_filter:1;
2476a7abc61SMarek Vasut 	u8	prio_age:3;
2486a7abc61SMarek Vasut 	u32	_reserv_0_1:23;
2496a7abc61SMarek Vasut 	u8	mstp:3;
2506a7abc61SMarek Vasut 	/* entry 2 */
2516a7abc61SMarek Vasut 	u8	is_override:1;
2526a7abc61SMarek Vasut 	u8	is_use_fid:1;
2536a7abc61SMarek Vasut 	u32	_reserv_1_1:23;
2546a7abc61SMarek Vasut 	u8	port_forward:7;
2556a7abc61SMarek Vasut 	/* entry 3 & 4*/
2566a7abc61SMarek Vasut 	u32	_reserv_2_1:9;
2576a7abc61SMarek Vasut 	u8	fid:7;
2586a7abc61SMarek Vasut 	u8	mac[ETH_ALEN];
2596a7abc61SMarek Vasut };
2606a7abc61SMarek Vasut 
2616a7abc61SMarek Vasut struct ksz_dev_ops {
262d2822e68SArun Ramadoss 	int (*setup)(struct dsa_switch *ds);
2636a7abc61SMarek Vasut 	u32 (*get_port_addr)(int port, int offset);
2646a7abc61SMarek Vasut 	void (*cfg_port_member)(struct ksz_device *dev, int port, u8 member);
2656a7abc61SMarek Vasut 	void (*flush_dyn_mac_table)(struct ksz_device *dev, int port);
2666a7abc61SMarek Vasut 	void (*port_cleanup)(struct ksz_device *dev, int port);
2676a7abc61SMarek Vasut 	void (*port_setup)(struct ksz_device *dev, int port, bool cpu_port);
2688f420456SOleksij Rempel 	int (*r_phy)(struct ksz_device *dev, u16 phy, u16 reg, u16 *val);
2698f420456SOleksij Rempel 	int (*w_phy)(struct ksz_device *dev, u16 phy, u16 reg, u16 val);
2706a7abc61SMarek Vasut 	void (*r_mib_cnt)(struct ksz_device *dev, int port, u16 addr,
2716a7abc61SMarek Vasut 			  u64 *cnt);
2726a7abc61SMarek Vasut 	void (*r_mib_pkt)(struct ksz_device *dev, int port, u16 addr,
2736a7abc61SMarek Vasut 			  u64 *dropped, u64 *cnt);
274a7f4f13aSOleksij Rempel 	void (*r_mib_stat64)(struct ksz_device *dev, int port);
275f0d997e3SArun Ramadoss 	int  (*vlan_filtering)(struct ksz_device *dev, int port,
276f0d997e3SArun Ramadoss 			       bool flag, struct netlink_ext_ack *extack);
277f0d997e3SArun Ramadoss 	int  (*vlan_add)(struct ksz_device *dev, int port,
278f0d997e3SArun Ramadoss 			 const struct switchdev_obj_port_vlan *vlan,
279f0d997e3SArun Ramadoss 			 struct netlink_ext_ack *extack);
280f0d997e3SArun Ramadoss 	int  (*vlan_del)(struct ksz_device *dev, int port,
281f0d997e3SArun Ramadoss 			 const struct switchdev_obj_port_vlan *vlan);
28200a298bbSArun Ramadoss 	int (*mirror_add)(struct ksz_device *dev, int port,
28300a298bbSArun Ramadoss 			  struct dsa_mall_mirror_tc_entry *mirror,
28400a298bbSArun Ramadoss 			  bool ingress, struct netlink_ext_ack *extack);
28500a298bbSArun Ramadoss 	void (*mirror_del)(struct ksz_device *dev, int port,
28600a298bbSArun Ramadoss 			   struct dsa_mall_mirror_tc_entry *mirror);
287e587be75SArun Ramadoss 	int (*fdb_add)(struct ksz_device *dev, int port,
288e587be75SArun Ramadoss 		       const unsigned char *addr, u16 vid, struct dsa_db db);
289e587be75SArun Ramadoss 	int (*fdb_del)(struct ksz_device *dev, int port,
290e587be75SArun Ramadoss 		       const unsigned char *addr, u16 vid, struct dsa_db db);
291e587be75SArun Ramadoss 	int (*fdb_dump)(struct ksz_device *dev, int port,
292e587be75SArun Ramadoss 			dsa_fdb_dump_cb_t *cb, void *data);
293980c7d17SArun Ramadoss 	int (*mdb_add)(struct ksz_device *dev, int port,
294980c7d17SArun Ramadoss 		       const struct switchdev_obj_port_mdb *mdb,
295980c7d17SArun Ramadoss 		       struct dsa_db db);
296980c7d17SArun Ramadoss 	int (*mdb_del)(struct ksz_device *dev, int port,
297980c7d17SArun Ramadoss 		       const struct switchdev_obj_port_mdb *mdb,
298980c7d17SArun Ramadoss 		       struct dsa_db db);
2997012033cSArun Ramadoss 	void (*get_caps)(struct ksz_device *dev, int port,
3007012033cSArun Ramadoss 			 struct phylink_config *config);
3011fe94f54SArun Ramadoss 	int (*change_mtu)(struct ksz_device *dev, int port, int mtu);
3021fe94f54SArun Ramadoss 	int (*max_mtu)(struct ksz_device *dev, int port);
3036a7abc61SMarek Vasut 	void (*freeze_mib)(struct ksz_device *dev, int port, bool freeze);
3046a7abc61SMarek Vasut 	void (*port_init_cnt)(struct ksz_device *dev, int port);
305a0cb1aa4SArun Ramadoss 	void (*phylink_mac_config)(struct ksz_device *dev, int port,
306a0cb1aa4SArun Ramadoss 				   unsigned int mode,
307a0cb1aa4SArun Ramadoss 				   const struct phylink_link_state *state);
308f597d3adSArun Ramadoss 	void (*phylink_mac_link_up)(struct ksz_device *dev, int port,
309f597d3adSArun Ramadoss 				    unsigned int mode,
310f597d3adSArun Ramadoss 				    phy_interface_t interface,
311f597d3adSArun Ramadoss 				    struct phy_device *phydev, int speed,
312f597d3adSArun Ramadoss 				    int duplex, bool tx_pause, bool rx_pause);
313b19ac41fSArun Ramadoss 	void (*setup_rgmii_delay)(struct ksz_device *dev, int port);
314fb9324beSArun Ramadoss 	void (*config_cpu_port)(struct dsa_switch *ds);
315331d64f7SArun Ramadoss 	int (*enable_stp_addr)(struct ksz_device *dev);
316673b196fSArun Ramadoss 	int (*reset)(struct ksz_device *dev);
3176a7abc61SMarek Vasut 	int (*init)(struct ksz_device *dev);
3186a7abc61SMarek Vasut 	void (*exit)(struct ksz_device *dev);
3196a7abc61SMarek Vasut };
3206a7abc61SMarek Vasut 
3216a7abc61SMarek Vasut struct ksz_device *ksz_switch_alloc(struct device *base, void *priv);
3226ec23aaaSArun Ramadoss int ksz_switch_register(struct ksz_device *dev);
3236a7abc61SMarek Vasut void ksz_switch_remove(struct ksz_device *dev);
3246a7abc61SMarek Vasut 
3257c6ff470STristram Ha void ksz_init_mib_timer(struct ksz_device *dev);
326c6101dd7SArun Ramadoss void ksz_r_mib_stats64(struct ksz_device *dev, int port);
327e593df51SArun Ramadoss void ksz_port_stp_state_set(struct dsa_switch *ds, int port, u8 state);
32846f80fa8SArun Ramadoss bool ksz_get_gbit(struct ksz_device *dev, int port);
3290ab7f6bfSArun Ramadoss phy_interface_t ksz_get_xmii(struct ksz_device *dev, int port, bool gbit);
3301958eee8SArun Ramadoss extern const struct ksz_chip_data ksz_switch_chips[];
331c2e86691STristram Ha 
332c2e86691STristram Ha /* Common register access functions */
333c2e86691STristram Ha 
334c2e86691STristram Ha static inline int ksz_read8(struct ksz_device *dev, u32 reg, u8 *val)
335c2e86691STristram Ha {
336ee394feaSMarek Vasut 	unsigned int value;
337ee394feaSMarek Vasut 	int ret = regmap_read(dev->regmap[0], reg, &value);
338c2e86691STristram Ha 
339ec6ba50cSOleksij Rempel 	if (ret)
340ec6ba50cSOleksij Rempel 		dev_err(dev->dev, "can't read 8bit reg: 0x%x %pe\n", reg,
341ec6ba50cSOleksij Rempel 			ERR_PTR(ret));
342ec6ba50cSOleksij Rempel 
343ee394feaSMarek Vasut 	*val = value;
344c2e86691STristram Ha 	return ret;
345c2e86691STristram Ha }
346c2e86691STristram Ha 
347c2e86691STristram Ha static inline int ksz_read16(struct ksz_device *dev, u32 reg, u16 *val)
348c2e86691STristram Ha {
349ee394feaSMarek Vasut 	unsigned int value;
350ee394feaSMarek Vasut 	int ret = regmap_read(dev->regmap[1], reg, &value);
351c2e86691STristram Ha 
352ec6ba50cSOleksij Rempel 	if (ret)
353ec6ba50cSOleksij Rempel 		dev_err(dev->dev, "can't read 16bit reg: 0x%x %pe\n", reg,
354ec6ba50cSOleksij Rempel 			ERR_PTR(ret));
355ec6ba50cSOleksij Rempel 
356ee394feaSMarek Vasut 	*val = value;
357c2e86691STristram Ha 	return ret;
358c2e86691STristram Ha }
359c2e86691STristram Ha 
360c2e86691STristram Ha static inline int ksz_read32(struct ksz_device *dev, u32 reg, u32 *val)
361c2e86691STristram Ha {
362ee394feaSMarek Vasut 	unsigned int value;
363ee394feaSMarek Vasut 	int ret = regmap_read(dev->regmap[2], reg, &value);
364c2e86691STristram Ha 
365ec6ba50cSOleksij Rempel 	if (ret)
366ec6ba50cSOleksij Rempel 		dev_err(dev->dev, "can't read 32bit reg: 0x%x %pe\n", reg,
367ec6ba50cSOleksij Rempel 			ERR_PTR(ret));
368ec6ba50cSOleksij Rempel 
369ee394feaSMarek Vasut 	*val = value;
370c2e86691STristram Ha 	return ret;
371c2e86691STristram Ha }
372c2e86691STristram Ha 
373e66f840cSTristram Ha static inline int ksz_read64(struct ksz_device *dev, u32 reg, u64 *val)
374e66f840cSTristram Ha {
375e66f840cSTristram Ha 	u32 value[2];
376e66f840cSTristram Ha 	int ret;
377e66f840cSTristram Ha 
378e66f840cSTristram Ha 	ret = regmap_bulk_read(dev->regmap[2], reg, value, 2);
379ec6ba50cSOleksij Rempel 	if (ret)
380ec6ba50cSOleksij Rempel 		dev_err(dev->dev, "can't read 64bit reg: 0x%x %pe\n", reg,
381ec6ba50cSOleksij Rempel 			ERR_PTR(ret));
382ec6ba50cSOleksij Rempel 	else
383c34f674cSBen Hutchings 		*val = (u64)value[0] << 32 | value[1];
384e66f840cSTristram Ha 
385e66f840cSTristram Ha 	return ret;
386e66f840cSTristram Ha }
387e66f840cSTristram Ha 
388c2e86691STristram Ha static inline int ksz_write8(struct ksz_device *dev, u32 reg, u8 value)
389c2e86691STristram Ha {
390ec6ba50cSOleksij Rempel 	int ret;
391ec6ba50cSOleksij Rempel 
392ec6ba50cSOleksij Rempel 	ret = regmap_write(dev->regmap[0], reg, value);
393ec6ba50cSOleksij Rempel 	if (ret)
394ec6ba50cSOleksij Rempel 		dev_err(dev->dev, "can't write 8bit reg: 0x%x %pe\n", reg,
395ec6ba50cSOleksij Rempel 			ERR_PTR(ret));
396ec6ba50cSOleksij Rempel 
397ec6ba50cSOleksij Rempel 	return ret;
398c2e86691STristram Ha }
399c2e86691STristram Ha 
400c2e86691STristram Ha static inline int ksz_write16(struct ksz_device *dev, u32 reg, u16 value)
401c2e86691STristram Ha {
402ec6ba50cSOleksij Rempel 	int ret;
403ec6ba50cSOleksij Rempel 
404ec6ba50cSOleksij Rempel 	ret = regmap_write(dev->regmap[1], reg, value);
405ec6ba50cSOleksij Rempel 	if (ret)
406ec6ba50cSOleksij Rempel 		dev_err(dev->dev, "can't write 16bit reg: 0x%x %pe\n", reg,
407ec6ba50cSOleksij Rempel 			ERR_PTR(ret));
408ec6ba50cSOleksij Rempel 
409ec6ba50cSOleksij Rempel 	return ret;
410c2e86691STristram Ha }
411c2e86691STristram Ha 
412c2e86691STristram Ha static inline int ksz_write32(struct ksz_device *dev, u32 reg, u32 value)
413c2e86691STristram Ha {
414ec6ba50cSOleksij Rempel 	int ret;
415ec6ba50cSOleksij Rempel 
416ec6ba50cSOleksij Rempel 	ret = regmap_write(dev->regmap[2], reg, value);
417ec6ba50cSOleksij Rempel 	if (ret)
418ec6ba50cSOleksij Rempel 		dev_err(dev->dev, "can't write 32bit reg: 0x%x %pe\n", reg,
419ec6ba50cSOleksij Rempel 			ERR_PTR(ret));
420ec6ba50cSOleksij Rempel 
421ec6ba50cSOleksij Rempel 	return ret;
422c2e86691STristram Ha }
423c2e86691STristram Ha 
424e66f840cSTristram Ha static inline int ksz_write64(struct ksz_device *dev, u32 reg, u64 value)
425e66f840cSTristram Ha {
426e66f840cSTristram Ha 	u32 val[2];
427e66f840cSTristram Ha 
428e66f840cSTristram Ha 	/* Ick! ToDo: Add 64bit R/W to regmap on 32bit systems */
429e66f840cSTristram Ha 	value = swab64(value);
430e66f840cSTristram Ha 	val[0] = swab32(value & 0xffffffffULL);
431e66f840cSTristram Ha 	val[1] = swab32(value >> 32ULL);
432e66f840cSTristram Ha 
433e66f840cSTristram Ha 	return regmap_bulk_write(dev->regmap[2], reg, val, 2);
434e66f840cSTristram Ha }
435e66f840cSTristram Ha 
436d38bc3b4SOleksij Rempel static inline int ksz_pread8(struct ksz_device *dev, int port, int offset,
437c2e86691STristram Ha 			     u8 *data)
438c2e86691STristram Ha {
439d38bc3b4SOleksij Rempel 	return ksz_read8(dev, dev->dev_ops->get_port_addr(port, offset), data);
440c2e86691STristram Ha }
441c2e86691STristram Ha 
442d38bc3b4SOleksij Rempel static inline int ksz_pread16(struct ksz_device *dev, int port, int offset,
443c2e86691STristram Ha 			      u16 *data)
444c2e86691STristram Ha {
445d38bc3b4SOleksij Rempel 	return ksz_read16(dev, dev->dev_ops->get_port_addr(port, offset), data);
446c2e86691STristram Ha }
447c2e86691STristram Ha 
448d38bc3b4SOleksij Rempel static inline int ksz_pread32(struct ksz_device *dev, int port, int offset,
449c2e86691STristram Ha 			      u32 *data)
450c2e86691STristram Ha {
451d38bc3b4SOleksij Rempel 	return ksz_read32(dev, dev->dev_ops->get_port_addr(port, offset), data);
452c2e86691STristram Ha }
453c2e86691STristram Ha 
454d38bc3b4SOleksij Rempel static inline int ksz_pwrite8(struct ksz_device *dev, int port, int offset,
455c2e86691STristram Ha 			      u8 data)
456c2e86691STristram Ha {
457d38bc3b4SOleksij Rempel 	return ksz_write8(dev, dev->dev_ops->get_port_addr(port, offset), data);
458c2e86691STristram Ha }
459c2e86691STristram Ha 
460d38bc3b4SOleksij Rempel static inline int ksz_pwrite16(struct ksz_device *dev, int port, int offset,
461c2e86691STristram Ha 			       u16 data)
462c2e86691STristram Ha {
463d38bc3b4SOleksij Rempel 	return ksz_write16(dev, dev->dev_ops->get_port_addr(port, offset),
464d38bc3b4SOleksij Rempel 			   data);
465c2e86691STristram Ha }
466c2e86691STristram Ha 
467d38bc3b4SOleksij Rempel static inline int ksz_pwrite32(struct ksz_device *dev, int port, int offset,
468c2e86691STristram Ha 			       u32 data)
469c2e86691STristram Ha {
470d38bc3b4SOleksij Rempel 	return ksz_write32(dev, dev->dev_ops->get_port_addr(port, offset),
471d38bc3b4SOleksij Rempel 			   data);
472c2e86691STristram Ha }
473c2e86691STristram Ha 
4748560664fSArun Ramadoss static inline void ksz_prmw8(struct ksz_device *dev, int port, int offset,
4758560664fSArun Ramadoss 			     u8 mask, u8 val)
4768560664fSArun Ramadoss {
4778560664fSArun Ramadoss 	regmap_update_bits(dev->regmap[0],
4788560664fSArun Ramadoss 			   dev->dev_ops->get_port_addr(port, offset),
4798560664fSArun Ramadoss 			   mask, val);
4808560664fSArun Ramadoss }
4818560664fSArun Ramadoss 
482013572a2SMarek Vasut static inline void ksz_regmap_lock(void *__mtx)
483013572a2SMarek Vasut {
484013572a2SMarek Vasut 	struct mutex *mtx = __mtx;
485013572a2SMarek Vasut 	mutex_lock(mtx);
486013572a2SMarek Vasut }
487013572a2SMarek Vasut 
488013572a2SMarek Vasut static inline void ksz_regmap_unlock(void *__mtx)
489013572a2SMarek Vasut {
490013572a2SMarek Vasut 	struct mutex *mtx = __mtx;
491013572a2SMarek Vasut 	mutex_unlock(mtx);
492013572a2SMarek Vasut }
493013572a2SMarek Vasut 
494f3d890f5SArun Ramadoss static inline bool ksz_is_ksz88x3(struct ksz_device *dev)
495f3d890f5SArun Ramadoss {
496f3d890f5SArun Ramadoss 	return dev->chip_id == KSZ8830_CHIP_ID;
497f3d890f5SArun Ramadoss }
498f3d890f5SArun Ramadoss 
49999b16df0SArun Ramadoss static inline int is_lan937x(struct ksz_device *dev)
50099b16df0SArun Ramadoss {
50199b16df0SArun Ramadoss 	return dev->chip_id == LAN9370_CHIP_ID ||
50299b16df0SArun Ramadoss 		dev->chip_id == LAN9371_CHIP_ID ||
50399b16df0SArun Ramadoss 		dev->chip_id == LAN9372_CHIP_ID ||
50499b16df0SArun Ramadoss 		dev->chip_id == LAN9373_CHIP_ID ||
50599b16df0SArun Ramadoss 		dev->chip_id == LAN9374_CHIP_ID;
50699b16df0SArun Ramadoss }
50799b16df0SArun Ramadoss 
508de6dd626SArun Ramadoss /* STP State Defines */
509de6dd626SArun Ramadoss #define PORT_TX_ENABLE			BIT(2)
510de6dd626SArun Ramadoss #define PORT_RX_ENABLE			BIT(1)
511de6dd626SArun Ramadoss #define PORT_LEARN_DISABLE		BIT(0)
512de6dd626SArun Ramadoss 
51391a98917SArun Ramadoss /* Switch ID Defines */
51491a98917SArun Ramadoss #define REG_CHIP_ID0			0x00
51591a98917SArun Ramadoss 
51691a98917SArun Ramadoss #define SW_FAMILY_ID_M			GENMASK(15, 8)
51791a98917SArun Ramadoss #define KSZ87_FAMILY_ID			0x87
51891a98917SArun Ramadoss #define KSZ88_FAMILY_ID			0x88
51991a98917SArun Ramadoss 
52091a98917SArun Ramadoss #define KSZ8_PORT_STATUS_0		0x08
52191a98917SArun Ramadoss #define KSZ8_PORT_FIBER_MODE		BIT(7)
52291a98917SArun Ramadoss 
52391a98917SArun Ramadoss #define SW_CHIP_ID_M			GENMASK(7, 4)
52491a98917SArun Ramadoss #define KSZ87_CHIP_ID_94		0x6
52591a98917SArun Ramadoss #define KSZ87_CHIP_ID_95		0x9
52691a98917SArun Ramadoss #define KSZ88_CHIP_ID_63		0x3
52791a98917SArun Ramadoss 
52891a98917SArun Ramadoss #define SW_REV_ID_M			GENMASK(7, 4)
52991a98917SArun Ramadoss 
530b4490809SOleksij Rempel /* KSZ9893, KSZ9563, KSZ8563 specific register  */
531b4490809SOleksij Rempel #define REG_CHIP_ID4			0x0f
532b4490809SOleksij Rempel #define SKU_ID_KSZ8563			0x3c
533b4490809SOleksij Rempel 
5341ca6437fSArun Ramadoss /* Driver set switch broadcast storm protection at 10% rate. */
5351ca6437fSArun Ramadoss #define BROADCAST_STORM_PROT_RATE	10
5361ca6437fSArun Ramadoss 
5371ca6437fSArun Ramadoss /* 148,800 frames * 67 ms / 100 */
5381ca6437fSArun Ramadoss #define BROADCAST_STORM_VALUE		9969
5391ca6437fSArun Ramadoss 
5401ca6437fSArun Ramadoss #define BROADCAST_STORM_RATE_HI		0x07
5411ca6437fSArun Ramadoss #define BROADCAST_STORM_RATE_LO		0xFF
5421ca6437fSArun Ramadoss #define BROADCAST_STORM_RATE		0x07FF
5431ca6437fSArun Ramadoss 
5440abab9f3SArun Ramadoss #define MULTICAST_STORM_DISABLE		BIT(6)
5450abab9f3SArun Ramadoss 
546ad08ac18SArun Ramadoss #define SW_START			0x01
547ad08ac18SArun Ramadoss 
54846f80fa8SArun Ramadoss /* xMII configuration */
5498560664fSArun Ramadoss #define P_MII_DUPLEX_M			BIT(6)
550aa5b8b73SArun Ramadoss #define P_MII_100MBIT_M			BIT(4)
551aa5b8b73SArun Ramadoss 
55246f80fa8SArun Ramadoss #define P_GMII_1GBIT_M			BIT(6)
553dc1c596eSArun Ramadoss #define P_RGMII_ID_IG_ENABLE		BIT(4)
554dc1c596eSArun Ramadoss #define P_RGMII_ID_EG_ENABLE		BIT(3)
5550ab7f6bfSArun Ramadoss #define P_MII_MAC_MODE			BIT(2)
556dc1c596eSArun Ramadoss #define P_MII_SEL_M			0x3
55746f80fa8SArun Ramadoss 
558255b59adSMarek Vasut /* Regmap tables generation */
559255b59adSMarek Vasut #define KSZ_SPI_OP_RD		3
560255b59adSMarek Vasut #define KSZ_SPI_OP_WR		2
561255b59adSMarek Vasut 
56220e03777STristram Ha #define swabnot_used(x)		0
56320e03777STristram Ha 
564255b59adSMarek Vasut #define KSZ_SPI_OP_FLAG_MASK(opcode, swp, regbits, regpad)		\
565255b59adSMarek Vasut 	swab##swp((opcode) << ((regbits) + (regpad)))
566255b59adSMarek Vasut 
567255b59adSMarek Vasut #define KSZ_REGMAP_ENTRY(width, swp, regbits, regpad, regalign)		\
568255b59adSMarek Vasut 	{								\
5695f81d545SGeorge McCollister 		.name = #width,						\
570255b59adSMarek Vasut 		.val_bits = (width),					\
571a3aa6e65SMarek Vasut 		.reg_stride = 1,					\
572255b59adSMarek Vasut 		.reg_bits = (regbits) + (regalign),			\
573255b59adSMarek Vasut 		.pad_bits = (regpad),					\
574255b59adSMarek Vasut 		.max_register = BIT(regbits) - 1,			\
575255b59adSMarek Vasut 		.cache_type = REGCACHE_NONE,				\
576255b59adSMarek Vasut 		.read_flag_mask =					\
577255b59adSMarek Vasut 			KSZ_SPI_OP_FLAG_MASK(KSZ_SPI_OP_RD, swp,	\
578255b59adSMarek Vasut 					     regbits, regpad),		\
579255b59adSMarek Vasut 		.write_flag_mask =					\
580255b59adSMarek Vasut 			KSZ_SPI_OP_FLAG_MASK(KSZ_SPI_OP_WR, swp,	\
581255b59adSMarek Vasut 					     regbits, regpad),		\
582013572a2SMarek Vasut 		.lock = ksz_regmap_lock,				\
583013572a2SMarek Vasut 		.unlock = ksz_regmap_unlock,				\
584255b59adSMarek Vasut 		.reg_format_endian = REGMAP_ENDIAN_BIG,			\
585255b59adSMarek Vasut 		.val_format_endian = REGMAP_ENDIAN_BIG			\
586255b59adSMarek Vasut 	}
587255b59adSMarek Vasut 
588255b59adSMarek Vasut #define KSZ_REGMAP_TABLE(ksz, swp, regbits, regpad, regalign)		\
589255b59adSMarek Vasut 	static const struct regmap_config ksz##_regmap_config[] = {	\
590255b59adSMarek Vasut 		KSZ_REGMAP_ENTRY(8, swp, (regbits), (regpad), (regalign)), \
591255b59adSMarek Vasut 		KSZ_REGMAP_ENTRY(16, swp, (regbits), (regpad), (regalign)), \
592255b59adSMarek Vasut 		KSZ_REGMAP_ENTRY(32, swp, (regbits), (regpad), (regalign)), \
593255b59adSMarek Vasut 	}
594255b59adSMarek Vasut 
595c2e86691STristram Ha #endif
596