xref: /openbmc/linux/drivers/net/dsa/microchip/ksz_common.h (revision ec6ba50c65c1e30218f69055a556bdd133af6da5)
1b31141d3SNishad Kamdar /* SPDX-License-Identifier: GPL-2.0 */
2b31141d3SNishad Kamdar /* Microchip switch driver common header
3c2e86691STristram Ha  *
47c6ff470STristram Ha  * Copyright (C) 2017-2019 Microchip Technology Inc.
5c2e86691STristram Ha  */
6c2e86691STristram Ha 
7c2e86691STristram Ha #ifndef __KSZ_COMMON_H
8c2e86691STristram Ha #define __KSZ_COMMON_H
9c2e86691STristram Ha 
106a7abc61SMarek Vasut #include <linux/etherdevice.h>
116a7abc61SMarek Vasut #include <linux/kernel.h>
126a7abc61SMarek Vasut #include <linux/mutex.h>
136a7abc61SMarek Vasut #include <linux/phy.h>
14ee394feaSMarek Vasut #include <linux/regmap.h>
156a7abc61SMarek Vasut #include <net/dsa.h>
166a7abc61SMarek Vasut 
1765ac79e1SArun Ramadoss #define KSZ_MAX_NUM_PORTS 8
1865ac79e1SArun Ramadoss 
196a7abc61SMarek Vasut struct vlan_table {
206a7abc61SMarek Vasut 	u32 table[3];
216a7abc61SMarek Vasut };
226a7abc61SMarek Vasut 
236a7abc61SMarek Vasut struct ksz_port_mib {
246a7abc61SMarek Vasut 	struct mutex cnt_mutex;		/* structure access */
256a7abc61SMarek Vasut 	u8 cnt_ptr;
266a7abc61SMarek Vasut 	u64 *counters;
27a7f4f13aSOleksij Rempel 	struct rtnl_link_stats64 stats64;
28c4748ff6SOleksij Rempel 	struct ethtool_pause_stats pause_stats;
29a7f4f13aSOleksij Rempel 	struct spinlock stats64_lock;
306a7abc61SMarek Vasut };
316a7abc61SMarek Vasut 
32a530e6f2SArun Ramadoss struct ksz_mib_names {
33a530e6f2SArun Ramadoss 	int index;
34a530e6f2SArun Ramadoss 	char string[ETH_GSTRING_LEN];
35a530e6f2SArun Ramadoss };
36a530e6f2SArun Ramadoss 
37462d5250SArun Ramadoss struct ksz_chip_data {
38462d5250SArun Ramadoss 	u32 chip_id;
39462d5250SArun Ramadoss 	const char *dev_name;
40462d5250SArun Ramadoss 	int num_vlans;
41462d5250SArun Ramadoss 	int num_alus;
42462d5250SArun Ramadoss 	int num_statics;
43462d5250SArun Ramadoss 	int cpu_ports;
44462d5250SArun Ramadoss 	int port_cnt;
456ec23aaaSArun Ramadoss 	const struct ksz_dev_ops *ops;
46462d5250SArun Ramadoss 	bool phy_errata_9477;
47462d5250SArun Ramadoss 	bool ksz87xx_eee_link_erratum;
48a530e6f2SArun Ramadoss 	const struct ksz_mib_names *mib_names;
49a530e6f2SArun Ramadoss 	int mib_cnt;
50a530e6f2SArun Ramadoss 	u8 reg_mib_cnt;
51a02579dfSArun Ramadoss 	const u16 *regs;
52d23a5e18SArun Ramadoss 	const u32 *masks;
5334e48383SArun Ramadoss 	const u8 *shifts;
54aa5b8b73SArun Ramadoss 	const u8 *xmii_ctrl0;
5546f80fa8SArun Ramadoss 	const u8 *xmii_ctrl1;
56e593df51SArun Ramadoss 	int stp_ctrl_reg;
571ca6437fSArun Ramadoss 	int broadcast_ctrl_reg;
580abab9f3SArun Ramadoss 	int multicast_ctrl_reg;
59ad08ac18SArun Ramadoss 	int start_ctrl_reg;
6065ac79e1SArun Ramadoss 	bool supports_mii[KSZ_MAX_NUM_PORTS];
6165ac79e1SArun Ramadoss 	bool supports_rmii[KSZ_MAX_NUM_PORTS];
6265ac79e1SArun Ramadoss 	bool supports_rgmii[KSZ_MAX_NUM_PORTS];
6365ac79e1SArun Ramadoss 	bool internal_phy[KSZ_MAX_NUM_PORTS];
64505bf320SOleksij Rempel 	bool gbit_capable[KSZ_MAX_NUM_PORTS];
65*ec6ba50cSOleksij Rempel 	const struct regmap_access_table *wr_table;
66*ec6ba50cSOleksij Rempel 	const struct regmap_access_table *rd_table;
67462d5250SArun Ramadoss };
68462d5250SArun Ramadoss 
696a7abc61SMarek Vasut struct ksz_port {
708f4f58f8SBen Hutchings 	bool remove_tag;		/* Remove Tag flag set, for ksz8795 only */
7115f7cfaeSVladimir Oltean 	bool learning;
726a7abc61SMarek Vasut 	int stp_state;
736a7abc61SMarek Vasut 	struct phy_device phydev;
746a7abc61SMarek Vasut 
756a7abc61SMarek Vasut 	u32 on:1;			/* port is not disabled by hardware */
766a7abc61SMarek Vasut 	u32 phy:1;			/* port has a PHY */
776a7abc61SMarek Vasut 	u32 fiber:1;			/* port is fiber */
786a7abc61SMarek Vasut 	u32 sgmii:1;			/* port is SGMII */
796a7abc61SMarek Vasut 	u32 force:1;
806a7abc61SMarek Vasut 	u32 read:1;			/* read MIB counters in background */
816a7abc61SMarek Vasut 	u32 freeze:1;			/* MIB counter freeze is enabled */
826a7abc61SMarek Vasut 
836a7abc61SMarek Vasut 	struct ksz_port_mib mib;
84edecfa98SHelmut Grohne 	phy_interface_t interface;
85e18058eaSOleksij Rempel 	u16 max_frame;
86b19ac41fSArun Ramadoss 	u32 rgmii_tx_val;
87b19ac41fSArun Ramadoss 	u32 rgmii_rx_val;
886a7abc61SMarek Vasut };
896a7abc61SMarek Vasut 
906a7abc61SMarek Vasut struct ksz_device {
916a7abc61SMarek Vasut 	struct dsa_switch *ds;
926a7abc61SMarek Vasut 	struct ksz_platform_data *pdata;
93462d5250SArun Ramadoss 	const struct ksz_chip_data *info;
946a7abc61SMarek Vasut 
956a7abc61SMarek Vasut 	struct mutex dev_mutex;		/* device access */
96013572a2SMarek Vasut 	struct mutex regmap_mutex;	/* regmap access */
976a7abc61SMarek Vasut 	struct mutex alu_mutex;		/* ALU access */
986a7abc61SMarek Vasut 	struct mutex vlan_mutex;	/* vlan access */
996a7abc61SMarek Vasut 	const struct ksz_dev_ops *dev_ops;
1006a7abc61SMarek Vasut 
1016a7abc61SMarek Vasut 	struct device *dev;
1026a7abc61SMarek Vasut 	struct regmap *regmap[3];
1036a7abc61SMarek Vasut 
1046a7abc61SMarek Vasut 	void *priv;
1056a7abc61SMarek Vasut 
1066a7abc61SMarek Vasut 	struct gpio_desc *reset_gpio;	/* Optional reset GPIO */
1076a7abc61SMarek Vasut 
1086a7abc61SMarek Vasut 	/* chip specific data */
1096a7abc61SMarek Vasut 	u32 chip_id;
11091a98917SArun Ramadoss 	u8 chip_rev;
1116a7abc61SMarek Vasut 	int cpu_port;			/* port connected to CPU */
1126a7abc61SMarek Vasut 	int phy_port_cnt;
113edecfa98SHelmut Grohne 	phy_interface_t compat_interface;
1146a7abc61SMarek Vasut 	bool synclko_125;
11548bf8b8aSRobert Hancock 	bool synclko_disable;
1166a7abc61SMarek Vasut 
1176a7abc61SMarek Vasut 	struct vlan_table *vlan_cache;
1186a7abc61SMarek Vasut 
1196a7abc61SMarek Vasut 	struct ksz_port *ports;
120469b390eSGeorge McCollister 	struct delayed_work mib_read;
1216a7abc61SMarek Vasut 	unsigned long mib_read_interval;
1226a7abc61SMarek Vasut 	u16 mirror_rx;
1236a7abc61SMarek Vasut 	u16 mirror_tx;
1246a7abc61SMarek Vasut 	u32 features;			/* chip specific features */
1256a7abc61SMarek Vasut 	u16 port_mask;
1266a7abc61SMarek Vasut };
1276a7abc61SMarek Vasut 
128462d5250SArun Ramadoss /* List of supported models */
129462d5250SArun Ramadoss enum ksz_model {
130b4490809SOleksij Rempel 	KSZ8563,
131462d5250SArun Ramadoss 	KSZ8795,
132462d5250SArun Ramadoss 	KSZ8794,
133462d5250SArun Ramadoss 	KSZ8765,
134462d5250SArun Ramadoss 	KSZ8830,
135462d5250SArun Ramadoss 	KSZ9477,
136462d5250SArun Ramadoss 	KSZ9897,
137462d5250SArun Ramadoss 	KSZ9893,
138462d5250SArun Ramadoss 	KSZ9567,
139462d5250SArun Ramadoss 	LAN9370,
140462d5250SArun Ramadoss 	LAN9371,
141462d5250SArun Ramadoss 	LAN9372,
142462d5250SArun Ramadoss 	LAN9373,
143462d5250SArun Ramadoss 	LAN9374,
144462d5250SArun Ramadoss };
145462d5250SArun Ramadoss 
146462d5250SArun Ramadoss enum ksz_chip_id {
147b4490809SOleksij Rempel 	KSZ8563_CHIP_ID = 0x8563,
148462d5250SArun Ramadoss 	KSZ8795_CHIP_ID = 0x8795,
149462d5250SArun Ramadoss 	KSZ8794_CHIP_ID = 0x8794,
150462d5250SArun Ramadoss 	KSZ8765_CHIP_ID = 0x8765,
151462d5250SArun Ramadoss 	KSZ8830_CHIP_ID = 0x8830,
152462d5250SArun Ramadoss 	KSZ9477_CHIP_ID = 0x00947700,
153462d5250SArun Ramadoss 	KSZ9897_CHIP_ID = 0x00989700,
154462d5250SArun Ramadoss 	KSZ9893_CHIP_ID = 0x00989300,
155462d5250SArun Ramadoss 	KSZ9567_CHIP_ID = 0x00956700,
156462d5250SArun Ramadoss 	LAN9370_CHIP_ID = 0x00937000,
157462d5250SArun Ramadoss 	LAN9371_CHIP_ID = 0x00937100,
158462d5250SArun Ramadoss 	LAN9372_CHIP_ID = 0x00937200,
159462d5250SArun Ramadoss 	LAN9373_CHIP_ID = 0x00937300,
160462d5250SArun Ramadoss 	LAN9374_CHIP_ID = 0x00937400,
161462d5250SArun Ramadoss };
162462d5250SArun Ramadoss 
163486f9ca7SArun Ramadoss enum ksz_regs {
164486f9ca7SArun Ramadoss 	REG_IND_CTRL_0,
165486f9ca7SArun Ramadoss 	REG_IND_DATA_8,
166486f9ca7SArun Ramadoss 	REG_IND_DATA_CHECK,
167486f9ca7SArun Ramadoss 	REG_IND_DATA_HI,
168486f9ca7SArun Ramadoss 	REG_IND_DATA_LO,
169486f9ca7SArun Ramadoss 	REG_IND_MIB_CHECK,
170486f9ca7SArun Ramadoss 	REG_IND_BYTE,
171486f9ca7SArun Ramadoss 	P_FORCE_CTRL,
172486f9ca7SArun Ramadoss 	P_LINK_STATUS,
173486f9ca7SArun Ramadoss 	P_LOCAL_CTRL,
174486f9ca7SArun Ramadoss 	P_NEG_RESTART_CTRL,
175486f9ca7SArun Ramadoss 	P_REMOTE_STATUS,
176486f9ca7SArun Ramadoss 	P_SPEED_STATUS,
177486f9ca7SArun Ramadoss 	S_TAIL_TAG_CTRL,
1786877102fSArun Ramadoss 	P_STP_CTRL,
1799d95329cSArun Ramadoss 	S_START_CTRL,
1809d95329cSArun Ramadoss 	S_BROADCAST_CTRL,
1819d95329cSArun Ramadoss 	S_MULTICAST_CTRL,
182aa5b8b73SArun Ramadoss 	P_XMII_CTRL_0,
18346f80fa8SArun Ramadoss 	P_XMII_CTRL_1,
184486f9ca7SArun Ramadoss };
185486f9ca7SArun Ramadoss 
186d23a5e18SArun Ramadoss enum ksz_masks {
187d23a5e18SArun Ramadoss 	PORT_802_1P_REMAPPING,
188d23a5e18SArun Ramadoss 	SW_TAIL_TAG_ENABLE,
189d23a5e18SArun Ramadoss 	MIB_COUNTER_OVERFLOW,
190d23a5e18SArun Ramadoss 	MIB_COUNTER_VALID,
191d23a5e18SArun Ramadoss 	VLAN_TABLE_FID,
192d23a5e18SArun Ramadoss 	VLAN_TABLE_MEMBERSHIP,
193d23a5e18SArun Ramadoss 	VLAN_TABLE_VALID,
194d23a5e18SArun Ramadoss 	STATIC_MAC_TABLE_VALID,
195d23a5e18SArun Ramadoss 	STATIC_MAC_TABLE_USE_FID,
196d23a5e18SArun Ramadoss 	STATIC_MAC_TABLE_FID,
197d23a5e18SArun Ramadoss 	STATIC_MAC_TABLE_OVERRIDE,
198d23a5e18SArun Ramadoss 	STATIC_MAC_TABLE_FWD_PORTS,
199d23a5e18SArun Ramadoss 	DYNAMIC_MAC_TABLE_ENTRIES_H,
200d23a5e18SArun Ramadoss 	DYNAMIC_MAC_TABLE_MAC_EMPTY,
201d23a5e18SArun Ramadoss 	DYNAMIC_MAC_TABLE_NOT_READY,
202d23a5e18SArun Ramadoss 	DYNAMIC_MAC_TABLE_ENTRIES,
203d23a5e18SArun Ramadoss 	DYNAMIC_MAC_TABLE_FID,
204d23a5e18SArun Ramadoss 	DYNAMIC_MAC_TABLE_SRC_PORT,
205d23a5e18SArun Ramadoss 	DYNAMIC_MAC_TABLE_TIMESTAMP,
206457c182aSArun Ramadoss 	ALU_STAT_WRITE,
207457c182aSArun Ramadoss 	ALU_STAT_READ,
2088560664fSArun Ramadoss 	P_MII_TX_FLOW_CTRL,
2098560664fSArun Ramadoss 	P_MII_RX_FLOW_CTRL,
210d23a5e18SArun Ramadoss };
211d23a5e18SArun Ramadoss 
21234e48383SArun Ramadoss enum ksz_shifts {
21334e48383SArun Ramadoss 	VLAN_TABLE_MEMBERSHIP_S,
21434e48383SArun Ramadoss 	VLAN_TABLE,
21534e48383SArun Ramadoss 	STATIC_MAC_FWD_PORTS,
21634e48383SArun Ramadoss 	STATIC_MAC_FID,
21734e48383SArun Ramadoss 	DYNAMIC_MAC_ENTRIES_H,
21834e48383SArun Ramadoss 	DYNAMIC_MAC_ENTRIES,
21934e48383SArun Ramadoss 	DYNAMIC_MAC_FID,
22034e48383SArun Ramadoss 	DYNAMIC_MAC_TIMESTAMP,
22134e48383SArun Ramadoss 	DYNAMIC_MAC_SRC_PORT,
222457c182aSArun Ramadoss 	ALU_STAT_INDEX,
22334e48383SArun Ramadoss };
22434e48383SArun Ramadoss 
225aa5b8b73SArun Ramadoss enum ksz_xmii_ctrl0 {
226aa5b8b73SArun Ramadoss 	P_MII_100MBIT,
227aa5b8b73SArun Ramadoss 	P_MII_10MBIT,
2288560664fSArun Ramadoss 	P_MII_FULL_DUPLEX,
2298560664fSArun Ramadoss 	P_MII_HALF_DUPLEX,
230aa5b8b73SArun Ramadoss };
231aa5b8b73SArun Ramadoss 
23246f80fa8SArun Ramadoss enum ksz_xmii_ctrl1 {
233dc1c596eSArun Ramadoss 	P_RGMII_SEL,
234dc1c596eSArun Ramadoss 	P_RMII_SEL,
235dc1c596eSArun Ramadoss 	P_GMII_SEL,
236dc1c596eSArun Ramadoss 	P_MII_SEL,
23746f80fa8SArun Ramadoss 	P_GMII_1GBIT,
23846f80fa8SArun Ramadoss 	P_GMII_NOT_1GBIT,
23946f80fa8SArun Ramadoss };
24046f80fa8SArun Ramadoss 
2416a7abc61SMarek Vasut struct alu_struct {
2426a7abc61SMarek Vasut 	/* entry 1 */
2436a7abc61SMarek Vasut 	u8	is_static:1;
2446a7abc61SMarek Vasut 	u8	is_src_filter:1;
2456a7abc61SMarek Vasut 	u8	is_dst_filter:1;
2466a7abc61SMarek Vasut 	u8	prio_age:3;
2476a7abc61SMarek Vasut 	u32	_reserv_0_1:23;
2486a7abc61SMarek Vasut 	u8	mstp:3;
2496a7abc61SMarek Vasut 	/* entry 2 */
2506a7abc61SMarek Vasut 	u8	is_override:1;
2516a7abc61SMarek Vasut 	u8	is_use_fid:1;
2526a7abc61SMarek Vasut 	u32	_reserv_1_1:23;
2536a7abc61SMarek Vasut 	u8	port_forward:7;
2546a7abc61SMarek Vasut 	/* entry 3 & 4*/
2556a7abc61SMarek Vasut 	u32	_reserv_2_1:9;
2566a7abc61SMarek Vasut 	u8	fid:7;
2576a7abc61SMarek Vasut 	u8	mac[ETH_ALEN];
2586a7abc61SMarek Vasut };
2596a7abc61SMarek Vasut 
2606a7abc61SMarek Vasut struct ksz_dev_ops {
261d2822e68SArun Ramadoss 	int (*setup)(struct dsa_switch *ds);
2626a7abc61SMarek Vasut 	u32 (*get_port_addr)(int port, int offset);
2636a7abc61SMarek Vasut 	void (*cfg_port_member)(struct ksz_device *dev, int port, u8 member);
2646a7abc61SMarek Vasut 	void (*flush_dyn_mac_table)(struct ksz_device *dev, int port);
2656a7abc61SMarek Vasut 	void (*port_cleanup)(struct ksz_device *dev, int port);
2666a7abc61SMarek Vasut 	void (*port_setup)(struct ksz_device *dev, int port, bool cpu_port);
2678f420456SOleksij Rempel 	int (*r_phy)(struct ksz_device *dev, u16 phy, u16 reg, u16 *val);
2688f420456SOleksij Rempel 	int (*w_phy)(struct ksz_device *dev, u16 phy, u16 reg, u16 val);
2696a7abc61SMarek Vasut 	void (*r_mib_cnt)(struct ksz_device *dev, int port, u16 addr,
2706a7abc61SMarek Vasut 			  u64 *cnt);
2716a7abc61SMarek Vasut 	void (*r_mib_pkt)(struct ksz_device *dev, int port, u16 addr,
2726a7abc61SMarek Vasut 			  u64 *dropped, u64 *cnt);
273a7f4f13aSOleksij Rempel 	void (*r_mib_stat64)(struct ksz_device *dev, int port);
274f0d997e3SArun Ramadoss 	int  (*vlan_filtering)(struct ksz_device *dev, int port,
275f0d997e3SArun Ramadoss 			       bool flag, struct netlink_ext_ack *extack);
276f0d997e3SArun Ramadoss 	int  (*vlan_add)(struct ksz_device *dev, int port,
277f0d997e3SArun Ramadoss 			 const struct switchdev_obj_port_vlan *vlan,
278f0d997e3SArun Ramadoss 			 struct netlink_ext_ack *extack);
279f0d997e3SArun Ramadoss 	int  (*vlan_del)(struct ksz_device *dev, int port,
280f0d997e3SArun Ramadoss 			 const struct switchdev_obj_port_vlan *vlan);
28100a298bbSArun Ramadoss 	int (*mirror_add)(struct ksz_device *dev, int port,
28200a298bbSArun Ramadoss 			  struct dsa_mall_mirror_tc_entry *mirror,
28300a298bbSArun Ramadoss 			  bool ingress, struct netlink_ext_ack *extack);
28400a298bbSArun Ramadoss 	void (*mirror_del)(struct ksz_device *dev, int port,
28500a298bbSArun Ramadoss 			   struct dsa_mall_mirror_tc_entry *mirror);
286e587be75SArun Ramadoss 	int (*fdb_add)(struct ksz_device *dev, int port,
287e587be75SArun Ramadoss 		       const unsigned char *addr, u16 vid, struct dsa_db db);
288e587be75SArun Ramadoss 	int (*fdb_del)(struct ksz_device *dev, int port,
289e587be75SArun Ramadoss 		       const unsigned char *addr, u16 vid, struct dsa_db db);
290e587be75SArun Ramadoss 	int (*fdb_dump)(struct ksz_device *dev, int port,
291e587be75SArun Ramadoss 			dsa_fdb_dump_cb_t *cb, void *data);
292980c7d17SArun Ramadoss 	int (*mdb_add)(struct ksz_device *dev, int port,
293980c7d17SArun Ramadoss 		       const struct switchdev_obj_port_mdb *mdb,
294980c7d17SArun Ramadoss 		       struct dsa_db db);
295980c7d17SArun Ramadoss 	int (*mdb_del)(struct ksz_device *dev, int port,
296980c7d17SArun Ramadoss 		       const struct switchdev_obj_port_mdb *mdb,
297980c7d17SArun Ramadoss 		       struct dsa_db db);
2987012033cSArun Ramadoss 	void (*get_caps)(struct ksz_device *dev, int port,
2997012033cSArun Ramadoss 			 struct phylink_config *config);
3001fe94f54SArun Ramadoss 	int (*change_mtu)(struct ksz_device *dev, int port, int mtu);
3011fe94f54SArun Ramadoss 	int (*max_mtu)(struct ksz_device *dev, int port);
3026a7abc61SMarek Vasut 	void (*freeze_mib)(struct ksz_device *dev, int port, bool freeze);
3036a7abc61SMarek Vasut 	void (*port_init_cnt)(struct ksz_device *dev, int port);
304a0cb1aa4SArun Ramadoss 	void (*phylink_mac_config)(struct ksz_device *dev, int port,
305a0cb1aa4SArun Ramadoss 				   unsigned int mode,
306a0cb1aa4SArun Ramadoss 				   const struct phylink_link_state *state);
307f597d3adSArun Ramadoss 	void (*phylink_mac_link_up)(struct ksz_device *dev, int port,
308f597d3adSArun Ramadoss 				    unsigned int mode,
309f597d3adSArun Ramadoss 				    phy_interface_t interface,
310f597d3adSArun Ramadoss 				    struct phy_device *phydev, int speed,
311f597d3adSArun Ramadoss 				    int duplex, bool tx_pause, bool rx_pause);
312b19ac41fSArun Ramadoss 	void (*setup_rgmii_delay)(struct ksz_device *dev, int port);
313fb9324beSArun Ramadoss 	void (*config_cpu_port)(struct dsa_switch *ds);
314331d64f7SArun Ramadoss 	int (*enable_stp_addr)(struct ksz_device *dev);
315673b196fSArun Ramadoss 	int (*reset)(struct ksz_device *dev);
3166a7abc61SMarek Vasut 	int (*init)(struct ksz_device *dev);
3176a7abc61SMarek Vasut 	void (*exit)(struct ksz_device *dev);
3186a7abc61SMarek Vasut };
3196a7abc61SMarek Vasut 
3206a7abc61SMarek Vasut struct ksz_device *ksz_switch_alloc(struct device *base, void *priv);
3216ec23aaaSArun Ramadoss int ksz_switch_register(struct ksz_device *dev);
3226a7abc61SMarek Vasut void ksz_switch_remove(struct ksz_device *dev);
3236a7abc61SMarek Vasut 
3247c6ff470STristram Ha void ksz_init_mib_timer(struct ksz_device *dev);
325c6101dd7SArun Ramadoss void ksz_r_mib_stats64(struct ksz_device *dev, int port);
326e593df51SArun Ramadoss void ksz_port_stp_state_set(struct dsa_switch *ds, int port, u8 state);
32746f80fa8SArun Ramadoss bool ksz_get_gbit(struct ksz_device *dev, int port);
3280ab7f6bfSArun Ramadoss phy_interface_t ksz_get_xmii(struct ksz_device *dev, int port, bool gbit);
3291958eee8SArun Ramadoss extern const struct ksz_chip_data ksz_switch_chips[];
330c2e86691STristram Ha 
331c2e86691STristram Ha /* Common register access functions */
332c2e86691STristram Ha 
333c2e86691STristram Ha static inline int ksz_read8(struct ksz_device *dev, u32 reg, u8 *val)
334c2e86691STristram Ha {
335ee394feaSMarek Vasut 	unsigned int value;
336ee394feaSMarek Vasut 	int ret = regmap_read(dev->regmap[0], reg, &value);
337c2e86691STristram Ha 
338*ec6ba50cSOleksij Rempel 	if (ret)
339*ec6ba50cSOleksij Rempel 		dev_err(dev->dev, "can't read 8bit reg: 0x%x %pe\n", reg,
340*ec6ba50cSOleksij Rempel 			ERR_PTR(ret));
341*ec6ba50cSOleksij Rempel 
342ee394feaSMarek Vasut 	*val = value;
343c2e86691STristram Ha 	return ret;
344c2e86691STristram Ha }
345c2e86691STristram Ha 
346c2e86691STristram Ha static inline int ksz_read16(struct ksz_device *dev, u32 reg, u16 *val)
347c2e86691STristram Ha {
348ee394feaSMarek Vasut 	unsigned int value;
349ee394feaSMarek Vasut 	int ret = regmap_read(dev->regmap[1], reg, &value);
350c2e86691STristram Ha 
351*ec6ba50cSOleksij Rempel 	if (ret)
352*ec6ba50cSOleksij Rempel 		dev_err(dev->dev, "can't read 16bit reg: 0x%x %pe\n", reg,
353*ec6ba50cSOleksij Rempel 			ERR_PTR(ret));
354*ec6ba50cSOleksij Rempel 
355ee394feaSMarek Vasut 	*val = value;
356c2e86691STristram Ha 	return ret;
357c2e86691STristram Ha }
358c2e86691STristram Ha 
359c2e86691STristram Ha static inline int ksz_read32(struct ksz_device *dev, u32 reg, u32 *val)
360c2e86691STristram Ha {
361ee394feaSMarek Vasut 	unsigned int value;
362ee394feaSMarek Vasut 	int ret = regmap_read(dev->regmap[2], reg, &value);
363c2e86691STristram Ha 
364*ec6ba50cSOleksij Rempel 	if (ret)
365*ec6ba50cSOleksij Rempel 		dev_err(dev->dev, "can't read 32bit reg: 0x%x %pe\n", reg,
366*ec6ba50cSOleksij Rempel 			ERR_PTR(ret));
367*ec6ba50cSOleksij Rempel 
368ee394feaSMarek Vasut 	*val = value;
369c2e86691STristram Ha 	return ret;
370c2e86691STristram Ha }
371c2e86691STristram Ha 
372e66f840cSTristram Ha static inline int ksz_read64(struct ksz_device *dev, u32 reg, u64 *val)
373e66f840cSTristram Ha {
374e66f840cSTristram Ha 	u32 value[2];
375e66f840cSTristram Ha 	int ret;
376e66f840cSTristram Ha 
377e66f840cSTristram Ha 	ret = regmap_bulk_read(dev->regmap[2], reg, value, 2);
378*ec6ba50cSOleksij Rempel 	if (ret)
379*ec6ba50cSOleksij Rempel 		dev_err(dev->dev, "can't read 64bit reg: 0x%x %pe\n", reg,
380*ec6ba50cSOleksij Rempel 			ERR_PTR(ret));
381*ec6ba50cSOleksij Rempel 	else
382c34f674cSBen Hutchings 		*val = (u64)value[0] << 32 | value[1];
383e66f840cSTristram Ha 
384e66f840cSTristram Ha 	return ret;
385e66f840cSTristram Ha }
386e66f840cSTristram Ha 
387c2e86691STristram Ha static inline int ksz_write8(struct ksz_device *dev, u32 reg, u8 value)
388c2e86691STristram Ha {
389*ec6ba50cSOleksij Rempel 	int ret;
390*ec6ba50cSOleksij Rempel 
391*ec6ba50cSOleksij Rempel 	ret = regmap_write(dev->regmap[0], reg, value);
392*ec6ba50cSOleksij Rempel 	if (ret)
393*ec6ba50cSOleksij Rempel 		dev_err(dev->dev, "can't write 8bit reg: 0x%x %pe\n", reg,
394*ec6ba50cSOleksij Rempel 			ERR_PTR(ret));
395*ec6ba50cSOleksij Rempel 
396*ec6ba50cSOleksij Rempel 	return ret;
397c2e86691STristram Ha }
398c2e86691STristram Ha 
399c2e86691STristram Ha static inline int ksz_write16(struct ksz_device *dev, u32 reg, u16 value)
400c2e86691STristram Ha {
401*ec6ba50cSOleksij Rempel 	int ret;
402*ec6ba50cSOleksij Rempel 
403*ec6ba50cSOleksij Rempel 	ret = regmap_write(dev->regmap[1], reg, value);
404*ec6ba50cSOleksij Rempel 	if (ret)
405*ec6ba50cSOleksij Rempel 		dev_err(dev->dev, "can't write 16bit reg: 0x%x %pe\n", reg,
406*ec6ba50cSOleksij Rempel 			ERR_PTR(ret));
407*ec6ba50cSOleksij Rempel 
408*ec6ba50cSOleksij Rempel 	return ret;
409c2e86691STristram Ha }
410c2e86691STristram Ha 
411c2e86691STristram Ha static inline int ksz_write32(struct ksz_device *dev, u32 reg, u32 value)
412c2e86691STristram Ha {
413*ec6ba50cSOleksij Rempel 	int ret;
414*ec6ba50cSOleksij Rempel 
415*ec6ba50cSOleksij Rempel 	ret = regmap_write(dev->regmap[2], reg, value);
416*ec6ba50cSOleksij Rempel 	if (ret)
417*ec6ba50cSOleksij Rempel 		dev_err(dev->dev, "can't write 32bit reg: 0x%x %pe\n", reg,
418*ec6ba50cSOleksij Rempel 			ERR_PTR(ret));
419*ec6ba50cSOleksij Rempel 
420*ec6ba50cSOleksij Rempel 	return ret;
421c2e86691STristram Ha }
422c2e86691STristram Ha 
423e66f840cSTristram Ha static inline int ksz_write64(struct ksz_device *dev, u32 reg, u64 value)
424e66f840cSTristram Ha {
425e66f840cSTristram Ha 	u32 val[2];
426e66f840cSTristram Ha 
427e66f840cSTristram Ha 	/* Ick! ToDo: Add 64bit R/W to regmap on 32bit systems */
428e66f840cSTristram Ha 	value = swab64(value);
429e66f840cSTristram Ha 	val[0] = swab32(value & 0xffffffffULL);
430e66f840cSTristram Ha 	val[1] = swab32(value >> 32ULL);
431e66f840cSTristram Ha 
432e66f840cSTristram Ha 	return regmap_bulk_write(dev->regmap[2], reg, val, 2);
433e66f840cSTristram Ha }
434e66f840cSTristram Ha 
435d38bc3b4SOleksij Rempel static inline int ksz_pread8(struct ksz_device *dev, int port, int offset,
436c2e86691STristram Ha 			     u8 *data)
437c2e86691STristram Ha {
438d38bc3b4SOleksij Rempel 	return ksz_read8(dev, dev->dev_ops->get_port_addr(port, offset), data);
439c2e86691STristram Ha }
440c2e86691STristram Ha 
441d38bc3b4SOleksij Rempel static inline int ksz_pread16(struct ksz_device *dev, int port, int offset,
442c2e86691STristram Ha 			      u16 *data)
443c2e86691STristram Ha {
444d38bc3b4SOleksij Rempel 	return ksz_read16(dev, dev->dev_ops->get_port_addr(port, offset), data);
445c2e86691STristram Ha }
446c2e86691STristram Ha 
447d38bc3b4SOleksij Rempel static inline int ksz_pread32(struct ksz_device *dev, int port, int offset,
448c2e86691STristram Ha 			      u32 *data)
449c2e86691STristram Ha {
450d38bc3b4SOleksij Rempel 	return ksz_read32(dev, dev->dev_ops->get_port_addr(port, offset), data);
451c2e86691STristram Ha }
452c2e86691STristram Ha 
453d38bc3b4SOleksij Rempel static inline int ksz_pwrite8(struct ksz_device *dev, int port, int offset,
454c2e86691STristram Ha 			      u8 data)
455c2e86691STristram Ha {
456d38bc3b4SOleksij Rempel 	return ksz_write8(dev, dev->dev_ops->get_port_addr(port, offset), data);
457c2e86691STristram Ha }
458c2e86691STristram Ha 
459d38bc3b4SOleksij Rempel static inline int ksz_pwrite16(struct ksz_device *dev, int port, int offset,
460c2e86691STristram Ha 			       u16 data)
461c2e86691STristram Ha {
462d38bc3b4SOleksij Rempel 	return ksz_write16(dev, dev->dev_ops->get_port_addr(port, offset),
463d38bc3b4SOleksij Rempel 			   data);
464c2e86691STristram Ha }
465c2e86691STristram Ha 
466d38bc3b4SOleksij Rempel static inline int ksz_pwrite32(struct ksz_device *dev, int port, int offset,
467c2e86691STristram Ha 			       u32 data)
468c2e86691STristram Ha {
469d38bc3b4SOleksij Rempel 	return ksz_write32(dev, dev->dev_ops->get_port_addr(port, offset),
470d38bc3b4SOleksij Rempel 			   data);
471c2e86691STristram Ha }
472c2e86691STristram Ha 
4738560664fSArun Ramadoss static inline void ksz_prmw8(struct ksz_device *dev, int port, int offset,
4748560664fSArun Ramadoss 			     u8 mask, u8 val)
4758560664fSArun Ramadoss {
4768560664fSArun Ramadoss 	regmap_update_bits(dev->regmap[0],
4778560664fSArun Ramadoss 			   dev->dev_ops->get_port_addr(port, offset),
4788560664fSArun Ramadoss 			   mask, val);
4798560664fSArun Ramadoss }
4808560664fSArun Ramadoss 
481013572a2SMarek Vasut static inline void ksz_regmap_lock(void *__mtx)
482013572a2SMarek Vasut {
483013572a2SMarek Vasut 	struct mutex *mtx = __mtx;
484013572a2SMarek Vasut 	mutex_lock(mtx);
485013572a2SMarek Vasut }
486013572a2SMarek Vasut 
487013572a2SMarek Vasut static inline void ksz_regmap_unlock(void *__mtx)
488013572a2SMarek Vasut {
489013572a2SMarek Vasut 	struct mutex *mtx = __mtx;
490013572a2SMarek Vasut 	mutex_unlock(mtx);
491013572a2SMarek Vasut }
492013572a2SMarek Vasut 
493f3d890f5SArun Ramadoss static inline bool ksz_is_ksz88x3(struct ksz_device *dev)
494f3d890f5SArun Ramadoss {
495f3d890f5SArun Ramadoss 	return dev->chip_id == KSZ8830_CHIP_ID;
496f3d890f5SArun Ramadoss }
497f3d890f5SArun Ramadoss 
49899b16df0SArun Ramadoss static inline int is_lan937x(struct ksz_device *dev)
49999b16df0SArun Ramadoss {
50099b16df0SArun Ramadoss 	return dev->chip_id == LAN9370_CHIP_ID ||
50199b16df0SArun Ramadoss 		dev->chip_id == LAN9371_CHIP_ID ||
50299b16df0SArun Ramadoss 		dev->chip_id == LAN9372_CHIP_ID ||
50399b16df0SArun Ramadoss 		dev->chip_id == LAN9373_CHIP_ID ||
50499b16df0SArun Ramadoss 		dev->chip_id == LAN9374_CHIP_ID;
50599b16df0SArun Ramadoss }
50699b16df0SArun Ramadoss 
507de6dd626SArun Ramadoss /* STP State Defines */
508de6dd626SArun Ramadoss #define PORT_TX_ENABLE			BIT(2)
509de6dd626SArun Ramadoss #define PORT_RX_ENABLE			BIT(1)
510de6dd626SArun Ramadoss #define PORT_LEARN_DISABLE		BIT(0)
511de6dd626SArun Ramadoss 
51291a98917SArun Ramadoss /* Switch ID Defines */
51391a98917SArun Ramadoss #define REG_CHIP_ID0			0x00
51491a98917SArun Ramadoss 
51591a98917SArun Ramadoss #define SW_FAMILY_ID_M			GENMASK(15, 8)
51691a98917SArun Ramadoss #define KSZ87_FAMILY_ID			0x87
51791a98917SArun Ramadoss #define KSZ88_FAMILY_ID			0x88
51891a98917SArun Ramadoss 
51991a98917SArun Ramadoss #define KSZ8_PORT_STATUS_0		0x08
52091a98917SArun Ramadoss #define KSZ8_PORT_FIBER_MODE		BIT(7)
52191a98917SArun Ramadoss 
52291a98917SArun Ramadoss #define SW_CHIP_ID_M			GENMASK(7, 4)
52391a98917SArun Ramadoss #define KSZ87_CHIP_ID_94		0x6
52491a98917SArun Ramadoss #define KSZ87_CHIP_ID_95		0x9
52591a98917SArun Ramadoss #define KSZ88_CHIP_ID_63		0x3
52691a98917SArun Ramadoss 
52791a98917SArun Ramadoss #define SW_REV_ID_M			GENMASK(7, 4)
52891a98917SArun Ramadoss 
529b4490809SOleksij Rempel /* KSZ9893, KSZ9563, KSZ8563 specific register  */
530b4490809SOleksij Rempel #define REG_CHIP_ID4			0x0f
531b4490809SOleksij Rempel #define SKU_ID_KSZ8563			0x3c
532b4490809SOleksij Rempel 
5331ca6437fSArun Ramadoss /* Driver set switch broadcast storm protection at 10% rate. */
5341ca6437fSArun Ramadoss #define BROADCAST_STORM_PROT_RATE	10
5351ca6437fSArun Ramadoss 
5361ca6437fSArun Ramadoss /* 148,800 frames * 67 ms / 100 */
5371ca6437fSArun Ramadoss #define BROADCAST_STORM_VALUE		9969
5381ca6437fSArun Ramadoss 
5391ca6437fSArun Ramadoss #define BROADCAST_STORM_RATE_HI		0x07
5401ca6437fSArun Ramadoss #define BROADCAST_STORM_RATE_LO		0xFF
5411ca6437fSArun Ramadoss #define BROADCAST_STORM_RATE		0x07FF
5421ca6437fSArun Ramadoss 
5430abab9f3SArun Ramadoss #define MULTICAST_STORM_DISABLE		BIT(6)
5440abab9f3SArun Ramadoss 
545ad08ac18SArun Ramadoss #define SW_START			0x01
546ad08ac18SArun Ramadoss 
5470ab7f6bfSArun Ramadoss /* Used with variable features to indicate capabilities. */
5480ab7f6bfSArun Ramadoss #define IS_9893				BIT(2)
5490ab7f6bfSArun Ramadoss 
55046f80fa8SArun Ramadoss /* xMII configuration */
5518560664fSArun Ramadoss #define P_MII_DUPLEX_M			BIT(6)
552aa5b8b73SArun Ramadoss #define P_MII_100MBIT_M			BIT(4)
553aa5b8b73SArun Ramadoss 
55446f80fa8SArun Ramadoss #define P_GMII_1GBIT_M			BIT(6)
555dc1c596eSArun Ramadoss #define P_RGMII_ID_IG_ENABLE		BIT(4)
556dc1c596eSArun Ramadoss #define P_RGMII_ID_EG_ENABLE		BIT(3)
5570ab7f6bfSArun Ramadoss #define P_MII_MAC_MODE			BIT(2)
558dc1c596eSArun Ramadoss #define P_MII_SEL_M			0x3
55946f80fa8SArun Ramadoss 
560255b59adSMarek Vasut /* Regmap tables generation */
561255b59adSMarek Vasut #define KSZ_SPI_OP_RD		3
562255b59adSMarek Vasut #define KSZ_SPI_OP_WR		2
563255b59adSMarek Vasut 
56420e03777STristram Ha #define swabnot_used(x)		0
56520e03777STristram Ha 
566255b59adSMarek Vasut #define KSZ_SPI_OP_FLAG_MASK(opcode, swp, regbits, regpad)		\
567255b59adSMarek Vasut 	swab##swp((opcode) << ((regbits) + (regpad)))
568255b59adSMarek Vasut 
569255b59adSMarek Vasut #define KSZ_REGMAP_ENTRY(width, swp, regbits, regpad, regalign)		\
570255b59adSMarek Vasut 	{								\
5715f81d545SGeorge McCollister 		.name = #width,						\
572255b59adSMarek Vasut 		.val_bits = (width),					\
573a3aa6e65SMarek Vasut 		.reg_stride = 1,					\
574255b59adSMarek Vasut 		.reg_bits = (regbits) + (regalign),			\
575255b59adSMarek Vasut 		.pad_bits = (regpad),					\
576255b59adSMarek Vasut 		.max_register = BIT(regbits) - 1,			\
577255b59adSMarek Vasut 		.cache_type = REGCACHE_NONE,				\
578255b59adSMarek Vasut 		.read_flag_mask =					\
579255b59adSMarek Vasut 			KSZ_SPI_OP_FLAG_MASK(KSZ_SPI_OP_RD, swp,	\
580255b59adSMarek Vasut 					     regbits, regpad),		\
581255b59adSMarek Vasut 		.write_flag_mask =					\
582255b59adSMarek Vasut 			KSZ_SPI_OP_FLAG_MASK(KSZ_SPI_OP_WR, swp,	\
583255b59adSMarek Vasut 					     regbits, regpad),		\
584013572a2SMarek Vasut 		.lock = ksz_regmap_lock,				\
585013572a2SMarek Vasut 		.unlock = ksz_regmap_unlock,				\
586255b59adSMarek Vasut 		.reg_format_endian = REGMAP_ENDIAN_BIG,			\
587255b59adSMarek Vasut 		.val_format_endian = REGMAP_ENDIAN_BIG			\
588255b59adSMarek Vasut 	}
589255b59adSMarek Vasut 
590255b59adSMarek Vasut #define KSZ_REGMAP_TABLE(ksz, swp, regbits, regpad, regalign)		\
591255b59adSMarek Vasut 	static const struct regmap_config ksz##_regmap_config[] = {	\
592255b59adSMarek Vasut 		KSZ_REGMAP_ENTRY(8, swp, (regbits), (regpad), (regalign)), \
593255b59adSMarek Vasut 		KSZ_REGMAP_ENTRY(16, swp, (regbits), (regpad), (regalign)), \
594255b59adSMarek Vasut 		KSZ_REGMAP_ENTRY(32, swp, (regbits), (regpad), (regalign)), \
595255b59adSMarek Vasut 	}
596255b59adSMarek Vasut 
597c2e86691STristram Ha #endif
598