1b31141d3SNishad Kamdar /* SPDX-License-Identifier: GPL-2.0 */ 2b31141d3SNishad Kamdar /* Microchip switch driver common header 3c2e86691STristram Ha * 47c6ff470STristram Ha * Copyright (C) 2017-2019 Microchip Technology Inc. 5c2e86691STristram Ha */ 6c2e86691STristram Ha 7c2e86691STristram Ha #ifndef __KSZ_COMMON_H 8c2e86691STristram Ha #define __KSZ_COMMON_H 9c2e86691STristram Ha 106a7abc61SMarek Vasut #include <linux/etherdevice.h> 116a7abc61SMarek Vasut #include <linux/kernel.h> 126a7abc61SMarek Vasut #include <linux/mutex.h> 136a7abc61SMarek Vasut #include <linux/phy.h> 14ee394feaSMarek Vasut #include <linux/regmap.h> 156a7abc61SMarek Vasut #include <net/dsa.h> 16c9cd961cSArun Ramadoss #include <linux/irq.h> 176a7abc61SMarek Vasut 18*eac1ea20SChristian Eggers #include "ksz_ptp.h" 19*eac1ea20SChristian Eggers 2065ac79e1SArun Ramadoss #define KSZ_MAX_NUM_PORTS 8 2165ac79e1SArun Ramadoss 22f3c16545SArun Ramadoss struct ksz_device; 23f3c16545SArun Ramadoss 246a7abc61SMarek Vasut struct vlan_table { 256a7abc61SMarek Vasut u32 table[3]; 266a7abc61SMarek Vasut }; 276a7abc61SMarek Vasut 286a7abc61SMarek Vasut struct ksz_port_mib { 296a7abc61SMarek Vasut struct mutex cnt_mutex; /* structure access */ 306a7abc61SMarek Vasut u8 cnt_ptr; 316a7abc61SMarek Vasut u64 *counters; 32a7f4f13aSOleksij Rempel struct rtnl_link_stats64 stats64; 33c4748ff6SOleksij Rempel struct ethtool_pause_stats pause_stats; 34a7f4f13aSOleksij Rempel struct spinlock stats64_lock; 356a7abc61SMarek Vasut }; 366a7abc61SMarek Vasut 37a530e6f2SArun Ramadoss struct ksz_mib_names { 38a530e6f2SArun Ramadoss int index; 39a530e6f2SArun Ramadoss char string[ETH_GSTRING_LEN]; 40a530e6f2SArun Ramadoss }; 41a530e6f2SArun Ramadoss 42462d5250SArun Ramadoss struct ksz_chip_data { 43462d5250SArun Ramadoss u32 chip_id; 44462d5250SArun Ramadoss const char *dev_name; 45462d5250SArun Ramadoss int num_vlans; 46462d5250SArun Ramadoss int num_alus; 47462d5250SArun Ramadoss int num_statics; 48462d5250SArun Ramadoss int cpu_ports; 49462d5250SArun Ramadoss int port_cnt; 50978f1f72SArun Ramadoss u8 port_nirqs; 516ec23aaaSArun Ramadoss const struct ksz_dev_ops *ops; 52462d5250SArun Ramadoss bool phy_errata_9477; 53462d5250SArun Ramadoss bool ksz87xx_eee_link_erratum; 54a530e6f2SArun Ramadoss const struct ksz_mib_names *mib_names; 55a530e6f2SArun Ramadoss int mib_cnt; 56a530e6f2SArun Ramadoss u8 reg_mib_cnt; 57a02579dfSArun Ramadoss const u16 *regs; 58d23a5e18SArun Ramadoss const u32 *masks; 5934e48383SArun Ramadoss const u8 *shifts; 60aa5b8b73SArun Ramadoss const u8 *xmii_ctrl0; 6146f80fa8SArun Ramadoss const u8 *xmii_ctrl1; 62e593df51SArun Ramadoss int stp_ctrl_reg; 631ca6437fSArun Ramadoss int broadcast_ctrl_reg; 640abab9f3SArun Ramadoss int multicast_ctrl_reg; 65ad08ac18SArun Ramadoss int start_ctrl_reg; 6665ac79e1SArun Ramadoss bool supports_mii[KSZ_MAX_NUM_PORTS]; 6765ac79e1SArun Ramadoss bool supports_rmii[KSZ_MAX_NUM_PORTS]; 6865ac79e1SArun Ramadoss bool supports_rgmii[KSZ_MAX_NUM_PORTS]; 6965ac79e1SArun Ramadoss bool internal_phy[KSZ_MAX_NUM_PORTS]; 70505bf320SOleksij Rempel bool gbit_capable[KSZ_MAX_NUM_PORTS]; 71ec6ba50cSOleksij Rempel const struct regmap_access_table *wr_table; 72ec6ba50cSOleksij Rempel const struct regmap_access_table *rd_table; 73462d5250SArun Ramadoss }; 74462d5250SArun Ramadoss 75c9cd961cSArun Ramadoss struct ksz_irq { 76c9cd961cSArun Ramadoss u16 masked; 77e1add7ddSArun Ramadoss u16 reg_mask; 78e1add7ddSArun Ramadoss u16 reg_status; 79c9cd961cSArun Ramadoss struct irq_domain *domain; 80c9cd961cSArun Ramadoss int nirqs; 81e1add7ddSArun Ramadoss int irq_num; 82c9cd961cSArun Ramadoss char name[16]; 83e1add7ddSArun Ramadoss struct ksz_device *dev; 84c9cd961cSArun Ramadoss }; 85c9cd961cSArun Ramadoss 866a7abc61SMarek Vasut struct ksz_port { 878f4f58f8SBen Hutchings bool remove_tag; /* Remove Tag flag set, for ksz8795 only */ 8815f7cfaeSVladimir Oltean bool learning; 896a7abc61SMarek Vasut int stp_state; 906a7abc61SMarek Vasut struct phy_device phydev; 916a7abc61SMarek Vasut 926a7abc61SMarek Vasut u32 on:1; /* port is not disabled by hardware */ 936a7abc61SMarek Vasut u32 fiber:1; /* port is fiber */ 946a7abc61SMarek Vasut u32 force:1; 956a7abc61SMarek Vasut u32 read:1; /* read MIB counters in background */ 966a7abc61SMarek Vasut u32 freeze:1; /* MIB counter freeze is enabled */ 976a7abc61SMarek Vasut 986a7abc61SMarek Vasut struct ksz_port_mib mib; 99edecfa98SHelmut Grohne phy_interface_t interface; 100b19ac41fSArun Ramadoss u32 rgmii_tx_val; 101b19ac41fSArun Ramadoss u32 rgmii_rx_val; 102f3c16545SArun Ramadoss struct ksz_device *ksz_dev; 103c9cd961cSArun Ramadoss struct ksz_irq pirq; 104f3c16545SArun Ramadoss u8 num; 1056a7abc61SMarek Vasut }; 1066a7abc61SMarek Vasut 1076a7abc61SMarek Vasut struct ksz_device { 1086a7abc61SMarek Vasut struct dsa_switch *ds; 1096a7abc61SMarek Vasut struct ksz_platform_data *pdata; 110462d5250SArun Ramadoss const struct ksz_chip_data *info; 1116a7abc61SMarek Vasut 1126a7abc61SMarek Vasut struct mutex dev_mutex; /* device access */ 113013572a2SMarek Vasut struct mutex regmap_mutex; /* regmap access */ 1146a7abc61SMarek Vasut struct mutex alu_mutex; /* ALU access */ 1156a7abc61SMarek Vasut struct mutex vlan_mutex; /* vlan access */ 1166a7abc61SMarek Vasut const struct ksz_dev_ops *dev_ops; 1176a7abc61SMarek Vasut 1186a7abc61SMarek Vasut struct device *dev; 1196a7abc61SMarek Vasut struct regmap *regmap[3]; 1206a7abc61SMarek Vasut 1216a7abc61SMarek Vasut void *priv; 122c9cd961cSArun Ramadoss int irq; 1236a7abc61SMarek Vasut 1246a7abc61SMarek Vasut struct gpio_desc *reset_gpio; /* Optional reset GPIO */ 1256a7abc61SMarek Vasut 1266a7abc61SMarek Vasut /* chip specific data */ 1276a7abc61SMarek Vasut u32 chip_id; 12891a98917SArun Ramadoss u8 chip_rev; 1296a7abc61SMarek Vasut int cpu_port; /* port connected to CPU */ 1306a7abc61SMarek Vasut int phy_port_cnt; 131edecfa98SHelmut Grohne phy_interface_t compat_interface; 1326a7abc61SMarek Vasut bool synclko_125; 13348bf8b8aSRobert Hancock bool synclko_disable; 1346a7abc61SMarek Vasut 1356a7abc61SMarek Vasut struct vlan_table *vlan_cache; 1366a7abc61SMarek Vasut 1376a7abc61SMarek Vasut struct ksz_port *ports; 138469b390eSGeorge McCollister struct delayed_work mib_read; 1396a7abc61SMarek Vasut unsigned long mib_read_interval; 1406a7abc61SMarek Vasut u16 mirror_rx; 1416a7abc61SMarek Vasut u16 mirror_tx; 1426a7abc61SMarek Vasut u16 port_mask; 143c9cd961cSArun Ramadoss struct mutex lock_irq; /* IRQ Access */ 144c9cd961cSArun Ramadoss struct ksz_irq girq; 145*eac1ea20SChristian Eggers struct ksz_ptp_data ptp_data; 1466a7abc61SMarek Vasut }; 1476a7abc61SMarek Vasut 148462d5250SArun Ramadoss /* List of supported models */ 149462d5250SArun Ramadoss enum ksz_model { 150b4490809SOleksij Rempel KSZ8563, 151462d5250SArun Ramadoss KSZ8795, 152462d5250SArun Ramadoss KSZ8794, 153462d5250SArun Ramadoss KSZ8765, 154462d5250SArun Ramadoss KSZ8830, 155462d5250SArun Ramadoss KSZ9477, 1562eb3ff3cSRomain Naour KSZ9896, 157462d5250SArun Ramadoss KSZ9897, 158462d5250SArun Ramadoss KSZ9893, 159ef912fe4SRakesh Sankaranarayanan KSZ9563, 160462d5250SArun Ramadoss KSZ9567, 161462d5250SArun Ramadoss LAN9370, 162462d5250SArun Ramadoss LAN9371, 163462d5250SArun Ramadoss LAN9372, 164462d5250SArun Ramadoss LAN9373, 165462d5250SArun Ramadoss LAN9374, 166462d5250SArun Ramadoss }; 167462d5250SArun Ramadoss 168462d5250SArun Ramadoss enum ksz_chip_id { 169b4490809SOleksij Rempel KSZ8563_CHIP_ID = 0x8563, 170462d5250SArun Ramadoss KSZ8795_CHIP_ID = 0x8795, 171462d5250SArun Ramadoss KSZ8794_CHIP_ID = 0x8794, 172462d5250SArun Ramadoss KSZ8765_CHIP_ID = 0x8765, 173462d5250SArun Ramadoss KSZ8830_CHIP_ID = 0x8830, 174462d5250SArun Ramadoss KSZ9477_CHIP_ID = 0x00947700, 1752eb3ff3cSRomain Naour KSZ9896_CHIP_ID = 0x00989600, 176462d5250SArun Ramadoss KSZ9897_CHIP_ID = 0x00989700, 177462d5250SArun Ramadoss KSZ9893_CHIP_ID = 0x00989300, 178ef912fe4SRakesh Sankaranarayanan KSZ9563_CHIP_ID = 0x00956300, 179462d5250SArun Ramadoss KSZ9567_CHIP_ID = 0x00956700, 180462d5250SArun Ramadoss LAN9370_CHIP_ID = 0x00937000, 181462d5250SArun Ramadoss LAN9371_CHIP_ID = 0x00937100, 182462d5250SArun Ramadoss LAN9372_CHIP_ID = 0x00937200, 183462d5250SArun Ramadoss LAN9373_CHIP_ID = 0x00937300, 184462d5250SArun Ramadoss LAN9374_CHIP_ID = 0x00937400, 185462d5250SArun Ramadoss }; 186462d5250SArun Ramadoss 187486f9ca7SArun Ramadoss enum ksz_regs { 188486f9ca7SArun Ramadoss REG_IND_CTRL_0, 189486f9ca7SArun Ramadoss REG_IND_DATA_8, 190486f9ca7SArun Ramadoss REG_IND_DATA_CHECK, 191486f9ca7SArun Ramadoss REG_IND_DATA_HI, 192486f9ca7SArun Ramadoss REG_IND_DATA_LO, 193486f9ca7SArun Ramadoss REG_IND_MIB_CHECK, 194486f9ca7SArun Ramadoss REG_IND_BYTE, 195486f9ca7SArun Ramadoss P_FORCE_CTRL, 196486f9ca7SArun Ramadoss P_LINK_STATUS, 197486f9ca7SArun Ramadoss P_LOCAL_CTRL, 198486f9ca7SArun Ramadoss P_NEG_RESTART_CTRL, 199486f9ca7SArun Ramadoss P_REMOTE_STATUS, 200486f9ca7SArun Ramadoss P_SPEED_STATUS, 201486f9ca7SArun Ramadoss S_TAIL_TAG_CTRL, 2026877102fSArun Ramadoss P_STP_CTRL, 2039d95329cSArun Ramadoss S_START_CTRL, 2049d95329cSArun Ramadoss S_BROADCAST_CTRL, 2059d95329cSArun Ramadoss S_MULTICAST_CTRL, 206aa5b8b73SArun Ramadoss P_XMII_CTRL_0, 20746f80fa8SArun Ramadoss P_XMII_CTRL_1, 208486f9ca7SArun Ramadoss }; 209486f9ca7SArun Ramadoss 210d23a5e18SArun Ramadoss enum ksz_masks { 211d23a5e18SArun Ramadoss PORT_802_1P_REMAPPING, 212d23a5e18SArun Ramadoss SW_TAIL_TAG_ENABLE, 213d23a5e18SArun Ramadoss MIB_COUNTER_OVERFLOW, 214d23a5e18SArun Ramadoss MIB_COUNTER_VALID, 215d23a5e18SArun Ramadoss VLAN_TABLE_FID, 216d23a5e18SArun Ramadoss VLAN_TABLE_MEMBERSHIP, 217d23a5e18SArun Ramadoss VLAN_TABLE_VALID, 218d23a5e18SArun Ramadoss STATIC_MAC_TABLE_VALID, 219d23a5e18SArun Ramadoss STATIC_MAC_TABLE_USE_FID, 220d23a5e18SArun Ramadoss STATIC_MAC_TABLE_FID, 221d23a5e18SArun Ramadoss STATIC_MAC_TABLE_OVERRIDE, 222d23a5e18SArun Ramadoss STATIC_MAC_TABLE_FWD_PORTS, 223d23a5e18SArun Ramadoss DYNAMIC_MAC_TABLE_ENTRIES_H, 224d23a5e18SArun Ramadoss DYNAMIC_MAC_TABLE_MAC_EMPTY, 225d23a5e18SArun Ramadoss DYNAMIC_MAC_TABLE_NOT_READY, 226d23a5e18SArun Ramadoss DYNAMIC_MAC_TABLE_ENTRIES, 227d23a5e18SArun Ramadoss DYNAMIC_MAC_TABLE_FID, 228d23a5e18SArun Ramadoss DYNAMIC_MAC_TABLE_SRC_PORT, 229d23a5e18SArun Ramadoss DYNAMIC_MAC_TABLE_TIMESTAMP, 230457c182aSArun Ramadoss ALU_STAT_WRITE, 231457c182aSArun Ramadoss ALU_STAT_READ, 2328560664fSArun Ramadoss P_MII_TX_FLOW_CTRL, 2338560664fSArun Ramadoss P_MII_RX_FLOW_CTRL, 234d23a5e18SArun Ramadoss }; 235d23a5e18SArun Ramadoss 23634e48383SArun Ramadoss enum ksz_shifts { 23734e48383SArun Ramadoss VLAN_TABLE_MEMBERSHIP_S, 23834e48383SArun Ramadoss VLAN_TABLE, 23934e48383SArun Ramadoss STATIC_MAC_FWD_PORTS, 24034e48383SArun Ramadoss STATIC_MAC_FID, 24134e48383SArun Ramadoss DYNAMIC_MAC_ENTRIES_H, 24234e48383SArun Ramadoss DYNAMIC_MAC_ENTRIES, 24334e48383SArun Ramadoss DYNAMIC_MAC_FID, 24434e48383SArun Ramadoss DYNAMIC_MAC_TIMESTAMP, 24534e48383SArun Ramadoss DYNAMIC_MAC_SRC_PORT, 246457c182aSArun Ramadoss ALU_STAT_INDEX, 24734e48383SArun Ramadoss }; 24834e48383SArun Ramadoss 249aa5b8b73SArun Ramadoss enum ksz_xmii_ctrl0 { 250aa5b8b73SArun Ramadoss P_MII_100MBIT, 251aa5b8b73SArun Ramadoss P_MII_10MBIT, 2528560664fSArun Ramadoss P_MII_FULL_DUPLEX, 2538560664fSArun Ramadoss P_MII_HALF_DUPLEX, 254aa5b8b73SArun Ramadoss }; 255aa5b8b73SArun Ramadoss 25646f80fa8SArun Ramadoss enum ksz_xmii_ctrl1 { 257dc1c596eSArun Ramadoss P_RGMII_SEL, 258dc1c596eSArun Ramadoss P_RMII_SEL, 259dc1c596eSArun Ramadoss P_GMII_SEL, 260dc1c596eSArun Ramadoss P_MII_SEL, 26146f80fa8SArun Ramadoss P_GMII_1GBIT, 26246f80fa8SArun Ramadoss P_GMII_NOT_1GBIT, 26346f80fa8SArun Ramadoss }; 26446f80fa8SArun Ramadoss 2656a7abc61SMarek Vasut struct alu_struct { 2666a7abc61SMarek Vasut /* entry 1 */ 2676a7abc61SMarek Vasut u8 is_static:1; 2686a7abc61SMarek Vasut u8 is_src_filter:1; 2696a7abc61SMarek Vasut u8 is_dst_filter:1; 2706a7abc61SMarek Vasut u8 prio_age:3; 2716a7abc61SMarek Vasut u32 _reserv_0_1:23; 2726a7abc61SMarek Vasut u8 mstp:3; 2736a7abc61SMarek Vasut /* entry 2 */ 2746a7abc61SMarek Vasut u8 is_override:1; 2756a7abc61SMarek Vasut u8 is_use_fid:1; 2766a7abc61SMarek Vasut u32 _reserv_1_1:23; 2776a7abc61SMarek Vasut u8 port_forward:7; 2786a7abc61SMarek Vasut /* entry 3 & 4*/ 2796a7abc61SMarek Vasut u32 _reserv_2_1:9; 2806a7abc61SMarek Vasut u8 fid:7; 2816a7abc61SMarek Vasut u8 mac[ETH_ALEN]; 2826a7abc61SMarek Vasut }; 2836a7abc61SMarek Vasut 2846a7abc61SMarek Vasut struct ksz_dev_ops { 285d2822e68SArun Ramadoss int (*setup)(struct dsa_switch *ds); 286c9cd961cSArun Ramadoss void (*teardown)(struct dsa_switch *ds); 2876a7abc61SMarek Vasut u32 (*get_port_addr)(int port, int offset); 2886a7abc61SMarek Vasut void (*cfg_port_member)(struct ksz_device *dev, int port, u8 member); 2896a7abc61SMarek Vasut void (*flush_dyn_mac_table)(struct ksz_device *dev, int port); 2906a7abc61SMarek Vasut void (*port_cleanup)(struct ksz_device *dev, int port); 2916a7abc61SMarek Vasut void (*port_setup)(struct ksz_device *dev, int port, bool cpu_port); 2922c119d99SArun Ramadoss int (*set_ageing_time)(struct ksz_device *dev, unsigned int msecs); 2938f420456SOleksij Rempel int (*r_phy)(struct ksz_device *dev, u16 phy, u16 reg, u16 *val); 2948f420456SOleksij Rempel int (*w_phy)(struct ksz_device *dev, u16 phy, u16 reg, u16 val); 2956a7abc61SMarek Vasut void (*r_mib_cnt)(struct ksz_device *dev, int port, u16 addr, 2966a7abc61SMarek Vasut u64 *cnt); 2976a7abc61SMarek Vasut void (*r_mib_pkt)(struct ksz_device *dev, int port, u16 addr, 2986a7abc61SMarek Vasut u64 *dropped, u64 *cnt); 299a7f4f13aSOleksij Rempel void (*r_mib_stat64)(struct ksz_device *dev, int port); 300f0d997e3SArun Ramadoss int (*vlan_filtering)(struct ksz_device *dev, int port, 301f0d997e3SArun Ramadoss bool flag, struct netlink_ext_ack *extack); 302f0d997e3SArun Ramadoss int (*vlan_add)(struct ksz_device *dev, int port, 303f0d997e3SArun Ramadoss const struct switchdev_obj_port_vlan *vlan, 304f0d997e3SArun Ramadoss struct netlink_ext_ack *extack); 305f0d997e3SArun Ramadoss int (*vlan_del)(struct ksz_device *dev, int port, 306f0d997e3SArun Ramadoss const struct switchdev_obj_port_vlan *vlan); 30700a298bbSArun Ramadoss int (*mirror_add)(struct ksz_device *dev, int port, 30800a298bbSArun Ramadoss struct dsa_mall_mirror_tc_entry *mirror, 30900a298bbSArun Ramadoss bool ingress, struct netlink_ext_ack *extack); 31000a298bbSArun Ramadoss void (*mirror_del)(struct ksz_device *dev, int port, 31100a298bbSArun Ramadoss struct dsa_mall_mirror_tc_entry *mirror); 312e587be75SArun Ramadoss int (*fdb_add)(struct ksz_device *dev, int port, 313e587be75SArun Ramadoss const unsigned char *addr, u16 vid, struct dsa_db db); 314e587be75SArun Ramadoss int (*fdb_del)(struct ksz_device *dev, int port, 315e587be75SArun Ramadoss const unsigned char *addr, u16 vid, struct dsa_db db); 316e587be75SArun Ramadoss int (*fdb_dump)(struct ksz_device *dev, int port, 317e587be75SArun Ramadoss dsa_fdb_dump_cb_t *cb, void *data); 318980c7d17SArun Ramadoss int (*mdb_add)(struct ksz_device *dev, int port, 319980c7d17SArun Ramadoss const struct switchdev_obj_port_mdb *mdb, 320980c7d17SArun Ramadoss struct dsa_db db); 321980c7d17SArun Ramadoss int (*mdb_del)(struct ksz_device *dev, int port, 322980c7d17SArun Ramadoss const struct switchdev_obj_port_mdb *mdb, 323980c7d17SArun Ramadoss struct dsa_db db); 3247012033cSArun Ramadoss void (*get_caps)(struct ksz_device *dev, int port, 3257012033cSArun Ramadoss struct phylink_config *config); 3261fe94f54SArun Ramadoss int (*change_mtu)(struct ksz_device *dev, int port, int mtu); 3276a7abc61SMarek Vasut void (*freeze_mib)(struct ksz_device *dev, int port, bool freeze); 3286a7abc61SMarek Vasut void (*port_init_cnt)(struct ksz_device *dev, int port); 329a0cb1aa4SArun Ramadoss void (*phylink_mac_config)(struct ksz_device *dev, int port, 330a0cb1aa4SArun Ramadoss unsigned int mode, 331a0cb1aa4SArun Ramadoss const struct phylink_link_state *state); 332f597d3adSArun Ramadoss void (*phylink_mac_link_up)(struct ksz_device *dev, int port, 333f597d3adSArun Ramadoss unsigned int mode, 334f597d3adSArun Ramadoss phy_interface_t interface, 335f597d3adSArun Ramadoss struct phy_device *phydev, int speed, 336f597d3adSArun Ramadoss int duplex, bool tx_pause, bool rx_pause); 337b19ac41fSArun Ramadoss void (*setup_rgmii_delay)(struct ksz_device *dev, int port); 338fb9324beSArun Ramadoss void (*config_cpu_port)(struct dsa_switch *ds); 339331d64f7SArun Ramadoss int (*enable_stp_addr)(struct ksz_device *dev); 340673b196fSArun Ramadoss int (*reset)(struct ksz_device *dev); 3416a7abc61SMarek Vasut int (*init)(struct ksz_device *dev); 3426a7abc61SMarek Vasut void (*exit)(struct ksz_device *dev); 3436a7abc61SMarek Vasut }; 3446a7abc61SMarek Vasut 3456a7abc61SMarek Vasut struct ksz_device *ksz_switch_alloc(struct device *base, void *priv); 3466ec23aaaSArun Ramadoss int ksz_switch_register(struct ksz_device *dev); 3476a7abc61SMarek Vasut void ksz_switch_remove(struct ksz_device *dev); 3486a7abc61SMarek Vasut 3497c6ff470STristram Ha void ksz_init_mib_timer(struct ksz_device *dev); 350c6101dd7SArun Ramadoss void ksz_r_mib_stats64(struct ksz_device *dev, int port); 351bde55dd9SOleksij Rempel void ksz88xx_r_mib_stats64(struct ksz_device *dev, int port); 352e593df51SArun Ramadoss void ksz_port_stp_state_set(struct dsa_switch *ds, int port, u8 state); 35346f80fa8SArun Ramadoss bool ksz_get_gbit(struct ksz_device *dev, int port); 3540ab7f6bfSArun Ramadoss phy_interface_t ksz_get_xmii(struct ksz_device *dev, int port, bool gbit); 3551958eee8SArun Ramadoss extern const struct ksz_chip_data ksz_switch_chips[]; 356c2e86691STristram Ha 357c2e86691STristram Ha /* Common register access functions */ 358c2e86691STristram Ha 359c2e86691STristram Ha static inline int ksz_read8(struct ksz_device *dev, u32 reg, u8 *val) 360c2e86691STristram Ha { 361ee394feaSMarek Vasut unsigned int value; 362ee394feaSMarek Vasut int ret = regmap_read(dev->regmap[0], reg, &value); 363c2e86691STristram Ha 364ec6ba50cSOleksij Rempel if (ret) 365ec6ba50cSOleksij Rempel dev_err(dev->dev, "can't read 8bit reg: 0x%x %pe\n", reg, 366ec6ba50cSOleksij Rempel ERR_PTR(ret)); 367ec6ba50cSOleksij Rempel 368ee394feaSMarek Vasut *val = value; 369c2e86691STristram Ha return ret; 370c2e86691STristram Ha } 371c2e86691STristram Ha 372c2e86691STristram Ha static inline int ksz_read16(struct ksz_device *dev, u32 reg, u16 *val) 373c2e86691STristram Ha { 374ee394feaSMarek Vasut unsigned int value; 375ee394feaSMarek Vasut int ret = regmap_read(dev->regmap[1], reg, &value); 376c2e86691STristram Ha 377ec6ba50cSOleksij Rempel if (ret) 378ec6ba50cSOleksij Rempel dev_err(dev->dev, "can't read 16bit reg: 0x%x %pe\n", reg, 379ec6ba50cSOleksij Rempel ERR_PTR(ret)); 380ec6ba50cSOleksij Rempel 381ee394feaSMarek Vasut *val = value; 382c2e86691STristram Ha return ret; 383c2e86691STristram Ha } 384c2e86691STristram Ha 385c2e86691STristram Ha static inline int ksz_read32(struct ksz_device *dev, u32 reg, u32 *val) 386c2e86691STristram Ha { 387ee394feaSMarek Vasut unsigned int value; 388ee394feaSMarek Vasut int ret = regmap_read(dev->regmap[2], reg, &value); 389c2e86691STristram Ha 390ec6ba50cSOleksij Rempel if (ret) 391ec6ba50cSOleksij Rempel dev_err(dev->dev, "can't read 32bit reg: 0x%x %pe\n", reg, 392ec6ba50cSOleksij Rempel ERR_PTR(ret)); 393ec6ba50cSOleksij Rempel 394ee394feaSMarek Vasut *val = value; 395c2e86691STristram Ha return ret; 396c2e86691STristram Ha } 397c2e86691STristram Ha 398e66f840cSTristram Ha static inline int ksz_read64(struct ksz_device *dev, u32 reg, u64 *val) 399e66f840cSTristram Ha { 400e66f840cSTristram Ha u32 value[2]; 401e66f840cSTristram Ha int ret; 402e66f840cSTristram Ha 403e66f840cSTristram Ha ret = regmap_bulk_read(dev->regmap[2], reg, value, 2); 404ec6ba50cSOleksij Rempel if (ret) 405ec6ba50cSOleksij Rempel dev_err(dev->dev, "can't read 64bit reg: 0x%x %pe\n", reg, 406ec6ba50cSOleksij Rempel ERR_PTR(ret)); 407ec6ba50cSOleksij Rempel else 408c34f674cSBen Hutchings *val = (u64)value[0] << 32 | value[1]; 409e66f840cSTristram Ha 410e66f840cSTristram Ha return ret; 411e66f840cSTristram Ha } 412e66f840cSTristram Ha 413c2e86691STristram Ha static inline int ksz_write8(struct ksz_device *dev, u32 reg, u8 value) 414c2e86691STristram Ha { 415ec6ba50cSOleksij Rempel int ret; 416ec6ba50cSOleksij Rempel 417ec6ba50cSOleksij Rempel ret = regmap_write(dev->regmap[0], reg, value); 418ec6ba50cSOleksij Rempel if (ret) 419ec6ba50cSOleksij Rempel dev_err(dev->dev, "can't write 8bit reg: 0x%x %pe\n", reg, 420ec6ba50cSOleksij Rempel ERR_PTR(ret)); 421ec6ba50cSOleksij Rempel 422ec6ba50cSOleksij Rempel return ret; 423c2e86691STristram Ha } 424c2e86691STristram Ha 425c2e86691STristram Ha static inline int ksz_write16(struct ksz_device *dev, u32 reg, u16 value) 426c2e86691STristram Ha { 427ec6ba50cSOleksij Rempel int ret; 428ec6ba50cSOleksij Rempel 429ec6ba50cSOleksij Rempel ret = regmap_write(dev->regmap[1], reg, value); 430ec6ba50cSOleksij Rempel if (ret) 431ec6ba50cSOleksij Rempel dev_err(dev->dev, "can't write 16bit reg: 0x%x %pe\n", reg, 432ec6ba50cSOleksij Rempel ERR_PTR(ret)); 433ec6ba50cSOleksij Rempel 434ec6ba50cSOleksij Rempel return ret; 435c2e86691STristram Ha } 436c2e86691STristram Ha 437c2e86691STristram Ha static inline int ksz_write32(struct ksz_device *dev, u32 reg, u32 value) 438c2e86691STristram Ha { 439ec6ba50cSOleksij Rempel int ret; 440ec6ba50cSOleksij Rempel 441ec6ba50cSOleksij Rempel ret = regmap_write(dev->regmap[2], reg, value); 442ec6ba50cSOleksij Rempel if (ret) 443ec6ba50cSOleksij Rempel dev_err(dev->dev, "can't write 32bit reg: 0x%x %pe\n", reg, 444ec6ba50cSOleksij Rempel ERR_PTR(ret)); 445ec6ba50cSOleksij Rempel 446ec6ba50cSOleksij Rempel return ret; 447c2e86691STristram Ha } 448c2e86691STristram Ha 449*eac1ea20SChristian Eggers static inline int ksz_rmw16(struct ksz_device *dev, u32 reg, u16 mask, 450*eac1ea20SChristian Eggers u16 value) 451*eac1ea20SChristian Eggers { 452*eac1ea20SChristian Eggers int ret; 453*eac1ea20SChristian Eggers 454*eac1ea20SChristian Eggers ret = regmap_update_bits(dev->regmap[1], reg, mask, value); 455*eac1ea20SChristian Eggers if (ret) 456*eac1ea20SChristian Eggers dev_err(dev->dev, "can't rmw 16bit reg 0x%x: %pe\n", reg, 457*eac1ea20SChristian Eggers ERR_PTR(ret)); 458*eac1ea20SChristian Eggers 459*eac1ea20SChristian Eggers return ret; 460*eac1ea20SChristian Eggers } 461*eac1ea20SChristian Eggers 462e66f840cSTristram Ha static inline int ksz_write64(struct ksz_device *dev, u32 reg, u64 value) 463e66f840cSTristram Ha { 464e66f840cSTristram Ha u32 val[2]; 465e66f840cSTristram Ha 466e66f840cSTristram Ha /* Ick! ToDo: Add 64bit R/W to regmap on 32bit systems */ 467e66f840cSTristram Ha value = swab64(value); 468e66f840cSTristram Ha val[0] = swab32(value & 0xffffffffULL); 469e66f840cSTristram Ha val[1] = swab32(value >> 32ULL); 470e66f840cSTristram Ha 471e66f840cSTristram Ha return regmap_bulk_write(dev->regmap[2], reg, val, 2); 472e66f840cSTristram Ha } 473e66f840cSTristram Ha 4746f1b986aSOleksij Rempel static inline int ksz_rmw8(struct ksz_device *dev, int offset, u8 mask, u8 val) 4756f1b986aSOleksij Rempel { 4766f1b986aSOleksij Rempel return regmap_update_bits(dev->regmap[0], offset, mask, val); 4776f1b986aSOleksij Rempel } 4786f1b986aSOleksij Rempel 479d38bc3b4SOleksij Rempel static inline int ksz_pread8(struct ksz_device *dev, int port, int offset, 480c2e86691STristram Ha u8 *data) 481c2e86691STristram Ha { 482d38bc3b4SOleksij Rempel return ksz_read8(dev, dev->dev_ops->get_port_addr(port, offset), data); 483c2e86691STristram Ha } 484c2e86691STristram Ha 485d38bc3b4SOleksij Rempel static inline int ksz_pread16(struct ksz_device *dev, int port, int offset, 486c2e86691STristram Ha u16 *data) 487c2e86691STristram Ha { 488d38bc3b4SOleksij Rempel return ksz_read16(dev, dev->dev_ops->get_port_addr(port, offset), data); 489c2e86691STristram Ha } 490c2e86691STristram Ha 491d38bc3b4SOleksij Rempel static inline int ksz_pread32(struct ksz_device *dev, int port, int offset, 492c2e86691STristram Ha u32 *data) 493c2e86691STristram Ha { 494d38bc3b4SOleksij Rempel return ksz_read32(dev, dev->dev_ops->get_port_addr(port, offset), data); 495c2e86691STristram Ha } 496c2e86691STristram Ha 497d38bc3b4SOleksij Rempel static inline int ksz_pwrite8(struct ksz_device *dev, int port, int offset, 498c2e86691STristram Ha u8 data) 499c2e86691STristram Ha { 500d38bc3b4SOleksij Rempel return ksz_write8(dev, dev->dev_ops->get_port_addr(port, offset), data); 501c2e86691STristram Ha } 502c2e86691STristram Ha 503d38bc3b4SOleksij Rempel static inline int ksz_pwrite16(struct ksz_device *dev, int port, int offset, 504c2e86691STristram Ha u16 data) 505c2e86691STristram Ha { 506d38bc3b4SOleksij Rempel return ksz_write16(dev, dev->dev_ops->get_port_addr(port, offset), 507d38bc3b4SOleksij Rempel data); 508c2e86691STristram Ha } 509c2e86691STristram Ha 510d38bc3b4SOleksij Rempel static inline int ksz_pwrite32(struct ksz_device *dev, int port, int offset, 511c2e86691STristram Ha u32 data) 512c2e86691STristram Ha { 513d38bc3b4SOleksij Rempel return ksz_write32(dev, dev->dev_ops->get_port_addr(port, offset), 514d38bc3b4SOleksij Rempel data); 515c2e86691STristram Ha } 516c2e86691STristram Ha 5178560664fSArun Ramadoss static inline void ksz_prmw8(struct ksz_device *dev, int port, int offset, 5188560664fSArun Ramadoss u8 mask, u8 val) 5198560664fSArun Ramadoss { 5208560664fSArun Ramadoss regmap_update_bits(dev->regmap[0], 5218560664fSArun Ramadoss dev->dev_ops->get_port_addr(port, offset), 5228560664fSArun Ramadoss mask, val); 5238560664fSArun Ramadoss } 5248560664fSArun Ramadoss 525013572a2SMarek Vasut static inline void ksz_regmap_lock(void *__mtx) 526013572a2SMarek Vasut { 527013572a2SMarek Vasut struct mutex *mtx = __mtx; 528013572a2SMarek Vasut mutex_lock(mtx); 529013572a2SMarek Vasut } 530013572a2SMarek Vasut 531013572a2SMarek Vasut static inline void ksz_regmap_unlock(void *__mtx) 532013572a2SMarek Vasut { 533013572a2SMarek Vasut struct mutex *mtx = __mtx; 534013572a2SMarek Vasut mutex_unlock(mtx); 535013572a2SMarek Vasut } 536013572a2SMarek Vasut 537f3d890f5SArun Ramadoss static inline bool ksz_is_ksz88x3(struct ksz_device *dev) 538f3d890f5SArun Ramadoss { 539f3d890f5SArun Ramadoss return dev->chip_id == KSZ8830_CHIP_ID; 540f3d890f5SArun Ramadoss } 541f3d890f5SArun Ramadoss 54299b16df0SArun Ramadoss static inline int is_lan937x(struct ksz_device *dev) 54399b16df0SArun Ramadoss { 54499b16df0SArun Ramadoss return dev->chip_id == LAN9370_CHIP_ID || 54599b16df0SArun Ramadoss dev->chip_id == LAN9371_CHIP_ID || 54699b16df0SArun Ramadoss dev->chip_id == LAN9372_CHIP_ID || 54799b16df0SArun Ramadoss dev->chip_id == LAN9373_CHIP_ID || 54899b16df0SArun Ramadoss dev->chip_id == LAN9374_CHIP_ID; 54999b16df0SArun Ramadoss } 55099b16df0SArun Ramadoss 551de6dd626SArun Ramadoss /* STP State Defines */ 552de6dd626SArun Ramadoss #define PORT_TX_ENABLE BIT(2) 553de6dd626SArun Ramadoss #define PORT_RX_ENABLE BIT(1) 554de6dd626SArun Ramadoss #define PORT_LEARN_DISABLE BIT(0) 555de6dd626SArun Ramadoss 55691a98917SArun Ramadoss /* Switch ID Defines */ 55791a98917SArun Ramadoss #define REG_CHIP_ID0 0x00 55891a98917SArun Ramadoss 55991a98917SArun Ramadoss #define SW_FAMILY_ID_M GENMASK(15, 8) 56091a98917SArun Ramadoss #define KSZ87_FAMILY_ID 0x87 56191a98917SArun Ramadoss #define KSZ88_FAMILY_ID 0x88 56291a98917SArun Ramadoss 56391a98917SArun Ramadoss #define KSZ8_PORT_STATUS_0 0x08 56491a98917SArun Ramadoss #define KSZ8_PORT_FIBER_MODE BIT(7) 56591a98917SArun Ramadoss 56691a98917SArun Ramadoss #define SW_CHIP_ID_M GENMASK(7, 4) 56791a98917SArun Ramadoss #define KSZ87_CHIP_ID_94 0x6 56891a98917SArun Ramadoss #define KSZ87_CHIP_ID_95 0x9 56991a98917SArun Ramadoss #define KSZ88_CHIP_ID_63 0x3 57091a98917SArun Ramadoss 57191a98917SArun Ramadoss #define SW_REV_ID_M GENMASK(7, 4) 57291a98917SArun Ramadoss 573b4490809SOleksij Rempel /* KSZ9893, KSZ9563, KSZ8563 specific register */ 574b4490809SOleksij Rempel #define REG_CHIP_ID4 0x0f 575b4490809SOleksij Rempel #define SKU_ID_KSZ8563 0x3c 576ef912fe4SRakesh Sankaranarayanan #define SKU_ID_KSZ9563 0x1c 577b4490809SOleksij Rempel 5781ca6437fSArun Ramadoss /* Driver set switch broadcast storm protection at 10% rate. */ 5791ca6437fSArun Ramadoss #define BROADCAST_STORM_PROT_RATE 10 5801ca6437fSArun Ramadoss 5811ca6437fSArun Ramadoss /* 148,800 frames * 67 ms / 100 */ 5821ca6437fSArun Ramadoss #define BROADCAST_STORM_VALUE 9969 5831ca6437fSArun Ramadoss 5841ca6437fSArun Ramadoss #define BROADCAST_STORM_RATE_HI 0x07 5851ca6437fSArun Ramadoss #define BROADCAST_STORM_RATE_LO 0xFF 5861ca6437fSArun Ramadoss #define BROADCAST_STORM_RATE 0x07FF 5871ca6437fSArun Ramadoss 5880abab9f3SArun Ramadoss #define MULTICAST_STORM_DISABLE BIT(6) 5890abab9f3SArun Ramadoss 590ad08ac18SArun Ramadoss #define SW_START 0x01 591ad08ac18SArun Ramadoss 59246f80fa8SArun Ramadoss /* xMII configuration */ 5938560664fSArun Ramadoss #define P_MII_DUPLEX_M BIT(6) 594aa5b8b73SArun Ramadoss #define P_MII_100MBIT_M BIT(4) 595aa5b8b73SArun Ramadoss 59646f80fa8SArun Ramadoss #define P_GMII_1GBIT_M BIT(6) 597dc1c596eSArun Ramadoss #define P_RGMII_ID_IG_ENABLE BIT(4) 598dc1c596eSArun Ramadoss #define P_RGMII_ID_EG_ENABLE BIT(3) 5990ab7f6bfSArun Ramadoss #define P_MII_MAC_MODE BIT(2) 600dc1c596eSArun Ramadoss #define P_MII_SEL_M 0x3 60146f80fa8SArun Ramadoss 602ff319a64SArun Ramadoss /* Interrupt */ 603e1add7ddSArun Ramadoss #define REG_SW_PORT_INT_STATUS__1 0x001B 604e1add7ddSArun Ramadoss #define REG_SW_PORT_INT_MASK__1 0x001F 605ff319a64SArun Ramadoss 606ff319a64SArun Ramadoss #define REG_PORT_INT_STATUS 0x001B 607ff319a64SArun Ramadoss #define REG_PORT_INT_MASK 0x001F 608ff319a64SArun Ramadoss 609ff319a64SArun Ramadoss #define PORT_SRC_PHY_INT 1 610ff319a64SArun Ramadoss 61129d1e85fSOleksij Rempel #define KSZ8795_HUGE_PACKET_SIZE 2000 61229d1e85fSOleksij Rempel #define KSZ8863_HUGE_PACKET_SIZE 1916 61329d1e85fSOleksij Rempel #define KSZ8863_NORMAL_PACKET_SIZE 1536 61429d1e85fSOleksij Rempel #define KSZ8_LEGAL_PACKET_SIZE 1518 615838c19f8SOleksij Rempel #define KSZ9477_MAX_FRAME_SIZE 9000 616838c19f8SOleksij Rempel 617255b59adSMarek Vasut /* Regmap tables generation */ 618255b59adSMarek Vasut #define KSZ_SPI_OP_RD 3 619255b59adSMarek Vasut #define KSZ_SPI_OP_WR 2 620255b59adSMarek Vasut 62120e03777STristram Ha #define swabnot_used(x) 0 62220e03777STristram Ha 623255b59adSMarek Vasut #define KSZ_SPI_OP_FLAG_MASK(opcode, swp, regbits, regpad) \ 624255b59adSMarek Vasut swab##swp((opcode) << ((regbits) + (regpad))) 625255b59adSMarek Vasut 626255b59adSMarek Vasut #define KSZ_REGMAP_ENTRY(width, swp, regbits, regpad, regalign) \ 627255b59adSMarek Vasut { \ 6285f81d545SGeorge McCollister .name = #width, \ 629255b59adSMarek Vasut .val_bits = (width), \ 630a3aa6e65SMarek Vasut .reg_stride = 1, \ 631255b59adSMarek Vasut .reg_bits = (regbits) + (regalign), \ 632255b59adSMarek Vasut .pad_bits = (regpad), \ 633255b59adSMarek Vasut .max_register = BIT(regbits) - 1, \ 634255b59adSMarek Vasut .cache_type = REGCACHE_NONE, \ 635255b59adSMarek Vasut .read_flag_mask = \ 636255b59adSMarek Vasut KSZ_SPI_OP_FLAG_MASK(KSZ_SPI_OP_RD, swp, \ 637255b59adSMarek Vasut regbits, regpad), \ 638255b59adSMarek Vasut .write_flag_mask = \ 639255b59adSMarek Vasut KSZ_SPI_OP_FLAG_MASK(KSZ_SPI_OP_WR, swp, \ 640255b59adSMarek Vasut regbits, regpad), \ 641013572a2SMarek Vasut .lock = ksz_regmap_lock, \ 642013572a2SMarek Vasut .unlock = ksz_regmap_unlock, \ 643255b59adSMarek Vasut .reg_format_endian = REGMAP_ENDIAN_BIG, \ 644255b59adSMarek Vasut .val_format_endian = REGMAP_ENDIAN_BIG \ 645255b59adSMarek Vasut } 646255b59adSMarek Vasut 647255b59adSMarek Vasut #define KSZ_REGMAP_TABLE(ksz, swp, regbits, regpad, regalign) \ 648255b59adSMarek Vasut static const struct regmap_config ksz##_regmap_config[] = { \ 649255b59adSMarek Vasut KSZ_REGMAP_ENTRY(8, swp, (regbits), (regpad), (regalign)), \ 650255b59adSMarek Vasut KSZ_REGMAP_ENTRY(16, swp, (regbits), (regpad), (regalign)), \ 651255b59adSMarek Vasut KSZ_REGMAP_ENTRY(32, swp, (regbits), (regpad), (regalign)), \ 652255b59adSMarek Vasut } 653255b59adSMarek Vasut 654c2e86691STristram Ha #endif 655