1b31141d3SNishad Kamdar /* SPDX-License-Identifier: GPL-2.0 */ 2b31141d3SNishad Kamdar /* Microchip switch driver common header 3c2e86691STristram Ha * 47c6ff470STristram Ha * Copyright (C) 2017-2019 Microchip Technology Inc. 5c2e86691STristram Ha */ 6c2e86691STristram Ha 7c2e86691STristram Ha #ifndef __KSZ_COMMON_H 8c2e86691STristram Ha #define __KSZ_COMMON_H 9c2e86691STristram Ha 106a7abc61SMarek Vasut #include <linux/etherdevice.h> 116a7abc61SMarek Vasut #include <linux/kernel.h> 126a7abc61SMarek Vasut #include <linux/mutex.h> 136a7abc61SMarek Vasut #include <linux/phy.h> 14ee394feaSMarek Vasut #include <linux/regmap.h> 156a7abc61SMarek Vasut #include <net/dsa.h> 16c9cd961cSArun Ramadoss #include <linux/irq.h> 176a7abc61SMarek Vasut 18eac1ea20SChristian Eggers #include "ksz_ptp.h" 19eac1ea20SChristian Eggers 2065ac79e1SArun Ramadoss #define KSZ_MAX_NUM_PORTS 8 2165ac79e1SArun Ramadoss 22f3c16545SArun Ramadoss struct ksz_device; 23f3c16545SArun Ramadoss 246a7abc61SMarek Vasut struct vlan_table { 256a7abc61SMarek Vasut u32 table[3]; 266a7abc61SMarek Vasut }; 276a7abc61SMarek Vasut 286a7abc61SMarek Vasut struct ksz_port_mib { 296a7abc61SMarek Vasut struct mutex cnt_mutex; /* structure access */ 306a7abc61SMarek Vasut u8 cnt_ptr; 316a7abc61SMarek Vasut u64 *counters; 32a7f4f13aSOleksij Rempel struct rtnl_link_stats64 stats64; 33c4748ff6SOleksij Rempel struct ethtool_pause_stats pause_stats; 34a7f4f13aSOleksij Rempel struct spinlock stats64_lock; 356a7abc61SMarek Vasut }; 366a7abc61SMarek Vasut 37a530e6f2SArun Ramadoss struct ksz_mib_names { 38a530e6f2SArun Ramadoss int index; 39a530e6f2SArun Ramadoss char string[ETH_GSTRING_LEN]; 40a530e6f2SArun Ramadoss }; 41a530e6f2SArun Ramadoss 42462d5250SArun Ramadoss struct ksz_chip_data { 43462d5250SArun Ramadoss u32 chip_id; 44462d5250SArun Ramadoss const char *dev_name; 45462d5250SArun Ramadoss int num_vlans; 46462d5250SArun Ramadoss int num_alus; 47462d5250SArun Ramadoss int num_statics; 48462d5250SArun Ramadoss int cpu_ports; 49462d5250SArun Ramadoss int port_cnt; 50978f1f72SArun Ramadoss u8 port_nirqs; 516ec23aaaSArun Ramadoss const struct ksz_dev_ops *ops; 52462d5250SArun Ramadoss bool phy_errata_9477; 53462d5250SArun Ramadoss bool ksz87xx_eee_link_erratum; 54a530e6f2SArun Ramadoss const struct ksz_mib_names *mib_names; 55a530e6f2SArun Ramadoss int mib_cnt; 56a530e6f2SArun Ramadoss u8 reg_mib_cnt; 57a02579dfSArun Ramadoss const u16 *regs; 58d23a5e18SArun Ramadoss const u32 *masks; 5934e48383SArun Ramadoss const u8 *shifts; 60aa5b8b73SArun Ramadoss const u8 *xmii_ctrl0; 6146f80fa8SArun Ramadoss const u8 *xmii_ctrl1; 62e593df51SArun Ramadoss int stp_ctrl_reg; 631ca6437fSArun Ramadoss int broadcast_ctrl_reg; 640abab9f3SArun Ramadoss int multicast_ctrl_reg; 65ad08ac18SArun Ramadoss int start_ctrl_reg; 6665ac79e1SArun Ramadoss bool supports_mii[KSZ_MAX_NUM_PORTS]; 6765ac79e1SArun Ramadoss bool supports_rmii[KSZ_MAX_NUM_PORTS]; 6865ac79e1SArun Ramadoss bool supports_rgmii[KSZ_MAX_NUM_PORTS]; 6965ac79e1SArun Ramadoss bool internal_phy[KSZ_MAX_NUM_PORTS]; 70505bf320SOleksij Rempel bool gbit_capable[KSZ_MAX_NUM_PORTS]; 71ec6ba50cSOleksij Rempel const struct regmap_access_table *wr_table; 72ec6ba50cSOleksij Rempel const struct regmap_access_table *rd_table; 73462d5250SArun Ramadoss }; 74462d5250SArun Ramadoss 75c9cd961cSArun Ramadoss struct ksz_irq { 76c9cd961cSArun Ramadoss u16 masked; 77e1add7ddSArun Ramadoss u16 reg_mask; 78e1add7ddSArun Ramadoss u16 reg_status; 79c9cd961cSArun Ramadoss struct irq_domain *domain; 80c9cd961cSArun Ramadoss int nirqs; 81e1add7ddSArun Ramadoss int irq_num; 82c9cd961cSArun Ramadoss char name[16]; 83e1add7ddSArun Ramadoss struct ksz_device *dev; 84c9cd961cSArun Ramadoss }; 85c9cd961cSArun Ramadoss 866a7abc61SMarek Vasut struct ksz_port { 878f4f58f8SBen Hutchings bool remove_tag; /* Remove Tag flag set, for ksz8795 only */ 8815f7cfaeSVladimir Oltean bool learning; 896a7abc61SMarek Vasut int stp_state; 906a7abc61SMarek Vasut struct phy_device phydev; 916a7abc61SMarek Vasut 926a7abc61SMarek Vasut u32 on:1; /* port is not disabled by hardware */ 936a7abc61SMarek Vasut u32 fiber:1; /* port is fiber */ 946a7abc61SMarek Vasut u32 force:1; 956a7abc61SMarek Vasut u32 read:1; /* read MIB counters in background */ 966a7abc61SMarek Vasut u32 freeze:1; /* MIB counter freeze is enabled */ 976a7abc61SMarek Vasut 986a7abc61SMarek Vasut struct ksz_port_mib mib; 99edecfa98SHelmut Grohne phy_interface_t interface; 100b19ac41fSArun Ramadoss u32 rgmii_tx_val; 101b19ac41fSArun Ramadoss u32 rgmii_rx_val; 102f3c16545SArun Ramadoss struct ksz_device *ksz_dev; 103c9cd961cSArun Ramadoss struct ksz_irq pirq; 104f3c16545SArun Ramadoss u8 num; 105*c59e12a1SChristian Eggers #if IS_ENABLED(CONFIG_NET_DSA_MICROCHIP_KSZ_PTP) 106*c59e12a1SChristian Eggers struct hwtstamp_config tstamp_config; 107*c59e12a1SChristian Eggers #endif 1086a7abc61SMarek Vasut }; 1096a7abc61SMarek Vasut 1106a7abc61SMarek Vasut struct ksz_device { 1116a7abc61SMarek Vasut struct dsa_switch *ds; 1126a7abc61SMarek Vasut struct ksz_platform_data *pdata; 113462d5250SArun Ramadoss const struct ksz_chip_data *info; 1146a7abc61SMarek Vasut 1156a7abc61SMarek Vasut struct mutex dev_mutex; /* device access */ 116013572a2SMarek Vasut struct mutex regmap_mutex; /* regmap access */ 1176a7abc61SMarek Vasut struct mutex alu_mutex; /* ALU access */ 1186a7abc61SMarek Vasut struct mutex vlan_mutex; /* vlan access */ 1196a7abc61SMarek Vasut const struct ksz_dev_ops *dev_ops; 1206a7abc61SMarek Vasut 1216a7abc61SMarek Vasut struct device *dev; 1226a7abc61SMarek Vasut struct regmap *regmap[3]; 1236a7abc61SMarek Vasut 1246a7abc61SMarek Vasut void *priv; 125c9cd961cSArun Ramadoss int irq; 1266a7abc61SMarek Vasut 1276a7abc61SMarek Vasut struct gpio_desc *reset_gpio; /* Optional reset GPIO */ 1286a7abc61SMarek Vasut 1296a7abc61SMarek Vasut /* chip specific data */ 1306a7abc61SMarek Vasut u32 chip_id; 13191a98917SArun Ramadoss u8 chip_rev; 1326a7abc61SMarek Vasut int cpu_port; /* port connected to CPU */ 1336a7abc61SMarek Vasut int phy_port_cnt; 134edecfa98SHelmut Grohne phy_interface_t compat_interface; 1356a7abc61SMarek Vasut bool synclko_125; 13648bf8b8aSRobert Hancock bool synclko_disable; 1376a7abc61SMarek Vasut 1386a7abc61SMarek Vasut struct vlan_table *vlan_cache; 1396a7abc61SMarek Vasut 1406a7abc61SMarek Vasut struct ksz_port *ports; 141469b390eSGeorge McCollister struct delayed_work mib_read; 1426a7abc61SMarek Vasut unsigned long mib_read_interval; 1436a7abc61SMarek Vasut u16 mirror_rx; 1446a7abc61SMarek Vasut u16 mirror_tx; 1456a7abc61SMarek Vasut u16 port_mask; 146c9cd961cSArun Ramadoss struct mutex lock_irq; /* IRQ Access */ 147c9cd961cSArun Ramadoss struct ksz_irq girq; 148eac1ea20SChristian Eggers struct ksz_ptp_data ptp_data; 1496a7abc61SMarek Vasut }; 1506a7abc61SMarek Vasut 151462d5250SArun Ramadoss /* List of supported models */ 152462d5250SArun Ramadoss enum ksz_model { 153b4490809SOleksij Rempel KSZ8563, 154462d5250SArun Ramadoss KSZ8795, 155462d5250SArun Ramadoss KSZ8794, 156462d5250SArun Ramadoss KSZ8765, 157462d5250SArun Ramadoss KSZ8830, 158462d5250SArun Ramadoss KSZ9477, 1592eb3ff3cSRomain Naour KSZ9896, 160462d5250SArun Ramadoss KSZ9897, 161462d5250SArun Ramadoss KSZ9893, 162ef912fe4SRakesh Sankaranarayanan KSZ9563, 163462d5250SArun Ramadoss KSZ9567, 164462d5250SArun Ramadoss LAN9370, 165462d5250SArun Ramadoss LAN9371, 166462d5250SArun Ramadoss LAN9372, 167462d5250SArun Ramadoss LAN9373, 168462d5250SArun Ramadoss LAN9374, 169462d5250SArun Ramadoss }; 170462d5250SArun Ramadoss 171462d5250SArun Ramadoss enum ksz_chip_id { 172b4490809SOleksij Rempel KSZ8563_CHIP_ID = 0x8563, 173462d5250SArun Ramadoss KSZ8795_CHIP_ID = 0x8795, 174462d5250SArun Ramadoss KSZ8794_CHIP_ID = 0x8794, 175462d5250SArun Ramadoss KSZ8765_CHIP_ID = 0x8765, 176462d5250SArun Ramadoss KSZ8830_CHIP_ID = 0x8830, 177462d5250SArun Ramadoss KSZ9477_CHIP_ID = 0x00947700, 1782eb3ff3cSRomain Naour KSZ9896_CHIP_ID = 0x00989600, 179462d5250SArun Ramadoss KSZ9897_CHIP_ID = 0x00989700, 180462d5250SArun Ramadoss KSZ9893_CHIP_ID = 0x00989300, 181ef912fe4SRakesh Sankaranarayanan KSZ9563_CHIP_ID = 0x00956300, 182462d5250SArun Ramadoss KSZ9567_CHIP_ID = 0x00956700, 183462d5250SArun Ramadoss LAN9370_CHIP_ID = 0x00937000, 184462d5250SArun Ramadoss LAN9371_CHIP_ID = 0x00937100, 185462d5250SArun Ramadoss LAN9372_CHIP_ID = 0x00937200, 186462d5250SArun Ramadoss LAN9373_CHIP_ID = 0x00937300, 187462d5250SArun Ramadoss LAN9374_CHIP_ID = 0x00937400, 188462d5250SArun Ramadoss }; 189462d5250SArun Ramadoss 190486f9ca7SArun Ramadoss enum ksz_regs { 191486f9ca7SArun Ramadoss REG_IND_CTRL_0, 192486f9ca7SArun Ramadoss REG_IND_DATA_8, 193486f9ca7SArun Ramadoss REG_IND_DATA_CHECK, 194486f9ca7SArun Ramadoss REG_IND_DATA_HI, 195486f9ca7SArun Ramadoss REG_IND_DATA_LO, 196486f9ca7SArun Ramadoss REG_IND_MIB_CHECK, 197486f9ca7SArun Ramadoss REG_IND_BYTE, 198486f9ca7SArun Ramadoss P_FORCE_CTRL, 199486f9ca7SArun Ramadoss P_LINK_STATUS, 200486f9ca7SArun Ramadoss P_LOCAL_CTRL, 201486f9ca7SArun Ramadoss P_NEG_RESTART_CTRL, 202486f9ca7SArun Ramadoss P_REMOTE_STATUS, 203486f9ca7SArun Ramadoss P_SPEED_STATUS, 204486f9ca7SArun Ramadoss S_TAIL_TAG_CTRL, 2056877102fSArun Ramadoss P_STP_CTRL, 2069d95329cSArun Ramadoss S_START_CTRL, 2079d95329cSArun Ramadoss S_BROADCAST_CTRL, 2089d95329cSArun Ramadoss S_MULTICAST_CTRL, 209aa5b8b73SArun Ramadoss P_XMII_CTRL_0, 21046f80fa8SArun Ramadoss P_XMII_CTRL_1, 211486f9ca7SArun Ramadoss }; 212486f9ca7SArun Ramadoss 213d23a5e18SArun Ramadoss enum ksz_masks { 214d23a5e18SArun Ramadoss PORT_802_1P_REMAPPING, 215d23a5e18SArun Ramadoss SW_TAIL_TAG_ENABLE, 216d23a5e18SArun Ramadoss MIB_COUNTER_OVERFLOW, 217d23a5e18SArun Ramadoss MIB_COUNTER_VALID, 218d23a5e18SArun Ramadoss VLAN_TABLE_FID, 219d23a5e18SArun Ramadoss VLAN_TABLE_MEMBERSHIP, 220d23a5e18SArun Ramadoss VLAN_TABLE_VALID, 221d23a5e18SArun Ramadoss STATIC_MAC_TABLE_VALID, 222d23a5e18SArun Ramadoss STATIC_MAC_TABLE_USE_FID, 223d23a5e18SArun Ramadoss STATIC_MAC_TABLE_FID, 224d23a5e18SArun Ramadoss STATIC_MAC_TABLE_OVERRIDE, 225d23a5e18SArun Ramadoss STATIC_MAC_TABLE_FWD_PORTS, 226d23a5e18SArun Ramadoss DYNAMIC_MAC_TABLE_ENTRIES_H, 227d23a5e18SArun Ramadoss DYNAMIC_MAC_TABLE_MAC_EMPTY, 228d23a5e18SArun Ramadoss DYNAMIC_MAC_TABLE_NOT_READY, 229d23a5e18SArun Ramadoss DYNAMIC_MAC_TABLE_ENTRIES, 230d23a5e18SArun Ramadoss DYNAMIC_MAC_TABLE_FID, 231d23a5e18SArun Ramadoss DYNAMIC_MAC_TABLE_SRC_PORT, 232d23a5e18SArun Ramadoss DYNAMIC_MAC_TABLE_TIMESTAMP, 233457c182aSArun Ramadoss ALU_STAT_WRITE, 234457c182aSArun Ramadoss ALU_STAT_READ, 2358560664fSArun Ramadoss P_MII_TX_FLOW_CTRL, 2368560664fSArun Ramadoss P_MII_RX_FLOW_CTRL, 237d23a5e18SArun Ramadoss }; 238d23a5e18SArun Ramadoss 23934e48383SArun Ramadoss enum ksz_shifts { 24034e48383SArun Ramadoss VLAN_TABLE_MEMBERSHIP_S, 24134e48383SArun Ramadoss VLAN_TABLE, 24234e48383SArun Ramadoss STATIC_MAC_FWD_PORTS, 24334e48383SArun Ramadoss STATIC_MAC_FID, 24434e48383SArun Ramadoss DYNAMIC_MAC_ENTRIES_H, 24534e48383SArun Ramadoss DYNAMIC_MAC_ENTRIES, 24634e48383SArun Ramadoss DYNAMIC_MAC_FID, 24734e48383SArun Ramadoss DYNAMIC_MAC_TIMESTAMP, 24834e48383SArun Ramadoss DYNAMIC_MAC_SRC_PORT, 249457c182aSArun Ramadoss ALU_STAT_INDEX, 25034e48383SArun Ramadoss }; 25134e48383SArun Ramadoss 252aa5b8b73SArun Ramadoss enum ksz_xmii_ctrl0 { 253aa5b8b73SArun Ramadoss P_MII_100MBIT, 254aa5b8b73SArun Ramadoss P_MII_10MBIT, 2558560664fSArun Ramadoss P_MII_FULL_DUPLEX, 2568560664fSArun Ramadoss P_MII_HALF_DUPLEX, 257aa5b8b73SArun Ramadoss }; 258aa5b8b73SArun Ramadoss 25946f80fa8SArun Ramadoss enum ksz_xmii_ctrl1 { 260dc1c596eSArun Ramadoss P_RGMII_SEL, 261dc1c596eSArun Ramadoss P_RMII_SEL, 262dc1c596eSArun Ramadoss P_GMII_SEL, 263dc1c596eSArun Ramadoss P_MII_SEL, 26446f80fa8SArun Ramadoss P_GMII_1GBIT, 26546f80fa8SArun Ramadoss P_GMII_NOT_1GBIT, 26646f80fa8SArun Ramadoss }; 26746f80fa8SArun Ramadoss 2686a7abc61SMarek Vasut struct alu_struct { 2696a7abc61SMarek Vasut /* entry 1 */ 2706a7abc61SMarek Vasut u8 is_static:1; 2716a7abc61SMarek Vasut u8 is_src_filter:1; 2726a7abc61SMarek Vasut u8 is_dst_filter:1; 2736a7abc61SMarek Vasut u8 prio_age:3; 2746a7abc61SMarek Vasut u32 _reserv_0_1:23; 2756a7abc61SMarek Vasut u8 mstp:3; 2766a7abc61SMarek Vasut /* entry 2 */ 2776a7abc61SMarek Vasut u8 is_override:1; 2786a7abc61SMarek Vasut u8 is_use_fid:1; 2796a7abc61SMarek Vasut u32 _reserv_1_1:23; 2806a7abc61SMarek Vasut u8 port_forward:7; 2816a7abc61SMarek Vasut /* entry 3 & 4*/ 2826a7abc61SMarek Vasut u32 _reserv_2_1:9; 2836a7abc61SMarek Vasut u8 fid:7; 2846a7abc61SMarek Vasut u8 mac[ETH_ALEN]; 2856a7abc61SMarek Vasut }; 2866a7abc61SMarek Vasut 2876a7abc61SMarek Vasut struct ksz_dev_ops { 288d2822e68SArun Ramadoss int (*setup)(struct dsa_switch *ds); 289c9cd961cSArun Ramadoss void (*teardown)(struct dsa_switch *ds); 2906a7abc61SMarek Vasut u32 (*get_port_addr)(int port, int offset); 2916a7abc61SMarek Vasut void (*cfg_port_member)(struct ksz_device *dev, int port, u8 member); 2926a7abc61SMarek Vasut void (*flush_dyn_mac_table)(struct ksz_device *dev, int port); 2936a7abc61SMarek Vasut void (*port_cleanup)(struct ksz_device *dev, int port); 2946a7abc61SMarek Vasut void (*port_setup)(struct ksz_device *dev, int port, bool cpu_port); 2952c119d99SArun Ramadoss int (*set_ageing_time)(struct ksz_device *dev, unsigned int msecs); 2968f420456SOleksij Rempel int (*r_phy)(struct ksz_device *dev, u16 phy, u16 reg, u16 *val); 2978f420456SOleksij Rempel int (*w_phy)(struct ksz_device *dev, u16 phy, u16 reg, u16 val); 2986a7abc61SMarek Vasut void (*r_mib_cnt)(struct ksz_device *dev, int port, u16 addr, 2996a7abc61SMarek Vasut u64 *cnt); 3006a7abc61SMarek Vasut void (*r_mib_pkt)(struct ksz_device *dev, int port, u16 addr, 3016a7abc61SMarek Vasut u64 *dropped, u64 *cnt); 302a7f4f13aSOleksij Rempel void (*r_mib_stat64)(struct ksz_device *dev, int port); 303f0d997e3SArun Ramadoss int (*vlan_filtering)(struct ksz_device *dev, int port, 304f0d997e3SArun Ramadoss bool flag, struct netlink_ext_ack *extack); 305f0d997e3SArun Ramadoss int (*vlan_add)(struct ksz_device *dev, int port, 306f0d997e3SArun Ramadoss const struct switchdev_obj_port_vlan *vlan, 307f0d997e3SArun Ramadoss struct netlink_ext_ack *extack); 308f0d997e3SArun Ramadoss int (*vlan_del)(struct ksz_device *dev, int port, 309f0d997e3SArun Ramadoss const struct switchdev_obj_port_vlan *vlan); 31000a298bbSArun Ramadoss int (*mirror_add)(struct ksz_device *dev, int port, 31100a298bbSArun Ramadoss struct dsa_mall_mirror_tc_entry *mirror, 31200a298bbSArun Ramadoss bool ingress, struct netlink_ext_ack *extack); 31300a298bbSArun Ramadoss void (*mirror_del)(struct ksz_device *dev, int port, 31400a298bbSArun Ramadoss struct dsa_mall_mirror_tc_entry *mirror); 315e587be75SArun Ramadoss int (*fdb_add)(struct ksz_device *dev, int port, 316e587be75SArun Ramadoss const unsigned char *addr, u16 vid, struct dsa_db db); 317e587be75SArun Ramadoss int (*fdb_del)(struct ksz_device *dev, int port, 318e587be75SArun Ramadoss const unsigned char *addr, u16 vid, struct dsa_db db); 319e587be75SArun Ramadoss int (*fdb_dump)(struct ksz_device *dev, int port, 320e587be75SArun Ramadoss dsa_fdb_dump_cb_t *cb, void *data); 321980c7d17SArun Ramadoss int (*mdb_add)(struct ksz_device *dev, int port, 322980c7d17SArun Ramadoss const struct switchdev_obj_port_mdb *mdb, 323980c7d17SArun Ramadoss struct dsa_db db); 324980c7d17SArun Ramadoss int (*mdb_del)(struct ksz_device *dev, int port, 325980c7d17SArun Ramadoss const struct switchdev_obj_port_mdb *mdb, 326980c7d17SArun Ramadoss struct dsa_db db); 3277012033cSArun Ramadoss void (*get_caps)(struct ksz_device *dev, int port, 3287012033cSArun Ramadoss struct phylink_config *config); 3291fe94f54SArun Ramadoss int (*change_mtu)(struct ksz_device *dev, int port, int mtu); 3306a7abc61SMarek Vasut void (*freeze_mib)(struct ksz_device *dev, int port, bool freeze); 3316a7abc61SMarek Vasut void (*port_init_cnt)(struct ksz_device *dev, int port); 332a0cb1aa4SArun Ramadoss void (*phylink_mac_config)(struct ksz_device *dev, int port, 333a0cb1aa4SArun Ramadoss unsigned int mode, 334a0cb1aa4SArun Ramadoss const struct phylink_link_state *state); 335f597d3adSArun Ramadoss void (*phylink_mac_link_up)(struct ksz_device *dev, int port, 336f597d3adSArun Ramadoss unsigned int mode, 337f597d3adSArun Ramadoss phy_interface_t interface, 338f597d3adSArun Ramadoss struct phy_device *phydev, int speed, 339f597d3adSArun Ramadoss int duplex, bool tx_pause, bool rx_pause); 340b19ac41fSArun Ramadoss void (*setup_rgmii_delay)(struct ksz_device *dev, int port); 341fb9324beSArun Ramadoss void (*config_cpu_port)(struct dsa_switch *ds); 342331d64f7SArun Ramadoss int (*enable_stp_addr)(struct ksz_device *dev); 343673b196fSArun Ramadoss int (*reset)(struct ksz_device *dev); 3446a7abc61SMarek Vasut int (*init)(struct ksz_device *dev); 3456a7abc61SMarek Vasut void (*exit)(struct ksz_device *dev); 3466a7abc61SMarek Vasut }; 3476a7abc61SMarek Vasut 3486a7abc61SMarek Vasut struct ksz_device *ksz_switch_alloc(struct device *base, void *priv); 3496ec23aaaSArun Ramadoss int ksz_switch_register(struct ksz_device *dev); 3506a7abc61SMarek Vasut void ksz_switch_remove(struct ksz_device *dev); 3516a7abc61SMarek Vasut 3527c6ff470STristram Ha void ksz_init_mib_timer(struct ksz_device *dev); 353c6101dd7SArun Ramadoss void ksz_r_mib_stats64(struct ksz_device *dev, int port); 354bde55dd9SOleksij Rempel void ksz88xx_r_mib_stats64(struct ksz_device *dev, int port); 355e593df51SArun Ramadoss void ksz_port_stp_state_set(struct dsa_switch *ds, int port, u8 state); 35646f80fa8SArun Ramadoss bool ksz_get_gbit(struct ksz_device *dev, int port); 3570ab7f6bfSArun Ramadoss phy_interface_t ksz_get_xmii(struct ksz_device *dev, int port, bool gbit); 3581958eee8SArun Ramadoss extern const struct ksz_chip_data ksz_switch_chips[]; 359c2e86691STristram Ha 360c2e86691STristram Ha /* Common register access functions */ 361c2e86691STristram Ha 362c2e86691STristram Ha static inline int ksz_read8(struct ksz_device *dev, u32 reg, u8 *val) 363c2e86691STristram Ha { 364ee394feaSMarek Vasut unsigned int value; 365ee394feaSMarek Vasut int ret = regmap_read(dev->regmap[0], reg, &value); 366c2e86691STristram Ha 367ec6ba50cSOleksij Rempel if (ret) 368ec6ba50cSOleksij Rempel dev_err(dev->dev, "can't read 8bit reg: 0x%x %pe\n", reg, 369ec6ba50cSOleksij Rempel ERR_PTR(ret)); 370ec6ba50cSOleksij Rempel 371ee394feaSMarek Vasut *val = value; 372c2e86691STristram Ha return ret; 373c2e86691STristram Ha } 374c2e86691STristram Ha 375c2e86691STristram Ha static inline int ksz_read16(struct ksz_device *dev, u32 reg, u16 *val) 376c2e86691STristram Ha { 377ee394feaSMarek Vasut unsigned int value; 378ee394feaSMarek Vasut int ret = regmap_read(dev->regmap[1], reg, &value); 379c2e86691STristram Ha 380ec6ba50cSOleksij Rempel if (ret) 381ec6ba50cSOleksij Rempel dev_err(dev->dev, "can't read 16bit reg: 0x%x %pe\n", reg, 382ec6ba50cSOleksij Rempel ERR_PTR(ret)); 383ec6ba50cSOleksij Rempel 384ee394feaSMarek Vasut *val = value; 385c2e86691STristram Ha return ret; 386c2e86691STristram Ha } 387c2e86691STristram Ha 388c2e86691STristram Ha static inline int ksz_read32(struct ksz_device *dev, u32 reg, u32 *val) 389c2e86691STristram Ha { 390ee394feaSMarek Vasut unsigned int value; 391ee394feaSMarek Vasut int ret = regmap_read(dev->regmap[2], reg, &value); 392c2e86691STristram Ha 393ec6ba50cSOleksij Rempel if (ret) 394ec6ba50cSOleksij Rempel dev_err(dev->dev, "can't read 32bit reg: 0x%x %pe\n", reg, 395ec6ba50cSOleksij Rempel ERR_PTR(ret)); 396ec6ba50cSOleksij Rempel 397ee394feaSMarek Vasut *val = value; 398c2e86691STristram Ha return ret; 399c2e86691STristram Ha } 400c2e86691STristram Ha 401e66f840cSTristram Ha static inline int ksz_read64(struct ksz_device *dev, u32 reg, u64 *val) 402e66f840cSTristram Ha { 403e66f840cSTristram Ha u32 value[2]; 404e66f840cSTristram Ha int ret; 405e66f840cSTristram Ha 406e66f840cSTristram Ha ret = regmap_bulk_read(dev->regmap[2], reg, value, 2); 407ec6ba50cSOleksij Rempel if (ret) 408ec6ba50cSOleksij Rempel dev_err(dev->dev, "can't read 64bit reg: 0x%x %pe\n", reg, 409ec6ba50cSOleksij Rempel ERR_PTR(ret)); 410ec6ba50cSOleksij Rempel else 411c34f674cSBen Hutchings *val = (u64)value[0] << 32 | value[1]; 412e66f840cSTristram Ha 413e66f840cSTristram Ha return ret; 414e66f840cSTristram Ha } 415e66f840cSTristram Ha 416c2e86691STristram Ha static inline int ksz_write8(struct ksz_device *dev, u32 reg, u8 value) 417c2e86691STristram Ha { 418ec6ba50cSOleksij Rempel int ret; 419ec6ba50cSOleksij Rempel 420ec6ba50cSOleksij Rempel ret = regmap_write(dev->regmap[0], reg, value); 421ec6ba50cSOleksij Rempel if (ret) 422ec6ba50cSOleksij Rempel dev_err(dev->dev, "can't write 8bit reg: 0x%x %pe\n", reg, 423ec6ba50cSOleksij Rempel ERR_PTR(ret)); 424ec6ba50cSOleksij Rempel 425ec6ba50cSOleksij Rempel return ret; 426c2e86691STristram Ha } 427c2e86691STristram Ha 428c2e86691STristram Ha static inline int ksz_write16(struct ksz_device *dev, u32 reg, u16 value) 429c2e86691STristram Ha { 430ec6ba50cSOleksij Rempel int ret; 431ec6ba50cSOleksij Rempel 432ec6ba50cSOleksij Rempel ret = regmap_write(dev->regmap[1], reg, value); 433ec6ba50cSOleksij Rempel if (ret) 434ec6ba50cSOleksij Rempel dev_err(dev->dev, "can't write 16bit reg: 0x%x %pe\n", reg, 435ec6ba50cSOleksij Rempel ERR_PTR(ret)); 436ec6ba50cSOleksij Rempel 437ec6ba50cSOleksij Rempel return ret; 438c2e86691STristram Ha } 439c2e86691STristram Ha 440c2e86691STristram Ha static inline int ksz_write32(struct ksz_device *dev, u32 reg, u32 value) 441c2e86691STristram Ha { 442ec6ba50cSOleksij Rempel int ret; 443ec6ba50cSOleksij Rempel 444ec6ba50cSOleksij Rempel ret = regmap_write(dev->regmap[2], reg, value); 445ec6ba50cSOleksij Rempel if (ret) 446ec6ba50cSOleksij Rempel dev_err(dev->dev, "can't write 32bit reg: 0x%x %pe\n", reg, 447ec6ba50cSOleksij Rempel ERR_PTR(ret)); 448ec6ba50cSOleksij Rempel 449ec6ba50cSOleksij Rempel return ret; 450c2e86691STristram Ha } 451c2e86691STristram Ha 452eac1ea20SChristian Eggers static inline int ksz_rmw16(struct ksz_device *dev, u32 reg, u16 mask, 453eac1ea20SChristian Eggers u16 value) 454eac1ea20SChristian Eggers { 455eac1ea20SChristian Eggers int ret; 456eac1ea20SChristian Eggers 457eac1ea20SChristian Eggers ret = regmap_update_bits(dev->regmap[1], reg, mask, value); 458eac1ea20SChristian Eggers if (ret) 459eac1ea20SChristian Eggers dev_err(dev->dev, "can't rmw 16bit reg 0x%x: %pe\n", reg, 460eac1ea20SChristian Eggers ERR_PTR(ret)); 461eac1ea20SChristian Eggers 462eac1ea20SChristian Eggers return ret; 463eac1ea20SChristian Eggers } 464eac1ea20SChristian Eggers 465e66f840cSTristram Ha static inline int ksz_write64(struct ksz_device *dev, u32 reg, u64 value) 466e66f840cSTristram Ha { 467e66f840cSTristram Ha u32 val[2]; 468e66f840cSTristram Ha 469e66f840cSTristram Ha /* Ick! ToDo: Add 64bit R/W to regmap on 32bit systems */ 470e66f840cSTristram Ha value = swab64(value); 471e66f840cSTristram Ha val[0] = swab32(value & 0xffffffffULL); 472e66f840cSTristram Ha val[1] = swab32(value >> 32ULL); 473e66f840cSTristram Ha 474e66f840cSTristram Ha return regmap_bulk_write(dev->regmap[2], reg, val, 2); 475e66f840cSTristram Ha } 476e66f840cSTristram Ha 4776f1b986aSOleksij Rempel static inline int ksz_rmw8(struct ksz_device *dev, int offset, u8 mask, u8 val) 4786f1b986aSOleksij Rempel { 4796f1b986aSOleksij Rempel return regmap_update_bits(dev->regmap[0], offset, mask, val); 4806f1b986aSOleksij Rempel } 4816f1b986aSOleksij Rempel 482d38bc3b4SOleksij Rempel static inline int ksz_pread8(struct ksz_device *dev, int port, int offset, 483c2e86691STristram Ha u8 *data) 484c2e86691STristram Ha { 485d38bc3b4SOleksij Rempel return ksz_read8(dev, dev->dev_ops->get_port_addr(port, offset), data); 486c2e86691STristram Ha } 487c2e86691STristram Ha 488d38bc3b4SOleksij Rempel static inline int ksz_pread16(struct ksz_device *dev, int port, int offset, 489c2e86691STristram Ha u16 *data) 490c2e86691STristram Ha { 491d38bc3b4SOleksij Rempel return ksz_read16(dev, dev->dev_ops->get_port_addr(port, offset), data); 492c2e86691STristram Ha } 493c2e86691STristram Ha 494d38bc3b4SOleksij Rempel static inline int ksz_pread32(struct ksz_device *dev, int port, int offset, 495c2e86691STristram Ha u32 *data) 496c2e86691STristram Ha { 497d38bc3b4SOleksij Rempel return ksz_read32(dev, dev->dev_ops->get_port_addr(port, offset), data); 498c2e86691STristram Ha } 499c2e86691STristram Ha 500d38bc3b4SOleksij Rempel static inline int ksz_pwrite8(struct ksz_device *dev, int port, int offset, 501c2e86691STristram Ha u8 data) 502c2e86691STristram Ha { 503d38bc3b4SOleksij Rempel return ksz_write8(dev, dev->dev_ops->get_port_addr(port, offset), data); 504c2e86691STristram Ha } 505c2e86691STristram Ha 506d38bc3b4SOleksij Rempel static inline int ksz_pwrite16(struct ksz_device *dev, int port, int offset, 507c2e86691STristram Ha u16 data) 508c2e86691STristram Ha { 509d38bc3b4SOleksij Rempel return ksz_write16(dev, dev->dev_ops->get_port_addr(port, offset), 510d38bc3b4SOleksij Rempel data); 511c2e86691STristram Ha } 512c2e86691STristram Ha 513d38bc3b4SOleksij Rempel static inline int ksz_pwrite32(struct ksz_device *dev, int port, int offset, 514c2e86691STristram Ha u32 data) 515c2e86691STristram Ha { 516d38bc3b4SOleksij Rempel return ksz_write32(dev, dev->dev_ops->get_port_addr(port, offset), 517d38bc3b4SOleksij Rempel data); 518c2e86691STristram Ha } 519c2e86691STristram Ha 5208560664fSArun Ramadoss static inline void ksz_prmw8(struct ksz_device *dev, int port, int offset, 5218560664fSArun Ramadoss u8 mask, u8 val) 5228560664fSArun Ramadoss { 5238560664fSArun Ramadoss regmap_update_bits(dev->regmap[0], 5248560664fSArun Ramadoss dev->dev_ops->get_port_addr(port, offset), 5258560664fSArun Ramadoss mask, val); 5268560664fSArun Ramadoss } 5278560664fSArun Ramadoss 528013572a2SMarek Vasut static inline void ksz_regmap_lock(void *__mtx) 529013572a2SMarek Vasut { 530013572a2SMarek Vasut struct mutex *mtx = __mtx; 531013572a2SMarek Vasut mutex_lock(mtx); 532013572a2SMarek Vasut } 533013572a2SMarek Vasut 534013572a2SMarek Vasut static inline void ksz_regmap_unlock(void *__mtx) 535013572a2SMarek Vasut { 536013572a2SMarek Vasut struct mutex *mtx = __mtx; 537013572a2SMarek Vasut mutex_unlock(mtx); 538013572a2SMarek Vasut } 539013572a2SMarek Vasut 540f3d890f5SArun Ramadoss static inline bool ksz_is_ksz88x3(struct ksz_device *dev) 541f3d890f5SArun Ramadoss { 542f3d890f5SArun Ramadoss return dev->chip_id == KSZ8830_CHIP_ID; 543f3d890f5SArun Ramadoss } 544f3d890f5SArun Ramadoss 54599b16df0SArun Ramadoss static inline int is_lan937x(struct ksz_device *dev) 54699b16df0SArun Ramadoss { 54799b16df0SArun Ramadoss return dev->chip_id == LAN9370_CHIP_ID || 54899b16df0SArun Ramadoss dev->chip_id == LAN9371_CHIP_ID || 54999b16df0SArun Ramadoss dev->chip_id == LAN9372_CHIP_ID || 55099b16df0SArun Ramadoss dev->chip_id == LAN9373_CHIP_ID || 55199b16df0SArun Ramadoss dev->chip_id == LAN9374_CHIP_ID; 55299b16df0SArun Ramadoss } 55399b16df0SArun Ramadoss 554de6dd626SArun Ramadoss /* STP State Defines */ 555de6dd626SArun Ramadoss #define PORT_TX_ENABLE BIT(2) 556de6dd626SArun Ramadoss #define PORT_RX_ENABLE BIT(1) 557de6dd626SArun Ramadoss #define PORT_LEARN_DISABLE BIT(0) 558de6dd626SArun Ramadoss 55991a98917SArun Ramadoss /* Switch ID Defines */ 56091a98917SArun Ramadoss #define REG_CHIP_ID0 0x00 56191a98917SArun Ramadoss 56291a98917SArun Ramadoss #define SW_FAMILY_ID_M GENMASK(15, 8) 56391a98917SArun Ramadoss #define KSZ87_FAMILY_ID 0x87 56491a98917SArun Ramadoss #define KSZ88_FAMILY_ID 0x88 56591a98917SArun Ramadoss 56691a98917SArun Ramadoss #define KSZ8_PORT_STATUS_0 0x08 56791a98917SArun Ramadoss #define KSZ8_PORT_FIBER_MODE BIT(7) 56891a98917SArun Ramadoss 56991a98917SArun Ramadoss #define SW_CHIP_ID_M GENMASK(7, 4) 57091a98917SArun Ramadoss #define KSZ87_CHIP_ID_94 0x6 57191a98917SArun Ramadoss #define KSZ87_CHIP_ID_95 0x9 57291a98917SArun Ramadoss #define KSZ88_CHIP_ID_63 0x3 57391a98917SArun Ramadoss 57491a98917SArun Ramadoss #define SW_REV_ID_M GENMASK(7, 4) 57591a98917SArun Ramadoss 576b4490809SOleksij Rempel /* KSZ9893, KSZ9563, KSZ8563 specific register */ 577b4490809SOleksij Rempel #define REG_CHIP_ID4 0x0f 578b4490809SOleksij Rempel #define SKU_ID_KSZ8563 0x3c 579ef912fe4SRakesh Sankaranarayanan #define SKU_ID_KSZ9563 0x1c 580b4490809SOleksij Rempel 5811ca6437fSArun Ramadoss /* Driver set switch broadcast storm protection at 10% rate. */ 5821ca6437fSArun Ramadoss #define BROADCAST_STORM_PROT_RATE 10 5831ca6437fSArun Ramadoss 5841ca6437fSArun Ramadoss /* 148,800 frames * 67 ms / 100 */ 5851ca6437fSArun Ramadoss #define BROADCAST_STORM_VALUE 9969 5861ca6437fSArun Ramadoss 5871ca6437fSArun Ramadoss #define BROADCAST_STORM_RATE_HI 0x07 5881ca6437fSArun Ramadoss #define BROADCAST_STORM_RATE_LO 0xFF 5891ca6437fSArun Ramadoss #define BROADCAST_STORM_RATE 0x07FF 5901ca6437fSArun Ramadoss 5910abab9f3SArun Ramadoss #define MULTICAST_STORM_DISABLE BIT(6) 5920abab9f3SArun Ramadoss 593ad08ac18SArun Ramadoss #define SW_START 0x01 594ad08ac18SArun Ramadoss 59546f80fa8SArun Ramadoss /* xMII configuration */ 5968560664fSArun Ramadoss #define P_MII_DUPLEX_M BIT(6) 597aa5b8b73SArun Ramadoss #define P_MII_100MBIT_M BIT(4) 598aa5b8b73SArun Ramadoss 59946f80fa8SArun Ramadoss #define P_GMII_1GBIT_M BIT(6) 600dc1c596eSArun Ramadoss #define P_RGMII_ID_IG_ENABLE BIT(4) 601dc1c596eSArun Ramadoss #define P_RGMII_ID_EG_ENABLE BIT(3) 6020ab7f6bfSArun Ramadoss #define P_MII_MAC_MODE BIT(2) 603dc1c596eSArun Ramadoss #define P_MII_SEL_M 0x3 60446f80fa8SArun Ramadoss 605ff319a64SArun Ramadoss /* Interrupt */ 606e1add7ddSArun Ramadoss #define REG_SW_PORT_INT_STATUS__1 0x001B 607e1add7ddSArun Ramadoss #define REG_SW_PORT_INT_MASK__1 0x001F 608ff319a64SArun Ramadoss 609ff319a64SArun Ramadoss #define REG_PORT_INT_STATUS 0x001B 610ff319a64SArun Ramadoss #define REG_PORT_INT_MASK 0x001F 611ff319a64SArun Ramadoss 612ff319a64SArun Ramadoss #define PORT_SRC_PHY_INT 1 613ff319a64SArun Ramadoss 61429d1e85fSOleksij Rempel #define KSZ8795_HUGE_PACKET_SIZE 2000 61529d1e85fSOleksij Rempel #define KSZ8863_HUGE_PACKET_SIZE 1916 61629d1e85fSOleksij Rempel #define KSZ8863_NORMAL_PACKET_SIZE 1536 61729d1e85fSOleksij Rempel #define KSZ8_LEGAL_PACKET_SIZE 1518 618838c19f8SOleksij Rempel #define KSZ9477_MAX_FRAME_SIZE 9000 619838c19f8SOleksij Rempel 620255b59adSMarek Vasut /* Regmap tables generation */ 621255b59adSMarek Vasut #define KSZ_SPI_OP_RD 3 622255b59adSMarek Vasut #define KSZ_SPI_OP_WR 2 623255b59adSMarek Vasut 62420e03777STristram Ha #define swabnot_used(x) 0 62520e03777STristram Ha 626255b59adSMarek Vasut #define KSZ_SPI_OP_FLAG_MASK(opcode, swp, regbits, regpad) \ 627255b59adSMarek Vasut swab##swp((opcode) << ((regbits) + (regpad))) 628255b59adSMarek Vasut 629255b59adSMarek Vasut #define KSZ_REGMAP_ENTRY(width, swp, regbits, regpad, regalign) \ 630255b59adSMarek Vasut { \ 6315f81d545SGeorge McCollister .name = #width, \ 632255b59adSMarek Vasut .val_bits = (width), \ 633a3aa6e65SMarek Vasut .reg_stride = 1, \ 634255b59adSMarek Vasut .reg_bits = (regbits) + (regalign), \ 635255b59adSMarek Vasut .pad_bits = (regpad), \ 636255b59adSMarek Vasut .max_register = BIT(regbits) - 1, \ 637255b59adSMarek Vasut .cache_type = REGCACHE_NONE, \ 638255b59adSMarek Vasut .read_flag_mask = \ 639255b59adSMarek Vasut KSZ_SPI_OP_FLAG_MASK(KSZ_SPI_OP_RD, swp, \ 640255b59adSMarek Vasut regbits, regpad), \ 641255b59adSMarek Vasut .write_flag_mask = \ 642255b59adSMarek Vasut KSZ_SPI_OP_FLAG_MASK(KSZ_SPI_OP_WR, swp, \ 643255b59adSMarek Vasut regbits, regpad), \ 644013572a2SMarek Vasut .lock = ksz_regmap_lock, \ 645013572a2SMarek Vasut .unlock = ksz_regmap_unlock, \ 646255b59adSMarek Vasut .reg_format_endian = REGMAP_ENDIAN_BIG, \ 647255b59adSMarek Vasut .val_format_endian = REGMAP_ENDIAN_BIG \ 648255b59adSMarek Vasut } 649255b59adSMarek Vasut 650255b59adSMarek Vasut #define KSZ_REGMAP_TABLE(ksz, swp, regbits, regpad, regalign) \ 651255b59adSMarek Vasut static const struct regmap_config ksz##_regmap_config[] = { \ 652255b59adSMarek Vasut KSZ_REGMAP_ENTRY(8, swp, (regbits), (regpad), (regalign)), \ 653255b59adSMarek Vasut KSZ_REGMAP_ENTRY(16, swp, (regbits), (regpad), (regalign)), \ 654255b59adSMarek Vasut KSZ_REGMAP_ENTRY(32, swp, (regbits), (regpad), (regalign)), \ 655255b59adSMarek Vasut } 656255b59adSMarek Vasut 657c2e86691STristram Ha #endif 658