xref: /openbmc/linux/drivers/net/dsa/microchip/ksz_common.h (revision b8311f46c6f5a2030f43c764e742015867293493)
1b31141d3SNishad Kamdar /* SPDX-License-Identifier: GPL-2.0 */
2b31141d3SNishad Kamdar /* Microchip switch driver common header
3c2e86691STristram Ha  *
47c6ff470STristram Ha  * Copyright (C) 2017-2019 Microchip Technology Inc.
5c2e86691STristram Ha  */
6c2e86691STristram Ha 
7c2e86691STristram Ha #ifndef __KSZ_COMMON_H
8c2e86691STristram Ha #define __KSZ_COMMON_H
9c2e86691STristram Ha 
106a7abc61SMarek Vasut #include <linux/etherdevice.h>
116a7abc61SMarek Vasut #include <linux/kernel.h>
126a7abc61SMarek Vasut #include <linux/mutex.h>
136a7abc61SMarek Vasut #include <linux/phy.h>
14ee394feaSMarek Vasut #include <linux/regmap.h>
156a7abc61SMarek Vasut #include <net/dsa.h>
16c9cd961cSArun Ramadoss #include <linux/irq.h>
176a7abc61SMarek Vasut 
18eac1ea20SChristian Eggers #include "ksz_ptp.h"
19eac1ea20SChristian Eggers 
2065ac79e1SArun Ramadoss #define KSZ_MAX_NUM_PORTS 8
2165ac79e1SArun Ramadoss 
22f3c16545SArun Ramadoss struct ksz_device;
23cc13ab18SArun Ramadoss struct ksz_port;
24f3c16545SArun Ramadoss 
25*b8311f46SVladimir Oltean enum ksz_regmap_width {
26*b8311f46SVladimir Oltean 	KSZ_REGMAP_8,
27*b8311f46SVladimir Oltean 	KSZ_REGMAP_16,
28*b8311f46SVladimir Oltean 	KSZ_REGMAP_32,
29*b8311f46SVladimir Oltean 	__KSZ_NUM_REGMAPS,
30*b8311f46SVladimir Oltean };
31*b8311f46SVladimir Oltean 
326a7abc61SMarek Vasut struct vlan_table {
336a7abc61SMarek Vasut 	u32 table[3];
346a7abc61SMarek Vasut };
356a7abc61SMarek Vasut 
366a7abc61SMarek Vasut struct ksz_port_mib {
376a7abc61SMarek Vasut 	struct mutex cnt_mutex;		/* structure access */
386a7abc61SMarek Vasut 	u8 cnt_ptr;
396a7abc61SMarek Vasut 	u64 *counters;
40a7f4f13aSOleksij Rempel 	struct rtnl_link_stats64 stats64;
41c4748ff6SOleksij Rempel 	struct ethtool_pause_stats pause_stats;
42a7f4f13aSOleksij Rempel 	struct spinlock stats64_lock;
436a7abc61SMarek Vasut };
446a7abc61SMarek Vasut 
45a530e6f2SArun Ramadoss struct ksz_mib_names {
46a530e6f2SArun Ramadoss 	int index;
47a530e6f2SArun Ramadoss 	char string[ETH_GSTRING_LEN];
48a530e6f2SArun Ramadoss };
49a530e6f2SArun Ramadoss 
50462d5250SArun Ramadoss struct ksz_chip_data {
51462d5250SArun Ramadoss 	u32 chip_id;
52462d5250SArun Ramadoss 	const char *dev_name;
53462d5250SArun Ramadoss 	int num_vlans;
54462d5250SArun Ramadoss 	int num_alus;
55462d5250SArun Ramadoss 	int num_statics;
56462d5250SArun Ramadoss 	int cpu_ports;
57462d5250SArun Ramadoss 	int port_cnt;
58978f1f72SArun Ramadoss 	u8 port_nirqs;
59e30f33a5SArun Ramadoss 	u8 num_tx_queues;
6071d7920fSArun Ramadoss 	bool tc_cbs_supported;
61c570f861SOleksij Rempel 	bool tc_ets_supported;
626ec23aaaSArun Ramadoss 	const struct ksz_dev_ops *ops;
63462d5250SArun Ramadoss 	bool phy_errata_9477;
64462d5250SArun Ramadoss 	bool ksz87xx_eee_link_erratum;
65a530e6f2SArun Ramadoss 	const struct ksz_mib_names *mib_names;
66a530e6f2SArun Ramadoss 	int mib_cnt;
67a530e6f2SArun Ramadoss 	u8 reg_mib_cnt;
68a02579dfSArun Ramadoss 	const u16 *regs;
69d23a5e18SArun Ramadoss 	const u32 *masks;
7034e48383SArun Ramadoss 	const u8 *shifts;
71aa5b8b73SArun Ramadoss 	const u8 *xmii_ctrl0;
7246f80fa8SArun Ramadoss 	const u8 *xmii_ctrl1;
73e593df51SArun Ramadoss 	int stp_ctrl_reg;
741ca6437fSArun Ramadoss 	int broadcast_ctrl_reg;
750abab9f3SArun Ramadoss 	int multicast_ctrl_reg;
76ad08ac18SArun Ramadoss 	int start_ctrl_reg;
7765ac79e1SArun Ramadoss 	bool supports_mii[KSZ_MAX_NUM_PORTS];
7865ac79e1SArun Ramadoss 	bool supports_rmii[KSZ_MAX_NUM_PORTS];
7965ac79e1SArun Ramadoss 	bool supports_rgmii[KSZ_MAX_NUM_PORTS];
8065ac79e1SArun Ramadoss 	bool internal_phy[KSZ_MAX_NUM_PORTS];
81505bf320SOleksij Rempel 	bool gbit_capable[KSZ_MAX_NUM_PORTS];
82ec6ba50cSOleksij Rempel 	const struct regmap_access_table *wr_table;
83ec6ba50cSOleksij Rempel 	const struct regmap_access_table *rd_table;
84462d5250SArun Ramadoss };
85462d5250SArun Ramadoss 
86c9cd961cSArun Ramadoss struct ksz_irq {
87c9cd961cSArun Ramadoss 	u16 masked;
88e1add7ddSArun Ramadoss 	u16 reg_mask;
89e1add7ddSArun Ramadoss 	u16 reg_status;
90c9cd961cSArun Ramadoss 	struct irq_domain *domain;
91c9cd961cSArun Ramadoss 	int nirqs;
92e1add7ddSArun Ramadoss 	int irq_num;
93c9cd961cSArun Ramadoss 	char name[16];
94e1add7ddSArun Ramadoss 	struct ksz_device *dev;
95c9cd961cSArun Ramadoss };
96c9cd961cSArun Ramadoss 
97cc13ab18SArun Ramadoss struct ksz_ptp_irq {
98cc13ab18SArun Ramadoss 	struct ksz_port *port;
99cc13ab18SArun Ramadoss 	u16 ts_reg;
100ab32f56aSChristian Eggers 	bool ts_en;
101cc13ab18SArun Ramadoss 	char name[16];
102cc13ab18SArun Ramadoss 	int num;
103cc13ab18SArun Ramadoss };
104cc13ab18SArun Ramadoss 
1056a7abc61SMarek Vasut struct ksz_port {
1068f4f58f8SBen Hutchings 	bool remove_tag;		/* Remove Tag flag set, for ksz8795 only */
10715f7cfaeSVladimir Oltean 	bool learning;
1086a7abc61SMarek Vasut 	int stp_state;
1096a7abc61SMarek Vasut 	struct phy_device phydev;
1106a7abc61SMarek Vasut 
1116a7abc61SMarek Vasut 	u32 on:1;			/* port is not disabled by hardware */
1126a7abc61SMarek Vasut 	u32 fiber:1;			/* port is fiber */
1136a7abc61SMarek Vasut 	u32 force:1;
1146a7abc61SMarek Vasut 	u32 read:1;			/* read MIB counters in background */
1156a7abc61SMarek Vasut 	u32 freeze:1;			/* MIB counter freeze is enabled */
1166a7abc61SMarek Vasut 
1176a7abc61SMarek Vasut 	struct ksz_port_mib mib;
118edecfa98SHelmut Grohne 	phy_interface_t interface;
119b19ac41fSArun Ramadoss 	u32 rgmii_tx_val;
120b19ac41fSArun Ramadoss 	u32 rgmii_rx_val;
121f3c16545SArun Ramadoss 	struct ksz_device *ksz_dev;
122c9cd961cSArun Ramadoss 	struct ksz_irq pirq;
123f3c16545SArun Ramadoss 	u8 num;
124c59e12a1SChristian Eggers #if IS_ENABLED(CONFIG_NET_DSA_MICROCHIP_KSZ_PTP)
125c59e12a1SChristian Eggers 	struct hwtstamp_config tstamp_config;
126c2977c61SArun Ramadoss 	bool hwts_tx_en;
127c2977c61SArun Ramadoss 	bool hwts_rx_en;
128cc13ab18SArun Ramadoss 	struct ksz_irq ptpirq;
129cc13ab18SArun Ramadoss 	struct ksz_ptp_irq ptpmsg_irq[3];
130ab32f56aSChristian Eggers 	ktime_t tstamp_msg;
131ab32f56aSChristian Eggers 	struct completion tstamp_msg_comp;
132c59e12a1SChristian Eggers #endif
1336a7abc61SMarek Vasut };
1346a7abc61SMarek Vasut 
1356a7abc61SMarek Vasut struct ksz_device {
1366a7abc61SMarek Vasut 	struct dsa_switch *ds;
1376a7abc61SMarek Vasut 	struct ksz_platform_data *pdata;
138462d5250SArun Ramadoss 	const struct ksz_chip_data *info;
1396a7abc61SMarek Vasut 
1406a7abc61SMarek Vasut 	struct mutex dev_mutex;		/* device access */
141013572a2SMarek Vasut 	struct mutex regmap_mutex;	/* regmap access */
1426a7abc61SMarek Vasut 	struct mutex alu_mutex;		/* ALU access */
1436a7abc61SMarek Vasut 	struct mutex vlan_mutex;	/* vlan access */
1446a7abc61SMarek Vasut 	const struct ksz_dev_ops *dev_ops;
1456a7abc61SMarek Vasut 
1466a7abc61SMarek Vasut 	struct device *dev;
147*b8311f46SVladimir Oltean 	struct regmap *regmap[__KSZ_NUM_REGMAPS];
1486a7abc61SMarek Vasut 
1496a7abc61SMarek Vasut 	void *priv;
150c9cd961cSArun Ramadoss 	int irq;
1516a7abc61SMarek Vasut 
1526a7abc61SMarek Vasut 	struct gpio_desc *reset_gpio;	/* Optional reset GPIO */
1536a7abc61SMarek Vasut 
1546a7abc61SMarek Vasut 	/* chip specific data */
1556a7abc61SMarek Vasut 	u32 chip_id;
15691a98917SArun Ramadoss 	u8 chip_rev;
1576a7abc61SMarek Vasut 	int cpu_port;			/* port connected to CPU */
1586a7abc61SMarek Vasut 	int phy_port_cnt;
159edecfa98SHelmut Grohne 	phy_interface_t compat_interface;
1606a7abc61SMarek Vasut 	bool synclko_125;
16148bf8b8aSRobert Hancock 	bool synclko_disable;
1626a7abc61SMarek Vasut 
1636a7abc61SMarek Vasut 	struct vlan_table *vlan_cache;
1646a7abc61SMarek Vasut 
1656a7abc61SMarek Vasut 	struct ksz_port *ports;
166469b390eSGeorge McCollister 	struct delayed_work mib_read;
1676a7abc61SMarek Vasut 	unsigned long mib_read_interval;
1686a7abc61SMarek Vasut 	u16 mirror_rx;
1696a7abc61SMarek Vasut 	u16 mirror_tx;
1706a7abc61SMarek Vasut 	u16 port_mask;
171c9cd961cSArun Ramadoss 	struct mutex lock_irq;		/* IRQ Access */
172c9cd961cSArun Ramadoss 	struct ksz_irq girq;
173eac1ea20SChristian Eggers 	struct ksz_ptp_data ptp_data;
1746a7abc61SMarek Vasut };
1756a7abc61SMarek Vasut 
176462d5250SArun Ramadoss /* List of supported models */
177462d5250SArun Ramadoss enum ksz_model {
178b4490809SOleksij Rempel 	KSZ8563,
179462d5250SArun Ramadoss 	KSZ8795,
180462d5250SArun Ramadoss 	KSZ8794,
181462d5250SArun Ramadoss 	KSZ8765,
182462d5250SArun Ramadoss 	KSZ8830,
183462d5250SArun Ramadoss 	KSZ9477,
1842eb3ff3cSRomain Naour 	KSZ9896,
185462d5250SArun Ramadoss 	KSZ9897,
186462d5250SArun Ramadoss 	KSZ9893,
187ef912fe4SRakesh Sankaranarayanan 	KSZ9563,
188462d5250SArun Ramadoss 	KSZ9567,
189462d5250SArun Ramadoss 	LAN9370,
190462d5250SArun Ramadoss 	LAN9371,
191462d5250SArun Ramadoss 	LAN9372,
192462d5250SArun Ramadoss 	LAN9373,
193462d5250SArun Ramadoss 	LAN9374,
194462d5250SArun Ramadoss };
195462d5250SArun Ramadoss 
196462d5250SArun Ramadoss enum ksz_chip_id {
197b4490809SOleksij Rempel 	KSZ8563_CHIP_ID = 0x8563,
198462d5250SArun Ramadoss 	KSZ8795_CHIP_ID = 0x8795,
199462d5250SArun Ramadoss 	KSZ8794_CHIP_ID = 0x8794,
200462d5250SArun Ramadoss 	KSZ8765_CHIP_ID = 0x8765,
201462d5250SArun Ramadoss 	KSZ8830_CHIP_ID = 0x8830,
202462d5250SArun Ramadoss 	KSZ9477_CHIP_ID = 0x00947700,
2032eb3ff3cSRomain Naour 	KSZ9896_CHIP_ID = 0x00989600,
204462d5250SArun Ramadoss 	KSZ9897_CHIP_ID = 0x00989700,
205462d5250SArun Ramadoss 	KSZ9893_CHIP_ID = 0x00989300,
206ef912fe4SRakesh Sankaranarayanan 	KSZ9563_CHIP_ID = 0x00956300,
207462d5250SArun Ramadoss 	KSZ9567_CHIP_ID = 0x00956700,
208462d5250SArun Ramadoss 	LAN9370_CHIP_ID = 0x00937000,
209462d5250SArun Ramadoss 	LAN9371_CHIP_ID = 0x00937100,
210462d5250SArun Ramadoss 	LAN9372_CHIP_ID = 0x00937200,
211462d5250SArun Ramadoss 	LAN9373_CHIP_ID = 0x00937300,
212462d5250SArun Ramadoss 	LAN9374_CHIP_ID = 0x00937400,
213462d5250SArun Ramadoss };
214462d5250SArun Ramadoss 
215486f9ca7SArun Ramadoss enum ksz_regs {
216486f9ca7SArun Ramadoss 	REG_IND_CTRL_0,
217486f9ca7SArun Ramadoss 	REG_IND_DATA_8,
218486f9ca7SArun Ramadoss 	REG_IND_DATA_CHECK,
219486f9ca7SArun Ramadoss 	REG_IND_DATA_HI,
220486f9ca7SArun Ramadoss 	REG_IND_DATA_LO,
221486f9ca7SArun Ramadoss 	REG_IND_MIB_CHECK,
222486f9ca7SArun Ramadoss 	REG_IND_BYTE,
223486f9ca7SArun Ramadoss 	P_FORCE_CTRL,
224486f9ca7SArun Ramadoss 	P_LINK_STATUS,
225486f9ca7SArun Ramadoss 	P_LOCAL_CTRL,
226486f9ca7SArun Ramadoss 	P_NEG_RESTART_CTRL,
227486f9ca7SArun Ramadoss 	P_REMOTE_STATUS,
228486f9ca7SArun Ramadoss 	P_SPEED_STATUS,
229486f9ca7SArun Ramadoss 	S_TAIL_TAG_CTRL,
2306877102fSArun Ramadoss 	P_STP_CTRL,
2319d95329cSArun Ramadoss 	S_START_CTRL,
2329d95329cSArun Ramadoss 	S_BROADCAST_CTRL,
2339d95329cSArun Ramadoss 	S_MULTICAST_CTRL,
234aa5b8b73SArun Ramadoss 	P_XMII_CTRL_0,
23546f80fa8SArun Ramadoss 	P_XMII_CTRL_1,
236486f9ca7SArun Ramadoss };
237486f9ca7SArun Ramadoss 
238d23a5e18SArun Ramadoss enum ksz_masks {
239d23a5e18SArun Ramadoss 	PORT_802_1P_REMAPPING,
240d23a5e18SArun Ramadoss 	SW_TAIL_TAG_ENABLE,
241d23a5e18SArun Ramadoss 	MIB_COUNTER_OVERFLOW,
242d23a5e18SArun Ramadoss 	MIB_COUNTER_VALID,
243d23a5e18SArun Ramadoss 	VLAN_TABLE_FID,
244d23a5e18SArun Ramadoss 	VLAN_TABLE_MEMBERSHIP,
245d23a5e18SArun Ramadoss 	VLAN_TABLE_VALID,
246d23a5e18SArun Ramadoss 	STATIC_MAC_TABLE_VALID,
247d23a5e18SArun Ramadoss 	STATIC_MAC_TABLE_USE_FID,
248d23a5e18SArun Ramadoss 	STATIC_MAC_TABLE_FID,
249d23a5e18SArun Ramadoss 	STATIC_MAC_TABLE_OVERRIDE,
250d23a5e18SArun Ramadoss 	STATIC_MAC_TABLE_FWD_PORTS,
251d23a5e18SArun Ramadoss 	DYNAMIC_MAC_TABLE_ENTRIES_H,
252d23a5e18SArun Ramadoss 	DYNAMIC_MAC_TABLE_MAC_EMPTY,
253d23a5e18SArun Ramadoss 	DYNAMIC_MAC_TABLE_NOT_READY,
254d23a5e18SArun Ramadoss 	DYNAMIC_MAC_TABLE_ENTRIES,
255d23a5e18SArun Ramadoss 	DYNAMIC_MAC_TABLE_FID,
256d23a5e18SArun Ramadoss 	DYNAMIC_MAC_TABLE_SRC_PORT,
257d23a5e18SArun Ramadoss 	DYNAMIC_MAC_TABLE_TIMESTAMP,
258457c182aSArun Ramadoss 	ALU_STAT_WRITE,
259457c182aSArun Ramadoss 	ALU_STAT_READ,
2608560664fSArun Ramadoss 	P_MII_TX_FLOW_CTRL,
2618560664fSArun Ramadoss 	P_MII_RX_FLOW_CTRL,
262d23a5e18SArun Ramadoss };
263d23a5e18SArun Ramadoss 
26434e48383SArun Ramadoss enum ksz_shifts {
26534e48383SArun Ramadoss 	VLAN_TABLE_MEMBERSHIP_S,
26634e48383SArun Ramadoss 	VLAN_TABLE,
26734e48383SArun Ramadoss 	STATIC_MAC_FWD_PORTS,
26834e48383SArun Ramadoss 	STATIC_MAC_FID,
26934e48383SArun Ramadoss 	DYNAMIC_MAC_ENTRIES_H,
27034e48383SArun Ramadoss 	DYNAMIC_MAC_ENTRIES,
27134e48383SArun Ramadoss 	DYNAMIC_MAC_FID,
27234e48383SArun Ramadoss 	DYNAMIC_MAC_TIMESTAMP,
27334e48383SArun Ramadoss 	DYNAMIC_MAC_SRC_PORT,
274457c182aSArun Ramadoss 	ALU_STAT_INDEX,
27534e48383SArun Ramadoss };
27634e48383SArun Ramadoss 
277aa5b8b73SArun Ramadoss enum ksz_xmii_ctrl0 {
278aa5b8b73SArun Ramadoss 	P_MII_100MBIT,
279aa5b8b73SArun Ramadoss 	P_MII_10MBIT,
2808560664fSArun Ramadoss 	P_MII_FULL_DUPLEX,
2818560664fSArun Ramadoss 	P_MII_HALF_DUPLEX,
282aa5b8b73SArun Ramadoss };
283aa5b8b73SArun Ramadoss 
28446f80fa8SArun Ramadoss enum ksz_xmii_ctrl1 {
285dc1c596eSArun Ramadoss 	P_RGMII_SEL,
286dc1c596eSArun Ramadoss 	P_RMII_SEL,
287dc1c596eSArun Ramadoss 	P_GMII_SEL,
288dc1c596eSArun Ramadoss 	P_MII_SEL,
28946f80fa8SArun Ramadoss 	P_GMII_1GBIT,
29046f80fa8SArun Ramadoss 	P_GMII_NOT_1GBIT,
29146f80fa8SArun Ramadoss };
29246f80fa8SArun Ramadoss 
2936a7abc61SMarek Vasut struct alu_struct {
2946a7abc61SMarek Vasut 	/* entry 1 */
2956a7abc61SMarek Vasut 	u8	is_static:1;
2966a7abc61SMarek Vasut 	u8	is_src_filter:1;
2976a7abc61SMarek Vasut 	u8	is_dst_filter:1;
2986a7abc61SMarek Vasut 	u8	prio_age:3;
2996a7abc61SMarek Vasut 	u32	_reserv_0_1:23;
3006a7abc61SMarek Vasut 	u8	mstp:3;
3016a7abc61SMarek Vasut 	/* entry 2 */
3026a7abc61SMarek Vasut 	u8	is_override:1;
3036a7abc61SMarek Vasut 	u8	is_use_fid:1;
3046a7abc61SMarek Vasut 	u32	_reserv_1_1:23;
3056a7abc61SMarek Vasut 	u8	port_forward:7;
3066a7abc61SMarek Vasut 	/* entry 3 & 4*/
3076a7abc61SMarek Vasut 	u32	_reserv_2_1:9;
3086a7abc61SMarek Vasut 	u8	fid:7;
3096a7abc61SMarek Vasut 	u8	mac[ETH_ALEN];
3106a7abc61SMarek Vasut };
3116a7abc61SMarek Vasut 
3126a7abc61SMarek Vasut struct ksz_dev_ops {
313d2822e68SArun Ramadoss 	int (*setup)(struct dsa_switch *ds);
314c9cd961cSArun Ramadoss 	void (*teardown)(struct dsa_switch *ds);
3156a7abc61SMarek Vasut 	u32 (*get_port_addr)(int port, int offset);
3166a7abc61SMarek Vasut 	void (*cfg_port_member)(struct ksz_device *dev, int port, u8 member);
3176a7abc61SMarek Vasut 	void (*flush_dyn_mac_table)(struct ksz_device *dev, int port);
3186a7abc61SMarek Vasut 	void (*port_cleanup)(struct ksz_device *dev, int port);
3196a7abc61SMarek Vasut 	void (*port_setup)(struct ksz_device *dev, int port, bool cpu_port);
3202c119d99SArun Ramadoss 	int (*set_ageing_time)(struct ksz_device *dev, unsigned int msecs);
3218f420456SOleksij Rempel 	int (*r_phy)(struct ksz_device *dev, u16 phy, u16 reg, u16 *val);
3228f420456SOleksij Rempel 	int (*w_phy)(struct ksz_device *dev, u16 phy, u16 reg, u16 val);
3236a7abc61SMarek Vasut 	void (*r_mib_cnt)(struct ksz_device *dev, int port, u16 addr,
3246a7abc61SMarek Vasut 			  u64 *cnt);
3256a7abc61SMarek Vasut 	void (*r_mib_pkt)(struct ksz_device *dev, int port, u16 addr,
3266a7abc61SMarek Vasut 			  u64 *dropped, u64 *cnt);
327a7f4f13aSOleksij Rempel 	void (*r_mib_stat64)(struct ksz_device *dev, int port);
328f0d997e3SArun Ramadoss 	int  (*vlan_filtering)(struct ksz_device *dev, int port,
329f0d997e3SArun Ramadoss 			       bool flag, struct netlink_ext_ack *extack);
330f0d997e3SArun Ramadoss 	int  (*vlan_add)(struct ksz_device *dev, int port,
331f0d997e3SArun Ramadoss 			 const struct switchdev_obj_port_vlan *vlan,
332f0d997e3SArun Ramadoss 			 struct netlink_ext_ack *extack);
333f0d997e3SArun Ramadoss 	int  (*vlan_del)(struct ksz_device *dev, int port,
334f0d997e3SArun Ramadoss 			 const struct switchdev_obj_port_vlan *vlan);
33500a298bbSArun Ramadoss 	int (*mirror_add)(struct ksz_device *dev, int port,
33600a298bbSArun Ramadoss 			  struct dsa_mall_mirror_tc_entry *mirror,
33700a298bbSArun Ramadoss 			  bool ingress, struct netlink_ext_ack *extack);
33800a298bbSArun Ramadoss 	void (*mirror_del)(struct ksz_device *dev, int port,
33900a298bbSArun Ramadoss 			   struct dsa_mall_mirror_tc_entry *mirror);
340e587be75SArun Ramadoss 	int (*fdb_add)(struct ksz_device *dev, int port,
341e587be75SArun Ramadoss 		       const unsigned char *addr, u16 vid, struct dsa_db db);
342e587be75SArun Ramadoss 	int (*fdb_del)(struct ksz_device *dev, int port,
343e587be75SArun Ramadoss 		       const unsigned char *addr, u16 vid, struct dsa_db db);
344e587be75SArun Ramadoss 	int (*fdb_dump)(struct ksz_device *dev, int port,
345e587be75SArun Ramadoss 			dsa_fdb_dump_cb_t *cb, void *data);
346980c7d17SArun Ramadoss 	int (*mdb_add)(struct ksz_device *dev, int port,
347980c7d17SArun Ramadoss 		       const struct switchdev_obj_port_mdb *mdb,
348980c7d17SArun Ramadoss 		       struct dsa_db db);
349980c7d17SArun Ramadoss 	int (*mdb_del)(struct ksz_device *dev, int port,
350980c7d17SArun Ramadoss 		       const struct switchdev_obj_port_mdb *mdb,
351980c7d17SArun Ramadoss 		       struct dsa_db db);
3527012033cSArun Ramadoss 	void (*get_caps)(struct ksz_device *dev, int port,
3537012033cSArun Ramadoss 			 struct phylink_config *config);
3541fe94f54SArun Ramadoss 	int (*change_mtu)(struct ksz_device *dev, int port, int mtu);
3556a7abc61SMarek Vasut 	void (*freeze_mib)(struct ksz_device *dev, int port, bool freeze);
3566a7abc61SMarek Vasut 	void (*port_init_cnt)(struct ksz_device *dev, int port);
357a0cb1aa4SArun Ramadoss 	void (*phylink_mac_config)(struct ksz_device *dev, int port,
358a0cb1aa4SArun Ramadoss 				   unsigned int mode,
359a0cb1aa4SArun Ramadoss 				   const struct phylink_link_state *state);
360f597d3adSArun Ramadoss 	void (*phylink_mac_link_up)(struct ksz_device *dev, int port,
361f597d3adSArun Ramadoss 				    unsigned int mode,
362f597d3adSArun Ramadoss 				    phy_interface_t interface,
363f597d3adSArun Ramadoss 				    struct phy_device *phydev, int speed,
364f597d3adSArun Ramadoss 				    int duplex, bool tx_pause, bool rx_pause);
365b19ac41fSArun Ramadoss 	void (*setup_rgmii_delay)(struct ksz_device *dev, int port);
36671d7920fSArun Ramadoss 	int (*tc_cbs_set_cinc)(struct ksz_device *dev, int port, u32 val);
367fb9324beSArun Ramadoss 	void (*config_cpu_port)(struct dsa_switch *ds);
368331d64f7SArun Ramadoss 	int (*enable_stp_addr)(struct ksz_device *dev);
369673b196fSArun Ramadoss 	int (*reset)(struct ksz_device *dev);
3706a7abc61SMarek Vasut 	int (*init)(struct ksz_device *dev);
3716a7abc61SMarek Vasut 	void (*exit)(struct ksz_device *dev);
3726a7abc61SMarek Vasut };
3736a7abc61SMarek Vasut 
3746a7abc61SMarek Vasut struct ksz_device *ksz_switch_alloc(struct device *base, void *priv);
3756ec23aaaSArun Ramadoss int ksz_switch_register(struct ksz_device *dev);
3766a7abc61SMarek Vasut void ksz_switch_remove(struct ksz_device *dev);
3776a7abc61SMarek Vasut 
3787c6ff470STristram Ha void ksz_init_mib_timer(struct ksz_device *dev);
379c6101dd7SArun Ramadoss void ksz_r_mib_stats64(struct ksz_device *dev, int port);
380bde55dd9SOleksij Rempel void ksz88xx_r_mib_stats64(struct ksz_device *dev, int port);
381e593df51SArun Ramadoss void ksz_port_stp_state_set(struct dsa_switch *ds, int port, u8 state);
38246f80fa8SArun Ramadoss bool ksz_get_gbit(struct ksz_device *dev, int port);
3830ab7f6bfSArun Ramadoss phy_interface_t ksz_get_xmii(struct ksz_device *dev, int port, bool gbit);
3841958eee8SArun Ramadoss extern const struct ksz_chip_data ksz_switch_chips[];
385c2e86691STristram Ha 
386c2e86691STristram Ha /* Common register access functions */
387*b8311f46SVladimir Oltean static inline struct regmap *ksz_regmap_8(struct ksz_device *dev)
388*b8311f46SVladimir Oltean {
389*b8311f46SVladimir Oltean 	return dev->regmap[KSZ_REGMAP_8];
390*b8311f46SVladimir Oltean }
391*b8311f46SVladimir Oltean 
392*b8311f46SVladimir Oltean static inline struct regmap *ksz_regmap_16(struct ksz_device *dev)
393*b8311f46SVladimir Oltean {
394*b8311f46SVladimir Oltean 	return dev->regmap[KSZ_REGMAP_16];
395*b8311f46SVladimir Oltean }
396*b8311f46SVladimir Oltean 
397*b8311f46SVladimir Oltean static inline struct regmap *ksz_regmap_32(struct ksz_device *dev)
398*b8311f46SVladimir Oltean {
399*b8311f46SVladimir Oltean 	return dev->regmap[KSZ_REGMAP_32];
400*b8311f46SVladimir Oltean }
401c2e86691STristram Ha 
402c2e86691STristram Ha static inline int ksz_read8(struct ksz_device *dev, u32 reg, u8 *val)
403c2e86691STristram Ha {
404ee394feaSMarek Vasut 	unsigned int value;
405*b8311f46SVladimir Oltean 	int ret = regmap_read(ksz_regmap_8(dev), reg, &value);
406c2e86691STristram Ha 
407ec6ba50cSOleksij Rempel 	if (ret)
408ec6ba50cSOleksij Rempel 		dev_err(dev->dev, "can't read 8bit reg: 0x%x %pe\n", reg,
409ec6ba50cSOleksij Rempel 			ERR_PTR(ret));
410ec6ba50cSOleksij Rempel 
411ee394feaSMarek Vasut 	*val = value;
412c2e86691STristram Ha 	return ret;
413c2e86691STristram Ha }
414c2e86691STristram Ha 
415c2e86691STristram Ha static inline int ksz_read16(struct ksz_device *dev, u32 reg, u16 *val)
416c2e86691STristram Ha {
417ee394feaSMarek Vasut 	unsigned int value;
418*b8311f46SVladimir Oltean 	int ret = regmap_read(ksz_regmap_16(dev), reg, &value);
419c2e86691STristram Ha 
420ec6ba50cSOleksij Rempel 	if (ret)
421ec6ba50cSOleksij Rempel 		dev_err(dev->dev, "can't read 16bit reg: 0x%x %pe\n", reg,
422ec6ba50cSOleksij Rempel 			ERR_PTR(ret));
423ec6ba50cSOleksij Rempel 
424ee394feaSMarek Vasut 	*val = value;
425c2e86691STristram Ha 	return ret;
426c2e86691STristram Ha }
427c2e86691STristram Ha 
428c2e86691STristram Ha static inline int ksz_read32(struct ksz_device *dev, u32 reg, u32 *val)
429c2e86691STristram Ha {
430ee394feaSMarek Vasut 	unsigned int value;
431*b8311f46SVladimir Oltean 	int ret = regmap_read(ksz_regmap_32(dev), reg, &value);
432c2e86691STristram Ha 
433ec6ba50cSOleksij Rempel 	if (ret)
434ec6ba50cSOleksij Rempel 		dev_err(dev->dev, "can't read 32bit reg: 0x%x %pe\n", reg,
435ec6ba50cSOleksij Rempel 			ERR_PTR(ret));
436ec6ba50cSOleksij Rempel 
437ee394feaSMarek Vasut 	*val = value;
438c2e86691STristram Ha 	return ret;
439c2e86691STristram Ha }
440c2e86691STristram Ha 
441e66f840cSTristram Ha static inline int ksz_read64(struct ksz_device *dev, u32 reg, u64 *val)
442e66f840cSTristram Ha {
443e66f840cSTristram Ha 	u32 value[2];
444e66f840cSTristram Ha 	int ret;
445e66f840cSTristram Ha 
446*b8311f46SVladimir Oltean 	ret = regmap_bulk_read(ksz_regmap_32(dev), reg, value, 2);
447ec6ba50cSOleksij Rempel 	if (ret)
448ec6ba50cSOleksij Rempel 		dev_err(dev->dev, "can't read 64bit reg: 0x%x %pe\n", reg,
449ec6ba50cSOleksij Rempel 			ERR_PTR(ret));
450ec6ba50cSOleksij Rempel 	else
451c34f674cSBen Hutchings 		*val = (u64)value[0] << 32 | value[1];
452e66f840cSTristram Ha 
453e66f840cSTristram Ha 	return ret;
454e66f840cSTristram Ha }
455e66f840cSTristram Ha 
456c2e86691STristram Ha static inline int ksz_write8(struct ksz_device *dev, u32 reg, u8 value)
457c2e86691STristram Ha {
458ec6ba50cSOleksij Rempel 	int ret;
459ec6ba50cSOleksij Rempel 
460*b8311f46SVladimir Oltean 	ret = regmap_write(ksz_regmap_8(dev), reg, value);
461ec6ba50cSOleksij Rempel 	if (ret)
462ec6ba50cSOleksij Rempel 		dev_err(dev->dev, "can't write 8bit reg: 0x%x %pe\n", reg,
463ec6ba50cSOleksij Rempel 			ERR_PTR(ret));
464ec6ba50cSOleksij Rempel 
465ec6ba50cSOleksij Rempel 	return ret;
466c2e86691STristram Ha }
467c2e86691STristram Ha 
468c2e86691STristram Ha static inline int ksz_write16(struct ksz_device *dev, u32 reg, u16 value)
469c2e86691STristram Ha {
470ec6ba50cSOleksij Rempel 	int ret;
471ec6ba50cSOleksij Rempel 
472*b8311f46SVladimir Oltean 	ret = regmap_write(ksz_regmap_16(dev), reg, value);
473ec6ba50cSOleksij Rempel 	if (ret)
474ec6ba50cSOleksij Rempel 		dev_err(dev->dev, "can't write 16bit reg: 0x%x %pe\n", reg,
475ec6ba50cSOleksij Rempel 			ERR_PTR(ret));
476ec6ba50cSOleksij Rempel 
477ec6ba50cSOleksij Rempel 	return ret;
478c2e86691STristram Ha }
479c2e86691STristram Ha 
480c2e86691STristram Ha static inline int ksz_write32(struct ksz_device *dev, u32 reg, u32 value)
481c2e86691STristram Ha {
482ec6ba50cSOleksij Rempel 	int ret;
483ec6ba50cSOleksij Rempel 
484*b8311f46SVladimir Oltean 	ret = regmap_write(ksz_regmap_32(dev), reg, value);
485ec6ba50cSOleksij Rempel 	if (ret)
486ec6ba50cSOleksij Rempel 		dev_err(dev->dev, "can't write 32bit reg: 0x%x %pe\n", reg,
487ec6ba50cSOleksij Rempel 			ERR_PTR(ret));
488ec6ba50cSOleksij Rempel 
489ec6ba50cSOleksij Rempel 	return ret;
490c2e86691STristram Ha }
491c2e86691STristram Ha 
492eac1ea20SChristian Eggers static inline int ksz_rmw16(struct ksz_device *dev, u32 reg, u16 mask,
493eac1ea20SChristian Eggers 			    u16 value)
494eac1ea20SChristian Eggers {
495eac1ea20SChristian Eggers 	int ret;
496eac1ea20SChristian Eggers 
497*b8311f46SVladimir Oltean 	ret = regmap_update_bits(ksz_regmap_16(dev), reg, mask, value);
498eac1ea20SChristian Eggers 	if (ret)
499eac1ea20SChristian Eggers 		dev_err(dev->dev, "can't rmw 16bit reg 0x%x: %pe\n", reg,
500eac1ea20SChristian Eggers 			ERR_PTR(ret));
501eac1ea20SChristian Eggers 
502eac1ea20SChristian Eggers 	return ret;
503eac1ea20SChristian Eggers }
504eac1ea20SChristian Eggers 
5051f12ae5bSChristian Eggers static inline int ksz_rmw32(struct ksz_device *dev, u32 reg, u32 mask,
5061f12ae5bSChristian Eggers 			    u32 value)
5071f12ae5bSChristian Eggers {
5081f12ae5bSChristian Eggers 	int ret;
5091f12ae5bSChristian Eggers 
510*b8311f46SVladimir Oltean 	ret = regmap_update_bits(ksz_regmap_32(dev), reg, mask, value);
5111f12ae5bSChristian Eggers 	if (ret)
5121f12ae5bSChristian Eggers 		dev_err(dev->dev, "can't rmw 32bit reg 0x%x: %pe\n", reg,
5131f12ae5bSChristian Eggers 			ERR_PTR(ret));
5141f12ae5bSChristian Eggers 
5151f12ae5bSChristian Eggers 	return ret;
5161f12ae5bSChristian Eggers }
5171f12ae5bSChristian Eggers 
518e66f840cSTristram Ha static inline int ksz_write64(struct ksz_device *dev, u32 reg, u64 value)
519e66f840cSTristram Ha {
520e66f840cSTristram Ha 	u32 val[2];
521e66f840cSTristram Ha 
522e66f840cSTristram Ha 	/* Ick! ToDo: Add 64bit R/W to regmap on 32bit systems */
523e66f840cSTristram Ha 	value = swab64(value);
524e66f840cSTristram Ha 	val[0] = swab32(value & 0xffffffffULL);
525e66f840cSTristram Ha 	val[1] = swab32(value >> 32ULL);
526e66f840cSTristram Ha 
527*b8311f46SVladimir Oltean 	return regmap_bulk_write(ksz_regmap_32(dev), reg, val, 2);
528e66f840cSTristram Ha }
529e66f840cSTristram Ha 
5306f1b986aSOleksij Rempel static inline int ksz_rmw8(struct ksz_device *dev, int offset, u8 mask, u8 val)
5316f1b986aSOleksij Rempel {
5322f0d5799SOleksij Rempel 	int ret;
5332f0d5799SOleksij Rempel 
534*b8311f46SVladimir Oltean 	ret = regmap_update_bits(ksz_regmap_8(dev), offset, mask, val);
5352f0d5799SOleksij Rempel 	if (ret)
5362f0d5799SOleksij Rempel 		dev_err(dev->dev, "can't rmw 8bit reg 0x%x: %pe\n", offset,
5372f0d5799SOleksij Rempel 			ERR_PTR(ret));
5382f0d5799SOleksij Rempel 
5392f0d5799SOleksij Rempel 	return ret;
5406f1b986aSOleksij Rempel }
5416f1b986aSOleksij Rempel 
542d38bc3b4SOleksij Rempel static inline int ksz_pread8(struct ksz_device *dev, int port, int offset,
543c2e86691STristram Ha 			     u8 *data)
544c2e86691STristram Ha {
545d38bc3b4SOleksij Rempel 	return ksz_read8(dev, dev->dev_ops->get_port_addr(port, offset), data);
546c2e86691STristram Ha }
547c2e86691STristram Ha 
548d38bc3b4SOleksij Rempel static inline int ksz_pread16(struct ksz_device *dev, int port, int offset,
549c2e86691STristram Ha 			      u16 *data)
550c2e86691STristram Ha {
551d38bc3b4SOleksij Rempel 	return ksz_read16(dev, dev->dev_ops->get_port_addr(port, offset), data);
552c2e86691STristram Ha }
553c2e86691STristram Ha 
554d38bc3b4SOleksij Rempel static inline int ksz_pread32(struct ksz_device *dev, int port, int offset,
555c2e86691STristram Ha 			      u32 *data)
556c2e86691STristram Ha {
557d38bc3b4SOleksij Rempel 	return ksz_read32(dev, dev->dev_ops->get_port_addr(port, offset), data);
558c2e86691STristram Ha }
559c2e86691STristram Ha 
560d38bc3b4SOleksij Rempel static inline int ksz_pwrite8(struct ksz_device *dev, int port, int offset,
561c2e86691STristram Ha 			      u8 data)
562c2e86691STristram Ha {
563d38bc3b4SOleksij Rempel 	return ksz_write8(dev, dev->dev_ops->get_port_addr(port, offset), data);
564c2e86691STristram Ha }
565c2e86691STristram Ha 
566d38bc3b4SOleksij Rempel static inline int ksz_pwrite16(struct ksz_device *dev, int port, int offset,
567c2e86691STristram Ha 			       u16 data)
568c2e86691STristram Ha {
569d38bc3b4SOleksij Rempel 	return ksz_write16(dev, dev->dev_ops->get_port_addr(port, offset),
570d38bc3b4SOleksij Rempel 			   data);
571c2e86691STristram Ha }
572c2e86691STristram Ha 
573d38bc3b4SOleksij Rempel static inline int ksz_pwrite32(struct ksz_device *dev, int port, int offset,
574c2e86691STristram Ha 			       u32 data)
575c2e86691STristram Ha {
576d38bc3b4SOleksij Rempel 	return ksz_write32(dev, dev->dev_ops->get_port_addr(port, offset),
577d38bc3b4SOleksij Rempel 			   data);
578c2e86691STristram Ha }
579c2e86691STristram Ha 
5802f0d5799SOleksij Rempel static inline int ksz_prmw8(struct ksz_device *dev, int port, int offset,
5818560664fSArun Ramadoss 			    u8 mask, u8 val)
5828560664fSArun Ramadoss {
5832f0d5799SOleksij Rempel 	int ret;
5842f0d5799SOleksij Rempel 
585*b8311f46SVladimir Oltean 	ret = regmap_update_bits(ksz_regmap_8(dev),
5868560664fSArun Ramadoss 				 dev->dev_ops->get_port_addr(port, offset),
5878560664fSArun Ramadoss 				 mask, val);
5882f0d5799SOleksij Rempel 	if (ret)
5892f0d5799SOleksij Rempel 		dev_err(dev->dev, "can't rmw 8bit reg 0x%x: %pe\n",
5902f0d5799SOleksij Rempel 			dev->dev_ops->get_port_addr(port, offset),
5912f0d5799SOleksij Rempel 			ERR_PTR(ret));
5922f0d5799SOleksij Rempel 
5932f0d5799SOleksij Rempel 	return ret;
5948560664fSArun Ramadoss }
5958560664fSArun Ramadoss 
596013572a2SMarek Vasut static inline void ksz_regmap_lock(void *__mtx)
597013572a2SMarek Vasut {
598013572a2SMarek Vasut 	struct mutex *mtx = __mtx;
599013572a2SMarek Vasut 	mutex_lock(mtx);
600013572a2SMarek Vasut }
601013572a2SMarek Vasut 
602013572a2SMarek Vasut static inline void ksz_regmap_unlock(void *__mtx)
603013572a2SMarek Vasut {
604013572a2SMarek Vasut 	struct mutex *mtx = __mtx;
605013572a2SMarek Vasut 	mutex_unlock(mtx);
606013572a2SMarek Vasut }
607013572a2SMarek Vasut 
608f3d890f5SArun Ramadoss static inline bool ksz_is_ksz88x3(struct ksz_device *dev)
609f3d890f5SArun Ramadoss {
610f3d890f5SArun Ramadoss 	return dev->chip_id == KSZ8830_CHIP_ID;
611f3d890f5SArun Ramadoss }
612f3d890f5SArun Ramadoss 
61399b16df0SArun Ramadoss static inline int is_lan937x(struct ksz_device *dev)
61499b16df0SArun Ramadoss {
61599b16df0SArun Ramadoss 	return dev->chip_id == LAN9370_CHIP_ID ||
61699b16df0SArun Ramadoss 		dev->chip_id == LAN9371_CHIP_ID ||
61799b16df0SArun Ramadoss 		dev->chip_id == LAN9372_CHIP_ID ||
61899b16df0SArun Ramadoss 		dev->chip_id == LAN9373_CHIP_ID ||
61999b16df0SArun Ramadoss 		dev->chip_id == LAN9374_CHIP_ID;
62099b16df0SArun Ramadoss }
62199b16df0SArun Ramadoss 
622de6dd626SArun Ramadoss /* STP State Defines */
623de6dd626SArun Ramadoss #define PORT_TX_ENABLE			BIT(2)
624de6dd626SArun Ramadoss #define PORT_RX_ENABLE			BIT(1)
625de6dd626SArun Ramadoss #define PORT_LEARN_DISABLE		BIT(0)
626de6dd626SArun Ramadoss 
62791a98917SArun Ramadoss /* Switch ID Defines */
62891a98917SArun Ramadoss #define REG_CHIP_ID0			0x00
62991a98917SArun Ramadoss 
63091a98917SArun Ramadoss #define SW_FAMILY_ID_M			GENMASK(15, 8)
63191a98917SArun Ramadoss #define KSZ87_FAMILY_ID			0x87
63291a98917SArun Ramadoss #define KSZ88_FAMILY_ID			0x88
63391a98917SArun Ramadoss 
63491a98917SArun Ramadoss #define KSZ8_PORT_STATUS_0		0x08
63591a98917SArun Ramadoss #define KSZ8_PORT_FIBER_MODE		BIT(7)
63691a98917SArun Ramadoss 
63791a98917SArun Ramadoss #define SW_CHIP_ID_M			GENMASK(7, 4)
63891a98917SArun Ramadoss #define KSZ87_CHIP_ID_94		0x6
63991a98917SArun Ramadoss #define KSZ87_CHIP_ID_95		0x9
64091a98917SArun Ramadoss #define KSZ88_CHIP_ID_63		0x3
64191a98917SArun Ramadoss 
64291a98917SArun Ramadoss #define SW_REV_ID_M			GENMASK(7, 4)
64391a98917SArun Ramadoss 
644b4490809SOleksij Rempel /* KSZ9893, KSZ9563, KSZ8563 specific register  */
645b4490809SOleksij Rempel #define REG_CHIP_ID4			0x0f
646b4490809SOleksij Rempel #define SKU_ID_KSZ8563			0x3c
647ef912fe4SRakesh Sankaranarayanan #define SKU_ID_KSZ9563			0x1c
648b4490809SOleksij Rempel 
6491ca6437fSArun Ramadoss /* Driver set switch broadcast storm protection at 10% rate. */
6501ca6437fSArun Ramadoss #define BROADCAST_STORM_PROT_RATE	10
6511ca6437fSArun Ramadoss 
6521ca6437fSArun Ramadoss /* 148,800 frames * 67 ms / 100 */
6531ca6437fSArun Ramadoss #define BROADCAST_STORM_VALUE		9969
6541ca6437fSArun Ramadoss 
6551ca6437fSArun Ramadoss #define BROADCAST_STORM_RATE_HI		0x07
6561ca6437fSArun Ramadoss #define BROADCAST_STORM_RATE_LO		0xFF
6571ca6437fSArun Ramadoss #define BROADCAST_STORM_RATE		0x07FF
6581ca6437fSArun Ramadoss 
6590abab9f3SArun Ramadoss #define MULTICAST_STORM_DISABLE		BIT(6)
6600abab9f3SArun Ramadoss 
661ad08ac18SArun Ramadoss #define SW_START			0x01
662ad08ac18SArun Ramadoss 
66346f80fa8SArun Ramadoss /* xMII configuration */
6648560664fSArun Ramadoss #define P_MII_DUPLEX_M			BIT(6)
665aa5b8b73SArun Ramadoss #define P_MII_100MBIT_M			BIT(4)
666aa5b8b73SArun Ramadoss 
66746f80fa8SArun Ramadoss #define P_GMII_1GBIT_M			BIT(6)
668dc1c596eSArun Ramadoss #define P_RGMII_ID_IG_ENABLE		BIT(4)
669dc1c596eSArun Ramadoss #define P_RGMII_ID_EG_ENABLE		BIT(3)
6700ab7f6bfSArun Ramadoss #define P_MII_MAC_MODE			BIT(2)
671dc1c596eSArun Ramadoss #define P_MII_SEL_M			0x3
67246f80fa8SArun Ramadoss 
673ff319a64SArun Ramadoss /* Interrupt */
674e1add7ddSArun Ramadoss #define REG_SW_PORT_INT_STATUS__1	0x001B
675e1add7ddSArun Ramadoss #define REG_SW_PORT_INT_MASK__1		0x001F
676ff319a64SArun Ramadoss 
677ff319a64SArun Ramadoss #define REG_PORT_INT_STATUS		0x001B
678ff319a64SArun Ramadoss #define REG_PORT_INT_MASK		0x001F
679ff319a64SArun Ramadoss 
680ff319a64SArun Ramadoss #define PORT_SRC_PHY_INT		1
681cc13ab18SArun Ramadoss #define PORT_SRC_PTP_INT		2
682ff319a64SArun Ramadoss 
68329d1e85fSOleksij Rempel #define KSZ8795_HUGE_PACKET_SIZE	2000
68429d1e85fSOleksij Rempel #define KSZ8863_HUGE_PACKET_SIZE	1916
68529d1e85fSOleksij Rempel #define KSZ8863_NORMAL_PACKET_SIZE	1536
68629d1e85fSOleksij Rempel #define KSZ8_LEGAL_PACKET_SIZE		1518
687838c19f8SOleksij Rempel #define KSZ9477_MAX_FRAME_SIZE		9000
688838c19f8SOleksij Rempel 
689c570f861SOleksij Rempel #define KSZ9477_REG_PORT_OUT_RATE_0	0x0420
690c570f861SOleksij Rempel #define KSZ9477_OUT_RATE_NO_LIMIT	0
691c570f861SOleksij Rempel 
692c570f861SOleksij Rempel #define KSZ9477_PORT_MRI_TC_MAP__4	0x0808
693c570f861SOleksij Rempel 
694c570f861SOleksij Rempel #define KSZ9477_PORT_TC_MAP_S		4
695c570f861SOleksij Rempel #define KSZ9477_MAX_TC_PRIO		7
696c570f861SOleksij Rempel 
69771d7920fSArun Ramadoss /* CBS related registers */
69871d7920fSArun Ramadoss #define REG_PORT_MTI_QUEUE_INDEX__4	0x0900
69971d7920fSArun Ramadoss 
70071d7920fSArun Ramadoss #define REG_PORT_MTI_QUEUE_CTRL_0	0x0914
70171d7920fSArun Ramadoss 
70269444581SOleksij Rempel #define MTI_SCHEDULE_MODE_M		GENMASK(7, 6)
70371d7920fSArun Ramadoss #define MTI_SCHEDULE_STRICT_PRIO	0
70471d7920fSArun Ramadoss #define MTI_SCHEDULE_WRR		2
70569444581SOleksij Rempel #define MTI_SHAPING_M			GENMASK(5, 4)
70671d7920fSArun Ramadoss #define MTI_SHAPING_OFF			0
70771d7920fSArun Ramadoss #define MTI_SHAPING_SRP			1
70871d7920fSArun Ramadoss #define MTI_SHAPING_TIME_AWARE		2
70971d7920fSArun Ramadoss 
710c570f861SOleksij Rempel #define KSZ9477_PORT_MTI_QUEUE_CTRL_1	0x0915
711c570f861SOleksij Rempel #define KSZ9477_DEFAULT_WRR_WEIGHT	1
712c570f861SOleksij Rempel 
71371d7920fSArun Ramadoss #define REG_PORT_MTI_HI_WATER_MARK	0x0916
71471d7920fSArun Ramadoss #define REG_PORT_MTI_LO_WATER_MARK	0x0918
71571d7920fSArun Ramadoss 
716255b59adSMarek Vasut /* Regmap tables generation */
717255b59adSMarek Vasut #define KSZ_SPI_OP_RD		3
718255b59adSMarek Vasut #define KSZ_SPI_OP_WR		2
719255b59adSMarek Vasut 
72020e03777STristram Ha #define swabnot_used(x)		0
72120e03777STristram Ha 
722255b59adSMarek Vasut #define KSZ_SPI_OP_FLAG_MASK(opcode, swp, regbits, regpad)		\
723255b59adSMarek Vasut 	swab##swp((opcode) << ((regbits) + (regpad)))
724255b59adSMarek Vasut 
725255b59adSMarek Vasut #define KSZ_REGMAP_ENTRY(width, swp, regbits, regpad, regalign)		\
726255b59adSMarek Vasut 	{								\
7275f81d545SGeorge McCollister 		.name = #width,						\
728255b59adSMarek Vasut 		.val_bits = (width),					\
729a3aa6e65SMarek Vasut 		.reg_stride = 1,					\
730255b59adSMarek Vasut 		.reg_bits = (regbits) + (regalign),			\
731255b59adSMarek Vasut 		.pad_bits = (regpad),					\
732255b59adSMarek Vasut 		.max_register = BIT(regbits) - 1,			\
733255b59adSMarek Vasut 		.cache_type = REGCACHE_NONE,				\
734255b59adSMarek Vasut 		.read_flag_mask =					\
735255b59adSMarek Vasut 			KSZ_SPI_OP_FLAG_MASK(KSZ_SPI_OP_RD, swp,	\
736255b59adSMarek Vasut 					     regbits, regpad),		\
737255b59adSMarek Vasut 		.write_flag_mask =					\
738255b59adSMarek Vasut 			KSZ_SPI_OP_FLAG_MASK(KSZ_SPI_OP_WR, swp,	\
739255b59adSMarek Vasut 					     regbits, regpad),		\
740013572a2SMarek Vasut 		.lock = ksz_regmap_lock,				\
741013572a2SMarek Vasut 		.unlock = ksz_regmap_unlock,				\
742255b59adSMarek Vasut 		.reg_format_endian = REGMAP_ENDIAN_BIG,			\
743255b59adSMarek Vasut 		.val_format_endian = REGMAP_ENDIAN_BIG			\
744255b59adSMarek Vasut 	}
745255b59adSMarek Vasut 
746255b59adSMarek Vasut #define KSZ_REGMAP_TABLE(ksz, swp, regbits, regpad, regalign)		\
747255b59adSMarek Vasut 	static const struct regmap_config ksz##_regmap_config[] = {	\
748*b8311f46SVladimir Oltean 		[KSZ_REGMAP_8] = KSZ_REGMAP_ENTRY(8, swp, (regbits), (regpad), (regalign)), \
749*b8311f46SVladimir Oltean 		[KSZ_REGMAP_16] = KSZ_REGMAP_ENTRY(16, swp, (regbits), (regpad), (regalign)), \
750*b8311f46SVladimir Oltean 		[KSZ_REGMAP_32] = KSZ_REGMAP_ENTRY(32, swp, (regbits), (regpad), (regalign)), \
751255b59adSMarek Vasut 	}
752255b59adSMarek Vasut 
753c2e86691STristram Ha #endif
754