xref: /openbmc/linux/drivers/net/dsa/microchip/ksz_common.h (revision b449080956127410dbc94ba7497de066d68c7573)
1b31141d3SNishad Kamdar /* SPDX-License-Identifier: GPL-2.0 */
2b31141d3SNishad Kamdar /* Microchip switch driver common header
3c2e86691STristram Ha  *
47c6ff470STristram Ha  * Copyright (C) 2017-2019 Microchip Technology Inc.
5c2e86691STristram Ha  */
6c2e86691STristram Ha 
7c2e86691STristram Ha #ifndef __KSZ_COMMON_H
8c2e86691STristram Ha #define __KSZ_COMMON_H
9c2e86691STristram Ha 
106a7abc61SMarek Vasut #include <linux/etherdevice.h>
116a7abc61SMarek Vasut #include <linux/kernel.h>
126a7abc61SMarek Vasut #include <linux/mutex.h>
136a7abc61SMarek Vasut #include <linux/phy.h>
14ee394feaSMarek Vasut #include <linux/regmap.h>
156a7abc61SMarek Vasut #include <net/dsa.h>
166a7abc61SMarek Vasut 
1765ac79e1SArun Ramadoss #define KSZ_MAX_NUM_PORTS 8
1865ac79e1SArun Ramadoss 
196a7abc61SMarek Vasut struct vlan_table {
206a7abc61SMarek Vasut 	u32 table[3];
216a7abc61SMarek Vasut };
226a7abc61SMarek Vasut 
236a7abc61SMarek Vasut struct ksz_port_mib {
246a7abc61SMarek Vasut 	struct mutex cnt_mutex;		/* structure access */
256a7abc61SMarek Vasut 	u8 cnt_ptr;
266a7abc61SMarek Vasut 	u64 *counters;
27a7f4f13aSOleksij Rempel 	struct rtnl_link_stats64 stats64;
28c4748ff6SOleksij Rempel 	struct ethtool_pause_stats pause_stats;
29a7f4f13aSOleksij Rempel 	struct spinlock stats64_lock;
306a7abc61SMarek Vasut };
316a7abc61SMarek Vasut 
32a530e6f2SArun Ramadoss struct ksz_mib_names {
33a530e6f2SArun Ramadoss 	int index;
34a530e6f2SArun Ramadoss 	char string[ETH_GSTRING_LEN];
35a530e6f2SArun Ramadoss };
36a530e6f2SArun Ramadoss 
37462d5250SArun Ramadoss struct ksz_chip_data {
38462d5250SArun Ramadoss 	u32 chip_id;
39462d5250SArun Ramadoss 	const char *dev_name;
40462d5250SArun Ramadoss 	int num_vlans;
41462d5250SArun Ramadoss 	int num_alus;
42462d5250SArun Ramadoss 	int num_statics;
43462d5250SArun Ramadoss 	int cpu_ports;
44462d5250SArun Ramadoss 	int port_cnt;
456ec23aaaSArun Ramadoss 	const struct ksz_dev_ops *ops;
46462d5250SArun Ramadoss 	bool phy_errata_9477;
47462d5250SArun Ramadoss 	bool ksz87xx_eee_link_erratum;
48a530e6f2SArun Ramadoss 	const struct ksz_mib_names *mib_names;
49a530e6f2SArun Ramadoss 	int mib_cnt;
50a530e6f2SArun Ramadoss 	u8 reg_mib_cnt;
51a02579dfSArun Ramadoss 	const u16 *regs;
52d23a5e18SArun Ramadoss 	const u32 *masks;
5334e48383SArun Ramadoss 	const u8 *shifts;
54aa5b8b73SArun Ramadoss 	const u8 *xmii_ctrl0;
5546f80fa8SArun Ramadoss 	const u8 *xmii_ctrl1;
56e593df51SArun Ramadoss 	int stp_ctrl_reg;
571ca6437fSArun Ramadoss 	int broadcast_ctrl_reg;
580abab9f3SArun Ramadoss 	int multicast_ctrl_reg;
59ad08ac18SArun Ramadoss 	int start_ctrl_reg;
6065ac79e1SArun Ramadoss 	bool supports_mii[KSZ_MAX_NUM_PORTS];
6165ac79e1SArun Ramadoss 	bool supports_rmii[KSZ_MAX_NUM_PORTS];
6265ac79e1SArun Ramadoss 	bool supports_rgmii[KSZ_MAX_NUM_PORTS];
6365ac79e1SArun Ramadoss 	bool internal_phy[KSZ_MAX_NUM_PORTS];
64462d5250SArun Ramadoss };
65462d5250SArun Ramadoss 
666a7abc61SMarek Vasut struct ksz_port {
678f4f58f8SBen Hutchings 	bool remove_tag;		/* Remove Tag flag set, for ksz8795 only */
6815f7cfaeSVladimir Oltean 	bool learning;
696a7abc61SMarek Vasut 	int stp_state;
706a7abc61SMarek Vasut 	struct phy_device phydev;
716a7abc61SMarek Vasut 
726a7abc61SMarek Vasut 	u32 on:1;			/* port is not disabled by hardware */
736a7abc61SMarek Vasut 	u32 phy:1;			/* port has a PHY */
746a7abc61SMarek Vasut 	u32 fiber:1;			/* port is fiber */
756a7abc61SMarek Vasut 	u32 sgmii:1;			/* port is SGMII */
766a7abc61SMarek Vasut 	u32 force:1;
776a7abc61SMarek Vasut 	u32 read:1;			/* read MIB counters in background */
786a7abc61SMarek Vasut 	u32 freeze:1;			/* MIB counter freeze is enabled */
796a7abc61SMarek Vasut 
806a7abc61SMarek Vasut 	struct ksz_port_mib mib;
81edecfa98SHelmut Grohne 	phy_interface_t interface;
82e18058eaSOleksij Rempel 	u16 max_frame;
83b19ac41fSArun Ramadoss 	u32 rgmii_tx_val;
84b19ac41fSArun Ramadoss 	u32 rgmii_rx_val;
856a7abc61SMarek Vasut };
866a7abc61SMarek Vasut 
876a7abc61SMarek Vasut struct ksz_device {
886a7abc61SMarek Vasut 	struct dsa_switch *ds;
896a7abc61SMarek Vasut 	struct ksz_platform_data *pdata;
90462d5250SArun Ramadoss 	const struct ksz_chip_data *info;
916a7abc61SMarek Vasut 
926a7abc61SMarek Vasut 	struct mutex dev_mutex;		/* device access */
93013572a2SMarek Vasut 	struct mutex regmap_mutex;	/* regmap access */
946a7abc61SMarek Vasut 	struct mutex alu_mutex;		/* ALU access */
956a7abc61SMarek Vasut 	struct mutex vlan_mutex;	/* vlan access */
966a7abc61SMarek Vasut 	const struct ksz_dev_ops *dev_ops;
976a7abc61SMarek Vasut 
986a7abc61SMarek Vasut 	struct device *dev;
996a7abc61SMarek Vasut 	struct regmap *regmap[3];
1006a7abc61SMarek Vasut 
1016a7abc61SMarek Vasut 	void *priv;
1026a7abc61SMarek Vasut 
1036a7abc61SMarek Vasut 	struct gpio_desc *reset_gpio;	/* Optional reset GPIO */
1046a7abc61SMarek Vasut 
1056a7abc61SMarek Vasut 	/* chip specific data */
1066a7abc61SMarek Vasut 	u32 chip_id;
10791a98917SArun Ramadoss 	u8 chip_rev;
1086a7abc61SMarek Vasut 	int cpu_port;			/* port connected to CPU */
1096a7abc61SMarek Vasut 	int phy_port_cnt;
110edecfa98SHelmut Grohne 	phy_interface_t compat_interface;
1116a7abc61SMarek Vasut 	bool synclko_125;
11248bf8b8aSRobert Hancock 	bool synclko_disable;
1136a7abc61SMarek Vasut 
1146a7abc61SMarek Vasut 	struct vlan_table *vlan_cache;
1156a7abc61SMarek Vasut 
1166a7abc61SMarek Vasut 	struct ksz_port *ports;
117469b390eSGeorge McCollister 	struct delayed_work mib_read;
1186a7abc61SMarek Vasut 	unsigned long mib_read_interval;
1196a7abc61SMarek Vasut 	u16 mirror_rx;
1206a7abc61SMarek Vasut 	u16 mirror_tx;
1216a7abc61SMarek Vasut 	u32 features;			/* chip specific features */
1226a7abc61SMarek Vasut 	u16 port_mask;
1236a7abc61SMarek Vasut };
1246a7abc61SMarek Vasut 
125462d5250SArun Ramadoss /* List of supported models */
126462d5250SArun Ramadoss enum ksz_model {
127*b4490809SOleksij Rempel 	KSZ8563,
128462d5250SArun Ramadoss 	KSZ8795,
129462d5250SArun Ramadoss 	KSZ8794,
130462d5250SArun Ramadoss 	KSZ8765,
131462d5250SArun Ramadoss 	KSZ8830,
132462d5250SArun Ramadoss 	KSZ9477,
133462d5250SArun Ramadoss 	KSZ9897,
134462d5250SArun Ramadoss 	KSZ9893,
135462d5250SArun Ramadoss 	KSZ9567,
136462d5250SArun Ramadoss 	LAN9370,
137462d5250SArun Ramadoss 	LAN9371,
138462d5250SArun Ramadoss 	LAN9372,
139462d5250SArun Ramadoss 	LAN9373,
140462d5250SArun Ramadoss 	LAN9374,
141462d5250SArun Ramadoss };
142462d5250SArun Ramadoss 
143462d5250SArun Ramadoss enum ksz_chip_id {
144*b4490809SOleksij Rempel 	KSZ8563_CHIP_ID = 0x8563,
145462d5250SArun Ramadoss 	KSZ8795_CHIP_ID = 0x8795,
146462d5250SArun Ramadoss 	KSZ8794_CHIP_ID = 0x8794,
147462d5250SArun Ramadoss 	KSZ8765_CHIP_ID = 0x8765,
148462d5250SArun Ramadoss 	KSZ8830_CHIP_ID = 0x8830,
149462d5250SArun Ramadoss 	KSZ9477_CHIP_ID = 0x00947700,
150462d5250SArun Ramadoss 	KSZ9897_CHIP_ID = 0x00989700,
151462d5250SArun Ramadoss 	KSZ9893_CHIP_ID = 0x00989300,
152462d5250SArun Ramadoss 	KSZ9567_CHIP_ID = 0x00956700,
153462d5250SArun Ramadoss 	LAN9370_CHIP_ID = 0x00937000,
154462d5250SArun Ramadoss 	LAN9371_CHIP_ID = 0x00937100,
155462d5250SArun Ramadoss 	LAN9372_CHIP_ID = 0x00937200,
156462d5250SArun Ramadoss 	LAN9373_CHIP_ID = 0x00937300,
157462d5250SArun Ramadoss 	LAN9374_CHIP_ID = 0x00937400,
158462d5250SArun Ramadoss };
159462d5250SArun Ramadoss 
160486f9ca7SArun Ramadoss enum ksz_regs {
161486f9ca7SArun Ramadoss 	REG_IND_CTRL_0,
162486f9ca7SArun Ramadoss 	REG_IND_DATA_8,
163486f9ca7SArun Ramadoss 	REG_IND_DATA_CHECK,
164486f9ca7SArun Ramadoss 	REG_IND_DATA_HI,
165486f9ca7SArun Ramadoss 	REG_IND_DATA_LO,
166486f9ca7SArun Ramadoss 	REG_IND_MIB_CHECK,
167486f9ca7SArun Ramadoss 	REG_IND_BYTE,
168486f9ca7SArun Ramadoss 	P_FORCE_CTRL,
169486f9ca7SArun Ramadoss 	P_LINK_STATUS,
170486f9ca7SArun Ramadoss 	P_LOCAL_CTRL,
171486f9ca7SArun Ramadoss 	P_NEG_RESTART_CTRL,
172486f9ca7SArun Ramadoss 	P_REMOTE_STATUS,
173486f9ca7SArun Ramadoss 	P_SPEED_STATUS,
174486f9ca7SArun Ramadoss 	S_TAIL_TAG_CTRL,
1756877102fSArun Ramadoss 	P_STP_CTRL,
1769d95329cSArun Ramadoss 	S_START_CTRL,
1779d95329cSArun Ramadoss 	S_BROADCAST_CTRL,
1789d95329cSArun Ramadoss 	S_MULTICAST_CTRL,
179aa5b8b73SArun Ramadoss 	P_XMII_CTRL_0,
18046f80fa8SArun Ramadoss 	P_XMII_CTRL_1,
181486f9ca7SArun Ramadoss };
182486f9ca7SArun Ramadoss 
183d23a5e18SArun Ramadoss enum ksz_masks {
184d23a5e18SArun Ramadoss 	PORT_802_1P_REMAPPING,
185d23a5e18SArun Ramadoss 	SW_TAIL_TAG_ENABLE,
186d23a5e18SArun Ramadoss 	MIB_COUNTER_OVERFLOW,
187d23a5e18SArun Ramadoss 	MIB_COUNTER_VALID,
188d23a5e18SArun Ramadoss 	VLAN_TABLE_FID,
189d23a5e18SArun Ramadoss 	VLAN_TABLE_MEMBERSHIP,
190d23a5e18SArun Ramadoss 	VLAN_TABLE_VALID,
191d23a5e18SArun Ramadoss 	STATIC_MAC_TABLE_VALID,
192d23a5e18SArun Ramadoss 	STATIC_MAC_TABLE_USE_FID,
193d23a5e18SArun Ramadoss 	STATIC_MAC_TABLE_FID,
194d23a5e18SArun Ramadoss 	STATIC_MAC_TABLE_OVERRIDE,
195d23a5e18SArun Ramadoss 	STATIC_MAC_TABLE_FWD_PORTS,
196d23a5e18SArun Ramadoss 	DYNAMIC_MAC_TABLE_ENTRIES_H,
197d23a5e18SArun Ramadoss 	DYNAMIC_MAC_TABLE_MAC_EMPTY,
198d23a5e18SArun Ramadoss 	DYNAMIC_MAC_TABLE_NOT_READY,
199d23a5e18SArun Ramadoss 	DYNAMIC_MAC_TABLE_ENTRIES,
200d23a5e18SArun Ramadoss 	DYNAMIC_MAC_TABLE_FID,
201d23a5e18SArun Ramadoss 	DYNAMIC_MAC_TABLE_SRC_PORT,
202d23a5e18SArun Ramadoss 	DYNAMIC_MAC_TABLE_TIMESTAMP,
203457c182aSArun Ramadoss 	ALU_STAT_WRITE,
204457c182aSArun Ramadoss 	ALU_STAT_READ,
2058560664fSArun Ramadoss 	P_MII_TX_FLOW_CTRL,
2068560664fSArun Ramadoss 	P_MII_RX_FLOW_CTRL,
207d23a5e18SArun Ramadoss };
208d23a5e18SArun Ramadoss 
20934e48383SArun Ramadoss enum ksz_shifts {
21034e48383SArun Ramadoss 	VLAN_TABLE_MEMBERSHIP_S,
21134e48383SArun Ramadoss 	VLAN_TABLE,
21234e48383SArun Ramadoss 	STATIC_MAC_FWD_PORTS,
21334e48383SArun Ramadoss 	STATIC_MAC_FID,
21434e48383SArun Ramadoss 	DYNAMIC_MAC_ENTRIES_H,
21534e48383SArun Ramadoss 	DYNAMIC_MAC_ENTRIES,
21634e48383SArun Ramadoss 	DYNAMIC_MAC_FID,
21734e48383SArun Ramadoss 	DYNAMIC_MAC_TIMESTAMP,
21834e48383SArun Ramadoss 	DYNAMIC_MAC_SRC_PORT,
219457c182aSArun Ramadoss 	ALU_STAT_INDEX,
22034e48383SArun Ramadoss };
22134e48383SArun Ramadoss 
222aa5b8b73SArun Ramadoss enum ksz_xmii_ctrl0 {
223aa5b8b73SArun Ramadoss 	P_MII_100MBIT,
224aa5b8b73SArun Ramadoss 	P_MII_10MBIT,
2258560664fSArun Ramadoss 	P_MII_FULL_DUPLEX,
2268560664fSArun Ramadoss 	P_MII_HALF_DUPLEX,
227aa5b8b73SArun Ramadoss };
228aa5b8b73SArun Ramadoss 
22946f80fa8SArun Ramadoss enum ksz_xmii_ctrl1 {
230dc1c596eSArun Ramadoss 	P_RGMII_SEL,
231dc1c596eSArun Ramadoss 	P_RMII_SEL,
232dc1c596eSArun Ramadoss 	P_GMII_SEL,
233dc1c596eSArun Ramadoss 	P_MII_SEL,
23446f80fa8SArun Ramadoss 	P_GMII_1GBIT,
23546f80fa8SArun Ramadoss 	P_GMII_NOT_1GBIT,
23646f80fa8SArun Ramadoss };
23746f80fa8SArun Ramadoss 
2386a7abc61SMarek Vasut struct alu_struct {
2396a7abc61SMarek Vasut 	/* entry 1 */
2406a7abc61SMarek Vasut 	u8	is_static:1;
2416a7abc61SMarek Vasut 	u8	is_src_filter:1;
2426a7abc61SMarek Vasut 	u8	is_dst_filter:1;
2436a7abc61SMarek Vasut 	u8	prio_age:3;
2446a7abc61SMarek Vasut 	u32	_reserv_0_1:23;
2456a7abc61SMarek Vasut 	u8	mstp:3;
2466a7abc61SMarek Vasut 	/* entry 2 */
2476a7abc61SMarek Vasut 	u8	is_override:1;
2486a7abc61SMarek Vasut 	u8	is_use_fid:1;
2496a7abc61SMarek Vasut 	u32	_reserv_1_1:23;
2506a7abc61SMarek Vasut 	u8	port_forward:7;
2516a7abc61SMarek Vasut 	/* entry 3 & 4*/
2526a7abc61SMarek Vasut 	u32	_reserv_2_1:9;
2536a7abc61SMarek Vasut 	u8	fid:7;
2546a7abc61SMarek Vasut 	u8	mac[ETH_ALEN];
2556a7abc61SMarek Vasut };
2566a7abc61SMarek Vasut 
2576a7abc61SMarek Vasut struct ksz_dev_ops {
258d2822e68SArun Ramadoss 	int (*setup)(struct dsa_switch *ds);
2596a7abc61SMarek Vasut 	u32 (*get_port_addr)(int port, int offset);
2606a7abc61SMarek Vasut 	void (*cfg_port_member)(struct ksz_device *dev, int port, u8 member);
2616a7abc61SMarek Vasut 	void (*flush_dyn_mac_table)(struct ksz_device *dev, int port);
2626a7abc61SMarek Vasut 	void (*port_cleanup)(struct ksz_device *dev, int port);
2636a7abc61SMarek Vasut 	void (*port_setup)(struct ksz_device *dev, int port, bool cpu_port);
2646a7abc61SMarek Vasut 	void (*r_phy)(struct ksz_device *dev, u16 phy, u16 reg, u16 *val);
2656a7abc61SMarek Vasut 	void (*w_phy)(struct ksz_device *dev, u16 phy, u16 reg, u16 val);
2666a7abc61SMarek Vasut 	void (*r_mib_cnt)(struct ksz_device *dev, int port, u16 addr,
2676a7abc61SMarek Vasut 			  u64 *cnt);
2686a7abc61SMarek Vasut 	void (*r_mib_pkt)(struct ksz_device *dev, int port, u16 addr,
2696a7abc61SMarek Vasut 			  u64 *dropped, u64 *cnt);
270a7f4f13aSOleksij Rempel 	void (*r_mib_stat64)(struct ksz_device *dev, int port);
271f0d997e3SArun Ramadoss 	int  (*vlan_filtering)(struct ksz_device *dev, int port,
272f0d997e3SArun Ramadoss 			       bool flag, struct netlink_ext_ack *extack);
273f0d997e3SArun Ramadoss 	int  (*vlan_add)(struct ksz_device *dev, int port,
274f0d997e3SArun Ramadoss 			 const struct switchdev_obj_port_vlan *vlan,
275f0d997e3SArun Ramadoss 			 struct netlink_ext_ack *extack);
276f0d997e3SArun Ramadoss 	int  (*vlan_del)(struct ksz_device *dev, int port,
277f0d997e3SArun Ramadoss 			 const struct switchdev_obj_port_vlan *vlan);
27800a298bbSArun Ramadoss 	int (*mirror_add)(struct ksz_device *dev, int port,
27900a298bbSArun Ramadoss 			  struct dsa_mall_mirror_tc_entry *mirror,
28000a298bbSArun Ramadoss 			  bool ingress, struct netlink_ext_ack *extack);
28100a298bbSArun Ramadoss 	void (*mirror_del)(struct ksz_device *dev, int port,
28200a298bbSArun Ramadoss 			   struct dsa_mall_mirror_tc_entry *mirror);
283e587be75SArun Ramadoss 	int (*fdb_add)(struct ksz_device *dev, int port,
284e587be75SArun Ramadoss 		       const unsigned char *addr, u16 vid, struct dsa_db db);
285e587be75SArun Ramadoss 	int (*fdb_del)(struct ksz_device *dev, int port,
286e587be75SArun Ramadoss 		       const unsigned char *addr, u16 vid, struct dsa_db db);
287e587be75SArun Ramadoss 	int (*fdb_dump)(struct ksz_device *dev, int port,
288e587be75SArun Ramadoss 			dsa_fdb_dump_cb_t *cb, void *data);
289980c7d17SArun Ramadoss 	int (*mdb_add)(struct ksz_device *dev, int port,
290980c7d17SArun Ramadoss 		       const struct switchdev_obj_port_mdb *mdb,
291980c7d17SArun Ramadoss 		       struct dsa_db db);
292980c7d17SArun Ramadoss 	int (*mdb_del)(struct ksz_device *dev, int port,
293980c7d17SArun Ramadoss 		       const struct switchdev_obj_port_mdb *mdb,
294980c7d17SArun Ramadoss 		       struct dsa_db db);
2957012033cSArun Ramadoss 	void (*get_caps)(struct ksz_device *dev, int port,
2967012033cSArun Ramadoss 			 struct phylink_config *config);
2971fe94f54SArun Ramadoss 	int (*change_mtu)(struct ksz_device *dev, int port, int mtu);
2981fe94f54SArun Ramadoss 	int (*max_mtu)(struct ksz_device *dev, int port);
2996a7abc61SMarek Vasut 	void (*freeze_mib)(struct ksz_device *dev, int port, bool freeze);
3006a7abc61SMarek Vasut 	void (*port_init_cnt)(struct ksz_device *dev, int port);
301a0cb1aa4SArun Ramadoss 	void (*phylink_mac_config)(struct ksz_device *dev, int port,
302a0cb1aa4SArun Ramadoss 				   unsigned int mode,
303a0cb1aa4SArun Ramadoss 				   const struct phylink_link_state *state);
304f597d3adSArun Ramadoss 	void (*phylink_mac_link_up)(struct ksz_device *dev, int port,
305f597d3adSArun Ramadoss 				    unsigned int mode,
306f597d3adSArun Ramadoss 				    phy_interface_t interface,
307f597d3adSArun Ramadoss 				    struct phy_device *phydev, int speed,
308f597d3adSArun Ramadoss 				    int duplex, bool tx_pause, bool rx_pause);
309b19ac41fSArun Ramadoss 	void (*setup_rgmii_delay)(struct ksz_device *dev, int port);
310fb9324beSArun Ramadoss 	void (*config_cpu_port)(struct dsa_switch *ds);
311331d64f7SArun Ramadoss 	int (*enable_stp_addr)(struct ksz_device *dev);
312673b196fSArun Ramadoss 	int (*reset)(struct ksz_device *dev);
3136a7abc61SMarek Vasut 	int (*init)(struct ksz_device *dev);
3146a7abc61SMarek Vasut 	void (*exit)(struct ksz_device *dev);
3156a7abc61SMarek Vasut };
3166a7abc61SMarek Vasut 
3176a7abc61SMarek Vasut struct ksz_device *ksz_switch_alloc(struct device *base, void *priv);
3186ec23aaaSArun Ramadoss int ksz_switch_register(struct ksz_device *dev);
3196a7abc61SMarek Vasut void ksz_switch_remove(struct ksz_device *dev);
3206a7abc61SMarek Vasut 
3217c6ff470STristram Ha void ksz_init_mib_timer(struct ksz_device *dev);
322c6101dd7SArun Ramadoss void ksz_r_mib_stats64(struct ksz_device *dev, int port);
323e593df51SArun Ramadoss void ksz_port_stp_state_set(struct dsa_switch *ds, int port, u8 state);
32446f80fa8SArun Ramadoss bool ksz_get_gbit(struct ksz_device *dev, int port);
3250ab7f6bfSArun Ramadoss phy_interface_t ksz_get_xmii(struct ksz_device *dev, int port, bool gbit);
3261958eee8SArun Ramadoss extern const struct ksz_chip_data ksz_switch_chips[];
327c2e86691STristram Ha 
328c2e86691STristram Ha /* Common register access functions */
329c2e86691STristram Ha 
330c2e86691STristram Ha static inline int ksz_read8(struct ksz_device *dev, u32 reg, u8 *val)
331c2e86691STristram Ha {
332ee394feaSMarek Vasut 	unsigned int value;
333ee394feaSMarek Vasut 	int ret = regmap_read(dev->regmap[0], reg, &value);
334c2e86691STristram Ha 
335ee394feaSMarek Vasut 	*val = value;
336c2e86691STristram Ha 	return ret;
337c2e86691STristram Ha }
338c2e86691STristram Ha 
339c2e86691STristram Ha static inline int ksz_read16(struct ksz_device *dev, u32 reg, u16 *val)
340c2e86691STristram Ha {
341ee394feaSMarek Vasut 	unsigned int value;
342ee394feaSMarek Vasut 	int ret = regmap_read(dev->regmap[1], reg, &value);
343c2e86691STristram Ha 
344ee394feaSMarek Vasut 	*val = value;
345c2e86691STristram Ha 	return ret;
346c2e86691STristram Ha }
347c2e86691STristram Ha 
348c2e86691STristram Ha static inline int ksz_read32(struct ksz_device *dev, u32 reg, u32 *val)
349c2e86691STristram Ha {
350ee394feaSMarek Vasut 	unsigned int value;
351ee394feaSMarek Vasut 	int ret = regmap_read(dev->regmap[2], reg, &value);
352c2e86691STristram Ha 
353ee394feaSMarek Vasut 	*val = value;
354c2e86691STristram Ha 	return ret;
355c2e86691STristram Ha }
356c2e86691STristram Ha 
357e66f840cSTristram Ha static inline int ksz_read64(struct ksz_device *dev, u32 reg, u64 *val)
358e66f840cSTristram Ha {
359e66f840cSTristram Ha 	u32 value[2];
360e66f840cSTristram Ha 	int ret;
361e66f840cSTristram Ha 
362e66f840cSTristram Ha 	ret = regmap_bulk_read(dev->regmap[2], reg, value, 2);
363c34f674cSBen Hutchings 	if (!ret)
364c34f674cSBen Hutchings 		*val = (u64)value[0] << 32 | value[1];
365e66f840cSTristram Ha 
366e66f840cSTristram Ha 	return ret;
367e66f840cSTristram Ha }
368e66f840cSTristram Ha 
369c2e86691STristram Ha static inline int ksz_write8(struct ksz_device *dev, u32 reg, u8 value)
370c2e86691STristram Ha {
371ee394feaSMarek Vasut 	return regmap_write(dev->regmap[0], reg, value);
372c2e86691STristram Ha }
373c2e86691STristram Ha 
374c2e86691STristram Ha static inline int ksz_write16(struct ksz_device *dev, u32 reg, u16 value)
375c2e86691STristram Ha {
376ee394feaSMarek Vasut 	return regmap_write(dev->regmap[1], reg, value);
377c2e86691STristram Ha }
378c2e86691STristram Ha 
379c2e86691STristram Ha static inline int ksz_write32(struct ksz_device *dev, u32 reg, u32 value)
380c2e86691STristram Ha {
381ee394feaSMarek Vasut 	return regmap_write(dev->regmap[2], reg, value);
382c2e86691STristram Ha }
383c2e86691STristram Ha 
384e66f840cSTristram Ha static inline int ksz_write64(struct ksz_device *dev, u32 reg, u64 value)
385e66f840cSTristram Ha {
386e66f840cSTristram Ha 	u32 val[2];
387e66f840cSTristram Ha 
388e66f840cSTristram Ha 	/* Ick! ToDo: Add 64bit R/W to regmap on 32bit systems */
389e66f840cSTristram Ha 	value = swab64(value);
390e66f840cSTristram Ha 	val[0] = swab32(value & 0xffffffffULL);
391e66f840cSTristram Ha 	val[1] = swab32(value >> 32ULL);
392e66f840cSTristram Ha 
393e66f840cSTristram Ha 	return regmap_bulk_write(dev->regmap[2], reg, val, 2);
394e66f840cSTristram Ha }
395e66f840cSTristram Ha 
396c2e86691STristram Ha static inline void ksz_pread8(struct ksz_device *dev, int port, int offset,
397c2e86691STristram Ha 			      u8 *data)
398c2e86691STristram Ha {
399c2e86691STristram Ha 	ksz_read8(dev, dev->dev_ops->get_port_addr(port, offset), data);
400c2e86691STristram Ha }
401c2e86691STristram Ha 
402c2e86691STristram Ha static inline void ksz_pread16(struct ksz_device *dev, int port, int offset,
403c2e86691STristram Ha 			       u16 *data)
404c2e86691STristram Ha {
405c2e86691STristram Ha 	ksz_read16(dev, dev->dev_ops->get_port_addr(port, offset), data);
406c2e86691STristram Ha }
407c2e86691STristram Ha 
408c2e86691STristram Ha static inline void ksz_pread32(struct ksz_device *dev, int port, int offset,
409c2e86691STristram Ha 			       u32 *data)
410c2e86691STristram Ha {
411c2e86691STristram Ha 	ksz_read32(dev, dev->dev_ops->get_port_addr(port, offset), data);
412c2e86691STristram Ha }
413c2e86691STristram Ha 
414c2e86691STristram Ha static inline void ksz_pwrite8(struct ksz_device *dev, int port, int offset,
415c2e86691STristram Ha 			       u8 data)
416c2e86691STristram Ha {
417c2e86691STristram Ha 	ksz_write8(dev, dev->dev_ops->get_port_addr(port, offset), data);
418c2e86691STristram Ha }
419c2e86691STristram Ha 
420c2e86691STristram Ha static inline void ksz_pwrite16(struct ksz_device *dev, int port, int offset,
421c2e86691STristram Ha 				u16 data)
422c2e86691STristram Ha {
423c2e86691STristram Ha 	ksz_write16(dev, dev->dev_ops->get_port_addr(port, offset), data);
424c2e86691STristram Ha }
425c2e86691STristram Ha 
426c2e86691STristram Ha static inline void ksz_pwrite32(struct ksz_device *dev, int port, int offset,
427c2e86691STristram Ha 				u32 data)
428c2e86691STristram Ha {
429c2e86691STristram Ha 	ksz_write32(dev, dev->dev_ops->get_port_addr(port, offset), data);
430c2e86691STristram Ha }
431c2e86691STristram Ha 
4328560664fSArun Ramadoss static inline void ksz_prmw8(struct ksz_device *dev, int port, int offset,
4338560664fSArun Ramadoss 			     u8 mask, u8 val)
4348560664fSArun Ramadoss {
4358560664fSArun Ramadoss 	regmap_update_bits(dev->regmap[0],
4368560664fSArun Ramadoss 			   dev->dev_ops->get_port_addr(port, offset),
4378560664fSArun Ramadoss 			   mask, val);
4388560664fSArun Ramadoss }
4398560664fSArun Ramadoss 
440013572a2SMarek Vasut static inline void ksz_regmap_lock(void *__mtx)
441013572a2SMarek Vasut {
442013572a2SMarek Vasut 	struct mutex *mtx = __mtx;
443013572a2SMarek Vasut 	mutex_lock(mtx);
444013572a2SMarek Vasut }
445013572a2SMarek Vasut 
446013572a2SMarek Vasut static inline void ksz_regmap_unlock(void *__mtx)
447013572a2SMarek Vasut {
448013572a2SMarek Vasut 	struct mutex *mtx = __mtx;
449013572a2SMarek Vasut 	mutex_unlock(mtx);
450013572a2SMarek Vasut }
451013572a2SMarek Vasut 
452f3d890f5SArun Ramadoss static inline bool ksz_is_ksz88x3(struct ksz_device *dev)
453f3d890f5SArun Ramadoss {
454f3d890f5SArun Ramadoss 	return dev->chip_id == KSZ8830_CHIP_ID;
455f3d890f5SArun Ramadoss }
456f3d890f5SArun Ramadoss 
45799b16df0SArun Ramadoss static inline int is_lan937x(struct ksz_device *dev)
45899b16df0SArun Ramadoss {
45999b16df0SArun Ramadoss 	return dev->chip_id == LAN9370_CHIP_ID ||
46099b16df0SArun Ramadoss 		dev->chip_id == LAN9371_CHIP_ID ||
46199b16df0SArun Ramadoss 		dev->chip_id == LAN9372_CHIP_ID ||
46299b16df0SArun Ramadoss 		dev->chip_id == LAN9373_CHIP_ID ||
46399b16df0SArun Ramadoss 		dev->chip_id == LAN9374_CHIP_ID;
46499b16df0SArun Ramadoss }
46599b16df0SArun Ramadoss 
466de6dd626SArun Ramadoss /* STP State Defines */
467de6dd626SArun Ramadoss #define PORT_TX_ENABLE			BIT(2)
468de6dd626SArun Ramadoss #define PORT_RX_ENABLE			BIT(1)
469de6dd626SArun Ramadoss #define PORT_LEARN_DISABLE		BIT(0)
470de6dd626SArun Ramadoss 
47191a98917SArun Ramadoss /* Switch ID Defines */
47291a98917SArun Ramadoss #define REG_CHIP_ID0			0x00
47391a98917SArun Ramadoss 
47491a98917SArun Ramadoss #define SW_FAMILY_ID_M			GENMASK(15, 8)
47591a98917SArun Ramadoss #define KSZ87_FAMILY_ID			0x87
47691a98917SArun Ramadoss #define KSZ88_FAMILY_ID			0x88
47791a98917SArun Ramadoss 
47891a98917SArun Ramadoss #define KSZ8_PORT_STATUS_0		0x08
47991a98917SArun Ramadoss #define KSZ8_PORT_FIBER_MODE		BIT(7)
48091a98917SArun Ramadoss 
48191a98917SArun Ramadoss #define SW_CHIP_ID_M			GENMASK(7, 4)
48291a98917SArun Ramadoss #define KSZ87_CHIP_ID_94		0x6
48391a98917SArun Ramadoss #define KSZ87_CHIP_ID_95		0x9
48491a98917SArun Ramadoss #define KSZ88_CHIP_ID_63		0x3
48591a98917SArun Ramadoss 
48691a98917SArun Ramadoss #define SW_REV_ID_M			GENMASK(7, 4)
48791a98917SArun Ramadoss 
488*b4490809SOleksij Rempel /* KSZ9893, KSZ9563, KSZ8563 specific register  */
489*b4490809SOleksij Rempel #define REG_CHIP_ID4			0x0f
490*b4490809SOleksij Rempel #define SKU_ID_KSZ8563			0x3c
491*b4490809SOleksij Rempel 
4921ca6437fSArun Ramadoss /* Driver set switch broadcast storm protection at 10% rate. */
4931ca6437fSArun Ramadoss #define BROADCAST_STORM_PROT_RATE	10
4941ca6437fSArun Ramadoss 
4951ca6437fSArun Ramadoss /* 148,800 frames * 67 ms / 100 */
4961ca6437fSArun Ramadoss #define BROADCAST_STORM_VALUE		9969
4971ca6437fSArun Ramadoss 
4981ca6437fSArun Ramadoss #define BROADCAST_STORM_RATE_HI		0x07
4991ca6437fSArun Ramadoss #define BROADCAST_STORM_RATE_LO		0xFF
5001ca6437fSArun Ramadoss #define BROADCAST_STORM_RATE		0x07FF
5011ca6437fSArun Ramadoss 
5020abab9f3SArun Ramadoss #define MULTICAST_STORM_DISABLE		BIT(6)
5030abab9f3SArun Ramadoss 
504ad08ac18SArun Ramadoss #define SW_START			0x01
505ad08ac18SArun Ramadoss 
5060ab7f6bfSArun Ramadoss /* Used with variable features to indicate capabilities. */
5070ab7f6bfSArun Ramadoss #define GBIT_SUPPORT			BIT(0)
5080ab7f6bfSArun Ramadoss #define IS_9893				BIT(2)
5090ab7f6bfSArun Ramadoss 
51046f80fa8SArun Ramadoss /* xMII configuration */
5118560664fSArun Ramadoss #define P_MII_DUPLEX_M			BIT(6)
512aa5b8b73SArun Ramadoss #define P_MII_100MBIT_M			BIT(4)
513aa5b8b73SArun Ramadoss 
51446f80fa8SArun Ramadoss #define P_GMII_1GBIT_M			BIT(6)
515dc1c596eSArun Ramadoss #define P_RGMII_ID_IG_ENABLE		BIT(4)
516dc1c596eSArun Ramadoss #define P_RGMII_ID_EG_ENABLE		BIT(3)
5170ab7f6bfSArun Ramadoss #define P_MII_MAC_MODE			BIT(2)
518dc1c596eSArun Ramadoss #define P_MII_SEL_M			0x3
51946f80fa8SArun Ramadoss 
520255b59adSMarek Vasut /* Regmap tables generation */
521255b59adSMarek Vasut #define KSZ_SPI_OP_RD		3
522255b59adSMarek Vasut #define KSZ_SPI_OP_WR		2
523255b59adSMarek Vasut 
52420e03777STristram Ha #define swabnot_used(x)		0
52520e03777STristram Ha 
526255b59adSMarek Vasut #define KSZ_SPI_OP_FLAG_MASK(opcode, swp, regbits, regpad)		\
527255b59adSMarek Vasut 	swab##swp((opcode) << ((regbits) + (regpad)))
528255b59adSMarek Vasut 
529255b59adSMarek Vasut #define KSZ_REGMAP_ENTRY(width, swp, regbits, regpad, regalign)		\
530255b59adSMarek Vasut 	{								\
5315f81d545SGeorge McCollister 		.name = #width,						\
532255b59adSMarek Vasut 		.val_bits = (width),					\
533a3aa6e65SMarek Vasut 		.reg_stride = 1,					\
534255b59adSMarek Vasut 		.reg_bits = (regbits) + (regalign),			\
535255b59adSMarek Vasut 		.pad_bits = (regpad),					\
536255b59adSMarek Vasut 		.max_register = BIT(regbits) - 1,			\
537255b59adSMarek Vasut 		.cache_type = REGCACHE_NONE,				\
538255b59adSMarek Vasut 		.read_flag_mask =					\
539255b59adSMarek Vasut 			KSZ_SPI_OP_FLAG_MASK(KSZ_SPI_OP_RD, swp,	\
540255b59adSMarek Vasut 					     regbits, regpad),		\
541255b59adSMarek Vasut 		.write_flag_mask =					\
542255b59adSMarek Vasut 			KSZ_SPI_OP_FLAG_MASK(KSZ_SPI_OP_WR, swp,	\
543255b59adSMarek Vasut 					     regbits, regpad),		\
544013572a2SMarek Vasut 		.lock = ksz_regmap_lock,				\
545013572a2SMarek Vasut 		.unlock = ksz_regmap_unlock,				\
546255b59adSMarek Vasut 		.reg_format_endian = REGMAP_ENDIAN_BIG,			\
547255b59adSMarek Vasut 		.val_format_endian = REGMAP_ENDIAN_BIG			\
548255b59adSMarek Vasut 	}
549255b59adSMarek Vasut 
550255b59adSMarek Vasut #define KSZ_REGMAP_TABLE(ksz, swp, regbits, regpad, regalign)		\
551255b59adSMarek Vasut 	static const struct regmap_config ksz##_regmap_config[] = {	\
552255b59adSMarek Vasut 		KSZ_REGMAP_ENTRY(8, swp, (regbits), (regpad), (regalign)), \
553255b59adSMarek Vasut 		KSZ_REGMAP_ENTRY(16, swp, (regbits), (regpad), (regalign)), \
554255b59adSMarek Vasut 		KSZ_REGMAP_ENTRY(32, swp, (regbits), (regpad), (regalign)), \
555255b59adSMarek Vasut 	}
556255b59adSMarek Vasut 
557c2e86691STristram Ha #endif
558