1b31141d3SNishad Kamdar /* SPDX-License-Identifier: GPL-2.0 */ 2b31141d3SNishad Kamdar /* Microchip switch driver common header 3c2e86691STristram Ha * 47c6ff470STristram Ha * Copyright (C) 2017-2019 Microchip Technology Inc. 5c2e86691STristram Ha */ 6c2e86691STristram Ha 7c2e86691STristram Ha #ifndef __KSZ_COMMON_H 8c2e86691STristram Ha #define __KSZ_COMMON_H 9c2e86691STristram Ha 106a7abc61SMarek Vasut #include <linux/etherdevice.h> 116a7abc61SMarek Vasut #include <linux/kernel.h> 126a7abc61SMarek Vasut #include <linux/mutex.h> 136a7abc61SMarek Vasut #include <linux/phy.h> 14ee394feaSMarek Vasut #include <linux/regmap.h> 156a7abc61SMarek Vasut #include <net/dsa.h> 16c9cd961cSArun Ramadoss #include <linux/irq.h> 176a7abc61SMarek Vasut 1865ac79e1SArun Ramadoss #define KSZ_MAX_NUM_PORTS 8 1965ac79e1SArun Ramadoss 20f3c16545SArun Ramadoss struct ksz_device; 21f3c16545SArun Ramadoss 226a7abc61SMarek Vasut struct vlan_table { 236a7abc61SMarek Vasut u32 table[3]; 246a7abc61SMarek Vasut }; 256a7abc61SMarek Vasut 266a7abc61SMarek Vasut struct ksz_port_mib { 276a7abc61SMarek Vasut struct mutex cnt_mutex; /* structure access */ 286a7abc61SMarek Vasut u8 cnt_ptr; 296a7abc61SMarek Vasut u64 *counters; 30a7f4f13aSOleksij Rempel struct rtnl_link_stats64 stats64; 31c4748ff6SOleksij Rempel struct ethtool_pause_stats pause_stats; 32a7f4f13aSOleksij Rempel struct spinlock stats64_lock; 336a7abc61SMarek Vasut }; 346a7abc61SMarek Vasut 35a530e6f2SArun Ramadoss struct ksz_mib_names { 36a530e6f2SArun Ramadoss int index; 37a530e6f2SArun Ramadoss char string[ETH_GSTRING_LEN]; 38a530e6f2SArun Ramadoss }; 39a530e6f2SArun Ramadoss 40462d5250SArun Ramadoss struct ksz_chip_data { 41462d5250SArun Ramadoss u32 chip_id; 42462d5250SArun Ramadoss const char *dev_name; 43462d5250SArun Ramadoss int num_vlans; 44462d5250SArun Ramadoss int num_alus; 45462d5250SArun Ramadoss int num_statics; 46462d5250SArun Ramadoss int cpu_ports; 47462d5250SArun Ramadoss int port_cnt; 48978f1f72SArun Ramadoss u8 port_nirqs; 496ec23aaaSArun Ramadoss const struct ksz_dev_ops *ops; 50462d5250SArun Ramadoss bool phy_errata_9477; 51462d5250SArun Ramadoss bool ksz87xx_eee_link_erratum; 52a530e6f2SArun Ramadoss const struct ksz_mib_names *mib_names; 53a530e6f2SArun Ramadoss int mib_cnt; 54a530e6f2SArun Ramadoss u8 reg_mib_cnt; 55a02579dfSArun Ramadoss const u16 *regs; 56d23a5e18SArun Ramadoss const u32 *masks; 5734e48383SArun Ramadoss const u8 *shifts; 58aa5b8b73SArun Ramadoss const u8 *xmii_ctrl0; 5946f80fa8SArun Ramadoss const u8 *xmii_ctrl1; 60e593df51SArun Ramadoss int stp_ctrl_reg; 611ca6437fSArun Ramadoss int broadcast_ctrl_reg; 620abab9f3SArun Ramadoss int multicast_ctrl_reg; 63ad08ac18SArun Ramadoss int start_ctrl_reg; 6465ac79e1SArun Ramadoss bool supports_mii[KSZ_MAX_NUM_PORTS]; 6565ac79e1SArun Ramadoss bool supports_rmii[KSZ_MAX_NUM_PORTS]; 6665ac79e1SArun Ramadoss bool supports_rgmii[KSZ_MAX_NUM_PORTS]; 6765ac79e1SArun Ramadoss bool internal_phy[KSZ_MAX_NUM_PORTS]; 68505bf320SOleksij Rempel bool gbit_capable[KSZ_MAX_NUM_PORTS]; 69ec6ba50cSOleksij Rempel const struct regmap_access_table *wr_table; 70ec6ba50cSOleksij Rempel const struct regmap_access_table *rd_table; 71462d5250SArun Ramadoss }; 72462d5250SArun Ramadoss 73c9cd961cSArun Ramadoss struct ksz_irq { 74c9cd961cSArun Ramadoss u16 masked; 75e1add7ddSArun Ramadoss u16 reg_mask; 76e1add7ddSArun Ramadoss u16 reg_status; 77c9cd961cSArun Ramadoss struct irq_domain *domain; 78c9cd961cSArun Ramadoss int nirqs; 79e1add7ddSArun Ramadoss int irq_num; 80c9cd961cSArun Ramadoss char name[16]; 81e1add7ddSArun Ramadoss struct ksz_device *dev; 82c9cd961cSArun Ramadoss }; 83c9cd961cSArun Ramadoss 846a7abc61SMarek Vasut struct ksz_port { 858f4f58f8SBen Hutchings bool remove_tag; /* Remove Tag flag set, for ksz8795 only */ 8615f7cfaeSVladimir Oltean bool learning; 876a7abc61SMarek Vasut int stp_state; 886a7abc61SMarek Vasut struct phy_device phydev; 896a7abc61SMarek Vasut 906a7abc61SMarek Vasut u32 on:1; /* port is not disabled by hardware */ 916a7abc61SMarek Vasut u32 fiber:1; /* port is fiber */ 926a7abc61SMarek Vasut u32 force:1; 936a7abc61SMarek Vasut u32 read:1; /* read MIB counters in background */ 946a7abc61SMarek Vasut u32 freeze:1; /* MIB counter freeze is enabled */ 956a7abc61SMarek Vasut 966a7abc61SMarek Vasut struct ksz_port_mib mib; 97edecfa98SHelmut Grohne phy_interface_t interface; 98b19ac41fSArun Ramadoss u32 rgmii_tx_val; 99b19ac41fSArun Ramadoss u32 rgmii_rx_val; 100f3c16545SArun Ramadoss struct ksz_device *ksz_dev; 101c9cd961cSArun Ramadoss struct ksz_irq pirq; 102f3c16545SArun Ramadoss u8 num; 1036a7abc61SMarek Vasut }; 1046a7abc61SMarek Vasut 1056a7abc61SMarek Vasut struct ksz_device { 1066a7abc61SMarek Vasut struct dsa_switch *ds; 1076a7abc61SMarek Vasut struct ksz_platform_data *pdata; 108462d5250SArun Ramadoss const struct ksz_chip_data *info; 1096a7abc61SMarek Vasut 1106a7abc61SMarek Vasut struct mutex dev_mutex; /* device access */ 111013572a2SMarek Vasut struct mutex regmap_mutex; /* regmap access */ 1126a7abc61SMarek Vasut struct mutex alu_mutex; /* ALU access */ 1136a7abc61SMarek Vasut struct mutex vlan_mutex; /* vlan access */ 1146a7abc61SMarek Vasut const struct ksz_dev_ops *dev_ops; 1156a7abc61SMarek Vasut 1166a7abc61SMarek Vasut struct device *dev; 1176a7abc61SMarek Vasut struct regmap *regmap[3]; 1186a7abc61SMarek Vasut 1196a7abc61SMarek Vasut void *priv; 120c9cd961cSArun Ramadoss int irq; 1216a7abc61SMarek Vasut 1226a7abc61SMarek Vasut struct gpio_desc *reset_gpio; /* Optional reset GPIO */ 1236a7abc61SMarek Vasut 1246a7abc61SMarek Vasut /* chip specific data */ 1256a7abc61SMarek Vasut u32 chip_id; 12691a98917SArun Ramadoss u8 chip_rev; 1276a7abc61SMarek Vasut int cpu_port; /* port connected to CPU */ 1286a7abc61SMarek Vasut int phy_port_cnt; 129edecfa98SHelmut Grohne phy_interface_t compat_interface; 1306a7abc61SMarek Vasut bool synclko_125; 13148bf8b8aSRobert Hancock bool synclko_disable; 1326a7abc61SMarek Vasut 1336a7abc61SMarek Vasut struct vlan_table *vlan_cache; 1346a7abc61SMarek Vasut 1356a7abc61SMarek Vasut struct ksz_port *ports; 136469b390eSGeorge McCollister struct delayed_work mib_read; 1376a7abc61SMarek Vasut unsigned long mib_read_interval; 1386a7abc61SMarek Vasut u16 mirror_rx; 1396a7abc61SMarek Vasut u16 mirror_tx; 1406a7abc61SMarek Vasut u16 port_mask; 141c9cd961cSArun Ramadoss struct mutex lock_irq; /* IRQ Access */ 142c9cd961cSArun Ramadoss struct ksz_irq girq; 1436a7abc61SMarek Vasut }; 1446a7abc61SMarek Vasut 145462d5250SArun Ramadoss /* List of supported models */ 146462d5250SArun Ramadoss enum ksz_model { 147b4490809SOleksij Rempel KSZ8563, 148462d5250SArun Ramadoss KSZ8795, 149462d5250SArun Ramadoss KSZ8794, 150462d5250SArun Ramadoss KSZ8765, 151462d5250SArun Ramadoss KSZ8830, 152462d5250SArun Ramadoss KSZ9477, 1532eb3ff3cSRomain Naour KSZ9896, 154462d5250SArun Ramadoss KSZ9897, 155462d5250SArun Ramadoss KSZ9893, 156ef912fe4SRakesh Sankaranarayanan KSZ9563, 157462d5250SArun Ramadoss KSZ9567, 158462d5250SArun Ramadoss LAN9370, 159462d5250SArun Ramadoss LAN9371, 160462d5250SArun Ramadoss LAN9372, 161462d5250SArun Ramadoss LAN9373, 162462d5250SArun Ramadoss LAN9374, 163462d5250SArun Ramadoss }; 164462d5250SArun Ramadoss 165462d5250SArun Ramadoss enum ksz_chip_id { 166b4490809SOleksij Rempel KSZ8563_CHIP_ID = 0x8563, 167462d5250SArun Ramadoss KSZ8795_CHIP_ID = 0x8795, 168462d5250SArun Ramadoss KSZ8794_CHIP_ID = 0x8794, 169462d5250SArun Ramadoss KSZ8765_CHIP_ID = 0x8765, 170462d5250SArun Ramadoss KSZ8830_CHIP_ID = 0x8830, 171462d5250SArun Ramadoss KSZ9477_CHIP_ID = 0x00947700, 1722eb3ff3cSRomain Naour KSZ9896_CHIP_ID = 0x00989600, 173462d5250SArun Ramadoss KSZ9897_CHIP_ID = 0x00989700, 174462d5250SArun Ramadoss KSZ9893_CHIP_ID = 0x00989300, 175ef912fe4SRakesh Sankaranarayanan KSZ9563_CHIP_ID = 0x00956300, 176462d5250SArun Ramadoss KSZ9567_CHIP_ID = 0x00956700, 177462d5250SArun Ramadoss LAN9370_CHIP_ID = 0x00937000, 178462d5250SArun Ramadoss LAN9371_CHIP_ID = 0x00937100, 179462d5250SArun Ramadoss LAN9372_CHIP_ID = 0x00937200, 180462d5250SArun Ramadoss LAN9373_CHIP_ID = 0x00937300, 181462d5250SArun Ramadoss LAN9374_CHIP_ID = 0x00937400, 182462d5250SArun Ramadoss }; 183462d5250SArun Ramadoss 184486f9ca7SArun Ramadoss enum ksz_regs { 185486f9ca7SArun Ramadoss REG_IND_CTRL_0, 186486f9ca7SArun Ramadoss REG_IND_DATA_8, 187486f9ca7SArun Ramadoss REG_IND_DATA_CHECK, 188486f9ca7SArun Ramadoss REG_IND_DATA_HI, 189486f9ca7SArun Ramadoss REG_IND_DATA_LO, 190486f9ca7SArun Ramadoss REG_IND_MIB_CHECK, 191486f9ca7SArun Ramadoss REG_IND_BYTE, 192486f9ca7SArun Ramadoss P_FORCE_CTRL, 193486f9ca7SArun Ramadoss P_LINK_STATUS, 194486f9ca7SArun Ramadoss P_LOCAL_CTRL, 195486f9ca7SArun Ramadoss P_NEG_RESTART_CTRL, 196486f9ca7SArun Ramadoss P_REMOTE_STATUS, 197486f9ca7SArun Ramadoss P_SPEED_STATUS, 198486f9ca7SArun Ramadoss S_TAIL_TAG_CTRL, 1996877102fSArun Ramadoss P_STP_CTRL, 2009d95329cSArun Ramadoss S_START_CTRL, 2019d95329cSArun Ramadoss S_BROADCAST_CTRL, 2029d95329cSArun Ramadoss S_MULTICAST_CTRL, 203aa5b8b73SArun Ramadoss P_XMII_CTRL_0, 20446f80fa8SArun Ramadoss P_XMII_CTRL_1, 205486f9ca7SArun Ramadoss }; 206486f9ca7SArun Ramadoss 207d23a5e18SArun Ramadoss enum ksz_masks { 208d23a5e18SArun Ramadoss PORT_802_1P_REMAPPING, 209d23a5e18SArun Ramadoss SW_TAIL_TAG_ENABLE, 210d23a5e18SArun Ramadoss MIB_COUNTER_OVERFLOW, 211d23a5e18SArun Ramadoss MIB_COUNTER_VALID, 212d23a5e18SArun Ramadoss VLAN_TABLE_FID, 213d23a5e18SArun Ramadoss VLAN_TABLE_MEMBERSHIP, 214d23a5e18SArun Ramadoss VLAN_TABLE_VALID, 215d23a5e18SArun Ramadoss STATIC_MAC_TABLE_VALID, 216d23a5e18SArun Ramadoss STATIC_MAC_TABLE_USE_FID, 217d23a5e18SArun Ramadoss STATIC_MAC_TABLE_FID, 218d23a5e18SArun Ramadoss STATIC_MAC_TABLE_OVERRIDE, 219d23a5e18SArun Ramadoss STATIC_MAC_TABLE_FWD_PORTS, 220d23a5e18SArun Ramadoss DYNAMIC_MAC_TABLE_ENTRIES_H, 221d23a5e18SArun Ramadoss DYNAMIC_MAC_TABLE_MAC_EMPTY, 222d23a5e18SArun Ramadoss DYNAMIC_MAC_TABLE_NOT_READY, 223d23a5e18SArun Ramadoss DYNAMIC_MAC_TABLE_ENTRIES, 224d23a5e18SArun Ramadoss DYNAMIC_MAC_TABLE_FID, 225d23a5e18SArun Ramadoss DYNAMIC_MAC_TABLE_SRC_PORT, 226d23a5e18SArun Ramadoss DYNAMIC_MAC_TABLE_TIMESTAMP, 227457c182aSArun Ramadoss ALU_STAT_WRITE, 228457c182aSArun Ramadoss ALU_STAT_READ, 2298560664fSArun Ramadoss P_MII_TX_FLOW_CTRL, 2308560664fSArun Ramadoss P_MII_RX_FLOW_CTRL, 231d23a5e18SArun Ramadoss }; 232d23a5e18SArun Ramadoss 23334e48383SArun Ramadoss enum ksz_shifts { 23434e48383SArun Ramadoss VLAN_TABLE_MEMBERSHIP_S, 23534e48383SArun Ramadoss VLAN_TABLE, 23634e48383SArun Ramadoss STATIC_MAC_FWD_PORTS, 23734e48383SArun Ramadoss STATIC_MAC_FID, 23834e48383SArun Ramadoss DYNAMIC_MAC_ENTRIES_H, 23934e48383SArun Ramadoss DYNAMIC_MAC_ENTRIES, 24034e48383SArun Ramadoss DYNAMIC_MAC_FID, 24134e48383SArun Ramadoss DYNAMIC_MAC_TIMESTAMP, 24234e48383SArun Ramadoss DYNAMIC_MAC_SRC_PORT, 243457c182aSArun Ramadoss ALU_STAT_INDEX, 24434e48383SArun Ramadoss }; 24534e48383SArun Ramadoss 246aa5b8b73SArun Ramadoss enum ksz_xmii_ctrl0 { 247aa5b8b73SArun Ramadoss P_MII_100MBIT, 248aa5b8b73SArun Ramadoss P_MII_10MBIT, 2498560664fSArun Ramadoss P_MII_FULL_DUPLEX, 2508560664fSArun Ramadoss P_MII_HALF_DUPLEX, 251aa5b8b73SArun Ramadoss }; 252aa5b8b73SArun Ramadoss 25346f80fa8SArun Ramadoss enum ksz_xmii_ctrl1 { 254dc1c596eSArun Ramadoss P_RGMII_SEL, 255dc1c596eSArun Ramadoss P_RMII_SEL, 256dc1c596eSArun Ramadoss P_GMII_SEL, 257dc1c596eSArun Ramadoss P_MII_SEL, 25846f80fa8SArun Ramadoss P_GMII_1GBIT, 25946f80fa8SArun Ramadoss P_GMII_NOT_1GBIT, 26046f80fa8SArun Ramadoss }; 26146f80fa8SArun Ramadoss 2626a7abc61SMarek Vasut struct alu_struct { 2636a7abc61SMarek Vasut /* entry 1 */ 2646a7abc61SMarek Vasut u8 is_static:1; 2656a7abc61SMarek Vasut u8 is_src_filter:1; 2666a7abc61SMarek Vasut u8 is_dst_filter:1; 2676a7abc61SMarek Vasut u8 prio_age:3; 2686a7abc61SMarek Vasut u32 _reserv_0_1:23; 2696a7abc61SMarek Vasut u8 mstp:3; 2706a7abc61SMarek Vasut /* entry 2 */ 2716a7abc61SMarek Vasut u8 is_override:1; 2726a7abc61SMarek Vasut u8 is_use_fid:1; 2736a7abc61SMarek Vasut u32 _reserv_1_1:23; 2746a7abc61SMarek Vasut u8 port_forward:7; 2756a7abc61SMarek Vasut /* entry 3 & 4*/ 2766a7abc61SMarek Vasut u32 _reserv_2_1:9; 2776a7abc61SMarek Vasut u8 fid:7; 2786a7abc61SMarek Vasut u8 mac[ETH_ALEN]; 2796a7abc61SMarek Vasut }; 2806a7abc61SMarek Vasut 2816a7abc61SMarek Vasut struct ksz_dev_ops { 282d2822e68SArun Ramadoss int (*setup)(struct dsa_switch *ds); 283c9cd961cSArun Ramadoss void (*teardown)(struct dsa_switch *ds); 2846a7abc61SMarek Vasut u32 (*get_port_addr)(int port, int offset); 2856a7abc61SMarek Vasut void (*cfg_port_member)(struct ksz_device *dev, int port, u8 member); 2866a7abc61SMarek Vasut void (*flush_dyn_mac_table)(struct ksz_device *dev, int port); 2876a7abc61SMarek Vasut void (*port_cleanup)(struct ksz_device *dev, int port); 2886a7abc61SMarek Vasut void (*port_setup)(struct ksz_device *dev, int port, bool cpu_port); 2892c119d99SArun Ramadoss int (*set_ageing_time)(struct ksz_device *dev, unsigned int msecs); 2908f420456SOleksij Rempel int (*r_phy)(struct ksz_device *dev, u16 phy, u16 reg, u16 *val); 2918f420456SOleksij Rempel int (*w_phy)(struct ksz_device *dev, u16 phy, u16 reg, u16 val); 2926a7abc61SMarek Vasut void (*r_mib_cnt)(struct ksz_device *dev, int port, u16 addr, 2936a7abc61SMarek Vasut u64 *cnt); 2946a7abc61SMarek Vasut void (*r_mib_pkt)(struct ksz_device *dev, int port, u16 addr, 2956a7abc61SMarek Vasut u64 *dropped, u64 *cnt); 296a7f4f13aSOleksij Rempel void (*r_mib_stat64)(struct ksz_device *dev, int port); 297f0d997e3SArun Ramadoss int (*vlan_filtering)(struct ksz_device *dev, int port, 298f0d997e3SArun Ramadoss bool flag, struct netlink_ext_ack *extack); 299f0d997e3SArun Ramadoss int (*vlan_add)(struct ksz_device *dev, int port, 300f0d997e3SArun Ramadoss const struct switchdev_obj_port_vlan *vlan, 301f0d997e3SArun Ramadoss struct netlink_ext_ack *extack); 302f0d997e3SArun Ramadoss int (*vlan_del)(struct ksz_device *dev, int port, 303f0d997e3SArun Ramadoss const struct switchdev_obj_port_vlan *vlan); 30400a298bbSArun Ramadoss int (*mirror_add)(struct ksz_device *dev, int port, 30500a298bbSArun Ramadoss struct dsa_mall_mirror_tc_entry *mirror, 30600a298bbSArun Ramadoss bool ingress, struct netlink_ext_ack *extack); 30700a298bbSArun Ramadoss void (*mirror_del)(struct ksz_device *dev, int port, 30800a298bbSArun Ramadoss struct dsa_mall_mirror_tc_entry *mirror); 309e587be75SArun Ramadoss int (*fdb_add)(struct ksz_device *dev, int port, 310e587be75SArun Ramadoss const unsigned char *addr, u16 vid, struct dsa_db db); 311e587be75SArun Ramadoss int (*fdb_del)(struct ksz_device *dev, int port, 312e587be75SArun Ramadoss const unsigned char *addr, u16 vid, struct dsa_db db); 313e587be75SArun Ramadoss int (*fdb_dump)(struct ksz_device *dev, int port, 314e587be75SArun Ramadoss dsa_fdb_dump_cb_t *cb, void *data); 315980c7d17SArun Ramadoss int (*mdb_add)(struct ksz_device *dev, int port, 316980c7d17SArun Ramadoss const struct switchdev_obj_port_mdb *mdb, 317980c7d17SArun Ramadoss struct dsa_db db); 318980c7d17SArun Ramadoss int (*mdb_del)(struct ksz_device *dev, int port, 319980c7d17SArun Ramadoss const struct switchdev_obj_port_mdb *mdb, 320980c7d17SArun Ramadoss struct dsa_db db); 3217012033cSArun Ramadoss void (*get_caps)(struct ksz_device *dev, int port, 3227012033cSArun Ramadoss struct phylink_config *config); 3231fe94f54SArun Ramadoss int (*change_mtu)(struct ksz_device *dev, int port, int mtu); 3246a7abc61SMarek Vasut void (*freeze_mib)(struct ksz_device *dev, int port, bool freeze); 3256a7abc61SMarek Vasut void (*port_init_cnt)(struct ksz_device *dev, int port); 326a0cb1aa4SArun Ramadoss void (*phylink_mac_config)(struct ksz_device *dev, int port, 327a0cb1aa4SArun Ramadoss unsigned int mode, 328a0cb1aa4SArun Ramadoss const struct phylink_link_state *state); 329f597d3adSArun Ramadoss void (*phylink_mac_link_up)(struct ksz_device *dev, int port, 330f597d3adSArun Ramadoss unsigned int mode, 331f597d3adSArun Ramadoss phy_interface_t interface, 332f597d3adSArun Ramadoss struct phy_device *phydev, int speed, 333f597d3adSArun Ramadoss int duplex, bool tx_pause, bool rx_pause); 334b19ac41fSArun Ramadoss void (*setup_rgmii_delay)(struct ksz_device *dev, int port); 335fb9324beSArun Ramadoss void (*config_cpu_port)(struct dsa_switch *ds); 336331d64f7SArun Ramadoss int (*enable_stp_addr)(struct ksz_device *dev); 337673b196fSArun Ramadoss int (*reset)(struct ksz_device *dev); 3386a7abc61SMarek Vasut int (*init)(struct ksz_device *dev); 3396a7abc61SMarek Vasut void (*exit)(struct ksz_device *dev); 3406a7abc61SMarek Vasut }; 3416a7abc61SMarek Vasut 3426a7abc61SMarek Vasut struct ksz_device *ksz_switch_alloc(struct device *base, void *priv); 3436ec23aaaSArun Ramadoss int ksz_switch_register(struct ksz_device *dev); 3446a7abc61SMarek Vasut void ksz_switch_remove(struct ksz_device *dev); 3456a7abc61SMarek Vasut 3467c6ff470STristram Ha void ksz_init_mib_timer(struct ksz_device *dev); 347c6101dd7SArun Ramadoss void ksz_r_mib_stats64(struct ksz_device *dev, int port); 348e593df51SArun Ramadoss void ksz_port_stp_state_set(struct dsa_switch *ds, int port, u8 state); 34946f80fa8SArun Ramadoss bool ksz_get_gbit(struct ksz_device *dev, int port); 3500ab7f6bfSArun Ramadoss phy_interface_t ksz_get_xmii(struct ksz_device *dev, int port, bool gbit); 3511958eee8SArun Ramadoss extern const struct ksz_chip_data ksz_switch_chips[]; 352c2e86691STristram Ha 353c2e86691STristram Ha /* Common register access functions */ 354c2e86691STristram Ha 355c2e86691STristram Ha static inline int ksz_read8(struct ksz_device *dev, u32 reg, u8 *val) 356c2e86691STristram Ha { 357ee394feaSMarek Vasut unsigned int value; 358ee394feaSMarek Vasut int ret = regmap_read(dev->regmap[0], reg, &value); 359c2e86691STristram Ha 360ec6ba50cSOleksij Rempel if (ret) 361ec6ba50cSOleksij Rempel dev_err(dev->dev, "can't read 8bit reg: 0x%x %pe\n", reg, 362ec6ba50cSOleksij Rempel ERR_PTR(ret)); 363ec6ba50cSOleksij Rempel 364ee394feaSMarek Vasut *val = value; 365c2e86691STristram Ha return ret; 366c2e86691STristram Ha } 367c2e86691STristram Ha 368c2e86691STristram Ha static inline int ksz_read16(struct ksz_device *dev, u32 reg, u16 *val) 369c2e86691STristram Ha { 370ee394feaSMarek Vasut unsigned int value; 371ee394feaSMarek Vasut int ret = regmap_read(dev->regmap[1], reg, &value); 372c2e86691STristram Ha 373ec6ba50cSOleksij Rempel if (ret) 374ec6ba50cSOleksij Rempel dev_err(dev->dev, "can't read 16bit reg: 0x%x %pe\n", reg, 375ec6ba50cSOleksij Rempel ERR_PTR(ret)); 376ec6ba50cSOleksij Rempel 377ee394feaSMarek Vasut *val = value; 378c2e86691STristram Ha return ret; 379c2e86691STristram Ha } 380c2e86691STristram Ha 381c2e86691STristram Ha static inline int ksz_read32(struct ksz_device *dev, u32 reg, u32 *val) 382c2e86691STristram Ha { 383ee394feaSMarek Vasut unsigned int value; 384ee394feaSMarek Vasut int ret = regmap_read(dev->regmap[2], reg, &value); 385c2e86691STristram Ha 386ec6ba50cSOleksij Rempel if (ret) 387ec6ba50cSOleksij Rempel dev_err(dev->dev, "can't read 32bit reg: 0x%x %pe\n", reg, 388ec6ba50cSOleksij Rempel ERR_PTR(ret)); 389ec6ba50cSOleksij Rempel 390ee394feaSMarek Vasut *val = value; 391c2e86691STristram Ha return ret; 392c2e86691STristram Ha } 393c2e86691STristram Ha 394e66f840cSTristram Ha static inline int ksz_read64(struct ksz_device *dev, u32 reg, u64 *val) 395e66f840cSTristram Ha { 396e66f840cSTristram Ha u32 value[2]; 397e66f840cSTristram Ha int ret; 398e66f840cSTristram Ha 399e66f840cSTristram Ha ret = regmap_bulk_read(dev->regmap[2], reg, value, 2); 400ec6ba50cSOleksij Rempel if (ret) 401ec6ba50cSOleksij Rempel dev_err(dev->dev, "can't read 64bit reg: 0x%x %pe\n", reg, 402ec6ba50cSOleksij Rempel ERR_PTR(ret)); 403ec6ba50cSOleksij Rempel else 404c34f674cSBen Hutchings *val = (u64)value[0] << 32 | value[1]; 405e66f840cSTristram Ha 406e66f840cSTristram Ha return ret; 407e66f840cSTristram Ha } 408e66f840cSTristram Ha 409c2e86691STristram Ha static inline int ksz_write8(struct ksz_device *dev, u32 reg, u8 value) 410c2e86691STristram Ha { 411ec6ba50cSOleksij Rempel int ret; 412ec6ba50cSOleksij Rempel 413ec6ba50cSOleksij Rempel ret = regmap_write(dev->regmap[0], reg, value); 414ec6ba50cSOleksij Rempel if (ret) 415ec6ba50cSOleksij Rempel dev_err(dev->dev, "can't write 8bit reg: 0x%x %pe\n", reg, 416ec6ba50cSOleksij Rempel ERR_PTR(ret)); 417ec6ba50cSOleksij Rempel 418ec6ba50cSOleksij Rempel return ret; 419c2e86691STristram Ha } 420c2e86691STristram Ha 421c2e86691STristram Ha static inline int ksz_write16(struct ksz_device *dev, u32 reg, u16 value) 422c2e86691STristram Ha { 423ec6ba50cSOleksij Rempel int ret; 424ec6ba50cSOleksij Rempel 425ec6ba50cSOleksij Rempel ret = regmap_write(dev->regmap[1], reg, value); 426ec6ba50cSOleksij Rempel if (ret) 427ec6ba50cSOleksij Rempel dev_err(dev->dev, "can't write 16bit reg: 0x%x %pe\n", reg, 428ec6ba50cSOleksij Rempel ERR_PTR(ret)); 429ec6ba50cSOleksij Rempel 430ec6ba50cSOleksij Rempel return ret; 431c2e86691STristram Ha } 432c2e86691STristram Ha 433c2e86691STristram Ha static inline int ksz_write32(struct ksz_device *dev, u32 reg, u32 value) 434c2e86691STristram Ha { 435ec6ba50cSOleksij Rempel int ret; 436ec6ba50cSOleksij Rempel 437ec6ba50cSOleksij Rempel ret = regmap_write(dev->regmap[2], reg, value); 438ec6ba50cSOleksij Rempel if (ret) 439ec6ba50cSOleksij Rempel dev_err(dev->dev, "can't write 32bit reg: 0x%x %pe\n", reg, 440ec6ba50cSOleksij Rempel ERR_PTR(ret)); 441ec6ba50cSOleksij Rempel 442ec6ba50cSOleksij Rempel return ret; 443c2e86691STristram Ha } 444c2e86691STristram Ha 445e66f840cSTristram Ha static inline int ksz_write64(struct ksz_device *dev, u32 reg, u64 value) 446e66f840cSTristram Ha { 447e66f840cSTristram Ha u32 val[2]; 448e66f840cSTristram Ha 449e66f840cSTristram Ha /* Ick! ToDo: Add 64bit R/W to regmap on 32bit systems */ 450e66f840cSTristram Ha value = swab64(value); 451e66f840cSTristram Ha val[0] = swab32(value & 0xffffffffULL); 452e66f840cSTristram Ha val[1] = swab32(value >> 32ULL); 453e66f840cSTristram Ha 454e66f840cSTristram Ha return regmap_bulk_write(dev->regmap[2], reg, val, 2); 455e66f840cSTristram Ha } 456e66f840cSTristram Ha 457*6f1b986aSOleksij Rempel static inline int ksz_rmw8(struct ksz_device *dev, int offset, u8 mask, u8 val) 458*6f1b986aSOleksij Rempel { 459*6f1b986aSOleksij Rempel return regmap_update_bits(dev->regmap[0], offset, mask, val); 460*6f1b986aSOleksij Rempel } 461*6f1b986aSOleksij Rempel 462d38bc3b4SOleksij Rempel static inline int ksz_pread8(struct ksz_device *dev, int port, int offset, 463c2e86691STristram Ha u8 *data) 464c2e86691STristram Ha { 465d38bc3b4SOleksij Rempel return ksz_read8(dev, dev->dev_ops->get_port_addr(port, offset), data); 466c2e86691STristram Ha } 467c2e86691STristram Ha 468d38bc3b4SOleksij Rempel static inline int ksz_pread16(struct ksz_device *dev, int port, int offset, 469c2e86691STristram Ha u16 *data) 470c2e86691STristram Ha { 471d38bc3b4SOleksij Rempel return ksz_read16(dev, dev->dev_ops->get_port_addr(port, offset), data); 472c2e86691STristram Ha } 473c2e86691STristram Ha 474d38bc3b4SOleksij Rempel static inline int ksz_pread32(struct ksz_device *dev, int port, int offset, 475c2e86691STristram Ha u32 *data) 476c2e86691STristram Ha { 477d38bc3b4SOleksij Rempel return ksz_read32(dev, dev->dev_ops->get_port_addr(port, offset), data); 478c2e86691STristram Ha } 479c2e86691STristram Ha 480d38bc3b4SOleksij Rempel static inline int ksz_pwrite8(struct ksz_device *dev, int port, int offset, 481c2e86691STristram Ha u8 data) 482c2e86691STristram Ha { 483d38bc3b4SOleksij Rempel return ksz_write8(dev, dev->dev_ops->get_port_addr(port, offset), data); 484c2e86691STristram Ha } 485c2e86691STristram Ha 486d38bc3b4SOleksij Rempel static inline int ksz_pwrite16(struct ksz_device *dev, int port, int offset, 487c2e86691STristram Ha u16 data) 488c2e86691STristram Ha { 489d38bc3b4SOleksij Rempel return ksz_write16(dev, dev->dev_ops->get_port_addr(port, offset), 490d38bc3b4SOleksij Rempel data); 491c2e86691STristram Ha } 492c2e86691STristram Ha 493d38bc3b4SOleksij Rempel static inline int ksz_pwrite32(struct ksz_device *dev, int port, int offset, 494c2e86691STristram Ha u32 data) 495c2e86691STristram Ha { 496d38bc3b4SOleksij Rempel return ksz_write32(dev, dev->dev_ops->get_port_addr(port, offset), 497d38bc3b4SOleksij Rempel data); 498c2e86691STristram Ha } 499c2e86691STristram Ha 5008560664fSArun Ramadoss static inline void ksz_prmw8(struct ksz_device *dev, int port, int offset, 5018560664fSArun Ramadoss u8 mask, u8 val) 5028560664fSArun Ramadoss { 5038560664fSArun Ramadoss regmap_update_bits(dev->regmap[0], 5048560664fSArun Ramadoss dev->dev_ops->get_port_addr(port, offset), 5058560664fSArun Ramadoss mask, val); 5068560664fSArun Ramadoss } 5078560664fSArun Ramadoss 508013572a2SMarek Vasut static inline void ksz_regmap_lock(void *__mtx) 509013572a2SMarek Vasut { 510013572a2SMarek Vasut struct mutex *mtx = __mtx; 511013572a2SMarek Vasut mutex_lock(mtx); 512013572a2SMarek Vasut } 513013572a2SMarek Vasut 514013572a2SMarek Vasut static inline void ksz_regmap_unlock(void *__mtx) 515013572a2SMarek Vasut { 516013572a2SMarek Vasut struct mutex *mtx = __mtx; 517013572a2SMarek Vasut mutex_unlock(mtx); 518013572a2SMarek Vasut } 519013572a2SMarek Vasut 520f3d890f5SArun Ramadoss static inline bool ksz_is_ksz88x3(struct ksz_device *dev) 521f3d890f5SArun Ramadoss { 522f3d890f5SArun Ramadoss return dev->chip_id == KSZ8830_CHIP_ID; 523f3d890f5SArun Ramadoss } 524f3d890f5SArun Ramadoss 52599b16df0SArun Ramadoss static inline int is_lan937x(struct ksz_device *dev) 52699b16df0SArun Ramadoss { 52799b16df0SArun Ramadoss return dev->chip_id == LAN9370_CHIP_ID || 52899b16df0SArun Ramadoss dev->chip_id == LAN9371_CHIP_ID || 52999b16df0SArun Ramadoss dev->chip_id == LAN9372_CHIP_ID || 53099b16df0SArun Ramadoss dev->chip_id == LAN9373_CHIP_ID || 53199b16df0SArun Ramadoss dev->chip_id == LAN9374_CHIP_ID; 53299b16df0SArun Ramadoss } 53399b16df0SArun Ramadoss 534de6dd626SArun Ramadoss /* STP State Defines */ 535de6dd626SArun Ramadoss #define PORT_TX_ENABLE BIT(2) 536de6dd626SArun Ramadoss #define PORT_RX_ENABLE BIT(1) 537de6dd626SArun Ramadoss #define PORT_LEARN_DISABLE BIT(0) 538de6dd626SArun Ramadoss 53991a98917SArun Ramadoss /* Switch ID Defines */ 54091a98917SArun Ramadoss #define REG_CHIP_ID0 0x00 54191a98917SArun Ramadoss 54291a98917SArun Ramadoss #define SW_FAMILY_ID_M GENMASK(15, 8) 54391a98917SArun Ramadoss #define KSZ87_FAMILY_ID 0x87 54491a98917SArun Ramadoss #define KSZ88_FAMILY_ID 0x88 54591a98917SArun Ramadoss 54691a98917SArun Ramadoss #define KSZ8_PORT_STATUS_0 0x08 54791a98917SArun Ramadoss #define KSZ8_PORT_FIBER_MODE BIT(7) 54891a98917SArun Ramadoss 54991a98917SArun Ramadoss #define SW_CHIP_ID_M GENMASK(7, 4) 55091a98917SArun Ramadoss #define KSZ87_CHIP_ID_94 0x6 55191a98917SArun Ramadoss #define KSZ87_CHIP_ID_95 0x9 55291a98917SArun Ramadoss #define KSZ88_CHIP_ID_63 0x3 55391a98917SArun Ramadoss 55491a98917SArun Ramadoss #define SW_REV_ID_M GENMASK(7, 4) 55591a98917SArun Ramadoss 556b4490809SOleksij Rempel /* KSZ9893, KSZ9563, KSZ8563 specific register */ 557b4490809SOleksij Rempel #define REG_CHIP_ID4 0x0f 558b4490809SOleksij Rempel #define SKU_ID_KSZ8563 0x3c 559ef912fe4SRakesh Sankaranarayanan #define SKU_ID_KSZ9563 0x1c 560b4490809SOleksij Rempel 5611ca6437fSArun Ramadoss /* Driver set switch broadcast storm protection at 10% rate. */ 5621ca6437fSArun Ramadoss #define BROADCAST_STORM_PROT_RATE 10 5631ca6437fSArun Ramadoss 5641ca6437fSArun Ramadoss /* 148,800 frames * 67 ms / 100 */ 5651ca6437fSArun Ramadoss #define BROADCAST_STORM_VALUE 9969 5661ca6437fSArun Ramadoss 5671ca6437fSArun Ramadoss #define BROADCAST_STORM_RATE_HI 0x07 5681ca6437fSArun Ramadoss #define BROADCAST_STORM_RATE_LO 0xFF 5691ca6437fSArun Ramadoss #define BROADCAST_STORM_RATE 0x07FF 5701ca6437fSArun Ramadoss 5710abab9f3SArun Ramadoss #define MULTICAST_STORM_DISABLE BIT(6) 5720abab9f3SArun Ramadoss 573ad08ac18SArun Ramadoss #define SW_START 0x01 574ad08ac18SArun Ramadoss 57546f80fa8SArun Ramadoss /* xMII configuration */ 5768560664fSArun Ramadoss #define P_MII_DUPLEX_M BIT(6) 577aa5b8b73SArun Ramadoss #define P_MII_100MBIT_M BIT(4) 578aa5b8b73SArun Ramadoss 57946f80fa8SArun Ramadoss #define P_GMII_1GBIT_M BIT(6) 580dc1c596eSArun Ramadoss #define P_RGMII_ID_IG_ENABLE BIT(4) 581dc1c596eSArun Ramadoss #define P_RGMII_ID_EG_ENABLE BIT(3) 5820ab7f6bfSArun Ramadoss #define P_MII_MAC_MODE BIT(2) 583dc1c596eSArun Ramadoss #define P_MII_SEL_M 0x3 58446f80fa8SArun Ramadoss 585ff319a64SArun Ramadoss /* Interrupt */ 586e1add7ddSArun Ramadoss #define REG_SW_PORT_INT_STATUS__1 0x001B 587e1add7ddSArun Ramadoss #define REG_SW_PORT_INT_MASK__1 0x001F 588ff319a64SArun Ramadoss 589ff319a64SArun Ramadoss #define REG_PORT_INT_STATUS 0x001B 590ff319a64SArun Ramadoss #define REG_PORT_INT_MASK 0x001F 591ff319a64SArun Ramadoss 592ff319a64SArun Ramadoss #define PORT_SRC_PHY_INT 1 593ff319a64SArun Ramadoss 594838c19f8SOleksij Rempel #define KSZ9477_MAX_FRAME_SIZE 9000 595838c19f8SOleksij Rempel 596255b59adSMarek Vasut /* Regmap tables generation */ 597255b59adSMarek Vasut #define KSZ_SPI_OP_RD 3 598255b59adSMarek Vasut #define KSZ_SPI_OP_WR 2 599255b59adSMarek Vasut 60020e03777STristram Ha #define swabnot_used(x) 0 60120e03777STristram Ha 602255b59adSMarek Vasut #define KSZ_SPI_OP_FLAG_MASK(opcode, swp, regbits, regpad) \ 603255b59adSMarek Vasut swab##swp((opcode) << ((regbits) + (regpad))) 604255b59adSMarek Vasut 605255b59adSMarek Vasut #define KSZ_REGMAP_ENTRY(width, swp, regbits, regpad, regalign) \ 606255b59adSMarek Vasut { \ 6075f81d545SGeorge McCollister .name = #width, \ 608255b59adSMarek Vasut .val_bits = (width), \ 609a3aa6e65SMarek Vasut .reg_stride = 1, \ 610255b59adSMarek Vasut .reg_bits = (regbits) + (regalign), \ 611255b59adSMarek Vasut .pad_bits = (regpad), \ 612255b59adSMarek Vasut .max_register = BIT(regbits) - 1, \ 613255b59adSMarek Vasut .cache_type = REGCACHE_NONE, \ 614255b59adSMarek Vasut .read_flag_mask = \ 615255b59adSMarek Vasut KSZ_SPI_OP_FLAG_MASK(KSZ_SPI_OP_RD, swp, \ 616255b59adSMarek Vasut regbits, regpad), \ 617255b59adSMarek Vasut .write_flag_mask = \ 618255b59adSMarek Vasut KSZ_SPI_OP_FLAG_MASK(KSZ_SPI_OP_WR, swp, \ 619255b59adSMarek Vasut regbits, regpad), \ 620013572a2SMarek Vasut .lock = ksz_regmap_lock, \ 621013572a2SMarek Vasut .unlock = ksz_regmap_unlock, \ 622255b59adSMarek Vasut .reg_format_endian = REGMAP_ENDIAN_BIG, \ 623255b59adSMarek Vasut .val_format_endian = REGMAP_ENDIAN_BIG \ 624255b59adSMarek Vasut } 625255b59adSMarek Vasut 626255b59adSMarek Vasut #define KSZ_REGMAP_TABLE(ksz, swp, regbits, regpad, regalign) \ 627255b59adSMarek Vasut static const struct regmap_config ksz##_regmap_config[] = { \ 628255b59adSMarek Vasut KSZ_REGMAP_ENTRY(8, swp, (regbits), (regpad), (regalign)), \ 629255b59adSMarek Vasut KSZ_REGMAP_ENTRY(16, swp, (regbits), (regpad), (regalign)), \ 630255b59adSMarek Vasut KSZ_REGMAP_ENTRY(32, swp, (regbits), (regpad), (regalign)), \ 631255b59adSMarek Vasut } 632255b59adSMarek Vasut 633c2e86691STristram Ha #endif 634