1b31141d3SNishad Kamdar /* SPDX-License-Identifier: GPL-2.0 */ 2b31141d3SNishad Kamdar /* Microchip switch driver common header 3c2e86691STristram Ha * 47c6ff470STristram Ha * Copyright (C) 2017-2019 Microchip Technology Inc. 5c2e86691STristram Ha */ 6c2e86691STristram Ha 7c2e86691STristram Ha #ifndef __KSZ_COMMON_H 8c2e86691STristram Ha #define __KSZ_COMMON_H 9c2e86691STristram Ha 106a7abc61SMarek Vasut #include <linux/etherdevice.h> 116a7abc61SMarek Vasut #include <linux/kernel.h> 126a7abc61SMarek Vasut #include <linux/mutex.h> 136a7abc61SMarek Vasut #include <linux/phy.h> 14ee394feaSMarek Vasut #include <linux/regmap.h> 156a7abc61SMarek Vasut #include <net/dsa.h> 166a7abc61SMarek Vasut 1765ac79e1SArun Ramadoss #define KSZ_MAX_NUM_PORTS 8 1865ac79e1SArun Ramadoss 196a7abc61SMarek Vasut struct vlan_table { 206a7abc61SMarek Vasut u32 table[3]; 216a7abc61SMarek Vasut }; 226a7abc61SMarek Vasut 236a7abc61SMarek Vasut struct ksz_port_mib { 246a7abc61SMarek Vasut struct mutex cnt_mutex; /* structure access */ 256a7abc61SMarek Vasut u8 cnt_ptr; 266a7abc61SMarek Vasut u64 *counters; 27a7f4f13aSOleksij Rempel struct rtnl_link_stats64 stats64; 28a7f4f13aSOleksij Rempel struct spinlock stats64_lock; 296a7abc61SMarek Vasut }; 306a7abc61SMarek Vasut 31a530e6f2SArun Ramadoss struct ksz_mib_names { 32a530e6f2SArun Ramadoss int index; 33a530e6f2SArun Ramadoss char string[ETH_GSTRING_LEN]; 34a530e6f2SArun Ramadoss }; 35a530e6f2SArun Ramadoss 36462d5250SArun Ramadoss struct ksz_chip_data { 37462d5250SArun Ramadoss u32 chip_id; 38462d5250SArun Ramadoss const char *dev_name; 39462d5250SArun Ramadoss int num_vlans; 40462d5250SArun Ramadoss int num_alus; 41462d5250SArun Ramadoss int num_statics; 42462d5250SArun Ramadoss int cpu_ports; 43462d5250SArun Ramadoss int port_cnt; 446ec23aaaSArun Ramadoss const struct ksz_dev_ops *ops; 45462d5250SArun Ramadoss bool phy_errata_9477; 46462d5250SArun Ramadoss bool ksz87xx_eee_link_erratum; 47a530e6f2SArun Ramadoss const struct ksz_mib_names *mib_names; 48a530e6f2SArun Ramadoss int mib_cnt; 49a530e6f2SArun Ramadoss u8 reg_mib_cnt; 50*486f9ca7SArun Ramadoss const u8 *regs; 51e593df51SArun Ramadoss int stp_ctrl_reg; 521ca6437fSArun Ramadoss int broadcast_ctrl_reg; 530abab9f3SArun Ramadoss int multicast_ctrl_reg; 54ad08ac18SArun Ramadoss int start_ctrl_reg; 5565ac79e1SArun Ramadoss bool supports_mii[KSZ_MAX_NUM_PORTS]; 5665ac79e1SArun Ramadoss bool supports_rmii[KSZ_MAX_NUM_PORTS]; 5765ac79e1SArun Ramadoss bool supports_rgmii[KSZ_MAX_NUM_PORTS]; 5865ac79e1SArun Ramadoss bool internal_phy[KSZ_MAX_NUM_PORTS]; 59462d5250SArun Ramadoss }; 60462d5250SArun Ramadoss 616a7abc61SMarek Vasut struct ksz_port { 628f4f58f8SBen Hutchings bool remove_tag; /* Remove Tag flag set, for ksz8795 only */ 636a7abc61SMarek Vasut int stp_state; 646a7abc61SMarek Vasut struct phy_device phydev; 656a7abc61SMarek Vasut 666a7abc61SMarek Vasut u32 on:1; /* port is not disabled by hardware */ 676a7abc61SMarek Vasut u32 phy:1; /* port has a PHY */ 686a7abc61SMarek Vasut u32 fiber:1; /* port is fiber */ 696a7abc61SMarek Vasut u32 sgmii:1; /* port is SGMII */ 706a7abc61SMarek Vasut u32 force:1; 716a7abc61SMarek Vasut u32 read:1; /* read MIB counters in background */ 726a7abc61SMarek Vasut u32 freeze:1; /* MIB counter freeze is enabled */ 736a7abc61SMarek Vasut 746a7abc61SMarek Vasut struct ksz_port_mib mib; 75edecfa98SHelmut Grohne phy_interface_t interface; 76e18058eaSOleksij Rempel u16 max_frame; 776a7abc61SMarek Vasut }; 786a7abc61SMarek Vasut 796a7abc61SMarek Vasut struct ksz_device { 806a7abc61SMarek Vasut struct dsa_switch *ds; 816a7abc61SMarek Vasut struct ksz_platform_data *pdata; 82462d5250SArun Ramadoss const struct ksz_chip_data *info; 836a7abc61SMarek Vasut 846a7abc61SMarek Vasut struct mutex dev_mutex; /* device access */ 85013572a2SMarek Vasut struct mutex regmap_mutex; /* regmap access */ 866a7abc61SMarek Vasut struct mutex alu_mutex; /* ALU access */ 876a7abc61SMarek Vasut struct mutex vlan_mutex; /* vlan access */ 886a7abc61SMarek Vasut const struct ksz_dev_ops *dev_ops; 896a7abc61SMarek Vasut 906a7abc61SMarek Vasut struct device *dev; 916a7abc61SMarek Vasut struct regmap *regmap[3]; 926a7abc61SMarek Vasut 936a7abc61SMarek Vasut void *priv; 946a7abc61SMarek Vasut 956a7abc61SMarek Vasut struct gpio_desc *reset_gpio; /* Optional reset GPIO */ 966a7abc61SMarek Vasut 976a7abc61SMarek Vasut /* chip specific data */ 986a7abc61SMarek Vasut u32 chip_id; 9991a98917SArun Ramadoss u8 chip_rev; 1006a7abc61SMarek Vasut int cpu_port; /* port connected to CPU */ 1016a7abc61SMarek Vasut int phy_port_cnt; 102edecfa98SHelmut Grohne phy_interface_t compat_interface; 1036a7abc61SMarek Vasut bool synclko_125; 10448bf8b8aSRobert Hancock bool synclko_disable; 1056a7abc61SMarek Vasut 1066a7abc61SMarek Vasut struct vlan_table *vlan_cache; 1076a7abc61SMarek Vasut 1086a7abc61SMarek Vasut struct ksz_port *ports; 109469b390eSGeorge McCollister struct delayed_work mib_read; 1106a7abc61SMarek Vasut unsigned long mib_read_interval; 1116a7abc61SMarek Vasut u16 mirror_rx; 1126a7abc61SMarek Vasut u16 mirror_tx; 1136a7abc61SMarek Vasut u32 features; /* chip specific features */ 1146a7abc61SMarek Vasut u16 port_mask; 1156a7abc61SMarek Vasut }; 1166a7abc61SMarek Vasut 117462d5250SArun Ramadoss /* List of supported models */ 118462d5250SArun Ramadoss enum ksz_model { 119462d5250SArun Ramadoss KSZ8795, 120462d5250SArun Ramadoss KSZ8794, 121462d5250SArun Ramadoss KSZ8765, 122462d5250SArun Ramadoss KSZ8830, 123462d5250SArun Ramadoss KSZ9477, 124462d5250SArun Ramadoss KSZ9897, 125462d5250SArun Ramadoss KSZ9893, 126462d5250SArun Ramadoss KSZ9567, 127462d5250SArun Ramadoss LAN9370, 128462d5250SArun Ramadoss LAN9371, 129462d5250SArun Ramadoss LAN9372, 130462d5250SArun Ramadoss LAN9373, 131462d5250SArun Ramadoss LAN9374, 132462d5250SArun Ramadoss }; 133462d5250SArun Ramadoss 134462d5250SArun Ramadoss enum ksz_chip_id { 135462d5250SArun Ramadoss KSZ8795_CHIP_ID = 0x8795, 136462d5250SArun Ramadoss KSZ8794_CHIP_ID = 0x8794, 137462d5250SArun Ramadoss KSZ8765_CHIP_ID = 0x8765, 138462d5250SArun Ramadoss KSZ8830_CHIP_ID = 0x8830, 139462d5250SArun Ramadoss KSZ9477_CHIP_ID = 0x00947700, 140462d5250SArun Ramadoss KSZ9897_CHIP_ID = 0x00989700, 141462d5250SArun Ramadoss KSZ9893_CHIP_ID = 0x00989300, 142462d5250SArun Ramadoss KSZ9567_CHIP_ID = 0x00956700, 143462d5250SArun Ramadoss LAN9370_CHIP_ID = 0x00937000, 144462d5250SArun Ramadoss LAN9371_CHIP_ID = 0x00937100, 145462d5250SArun Ramadoss LAN9372_CHIP_ID = 0x00937200, 146462d5250SArun Ramadoss LAN9373_CHIP_ID = 0x00937300, 147462d5250SArun Ramadoss LAN9374_CHIP_ID = 0x00937400, 148462d5250SArun Ramadoss }; 149462d5250SArun Ramadoss 150*486f9ca7SArun Ramadoss enum ksz_regs { 151*486f9ca7SArun Ramadoss REG_IND_CTRL_0, 152*486f9ca7SArun Ramadoss REG_IND_DATA_8, 153*486f9ca7SArun Ramadoss REG_IND_DATA_CHECK, 154*486f9ca7SArun Ramadoss REG_IND_DATA_HI, 155*486f9ca7SArun Ramadoss REG_IND_DATA_LO, 156*486f9ca7SArun Ramadoss REG_IND_MIB_CHECK, 157*486f9ca7SArun Ramadoss REG_IND_BYTE, 158*486f9ca7SArun Ramadoss P_FORCE_CTRL, 159*486f9ca7SArun Ramadoss P_LINK_STATUS, 160*486f9ca7SArun Ramadoss P_LOCAL_CTRL, 161*486f9ca7SArun Ramadoss P_NEG_RESTART_CTRL, 162*486f9ca7SArun Ramadoss P_REMOTE_STATUS, 163*486f9ca7SArun Ramadoss P_SPEED_STATUS, 164*486f9ca7SArun Ramadoss S_TAIL_TAG_CTRL, 165*486f9ca7SArun Ramadoss }; 166*486f9ca7SArun Ramadoss 1676a7abc61SMarek Vasut struct alu_struct { 1686a7abc61SMarek Vasut /* entry 1 */ 1696a7abc61SMarek Vasut u8 is_static:1; 1706a7abc61SMarek Vasut u8 is_src_filter:1; 1716a7abc61SMarek Vasut u8 is_dst_filter:1; 1726a7abc61SMarek Vasut u8 prio_age:3; 1736a7abc61SMarek Vasut u32 _reserv_0_1:23; 1746a7abc61SMarek Vasut u8 mstp:3; 1756a7abc61SMarek Vasut /* entry 2 */ 1766a7abc61SMarek Vasut u8 is_override:1; 1776a7abc61SMarek Vasut u8 is_use_fid:1; 1786a7abc61SMarek Vasut u32 _reserv_1_1:23; 1796a7abc61SMarek Vasut u8 port_forward:7; 1806a7abc61SMarek Vasut /* entry 3 & 4*/ 1816a7abc61SMarek Vasut u32 _reserv_2_1:9; 1826a7abc61SMarek Vasut u8 fid:7; 1836a7abc61SMarek Vasut u8 mac[ETH_ALEN]; 1846a7abc61SMarek Vasut }; 1856a7abc61SMarek Vasut 1866a7abc61SMarek Vasut struct ksz_dev_ops { 187d2822e68SArun Ramadoss int (*setup)(struct dsa_switch *ds); 1886a7abc61SMarek Vasut u32 (*get_port_addr)(int port, int offset); 1896a7abc61SMarek Vasut void (*cfg_port_member)(struct ksz_device *dev, int port, u8 member); 1906a7abc61SMarek Vasut void (*flush_dyn_mac_table)(struct ksz_device *dev, int port); 1916a7abc61SMarek Vasut void (*port_cleanup)(struct ksz_device *dev, int port); 1926a7abc61SMarek Vasut void (*port_setup)(struct ksz_device *dev, int port, bool cpu_port); 1936a7abc61SMarek Vasut void (*r_phy)(struct ksz_device *dev, u16 phy, u16 reg, u16 *val); 1946a7abc61SMarek Vasut void (*w_phy)(struct ksz_device *dev, u16 phy, u16 reg, u16 val); 1956a7abc61SMarek Vasut void (*r_mib_cnt)(struct ksz_device *dev, int port, u16 addr, 1966a7abc61SMarek Vasut u64 *cnt); 1976a7abc61SMarek Vasut void (*r_mib_pkt)(struct ksz_device *dev, int port, u16 addr, 1986a7abc61SMarek Vasut u64 *dropped, u64 *cnt); 199a7f4f13aSOleksij Rempel void (*r_mib_stat64)(struct ksz_device *dev, int port); 200f0d997e3SArun Ramadoss int (*vlan_filtering)(struct ksz_device *dev, int port, 201f0d997e3SArun Ramadoss bool flag, struct netlink_ext_ack *extack); 202f0d997e3SArun Ramadoss int (*vlan_add)(struct ksz_device *dev, int port, 203f0d997e3SArun Ramadoss const struct switchdev_obj_port_vlan *vlan, 204f0d997e3SArun Ramadoss struct netlink_ext_ack *extack); 205f0d997e3SArun Ramadoss int (*vlan_del)(struct ksz_device *dev, int port, 206f0d997e3SArun Ramadoss const struct switchdev_obj_port_vlan *vlan); 20700a298bbSArun Ramadoss int (*mirror_add)(struct ksz_device *dev, int port, 20800a298bbSArun Ramadoss struct dsa_mall_mirror_tc_entry *mirror, 20900a298bbSArun Ramadoss bool ingress, struct netlink_ext_ack *extack); 21000a298bbSArun Ramadoss void (*mirror_del)(struct ksz_device *dev, int port, 21100a298bbSArun Ramadoss struct dsa_mall_mirror_tc_entry *mirror); 212e587be75SArun Ramadoss int (*fdb_add)(struct ksz_device *dev, int port, 213e587be75SArun Ramadoss const unsigned char *addr, u16 vid, struct dsa_db db); 214e587be75SArun Ramadoss int (*fdb_del)(struct ksz_device *dev, int port, 215e587be75SArun Ramadoss const unsigned char *addr, u16 vid, struct dsa_db db); 216e587be75SArun Ramadoss int (*fdb_dump)(struct ksz_device *dev, int port, 217e587be75SArun Ramadoss dsa_fdb_dump_cb_t *cb, void *data); 218980c7d17SArun Ramadoss int (*mdb_add)(struct ksz_device *dev, int port, 219980c7d17SArun Ramadoss const struct switchdev_obj_port_mdb *mdb, 220980c7d17SArun Ramadoss struct dsa_db db); 221980c7d17SArun Ramadoss int (*mdb_del)(struct ksz_device *dev, int port, 222980c7d17SArun Ramadoss const struct switchdev_obj_port_mdb *mdb, 223980c7d17SArun Ramadoss struct dsa_db db); 2247012033cSArun Ramadoss void (*get_caps)(struct ksz_device *dev, int port, 2257012033cSArun Ramadoss struct phylink_config *config); 2261fe94f54SArun Ramadoss int (*change_mtu)(struct ksz_device *dev, int port, int mtu); 2271fe94f54SArun Ramadoss int (*max_mtu)(struct ksz_device *dev, int port); 2286a7abc61SMarek Vasut void (*freeze_mib)(struct ksz_device *dev, int port, bool freeze); 2296a7abc61SMarek Vasut void (*port_init_cnt)(struct ksz_device *dev, int port); 230fb9324beSArun Ramadoss void (*config_cpu_port)(struct dsa_switch *ds); 231331d64f7SArun Ramadoss int (*enable_stp_addr)(struct ksz_device *dev); 232673b196fSArun Ramadoss int (*reset)(struct ksz_device *dev); 2336a7abc61SMarek Vasut int (*init)(struct ksz_device *dev); 2346a7abc61SMarek Vasut void (*exit)(struct ksz_device *dev); 2356a7abc61SMarek Vasut }; 2366a7abc61SMarek Vasut 2376a7abc61SMarek Vasut struct ksz_device *ksz_switch_alloc(struct device *base, void *priv); 2386ec23aaaSArun Ramadoss int ksz_switch_register(struct ksz_device *dev); 2396a7abc61SMarek Vasut void ksz_switch_remove(struct ksz_device *dev); 2406a7abc61SMarek Vasut 2417c6ff470STristram Ha void ksz_init_mib_timer(struct ksz_device *dev); 242c6101dd7SArun Ramadoss void ksz_r_mib_stats64(struct ksz_device *dev, int port); 243e593df51SArun Ramadoss void ksz_port_stp_state_set(struct dsa_switch *ds, int port, u8 state); 2441958eee8SArun Ramadoss extern const struct ksz_chip_data ksz_switch_chips[]; 245c2e86691STristram Ha 246c2e86691STristram Ha /* Common register access functions */ 247c2e86691STristram Ha 248c2e86691STristram Ha static inline int ksz_read8(struct ksz_device *dev, u32 reg, u8 *val) 249c2e86691STristram Ha { 250ee394feaSMarek Vasut unsigned int value; 251ee394feaSMarek Vasut int ret = regmap_read(dev->regmap[0], reg, &value); 252c2e86691STristram Ha 253ee394feaSMarek Vasut *val = value; 254c2e86691STristram Ha return ret; 255c2e86691STristram Ha } 256c2e86691STristram Ha 257c2e86691STristram Ha static inline int ksz_read16(struct ksz_device *dev, u32 reg, u16 *val) 258c2e86691STristram Ha { 259ee394feaSMarek Vasut unsigned int value; 260ee394feaSMarek Vasut int ret = regmap_read(dev->regmap[1], reg, &value); 261c2e86691STristram Ha 262ee394feaSMarek Vasut *val = value; 263c2e86691STristram Ha return ret; 264c2e86691STristram Ha } 265c2e86691STristram Ha 266c2e86691STristram Ha static inline int ksz_read32(struct ksz_device *dev, u32 reg, u32 *val) 267c2e86691STristram Ha { 268ee394feaSMarek Vasut unsigned int value; 269ee394feaSMarek Vasut int ret = regmap_read(dev->regmap[2], reg, &value); 270c2e86691STristram Ha 271ee394feaSMarek Vasut *val = value; 272c2e86691STristram Ha return ret; 273c2e86691STristram Ha } 274c2e86691STristram Ha 275e66f840cSTristram Ha static inline int ksz_read64(struct ksz_device *dev, u32 reg, u64 *val) 276e66f840cSTristram Ha { 277e66f840cSTristram Ha u32 value[2]; 278e66f840cSTristram Ha int ret; 279e66f840cSTristram Ha 280e66f840cSTristram Ha ret = regmap_bulk_read(dev->regmap[2], reg, value, 2); 281c34f674cSBen Hutchings if (!ret) 282c34f674cSBen Hutchings *val = (u64)value[0] << 32 | value[1]; 283e66f840cSTristram Ha 284e66f840cSTristram Ha return ret; 285e66f840cSTristram Ha } 286e66f840cSTristram Ha 287c2e86691STristram Ha static inline int ksz_write8(struct ksz_device *dev, u32 reg, u8 value) 288c2e86691STristram Ha { 289ee394feaSMarek Vasut return regmap_write(dev->regmap[0], reg, value); 290c2e86691STristram Ha } 291c2e86691STristram Ha 292c2e86691STristram Ha static inline int ksz_write16(struct ksz_device *dev, u32 reg, u16 value) 293c2e86691STristram Ha { 294ee394feaSMarek Vasut return regmap_write(dev->regmap[1], reg, value); 295c2e86691STristram Ha } 296c2e86691STristram Ha 297c2e86691STristram Ha static inline int ksz_write32(struct ksz_device *dev, u32 reg, u32 value) 298c2e86691STristram Ha { 299ee394feaSMarek Vasut return regmap_write(dev->regmap[2], reg, value); 300c2e86691STristram Ha } 301c2e86691STristram Ha 302e66f840cSTristram Ha static inline int ksz_write64(struct ksz_device *dev, u32 reg, u64 value) 303e66f840cSTristram Ha { 304e66f840cSTristram Ha u32 val[2]; 305e66f840cSTristram Ha 306e66f840cSTristram Ha /* Ick! ToDo: Add 64bit R/W to regmap on 32bit systems */ 307e66f840cSTristram Ha value = swab64(value); 308e66f840cSTristram Ha val[0] = swab32(value & 0xffffffffULL); 309e66f840cSTristram Ha val[1] = swab32(value >> 32ULL); 310e66f840cSTristram Ha 311e66f840cSTristram Ha return regmap_bulk_write(dev->regmap[2], reg, val, 2); 312e66f840cSTristram Ha } 313e66f840cSTristram Ha 314c2e86691STristram Ha static inline void ksz_pread8(struct ksz_device *dev, int port, int offset, 315c2e86691STristram Ha u8 *data) 316c2e86691STristram Ha { 317c2e86691STristram Ha ksz_read8(dev, dev->dev_ops->get_port_addr(port, offset), data); 318c2e86691STristram Ha } 319c2e86691STristram Ha 320c2e86691STristram Ha static inline void ksz_pread16(struct ksz_device *dev, int port, int offset, 321c2e86691STristram Ha u16 *data) 322c2e86691STristram Ha { 323c2e86691STristram Ha ksz_read16(dev, dev->dev_ops->get_port_addr(port, offset), data); 324c2e86691STristram Ha } 325c2e86691STristram Ha 326c2e86691STristram Ha static inline void ksz_pread32(struct ksz_device *dev, int port, int offset, 327c2e86691STristram Ha u32 *data) 328c2e86691STristram Ha { 329c2e86691STristram Ha ksz_read32(dev, dev->dev_ops->get_port_addr(port, offset), data); 330c2e86691STristram Ha } 331c2e86691STristram Ha 332c2e86691STristram Ha static inline void ksz_pwrite8(struct ksz_device *dev, int port, int offset, 333c2e86691STristram Ha u8 data) 334c2e86691STristram Ha { 335c2e86691STristram Ha ksz_write8(dev, dev->dev_ops->get_port_addr(port, offset), data); 336c2e86691STristram Ha } 337c2e86691STristram Ha 338c2e86691STristram Ha static inline void ksz_pwrite16(struct ksz_device *dev, int port, int offset, 339c2e86691STristram Ha u16 data) 340c2e86691STristram Ha { 341c2e86691STristram Ha ksz_write16(dev, dev->dev_ops->get_port_addr(port, offset), data); 342c2e86691STristram Ha } 343c2e86691STristram Ha 344c2e86691STristram Ha static inline void ksz_pwrite32(struct ksz_device *dev, int port, int offset, 345c2e86691STristram Ha u32 data) 346c2e86691STristram Ha { 347c2e86691STristram Ha ksz_write32(dev, dev->dev_ops->get_port_addr(port, offset), data); 348c2e86691STristram Ha } 349c2e86691STristram Ha 350013572a2SMarek Vasut static inline void ksz_regmap_lock(void *__mtx) 351013572a2SMarek Vasut { 352013572a2SMarek Vasut struct mutex *mtx = __mtx; 353013572a2SMarek Vasut mutex_lock(mtx); 354013572a2SMarek Vasut } 355013572a2SMarek Vasut 356013572a2SMarek Vasut static inline void ksz_regmap_unlock(void *__mtx) 357013572a2SMarek Vasut { 358013572a2SMarek Vasut struct mutex *mtx = __mtx; 359013572a2SMarek Vasut mutex_unlock(mtx); 360013572a2SMarek Vasut } 361013572a2SMarek Vasut 362de6dd626SArun Ramadoss /* STP State Defines */ 363de6dd626SArun Ramadoss #define PORT_TX_ENABLE BIT(2) 364de6dd626SArun Ramadoss #define PORT_RX_ENABLE BIT(1) 365de6dd626SArun Ramadoss #define PORT_LEARN_DISABLE BIT(0) 366de6dd626SArun Ramadoss 36791a98917SArun Ramadoss /* Switch ID Defines */ 36891a98917SArun Ramadoss #define REG_CHIP_ID0 0x00 36991a98917SArun Ramadoss 37091a98917SArun Ramadoss #define SW_FAMILY_ID_M GENMASK(15, 8) 37191a98917SArun Ramadoss #define KSZ87_FAMILY_ID 0x87 37291a98917SArun Ramadoss #define KSZ88_FAMILY_ID 0x88 37391a98917SArun Ramadoss 37491a98917SArun Ramadoss #define KSZ8_PORT_STATUS_0 0x08 37591a98917SArun Ramadoss #define KSZ8_PORT_FIBER_MODE BIT(7) 37691a98917SArun Ramadoss 37791a98917SArun Ramadoss #define SW_CHIP_ID_M GENMASK(7, 4) 37891a98917SArun Ramadoss #define KSZ87_CHIP_ID_94 0x6 37991a98917SArun Ramadoss #define KSZ87_CHIP_ID_95 0x9 38091a98917SArun Ramadoss #define KSZ88_CHIP_ID_63 0x3 38191a98917SArun Ramadoss 38291a98917SArun Ramadoss #define SW_REV_ID_M GENMASK(7, 4) 38391a98917SArun Ramadoss 3841ca6437fSArun Ramadoss /* Driver set switch broadcast storm protection at 10% rate. */ 3851ca6437fSArun Ramadoss #define BROADCAST_STORM_PROT_RATE 10 3861ca6437fSArun Ramadoss 3871ca6437fSArun Ramadoss /* 148,800 frames * 67 ms / 100 */ 3881ca6437fSArun Ramadoss #define BROADCAST_STORM_VALUE 9969 3891ca6437fSArun Ramadoss 3901ca6437fSArun Ramadoss #define BROADCAST_STORM_RATE_HI 0x07 3911ca6437fSArun Ramadoss #define BROADCAST_STORM_RATE_LO 0xFF 3921ca6437fSArun Ramadoss #define BROADCAST_STORM_RATE 0x07FF 3931ca6437fSArun Ramadoss 3940abab9f3SArun Ramadoss #define MULTICAST_STORM_DISABLE BIT(6) 3950abab9f3SArun Ramadoss 396ad08ac18SArun Ramadoss #define SW_START 0x01 397ad08ac18SArun Ramadoss 398255b59adSMarek Vasut /* Regmap tables generation */ 399255b59adSMarek Vasut #define KSZ_SPI_OP_RD 3 400255b59adSMarek Vasut #define KSZ_SPI_OP_WR 2 401255b59adSMarek Vasut 40220e03777STristram Ha #define swabnot_used(x) 0 40320e03777STristram Ha 404255b59adSMarek Vasut #define KSZ_SPI_OP_FLAG_MASK(opcode, swp, regbits, regpad) \ 405255b59adSMarek Vasut swab##swp((opcode) << ((regbits) + (regpad))) 406255b59adSMarek Vasut 407255b59adSMarek Vasut #define KSZ_REGMAP_ENTRY(width, swp, regbits, regpad, regalign) \ 408255b59adSMarek Vasut { \ 4095f81d545SGeorge McCollister .name = #width, \ 410255b59adSMarek Vasut .val_bits = (width), \ 411a3aa6e65SMarek Vasut .reg_stride = 1, \ 412255b59adSMarek Vasut .reg_bits = (regbits) + (regalign), \ 413255b59adSMarek Vasut .pad_bits = (regpad), \ 414255b59adSMarek Vasut .max_register = BIT(regbits) - 1, \ 415255b59adSMarek Vasut .cache_type = REGCACHE_NONE, \ 416255b59adSMarek Vasut .read_flag_mask = \ 417255b59adSMarek Vasut KSZ_SPI_OP_FLAG_MASK(KSZ_SPI_OP_RD, swp, \ 418255b59adSMarek Vasut regbits, regpad), \ 419255b59adSMarek Vasut .write_flag_mask = \ 420255b59adSMarek Vasut KSZ_SPI_OP_FLAG_MASK(KSZ_SPI_OP_WR, swp, \ 421255b59adSMarek Vasut regbits, regpad), \ 422013572a2SMarek Vasut .lock = ksz_regmap_lock, \ 423013572a2SMarek Vasut .unlock = ksz_regmap_unlock, \ 424255b59adSMarek Vasut .reg_format_endian = REGMAP_ENDIAN_BIG, \ 425255b59adSMarek Vasut .val_format_endian = REGMAP_ENDIAN_BIG \ 426255b59adSMarek Vasut } 427255b59adSMarek Vasut 428255b59adSMarek Vasut #define KSZ_REGMAP_TABLE(ksz, swp, regbits, regpad, regalign) \ 429255b59adSMarek Vasut static const struct regmap_config ksz##_regmap_config[] = { \ 430255b59adSMarek Vasut KSZ_REGMAP_ENTRY(8, swp, (regbits), (regpad), (regalign)), \ 431255b59adSMarek Vasut KSZ_REGMAP_ENTRY(16, swp, (regbits), (regpad), (regalign)), \ 432255b59adSMarek Vasut KSZ_REGMAP_ENTRY(32, swp, (regbits), (regpad), (regalign)), \ 433255b59adSMarek Vasut } 434255b59adSMarek Vasut 435c2e86691STristram Ha #endif 436