xref: /openbmc/linux/drivers/net/dsa/microchip/ksz_common.h (revision 46f80fa8981bcbb0ab522b34c919d0186a0cff02)
1b31141d3SNishad Kamdar /* SPDX-License-Identifier: GPL-2.0 */
2b31141d3SNishad Kamdar /* Microchip switch driver common header
3c2e86691STristram Ha  *
47c6ff470STristram Ha  * Copyright (C) 2017-2019 Microchip Technology Inc.
5c2e86691STristram Ha  */
6c2e86691STristram Ha 
7c2e86691STristram Ha #ifndef __KSZ_COMMON_H
8c2e86691STristram Ha #define __KSZ_COMMON_H
9c2e86691STristram Ha 
106a7abc61SMarek Vasut #include <linux/etherdevice.h>
116a7abc61SMarek Vasut #include <linux/kernel.h>
126a7abc61SMarek Vasut #include <linux/mutex.h>
136a7abc61SMarek Vasut #include <linux/phy.h>
14ee394feaSMarek Vasut #include <linux/regmap.h>
156a7abc61SMarek Vasut #include <net/dsa.h>
166a7abc61SMarek Vasut 
1765ac79e1SArun Ramadoss #define KSZ_MAX_NUM_PORTS 8
1865ac79e1SArun Ramadoss 
196a7abc61SMarek Vasut struct vlan_table {
206a7abc61SMarek Vasut 	u32 table[3];
216a7abc61SMarek Vasut };
226a7abc61SMarek Vasut 
236a7abc61SMarek Vasut struct ksz_port_mib {
246a7abc61SMarek Vasut 	struct mutex cnt_mutex;		/* structure access */
256a7abc61SMarek Vasut 	u8 cnt_ptr;
266a7abc61SMarek Vasut 	u64 *counters;
27a7f4f13aSOleksij Rempel 	struct rtnl_link_stats64 stats64;
28c4748ff6SOleksij Rempel 	struct ethtool_pause_stats pause_stats;
29a7f4f13aSOleksij Rempel 	struct spinlock stats64_lock;
306a7abc61SMarek Vasut };
316a7abc61SMarek Vasut 
32a530e6f2SArun Ramadoss struct ksz_mib_names {
33a530e6f2SArun Ramadoss 	int index;
34a530e6f2SArun Ramadoss 	char string[ETH_GSTRING_LEN];
35a530e6f2SArun Ramadoss };
36a530e6f2SArun Ramadoss 
37462d5250SArun Ramadoss struct ksz_chip_data {
38462d5250SArun Ramadoss 	u32 chip_id;
39462d5250SArun Ramadoss 	const char *dev_name;
40462d5250SArun Ramadoss 	int num_vlans;
41462d5250SArun Ramadoss 	int num_alus;
42462d5250SArun Ramadoss 	int num_statics;
43462d5250SArun Ramadoss 	int cpu_ports;
44462d5250SArun Ramadoss 	int port_cnt;
456ec23aaaSArun Ramadoss 	const struct ksz_dev_ops *ops;
46462d5250SArun Ramadoss 	bool phy_errata_9477;
47462d5250SArun Ramadoss 	bool ksz87xx_eee_link_erratum;
48a530e6f2SArun Ramadoss 	const struct ksz_mib_names *mib_names;
49a530e6f2SArun Ramadoss 	int mib_cnt;
50a530e6f2SArun Ramadoss 	u8 reg_mib_cnt;
51a02579dfSArun Ramadoss 	const u16 *regs;
52d23a5e18SArun Ramadoss 	const u32 *masks;
5334e48383SArun Ramadoss 	const u8 *shifts;
54*46f80fa8SArun Ramadoss 	const u8 *xmii_ctrl1;
55e593df51SArun Ramadoss 	int stp_ctrl_reg;
561ca6437fSArun Ramadoss 	int broadcast_ctrl_reg;
570abab9f3SArun Ramadoss 	int multicast_ctrl_reg;
58ad08ac18SArun Ramadoss 	int start_ctrl_reg;
5965ac79e1SArun Ramadoss 	bool supports_mii[KSZ_MAX_NUM_PORTS];
6065ac79e1SArun Ramadoss 	bool supports_rmii[KSZ_MAX_NUM_PORTS];
6165ac79e1SArun Ramadoss 	bool supports_rgmii[KSZ_MAX_NUM_PORTS];
6265ac79e1SArun Ramadoss 	bool internal_phy[KSZ_MAX_NUM_PORTS];
63462d5250SArun Ramadoss };
64462d5250SArun Ramadoss 
656a7abc61SMarek Vasut struct ksz_port {
668f4f58f8SBen Hutchings 	bool remove_tag;		/* Remove Tag flag set, for ksz8795 only */
676a7abc61SMarek Vasut 	int stp_state;
686a7abc61SMarek Vasut 	struct phy_device phydev;
696a7abc61SMarek Vasut 
706a7abc61SMarek Vasut 	u32 on:1;			/* port is not disabled by hardware */
716a7abc61SMarek Vasut 	u32 phy:1;			/* port has a PHY */
726a7abc61SMarek Vasut 	u32 fiber:1;			/* port is fiber */
736a7abc61SMarek Vasut 	u32 sgmii:1;			/* port is SGMII */
746a7abc61SMarek Vasut 	u32 force:1;
756a7abc61SMarek Vasut 	u32 read:1;			/* read MIB counters in background */
766a7abc61SMarek Vasut 	u32 freeze:1;			/* MIB counter freeze is enabled */
776a7abc61SMarek Vasut 
786a7abc61SMarek Vasut 	struct ksz_port_mib mib;
79edecfa98SHelmut Grohne 	phy_interface_t interface;
80e18058eaSOleksij Rempel 	u16 max_frame;
816a7abc61SMarek Vasut };
826a7abc61SMarek Vasut 
836a7abc61SMarek Vasut struct ksz_device {
846a7abc61SMarek Vasut 	struct dsa_switch *ds;
856a7abc61SMarek Vasut 	struct ksz_platform_data *pdata;
86462d5250SArun Ramadoss 	const struct ksz_chip_data *info;
876a7abc61SMarek Vasut 
886a7abc61SMarek Vasut 	struct mutex dev_mutex;		/* device access */
89013572a2SMarek Vasut 	struct mutex regmap_mutex;	/* regmap access */
906a7abc61SMarek Vasut 	struct mutex alu_mutex;		/* ALU access */
916a7abc61SMarek Vasut 	struct mutex vlan_mutex;	/* vlan access */
926a7abc61SMarek Vasut 	const struct ksz_dev_ops *dev_ops;
936a7abc61SMarek Vasut 
946a7abc61SMarek Vasut 	struct device *dev;
956a7abc61SMarek Vasut 	struct regmap *regmap[3];
966a7abc61SMarek Vasut 
976a7abc61SMarek Vasut 	void *priv;
986a7abc61SMarek Vasut 
996a7abc61SMarek Vasut 	struct gpio_desc *reset_gpio;	/* Optional reset GPIO */
1006a7abc61SMarek Vasut 
1016a7abc61SMarek Vasut 	/* chip specific data */
1026a7abc61SMarek Vasut 	u32 chip_id;
10391a98917SArun Ramadoss 	u8 chip_rev;
1046a7abc61SMarek Vasut 	int cpu_port;			/* port connected to CPU */
1056a7abc61SMarek Vasut 	int phy_port_cnt;
106edecfa98SHelmut Grohne 	phy_interface_t compat_interface;
1076a7abc61SMarek Vasut 	bool synclko_125;
10848bf8b8aSRobert Hancock 	bool synclko_disable;
1096a7abc61SMarek Vasut 
1106a7abc61SMarek Vasut 	struct vlan_table *vlan_cache;
1116a7abc61SMarek Vasut 
1126a7abc61SMarek Vasut 	struct ksz_port *ports;
113469b390eSGeorge McCollister 	struct delayed_work mib_read;
1146a7abc61SMarek Vasut 	unsigned long mib_read_interval;
1156a7abc61SMarek Vasut 	u16 mirror_rx;
1166a7abc61SMarek Vasut 	u16 mirror_tx;
1176a7abc61SMarek Vasut 	u32 features;			/* chip specific features */
1186a7abc61SMarek Vasut 	u16 port_mask;
1196a7abc61SMarek Vasut };
1206a7abc61SMarek Vasut 
121462d5250SArun Ramadoss /* List of supported models */
122462d5250SArun Ramadoss enum ksz_model {
123462d5250SArun Ramadoss 	KSZ8795,
124462d5250SArun Ramadoss 	KSZ8794,
125462d5250SArun Ramadoss 	KSZ8765,
126462d5250SArun Ramadoss 	KSZ8830,
127462d5250SArun Ramadoss 	KSZ9477,
128462d5250SArun Ramadoss 	KSZ9897,
129462d5250SArun Ramadoss 	KSZ9893,
130462d5250SArun Ramadoss 	KSZ9567,
131462d5250SArun Ramadoss 	LAN9370,
132462d5250SArun Ramadoss 	LAN9371,
133462d5250SArun Ramadoss 	LAN9372,
134462d5250SArun Ramadoss 	LAN9373,
135462d5250SArun Ramadoss 	LAN9374,
136462d5250SArun Ramadoss };
137462d5250SArun Ramadoss 
138462d5250SArun Ramadoss enum ksz_chip_id {
139462d5250SArun Ramadoss 	KSZ8795_CHIP_ID = 0x8795,
140462d5250SArun Ramadoss 	KSZ8794_CHIP_ID = 0x8794,
141462d5250SArun Ramadoss 	KSZ8765_CHIP_ID = 0x8765,
142462d5250SArun Ramadoss 	KSZ8830_CHIP_ID = 0x8830,
143462d5250SArun Ramadoss 	KSZ9477_CHIP_ID = 0x00947700,
144462d5250SArun Ramadoss 	KSZ9897_CHIP_ID = 0x00989700,
145462d5250SArun Ramadoss 	KSZ9893_CHIP_ID = 0x00989300,
146462d5250SArun Ramadoss 	KSZ9567_CHIP_ID = 0x00956700,
147462d5250SArun Ramadoss 	LAN9370_CHIP_ID = 0x00937000,
148462d5250SArun Ramadoss 	LAN9371_CHIP_ID = 0x00937100,
149462d5250SArun Ramadoss 	LAN9372_CHIP_ID = 0x00937200,
150462d5250SArun Ramadoss 	LAN9373_CHIP_ID = 0x00937300,
151462d5250SArun Ramadoss 	LAN9374_CHIP_ID = 0x00937400,
152462d5250SArun Ramadoss };
153462d5250SArun Ramadoss 
154486f9ca7SArun Ramadoss enum ksz_regs {
155486f9ca7SArun Ramadoss 	REG_IND_CTRL_0,
156486f9ca7SArun Ramadoss 	REG_IND_DATA_8,
157486f9ca7SArun Ramadoss 	REG_IND_DATA_CHECK,
158486f9ca7SArun Ramadoss 	REG_IND_DATA_HI,
159486f9ca7SArun Ramadoss 	REG_IND_DATA_LO,
160486f9ca7SArun Ramadoss 	REG_IND_MIB_CHECK,
161486f9ca7SArun Ramadoss 	REG_IND_BYTE,
162486f9ca7SArun Ramadoss 	P_FORCE_CTRL,
163486f9ca7SArun Ramadoss 	P_LINK_STATUS,
164486f9ca7SArun Ramadoss 	P_LOCAL_CTRL,
165486f9ca7SArun Ramadoss 	P_NEG_RESTART_CTRL,
166486f9ca7SArun Ramadoss 	P_REMOTE_STATUS,
167486f9ca7SArun Ramadoss 	P_SPEED_STATUS,
168486f9ca7SArun Ramadoss 	S_TAIL_TAG_CTRL,
1696877102fSArun Ramadoss 	P_STP_CTRL,
1709d95329cSArun Ramadoss 	S_START_CTRL,
1719d95329cSArun Ramadoss 	S_BROADCAST_CTRL,
1729d95329cSArun Ramadoss 	S_MULTICAST_CTRL,
173*46f80fa8SArun Ramadoss 	P_XMII_CTRL_1,
174486f9ca7SArun Ramadoss };
175486f9ca7SArun Ramadoss 
176d23a5e18SArun Ramadoss enum ksz_masks {
177d23a5e18SArun Ramadoss 	PORT_802_1P_REMAPPING,
178d23a5e18SArun Ramadoss 	SW_TAIL_TAG_ENABLE,
179d23a5e18SArun Ramadoss 	MIB_COUNTER_OVERFLOW,
180d23a5e18SArun Ramadoss 	MIB_COUNTER_VALID,
181d23a5e18SArun Ramadoss 	VLAN_TABLE_FID,
182d23a5e18SArun Ramadoss 	VLAN_TABLE_MEMBERSHIP,
183d23a5e18SArun Ramadoss 	VLAN_TABLE_VALID,
184d23a5e18SArun Ramadoss 	STATIC_MAC_TABLE_VALID,
185d23a5e18SArun Ramadoss 	STATIC_MAC_TABLE_USE_FID,
186d23a5e18SArun Ramadoss 	STATIC_MAC_TABLE_FID,
187d23a5e18SArun Ramadoss 	STATIC_MAC_TABLE_OVERRIDE,
188d23a5e18SArun Ramadoss 	STATIC_MAC_TABLE_FWD_PORTS,
189d23a5e18SArun Ramadoss 	DYNAMIC_MAC_TABLE_ENTRIES_H,
190d23a5e18SArun Ramadoss 	DYNAMIC_MAC_TABLE_MAC_EMPTY,
191d23a5e18SArun Ramadoss 	DYNAMIC_MAC_TABLE_NOT_READY,
192d23a5e18SArun Ramadoss 	DYNAMIC_MAC_TABLE_ENTRIES,
193d23a5e18SArun Ramadoss 	DYNAMIC_MAC_TABLE_FID,
194d23a5e18SArun Ramadoss 	DYNAMIC_MAC_TABLE_SRC_PORT,
195d23a5e18SArun Ramadoss 	DYNAMIC_MAC_TABLE_TIMESTAMP,
196457c182aSArun Ramadoss 	ALU_STAT_WRITE,
197457c182aSArun Ramadoss 	ALU_STAT_READ,
198d23a5e18SArun Ramadoss };
199d23a5e18SArun Ramadoss 
20034e48383SArun Ramadoss enum ksz_shifts {
20134e48383SArun Ramadoss 	VLAN_TABLE_MEMBERSHIP_S,
20234e48383SArun Ramadoss 	VLAN_TABLE,
20334e48383SArun Ramadoss 	STATIC_MAC_FWD_PORTS,
20434e48383SArun Ramadoss 	STATIC_MAC_FID,
20534e48383SArun Ramadoss 	DYNAMIC_MAC_ENTRIES_H,
20634e48383SArun Ramadoss 	DYNAMIC_MAC_ENTRIES,
20734e48383SArun Ramadoss 	DYNAMIC_MAC_FID,
20834e48383SArun Ramadoss 	DYNAMIC_MAC_TIMESTAMP,
20934e48383SArun Ramadoss 	DYNAMIC_MAC_SRC_PORT,
210457c182aSArun Ramadoss 	ALU_STAT_INDEX,
21134e48383SArun Ramadoss };
21234e48383SArun Ramadoss 
213*46f80fa8SArun Ramadoss enum ksz_xmii_ctrl1 {
214*46f80fa8SArun Ramadoss 	P_GMII_1GBIT,
215*46f80fa8SArun Ramadoss 	P_GMII_NOT_1GBIT,
216*46f80fa8SArun Ramadoss };
217*46f80fa8SArun Ramadoss 
2186a7abc61SMarek Vasut struct alu_struct {
2196a7abc61SMarek Vasut 	/* entry 1 */
2206a7abc61SMarek Vasut 	u8	is_static:1;
2216a7abc61SMarek Vasut 	u8	is_src_filter:1;
2226a7abc61SMarek Vasut 	u8	is_dst_filter:1;
2236a7abc61SMarek Vasut 	u8	prio_age:3;
2246a7abc61SMarek Vasut 	u32	_reserv_0_1:23;
2256a7abc61SMarek Vasut 	u8	mstp:3;
2266a7abc61SMarek Vasut 	/* entry 2 */
2276a7abc61SMarek Vasut 	u8	is_override:1;
2286a7abc61SMarek Vasut 	u8	is_use_fid:1;
2296a7abc61SMarek Vasut 	u32	_reserv_1_1:23;
2306a7abc61SMarek Vasut 	u8	port_forward:7;
2316a7abc61SMarek Vasut 	/* entry 3 & 4*/
2326a7abc61SMarek Vasut 	u32	_reserv_2_1:9;
2336a7abc61SMarek Vasut 	u8	fid:7;
2346a7abc61SMarek Vasut 	u8	mac[ETH_ALEN];
2356a7abc61SMarek Vasut };
2366a7abc61SMarek Vasut 
2376a7abc61SMarek Vasut struct ksz_dev_ops {
238d2822e68SArun Ramadoss 	int (*setup)(struct dsa_switch *ds);
2396a7abc61SMarek Vasut 	u32 (*get_port_addr)(int port, int offset);
2406a7abc61SMarek Vasut 	void (*cfg_port_member)(struct ksz_device *dev, int port, u8 member);
2416a7abc61SMarek Vasut 	void (*flush_dyn_mac_table)(struct ksz_device *dev, int port);
2426a7abc61SMarek Vasut 	void (*port_cleanup)(struct ksz_device *dev, int port);
2436a7abc61SMarek Vasut 	void (*port_setup)(struct ksz_device *dev, int port, bool cpu_port);
2446a7abc61SMarek Vasut 	void (*r_phy)(struct ksz_device *dev, u16 phy, u16 reg, u16 *val);
2456a7abc61SMarek Vasut 	void (*w_phy)(struct ksz_device *dev, u16 phy, u16 reg, u16 val);
2466a7abc61SMarek Vasut 	void (*r_mib_cnt)(struct ksz_device *dev, int port, u16 addr,
2476a7abc61SMarek Vasut 			  u64 *cnt);
2486a7abc61SMarek Vasut 	void (*r_mib_pkt)(struct ksz_device *dev, int port, u16 addr,
2496a7abc61SMarek Vasut 			  u64 *dropped, u64 *cnt);
250a7f4f13aSOleksij Rempel 	void (*r_mib_stat64)(struct ksz_device *dev, int port);
251f0d997e3SArun Ramadoss 	int  (*vlan_filtering)(struct ksz_device *dev, int port,
252f0d997e3SArun Ramadoss 			       bool flag, struct netlink_ext_ack *extack);
253f0d997e3SArun Ramadoss 	int  (*vlan_add)(struct ksz_device *dev, int port,
254f0d997e3SArun Ramadoss 			 const struct switchdev_obj_port_vlan *vlan,
255f0d997e3SArun Ramadoss 			 struct netlink_ext_ack *extack);
256f0d997e3SArun Ramadoss 	int  (*vlan_del)(struct ksz_device *dev, int port,
257f0d997e3SArun Ramadoss 			 const struct switchdev_obj_port_vlan *vlan);
25800a298bbSArun Ramadoss 	int (*mirror_add)(struct ksz_device *dev, int port,
25900a298bbSArun Ramadoss 			  struct dsa_mall_mirror_tc_entry *mirror,
26000a298bbSArun Ramadoss 			  bool ingress, struct netlink_ext_ack *extack);
26100a298bbSArun Ramadoss 	void (*mirror_del)(struct ksz_device *dev, int port,
26200a298bbSArun Ramadoss 			   struct dsa_mall_mirror_tc_entry *mirror);
263e587be75SArun Ramadoss 	int (*fdb_add)(struct ksz_device *dev, int port,
264e587be75SArun Ramadoss 		       const unsigned char *addr, u16 vid, struct dsa_db db);
265e587be75SArun Ramadoss 	int (*fdb_del)(struct ksz_device *dev, int port,
266e587be75SArun Ramadoss 		       const unsigned char *addr, u16 vid, struct dsa_db db);
267e587be75SArun Ramadoss 	int (*fdb_dump)(struct ksz_device *dev, int port,
268e587be75SArun Ramadoss 			dsa_fdb_dump_cb_t *cb, void *data);
269980c7d17SArun Ramadoss 	int (*mdb_add)(struct ksz_device *dev, int port,
270980c7d17SArun Ramadoss 		       const struct switchdev_obj_port_mdb *mdb,
271980c7d17SArun Ramadoss 		       struct dsa_db db);
272980c7d17SArun Ramadoss 	int (*mdb_del)(struct ksz_device *dev, int port,
273980c7d17SArun Ramadoss 		       const struct switchdev_obj_port_mdb *mdb,
274980c7d17SArun Ramadoss 		       struct dsa_db db);
2757012033cSArun Ramadoss 	void (*get_caps)(struct ksz_device *dev, int port,
2767012033cSArun Ramadoss 			 struct phylink_config *config);
2771fe94f54SArun Ramadoss 	int (*change_mtu)(struct ksz_device *dev, int port, int mtu);
2781fe94f54SArun Ramadoss 	int (*max_mtu)(struct ksz_device *dev, int port);
2796a7abc61SMarek Vasut 	void (*freeze_mib)(struct ksz_device *dev, int port, bool freeze);
2806a7abc61SMarek Vasut 	void (*port_init_cnt)(struct ksz_device *dev, int port);
281a0cb1aa4SArun Ramadoss 	void (*phylink_mac_config)(struct ksz_device *dev, int port,
282a0cb1aa4SArun Ramadoss 				   unsigned int mode,
283a0cb1aa4SArun Ramadoss 				   const struct phylink_link_state *state);
284f597d3adSArun Ramadoss 	void (*phylink_mac_link_up)(struct ksz_device *dev, int port,
285f597d3adSArun Ramadoss 				    unsigned int mode,
286f597d3adSArun Ramadoss 				    phy_interface_t interface,
287f597d3adSArun Ramadoss 				    struct phy_device *phydev, int speed,
288f597d3adSArun Ramadoss 				    int duplex, bool tx_pause, bool rx_pause);
289fb9324beSArun Ramadoss 	void (*config_cpu_port)(struct dsa_switch *ds);
290331d64f7SArun Ramadoss 	int (*enable_stp_addr)(struct ksz_device *dev);
291673b196fSArun Ramadoss 	int (*reset)(struct ksz_device *dev);
2926a7abc61SMarek Vasut 	int (*init)(struct ksz_device *dev);
2936a7abc61SMarek Vasut 	void (*exit)(struct ksz_device *dev);
2946a7abc61SMarek Vasut };
2956a7abc61SMarek Vasut 
2966a7abc61SMarek Vasut struct ksz_device *ksz_switch_alloc(struct device *base, void *priv);
2976ec23aaaSArun Ramadoss int ksz_switch_register(struct ksz_device *dev);
2986a7abc61SMarek Vasut void ksz_switch_remove(struct ksz_device *dev);
2996a7abc61SMarek Vasut 
3007c6ff470STristram Ha void ksz_init_mib_timer(struct ksz_device *dev);
301c6101dd7SArun Ramadoss void ksz_r_mib_stats64(struct ksz_device *dev, int port);
302e593df51SArun Ramadoss void ksz_port_stp_state_set(struct dsa_switch *ds, int port, u8 state);
303*46f80fa8SArun Ramadoss bool ksz_get_gbit(struct ksz_device *dev, int port);
304*46f80fa8SArun Ramadoss void ksz_set_gbit(struct ksz_device *dev, int port, bool gbit);
3051958eee8SArun Ramadoss extern const struct ksz_chip_data ksz_switch_chips[];
306c2e86691STristram Ha 
307c2e86691STristram Ha /* Common register access functions */
308c2e86691STristram Ha 
309c2e86691STristram Ha static inline int ksz_read8(struct ksz_device *dev, u32 reg, u8 *val)
310c2e86691STristram Ha {
311ee394feaSMarek Vasut 	unsigned int value;
312ee394feaSMarek Vasut 	int ret = regmap_read(dev->regmap[0], reg, &value);
313c2e86691STristram Ha 
314ee394feaSMarek Vasut 	*val = value;
315c2e86691STristram Ha 	return ret;
316c2e86691STristram Ha }
317c2e86691STristram Ha 
318c2e86691STristram Ha static inline int ksz_read16(struct ksz_device *dev, u32 reg, u16 *val)
319c2e86691STristram Ha {
320ee394feaSMarek Vasut 	unsigned int value;
321ee394feaSMarek Vasut 	int ret = regmap_read(dev->regmap[1], reg, &value);
322c2e86691STristram Ha 
323ee394feaSMarek Vasut 	*val = value;
324c2e86691STristram Ha 	return ret;
325c2e86691STristram Ha }
326c2e86691STristram Ha 
327c2e86691STristram Ha static inline int ksz_read32(struct ksz_device *dev, u32 reg, u32 *val)
328c2e86691STristram Ha {
329ee394feaSMarek Vasut 	unsigned int value;
330ee394feaSMarek Vasut 	int ret = regmap_read(dev->regmap[2], reg, &value);
331c2e86691STristram Ha 
332ee394feaSMarek Vasut 	*val = value;
333c2e86691STristram Ha 	return ret;
334c2e86691STristram Ha }
335c2e86691STristram Ha 
336e66f840cSTristram Ha static inline int ksz_read64(struct ksz_device *dev, u32 reg, u64 *val)
337e66f840cSTristram Ha {
338e66f840cSTristram Ha 	u32 value[2];
339e66f840cSTristram Ha 	int ret;
340e66f840cSTristram Ha 
341e66f840cSTristram Ha 	ret = regmap_bulk_read(dev->regmap[2], reg, value, 2);
342c34f674cSBen Hutchings 	if (!ret)
343c34f674cSBen Hutchings 		*val = (u64)value[0] << 32 | value[1];
344e66f840cSTristram Ha 
345e66f840cSTristram Ha 	return ret;
346e66f840cSTristram Ha }
347e66f840cSTristram Ha 
348c2e86691STristram Ha static inline int ksz_write8(struct ksz_device *dev, u32 reg, u8 value)
349c2e86691STristram Ha {
350ee394feaSMarek Vasut 	return regmap_write(dev->regmap[0], reg, value);
351c2e86691STristram Ha }
352c2e86691STristram Ha 
353c2e86691STristram Ha static inline int ksz_write16(struct ksz_device *dev, u32 reg, u16 value)
354c2e86691STristram Ha {
355ee394feaSMarek Vasut 	return regmap_write(dev->regmap[1], reg, value);
356c2e86691STristram Ha }
357c2e86691STristram Ha 
358c2e86691STristram Ha static inline int ksz_write32(struct ksz_device *dev, u32 reg, u32 value)
359c2e86691STristram Ha {
360ee394feaSMarek Vasut 	return regmap_write(dev->regmap[2], reg, value);
361c2e86691STristram Ha }
362c2e86691STristram Ha 
363e66f840cSTristram Ha static inline int ksz_write64(struct ksz_device *dev, u32 reg, u64 value)
364e66f840cSTristram Ha {
365e66f840cSTristram Ha 	u32 val[2];
366e66f840cSTristram Ha 
367e66f840cSTristram Ha 	/* Ick! ToDo: Add 64bit R/W to regmap on 32bit systems */
368e66f840cSTristram Ha 	value = swab64(value);
369e66f840cSTristram Ha 	val[0] = swab32(value & 0xffffffffULL);
370e66f840cSTristram Ha 	val[1] = swab32(value >> 32ULL);
371e66f840cSTristram Ha 
372e66f840cSTristram Ha 	return regmap_bulk_write(dev->regmap[2], reg, val, 2);
373e66f840cSTristram Ha }
374e66f840cSTristram Ha 
375c2e86691STristram Ha static inline void ksz_pread8(struct ksz_device *dev, int port, int offset,
376c2e86691STristram Ha 			      u8 *data)
377c2e86691STristram Ha {
378c2e86691STristram Ha 	ksz_read8(dev, dev->dev_ops->get_port_addr(port, offset), data);
379c2e86691STristram Ha }
380c2e86691STristram Ha 
381c2e86691STristram Ha static inline void ksz_pread16(struct ksz_device *dev, int port, int offset,
382c2e86691STristram Ha 			       u16 *data)
383c2e86691STristram Ha {
384c2e86691STristram Ha 	ksz_read16(dev, dev->dev_ops->get_port_addr(port, offset), data);
385c2e86691STristram Ha }
386c2e86691STristram Ha 
387c2e86691STristram Ha static inline void ksz_pread32(struct ksz_device *dev, int port, int offset,
388c2e86691STristram Ha 			       u32 *data)
389c2e86691STristram Ha {
390c2e86691STristram Ha 	ksz_read32(dev, dev->dev_ops->get_port_addr(port, offset), data);
391c2e86691STristram Ha }
392c2e86691STristram Ha 
393c2e86691STristram Ha static inline void ksz_pwrite8(struct ksz_device *dev, int port, int offset,
394c2e86691STristram Ha 			       u8 data)
395c2e86691STristram Ha {
396c2e86691STristram Ha 	ksz_write8(dev, dev->dev_ops->get_port_addr(port, offset), data);
397c2e86691STristram Ha }
398c2e86691STristram Ha 
399c2e86691STristram Ha static inline void ksz_pwrite16(struct ksz_device *dev, int port, int offset,
400c2e86691STristram Ha 				u16 data)
401c2e86691STristram Ha {
402c2e86691STristram Ha 	ksz_write16(dev, dev->dev_ops->get_port_addr(port, offset), data);
403c2e86691STristram Ha }
404c2e86691STristram Ha 
405c2e86691STristram Ha static inline void ksz_pwrite32(struct ksz_device *dev, int port, int offset,
406c2e86691STristram Ha 				u32 data)
407c2e86691STristram Ha {
408c2e86691STristram Ha 	ksz_write32(dev, dev->dev_ops->get_port_addr(port, offset), data);
409c2e86691STristram Ha }
410c2e86691STristram Ha 
411013572a2SMarek Vasut static inline void ksz_regmap_lock(void *__mtx)
412013572a2SMarek Vasut {
413013572a2SMarek Vasut 	struct mutex *mtx = __mtx;
414013572a2SMarek Vasut 	mutex_lock(mtx);
415013572a2SMarek Vasut }
416013572a2SMarek Vasut 
417013572a2SMarek Vasut static inline void ksz_regmap_unlock(void *__mtx)
418013572a2SMarek Vasut {
419013572a2SMarek Vasut 	struct mutex *mtx = __mtx;
420013572a2SMarek Vasut 	mutex_unlock(mtx);
421013572a2SMarek Vasut }
422013572a2SMarek Vasut 
42399b16df0SArun Ramadoss static inline int is_lan937x(struct ksz_device *dev)
42499b16df0SArun Ramadoss {
42599b16df0SArun Ramadoss 	return dev->chip_id == LAN9370_CHIP_ID ||
42699b16df0SArun Ramadoss 		dev->chip_id == LAN9371_CHIP_ID ||
42799b16df0SArun Ramadoss 		dev->chip_id == LAN9372_CHIP_ID ||
42899b16df0SArun Ramadoss 		dev->chip_id == LAN9373_CHIP_ID ||
42999b16df0SArun Ramadoss 		dev->chip_id == LAN9374_CHIP_ID;
43099b16df0SArun Ramadoss }
43199b16df0SArun Ramadoss 
432de6dd626SArun Ramadoss /* STP State Defines */
433de6dd626SArun Ramadoss #define PORT_TX_ENABLE			BIT(2)
434de6dd626SArun Ramadoss #define PORT_RX_ENABLE			BIT(1)
435de6dd626SArun Ramadoss #define PORT_LEARN_DISABLE		BIT(0)
436de6dd626SArun Ramadoss 
43791a98917SArun Ramadoss /* Switch ID Defines */
43891a98917SArun Ramadoss #define REG_CHIP_ID0			0x00
43991a98917SArun Ramadoss 
44091a98917SArun Ramadoss #define SW_FAMILY_ID_M			GENMASK(15, 8)
44191a98917SArun Ramadoss #define KSZ87_FAMILY_ID			0x87
44291a98917SArun Ramadoss #define KSZ88_FAMILY_ID			0x88
44391a98917SArun Ramadoss 
44491a98917SArun Ramadoss #define KSZ8_PORT_STATUS_0		0x08
44591a98917SArun Ramadoss #define KSZ8_PORT_FIBER_MODE		BIT(7)
44691a98917SArun Ramadoss 
44791a98917SArun Ramadoss #define SW_CHIP_ID_M			GENMASK(7, 4)
44891a98917SArun Ramadoss #define KSZ87_CHIP_ID_94		0x6
44991a98917SArun Ramadoss #define KSZ87_CHIP_ID_95		0x9
45091a98917SArun Ramadoss #define KSZ88_CHIP_ID_63		0x3
45191a98917SArun Ramadoss 
45291a98917SArun Ramadoss #define SW_REV_ID_M			GENMASK(7, 4)
45391a98917SArun Ramadoss 
4541ca6437fSArun Ramadoss /* Driver set switch broadcast storm protection at 10% rate. */
4551ca6437fSArun Ramadoss #define BROADCAST_STORM_PROT_RATE	10
4561ca6437fSArun Ramadoss 
4571ca6437fSArun Ramadoss /* 148,800 frames * 67 ms / 100 */
4581ca6437fSArun Ramadoss #define BROADCAST_STORM_VALUE		9969
4591ca6437fSArun Ramadoss 
4601ca6437fSArun Ramadoss #define BROADCAST_STORM_RATE_HI		0x07
4611ca6437fSArun Ramadoss #define BROADCAST_STORM_RATE_LO		0xFF
4621ca6437fSArun Ramadoss #define BROADCAST_STORM_RATE		0x07FF
4631ca6437fSArun Ramadoss 
4640abab9f3SArun Ramadoss #define MULTICAST_STORM_DISABLE		BIT(6)
4650abab9f3SArun Ramadoss 
466ad08ac18SArun Ramadoss #define SW_START			0x01
467ad08ac18SArun Ramadoss 
468*46f80fa8SArun Ramadoss /* xMII configuration */
469*46f80fa8SArun Ramadoss #define P_GMII_1GBIT_M			BIT(6)
470*46f80fa8SArun Ramadoss 
471255b59adSMarek Vasut /* Regmap tables generation */
472255b59adSMarek Vasut #define KSZ_SPI_OP_RD		3
473255b59adSMarek Vasut #define KSZ_SPI_OP_WR		2
474255b59adSMarek Vasut 
47520e03777STristram Ha #define swabnot_used(x)		0
47620e03777STristram Ha 
477255b59adSMarek Vasut #define KSZ_SPI_OP_FLAG_MASK(opcode, swp, regbits, regpad)		\
478255b59adSMarek Vasut 	swab##swp((opcode) << ((regbits) + (regpad)))
479255b59adSMarek Vasut 
480255b59adSMarek Vasut #define KSZ_REGMAP_ENTRY(width, swp, regbits, regpad, regalign)		\
481255b59adSMarek Vasut 	{								\
4825f81d545SGeorge McCollister 		.name = #width,						\
483255b59adSMarek Vasut 		.val_bits = (width),					\
484a3aa6e65SMarek Vasut 		.reg_stride = 1,					\
485255b59adSMarek Vasut 		.reg_bits = (regbits) + (regalign),			\
486255b59adSMarek Vasut 		.pad_bits = (regpad),					\
487255b59adSMarek Vasut 		.max_register = BIT(regbits) - 1,			\
488255b59adSMarek Vasut 		.cache_type = REGCACHE_NONE,				\
489255b59adSMarek Vasut 		.read_flag_mask =					\
490255b59adSMarek Vasut 			KSZ_SPI_OP_FLAG_MASK(KSZ_SPI_OP_RD, swp,	\
491255b59adSMarek Vasut 					     regbits, regpad),		\
492255b59adSMarek Vasut 		.write_flag_mask =					\
493255b59adSMarek Vasut 			KSZ_SPI_OP_FLAG_MASK(KSZ_SPI_OP_WR, swp,	\
494255b59adSMarek Vasut 					     regbits, regpad),		\
495013572a2SMarek Vasut 		.lock = ksz_regmap_lock,				\
496013572a2SMarek Vasut 		.unlock = ksz_regmap_unlock,				\
497255b59adSMarek Vasut 		.reg_format_endian = REGMAP_ENDIAN_BIG,			\
498255b59adSMarek Vasut 		.val_format_endian = REGMAP_ENDIAN_BIG			\
499255b59adSMarek Vasut 	}
500255b59adSMarek Vasut 
501255b59adSMarek Vasut #define KSZ_REGMAP_TABLE(ksz, swp, regbits, regpad, regalign)		\
502255b59adSMarek Vasut 	static const struct regmap_config ksz##_regmap_config[] = {	\
503255b59adSMarek Vasut 		KSZ_REGMAP_ENTRY(8, swp, (regbits), (regpad), (regalign)), \
504255b59adSMarek Vasut 		KSZ_REGMAP_ENTRY(16, swp, (regbits), (regpad), (regalign)), \
505255b59adSMarek Vasut 		KSZ_REGMAP_ENTRY(32, swp, (regbits), (regpad), (regalign)), \
506255b59adSMarek Vasut 	}
507255b59adSMarek Vasut 
508c2e86691STristram Ha #endif
509