xref: /openbmc/linux/drivers/net/dsa/microchip/ksz_common.h (revision 1f12ae5b67608f63596642774129abfafa95e9d8)
1b31141d3SNishad Kamdar /* SPDX-License-Identifier: GPL-2.0 */
2b31141d3SNishad Kamdar /* Microchip switch driver common header
3c2e86691STristram Ha  *
47c6ff470STristram Ha  * Copyright (C) 2017-2019 Microchip Technology Inc.
5c2e86691STristram Ha  */
6c2e86691STristram Ha 
7c2e86691STristram Ha #ifndef __KSZ_COMMON_H
8c2e86691STristram Ha #define __KSZ_COMMON_H
9c2e86691STristram Ha 
106a7abc61SMarek Vasut #include <linux/etherdevice.h>
116a7abc61SMarek Vasut #include <linux/kernel.h>
126a7abc61SMarek Vasut #include <linux/mutex.h>
136a7abc61SMarek Vasut #include <linux/phy.h>
14ee394feaSMarek Vasut #include <linux/regmap.h>
156a7abc61SMarek Vasut #include <net/dsa.h>
16c9cd961cSArun Ramadoss #include <linux/irq.h>
176a7abc61SMarek Vasut 
18eac1ea20SChristian Eggers #include "ksz_ptp.h"
19eac1ea20SChristian Eggers 
2065ac79e1SArun Ramadoss #define KSZ_MAX_NUM_PORTS 8
2165ac79e1SArun Ramadoss 
22f3c16545SArun Ramadoss struct ksz_device;
23cc13ab18SArun Ramadoss struct ksz_port;
24f3c16545SArun Ramadoss 
256a7abc61SMarek Vasut struct vlan_table {
266a7abc61SMarek Vasut 	u32 table[3];
276a7abc61SMarek Vasut };
286a7abc61SMarek Vasut 
296a7abc61SMarek Vasut struct ksz_port_mib {
306a7abc61SMarek Vasut 	struct mutex cnt_mutex;		/* structure access */
316a7abc61SMarek Vasut 	u8 cnt_ptr;
326a7abc61SMarek Vasut 	u64 *counters;
33a7f4f13aSOleksij Rempel 	struct rtnl_link_stats64 stats64;
34c4748ff6SOleksij Rempel 	struct ethtool_pause_stats pause_stats;
35a7f4f13aSOleksij Rempel 	struct spinlock stats64_lock;
366a7abc61SMarek Vasut };
376a7abc61SMarek Vasut 
38a530e6f2SArun Ramadoss struct ksz_mib_names {
39a530e6f2SArun Ramadoss 	int index;
40a530e6f2SArun Ramadoss 	char string[ETH_GSTRING_LEN];
41a530e6f2SArun Ramadoss };
42a530e6f2SArun Ramadoss 
43462d5250SArun Ramadoss struct ksz_chip_data {
44462d5250SArun Ramadoss 	u32 chip_id;
45462d5250SArun Ramadoss 	const char *dev_name;
46462d5250SArun Ramadoss 	int num_vlans;
47462d5250SArun Ramadoss 	int num_alus;
48462d5250SArun Ramadoss 	int num_statics;
49462d5250SArun Ramadoss 	int cpu_ports;
50462d5250SArun Ramadoss 	int port_cnt;
51978f1f72SArun Ramadoss 	u8 port_nirqs;
526ec23aaaSArun Ramadoss 	const struct ksz_dev_ops *ops;
53462d5250SArun Ramadoss 	bool phy_errata_9477;
54462d5250SArun Ramadoss 	bool ksz87xx_eee_link_erratum;
55a530e6f2SArun Ramadoss 	const struct ksz_mib_names *mib_names;
56a530e6f2SArun Ramadoss 	int mib_cnt;
57a530e6f2SArun Ramadoss 	u8 reg_mib_cnt;
58a02579dfSArun Ramadoss 	const u16 *regs;
59d23a5e18SArun Ramadoss 	const u32 *masks;
6034e48383SArun Ramadoss 	const u8 *shifts;
61aa5b8b73SArun Ramadoss 	const u8 *xmii_ctrl0;
6246f80fa8SArun Ramadoss 	const u8 *xmii_ctrl1;
63e593df51SArun Ramadoss 	int stp_ctrl_reg;
641ca6437fSArun Ramadoss 	int broadcast_ctrl_reg;
650abab9f3SArun Ramadoss 	int multicast_ctrl_reg;
66ad08ac18SArun Ramadoss 	int start_ctrl_reg;
6765ac79e1SArun Ramadoss 	bool supports_mii[KSZ_MAX_NUM_PORTS];
6865ac79e1SArun Ramadoss 	bool supports_rmii[KSZ_MAX_NUM_PORTS];
6965ac79e1SArun Ramadoss 	bool supports_rgmii[KSZ_MAX_NUM_PORTS];
7065ac79e1SArun Ramadoss 	bool internal_phy[KSZ_MAX_NUM_PORTS];
71505bf320SOleksij Rempel 	bool gbit_capable[KSZ_MAX_NUM_PORTS];
72ec6ba50cSOleksij Rempel 	const struct regmap_access_table *wr_table;
73ec6ba50cSOleksij Rempel 	const struct regmap_access_table *rd_table;
74462d5250SArun Ramadoss };
75462d5250SArun Ramadoss 
76c9cd961cSArun Ramadoss struct ksz_irq {
77c9cd961cSArun Ramadoss 	u16 masked;
78e1add7ddSArun Ramadoss 	u16 reg_mask;
79e1add7ddSArun Ramadoss 	u16 reg_status;
80c9cd961cSArun Ramadoss 	struct irq_domain *domain;
81c9cd961cSArun Ramadoss 	int nirqs;
82e1add7ddSArun Ramadoss 	int irq_num;
83c9cd961cSArun Ramadoss 	char name[16];
84e1add7ddSArun Ramadoss 	struct ksz_device *dev;
85c9cd961cSArun Ramadoss };
86c9cd961cSArun Ramadoss 
87cc13ab18SArun Ramadoss struct ksz_ptp_irq {
88cc13ab18SArun Ramadoss 	struct ksz_port *port;
89cc13ab18SArun Ramadoss 	u16 ts_reg;
90ab32f56aSChristian Eggers 	bool ts_en;
91cc13ab18SArun Ramadoss 	char name[16];
92cc13ab18SArun Ramadoss 	int num;
93cc13ab18SArun Ramadoss };
94cc13ab18SArun Ramadoss 
956a7abc61SMarek Vasut struct ksz_port {
968f4f58f8SBen Hutchings 	bool remove_tag;		/* Remove Tag flag set, for ksz8795 only */
9715f7cfaeSVladimir Oltean 	bool learning;
986a7abc61SMarek Vasut 	int stp_state;
996a7abc61SMarek Vasut 	struct phy_device phydev;
1006a7abc61SMarek Vasut 
1016a7abc61SMarek Vasut 	u32 on:1;			/* port is not disabled by hardware */
1026a7abc61SMarek Vasut 	u32 fiber:1;			/* port is fiber */
1036a7abc61SMarek Vasut 	u32 force:1;
1046a7abc61SMarek Vasut 	u32 read:1;			/* read MIB counters in background */
1056a7abc61SMarek Vasut 	u32 freeze:1;			/* MIB counter freeze is enabled */
1066a7abc61SMarek Vasut 
1076a7abc61SMarek Vasut 	struct ksz_port_mib mib;
108edecfa98SHelmut Grohne 	phy_interface_t interface;
109b19ac41fSArun Ramadoss 	u32 rgmii_tx_val;
110b19ac41fSArun Ramadoss 	u32 rgmii_rx_val;
111f3c16545SArun Ramadoss 	struct ksz_device *ksz_dev;
112c9cd961cSArun Ramadoss 	struct ksz_irq pirq;
113f3c16545SArun Ramadoss 	u8 num;
114c59e12a1SChristian Eggers #if IS_ENABLED(CONFIG_NET_DSA_MICROCHIP_KSZ_PTP)
115c59e12a1SChristian Eggers 	struct hwtstamp_config tstamp_config;
116c2977c61SArun Ramadoss 	bool hwts_tx_en;
117c2977c61SArun Ramadoss 	bool hwts_rx_en;
118cc13ab18SArun Ramadoss 	struct ksz_irq ptpirq;
119cc13ab18SArun Ramadoss 	struct ksz_ptp_irq ptpmsg_irq[3];
120ab32f56aSChristian Eggers 	ktime_t tstamp_msg;
121ab32f56aSChristian Eggers 	struct completion tstamp_msg_comp;
122c59e12a1SChristian Eggers #endif
1236a7abc61SMarek Vasut };
1246a7abc61SMarek Vasut 
1256a7abc61SMarek Vasut struct ksz_device {
1266a7abc61SMarek Vasut 	struct dsa_switch *ds;
1276a7abc61SMarek Vasut 	struct ksz_platform_data *pdata;
128462d5250SArun Ramadoss 	const struct ksz_chip_data *info;
1296a7abc61SMarek Vasut 
1306a7abc61SMarek Vasut 	struct mutex dev_mutex;		/* device access */
131013572a2SMarek Vasut 	struct mutex regmap_mutex;	/* regmap access */
1326a7abc61SMarek Vasut 	struct mutex alu_mutex;		/* ALU access */
1336a7abc61SMarek Vasut 	struct mutex vlan_mutex;	/* vlan access */
1346a7abc61SMarek Vasut 	const struct ksz_dev_ops *dev_ops;
1356a7abc61SMarek Vasut 
1366a7abc61SMarek Vasut 	struct device *dev;
1376a7abc61SMarek Vasut 	struct regmap *regmap[3];
1386a7abc61SMarek Vasut 
1396a7abc61SMarek Vasut 	void *priv;
140c9cd961cSArun Ramadoss 	int irq;
1416a7abc61SMarek Vasut 
1426a7abc61SMarek Vasut 	struct gpio_desc *reset_gpio;	/* Optional reset GPIO */
1436a7abc61SMarek Vasut 
1446a7abc61SMarek Vasut 	/* chip specific data */
1456a7abc61SMarek Vasut 	u32 chip_id;
14691a98917SArun Ramadoss 	u8 chip_rev;
1476a7abc61SMarek Vasut 	int cpu_port;			/* port connected to CPU */
1486a7abc61SMarek Vasut 	int phy_port_cnt;
149edecfa98SHelmut Grohne 	phy_interface_t compat_interface;
1506a7abc61SMarek Vasut 	bool synclko_125;
15148bf8b8aSRobert Hancock 	bool synclko_disable;
1526a7abc61SMarek Vasut 
1536a7abc61SMarek Vasut 	struct vlan_table *vlan_cache;
1546a7abc61SMarek Vasut 
1556a7abc61SMarek Vasut 	struct ksz_port *ports;
156469b390eSGeorge McCollister 	struct delayed_work mib_read;
1576a7abc61SMarek Vasut 	unsigned long mib_read_interval;
1586a7abc61SMarek Vasut 	u16 mirror_rx;
1596a7abc61SMarek Vasut 	u16 mirror_tx;
1606a7abc61SMarek Vasut 	u16 port_mask;
161c9cd961cSArun Ramadoss 	struct mutex lock_irq;		/* IRQ Access */
162c9cd961cSArun Ramadoss 	struct ksz_irq girq;
163eac1ea20SChristian Eggers 	struct ksz_ptp_data ptp_data;
1646a7abc61SMarek Vasut };
1656a7abc61SMarek Vasut 
166462d5250SArun Ramadoss /* List of supported models */
167462d5250SArun Ramadoss enum ksz_model {
168b4490809SOleksij Rempel 	KSZ8563,
169462d5250SArun Ramadoss 	KSZ8795,
170462d5250SArun Ramadoss 	KSZ8794,
171462d5250SArun Ramadoss 	KSZ8765,
172462d5250SArun Ramadoss 	KSZ8830,
173462d5250SArun Ramadoss 	KSZ9477,
1742eb3ff3cSRomain Naour 	KSZ9896,
175462d5250SArun Ramadoss 	KSZ9897,
176462d5250SArun Ramadoss 	KSZ9893,
177ef912fe4SRakesh Sankaranarayanan 	KSZ9563,
178462d5250SArun Ramadoss 	KSZ9567,
179462d5250SArun Ramadoss 	LAN9370,
180462d5250SArun Ramadoss 	LAN9371,
181462d5250SArun Ramadoss 	LAN9372,
182462d5250SArun Ramadoss 	LAN9373,
183462d5250SArun Ramadoss 	LAN9374,
184462d5250SArun Ramadoss };
185462d5250SArun Ramadoss 
186462d5250SArun Ramadoss enum ksz_chip_id {
187b4490809SOleksij Rempel 	KSZ8563_CHIP_ID = 0x8563,
188462d5250SArun Ramadoss 	KSZ8795_CHIP_ID = 0x8795,
189462d5250SArun Ramadoss 	KSZ8794_CHIP_ID = 0x8794,
190462d5250SArun Ramadoss 	KSZ8765_CHIP_ID = 0x8765,
191462d5250SArun Ramadoss 	KSZ8830_CHIP_ID = 0x8830,
192462d5250SArun Ramadoss 	KSZ9477_CHIP_ID = 0x00947700,
1932eb3ff3cSRomain Naour 	KSZ9896_CHIP_ID = 0x00989600,
194462d5250SArun Ramadoss 	KSZ9897_CHIP_ID = 0x00989700,
195462d5250SArun Ramadoss 	KSZ9893_CHIP_ID = 0x00989300,
196ef912fe4SRakesh Sankaranarayanan 	KSZ9563_CHIP_ID = 0x00956300,
197462d5250SArun Ramadoss 	KSZ9567_CHIP_ID = 0x00956700,
198462d5250SArun Ramadoss 	LAN9370_CHIP_ID = 0x00937000,
199462d5250SArun Ramadoss 	LAN9371_CHIP_ID = 0x00937100,
200462d5250SArun Ramadoss 	LAN9372_CHIP_ID = 0x00937200,
201462d5250SArun Ramadoss 	LAN9373_CHIP_ID = 0x00937300,
202462d5250SArun Ramadoss 	LAN9374_CHIP_ID = 0x00937400,
203462d5250SArun Ramadoss };
204462d5250SArun Ramadoss 
205486f9ca7SArun Ramadoss enum ksz_regs {
206486f9ca7SArun Ramadoss 	REG_IND_CTRL_0,
207486f9ca7SArun Ramadoss 	REG_IND_DATA_8,
208486f9ca7SArun Ramadoss 	REG_IND_DATA_CHECK,
209486f9ca7SArun Ramadoss 	REG_IND_DATA_HI,
210486f9ca7SArun Ramadoss 	REG_IND_DATA_LO,
211486f9ca7SArun Ramadoss 	REG_IND_MIB_CHECK,
212486f9ca7SArun Ramadoss 	REG_IND_BYTE,
213486f9ca7SArun Ramadoss 	P_FORCE_CTRL,
214486f9ca7SArun Ramadoss 	P_LINK_STATUS,
215486f9ca7SArun Ramadoss 	P_LOCAL_CTRL,
216486f9ca7SArun Ramadoss 	P_NEG_RESTART_CTRL,
217486f9ca7SArun Ramadoss 	P_REMOTE_STATUS,
218486f9ca7SArun Ramadoss 	P_SPEED_STATUS,
219486f9ca7SArun Ramadoss 	S_TAIL_TAG_CTRL,
2206877102fSArun Ramadoss 	P_STP_CTRL,
2219d95329cSArun Ramadoss 	S_START_CTRL,
2229d95329cSArun Ramadoss 	S_BROADCAST_CTRL,
2239d95329cSArun Ramadoss 	S_MULTICAST_CTRL,
224aa5b8b73SArun Ramadoss 	P_XMII_CTRL_0,
22546f80fa8SArun Ramadoss 	P_XMII_CTRL_1,
226486f9ca7SArun Ramadoss };
227486f9ca7SArun Ramadoss 
228d23a5e18SArun Ramadoss enum ksz_masks {
229d23a5e18SArun Ramadoss 	PORT_802_1P_REMAPPING,
230d23a5e18SArun Ramadoss 	SW_TAIL_TAG_ENABLE,
231d23a5e18SArun Ramadoss 	MIB_COUNTER_OVERFLOW,
232d23a5e18SArun Ramadoss 	MIB_COUNTER_VALID,
233d23a5e18SArun Ramadoss 	VLAN_TABLE_FID,
234d23a5e18SArun Ramadoss 	VLAN_TABLE_MEMBERSHIP,
235d23a5e18SArun Ramadoss 	VLAN_TABLE_VALID,
236d23a5e18SArun Ramadoss 	STATIC_MAC_TABLE_VALID,
237d23a5e18SArun Ramadoss 	STATIC_MAC_TABLE_USE_FID,
238d23a5e18SArun Ramadoss 	STATIC_MAC_TABLE_FID,
239d23a5e18SArun Ramadoss 	STATIC_MAC_TABLE_OVERRIDE,
240d23a5e18SArun Ramadoss 	STATIC_MAC_TABLE_FWD_PORTS,
241d23a5e18SArun Ramadoss 	DYNAMIC_MAC_TABLE_ENTRIES_H,
242d23a5e18SArun Ramadoss 	DYNAMIC_MAC_TABLE_MAC_EMPTY,
243d23a5e18SArun Ramadoss 	DYNAMIC_MAC_TABLE_NOT_READY,
244d23a5e18SArun Ramadoss 	DYNAMIC_MAC_TABLE_ENTRIES,
245d23a5e18SArun Ramadoss 	DYNAMIC_MAC_TABLE_FID,
246d23a5e18SArun Ramadoss 	DYNAMIC_MAC_TABLE_SRC_PORT,
247d23a5e18SArun Ramadoss 	DYNAMIC_MAC_TABLE_TIMESTAMP,
248457c182aSArun Ramadoss 	ALU_STAT_WRITE,
249457c182aSArun Ramadoss 	ALU_STAT_READ,
2508560664fSArun Ramadoss 	P_MII_TX_FLOW_CTRL,
2518560664fSArun Ramadoss 	P_MII_RX_FLOW_CTRL,
252d23a5e18SArun Ramadoss };
253d23a5e18SArun Ramadoss 
25434e48383SArun Ramadoss enum ksz_shifts {
25534e48383SArun Ramadoss 	VLAN_TABLE_MEMBERSHIP_S,
25634e48383SArun Ramadoss 	VLAN_TABLE,
25734e48383SArun Ramadoss 	STATIC_MAC_FWD_PORTS,
25834e48383SArun Ramadoss 	STATIC_MAC_FID,
25934e48383SArun Ramadoss 	DYNAMIC_MAC_ENTRIES_H,
26034e48383SArun Ramadoss 	DYNAMIC_MAC_ENTRIES,
26134e48383SArun Ramadoss 	DYNAMIC_MAC_FID,
26234e48383SArun Ramadoss 	DYNAMIC_MAC_TIMESTAMP,
26334e48383SArun Ramadoss 	DYNAMIC_MAC_SRC_PORT,
264457c182aSArun Ramadoss 	ALU_STAT_INDEX,
26534e48383SArun Ramadoss };
26634e48383SArun Ramadoss 
267aa5b8b73SArun Ramadoss enum ksz_xmii_ctrl0 {
268aa5b8b73SArun Ramadoss 	P_MII_100MBIT,
269aa5b8b73SArun Ramadoss 	P_MII_10MBIT,
2708560664fSArun Ramadoss 	P_MII_FULL_DUPLEX,
2718560664fSArun Ramadoss 	P_MII_HALF_DUPLEX,
272aa5b8b73SArun Ramadoss };
273aa5b8b73SArun Ramadoss 
27446f80fa8SArun Ramadoss enum ksz_xmii_ctrl1 {
275dc1c596eSArun Ramadoss 	P_RGMII_SEL,
276dc1c596eSArun Ramadoss 	P_RMII_SEL,
277dc1c596eSArun Ramadoss 	P_GMII_SEL,
278dc1c596eSArun Ramadoss 	P_MII_SEL,
27946f80fa8SArun Ramadoss 	P_GMII_1GBIT,
28046f80fa8SArun Ramadoss 	P_GMII_NOT_1GBIT,
28146f80fa8SArun Ramadoss };
28246f80fa8SArun Ramadoss 
2836a7abc61SMarek Vasut struct alu_struct {
2846a7abc61SMarek Vasut 	/* entry 1 */
2856a7abc61SMarek Vasut 	u8	is_static:1;
2866a7abc61SMarek Vasut 	u8	is_src_filter:1;
2876a7abc61SMarek Vasut 	u8	is_dst_filter:1;
2886a7abc61SMarek Vasut 	u8	prio_age:3;
2896a7abc61SMarek Vasut 	u32	_reserv_0_1:23;
2906a7abc61SMarek Vasut 	u8	mstp:3;
2916a7abc61SMarek Vasut 	/* entry 2 */
2926a7abc61SMarek Vasut 	u8	is_override:1;
2936a7abc61SMarek Vasut 	u8	is_use_fid:1;
2946a7abc61SMarek Vasut 	u32	_reserv_1_1:23;
2956a7abc61SMarek Vasut 	u8	port_forward:7;
2966a7abc61SMarek Vasut 	/* entry 3 & 4*/
2976a7abc61SMarek Vasut 	u32	_reserv_2_1:9;
2986a7abc61SMarek Vasut 	u8	fid:7;
2996a7abc61SMarek Vasut 	u8	mac[ETH_ALEN];
3006a7abc61SMarek Vasut };
3016a7abc61SMarek Vasut 
3026a7abc61SMarek Vasut struct ksz_dev_ops {
303d2822e68SArun Ramadoss 	int (*setup)(struct dsa_switch *ds);
304c9cd961cSArun Ramadoss 	void (*teardown)(struct dsa_switch *ds);
3056a7abc61SMarek Vasut 	u32 (*get_port_addr)(int port, int offset);
3066a7abc61SMarek Vasut 	void (*cfg_port_member)(struct ksz_device *dev, int port, u8 member);
3076a7abc61SMarek Vasut 	void (*flush_dyn_mac_table)(struct ksz_device *dev, int port);
3086a7abc61SMarek Vasut 	void (*port_cleanup)(struct ksz_device *dev, int port);
3096a7abc61SMarek Vasut 	void (*port_setup)(struct ksz_device *dev, int port, bool cpu_port);
3102c119d99SArun Ramadoss 	int (*set_ageing_time)(struct ksz_device *dev, unsigned int msecs);
3118f420456SOleksij Rempel 	int (*r_phy)(struct ksz_device *dev, u16 phy, u16 reg, u16 *val);
3128f420456SOleksij Rempel 	int (*w_phy)(struct ksz_device *dev, u16 phy, u16 reg, u16 val);
3136a7abc61SMarek Vasut 	void (*r_mib_cnt)(struct ksz_device *dev, int port, u16 addr,
3146a7abc61SMarek Vasut 			  u64 *cnt);
3156a7abc61SMarek Vasut 	void (*r_mib_pkt)(struct ksz_device *dev, int port, u16 addr,
3166a7abc61SMarek Vasut 			  u64 *dropped, u64 *cnt);
317a7f4f13aSOleksij Rempel 	void (*r_mib_stat64)(struct ksz_device *dev, int port);
318f0d997e3SArun Ramadoss 	int  (*vlan_filtering)(struct ksz_device *dev, int port,
319f0d997e3SArun Ramadoss 			       bool flag, struct netlink_ext_ack *extack);
320f0d997e3SArun Ramadoss 	int  (*vlan_add)(struct ksz_device *dev, int port,
321f0d997e3SArun Ramadoss 			 const struct switchdev_obj_port_vlan *vlan,
322f0d997e3SArun Ramadoss 			 struct netlink_ext_ack *extack);
323f0d997e3SArun Ramadoss 	int  (*vlan_del)(struct ksz_device *dev, int port,
324f0d997e3SArun Ramadoss 			 const struct switchdev_obj_port_vlan *vlan);
32500a298bbSArun Ramadoss 	int (*mirror_add)(struct ksz_device *dev, int port,
32600a298bbSArun Ramadoss 			  struct dsa_mall_mirror_tc_entry *mirror,
32700a298bbSArun Ramadoss 			  bool ingress, struct netlink_ext_ack *extack);
32800a298bbSArun Ramadoss 	void (*mirror_del)(struct ksz_device *dev, int port,
32900a298bbSArun Ramadoss 			   struct dsa_mall_mirror_tc_entry *mirror);
330e587be75SArun Ramadoss 	int (*fdb_add)(struct ksz_device *dev, int port,
331e587be75SArun Ramadoss 		       const unsigned char *addr, u16 vid, struct dsa_db db);
332e587be75SArun Ramadoss 	int (*fdb_del)(struct ksz_device *dev, int port,
333e587be75SArun Ramadoss 		       const unsigned char *addr, u16 vid, struct dsa_db db);
334e587be75SArun Ramadoss 	int (*fdb_dump)(struct ksz_device *dev, int port,
335e587be75SArun Ramadoss 			dsa_fdb_dump_cb_t *cb, void *data);
336980c7d17SArun Ramadoss 	int (*mdb_add)(struct ksz_device *dev, int port,
337980c7d17SArun Ramadoss 		       const struct switchdev_obj_port_mdb *mdb,
338980c7d17SArun Ramadoss 		       struct dsa_db db);
339980c7d17SArun Ramadoss 	int (*mdb_del)(struct ksz_device *dev, int port,
340980c7d17SArun Ramadoss 		       const struct switchdev_obj_port_mdb *mdb,
341980c7d17SArun Ramadoss 		       struct dsa_db db);
3427012033cSArun Ramadoss 	void (*get_caps)(struct ksz_device *dev, int port,
3437012033cSArun Ramadoss 			 struct phylink_config *config);
3441fe94f54SArun Ramadoss 	int (*change_mtu)(struct ksz_device *dev, int port, int mtu);
3456a7abc61SMarek Vasut 	void (*freeze_mib)(struct ksz_device *dev, int port, bool freeze);
3466a7abc61SMarek Vasut 	void (*port_init_cnt)(struct ksz_device *dev, int port);
347a0cb1aa4SArun Ramadoss 	void (*phylink_mac_config)(struct ksz_device *dev, int port,
348a0cb1aa4SArun Ramadoss 				   unsigned int mode,
349a0cb1aa4SArun Ramadoss 				   const struct phylink_link_state *state);
350f597d3adSArun Ramadoss 	void (*phylink_mac_link_up)(struct ksz_device *dev, int port,
351f597d3adSArun Ramadoss 				    unsigned int mode,
352f597d3adSArun Ramadoss 				    phy_interface_t interface,
353f597d3adSArun Ramadoss 				    struct phy_device *phydev, int speed,
354f597d3adSArun Ramadoss 				    int duplex, bool tx_pause, bool rx_pause);
355b19ac41fSArun Ramadoss 	void (*setup_rgmii_delay)(struct ksz_device *dev, int port);
356fb9324beSArun Ramadoss 	void (*config_cpu_port)(struct dsa_switch *ds);
357331d64f7SArun Ramadoss 	int (*enable_stp_addr)(struct ksz_device *dev);
358673b196fSArun Ramadoss 	int (*reset)(struct ksz_device *dev);
3596a7abc61SMarek Vasut 	int (*init)(struct ksz_device *dev);
3606a7abc61SMarek Vasut 	void (*exit)(struct ksz_device *dev);
3616a7abc61SMarek Vasut };
3626a7abc61SMarek Vasut 
3636a7abc61SMarek Vasut struct ksz_device *ksz_switch_alloc(struct device *base, void *priv);
3646ec23aaaSArun Ramadoss int ksz_switch_register(struct ksz_device *dev);
3656a7abc61SMarek Vasut void ksz_switch_remove(struct ksz_device *dev);
3666a7abc61SMarek Vasut 
3677c6ff470STristram Ha void ksz_init_mib_timer(struct ksz_device *dev);
368c6101dd7SArun Ramadoss void ksz_r_mib_stats64(struct ksz_device *dev, int port);
369bde55dd9SOleksij Rempel void ksz88xx_r_mib_stats64(struct ksz_device *dev, int port);
370e593df51SArun Ramadoss void ksz_port_stp_state_set(struct dsa_switch *ds, int port, u8 state);
37146f80fa8SArun Ramadoss bool ksz_get_gbit(struct ksz_device *dev, int port);
3720ab7f6bfSArun Ramadoss phy_interface_t ksz_get_xmii(struct ksz_device *dev, int port, bool gbit);
3731958eee8SArun Ramadoss extern const struct ksz_chip_data ksz_switch_chips[];
374c2e86691STristram Ha 
375c2e86691STristram Ha /* Common register access functions */
376c2e86691STristram Ha 
377c2e86691STristram Ha static inline int ksz_read8(struct ksz_device *dev, u32 reg, u8 *val)
378c2e86691STristram Ha {
379ee394feaSMarek Vasut 	unsigned int value;
380ee394feaSMarek Vasut 	int ret = regmap_read(dev->regmap[0], reg, &value);
381c2e86691STristram Ha 
382ec6ba50cSOleksij Rempel 	if (ret)
383ec6ba50cSOleksij Rempel 		dev_err(dev->dev, "can't read 8bit reg: 0x%x %pe\n", reg,
384ec6ba50cSOleksij Rempel 			ERR_PTR(ret));
385ec6ba50cSOleksij Rempel 
386ee394feaSMarek Vasut 	*val = value;
387c2e86691STristram Ha 	return ret;
388c2e86691STristram Ha }
389c2e86691STristram Ha 
390c2e86691STristram Ha static inline int ksz_read16(struct ksz_device *dev, u32 reg, u16 *val)
391c2e86691STristram Ha {
392ee394feaSMarek Vasut 	unsigned int value;
393ee394feaSMarek Vasut 	int ret = regmap_read(dev->regmap[1], reg, &value);
394c2e86691STristram Ha 
395ec6ba50cSOleksij Rempel 	if (ret)
396ec6ba50cSOleksij Rempel 		dev_err(dev->dev, "can't read 16bit reg: 0x%x %pe\n", reg,
397ec6ba50cSOleksij Rempel 			ERR_PTR(ret));
398ec6ba50cSOleksij Rempel 
399ee394feaSMarek Vasut 	*val = value;
400c2e86691STristram Ha 	return ret;
401c2e86691STristram Ha }
402c2e86691STristram Ha 
403c2e86691STristram Ha static inline int ksz_read32(struct ksz_device *dev, u32 reg, u32 *val)
404c2e86691STristram Ha {
405ee394feaSMarek Vasut 	unsigned int value;
406ee394feaSMarek Vasut 	int ret = regmap_read(dev->regmap[2], reg, &value);
407c2e86691STristram Ha 
408ec6ba50cSOleksij Rempel 	if (ret)
409ec6ba50cSOleksij Rempel 		dev_err(dev->dev, "can't read 32bit reg: 0x%x %pe\n", reg,
410ec6ba50cSOleksij Rempel 			ERR_PTR(ret));
411ec6ba50cSOleksij Rempel 
412ee394feaSMarek Vasut 	*val = value;
413c2e86691STristram Ha 	return ret;
414c2e86691STristram Ha }
415c2e86691STristram Ha 
416e66f840cSTristram Ha static inline int ksz_read64(struct ksz_device *dev, u32 reg, u64 *val)
417e66f840cSTristram Ha {
418e66f840cSTristram Ha 	u32 value[2];
419e66f840cSTristram Ha 	int ret;
420e66f840cSTristram Ha 
421e66f840cSTristram Ha 	ret = regmap_bulk_read(dev->regmap[2], reg, value, 2);
422ec6ba50cSOleksij Rempel 	if (ret)
423ec6ba50cSOleksij Rempel 		dev_err(dev->dev, "can't read 64bit reg: 0x%x %pe\n", reg,
424ec6ba50cSOleksij Rempel 			ERR_PTR(ret));
425ec6ba50cSOleksij Rempel 	else
426c34f674cSBen Hutchings 		*val = (u64)value[0] << 32 | value[1];
427e66f840cSTristram Ha 
428e66f840cSTristram Ha 	return ret;
429e66f840cSTristram Ha }
430e66f840cSTristram Ha 
431c2e86691STristram Ha static inline int ksz_write8(struct ksz_device *dev, u32 reg, u8 value)
432c2e86691STristram Ha {
433ec6ba50cSOleksij Rempel 	int ret;
434ec6ba50cSOleksij Rempel 
435ec6ba50cSOleksij Rempel 	ret = regmap_write(dev->regmap[0], reg, value);
436ec6ba50cSOleksij Rempel 	if (ret)
437ec6ba50cSOleksij Rempel 		dev_err(dev->dev, "can't write 8bit reg: 0x%x %pe\n", reg,
438ec6ba50cSOleksij Rempel 			ERR_PTR(ret));
439ec6ba50cSOleksij Rempel 
440ec6ba50cSOleksij Rempel 	return ret;
441c2e86691STristram Ha }
442c2e86691STristram Ha 
443c2e86691STristram Ha static inline int ksz_write16(struct ksz_device *dev, u32 reg, u16 value)
444c2e86691STristram Ha {
445ec6ba50cSOleksij Rempel 	int ret;
446ec6ba50cSOleksij Rempel 
447ec6ba50cSOleksij Rempel 	ret = regmap_write(dev->regmap[1], reg, value);
448ec6ba50cSOleksij Rempel 	if (ret)
449ec6ba50cSOleksij Rempel 		dev_err(dev->dev, "can't write 16bit reg: 0x%x %pe\n", reg,
450ec6ba50cSOleksij Rempel 			ERR_PTR(ret));
451ec6ba50cSOleksij Rempel 
452ec6ba50cSOleksij Rempel 	return ret;
453c2e86691STristram Ha }
454c2e86691STristram Ha 
455c2e86691STristram Ha static inline int ksz_write32(struct ksz_device *dev, u32 reg, u32 value)
456c2e86691STristram Ha {
457ec6ba50cSOleksij Rempel 	int ret;
458ec6ba50cSOleksij Rempel 
459ec6ba50cSOleksij Rempel 	ret = regmap_write(dev->regmap[2], reg, value);
460ec6ba50cSOleksij Rempel 	if (ret)
461ec6ba50cSOleksij Rempel 		dev_err(dev->dev, "can't write 32bit reg: 0x%x %pe\n", reg,
462ec6ba50cSOleksij Rempel 			ERR_PTR(ret));
463ec6ba50cSOleksij Rempel 
464ec6ba50cSOleksij Rempel 	return ret;
465c2e86691STristram Ha }
466c2e86691STristram Ha 
467eac1ea20SChristian Eggers static inline int ksz_rmw16(struct ksz_device *dev, u32 reg, u16 mask,
468eac1ea20SChristian Eggers 			    u16 value)
469eac1ea20SChristian Eggers {
470eac1ea20SChristian Eggers 	int ret;
471eac1ea20SChristian Eggers 
472eac1ea20SChristian Eggers 	ret = regmap_update_bits(dev->regmap[1], reg, mask, value);
473eac1ea20SChristian Eggers 	if (ret)
474eac1ea20SChristian Eggers 		dev_err(dev->dev, "can't rmw 16bit reg 0x%x: %pe\n", reg,
475eac1ea20SChristian Eggers 			ERR_PTR(ret));
476eac1ea20SChristian Eggers 
477eac1ea20SChristian Eggers 	return ret;
478eac1ea20SChristian Eggers }
479eac1ea20SChristian Eggers 
480*1f12ae5bSChristian Eggers static inline int ksz_rmw32(struct ksz_device *dev, u32 reg, u32 mask,
481*1f12ae5bSChristian Eggers 			    u32 value)
482*1f12ae5bSChristian Eggers {
483*1f12ae5bSChristian Eggers 	int ret;
484*1f12ae5bSChristian Eggers 
485*1f12ae5bSChristian Eggers 	ret = regmap_update_bits(dev->regmap[2], reg, mask, value);
486*1f12ae5bSChristian Eggers 	if (ret)
487*1f12ae5bSChristian Eggers 		dev_err(dev->dev, "can't rmw 32bit reg 0x%x: %pe\n", reg,
488*1f12ae5bSChristian Eggers 			ERR_PTR(ret));
489*1f12ae5bSChristian Eggers 
490*1f12ae5bSChristian Eggers 	return ret;
491*1f12ae5bSChristian Eggers }
492*1f12ae5bSChristian Eggers 
493e66f840cSTristram Ha static inline int ksz_write64(struct ksz_device *dev, u32 reg, u64 value)
494e66f840cSTristram Ha {
495e66f840cSTristram Ha 	u32 val[2];
496e66f840cSTristram Ha 
497e66f840cSTristram Ha 	/* Ick! ToDo: Add 64bit R/W to regmap on 32bit systems */
498e66f840cSTristram Ha 	value = swab64(value);
499e66f840cSTristram Ha 	val[0] = swab32(value & 0xffffffffULL);
500e66f840cSTristram Ha 	val[1] = swab32(value >> 32ULL);
501e66f840cSTristram Ha 
502e66f840cSTristram Ha 	return regmap_bulk_write(dev->regmap[2], reg, val, 2);
503e66f840cSTristram Ha }
504e66f840cSTristram Ha 
5056f1b986aSOleksij Rempel static inline int ksz_rmw8(struct ksz_device *dev, int offset, u8 mask, u8 val)
5066f1b986aSOleksij Rempel {
5076f1b986aSOleksij Rempel 	return regmap_update_bits(dev->regmap[0], offset, mask, val);
5086f1b986aSOleksij Rempel }
5096f1b986aSOleksij Rempel 
510d38bc3b4SOleksij Rempel static inline int ksz_pread8(struct ksz_device *dev, int port, int offset,
511c2e86691STristram Ha 			     u8 *data)
512c2e86691STristram Ha {
513d38bc3b4SOleksij Rempel 	return ksz_read8(dev, dev->dev_ops->get_port_addr(port, offset), data);
514c2e86691STristram Ha }
515c2e86691STristram Ha 
516d38bc3b4SOleksij Rempel static inline int ksz_pread16(struct ksz_device *dev, int port, int offset,
517c2e86691STristram Ha 			      u16 *data)
518c2e86691STristram Ha {
519d38bc3b4SOleksij Rempel 	return ksz_read16(dev, dev->dev_ops->get_port_addr(port, offset), data);
520c2e86691STristram Ha }
521c2e86691STristram Ha 
522d38bc3b4SOleksij Rempel static inline int ksz_pread32(struct ksz_device *dev, int port, int offset,
523c2e86691STristram Ha 			      u32 *data)
524c2e86691STristram Ha {
525d38bc3b4SOleksij Rempel 	return ksz_read32(dev, dev->dev_ops->get_port_addr(port, offset), data);
526c2e86691STristram Ha }
527c2e86691STristram Ha 
528d38bc3b4SOleksij Rempel static inline int ksz_pwrite8(struct ksz_device *dev, int port, int offset,
529c2e86691STristram Ha 			      u8 data)
530c2e86691STristram Ha {
531d38bc3b4SOleksij Rempel 	return ksz_write8(dev, dev->dev_ops->get_port_addr(port, offset), data);
532c2e86691STristram Ha }
533c2e86691STristram Ha 
534d38bc3b4SOleksij Rempel static inline int ksz_pwrite16(struct ksz_device *dev, int port, int offset,
535c2e86691STristram Ha 			       u16 data)
536c2e86691STristram Ha {
537d38bc3b4SOleksij Rempel 	return ksz_write16(dev, dev->dev_ops->get_port_addr(port, offset),
538d38bc3b4SOleksij Rempel 			   data);
539c2e86691STristram Ha }
540c2e86691STristram Ha 
541d38bc3b4SOleksij Rempel static inline int ksz_pwrite32(struct ksz_device *dev, int port, int offset,
542c2e86691STristram Ha 			       u32 data)
543c2e86691STristram Ha {
544d38bc3b4SOleksij Rempel 	return ksz_write32(dev, dev->dev_ops->get_port_addr(port, offset),
545d38bc3b4SOleksij Rempel 			   data);
546c2e86691STristram Ha }
547c2e86691STristram Ha 
5488560664fSArun Ramadoss static inline void ksz_prmw8(struct ksz_device *dev, int port, int offset,
5498560664fSArun Ramadoss 			     u8 mask, u8 val)
5508560664fSArun Ramadoss {
5518560664fSArun Ramadoss 	regmap_update_bits(dev->regmap[0],
5528560664fSArun Ramadoss 			   dev->dev_ops->get_port_addr(port, offset),
5538560664fSArun Ramadoss 			   mask, val);
5548560664fSArun Ramadoss }
5558560664fSArun Ramadoss 
556013572a2SMarek Vasut static inline void ksz_regmap_lock(void *__mtx)
557013572a2SMarek Vasut {
558013572a2SMarek Vasut 	struct mutex *mtx = __mtx;
559013572a2SMarek Vasut 	mutex_lock(mtx);
560013572a2SMarek Vasut }
561013572a2SMarek Vasut 
562013572a2SMarek Vasut static inline void ksz_regmap_unlock(void *__mtx)
563013572a2SMarek Vasut {
564013572a2SMarek Vasut 	struct mutex *mtx = __mtx;
565013572a2SMarek Vasut 	mutex_unlock(mtx);
566013572a2SMarek Vasut }
567013572a2SMarek Vasut 
568f3d890f5SArun Ramadoss static inline bool ksz_is_ksz88x3(struct ksz_device *dev)
569f3d890f5SArun Ramadoss {
570f3d890f5SArun Ramadoss 	return dev->chip_id == KSZ8830_CHIP_ID;
571f3d890f5SArun Ramadoss }
572f3d890f5SArun Ramadoss 
57399b16df0SArun Ramadoss static inline int is_lan937x(struct ksz_device *dev)
57499b16df0SArun Ramadoss {
57599b16df0SArun Ramadoss 	return dev->chip_id == LAN9370_CHIP_ID ||
57699b16df0SArun Ramadoss 		dev->chip_id == LAN9371_CHIP_ID ||
57799b16df0SArun Ramadoss 		dev->chip_id == LAN9372_CHIP_ID ||
57899b16df0SArun Ramadoss 		dev->chip_id == LAN9373_CHIP_ID ||
57999b16df0SArun Ramadoss 		dev->chip_id == LAN9374_CHIP_ID;
58099b16df0SArun Ramadoss }
58199b16df0SArun Ramadoss 
582de6dd626SArun Ramadoss /* STP State Defines */
583de6dd626SArun Ramadoss #define PORT_TX_ENABLE			BIT(2)
584de6dd626SArun Ramadoss #define PORT_RX_ENABLE			BIT(1)
585de6dd626SArun Ramadoss #define PORT_LEARN_DISABLE		BIT(0)
586de6dd626SArun Ramadoss 
58791a98917SArun Ramadoss /* Switch ID Defines */
58891a98917SArun Ramadoss #define REG_CHIP_ID0			0x00
58991a98917SArun Ramadoss 
59091a98917SArun Ramadoss #define SW_FAMILY_ID_M			GENMASK(15, 8)
59191a98917SArun Ramadoss #define KSZ87_FAMILY_ID			0x87
59291a98917SArun Ramadoss #define KSZ88_FAMILY_ID			0x88
59391a98917SArun Ramadoss 
59491a98917SArun Ramadoss #define KSZ8_PORT_STATUS_0		0x08
59591a98917SArun Ramadoss #define KSZ8_PORT_FIBER_MODE		BIT(7)
59691a98917SArun Ramadoss 
59791a98917SArun Ramadoss #define SW_CHIP_ID_M			GENMASK(7, 4)
59891a98917SArun Ramadoss #define KSZ87_CHIP_ID_94		0x6
59991a98917SArun Ramadoss #define KSZ87_CHIP_ID_95		0x9
60091a98917SArun Ramadoss #define KSZ88_CHIP_ID_63		0x3
60191a98917SArun Ramadoss 
60291a98917SArun Ramadoss #define SW_REV_ID_M			GENMASK(7, 4)
60391a98917SArun Ramadoss 
604b4490809SOleksij Rempel /* KSZ9893, KSZ9563, KSZ8563 specific register  */
605b4490809SOleksij Rempel #define REG_CHIP_ID4			0x0f
606b4490809SOleksij Rempel #define SKU_ID_KSZ8563			0x3c
607ef912fe4SRakesh Sankaranarayanan #define SKU_ID_KSZ9563			0x1c
608b4490809SOleksij Rempel 
6091ca6437fSArun Ramadoss /* Driver set switch broadcast storm protection at 10% rate. */
6101ca6437fSArun Ramadoss #define BROADCAST_STORM_PROT_RATE	10
6111ca6437fSArun Ramadoss 
6121ca6437fSArun Ramadoss /* 148,800 frames * 67 ms / 100 */
6131ca6437fSArun Ramadoss #define BROADCAST_STORM_VALUE		9969
6141ca6437fSArun Ramadoss 
6151ca6437fSArun Ramadoss #define BROADCAST_STORM_RATE_HI		0x07
6161ca6437fSArun Ramadoss #define BROADCAST_STORM_RATE_LO		0xFF
6171ca6437fSArun Ramadoss #define BROADCAST_STORM_RATE		0x07FF
6181ca6437fSArun Ramadoss 
6190abab9f3SArun Ramadoss #define MULTICAST_STORM_DISABLE		BIT(6)
6200abab9f3SArun Ramadoss 
621ad08ac18SArun Ramadoss #define SW_START			0x01
622ad08ac18SArun Ramadoss 
62346f80fa8SArun Ramadoss /* xMII configuration */
6248560664fSArun Ramadoss #define P_MII_DUPLEX_M			BIT(6)
625aa5b8b73SArun Ramadoss #define P_MII_100MBIT_M			BIT(4)
626aa5b8b73SArun Ramadoss 
62746f80fa8SArun Ramadoss #define P_GMII_1GBIT_M			BIT(6)
628dc1c596eSArun Ramadoss #define P_RGMII_ID_IG_ENABLE		BIT(4)
629dc1c596eSArun Ramadoss #define P_RGMII_ID_EG_ENABLE		BIT(3)
6300ab7f6bfSArun Ramadoss #define P_MII_MAC_MODE			BIT(2)
631dc1c596eSArun Ramadoss #define P_MII_SEL_M			0x3
63246f80fa8SArun Ramadoss 
633ff319a64SArun Ramadoss /* Interrupt */
634e1add7ddSArun Ramadoss #define REG_SW_PORT_INT_STATUS__1	0x001B
635e1add7ddSArun Ramadoss #define REG_SW_PORT_INT_MASK__1		0x001F
636ff319a64SArun Ramadoss 
637ff319a64SArun Ramadoss #define REG_PORT_INT_STATUS		0x001B
638ff319a64SArun Ramadoss #define REG_PORT_INT_MASK		0x001F
639ff319a64SArun Ramadoss 
640ff319a64SArun Ramadoss #define PORT_SRC_PHY_INT		1
641cc13ab18SArun Ramadoss #define PORT_SRC_PTP_INT		2
642ff319a64SArun Ramadoss 
64329d1e85fSOleksij Rempel #define KSZ8795_HUGE_PACKET_SIZE	2000
64429d1e85fSOleksij Rempel #define KSZ8863_HUGE_PACKET_SIZE	1916
64529d1e85fSOleksij Rempel #define KSZ8863_NORMAL_PACKET_SIZE	1536
64629d1e85fSOleksij Rempel #define KSZ8_LEGAL_PACKET_SIZE		1518
647838c19f8SOleksij Rempel #define KSZ9477_MAX_FRAME_SIZE		9000
648838c19f8SOleksij Rempel 
649255b59adSMarek Vasut /* Regmap tables generation */
650255b59adSMarek Vasut #define KSZ_SPI_OP_RD		3
651255b59adSMarek Vasut #define KSZ_SPI_OP_WR		2
652255b59adSMarek Vasut 
65320e03777STristram Ha #define swabnot_used(x)		0
65420e03777STristram Ha 
655255b59adSMarek Vasut #define KSZ_SPI_OP_FLAG_MASK(opcode, swp, regbits, regpad)		\
656255b59adSMarek Vasut 	swab##swp((opcode) << ((regbits) + (regpad)))
657255b59adSMarek Vasut 
658255b59adSMarek Vasut #define KSZ_REGMAP_ENTRY(width, swp, regbits, regpad, regalign)		\
659255b59adSMarek Vasut 	{								\
6605f81d545SGeorge McCollister 		.name = #width,						\
661255b59adSMarek Vasut 		.val_bits = (width),					\
662a3aa6e65SMarek Vasut 		.reg_stride = 1,					\
663255b59adSMarek Vasut 		.reg_bits = (regbits) + (regalign),			\
664255b59adSMarek Vasut 		.pad_bits = (regpad),					\
665255b59adSMarek Vasut 		.max_register = BIT(regbits) - 1,			\
666255b59adSMarek Vasut 		.cache_type = REGCACHE_NONE,				\
667255b59adSMarek Vasut 		.read_flag_mask =					\
668255b59adSMarek Vasut 			KSZ_SPI_OP_FLAG_MASK(KSZ_SPI_OP_RD, swp,	\
669255b59adSMarek Vasut 					     regbits, regpad),		\
670255b59adSMarek Vasut 		.write_flag_mask =					\
671255b59adSMarek Vasut 			KSZ_SPI_OP_FLAG_MASK(KSZ_SPI_OP_WR, swp,	\
672255b59adSMarek Vasut 					     regbits, regpad),		\
673013572a2SMarek Vasut 		.lock = ksz_regmap_lock,				\
674013572a2SMarek Vasut 		.unlock = ksz_regmap_unlock,				\
675255b59adSMarek Vasut 		.reg_format_endian = REGMAP_ENDIAN_BIG,			\
676255b59adSMarek Vasut 		.val_format_endian = REGMAP_ENDIAN_BIG			\
677255b59adSMarek Vasut 	}
678255b59adSMarek Vasut 
679255b59adSMarek Vasut #define KSZ_REGMAP_TABLE(ksz, swp, regbits, regpad, regalign)		\
680255b59adSMarek Vasut 	static const struct regmap_config ksz##_regmap_config[] = {	\
681255b59adSMarek Vasut 		KSZ_REGMAP_ENTRY(8, swp, (regbits), (regpad), (regalign)), \
682255b59adSMarek Vasut 		KSZ_REGMAP_ENTRY(16, swp, (regbits), (regpad), (regalign)), \
683255b59adSMarek Vasut 		KSZ_REGMAP_ENTRY(32, swp, (regbits), (regpad), (regalign)), \
684255b59adSMarek Vasut 	}
685255b59adSMarek Vasut 
686c2e86691STristram Ha #endif
687