1246d7f77SFlorian Fainelli /* 2246d7f77SFlorian Fainelli * Broadcom Starfighter 2 switch register defines 3246d7f77SFlorian Fainelli * 4246d7f77SFlorian Fainelli * Copyright (C) 2014, Broadcom Corporation 5246d7f77SFlorian Fainelli * 6246d7f77SFlorian Fainelli * This program is free software; you can redistribute it and/or modify 7246d7f77SFlorian Fainelli * it under the terms of the GNU General Public License as published by 8246d7f77SFlorian Fainelli * the Free Software Foundation; either version 2 of the License, or 9246d7f77SFlorian Fainelli * (at your option) any later version. 10246d7f77SFlorian Fainelli */ 11246d7f77SFlorian Fainelli #ifndef __BCM_SF2_REGS_H 12246d7f77SFlorian Fainelli #define __BCM_SF2_REGS_H 13246d7f77SFlorian Fainelli 14246d7f77SFlorian Fainelli /* Register set relative to 'REG' */ 15*a78e86edSFlorian Fainelli 16*a78e86edSFlorian Fainelli enum bcm_sf2_reg_offs { 17*a78e86edSFlorian Fainelli REG_SWITCH_CNTRL = 0, 18*a78e86edSFlorian Fainelli REG_SWITCH_STATUS, 19*a78e86edSFlorian Fainelli REG_DIR_DATA_WRITE, 20*a78e86edSFlorian Fainelli REG_DIR_DATA_READ, 21*a78e86edSFlorian Fainelli REG_SWITCH_REVISION, 22*a78e86edSFlorian Fainelli REG_PHY_REVISION, 23*a78e86edSFlorian Fainelli REG_SPHY_CNTRL, 24*a78e86edSFlorian Fainelli REG_RGMII_0_CNTRL, 25*a78e86edSFlorian Fainelli REG_RGMII_1_CNTRL, 26*a78e86edSFlorian Fainelli REG_RGMII_2_CNTRL, 27*a78e86edSFlorian Fainelli REG_LED_0_CNTRL, 28*a78e86edSFlorian Fainelli REG_LED_1_CNTRL, 29*a78e86edSFlorian Fainelli REG_LED_2_CNTRL, 30*a78e86edSFlorian Fainelli REG_SWITCH_REG_MAX, 31*a78e86edSFlorian Fainelli }; 32*a78e86edSFlorian Fainelli 33*a78e86edSFlorian Fainelli /* Relative to REG_SWITCH_CNTRL */ 34246d7f77SFlorian Fainelli #define MDIO_MASTER_SEL (1 << 0) 35246d7f77SFlorian Fainelli 36*a78e86edSFlorian Fainelli /* Relative to REG_SWITCH_REVISION */ 37246d7f77SFlorian Fainelli #define SF2_REV_MASK 0xffff 38246d7f77SFlorian Fainelli #define SWITCH_TOP_REV_SHIFT 16 39246d7f77SFlorian Fainelli #define SWITCH_TOP_REV_MASK 0xffff 40246d7f77SFlorian Fainelli 41*a78e86edSFlorian Fainelli /* Relative to REG_PHY_REVISION */ 42aa9aef77SFlorian Fainelli #define PHY_REVISION_MASK 0xffff 43246d7f77SFlorian Fainelli 44*a78e86edSFlorian Fainelli /* Relative to REG_SPHY_CNTRL */ 45246d7f77SFlorian Fainelli #define IDDQ_BIAS (1 << 0) 46246d7f77SFlorian Fainelli #define EXT_PWR_DOWN (1 << 1) 47246d7f77SFlorian Fainelli #define FORCE_DLL_EN (1 << 2) 48246d7f77SFlorian Fainelli #define IDDQ_GLOBAL_PWR (1 << 3) 49246d7f77SFlorian Fainelli #define CK25_DIS (1 << 4) 50246d7f77SFlorian Fainelli #define PHY_RESET (1 << 5) 51246d7f77SFlorian Fainelli #define PHY_PHYAD_SHIFT 8 52246d7f77SFlorian Fainelli #define PHY_PHYAD_MASK 0x1F 53246d7f77SFlorian Fainelli 54*a78e86edSFlorian Fainelli #define REG_RGMII_CNTRL_P(x) (REG_RGMII_0_CNTRL + (x)) 55*a78e86edSFlorian Fainelli 56246d7f77SFlorian Fainelli /* Relative to REG_RGMII_CNTRL */ 57246d7f77SFlorian Fainelli #define RGMII_MODE_EN (1 << 0) 58246d7f77SFlorian Fainelli #define ID_MODE_DIS (1 << 1) 59246d7f77SFlorian Fainelli #define PORT_MODE_SHIFT 2 60246d7f77SFlorian Fainelli #define INT_EPHY (0 << PORT_MODE_SHIFT) 61246d7f77SFlorian Fainelli #define INT_GPHY (1 << PORT_MODE_SHIFT) 62246d7f77SFlorian Fainelli #define EXT_EPHY (2 << PORT_MODE_SHIFT) 63246d7f77SFlorian Fainelli #define EXT_GPHY (3 << PORT_MODE_SHIFT) 64246d7f77SFlorian Fainelli #define EXT_REVMII (4 << PORT_MODE_SHIFT) 65246d7f77SFlorian Fainelli #define PORT_MODE_MASK 0x7 66246d7f77SFlorian Fainelli #define RVMII_REF_SEL (1 << 5) 67246d7f77SFlorian Fainelli #define RX_PAUSE_EN (1 << 6) 68246d7f77SFlorian Fainelli #define TX_PAUSE_EN (1 << 7) 69246d7f77SFlorian Fainelli #define TX_CLK_STOP_EN (1 << 8) 70246d7f77SFlorian Fainelli #define LPI_COUNT_SHIFT 9 71246d7f77SFlorian Fainelli #define LPI_COUNT_MASK 0x3F 72246d7f77SFlorian Fainelli 73*a78e86edSFlorian Fainelli #define REG_LED_CNTRL(x) (REG_LED_0_CNTRL + (x)) 74*a78e86edSFlorian Fainelli 759af197a8SFlorian Fainelli #define SPDLNK_SRC_SEL (1 << 24) 769af197a8SFlorian Fainelli 77246d7f77SFlorian Fainelli /* Register set relative to 'INTRL2_0' and 'INTRL2_1' */ 78246d7f77SFlorian Fainelli #define INTRL2_CPU_STATUS 0x00 79246d7f77SFlorian Fainelli #define INTRL2_CPU_SET 0x04 80246d7f77SFlorian Fainelli #define INTRL2_CPU_CLEAR 0x08 81246d7f77SFlorian Fainelli #define INTRL2_CPU_MASK_STATUS 0x0c 82246d7f77SFlorian Fainelli #define INTRL2_CPU_MASK_SET 0x10 83246d7f77SFlorian Fainelli #define INTRL2_CPU_MASK_CLEAR 0x14 84246d7f77SFlorian Fainelli 85246d7f77SFlorian Fainelli /* Shared INTRL2_0 and INTRL2_ interrupt sources macros */ 86246d7f77SFlorian Fainelli #define P_LINK_UP_IRQ(x) (1 << (0 + (x))) 87246d7f77SFlorian Fainelli #define P_LINK_DOWN_IRQ(x) (1 << (1 + (x))) 88246d7f77SFlorian Fainelli #define P_ENERGY_ON_IRQ(x) (1 << (2 + (x))) 89246d7f77SFlorian Fainelli #define P_ENERGY_OFF_IRQ(x) (1 << (3 + (x))) 90246d7f77SFlorian Fainelli #define P_GPHY_IRQ(x) (1 << (4 + (x))) 91246d7f77SFlorian Fainelli #define P_NUM_IRQ 5 92246d7f77SFlorian Fainelli #define P_IRQ_MASK(x) (P_LINK_UP_IRQ((x)) | \ 93246d7f77SFlorian Fainelli P_LINK_DOWN_IRQ((x)) | \ 94246d7f77SFlorian Fainelli P_ENERGY_ON_IRQ((x)) | \ 95246d7f77SFlorian Fainelli P_ENERGY_OFF_IRQ((x)) | \ 96246d7f77SFlorian Fainelli P_GPHY_IRQ((x))) 97246d7f77SFlorian Fainelli 98246d7f77SFlorian Fainelli /* INTRL2_0 interrupt sources */ 99246d7f77SFlorian Fainelli #define P0_IRQ_OFF 0 100246d7f77SFlorian Fainelli #define MEM_DOUBLE_IRQ (1 << 5) 101246d7f77SFlorian Fainelli #define EEE_LPI_IRQ (1 << 6) 102246d7f77SFlorian Fainelli #define P5_CPU_WAKE_IRQ (1 << 7) 103246d7f77SFlorian Fainelli #define P8_CPU_WAKE_IRQ (1 << 8) 104246d7f77SFlorian Fainelli #define P7_CPU_WAKE_IRQ (1 << 9) 105246d7f77SFlorian Fainelli #define IEEE1588_IRQ (1 << 10) 106246d7f77SFlorian Fainelli #define MDIO_ERR_IRQ (1 << 11) 107246d7f77SFlorian Fainelli #define MDIO_DONE_IRQ (1 << 12) 108246d7f77SFlorian Fainelli #define GISB_ERR_IRQ (1 << 13) 109246d7f77SFlorian Fainelli #define UBUS_ERR_IRQ (1 << 14) 110246d7f77SFlorian Fainelli #define FAILOVER_ON_IRQ (1 << 15) 111246d7f77SFlorian Fainelli #define FAILOVER_OFF_IRQ (1 << 16) 112246d7f77SFlorian Fainelli #define TCAM_SOFT_ERR_IRQ (1 << 17) 113246d7f77SFlorian Fainelli 114246d7f77SFlorian Fainelli /* INTRL2_1 interrupt sources */ 115246d7f77SFlorian Fainelli #define P7_IRQ_OFF 0 116246d7f77SFlorian Fainelli #define P_IRQ_OFF(x) ((6 - (x)) * P_NUM_IRQ) 117246d7f77SFlorian Fainelli 118246d7f77SFlorian Fainelli /* Register set relative to 'CORE' */ 119246d7f77SFlorian Fainelli #define CORE_G_PCTL_PORT0 0x00000 120246d7f77SFlorian Fainelli #define CORE_G_PCTL_PORT(x) (CORE_G_PCTL_PORT0 + (x * 0x4)) 121246d7f77SFlorian Fainelli #define CORE_IMP_CTL 0x00020 122246d7f77SFlorian Fainelli #define RX_DIS (1 << 0) 123246d7f77SFlorian Fainelli #define TX_DIS (1 << 1) 124246d7f77SFlorian Fainelli #define RX_BCST_EN (1 << 2) 125246d7f77SFlorian Fainelli #define RX_MCST_EN (1 << 3) 126246d7f77SFlorian Fainelli #define RX_UCST_EN (1 << 4) 127246d7f77SFlorian Fainelli 128246d7f77SFlorian Fainelli #define CORE_SWMODE 0x0002c 129246d7f77SFlorian Fainelli #define SW_FWDG_MODE (1 << 0) 130246d7f77SFlorian Fainelli #define SW_FWDG_EN (1 << 1) 131246d7f77SFlorian Fainelli #define RTRY_LMT_DIS (1 << 2) 132246d7f77SFlorian Fainelli 133246d7f77SFlorian Fainelli #define CORE_STS_OVERRIDE_IMP 0x00038 134246d7f77SFlorian Fainelli #define GMII_SPEED_UP_2G (1 << 6) 135246d7f77SFlorian Fainelli #define MII_SW_OR (1 << 7) 136246d7f77SFlorian Fainelli 137246d7f77SFlorian Fainelli #define CORE_NEW_CTRL 0x00084 138246d7f77SFlorian Fainelli #define IP_MC (1 << 0) 139246d7f77SFlorian Fainelli #define OUTRANGEERR_DISCARD (1 << 1) 140246d7f77SFlorian Fainelli #define INRANGEERR_DISCARD (1 << 2) 141246d7f77SFlorian Fainelli #define CABLE_DIAG_LEN (1 << 3) 142246d7f77SFlorian Fainelli #define OVERRIDE_AUTO_PD_WAR (1 << 4) 143246d7f77SFlorian Fainelli #define EN_AUTO_PD_WAR (1 << 5) 144246d7f77SFlorian Fainelli #define UC_FWD_EN (1 << 6) 145246d7f77SFlorian Fainelli #define MC_FWD_EN (1 << 7) 146246d7f77SFlorian Fainelli 147246d7f77SFlorian Fainelli #define CORE_SWITCH_CTRL 0x00088 148246d7f77SFlorian Fainelli #define MII_DUMB_FWDG_EN (1 << 6) 149246d7f77SFlorian Fainelli 150246d7f77SFlorian Fainelli #define CORE_SFT_LRN_CTRL 0x000f8 151246d7f77SFlorian Fainelli #define SW_LEARN_CNTL(x) (1 << (x)) 152246d7f77SFlorian Fainelli 153246d7f77SFlorian Fainelli #define CORE_STS_OVERRIDE_GMIIP_PORT(x) (0x160 + (x) * 4) 154246d7f77SFlorian Fainelli #define LINK_STS (1 << 0) 155246d7f77SFlorian Fainelli #define DUPLX_MODE (1 << 1) 156246d7f77SFlorian Fainelli #define SPEED_SHIFT 2 157246d7f77SFlorian Fainelli #define SPEED_MASK 0x3 158246d7f77SFlorian Fainelli #define RXFLOW_CNTL (1 << 4) 159246d7f77SFlorian Fainelli #define TXFLOW_CNTL (1 << 5) 160246d7f77SFlorian Fainelli #define SW_OVERRIDE (1 << 6) 161246d7f77SFlorian Fainelli 162246d7f77SFlorian Fainelli #define CORE_WATCHDOG_CTRL 0x001e4 163246d7f77SFlorian Fainelli #define SOFTWARE_RESET (1 << 7) 164246d7f77SFlorian Fainelli #define EN_CHIP_RST (1 << 6) 165246d7f77SFlorian Fainelli #define EN_SW_RESET (1 << 4) 166246d7f77SFlorian Fainelli 16712f460f2SFlorian Fainelli #define CORE_FAST_AGE_CTRL 0x00220 16812f460f2SFlorian Fainelli #define EN_FAST_AGE_STATIC (1 << 0) 16912f460f2SFlorian Fainelli #define EN_AGE_DYNAMIC (1 << 1) 17012f460f2SFlorian Fainelli #define EN_AGE_PORT (1 << 2) 17112f460f2SFlorian Fainelli #define EN_AGE_VLAN (1 << 3) 17212f460f2SFlorian Fainelli #define EN_AGE_SPT (1 << 4) 17312f460f2SFlorian Fainelli #define EN_AGE_MCAST (1 << 5) 17412f460f2SFlorian Fainelli #define FAST_AGE_STR_DONE (1 << 7) 17512f460f2SFlorian Fainelli 17612f460f2SFlorian Fainelli #define CORE_FAST_AGE_PORT 0x00224 17712f460f2SFlorian Fainelli #define AGE_PORT_MASK 0xf 17812f460f2SFlorian Fainelli 17912f460f2SFlorian Fainelli #define CORE_FAST_AGE_VID 0x00228 18012f460f2SFlorian Fainelli #define AGE_VID_MASK 0x3fff 18112f460f2SFlorian Fainelli 182246d7f77SFlorian Fainelli #define CORE_LNKSTS 0x00400 183246d7f77SFlorian Fainelli #define LNK_STS_MASK 0x1ff 184246d7f77SFlorian Fainelli 185246d7f77SFlorian Fainelli #define CORE_SPDSTS 0x00410 186246d7f77SFlorian Fainelli #define SPDSTS_10 0 187246d7f77SFlorian Fainelli #define SPDSTS_100 1 188246d7f77SFlorian Fainelli #define SPDSTS_1000 2 189246d7f77SFlorian Fainelli #define SPDSTS_SHIFT 2 190246d7f77SFlorian Fainelli #define SPDSTS_MASK 0x3 191246d7f77SFlorian Fainelli 192246d7f77SFlorian Fainelli #define CORE_DUPSTS 0x00420 193246d7f77SFlorian Fainelli #define CORE_DUPSTS_MASK 0x1ff 194246d7f77SFlorian Fainelli 195246d7f77SFlorian Fainelli #define CORE_PAUSESTS 0x00428 196246d7f77SFlorian Fainelli #define PAUSESTS_TX_PAUSE_SHIFT 9 197246d7f77SFlorian Fainelli 198246d7f77SFlorian Fainelli #define CORE_GMNCFGCFG 0x0800 199246d7f77SFlorian Fainelli #define RST_MIB_CNT (1 << 0) 200246d7f77SFlorian Fainelli #define RXBPDU_EN (1 << 1) 201246d7f77SFlorian Fainelli 202246d7f77SFlorian Fainelli #define CORE_IMP0_PRT_ID 0x0804 203246d7f77SFlorian Fainelli 204246d7f77SFlorian Fainelli #define CORE_BRCM_HDR_CTRL 0x0080c 205246d7f77SFlorian Fainelli #define BRCM_HDR_EN_P8 (1 << 0) 206246d7f77SFlorian Fainelli #define BRCM_HDR_EN_P5 (1 << 1) 207246d7f77SFlorian Fainelli #define BRCM_HDR_EN_P7 (1 << 2) 208246d7f77SFlorian Fainelli 209246d7f77SFlorian Fainelli #define CORE_RST_MIB_CNT_EN 0x0950 210246d7f77SFlorian Fainelli 211246d7f77SFlorian Fainelli #define CORE_BRCM_HDR_RX_DIS 0x0980 212246d7f77SFlorian Fainelli #define CORE_BRCM_HDR_TX_DIS 0x0988 213246d7f77SFlorian Fainelli 214064523ffSFlorian Fainelli #define CORE_ARLA_VTBL_RWCTRL 0x1600 215064523ffSFlorian Fainelli #define ARLA_VTBL_CMD_WRITE 0 216064523ffSFlorian Fainelli #define ARLA_VTBL_CMD_READ 1 217064523ffSFlorian Fainelli #define ARLA_VTBL_CMD_CLEAR 2 218064523ffSFlorian Fainelli #define ARLA_VTBL_STDN (1 << 7) 219064523ffSFlorian Fainelli 220064523ffSFlorian Fainelli #define CORE_ARLA_VTBL_ADDR 0x1604 221064523ffSFlorian Fainelli #define VTBL_ADDR_INDEX_MASK 0xfff 222064523ffSFlorian Fainelli 223064523ffSFlorian Fainelli #define CORE_ARLA_VTBL_ENTRY 0x160c 224064523ffSFlorian Fainelli #define FWD_MAP_MASK 0x1ff 225064523ffSFlorian Fainelli #define UNTAG_MAP_MASK 0x1ff 226064523ffSFlorian Fainelli #define UNTAG_MAP_SHIFT 9 227064523ffSFlorian Fainelli #define MSTP_INDEX_MASK 0x7 228064523ffSFlorian Fainelli #define MSTP_INDEX_SHIFT 18 229064523ffSFlorian Fainelli #define FWD_MODE (1 << 21) 230064523ffSFlorian Fainelli 231246d7f77SFlorian Fainelli #define CORE_MEM_PSM_VDD_CTRL 0x2380 232246d7f77SFlorian Fainelli #define P_TXQ_PSM_VDD_SHIFT 2 233246d7f77SFlorian Fainelli #define P_TXQ_PSM_VDD_MASK 0x3 234246d7f77SFlorian Fainelli #define P_TXQ_PSM_VDD(x) (P_TXQ_PSM_VDD_MASK << \ 235246d7f77SFlorian Fainelli ((x) * P_TXQ_PSM_VDD_SHIFT)) 236246d7f77SFlorian Fainelli 237246d7f77SFlorian Fainelli #define CORE_PORT_VLAN_CTL_PORT(x) (0xc400 + ((x) * 0x8)) 238246d7f77SFlorian Fainelli #define PORT_VLAN_CTRL_MASK 0x1ff 239246d7f77SFlorian Fainelli 240064523ffSFlorian Fainelli #define CORE_DEFAULT_1Q_TAG_P(x) (0xd040 + ((x) * 8)) 241064523ffSFlorian Fainelli #define CFI_SHIFT 12 242064523ffSFlorian Fainelli #define PRI_SHIFT 13 243064523ffSFlorian Fainelli #define PRI_MASK 0x7 244064523ffSFlorian Fainelli 245064523ffSFlorian Fainelli #define CORE_JOIN_ALL_VLAN_EN 0xd140 246064523ffSFlorian Fainelli 247450b05c1SFlorian Fainelli #define CORE_EEE_EN_CTRL 0x24800 248450b05c1SFlorian Fainelli #define CORE_EEE_LPI_INDICATE 0x24810 249450b05c1SFlorian Fainelli 250246d7f77SFlorian Fainelli #endif /* __BCM_SF2_REGS_H */ 251