1*2874c5fdSThomas Gleixner /* SPDX-License-Identifier: GPL-2.0-or-later */ 2246d7f77SFlorian Fainelli /* 3246d7f77SFlorian Fainelli * Broadcom Starfighter 2 switch register defines 4246d7f77SFlorian Fainelli * 5246d7f77SFlorian Fainelli * Copyright (C) 2014, Broadcom Corporation 6246d7f77SFlorian Fainelli */ 7246d7f77SFlorian Fainelli #ifndef __BCM_SF2_REGS_H 8246d7f77SFlorian Fainelli #define __BCM_SF2_REGS_H 9246d7f77SFlorian Fainelli 10246d7f77SFlorian Fainelli /* Register set relative to 'REG' */ 11a78e86edSFlorian Fainelli 12a78e86edSFlorian Fainelli enum bcm_sf2_reg_offs { 13a78e86edSFlorian Fainelli REG_SWITCH_CNTRL = 0, 14a78e86edSFlorian Fainelli REG_SWITCH_STATUS, 15a78e86edSFlorian Fainelli REG_DIR_DATA_WRITE, 16a78e86edSFlorian Fainelli REG_DIR_DATA_READ, 17a78e86edSFlorian Fainelli REG_SWITCH_REVISION, 18a78e86edSFlorian Fainelli REG_PHY_REVISION, 19a78e86edSFlorian Fainelli REG_SPHY_CNTRL, 20a78e86edSFlorian Fainelli REG_RGMII_0_CNTRL, 21a78e86edSFlorian Fainelli REG_RGMII_1_CNTRL, 22a78e86edSFlorian Fainelli REG_RGMII_2_CNTRL, 23a78e86edSFlorian Fainelli REG_LED_0_CNTRL, 24a78e86edSFlorian Fainelli REG_LED_1_CNTRL, 25a78e86edSFlorian Fainelli REG_LED_2_CNTRL, 26a78e86edSFlorian Fainelli REG_SWITCH_REG_MAX, 27a78e86edSFlorian Fainelli }; 28a78e86edSFlorian Fainelli 29a78e86edSFlorian Fainelli /* Relative to REG_SWITCH_CNTRL */ 30246d7f77SFlorian Fainelli #define MDIO_MASTER_SEL (1 << 0) 31246d7f77SFlorian Fainelli 32a78e86edSFlorian Fainelli /* Relative to REG_SWITCH_REVISION */ 33246d7f77SFlorian Fainelli #define SF2_REV_MASK 0xffff 34246d7f77SFlorian Fainelli #define SWITCH_TOP_REV_SHIFT 16 35246d7f77SFlorian Fainelli #define SWITCH_TOP_REV_MASK 0xffff 36246d7f77SFlorian Fainelli 37a78e86edSFlorian Fainelli /* Relative to REG_PHY_REVISION */ 38aa9aef77SFlorian Fainelli #define PHY_REVISION_MASK 0xffff 39246d7f77SFlorian Fainelli 40a78e86edSFlorian Fainelli /* Relative to REG_SPHY_CNTRL */ 41246d7f77SFlorian Fainelli #define IDDQ_BIAS (1 << 0) 42246d7f77SFlorian Fainelli #define EXT_PWR_DOWN (1 << 1) 43246d7f77SFlorian Fainelli #define FORCE_DLL_EN (1 << 2) 44246d7f77SFlorian Fainelli #define IDDQ_GLOBAL_PWR (1 << 3) 45246d7f77SFlorian Fainelli #define CK25_DIS (1 << 4) 46246d7f77SFlorian Fainelli #define PHY_RESET (1 << 5) 47246d7f77SFlorian Fainelli #define PHY_PHYAD_SHIFT 8 48246d7f77SFlorian Fainelli #define PHY_PHYAD_MASK 0x1F 49246d7f77SFlorian Fainelli 50a78e86edSFlorian Fainelli #define REG_RGMII_CNTRL_P(x) (REG_RGMII_0_CNTRL + (x)) 51a78e86edSFlorian Fainelli 52246d7f77SFlorian Fainelli /* Relative to REG_RGMII_CNTRL */ 53246d7f77SFlorian Fainelli #define RGMII_MODE_EN (1 << 0) 54246d7f77SFlorian Fainelli #define ID_MODE_DIS (1 << 1) 55246d7f77SFlorian Fainelli #define PORT_MODE_SHIFT 2 56246d7f77SFlorian Fainelli #define INT_EPHY (0 << PORT_MODE_SHIFT) 57246d7f77SFlorian Fainelli #define INT_GPHY (1 << PORT_MODE_SHIFT) 58246d7f77SFlorian Fainelli #define EXT_EPHY (2 << PORT_MODE_SHIFT) 59246d7f77SFlorian Fainelli #define EXT_GPHY (3 << PORT_MODE_SHIFT) 60246d7f77SFlorian Fainelli #define EXT_REVMII (4 << PORT_MODE_SHIFT) 61246d7f77SFlorian Fainelli #define PORT_MODE_MASK 0x7 62246d7f77SFlorian Fainelli #define RVMII_REF_SEL (1 << 5) 63246d7f77SFlorian Fainelli #define RX_PAUSE_EN (1 << 6) 64246d7f77SFlorian Fainelli #define TX_PAUSE_EN (1 << 7) 65246d7f77SFlorian Fainelli #define TX_CLK_STOP_EN (1 << 8) 66246d7f77SFlorian Fainelli #define LPI_COUNT_SHIFT 9 67246d7f77SFlorian Fainelli #define LPI_COUNT_MASK 0x3F 68246d7f77SFlorian Fainelli 69a78e86edSFlorian Fainelli #define REG_LED_CNTRL(x) (REG_LED_0_CNTRL + (x)) 70a78e86edSFlorian Fainelli 719af197a8SFlorian Fainelli #define SPDLNK_SRC_SEL (1 << 24) 729af197a8SFlorian Fainelli 73246d7f77SFlorian Fainelli /* Register set relative to 'INTRL2_0' and 'INTRL2_1' */ 74246d7f77SFlorian Fainelli #define INTRL2_CPU_STATUS 0x00 75246d7f77SFlorian Fainelli #define INTRL2_CPU_SET 0x04 76246d7f77SFlorian Fainelli #define INTRL2_CPU_CLEAR 0x08 77246d7f77SFlorian Fainelli #define INTRL2_CPU_MASK_STATUS 0x0c 78246d7f77SFlorian Fainelli #define INTRL2_CPU_MASK_SET 0x10 79246d7f77SFlorian Fainelli #define INTRL2_CPU_MASK_CLEAR 0x14 80246d7f77SFlorian Fainelli 81246d7f77SFlorian Fainelli /* Shared INTRL2_0 and INTRL2_ interrupt sources macros */ 82246d7f77SFlorian Fainelli #define P_LINK_UP_IRQ(x) (1 << (0 + (x))) 83246d7f77SFlorian Fainelli #define P_LINK_DOWN_IRQ(x) (1 << (1 + (x))) 84246d7f77SFlorian Fainelli #define P_ENERGY_ON_IRQ(x) (1 << (2 + (x))) 85246d7f77SFlorian Fainelli #define P_ENERGY_OFF_IRQ(x) (1 << (3 + (x))) 86246d7f77SFlorian Fainelli #define P_GPHY_IRQ(x) (1 << (4 + (x))) 87246d7f77SFlorian Fainelli #define P_NUM_IRQ 5 88246d7f77SFlorian Fainelli #define P_IRQ_MASK(x) (P_LINK_UP_IRQ((x)) | \ 89246d7f77SFlorian Fainelli P_LINK_DOWN_IRQ((x)) | \ 90246d7f77SFlorian Fainelli P_ENERGY_ON_IRQ((x)) | \ 91246d7f77SFlorian Fainelli P_ENERGY_OFF_IRQ((x)) | \ 92246d7f77SFlorian Fainelli P_GPHY_IRQ((x))) 93246d7f77SFlorian Fainelli 94246d7f77SFlorian Fainelli /* INTRL2_0 interrupt sources */ 95246d7f77SFlorian Fainelli #define P0_IRQ_OFF 0 96246d7f77SFlorian Fainelli #define MEM_DOUBLE_IRQ (1 << 5) 97246d7f77SFlorian Fainelli #define EEE_LPI_IRQ (1 << 6) 98246d7f77SFlorian Fainelli #define P5_CPU_WAKE_IRQ (1 << 7) 99246d7f77SFlorian Fainelli #define P8_CPU_WAKE_IRQ (1 << 8) 100246d7f77SFlorian Fainelli #define P7_CPU_WAKE_IRQ (1 << 9) 101246d7f77SFlorian Fainelli #define IEEE1588_IRQ (1 << 10) 102246d7f77SFlorian Fainelli #define MDIO_ERR_IRQ (1 << 11) 103246d7f77SFlorian Fainelli #define MDIO_DONE_IRQ (1 << 12) 104246d7f77SFlorian Fainelli #define GISB_ERR_IRQ (1 << 13) 105246d7f77SFlorian Fainelli #define UBUS_ERR_IRQ (1 << 14) 106246d7f77SFlorian Fainelli #define FAILOVER_ON_IRQ (1 << 15) 107246d7f77SFlorian Fainelli #define FAILOVER_OFF_IRQ (1 << 16) 108246d7f77SFlorian Fainelli #define TCAM_SOFT_ERR_IRQ (1 << 17) 109246d7f77SFlorian Fainelli 110246d7f77SFlorian Fainelli /* INTRL2_1 interrupt sources */ 111246d7f77SFlorian Fainelli #define P7_IRQ_OFF 0 112246d7f77SFlorian Fainelli #define P_IRQ_OFF(x) ((6 - (x)) * P_NUM_IRQ) 113246d7f77SFlorian Fainelli 11432e47ff0SFlorian Fainelli /* Register set relative to 'ACB' */ 11532e47ff0SFlorian Fainelli #define ACB_CONTROL 0x00 11632e47ff0SFlorian Fainelli #define ACB_EN (1 << 0) 11732e47ff0SFlorian Fainelli #define ACB_ALGORITHM (1 << 1) 11832e47ff0SFlorian Fainelli #define ACB_FLUSH_SHIFT 2 11932e47ff0SFlorian Fainelli #define ACB_FLUSH_MASK 0x3 12032e47ff0SFlorian Fainelli 12132e47ff0SFlorian Fainelli #define ACB_QUEUE_0_CFG 0x08 12232e47ff0SFlorian Fainelli #define XOFF_THRESHOLD_MASK 0x7ff 12332e47ff0SFlorian Fainelli #define XON_EN (1 << 11) 12432e47ff0SFlorian Fainelli #define TOTAL_XOFF_THRESHOLD_SHIFT 12 12532e47ff0SFlorian Fainelli #define TOTAL_XOFF_THRESHOLD_MASK 0x7ff 12632e47ff0SFlorian Fainelli #define TOTAL_XOFF_EN (1 << 23) 12732e47ff0SFlorian Fainelli #define TOTAL_XON_EN (1 << 24) 12832e47ff0SFlorian Fainelli #define PKTLEN_SHIFT 25 12932e47ff0SFlorian Fainelli #define PKTLEN_MASK 0x3f 13032e47ff0SFlorian Fainelli #define ACB_QUEUE_CFG(x) (ACB_QUEUE_0_CFG + ((x) * 0x4)) 13132e47ff0SFlorian Fainelli 132246d7f77SFlorian Fainelli /* Register set relative to 'CORE' */ 133246d7f77SFlorian Fainelli #define CORE_G_PCTL_PORT0 0x00000 134246d7f77SFlorian Fainelli #define CORE_G_PCTL_PORT(x) (CORE_G_PCTL_PORT0 + (x * 0x4)) 135246d7f77SFlorian Fainelli #define CORE_IMP_CTL 0x00020 136246d7f77SFlorian Fainelli #define RX_DIS (1 << 0) 137246d7f77SFlorian Fainelli #define TX_DIS (1 << 1) 138246d7f77SFlorian Fainelli #define RX_BCST_EN (1 << 2) 139246d7f77SFlorian Fainelli #define RX_MCST_EN (1 << 3) 140246d7f77SFlorian Fainelli #define RX_UCST_EN (1 << 4) 141246d7f77SFlorian Fainelli 142246d7f77SFlorian Fainelli #define CORE_SWMODE 0x0002c 143246d7f77SFlorian Fainelli #define SW_FWDG_MODE (1 << 0) 144246d7f77SFlorian Fainelli #define SW_FWDG_EN (1 << 1) 145246d7f77SFlorian Fainelli #define RTRY_LMT_DIS (1 << 2) 146246d7f77SFlorian Fainelli 147246d7f77SFlorian Fainelli #define CORE_STS_OVERRIDE_IMP 0x00038 148246d7f77SFlorian Fainelli #define GMII_SPEED_UP_2G (1 << 6) 149246d7f77SFlorian Fainelli #define MII_SW_OR (1 << 7) 150246d7f77SFlorian Fainelli 1510fe99338SFlorian Fainelli /* Alternate layout for e.g: 7278 */ 1520fe99338SFlorian Fainelli #define CORE_STS_OVERRIDE_IMP2 0x39040 1530fe99338SFlorian Fainelli 154246d7f77SFlorian Fainelli #define CORE_NEW_CTRL 0x00084 155246d7f77SFlorian Fainelli #define IP_MC (1 << 0) 156246d7f77SFlorian Fainelli #define OUTRANGEERR_DISCARD (1 << 1) 157246d7f77SFlorian Fainelli #define INRANGEERR_DISCARD (1 << 2) 158246d7f77SFlorian Fainelli #define CABLE_DIAG_LEN (1 << 3) 159246d7f77SFlorian Fainelli #define OVERRIDE_AUTO_PD_WAR (1 << 4) 160246d7f77SFlorian Fainelli #define EN_AUTO_PD_WAR (1 << 5) 161246d7f77SFlorian Fainelli #define UC_FWD_EN (1 << 6) 162246d7f77SFlorian Fainelli #define MC_FWD_EN (1 << 7) 163246d7f77SFlorian Fainelli 164246d7f77SFlorian Fainelli #define CORE_SWITCH_CTRL 0x00088 165246d7f77SFlorian Fainelli #define MII_DUMB_FWDG_EN (1 << 6) 166246d7f77SFlorian Fainelli 167c0e6820bSFlorian Fainelli #define CORE_DIS_LEARN 0x000f0 168c0e6820bSFlorian Fainelli 169246d7f77SFlorian Fainelli #define CORE_SFT_LRN_CTRL 0x000f8 170246d7f77SFlorian Fainelli #define SW_LEARN_CNTL(x) (1 << (x)) 171246d7f77SFlorian Fainelli 172246d7f77SFlorian Fainelli #define CORE_STS_OVERRIDE_GMIIP_PORT(x) (0x160 + (x) * 4) 1730fe99338SFlorian Fainelli #define CORE_STS_OVERRIDE_GMIIP2_PORT(x) (0x39000 + (x) * 8) 174246d7f77SFlorian Fainelli #define LINK_STS (1 << 0) 175246d7f77SFlorian Fainelli #define DUPLX_MODE (1 << 1) 176246d7f77SFlorian Fainelli #define SPEED_SHIFT 2 177246d7f77SFlorian Fainelli #define SPEED_MASK 0x3 178246d7f77SFlorian Fainelli #define RXFLOW_CNTL (1 << 4) 179246d7f77SFlorian Fainelli #define TXFLOW_CNTL (1 << 5) 180246d7f77SFlorian Fainelli #define SW_OVERRIDE (1 << 6) 181246d7f77SFlorian Fainelli 182246d7f77SFlorian Fainelli #define CORE_WATCHDOG_CTRL 0x001e4 183246d7f77SFlorian Fainelli #define SOFTWARE_RESET (1 << 7) 184246d7f77SFlorian Fainelli #define EN_CHIP_RST (1 << 6) 185246d7f77SFlorian Fainelli #define EN_SW_RESET (1 << 4) 186246d7f77SFlorian Fainelli 18712f460f2SFlorian Fainelli #define CORE_FAST_AGE_CTRL 0x00220 18812f460f2SFlorian Fainelli #define EN_FAST_AGE_STATIC (1 << 0) 18912f460f2SFlorian Fainelli #define EN_AGE_DYNAMIC (1 << 1) 19012f460f2SFlorian Fainelli #define EN_AGE_PORT (1 << 2) 19112f460f2SFlorian Fainelli #define EN_AGE_VLAN (1 << 3) 19212f460f2SFlorian Fainelli #define EN_AGE_SPT (1 << 4) 19312f460f2SFlorian Fainelli #define EN_AGE_MCAST (1 << 5) 19412f460f2SFlorian Fainelli #define FAST_AGE_STR_DONE (1 << 7) 19512f460f2SFlorian Fainelli 19612f460f2SFlorian Fainelli #define CORE_FAST_AGE_PORT 0x00224 19712f460f2SFlorian Fainelli #define AGE_PORT_MASK 0xf 19812f460f2SFlorian Fainelli 19912f460f2SFlorian Fainelli #define CORE_FAST_AGE_VID 0x00228 20012f460f2SFlorian Fainelli #define AGE_VID_MASK 0x3fff 20112f460f2SFlorian Fainelli 202246d7f77SFlorian Fainelli #define CORE_LNKSTS 0x00400 203246d7f77SFlorian Fainelli #define LNK_STS_MASK 0x1ff 204246d7f77SFlorian Fainelli 205246d7f77SFlorian Fainelli #define CORE_SPDSTS 0x00410 206246d7f77SFlorian Fainelli #define SPDSTS_10 0 207246d7f77SFlorian Fainelli #define SPDSTS_100 1 208246d7f77SFlorian Fainelli #define SPDSTS_1000 2 209246d7f77SFlorian Fainelli #define SPDSTS_SHIFT 2 210246d7f77SFlorian Fainelli #define SPDSTS_MASK 0x3 211246d7f77SFlorian Fainelli 212246d7f77SFlorian Fainelli #define CORE_DUPSTS 0x00420 213246d7f77SFlorian Fainelli #define CORE_DUPSTS_MASK 0x1ff 214246d7f77SFlorian Fainelli 215246d7f77SFlorian Fainelli #define CORE_PAUSESTS 0x00428 216246d7f77SFlorian Fainelli #define PAUSESTS_TX_PAUSE_SHIFT 9 217246d7f77SFlorian Fainelli 218246d7f77SFlorian Fainelli #define CORE_GMNCFGCFG 0x0800 219246d7f77SFlorian Fainelli #define RST_MIB_CNT (1 << 0) 220246d7f77SFlorian Fainelli #define RXBPDU_EN (1 << 1) 221246d7f77SFlorian Fainelli 222246d7f77SFlorian Fainelli #define CORE_IMP0_PRT_ID 0x0804 223246d7f77SFlorian Fainelli 224246d7f77SFlorian Fainelli #define CORE_RST_MIB_CNT_EN 0x0950 225246d7f77SFlorian Fainelli 226064523ffSFlorian Fainelli #define CORE_ARLA_VTBL_RWCTRL 0x1600 227064523ffSFlorian Fainelli #define ARLA_VTBL_CMD_WRITE 0 228064523ffSFlorian Fainelli #define ARLA_VTBL_CMD_READ 1 229064523ffSFlorian Fainelli #define ARLA_VTBL_CMD_CLEAR 2 230064523ffSFlorian Fainelli #define ARLA_VTBL_STDN (1 << 7) 231064523ffSFlorian Fainelli 232064523ffSFlorian Fainelli #define CORE_ARLA_VTBL_ADDR 0x1604 233064523ffSFlorian Fainelli #define VTBL_ADDR_INDEX_MASK 0xfff 234064523ffSFlorian Fainelli 235064523ffSFlorian Fainelli #define CORE_ARLA_VTBL_ENTRY 0x160c 236064523ffSFlorian Fainelli #define FWD_MAP_MASK 0x1ff 237064523ffSFlorian Fainelli #define UNTAG_MAP_MASK 0x1ff 238064523ffSFlorian Fainelli #define UNTAG_MAP_SHIFT 9 239064523ffSFlorian Fainelli #define MSTP_INDEX_MASK 0x7 240064523ffSFlorian Fainelli #define MSTP_INDEX_SHIFT 18 241064523ffSFlorian Fainelli #define FWD_MODE (1 << 21) 242064523ffSFlorian Fainelli 243246d7f77SFlorian Fainelli #define CORE_MEM_PSM_VDD_CTRL 0x2380 244246d7f77SFlorian Fainelli #define P_TXQ_PSM_VDD_SHIFT 2 245246d7f77SFlorian Fainelli #define P_TXQ_PSM_VDD_MASK 0x3 246246d7f77SFlorian Fainelli #define P_TXQ_PSM_VDD(x) (P_TXQ_PSM_VDD_MASK << \ 247246d7f77SFlorian Fainelli ((x) * P_TXQ_PSM_VDD_SHIFT)) 248246d7f77SFlorian Fainelli 249e1b9147cSFlorian Fainelli #define CORE_PORT_TC2_QOS_MAP_PORT(x) (0xc1c0 + ((x) * 0x10)) 250e1b9147cSFlorian Fainelli #define PRT_TO_QID_MASK 0x3 251e1b9147cSFlorian Fainelli #define PRT_TO_QID_SHIFT 3 252e1b9147cSFlorian Fainelli 253246d7f77SFlorian Fainelli #define CORE_PORT_VLAN_CTL_PORT(x) (0xc400 + ((x) * 0x8)) 254246d7f77SFlorian Fainelli #define PORT_VLAN_CTRL_MASK 0x1ff 255246d7f77SFlorian Fainelli 25632e47ff0SFlorian Fainelli #define CORE_TXQ_THD_PAUSE_QN_PORT_0 0x2c80 25732e47ff0SFlorian Fainelli #define TXQ_PAUSE_THD_MASK 0x7ff 25832e47ff0SFlorian Fainelli #define CORE_TXQ_THD_PAUSE_QN_PORT(x) (CORE_TXQ_THD_PAUSE_QN_PORT_0 + \ 25932e47ff0SFlorian Fainelli (x) * 0x8) 26032e47ff0SFlorian Fainelli 261064523ffSFlorian Fainelli #define CORE_DEFAULT_1Q_TAG_P(x) (0xd040 + ((x) * 8)) 262064523ffSFlorian Fainelli #define CFI_SHIFT 12 263064523ffSFlorian Fainelli #define PRI_SHIFT 13 264064523ffSFlorian Fainelli #define PRI_MASK 0x7 265064523ffSFlorian Fainelli 266064523ffSFlorian Fainelli #define CORE_JOIN_ALL_VLAN_EN 0xd140 267064523ffSFlorian Fainelli 26885345808SFlorian Fainelli #define CORE_CFP_ACC 0x28000 26985345808SFlorian Fainelli #define OP_STR_DONE (1 << 0) 27085345808SFlorian Fainelli #define OP_SEL_SHIFT 1 27185345808SFlorian Fainelli #define OP_SEL_READ (1 << OP_SEL_SHIFT) 27285345808SFlorian Fainelli #define OP_SEL_WRITE (2 << OP_SEL_SHIFT) 27385345808SFlorian Fainelli #define OP_SEL_SEARCH (4 << OP_SEL_SHIFT) 27485345808SFlorian Fainelli #define OP_SEL_MASK (7 << OP_SEL_SHIFT) 27585345808SFlorian Fainelli #define CFP_RAM_CLEAR (1 << 4) 27685345808SFlorian Fainelli #define RAM_SEL_SHIFT 10 27785345808SFlorian Fainelli #define TCAM_SEL (1 << RAM_SEL_SHIFT) 27885345808SFlorian Fainelli #define ACT_POL_RAM (2 << RAM_SEL_SHIFT) 27985345808SFlorian Fainelli #define RATE_METER_RAM (4 << RAM_SEL_SHIFT) 28085345808SFlorian Fainelli #define GREEN_STAT_RAM (8 << RAM_SEL_SHIFT) 28185345808SFlorian Fainelli #define YELLOW_STAT_RAM (16 << RAM_SEL_SHIFT) 28285345808SFlorian Fainelli #define RED_STAT_RAM (24 << RAM_SEL_SHIFT) 28385345808SFlorian Fainelli #define RAM_SEL_MASK (0x1f << RAM_SEL_SHIFT) 28485345808SFlorian Fainelli #define TCAM_RESET (1 << 15) 28585345808SFlorian Fainelli #define XCESS_ADDR_SHIFT 16 28685345808SFlorian Fainelli #define XCESS_ADDR_MASK 0xff 28785345808SFlorian Fainelli #define SEARCH_STS (1 << 27) 28885345808SFlorian Fainelli #define RD_STS_SHIFT 28 28985345808SFlorian Fainelli #define RD_STS_TCAM (1 << RD_STS_SHIFT) 29085345808SFlorian Fainelli #define RD_STS_ACT_POL_RAM (2 << RD_STS_SHIFT) 29185345808SFlorian Fainelli #define RD_STS_RATE_METER_RAM (4 << RD_STS_SHIFT) 29285345808SFlorian Fainelli #define RD_STS_STAT_RAM (8 << RD_STS_SHIFT) 29385345808SFlorian Fainelli 29485345808SFlorian Fainelli #define CORE_CFP_RATE_METER_GLOBAL_CTL 0x28010 29585345808SFlorian Fainelli 29685345808SFlorian Fainelli #define CORE_CFP_DATA_PORT_0 0x28040 29785345808SFlorian Fainelli #define CORE_CFP_DATA_PORT(x) (CORE_CFP_DATA_PORT_0 + \ 29885345808SFlorian Fainelli (x) * 0x10) 29985345808SFlorian Fainelli 30085345808SFlorian Fainelli /* UDF_DATA7 */ 30185345808SFlorian Fainelli #define L3_FRAMING_SHIFT 24 30285345808SFlorian Fainelli #define L3_FRAMING_MASK (0x3 << L3_FRAMING_SHIFT) 30339cdd349SFlorian Fainelli #define IPTOS_SHIFT 16 30439cdd349SFlorian Fainelli #define IPTOS_MASK 0xff 30585345808SFlorian Fainelli #define IPPROTO_SHIFT 8 30685345808SFlorian Fainelli #define IPPROTO_MASK (0xff << IPPROTO_SHIFT) 30739cdd349SFlorian Fainelli #define IP_FRAG_SHIFT 7 30839cdd349SFlorian Fainelli #define IP_FRAG (1 << IP_FRAG_SHIFT) 30985345808SFlorian Fainelli 31085345808SFlorian Fainelli /* UDF_DATA0 */ 31185345808SFlorian Fainelli #define SLICE_VALID 3 31285345808SFlorian Fainelli #define SLICE_NUM_SHIFT 2 31385345808SFlorian Fainelli #define SLICE_NUM(x) ((x) << SLICE_NUM_SHIFT) 314bc3fc44cSFlorian Fainelli #define SLICE_NUM_MASK 0x3 31585345808SFlorian Fainelli 31685345808SFlorian Fainelli #define CORE_CFP_MASK_PORT_0 0x280c0 31785345808SFlorian Fainelli 31885345808SFlorian Fainelli #define CORE_CFP_MASK_PORT(x) (CORE_CFP_MASK_PORT_0 + \ 31985345808SFlorian Fainelli (x) * 0x10) 32085345808SFlorian Fainelli 32185345808SFlorian Fainelli #define CORE_ACT_POL_DATA0 0x28140 32285345808SFlorian Fainelli #define VLAN_BYP (1 << 0) 32385345808SFlorian Fainelli #define EAP_BYP (1 << 1) 32485345808SFlorian Fainelli #define STP_BYP (1 << 2) 32585345808SFlorian Fainelli #define REASON_CODE_SHIFT 3 32685345808SFlorian Fainelli #define REASON_CODE_MASK 0x3f 32785345808SFlorian Fainelli #define LOOP_BK_EN (1 << 9) 32885345808SFlorian Fainelli #define NEW_TC_SHIFT 10 32985345808SFlorian Fainelli #define NEW_TC_MASK 0x7 33085345808SFlorian Fainelli #define CHANGE_TC (1 << 13) 33185345808SFlorian Fainelli #define DST_MAP_IB_SHIFT 14 33285345808SFlorian Fainelli #define DST_MAP_IB_MASK 0x1ff 33385345808SFlorian Fainelli #define CHANGE_FWRD_MAP_IB_SHIFT 24 33485345808SFlorian Fainelli #define CHANGE_FWRD_MAP_IB_MASK 0x3 33585345808SFlorian Fainelli #define CHANGE_FWRD_MAP_IB_NO_DEST (0 << CHANGE_FWRD_MAP_IB_SHIFT) 33685345808SFlorian Fainelli #define CHANGE_FWRD_MAP_IB_REM_ARL (1 << CHANGE_FWRD_MAP_IB_SHIFT) 33785345808SFlorian Fainelli #define CHANGE_FWRD_MAP_IB_REP_ARL (2 << CHANGE_FWRD_MAP_IB_SHIFT) 33885345808SFlorian Fainelli #define CHANGE_FWRD_MAP_IB_ADD_DST (3 << CHANGE_FWRD_MAP_IB_SHIFT) 33985345808SFlorian Fainelli #define NEW_DSCP_IB_SHIFT 26 34085345808SFlorian Fainelli #define NEW_DSCP_IB_MASK 0x3f 34185345808SFlorian Fainelli 34285345808SFlorian Fainelli #define CORE_ACT_POL_DATA1 0x28150 34385345808SFlorian Fainelli #define CHANGE_DSCP_IB (1 << 0) 34485345808SFlorian Fainelli #define DST_MAP_OB_SHIFT 1 34585345808SFlorian Fainelli #define DST_MAP_OB_MASK 0x3ff 34685345808SFlorian Fainelli #define CHANGE_FWRD_MAP_OB_SHIT 11 34785345808SFlorian Fainelli #define CHANGE_FWRD_MAP_OB_MASK 0x3 34885345808SFlorian Fainelli #define NEW_DSCP_OB_SHIFT 13 34985345808SFlorian Fainelli #define NEW_DSCP_OB_MASK 0x3f 35085345808SFlorian Fainelli #define CHANGE_DSCP_OB (1 << 19) 35185345808SFlorian Fainelli #define CHAIN_ID_SHIFT 20 35285345808SFlorian Fainelli #define CHAIN_ID_MASK 0xff 35385345808SFlorian Fainelli #define CHANGE_COLOR (1 << 28) 35485345808SFlorian Fainelli #define NEW_COLOR_SHIFT 29 35585345808SFlorian Fainelli #define NEW_COLOR_MASK 0x3 35685345808SFlorian Fainelli #define NEW_COLOR_GREEN (0 << NEW_COLOR_SHIFT) 35785345808SFlorian Fainelli #define NEW_COLOR_YELLOW (1 << NEW_COLOR_SHIFT) 35885345808SFlorian Fainelli #define NEW_COLOR_RED (2 << NEW_COLOR_SHIFT) 35985345808SFlorian Fainelli #define RED_DEFAULT (1 << 31) 36085345808SFlorian Fainelli 36185345808SFlorian Fainelli #define CORE_ACT_POL_DATA2 0x28160 36285345808SFlorian Fainelli #define MAC_LIMIT_BYPASS (1 << 0) 36385345808SFlorian Fainelli #define CHANGE_TC_O (1 << 1) 36485345808SFlorian Fainelli #define NEW_TC_O_SHIFT 2 36585345808SFlorian Fainelli #define NEW_TC_O_MASK 0x7 36685345808SFlorian Fainelli #define SPCP_RMK_DISABLE (1 << 5) 36785345808SFlorian Fainelli #define CPCP_RMK_DISABLE (1 << 6) 36885345808SFlorian Fainelli #define DEI_RMK_DISABLE (1 << 7) 36985345808SFlorian Fainelli 37085345808SFlorian Fainelli #define CORE_RATE_METER0 0x28180 37185345808SFlorian Fainelli #define COLOR_MODE (1 << 0) 37285345808SFlorian Fainelli #define POLICER_ACTION (1 << 1) 37385345808SFlorian Fainelli #define COUPLING_FLAG (1 << 2) 37485345808SFlorian Fainelli #define POLICER_MODE_SHIFT 3 37585345808SFlorian Fainelli #define POLICER_MODE_MASK 0x3 37685345808SFlorian Fainelli #define POLICER_MODE_RFC2698 (0 << POLICER_MODE_SHIFT) 37785345808SFlorian Fainelli #define POLICER_MODE_RFC4115 (1 << POLICER_MODE_SHIFT) 37885345808SFlorian Fainelli #define POLICER_MODE_MEF (2 << POLICER_MODE_SHIFT) 37985345808SFlorian Fainelli #define POLICER_MODE_DISABLE (3 << POLICER_MODE_SHIFT) 38085345808SFlorian Fainelli 38185345808SFlorian Fainelli #define CORE_RATE_METER1 0x28190 38285345808SFlorian Fainelli #define EIR_TK_BKT_MASK 0x7fffff 38385345808SFlorian Fainelli 38485345808SFlorian Fainelli #define CORE_RATE_METER2 0x281a0 38585345808SFlorian Fainelli #define EIR_BKT_SIZE_MASK 0xfffff 38685345808SFlorian Fainelli 38785345808SFlorian Fainelli #define CORE_RATE_METER3 0x281b0 38885345808SFlorian Fainelli #define EIR_REF_CNT_MASK 0x7ffff 38985345808SFlorian Fainelli 39085345808SFlorian Fainelli #define CORE_RATE_METER4 0x281c0 39185345808SFlorian Fainelli #define CIR_TK_BKT_MASK 0x7fffff 39285345808SFlorian Fainelli 39385345808SFlorian Fainelli #define CORE_RATE_METER5 0x281d0 39485345808SFlorian Fainelli #define CIR_BKT_SIZE_MASK 0xfffff 39585345808SFlorian Fainelli 39685345808SFlorian Fainelli #define CORE_RATE_METER6 0x281e0 39785345808SFlorian Fainelli #define CIR_REF_CNT_MASK 0x7ffff 39885345808SFlorian Fainelli 399f4ae9c08SFlorian Fainelli #define CORE_STAT_GREEN_CNTR 0x28200 400f4ae9c08SFlorian Fainelli #define CORE_STAT_YELLOW_CNTR 0x28210 401f4ae9c08SFlorian Fainelli #define CORE_STAT_RED_CNTR 0x28220 402f4ae9c08SFlorian Fainelli 40385345808SFlorian Fainelli #define CORE_CFP_CTL_REG 0x28400 40485345808SFlorian Fainelli #define CFP_EN_MAP_MASK 0x1ff 40585345808SFlorian Fainelli 40685345808SFlorian Fainelli /* IPv4 slices, 3 of them */ 40785345808SFlorian Fainelli #define CORE_UDF_0_A_0_8_PORT_0 0x28440 40885345808SFlorian Fainelli #define CFG_UDF_OFFSET_MASK 0x1f 40985345808SFlorian Fainelli #define CFG_UDF_OFFSET_BASE_SHIFT 5 41085345808SFlorian Fainelli #define CFG_UDF_SOF (0 << CFG_UDF_OFFSET_BASE_SHIFT) 41185345808SFlorian Fainelli #define CFG_UDF_EOL2 (2 << CFG_UDF_OFFSET_BASE_SHIFT) 41285345808SFlorian Fainelli #define CFG_UDF_EOL3 (3 << CFG_UDF_OFFSET_BASE_SHIFT) 41385345808SFlorian Fainelli 414ba0696c2SFlorian Fainelli /* IPv6 slices */ 415ba0696c2SFlorian Fainelli #define CORE_UDF_0_B_0_8_PORT_0 0x28500 416ba0696c2SFlorian Fainelli 417ba0696c2SFlorian Fainelli /* IPv6 chained slices */ 418ba0696c2SFlorian Fainelli #define CORE_UDF_0_D_0_11_PORT_0 0x28680 419ba0696c2SFlorian Fainelli 42085345808SFlorian Fainelli /* Number of slices for IPv4, IPv6 and non-IP */ 4215d80bcbbSFlorian Fainelli #define UDF_NUM_SLICES 4 4225d80bcbbSFlorian Fainelli #define UDFS_PER_SLICE 9 42385345808SFlorian Fainelli 42485345808SFlorian Fainelli /* Spacing between different slices */ 42585345808SFlorian Fainelli #define UDF_SLICE_OFFSET 0x40 42685345808SFlorian Fainelli 42785345808SFlorian Fainelli #define CFP_NUM_RULES 256 42885345808SFlorian Fainelli 42918118377SFlorian Fainelli /* Number of egress queues per port */ 43018118377SFlorian Fainelli #define SF2_NUM_EGRESS_QUEUES 8 43118118377SFlorian Fainelli 432246d7f77SFlorian Fainelli #endif /* __BCM_SF2_REGS_H */ 433