xref: /openbmc/linux/drivers/net/dsa/bcm_sf2_regs.h (revision 246d7f773c13cac3e3ab1609fd4ffee520242c63)
1*246d7f77SFlorian Fainelli /*
2*246d7f77SFlorian Fainelli  * Broadcom Starfighter 2 switch register defines
3*246d7f77SFlorian Fainelli  *
4*246d7f77SFlorian Fainelli  * Copyright (C) 2014, Broadcom Corporation
5*246d7f77SFlorian Fainelli  *
6*246d7f77SFlorian Fainelli  * This program is free software; you can redistribute it and/or modify
7*246d7f77SFlorian Fainelli  * it under the terms of the GNU General Public License as published by
8*246d7f77SFlorian Fainelli  * the Free Software Foundation; either version 2 of the License, or
9*246d7f77SFlorian Fainelli  * (at your option) any later version.
10*246d7f77SFlorian Fainelli  */
11*246d7f77SFlorian Fainelli #ifndef __BCM_SF2_REGS_H
12*246d7f77SFlorian Fainelli #define __BCM_SF2_REGS_H
13*246d7f77SFlorian Fainelli 
14*246d7f77SFlorian Fainelli /* Register set relative to 'REG' */
15*246d7f77SFlorian Fainelli #define REG_SWITCH_CNTRL		0x00
16*246d7f77SFlorian Fainelli #define  MDIO_MASTER_SEL		(1 << 0)
17*246d7f77SFlorian Fainelli 
18*246d7f77SFlorian Fainelli #define REG_SWITCH_STATUS		0x04
19*246d7f77SFlorian Fainelli #define REG_DIR_DATA_WRITE		0x08
20*246d7f77SFlorian Fainelli #define REG_DIR_DATA_READ		0x0C
21*246d7f77SFlorian Fainelli 
22*246d7f77SFlorian Fainelli #define REG_SWITCH_REVISION		0x18
23*246d7f77SFlorian Fainelli #define  SF2_REV_MASK			0xffff
24*246d7f77SFlorian Fainelli #define  SWITCH_TOP_REV_SHIFT		16
25*246d7f77SFlorian Fainelli #define  SWITCH_TOP_REV_MASK		0xffff
26*246d7f77SFlorian Fainelli 
27*246d7f77SFlorian Fainelli #define REG_PHY_REVISION		0x1C
28*246d7f77SFlorian Fainelli 
29*246d7f77SFlorian Fainelli #define REG_SPHY_CNTRL			0x2C
30*246d7f77SFlorian Fainelli #define  IDDQ_BIAS			(1 << 0)
31*246d7f77SFlorian Fainelli #define  EXT_PWR_DOWN			(1 << 1)
32*246d7f77SFlorian Fainelli #define  FORCE_DLL_EN			(1 << 2)
33*246d7f77SFlorian Fainelli #define  IDDQ_GLOBAL_PWR		(1 << 3)
34*246d7f77SFlorian Fainelli #define  CK25_DIS			(1 << 4)
35*246d7f77SFlorian Fainelli #define  PHY_RESET			(1 << 5)
36*246d7f77SFlorian Fainelli #define  PHY_PHYAD_SHIFT		8
37*246d7f77SFlorian Fainelli #define  PHY_PHYAD_MASK			0x1F
38*246d7f77SFlorian Fainelli 
39*246d7f77SFlorian Fainelli #define REG_RGMII_0_BASE		0x34
40*246d7f77SFlorian Fainelli #define REG_RGMII_CNTRL			0x00
41*246d7f77SFlorian Fainelli #define REG_RGMII_IB_STATUS		0x04
42*246d7f77SFlorian Fainelli #define REG_RGMII_RX_CLOCK_DELAY_CNTRL	0x08
43*246d7f77SFlorian Fainelli #define REG_RGMII_CNTRL_SIZE		0x0C
44*246d7f77SFlorian Fainelli #define REG_RGMII_CNTRL_P(x)		(REG_RGMII_0_BASE + \
45*246d7f77SFlorian Fainelli 					((x) * REG_RGMII_CNTRL_SIZE))
46*246d7f77SFlorian Fainelli /* Relative to REG_RGMII_CNTRL */
47*246d7f77SFlorian Fainelli #define  RGMII_MODE_EN			(1 << 0)
48*246d7f77SFlorian Fainelli #define  ID_MODE_DIS			(1 << 1)
49*246d7f77SFlorian Fainelli #define  PORT_MODE_SHIFT		2
50*246d7f77SFlorian Fainelli #define  INT_EPHY			(0 << PORT_MODE_SHIFT)
51*246d7f77SFlorian Fainelli #define  INT_GPHY			(1 << PORT_MODE_SHIFT)
52*246d7f77SFlorian Fainelli #define  EXT_EPHY			(2 << PORT_MODE_SHIFT)
53*246d7f77SFlorian Fainelli #define  EXT_GPHY			(3 << PORT_MODE_SHIFT)
54*246d7f77SFlorian Fainelli #define  EXT_REVMII			(4 << PORT_MODE_SHIFT)
55*246d7f77SFlorian Fainelli #define  PORT_MODE_MASK			0x7
56*246d7f77SFlorian Fainelli #define  RVMII_REF_SEL			(1 << 5)
57*246d7f77SFlorian Fainelli #define  RX_PAUSE_EN			(1 << 6)
58*246d7f77SFlorian Fainelli #define  TX_PAUSE_EN			(1 << 7)
59*246d7f77SFlorian Fainelli #define  TX_CLK_STOP_EN			(1 << 8)
60*246d7f77SFlorian Fainelli #define  LPI_COUNT_SHIFT		9
61*246d7f77SFlorian Fainelli #define  LPI_COUNT_MASK			0x3F
62*246d7f77SFlorian Fainelli 
63*246d7f77SFlorian Fainelli /* Register set relative to 'INTRL2_0' and 'INTRL2_1' */
64*246d7f77SFlorian Fainelli #define INTRL2_CPU_STATUS		0x00
65*246d7f77SFlorian Fainelli #define INTRL2_CPU_SET			0x04
66*246d7f77SFlorian Fainelli #define INTRL2_CPU_CLEAR		0x08
67*246d7f77SFlorian Fainelli #define INTRL2_CPU_MASK_STATUS		0x0c
68*246d7f77SFlorian Fainelli #define INTRL2_CPU_MASK_SET		0x10
69*246d7f77SFlorian Fainelli #define INTRL2_CPU_MASK_CLEAR		0x14
70*246d7f77SFlorian Fainelli 
71*246d7f77SFlorian Fainelli /* Shared INTRL2_0 and INTRL2_ interrupt sources macros */
72*246d7f77SFlorian Fainelli #define P_LINK_UP_IRQ(x)		(1 << (0 + (x)))
73*246d7f77SFlorian Fainelli #define P_LINK_DOWN_IRQ(x)		(1 << (1 + (x)))
74*246d7f77SFlorian Fainelli #define P_ENERGY_ON_IRQ(x)		(1 << (2 + (x)))
75*246d7f77SFlorian Fainelli #define P_ENERGY_OFF_IRQ(x)		(1 << (3 + (x)))
76*246d7f77SFlorian Fainelli #define P_GPHY_IRQ(x)			(1 << (4 + (x)))
77*246d7f77SFlorian Fainelli #define P_NUM_IRQ			5
78*246d7f77SFlorian Fainelli #define P_IRQ_MASK(x)			(P_LINK_UP_IRQ((x)) | \
79*246d7f77SFlorian Fainelli 					 P_LINK_DOWN_IRQ((x)) | \
80*246d7f77SFlorian Fainelli 					 P_ENERGY_ON_IRQ((x)) | \
81*246d7f77SFlorian Fainelli 					 P_ENERGY_OFF_IRQ((x)) | \
82*246d7f77SFlorian Fainelli 					 P_GPHY_IRQ((x)))
83*246d7f77SFlorian Fainelli 
84*246d7f77SFlorian Fainelli /* INTRL2_0 interrupt sources */
85*246d7f77SFlorian Fainelli #define P0_IRQ_OFF			0
86*246d7f77SFlorian Fainelli #define MEM_DOUBLE_IRQ			(1 << 5)
87*246d7f77SFlorian Fainelli #define EEE_LPI_IRQ			(1 << 6)
88*246d7f77SFlorian Fainelli #define P5_CPU_WAKE_IRQ			(1 << 7)
89*246d7f77SFlorian Fainelli #define P8_CPU_WAKE_IRQ			(1 << 8)
90*246d7f77SFlorian Fainelli #define P7_CPU_WAKE_IRQ			(1 << 9)
91*246d7f77SFlorian Fainelli #define IEEE1588_IRQ			(1 << 10)
92*246d7f77SFlorian Fainelli #define MDIO_ERR_IRQ			(1 << 11)
93*246d7f77SFlorian Fainelli #define MDIO_DONE_IRQ			(1 << 12)
94*246d7f77SFlorian Fainelli #define GISB_ERR_IRQ			(1 << 13)
95*246d7f77SFlorian Fainelli #define UBUS_ERR_IRQ			(1 << 14)
96*246d7f77SFlorian Fainelli #define FAILOVER_ON_IRQ			(1 << 15)
97*246d7f77SFlorian Fainelli #define FAILOVER_OFF_IRQ		(1 << 16)
98*246d7f77SFlorian Fainelli #define TCAM_SOFT_ERR_IRQ		(1 << 17)
99*246d7f77SFlorian Fainelli 
100*246d7f77SFlorian Fainelli /* INTRL2_1 interrupt sources */
101*246d7f77SFlorian Fainelli #define P7_IRQ_OFF			0
102*246d7f77SFlorian Fainelli #define P_IRQ_OFF(x)			((6 - (x)) * P_NUM_IRQ)
103*246d7f77SFlorian Fainelli 
104*246d7f77SFlorian Fainelli /* Register set relative to 'CORE' */
105*246d7f77SFlorian Fainelli #define CORE_G_PCTL_PORT0		0x00000
106*246d7f77SFlorian Fainelli #define CORE_G_PCTL_PORT(x)		(CORE_G_PCTL_PORT0 + (x * 0x4))
107*246d7f77SFlorian Fainelli #define CORE_IMP_CTL			0x00020
108*246d7f77SFlorian Fainelli #define  RX_DIS				(1 << 0)
109*246d7f77SFlorian Fainelli #define  TX_DIS				(1 << 1)
110*246d7f77SFlorian Fainelli #define  RX_BCST_EN			(1 << 2)
111*246d7f77SFlorian Fainelli #define  RX_MCST_EN			(1 << 3)
112*246d7f77SFlorian Fainelli #define  RX_UCST_EN			(1 << 4)
113*246d7f77SFlorian Fainelli #define  G_MISTP_STATE_SHIFT		5
114*246d7f77SFlorian Fainelli #define  G_MISTP_NO_STP			(0 << G_MISTP_STATE_SHIFT)
115*246d7f77SFlorian Fainelli #define  G_MISTP_DIS_STATE		(1 << G_MISTP_STATE_SHIFT)
116*246d7f77SFlorian Fainelli #define  G_MISTP_BLOCK_STATE		(2 << G_MISTP_STATE_SHIFT)
117*246d7f77SFlorian Fainelli #define  G_MISTP_LISTEN_STATE		(3 << G_MISTP_STATE_SHIFT)
118*246d7f77SFlorian Fainelli #define  G_MISTP_LEARN_STATE		(4 << G_MISTP_STATE_SHIFT)
119*246d7f77SFlorian Fainelli #define  G_MISTP_FWD_STATE		(5 << G_MISTP_STATE_SHIFT)
120*246d7f77SFlorian Fainelli #define  G_MISTP_STATE_MASK		0x7
121*246d7f77SFlorian Fainelli 
122*246d7f77SFlorian Fainelli #define CORE_SWMODE			0x0002c
123*246d7f77SFlorian Fainelli #define  SW_FWDG_MODE			(1 << 0)
124*246d7f77SFlorian Fainelli #define  SW_FWDG_EN			(1 << 1)
125*246d7f77SFlorian Fainelli #define  RTRY_LMT_DIS			(1 << 2)
126*246d7f77SFlorian Fainelli 
127*246d7f77SFlorian Fainelli #define CORE_STS_OVERRIDE_IMP		0x00038
128*246d7f77SFlorian Fainelli #define  GMII_SPEED_UP_2G		(1 << 6)
129*246d7f77SFlorian Fainelli #define  MII_SW_OR			(1 << 7)
130*246d7f77SFlorian Fainelli 
131*246d7f77SFlorian Fainelli #define CORE_NEW_CTRL			0x00084
132*246d7f77SFlorian Fainelli #define  IP_MC				(1 << 0)
133*246d7f77SFlorian Fainelli #define  OUTRANGEERR_DISCARD		(1 << 1)
134*246d7f77SFlorian Fainelli #define  INRANGEERR_DISCARD		(1 << 2)
135*246d7f77SFlorian Fainelli #define  CABLE_DIAG_LEN			(1 << 3)
136*246d7f77SFlorian Fainelli #define  OVERRIDE_AUTO_PD_WAR		(1 << 4)
137*246d7f77SFlorian Fainelli #define  EN_AUTO_PD_WAR			(1 << 5)
138*246d7f77SFlorian Fainelli #define  UC_FWD_EN			(1 << 6)
139*246d7f77SFlorian Fainelli #define  MC_FWD_EN			(1 << 7)
140*246d7f77SFlorian Fainelli 
141*246d7f77SFlorian Fainelli #define CORE_SWITCH_CTRL		0x00088
142*246d7f77SFlorian Fainelli #define  MII_DUMB_FWDG_EN		(1 << 6)
143*246d7f77SFlorian Fainelli 
144*246d7f77SFlorian Fainelli #define CORE_SFT_LRN_CTRL		0x000f8
145*246d7f77SFlorian Fainelli #define  SW_LEARN_CNTL(x)		(1 << (x))
146*246d7f77SFlorian Fainelli 
147*246d7f77SFlorian Fainelli #define CORE_STS_OVERRIDE_GMIIP_PORT(x)	(0x160 + (x) * 4)
148*246d7f77SFlorian Fainelli #define  LINK_STS			(1 << 0)
149*246d7f77SFlorian Fainelli #define  DUPLX_MODE			(1 << 1)
150*246d7f77SFlorian Fainelli #define  SPEED_SHIFT			2
151*246d7f77SFlorian Fainelli #define  SPEED_MASK			0x3
152*246d7f77SFlorian Fainelli #define  RXFLOW_CNTL			(1 << 4)
153*246d7f77SFlorian Fainelli #define  TXFLOW_CNTL			(1 << 5)
154*246d7f77SFlorian Fainelli #define  SW_OVERRIDE			(1 << 6)
155*246d7f77SFlorian Fainelli 
156*246d7f77SFlorian Fainelli #define CORE_WATCHDOG_CTRL		0x001e4
157*246d7f77SFlorian Fainelli #define  SOFTWARE_RESET			(1 << 7)
158*246d7f77SFlorian Fainelli #define  EN_CHIP_RST			(1 << 6)
159*246d7f77SFlorian Fainelli #define  EN_SW_RESET			(1 << 4)
160*246d7f77SFlorian Fainelli 
161*246d7f77SFlorian Fainelli #define CORE_LNKSTS			0x00400
162*246d7f77SFlorian Fainelli #define  LNK_STS_MASK			0x1ff
163*246d7f77SFlorian Fainelli 
164*246d7f77SFlorian Fainelli #define CORE_SPDSTS			0x00410
165*246d7f77SFlorian Fainelli #define  SPDSTS_10			0
166*246d7f77SFlorian Fainelli #define  SPDSTS_100			1
167*246d7f77SFlorian Fainelli #define  SPDSTS_1000			2
168*246d7f77SFlorian Fainelli #define  SPDSTS_SHIFT			2
169*246d7f77SFlorian Fainelli #define  SPDSTS_MASK			0x3
170*246d7f77SFlorian Fainelli 
171*246d7f77SFlorian Fainelli #define CORE_DUPSTS			0x00420
172*246d7f77SFlorian Fainelli #define  CORE_DUPSTS_MASK		0x1ff
173*246d7f77SFlorian Fainelli 
174*246d7f77SFlorian Fainelli #define CORE_PAUSESTS			0x00428
175*246d7f77SFlorian Fainelli #define  PAUSESTS_TX_PAUSE_SHIFT	9
176*246d7f77SFlorian Fainelli 
177*246d7f77SFlorian Fainelli #define CORE_GMNCFGCFG			0x0800
178*246d7f77SFlorian Fainelli #define  RST_MIB_CNT			(1 << 0)
179*246d7f77SFlorian Fainelli #define  RXBPDU_EN			(1 << 1)
180*246d7f77SFlorian Fainelli 
181*246d7f77SFlorian Fainelli #define CORE_IMP0_PRT_ID		0x0804
182*246d7f77SFlorian Fainelli 
183*246d7f77SFlorian Fainelli #define CORE_BRCM_HDR_CTRL		0x0080c
184*246d7f77SFlorian Fainelli #define  BRCM_HDR_EN_P8			(1 << 0)
185*246d7f77SFlorian Fainelli #define  BRCM_HDR_EN_P5			(1 << 1)
186*246d7f77SFlorian Fainelli #define  BRCM_HDR_EN_P7			(1 << 2)
187*246d7f77SFlorian Fainelli 
188*246d7f77SFlorian Fainelli #define CORE_BRCM_HDR_CTRL2		0x0828
189*246d7f77SFlorian Fainelli 
190*246d7f77SFlorian Fainelli #define CORE_HL_PRTC_CTRL		0x0940
191*246d7f77SFlorian Fainelli #define  ARP_EN				(1 << 0)
192*246d7f77SFlorian Fainelli #define  RARP_EN			(1 << 1)
193*246d7f77SFlorian Fainelli #define  DHCP_EN			(1 << 2)
194*246d7f77SFlorian Fainelli #define  ICMPV4_EN			(1 << 3)
195*246d7f77SFlorian Fainelli #define  ICMPV6_EN			(1 << 4)
196*246d7f77SFlorian Fainelli #define  ICMPV6_FWD_MODE		(1 << 5)
197*246d7f77SFlorian Fainelli #define  IGMP_DIP_EN			(1 << 8)
198*246d7f77SFlorian Fainelli #define  IGMP_RPTLVE_EN			(1 << 9)
199*246d7f77SFlorian Fainelli #define  IGMP_RTPLVE_FWD_MODE		(1 << 10)
200*246d7f77SFlorian Fainelli #define  IGMP_QRY_EN			(1 << 11)
201*246d7f77SFlorian Fainelli #define  IGMP_QRY_FWD_MODE		(1 << 12)
202*246d7f77SFlorian Fainelli #define  IGMP_UKN_EN			(1 << 13)
203*246d7f77SFlorian Fainelli #define  IGMP_UKN_FWD_MODE		(1 << 14)
204*246d7f77SFlorian Fainelli #define  MLD_RPTDONE_EN			(1 << 15)
205*246d7f77SFlorian Fainelli #define  MLD_RPTDONE_FWD_MODE		(1 << 16)
206*246d7f77SFlorian Fainelli #define  MLD_QRY_EN			(1 << 17)
207*246d7f77SFlorian Fainelli #define  MLD_QRY_FWD_MODE		(1 << 18)
208*246d7f77SFlorian Fainelli 
209*246d7f77SFlorian Fainelli #define CORE_RST_MIB_CNT_EN		0x0950
210*246d7f77SFlorian Fainelli 
211*246d7f77SFlorian Fainelli #define CORE_BRCM_HDR_RX_DIS		0x0980
212*246d7f77SFlorian Fainelli #define CORE_BRCM_HDR_TX_DIS		0x0988
213*246d7f77SFlorian Fainelli 
214*246d7f77SFlorian Fainelli #define CORE_MEM_PSM_VDD_CTRL		0x2380
215*246d7f77SFlorian Fainelli #define  P_TXQ_PSM_VDD_SHIFT		2
216*246d7f77SFlorian Fainelli #define  P_TXQ_PSM_VDD_MASK		0x3
217*246d7f77SFlorian Fainelli #define  P_TXQ_PSM_VDD(x)		(P_TXQ_PSM_VDD_MASK << \
218*246d7f77SFlorian Fainelli 					((x) * P_TXQ_PSM_VDD_SHIFT))
219*246d7f77SFlorian Fainelli 
220*246d7f77SFlorian Fainelli #define	CORE_P0_MIB_OFFSET		0x8000
221*246d7f77SFlorian Fainelli #define P_MIB_SIZE			0x400
222*246d7f77SFlorian Fainelli #define CORE_P_MIB_OFFSET(x)		(CORE_P0_MIB_OFFSET + (x) * P_MIB_SIZE)
223*246d7f77SFlorian Fainelli 
224*246d7f77SFlorian Fainelli #define CORE_PORT_VLAN_CTL_PORT(x)	(0xc400 + ((x) * 0x8))
225*246d7f77SFlorian Fainelli #define  PORT_VLAN_CTRL_MASK		0x1ff
226*246d7f77SFlorian Fainelli 
227*246d7f77SFlorian Fainelli #endif /* __BCM_SF2_REGS_H */
228