xref: /openbmc/linux/drivers/net/dsa/bcm_sf2_regs.h (revision 064523ff786093d81ae967959196c723d30f3da5)
1246d7f77SFlorian Fainelli /*
2246d7f77SFlorian Fainelli  * Broadcom Starfighter 2 switch register defines
3246d7f77SFlorian Fainelli  *
4246d7f77SFlorian Fainelli  * Copyright (C) 2014, Broadcom Corporation
5246d7f77SFlorian Fainelli  *
6246d7f77SFlorian Fainelli  * This program is free software; you can redistribute it and/or modify
7246d7f77SFlorian Fainelli  * it under the terms of the GNU General Public License as published by
8246d7f77SFlorian Fainelli  * the Free Software Foundation; either version 2 of the License, or
9246d7f77SFlorian Fainelli  * (at your option) any later version.
10246d7f77SFlorian Fainelli  */
11246d7f77SFlorian Fainelli #ifndef __BCM_SF2_REGS_H
12246d7f77SFlorian Fainelli #define __BCM_SF2_REGS_H
13246d7f77SFlorian Fainelli 
14246d7f77SFlorian Fainelli /* Register set relative to 'REG' */
15246d7f77SFlorian Fainelli #define REG_SWITCH_CNTRL		0x00
16246d7f77SFlorian Fainelli #define  MDIO_MASTER_SEL		(1 << 0)
17246d7f77SFlorian Fainelli 
18246d7f77SFlorian Fainelli #define REG_SWITCH_STATUS		0x04
19246d7f77SFlorian Fainelli #define REG_DIR_DATA_WRITE		0x08
20246d7f77SFlorian Fainelli #define REG_DIR_DATA_READ		0x0C
21246d7f77SFlorian Fainelli 
22246d7f77SFlorian Fainelli #define REG_SWITCH_REVISION		0x18
23246d7f77SFlorian Fainelli #define  SF2_REV_MASK			0xffff
24246d7f77SFlorian Fainelli #define  SWITCH_TOP_REV_SHIFT		16
25246d7f77SFlorian Fainelli #define  SWITCH_TOP_REV_MASK		0xffff
26246d7f77SFlorian Fainelli 
27246d7f77SFlorian Fainelli #define REG_PHY_REVISION		0x1C
28aa9aef77SFlorian Fainelli #define  PHY_REVISION_MASK		0xffff
29246d7f77SFlorian Fainelli 
30246d7f77SFlorian Fainelli #define REG_SPHY_CNTRL			0x2C
31246d7f77SFlorian Fainelli #define  IDDQ_BIAS			(1 << 0)
32246d7f77SFlorian Fainelli #define  EXT_PWR_DOWN			(1 << 1)
33246d7f77SFlorian Fainelli #define  FORCE_DLL_EN			(1 << 2)
34246d7f77SFlorian Fainelli #define  IDDQ_GLOBAL_PWR		(1 << 3)
35246d7f77SFlorian Fainelli #define  CK25_DIS			(1 << 4)
36246d7f77SFlorian Fainelli #define  PHY_RESET			(1 << 5)
37246d7f77SFlorian Fainelli #define  PHY_PHYAD_SHIFT		8
38246d7f77SFlorian Fainelli #define  PHY_PHYAD_MASK			0x1F
39246d7f77SFlorian Fainelli 
40246d7f77SFlorian Fainelli #define REG_RGMII_0_BASE		0x34
41246d7f77SFlorian Fainelli #define REG_RGMII_CNTRL			0x00
42246d7f77SFlorian Fainelli #define REG_RGMII_IB_STATUS		0x04
43246d7f77SFlorian Fainelli #define REG_RGMII_RX_CLOCK_DELAY_CNTRL	0x08
44246d7f77SFlorian Fainelli #define REG_RGMII_CNTRL_SIZE		0x0C
45246d7f77SFlorian Fainelli #define REG_RGMII_CNTRL_P(x)		(REG_RGMII_0_BASE + \
46246d7f77SFlorian Fainelli 					((x) * REG_RGMII_CNTRL_SIZE))
47246d7f77SFlorian Fainelli /* Relative to REG_RGMII_CNTRL */
48246d7f77SFlorian Fainelli #define  RGMII_MODE_EN			(1 << 0)
49246d7f77SFlorian Fainelli #define  ID_MODE_DIS			(1 << 1)
50246d7f77SFlorian Fainelli #define  PORT_MODE_SHIFT		2
51246d7f77SFlorian Fainelli #define  INT_EPHY			(0 << PORT_MODE_SHIFT)
52246d7f77SFlorian Fainelli #define  INT_GPHY			(1 << PORT_MODE_SHIFT)
53246d7f77SFlorian Fainelli #define  EXT_EPHY			(2 << PORT_MODE_SHIFT)
54246d7f77SFlorian Fainelli #define  EXT_GPHY			(3 << PORT_MODE_SHIFT)
55246d7f77SFlorian Fainelli #define  EXT_REVMII			(4 << PORT_MODE_SHIFT)
56246d7f77SFlorian Fainelli #define  PORT_MODE_MASK			0x7
57246d7f77SFlorian Fainelli #define  RVMII_REF_SEL			(1 << 5)
58246d7f77SFlorian Fainelli #define  RX_PAUSE_EN			(1 << 6)
59246d7f77SFlorian Fainelli #define  TX_PAUSE_EN			(1 << 7)
60246d7f77SFlorian Fainelli #define  TX_CLK_STOP_EN			(1 << 8)
61246d7f77SFlorian Fainelli #define  LPI_COUNT_SHIFT		9
62246d7f77SFlorian Fainelli #define  LPI_COUNT_MASK			0x3F
63246d7f77SFlorian Fainelli 
649af197a8SFlorian Fainelli #define REG_LED_CNTRL_BASE		0x90
659af197a8SFlorian Fainelli #define REG_LED_CNTRL(x)		(REG_LED_CNTRL_BASE + (x) * 4)
669af197a8SFlorian Fainelli #define  SPDLNK_SRC_SEL			(1 << 24)
679af197a8SFlorian Fainelli 
68246d7f77SFlorian Fainelli /* Register set relative to 'INTRL2_0' and 'INTRL2_1' */
69246d7f77SFlorian Fainelli #define INTRL2_CPU_STATUS		0x00
70246d7f77SFlorian Fainelli #define INTRL2_CPU_SET			0x04
71246d7f77SFlorian Fainelli #define INTRL2_CPU_CLEAR		0x08
72246d7f77SFlorian Fainelli #define INTRL2_CPU_MASK_STATUS		0x0c
73246d7f77SFlorian Fainelli #define INTRL2_CPU_MASK_SET		0x10
74246d7f77SFlorian Fainelli #define INTRL2_CPU_MASK_CLEAR		0x14
75246d7f77SFlorian Fainelli 
76246d7f77SFlorian Fainelli /* Shared INTRL2_0 and INTRL2_ interrupt sources macros */
77246d7f77SFlorian Fainelli #define P_LINK_UP_IRQ(x)		(1 << (0 + (x)))
78246d7f77SFlorian Fainelli #define P_LINK_DOWN_IRQ(x)		(1 << (1 + (x)))
79246d7f77SFlorian Fainelli #define P_ENERGY_ON_IRQ(x)		(1 << (2 + (x)))
80246d7f77SFlorian Fainelli #define P_ENERGY_OFF_IRQ(x)		(1 << (3 + (x)))
81246d7f77SFlorian Fainelli #define P_GPHY_IRQ(x)			(1 << (4 + (x)))
82246d7f77SFlorian Fainelli #define P_NUM_IRQ			5
83246d7f77SFlorian Fainelli #define P_IRQ_MASK(x)			(P_LINK_UP_IRQ((x)) | \
84246d7f77SFlorian Fainelli 					 P_LINK_DOWN_IRQ((x)) | \
85246d7f77SFlorian Fainelli 					 P_ENERGY_ON_IRQ((x)) | \
86246d7f77SFlorian Fainelli 					 P_ENERGY_OFF_IRQ((x)) | \
87246d7f77SFlorian Fainelli 					 P_GPHY_IRQ((x)))
88246d7f77SFlorian Fainelli 
89246d7f77SFlorian Fainelli /* INTRL2_0 interrupt sources */
90246d7f77SFlorian Fainelli #define P0_IRQ_OFF			0
91246d7f77SFlorian Fainelli #define MEM_DOUBLE_IRQ			(1 << 5)
92246d7f77SFlorian Fainelli #define EEE_LPI_IRQ			(1 << 6)
93246d7f77SFlorian Fainelli #define P5_CPU_WAKE_IRQ			(1 << 7)
94246d7f77SFlorian Fainelli #define P8_CPU_WAKE_IRQ			(1 << 8)
95246d7f77SFlorian Fainelli #define P7_CPU_WAKE_IRQ			(1 << 9)
96246d7f77SFlorian Fainelli #define IEEE1588_IRQ			(1 << 10)
97246d7f77SFlorian Fainelli #define MDIO_ERR_IRQ			(1 << 11)
98246d7f77SFlorian Fainelli #define MDIO_DONE_IRQ			(1 << 12)
99246d7f77SFlorian Fainelli #define GISB_ERR_IRQ			(1 << 13)
100246d7f77SFlorian Fainelli #define UBUS_ERR_IRQ			(1 << 14)
101246d7f77SFlorian Fainelli #define FAILOVER_ON_IRQ			(1 << 15)
102246d7f77SFlorian Fainelli #define FAILOVER_OFF_IRQ		(1 << 16)
103246d7f77SFlorian Fainelli #define TCAM_SOFT_ERR_IRQ		(1 << 17)
104246d7f77SFlorian Fainelli 
105246d7f77SFlorian Fainelli /* INTRL2_1 interrupt sources */
106246d7f77SFlorian Fainelli #define P7_IRQ_OFF			0
107246d7f77SFlorian Fainelli #define P_IRQ_OFF(x)			((6 - (x)) * P_NUM_IRQ)
108246d7f77SFlorian Fainelli 
109246d7f77SFlorian Fainelli /* Register set relative to 'CORE' */
110246d7f77SFlorian Fainelli #define CORE_G_PCTL_PORT0		0x00000
111246d7f77SFlorian Fainelli #define CORE_G_PCTL_PORT(x)		(CORE_G_PCTL_PORT0 + (x * 0x4))
112246d7f77SFlorian Fainelli #define CORE_IMP_CTL			0x00020
113246d7f77SFlorian Fainelli #define  RX_DIS				(1 << 0)
114246d7f77SFlorian Fainelli #define  TX_DIS				(1 << 1)
115246d7f77SFlorian Fainelli #define  RX_BCST_EN			(1 << 2)
116246d7f77SFlorian Fainelli #define  RX_MCST_EN			(1 << 3)
117246d7f77SFlorian Fainelli #define  RX_UCST_EN			(1 << 4)
118246d7f77SFlorian Fainelli #define  G_MISTP_STATE_SHIFT		5
119246d7f77SFlorian Fainelli #define  G_MISTP_NO_STP			(0 << G_MISTP_STATE_SHIFT)
120246d7f77SFlorian Fainelli #define  G_MISTP_DIS_STATE		(1 << G_MISTP_STATE_SHIFT)
121246d7f77SFlorian Fainelli #define  G_MISTP_BLOCK_STATE		(2 << G_MISTP_STATE_SHIFT)
122246d7f77SFlorian Fainelli #define  G_MISTP_LISTEN_STATE		(3 << G_MISTP_STATE_SHIFT)
123246d7f77SFlorian Fainelli #define  G_MISTP_LEARN_STATE		(4 << G_MISTP_STATE_SHIFT)
124246d7f77SFlorian Fainelli #define  G_MISTP_FWD_STATE		(5 << G_MISTP_STATE_SHIFT)
125246d7f77SFlorian Fainelli #define  G_MISTP_STATE_MASK		0x7
126246d7f77SFlorian Fainelli 
127246d7f77SFlorian Fainelli #define CORE_SWMODE			0x0002c
128246d7f77SFlorian Fainelli #define  SW_FWDG_MODE			(1 << 0)
129246d7f77SFlorian Fainelli #define  SW_FWDG_EN			(1 << 1)
130246d7f77SFlorian Fainelli #define  RTRY_LMT_DIS			(1 << 2)
131246d7f77SFlorian Fainelli 
132246d7f77SFlorian Fainelli #define CORE_STS_OVERRIDE_IMP		0x00038
133246d7f77SFlorian Fainelli #define  GMII_SPEED_UP_2G		(1 << 6)
134246d7f77SFlorian Fainelli #define  MII_SW_OR			(1 << 7)
135246d7f77SFlorian Fainelli 
136246d7f77SFlorian Fainelli #define CORE_NEW_CTRL			0x00084
137246d7f77SFlorian Fainelli #define  IP_MC				(1 << 0)
138246d7f77SFlorian Fainelli #define  OUTRANGEERR_DISCARD		(1 << 1)
139246d7f77SFlorian Fainelli #define  INRANGEERR_DISCARD		(1 << 2)
140246d7f77SFlorian Fainelli #define  CABLE_DIAG_LEN			(1 << 3)
141246d7f77SFlorian Fainelli #define  OVERRIDE_AUTO_PD_WAR		(1 << 4)
142246d7f77SFlorian Fainelli #define  EN_AUTO_PD_WAR			(1 << 5)
143246d7f77SFlorian Fainelli #define  UC_FWD_EN			(1 << 6)
144246d7f77SFlorian Fainelli #define  MC_FWD_EN			(1 << 7)
145246d7f77SFlorian Fainelli 
146246d7f77SFlorian Fainelli #define CORE_SWITCH_CTRL		0x00088
147246d7f77SFlorian Fainelli #define  MII_DUMB_FWDG_EN		(1 << 6)
148246d7f77SFlorian Fainelli 
149246d7f77SFlorian Fainelli #define CORE_SFT_LRN_CTRL		0x000f8
150246d7f77SFlorian Fainelli #define  SW_LEARN_CNTL(x)		(1 << (x))
151246d7f77SFlorian Fainelli 
152246d7f77SFlorian Fainelli #define CORE_STS_OVERRIDE_GMIIP_PORT(x)	(0x160 + (x) * 4)
153246d7f77SFlorian Fainelli #define  LINK_STS			(1 << 0)
154246d7f77SFlorian Fainelli #define  DUPLX_MODE			(1 << 1)
155246d7f77SFlorian Fainelli #define  SPEED_SHIFT			2
156246d7f77SFlorian Fainelli #define  SPEED_MASK			0x3
157246d7f77SFlorian Fainelli #define  RXFLOW_CNTL			(1 << 4)
158246d7f77SFlorian Fainelli #define  TXFLOW_CNTL			(1 << 5)
159246d7f77SFlorian Fainelli #define  SW_OVERRIDE			(1 << 6)
160246d7f77SFlorian Fainelli 
161246d7f77SFlorian Fainelli #define CORE_WATCHDOG_CTRL		0x001e4
162246d7f77SFlorian Fainelli #define  SOFTWARE_RESET			(1 << 7)
163246d7f77SFlorian Fainelli #define  EN_CHIP_RST			(1 << 6)
164246d7f77SFlorian Fainelli #define  EN_SW_RESET			(1 << 4)
165246d7f77SFlorian Fainelli 
16612f460f2SFlorian Fainelli #define CORE_FAST_AGE_CTRL		0x00220
16712f460f2SFlorian Fainelli #define  EN_FAST_AGE_STATIC		(1 << 0)
16812f460f2SFlorian Fainelli #define  EN_AGE_DYNAMIC			(1 << 1)
16912f460f2SFlorian Fainelli #define  EN_AGE_PORT			(1 << 2)
17012f460f2SFlorian Fainelli #define  EN_AGE_VLAN			(1 << 3)
17112f460f2SFlorian Fainelli #define  EN_AGE_SPT			(1 << 4)
17212f460f2SFlorian Fainelli #define  EN_AGE_MCAST			(1 << 5)
17312f460f2SFlorian Fainelli #define  FAST_AGE_STR_DONE		(1 << 7)
17412f460f2SFlorian Fainelli 
17512f460f2SFlorian Fainelli #define CORE_FAST_AGE_PORT		0x00224
17612f460f2SFlorian Fainelli #define  AGE_PORT_MASK			0xf
17712f460f2SFlorian Fainelli 
17812f460f2SFlorian Fainelli #define CORE_FAST_AGE_VID		0x00228
17912f460f2SFlorian Fainelli #define  AGE_VID_MASK			0x3fff
18012f460f2SFlorian Fainelli 
181246d7f77SFlorian Fainelli #define CORE_LNKSTS			0x00400
182246d7f77SFlorian Fainelli #define  LNK_STS_MASK			0x1ff
183246d7f77SFlorian Fainelli 
184246d7f77SFlorian Fainelli #define CORE_SPDSTS			0x00410
185246d7f77SFlorian Fainelli #define  SPDSTS_10			0
186246d7f77SFlorian Fainelli #define  SPDSTS_100			1
187246d7f77SFlorian Fainelli #define  SPDSTS_1000			2
188246d7f77SFlorian Fainelli #define  SPDSTS_SHIFT			2
189246d7f77SFlorian Fainelli #define  SPDSTS_MASK			0x3
190246d7f77SFlorian Fainelli 
191246d7f77SFlorian Fainelli #define CORE_DUPSTS			0x00420
192246d7f77SFlorian Fainelli #define  CORE_DUPSTS_MASK		0x1ff
193246d7f77SFlorian Fainelli 
194246d7f77SFlorian Fainelli #define CORE_PAUSESTS			0x00428
195246d7f77SFlorian Fainelli #define  PAUSESTS_TX_PAUSE_SHIFT	9
196246d7f77SFlorian Fainelli 
197246d7f77SFlorian Fainelli #define CORE_GMNCFGCFG			0x0800
198246d7f77SFlorian Fainelli #define  RST_MIB_CNT			(1 << 0)
199246d7f77SFlorian Fainelli #define  RXBPDU_EN			(1 << 1)
200246d7f77SFlorian Fainelli 
201246d7f77SFlorian Fainelli #define CORE_IMP0_PRT_ID		0x0804
202246d7f77SFlorian Fainelli 
203246d7f77SFlorian Fainelli #define CORE_BRCM_HDR_CTRL		0x0080c
204246d7f77SFlorian Fainelli #define  BRCM_HDR_EN_P8			(1 << 0)
205246d7f77SFlorian Fainelli #define  BRCM_HDR_EN_P5			(1 << 1)
206246d7f77SFlorian Fainelli #define  BRCM_HDR_EN_P7			(1 << 2)
207246d7f77SFlorian Fainelli 
208246d7f77SFlorian Fainelli #define CORE_BRCM_HDR_CTRL2		0x0828
209246d7f77SFlorian Fainelli 
210246d7f77SFlorian Fainelli #define CORE_HL_PRTC_CTRL		0x0940
211246d7f77SFlorian Fainelli #define  ARP_EN				(1 << 0)
212246d7f77SFlorian Fainelli #define  RARP_EN			(1 << 1)
213246d7f77SFlorian Fainelli #define  DHCP_EN			(1 << 2)
214246d7f77SFlorian Fainelli #define  ICMPV4_EN			(1 << 3)
215246d7f77SFlorian Fainelli #define  ICMPV6_EN			(1 << 4)
216246d7f77SFlorian Fainelli #define  ICMPV6_FWD_MODE		(1 << 5)
217246d7f77SFlorian Fainelli #define  IGMP_DIP_EN			(1 << 8)
218246d7f77SFlorian Fainelli #define  IGMP_RPTLVE_EN			(1 << 9)
219246d7f77SFlorian Fainelli #define  IGMP_RTPLVE_FWD_MODE		(1 << 10)
220246d7f77SFlorian Fainelli #define  IGMP_QRY_EN			(1 << 11)
221246d7f77SFlorian Fainelli #define  IGMP_QRY_FWD_MODE		(1 << 12)
222246d7f77SFlorian Fainelli #define  IGMP_UKN_EN			(1 << 13)
223246d7f77SFlorian Fainelli #define  IGMP_UKN_FWD_MODE		(1 << 14)
224246d7f77SFlorian Fainelli #define  MLD_RPTDONE_EN			(1 << 15)
225246d7f77SFlorian Fainelli #define  MLD_RPTDONE_FWD_MODE		(1 << 16)
226246d7f77SFlorian Fainelli #define  MLD_QRY_EN			(1 << 17)
227246d7f77SFlorian Fainelli #define  MLD_QRY_FWD_MODE		(1 << 18)
228246d7f77SFlorian Fainelli 
229246d7f77SFlorian Fainelli #define CORE_RST_MIB_CNT_EN		0x0950
230246d7f77SFlorian Fainelli 
231246d7f77SFlorian Fainelli #define CORE_BRCM_HDR_RX_DIS		0x0980
232246d7f77SFlorian Fainelli #define CORE_BRCM_HDR_TX_DIS		0x0988
233246d7f77SFlorian Fainelli 
234680060d3SFlorian Fainelli #define CORE_ARLA_NUM_ENTRIES		1024
235680060d3SFlorian Fainelli 
236680060d3SFlorian Fainelli #define CORE_ARLA_RWCTL			0x1400
237680060d3SFlorian Fainelli #define  ARL_RW				(1 << 0)
238680060d3SFlorian Fainelli #define  IVL_SVL_SELECT			(1 << 6)
239680060d3SFlorian Fainelli #define  ARL_STRTDN			(1 << 7)
240680060d3SFlorian Fainelli 
241680060d3SFlorian Fainelli #define CORE_ARLA_MAC			0x1408
242680060d3SFlorian Fainelli #define CORE_ARLA_VID			0x1420
243680060d3SFlorian Fainelli #define  ARLA_VIDTAB_INDX_MASK		0x1fff
244680060d3SFlorian Fainelli 
245680060d3SFlorian Fainelli #define CORE_ARLA_MACVID0		0x1440
246680060d3SFlorian Fainelli #define  MAC_MASK			0xffffffffff
247680060d3SFlorian Fainelli #define  VID_SHIFT			48
248680060d3SFlorian Fainelli #define  VID_MASK			0xfff
249680060d3SFlorian Fainelli 
250680060d3SFlorian Fainelli #define CORE_ARLA_FWD_ENTRY0		0x1460
251680060d3SFlorian Fainelli #define  PORTID_MASK			0x1ff
252680060d3SFlorian Fainelli #define  ARL_CON_SHIFT			9
253680060d3SFlorian Fainelli #define  ARL_CON_MASK			0x3
254680060d3SFlorian Fainelli #define  ARL_PRI_SHIFT			11
255680060d3SFlorian Fainelli #define  ARL_PRI_MASK			0x7
256680060d3SFlorian Fainelli #define  ARL_AGE			(1 << 14)
257680060d3SFlorian Fainelli #define  ARL_STATIC			(1 << 15)
258680060d3SFlorian Fainelli #define  ARL_VALID			(1 << 16)
259680060d3SFlorian Fainelli 
260680060d3SFlorian Fainelli #define CORE_ARLA_MACVID_ENTRY(x)	(CORE_ARLA_MACVID0 + ((x) * 0x40))
261680060d3SFlorian Fainelli #define CORE_ARLA_FWD_ENTRY(x)		(CORE_ARLA_FWD_ENTRY0 + ((x) * 0x40))
262680060d3SFlorian Fainelli 
263680060d3SFlorian Fainelli #define CORE_ARLA_SRCH_CTL		0x1540
264680060d3SFlorian Fainelli #define  ARLA_SRCH_VLID			(1 << 0)
265680060d3SFlorian Fainelli #define  IVL_SVL_SELECT			(1 << 6)
266680060d3SFlorian Fainelli #define  ARLA_SRCH_STDN			(1 << 7)
267680060d3SFlorian Fainelli 
268680060d3SFlorian Fainelli #define CORE_ARLA_SRCH_ADR		0x1544
269680060d3SFlorian Fainelli #define  ARLA_SRCH_ADR_VALID		(1 << 15)
270680060d3SFlorian Fainelli 
271680060d3SFlorian Fainelli #define CORE_ARLA_SRCH_RSLT_0_MACVID	0x1580
272680060d3SFlorian Fainelli #define CORE_ARLA_SRCH_RSLT_0		0x15a0
273680060d3SFlorian Fainelli 
274680060d3SFlorian Fainelli #define CORE_ARLA_SRCH_RSLT_MACVID(x)	(CORE_ARLA_SRCH_RSLT_0_MACVID + ((x) * 0x40))
275680060d3SFlorian Fainelli #define CORE_ARLA_SRCH_RSLT(x)		(CORE_ARLA_SRCH_RSLT_0 + ((x) * 0x40))
276680060d3SFlorian Fainelli 
277*064523ffSFlorian Fainelli #define CORE_ARLA_VTBL_RWCTRL		0x1600
278*064523ffSFlorian Fainelli #define  ARLA_VTBL_CMD_WRITE		0
279*064523ffSFlorian Fainelli #define  ARLA_VTBL_CMD_READ		1
280*064523ffSFlorian Fainelli #define  ARLA_VTBL_CMD_CLEAR		2
281*064523ffSFlorian Fainelli #define  ARLA_VTBL_STDN			(1 << 7)
282*064523ffSFlorian Fainelli 
283*064523ffSFlorian Fainelli #define CORE_ARLA_VTBL_ADDR		0x1604
284*064523ffSFlorian Fainelli #define  VTBL_ADDR_INDEX_MASK		0xfff
285*064523ffSFlorian Fainelli 
286*064523ffSFlorian Fainelli #define CORE_ARLA_VTBL_ENTRY		0x160c
287*064523ffSFlorian Fainelli #define  FWD_MAP_MASK			0x1ff
288*064523ffSFlorian Fainelli #define  UNTAG_MAP_MASK			0x1ff
289*064523ffSFlorian Fainelli #define  UNTAG_MAP_SHIFT		9
290*064523ffSFlorian Fainelli #define  MSTP_INDEX_MASK		0x7
291*064523ffSFlorian Fainelli #define  MSTP_INDEX_SHIFT		18
292*064523ffSFlorian Fainelli #define  FWD_MODE			(1 << 21)
293*064523ffSFlorian Fainelli 
294246d7f77SFlorian Fainelli #define CORE_MEM_PSM_VDD_CTRL		0x2380
295246d7f77SFlorian Fainelli #define  P_TXQ_PSM_VDD_SHIFT		2
296246d7f77SFlorian Fainelli #define  P_TXQ_PSM_VDD_MASK		0x3
297246d7f77SFlorian Fainelli #define  P_TXQ_PSM_VDD(x)		(P_TXQ_PSM_VDD_MASK << \
298246d7f77SFlorian Fainelli 					((x) * P_TXQ_PSM_VDD_SHIFT))
299246d7f77SFlorian Fainelli 
300246d7f77SFlorian Fainelli #define	CORE_P0_MIB_OFFSET		0x8000
301246d7f77SFlorian Fainelli #define P_MIB_SIZE			0x400
302246d7f77SFlorian Fainelli #define CORE_P_MIB_OFFSET(x)		(CORE_P0_MIB_OFFSET + (x) * P_MIB_SIZE)
303246d7f77SFlorian Fainelli 
304246d7f77SFlorian Fainelli #define CORE_PORT_VLAN_CTL_PORT(x)	(0xc400 + ((x) * 0x8))
305246d7f77SFlorian Fainelli #define  PORT_VLAN_CTRL_MASK		0x1ff
306246d7f77SFlorian Fainelli 
307*064523ffSFlorian Fainelli #define CORE_VLAN_CTRL0			0xd000
308*064523ffSFlorian Fainelli #define  CHANGE_1P_VID_INNER		(1 << 0)
309*064523ffSFlorian Fainelli #define  CHANGE_1P_VID_OUTER		(1 << 1)
310*064523ffSFlorian Fainelli #define  CHANGE_1Q_VID			(1 << 3)
311*064523ffSFlorian Fainelli #define  VLAN_LEARN_MODE_SVL		(0 << 5)
312*064523ffSFlorian Fainelli #define  VLAN_LEARN_MODE_IVL		(3 << 5)
313*064523ffSFlorian Fainelli #define  VLAN_EN			(1 << 7)
314*064523ffSFlorian Fainelli 
315*064523ffSFlorian Fainelli #define CORE_VLAN_CTRL1			0xd004
316*064523ffSFlorian Fainelli #define  EN_RSV_MCAST_FWDMAP		(1 << 2)
317*064523ffSFlorian Fainelli #define  EN_RSV_MCAST_UNTAG		(1 << 3)
318*064523ffSFlorian Fainelli #define  EN_IPMC_BYPASS_FWDMAP		(1 << 5)
319*064523ffSFlorian Fainelli #define  EN_IPMC_BYPASS_UNTAG		(1 << 6)
320*064523ffSFlorian Fainelli 
321*064523ffSFlorian Fainelli #define CORE_VLAN_CTRL2			0xd008
322*064523ffSFlorian Fainelli #define  EN_MIIM_BYPASS_V_FWDMAP	(1 << 2)
323*064523ffSFlorian Fainelli #define  EN_GMRP_GVRP_V_FWDMAP		(1 << 5)
324*064523ffSFlorian Fainelli #define  EN_GMRP_GVRP_UNTAG_MAP		(1 << 6)
325*064523ffSFlorian Fainelli 
326*064523ffSFlorian Fainelli #define CORE_VLAN_CTRL3			0xd00c
327*064523ffSFlorian Fainelli #define  EN_DROP_NON1Q_MASK		0x1ff
328*064523ffSFlorian Fainelli 
329*064523ffSFlorian Fainelli #define CORE_VLAN_CTRL4			0xd014
330*064523ffSFlorian Fainelli #define  RESV_MCAST_FLOOD		(1 << 1)
331*064523ffSFlorian Fainelli #define  EN_DOUBLE_TAG_MASK		0x3
332*064523ffSFlorian Fainelli #define  EN_DOUBLE_TAG_SHIFT		2
333*064523ffSFlorian Fainelli #define  EN_MGE_REV_GMRP		(1 << 4)
334*064523ffSFlorian Fainelli #define  EN_MGE_REV_GVRP		(1 << 5)
335*064523ffSFlorian Fainelli #define  INGR_VID_CHK_SHIFT		6
336*064523ffSFlorian Fainelli #define  INGR_VID_CHK_MASK		0x3
337*064523ffSFlorian Fainelli #define  INGR_VID_CHK_FWD		(0 << INGR_VID_CHK_SHIFT)
338*064523ffSFlorian Fainelli #define  INGR_VID_CHK_DROP		(1 << INGR_VID_CHK_SHIFT)
339*064523ffSFlorian Fainelli #define  INGR_VID_CHK_NO_CHK		(2 << INGR_VID_CHK_SHIFT)
340*064523ffSFlorian Fainelli #define  INGR_VID_CHK_VID_VIOL_IMP	(3 << INGR_VID_CHK_SHIFT)
341*064523ffSFlorian Fainelli 
342*064523ffSFlorian Fainelli #define CORE_VLAN_CTRL5			0xd018
343*064523ffSFlorian Fainelli #define  EN_CPU_RX_BYP_INNER_CRCCHCK	(1 << 0)
344*064523ffSFlorian Fainelli #define  EN_VID_FFF_FWD			(1 << 2)
345*064523ffSFlorian Fainelli #define  DROP_VTABLE_MISS		(1 << 3)
346*064523ffSFlorian Fainelli #define  EGRESS_DIR_FRM_BYP_TRUNK_EN	(1 << 4)
347*064523ffSFlorian Fainelli #define  PRESV_NON1Q			(1 << 6)
348*064523ffSFlorian Fainelli 
349*064523ffSFlorian Fainelli #define CORE_VLAN_CTRL6			0xd01c
350*064523ffSFlorian Fainelli #define  STRICT_SFD_DETECT		(1 << 0)
351*064523ffSFlorian Fainelli #define  DIS_ARL_BUST_LMIT		(1 << 4)
352*064523ffSFlorian Fainelli 
353*064523ffSFlorian Fainelli #define CORE_DEFAULT_1Q_TAG_P(x)	(0xd040 + ((x) * 8))
354*064523ffSFlorian Fainelli #define  CFI_SHIFT			12
355*064523ffSFlorian Fainelli #define  PRI_SHIFT			13
356*064523ffSFlorian Fainelli #define  PRI_MASK			0x7
357*064523ffSFlorian Fainelli 
358*064523ffSFlorian Fainelli #define CORE_JOIN_ALL_VLAN_EN		0xd140
359*064523ffSFlorian Fainelli 
360450b05c1SFlorian Fainelli #define CORE_EEE_EN_CTRL		0x24800
361450b05c1SFlorian Fainelli #define CORE_EEE_LPI_INDICATE		0x24810
362450b05c1SFlorian Fainelli 
363246d7f77SFlorian Fainelli #endif /* __BCM_SF2_REGS_H */
364