xref: /openbmc/linux/drivers/net/dsa/b53/b53_common.c (revision fea83353177a55540c71c140887737c282137aa2)
1967dd82fSFlorian Fainelli /*
2967dd82fSFlorian Fainelli  * B53 switch driver main logic
3967dd82fSFlorian Fainelli  *
4967dd82fSFlorian Fainelli  * Copyright (C) 2011-2013 Jonas Gorski <jogo@openwrt.org>
5967dd82fSFlorian Fainelli  * Copyright (C) 2016 Florian Fainelli <f.fainelli@gmail.com>
6967dd82fSFlorian Fainelli  *
7967dd82fSFlorian Fainelli  * Permission to use, copy, modify, and/or distribute this software for any
8967dd82fSFlorian Fainelli  * purpose with or without fee is hereby granted, provided that the above
9967dd82fSFlorian Fainelli  * copyright notice and this permission notice appear in all copies.
10967dd82fSFlorian Fainelli  *
11967dd82fSFlorian Fainelli  * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
12967dd82fSFlorian Fainelli  * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
13967dd82fSFlorian Fainelli  * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
14967dd82fSFlorian Fainelli  * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
15967dd82fSFlorian Fainelli  * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
16967dd82fSFlorian Fainelli  * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
17967dd82fSFlorian Fainelli  * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
18967dd82fSFlorian Fainelli  */
19967dd82fSFlorian Fainelli 
20967dd82fSFlorian Fainelli #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
21967dd82fSFlorian Fainelli 
22967dd82fSFlorian Fainelli #include <linux/delay.h>
23967dd82fSFlorian Fainelli #include <linux/export.h>
24967dd82fSFlorian Fainelli #include <linux/gpio.h>
25967dd82fSFlorian Fainelli #include <linux/kernel.h>
26967dd82fSFlorian Fainelli #include <linux/module.h>
27967dd82fSFlorian Fainelli #include <linux/platform_data/b53.h>
28967dd82fSFlorian Fainelli #include <linux/phy.h>
295e004460SFlorian Fainelli #include <linux/phylink.h>
301da6df85SFlorian Fainelli #include <linux/etherdevice.h>
31ff39c2d6SFlorian Fainelli #include <linux/if_bridge.h>
32967dd82fSFlorian Fainelli #include <net/dsa.h>
33967dd82fSFlorian Fainelli 
34967dd82fSFlorian Fainelli #include "b53_regs.h"
35967dd82fSFlorian Fainelli #include "b53_priv.h"
36967dd82fSFlorian Fainelli 
37967dd82fSFlorian Fainelli struct b53_mib_desc {
38967dd82fSFlorian Fainelli 	u8 size;
39967dd82fSFlorian Fainelli 	u8 offset;
40967dd82fSFlorian Fainelli 	const char *name;
41967dd82fSFlorian Fainelli };
42967dd82fSFlorian Fainelli 
43967dd82fSFlorian Fainelli /* BCM5365 MIB counters */
44967dd82fSFlorian Fainelli static const struct b53_mib_desc b53_mibs_65[] = {
45967dd82fSFlorian Fainelli 	{ 8, 0x00, "TxOctets" },
46967dd82fSFlorian Fainelli 	{ 4, 0x08, "TxDropPkts" },
47967dd82fSFlorian Fainelli 	{ 4, 0x10, "TxBroadcastPkts" },
48967dd82fSFlorian Fainelli 	{ 4, 0x14, "TxMulticastPkts" },
49967dd82fSFlorian Fainelli 	{ 4, 0x18, "TxUnicastPkts" },
50967dd82fSFlorian Fainelli 	{ 4, 0x1c, "TxCollisions" },
51967dd82fSFlorian Fainelli 	{ 4, 0x20, "TxSingleCollision" },
52967dd82fSFlorian Fainelli 	{ 4, 0x24, "TxMultipleCollision" },
53967dd82fSFlorian Fainelli 	{ 4, 0x28, "TxDeferredTransmit" },
54967dd82fSFlorian Fainelli 	{ 4, 0x2c, "TxLateCollision" },
55967dd82fSFlorian Fainelli 	{ 4, 0x30, "TxExcessiveCollision" },
56967dd82fSFlorian Fainelli 	{ 4, 0x38, "TxPausePkts" },
57967dd82fSFlorian Fainelli 	{ 8, 0x44, "RxOctets" },
58967dd82fSFlorian Fainelli 	{ 4, 0x4c, "RxUndersizePkts" },
59967dd82fSFlorian Fainelli 	{ 4, 0x50, "RxPausePkts" },
60967dd82fSFlorian Fainelli 	{ 4, 0x54, "Pkts64Octets" },
61967dd82fSFlorian Fainelli 	{ 4, 0x58, "Pkts65to127Octets" },
62967dd82fSFlorian Fainelli 	{ 4, 0x5c, "Pkts128to255Octets" },
63967dd82fSFlorian Fainelli 	{ 4, 0x60, "Pkts256to511Octets" },
64967dd82fSFlorian Fainelli 	{ 4, 0x64, "Pkts512to1023Octets" },
65967dd82fSFlorian Fainelli 	{ 4, 0x68, "Pkts1024to1522Octets" },
66967dd82fSFlorian Fainelli 	{ 4, 0x6c, "RxOversizePkts" },
67967dd82fSFlorian Fainelli 	{ 4, 0x70, "RxJabbers" },
68967dd82fSFlorian Fainelli 	{ 4, 0x74, "RxAlignmentErrors" },
69967dd82fSFlorian Fainelli 	{ 4, 0x78, "RxFCSErrors" },
70967dd82fSFlorian Fainelli 	{ 8, 0x7c, "RxGoodOctets" },
71967dd82fSFlorian Fainelli 	{ 4, 0x84, "RxDropPkts" },
72967dd82fSFlorian Fainelli 	{ 4, 0x88, "RxUnicastPkts" },
73967dd82fSFlorian Fainelli 	{ 4, 0x8c, "RxMulticastPkts" },
74967dd82fSFlorian Fainelli 	{ 4, 0x90, "RxBroadcastPkts" },
75967dd82fSFlorian Fainelli 	{ 4, 0x94, "RxSAChanges" },
76967dd82fSFlorian Fainelli 	{ 4, 0x98, "RxFragments" },
77967dd82fSFlorian Fainelli };
78967dd82fSFlorian Fainelli 
79967dd82fSFlorian Fainelli #define B53_MIBS_65_SIZE	ARRAY_SIZE(b53_mibs_65)
80967dd82fSFlorian Fainelli 
81967dd82fSFlorian Fainelli /* BCM63xx MIB counters */
82967dd82fSFlorian Fainelli static const struct b53_mib_desc b53_mibs_63xx[] = {
83967dd82fSFlorian Fainelli 	{ 8, 0x00, "TxOctets" },
84967dd82fSFlorian Fainelli 	{ 4, 0x08, "TxDropPkts" },
85967dd82fSFlorian Fainelli 	{ 4, 0x0c, "TxQoSPkts" },
86967dd82fSFlorian Fainelli 	{ 4, 0x10, "TxBroadcastPkts" },
87967dd82fSFlorian Fainelli 	{ 4, 0x14, "TxMulticastPkts" },
88967dd82fSFlorian Fainelli 	{ 4, 0x18, "TxUnicastPkts" },
89967dd82fSFlorian Fainelli 	{ 4, 0x1c, "TxCollisions" },
90967dd82fSFlorian Fainelli 	{ 4, 0x20, "TxSingleCollision" },
91967dd82fSFlorian Fainelli 	{ 4, 0x24, "TxMultipleCollision" },
92967dd82fSFlorian Fainelli 	{ 4, 0x28, "TxDeferredTransmit" },
93967dd82fSFlorian Fainelli 	{ 4, 0x2c, "TxLateCollision" },
94967dd82fSFlorian Fainelli 	{ 4, 0x30, "TxExcessiveCollision" },
95967dd82fSFlorian Fainelli 	{ 4, 0x38, "TxPausePkts" },
96967dd82fSFlorian Fainelli 	{ 8, 0x3c, "TxQoSOctets" },
97967dd82fSFlorian Fainelli 	{ 8, 0x44, "RxOctets" },
98967dd82fSFlorian Fainelli 	{ 4, 0x4c, "RxUndersizePkts" },
99967dd82fSFlorian Fainelli 	{ 4, 0x50, "RxPausePkts" },
100967dd82fSFlorian Fainelli 	{ 4, 0x54, "Pkts64Octets" },
101967dd82fSFlorian Fainelli 	{ 4, 0x58, "Pkts65to127Octets" },
102967dd82fSFlorian Fainelli 	{ 4, 0x5c, "Pkts128to255Octets" },
103967dd82fSFlorian Fainelli 	{ 4, 0x60, "Pkts256to511Octets" },
104967dd82fSFlorian Fainelli 	{ 4, 0x64, "Pkts512to1023Octets" },
105967dd82fSFlorian Fainelli 	{ 4, 0x68, "Pkts1024to1522Octets" },
106967dd82fSFlorian Fainelli 	{ 4, 0x6c, "RxOversizePkts" },
107967dd82fSFlorian Fainelli 	{ 4, 0x70, "RxJabbers" },
108967dd82fSFlorian Fainelli 	{ 4, 0x74, "RxAlignmentErrors" },
109967dd82fSFlorian Fainelli 	{ 4, 0x78, "RxFCSErrors" },
110967dd82fSFlorian Fainelli 	{ 8, 0x7c, "RxGoodOctets" },
111967dd82fSFlorian Fainelli 	{ 4, 0x84, "RxDropPkts" },
112967dd82fSFlorian Fainelli 	{ 4, 0x88, "RxUnicastPkts" },
113967dd82fSFlorian Fainelli 	{ 4, 0x8c, "RxMulticastPkts" },
114967dd82fSFlorian Fainelli 	{ 4, 0x90, "RxBroadcastPkts" },
115967dd82fSFlorian Fainelli 	{ 4, 0x94, "RxSAChanges" },
116967dd82fSFlorian Fainelli 	{ 4, 0x98, "RxFragments" },
117967dd82fSFlorian Fainelli 	{ 4, 0xa0, "RxSymbolErrors" },
118967dd82fSFlorian Fainelli 	{ 4, 0xa4, "RxQoSPkts" },
119967dd82fSFlorian Fainelli 	{ 8, 0xa8, "RxQoSOctets" },
120967dd82fSFlorian Fainelli 	{ 4, 0xb0, "Pkts1523to2047Octets" },
121967dd82fSFlorian Fainelli 	{ 4, 0xb4, "Pkts2048to4095Octets" },
122967dd82fSFlorian Fainelli 	{ 4, 0xb8, "Pkts4096to8191Octets" },
123967dd82fSFlorian Fainelli 	{ 4, 0xbc, "Pkts8192to9728Octets" },
124967dd82fSFlorian Fainelli 	{ 4, 0xc0, "RxDiscarded" },
125967dd82fSFlorian Fainelli };
126967dd82fSFlorian Fainelli 
127967dd82fSFlorian Fainelli #define B53_MIBS_63XX_SIZE	ARRAY_SIZE(b53_mibs_63xx)
128967dd82fSFlorian Fainelli 
129967dd82fSFlorian Fainelli /* MIB counters */
130967dd82fSFlorian Fainelli static const struct b53_mib_desc b53_mibs[] = {
131967dd82fSFlorian Fainelli 	{ 8, 0x00, "TxOctets" },
132967dd82fSFlorian Fainelli 	{ 4, 0x08, "TxDropPkts" },
133967dd82fSFlorian Fainelli 	{ 4, 0x10, "TxBroadcastPkts" },
134967dd82fSFlorian Fainelli 	{ 4, 0x14, "TxMulticastPkts" },
135967dd82fSFlorian Fainelli 	{ 4, 0x18, "TxUnicastPkts" },
136967dd82fSFlorian Fainelli 	{ 4, 0x1c, "TxCollisions" },
137967dd82fSFlorian Fainelli 	{ 4, 0x20, "TxSingleCollision" },
138967dd82fSFlorian Fainelli 	{ 4, 0x24, "TxMultipleCollision" },
139967dd82fSFlorian Fainelli 	{ 4, 0x28, "TxDeferredTransmit" },
140967dd82fSFlorian Fainelli 	{ 4, 0x2c, "TxLateCollision" },
141967dd82fSFlorian Fainelli 	{ 4, 0x30, "TxExcessiveCollision" },
142967dd82fSFlorian Fainelli 	{ 4, 0x38, "TxPausePkts" },
143967dd82fSFlorian Fainelli 	{ 8, 0x50, "RxOctets" },
144967dd82fSFlorian Fainelli 	{ 4, 0x58, "RxUndersizePkts" },
145967dd82fSFlorian Fainelli 	{ 4, 0x5c, "RxPausePkts" },
146967dd82fSFlorian Fainelli 	{ 4, 0x60, "Pkts64Octets" },
147967dd82fSFlorian Fainelli 	{ 4, 0x64, "Pkts65to127Octets" },
148967dd82fSFlorian Fainelli 	{ 4, 0x68, "Pkts128to255Octets" },
149967dd82fSFlorian Fainelli 	{ 4, 0x6c, "Pkts256to511Octets" },
150967dd82fSFlorian Fainelli 	{ 4, 0x70, "Pkts512to1023Octets" },
151967dd82fSFlorian Fainelli 	{ 4, 0x74, "Pkts1024to1522Octets" },
152967dd82fSFlorian Fainelli 	{ 4, 0x78, "RxOversizePkts" },
153967dd82fSFlorian Fainelli 	{ 4, 0x7c, "RxJabbers" },
154967dd82fSFlorian Fainelli 	{ 4, 0x80, "RxAlignmentErrors" },
155967dd82fSFlorian Fainelli 	{ 4, 0x84, "RxFCSErrors" },
156967dd82fSFlorian Fainelli 	{ 8, 0x88, "RxGoodOctets" },
157967dd82fSFlorian Fainelli 	{ 4, 0x90, "RxDropPkts" },
158967dd82fSFlorian Fainelli 	{ 4, 0x94, "RxUnicastPkts" },
159967dd82fSFlorian Fainelli 	{ 4, 0x98, "RxMulticastPkts" },
160967dd82fSFlorian Fainelli 	{ 4, 0x9c, "RxBroadcastPkts" },
161967dd82fSFlorian Fainelli 	{ 4, 0xa0, "RxSAChanges" },
162967dd82fSFlorian Fainelli 	{ 4, 0xa4, "RxFragments" },
163967dd82fSFlorian Fainelli 	{ 4, 0xa8, "RxJumboPkts" },
164967dd82fSFlorian Fainelli 	{ 4, 0xac, "RxSymbolErrors" },
165967dd82fSFlorian Fainelli 	{ 4, 0xc0, "RxDiscarded" },
166967dd82fSFlorian Fainelli };
167967dd82fSFlorian Fainelli 
168967dd82fSFlorian Fainelli #define B53_MIBS_SIZE	ARRAY_SIZE(b53_mibs)
169967dd82fSFlorian Fainelli 
170bde5d132SFlorian Fainelli static const struct b53_mib_desc b53_mibs_58xx[] = {
171bde5d132SFlorian Fainelli 	{ 8, 0x00, "TxOctets" },
172bde5d132SFlorian Fainelli 	{ 4, 0x08, "TxDropPkts" },
173bde5d132SFlorian Fainelli 	{ 4, 0x0c, "TxQPKTQ0" },
174bde5d132SFlorian Fainelli 	{ 4, 0x10, "TxBroadcastPkts" },
175bde5d132SFlorian Fainelli 	{ 4, 0x14, "TxMulticastPkts" },
176bde5d132SFlorian Fainelli 	{ 4, 0x18, "TxUnicastPKts" },
177bde5d132SFlorian Fainelli 	{ 4, 0x1c, "TxCollisions" },
178bde5d132SFlorian Fainelli 	{ 4, 0x20, "TxSingleCollision" },
179bde5d132SFlorian Fainelli 	{ 4, 0x24, "TxMultipleCollision" },
180bde5d132SFlorian Fainelli 	{ 4, 0x28, "TxDeferredCollision" },
181bde5d132SFlorian Fainelli 	{ 4, 0x2c, "TxLateCollision" },
182bde5d132SFlorian Fainelli 	{ 4, 0x30, "TxExcessiveCollision" },
183bde5d132SFlorian Fainelli 	{ 4, 0x34, "TxFrameInDisc" },
184bde5d132SFlorian Fainelli 	{ 4, 0x38, "TxPausePkts" },
185bde5d132SFlorian Fainelli 	{ 4, 0x3c, "TxQPKTQ1" },
186bde5d132SFlorian Fainelli 	{ 4, 0x40, "TxQPKTQ2" },
187bde5d132SFlorian Fainelli 	{ 4, 0x44, "TxQPKTQ3" },
188bde5d132SFlorian Fainelli 	{ 4, 0x48, "TxQPKTQ4" },
189bde5d132SFlorian Fainelli 	{ 4, 0x4c, "TxQPKTQ5" },
190bde5d132SFlorian Fainelli 	{ 8, 0x50, "RxOctets" },
191bde5d132SFlorian Fainelli 	{ 4, 0x58, "RxUndersizePkts" },
192bde5d132SFlorian Fainelli 	{ 4, 0x5c, "RxPausePkts" },
193bde5d132SFlorian Fainelli 	{ 4, 0x60, "RxPkts64Octets" },
194bde5d132SFlorian Fainelli 	{ 4, 0x64, "RxPkts65to127Octets" },
195bde5d132SFlorian Fainelli 	{ 4, 0x68, "RxPkts128to255Octets" },
196bde5d132SFlorian Fainelli 	{ 4, 0x6c, "RxPkts256to511Octets" },
197bde5d132SFlorian Fainelli 	{ 4, 0x70, "RxPkts512to1023Octets" },
198bde5d132SFlorian Fainelli 	{ 4, 0x74, "RxPkts1024toMaxPktsOctets" },
199bde5d132SFlorian Fainelli 	{ 4, 0x78, "RxOversizePkts" },
200bde5d132SFlorian Fainelli 	{ 4, 0x7c, "RxJabbers" },
201bde5d132SFlorian Fainelli 	{ 4, 0x80, "RxAlignmentErrors" },
202bde5d132SFlorian Fainelli 	{ 4, 0x84, "RxFCSErrors" },
203bde5d132SFlorian Fainelli 	{ 8, 0x88, "RxGoodOctets" },
204bde5d132SFlorian Fainelli 	{ 4, 0x90, "RxDropPkts" },
205bde5d132SFlorian Fainelli 	{ 4, 0x94, "RxUnicastPkts" },
206bde5d132SFlorian Fainelli 	{ 4, 0x98, "RxMulticastPkts" },
207bde5d132SFlorian Fainelli 	{ 4, 0x9c, "RxBroadcastPkts" },
208bde5d132SFlorian Fainelli 	{ 4, 0xa0, "RxSAChanges" },
209bde5d132SFlorian Fainelli 	{ 4, 0xa4, "RxFragments" },
210bde5d132SFlorian Fainelli 	{ 4, 0xa8, "RxJumboPkt" },
211bde5d132SFlorian Fainelli 	{ 4, 0xac, "RxSymblErr" },
212bde5d132SFlorian Fainelli 	{ 4, 0xb0, "InRangeErrCount" },
213bde5d132SFlorian Fainelli 	{ 4, 0xb4, "OutRangeErrCount" },
214bde5d132SFlorian Fainelli 	{ 4, 0xb8, "EEELpiEvent" },
215bde5d132SFlorian Fainelli 	{ 4, 0xbc, "EEELpiDuration" },
216bde5d132SFlorian Fainelli 	{ 4, 0xc0, "RxDiscard" },
217bde5d132SFlorian Fainelli 	{ 4, 0xc8, "TxQPKTQ6" },
218bde5d132SFlorian Fainelli 	{ 4, 0xcc, "TxQPKTQ7" },
219bde5d132SFlorian Fainelli 	{ 4, 0xd0, "TxPkts64Octets" },
220bde5d132SFlorian Fainelli 	{ 4, 0xd4, "TxPkts65to127Octets" },
221bde5d132SFlorian Fainelli 	{ 4, 0xd8, "TxPkts128to255Octets" },
222bde5d132SFlorian Fainelli 	{ 4, 0xdc, "TxPkts256to511Ocets" },
223bde5d132SFlorian Fainelli 	{ 4, 0xe0, "TxPkts512to1023Ocets" },
224bde5d132SFlorian Fainelli 	{ 4, 0xe4, "TxPkts1024toMaxPktOcets" },
225bde5d132SFlorian Fainelli };
226bde5d132SFlorian Fainelli 
227bde5d132SFlorian Fainelli #define B53_MIBS_58XX_SIZE	ARRAY_SIZE(b53_mibs_58xx)
228bde5d132SFlorian Fainelli 
229967dd82fSFlorian Fainelli static int b53_do_vlan_op(struct b53_device *dev, u8 op)
230967dd82fSFlorian Fainelli {
231967dd82fSFlorian Fainelli 	unsigned int i;
232967dd82fSFlorian Fainelli 
233967dd82fSFlorian Fainelli 	b53_write8(dev, B53_ARLIO_PAGE, dev->vta_regs[0], VTA_START_CMD | op);
234967dd82fSFlorian Fainelli 
235967dd82fSFlorian Fainelli 	for (i = 0; i < 10; i++) {
236967dd82fSFlorian Fainelli 		u8 vta;
237967dd82fSFlorian Fainelli 
238967dd82fSFlorian Fainelli 		b53_read8(dev, B53_ARLIO_PAGE, dev->vta_regs[0], &vta);
239967dd82fSFlorian Fainelli 		if (!(vta & VTA_START_CMD))
240967dd82fSFlorian Fainelli 			return 0;
241967dd82fSFlorian Fainelli 
242967dd82fSFlorian Fainelli 		usleep_range(100, 200);
243967dd82fSFlorian Fainelli 	}
244967dd82fSFlorian Fainelli 
245967dd82fSFlorian Fainelli 	return -EIO;
246967dd82fSFlorian Fainelli }
247967dd82fSFlorian Fainelli 
248a2482d2cSFlorian Fainelli static void b53_set_vlan_entry(struct b53_device *dev, u16 vid,
249a2482d2cSFlorian Fainelli 			       struct b53_vlan *vlan)
250967dd82fSFlorian Fainelli {
251967dd82fSFlorian Fainelli 	if (is5325(dev)) {
252967dd82fSFlorian Fainelli 		u32 entry = 0;
253967dd82fSFlorian Fainelli 
254a2482d2cSFlorian Fainelli 		if (vlan->members) {
255a2482d2cSFlorian Fainelli 			entry = ((vlan->untag & VA_UNTAG_MASK_25) <<
256a2482d2cSFlorian Fainelli 				 VA_UNTAG_S_25) | vlan->members;
257967dd82fSFlorian Fainelli 			if (dev->core_rev >= 3)
258967dd82fSFlorian Fainelli 				entry |= VA_VALID_25_R4 | vid << VA_VID_HIGH_S;
259967dd82fSFlorian Fainelli 			else
260967dd82fSFlorian Fainelli 				entry |= VA_VALID_25;
261967dd82fSFlorian Fainelli 		}
262967dd82fSFlorian Fainelli 
263967dd82fSFlorian Fainelli 		b53_write32(dev, B53_VLAN_PAGE, B53_VLAN_WRITE_25, entry);
264967dd82fSFlorian Fainelli 		b53_write16(dev, B53_VLAN_PAGE, B53_VLAN_TABLE_ACCESS_25, vid |
265967dd82fSFlorian Fainelli 			    VTA_RW_STATE_WR | VTA_RW_OP_EN);
266967dd82fSFlorian Fainelli 	} else if (is5365(dev)) {
267967dd82fSFlorian Fainelli 		u16 entry = 0;
268967dd82fSFlorian Fainelli 
269a2482d2cSFlorian Fainelli 		if (vlan->members)
270a2482d2cSFlorian Fainelli 			entry = ((vlan->untag & VA_UNTAG_MASK_65) <<
271a2482d2cSFlorian Fainelli 				 VA_UNTAG_S_65) | vlan->members | VA_VALID_65;
272967dd82fSFlorian Fainelli 
273967dd82fSFlorian Fainelli 		b53_write16(dev, B53_VLAN_PAGE, B53_VLAN_WRITE_65, entry);
274967dd82fSFlorian Fainelli 		b53_write16(dev, B53_VLAN_PAGE, B53_VLAN_TABLE_ACCESS_65, vid |
275967dd82fSFlorian Fainelli 			    VTA_RW_STATE_WR | VTA_RW_OP_EN);
276967dd82fSFlorian Fainelli 	} else {
277967dd82fSFlorian Fainelli 		b53_write16(dev, B53_ARLIO_PAGE, dev->vta_regs[1], vid);
278967dd82fSFlorian Fainelli 		b53_write32(dev, B53_ARLIO_PAGE, dev->vta_regs[2],
279a2482d2cSFlorian Fainelli 			    (vlan->untag << VTE_UNTAG_S) | vlan->members);
280967dd82fSFlorian Fainelli 
281967dd82fSFlorian Fainelli 		b53_do_vlan_op(dev, VTA_CMD_WRITE);
282967dd82fSFlorian Fainelli 	}
283a2482d2cSFlorian Fainelli 
284a2482d2cSFlorian Fainelli 	dev_dbg(dev->ds->dev, "VID: %d, members: 0x%04x, untag: 0x%04x\n",
285a2482d2cSFlorian Fainelli 		vid, vlan->members, vlan->untag);
286967dd82fSFlorian Fainelli }
287967dd82fSFlorian Fainelli 
288a2482d2cSFlorian Fainelli static void b53_get_vlan_entry(struct b53_device *dev, u16 vid,
289a2482d2cSFlorian Fainelli 			       struct b53_vlan *vlan)
290a2482d2cSFlorian Fainelli {
291a2482d2cSFlorian Fainelli 	if (is5325(dev)) {
292a2482d2cSFlorian Fainelli 		u32 entry = 0;
293a2482d2cSFlorian Fainelli 
294a2482d2cSFlorian Fainelli 		b53_write16(dev, B53_VLAN_PAGE, B53_VLAN_TABLE_ACCESS_25, vid |
295a2482d2cSFlorian Fainelli 			    VTA_RW_STATE_RD | VTA_RW_OP_EN);
296a2482d2cSFlorian Fainelli 		b53_read32(dev, B53_VLAN_PAGE, B53_VLAN_WRITE_25, &entry);
297a2482d2cSFlorian Fainelli 
298a2482d2cSFlorian Fainelli 		if (dev->core_rev >= 3)
299a2482d2cSFlorian Fainelli 			vlan->valid = !!(entry & VA_VALID_25_R4);
300a2482d2cSFlorian Fainelli 		else
301a2482d2cSFlorian Fainelli 			vlan->valid = !!(entry & VA_VALID_25);
302a2482d2cSFlorian Fainelli 		vlan->members = entry & VA_MEMBER_MASK;
303a2482d2cSFlorian Fainelli 		vlan->untag = (entry >> VA_UNTAG_S_25) & VA_UNTAG_MASK_25;
304a2482d2cSFlorian Fainelli 
305a2482d2cSFlorian Fainelli 	} else if (is5365(dev)) {
306a2482d2cSFlorian Fainelli 		u16 entry = 0;
307a2482d2cSFlorian Fainelli 
308a2482d2cSFlorian Fainelli 		b53_write16(dev, B53_VLAN_PAGE, B53_VLAN_TABLE_ACCESS_65, vid |
309a2482d2cSFlorian Fainelli 			    VTA_RW_STATE_WR | VTA_RW_OP_EN);
310a2482d2cSFlorian Fainelli 		b53_read16(dev, B53_VLAN_PAGE, B53_VLAN_WRITE_65, &entry);
311a2482d2cSFlorian Fainelli 
312a2482d2cSFlorian Fainelli 		vlan->valid = !!(entry & VA_VALID_65);
313a2482d2cSFlorian Fainelli 		vlan->members = entry & VA_MEMBER_MASK;
314a2482d2cSFlorian Fainelli 		vlan->untag = (entry >> VA_UNTAG_S_65) & VA_UNTAG_MASK_65;
315a2482d2cSFlorian Fainelli 	} else {
316a2482d2cSFlorian Fainelli 		u32 entry = 0;
317a2482d2cSFlorian Fainelli 
318a2482d2cSFlorian Fainelli 		b53_write16(dev, B53_ARLIO_PAGE, dev->vta_regs[1], vid);
319a2482d2cSFlorian Fainelli 		b53_do_vlan_op(dev, VTA_CMD_READ);
320a2482d2cSFlorian Fainelli 		b53_read32(dev, B53_ARLIO_PAGE, dev->vta_regs[2], &entry);
321a2482d2cSFlorian Fainelli 		vlan->members = entry & VTE_MEMBERS;
322a2482d2cSFlorian Fainelli 		vlan->untag = (entry >> VTE_UNTAG_S) & VTE_MEMBERS;
323a2482d2cSFlorian Fainelli 		vlan->valid = true;
324a2482d2cSFlorian Fainelli 	}
325a2482d2cSFlorian Fainelli }
326a2482d2cSFlorian Fainelli 
327a2482d2cSFlorian Fainelli static void b53_set_forwarding(struct b53_device *dev, int enable)
328967dd82fSFlorian Fainelli {
329967dd82fSFlorian Fainelli 	u8 mgmt;
330967dd82fSFlorian Fainelli 
331967dd82fSFlorian Fainelli 	b53_read8(dev, B53_CTRL_PAGE, B53_SWITCH_MODE, &mgmt);
332967dd82fSFlorian Fainelli 
333967dd82fSFlorian Fainelli 	if (enable)
334967dd82fSFlorian Fainelli 		mgmt |= SM_SW_FWD_EN;
335967dd82fSFlorian Fainelli 	else
336967dd82fSFlorian Fainelli 		mgmt &= ~SM_SW_FWD_EN;
337967dd82fSFlorian Fainelli 
338967dd82fSFlorian Fainelli 	b53_write8(dev, B53_CTRL_PAGE, B53_SWITCH_MODE, mgmt);
339a424f0deSFlorian Fainelli 
3407edc58d6SFlorian Fainelli 	/* Include IMP port in dumb forwarding mode
341a424f0deSFlorian Fainelli 	 */
342a424f0deSFlorian Fainelli 	b53_read8(dev, B53_CTRL_PAGE, B53_SWITCH_CTRL, &mgmt);
343a424f0deSFlorian Fainelli 	mgmt |= B53_MII_DUMB_FWDG_EN;
344a424f0deSFlorian Fainelli 	b53_write8(dev, B53_CTRL_PAGE, B53_SWITCH_CTRL, mgmt);
345a424f0deSFlorian Fainelli }
346967dd82fSFlorian Fainelli 
347a2482d2cSFlorian Fainelli static void b53_enable_vlan(struct b53_device *dev, bool enable)
348967dd82fSFlorian Fainelli {
349967dd82fSFlorian Fainelli 	u8 mgmt, vc0, vc1, vc4 = 0, vc5;
350967dd82fSFlorian Fainelli 
351967dd82fSFlorian Fainelli 	b53_read8(dev, B53_CTRL_PAGE, B53_SWITCH_MODE, &mgmt);
352967dd82fSFlorian Fainelli 	b53_read8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL0, &vc0);
353967dd82fSFlorian Fainelli 	b53_read8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL1, &vc1);
354967dd82fSFlorian Fainelli 
355967dd82fSFlorian Fainelli 	if (is5325(dev) || is5365(dev)) {
356967dd82fSFlorian Fainelli 		b53_read8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL4_25, &vc4);
357967dd82fSFlorian Fainelli 		b53_read8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL5_25, &vc5);
358967dd82fSFlorian Fainelli 	} else if (is63xx(dev)) {
359967dd82fSFlorian Fainelli 		b53_read8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL4_63XX, &vc4);
360967dd82fSFlorian Fainelli 		b53_read8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL5_63XX, &vc5);
361967dd82fSFlorian Fainelli 	} else {
362967dd82fSFlorian Fainelli 		b53_read8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL4, &vc4);
363967dd82fSFlorian Fainelli 		b53_read8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL5, &vc5);
364967dd82fSFlorian Fainelli 	}
365967dd82fSFlorian Fainelli 
366967dd82fSFlorian Fainelli 	mgmt &= ~SM_SW_FWD_MODE;
367967dd82fSFlorian Fainelli 
368967dd82fSFlorian Fainelli 	if (enable) {
369967dd82fSFlorian Fainelli 		vc0 |= VC0_VLAN_EN | VC0_VID_CHK_EN | VC0_VID_HASH_VID;
370967dd82fSFlorian Fainelli 		vc1 |= VC1_RX_MCST_UNTAG_EN | VC1_RX_MCST_FWD_EN;
371967dd82fSFlorian Fainelli 		vc4 &= ~VC4_ING_VID_CHECK_MASK;
372967dd82fSFlorian Fainelli 		vc4 |= VC4_ING_VID_VIO_DROP << VC4_ING_VID_CHECK_S;
373967dd82fSFlorian Fainelli 		vc5 |= VC5_DROP_VTABLE_MISS;
374967dd82fSFlorian Fainelli 
375967dd82fSFlorian Fainelli 		if (is5325(dev))
376967dd82fSFlorian Fainelli 			vc0 &= ~VC0_RESERVED_1;
377967dd82fSFlorian Fainelli 
378967dd82fSFlorian Fainelli 		if (is5325(dev) || is5365(dev))
379967dd82fSFlorian Fainelli 			vc1 |= VC1_RX_MCST_TAG_EN;
380967dd82fSFlorian Fainelli 
381967dd82fSFlorian Fainelli 	} else {
382967dd82fSFlorian Fainelli 		vc0 &= ~(VC0_VLAN_EN | VC0_VID_CHK_EN | VC0_VID_HASH_VID);
383967dd82fSFlorian Fainelli 		vc1 &= ~(VC1_RX_MCST_UNTAG_EN | VC1_RX_MCST_FWD_EN);
384967dd82fSFlorian Fainelli 		vc4 &= ~VC4_ING_VID_CHECK_MASK;
385967dd82fSFlorian Fainelli 		vc5 &= ~VC5_DROP_VTABLE_MISS;
386967dd82fSFlorian Fainelli 
387967dd82fSFlorian Fainelli 		if (is5325(dev) || is5365(dev))
388967dd82fSFlorian Fainelli 			vc4 |= VC4_ING_VID_VIO_FWD << VC4_ING_VID_CHECK_S;
389967dd82fSFlorian Fainelli 		else
390967dd82fSFlorian Fainelli 			vc4 |= VC4_ING_VID_VIO_TO_IMP << VC4_ING_VID_CHECK_S;
391967dd82fSFlorian Fainelli 
392967dd82fSFlorian Fainelli 		if (is5325(dev) || is5365(dev))
393967dd82fSFlorian Fainelli 			vc1 &= ~VC1_RX_MCST_TAG_EN;
394a2482d2cSFlorian Fainelli 	}
395967dd82fSFlorian Fainelli 
396967dd82fSFlorian Fainelli 	if (!is5325(dev) && !is5365(dev))
397967dd82fSFlorian Fainelli 		vc5 &= ~VC5_VID_FFF_EN;
398967dd82fSFlorian Fainelli 
399967dd82fSFlorian Fainelli 	b53_write8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL0, vc0);
400967dd82fSFlorian Fainelli 	b53_write8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL1, vc1);
401967dd82fSFlorian Fainelli 
402967dd82fSFlorian Fainelli 	if (is5325(dev) || is5365(dev)) {
403967dd82fSFlorian Fainelli 		/* enable the high 8 bit vid check on 5325 */
404967dd82fSFlorian Fainelli 		if (is5325(dev) && enable)
405967dd82fSFlorian Fainelli 			b53_write8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL3,
406967dd82fSFlorian Fainelli 				   VC3_HIGH_8BIT_EN);
407967dd82fSFlorian Fainelli 		else
408967dd82fSFlorian Fainelli 			b53_write8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL3, 0);
409967dd82fSFlorian Fainelli 
410967dd82fSFlorian Fainelli 		b53_write8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL4_25, vc4);
411967dd82fSFlorian Fainelli 		b53_write8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL5_25, vc5);
412967dd82fSFlorian Fainelli 	} else if (is63xx(dev)) {
413967dd82fSFlorian Fainelli 		b53_write16(dev, B53_VLAN_PAGE, B53_VLAN_CTRL3_63XX, 0);
414967dd82fSFlorian Fainelli 		b53_write8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL4_63XX, vc4);
415967dd82fSFlorian Fainelli 		b53_write8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL5_63XX, vc5);
416967dd82fSFlorian Fainelli 	} else {
417967dd82fSFlorian Fainelli 		b53_write16(dev, B53_VLAN_PAGE, B53_VLAN_CTRL3, 0);
418967dd82fSFlorian Fainelli 		b53_write8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL4, vc4);
419967dd82fSFlorian Fainelli 		b53_write8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL5, vc5);
420967dd82fSFlorian Fainelli 	}
421967dd82fSFlorian Fainelli 
422967dd82fSFlorian Fainelli 	b53_write8(dev, B53_CTRL_PAGE, B53_SWITCH_MODE, mgmt);
423967dd82fSFlorian Fainelli }
424967dd82fSFlorian Fainelli 
425967dd82fSFlorian Fainelli static int b53_set_jumbo(struct b53_device *dev, bool enable, bool allow_10_100)
426967dd82fSFlorian Fainelli {
427967dd82fSFlorian Fainelli 	u32 port_mask = 0;
428967dd82fSFlorian Fainelli 	u16 max_size = JMS_MIN_SIZE;
429967dd82fSFlorian Fainelli 
430967dd82fSFlorian Fainelli 	if (is5325(dev) || is5365(dev))
431967dd82fSFlorian Fainelli 		return -EINVAL;
432967dd82fSFlorian Fainelli 
433967dd82fSFlorian Fainelli 	if (enable) {
434967dd82fSFlorian Fainelli 		port_mask = dev->enabled_ports;
435967dd82fSFlorian Fainelli 		max_size = JMS_MAX_SIZE;
436967dd82fSFlorian Fainelli 		if (allow_10_100)
437967dd82fSFlorian Fainelli 			port_mask |= JPM_10_100_JUMBO_EN;
438967dd82fSFlorian Fainelli 	}
439967dd82fSFlorian Fainelli 
440967dd82fSFlorian Fainelli 	b53_write32(dev, B53_JUMBO_PAGE, dev->jumbo_pm_reg, port_mask);
441967dd82fSFlorian Fainelli 	return b53_write16(dev, B53_JUMBO_PAGE, dev->jumbo_size_reg, max_size);
442967dd82fSFlorian Fainelli }
443967dd82fSFlorian Fainelli 
444ff39c2d6SFlorian Fainelli static int b53_flush_arl(struct b53_device *dev, u8 mask)
445967dd82fSFlorian Fainelli {
446967dd82fSFlorian Fainelli 	unsigned int i;
447967dd82fSFlorian Fainelli 
448967dd82fSFlorian Fainelli 	b53_write8(dev, B53_CTRL_PAGE, B53_FAST_AGE_CTRL,
449ff39c2d6SFlorian Fainelli 		   FAST_AGE_DONE | FAST_AGE_DYNAMIC | mask);
450967dd82fSFlorian Fainelli 
451967dd82fSFlorian Fainelli 	for (i = 0; i < 10; i++) {
452967dd82fSFlorian Fainelli 		u8 fast_age_ctrl;
453967dd82fSFlorian Fainelli 
454967dd82fSFlorian Fainelli 		b53_read8(dev, B53_CTRL_PAGE, B53_FAST_AGE_CTRL,
455967dd82fSFlorian Fainelli 			  &fast_age_ctrl);
456967dd82fSFlorian Fainelli 
457967dd82fSFlorian Fainelli 		if (!(fast_age_ctrl & FAST_AGE_DONE))
458967dd82fSFlorian Fainelli 			goto out;
459967dd82fSFlorian Fainelli 
460967dd82fSFlorian Fainelli 		msleep(1);
461967dd82fSFlorian Fainelli 	}
462967dd82fSFlorian Fainelli 
463967dd82fSFlorian Fainelli 	return -ETIMEDOUT;
464967dd82fSFlorian Fainelli out:
465967dd82fSFlorian Fainelli 	/* Only age dynamic entries (default behavior) */
466967dd82fSFlorian Fainelli 	b53_write8(dev, B53_CTRL_PAGE, B53_FAST_AGE_CTRL, FAST_AGE_DYNAMIC);
467967dd82fSFlorian Fainelli 	return 0;
468967dd82fSFlorian Fainelli }
469967dd82fSFlorian Fainelli 
470ff39c2d6SFlorian Fainelli static int b53_fast_age_port(struct b53_device *dev, int port)
471ff39c2d6SFlorian Fainelli {
472ff39c2d6SFlorian Fainelli 	b53_write8(dev, B53_CTRL_PAGE, B53_FAST_AGE_PORT_CTRL, port);
473ff39c2d6SFlorian Fainelli 
474ff39c2d6SFlorian Fainelli 	return b53_flush_arl(dev, FAST_AGE_PORT);
475ff39c2d6SFlorian Fainelli }
476ff39c2d6SFlorian Fainelli 
477a2482d2cSFlorian Fainelli static int b53_fast_age_vlan(struct b53_device *dev, u16 vid)
478a2482d2cSFlorian Fainelli {
479a2482d2cSFlorian Fainelli 	b53_write16(dev, B53_CTRL_PAGE, B53_FAST_AGE_VID_CTRL, vid);
480a2482d2cSFlorian Fainelli 
481a2482d2cSFlorian Fainelli 	return b53_flush_arl(dev, FAST_AGE_VLAN);
482a2482d2cSFlorian Fainelli }
483a2482d2cSFlorian Fainelli 
484aac02867SFlorian Fainelli void b53_imp_vlan_setup(struct dsa_switch *ds, int cpu_port)
485ff39c2d6SFlorian Fainelli {
48604bed143SVivien Didelot 	struct b53_device *dev = ds->priv;
487ff39c2d6SFlorian Fainelli 	unsigned int i;
488ff39c2d6SFlorian Fainelli 	u16 pvlan;
489ff39c2d6SFlorian Fainelli 
490ff39c2d6SFlorian Fainelli 	/* Enable the IMP port to be in the same VLAN as the other ports
491ff39c2d6SFlorian Fainelli 	 * on a per-port basis such that we only have Port i and IMP in
492ff39c2d6SFlorian Fainelli 	 * the same VLAN.
493ff39c2d6SFlorian Fainelli 	 */
494ff39c2d6SFlorian Fainelli 	b53_for_each_port(dev, i) {
495ff39c2d6SFlorian Fainelli 		b53_read16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(i), &pvlan);
496ff39c2d6SFlorian Fainelli 		pvlan |= BIT(cpu_port);
497ff39c2d6SFlorian Fainelli 		b53_write16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(i), pvlan);
498ff39c2d6SFlorian Fainelli 	}
499ff39c2d6SFlorian Fainelli }
500aac02867SFlorian Fainelli EXPORT_SYMBOL(b53_imp_vlan_setup);
501ff39c2d6SFlorian Fainelli 
502f86ad77fSFlorian Fainelli int b53_enable_port(struct dsa_switch *ds, int port, struct phy_device *phy)
503967dd82fSFlorian Fainelli {
50404bed143SVivien Didelot 	struct b53_device *dev = ds->priv;
505c499696eSFlorian Fainelli 	unsigned int cpu_port = ds->ports[port].cpu_dp->index;
5068ca7c160SFlorian Fainelli 	int ret = 0;
507ff39c2d6SFlorian Fainelli 	u16 pvlan;
508967dd82fSFlorian Fainelli 
5098ca7c160SFlorian Fainelli 	if (dev->ops->irq_enable)
5108ca7c160SFlorian Fainelli 		ret = dev->ops->irq_enable(dev, port);
5118ca7c160SFlorian Fainelli 	if (ret)
5128ca7c160SFlorian Fainelli 		return ret;
5138ca7c160SFlorian Fainelli 
514967dd82fSFlorian Fainelli 	/* Clear the Rx and Tx disable bits and set to no spanning tree */
515967dd82fSFlorian Fainelli 	b53_write8(dev, B53_CTRL_PAGE, B53_PORT_CTRL(port), 0);
516967dd82fSFlorian Fainelli 
517ff39c2d6SFlorian Fainelli 	/* Set this port, and only this one to be in the default VLAN,
518ff39c2d6SFlorian Fainelli 	 * if member of a bridge, restore its membership prior to
519ff39c2d6SFlorian Fainelli 	 * bringing down this port.
520ff39c2d6SFlorian Fainelli 	 */
521ff39c2d6SFlorian Fainelli 	b53_read16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(port), &pvlan);
522ff39c2d6SFlorian Fainelli 	pvlan &= ~0x1ff;
523ff39c2d6SFlorian Fainelli 	pvlan |= BIT(port);
524ff39c2d6SFlorian Fainelli 	pvlan |= dev->ports[port].vlan_ctl_mask;
525ff39c2d6SFlorian Fainelli 	b53_write16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(port), pvlan);
526ff39c2d6SFlorian Fainelli 
527ff39c2d6SFlorian Fainelli 	b53_imp_vlan_setup(ds, cpu_port);
528ff39c2d6SFlorian Fainelli 
529f43a2dbeSFlorian Fainelli 	/* If EEE was enabled, restore it */
530f43a2dbeSFlorian Fainelli 	if (dev->ports[port].eee.eee_enabled)
531f43a2dbeSFlorian Fainelli 		b53_eee_enable_set(ds, port, true);
532f43a2dbeSFlorian Fainelli 
533967dd82fSFlorian Fainelli 	return 0;
534967dd82fSFlorian Fainelli }
535f86ad77fSFlorian Fainelli EXPORT_SYMBOL(b53_enable_port);
536967dd82fSFlorian Fainelli 
537f86ad77fSFlorian Fainelli void b53_disable_port(struct dsa_switch *ds, int port, struct phy_device *phy)
538967dd82fSFlorian Fainelli {
53904bed143SVivien Didelot 	struct b53_device *dev = ds->priv;
540967dd82fSFlorian Fainelli 	u8 reg;
541967dd82fSFlorian Fainelli 
542967dd82fSFlorian Fainelli 	/* Disable Tx/Rx for the port */
543967dd82fSFlorian Fainelli 	b53_read8(dev, B53_CTRL_PAGE, B53_PORT_CTRL(port), &reg);
544967dd82fSFlorian Fainelli 	reg |= PORT_CTRL_RX_DISABLE | PORT_CTRL_TX_DISABLE;
545967dd82fSFlorian Fainelli 	b53_write8(dev, B53_CTRL_PAGE, B53_PORT_CTRL(port), reg);
5468ca7c160SFlorian Fainelli 
5478ca7c160SFlorian Fainelli 	if (dev->ops->irq_disable)
5488ca7c160SFlorian Fainelli 		dev->ops->irq_disable(dev, port);
549967dd82fSFlorian Fainelli }
550f86ad77fSFlorian Fainelli EXPORT_SYMBOL(b53_disable_port);
551967dd82fSFlorian Fainelli 
552b409a9efSFlorian Fainelli void b53_brcm_hdr_setup(struct dsa_switch *ds, int port)
553b409a9efSFlorian Fainelli {
55411606039SFlorian Fainelli 	bool tag_en = !(ds->ops->get_tag_protocol(ds, port) ==
55511606039SFlorian Fainelli 			 DSA_TAG_PROTO_NONE);
556b409a9efSFlorian Fainelli 	struct b53_device *dev = ds->priv;
557b409a9efSFlorian Fainelli 	u8 hdr_ctl, val;
558b409a9efSFlorian Fainelli 	u16 reg;
559b409a9efSFlorian Fainelli 
560b409a9efSFlorian Fainelli 	/* Resolve which bit controls the Broadcom tag */
561b409a9efSFlorian Fainelli 	switch (port) {
562b409a9efSFlorian Fainelli 	case 8:
563b409a9efSFlorian Fainelli 		val = BRCM_HDR_P8_EN;
564b409a9efSFlorian Fainelli 		break;
565b409a9efSFlorian Fainelli 	case 7:
566b409a9efSFlorian Fainelli 		val = BRCM_HDR_P7_EN;
567b409a9efSFlorian Fainelli 		break;
568b409a9efSFlorian Fainelli 	case 5:
569b409a9efSFlorian Fainelli 		val = BRCM_HDR_P5_EN;
570b409a9efSFlorian Fainelli 		break;
571b409a9efSFlorian Fainelli 	default:
572b409a9efSFlorian Fainelli 		val = 0;
573b409a9efSFlorian Fainelli 		break;
574b409a9efSFlorian Fainelli 	}
575b409a9efSFlorian Fainelli 
576b409a9efSFlorian Fainelli 	/* Enable Broadcom tags for IMP port */
577b409a9efSFlorian Fainelli 	b53_read8(dev, B53_MGMT_PAGE, B53_BRCM_HDR, &hdr_ctl);
578cdb583cfSFlorian Fainelli 	if (tag_en)
579b409a9efSFlorian Fainelli 		hdr_ctl |= val;
580cdb583cfSFlorian Fainelli 	else
581cdb583cfSFlorian Fainelli 		hdr_ctl &= ~val;
582b409a9efSFlorian Fainelli 	b53_write8(dev, B53_MGMT_PAGE, B53_BRCM_HDR, hdr_ctl);
583b409a9efSFlorian Fainelli 
584b409a9efSFlorian Fainelli 	/* Registers below are only accessible on newer devices */
585b409a9efSFlorian Fainelli 	if (!is58xx(dev))
586b409a9efSFlorian Fainelli 		return;
587b409a9efSFlorian Fainelli 
588b409a9efSFlorian Fainelli 	/* Enable reception Broadcom tag for CPU TX (switch RX) to
589b409a9efSFlorian Fainelli 	 * allow us to tag outgoing frames
590b409a9efSFlorian Fainelli 	 */
591b409a9efSFlorian Fainelli 	b53_read16(dev, B53_MGMT_PAGE, B53_BRCM_HDR_RX_DIS, &reg);
592cdb583cfSFlorian Fainelli 	if (tag_en)
593b409a9efSFlorian Fainelli 		reg &= ~BIT(port);
594cdb583cfSFlorian Fainelli 	else
595cdb583cfSFlorian Fainelli 		reg |= BIT(port);
596b409a9efSFlorian Fainelli 	b53_write16(dev, B53_MGMT_PAGE, B53_BRCM_HDR_RX_DIS, reg);
597b409a9efSFlorian Fainelli 
598b409a9efSFlorian Fainelli 	/* Enable transmission of Broadcom tags from the switch (CPU RX) to
599b409a9efSFlorian Fainelli 	 * allow delivering frames to the per-port net_devices
600b409a9efSFlorian Fainelli 	 */
601b409a9efSFlorian Fainelli 	b53_read16(dev, B53_MGMT_PAGE, B53_BRCM_HDR_TX_DIS, &reg);
602cdb583cfSFlorian Fainelli 	if (tag_en)
603b409a9efSFlorian Fainelli 		reg &= ~BIT(port);
604cdb583cfSFlorian Fainelli 	else
605cdb583cfSFlorian Fainelli 		reg |= BIT(port);
606b409a9efSFlorian Fainelli 	b53_write16(dev, B53_MGMT_PAGE, B53_BRCM_HDR_TX_DIS, reg);
607b409a9efSFlorian Fainelli }
608b409a9efSFlorian Fainelli EXPORT_SYMBOL(b53_brcm_hdr_setup);
609b409a9efSFlorian Fainelli 
610299752a7SFlorian Fainelli static void b53_enable_cpu_port(struct b53_device *dev, int port)
611967dd82fSFlorian Fainelli {
612967dd82fSFlorian Fainelli 	u8 port_ctrl;
613967dd82fSFlorian Fainelli 
614967dd82fSFlorian Fainelli 	/* BCM5325 CPU port is at 8 */
615299752a7SFlorian Fainelli 	if ((is5325(dev) || is5365(dev)) && port == B53_CPU_PORT_25)
616299752a7SFlorian Fainelli 		port = B53_CPU_PORT;
617967dd82fSFlorian Fainelli 
618967dd82fSFlorian Fainelli 	port_ctrl = PORT_CTRL_RX_BCST_EN |
619967dd82fSFlorian Fainelli 		    PORT_CTRL_RX_MCST_EN |
620967dd82fSFlorian Fainelli 		    PORT_CTRL_RX_UCST_EN;
621299752a7SFlorian Fainelli 	b53_write8(dev, B53_CTRL_PAGE, B53_PORT_CTRL(port), port_ctrl);
6227edc58d6SFlorian Fainelli 
6237edc58d6SFlorian Fainelli 	b53_brcm_hdr_setup(dev->ds, port);
624967dd82fSFlorian Fainelli }
625967dd82fSFlorian Fainelli 
626967dd82fSFlorian Fainelli static void b53_enable_mib(struct b53_device *dev)
627967dd82fSFlorian Fainelli {
628967dd82fSFlorian Fainelli 	u8 gc;
629967dd82fSFlorian Fainelli 
630967dd82fSFlorian Fainelli 	b53_read8(dev, B53_MGMT_PAGE, B53_GLOBAL_CONFIG, &gc);
631967dd82fSFlorian Fainelli 	gc &= ~(GC_RESET_MIB | GC_MIB_AC_EN);
632967dd82fSFlorian Fainelli 	b53_write8(dev, B53_MGMT_PAGE, B53_GLOBAL_CONFIG, gc);
633967dd82fSFlorian Fainelli }
634967dd82fSFlorian Fainelli 
635*fea83353SFlorian Fainelli static u16 b53_default_pvid(struct b53_device *dev)
636*fea83353SFlorian Fainelli {
637*fea83353SFlorian Fainelli 	if (is5325(dev) || is5365(dev))
638*fea83353SFlorian Fainelli 		return 1;
639*fea83353SFlorian Fainelli 	else
640*fea83353SFlorian Fainelli 		return 0;
641*fea83353SFlorian Fainelli }
642*fea83353SFlorian Fainelli 
6435c1a6eafSFlorian Fainelli int b53_configure_vlan(struct dsa_switch *ds)
644967dd82fSFlorian Fainelli {
6455c1a6eafSFlorian Fainelli 	struct b53_device *dev = ds->priv;
646a2482d2cSFlorian Fainelli 	struct b53_vlan vl = { 0 };
647*fea83353SFlorian Fainelli 	int i, def_vid;
648*fea83353SFlorian Fainelli 
649*fea83353SFlorian Fainelli 	def_vid = b53_default_pvid(dev);
650967dd82fSFlorian Fainelli 
651967dd82fSFlorian Fainelli 	/* clear all vlan entries */
652967dd82fSFlorian Fainelli 	if (is5325(dev) || is5365(dev)) {
653*fea83353SFlorian Fainelli 		for (i = def_vid; i < dev->num_vlans; i++)
654a2482d2cSFlorian Fainelli 			b53_set_vlan_entry(dev, i, &vl);
655967dd82fSFlorian Fainelli 	} else {
656967dd82fSFlorian Fainelli 		b53_do_vlan_op(dev, VTA_CMD_CLEAR);
657967dd82fSFlorian Fainelli 	}
658967dd82fSFlorian Fainelli 
659967dd82fSFlorian Fainelli 	b53_enable_vlan(dev, false);
660967dd82fSFlorian Fainelli 
661967dd82fSFlorian Fainelli 	b53_for_each_port(dev, i)
662967dd82fSFlorian Fainelli 		b53_write16(dev, B53_VLAN_PAGE,
663*fea83353SFlorian Fainelli 			    B53_VLAN_PORT_DEF_TAG(i), def_vid);
664967dd82fSFlorian Fainelli 
665967dd82fSFlorian Fainelli 	if (!is5325(dev) && !is5365(dev))
666967dd82fSFlorian Fainelli 		b53_set_jumbo(dev, dev->enable_jumbo, false);
667967dd82fSFlorian Fainelli 
668967dd82fSFlorian Fainelli 	return 0;
669967dd82fSFlorian Fainelli }
6705c1a6eafSFlorian Fainelli EXPORT_SYMBOL(b53_configure_vlan);
671967dd82fSFlorian Fainelli 
672967dd82fSFlorian Fainelli static void b53_switch_reset_gpio(struct b53_device *dev)
673967dd82fSFlorian Fainelli {
674967dd82fSFlorian Fainelli 	int gpio = dev->reset_gpio;
675967dd82fSFlorian Fainelli 
676967dd82fSFlorian Fainelli 	if (gpio < 0)
677967dd82fSFlorian Fainelli 		return;
678967dd82fSFlorian Fainelli 
679967dd82fSFlorian Fainelli 	/* Reset sequence: RESET low(50ms)->high(20ms)
680967dd82fSFlorian Fainelli 	 */
681967dd82fSFlorian Fainelli 	gpio_set_value(gpio, 0);
682967dd82fSFlorian Fainelli 	mdelay(50);
683967dd82fSFlorian Fainelli 
684967dd82fSFlorian Fainelli 	gpio_set_value(gpio, 1);
685967dd82fSFlorian Fainelli 	mdelay(20);
686967dd82fSFlorian Fainelli 
687967dd82fSFlorian Fainelli 	dev->current_page = 0xff;
688967dd82fSFlorian Fainelli }
689967dd82fSFlorian Fainelli 
690967dd82fSFlorian Fainelli static int b53_switch_reset(struct b53_device *dev)
691967dd82fSFlorian Fainelli {
6923fb22b05SFlorian Fainelli 	unsigned int timeout = 1000;
6933fb22b05SFlorian Fainelli 	u8 mgmt, reg;
694967dd82fSFlorian Fainelli 
695967dd82fSFlorian Fainelli 	b53_switch_reset_gpio(dev);
696967dd82fSFlorian Fainelli 
697967dd82fSFlorian Fainelli 	if (is539x(dev)) {
698967dd82fSFlorian Fainelli 		b53_write8(dev, B53_CTRL_PAGE, B53_SOFTRESET, 0x83);
699967dd82fSFlorian Fainelli 		b53_write8(dev, B53_CTRL_PAGE, B53_SOFTRESET, 0x00);
700967dd82fSFlorian Fainelli 	}
701967dd82fSFlorian Fainelli 
7023fb22b05SFlorian Fainelli 	/* This is specific to 58xx devices here, do not use is58xx() which
7033fb22b05SFlorian Fainelli 	 * covers the larger Starfigther 2 family, including 7445/7278 which
7043fb22b05SFlorian Fainelli 	 * still use this driver as a library and need to perform the reset
7053fb22b05SFlorian Fainelli 	 * earlier.
7063fb22b05SFlorian Fainelli 	 */
7075040cc99SArun Parameswaran 	if (dev->chip_id == BCM58XX_DEVICE_ID ||
7085040cc99SArun Parameswaran 	    dev->chip_id == BCM583XX_DEVICE_ID) {
7093fb22b05SFlorian Fainelli 		b53_read8(dev, B53_CTRL_PAGE, B53_SOFTRESET, &reg);
7103fb22b05SFlorian Fainelli 		reg |= SW_RST | EN_SW_RST | EN_CH_RST;
7113fb22b05SFlorian Fainelli 		b53_write8(dev, B53_CTRL_PAGE, B53_SOFTRESET, reg);
7123fb22b05SFlorian Fainelli 
7133fb22b05SFlorian Fainelli 		do {
7143fb22b05SFlorian Fainelli 			b53_read8(dev, B53_CTRL_PAGE, B53_SOFTRESET, &reg);
7153fb22b05SFlorian Fainelli 			if (!(reg & SW_RST))
7163fb22b05SFlorian Fainelli 				break;
7173fb22b05SFlorian Fainelli 
7183fb22b05SFlorian Fainelli 			usleep_range(1000, 2000);
7193fb22b05SFlorian Fainelli 		} while (timeout-- > 0);
7203fb22b05SFlorian Fainelli 
7213fb22b05SFlorian Fainelli 		if (timeout == 0)
7223fb22b05SFlorian Fainelli 			return -ETIMEDOUT;
7233fb22b05SFlorian Fainelli 	}
7243fb22b05SFlorian Fainelli 
725967dd82fSFlorian Fainelli 	b53_read8(dev, B53_CTRL_PAGE, B53_SWITCH_MODE, &mgmt);
726967dd82fSFlorian Fainelli 
727967dd82fSFlorian Fainelli 	if (!(mgmt & SM_SW_FWD_EN)) {
728967dd82fSFlorian Fainelli 		mgmt &= ~SM_SW_FWD_MODE;
729967dd82fSFlorian Fainelli 		mgmt |= SM_SW_FWD_EN;
730967dd82fSFlorian Fainelli 
731967dd82fSFlorian Fainelli 		b53_write8(dev, B53_CTRL_PAGE, B53_SWITCH_MODE, mgmt);
732967dd82fSFlorian Fainelli 		b53_read8(dev, B53_CTRL_PAGE, B53_SWITCH_MODE, &mgmt);
733967dd82fSFlorian Fainelli 
734967dd82fSFlorian Fainelli 		if (!(mgmt & SM_SW_FWD_EN)) {
735967dd82fSFlorian Fainelli 			dev_err(dev->dev, "Failed to enable switch!\n");
736967dd82fSFlorian Fainelli 			return -EINVAL;
737967dd82fSFlorian Fainelli 		}
738967dd82fSFlorian Fainelli 	}
739967dd82fSFlorian Fainelli 
740967dd82fSFlorian Fainelli 	b53_enable_mib(dev);
741967dd82fSFlorian Fainelli 
742ff39c2d6SFlorian Fainelli 	return b53_flush_arl(dev, FAST_AGE_STATIC);
743967dd82fSFlorian Fainelli }
744967dd82fSFlorian Fainelli 
745967dd82fSFlorian Fainelli static int b53_phy_read16(struct dsa_switch *ds, int addr, int reg)
746967dd82fSFlorian Fainelli {
74704bed143SVivien Didelot 	struct b53_device *priv = ds->priv;
748967dd82fSFlorian Fainelli 	u16 value = 0;
749967dd82fSFlorian Fainelli 	int ret;
750967dd82fSFlorian Fainelli 
751967dd82fSFlorian Fainelli 	if (priv->ops->phy_read16)
752967dd82fSFlorian Fainelli 		ret = priv->ops->phy_read16(priv, addr, reg, &value);
753967dd82fSFlorian Fainelli 	else
754967dd82fSFlorian Fainelli 		ret = b53_read16(priv, B53_PORT_MII_PAGE(addr),
755967dd82fSFlorian Fainelli 				 reg * 2, &value);
756967dd82fSFlorian Fainelli 
757967dd82fSFlorian Fainelli 	return ret ? ret : value;
758967dd82fSFlorian Fainelli }
759967dd82fSFlorian Fainelli 
760967dd82fSFlorian Fainelli static int b53_phy_write16(struct dsa_switch *ds, int addr, int reg, u16 val)
761967dd82fSFlorian Fainelli {
76204bed143SVivien Didelot 	struct b53_device *priv = ds->priv;
763967dd82fSFlorian Fainelli 
764967dd82fSFlorian Fainelli 	if (priv->ops->phy_write16)
765967dd82fSFlorian Fainelli 		return priv->ops->phy_write16(priv, addr, reg, val);
766967dd82fSFlorian Fainelli 
767967dd82fSFlorian Fainelli 	return b53_write16(priv, B53_PORT_MII_PAGE(addr), reg * 2, val);
768967dd82fSFlorian Fainelli }
769967dd82fSFlorian Fainelli 
770967dd82fSFlorian Fainelli static int b53_reset_switch(struct b53_device *priv)
771967dd82fSFlorian Fainelli {
772967dd82fSFlorian Fainelli 	/* reset vlans */
773967dd82fSFlorian Fainelli 	priv->enable_jumbo = false;
774967dd82fSFlorian Fainelli 
775a2482d2cSFlorian Fainelli 	memset(priv->vlans, 0, sizeof(*priv->vlans) * priv->num_vlans);
776967dd82fSFlorian Fainelli 	memset(priv->ports, 0, sizeof(*priv->ports) * priv->num_ports);
777967dd82fSFlorian Fainelli 
7780e01491dSFlorian Fainelli 	priv->serdes_lane = B53_INVALID_LANE;
7790e01491dSFlorian Fainelli 
780967dd82fSFlorian Fainelli 	return b53_switch_reset(priv);
781967dd82fSFlorian Fainelli }
782967dd82fSFlorian Fainelli 
783967dd82fSFlorian Fainelli static int b53_apply_config(struct b53_device *priv)
784967dd82fSFlorian Fainelli {
785967dd82fSFlorian Fainelli 	/* disable switching */
786967dd82fSFlorian Fainelli 	b53_set_forwarding(priv, 0);
787967dd82fSFlorian Fainelli 
7885c1a6eafSFlorian Fainelli 	b53_configure_vlan(priv->ds);
789967dd82fSFlorian Fainelli 
790967dd82fSFlorian Fainelli 	/* enable switching */
791967dd82fSFlorian Fainelli 	b53_set_forwarding(priv, 1);
792967dd82fSFlorian Fainelli 
793967dd82fSFlorian Fainelli 	return 0;
794967dd82fSFlorian Fainelli }
795967dd82fSFlorian Fainelli 
796967dd82fSFlorian Fainelli static void b53_reset_mib(struct b53_device *priv)
797967dd82fSFlorian Fainelli {
798967dd82fSFlorian Fainelli 	u8 gc;
799967dd82fSFlorian Fainelli 
800967dd82fSFlorian Fainelli 	b53_read8(priv, B53_MGMT_PAGE, B53_GLOBAL_CONFIG, &gc);
801967dd82fSFlorian Fainelli 
802967dd82fSFlorian Fainelli 	b53_write8(priv, B53_MGMT_PAGE, B53_GLOBAL_CONFIG, gc | GC_RESET_MIB);
803967dd82fSFlorian Fainelli 	msleep(1);
804967dd82fSFlorian Fainelli 	b53_write8(priv, B53_MGMT_PAGE, B53_GLOBAL_CONFIG, gc & ~GC_RESET_MIB);
805967dd82fSFlorian Fainelli 	msleep(1);
806967dd82fSFlorian Fainelli }
807967dd82fSFlorian Fainelli 
808967dd82fSFlorian Fainelli static const struct b53_mib_desc *b53_get_mib(struct b53_device *dev)
809967dd82fSFlorian Fainelli {
810967dd82fSFlorian Fainelli 	if (is5365(dev))
811967dd82fSFlorian Fainelli 		return b53_mibs_65;
812967dd82fSFlorian Fainelli 	else if (is63xx(dev))
813967dd82fSFlorian Fainelli 		return b53_mibs_63xx;
814bde5d132SFlorian Fainelli 	else if (is58xx(dev))
815bde5d132SFlorian Fainelli 		return b53_mibs_58xx;
816967dd82fSFlorian Fainelli 	else
817967dd82fSFlorian Fainelli 		return b53_mibs;
818967dd82fSFlorian Fainelli }
819967dd82fSFlorian Fainelli 
820967dd82fSFlorian Fainelli static unsigned int b53_get_mib_size(struct b53_device *dev)
821967dd82fSFlorian Fainelli {
822967dd82fSFlorian Fainelli 	if (is5365(dev))
823967dd82fSFlorian Fainelli 		return B53_MIBS_65_SIZE;
824967dd82fSFlorian Fainelli 	else if (is63xx(dev))
825967dd82fSFlorian Fainelli 		return B53_MIBS_63XX_SIZE;
826bde5d132SFlorian Fainelli 	else if (is58xx(dev))
827bde5d132SFlorian Fainelli 		return B53_MIBS_58XX_SIZE;
828967dd82fSFlorian Fainelli 	else
829967dd82fSFlorian Fainelli 		return B53_MIBS_SIZE;
830967dd82fSFlorian Fainelli }
831967dd82fSFlorian Fainelli 
832c7d28c9dSFlorian Fainelli static struct phy_device *b53_get_phy_device(struct dsa_switch *ds, int port)
833c7d28c9dSFlorian Fainelli {
834c7d28c9dSFlorian Fainelli 	/* These ports typically do not have built-in PHYs */
835c7d28c9dSFlorian Fainelli 	switch (port) {
836c7d28c9dSFlorian Fainelli 	case B53_CPU_PORT_25:
837c7d28c9dSFlorian Fainelli 	case 7:
838c7d28c9dSFlorian Fainelli 	case B53_CPU_PORT:
839c7d28c9dSFlorian Fainelli 		return NULL;
840c7d28c9dSFlorian Fainelli 	}
841c7d28c9dSFlorian Fainelli 
842c7d28c9dSFlorian Fainelli 	return mdiobus_get_phy(ds->slave_mii_bus, port);
843c7d28c9dSFlorian Fainelli }
844c7d28c9dSFlorian Fainelli 
84589f09048SFlorian Fainelli void b53_get_strings(struct dsa_switch *ds, int port, u32 stringset,
84689f09048SFlorian Fainelli 		     uint8_t *data)
847967dd82fSFlorian Fainelli {
84804bed143SVivien Didelot 	struct b53_device *dev = ds->priv;
849967dd82fSFlorian Fainelli 	const struct b53_mib_desc *mibs = b53_get_mib(dev);
850967dd82fSFlorian Fainelli 	unsigned int mib_size = b53_get_mib_size(dev);
851c7d28c9dSFlorian Fainelli 	struct phy_device *phydev;
852967dd82fSFlorian Fainelli 	unsigned int i;
853967dd82fSFlorian Fainelli 
854c7d28c9dSFlorian Fainelli 	if (stringset == ETH_SS_STATS) {
855967dd82fSFlorian Fainelli 		for (i = 0; i < mib_size; i++)
856cd526676SFlorian Fainelli 			strlcpy(data + i * ETH_GSTRING_LEN,
857967dd82fSFlorian Fainelli 				mibs[i].name, ETH_GSTRING_LEN);
858c7d28c9dSFlorian Fainelli 	} else if (stringset == ETH_SS_PHY_STATS) {
859c7d28c9dSFlorian Fainelli 		phydev = b53_get_phy_device(ds, port);
860c7d28c9dSFlorian Fainelli 		if (!phydev)
861c7d28c9dSFlorian Fainelli 			return;
862c7d28c9dSFlorian Fainelli 
863c7d28c9dSFlorian Fainelli 		phy_ethtool_get_strings(phydev, data);
864c7d28c9dSFlorian Fainelli 	}
865967dd82fSFlorian Fainelli }
8663117455dSFlorian Fainelli EXPORT_SYMBOL(b53_get_strings);
867967dd82fSFlorian Fainelli 
8683117455dSFlorian Fainelli void b53_get_ethtool_stats(struct dsa_switch *ds, int port, uint64_t *data)
869967dd82fSFlorian Fainelli {
87004bed143SVivien Didelot 	struct b53_device *dev = ds->priv;
871967dd82fSFlorian Fainelli 	const struct b53_mib_desc *mibs = b53_get_mib(dev);
872967dd82fSFlorian Fainelli 	unsigned int mib_size = b53_get_mib_size(dev);
873967dd82fSFlorian Fainelli 	const struct b53_mib_desc *s;
874967dd82fSFlorian Fainelli 	unsigned int i;
875967dd82fSFlorian Fainelli 	u64 val = 0;
876967dd82fSFlorian Fainelli 
877967dd82fSFlorian Fainelli 	if (is5365(dev) && port == 5)
878967dd82fSFlorian Fainelli 		port = 8;
879967dd82fSFlorian Fainelli 
880967dd82fSFlorian Fainelli 	mutex_lock(&dev->stats_mutex);
881967dd82fSFlorian Fainelli 
882967dd82fSFlorian Fainelli 	for (i = 0; i < mib_size; i++) {
883967dd82fSFlorian Fainelli 		s = &mibs[i];
884967dd82fSFlorian Fainelli 
88551dca8a1SFlorian Fainelli 		if (s->size == 8) {
886967dd82fSFlorian Fainelli 			b53_read64(dev, B53_MIB_PAGE(port), s->offset, &val);
887967dd82fSFlorian Fainelli 		} else {
888967dd82fSFlorian Fainelli 			u32 val32;
889967dd82fSFlorian Fainelli 
890967dd82fSFlorian Fainelli 			b53_read32(dev, B53_MIB_PAGE(port), s->offset,
891967dd82fSFlorian Fainelli 				   &val32);
892967dd82fSFlorian Fainelli 			val = val32;
893967dd82fSFlorian Fainelli 		}
894967dd82fSFlorian Fainelli 		data[i] = (u64)val;
895967dd82fSFlorian Fainelli 	}
896967dd82fSFlorian Fainelli 
897967dd82fSFlorian Fainelli 	mutex_unlock(&dev->stats_mutex);
898967dd82fSFlorian Fainelli }
8993117455dSFlorian Fainelli EXPORT_SYMBOL(b53_get_ethtool_stats);
900967dd82fSFlorian Fainelli 
901c7d28c9dSFlorian Fainelli void b53_get_ethtool_phy_stats(struct dsa_switch *ds, int port, uint64_t *data)
902c7d28c9dSFlorian Fainelli {
903c7d28c9dSFlorian Fainelli 	struct phy_device *phydev;
904c7d28c9dSFlorian Fainelli 
905c7d28c9dSFlorian Fainelli 	phydev = b53_get_phy_device(ds, port);
906c7d28c9dSFlorian Fainelli 	if (!phydev)
907c7d28c9dSFlorian Fainelli 		return;
908c7d28c9dSFlorian Fainelli 
909c7d28c9dSFlorian Fainelli 	phy_ethtool_get_stats(phydev, NULL, data);
910c7d28c9dSFlorian Fainelli }
911c7d28c9dSFlorian Fainelli EXPORT_SYMBOL(b53_get_ethtool_phy_stats);
912c7d28c9dSFlorian Fainelli 
91389f09048SFlorian Fainelli int b53_get_sset_count(struct dsa_switch *ds, int port, int sset)
914967dd82fSFlorian Fainelli {
91504bed143SVivien Didelot 	struct b53_device *dev = ds->priv;
916c7d28c9dSFlorian Fainelli 	struct phy_device *phydev;
917967dd82fSFlorian Fainelli 
918c7d28c9dSFlorian Fainelli 	if (sset == ETH_SS_STATS) {
919c7d28c9dSFlorian Fainelli 		return b53_get_mib_size(dev);
920c7d28c9dSFlorian Fainelli 	} else if (sset == ETH_SS_PHY_STATS) {
921c7d28c9dSFlorian Fainelli 		phydev = b53_get_phy_device(ds, port);
922c7d28c9dSFlorian Fainelli 		if (!phydev)
92389f09048SFlorian Fainelli 			return 0;
92489f09048SFlorian Fainelli 
925c7d28c9dSFlorian Fainelli 		return phy_ethtool_get_sset_count(phydev);
926c7d28c9dSFlorian Fainelli 	}
927c7d28c9dSFlorian Fainelli 
928c7d28c9dSFlorian Fainelli 	return 0;
929967dd82fSFlorian Fainelli }
9303117455dSFlorian Fainelli EXPORT_SYMBOL(b53_get_sset_count);
931967dd82fSFlorian Fainelli 
932967dd82fSFlorian Fainelli static int b53_setup(struct dsa_switch *ds)
933967dd82fSFlorian Fainelli {
93404bed143SVivien Didelot 	struct b53_device *dev = ds->priv;
935967dd82fSFlorian Fainelli 	unsigned int port;
936967dd82fSFlorian Fainelli 	int ret;
937967dd82fSFlorian Fainelli 
938967dd82fSFlorian Fainelli 	ret = b53_reset_switch(dev);
939967dd82fSFlorian Fainelli 	if (ret) {
940967dd82fSFlorian Fainelli 		dev_err(ds->dev, "failed to reset switch\n");
941967dd82fSFlorian Fainelli 		return ret;
942967dd82fSFlorian Fainelli 	}
943967dd82fSFlorian Fainelli 
944967dd82fSFlorian Fainelli 	b53_reset_mib(dev);
945967dd82fSFlorian Fainelli 
946967dd82fSFlorian Fainelli 	ret = b53_apply_config(dev);
947967dd82fSFlorian Fainelli 	if (ret)
948967dd82fSFlorian Fainelli 		dev_err(ds->dev, "failed to apply configuration\n");
949967dd82fSFlorian Fainelli 
95034c8befdSFlorian Fainelli 	/* Configure IMP/CPU port, disable unused ports. Enabled
95134c8befdSFlorian Fainelli 	 * ports will be configured with .port_enable
95234c8befdSFlorian Fainelli 	 */
953967dd82fSFlorian Fainelli 	for (port = 0; port < dev->num_ports; port++) {
95434c8befdSFlorian Fainelli 		if (dsa_is_cpu_port(ds, port))
955299752a7SFlorian Fainelli 			b53_enable_cpu_port(dev, port);
956bff7b688SVivien Didelot 		else if (dsa_is_unused_port(ds, port))
957967dd82fSFlorian Fainelli 			b53_disable_port(ds, port, NULL);
958967dd82fSFlorian Fainelli 	}
959967dd82fSFlorian Fainelli 
960967dd82fSFlorian Fainelli 	return ret;
961967dd82fSFlorian Fainelli }
962967dd82fSFlorian Fainelli 
9635e004460SFlorian Fainelli static void b53_force_link(struct b53_device *dev, int port, int link)
964967dd82fSFlorian Fainelli {
9655e004460SFlorian Fainelli 	u8 reg, val, off;
966967dd82fSFlorian Fainelli 
967967dd82fSFlorian Fainelli 	/* Override the port settings */
968967dd82fSFlorian Fainelli 	if (port == dev->cpu_port) {
969967dd82fSFlorian Fainelli 		off = B53_PORT_OVERRIDE_CTRL;
9705e004460SFlorian Fainelli 		val = PORT_OVERRIDE_EN;
971967dd82fSFlorian Fainelli 	} else {
972967dd82fSFlorian Fainelli 		off = B53_GMII_PORT_OVERRIDE_CTRL(port);
9735e004460SFlorian Fainelli 		val = GMII_PO_EN;
974967dd82fSFlorian Fainelli 	}
975967dd82fSFlorian Fainelli 
9765e004460SFlorian Fainelli 	b53_read8(dev, B53_CTRL_PAGE, off, &reg);
9775e004460SFlorian Fainelli 	reg |= val;
9785e004460SFlorian Fainelli 	if (link)
979967dd82fSFlorian Fainelli 		reg |= PORT_OVERRIDE_LINK;
9805e004460SFlorian Fainelli 	else
9815e004460SFlorian Fainelli 		reg &= ~PORT_OVERRIDE_LINK;
9825e004460SFlorian Fainelli 	b53_write8(dev, B53_CTRL_PAGE, off, reg);
9835e004460SFlorian Fainelli }
984967dd82fSFlorian Fainelli 
9855e004460SFlorian Fainelli static void b53_force_port_config(struct b53_device *dev, int port,
9865e004460SFlorian Fainelli 				  int speed, int duplex, int pause)
9875e004460SFlorian Fainelli {
9885e004460SFlorian Fainelli 	u8 reg, val, off;
9895e004460SFlorian Fainelli 
9905e004460SFlorian Fainelli 	/* Override the port settings */
9915e004460SFlorian Fainelli 	if (port == dev->cpu_port) {
9925e004460SFlorian Fainelli 		off = B53_PORT_OVERRIDE_CTRL;
9935e004460SFlorian Fainelli 		val = PORT_OVERRIDE_EN;
9945e004460SFlorian Fainelli 	} else {
9955e004460SFlorian Fainelli 		off = B53_GMII_PORT_OVERRIDE_CTRL(port);
9965e004460SFlorian Fainelli 		val = GMII_PO_EN;
9975e004460SFlorian Fainelli 	}
9985e004460SFlorian Fainelli 
9995e004460SFlorian Fainelli 	b53_read8(dev, B53_CTRL_PAGE, off, &reg);
10005e004460SFlorian Fainelli 	reg |= val;
10015e004460SFlorian Fainelli 	if (duplex == DUPLEX_FULL)
1002967dd82fSFlorian Fainelli 		reg |= PORT_OVERRIDE_FULL_DUPLEX;
10035e004460SFlorian Fainelli 	else
10045e004460SFlorian Fainelli 		reg &= ~PORT_OVERRIDE_FULL_DUPLEX;
1005967dd82fSFlorian Fainelli 
10065e004460SFlorian Fainelli 	switch (speed) {
1007967dd82fSFlorian Fainelli 	case 2000:
1008967dd82fSFlorian Fainelli 		reg |= PORT_OVERRIDE_SPEED_2000M;
1009967dd82fSFlorian Fainelli 		/* fallthrough */
1010967dd82fSFlorian Fainelli 	case SPEED_1000:
1011967dd82fSFlorian Fainelli 		reg |= PORT_OVERRIDE_SPEED_1000M;
1012967dd82fSFlorian Fainelli 		break;
1013967dd82fSFlorian Fainelli 	case SPEED_100:
1014967dd82fSFlorian Fainelli 		reg |= PORT_OVERRIDE_SPEED_100M;
1015967dd82fSFlorian Fainelli 		break;
1016967dd82fSFlorian Fainelli 	case SPEED_10:
1017967dd82fSFlorian Fainelli 		reg |= PORT_OVERRIDE_SPEED_10M;
1018967dd82fSFlorian Fainelli 		break;
1019967dd82fSFlorian Fainelli 	default:
10205e004460SFlorian Fainelli 		dev_err(dev->dev, "unknown speed: %d\n", speed);
1021967dd82fSFlorian Fainelli 		return;
1022967dd82fSFlorian Fainelli 	}
1023967dd82fSFlorian Fainelli 
10245e004460SFlorian Fainelli 	if (pause & MLO_PAUSE_RX)
10255e004460SFlorian Fainelli 		reg |= PORT_OVERRIDE_RX_FLOW;
10265e004460SFlorian Fainelli 	if (pause & MLO_PAUSE_TX)
10275e004460SFlorian Fainelli 		reg |= PORT_OVERRIDE_TX_FLOW;
10285e004460SFlorian Fainelli 
10295e004460SFlorian Fainelli 	b53_write8(dev, B53_CTRL_PAGE, off, reg);
10305e004460SFlorian Fainelli }
10315e004460SFlorian Fainelli 
10325e004460SFlorian Fainelli static void b53_adjust_link(struct dsa_switch *ds, int port,
10335e004460SFlorian Fainelli 			    struct phy_device *phydev)
10345e004460SFlorian Fainelli {
10355e004460SFlorian Fainelli 	struct b53_device *dev = ds->priv;
10365e004460SFlorian Fainelli 	struct ethtool_eee *p = &dev->ports[port].eee;
10375e004460SFlorian Fainelli 	u8 rgmii_ctrl = 0, reg = 0, off;
1038f973b768SDan Carpenter 	int pause = 0;
10395e004460SFlorian Fainelli 
10405e004460SFlorian Fainelli 	if (!phy_is_pseudo_fixed_link(phydev))
10415e004460SFlorian Fainelli 		return;
10425e004460SFlorian Fainelli 
1043967dd82fSFlorian Fainelli 	/* Enable flow control on BCM5301x's CPU port */
1044967dd82fSFlorian Fainelli 	if (is5301x(dev) && port == dev->cpu_port)
10455e004460SFlorian Fainelli 		pause = MLO_PAUSE_TXRX_MASK;
1046967dd82fSFlorian Fainelli 
1047967dd82fSFlorian Fainelli 	if (phydev->pause) {
1048967dd82fSFlorian Fainelli 		if (phydev->asym_pause)
10495e004460SFlorian Fainelli 			pause |= MLO_PAUSE_TX;
10505e004460SFlorian Fainelli 		pause |= MLO_PAUSE_RX;
1051967dd82fSFlorian Fainelli 	}
1052967dd82fSFlorian Fainelli 
10535e004460SFlorian Fainelli 	b53_force_port_config(dev, port, phydev->speed, phydev->duplex, pause);
10545e004460SFlorian Fainelli 	b53_force_link(dev, port, phydev->link);
1055967dd82fSFlorian Fainelli 
1056967dd82fSFlorian Fainelli 	if (is531x5(dev) && phy_interface_is_rgmii(phydev)) {
1057967dd82fSFlorian Fainelli 		if (port == 8)
1058967dd82fSFlorian Fainelli 			off = B53_RGMII_CTRL_IMP;
1059967dd82fSFlorian Fainelli 		else
1060967dd82fSFlorian Fainelli 			off = B53_RGMII_CTRL_P(port);
1061967dd82fSFlorian Fainelli 
1062967dd82fSFlorian Fainelli 		/* Configure the port RGMII clock delay by DLL disabled and
1063967dd82fSFlorian Fainelli 		 * tx_clk aligned timing (restoring to reset defaults)
1064967dd82fSFlorian Fainelli 		 */
1065967dd82fSFlorian Fainelli 		b53_read8(dev, B53_CTRL_PAGE, off, &rgmii_ctrl);
1066967dd82fSFlorian Fainelli 		rgmii_ctrl &= ~(RGMII_CTRL_DLL_RXC | RGMII_CTRL_DLL_TXC |
1067967dd82fSFlorian Fainelli 				RGMII_CTRL_TIMING_SEL);
1068967dd82fSFlorian Fainelli 
1069967dd82fSFlorian Fainelli 		/* PHY_INTERFACE_MODE_RGMII_TXID means TX internal delay, make
1070967dd82fSFlorian Fainelli 		 * sure that we enable the port TX clock internal delay to
1071967dd82fSFlorian Fainelli 		 * account for this internal delay that is inserted, otherwise
1072967dd82fSFlorian Fainelli 		 * the switch won't be able to receive correctly.
1073967dd82fSFlorian Fainelli 		 *
1074967dd82fSFlorian Fainelli 		 * PHY_INTERFACE_MODE_RGMII means that we are not introducing
1075967dd82fSFlorian Fainelli 		 * any delay neither on transmission nor reception, so the
1076967dd82fSFlorian Fainelli 		 * BCM53125 must also be configured accordingly to account for
1077967dd82fSFlorian Fainelli 		 * the lack of delay and introduce
1078967dd82fSFlorian Fainelli 		 *
1079967dd82fSFlorian Fainelli 		 * The BCM53125 switch has its RX clock and TX clock control
1080967dd82fSFlorian Fainelli 		 * swapped, hence the reason why we modify the TX clock path in
1081967dd82fSFlorian Fainelli 		 * the "RGMII" case
1082967dd82fSFlorian Fainelli 		 */
1083967dd82fSFlorian Fainelli 		if (phydev->interface == PHY_INTERFACE_MODE_RGMII_TXID)
1084967dd82fSFlorian Fainelli 			rgmii_ctrl |= RGMII_CTRL_DLL_TXC;
1085967dd82fSFlorian Fainelli 		if (phydev->interface == PHY_INTERFACE_MODE_RGMII)
1086967dd82fSFlorian Fainelli 			rgmii_ctrl |= RGMII_CTRL_DLL_TXC | RGMII_CTRL_DLL_RXC;
1087967dd82fSFlorian Fainelli 		rgmii_ctrl |= RGMII_CTRL_TIMING_SEL;
1088967dd82fSFlorian Fainelli 		b53_write8(dev, B53_CTRL_PAGE, off, rgmii_ctrl);
1089967dd82fSFlorian Fainelli 
1090967dd82fSFlorian Fainelli 		dev_info(ds->dev, "Configured port %d for %s\n", port,
1091967dd82fSFlorian Fainelli 			 phy_modes(phydev->interface));
1092967dd82fSFlorian Fainelli 	}
1093967dd82fSFlorian Fainelli 
1094967dd82fSFlorian Fainelli 	/* configure MII port if necessary */
1095967dd82fSFlorian Fainelli 	if (is5325(dev)) {
1096967dd82fSFlorian Fainelli 		b53_read8(dev, B53_CTRL_PAGE, B53_PORT_OVERRIDE_CTRL,
1097967dd82fSFlorian Fainelli 			  &reg);
1098967dd82fSFlorian Fainelli 
1099967dd82fSFlorian Fainelli 		/* reverse mii needs to be enabled */
1100967dd82fSFlorian Fainelli 		if (!(reg & PORT_OVERRIDE_RV_MII_25)) {
1101967dd82fSFlorian Fainelli 			b53_write8(dev, B53_CTRL_PAGE, B53_PORT_OVERRIDE_CTRL,
1102967dd82fSFlorian Fainelli 				   reg | PORT_OVERRIDE_RV_MII_25);
1103967dd82fSFlorian Fainelli 			b53_read8(dev, B53_CTRL_PAGE, B53_PORT_OVERRIDE_CTRL,
1104967dd82fSFlorian Fainelli 				  &reg);
1105967dd82fSFlorian Fainelli 
1106967dd82fSFlorian Fainelli 			if (!(reg & PORT_OVERRIDE_RV_MII_25)) {
1107967dd82fSFlorian Fainelli 				dev_err(ds->dev,
1108967dd82fSFlorian Fainelli 					"Failed to enable reverse MII mode\n");
1109967dd82fSFlorian Fainelli 				return;
1110967dd82fSFlorian Fainelli 			}
1111967dd82fSFlorian Fainelli 		}
1112967dd82fSFlorian Fainelli 	} else if (is5301x(dev)) {
1113967dd82fSFlorian Fainelli 		if (port != dev->cpu_port) {
11145e004460SFlorian Fainelli 			b53_force_port_config(dev, dev->cpu_port, 2000,
11155e004460SFlorian Fainelli 					      DUPLEX_FULL, MLO_PAUSE_TXRX_MASK);
11165e004460SFlorian Fainelli 			b53_force_link(dev, dev->cpu_port, 1);
1117967dd82fSFlorian Fainelli 		}
1118967dd82fSFlorian Fainelli 	}
1119f43a2dbeSFlorian Fainelli 
1120f43a2dbeSFlorian Fainelli 	/* Re-negotiate EEE if it was enabled already */
1121f43a2dbeSFlorian Fainelli 	p->eee_enabled = b53_eee_init(ds, port, phydev);
1122967dd82fSFlorian Fainelli }
1123967dd82fSFlorian Fainelli 
1124a8e8b985SFlorian Fainelli void b53_port_event(struct dsa_switch *ds, int port)
1125a8e8b985SFlorian Fainelli {
1126a8e8b985SFlorian Fainelli 	struct b53_device *dev = ds->priv;
1127a8e8b985SFlorian Fainelli 	bool link;
1128a8e8b985SFlorian Fainelli 	u16 sts;
1129a8e8b985SFlorian Fainelli 
1130a8e8b985SFlorian Fainelli 	b53_read16(dev, B53_STAT_PAGE, B53_LINK_STAT, &sts);
1131a8e8b985SFlorian Fainelli 	link = !!(sts & BIT(port));
1132a8e8b985SFlorian Fainelli 	dsa_port_phylink_mac_change(ds, port, link);
1133a8e8b985SFlorian Fainelli }
1134a8e8b985SFlorian Fainelli EXPORT_SYMBOL(b53_port_event);
1135a8e8b985SFlorian Fainelli 
1136a8e8b985SFlorian Fainelli void b53_phylink_validate(struct dsa_switch *ds, int port,
1137a8e8b985SFlorian Fainelli 			  unsigned long *supported,
1138a8e8b985SFlorian Fainelli 			  struct phylink_link_state *state)
1139a8e8b985SFlorian Fainelli {
1140a8e8b985SFlorian Fainelli 	struct b53_device *dev = ds->priv;
1141a8e8b985SFlorian Fainelli 	__ETHTOOL_DECLARE_LINK_MODE_MASK(mask) = { 0, };
1142a8e8b985SFlorian Fainelli 
11430e01491dSFlorian Fainelli 	if (dev->ops->serdes_phylink_validate)
11440e01491dSFlorian Fainelli 		dev->ops->serdes_phylink_validate(dev, port, mask, state);
11450e01491dSFlorian Fainelli 
1146a8e8b985SFlorian Fainelli 	/* Allow all the expected bits */
1147a8e8b985SFlorian Fainelli 	phylink_set(mask, Autoneg);
1148a8e8b985SFlorian Fainelli 	phylink_set_port_modes(mask);
1149a8e8b985SFlorian Fainelli 	phylink_set(mask, Pause);
1150a8e8b985SFlorian Fainelli 	phylink_set(mask, Asym_Pause);
1151a8e8b985SFlorian Fainelli 
1152a8e8b985SFlorian Fainelli 	/* With the exclusion of 5325/5365, MII, Reverse MII and 802.3z, we
1153a8e8b985SFlorian Fainelli 	 * support Gigabit, including Half duplex.
1154a8e8b985SFlorian Fainelli 	 */
1155a8e8b985SFlorian Fainelli 	if (state->interface != PHY_INTERFACE_MODE_MII &&
1156a8e8b985SFlorian Fainelli 	    state->interface != PHY_INTERFACE_MODE_REVMII &&
1157a8e8b985SFlorian Fainelli 	    !phy_interface_mode_is_8023z(state->interface) &&
1158a8e8b985SFlorian Fainelli 	    !(is5325(dev) || is5365(dev))) {
1159a8e8b985SFlorian Fainelli 		phylink_set(mask, 1000baseT_Full);
1160a8e8b985SFlorian Fainelli 		phylink_set(mask, 1000baseT_Half);
1161a8e8b985SFlorian Fainelli 	}
1162a8e8b985SFlorian Fainelli 
1163a8e8b985SFlorian Fainelli 	if (!phy_interface_mode_is_8023z(state->interface)) {
1164a8e8b985SFlorian Fainelli 		phylink_set(mask, 10baseT_Half);
1165a8e8b985SFlorian Fainelli 		phylink_set(mask, 10baseT_Full);
1166a8e8b985SFlorian Fainelli 		phylink_set(mask, 100baseT_Half);
1167a8e8b985SFlorian Fainelli 		phylink_set(mask, 100baseT_Full);
1168a8e8b985SFlorian Fainelli 	}
1169a8e8b985SFlorian Fainelli 
1170a8e8b985SFlorian Fainelli 	bitmap_and(supported, supported, mask,
1171a8e8b985SFlorian Fainelli 		   __ETHTOOL_LINK_MODE_MASK_NBITS);
1172a8e8b985SFlorian Fainelli 	bitmap_and(state->advertising, state->advertising, mask,
1173a8e8b985SFlorian Fainelli 		   __ETHTOOL_LINK_MODE_MASK_NBITS);
1174a8e8b985SFlorian Fainelli 
1175a8e8b985SFlorian Fainelli 	phylink_helper_basex_speed(state);
1176a8e8b985SFlorian Fainelli }
1177a8e8b985SFlorian Fainelli EXPORT_SYMBOL(b53_phylink_validate);
1178a8e8b985SFlorian Fainelli 
1179a8e8b985SFlorian Fainelli int b53_phylink_mac_link_state(struct dsa_switch *ds, int port,
1180a8e8b985SFlorian Fainelli 			       struct phylink_link_state *state)
1181a8e8b985SFlorian Fainelli {
11820e01491dSFlorian Fainelli 	struct b53_device *dev = ds->priv;
1183a8e8b985SFlorian Fainelli 	int ret = -EOPNOTSUPP;
1184a8e8b985SFlorian Fainelli 
118555a4d2eaSFlorian Fainelli 	if ((phy_interface_mode_is_8023z(state->interface) ||
118655a4d2eaSFlorian Fainelli 	     state->interface == PHY_INTERFACE_MODE_SGMII) &&
11870e01491dSFlorian Fainelli 	     dev->ops->serdes_link_state)
11880e01491dSFlorian Fainelli 		ret = dev->ops->serdes_link_state(dev, port, state);
11890e01491dSFlorian Fainelli 
1190a8e8b985SFlorian Fainelli 	return ret;
1191a8e8b985SFlorian Fainelli }
1192a8e8b985SFlorian Fainelli EXPORT_SYMBOL(b53_phylink_mac_link_state);
1193a8e8b985SFlorian Fainelli 
1194a8e8b985SFlorian Fainelli void b53_phylink_mac_config(struct dsa_switch *ds, int port,
1195a8e8b985SFlorian Fainelli 			    unsigned int mode,
1196a8e8b985SFlorian Fainelli 			    const struct phylink_link_state *state)
1197a8e8b985SFlorian Fainelli {
1198a8e8b985SFlorian Fainelli 	struct b53_device *dev = ds->priv;
1199a8e8b985SFlorian Fainelli 
1200a8e8b985SFlorian Fainelli 	if (mode == MLO_AN_PHY)
1201a8e8b985SFlorian Fainelli 		return;
1202a8e8b985SFlorian Fainelli 
1203a8e8b985SFlorian Fainelli 	if (mode == MLO_AN_FIXED) {
1204a8e8b985SFlorian Fainelli 		b53_force_port_config(dev, port, state->speed,
1205a8e8b985SFlorian Fainelli 				      state->duplex, state->pause);
1206a8e8b985SFlorian Fainelli 		return;
1207a8e8b985SFlorian Fainelli 	}
12080e01491dSFlorian Fainelli 
120955a4d2eaSFlorian Fainelli 	if ((phy_interface_mode_is_8023z(state->interface) ||
121055a4d2eaSFlorian Fainelli 	     state->interface == PHY_INTERFACE_MODE_SGMII) &&
12110e01491dSFlorian Fainelli 	     dev->ops->serdes_config)
12120e01491dSFlorian Fainelli 		dev->ops->serdes_config(dev, port, mode, state);
1213a8e8b985SFlorian Fainelli }
1214a8e8b985SFlorian Fainelli EXPORT_SYMBOL(b53_phylink_mac_config);
1215a8e8b985SFlorian Fainelli 
1216a8e8b985SFlorian Fainelli void b53_phylink_mac_an_restart(struct dsa_switch *ds, int port)
1217a8e8b985SFlorian Fainelli {
12180e01491dSFlorian Fainelli 	struct b53_device *dev = ds->priv;
12190e01491dSFlorian Fainelli 
12200e01491dSFlorian Fainelli 	if (dev->ops->serdes_an_restart)
12210e01491dSFlorian Fainelli 		dev->ops->serdes_an_restart(dev, port);
1222a8e8b985SFlorian Fainelli }
1223a8e8b985SFlorian Fainelli EXPORT_SYMBOL(b53_phylink_mac_an_restart);
1224a8e8b985SFlorian Fainelli 
1225a8e8b985SFlorian Fainelli void b53_phylink_mac_link_down(struct dsa_switch *ds, int port,
1226a8e8b985SFlorian Fainelli 			       unsigned int mode,
1227a8e8b985SFlorian Fainelli 			       phy_interface_t interface)
1228a8e8b985SFlorian Fainelli {
1229a8e8b985SFlorian Fainelli 	struct b53_device *dev = ds->priv;
1230a8e8b985SFlorian Fainelli 
1231a8e8b985SFlorian Fainelli 	if (mode == MLO_AN_PHY)
1232a8e8b985SFlorian Fainelli 		return;
1233a8e8b985SFlorian Fainelli 
1234a8e8b985SFlorian Fainelli 	if (mode == MLO_AN_FIXED) {
1235a8e8b985SFlorian Fainelli 		b53_force_link(dev, port, false);
1236a8e8b985SFlorian Fainelli 		return;
1237a8e8b985SFlorian Fainelli 	}
12380e01491dSFlorian Fainelli 
12390e01491dSFlorian Fainelli 	if (phy_interface_mode_is_8023z(interface) &&
12400e01491dSFlorian Fainelli 	    dev->ops->serdes_link_set)
12410e01491dSFlorian Fainelli 		dev->ops->serdes_link_set(dev, port, mode, interface, false);
1242a8e8b985SFlorian Fainelli }
1243a8e8b985SFlorian Fainelli EXPORT_SYMBOL(b53_phylink_mac_link_down);
1244a8e8b985SFlorian Fainelli 
1245a8e8b985SFlorian Fainelli void b53_phylink_mac_link_up(struct dsa_switch *ds, int port,
1246a8e8b985SFlorian Fainelli 			     unsigned int mode,
1247a8e8b985SFlorian Fainelli 			     phy_interface_t interface,
1248a8e8b985SFlorian Fainelli 			     struct phy_device *phydev)
1249a8e8b985SFlorian Fainelli {
1250a8e8b985SFlorian Fainelli 	struct b53_device *dev = ds->priv;
1251a8e8b985SFlorian Fainelli 
1252a8e8b985SFlorian Fainelli 	if (mode == MLO_AN_PHY)
1253a8e8b985SFlorian Fainelli 		return;
1254a8e8b985SFlorian Fainelli 
1255a8e8b985SFlorian Fainelli 	if (mode == MLO_AN_FIXED) {
1256a8e8b985SFlorian Fainelli 		b53_force_link(dev, port, true);
1257a8e8b985SFlorian Fainelli 		return;
1258a8e8b985SFlorian Fainelli 	}
12590e01491dSFlorian Fainelli 
12600e01491dSFlorian Fainelli 	if (phy_interface_mode_is_8023z(interface) &&
12610e01491dSFlorian Fainelli 	    dev->ops->serdes_link_set)
12620e01491dSFlorian Fainelli 		dev->ops->serdes_link_set(dev, port, mode, interface, true);
1263a8e8b985SFlorian Fainelli }
1264a8e8b985SFlorian Fainelli EXPORT_SYMBOL(b53_phylink_mac_link_up);
1265a8e8b985SFlorian Fainelli 
12663117455dSFlorian Fainelli int b53_vlan_filtering(struct dsa_switch *ds, int port, bool vlan_filtering)
1267a2482d2cSFlorian Fainelli {
1268a2482d2cSFlorian Fainelli 	return 0;
1269a2482d2cSFlorian Fainelli }
12703117455dSFlorian Fainelli EXPORT_SYMBOL(b53_vlan_filtering);
1271a2482d2cSFlorian Fainelli 
12723117455dSFlorian Fainelli int b53_vlan_prepare(struct dsa_switch *ds, int port,
127380e02360SVivien Didelot 		     const struct switchdev_obj_port_vlan *vlan)
1274a2482d2cSFlorian Fainelli {
127504bed143SVivien Didelot 	struct b53_device *dev = ds->priv;
1276a2482d2cSFlorian Fainelli 
1277a2482d2cSFlorian Fainelli 	if ((is5325(dev) || is5365(dev)) && vlan->vid_begin == 0)
1278a2482d2cSFlorian Fainelli 		return -EOPNOTSUPP;
1279a2482d2cSFlorian Fainelli 
1280a2482d2cSFlorian Fainelli 	if (vlan->vid_end > dev->num_vlans)
1281a2482d2cSFlorian Fainelli 		return -ERANGE;
1282a2482d2cSFlorian Fainelli 
1283a2482d2cSFlorian Fainelli 	b53_enable_vlan(dev, true);
1284a2482d2cSFlorian Fainelli 
1285a2482d2cSFlorian Fainelli 	return 0;
1286a2482d2cSFlorian Fainelli }
12873117455dSFlorian Fainelli EXPORT_SYMBOL(b53_vlan_prepare);
1288a2482d2cSFlorian Fainelli 
12893117455dSFlorian Fainelli void b53_vlan_add(struct dsa_switch *ds, int port,
129080e02360SVivien Didelot 		  const struct switchdev_obj_port_vlan *vlan)
1291a2482d2cSFlorian Fainelli {
129204bed143SVivien Didelot 	struct b53_device *dev = ds->priv;
1293a2482d2cSFlorian Fainelli 	bool untagged = vlan->flags & BRIDGE_VLAN_INFO_UNTAGGED;
1294a2482d2cSFlorian Fainelli 	bool pvid = vlan->flags & BRIDGE_VLAN_INFO_PVID;
1295a2482d2cSFlorian Fainelli 	struct b53_vlan *vl;
1296a2482d2cSFlorian Fainelli 	u16 vid;
1297a2482d2cSFlorian Fainelli 
1298a2482d2cSFlorian Fainelli 	for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid) {
1299a2482d2cSFlorian Fainelli 		vl = &dev->vlans[vid];
1300a2482d2cSFlorian Fainelli 
1301a2482d2cSFlorian Fainelli 		b53_get_vlan_entry(dev, vid, vl);
1302a2482d2cSFlorian Fainelli 
1303c499696eSFlorian Fainelli 		vl->members |= BIT(port);
1304ca893194SFlorian Fainelli 		if (untagged && !dsa_is_cpu_port(ds, port))
1305e47112d9SFlorian Fainelli 			vl->untag |= BIT(port);
1306a2482d2cSFlorian Fainelli 		else
1307e47112d9SFlorian Fainelli 			vl->untag &= ~BIT(port);
1308a2482d2cSFlorian Fainelli 
1309a2482d2cSFlorian Fainelli 		b53_set_vlan_entry(dev, vid, vl);
1310a2482d2cSFlorian Fainelli 		b53_fast_age_vlan(dev, vid);
1311a2482d2cSFlorian Fainelli 	}
1312a2482d2cSFlorian Fainelli 
1313a2482d2cSFlorian Fainelli 	if (pvid) {
1314a2482d2cSFlorian Fainelli 		b53_write16(dev, B53_VLAN_PAGE, B53_VLAN_PORT_DEF_TAG(port),
1315a2482d2cSFlorian Fainelli 			    vlan->vid_end);
1316a2482d2cSFlorian Fainelli 		b53_fast_age_vlan(dev, vid);
1317a2482d2cSFlorian Fainelli 	}
1318a2482d2cSFlorian Fainelli }
13193117455dSFlorian Fainelli EXPORT_SYMBOL(b53_vlan_add);
1320a2482d2cSFlorian Fainelli 
13213117455dSFlorian Fainelli int b53_vlan_del(struct dsa_switch *ds, int port,
1322a2482d2cSFlorian Fainelli 		 const struct switchdev_obj_port_vlan *vlan)
1323a2482d2cSFlorian Fainelli {
132404bed143SVivien Didelot 	struct b53_device *dev = ds->priv;
1325a2482d2cSFlorian Fainelli 	bool untagged = vlan->flags & BRIDGE_VLAN_INFO_UNTAGGED;
1326a2482d2cSFlorian Fainelli 	struct b53_vlan *vl;
1327a2482d2cSFlorian Fainelli 	u16 vid;
1328a2482d2cSFlorian Fainelli 	u16 pvid;
1329a2482d2cSFlorian Fainelli 
1330a2482d2cSFlorian Fainelli 	b53_read16(dev, B53_VLAN_PAGE, B53_VLAN_PORT_DEF_TAG(port), &pvid);
1331a2482d2cSFlorian Fainelli 
1332a2482d2cSFlorian Fainelli 	for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid) {
1333a2482d2cSFlorian Fainelli 		vl = &dev->vlans[vid];
1334a2482d2cSFlorian Fainelli 
1335a2482d2cSFlorian Fainelli 		b53_get_vlan_entry(dev, vid, vl);
1336a2482d2cSFlorian Fainelli 
1337a2482d2cSFlorian Fainelli 		vl->members &= ~BIT(port);
1338a2482d2cSFlorian Fainelli 
1339*fea83353SFlorian Fainelli 		if (pvid == vid)
1340*fea83353SFlorian Fainelli 			pvid = b53_default_pvid(dev);
1341a2482d2cSFlorian Fainelli 
1342ca893194SFlorian Fainelli 		if (untagged && !dsa_is_cpu_port(ds, port))
1343a2482d2cSFlorian Fainelli 			vl->untag &= ~(BIT(port));
1344a2482d2cSFlorian Fainelli 
1345a2482d2cSFlorian Fainelli 		b53_set_vlan_entry(dev, vid, vl);
1346a2482d2cSFlorian Fainelli 		b53_fast_age_vlan(dev, vid);
1347a2482d2cSFlorian Fainelli 	}
1348a2482d2cSFlorian Fainelli 
1349a2482d2cSFlorian Fainelli 	b53_write16(dev, B53_VLAN_PAGE, B53_VLAN_PORT_DEF_TAG(port), pvid);
1350a2482d2cSFlorian Fainelli 	b53_fast_age_vlan(dev, pvid);
1351a2482d2cSFlorian Fainelli 
1352a2482d2cSFlorian Fainelli 	return 0;
1353a2482d2cSFlorian Fainelli }
13543117455dSFlorian Fainelli EXPORT_SYMBOL(b53_vlan_del);
1355a2482d2cSFlorian Fainelli 
13561da6df85SFlorian Fainelli /* Address Resolution Logic routines */
13571da6df85SFlorian Fainelli static int b53_arl_op_wait(struct b53_device *dev)
13581da6df85SFlorian Fainelli {
13591da6df85SFlorian Fainelli 	unsigned int timeout = 10;
13601da6df85SFlorian Fainelli 	u8 reg;
13611da6df85SFlorian Fainelli 
13621da6df85SFlorian Fainelli 	do {
13631da6df85SFlorian Fainelli 		b53_read8(dev, B53_ARLIO_PAGE, B53_ARLTBL_RW_CTRL, &reg);
13641da6df85SFlorian Fainelli 		if (!(reg & ARLTBL_START_DONE))
13651da6df85SFlorian Fainelli 			return 0;
13661da6df85SFlorian Fainelli 
13671da6df85SFlorian Fainelli 		usleep_range(1000, 2000);
13681da6df85SFlorian Fainelli 	} while (timeout--);
13691da6df85SFlorian Fainelli 
13701da6df85SFlorian Fainelli 	dev_warn(dev->dev, "timeout waiting for ARL to finish: 0x%02x\n", reg);
13711da6df85SFlorian Fainelli 
13721da6df85SFlorian Fainelli 	return -ETIMEDOUT;
13731da6df85SFlorian Fainelli }
13741da6df85SFlorian Fainelli 
13751da6df85SFlorian Fainelli static int b53_arl_rw_op(struct b53_device *dev, unsigned int op)
13761da6df85SFlorian Fainelli {
13771da6df85SFlorian Fainelli 	u8 reg;
13781da6df85SFlorian Fainelli 
13791da6df85SFlorian Fainelli 	if (op > ARLTBL_RW)
13801da6df85SFlorian Fainelli 		return -EINVAL;
13811da6df85SFlorian Fainelli 
13821da6df85SFlorian Fainelli 	b53_read8(dev, B53_ARLIO_PAGE, B53_ARLTBL_RW_CTRL, &reg);
13831da6df85SFlorian Fainelli 	reg |= ARLTBL_START_DONE;
13841da6df85SFlorian Fainelli 	if (op)
13851da6df85SFlorian Fainelli 		reg |= ARLTBL_RW;
13861da6df85SFlorian Fainelli 	else
13871da6df85SFlorian Fainelli 		reg &= ~ARLTBL_RW;
13881da6df85SFlorian Fainelli 	b53_write8(dev, B53_ARLIO_PAGE, B53_ARLTBL_RW_CTRL, reg);
13891da6df85SFlorian Fainelli 
13901da6df85SFlorian Fainelli 	return b53_arl_op_wait(dev);
13911da6df85SFlorian Fainelli }
13921da6df85SFlorian Fainelli 
13931da6df85SFlorian Fainelli static int b53_arl_read(struct b53_device *dev, u64 mac,
13941da6df85SFlorian Fainelli 			u16 vid, struct b53_arl_entry *ent, u8 *idx,
13951da6df85SFlorian Fainelli 			bool is_valid)
13961da6df85SFlorian Fainelli {
13971da6df85SFlorian Fainelli 	unsigned int i;
13981da6df85SFlorian Fainelli 	int ret;
13991da6df85SFlorian Fainelli 
14001da6df85SFlorian Fainelli 	ret = b53_arl_op_wait(dev);
14011da6df85SFlorian Fainelli 	if (ret)
14021da6df85SFlorian Fainelli 		return ret;
14031da6df85SFlorian Fainelli 
14041da6df85SFlorian Fainelli 	/* Read the bins */
14051da6df85SFlorian Fainelli 	for (i = 0; i < dev->num_arl_entries; i++) {
14061da6df85SFlorian Fainelli 		u64 mac_vid;
14071da6df85SFlorian Fainelli 		u32 fwd_entry;
14081da6df85SFlorian Fainelli 
14091da6df85SFlorian Fainelli 		b53_read64(dev, B53_ARLIO_PAGE,
14101da6df85SFlorian Fainelli 			   B53_ARLTBL_MAC_VID_ENTRY(i), &mac_vid);
14111da6df85SFlorian Fainelli 		b53_read32(dev, B53_ARLIO_PAGE,
14121da6df85SFlorian Fainelli 			   B53_ARLTBL_DATA_ENTRY(i), &fwd_entry);
14131da6df85SFlorian Fainelli 		b53_arl_to_entry(ent, mac_vid, fwd_entry);
14141da6df85SFlorian Fainelli 
14151da6df85SFlorian Fainelli 		if (!(fwd_entry & ARLTBL_VALID))
14161da6df85SFlorian Fainelli 			continue;
14171da6df85SFlorian Fainelli 		if ((mac_vid & ARLTBL_MAC_MASK) != mac)
14181da6df85SFlorian Fainelli 			continue;
14191da6df85SFlorian Fainelli 		*idx = i;
14201da6df85SFlorian Fainelli 	}
14211da6df85SFlorian Fainelli 
14221da6df85SFlorian Fainelli 	return -ENOENT;
14231da6df85SFlorian Fainelli }
14241da6df85SFlorian Fainelli 
14251da6df85SFlorian Fainelli static int b53_arl_op(struct b53_device *dev, int op, int port,
14261da6df85SFlorian Fainelli 		      const unsigned char *addr, u16 vid, bool is_valid)
14271da6df85SFlorian Fainelli {
14281da6df85SFlorian Fainelli 	struct b53_arl_entry ent;
14291da6df85SFlorian Fainelli 	u32 fwd_entry;
14301da6df85SFlorian Fainelli 	u64 mac, mac_vid = 0;
14311da6df85SFlorian Fainelli 	u8 idx = 0;
14321da6df85SFlorian Fainelli 	int ret;
14331da6df85SFlorian Fainelli 
14341da6df85SFlorian Fainelli 	/* Convert the array into a 64-bit MAC */
14354b92ea81SFlorian Fainelli 	mac = ether_addr_to_u64(addr);
14361da6df85SFlorian Fainelli 
14371da6df85SFlorian Fainelli 	/* Perform a read for the given MAC and VID */
14381da6df85SFlorian Fainelli 	b53_write48(dev, B53_ARLIO_PAGE, B53_MAC_ADDR_IDX, mac);
14391da6df85SFlorian Fainelli 	b53_write16(dev, B53_ARLIO_PAGE, B53_VLAN_ID_IDX, vid);
14401da6df85SFlorian Fainelli 
14411da6df85SFlorian Fainelli 	/* Issue a read operation for this MAC */
14421da6df85SFlorian Fainelli 	ret = b53_arl_rw_op(dev, 1);
14431da6df85SFlorian Fainelli 	if (ret)
14441da6df85SFlorian Fainelli 		return ret;
14451da6df85SFlorian Fainelli 
14461da6df85SFlorian Fainelli 	ret = b53_arl_read(dev, mac, vid, &ent, &idx, is_valid);
14471da6df85SFlorian Fainelli 	/* If this is a read, just finish now */
14481da6df85SFlorian Fainelli 	if (op)
14491da6df85SFlorian Fainelli 		return ret;
14501da6df85SFlorian Fainelli 
14511da6df85SFlorian Fainelli 	/* We could not find a matching MAC, so reset to a new entry */
14521da6df85SFlorian Fainelli 	if (ret) {
14531da6df85SFlorian Fainelli 		fwd_entry = 0;
14541da6df85SFlorian Fainelli 		idx = 1;
14551da6df85SFlorian Fainelli 	}
14561da6df85SFlorian Fainelli 
14571da6df85SFlorian Fainelli 	memset(&ent, 0, sizeof(ent));
14581da6df85SFlorian Fainelli 	ent.port = port;
14591da6df85SFlorian Fainelli 	ent.is_valid = is_valid;
14601da6df85SFlorian Fainelli 	ent.vid = vid;
14611da6df85SFlorian Fainelli 	ent.is_static = true;
14621da6df85SFlorian Fainelli 	memcpy(ent.mac, addr, ETH_ALEN);
14631da6df85SFlorian Fainelli 	b53_arl_from_entry(&mac_vid, &fwd_entry, &ent);
14641da6df85SFlorian Fainelli 
14651da6df85SFlorian Fainelli 	b53_write64(dev, B53_ARLIO_PAGE,
14661da6df85SFlorian Fainelli 		    B53_ARLTBL_MAC_VID_ENTRY(idx), mac_vid);
14671da6df85SFlorian Fainelli 	b53_write32(dev, B53_ARLIO_PAGE,
14681da6df85SFlorian Fainelli 		    B53_ARLTBL_DATA_ENTRY(idx), fwd_entry);
14691da6df85SFlorian Fainelli 
14701da6df85SFlorian Fainelli 	return b53_arl_rw_op(dev, 0);
14711da6df85SFlorian Fainelli }
14721da6df85SFlorian Fainelli 
14731b6dd556SArkadi Sharshevsky int b53_fdb_add(struct dsa_switch *ds, int port,
14746c2c1dcbSArkadi Sharshevsky 		const unsigned char *addr, u16 vid)
14751da6df85SFlorian Fainelli {
147604bed143SVivien Didelot 	struct b53_device *priv = ds->priv;
14771da6df85SFlorian Fainelli 
14781da6df85SFlorian Fainelli 	/* 5325 and 5365 require some more massaging, but could
14791da6df85SFlorian Fainelli 	 * be supported eventually
14801da6df85SFlorian Fainelli 	 */
14811da6df85SFlorian Fainelli 	if (is5325(priv) || is5365(priv))
14821da6df85SFlorian Fainelli 		return -EOPNOTSUPP;
14831da6df85SFlorian Fainelli 
14841b6dd556SArkadi Sharshevsky 	return b53_arl_op(priv, 0, port, addr, vid, true);
14851da6df85SFlorian Fainelli }
14863117455dSFlorian Fainelli EXPORT_SYMBOL(b53_fdb_add);
14871da6df85SFlorian Fainelli 
14883117455dSFlorian Fainelli int b53_fdb_del(struct dsa_switch *ds, int port,
14896c2c1dcbSArkadi Sharshevsky 		const unsigned char *addr, u16 vid)
14901da6df85SFlorian Fainelli {
149104bed143SVivien Didelot 	struct b53_device *priv = ds->priv;
14921da6df85SFlorian Fainelli 
14936c2c1dcbSArkadi Sharshevsky 	return b53_arl_op(priv, 0, port, addr, vid, false);
14941da6df85SFlorian Fainelli }
14953117455dSFlorian Fainelli EXPORT_SYMBOL(b53_fdb_del);
14961da6df85SFlorian Fainelli 
14971da6df85SFlorian Fainelli static int b53_arl_search_wait(struct b53_device *dev)
14981da6df85SFlorian Fainelli {
14991da6df85SFlorian Fainelli 	unsigned int timeout = 1000;
15001da6df85SFlorian Fainelli 	u8 reg;
15011da6df85SFlorian Fainelli 
15021da6df85SFlorian Fainelli 	do {
15031da6df85SFlorian Fainelli 		b53_read8(dev, B53_ARLIO_PAGE, B53_ARL_SRCH_CTL, &reg);
15041da6df85SFlorian Fainelli 		if (!(reg & ARL_SRCH_STDN))
15051da6df85SFlorian Fainelli 			return 0;
15061da6df85SFlorian Fainelli 
15071da6df85SFlorian Fainelli 		if (reg & ARL_SRCH_VLID)
15081da6df85SFlorian Fainelli 			return 0;
15091da6df85SFlorian Fainelli 
15101da6df85SFlorian Fainelli 		usleep_range(1000, 2000);
15111da6df85SFlorian Fainelli 	} while (timeout--);
15121da6df85SFlorian Fainelli 
15131da6df85SFlorian Fainelli 	return -ETIMEDOUT;
15141da6df85SFlorian Fainelli }
15151da6df85SFlorian Fainelli 
15161da6df85SFlorian Fainelli static void b53_arl_search_rd(struct b53_device *dev, u8 idx,
15171da6df85SFlorian Fainelli 			      struct b53_arl_entry *ent)
15181da6df85SFlorian Fainelli {
15191da6df85SFlorian Fainelli 	u64 mac_vid;
15201da6df85SFlorian Fainelli 	u32 fwd_entry;
15211da6df85SFlorian Fainelli 
15221da6df85SFlorian Fainelli 	b53_read64(dev, B53_ARLIO_PAGE,
15231da6df85SFlorian Fainelli 		   B53_ARL_SRCH_RSTL_MACVID(idx), &mac_vid);
15241da6df85SFlorian Fainelli 	b53_read32(dev, B53_ARLIO_PAGE,
15251da6df85SFlorian Fainelli 		   B53_ARL_SRCH_RSTL(idx), &fwd_entry);
15261da6df85SFlorian Fainelli 	b53_arl_to_entry(ent, mac_vid, fwd_entry);
15271da6df85SFlorian Fainelli }
15281da6df85SFlorian Fainelli 
1529e6cbef0cSVivien Didelot static int b53_fdb_copy(int port, const struct b53_arl_entry *ent,
15302bedde1aSArkadi Sharshevsky 			dsa_fdb_dump_cb_t *cb, void *data)
15311da6df85SFlorian Fainelli {
15321da6df85SFlorian Fainelli 	if (!ent->is_valid)
15331da6df85SFlorian Fainelli 		return 0;
15341da6df85SFlorian Fainelli 
15351da6df85SFlorian Fainelli 	if (port != ent->port)
15361da6df85SFlorian Fainelli 		return 0;
15371da6df85SFlorian Fainelli 
15382bedde1aSArkadi Sharshevsky 	return cb(ent->mac, ent->vid, ent->is_static, data);
15391da6df85SFlorian Fainelli }
15401da6df85SFlorian Fainelli 
15413117455dSFlorian Fainelli int b53_fdb_dump(struct dsa_switch *ds, int port,
15422bedde1aSArkadi Sharshevsky 		 dsa_fdb_dump_cb_t *cb, void *data)
15431da6df85SFlorian Fainelli {
154404bed143SVivien Didelot 	struct b53_device *priv = ds->priv;
15451da6df85SFlorian Fainelli 	struct b53_arl_entry results[2];
15461da6df85SFlorian Fainelli 	unsigned int count = 0;
15471da6df85SFlorian Fainelli 	int ret;
15481da6df85SFlorian Fainelli 	u8 reg;
15491da6df85SFlorian Fainelli 
15501da6df85SFlorian Fainelli 	/* Start search operation */
15511da6df85SFlorian Fainelli 	reg = ARL_SRCH_STDN;
15521da6df85SFlorian Fainelli 	b53_write8(priv, B53_ARLIO_PAGE, B53_ARL_SRCH_CTL, reg);
15531da6df85SFlorian Fainelli 
15541da6df85SFlorian Fainelli 	do {
15551da6df85SFlorian Fainelli 		ret = b53_arl_search_wait(priv);
15561da6df85SFlorian Fainelli 		if (ret)
15571da6df85SFlorian Fainelli 			return ret;
15581da6df85SFlorian Fainelli 
15591da6df85SFlorian Fainelli 		b53_arl_search_rd(priv, 0, &results[0]);
15602bedde1aSArkadi Sharshevsky 		ret = b53_fdb_copy(port, &results[0], cb, data);
15611da6df85SFlorian Fainelli 		if (ret)
15621da6df85SFlorian Fainelli 			return ret;
15631da6df85SFlorian Fainelli 
15641da6df85SFlorian Fainelli 		if (priv->num_arl_entries > 2) {
15651da6df85SFlorian Fainelli 			b53_arl_search_rd(priv, 1, &results[1]);
15662bedde1aSArkadi Sharshevsky 			ret = b53_fdb_copy(port, &results[1], cb, data);
15671da6df85SFlorian Fainelli 			if (ret)
15681da6df85SFlorian Fainelli 				return ret;
15691da6df85SFlorian Fainelli 
15701da6df85SFlorian Fainelli 			if (!results[0].is_valid && !results[1].is_valid)
15711da6df85SFlorian Fainelli 				break;
15721da6df85SFlorian Fainelli 		}
15731da6df85SFlorian Fainelli 
15741da6df85SFlorian Fainelli 	} while (count++ < 1024);
15751da6df85SFlorian Fainelli 
15761da6df85SFlorian Fainelli 	return 0;
15771da6df85SFlorian Fainelli }
15783117455dSFlorian Fainelli EXPORT_SYMBOL(b53_fdb_dump);
15791da6df85SFlorian Fainelli 
1580ddd3a0c8SVivien Didelot int b53_br_join(struct dsa_switch *ds, int port, struct net_device *br)
1581ff39c2d6SFlorian Fainelli {
158204bed143SVivien Didelot 	struct b53_device *dev = ds->priv;
15830abfd494SVivien Didelot 	s8 cpu_port = ds->ports[port].cpu_dp->index;
1584ff39c2d6SFlorian Fainelli 	u16 pvlan, reg;
1585ff39c2d6SFlorian Fainelli 	unsigned int i;
1586ff39c2d6SFlorian Fainelli 
158748aea33aSFlorian Fainelli 	/* Make this port leave the all VLANs join since we will have proper
158848aea33aSFlorian Fainelli 	 * VLAN entries from now on
158948aea33aSFlorian Fainelli 	 */
159048aea33aSFlorian Fainelli 	if (is58xx(dev)) {
159148aea33aSFlorian Fainelli 		b53_read16(dev, B53_VLAN_PAGE, B53_JOIN_ALL_VLAN_EN, &reg);
159248aea33aSFlorian Fainelli 		reg &= ~BIT(port);
159348aea33aSFlorian Fainelli 		if ((reg & BIT(cpu_port)) == BIT(cpu_port))
159448aea33aSFlorian Fainelli 			reg &= ~BIT(cpu_port);
159548aea33aSFlorian Fainelli 		b53_write16(dev, B53_VLAN_PAGE, B53_JOIN_ALL_VLAN_EN, reg);
159648aea33aSFlorian Fainelli 	}
159748aea33aSFlorian Fainelli 
1598ff39c2d6SFlorian Fainelli 	b53_read16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(port), &pvlan);
1599ff39c2d6SFlorian Fainelli 
1600ff39c2d6SFlorian Fainelli 	b53_for_each_port(dev, i) {
1601c8652c83SVivien Didelot 		if (dsa_to_port(ds, i)->bridge_dev != br)
1602ff39c2d6SFlorian Fainelli 			continue;
1603ff39c2d6SFlorian Fainelli 
1604ff39c2d6SFlorian Fainelli 		/* Add this local port to the remote port VLAN control
1605ff39c2d6SFlorian Fainelli 		 * membership and update the remote port bitmask
1606ff39c2d6SFlorian Fainelli 		 */
1607ff39c2d6SFlorian Fainelli 		b53_read16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(i), &reg);
1608ff39c2d6SFlorian Fainelli 		reg |= BIT(port);
1609ff39c2d6SFlorian Fainelli 		b53_write16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(i), reg);
1610ff39c2d6SFlorian Fainelli 		dev->ports[i].vlan_ctl_mask = reg;
1611ff39c2d6SFlorian Fainelli 
1612ff39c2d6SFlorian Fainelli 		pvlan |= BIT(i);
1613ff39c2d6SFlorian Fainelli 	}
1614ff39c2d6SFlorian Fainelli 
1615ff39c2d6SFlorian Fainelli 	/* Configure the local port VLAN control membership to include
1616ff39c2d6SFlorian Fainelli 	 * remote ports and update the local port bitmask
1617ff39c2d6SFlorian Fainelli 	 */
1618ff39c2d6SFlorian Fainelli 	b53_write16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(port), pvlan);
1619ff39c2d6SFlorian Fainelli 	dev->ports[port].vlan_ctl_mask = pvlan;
1620ff39c2d6SFlorian Fainelli 
1621ff39c2d6SFlorian Fainelli 	return 0;
1622ff39c2d6SFlorian Fainelli }
16233117455dSFlorian Fainelli EXPORT_SYMBOL(b53_br_join);
1624ff39c2d6SFlorian Fainelli 
1625f123f2fbSVivien Didelot void b53_br_leave(struct dsa_switch *ds, int port, struct net_device *br)
1626ff39c2d6SFlorian Fainelli {
162704bed143SVivien Didelot 	struct b53_device *dev = ds->priv;
1628a2482d2cSFlorian Fainelli 	struct b53_vlan *vl = &dev->vlans[0];
16290abfd494SVivien Didelot 	s8 cpu_port = ds->ports[port].cpu_dp->index;
1630ff39c2d6SFlorian Fainelli 	unsigned int i;
1631a2482d2cSFlorian Fainelli 	u16 pvlan, reg, pvid;
1632ff39c2d6SFlorian Fainelli 
1633ff39c2d6SFlorian Fainelli 	b53_read16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(port), &pvlan);
1634ff39c2d6SFlorian Fainelli 
1635ff39c2d6SFlorian Fainelli 	b53_for_each_port(dev, i) {
1636ff39c2d6SFlorian Fainelli 		/* Don't touch the remaining ports */
1637c8652c83SVivien Didelot 		if (dsa_to_port(ds, i)->bridge_dev != br)
1638ff39c2d6SFlorian Fainelli 			continue;
1639ff39c2d6SFlorian Fainelli 
1640ff39c2d6SFlorian Fainelli 		b53_read16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(i), &reg);
1641ff39c2d6SFlorian Fainelli 		reg &= ~BIT(port);
1642ff39c2d6SFlorian Fainelli 		b53_write16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(i), reg);
1643ff39c2d6SFlorian Fainelli 		dev->ports[port].vlan_ctl_mask = reg;
1644ff39c2d6SFlorian Fainelli 
1645ff39c2d6SFlorian Fainelli 		/* Prevent self removal to preserve isolation */
1646ff39c2d6SFlorian Fainelli 		if (port != i)
1647ff39c2d6SFlorian Fainelli 			pvlan &= ~BIT(i);
1648ff39c2d6SFlorian Fainelli 	}
1649ff39c2d6SFlorian Fainelli 
1650ff39c2d6SFlorian Fainelli 	b53_write16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(port), pvlan);
1651ff39c2d6SFlorian Fainelli 	dev->ports[port].vlan_ctl_mask = pvlan;
1652a2482d2cSFlorian Fainelli 
1653*fea83353SFlorian Fainelli 	pvid = b53_default_pvid(dev);
1654a2482d2cSFlorian Fainelli 
165548aea33aSFlorian Fainelli 	/* Make this port join all VLANs without VLAN entries */
165648aea33aSFlorian Fainelli 	if (is58xx(dev)) {
165748aea33aSFlorian Fainelli 		b53_read16(dev, B53_VLAN_PAGE, B53_JOIN_ALL_VLAN_EN, &reg);
165848aea33aSFlorian Fainelli 		reg |= BIT(port);
165948aea33aSFlorian Fainelli 		if (!(reg & BIT(cpu_port)))
166048aea33aSFlorian Fainelli 			reg |= BIT(cpu_port);
166148aea33aSFlorian Fainelli 		b53_write16(dev, B53_VLAN_PAGE, B53_JOIN_ALL_VLAN_EN, reg);
166248aea33aSFlorian Fainelli 	} else {
1663a2482d2cSFlorian Fainelli 		b53_get_vlan_entry(dev, pvid, vl);
1664c499696eSFlorian Fainelli 		vl->members |= BIT(port) | BIT(cpu_port);
1665c499696eSFlorian Fainelli 		vl->untag |= BIT(port) | BIT(cpu_port);
1666a2482d2cSFlorian Fainelli 		b53_set_vlan_entry(dev, pvid, vl);
1667ff39c2d6SFlorian Fainelli 	}
166848aea33aSFlorian Fainelli }
16693117455dSFlorian Fainelli EXPORT_SYMBOL(b53_br_leave);
1670ff39c2d6SFlorian Fainelli 
16713117455dSFlorian Fainelli void b53_br_set_stp_state(struct dsa_switch *ds, int port, u8 state)
1672ff39c2d6SFlorian Fainelli {
167304bed143SVivien Didelot 	struct b53_device *dev = ds->priv;
1674597698f1SVivien Didelot 	u8 hw_state;
1675ff39c2d6SFlorian Fainelli 	u8 reg;
1676ff39c2d6SFlorian Fainelli 
1677ff39c2d6SFlorian Fainelli 	switch (state) {
1678ff39c2d6SFlorian Fainelli 	case BR_STATE_DISABLED:
1679ff39c2d6SFlorian Fainelli 		hw_state = PORT_CTRL_DIS_STATE;
1680ff39c2d6SFlorian Fainelli 		break;
1681ff39c2d6SFlorian Fainelli 	case BR_STATE_LISTENING:
1682ff39c2d6SFlorian Fainelli 		hw_state = PORT_CTRL_LISTEN_STATE;
1683ff39c2d6SFlorian Fainelli 		break;
1684ff39c2d6SFlorian Fainelli 	case BR_STATE_LEARNING:
1685ff39c2d6SFlorian Fainelli 		hw_state = PORT_CTRL_LEARN_STATE;
1686ff39c2d6SFlorian Fainelli 		break;
1687ff39c2d6SFlorian Fainelli 	case BR_STATE_FORWARDING:
1688ff39c2d6SFlorian Fainelli 		hw_state = PORT_CTRL_FWD_STATE;
1689ff39c2d6SFlorian Fainelli 		break;
1690ff39c2d6SFlorian Fainelli 	case BR_STATE_BLOCKING:
1691ff39c2d6SFlorian Fainelli 		hw_state = PORT_CTRL_BLOCK_STATE;
1692ff39c2d6SFlorian Fainelli 		break;
1693ff39c2d6SFlorian Fainelli 	default:
1694ff39c2d6SFlorian Fainelli 		dev_err(ds->dev, "invalid STP state: %d\n", state);
1695ff39c2d6SFlorian Fainelli 		return;
1696ff39c2d6SFlorian Fainelli 	}
1697ff39c2d6SFlorian Fainelli 
1698ff39c2d6SFlorian Fainelli 	b53_read8(dev, B53_CTRL_PAGE, B53_PORT_CTRL(port), &reg);
1699ff39c2d6SFlorian Fainelli 	reg &= ~PORT_CTRL_STP_STATE_MASK;
1700ff39c2d6SFlorian Fainelli 	reg |= hw_state;
1701ff39c2d6SFlorian Fainelli 	b53_write8(dev, B53_CTRL_PAGE, B53_PORT_CTRL(port), reg);
1702ff39c2d6SFlorian Fainelli }
17033117455dSFlorian Fainelli EXPORT_SYMBOL(b53_br_set_stp_state);
1704ff39c2d6SFlorian Fainelli 
17053117455dSFlorian Fainelli void b53_br_fast_age(struct dsa_switch *ds, int port)
1706597698f1SVivien Didelot {
1707597698f1SVivien Didelot 	struct b53_device *dev = ds->priv;
1708597698f1SVivien Didelot 
1709597698f1SVivien Didelot 	if (b53_fast_age_port(dev, port))
1710597698f1SVivien Didelot 		dev_err(ds->dev, "fast ageing failed\n");
1711597698f1SVivien Didelot }
17123117455dSFlorian Fainelli EXPORT_SYMBOL(b53_br_fast_age);
1713597698f1SVivien Didelot 
1714c7d28c9dSFlorian Fainelli static bool b53_possible_cpu_port(struct dsa_switch *ds, int port)
17157edc58d6SFlorian Fainelli {
17167edc58d6SFlorian Fainelli 	/* Broadcom switches will accept enabling Broadcom tags on the
17177edc58d6SFlorian Fainelli 	 * following ports: 5, 7 and 8, any other port is not supported
17187edc58d6SFlorian Fainelli 	 */
17195ed4e3ebSFlorian Fainelli 	switch (port) {
17205ed4e3ebSFlorian Fainelli 	case B53_CPU_PORT_25:
17215ed4e3ebSFlorian Fainelli 	case 7:
17225ed4e3ebSFlorian Fainelli 	case B53_CPU_PORT:
17237edc58d6SFlorian Fainelli 		return true;
17247edc58d6SFlorian Fainelli 	}
17257edc58d6SFlorian Fainelli 
17265ed4e3ebSFlorian Fainelli 	return false;
17275ed4e3ebSFlorian Fainelli }
17285ed4e3ebSFlorian Fainelli 
1729c7d28c9dSFlorian Fainelli static bool b53_can_enable_brcm_tags(struct dsa_switch *ds, int port)
1730c7d28c9dSFlorian Fainelli {
1731c7d28c9dSFlorian Fainelli 	bool ret = b53_possible_cpu_port(ds, port);
1732c7d28c9dSFlorian Fainelli 
1733c7d28c9dSFlorian Fainelli 	if (!ret)
1734c7d28c9dSFlorian Fainelli 		dev_warn(ds->dev, "Port %d is not Broadcom tag capable\n",
1735c7d28c9dSFlorian Fainelli 			 port);
1736c7d28c9dSFlorian Fainelli 	return ret;
1737c7d28c9dSFlorian Fainelli }
1738c7d28c9dSFlorian Fainelli 
17399f66816aSFlorian Fainelli enum dsa_tag_protocol b53_get_tag_protocol(struct dsa_switch *ds, int port)
17407b314362SAndrew Lunn {
17417edc58d6SFlorian Fainelli 	struct b53_device *dev = ds->priv;
17427edc58d6SFlorian Fainelli 
174354e98b5dSFlorian Fainelli 	/* Older models (5325, 5365) support a different tag format that we do
174454e98b5dSFlorian Fainelli 	 * not support in net/dsa/tag_brcm.c yet. 539x and 531x5 require managed
174554e98b5dSFlorian Fainelli 	 * mode to be turned on which means we need to specifically manage ARL
174654e98b5dSFlorian Fainelli 	 * misses on multicast addresses (TBD).
17477edc58d6SFlorian Fainelli 	 */
174854e98b5dSFlorian Fainelli 	if (is5325(dev) || is5365(dev) || is539x(dev) || is531x5(dev) ||
174954e98b5dSFlorian Fainelli 	    !b53_can_enable_brcm_tags(ds, port))
17507b314362SAndrew Lunn 		return DSA_TAG_PROTO_NONE;
175111606039SFlorian Fainelli 
175211606039SFlorian Fainelli 	/* Broadcom BCM58xx chips have a flow accelerator on Port 8
175311606039SFlorian Fainelli 	 * which requires us to use the prepended Broadcom tag type
175411606039SFlorian Fainelli 	 */
175511606039SFlorian Fainelli 	if (dev->chip_id == BCM58XX_DEVICE_ID && port == B53_CPU_PORT)
175611606039SFlorian Fainelli 		return DSA_TAG_PROTO_BRCM_PREPEND;
175711606039SFlorian Fainelli 
17587edc58d6SFlorian Fainelli 	return DSA_TAG_PROTO_BRCM;
17597b314362SAndrew Lunn }
17609f66816aSFlorian Fainelli EXPORT_SYMBOL(b53_get_tag_protocol);
17617b314362SAndrew Lunn 
1762ed3af5fdSFlorian Fainelli int b53_mirror_add(struct dsa_switch *ds, int port,
1763ed3af5fdSFlorian Fainelli 		   struct dsa_mall_mirror_tc_entry *mirror, bool ingress)
1764ed3af5fdSFlorian Fainelli {
1765ed3af5fdSFlorian Fainelli 	struct b53_device *dev = ds->priv;
1766ed3af5fdSFlorian Fainelli 	u16 reg, loc;
1767ed3af5fdSFlorian Fainelli 
1768ed3af5fdSFlorian Fainelli 	if (ingress)
1769ed3af5fdSFlorian Fainelli 		loc = B53_IG_MIR_CTL;
1770ed3af5fdSFlorian Fainelli 	else
1771ed3af5fdSFlorian Fainelli 		loc = B53_EG_MIR_CTL;
1772ed3af5fdSFlorian Fainelli 
1773ed3af5fdSFlorian Fainelli 	b53_read16(dev, B53_MGMT_PAGE, loc, &reg);
1774ed3af5fdSFlorian Fainelli 	reg &= ~MIRROR_MASK;
1775ed3af5fdSFlorian Fainelli 	reg |= BIT(port);
1776ed3af5fdSFlorian Fainelli 	b53_write16(dev, B53_MGMT_PAGE, loc, reg);
1777ed3af5fdSFlorian Fainelli 
1778ed3af5fdSFlorian Fainelli 	b53_read16(dev, B53_MGMT_PAGE, B53_MIR_CAP_CTL, &reg);
1779ed3af5fdSFlorian Fainelli 	reg &= ~CAP_PORT_MASK;
1780ed3af5fdSFlorian Fainelli 	reg |= mirror->to_local_port;
1781ed3af5fdSFlorian Fainelli 	reg |= MIRROR_EN;
1782ed3af5fdSFlorian Fainelli 	b53_write16(dev, B53_MGMT_PAGE, B53_MIR_CAP_CTL, reg);
1783ed3af5fdSFlorian Fainelli 
1784ed3af5fdSFlorian Fainelli 	return 0;
1785ed3af5fdSFlorian Fainelli }
1786ed3af5fdSFlorian Fainelli EXPORT_SYMBOL(b53_mirror_add);
1787ed3af5fdSFlorian Fainelli 
1788ed3af5fdSFlorian Fainelli void b53_mirror_del(struct dsa_switch *ds, int port,
1789ed3af5fdSFlorian Fainelli 		    struct dsa_mall_mirror_tc_entry *mirror)
1790ed3af5fdSFlorian Fainelli {
1791ed3af5fdSFlorian Fainelli 	struct b53_device *dev = ds->priv;
1792ed3af5fdSFlorian Fainelli 	bool loc_disable = false, other_loc_disable = false;
1793ed3af5fdSFlorian Fainelli 	u16 reg, loc;
1794ed3af5fdSFlorian Fainelli 
1795ed3af5fdSFlorian Fainelli 	if (mirror->ingress)
1796ed3af5fdSFlorian Fainelli 		loc = B53_IG_MIR_CTL;
1797ed3af5fdSFlorian Fainelli 	else
1798ed3af5fdSFlorian Fainelli 		loc = B53_EG_MIR_CTL;
1799ed3af5fdSFlorian Fainelli 
1800ed3af5fdSFlorian Fainelli 	/* Update the desired ingress/egress register */
1801ed3af5fdSFlorian Fainelli 	b53_read16(dev, B53_MGMT_PAGE, loc, &reg);
1802ed3af5fdSFlorian Fainelli 	reg &= ~BIT(port);
1803ed3af5fdSFlorian Fainelli 	if (!(reg & MIRROR_MASK))
1804ed3af5fdSFlorian Fainelli 		loc_disable = true;
1805ed3af5fdSFlorian Fainelli 	b53_write16(dev, B53_MGMT_PAGE, loc, reg);
1806ed3af5fdSFlorian Fainelli 
1807ed3af5fdSFlorian Fainelli 	/* Now look at the other one to know if we can disable mirroring
1808ed3af5fdSFlorian Fainelli 	 * entirely
1809ed3af5fdSFlorian Fainelli 	 */
1810ed3af5fdSFlorian Fainelli 	if (mirror->ingress)
1811ed3af5fdSFlorian Fainelli 		b53_read16(dev, B53_MGMT_PAGE, B53_EG_MIR_CTL, &reg);
1812ed3af5fdSFlorian Fainelli 	else
1813ed3af5fdSFlorian Fainelli 		b53_read16(dev, B53_MGMT_PAGE, B53_IG_MIR_CTL, &reg);
1814ed3af5fdSFlorian Fainelli 	if (!(reg & MIRROR_MASK))
1815ed3af5fdSFlorian Fainelli 		other_loc_disable = true;
1816ed3af5fdSFlorian Fainelli 
1817ed3af5fdSFlorian Fainelli 	b53_read16(dev, B53_MGMT_PAGE, B53_MIR_CAP_CTL, &reg);
1818ed3af5fdSFlorian Fainelli 	/* Both no longer have ports, let's disable mirroring */
1819ed3af5fdSFlorian Fainelli 	if (loc_disable && other_loc_disable) {
1820ed3af5fdSFlorian Fainelli 		reg &= ~MIRROR_EN;
1821ed3af5fdSFlorian Fainelli 		reg &= ~mirror->to_local_port;
1822ed3af5fdSFlorian Fainelli 	}
1823ed3af5fdSFlorian Fainelli 	b53_write16(dev, B53_MGMT_PAGE, B53_MIR_CAP_CTL, reg);
1824ed3af5fdSFlorian Fainelli }
1825ed3af5fdSFlorian Fainelli EXPORT_SYMBOL(b53_mirror_del);
1826ed3af5fdSFlorian Fainelli 
182722256b0aSFlorian Fainelli void b53_eee_enable_set(struct dsa_switch *ds, int port, bool enable)
182822256b0aSFlorian Fainelli {
182922256b0aSFlorian Fainelli 	struct b53_device *dev = ds->priv;
183022256b0aSFlorian Fainelli 	u16 reg;
183122256b0aSFlorian Fainelli 
183222256b0aSFlorian Fainelli 	b53_read16(dev, B53_EEE_PAGE, B53_EEE_EN_CTRL, &reg);
183322256b0aSFlorian Fainelli 	if (enable)
183422256b0aSFlorian Fainelli 		reg |= BIT(port);
183522256b0aSFlorian Fainelli 	else
183622256b0aSFlorian Fainelli 		reg &= ~BIT(port);
183722256b0aSFlorian Fainelli 	b53_write16(dev, B53_EEE_PAGE, B53_EEE_EN_CTRL, reg);
183822256b0aSFlorian Fainelli }
183922256b0aSFlorian Fainelli EXPORT_SYMBOL(b53_eee_enable_set);
184022256b0aSFlorian Fainelli 
184122256b0aSFlorian Fainelli 
184222256b0aSFlorian Fainelli /* Returns 0 if EEE was not enabled, or 1 otherwise
184322256b0aSFlorian Fainelli  */
184422256b0aSFlorian Fainelli int b53_eee_init(struct dsa_switch *ds, int port, struct phy_device *phy)
184522256b0aSFlorian Fainelli {
184622256b0aSFlorian Fainelli 	int ret;
184722256b0aSFlorian Fainelli 
184822256b0aSFlorian Fainelli 	ret = phy_init_eee(phy, 0);
184922256b0aSFlorian Fainelli 	if (ret)
185022256b0aSFlorian Fainelli 		return 0;
185122256b0aSFlorian Fainelli 
185222256b0aSFlorian Fainelli 	b53_eee_enable_set(ds, port, true);
185322256b0aSFlorian Fainelli 
185422256b0aSFlorian Fainelli 	return 1;
185522256b0aSFlorian Fainelli }
185622256b0aSFlorian Fainelli EXPORT_SYMBOL(b53_eee_init);
185722256b0aSFlorian Fainelli 
185822256b0aSFlorian Fainelli int b53_get_mac_eee(struct dsa_switch *ds, int port, struct ethtool_eee *e)
185922256b0aSFlorian Fainelli {
186022256b0aSFlorian Fainelli 	struct b53_device *dev = ds->priv;
186122256b0aSFlorian Fainelli 	struct ethtool_eee *p = &dev->ports[port].eee;
186222256b0aSFlorian Fainelli 	u16 reg;
186322256b0aSFlorian Fainelli 
186422256b0aSFlorian Fainelli 	if (is5325(dev) || is5365(dev))
186522256b0aSFlorian Fainelli 		return -EOPNOTSUPP;
186622256b0aSFlorian Fainelli 
186722256b0aSFlorian Fainelli 	b53_read16(dev, B53_EEE_PAGE, B53_EEE_LPI_INDICATE, &reg);
186822256b0aSFlorian Fainelli 	e->eee_enabled = p->eee_enabled;
186922256b0aSFlorian Fainelli 	e->eee_active = !!(reg & BIT(port));
187022256b0aSFlorian Fainelli 
187122256b0aSFlorian Fainelli 	return 0;
187222256b0aSFlorian Fainelli }
187322256b0aSFlorian Fainelli EXPORT_SYMBOL(b53_get_mac_eee);
187422256b0aSFlorian Fainelli 
187522256b0aSFlorian Fainelli int b53_set_mac_eee(struct dsa_switch *ds, int port, struct ethtool_eee *e)
187622256b0aSFlorian Fainelli {
187722256b0aSFlorian Fainelli 	struct b53_device *dev = ds->priv;
187822256b0aSFlorian Fainelli 	struct ethtool_eee *p = &dev->ports[port].eee;
187922256b0aSFlorian Fainelli 
188022256b0aSFlorian Fainelli 	if (is5325(dev) || is5365(dev))
188122256b0aSFlorian Fainelli 		return -EOPNOTSUPP;
188222256b0aSFlorian Fainelli 
188322256b0aSFlorian Fainelli 	p->eee_enabled = e->eee_enabled;
188422256b0aSFlorian Fainelli 	b53_eee_enable_set(ds, port, e->eee_enabled);
188522256b0aSFlorian Fainelli 
188622256b0aSFlorian Fainelli 	return 0;
188722256b0aSFlorian Fainelli }
188822256b0aSFlorian Fainelli EXPORT_SYMBOL(b53_set_mac_eee);
188922256b0aSFlorian Fainelli 
1890a82f67afSFlorian Fainelli static const struct dsa_switch_ops b53_switch_ops = {
18917b314362SAndrew Lunn 	.get_tag_protocol	= b53_get_tag_protocol,
1892967dd82fSFlorian Fainelli 	.setup			= b53_setup,
1893967dd82fSFlorian Fainelli 	.get_strings		= b53_get_strings,
1894967dd82fSFlorian Fainelli 	.get_ethtool_stats	= b53_get_ethtool_stats,
1895967dd82fSFlorian Fainelli 	.get_sset_count		= b53_get_sset_count,
1896c7d28c9dSFlorian Fainelli 	.get_ethtool_phy_stats	= b53_get_ethtool_phy_stats,
1897967dd82fSFlorian Fainelli 	.phy_read		= b53_phy_read16,
1898967dd82fSFlorian Fainelli 	.phy_write		= b53_phy_write16,
1899967dd82fSFlorian Fainelli 	.adjust_link		= b53_adjust_link,
1900a8e8b985SFlorian Fainelli 	.phylink_validate	= b53_phylink_validate,
1901a8e8b985SFlorian Fainelli 	.phylink_mac_link_state	= b53_phylink_mac_link_state,
1902a8e8b985SFlorian Fainelli 	.phylink_mac_config	= b53_phylink_mac_config,
1903a8e8b985SFlorian Fainelli 	.phylink_mac_an_restart	= b53_phylink_mac_an_restart,
1904a8e8b985SFlorian Fainelli 	.phylink_mac_link_down	= b53_phylink_mac_link_down,
1905a8e8b985SFlorian Fainelli 	.phylink_mac_link_up	= b53_phylink_mac_link_up,
1906967dd82fSFlorian Fainelli 	.port_enable		= b53_enable_port,
1907967dd82fSFlorian Fainelli 	.port_disable		= b53_disable_port,
1908f43a2dbeSFlorian Fainelli 	.get_mac_eee		= b53_get_mac_eee,
1909f43a2dbeSFlorian Fainelli 	.set_mac_eee		= b53_set_mac_eee,
1910ff39c2d6SFlorian Fainelli 	.port_bridge_join	= b53_br_join,
1911ff39c2d6SFlorian Fainelli 	.port_bridge_leave	= b53_br_leave,
1912ff39c2d6SFlorian Fainelli 	.port_stp_state_set	= b53_br_set_stp_state,
1913597698f1SVivien Didelot 	.port_fast_age		= b53_br_fast_age,
1914a2482d2cSFlorian Fainelli 	.port_vlan_filtering	= b53_vlan_filtering,
1915a2482d2cSFlorian Fainelli 	.port_vlan_prepare	= b53_vlan_prepare,
1916a2482d2cSFlorian Fainelli 	.port_vlan_add		= b53_vlan_add,
1917a2482d2cSFlorian Fainelli 	.port_vlan_del		= b53_vlan_del,
19181da6df85SFlorian Fainelli 	.port_fdb_dump		= b53_fdb_dump,
19191da6df85SFlorian Fainelli 	.port_fdb_add		= b53_fdb_add,
19201da6df85SFlorian Fainelli 	.port_fdb_del		= b53_fdb_del,
1921ed3af5fdSFlorian Fainelli 	.port_mirror_add	= b53_mirror_add,
1922ed3af5fdSFlorian Fainelli 	.port_mirror_del	= b53_mirror_del,
1923967dd82fSFlorian Fainelli };
1924967dd82fSFlorian Fainelli 
1925967dd82fSFlorian Fainelli struct b53_chip_data {
1926967dd82fSFlorian Fainelli 	u32 chip_id;
1927967dd82fSFlorian Fainelli 	const char *dev_name;
1928967dd82fSFlorian Fainelli 	u16 vlans;
1929967dd82fSFlorian Fainelli 	u16 enabled_ports;
1930967dd82fSFlorian Fainelli 	u8 cpu_port;
1931967dd82fSFlorian Fainelli 	u8 vta_regs[3];
19321da6df85SFlorian Fainelli 	u8 arl_entries;
1933967dd82fSFlorian Fainelli 	u8 duplex_reg;
1934967dd82fSFlorian Fainelli 	u8 jumbo_pm_reg;
1935967dd82fSFlorian Fainelli 	u8 jumbo_size_reg;
1936967dd82fSFlorian Fainelli };
1937967dd82fSFlorian Fainelli 
1938967dd82fSFlorian Fainelli #define B53_VTA_REGS	\
1939967dd82fSFlorian Fainelli 	{ B53_VT_ACCESS, B53_VT_INDEX, B53_VT_ENTRY }
1940967dd82fSFlorian Fainelli #define B53_VTA_REGS_9798 \
1941967dd82fSFlorian Fainelli 	{ B53_VT_ACCESS_9798, B53_VT_INDEX_9798, B53_VT_ENTRY_9798 }
1942967dd82fSFlorian Fainelli #define B53_VTA_REGS_63XX \
1943967dd82fSFlorian Fainelli 	{ B53_VT_ACCESS_63XX, B53_VT_INDEX_63XX, B53_VT_ENTRY_63XX }
1944967dd82fSFlorian Fainelli 
1945967dd82fSFlorian Fainelli static const struct b53_chip_data b53_switch_chips[] = {
1946967dd82fSFlorian Fainelli 	{
1947967dd82fSFlorian Fainelli 		.chip_id = BCM5325_DEVICE_ID,
1948967dd82fSFlorian Fainelli 		.dev_name = "BCM5325",
1949967dd82fSFlorian Fainelli 		.vlans = 16,
1950967dd82fSFlorian Fainelli 		.enabled_ports = 0x1f,
19511da6df85SFlorian Fainelli 		.arl_entries = 2,
1952967dd82fSFlorian Fainelli 		.cpu_port = B53_CPU_PORT_25,
1953967dd82fSFlorian Fainelli 		.duplex_reg = B53_DUPLEX_STAT_FE,
1954967dd82fSFlorian Fainelli 	},
1955967dd82fSFlorian Fainelli 	{
1956967dd82fSFlorian Fainelli 		.chip_id = BCM5365_DEVICE_ID,
1957967dd82fSFlorian Fainelli 		.dev_name = "BCM5365",
1958967dd82fSFlorian Fainelli 		.vlans = 256,
1959967dd82fSFlorian Fainelli 		.enabled_ports = 0x1f,
19601da6df85SFlorian Fainelli 		.arl_entries = 2,
1961967dd82fSFlorian Fainelli 		.cpu_port = B53_CPU_PORT_25,
1962967dd82fSFlorian Fainelli 		.duplex_reg = B53_DUPLEX_STAT_FE,
1963967dd82fSFlorian Fainelli 	},
1964967dd82fSFlorian Fainelli 	{
1965a95691bcSDamien Thébault 		.chip_id = BCM5389_DEVICE_ID,
1966a95691bcSDamien Thébault 		.dev_name = "BCM5389",
1967a95691bcSDamien Thébault 		.vlans = 4096,
1968a95691bcSDamien Thébault 		.enabled_ports = 0x1f,
1969a95691bcSDamien Thébault 		.arl_entries = 4,
1970a95691bcSDamien Thébault 		.cpu_port = B53_CPU_PORT,
1971a95691bcSDamien Thébault 		.vta_regs = B53_VTA_REGS,
1972a95691bcSDamien Thébault 		.duplex_reg = B53_DUPLEX_STAT_GE,
1973a95691bcSDamien Thébault 		.jumbo_pm_reg = B53_JUMBO_PORT_MASK,
1974a95691bcSDamien Thébault 		.jumbo_size_reg = B53_JUMBO_MAX_SIZE,
1975a95691bcSDamien Thébault 	},
1976a95691bcSDamien Thébault 	{
1977967dd82fSFlorian Fainelli 		.chip_id = BCM5395_DEVICE_ID,
1978967dd82fSFlorian Fainelli 		.dev_name = "BCM5395",
1979967dd82fSFlorian Fainelli 		.vlans = 4096,
1980967dd82fSFlorian Fainelli 		.enabled_ports = 0x1f,
19811da6df85SFlorian Fainelli 		.arl_entries = 4,
1982967dd82fSFlorian Fainelli 		.cpu_port = B53_CPU_PORT,
1983967dd82fSFlorian Fainelli 		.vta_regs = B53_VTA_REGS,
1984967dd82fSFlorian Fainelli 		.duplex_reg = B53_DUPLEX_STAT_GE,
1985967dd82fSFlorian Fainelli 		.jumbo_pm_reg = B53_JUMBO_PORT_MASK,
1986967dd82fSFlorian Fainelli 		.jumbo_size_reg = B53_JUMBO_MAX_SIZE,
1987967dd82fSFlorian Fainelli 	},
1988967dd82fSFlorian Fainelli 	{
1989967dd82fSFlorian Fainelli 		.chip_id = BCM5397_DEVICE_ID,
1990967dd82fSFlorian Fainelli 		.dev_name = "BCM5397",
1991967dd82fSFlorian Fainelli 		.vlans = 4096,
1992967dd82fSFlorian Fainelli 		.enabled_ports = 0x1f,
19931da6df85SFlorian Fainelli 		.arl_entries = 4,
1994967dd82fSFlorian Fainelli 		.cpu_port = B53_CPU_PORT,
1995967dd82fSFlorian Fainelli 		.vta_regs = B53_VTA_REGS_9798,
1996967dd82fSFlorian Fainelli 		.duplex_reg = B53_DUPLEX_STAT_GE,
1997967dd82fSFlorian Fainelli 		.jumbo_pm_reg = B53_JUMBO_PORT_MASK,
1998967dd82fSFlorian Fainelli 		.jumbo_size_reg = B53_JUMBO_MAX_SIZE,
1999967dd82fSFlorian Fainelli 	},
2000967dd82fSFlorian Fainelli 	{
2001967dd82fSFlorian Fainelli 		.chip_id = BCM5398_DEVICE_ID,
2002967dd82fSFlorian Fainelli 		.dev_name = "BCM5398",
2003967dd82fSFlorian Fainelli 		.vlans = 4096,
2004967dd82fSFlorian Fainelli 		.enabled_ports = 0x7f,
20051da6df85SFlorian Fainelli 		.arl_entries = 4,
2006967dd82fSFlorian Fainelli 		.cpu_port = B53_CPU_PORT,
2007967dd82fSFlorian Fainelli 		.vta_regs = B53_VTA_REGS_9798,
2008967dd82fSFlorian Fainelli 		.duplex_reg = B53_DUPLEX_STAT_GE,
2009967dd82fSFlorian Fainelli 		.jumbo_pm_reg = B53_JUMBO_PORT_MASK,
2010967dd82fSFlorian Fainelli 		.jumbo_size_reg = B53_JUMBO_MAX_SIZE,
2011967dd82fSFlorian Fainelli 	},
2012967dd82fSFlorian Fainelli 	{
2013967dd82fSFlorian Fainelli 		.chip_id = BCM53115_DEVICE_ID,
2014967dd82fSFlorian Fainelli 		.dev_name = "BCM53115",
2015967dd82fSFlorian Fainelli 		.vlans = 4096,
2016967dd82fSFlorian Fainelli 		.enabled_ports = 0x1f,
20171da6df85SFlorian Fainelli 		.arl_entries = 4,
2018967dd82fSFlorian Fainelli 		.vta_regs = B53_VTA_REGS,
2019967dd82fSFlorian Fainelli 		.cpu_port = B53_CPU_PORT,
2020967dd82fSFlorian Fainelli 		.duplex_reg = B53_DUPLEX_STAT_GE,
2021967dd82fSFlorian Fainelli 		.jumbo_pm_reg = B53_JUMBO_PORT_MASK,
2022967dd82fSFlorian Fainelli 		.jumbo_size_reg = B53_JUMBO_MAX_SIZE,
2023967dd82fSFlorian Fainelli 	},
2024967dd82fSFlorian Fainelli 	{
2025967dd82fSFlorian Fainelli 		.chip_id = BCM53125_DEVICE_ID,
2026967dd82fSFlorian Fainelli 		.dev_name = "BCM53125",
2027967dd82fSFlorian Fainelli 		.vlans = 4096,
2028967dd82fSFlorian Fainelli 		.enabled_ports = 0xff,
2029be35e8c5SFlorian Fainelli 		.arl_entries = 4,
2030967dd82fSFlorian Fainelli 		.cpu_port = B53_CPU_PORT,
2031967dd82fSFlorian Fainelli 		.vta_regs = B53_VTA_REGS,
2032967dd82fSFlorian Fainelli 		.duplex_reg = B53_DUPLEX_STAT_GE,
2033967dd82fSFlorian Fainelli 		.jumbo_pm_reg = B53_JUMBO_PORT_MASK,
2034967dd82fSFlorian Fainelli 		.jumbo_size_reg = B53_JUMBO_MAX_SIZE,
2035967dd82fSFlorian Fainelli 	},
2036967dd82fSFlorian Fainelli 	{
2037967dd82fSFlorian Fainelli 		.chip_id = BCM53128_DEVICE_ID,
2038967dd82fSFlorian Fainelli 		.dev_name = "BCM53128",
2039967dd82fSFlorian Fainelli 		.vlans = 4096,
2040967dd82fSFlorian Fainelli 		.enabled_ports = 0x1ff,
20411da6df85SFlorian Fainelli 		.arl_entries = 4,
2042967dd82fSFlorian Fainelli 		.cpu_port = B53_CPU_PORT,
2043967dd82fSFlorian Fainelli 		.vta_regs = B53_VTA_REGS,
2044967dd82fSFlorian Fainelli 		.duplex_reg = B53_DUPLEX_STAT_GE,
2045967dd82fSFlorian Fainelli 		.jumbo_pm_reg = B53_JUMBO_PORT_MASK,
2046967dd82fSFlorian Fainelli 		.jumbo_size_reg = B53_JUMBO_MAX_SIZE,
2047967dd82fSFlorian Fainelli 	},
2048967dd82fSFlorian Fainelli 	{
2049967dd82fSFlorian Fainelli 		.chip_id = BCM63XX_DEVICE_ID,
2050967dd82fSFlorian Fainelli 		.dev_name = "BCM63xx",
2051967dd82fSFlorian Fainelli 		.vlans = 4096,
2052967dd82fSFlorian Fainelli 		.enabled_ports = 0, /* pdata must provide them */
20531da6df85SFlorian Fainelli 		.arl_entries = 4,
2054967dd82fSFlorian Fainelli 		.cpu_port = B53_CPU_PORT,
2055967dd82fSFlorian Fainelli 		.vta_regs = B53_VTA_REGS_63XX,
2056967dd82fSFlorian Fainelli 		.duplex_reg = B53_DUPLEX_STAT_63XX,
2057967dd82fSFlorian Fainelli 		.jumbo_pm_reg = B53_JUMBO_PORT_MASK_63XX,
2058967dd82fSFlorian Fainelli 		.jumbo_size_reg = B53_JUMBO_MAX_SIZE_63XX,
2059967dd82fSFlorian Fainelli 	},
2060967dd82fSFlorian Fainelli 	{
2061967dd82fSFlorian Fainelli 		.chip_id = BCM53010_DEVICE_ID,
2062967dd82fSFlorian Fainelli 		.dev_name = "BCM53010",
2063967dd82fSFlorian Fainelli 		.vlans = 4096,
2064967dd82fSFlorian Fainelli 		.enabled_ports = 0x1f,
20651da6df85SFlorian Fainelli 		.arl_entries = 4,
2066967dd82fSFlorian Fainelli 		.cpu_port = B53_CPU_PORT_25, /* TODO: auto detect */
2067967dd82fSFlorian Fainelli 		.vta_regs = B53_VTA_REGS,
2068967dd82fSFlorian Fainelli 		.duplex_reg = B53_DUPLEX_STAT_GE,
2069967dd82fSFlorian Fainelli 		.jumbo_pm_reg = B53_JUMBO_PORT_MASK,
2070967dd82fSFlorian Fainelli 		.jumbo_size_reg = B53_JUMBO_MAX_SIZE,
2071967dd82fSFlorian Fainelli 	},
2072967dd82fSFlorian Fainelli 	{
2073967dd82fSFlorian Fainelli 		.chip_id = BCM53011_DEVICE_ID,
2074967dd82fSFlorian Fainelli 		.dev_name = "BCM53011",
2075967dd82fSFlorian Fainelli 		.vlans = 4096,
2076967dd82fSFlorian Fainelli 		.enabled_ports = 0x1bf,
20771da6df85SFlorian Fainelli 		.arl_entries = 4,
2078967dd82fSFlorian Fainelli 		.cpu_port = B53_CPU_PORT_25, /* TODO: auto detect */
2079967dd82fSFlorian Fainelli 		.vta_regs = B53_VTA_REGS,
2080967dd82fSFlorian Fainelli 		.duplex_reg = B53_DUPLEX_STAT_GE,
2081967dd82fSFlorian Fainelli 		.jumbo_pm_reg = B53_JUMBO_PORT_MASK,
2082967dd82fSFlorian Fainelli 		.jumbo_size_reg = B53_JUMBO_MAX_SIZE,
2083967dd82fSFlorian Fainelli 	},
2084967dd82fSFlorian Fainelli 	{
2085967dd82fSFlorian Fainelli 		.chip_id = BCM53012_DEVICE_ID,
2086967dd82fSFlorian Fainelli 		.dev_name = "BCM53012",
2087967dd82fSFlorian Fainelli 		.vlans = 4096,
2088967dd82fSFlorian Fainelli 		.enabled_ports = 0x1bf,
20891da6df85SFlorian Fainelli 		.arl_entries = 4,
2090967dd82fSFlorian Fainelli 		.cpu_port = B53_CPU_PORT_25, /* TODO: auto detect */
2091967dd82fSFlorian Fainelli 		.vta_regs = B53_VTA_REGS,
2092967dd82fSFlorian Fainelli 		.duplex_reg = B53_DUPLEX_STAT_GE,
2093967dd82fSFlorian Fainelli 		.jumbo_pm_reg = B53_JUMBO_PORT_MASK,
2094967dd82fSFlorian Fainelli 		.jumbo_size_reg = B53_JUMBO_MAX_SIZE,
2095967dd82fSFlorian Fainelli 	},
2096967dd82fSFlorian Fainelli 	{
2097967dd82fSFlorian Fainelli 		.chip_id = BCM53018_DEVICE_ID,
2098967dd82fSFlorian Fainelli 		.dev_name = "BCM53018",
2099967dd82fSFlorian Fainelli 		.vlans = 4096,
2100967dd82fSFlorian Fainelli 		.enabled_ports = 0x1f,
21011da6df85SFlorian Fainelli 		.arl_entries = 4,
2102967dd82fSFlorian Fainelli 		.cpu_port = B53_CPU_PORT_25, /* TODO: auto detect */
2103967dd82fSFlorian Fainelli 		.vta_regs = B53_VTA_REGS,
2104967dd82fSFlorian Fainelli 		.duplex_reg = B53_DUPLEX_STAT_GE,
2105967dd82fSFlorian Fainelli 		.jumbo_pm_reg = B53_JUMBO_PORT_MASK,
2106967dd82fSFlorian Fainelli 		.jumbo_size_reg = B53_JUMBO_MAX_SIZE,
2107967dd82fSFlorian Fainelli 	},
2108967dd82fSFlorian Fainelli 	{
2109967dd82fSFlorian Fainelli 		.chip_id = BCM53019_DEVICE_ID,
2110967dd82fSFlorian Fainelli 		.dev_name = "BCM53019",
2111967dd82fSFlorian Fainelli 		.vlans = 4096,
2112967dd82fSFlorian Fainelli 		.enabled_ports = 0x1f,
21131da6df85SFlorian Fainelli 		.arl_entries = 4,
2114967dd82fSFlorian Fainelli 		.cpu_port = B53_CPU_PORT_25, /* TODO: auto detect */
2115967dd82fSFlorian Fainelli 		.vta_regs = B53_VTA_REGS,
2116967dd82fSFlorian Fainelli 		.duplex_reg = B53_DUPLEX_STAT_GE,
2117967dd82fSFlorian Fainelli 		.jumbo_pm_reg = B53_JUMBO_PORT_MASK,
2118967dd82fSFlorian Fainelli 		.jumbo_size_reg = B53_JUMBO_MAX_SIZE,
2119967dd82fSFlorian Fainelli 	},
2120991a36bbSFlorian Fainelli 	{
2121991a36bbSFlorian Fainelli 		.chip_id = BCM58XX_DEVICE_ID,
2122991a36bbSFlorian Fainelli 		.dev_name = "BCM585xx/586xx/88312",
2123991a36bbSFlorian Fainelli 		.vlans	= 4096,
2124991a36bbSFlorian Fainelli 		.enabled_ports = 0x1ff,
2125991a36bbSFlorian Fainelli 		.arl_entries = 4,
2126bfcda65cSFlorian Fainelli 		.cpu_port = B53_CPU_PORT,
2127991a36bbSFlorian Fainelli 		.vta_regs = B53_VTA_REGS,
2128991a36bbSFlorian Fainelli 		.duplex_reg = B53_DUPLEX_STAT_GE,
2129991a36bbSFlorian Fainelli 		.jumbo_pm_reg = B53_JUMBO_PORT_MASK,
2130991a36bbSFlorian Fainelli 		.jumbo_size_reg = B53_JUMBO_MAX_SIZE,
2131991a36bbSFlorian Fainelli 	},
2132130401d9SFlorian Fainelli 	{
21335040cc99SArun Parameswaran 		.chip_id = BCM583XX_DEVICE_ID,
21345040cc99SArun Parameswaran 		.dev_name = "BCM583xx/11360",
21355040cc99SArun Parameswaran 		.vlans = 4096,
21365040cc99SArun Parameswaran 		.enabled_ports = 0x103,
21375040cc99SArun Parameswaran 		.arl_entries = 4,
21385040cc99SArun Parameswaran 		.cpu_port = B53_CPU_PORT,
21395040cc99SArun Parameswaran 		.vta_regs = B53_VTA_REGS,
21405040cc99SArun Parameswaran 		.duplex_reg = B53_DUPLEX_STAT_GE,
21415040cc99SArun Parameswaran 		.jumbo_pm_reg = B53_JUMBO_PORT_MASK,
21425040cc99SArun Parameswaran 		.jumbo_size_reg = B53_JUMBO_MAX_SIZE,
21435040cc99SArun Parameswaran 	},
21445040cc99SArun Parameswaran 	{
2145130401d9SFlorian Fainelli 		.chip_id = BCM7445_DEVICE_ID,
2146130401d9SFlorian Fainelli 		.dev_name = "BCM7445",
2147130401d9SFlorian Fainelli 		.vlans	= 4096,
2148130401d9SFlorian Fainelli 		.enabled_ports = 0x1ff,
2149130401d9SFlorian Fainelli 		.arl_entries = 4,
2150130401d9SFlorian Fainelli 		.cpu_port = B53_CPU_PORT,
2151130401d9SFlorian Fainelli 		.vta_regs = B53_VTA_REGS,
2152130401d9SFlorian Fainelli 		.duplex_reg = B53_DUPLEX_STAT_GE,
2153130401d9SFlorian Fainelli 		.jumbo_pm_reg = B53_JUMBO_PORT_MASK,
2154130401d9SFlorian Fainelli 		.jumbo_size_reg = B53_JUMBO_MAX_SIZE,
2155130401d9SFlorian Fainelli 	},
21560fe99338SFlorian Fainelli 	{
21570fe99338SFlorian Fainelli 		.chip_id = BCM7278_DEVICE_ID,
21580fe99338SFlorian Fainelli 		.dev_name = "BCM7278",
21590fe99338SFlorian Fainelli 		.vlans = 4096,
21600fe99338SFlorian Fainelli 		.enabled_ports = 0x1ff,
21610fe99338SFlorian Fainelli 		.arl_entries= 4,
21620fe99338SFlorian Fainelli 		.cpu_port = B53_CPU_PORT,
21630fe99338SFlorian Fainelli 		.vta_regs = B53_VTA_REGS,
21640fe99338SFlorian Fainelli 		.duplex_reg = B53_DUPLEX_STAT_GE,
21650fe99338SFlorian Fainelli 		.jumbo_pm_reg = B53_JUMBO_PORT_MASK,
21660fe99338SFlorian Fainelli 		.jumbo_size_reg = B53_JUMBO_MAX_SIZE,
21670fe99338SFlorian Fainelli 	},
2168967dd82fSFlorian Fainelli };
2169967dd82fSFlorian Fainelli 
2170967dd82fSFlorian Fainelli static int b53_switch_init(struct b53_device *dev)
2171967dd82fSFlorian Fainelli {
2172967dd82fSFlorian Fainelli 	unsigned int i;
2173967dd82fSFlorian Fainelli 	int ret;
2174967dd82fSFlorian Fainelli 
2175967dd82fSFlorian Fainelli 	for (i = 0; i < ARRAY_SIZE(b53_switch_chips); i++) {
2176967dd82fSFlorian Fainelli 		const struct b53_chip_data *chip = &b53_switch_chips[i];
2177967dd82fSFlorian Fainelli 
2178967dd82fSFlorian Fainelli 		if (chip->chip_id == dev->chip_id) {
2179967dd82fSFlorian Fainelli 			if (!dev->enabled_ports)
2180967dd82fSFlorian Fainelli 				dev->enabled_ports = chip->enabled_ports;
2181967dd82fSFlorian Fainelli 			dev->name = chip->dev_name;
2182967dd82fSFlorian Fainelli 			dev->duplex_reg = chip->duplex_reg;
2183967dd82fSFlorian Fainelli 			dev->vta_regs[0] = chip->vta_regs[0];
2184967dd82fSFlorian Fainelli 			dev->vta_regs[1] = chip->vta_regs[1];
2185967dd82fSFlorian Fainelli 			dev->vta_regs[2] = chip->vta_regs[2];
2186967dd82fSFlorian Fainelli 			dev->jumbo_pm_reg = chip->jumbo_pm_reg;
2187967dd82fSFlorian Fainelli 			dev->cpu_port = chip->cpu_port;
2188967dd82fSFlorian Fainelli 			dev->num_vlans = chip->vlans;
21891da6df85SFlorian Fainelli 			dev->num_arl_entries = chip->arl_entries;
2190967dd82fSFlorian Fainelli 			break;
2191967dd82fSFlorian Fainelli 		}
2192967dd82fSFlorian Fainelli 	}
2193967dd82fSFlorian Fainelli 
2194967dd82fSFlorian Fainelli 	/* check which BCM5325x version we have */
2195967dd82fSFlorian Fainelli 	if (is5325(dev)) {
2196967dd82fSFlorian Fainelli 		u8 vc4;
2197967dd82fSFlorian Fainelli 
2198967dd82fSFlorian Fainelli 		b53_read8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL4_25, &vc4);
2199967dd82fSFlorian Fainelli 
2200967dd82fSFlorian Fainelli 		/* check reserved bits */
2201967dd82fSFlorian Fainelli 		switch (vc4 & 3) {
2202967dd82fSFlorian Fainelli 		case 1:
2203967dd82fSFlorian Fainelli 			/* BCM5325E */
2204967dd82fSFlorian Fainelli 			break;
2205967dd82fSFlorian Fainelli 		case 3:
2206967dd82fSFlorian Fainelli 			/* BCM5325F - do not use port 4 */
2207967dd82fSFlorian Fainelli 			dev->enabled_ports &= ~BIT(4);
2208967dd82fSFlorian Fainelli 			break;
2209967dd82fSFlorian Fainelli 		default:
2210967dd82fSFlorian Fainelli /* On the BCM47XX SoCs this is the supported internal switch.*/
2211967dd82fSFlorian Fainelli #ifndef CONFIG_BCM47XX
2212967dd82fSFlorian Fainelli 			/* BCM5325M */
2213967dd82fSFlorian Fainelli 			return -EINVAL;
2214967dd82fSFlorian Fainelli #else
2215967dd82fSFlorian Fainelli 			break;
2216967dd82fSFlorian Fainelli #endif
2217967dd82fSFlorian Fainelli 		}
2218967dd82fSFlorian Fainelli 	} else if (dev->chip_id == BCM53115_DEVICE_ID) {
2219967dd82fSFlorian Fainelli 		u64 strap_value;
2220967dd82fSFlorian Fainelli 
2221967dd82fSFlorian Fainelli 		b53_read48(dev, B53_STAT_PAGE, B53_STRAP_VALUE, &strap_value);
2222967dd82fSFlorian Fainelli 		/* use second IMP port if GMII is enabled */
2223967dd82fSFlorian Fainelli 		if (strap_value & SV_GMII_CTRL_115)
2224967dd82fSFlorian Fainelli 			dev->cpu_port = 5;
2225967dd82fSFlorian Fainelli 	}
2226967dd82fSFlorian Fainelli 
2227967dd82fSFlorian Fainelli 	/* cpu port is always last */
2228967dd82fSFlorian Fainelli 	dev->num_ports = dev->cpu_port + 1;
2229967dd82fSFlorian Fainelli 	dev->enabled_ports |= BIT(dev->cpu_port);
2230967dd82fSFlorian Fainelli 
2231c7d28c9dSFlorian Fainelli 	/* Include non standard CPU port built-in PHYs to be probed */
2232c7d28c9dSFlorian Fainelli 	if (is539x(dev) || is531x5(dev)) {
2233c7d28c9dSFlorian Fainelli 		for (i = 0; i < dev->num_ports; i++) {
2234c7d28c9dSFlorian Fainelli 			if (!(dev->ds->phys_mii_mask & BIT(i)) &&
2235c7d28c9dSFlorian Fainelli 			    !b53_possible_cpu_port(dev->ds, i))
2236c7d28c9dSFlorian Fainelli 				dev->ds->phys_mii_mask |= BIT(i);
2237c7d28c9dSFlorian Fainelli 		}
2238c7d28c9dSFlorian Fainelli 	}
2239c7d28c9dSFlorian Fainelli 
2240a86854d0SKees Cook 	dev->ports = devm_kcalloc(dev->dev,
2241a86854d0SKees Cook 				  dev->num_ports, sizeof(struct b53_port),
2242967dd82fSFlorian Fainelli 				  GFP_KERNEL);
2243967dd82fSFlorian Fainelli 	if (!dev->ports)
2244967dd82fSFlorian Fainelli 		return -ENOMEM;
2245967dd82fSFlorian Fainelli 
2246a86854d0SKees Cook 	dev->vlans = devm_kcalloc(dev->dev,
2247a86854d0SKees Cook 				  dev->num_vlans, sizeof(struct b53_vlan),
2248a2482d2cSFlorian Fainelli 				  GFP_KERNEL);
2249a2482d2cSFlorian Fainelli 	if (!dev->vlans)
2250a2482d2cSFlorian Fainelli 		return -ENOMEM;
2251a2482d2cSFlorian Fainelli 
2252967dd82fSFlorian Fainelli 	dev->reset_gpio = b53_switch_get_reset_gpio(dev);
2253967dd82fSFlorian Fainelli 	if (dev->reset_gpio >= 0) {
2254967dd82fSFlorian Fainelli 		ret = devm_gpio_request_one(dev->dev, dev->reset_gpio,
2255967dd82fSFlorian Fainelli 					    GPIOF_OUT_INIT_HIGH, "robo_reset");
2256967dd82fSFlorian Fainelli 		if (ret)
2257967dd82fSFlorian Fainelli 			return ret;
2258967dd82fSFlorian Fainelli 	}
2259967dd82fSFlorian Fainelli 
2260967dd82fSFlorian Fainelli 	return 0;
2261967dd82fSFlorian Fainelli }
2262967dd82fSFlorian Fainelli 
22630dff88d3SJulia Lawall struct b53_device *b53_switch_alloc(struct device *base,
22640dff88d3SJulia Lawall 				    const struct b53_io_ops *ops,
2265967dd82fSFlorian Fainelli 				    void *priv)
2266967dd82fSFlorian Fainelli {
2267967dd82fSFlorian Fainelli 	struct dsa_switch *ds;
2268967dd82fSFlorian Fainelli 	struct b53_device *dev;
2269967dd82fSFlorian Fainelli 
2270a0c02161SVivien Didelot 	ds = dsa_switch_alloc(base, DSA_MAX_PORTS);
2271967dd82fSFlorian Fainelli 	if (!ds)
2272967dd82fSFlorian Fainelli 		return NULL;
2273967dd82fSFlorian Fainelli 
2274a0c02161SVivien Didelot 	dev = devm_kzalloc(base, sizeof(*dev), GFP_KERNEL);
2275a0c02161SVivien Didelot 	if (!dev)
2276a0c02161SVivien Didelot 		return NULL;
2277967dd82fSFlorian Fainelli 
2278967dd82fSFlorian Fainelli 	ds->priv = dev;
2279967dd82fSFlorian Fainelli 	dev->dev = base;
2280967dd82fSFlorian Fainelli 
2281967dd82fSFlorian Fainelli 	dev->ds = ds;
2282967dd82fSFlorian Fainelli 	dev->priv = priv;
2283967dd82fSFlorian Fainelli 	dev->ops = ops;
2284485ebd61SFlorian Fainelli 	ds->ops = &b53_switch_ops;
2285967dd82fSFlorian Fainelli 	mutex_init(&dev->reg_mutex);
2286967dd82fSFlorian Fainelli 	mutex_init(&dev->stats_mutex);
2287967dd82fSFlorian Fainelli 
2288967dd82fSFlorian Fainelli 	return dev;
2289967dd82fSFlorian Fainelli }
2290967dd82fSFlorian Fainelli EXPORT_SYMBOL(b53_switch_alloc);
2291967dd82fSFlorian Fainelli 
2292967dd82fSFlorian Fainelli int b53_switch_detect(struct b53_device *dev)
2293967dd82fSFlorian Fainelli {
2294967dd82fSFlorian Fainelli 	u32 id32;
2295967dd82fSFlorian Fainelli 	u16 tmp;
2296967dd82fSFlorian Fainelli 	u8 id8;
2297967dd82fSFlorian Fainelli 	int ret;
2298967dd82fSFlorian Fainelli 
2299967dd82fSFlorian Fainelli 	ret = b53_read8(dev, B53_MGMT_PAGE, B53_DEVICE_ID, &id8);
2300967dd82fSFlorian Fainelli 	if (ret)
2301967dd82fSFlorian Fainelli 		return ret;
2302967dd82fSFlorian Fainelli 
2303967dd82fSFlorian Fainelli 	switch (id8) {
2304967dd82fSFlorian Fainelli 	case 0:
2305967dd82fSFlorian Fainelli 		/* BCM5325 and BCM5365 do not have this register so reads
2306967dd82fSFlorian Fainelli 		 * return 0. But the read operation did succeed, so assume this
2307967dd82fSFlorian Fainelli 		 * is one of them.
2308967dd82fSFlorian Fainelli 		 *
2309967dd82fSFlorian Fainelli 		 * Next check if we can write to the 5325's VTA register; for
2310967dd82fSFlorian Fainelli 		 * 5365 it is read only.
2311967dd82fSFlorian Fainelli 		 */
2312967dd82fSFlorian Fainelli 		b53_write16(dev, B53_VLAN_PAGE, B53_VLAN_TABLE_ACCESS_25, 0xf);
2313967dd82fSFlorian Fainelli 		b53_read16(dev, B53_VLAN_PAGE, B53_VLAN_TABLE_ACCESS_25, &tmp);
2314967dd82fSFlorian Fainelli 
2315967dd82fSFlorian Fainelli 		if (tmp == 0xf)
2316967dd82fSFlorian Fainelli 			dev->chip_id = BCM5325_DEVICE_ID;
2317967dd82fSFlorian Fainelli 		else
2318967dd82fSFlorian Fainelli 			dev->chip_id = BCM5365_DEVICE_ID;
2319967dd82fSFlorian Fainelli 		break;
2320a95691bcSDamien Thébault 	case BCM5389_DEVICE_ID:
2321967dd82fSFlorian Fainelli 	case BCM5395_DEVICE_ID:
2322967dd82fSFlorian Fainelli 	case BCM5397_DEVICE_ID:
2323967dd82fSFlorian Fainelli 	case BCM5398_DEVICE_ID:
2324967dd82fSFlorian Fainelli 		dev->chip_id = id8;
2325967dd82fSFlorian Fainelli 		break;
2326967dd82fSFlorian Fainelli 	default:
2327967dd82fSFlorian Fainelli 		ret = b53_read32(dev, B53_MGMT_PAGE, B53_DEVICE_ID, &id32);
2328967dd82fSFlorian Fainelli 		if (ret)
2329967dd82fSFlorian Fainelli 			return ret;
2330967dd82fSFlorian Fainelli 
2331967dd82fSFlorian Fainelli 		switch (id32) {
2332967dd82fSFlorian Fainelli 		case BCM53115_DEVICE_ID:
2333967dd82fSFlorian Fainelli 		case BCM53125_DEVICE_ID:
2334967dd82fSFlorian Fainelli 		case BCM53128_DEVICE_ID:
2335967dd82fSFlorian Fainelli 		case BCM53010_DEVICE_ID:
2336967dd82fSFlorian Fainelli 		case BCM53011_DEVICE_ID:
2337967dd82fSFlorian Fainelli 		case BCM53012_DEVICE_ID:
2338967dd82fSFlorian Fainelli 		case BCM53018_DEVICE_ID:
2339967dd82fSFlorian Fainelli 		case BCM53019_DEVICE_ID:
2340967dd82fSFlorian Fainelli 			dev->chip_id = id32;
2341967dd82fSFlorian Fainelli 			break;
2342967dd82fSFlorian Fainelli 		default:
2343967dd82fSFlorian Fainelli 			pr_err("unsupported switch detected (BCM53%02x/BCM%x)\n",
2344967dd82fSFlorian Fainelli 			       id8, id32);
2345967dd82fSFlorian Fainelli 			return -ENODEV;
2346967dd82fSFlorian Fainelli 		}
2347967dd82fSFlorian Fainelli 	}
2348967dd82fSFlorian Fainelli 
2349967dd82fSFlorian Fainelli 	if (dev->chip_id == BCM5325_DEVICE_ID)
2350967dd82fSFlorian Fainelli 		return b53_read8(dev, B53_STAT_PAGE, B53_REV_ID_25,
2351967dd82fSFlorian Fainelli 				 &dev->core_rev);
2352967dd82fSFlorian Fainelli 	else
2353967dd82fSFlorian Fainelli 		return b53_read8(dev, B53_MGMT_PAGE, B53_REV_ID,
2354967dd82fSFlorian Fainelli 				 &dev->core_rev);
2355967dd82fSFlorian Fainelli }
2356967dd82fSFlorian Fainelli EXPORT_SYMBOL(b53_switch_detect);
2357967dd82fSFlorian Fainelli 
2358967dd82fSFlorian Fainelli int b53_switch_register(struct b53_device *dev)
2359967dd82fSFlorian Fainelli {
2360967dd82fSFlorian Fainelli 	int ret;
2361967dd82fSFlorian Fainelli 
2362967dd82fSFlorian Fainelli 	if (dev->pdata) {
2363967dd82fSFlorian Fainelli 		dev->chip_id = dev->pdata->chip_id;
2364967dd82fSFlorian Fainelli 		dev->enabled_ports = dev->pdata->enabled_ports;
2365967dd82fSFlorian Fainelli 	}
2366967dd82fSFlorian Fainelli 
2367967dd82fSFlorian Fainelli 	if (!dev->chip_id && b53_switch_detect(dev))
2368967dd82fSFlorian Fainelli 		return -EINVAL;
2369967dd82fSFlorian Fainelli 
2370967dd82fSFlorian Fainelli 	ret = b53_switch_init(dev);
2371967dd82fSFlorian Fainelli 	if (ret)
2372967dd82fSFlorian Fainelli 		return ret;
2373967dd82fSFlorian Fainelli 
2374967dd82fSFlorian Fainelli 	pr_info("found switch: %s, rev %i\n", dev->name, dev->core_rev);
2375967dd82fSFlorian Fainelli 
237623c9ee49SVivien Didelot 	return dsa_register_switch(dev->ds);
2377967dd82fSFlorian Fainelli }
2378967dd82fSFlorian Fainelli EXPORT_SYMBOL(b53_switch_register);
2379967dd82fSFlorian Fainelli 
2380967dd82fSFlorian Fainelli MODULE_AUTHOR("Jonas Gorski <jogo@openwrt.org>");
2381967dd82fSFlorian Fainelli MODULE_DESCRIPTION("B53 switch library");
2382967dd82fSFlorian Fainelli MODULE_LICENSE("Dual BSD/GPL");
2383