1967dd82fSFlorian Fainelli /* 2967dd82fSFlorian Fainelli * B53 switch driver main logic 3967dd82fSFlorian Fainelli * 4967dd82fSFlorian Fainelli * Copyright (C) 2011-2013 Jonas Gorski <jogo@openwrt.org> 5967dd82fSFlorian Fainelli * Copyright (C) 2016 Florian Fainelli <f.fainelli@gmail.com> 6967dd82fSFlorian Fainelli * 7967dd82fSFlorian Fainelli * Permission to use, copy, modify, and/or distribute this software for any 8967dd82fSFlorian Fainelli * purpose with or without fee is hereby granted, provided that the above 9967dd82fSFlorian Fainelli * copyright notice and this permission notice appear in all copies. 10967dd82fSFlorian Fainelli * 11967dd82fSFlorian Fainelli * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES 12967dd82fSFlorian Fainelli * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF 13967dd82fSFlorian Fainelli * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR 14967dd82fSFlorian Fainelli * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES 15967dd82fSFlorian Fainelli * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN 16967dd82fSFlorian Fainelli * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF 17967dd82fSFlorian Fainelli * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE. 18967dd82fSFlorian Fainelli */ 19967dd82fSFlorian Fainelli 20967dd82fSFlorian Fainelli #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt 21967dd82fSFlorian Fainelli 22967dd82fSFlorian Fainelli #include <linux/delay.h> 23967dd82fSFlorian Fainelli #include <linux/export.h> 24967dd82fSFlorian Fainelli #include <linux/gpio.h> 25967dd82fSFlorian Fainelli #include <linux/kernel.h> 26967dd82fSFlorian Fainelli #include <linux/module.h> 27967dd82fSFlorian Fainelli #include <linux/platform_data/b53.h> 28967dd82fSFlorian Fainelli #include <linux/phy.h> 291da6df85SFlorian Fainelli #include <linux/etherdevice.h> 30ff39c2d6SFlorian Fainelli #include <linux/if_bridge.h> 31967dd82fSFlorian Fainelli #include <net/dsa.h> 321da6df85SFlorian Fainelli #include <net/switchdev.h> 33967dd82fSFlorian Fainelli 34967dd82fSFlorian Fainelli #include "b53_regs.h" 35967dd82fSFlorian Fainelli #include "b53_priv.h" 36967dd82fSFlorian Fainelli 37967dd82fSFlorian Fainelli struct b53_mib_desc { 38967dd82fSFlorian Fainelli u8 size; 39967dd82fSFlorian Fainelli u8 offset; 40967dd82fSFlorian Fainelli const char *name; 41967dd82fSFlorian Fainelli }; 42967dd82fSFlorian Fainelli 43967dd82fSFlorian Fainelli /* BCM5365 MIB counters */ 44967dd82fSFlorian Fainelli static const struct b53_mib_desc b53_mibs_65[] = { 45967dd82fSFlorian Fainelli { 8, 0x00, "TxOctets" }, 46967dd82fSFlorian Fainelli { 4, 0x08, "TxDropPkts" }, 47967dd82fSFlorian Fainelli { 4, 0x10, "TxBroadcastPkts" }, 48967dd82fSFlorian Fainelli { 4, 0x14, "TxMulticastPkts" }, 49967dd82fSFlorian Fainelli { 4, 0x18, "TxUnicastPkts" }, 50967dd82fSFlorian Fainelli { 4, 0x1c, "TxCollisions" }, 51967dd82fSFlorian Fainelli { 4, 0x20, "TxSingleCollision" }, 52967dd82fSFlorian Fainelli { 4, 0x24, "TxMultipleCollision" }, 53967dd82fSFlorian Fainelli { 4, 0x28, "TxDeferredTransmit" }, 54967dd82fSFlorian Fainelli { 4, 0x2c, "TxLateCollision" }, 55967dd82fSFlorian Fainelli { 4, 0x30, "TxExcessiveCollision" }, 56967dd82fSFlorian Fainelli { 4, 0x38, "TxPausePkts" }, 57967dd82fSFlorian Fainelli { 8, 0x44, "RxOctets" }, 58967dd82fSFlorian Fainelli { 4, 0x4c, "RxUndersizePkts" }, 59967dd82fSFlorian Fainelli { 4, 0x50, "RxPausePkts" }, 60967dd82fSFlorian Fainelli { 4, 0x54, "Pkts64Octets" }, 61967dd82fSFlorian Fainelli { 4, 0x58, "Pkts65to127Octets" }, 62967dd82fSFlorian Fainelli { 4, 0x5c, "Pkts128to255Octets" }, 63967dd82fSFlorian Fainelli { 4, 0x60, "Pkts256to511Octets" }, 64967dd82fSFlorian Fainelli { 4, 0x64, "Pkts512to1023Octets" }, 65967dd82fSFlorian Fainelli { 4, 0x68, "Pkts1024to1522Octets" }, 66967dd82fSFlorian Fainelli { 4, 0x6c, "RxOversizePkts" }, 67967dd82fSFlorian Fainelli { 4, 0x70, "RxJabbers" }, 68967dd82fSFlorian Fainelli { 4, 0x74, "RxAlignmentErrors" }, 69967dd82fSFlorian Fainelli { 4, 0x78, "RxFCSErrors" }, 70967dd82fSFlorian Fainelli { 8, 0x7c, "RxGoodOctets" }, 71967dd82fSFlorian Fainelli { 4, 0x84, "RxDropPkts" }, 72967dd82fSFlorian Fainelli { 4, 0x88, "RxUnicastPkts" }, 73967dd82fSFlorian Fainelli { 4, 0x8c, "RxMulticastPkts" }, 74967dd82fSFlorian Fainelli { 4, 0x90, "RxBroadcastPkts" }, 75967dd82fSFlorian Fainelli { 4, 0x94, "RxSAChanges" }, 76967dd82fSFlorian Fainelli { 4, 0x98, "RxFragments" }, 77967dd82fSFlorian Fainelli }; 78967dd82fSFlorian Fainelli 79967dd82fSFlorian Fainelli #define B53_MIBS_65_SIZE ARRAY_SIZE(b53_mibs_65) 80967dd82fSFlorian Fainelli 81967dd82fSFlorian Fainelli /* BCM63xx MIB counters */ 82967dd82fSFlorian Fainelli static const struct b53_mib_desc b53_mibs_63xx[] = { 83967dd82fSFlorian Fainelli { 8, 0x00, "TxOctets" }, 84967dd82fSFlorian Fainelli { 4, 0x08, "TxDropPkts" }, 85967dd82fSFlorian Fainelli { 4, 0x0c, "TxQoSPkts" }, 86967dd82fSFlorian Fainelli { 4, 0x10, "TxBroadcastPkts" }, 87967dd82fSFlorian Fainelli { 4, 0x14, "TxMulticastPkts" }, 88967dd82fSFlorian Fainelli { 4, 0x18, "TxUnicastPkts" }, 89967dd82fSFlorian Fainelli { 4, 0x1c, "TxCollisions" }, 90967dd82fSFlorian Fainelli { 4, 0x20, "TxSingleCollision" }, 91967dd82fSFlorian Fainelli { 4, 0x24, "TxMultipleCollision" }, 92967dd82fSFlorian Fainelli { 4, 0x28, "TxDeferredTransmit" }, 93967dd82fSFlorian Fainelli { 4, 0x2c, "TxLateCollision" }, 94967dd82fSFlorian Fainelli { 4, 0x30, "TxExcessiveCollision" }, 95967dd82fSFlorian Fainelli { 4, 0x38, "TxPausePkts" }, 96967dd82fSFlorian Fainelli { 8, 0x3c, "TxQoSOctets" }, 97967dd82fSFlorian Fainelli { 8, 0x44, "RxOctets" }, 98967dd82fSFlorian Fainelli { 4, 0x4c, "RxUndersizePkts" }, 99967dd82fSFlorian Fainelli { 4, 0x50, "RxPausePkts" }, 100967dd82fSFlorian Fainelli { 4, 0x54, "Pkts64Octets" }, 101967dd82fSFlorian Fainelli { 4, 0x58, "Pkts65to127Octets" }, 102967dd82fSFlorian Fainelli { 4, 0x5c, "Pkts128to255Octets" }, 103967dd82fSFlorian Fainelli { 4, 0x60, "Pkts256to511Octets" }, 104967dd82fSFlorian Fainelli { 4, 0x64, "Pkts512to1023Octets" }, 105967dd82fSFlorian Fainelli { 4, 0x68, "Pkts1024to1522Octets" }, 106967dd82fSFlorian Fainelli { 4, 0x6c, "RxOversizePkts" }, 107967dd82fSFlorian Fainelli { 4, 0x70, "RxJabbers" }, 108967dd82fSFlorian Fainelli { 4, 0x74, "RxAlignmentErrors" }, 109967dd82fSFlorian Fainelli { 4, 0x78, "RxFCSErrors" }, 110967dd82fSFlorian Fainelli { 8, 0x7c, "RxGoodOctets" }, 111967dd82fSFlorian Fainelli { 4, 0x84, "RxDropPkts" }, 112967dd82fSFlorian Fainelli { 4, 0x88, "RxUnicastPkts" }, 113967dd82fSFlorian Fainelli { 4, 0x8c, "RxMulticastPkts" }, 114967dd82fSFlorian Fainelli { 4, 0x90, "RxBroadcastPkts" }, 115967dd82fSFlorian Fainelli { 4, 0x94, "RxSAChanges" }, 116967dd82fSFlorian Fainelli { 4, 0x98, "RxFragments" }, 117967dd82fSFlorian Fainelli { 4, 0xa0, "RxSymbolErrors" }, 118967dd82fSFlorian Fainelli { 4, 0xa4, "RxQoSPkts" }, 119967dd82fSFlorian Fainelli { 8, 0xa8, "RxQoSOctets" }, 120967dd82fSFlorian Fainelli { 4, 0xb0, "Pkts1523to2047Octets" }, 121967dd82fSFlorian Fainelli { 4, 0xb4, "Pkts2048to4095Octets" }, 122967dd82fSFlorian Fainelli { 4, 0xb8, "Pkts4096to8191Octets" }, 123967dd82fSFlorian Fainelli { 4, 0xbc, "Pkts8192to9728Octets" }, 124967dd82fSFlorian Fainelli { 4, 0xc0, "RxDiscarded" }, 125967dd82fSFlorian Fainelli }; 126967dd82fSFlorian Fainelli 127967dd82fSFlorian Fainelli #define B53_MIBS_63XX_SIZE ARRAY_SIZE(b53_mibs_63xx) 128967dd82fSFlorian Fainelli 129967dd82fSFlorian Fainelli /* MIB counters */ 130967dd82fSFlorian Fainelli static const struct b53_mib_desc b53_mibs[] = { 131967dd82fSFlorian Fainelli { 8, 0x00, "TxOctets" }, 132967dd82fSFlorian Fainelli { 4, 0x08, "TxDropPkts" }, 133967dd82fSFlorian Fainelli { 4, 0x10, "TxBroadcastPkts" }, 134967dd82fSFlorian Fainelli { 4, 0x14, "TxMulticastPkts" }, 135967dd82fSFlorian Fainelli { 4, 0x18, "TxUnicastPkts" }, 136967dd82fSFlorian Fainelli { 4, 0x1c, "TxCollisions" }, 137967dd82fSFlorian Fainelli { 4, 0x20, "TxSingleCollision" }, 138967dd82fSFlorian Fainelli { 4, 0x24, "TxMultipleCollision" }, 139967dd82fSFlorian Fainelli { 4, 0x28, "TxDeferredTransmit" }, 140967dd82fSFlorian Fainelli { 4, 0x2c, "TxLateCollision" }, 141967dd82fSFlorian Fainelli { 4, 0x30, "TxExcessiveCollision" }, 142967dd82fSFlorian Fainelli { 4, 0x38, "TxPausePkts" }, 143967dd82fSFlorian Fainelli { 8, 0x50, "RxOctets" }, 144967dd82fSFlorian Fainelli { 4, 0x58, "RxUndersizePkts" }, 145967dd82fSFlorian Fainelli { 4, 0x5c, "RxPausePkts" }, 146967dd82fSFlorian Fainelli { 4, 0x60, "Pkts64Octets" }, 147967dd82fSFlorian Fainelli { 4, 0x64, "Pkts65to127Octets" }, 148967dd82fSFlorian Fainelli { 4, 0x68, "Pkts128to255Octets" }, 149967dd82fSFlorian Fainelli { 4, 0x6c, "Pkts256to511Octets" }, 150967dd82fSFlorian Fainelli { 4, 0x70, "Pkts512to1023Octets" }, 151967dd82fSFlorian Fainelli { 4, 0x74, "Pkts1024to1522Octets" }, 152967dd82fSFlorian Fainelli { 4, 0x78, "RxOversizePkts" }, 153967dd82fSFlorian Fainelli { 4, 0x7c, "RxJabbers" }, 154967dd82fSFlorian Fainelli { 4, 0x80, "RxAlignmentErrors" }, 155967dd82fSFlorian Fainelli { 4, 0x84, "RxFCSErrors" }, 156967dd82fSFlorian Fainelli { 8, 0x88, "RxGoodOctets" }, 157967dd82fSFlorian Fainelli { 4, 0x90, "RxDropPkts" }, 158967dd82fSFlorian Fainelli { 4, 0x94, "RxUnicastPkts" }, 159967dd82fSFlorian Fainelli { 4, 0x98, "RxMulticastPkts" }, 160967dd82fSFlorian Fainelli { 4, 0x9c, "RxBroadcastPkts" }, 161967dd82fSFlorian Fainelli { 4, 0xa0, "RxSAChanges" }, 162967dd82fSFlorian Fainelli { 4, 0xa4, "RxFragments" }, 163967dd82fSFlorian Fainelli { 4, 0xa8, "RxJumboPkts" }, 164967dd82fSFlorian Fainelli { 4, 0xac, "RxSymbolErrors" }, 165967dd82fSFlorian Fainelli { 4, 0xc0, "RxDiscarded" }, 166967dd82fSFlorian Fainelli }; 167967dd82fSFlorian Fainelli 168967dd82fSFlorian Fainelli #define B53_MIBS_SIZE ARRAY_SIZE(b53_mibs) 169967dd82fSFlorian Fainelli 170bde5d132SFlorian Fainelli static const struct b53_mib_desc b53_mibs_58xx[] = { 171bde5d132SFlorian Fainelli { 8, 0x00, "TxOctets" }, 172bde5d132SFlorian Fainelli { 4, 0x08, "TxDropPkts" }, 173bde5d132SFlorian Fainelli { 4, 0x0c, "TxQPKTQ0" }, 174bde5d132SFlorian Fainelli { 4, 0x10, "TxBroadcastPkts" }, 175bde5d132SFlorian Fainelli { 4, 0x14, "TxMulticastPkts" }, 176bde5d132SFlorian Fainelli { 4, 0x18, "TxUnicastPKts" }, 177bde5d132SFlorian Fainelli { 4, 0x1c, "TxCollisions" }, 178bde5d132SFlorian Fainelli { 4, 0x20, "TxSingleCollision" }, 179bde5d132SFlorian Fainelli { 4, 0x24, "TxMultipleCollision" }, 180bde5d132SFlorian Fainelli { 4, 0x28, "TxDeferredCollision" }, 181bde5d132SFlorian Fainelli { 4, 0x2c, "TxLateCollision" }, 182bde5d132SFlorian Fainelli { 4, 0x30, "TxExcessiveCollision" }, 183bde5d132SFlorian Fainelli { 4, 0x34, "TxFrameInDisc" }, 184bde5d132SFlorian Fainelli { 4, 0x38, "TxPausePkts" }, 185bde5d132SFlorian Fainelli { 4, 0x3c, "TxQPKTQ1" }, 186bde5d132SFlorian Fainelli { 4, 0x40, "TxQPKTQ2" }, 187bde5d132SFlorian Fainelli { 4, 0x44, "TxQPKTQ3" }, 188bde5d132SFlorian Fainelli { 4, 0x48, "TxQPKTQ4" }, 189bde5d132SFlorian Fainelli { 4, 0x4c, "TxQPKTQ5" }, 190bde5d132SFlorian Fainelli { 8, 0x50, "RxOctets" }, 191bde5d132SFlorian Fainelli { 4, 0x58, "RxUndersizePkts" }, 192bde5d132SFlorian Fainelli { 4, 0x5c, "RxPausePkts" }, 193bde5d132SFlorian Fainelli { 4, 0x60, "RxPkts64Octets" }, 194bde5d132SFlorian Fainelli { 4, 0x64, "RxPkts65to127Octets" }, 195bde5d132SFlorian Fainelli { 4, 0x68, "RxPkts128to255Octets" }, 196bde5d132SFlorian Fainelli { 4, 0x6c, "RxPkts256to511Octets" }, 197bde5d132SFlorian Fainelli { 4, 0x70, "RxPkts512to1023Octets" }, 198bde5d132SFlorian Fainelli { 4, 0x74, "RxPkts1024toMaxPktsOctets" }, 199bde5d132SFlorian Fainelli { 4, 0x78, "RxOversizePkts" }, 200bde5d132SFlorian Fainelli { 4, 0x7c, "RxJabbers" }, 201bde5d132SFlorian Fainelli { 4, 0x80, "RxAlignmentErrors" }, 202bde5d132SFlorian Fainelli { 4, 0x84, "RxFCSErrors" }, 203bde5d132SFlorian Fainelli { 8, 0x88, "RxGoodOctets" }, 204bde5d132SFlorian Fainelli { 4, 0x90, "RxDropPkts" }, 205bde5d132SFlorian Fainelli { 4, 0x94, "RxUnicastPkts" }, 206bde5d132SFlorian Fainelli { 4, 0x98, "RxMulticastPkts" }, 207bde5d132SFlorian Fainelli { 4, 0x9c, "RxBroadcastPkts" }, 208bde5d132SFlorian Fainelli { 4, 0xa0, "RxSAChanges" }, 209bde5d132SFlorian Fainelli { 4, 0xa4, "RxFragments" }, 210bde5d132SFlorian Fainelli { 4, 0xa8, "RxJumboPkt" }, 211bde5d132SFlorian Fainelli { 4, 0xac, "RxSymblErr" }, 212bde5d132SFlorian Fainelli { 4, 0xb0, "InRangeErrCount" }, 213bde5d132SFlorian Fainelli { 4, 0xb4, "OutRangeErrCount" }, 214bde5d132SFlorian Fainelli { 4, 0xb8, "EEELpiEvent" }, 215bde5d132SFlorian Fainelli { 4, 0xbc, "EEELpiDuration" }, 216bde5d132SFlorian Fainelli { 4, 0xc0, "RxDiscard" }, 217bde5d132SFlorian Fainelli { 4, 0xc8, "TxQPKTQ6" }, 218bde5d132SFlorian Fainelli { 4, 0xcc, "TxQPKTQ7" }, 219bde5d132SFlorian Fainelli { 4, 0xd0, "TxPkts64Octets" }, 220bde5d132SFlorian Fainelli { 4, 0xd4, "TxPkts65to127Octets" }, 221bde5d132SFlorian Fainelli { 4, 0xd8, "TxPkts128to255Octets" }, 222bde5d132SFlorian Fainelli { 4, 0xdc, "TxPkts256to511Ocets" }, 223bde5d132SFlorian Fainelli { 4, 0xe0, "TxPkts512to1023Ocets" }, 224bde5d132SFlorian Fainelli { 4, 0xe4, "TxPkts1024toMaxPktOcets" }, 225bde5d132SFlorian Fainelli }; 226bde5d132SFlorian Fainelli 227bde5d132SFlorian Fainelli #define B53_MIBS_58XX_SIZE ARRAY_SIZE(b53_mibs_58xx) 228bde5d132SFlorian Fainelli 229967dd82fSFlorian Fainelli static int b53_do_vlan_op(struct b53_device *dev, u8 op) 230967dd82fSFlorian Fainelli { 231967dd82fSFlorian Fainelli unsigned int i; 232967dd82fSFlorian Fainelli 233967dd82fSFlorian Fainelli b53_write8(dev, B53_ARLIO_PAGE, dev->vta_regs[0], VTA_START_CMD | op); 234967dd82fSFlorian Fainelli 235967dd82fSFlorian Fainelli for (i = 0; i < 10; i++) { 236967dd82fSFlorian Fainelli u8 vta; 237967dd82fSFlorian Fainelli 238967dd82fSFlorian Fainelli b53_read8(dev, B53_ARLIO_PAGE, dev->vta_regs[0], &vta); 239967dd82fSFlorian Fainelli if (!(vta & VTA_START_CMD)) 240967dd82fSFlorian Fainelli return 0; 241967dd82fSFlorian Fainelli 242967dd82fSFlorian Fainelli usleep_range(100, 200); 243967dd82fSFlorian Fainelli } 244967dd82fSFlorian Fainelli 245967dd82fSFlorian Fainelli return -EIO; 246967dd82fSFlorian Fainelli } 247967dd82fSFlorian Fainelli 248a2482d2cSFlorian Fainelli static void b53_set_vlan_entry(struct b53_device *dev, u16 vid, 249a2482d2cSFlorian Fainelli struct b53_vlan *vlan) 250967dd82fSFlorian Fainelli { 251967dd82fSFlorian Fainelli if (is5325(dev)) { 252967dd82fSFlorian Fainelli u32 entry = 0; 253967dd82fSFlorian Fainelli 254a2482d2cSFlorian Fainelli if (vlan->members) { 255a2482d2cSFlorian Fainelli entry = ((vlan->untag & VA_UNTAG_MASK_25) << 256a2482d2cSFlorian Fainelli VA_UNTAG_S_25) | vlan->members; 257967dd82fSFlorian Fainelli if (dev->core_rev >= 3) 258967dd82fSFlorian Fainelli entry |= VA_VALID_25_R4 | vid << VA_VID_HIGH_S; 259967dd82fSFlorian Fainelli else 260967dd82fSFlorian Fainelli entry |= VA_VALID_25; 261967dd82fSFlorian Fainelli } 262967dd82fSFlorian Fainelli 263967dd82fSFlorian Fainelli b53_write32(dev, B53_VLAN_PAGE, B53_VLAN_WRITE_25, entry); 264967dd82fSFlorian Fainelli b53_write16(dev, B53_VLAN_PAGE, B53_VLAN_TABLE_ACCESS_25, vid | 265967dd82fSFlorian Fainelli VTA_RW_STATE_WR | VTA_RW_OP_EN); 266967dd82fSFlorian Fainelli } else if (is5365(dev)) { 267967dd82fSFlorian Fainelli u16 entry = 0; 268967dd82fSFlorian Fainelli 269a2482d2cSFlorian Fainelli if (vlan->members) 270a2482d2cSFlorian Fainelli entry = ((vlan->untag & VA_UNTAG_MASK_65) << 271a2482d2cSFlorian Fainelli VA_UNTAG_S_65) | vlan->members | VA_VALID_65; 272967dd82fSFlorian Fainelli 273967dd82fSFlorian Fainelli b53_write16(dev, B53_VLAN_PAGE, B53_VLAN_WRITE_65, entry); 274967dd82fSFlorian Fainelli b53_write16(dev, B53_VLAN_PAGE, B53_VLAN_TABLE_ACCESS_65, vid | 275967dd82fSFlorian Fainelli VTA_RW_STATE_WR | VTA_RW_OP_EN); 276967dd82fSFlorian Fainelli } else { 277967dd82fSFlorian Fainelli b53_write16(dev, B53_ARLIO_PAGE, dev->vta_regs[1], vid); 278967dd82fSFlorian Fainelli b53_write32(dev, B53_ARLIO_PAGE, dev->vta_regs[2], 279a2482d2cSFlorian Fainelli (vlan->untag << VTE_UNTAG_S) | vlan->members); 280967dd82fSFlorian Fainelli 281967dd82fSFlorian Fainelli b53_do_vlan_op(dev, VTA_CMD_WRITE); 282967dd82fSFlorian Fainelli } 283a2482d2cSFlorian Fainelli 284a2482d2cSFlorian Fainelli dev_dbg(dev->ds->dev, "VID: %d, members: 0x%04x, untag: 0x%04x\n", 285a2482d2cSFlorian Fainelli vid, vlan->members, vlan->untag); 286967dd82fSFlorian Fainelli } 287967dd82fSFlorian Fainelli 288a2482d2cSFlorian Fainelli static void b53_get_vlan_entry(struct b53_device *dev, u16 vid, 289a2482d2cSFlorian Fainelli struct b53_vlan *vlan) 290a2482d2cSFlorian Fainelli { 291a2482d2cSFlorian Fainelli if (is5325(dev)) { 292a2482d2cSFlorian Fainelli u32 entry = 0; 293a2482d2cSFlorian Fainelli 294a2482d2cSFlorian Fainelli b53_write16(dev, B53_VLAN_PAGE, B53_VLAN_TABLE_ACCESS_25, vid | 295a2482d2cSFlorian Fainelli VTA_RW_STATE_RD | VTA_RW_OP_EN); 296a2482d2cSFlorian Fainelli b53_read32(dev, B53_VLAN_PAGE, B53_VLAN_WRITE_25, &entry); 297a2482d2cSFlorian Fainelli 298a2482d2cSFlorian Fainelli if (dev->core_rev >= 3) 299a2482d2cSFlorian Fainelli vlan->valid = !!(entry & VA_VALID_25_R4); 300a2482d2cSFlorian Fainelli else 301a2482d2cSFlorian Fainelli vlan->valid = !!(entry & VA_VALID_25); 302a2482d2cSFlorian Fainelli vlan->members = entry & VA_MEMBER_MASK; 303a2482d2cSFlorian Fainelli vlan->untag = (entry >> VA_UNTAG_S_25) & VA_UNTAG_MASK_25; 304a2482d2cSFlorian Fainelli 305a2482d2cSFlorian Fainelli } else if (is5365(dev)) { 306a2482d2cSFlorian Fainelli u16 entry = 0; 307a2482d2cSFlorian Fainelli 308a2482d2cSFlorian Fainelli b53_write16(dev, B53_VLAN_PAGE, B53_VLAN_TABLE_ACCESS_65, vid | 309a2482d2cSFlorian Fainelli VTA_RW_STATE_WR | VTA_RW_OP_EN); 310a2482d2cSFlorian Fainelli b53_read16(dev, B53_VLAN_PAGE, B53_VLAN_WRITE_65, &entry); 311a2482d2cSFlorian Fainelli 312a2482d2cSFlorian Fainelli vlan->valid = !!(entry & VA_VALID_65); 313a2482d2cSFlorian Fainelli vlan->members = entry & VA_MEMBER_MASK; 314a2482d2cSFlorian Fainelli vlan->untag = (entry >> VA_UNTAG_S_65) & VA_UNTAG_MASK_65; 315a2482d2cSFlorian Fainelli } else { 316a2482d2cSFlorian Fainelli u32 entry = 0; 317a2482d2cSFlorian Fainelli 318a2482d2cSFlorian Fainelli b53_write16(dev, B53_ARLIO_PAGE, dev->vta_regs[1], vid); 319a2482d2cSFlorian Fainelli b53_do_vlan_op(dev, VTA_CMD_READ); 320a2482d2cSFlorian Fainelli b53_read32(dev, B53_ARLIO_PAGE, dev->vta_regs[2], &entry); 321a2482d2cSFlorian Fainelli vlan->members = entry & VTE_MEMBERS; 322a2482d2cSFlorian Fainelli vlan->untag = (entry >> VTE_UNTAG_S) & VTE_MEMBERS; 323a2482d2cSFlorian Fainelli vlan->valid = true; 324a2482d2cSFlorian Fainelli } 325a2482d2cSFlorian Fainelli } 326a2482d2cSFlorian Fainelli 327a2482d2cSFlorian Fainelli static void b53_set_forwarding(struct b53_device *dev, int enable) 328967dd82fSFlorian Fainelli { 329967dd82fSFlorian Fainelli u8 mgmt; 330967dd82fSFlorian Fainelli 331967dd82fSFlorian Fainelli b53_read8(dev, B53_CTRL_PAGE, B53_SWITCH_MODE, &mgmt); 332967dd82fSFlorian Fainelli 333967dd82fSFlorian Fainelli if (enable) 334967dd82fSFlorian Fainelli mgmt |= SM_SW_FWD_EN; 335967dd82fSFlorian Fainelli else 336967dd82fSFlorian Fainelli mgmt &= ~SM_SW_FWD_EN; 337967dd82fSFlorian Fainelli 338967dd82fSFlorian Fainelli b53_write8(dev, B53_CTRL_PAGE, B53_SWITCH_MODE, mgmt); 339967dd82fSFlorian Fainelli } 340967dd82fSFlorian Fainelli 341a2482d2cSFlorian Fainelli static void b53_enable_vlan(struct b53_device *dev, bool enable) 342967dd82fSFlorian Fainelli { 343967dd82fSFlorian Fainelli u8 mgmt, vc0, vc1, vc4 = 0, vc5; 344967dd82fSFlorian Fainelli 345967dd82fSFlorian Fainelli b53_read8(dev, B53_CTRL_PAGE, B53_SWITCH_MODE, &mgmt); 346967dd82fSFlorian Fainelli b53_read8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL0, &vc0); 347967dd82fSFlorian Fainelli b53_read8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL1, &vc1); 348967dd82fSFlorian Fainelli 349967dd82fSFlorian Fainelli if (is5325(dev) || is5365(dev)) { 350967dd82fSFlorian Fainelli b53_read8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL4_25, &vc4); 351967dd82fSFlorian Fainelli b53_read8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL5_25, &vc5); 352967dd82fSFlorian Fainelli } else if (is63xx(dev)) { 353967dd82fSFlorian Fainelli b53_read8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL4_63XX, &vc4); 354967dd82fSFlorian Fainelli b53_read8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL5_63XX, &vc5); 355967dd82fSFlorian Fainelli } else { 356967dd82fSFlorian Fainelli b53_read8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL4, &vc4); 357967dd82fSFlorian Fainelli b53_read8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL5, &vc5); 358967dd82fSFlorian Fainelli } 359967dd82fSFlorian Fainelli 360967dd82fSFlorian Fainelli mgmt &= ~SM_SW_FWD_MODE; 361967dd82fSFlorian Fainelli 362967dd82fSFlorian Fainelli if (enable) { 363967dd82fSFlorian Fainelli vc0 |= VC0_VLAN_EN | VC0_VID_CHK_EN | VC0_VID_HASH_VID; 364967dd82fSFlorian Fainelli vc1 |= VC1_RX_MCST_UNTAG_EN | VC1_RX_MCST_FWD_EN; 365967dd82fSFlorian Fainelli vc4 &= ~VC4_ING_VID_CHECK_MASK; 366967dd82fSFlorian Fainelli vc4 |= VC4_ING_VID_VIO_DROP << VC4_ING_VID_CHECK_S; 367967dd82fSFlorian Fainelli vc5 |= VC5_DROP_VTABLE_MISS; 368967dd82fSFlorian Fainelli 369967dd82fSFlorian Fainelli if (is5325(dev)) 370967dd82fSFlorian Fainelli vc0 &= ~VC0_RESERVED_1; 371967dd82fSFlorian Fainelli 372967dd82fSFlorian Fainelli if (is5325(dev) || is5365(dev)) 373967dd82fSFlorian Fainelli vc1 |= VC1_RX_MCST_TAG_EN; 374967dd82fSFlorian Fainelli 375967dd82fSFlorian Fainelli } else { 376967dd82fSFlorian Fainelli vc0 &= ~(VC0_VLAN_EN | VC0_VID_CHK_EN | VC0_VID_HASH_VID); 377967dd82fSFlorian Fainelli vc1 &= ~(VC1_RX_MCST_UNTAG_EN | VC1_RX_MCST_FWD_EN); 378967dd82fSFlorian Fainelli vc4 &= ~VC4_ING_VID_CHECK_MASK; 379967dd82fSFlorian Fainelli vc5 &= ~VC5_DROP_VTABLE_MISS; 380967dd82fSFlorian Fainelli 381967dd82fSFlorian Fainelli if (is5325(dev) || is5365(dev)) 382967dd82fSFlorian Fainelli vc4 |= VC4_ING_VID_VIO_FWD << VC4_ING_VID_CHECK_S; 383967dd82fSFlorian Fainelli else 384967dd82fSFlorian Fainelli vc4 |= VC4_ING_VID_VIO_TO_IMP << VC4_ING_VID_CHECK_S; 385967dd82fSFlorian Fainelli 386967dd82fSFlorian Fainelli if (is5325(dev) || is5365(dev)) 387967dd82fSFlorian Fainelli vc1 &= ~VC1_RX_MCST_TAG_EN; 388a2482d2cSFlorian Fainelli } 389967dd82fSFlorian Fainelli 390967dd82fSFlorian Fainelli if (!is5325(dev) && !is5365(dev)) 391967dd82fSFlorian Fainelli vc5 &= ~VC5_VID_FFF_EN; 392967dd82fSFlorian Fainelli 393967dd82fSFlorian Fainelli b53_write8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL0, vc0); 394967dd82fSFlorian Fainelli b53_write8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL1, vc1); 395967dd82fSFlorian Fainelli 396967dd82fSFlorian Fainelli if (is5325(dev) || is5365(dev)) { 397967dd82fSFlorian Fainelli /* enable the high 8 bit vid check on 5325 */ 398967dd82fSFlorian Fainelli if (is5325(dev) && enable) 399967dd82fSFlorian Fainelli b53_write8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL3, 400967dd82fSFlorian Fainelli VC3_HIGH_8BIT_EN); 401967dd82fSFlorian Fainelli else 402967dd82fSFlorian Fainelli b53_write8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL3, 0); 403967dd82fSFlorian Fainelli 404967dd82fSFlorian Fainelli b53_write8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL4_25, vc4); 405967dd82fSFlorian Fainelli b53_write8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL5_25, vc5); 406967dd82fSFlorian Fainelli } else if (is63xx(dev)) { 407967dd82fSFlorian Fainelli b53_write16(dev, B53_VLAN_PAGE, B53_VLAN_CTRL3_63XX, 0); 408967dd82fSFlorian Fainelli b53_write8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL4_63XX, vc4); 409967dd82fSFlorian Fainelli b53_write8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL5_63XX, vc5); 410967dd82fSFlorian Fainelli } else { 411967dd82fSFlorian Fainelli b53_write16(dev, B53_VLAN_PAGE, B53_VLAN_CTRL3, 0); 412967dd82fSFlorian Fainelli b53_write8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL4, vc4); 413967dd82fSFlorian Fainelli b53_write8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL5, vc5); 414967dd82fSFlorian Fainelli } 415967dd82fSFlorian Fainelli 416967dd82fSFlorian Fainelli b53_write8(dev, B53_CTRL_PAGE, B53_SWITCH_MODE, mgmt); 417967dd82fSFlorian Fainelli } 418967dd82fSFlorian Fainelli 419967dd82fSFlorian Fainelli static int b53_set_jumbo(struct b53_device *dev, bool enable, bool allow_10_100) 420967dd82fSFlorian Fainelli { 421967dd82fSFlorian Fainelli u32 port_mask = 0; 422967dd82fSFlorian Fainelli u16 max_size = JMS_MIN_SIZE; 423967dd82fSFlorian Fainelli 424967dd82fSFlorian Fainelli if (is5325(dev) || is5365(dev)) 425967dd82fSFlorian Fainelli return -EINVAL; 426967dd82fSFlorian Fainelli 427967dd82fSFlorian Fainelli if (enable) { 428967dd82fSFlorian Fainelli port_mask = dev->enabled_ports; 429967dd82fSFlorian Fainelli max_size = JMS_MAX_SIZE; 430967dd82fSFlorian Fainelli if (allow_10_100) 431967dd82fSFlorian Fainelli port_mask |= JPM_10_100_JUMBO_EN; 432967dd82fSFlorian Fainelli } 433967dd82fSFlorian Fainelli 434967dd82fSFlorian Fainelli b53_write32(dev, B53_JUMBO_PAGE, dev->jumbo_pm_reg, port_mask); 435967dd82fSFlorian Fainelli return b53_write16(dev, B53_JUMBO_PAGE, dev->jumbo_size_reg, max_size); 436967dd82fSFlorian Fainelli } 437967dd82fSFlorian Fainelli 438ff39c2d6SFlorian Fainelli static int b53_flush_arl(struct b53_device *dev, u8 mask) 439967dd82fSFlorian Fainelli { 440967dd82fSFlorian Fainelli unsigned int i; 441967dd82fSFlorian Fainelli 442967dd82fSFlorian Fainelli b53_write8(dev, B53_CTRL_PAGE, B53_FAST_AGE_CTRL, 443ff39c2d6SFlorian Fainelli FAST_AGE_DONE | FAST_AGE_DYNAMIC | mask); 444967dd82fSFlorian Fainelli 445967dd82fSFlorian Fainelli for (i = 0; i < 10; i++) { 446967dd82fSFlorian Fainelli u8 fast_age_ctrl; 447967dd82fSFlorian Fainelli 448967dd82fSFlorian Fainelli b53_read8(dev, B53_CTRL_PAGE, B53_FAST_AGE_CTRL, 449967dd82fSFlorian Fainelli &fast_age_ctrl); 450967dd82fSFlorian Fainelli 451967dd82fSFlorian Fainelli if (!(fast_age_ctrl & FAST_AGE_DONE)) 452967dd82fSFlorian Fainelli goto out; 453967dd82fSFlorian Fainelli 454967dd82fSFlorian Fainelli msleep(1); 455967dd82fSFlorian Fainelli } 456967dd82fSFlorian Fainelli 457967dd82fSFlorian Fainelli return -ETIMEDOUT; 458967dd82fSFlorian Fainelli out: 459967dd82fSFlorian Fainelli /* Only age dynamic entries (default behavior) */ 460967dd82fSFlorian Fainelli b53_write8(dev, B53_CTRL_PAGE, B53_FAST_AGE_CTRL, FAST_AGE_DYNAMIC); 461967dd82fSFlorian Fainelli return 0; 462967dd82fSFlorian Fainelli } 463967dd82fSFlorian Fainelli 464ff39c2d6SFlorian Fainelli static int b53_fast_age_port(struct b53_device *dev, int port) 465ff39c2d6SFlorian Fainelli { 466ff39c2d6SFlorian Fainelli b53_write8(dev, B53_CTRL_PAGE, B53_FAST_AGE_PORT_CTRL, port); 467ff39c2d6SFlorian Fainelli 468ff39c2d6SFlorian Fainelli return b53_flush_arl(dev, FAST_AGE_PORT); 469ff39c2d6SFlorian Fainelli } 470ff39c2d6SFlorian Fainelli 471a2482d2cSFlorian Fainelli static int b53_fast_age_vlan(struct b53_device *dev, u16 vid) 472a2482d2cSFlorian Fainelli { 473a2482d2cSFlorian Fainelli b53_write16(dev, B53_CTRL_PAGE, B53_FAST_AGE_VID_CTRL, vid); 474a2482d2cSFlorian Fainelli 475a2482d2cSFlorian Fainelli return b53_flush_arl(dev, FAST_AGE_VLAN); 476a2482d2cSFlorian Fainelli } 477a2482d2cSFlorian Fainelli 478ff39c2d6SFlorian Fainelli static void b53_imp_vlan_setup(struct dsa_switch *ds, int cpu_port) 479ff39c2d6SFlorian Fainelli { 48004bed143SVivien Didelot struct b53_device *dev = ds->priv; 481ff39c2d6SFlorian Fainelli unsigned int i; 482ff39c2d6SFlorian Fainelli u16 pvlan; 483ff39c2d6SFlorian Fainelli 484ff39c2d6SFlorian Fainelli /* Enable the IMP port to be in the same VLAN as the other ports 485ff39c2d6SFlorian Fainelli * on a per-port basis such that we only have Port i and IMP in 486ff39c2d6SFlorian Fainelli * the same VLAN. 487ff39c2d6SFlorian Fainelli */ 488ff39c2d6SFlorian Fainelli b53_for_each_port(dev, i) { 489ff39c2d6SFlorian Fainelli b53_read16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(i), &pvlan); 490ff39c2d6SFlorian Fainelli pvlan |= BIT(cpu_port); 491ff39c2d6SFlorian Fainelli b53_write16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(i), pvlan); 492ff39c2d6SFlorian Fainelli } 493ff39c2d6SFlorian Fainelli } 494ff39c2d6SFlorian Fainelli 495967dd82fSFlorian Fainelli static int b53_enable_port(struct dsa_switch *ds, int port, 496967dd82fSFlorian Fainelli struct phy_device *phy) 497967dd82fSFlorian Fainelli { 49804bed143SVivien Didelot struct b53_device *dev = ds->priv; 499ff39c2d6SFlorian Fainelli unsigned int cpu_port = dev->cpu_port; 500ff39c2d6SFlorian Fainelli u16 pvlan; 501967dd82fSFlorian Fainelli 502967dd82fSFlorian Fainelli /* Clear the Rx and Tx disable bits and set to no spanning tree */ 503967dd82fSFlorian Fainelli b53_write8(dev, B53_CTRL_PAGE, B53_PORT_CTRL(port), 0); 504967dd82fSFlorian Fainelli 505ff39c2d6SFlorian Fainelli /* Set this port, and only this one to be in the default VLAN, 506ff39c2d6SFlorian Fainelli * if member of a bridge, restore its membership prior to 507ff39c2d6SFlorian Fainelli * bringing down this port. 508ff39c2d6SFlorian Fainelli */ 509ff39c2d6SFlorian Fainelli b53_read16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(port), &pvlan); 510ff39c2d6SFlorian Fainelli pvlan &= ~0x1ff; 511ff39c2d6SFlorian Fainelli pvlan |= BIT(port); 512ff39c2d6SFlorian Fainelli pvlan |= dev->ports[port].vlan_ctl_mask; 513ff39c2d6SFlorian Fainelli b53_write16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(port), pvlan); 514ff39c2d6SFlorian Fainelli 515ff39c2d6SFlorian Fainelli b53_imp_vlan_setup(ds, cpu_port); 516ff39c2d6SFlorian Fainelli 517967dd82fSFlorian Fainelli return 0; 518967dd82fSFlorian Fainelli } 519967dd82fSFlorian Fainelli 520967dd82fSFlorian Fainelli static void b53_disable_port(struct dsa_switch *ds, int port, 521967dd82fSFlorian Fainelli struct phy_device *phy) 522967dd82fSFlorian Fainelli { 52304bed143SVivien Didelot struct b53_device *dev = ds->priv; 524967dd82fSFlorian Fainelli u8 reg; 525967dd82fSFlorian Fainelli 526967dd82fSFlorian Fainelli /* Disable Tx/Rx for the port */ 527967dd82fSFlorian Fainelli b53_read8(dev, B53_CTRL_PAGE, B53_PORT_CTRL(port), ®); 528967dd82fSFlorian Fainelli reg |= PORT_CTRL_RX_DISABLE | PORT_CTRL_TX_DISABLE; 529967dd82fSFlorian Fainelli b53_write8(dev, B53_CTRL_PAGE, B53_PORT_CTRL(port), reg); 530967dd82fSFlorian Fainelli } 531967dd82fSFlorian Fainelli 532967dd82fSFlorian Fainelli static void b53_enable_cpu_port(struct b53_device *dev) 533967dd82fSFlorian Fainelli { 534967dd82fSFlorian Fainelli unsigned int cpu_port = dev->cpu_port; 535967dd82fSFlorian Fainelli u8 port_ctrl; 536967dd82fSFlorian Fainelli 537967dd82fSFlorian Fainelli /* BCM5325 CPU port is at 8 */ 538967dd82fSFlorian Fainelli if ((is5325(dev) || is5365(dev)) && cpu_port == B53_CPU_PORT_25) 539967dd82fSFlorian Fainelli cpu_port = B53_CPU_PORT; 540967dd82fSFlorian Fainelli 541967dd82fSFlorian Fainelli port_ctrl = PORT_CTRL_RX_BCST_EN | 542967dd82fSFlorian Fainelli PORT_CTRL_RX_MCST_EN | 543967dd82fSFlorian Fainelli PORT_CTRL_RX_UCST_EN; 544967dd82fSFlorian Fainelli b53_write8(dev, B53_CTRL_PAGE, B53_PORT_CTRL(cpu_port), port_ctrl); 545967dd82fSFlorian Fainelli } 546967dd82fSFlorian Fainelli 547967dd82fSFlorian Fainelli static void b53_enable_mib(struct b53_device *dev) 548967dd82fSFlorian Fainelli { 549967dd82fSFlorian Fainelli u8 gc; 550967dd82fSFlorian Fainelli 551967dd82fSFlorian Fainelli b53_read8(dev, B53_MGMT_PAGE, B53_GLOBAL_CONFIG, &gc); 552967dd82fSFlorian Fainelli gc &= ~(GC_RESET_MIB | GC_MIB_AC_EN); 553967dd82fSFlorian Fainelli b53_write8(dev, B53_MGMT_PAGE, B53_GLOBAL_CONFIG, gc); 554967dd82fSFlorian Fainelli } 555967dd82fSFlorian Fainelli 556967dd82fSFlorian Fainelli static int b53_configure_vlan(struct b53_device *dev) 557967dd82fSFlorian Fainelli { 558a2482d2cSFlorian Fainelli struct b53_vlan vl = { 0 }; 559967dd82fSFlorian Fainelli int i; 560967dd82fSFlorian Fainelli 561967dd82fSFlorian Fainelli /* clear all vlan entries */ 562967dd82fSFlorian Fainelli if (is5325(dev) || is5365(dev)) { 563967dd82fSFlorian Fainelli for (i = 1; i < dev->num_vlans; i++) 564a2482d2cSFlorian Fainelli b53_set_vlan_entry(dev, i, &vl); 565967dd82fSFlorian Fainelli } else { 566967dd82fSFlorian Fainelli b53_do_vlan_op(dev, VTA_CMD_CLEAR); 567967dd82fSFlorian Fainelli } 568967dd82fSFlorian Fainelli 569967dd82fSFlorian Fainelli b53_enable_vlan(dev, false); 570967dd82fSFlorian Fainelli 571967dd82fSFlorian Fainelli b53_for_each_port(dev, i) 572967dd82fSFlorian Fainelli b53_write16(dev, B53_VLAN_PAGE, 573967dd82fSFlorian Fainelli B53_VLAN_PORT_DEF_TAG(i), 1); 574967dd82fSFlorian Fainelli 575967dd82fSFlorian Fainelli if (!is5325(dev) && !is5365(dev)) 576967dd82fSFlorian Fainelli b53_set_jumbo(dev, dev->enable_jumbo, false); 577967dd82fSFlorian Fainelli 578967dd82fSFlorian Fainelli return 0; 579967dd82fSFlorian Fainelli } 580967dd82fSFlorian Fainelli 581967dd82fSFlorian Fainelli static void b53_switch_reset_gpio(struct b53_device *dev) 582967dd82fSFlorian Fainelli { 583967dd82fSFlorian Fainelli int gpio = dev->reset_gpio; 584967dd82fSFlorian Fainelli 585967dd82fSFlorian Fainelli if (gpio < 0) 586967dd82fSFlorian Fainelli return; 587967dd82fSFlorian Fainelli 588967dd82fSFlorian Fainelli /* Reset sequence: RESET low(50ms)->high(20ms) 589967dd82fSFlorian Fainelli */ 590967dd82fSFlorian Fainelli gpio_set_value(gpio, 0); 591967dd82fSFlorian Fainelli mdelay(50); 592967dd82fSFlorian Fainelli 593967dd82fSFlorian Fainelli gpio_set_value(gpio, 1); 594967dd82fSFlorian Fainelli mdelay(20); 595967dd82fSFlorian Fainelli 596967dd82fSFlorian Fainelli dev->current_page = 0xff; 597967dd82fSFlorian Fainelli } 598967dd82fSFlorian Fainelli 599967dd82fSFlorian Fainelli static int b53_switch_reset(struct b53_device *dev) 600967dd82fSFlorian Fainelli { 601967dd82fSFlorian Fainelli u8 mgmt; 602967dd82fSFlorian Fainelli 603967dd82fSFlorian Fainelli b53_switch_reset_gpio(dev); 604967dd82fSFlorian Fainelli 605967dd82fSFlorian Fainelli if (is539x(dev)) { 606967dd82fSFlorian Fainelli b53_write8(dev, B53_CTRL_PAGE, B53_SOFTRESET, 0x83); 607967dd82fSFlorian Fainelli b53_write8(dev, B53_CTRL_PAGE, B53_SOFTRESET, 0x00); 608967dd82fSFlorian Fainelli } 609967dd82fSFlorian Fainelli 610967dd82fSFlorian Fainelli b53_read8(dev, B53_CTRL_PAGE, B53_SWITCH_MODE, &mgmt); 611967dd82fSFlorian Fainelli 612967dd82fSFlorian Fainelli if (!(mgmt & SM_SW_FWD_EN)) { 613967dd82fSFlorian Fainelli mgmt &= ~SM_SW_FWD_MODE; 614967dd82fSFlorian Fainelli mgmt |= SM_SW_FWD_EN; 615967dd82fSFlorian Fainelli 616967dd82fSFlorian Fainelli b53_write8(dev, B53_CTRL_PAGE, B53_SWITCH_MODE, mgmt); 617967dd82fSFlorian Fainelli b53_read8(dev, B53_CTRL_PAGE, B53_SWITCH_MODE, &mgmt); 618967dd82fSFlorian Fainelli 619967dd82fSFlorian Fainelli if (!(mgmt & SM_SW_FWD_EN)) { 620967dd82fSFlorian Fainelli dev_err(dev->dev, "Failed to enable switch!\n"); 621967dd82fSFlorian Fainelli return -EINVAL; 622967dd82fSFlorian Fainelli } 623967dd82fSFlorian Fainelli } 624967dd82fSFlorian Fainelli 625967dd82fSFlorian Fainelli b53_enable_mib(dev); 626967dd82fSFlorian Fainelli 627ff39c2d6SFlorian Fainelli return b53_flush_arl(dev, FAST_AGE_STATIC); 628967dd82fSFlorian Fainelli } 629967dd82fSFlorian Fainelli 630967dd82fSFlorian Fainelli static int b53_phy_read16(struct dsa_switch *ds, int addr, int reg) 631967dd82fSFlorian Fainelli { 63204bed143SVivien Didelot struct b53_device *priv = ds->priv; 633967dd82fSFlorian Fainelli u16 value = 0; 634967dd82fSFlorian Fainelli int ret; 635967dd82fSFlorian Fainelli 636967dd82fSFlorian Fainelli if (priv->ops->phy_read16) 637967dd82fSFlorian Fainelli ret = priv->ops->phy_read16(priv, addr, reg, &value); 638967dd82fSFlorian Fainelli else 639967dd82fSFlorian Fainelli ret = b53_read16(priv, B53_PORT_MII_PAGE(addr), 640967dd82fSFlorian Fainelli reg * 2, &value); 641967dd82fSFlorian Fainelli 642967dd82fSFlorian Fainelli return ret ? ret : value; 643967dd82fSFlorian Fainelli } 644967dd82fSFlorian Fainelli 645967dd82fSFlorian Fainelli static int b53_phy_write16(struct dsa_switch *ds, int addr, int reg, u16 val) 646967dd82fSFlorian Fainelli { 64704bed143SVivien Didelot struct b53_device *priv = ds->priv; 648967dd82fSFlorian Fainelli 649967dd82fSFlorian Fainelli if (priv->ops->phy_write16) 650967dd82fSFlorian Fainelli return priv->ops->phy_write16(priv, addr, reg, val); 651967dd82fSFlorian Fainelli 652967dd82fSFlorian Fainelli return b53_write16(priv, B53_PORT_MII_PAGE(addr), reg * 2, val); 653967dd82fSFlorian Fainelli } 654967dd82fSFlorian Fainelli 655967dd82fSFlorian Fainelli static int b53_reset_switch(struct b53_device *priv) 656967dd82fSFlorian Fainelli { 657967dd82fSFlorian Fainelli /* reset vlans */ 658967dd82fSFlorian Fainelli priv->enable_jumbo = false; 659967dd82fSFlorian Fainelli 660a2482d2cSFlorian Fainelli memset(priv->vlans, 0, sizeof(*priv->vlans) * priv->num_vlans); 661967dd82fSFlorian Fainelli memset(priv->ports, 0, sizeof(*priv->ports) * priv->num_ports); 662967dd82fSFlorian Fainelli 663967dd82fSFlorian Fainelli return b53_switch_reset(priv); 664967dd82fSFlorian Fainelli } 665967dd82fSFlorian Fainelli 666967dd82fSFlorian Fainelli static int b53_apply_config(struct b53_device *priv) 667967dd82fSFlorian Fainelli { 668967dd82fSFlorian Fainelli /* disable switching */ 669967dd82fSFlorian Fainelli b53_set_forwarding(priv, 0); 670967dd82fSFlorian Fainelli 671967dd82fSFlorian Fainelli b53_configure_vlan(priv); 672967dd82fSFlorian Fainelli 673967dd82fSFlorian Fainelli /* enable switching */ 674967dd82fSFlorian Fainelli b53_set_forwarding(priv, 1); 675967dd82fSFlorian Fainelli 676967dd82fSFlorian Fainelli return 0; 677967dd82fSFlorian Fainelli } 678967dd82fSFlorian Fainelli 679967dd82fSFlorian Fainelli static void b53_reset_mib(struct b53_device *priv) 680967dd82fSFlorian Fainelli { 681967dd82fSFlorian Fainelli u8 gc; 682967dd82fSFlorian Fainelli 683967dd82fSFlorian Fainelli b53_read8(priv, B53_MGMT_PAGE, B53_GLOBAL_CONFIG, &gc); 684967dd82fSFlorian Fainelli 685967dd82fSFlorian Fainelli b53_write8(priv, B53_MGMT_PAGE, B53_GLOBAL_CONFIG, gc | GC_RESET_MIB); 686967dd82fSFlorian Fainelli msleep(1); 687967dd82fSFlorian Fainelli b53_write8(priv, B53_MGMT_PAGE, B53_GLOBAL_CONFIG, gc & ~GC_RESET_MIB); 688967dd82fSFlorian Fainelli msleep(1); 689967dd82fSFlorian Fainelli } 690967dd82fSFlorian Fainelli 691967dd82fSFlorian Fainelli static const struct b53_mib_desc *b53_get_mib(struct b53_device *dev) 692967dd82fSFlorian Fainelli { 693967dd82fSFlorian Fainelli if (is5365(dev)) 694967dd82fSFlorian Fainelli return b53_mibs_65; 695967dd82fSFlorian Fainelli else if (is63xx(dev)) 696967dd82fSFlorian Fainelli return b53_mibs_63xx; 697bde5d132SFlorian Fainelli else if (is58xx(dev)) 698bde5d132SFlorian Fainelli return b53_mibs_58xx; 699967dd82fSFlorian Fainelli else 700967dd82fSFlorian Fainelli return b53_mibs; 701967dd82fSFlorian Fainelli } 702967dd82fSFlorian Fainelli 703967dd82fSFlorian Fainelli static unsigned int b53_get_mib_size(struct b53_device *dev) 704967dd82fSFlorian Fainelli { 705967dd82fSFlorian Fainelli if (is5365(dev)) 706967dd82fSFlorian Fainelli return B53_MIBS_65_SIZE; 707967dd82fSFlorian Fainelli else if (is63xx(dev)) 708967dd82fSFlorian Fainelli return B53_MIBS_63XX_SIZE; 709bde5d132SFlorian Fainelli else if (is58xx(dev)) 710bde5d132SFlorian Fainelli return B53_MIBS_58XX_SIZE; 711967dd82fSFlorian Fainelli else 712967dd82fSFlorian Fainelli return B53_MIBS_SIZE; 713967dd82fSFlorian Fainelli } 714967dd82fSFlorian Fainelli 715967dd82fSFlorian Fainelli static void b53_get_strings(struct dsa_switch *ds, int port, uint8_t *data) 716967dd82fSFlorian Fainelli { 71704bed143SVivien Didelot struct b53_device *dev = ds->priv; 718967dd82fSFlorian Fainelli const struct b53_mib_desc *mibs = b53_get_mib(dev); 719967dd82fSFlorian Fainelli unsigned int mib_size = b53_get_mib_size(dev); 720967dd82fSFlorian Fainelli unsigned int i; 721967dd82fSFlorian Fainelli 722967dd82fSFlorian Fainelli for (i = 0; i < mib_size; i++) 723967dd82fSFlorian Fainelli memcpy(data + i * ETH_GSTRING_LEN, 724967dd82fSFlorian Fainelli mibs[i].name, ETH_GSTRING_LEN); 725967dd82fSFlorian Fainelli } 726967dd82fSFlorian Fainelli 727967dd82fSFlorian Fainelli static void b53_get_ethtool_stats(struct dsa_switch *ds, int port, 728967dd82fSFlorian Fainelli uint64_t *data) 729967dd82fSFlorian Fainelli { 73004bed143SVivien Didelot struct b53_device *dev = ds->priv; 731967dd82fSFlorian Fainelli const struct b53_mib_desc *mibs = b53_get_mib(dev); 732967dd82fSFlorian Fainelli unsigned int mib_size = b53_get_mib_size(dev); 733967dd82fSFlorian Fainelli const struct b53_mib_desc *s; 734967dd82fSFlorian Fainelli unsigned int i; 735967dd82fSFlorian Fainelli u64 val = 0; 736967dd82fSFlorian Fainelli 737967dd82fSFlorian Fainelli if (is5365(dev) && port == 5) 738967dd82fSFlorian Fainelli port = 8; 739967dd82fSFlorian Fainelli 740967dd82fSFlorian Fainelli mutex_lock(&dev->stats_mutex); 741967dd82fSFlorian Fainelli 742967dd82fSFlorian Fainelli for (i = 0; i < mib_size; i++) { 743967dd82fSFlorian Fainelli s = &mibs[i]; 744967dd82fSFlorian Fainelli 74551dca8a1SFlorian Fainelli if (s->size == 8) { 746967dd82fSFlorian Fainelli b53_read64(dev, B53_MIB_PAGE(port), s->offset, &val); 747967dd82fSFlorian Fainelli } else { 748967dd82fSFlorian Fainelli u32 val32; 749967dd82fSFlorian Fainelli 750967dd82fSFlorian Fainelli b53_read32(dev, B53_MIB_PAGE(port), s->offset, 751967dd82fSFlorian Fainelli &val32); 752967dd82fSFlorian Fainelli val = val32; 753967dd82fSFlorian Fainelli } 754967dd82fSFlorian Fainelli data[i] = (u64)val; 755967dd82fSFlorian Fainelli } 756967dd82fSFlorian Fainelli 757967dd82fSFlorian Fainelli mutex_unlock(&dev->stats_mutex); 758967dd82fSFlorian Fainelli } 759967dd82fSFlorian Fainelli 760967dd82fSFlorian Fainelli static int b53_get_sset_count(struct dsa_switch *ds) 761967dd82fSFlorian Fainelli { 76204bed143SVivien Didelot struct b53_device *dev = ds->priv; 763967dd82fSFlorian Fainelli 764967dd82fSFlorian Fainelli return b53_get_mib_size(dev); 765967dd82fSFlorian Fainelli } 766967dd82fSFlorian Fainelli 767967dd82fSFlorian Fainelli static int b53_setup(struct dsa_switch *ds) 768967dd82fSFlorian Fainelli { 76904bed143SVivien Didelot struct b53_device *dev = ds->priv; 770967dd82fSFlorian Fainelli unsigned int port; 771967dd82fSFlorian Fainelli int ret; 772967dd82fSFlorian Fainelli 773967dd82fSFlorian Fainelli ret = b53_reset_switch(dev); 774967dd82fSFlorian Fainelli if (ret) { 775967dd82fSFlorian Fainelli dev_err(ds->dev, "failed to reset switch\n"); 776967dd82fSFlorian Fainelli return ret; 777967dd82fSFlorian Fainelli } 778967dd82fSFlorian Fainelli 779967dd82fSFlorian Fainelli b53_reset_mib(dev); 780967dd82fSFlorian Fainelli 781967dd82fSFlorian Fainelli ret = b53_apply_config(dev); 782967dd82fSFlorian Fainelli if (ret) 783967dd82fSFlorian Fainelli dev_err(ds->dev, "failed to apply configuration\n"); 784967dd82fSFlorian Fainelli 785967dd82fSFlorian Fainelli for (port = 0; port < dev->num_ports; port++) { 786967dd82fSFlorian Fainelli if (BIT(port) & ds->enabled_port_mask) 787967dd82fSFlorian Fainelli b53_enable_port(ds, port, NULL); 788967dd82fSFlorian Fainelli else if (dsa_is_cpu_port(ds, port)) 789967dd82fSFlorian Fainelli b53_enable_cpu_port(dev); 790967dd82fSFlorian Fainelli else 791967dd82fSFlorian Fainelli b53_disable_port(ds, port, NULL); 792967dd82fSFlorian Fainelli } 793967dd82fSFlorian Fainelli 794967dd82fSFlorian Fainelli return ret; 795967dd82fSFlorian Fainelli } 796967dd82fSFlorian Fainelli 797967dd82fSFlorian Fainelli static void b53_adjust_link(struct dsa_switch *ds, int port, 798967dd82fSFlorian Fainelli struct phy_device *phydev) 799967dd82fSFlorian Fainelli { 80004bed143SVivien Didelot struct b53_device *dev = ds->priv; 801967dd82fSFlorian Fainelli u8 rgmii_ctrl = 0, reg = 0, off; 802967dd82fSFlorian Fainelli 803967dd82fSFlorian Fainelli if (!phy_is_pseudo_fixed_link(phydev)) 804967dd82fSFlorian Fainelli return; 805967dd82fSFlorian Fainelli 806967dd82fSFlorian Fainelli /* Override the port settings */ 807967dd82fSFlorian Fainelli if (port == dev->cpu_port) { 808967dd82fSFlorian Fainelli off = B53_PORT_OVERRIDE_CTRL; 809967dd82fSFlorian Fainelli reg = PORT_OVERRIDE_EN; 810967dd82fSFlorian Fainelli } else { 811967dd82fSFlorian Fainelli off = B53_GMII_PORT_OVERRIDE_CTRL(port); 812967dd82fSFlorian Fainelli reg = GMII_PO_EN; 813967dd82fSFlorian Fainelli } 814967dd82fSFlorian Fainelli 815967dd82fSFlorian Fainelli /* Set the link UP */ 816967dd82fSFlorian Fainelli if (phydev->link) 817967dd82fSFlorian Fainelli reg |= PORT_OVERRIDE_LINK; 818967dd82fSFlorian Fainelli 819967dd82fSFlorian Fainelli if (phydev->duplex == DUPLEX_FULL) 820967dd82fSFlorian Fainelli reg |= PORT_OVERRIDE_FULL_DUPLEX; 821967dd82fSFlorian Fainelli 822967dd82fSFlorian Fainelli switch (phydev->speed) { 823967dd82fSFlorian Fainelli case 2000: 824967dd82fSFlorian Fainelli reg |= PORT_OVERRIDE_SPEED_2000M; 825967dd82fSFlorian Fainelli /* fallthrough */ 826967dd82fSFlorian Fainelli case SPEED_1000: 827967dd82fSFlorian Fainelli reg |= PORT_OVERRIDE_SPEED_1000M; 828967dd82fSFlorian Fainelli break; 829967dd82fSFlorian Fainelli case SPEED_100: 830967dd82fSFlorian Fainelli reg |= PORT_OVERRIDE_SPEED_100M; 831967dd82fSFlorian Fainelli break; 832967dd82fSFlorian Fainelli case SPEED_10: 833967dd82fSFlorian Fainelli reg |= PORT_OVERRIDE_SPEED_10M; 834967dd82fSFlorian Fainelli break; 835967dd82fSFlorian Fainelli default: 836967dd82fSFlorian Fainelli dev_err(ds->dev, "unknown speed: %d\n", phydev->speed); 837967dd82fSFlorian Fainelli return; 838967dd82fSFlorian Fainelli } 839967dd82fSFlorian Fainelli 840967dd82fSFlorian Fainelli /* Enable flow control on BCM5301x's CPU port */ 841967dd82fSFlorian Fainelli if (is5301x(dev) && port == dev->cpu_port) 842967dd82fSFlorian Fainelli reg |= PORT_OVERRIDE_RX_FLOW | PORT_OVERRIDE_TX_FLOW; 843967dd82fSFlorian Fainelli 844967dd82fSFlorian Fainelli if (phydev->pause) { 845967dd82fSFlorian Fainelli if (phydev->asym_pause) 846967dd82fSFlorian Fainelli reg |= PORT_OVERRIDE_TX_FLOW; 847967dd82fSFlorian Fainelli reg |= PORT_OVERRIDE_RX_FLOW; 848967dd82fSFlorian Fainelli } 849967dd82fSFlorian Fainelli 850967dd82fSFlorian Fainelli b53_write8(dev, B53_CTRL_PAGE, off, reg); 851967dd82fSFlorian Fainelli 852967dd82fSFlorian Fainelli if (is531x5(dev) && phy_interface_is_rgmii(phydev)) { 853967dd82fSFlorian Fainelli if (port == 8) 854967dd82fSFlorian Fainelli off = B53_RGMII_CTRL_IMP; 855967dd82fSFlorian Fainelli else 856967dd82fSFlorian Fainelli off = B53_RGMII_CTRL_P(port); 857967dd82fSFlorian Fainelli 858967dd82fSFlorian Fainelli /* Configure the port RGMII clock delay by DLL disabled and 859967dd82fSFlorian Fainelli * tx_clk aligned timing (restoring to reset defaults) 860967dd82fSFlorian Fainelli */ 861967dd82fSFlorian Fainelli b53_read8(dev, B53_CTRL_PAGE, off, &rgmii_ctrl); 862967dd82fSFlorian Fainelli rgmii_ctrl &= ~(RGMII_CTRL_DLL_RXC | RGMII_CTRL_DLL_TXC | 863967dd82fSFlorian Fainelli RGMII_CTRL_TIMING_SEL); 864967dd82fSFlorian Fainelli 865967dd82fSFlorian Fainelli /* PHY_INTERFACE_MODE_RGMII_TXID means TX internal delay, make 866967dd82fSFlorian Fainelli * sure that we enable the port TX clock internal delay to 867967dd82fSFlorian Fainelli * account for this internal delay that is inserted, otherwise 868967dd82fSFlorian Fainelli * the switch won't be able to receive correctly. 869967dd82fSFlorian Fainelli * 870967dd82fSFlorian Fainelli * PHY_INTERFACE_MODE_RGMII means that we are not introducing 871967dd82fSFlorian Fainelli * any delay neither on transmission nor reception, so the 872967dd82fSFlorian Fainelli * BCM53125 must also be configured accordingly to account for 873967dd82fSFlorian Fainelli * the lack of delay and introduce 874967dd82fSFlorian Fainelli * 875967dd82fSFlorian Fainelli * The BCM53125 switch has its RX clock and TX clock control 876967dd82fSFlorian Fainelli * swapped, hence the reason why we modify the TX clock path in 877967dd82fSFlorian Fainelli * the "RGMII" case 878967dd82fSFlorian Fainelli */ 879967dd82fSFlorian Fainelli if (phydev->interface == PHY_INTERFACE_MODE_RGMII_TXID) 880967dd82fSFlorian Fainelli rgmii_ctrl |= RGMII_CTRL_DLL_TXC; 881967dd82fSFlorian Fainelli if (phydev->interface == PHY_INTERFACE_MODE_RGMII) 882967dd82fSFlorian Fainelli rgmii_ctrl |= RGMII_CTRL_DLL_TXC | RGMII_CTRL_DLL_RXC; 883967dd82fSFlorian Fainelli rgmii_ctrl |= RGMII_CTRL_TIMING_SEL; 884967dd82fSFlorian Fainelli b53_write8(dev, B53_CTRL_PAGE, off, rgmii_ctrl); 885967dd82fSFlorian Fainelli 886967dd82fSFlorian Fainelli dev_info(ds->dev, "Configured port %d for %s\n", port, 887967dd82fSFlorian Fainelli phy_modes(phydev->interface)); 888967dd82fSFlorian Fainelli } 889967dd82fSFlorian Fainelli 890967dd82fSFlorian Fainelli /* configure MII port if necessary */ 891967dd82fSFlorian Fainelli if (is5325(dev)) { 892967dd82fSFlorian Fainelli b53_read8(dev, B53_CTRL_PAGE, B53_PORT_OVERRIDE_CTRL, 893967dd82fSFlorian Fainelli ®); 894967dd82fSFlorian Fainelli 895967dd82fSFlorian Fainelli /* reverse mii needs to be enabled */ 896967dd82fSFlorian Fainelli if (!(reg & PORT_OVERRIDE_RV_MII_25)) { 897967dd82fSFlorian Fainelli b53_write8(dev, B53_CTRL_PAGE, B53_PORT_OVERRIDE_CTRL, 898967dd82fSFlorian Fainelli reg | PORT_OVERRIDE_RV_MII_25); 899967dd82fSFlorian Fainelli b53_read8(dev, B53_CTRL_PAGE, B53_PORT_OVERRIDE_CTRL, 900967dd82fSFlorian Fainelli ®); 901967dd82fSFlorian Fainelli 902967dd82fSFlorian Fainelli if (!(reg & PORT_OVERRIDE_RV_MII_25)) { 903967dd82fSFlorian Fainelli dev_err(ds->dev, 904967dd82fSFlorian Fainelli "Failed to enable reverse MII mode\n"); 905967dd82fSFlorian Fainelli return; 906967dd82fSFlorian Fainelli } 907967dd82fSFlorian Fainelli } 908967dd82fSFlorian Fainelli } else if (is5301x(dev)) { 909967dd82fSFlorian Fainelli if (port != dev->cpu_port) { 910967dd82fSFlorian Fainelli u8 po_reg = B53_GMII_PORT_OVERRIDE_CTRL(dev->cpu_port); 911967dd82fSFlorian Fainelli u8 gmii_po; 912967dd82fSFlorian Fainelli 913967dd82fSFlorian Fainelli b53_read8(dev, B53_CTRL_PAGE, po_reg, &gmii_po); 914967dd82fSFlorian Fainelli gmii_po |= GMII_PO_LINK | 915967dd82fSFlorian Fainelli GMII_PO_RX_FLOW | 916967dd82fSFlorian Fainelli GMII_PO_TX_FLOW | 917967dd82fSFlorian Fainelli GMII_PO_EN | 918967dd82fSFlorian Fainelli GMII_PO_SPEED_2000M; 919967dd82fSFlorian Fainelli b53_write8(dev, B53_CTRL_PAGE, po_reg, gmii_po); 920967dd82fSFlorian Fainelli } 921967dd82fSFlorian Fainelli } 922967dd82fSFlorian Fainelli } 923967dd82fSFlorian Fainelli 924a2482d2cSFlorian Fainelli static int b53_vlan_filtering(struct dsa_switch *ds, int port, 925a2482d2cSFlorian Fainelli bool vlan_filtering) 926a2482d2cSFlorian Fainelli { 927a2482d2cSFlorian Fainelli return 0; 928a2482d2cSFlorian Fainelli } 929a2482d2cSFlorian Fainelli 930a2482d2cSFlorian Fainelli static int b53_vlan_prepare(struct dsa_switch *ds, int port, 931a2482d2cSFlorian Fainelli const struct switchdev_obj_port_vlan *vlan, 932a2482d2cSFlorian Fainelli struct switchdev_trans *trans) 933a2482d2cSFlorian Fainelli { 93404bed143SVivien Didelot struct b53_device *dev = ds->priv; 935a2482d2cSFlorian Fainelli 936a2482d2cSFlorian Fainelli if ((is5325(dev) || is5365(dev)) && vlan->vid_begin == 0) 937a2482d2cSFlorian Fainelli return -EOPNOTSUPP; 938a2482d2cSFlorian Fainelli 939a2482d2cSFlorian Fainelli if (vlan->vid_end > dev->num_vlans) 940a2482d2cSFlorian Fainelli return -ERANGE; 941a2482d2cSFlorian Fainelli 942a2482d2cSFlorian Fainelli b53_enable_vlan(dev, true); 943a2482d2cSFlorian Fainelli 944a2482d2cSFlorian Fainelli return 0; 945a2482d2cSFlorian Fainelli } 946a2482d2cSFlorian Fainelli 947a2482d2cSFlorian Fainelli static void b53_vlan_add(struct dsa_switch *ds, int port, 948a2482d2cSFlorian Fainelli const struct switchdev_obj_port_vlan *vlan, 949a2482d2cSFlorian Fainelli struct switchdev_trans *trans) 950a2482d2cSFlorian Fainelli { 95104bed143SVivien Didelot struct b53_device *dev = ds->priv; 952a2482d2cSFlorian Fainelli bool untagged = vlan->flags & BRIDGE_VLAN_INFO_UNTAGGED; 953a2482d2cSFlorian Fainelli bool pvid = vlan->flags & BRIDGE_VLAN_INFO_PVID; 954a2482d2cSFlorian Fainelli unsigned int cpu_port = dev->cpu_port; 955a2482d2cSFlorian Fainelli struct b53_vlan *vl; 956a2482d2cSFlorian Fainelli u16 vid; 957a2482d2cSFlorian Fainelli 958a2482d2cSFlorian Fainelli for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid) { 959a2482d2cSFlorian Fainelli vl = &dev->vlans[vid]; 960a2482d2cSFlorian Fainelli 961a2482d2cSFlorian Fainelli b53_get_vlan_entry(dev, vid, vl); 962a2482d2cSFlorian Fainelli 963a2482d2cSFlorian Fainelli vl->members |= BIT(port) | BIT(cpu_port); 964a2482d2cSFlorian Fainelli if (untagged) 965*e47112d9SFlorian Fainelli vl->untag |= BIT(port); 966a2482d2cSFlorian Fainelli else 967*e47112d9SFlorian Fainelli vl->untag &= ~BIT(port); 968*e47112d9SFlorian Fainelli vl->untag &= ~BIT(cpu_port); 969a2482d2cSFlorian Fainelli 970a2482d2cSFlorian Fainelli b53_set_vlan_entry(dev, vid, vl); 971a2482d2cSFlorian Fainelli b53_fast_age_vlan(dev, vid); 972a2482d2cSFlorian Fainelli } 973a2482d2cSFlorian Fainelli 974a2482d2cSFlorian Fainelli if (pvid) { 975a2482d2cSFlorian Fainelli b53_write16(dev, B53_VLAN_PAGE, B53_VLAN_PORT_DEF_TAG(port), 976a2482d2cSFlorian Fainelli vlan->vid_end); 977a2482d2cSFlorian Fainelli b53_fast_age_vlan(dev, vid); 978a2482d2cSFlorian Fainelli } 979a2482d2cSFlorian Fainelli } 980a2482d2cSFlorian Fainelli 981a2482d2cSFlorian Fainelli static int b53_vlan_del(struct dsa_switch *ds, int port, 982a2482d2cSFlorian Fainelli const struct switchdev_obj_port_vlan *vlan) 983a2482d2cSFlorian Fainelli { 98404bed143SVivien Didelot struct b53_device *dev = ds->priv; 985a2482d2cSFlorian Fainelli bool untagged = vlan->flags & BRIDGE_VLAN_INFO_UNTAGGED; 986a2482d2cSFlorian Fainelli struct b53_vlan *vl; 987a2482d2cSFlorian Fainelli u16 vid; 988a2482d2cSFlorian Fainelli u16 pvid; 989a2482d2cSFlorian Fainelli 990a2482d2cSFlorian Fainelli b53_read16(dev, B53_VLAN_PAGE, B53_VLAN_PORT_DEF_TAG(port), &pvid); 991a2482d2cSFlorian Fainelli 992a2482d2cSFlorian Fainelli for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid) { 993a2482d2cSFlorian Fainelli vl = &dev->vlans[vid]; 994a2482d2cSFlorian Fainelli 995a2482d2cSFlorian Fainelli b53_get_vlan_entry(dev, vid, vl); 996a2482d2cSFlorian Fainelli 997a2482d2cSFlorian Fainelli vl->members &= ~BIT(port); 998a2482d2cSFlorian Fainelli 999a2482d2cSFlorian Fainelli if (pvid == vid) { 1000a2482d2cSFlorian Fainelli if (is5325(dev) || is5365(dev)) 1001a2482d2cSFlorian Fainelli pvid = 1; 1002a2482d2cSFlorian Fainelli else 1003a2482d2cSFlorian Fainelli pvid = 0; 1004a2482d2cSFlorian Fainelli } 1005a2482d2cSFlorian Fainelli 1006*e47112d9SFlorian Fainelli if (untagged) 1007a2482d2cSFlorian Fainelli vl->untag &= ~(BIT(port)); 1008a2482d2cSFlorian Fainelli 1009a2482d2cSFlorian Fainelli b53_set_vlan_entry(dev, vid, vl); 1010a2482d2cSFlorian Fainelli b53_fast_age_vlan(dev, vid); 1011a2482d2cSFlorian Fainelli } 1012a2482d2cSFlorian Fainelli 1013a2482d2cSFlorian Fainelli b53_write16(dev, B53_VLAN_PAGE, B53_VLAN_PORT_DEF_TAG(port), pvid); 1014a2482d2cSFlorian Fainelli b53_fast_age_vlan(dev, pvid); 1015a2482d2cSFlorian Fainelli 1016a2482d2cSFlorian Fainelli return 0; 1017a2482d2cSFlorian Fainelli } 1018a2482d2cSFlorian Fainelli 1019a2482d2cSFlorian Fainelli static int b53_vlan_dump(struct dsa_switch *ds, int port, 1020a2482d2cSFlorian Fainelli struct switchdev_obj_port_vlan *vlan, 1021a2482d2cSFlorian Fainelli int (*cb)(struct switchdev_obj *obj)) 1022a2482d2cSFlorian Fainelli { 102304bed143SVivien Didelot struct b53_device *dev = ds->priv; 1024a2482d2cSFlorian Fainelli u16 vid, vid_start = 0, pvid; 1025a2482d2cSFlorian Fainelli struct b53_vlan *vl; 1026a2482d2cSFlorian Fainelli int err = 0; 1027a2482d2cSFlorian Fainelli 1028a2482d2cSFlorian Fainelli if (is5325(dev) || is5365(dev)) 1029a2482d2cSFlorian Fainelli vid_start = 1; 1030a2482d2cSFlorian Fainelli 1031a2482d2cSFlorian Fainelli b53_read16(dev, B53_VLAN_PAGE, B53_VLAN_PORT_DEF_TAG(port), &pvid); 1032a2482d2cSFlorian Fainelli 1033a2482d2cSFlorian Fainelli /* Use our software cache for dumps, since we do not have any HW 1034a2482d2cSFlorian Fainelli * operation returning only the used/valid VLANs 1035a2482d2cSFlorian Fainelli */ 1036a2482d2cSFlorian Fainelli for (vid = vid_start; vid < dev->num_vlans; vid++) { 1037a2482d2cSFlorian Fainelli vl = &dev->vlans[vid]; 1038a2482d2cSFlorian Fainelli 1039a2482d2cSFlorian Fainelli if (!vl->valid) 1040a2482d2cSFlorian Fainelli continue; 1041a2482d2cSFlorian Fainelli 1042a2482d2cSFlorian Fainelli if (!(vl->members & BIT(port))) 1043a2482d2cSFlorian Fainelli continue; 1044a2482d2cSFlorian Fainelli 1045a2482d2cSFlorian Fainelli vlan->vid_begin = vlan->vid_end = vid; 1046a2482d2cSFlorian Fainelli vlan->flags = 0; 1047a2482d2cSFlorian Fainelli 1048a2482d2cSFlorian Fainelli if (vl->untag & BIT(port)) 1049a2482d2cSFlorian Fainelli vlan->flags |= BRIDGE_VLAN_INFO_UNTAGGED; 1050a2482d2cSFlorian Fainelli if (pvid == vid) 1051a2482d2cSFlorian Fainelli vlan->flags |= BRIDGE_VLAN_INFO_PVID; 1052a2482d2cSFlorian Fainelli 1053a2482d2cSFlorian Fainelli err = cb(&vlan->obj); 1054a2482d2cSFlorian Fainelli if (err) 1055a2482d2cSFlorian Fainelli break; 1056a2482d2cSFlorian Fainelli } 1057a2482d2cSFlorian Fainelli 1058a2482d2cSFlorian Fainelli return err; 1059a2482d2cSFlorian Fainelli } 1060a2482d2cSFlorian Fainelli 10611da6df85SFlorian Fainelli /* Address Resolution Logic routines */ 10621da6df85SFlorian Fainelli static int b53_arl_op_wait(struct b53_device *dev) 10631da6df85SFlorian Fainelli { 10641da6df85SFlorian Fainelli unsigned int timeout = 10; 10651da6df85SFlorian Fainelli u8 reg; 10661da6df85SFlorian Fainelli 10671da6df85SFlorian Fainelli do { 10681da6df85SFlorian Fainelli b53_read8(dev, B53_ARLIO_PAGE, B53_ARLTBL_RW_CTRL, ®); 10691da6df85SFlorian Fainelli if (!(reg & ARLTBL_START_DONE)) 10701da6df85SFlorian Fainelli return 0; 10711da6df85SFlorian Fainelli 10721da6df85SFlorian Fainelli usleep_range(1000, 2000); 10731da6df85SFlorian Fainelli } while (timeout--); 10741da6df85SFlorian Fainelli 10751da6df85SFlorian Fainelli dev_warn(dev->dev, "timeout waiting for ARL to finish: 0x%02x\n", reg); 10761da6df85SFlorian Fainelli 10771da6df85SFlorian Fainelli return -ETIMEDOUT; 10781da6df85SFlorian Fainelli } 10791da6df85SFlorian Fainelli 10801da6df85SFlorian Fainelli static int b53_arl_rw_op(struct b53_device *dev, unsigned int op) 10811da6df85SFlorian Fainelli { 10821da6df85SFlorian Fainelli u8 reg; 10831da6df85SFlorian Fainelli 10841da6df85SFlorian Fainelli if (op > ARLTBL_RW) 10851da6df85SFlorian Fainelli return -EINVAL; 10861da6df85SFlorian Fainelli 10871da6df85SFlorian Fainelli b53_read8(dev, B53_ARLIO_PAGE, B53_ARLTBL_RW_CTRL, ®); 10881da6df85SFlorian Fainelli reg |= ARLTBL_START_DONE; 10891da6df85SFlorian Fainelli if (op) 10901da6df85SFlorian Fainelli reg |= ARLTBL_RW; 10911da6df85SFlorian Fainelli else 10921da6df85SFlorian Fainelli reg &= ~ARLTBL_RW; 10931da6df85SFlorian Fainelli b53_write8(dev, B53_ARLIO_PAGE, B53_ARLTBL_RW_CTRL, reg); 10941da6df85SFlorian Fainelli 10951da6df85SFlorian Fainelli return b53_arl_op_wait(dev); 10961da6df85SFlorian Fainelli } 10971da6df85SFlorian Fainelli 10981da6df85SFlorian Fainelli static int b53_arl_read(struct b53_device *dev, u64 mac, 10991da6df85SFlorian Fainelli u16 vid, struct b53_arl_entry *ent, u8 *idx, 11001da6df85SFlorian Fainelli bool is_valid) 11011da6df85SFlorian Fainelli { 11021da6df85SFlorian Fainelli unsigned int i; 11031da6df85SFlorian Fainelli int ret; 11041da6df85SFlorian Fainelli 11051da6df85SFlorian Fainelli ret = b53_arl_op_wait(dev); 11061da6df85SFlorian Fainelli if (ret) 11071da6df85SFlorian Fainelli return ret; 11081da6df85SFlorian Fainelli 11091da6df85SFlorian Fainelli /* Read the bins */ 11101da6df85SFlorian Fainelli for (i = 0; i < dev->num_arl_entries; i++) { 11111da6df85SFlorian Fainelli u64 mac_vid; 11121da6df85SFlorian Fainelli u32 fwd_entry; 11131da6df85SFlorian Fainelli 11141da6df85SFlorian Fainelli b53_read64(dev, B53_ARLIO_PAGE, 11151da6df85SFlorian Fainelli B53_ARLTBL_MAC_VID_ENTRY(i), &mac_vid); 11161da6df85SFlorian Fainelli b53_read32(dev, B53_ARLIO_PAGE, 11171da6df85SFlorian Fainelli B53_ARLTBL_DATA_ENTRY(i), &fwd_entry); 11181da6df85SFlorian Fainelli b53_arl_to_entry(ent, mac_vid, fwd_entry); 11191da6df85SFlorian Fainelli 11201da6df85SFlorian Fainelli if (!(fwd_entry & ARLTBL_VALID)) 11211da6df85SFlorian Fainelli continue; 11221da6df85SFlorian Fainelli if ((mac_vid & ARLTBL_MAC_MASK) != mac) 11231da6df85SFlorian Fainelli continue; 11241da6df85SFlorian Fainelli *idx = i; 11251da6df85SFlorian Fainelli } 11261da6df85SFlorian Fainelli 11271da6df85SFlorian Fainelli return -ENOENT; 11281da6df85SFlorian Fainelli } 11291da6df85SFlorian Fainelli 11301da6df85SFlorian Fainelli static int b53_arl_op(struct b53_device *dev, int op, int port, 11311da6df85SFlorian Fainelli const unsigned char *addr, u16 vid, bool is_valid) 11321da6df85SFlorian Fainelli { 11331da6df85SFlorian Fainelli struct b53_arl_entry ent; 11341da6df85SFlorian Fainelli u32 fwd_entry; 11351da6df85SFlorian Fainelli u64 mac, mac_vid = 0; 11361da6df85SFlorian Fainelli u8 idx = 0; 11371da6df85SFlorian Fainelli int ret; 11381da6df85SFlorian Fainelli 11391da6df85SFlorian Fainelli /* Convert the array into a 64-bit MAC */ 11401da6df85SFlorian Fainelli mac = b53_mac_to_u64(addr); 11411da6df85SFlorian Fainelli 11421da6df85SFlorian Fainelli /* Perform a read for the given MAC and VID */ 11431da6df85SFlorian Fainelli b53_write48(dev, B53_ARLIO_PAGE, B53_MAC_ADDR_IDX, mac); 11441da6df85SFlorian Fainelli b53_write16(dev, B53_ARLIO_PAGE, B53_VLAN_ID_IDX, vid); 11451da6df85SFlorian Fainelli 11461da6df85SFlorian Fainelli /* Issue a read operation for this MAC */ 11471da6df85SFlorian Fainelli ret = b53_arl_rw_op(dev, 1); 11481da6df85SFlorian Fainelli if (ret) 11491da6df85SFlorian Fainelli return ret; 11501da6df85SFlorian Fainelli 11511da6df85SFlorian Fainelli ret = b53_arl_read(dev, mac, vid, &ent, &idx, is_valid); 11521da6df85SFlorian Fainelli /* If this is a read, just finish now */ 11531da6df85SFlorian Fainelli if (op) 11541da6df85SFlorian Fainelli return ret; 11551da6df85SFlorian Fainelli 11561da6df85SFlorian Fainelli /* We could not find a matching MAC, so reset to a new entry */ 11571da6df85SFlorian Fainelli if (ret) { 11581da6df85SFlorian Fainelli fwd_entry = 0; 11591da6df85SFlorian Fainelli idx = 1; 11601da6df85SFlorian Fainelli } 11611da6df85SFlorian Fainelli 11621da6df85SFlorian Fainelli memset(&ent, 0, sizeof(ent)); 11631da6df85SFlorian Fainelli ent.port = port; 11641da6df85SFlorian Fainelli ent.is_valid = is_valid; 11651da6df85SFlorian Fainelli ent.vid = vid; 11661da6df85SFlorian Fainelli ent.is_static = true; 11671da6df85SFlorian Fainelli memcpy(ent.mac, addr, ETH_ALEN); 11681da6df85SFlorian Fainelli b53_arl_from_entry(&mac_vid, &fwd_entry, &ent); 11691da6df85SFlorian Fainelli 11701da6df85SFlorian Fainelli b53_write64(dev, B53_ARLIO_PAGE, 11711da6df85SFlorian Fainelli B53_ARLTBL_MAC_VID_ENTRY(idx), mac_vid); 11721da6df85SFlorian Fainelli b53_write32(dev, B53_ARLIO_PAGE, 11731da6df85SFlorian Fainelli B53_ARLTBL_DATA_ENTRY(idx), fwd_entry); 11741da6df85SFlorian Fainelli 11751da6df85SFlorian Fainelli return b53_arl_rw_op(dev, 0); 11761da6df85SFlorian Fainelli } 11771da6df85SFlorian Fainelli 11781da6df85SFlorian Fainelli static int b53_fdb_prepare(struct dsa_switch *ds, int port, 11791da6df85SFlorian Fainelli const struct switchdev_obj_port_fdb *fdb, 11801da6df85SFlorian Fainelli struct switchdev_trans *trans) 11811da6df85SFlorian Fainelli { 118204bed143SVivien Didelot struct b53_device *priv = ds->priv; 11831da6df85SFlorian Fainelli 11841da6df85SFlorian Fainelli /* 5325 and 5365 require some more massaging, but could 11851da6df85SFlorian Fainelli * be supported eventually 11861da6df85SFlorian Fainelli */ 11871da6df85SFlorian Fainelli if (is5325(priv) || is5365(priv)) 11881da6df85SFlorian Fainelli return -EOPNOTSUPP; 11891da6df85SFlorian Fainelli 11901da6df85SFlorian Fainelli return 0; 11911da6df85SFlorian Fainelli } 11921da6df85SFlorian Fainelli 11931da6df85SFlorian Fainelli static void b53_fdb_add(struct dsa_switch *ds, int port, 11941da6df85SFlorian Fainelli const struct switchdev_obj_port_fdb *fdb, 11951da6df85SFlorian Fainelli struct switchdev_trans *trans) 11961da6df85SFlorian Fainelli { 119704bed143SVivien Didelot struct b53_device *priv = ds->priv; 11981da6df85SFlorian Fainelli 11991da6df85SFlorian Fainelli if (b53_arl_op(priv, 0, port, fdb->addr, fdb->vid, true)) 12001da6df85SFlorian Fainelli pr_err("%s: failed to add MAC address\n", __func__); 12011da6df85SFlorian Fainelli } 12021da6df85SFlorian Fainelli 12031da6df85SFlorian Fainelli static int b53_fdb_del(struct dsa_switch *ds, int port, 12041da6df85SFlorian Fainelli const struct switchdev_obj_port_fdb *fdb) 12051da6df85SFlorian Fainelli { 120604bed143SVivien Didelot struct b53_device *priv = ds->priv; 12071da6df85SFlorian Fainelli 12081da6df85SFlorian Fainelli return b53_arl_op(priv, 0, port, fdb->addr, fdb->vid, false); 12091da6df85SFlorian Fainelli } 12101da6df85SFlorian Fainelli 12111da6df85SFlorian Fainelli static int b53_arl_search_wait(struct b53_device *dev) 12121da6df85SFlorian Fainelli { 12131da6df85SFlorian Fainelli unsigned int timeout = 1000; 12141da6df85SFlorian Fainelli u8 reg; 12151da6df85SFlorian Fainelli 12161da6df85SFlorian Fainelli do { 12171da6df85SFlorian Fainelli b53_read8(dev, B53_ARLIO_PAGE, B53_ARL_SRCH_CTL, ®); 12181da6df85SFlorian Fainelli if (!(reg & ARL_SRCH_STDN)) 12191da6df85SFlorian Fainelli return 0; 12201da6df85SFlorian Fainelli 12211da6df85SFlorian Fainelli if (reg & ARL_SRCH_VLID) 12221da6df85SFlorian Fainelli return 0; 12231da6df85SFlorian Fainelli 12241da6df85SFlorian Fainelli usleep_range(1000, 2000); 12251da6df85SFlorian Fainelli } while (timeout--); 12261da6df85SFlorian Fainelli 12271da6df85SFlorian Fainelli return -ETIMEDOUT; 12281da6df85SFlorian Fainelli } 12291da6df85SFlorian Fainelli 12301da6df85SFlorian Fainelli static void b53_arl_search_rd(struct b53_device *dev, u8 idx, 12311da6df85SFlorian Fainelli struct b53_arl_entry *ent) 12321da6df85SFlorian Fainelli { 12331da6df85SFlorian Fainelli u64 mac_vid; 12341da6df85SFlorian Fainelli u32 fwd_entry; 12351da6df85SFlorian Fainelli 12361da6df85SFlorian Fainelli b53_read64(dev, B53_ARLIO_PAGE, 12371da6df85SFlorian Fainelli B53_ARL_SRCH_RSTL_MACVID(idx), &mac_vid); 12381da6df85SFlorian Fainelli b53_read32(dev, B53_ARLIO_PAGE, 12391da6df85SFlorian Fainelli B53_ARL_SRCH_RSTL(idx), &fwd_entry); 12401da6df85SFlorian Fainelli b53_arl_to_entry(ent, mac_vid, fwd_entry); 12411da6df85SFlorian Fainelli } 12421da6df85SFlorian Fainelli 12431da6df85SFlorian Fainelli static int b53_fdb_copy(struct net_device *dev, int port, 12441da6df85SFlorian Fainelli const struct b53_arl_entry *ent, 12451da6df85SFlorian Fainelli struct switchdev_obj_port_fdb *fdb, 12461da6df85SFlorian Fainelli int (*cb)(struct switchdev_obj *obj)) 12471da6df85SFlorian Fainelli { 12481da6df85SFlorian Fainelli if (!ent->is_valid) 12491da6df85SFlorian Fainelli return 0; 12501da6df85SFlorian Fainelli 12511da6df85SFlorian Fainelli if (port != ent->port) 12521da6df85SFlorian Fainelli return 0; 12531da6df85SFlorian Fainelli 12541da6df85SFlorian Fainelli ether_addr_copy(fdb->addr, ent->mac); 12551da6df85SFlorian Fainelli fdb->vid = ent->vid; 12561da6df85SFlorian Fainelli fdb->ndm_state = ent->is_static ? NUD_NOARP : NUD_REACHABLE; 12571da6df85SFlorian Fainelli 12581da6df85SFlorian Fainelli return cb(&fdb->obj); 12591da6df85SFlorian Fainelli } 12601da6df85SFlorian Fainelli 12611da6df85SFlorian Fainelli static int b53_fdb_dump(struct dsa_switch *ds, int port, 12621da6df85SFlorian Fainelli struct switchdev_obj_port_fdb *fdb, 12631da6df85SFlorian Fainelli int (*cb)(struct switchdev_obj *obj)) 12641da6df85SFlorian Fainelli { 126504bed143SVivien Didelot struct b53_device *priv = ds->priv; 12661da6df85SFlorian Fainelli struct net_device *dev = ds->ports[port].netdev; 12671da6df85SFlorian Fainelli struct b53_arl_entry results[2]; 12681da6df85SFlorian Fainelli unsigned int count = 0; 12691da6df85SFlorian Fainelli int ret; 12701da6df85SFlorian Fainelli u8 reg; 12711da6df85SFlorian Fainelli 12721da6df85SFlorian Fainelli /* Start search operation */ 12731da6df85SFlorian Fainelli reg = ARL_SRCH_STDN; 12741da6df85SFlorian Fainelli b53_write8(priv, B53_ARLIO_PAGE, B53_ARL_SRCH_CTL, reg); 12751da6df85SFlorian Fainelli 12761da6df85SFlorian Fainelli do { 12771da6df85SFlorian Fainelli ret = b53_arl_search_wait(priv); 12781da6df85SFlorian Fainelli if (ret) 12791da6df85SFlorian Fainelli return ret; 12801da6df85SFlorian Fainelli 12811da6df85SFlorian Fainelli b53_arl_search_rd(priv, 0, &results[0]); 12821da6df85SFlorian Fainelli ret = b53_fdb_copy(dev, port, &results[0], fdb, cb); 12831da6df85SFlorian Fainelli if (ret) 12841da6df85SFlorian Fainelli return ret; 12851da6df85SFlorian Fainelli 12861da6df85SFlorian Fainelli if (priv->num_arl_entries > 2) { 12871da6df85SFlorian Fainelli b53_arl_search_rd(priv, 1, &results[1]); 12881da6df85SFlorian Fainelli ret = b53_fdb_copy(dev, port, &results[1], fdb, cb); 12891da6df85SFlorian Fainelli if (ret) 12901da6df85SFlorian Fainelli return ret; 12911da6df85SFlorian Fainelli 12921da6df85SFlorian Fainelli if (!results[0].is_valid && !results[1].is_valid) 12931da6df85SFlorian Fainelli break; 12941da6df85SFlorian Fainelli } 12951da6df85SFlorian Fainelli 12961da6df85SFlorian Fainelli } while (count++ < 1024); 12971da6df85SFlorian Fainelli 12981da6df85SFlorian Fainelli return 0; 12991da6df85SFlorian Fainelli } 13001da6df85SFlorian Fainelli 1301ff39c2d6SFlorian Fainelli static int b53_br_join(struct dsa_switch *ds, int port, 1302ff39c2d6SFlorian Fainelli struct net_device *bridge) 1303ff39c2d6SFlorian Fainelli { 130404bed143SVivien Didelot struct b53_device *dev = ds->priv; 130548aea33aSFlorian Fainelli s8 cpu_port = ds->dst->cpu_port; 1306ff39c2d6SFlorian Fainelli u16 pvlan, reg; 1307ff39c2d6SFlorian Fainelli unsigned int i; 1308ff39c2d6SFlorian Fainelli 130948aea33aSFlorian Fainelli /* Make this port leave the all VLANs join since we will have proper 131048aea33aSFlorian Fainelli * VLAN entries from now on 131148aea33aSFlorian Fainelli */ 131248aea33aSFlorian Fainelli if (is58xx(dev)) { 131348aea33aSFlorian Fainelli b53_read16(dev, B53_VLAN_PAGE, B53_JOIN_ALL_VLAN_EN, ®); 131448aea33aSFlorian Fainelli reg &= ~BIT(port); 131548aea33aSFlorian Fainelli if ((reg & BIT(cpu_port)) == BIT(cpu_port)) 131648aea33aSFlorian Fainelli reg &= ~BIT(cpu_port); 131748aea33aSFlorian Fainelli b53_write16(dev, B53_VLAN_PAGE, B53_JOIN_ALL_VLAN_EN, reg); 131848aea33aSFlorian Fainelli } 131948aea33aSFlorian Fainelli 1320ff39c2d6SFlorian Fainelli dev->ports[port].bridge_dev = bridge; 1321ff39c2d6SFlorian Fainelli b53_read16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(port), &pvlan); 1322ff39c2d6SFlorian Fainelli 1323ff39c2d6SFlorian Fainelli b53_for_each_port(dev, i) { 1324ff39c2d6SFlorian Fainelli if (dev->ports[i].bridge_dev != bridge) 1325ff39c2d6SFlorian Fainelli continue; 1326ff39c2d6SFlorian Fainelli 1327ff39c2d6SFlorian Fainelli /* Add this local port to the remote port VLAN control 1328ff39c2d6SFlorian Fainelli * membership and update the remote port bitmask 1329ff39c2d6SFlorian Fainelli */ 1330ff39c2d6SFlorian Fainelli b53_read16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(i), ®); 1331ff39c2d6SFlorian Fainelli reg |= BIT(port); 1332ff39c2d6SFlorian Fainelli b53_write16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(i), reg); 1333ff39c2d6SFlorian Fainelli dev->ports[i].vlan_ctl_mask = reg; 1334ff39c2d6SFlorian Fainelli 1335ff39c2d6SFlorian Fainelli pvlan |= BIT(i); 1336ff39c2d6SFlorian Fainelli } 1337ff39c2d6SFlorian Fainelli 1338ff39c2d6SFlorian Fainelli /* Configure the local port VLAN control membership to include 1339ff39c2d6SFlorian Fainelli * remote ports and update the local port bitmask 1340ff39c2d6SFlorian Fainelli */ 1341ff39c2d6SFlorian Fainelli b53_write16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(port), pvlan); 1342ff39c2d6SFlorian Fainelli dev->ports[port].vlan_ctl_mask = pvlan; 1343ff39c2d6SFlorian Fainelli 1344ff39c2d6SFlorian Fainelli return 0; 1345ff39c2d6SFlorian Fainelli } 1346ff39c2d6SFlorian Fainelli 1347ff39c2d6SFlorian Fainelli static void b53_br_leave(struct dsa_switch *ds, int port) 1348ff39c2d6SFlorian Fainelli { 134904bed143SVivien Didelot struct b53_device *dev = ds->priv; 1350ff39c2d6SFlorian Fainelli struct net_device *bridge = dev->ports[port].bridge_dev; 1351a2482d2cSFlorian Fainelli struct b53_vlan *vl = &dev->vlans[0]; 135248aea33aSFlorian Fainelli s8 cpu_port = ds->dst->cpu_port; 1353ff39c2d6SFlorian Fainelli unsigned int i; 1354a2482d2cSFlorian Fainelli u16 pvlan, reg, pvid; 1355ff39c2d6SFlorian Fainelli 1356ff39c2d6SFlorian Fainelli b53_read16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(port), &pvlan); 1357ff39c2d6SFlorian Fainelli 1358ff39c2d6SFlorian Fainelli b53_for_each_port(dev, i) { 1359ff39c2d6SFlorian Fainelli /* Don't touch the remaining ports */ 1360ff39c2d6SFlorian Fainelli if (dev->ports[i].bridge_dev != bridge) 1361ff39c2d6SFlorian Fainelli continue; 1362ff39c2d6SFlorian Fainelli 1363ff39c2d6SFlorian Fainelli b53_read16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(i), ®); 1364ff39c2d6SFlorian Fainelli reg &= ~BIT(port); 1365ff39c2d6SFlorian Fainelli b53_write16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(i), reg); 1366ff39c2d6SFlorian Fainelli dev->ports[port].vlan_ctl_mask = reg; 1367ff39c2d6SFlorian Fainelli 1368ff39c2d6SFlorian Fainelli /* Prevent self removal to preserve isolation */ 1369ff39c2d6SFlorian Fainelli if (port != i) 1370ff39c2d6SFlorian Fainelli pvlan &= ~BIT(i); 1371ff39c2d6SFlorian Fainelli } 1372ff39c2d6SFlorian Fainelli 1373ff39c2d6SFlorian Fainelli b53_write16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(port), pvlan); 1374ff39c2d6SFlorian Fainelli dev->ports[port].vlan_ctl_mask = pvlan; 1375ff39c2d6SFlorian Fainelli dev->ports[port].bridge_dev = NULL; 1376a2482d2cSFlorian Fainelli 1377a2482d2cSFlorian Fainelli if (is5325(dev) || is5365(dev)) 1378a2482d2cSFlorian Fainelli pvid = 1; 1379a2482d2cSFlorian Fainelli else 1380a2482d2cSFlorian Fainelli pvid = 0; 1381a2482d2cSFlorian Fainelli 138248aea33aSFlorian Fainelli /* Make this port join all VLANs without VLAN entries */ 138348aea33aSFlorian Fainelli if (is58xx(dev)) { 138448aea33aSFlorian Fainelli b53_read16(dev, B53_VLAN_PAGE, B53_JOIN_ALL_VLAN_EN, ®); 138548aea33aSFlorian Fainelli reg |= BIT(port); 138648aea33aSFlorian Fainelli if (!(reg & BIT(cpu_port))) 138748aea33aSFlorian Fainelli reg |= BIT(cpu_port); 138848aea33aSFlorian Fainelli b53_write16(dev, B53_VLAN_PAGE, B53_JOIN_ALL_VLAN_EN, reg); 138948aea33aSFlorian Fainelli } else { 1390a2482d2cSFlorian Fainelli b53_get_vlan_entry(dev, pvid, vl); 1391a2482d2cSFlorian Fainelli vl->members |= BIT(port) | BIT(dev->cpu_port); 1392a2482d2cSFlorian Fainelli vl->untag |= BIT(port) | BIT(dev->cpu_port); 1393a2482d2cSFlorian Fainelli b53_set_vlan_entry(dev, pvid, vl); 1394ff39c2d6SFlorian Fainelli } 139548aea33aSFlorian Fainelli } 1396ff39c2d6SFlorian Fainelli 1397597698f1SVivien Didelot static void b53_br_set_stp_state(struct dsa_switch *ds, int port, u8 state) 1398ff39c2d6SFlorian Fainelli { 139904bed143SVivien Didelot struct b53_device *dev = ds->priv; 1400597698f1SVivien Didelot u8 hw_state; 1401ff39c2d6SFlorian Fainelli u8 reg; 1402ff39c2d6SFlorian Fainelli 1403ff39c2d6SFlorian Fainelli switch (state) { 1404ff39c2d6SFlorian Fainelli case BR_STATE_DISABLED: 1405ff39c2d6SFlorian Fainelli hw_state = PORT_CTRL_DIS_STATE; 1406ff39c2d6SFlorian Fainelli break; 1407ff39c2d6SFlorian Fainelli case BR_STATE_LISTENING: 1408ff39c2d6SFlorian Fainelli hw_state = PORT_CTRL_LISTEN_STATE; 1409ff39c2d6SFlorian Fainelli break; 1410ff39c2d6SFlorian Fainelli case BR_STATE_LEARNING: 1411ff39c2d6SFlorian Fainelli hw_state = PORT_CTRL_LEARN_STATE; 1412ff39c2d6SFlorian Fainelli break; 1413ff39c2d6SFlorian Fainelli case BR_STATE_FORWARDING: 1414ff39c2d6SFlorian Fainelli hw_state = PORT_CTRL_FWD_STATE; 1415ff39c2d6SFlorian Fainelli break; 1416ff39c2d6SFlorian Fainelli case BR_STATE_BLOCKING: 1417ff39c2d6SFlorian Fainelli hw_state = PORT_CTRL_BLOCK_STATE; 1418ff39c2d6SFlorian Fainelli break; 1419ff39c2d6SFlorian Fainelli default: 1420ff39c2d6SFlorian Fainelli dev_err(ds->dev, "invalid STP state: %d\n", state); 1421ff39c2d6SFlorian Fainelli return; 1422ff39c2d6SFlorian Fainelli } 1423ff39c2d6SFlorian Fainelli 1424ff39c2d6SFlorian Fainelli b53_read8(dev, B53_CTRL_PAGE, B53_PORT_CTRL(port), ®); 1425ff39c2d6SFlorian Fainelli reg &= ~PORT_CTRL_STP_STATE_MASK; 1426ff39c2d6SFlorian Fainelli reg |= hw_state; 1427ff39c2d6SFlorian Fainelli b53_write8(dev, B53_CTRL_PAGE, B53_PORT_CTRL(port), reg); 1428ff39c2d6SFlorian Fainelli } 1429ff39c2d6SFlorian Fainelli 1430597698f1SVivien Didelot static void b53_br_fast_age(struct dsa_switch *ds, int port) 1431597698f1SVivien Didelot { 1432597698f1SVivien Didelot struct b53_device *dev = ds->priv; 1433597698f1SVivien Didelot 1434597698f1SVivien Didelot if (b53_fast_age_port(dev, port)) 1435597698f1SVivien Didelot dev_err(ds->dev, "fast ageing failed\n"); 1436597698f1SVivien Didelot } 1437597698f1SVivien Didelot 14387b314362SAndrew Lunn static enum dsa_tag_protocol b53_get_tag_protocol(struct dsa_switch *ds) 14397b314362SAndrew Lunn { 14407b314362SAndrew Lunn return DSA_TAG_PROTO_NONE; 14417b314362SAndrew Lunn } 14427b314362SAndrew Lunn 14439d490b4eSVivien Didelot static struct dsa_switch_ops b53_switch_ops = { 14447b314362SAndrew Lunn .get_tag_protocol = b53_get_tag_protocol, 1445967dd82fSFlorian Fainelli .setup = b53_setup, 1446967dd82fSFlorian Fainelli .get_strings = b53_get_strings, 1447967dd82fSFlorian Fainelli .get_ethtool_stats = b53_get_ethtool_stats, 1448967dd82fSFlorian Fainelli .get_sset_count = b53_get_sset_count, 1449967dd82fSFlorian Fainelli .phy_read = b53_phy_read16, 1450967dd82fSFlorian Fainelli .phy_write = b53_phy_write16, 1451967dd82fSFlorian Fainelli .adjust_link = b53_adjust_link, 1452967dd82fSFlorian Fainelli .port_enable = b53_enable_port, 1453967dd82fSFlorian Fainelli .port_disable = b53_disable_port, 1454ff39c2d6SFlorian Fainelli .port_bridge_join = b53_br_join, 1455ff39c2d6SFlorian Fainelli .port_bridge_leave = b53_br_leave, 1456ff39c2d6SFlorian Fainelli .port_stp_state_set = b53_br_set_stp_state, 1457597698f1SVivien Didelot .port_fast_age = b53_br_fast_age, 1458a2482d2cSFlorian Fainelli .port_vlan_filtering = b53_vlan_filtering, 1459a2482d2cSFlorian Fainelli .port_vlan_prepare = b53_vlan_prepare, 1460a2482d2cSFlorian Fainelli .port_vlan_add = b53_vlan_add, 1461a2482d2cSFlorian Fainelli .port_vlan_del = b53_vlan_del, 1462a2482d2cSFlorian Fainelli .port_vlan_dump = b53_vlan_dump, 14631da6df85SFlorian Fainelli .port_fdb_prepare = b53_fdb_prepare, 14641da6df85SFlorian Fainelli .port_fdb_dump = b53_fdb_dump, 14651da6df85SFlorian Fainelli .port_fdb_add = b53_fdb_add, 14661da6df85SFlorian Fainelli .port_fdb_del = b53_fdb_del, 1467967dd82fSFlorian Fainelli }; 1468967dd82fSFlorian Fainelli 1469967dd82fSFlorian Fainelli struct b53_chip_data { 1470967dd82fSFlorian Fainelli u32 chip_id; 1471967dd82fSFlorian Fainelli const char *dev_name; 1472967dd82fSFlorian Fainelli u16 vlans; 1473967dd82fSFlorian Fainelli u16 enabled_ports; 1474967dd82fSFlorian Fainelli u8 cpu_port; 1475967dd82fSFlorian Fainelli u8 vta_regs[3]; 14761da6df85SFlorian Fainelli u8 arl_entries; 1477967dd82fSFlorian Fainelli u8 duplex_reg; 1478967dd82fSFlorian Fainelli u8 jumbo_pm_reg; 1479967dd82fSFlorian Fainelli u8 jumbo_size_reg; 1480967dd82fSFlorian Fainelli }; 1481967dd82fSFlorian Fainelli 1482967dd82fSFlorian Fainelli #define B53_VTA_REGS \ 1483967dd82fSFlorian Fainelli { B53_VT_ACCESS, B53_VT_INDEX, B53_VT_ENTRY } 1484967dd82fSFlorian Fainelli #define B53_VTA_REGS_9798 \ 1485967dd82fSFlorian Fainelli { B53_VT_ACCESS_9798, B53_VT_INDEX_9798, B53_VT_ENTRY_9798 } 1486967dd82fSFlorian Fainelli #define B53_VTA_REGS_63XX \ 1487967dd82fSFlorian Fainelli { B53_VT_ACCESS_63XX, B53_VT_INDEX_63XX, B53_VT_ENTRY_63XX } 1488967dd82fSFlorian Fainelli 1489967dd82fSFlorian Fainelli static const struct b53_chip_data b53_switch_chips[] = { 1490967dd82fSFlorian Fainelli { 1491967dd82fSFlorian Fainelli .chip_id = BCM5325_DEVICE_ID, 1492967dd82fSFlorian Fainelli .dev_name = "BCM5325", 1493967dd82fSFlorian Fainelli .vlans = 16, 1494967dd82fSFlorian Fainelli .enabled_ports = 0x1f, 14951da6df85SFlorian Fainelli .arl_entries = 2, 1496967dd82fSFlorian Fainelli .cpu_port = B53_CPU_PORT_25, 1497967dd82fSFlorian Fainelli .duplex_reg = B53_DUPLEX_STAT_FE, 1498967dd82fSFlorian Fainelli }, 1499967dd82fSFlorian Fainelli { 1500967dd82fSFlorian Fainelli .chip_id = BCM5365_DEVICE_ID, 1501967dd82fSFlorian Fainelli .dev_name = "BCM5365", 1502967dd82fSFlorian Fainelli .vlans = 256, 1503967dd82fSFlorian Fainelli .enabled_ports = 0x1f, 15041da6df85SFlorian Fainelli .arl_entries = 2, 1505967dd82fSFlorian Fainelli .cpu_port = B53_CPU_PORT_25, 1506967dd82fSFlorian Fainelli .duplex_reg = B53_DUPLEX_STAT_FE, 1507967dd82fSFlorian Fainelli }, 1508967dd82fSFlorian Fainelli { 1509967dd82fSFlorian Fainelli .chip_id = BCM5395_DEVICE_ID, 1510967dd82fSFlorian Fainelli .dev_name = "BCM5395", 1511967dd82fSFlorian Fainelli .vlans = 4096, 1512967dd82fSFlorian Fainelli .enabled_ports = 0x1f, 15131da6df85SFlorian Fainelli .arl_entries = 4, 1514967dd82fSFlorian Fainelli .cpu_port = B53_CPU_PORT, 1515967dd82fSFlorian Fainelli .vta_regs = B53_VTA_REGS, 1516967dd82fSFlorian Fainelli .duplex_reg = B53_DUPLEX_STAT_GE, 1517967dd82fSFlorian Fainelli .jumbo_pm_reg = B53_JUMBO_PORT_MASK, 1518967dd82fSFlorian Fainelli .jumbo_size_reg = B53_JUMBO_MAX_SIZE, 1519967dd82fSFlorian Fainelli }, 1520967dd82fSFlorian Fainelli { 1521967dd82fSFlorian Fainelli .chip_id = BCM5397_DEVICE_ID, 1522967dd82fSFlorian Fainelli .dev_name = "BCM5397", 1523967dd82fSFlorian Fainelli .vlans = 4096, 1524967dd82fSFlorian Fainelli .enabled_ports = 0x1f, 15251da6df85SFlorian Fainelli .arl_entries = 4, 1526967dd82fSFlorian Fainelli .cpu_port = B53_CPU_PORT, 1527967dd82fSFlorian Fainelli .vta_regs = B53_VTA_REGS_9798, 1528967dd82fSFlorian Fainelli .duplex_reg = B53_DUPLEX_STAT_GE, 1529967dd82fSFlorian Fainelli .jumbo_pm_reg = B53_JUMBO_PORT_MASK, 1530967dd82fSFlorian Fainelli .jumbo_size_reg = B53_JUMBO_MAX_SIZE, 1531967dd82fSFlorian Fainelli }, 1532967dd82fSFlorian Fainelli { 1533967dd82fSFlorian Fainelli .chip_id = BCM5398_DEVICE_ID, 1534967dd82fSFlorian Fainelli .dev_name = "BCM5398", 1535967dd82fSFlorian Fainelli .vlans = 4096, 1536967dd82fSFlorian Fainelli .enabled_ports = 0x7f, 15371da6df85SFlorian Fainelli .arl_entries = 4, 1538967dd82fSFlorian Fainelli .cpu_port = B53_CPU_PORT, 1539967dd82fSFlorian Fainelli .vta_regs = B53_VTA_REGS_9798, 1540967dd82fSFlorian Fainelli .duplex_reg = B53_DUPLEX_STAT_GE, 1541967dd82fSFlorian Fainelli .jumbo_pm_reg = B53_JUMBO_PORT_MASK, 1542967dd82fSFlorian Fainelli .jumbo_size_reg = B53_JUMBO_MAX_SIZE, 1543967dd82fSFlorian Fainelli }, 1544967dd82fSFlorian Fainelli { 1545967dd82fSFlorian Fainelli .chip_id = BCM53115_DEVICE_ID, 1546967dd82fSFlorian Fainelli .dev_name = "BCM53115", 1547967dd82fSFlorian Fainelli .vlans = 4096, 1548967dd82fSFlorian Fainelli .enabled_ports = 0x1f, 15491da6df85SFlorian Fainelli .arl_entries = 4, 1550967dd82fSFlorian Fainelli .vta_regs = B53_VTA_REGS, 1551967dd82fSFlorian Fainelli .cpu_port = B53_CPU_PORT, 1552967dd82fSFlorian Fainelli .duplex_reg = B53_DUPLEX_STAT_GE, 1553967dd82fSFlorian Fainelli .jumbo_pm_reg = B53_JUMBO_PORT_MASK, 1554967dd82fSFlorian Fainelli .jumbo_size_reg = B53_JUMBO_MAX_SIZE, 1555967dd82fSFlorian Fainelli }, 1556967dd82fSFlorian Fainelli { 1557967dd82fSFlorian Fainelli .chip_id = BCM53125_DEVICE_ID, 1558967dd82fSFlorian Fainelli .dev_name = "BCM53125", 1559967dd82fSFlorian Fainelli .vlans = 4096, 1560967dd82fSFlorian Fainelli .enabled_ports = 0xff, 1561967dd82fSFlorian Fainelli .cpu_port = B53_CPU_PORT, 1562967dd82fSFlorian Fainelli .vta_regs = B53_VTA_REGS, 1563967dd82fSFlorian Fainelli .duplex_reg = B53_DUPLEX_STAT_GE, 1564967dd82fSFlorian Fainelli .jumbo_pm_reg = B53_JUMBO_PORT_MASK, 1565967dd82fSFlorian Fainelli .jumbo_size_reg = B53_JUMBO_MAX_SIZE, 1566967dd82fSFlorian Fainelli }, 1567967dd82fSFlorian Fainelli { 1568967dd82fSFlorian Fainelli .chip_id = BCM53128_DEVICE_ID, 1569967dd82fSFlorian Fainelli .dev_name = "BCM53128", 1570967dd82fSFlorian Fainelli .vlans = 4096, 1571967dd82fSFlorian Fainelli .enabled_ports = 0x1ff, 15721da6df85SFlorian Fainelli .arl_entries = 4, 1573967dd82fSFlorian Fainelli .cpu_port = B53_CPU_PORT, 1574967dd82fSFlorian Fainelli .vta_regs = B53_VTA_REGS, 1575967dd82fSFlorian Fainelli .duplex_reg = B53_DUPLEX_STAT_GE, 1576967dd82fSFlorian Fainelli .jumbo_pm_reg = B53_JUMBO_PORT_MASK, 1577967dd82fSFlorian Fainelli .jumbo_size_reg = B53_JUMBO_MAX_SIZE, 1578967dd82fSFlorian Fainelli }, 1579967dd82fSFlorian Fainelli { 1580967dd82fSFlorian Fainelli .chip_id = BCM63XX_DEVICE_ID, 1581967dd82fSFlorian Fainelli .dev_name = "BCM63xx", 1582967dd82fSFlorian Fainelli .vlans = 4096, 1583967dd82fSFlorian Fainelli .enabled_ports = 0, /* pdata must provide them */ 15841da6df85SFlorian Fainelli .arl_entries = 4, 1585967dd82fSFlorian Fainelli .cpu_port = B53_CPU_PORT, 1586967dd82fSFlorian Fainelli .vta_regs = B53_VTA_REGS_63XX, 1587967dd82fSFlorian Fainelli .duplex_reg = B53_DUPLEX_STAT_63XX, 1588967dd82fSFlorian Fainelli .jumbo_pm_reg = B53_JUMBO_PORT_MASK_63XX, 1589967dd82fSFlorian Fainelli .jumbo_size_reg = B53_JUMBO_MAX_SIZE_63XX, 1590967dd82fSFlorian Fainelli }, 1591967dd82fSFlorian Fainelli { 1592967dd82fSFlorian Fainelli .chip_id = BCM53010_DEVICE_ID, 1593967dd82fSFlorian Fainelli .dev_name = "BCM53010", 1594967dd82fSFlorian Fainelli .vlans = 4096, 1595967dd82fSFlorian Fainelli .enabled_ports = 0x1f, 15961da6df85SFlorian Fainelli .arl_entries = 4, 1597967dd82fSFlorian Fainelli .cpu_port = B53_CPU_PORT_25, /* TODO: auto detect */ 1598967dd82fSFlorian Fainelli .vta_regs = B53_VTA_REGS, 1599967dd82fSFlorian Fainelli .duplex_reg = B53_DUPLEX_STAT_GE, 1600967dd82fSFlorian Fainelli .jumbo_pm_reg = B53_JUMBO_PORT_MASK, 1601967dd82fSFlorian Fainelli .jumbo_size_reg = B53_JUMBO_MAX_SIZE, 1602967dd82fSFlorian Fainelli }, 1603967dd82fSFlorian Fainelli { 1604967dd82fSFlorian Fainelli .chip_id = BCM53011_DEVICE_ID, 1605967dd82fSFlorian Fainelli .dev_name = "BCM53011", 1606967dd82fSFlorian Fainelli .vlans = 4096, 1607967dd82fSFlorian Fainelli .enabled_ports = 0x1bf, 16081da6df85SFlorian Fainelli .arl_entries = 4, 1609967dd82fSFlorian Fainelli .cpu_port = B53_CPU_PORT_25, /* TODO: auto detect */ 1610967dd82fSFlorian Fainelli .vta_regs = B53_VTA_REGS, 1611967dd82fSFlorian Fainelli .duplex_reg = B53_DUPLEX_STAT_GE, 1612967dd82fSFlorian Fainelli .jumbo_pm_reg = B53_JUMBO_PORT_MASK, 1613967dd82fSFlorian Fainelli .jumbo_size_reg = B53_JUMBO_MAX_SIZE, 1614967dd82fSFlorian Fainelli }, 1615967dd82fSFlorian Fainelli { 1616967dd82fSFlorian Fainelli .chip_id = BCM53012_DEVICE_ID, 1617967dd82fSFlorian Fainelli .dev_name = "BCM53012", 1618967dd82fSFlorian Fainelli .vlans = 4096, 1619967dd82fSFlorian Fainelli .enabled_ports = 0x1bf, 16201da6df85SFlorian Fainelli .arl_entries = 4, 1621967dd82fSFlorian Fainelli .cpu_port = B53_CPU_PORT_25, /* TODO: auto detect */ 1622967dd82fSFlorian Fainelli .vta_regs = B53_VTA_REGS, 1623967dd82fSFlorian Fainelli .duplex_reg = B53_DUPLEX_STAT_GE, 1624967dd82fSFlorian Fainelli .jumbo_pm_reg = B53_JUMBO_PORT_MASK, 1625967dd82fSFlorian Fainelli .jumbo_size_reg = B53_JUMBO_MAX_SIZE, 1626967dd82fSFlorian Fainelli }, 1627967dd82fSFlorian Fainelli { 1628967dd82fSFlorian Fainelli .chip_id = BCM53018_DEVICE_ID, 1629967dd82fSFlorian Fainelli .dev_name = "BCM53018", 1630967dd82fSFlorian Fainelli .vlans = 4096, 1631967dd82fSFlorian Fainelli .enabled_ports = 0x1f, 16321da6df85SFlorian Fainelli .arl_entries = 4, 1633967dd82fSFlorian Fainelli .cpu_port = B53_CPU_PORT_25, /* TODO: auto detect */ 1634967dd82fSFlorian Fainelli .vta_regs = B53_VTA_REGS, 1635967dd82fSFlorian Fainelli .duplex_reg = B53_DUPLEX_STAT_GE, 1636967dd82fSFlorian Fainelli .jumbo_pm_reg = B53_JUMBO_PORT_MASK, 1637967dd82fSFlorian Fainelli .jumbo_size_reg = B53_JUMBO_MAX_SIZE, 1638967dd82fSFlorian Fainelli }, 1639967dd82fSFlorian Fainelli { 1640967dd82fSFlorian Fainelli .chip_id = BCM53019_DEVICE_ID, 1641967dd82fSFlorian Fainelli .dev_name = "BCM53019", 1642967dd82fSFlorian Fainelli .vlans = 4096, 1643967dd82fSFlorian Fainelli .enabled_ports = 0x1f, 16441da6df85SFlorian Fainelli .arl_entries = 4, 1645967dd82fSFlorian Fainelli .cpu_port = B53_CPU_PORT_25, /* TODO: auto detect */ 1646967dd82fSFlorian Fainelli .vta_regs = B53_VTA_REGS, 1647967dd82fSFlorian Fainelli .duplex_reg = B53_DUPLEX_STAT_GE, 1648967dd82fSFlorian Fainelli .jumbo_pm_reg = B53_JUMBO_PORT_MASK, 1649967dd82fSFlorian Fainelli .jumbo_size_reg = B53_JUMBO_MAX_SIZE, 1650967dd82fSFlorian Fainelli }, 1651991a36bbSFlorian Fainelli { 1652991a36bbSFlorian Fainelli .chip_id = BCM58XX_DEVICE_ID, 1653991a36bbSFlorian Fainelli .dev_name = "BCM585xx/586xx/88312", 1654991a36bbSFlorian Fainelli .vlans = 4096, 1655991a36bbSFlorian Fainelli .enabled_ports = 0x1ff, 1656991a36bbSFlorian Fainelli .arl_entries = 4, 1657991a36bbSFlorian Fainelli .cpu_port = B53_CPU_PORT_25, 1658991a36bbSFlorian Fainelli .vta_regs = B53_VTA_REGS, 1659991a36bbSFlorian Fainelli .duplex_reg = B53_DUPLEX_STAT_GE, 1660991a36bbSFlorian Fainelli .jumbo_pm_reg = B53_JUMBO_PORT_MASK, 1661991a36bbSFlorian Fainelli .jumbo_size_reg = B53_JUMBO_MAX_SIZE, 1662991a36bbSFlorian Fainelli }, 1663130401d9SFlorian Fainelli { 1664130401d9SFlorian Fainelli .chip_id = BCM7445_DEVICE_ID, 1665130401d9SFlorian Fainelli .dev_name = "BCM7445", 1666130401d9SFlorian Fainelli .vlans = 4096, 1667130401d9SFlorian Fainelli .enabled_ports = 0x1ff, 1668130401d9SFlorian Fainelli .arl_entries = 4, 1669130401d9SFlorian Fainelli .cpu_port = B53_CPU_PORT, 1670130401d9SFlorian Fainelli .vta_regs = B53_VTA_REGS, 1671130401d9SFlorian Fainelli .duplex_reg = B53_DUPLEX_STAT_GE, 1672130401d9SFlorian Fainelli .jumbo_pm_reg = B53_JUMBO_PORT_MASK, 1673130401d9SFlorian Fainelli .jumbo_size_reg = B53_JUMBO_MAX_SIZE, 1674130401d9SFlorian Fainelli }, 1675967dd82fSFlorian Fainelli }; 1676967dd82fSFlorian Fainelli 1677967dd82fSFlorian Fainelli static int b53_switch_init(struct b53_device *dev) 1678967dd82fSFlorian Fainelli { 1679967dd82fSFlorian Fainelli unsigned int i; 1680967dd82fSFlorian Fainelli int ret; 1681967dd82fSFlorian Fainelli 1682967dd82fSFlorian Fainelli for (i = 0; i < ARRAY_SIZE(b53_switch_chips); i++) { 1683967dd82fSFlorian Fainelli const struct b53_chip_data *chip = &b53_switch_chips[i]; 1684967dd82fSFlorian Fainelli 1685967dd82fSFlorian Fainelli if (chip->chip_id == dev->chip_id) { 1686967dd82fSFlorian Fainelli if (!dev->enabled_ports) 1687967dd82fSFlorian Fainelli dev->enabled_ports = chip->enabled_ports; 1688967dd82fSFlorian Fainelli dev->name = chip->dev_name; 1689967dd82fSFlorian Fainelli dev->duplex_reg = chip->duplex_reg; 1690967dd82fSFlorian Fainelli dev->vta_regs[0] = chip->vta_regs[0]; 1691967dd82fSFlorian Fainelli dev->vta_regs[1] = chip->vta_regs[1]; 1692967dd82fSFlorian Fainelli dev->vta_regs[2] = chip->vta_regs[2]; 1693967dd82fSFlorian Fainelli dev->jumbo_pm_reg = chip->jumbo_pm_reg; 1694967dd82fSFlorian Fainelli dev->cpu_port = chip->cpu_port; 1695967dd82fSFlorian Fainelli dev->num_vlans = chip->vlans; 16961da6df85SFlorian Fainelli dev->num_arl_entries = chip->arl_entries; 1697967dd82fSFlorian Fainelli break; 1698967dd82fSFlorian Fainelli } 1699967dd82fSFlorian Fainelli } 1700967dd82fSFlorian Fainelli 1701967dd82fSFlorian Fainelli /* check which BCM5325x version we have */ 1702967dd82fSFlorian Fainelli if (is5325(dev)) { 1703967dd82fSFlorian Fainelli u8 vc4; 1704967dd82fSFlorian Fainelli 1705967dd82fSFlorian Fainelli b53_read8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL4_25, &vc4); 1706967dd82fSFlorian Fainelli 1707967dd82fSFlorian Fainelli /* check reserved bits */ 1708967dd82fSFlorian Fainelli switch (vc4 & 3) { 1709967dd82fSFlorian Fainelli case 1: 1710967dd82fSFlorian Fainelli /* BCM5325E */ 1711967dd82fSFlorian Fainelli break; 1712967dd82fSFlorian Fainelli case 3: 1713967dd82fSFlorian Fainelli /* BCM5325F - do not use port 4 */ 1714967dd82fSFlorian Fainelli dev->enabled_ports &= ~BIT(4); 1715967dd82fSFlorian Fainelli break; 1716967dd82fSFlorian Fainelli default: 1717967dd82fSFlorian Fainelli /* On the BCM47XX SoCs this is the supported internal switch.*/ 1718967dd82fSFlorian Fainelli #ifndef CONFIG_BCM47XX 1719967dd82fSFlorian Fainelli /* BCM5325M */ 1720967dd82fSFlorian Fainelli return -EINVAL; 1721967dd82fSFlorian Fainelli #else 1722967dd82fSFlorian Fainelli break; 1723967dd82fSFlorian Fainelli #endif 1724967dd82fSFlorian Fainelli } 1725967dd82fSFlorian Fainelli } else if (dev->chip_id == BCM53115_DEVICE_ID) { 1726967dd82fSFlorian Fainelli u64 strap_value; 1727967dd82fSFlorian Fainelli 1728967dd82fSFlorian Fainelli b53_read48(dev, B53_STAT_PAGE, B53_STRAP_VALUE, &strap_value); 1729967dd82fSFlorian Fainelli /* use second IMP port if GMII is enabled */ 1730967dd82fSFlorian Fainelli if (strap_value & SV_GMII_CTRL_115) 1731967dd82fSFlorian Fainelli dev->cpu_port = 5; 1732967dd82fSFlorian Fainelli } 1733967dd82fSFlorian Fainelli 1734967dd82fSFlorian Fainelli /* cpu port is always last */ 1735967dd82fSFlorian Fainelli dev->num_ports = dev->cpu_port + 1; 1736967dd82fSFlorian Fainelli dev->enabled_ports |= BIT(dev->cpu_port); 1737967dd82fSFlorian Fainelli 1738967dd82fSFlorian Fainelli dev->ports = devm_kzalloc(dev->dev, 1739967dd82fSFlorian Fainelli sizeof(struct b53_port) * dev->num_ports, 1740967dd82fSFlorian Fainelli GFP_KERNEL); 1741967dd82fSFlorian Fainelli if (!dev->ports) 1742967dd82fSFlorian Fainelli return -ENOMEM; 1743967dd82fSFlorian Fainelli 1744a2482d2cSFlorian Fainelli dev->vlans = devm_kzalloc(dev->dev, 1745a2482d2cSFlorian Fainelli sizeof(struct b53_vlan) * dev->num_vlans, 1746a2482d2cSFlorian Fainelli GFP_KERNEL); 1747a2482d2cSFlorian Fainelli if (!dev->vlans) 1748a2482d2cSFlorian Fainelli return -ENOMEM; 1749a2482d2cSFlorian Fainelli 1750967dd82fSFlorian Fainelli dev->reset_gpio = b53_switch_get_reset_gpio(dev); 1751967dd82fSFlorian Fainelli if (dev->reset_gpio >= 0) { 1752967dd82fSFlorian Fainelli ret = devm_gpio_request_one(dev->dev, dev->reset_gpio, 1753967dd82fSFlorian Fainelli GPIOF_OUT_INIT_HIGH, "robo_reset"); 1754967dd82fSFlorian Fainelli if (ret) 1755967dd82fSFlorian Fainelli return ret; 1756967dd82fSFlorian Fainelli } 1757967dd82fSFlorian Fainelli 1758967dd82fSFlorian Fainelli return 0; 1759967dd82fSFlorian Fainelli } 1760967dd82fSFlorian Fainelli 17610dff88d3SJulia Lawall struct b53_device *b53_switch_alloc(struct device *base, 17620dff88d3SJulia Lawall const struct b53_io_ops *ops, 1763967dd82fSFlorian Fainelli void *priv) 1764967dd82fSFlorian Fainelli { 1765967dd82fSFlorian Fainelli struct dsa_switch *ds; 1766967dd82fSFlorian Fainelli struct b53_device *dev; 1767967dd82fSFlorian Fainelli 1768967dd82fSFlorian Fainelli ds = devm_kzalloc(base, sizeof(*ds) + sizeof(*dev), GFP_KERNEL); 1769967dd82fSFlorian Fainelli if (!ds) 1770967dd82fSFlorian Fainelli return NULL; 1771967dd82fSFlorian Fainelli 1772967dd82fSFlorian Fainelli dev = (struct b53_device *)(ds + 1); 1773967dd82fSFlorian Fainelli 1774967dd82fSFlorian Fainelli ds->priv = dev; 1775967dd82fSFlorian Fainelli ds->dev = base; 1776967dd82fSFlorian Fainelli dev->dev = base; 1777967dd82fSFlorian Fainelli 1778967dd82fSFlorian Fainelli dev->ds = ds; 1779967dd82fSFlorian Fainelli dev->priv = priv; 1780967dd82fSFlorian Fainelli dev->ops = ops; 1781485ebd61SFlorian Fainelli ds->ops = &b53_switch_ops; 1782967dd82fSFlorian Fainelli mutex_init(&dev->reg_mutex); 1783967dd82fSFlorian Fainelli mutex_init(&dev->stats_mutex); 1784967dd82fSFlorian Fainelli 1785967dd82fSFlorian Fainelli return dev; 1786967dd82fSFlorian Fainelli } 1787967dd82fSFlorian Fainelli EXPORT_SYMBOL(b53_switch_alloc); 1788967dd82fSFlorian Fainelli 1789967dd82fSFlorian Fainelli int b53_switch_detect(struct b53_device *dev) 1790967dd82fSFlorian Fainelli { 1791967dd82fSFlorian Fainelli u32 id32; 1792967dd82fSFlorian Fainelli u16 tmp; 1793967dd82fSFlorian Fainelli u8 id8; 1794967dd82fSFlorian Fainelli int ret; 1795967dd82fSFlorian Fainelli 1796967dd82fSFlorian Fainelli ret = b53_read8(dev, B53_MGMT_PAGE, B53_DEVICE_ID, &id8); 1797967dd82fSFlorian Fainelli if (ret) 1798967dd82fSFlorian Fainelli return ret; 1799967dd82fSFlorian Fainelli 1800967dd82fSFlorian Fainelli switch (id8) { 1801967dd82fSFlorian Fainelli case 0: 1802967dd82fSFlorian Fainelli /* BCM5325 and BCM5365 do not have this register so reads 1803967dd82fSFlorian Fainelli * return 0. But the read operation did succeed, so assume this 1804967dd82fSFlorian Fainelli * is one of them. 1805967dd82fSFlorian Fainelli * 1806967dd82fSFlorian Fainelli * Next check if we can write to the 5325's VTA register; for 1807967dd82fSFlorian Fainelli * 5365 it is read only. 1808967dd82fSFlorian Fainelli */ 1809967dd82fSFlorian Fainelli b53_write16(dev, B53_VLAN_PAGE, B53_VLAN_TABLE_ACCESS_25, 0xf); 1810967dd82fSFlorian Fainelli b53_read16(dev, B53_VLAN_PAGE, B53_VLAN_TABLE_ACCESS_25, &tmp); 1811967dd82fSFlorian Fainelli 1812967dd82fSFlorian Fainelli if (tmp == 0xf) 1813967dd82fSFlorian Fainelli dev->chip_id = BCM5325_DEVICE_ID; 1814967dd82fSFlorian Fainelli else 1815967dd82fSFlorian Fainelli dev->chip_id = BCM5365_DEVICE_ID; 1816967dd82fSFlorian Fainelli break; 1817967dd82fSFlorian Fainelli case BCM5395_DEVICE_ID: 1818967dd82fSFlorian Fainelli case BCM5397_DEVICE_ID: 1819967dd82fSFlorian Fainelli case BCM5398_DEVICE_ID: 1820967dd82fSFlorian Fainelli dev->chip_id = id8; 1821967dd82fSFlorian Fainelli break; 1822967dd82fSFlorian Fainelli default: 1823967dd82fSFlorian Fainelli ret = b53_read32(dev, B53_MGMT_PAGE, B53_DEVICE_ID, &id32); 1824967dd82fSFlorian Fainelli if (ret) 1825967dd82fSFlorian Fainelli return ret; 1826967dd82fSFlorian Fainelli 1827967dd82fSFlorian Fainelli switch (id32) { 1828967dd82fSFlorian Fainelli case BCM53115_DEVICE_ID: 1829967dd82fSFlorian Fainelli case BCM53125_DEVICE_ID: 1830967dd82fSFlorian Fainelli case BCM53128_DEVICE_ID: 1831967dd82fSFlorian Fainelli case BCM53010_DEVICE_ID: 1832967dd82fSFlorian Fainelli case BCM53011_DEVICE_ID: 1833967dd82fSFlorian Fainelli case BCM53012_DEVICE_ID: 1834967dd82fSFlorian Fainelli case BCM53018_DEVICE_ID: 1835967dd82fSFlorian Fainelli case BCM53019_DEVICE_ID: 1836967dd82fSFlorian Fainelli dev->chip_id = id32; 1837967dd82fSFlorian Fainelli break; 1838967dd82fSFlorian Fainelli default: 1839967dd82fSFlorian Fainelli pr_err("unsupported switch detected (BCM53%02x/BCM%x)\n", 1840967dd82fSFlorian Fainelli id8, id32); 1841967dd82fSFlorian Fainelli return -ENODEV; 1842967dd82fSFlorian Fainelli } 1843967dd82fSFlorian Fainelli } 1844967dd82fSFlorian Fainelli 1845967dd82fSFlorian Fainelli if (dev->chip_id == BCM5325_DEVICE_ID) 1846967dd82fSFlorian Fainelli return b53_read8(dev, B53_STAT_PAGE, B53_REV_ID_25, 1847967dd82fSFlorian Fainelli &dev->core_rev); 1848967dd82fSFlorian Fainelli else 1849967dd82fSFlorian Fainelli return b53_read8(dev, B53_MGMT_PAGE, B53_REV_ID, 1850967dd82fSFlorian Fainelli &dev->core_rev); 1851967dd82fSFlorian Fainelli } 1852967dd82fSFlorian Fainelli EXPORT_SYMBOL(b53_switch_detect); 1853967dd82fSFlorian Fainelli 1854967dd82fSFlorian Fainelli int b53_switch_register(struct b53_device *dev) 1855967dd82fSFlorian Fainelli { 1856967dd82fSFlorian Fainelli int ret; 1857967dd82fSFlorian Fainelli 1858967dd82fSFlorian Fainelli if (dev->pdata) { 1859967dd82fSFlorian Fainelli dev->chip_id = dev->pdata->chip_id; 1860967dd82fSFlorian Fainelli dev->enabled_ports = dev->pdata->enabled_ports; 1861967dd82fSFlorian Fainelli } 1862967dd82fSFlorian Fainelli 1863967dd82fSFlorian Fainelli if (!dev->chip_id && b53_switch_detect(dev)) 1864967dd82fSFlorian Fainelli return -EINVAL; 1865967dd82fSFlorian Fainelli 1866967dd82fSFlorian Fainelli ret = b53_switch_init(dev); 1867967dd82fSFlorian Fainelli if (ret) 1868967dd82fSFlorian Fainelli return ret; 1869967dd82fSFlorian Fainelli 1870967dd82fSFlorian Fainelli pr_info("found switch: %s, rev %i\n", dev->name, dev->core_rev); 1871967dd82fSFlorian Fainelli 1872967dd82fSFlorian Fainelli return dsa_register_switch(dev->ds, dev->ds->dev->of_node); 1873967dd82fSFlorian Fainelli } 1874967dd82fSFlorian Fainelli EXPORT_SYMBOL(b53_switch_register); 1875967dd82fSFlorian Fainelli 1876967dd82fSFlorian Fainelli MODULE_AUTHOR("Jonas Gorski <jogo@openwrt.org>"); 1877967dd82fSFlorian Fainelli MODULE_DESCRIPTION("B53 switch library"); 1878967dd82fSFlorian Fainelli MODULE_LICENSE("Dual BSD/GPL"); 1879