xref: /openbmc/linux/drivers/net/dsa/b53/b53_common.c (revision df373702bc0f8f2d83980ea441e71639fc1efcf8)
1967dd82fSFlorian Fainelli /*
2967dd82fSFlorian Fainelli  * B53 switch driver main logic
3967dd82fSFlorian Fainelli  *
4967dd82fSFlorian Fainelli  * Copyright (C) 2011-2013 Jonas Gorski <jogo@openwrt.org>
5967dd82fSFlorian Fainelli  * Copyright (C) 2016 Florian Fainelli <f.fainelli@gmail.com>
6967dd82fSFlorian Fainelli  *
7967dd82fSFlorian Fainelli  * Permission to use, copy, modify, and/or distribute this software for any
8967dd82fSFlorian Fainelli  * purpose with or without fee is hereby granted, provided that the above
9967dd82fSFlorian Fainelli  * copyright notice and this permission notice appear in all copies.
10967dd82fSFlorian Fainelli  *
11967dd82fSFlorian Fainelli  * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
12967dd82fSFlorian Fainelli  * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
13967dd82fSFlorian Fainelli  * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
14967dd82fSFlorian Fainelli  * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
15967dd82fSFlorian Fainelli  * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
16967dd82fSFlorian Fainelli  * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
17967dd82fSFlorian Fainelli  * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
18967dd82fSFlorian Fainelli  */
19967dd82fSFlorian Fainelli 
20967dd82fSFlorian Fainelli #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
21967dd82fSFlorian Fainelli 
22967dd82fSFlorian Fainelli #include <linux/delay.h>
23967dd82fSFlorian Fainelli #include <linux/export.h>
24967dd82fSFlorian Fainelli #include <linux/gpio.h>
25967dd82fSFlorian Fainelli #include <linux/kernel.h>
26967dd82fSFlorian Fainelli #include <linux/module.h>
27967dd82fSFlorian Fainelli #include <linux/platform_data/b53.h>
28967dd82fSFlorian Fainelli #include <linux/phy.h>
295e004460SFlorian Fainelli #include <linux/phylink.h>
301da6df85SFlorian Fainelli #include <linux/etherdevice.h>
31ff39c2d6SFlorian Fainelli #include <linux/if_bridge.h>
32967dd82fSFlorian Fainelli #include <net/dsa.h>
33967dd82fSFlorian Fainelli 
34967dd82fSFlorian Fainelli #include "b53_regs.h"
35967dd82fSFlorian Fainelli #include "b53_priv.h"
36967dd82fSFlorian Fainelli 
37967dd82fSFlorian Fainelli struct b53_mib_desc {
38967dd82fSFlorian Fainelli 	u8 size;
39967dd82fSFlorian Fainelli 	u8 offset;
40967dd82fSFlorian Fainelli 	const char *name;
41967dd82fSFlorian Fainelli };
42967dd82fSFlorian Fainelli 
43967dd82fSFlorian Fainelli /* BCM5365 MIB counters */
44967dd82fSFlorian Fainelli static const struct b53_mib_desc b53_mibs_65[] = {
45967dd82fSFlorian Fainelli 	{ 8, 0x00, "TxOctets" },
46967dd82fSFlorian Fainelli 	{ 4, 0x08, "TxDropPkts" },
47967dd82fSFlorian Fainelli 	{ 4, 0x10, "TxBroadcastPkts" },
48967dd82fSFlorian Fainelli 	{ 4, 0x14, "TxMulticastPkts" },
49967dd82fSFlorian Fainelli 	{ 4, 0x18, "TxUnicastPkts" },
50967dd82fSFlorian Fainelli 	{ 4, 0x1c, "TxCollisions" },
51967dd82fSFlorian Fainelli 	{ 4, 0x20, "TxSingleCollision" },
52967dd82fSFlorian Fainelli 	{ 4, 0x24, "TxMultipleCollision" },
53967dd82fSFlorian Fainelli 	{ 4, 0x28, "TxDeferredTransmit" },
54967dd82fSFlorian Fainelli 	{ 4, 0x2c, "TxLateCollision" },
55967dd82fSFlorian Fainelli 	{ 4, 0x30, "TxExcessiveCollision" },
56967dd82fSFlorian Fainelli 	{ 4, 0x38, "TxPausePkts" },
57967dd82fSFlorian Fainelli 	{ 8, 0x44, "RxOctets" },
58967dd82fSFlorian Fainelli 	{ 4, 0x4c, "RxUndersizePkts" },
59967dd82fSFlorian Fainelli 	{ 4, 0x50, "RxPausePkts" },
60967dd82fSFlorian Fainelli 	{ 4, 0x54, "Pkts64Octets" },
61967dd82fSFlorian Fainelli 	{ 4, 0x58, "Pkts65to127Octets" },
62967dd82fSFlorian Fainelli 	{ 4, 0x5c, "Pkts128to255Octets" },
63967dd82fSFlorian Fainelli 	{ 4, 0x60, "Pkts256to511Octets" },
64967dd82fSFlorian Fainelli 	{ 4, 0x64, "Pkts512to1023Octets" },
65967dd82fSFlorian Fainelli 	{ 4, 0x68, "Pkts1024to1522Octets" },
66967dd82fSFlorian Fainelli 	{ 4, 0x6c, "RxOversizePkts" },
67967dd82fSFlorian Fainelli 	{ 4, 0x70, "RxJabbers" },
68967dd82fSFlorian Fainelli 	{ 4, 0x74, "RxAlignmentErrors" },
69967dd82fSFlorian Fainelli 	{ 4, 0x78, "RxFCSErrors" },
70967dd82fSFlorian Fainelli 	{ 8, 0x7c, "RxGoodOctets" },
71967dd82fSFlorian Fainelli 	{ 4, 0x84, "RxDropPkts" },
72967dd82fSFlorian Fainelli 	{ 4, 0x88, "RxUnicastPkts" },
73967dd82fSFlorian Fainelli 	{ 4, 0x8c, "RxMulticastPkts" },
74967dd82fSFlorian Fainelli 	{ 4, 0x90, "RxBroadcastPkts" },
75967dd82fSFlorian Fainelli 	{ 4, 0x94, "RxSAChanges" },
76967dd82fSFlorian Fainelli 	{ 4, 0x98, "RxFragments" },
77967dd82fSFlorian Fainelli };
78967dd82fSFlorian Fainelli 
79967dd82fSFlorian Fainelli #define B53_MIBS_65_SIZE	ARRAY_SIZE(b53_mibs_65)
80967dd82fSFlorian Fainelli 
81967dd82fSFlorian Fainelli /* BCM63xx MIB counters */
82967dd82fSFlorian Fainelli static const struct b53_mib_desc b53_mibs_63xx[] = {
83967dd82fSFlorian Fainelli 	{ 8, 0x00, "TxOctets" },
84967dd82fSFlorian Fainelli 	{ 4, 0x08, "TxDropPkts" },
85967dd82fSFlorian Fainelli 	{ 4, 0x0c, "TxQoSPkts" },
86967dd82fSFlorian Fainelli 	{ 4, 0x10, "TxBroadcastPkts" },
87967dd82fSFlorian Fainelli 	{ 4, 0x14, "TxMulticastPkts" },
88967dd82fSFlorian Fainelli 	{ 4, 0x18, "TxUnicastPkts" },
89967dd82fSFlorian Fainelli 	{ 4, 0x1c, "TxCollisions" },
90967dd82fSFlorian Fainelli 	{ 4, 0x20, "TxSingleCollision" },
91967dd82fSFlorian Fainelli 	{ 4, 0x24, "TxMultipleCollision" },
92967dd82fSFlorian Fainelli 	{ 4, 0x28, "TxDeferredTransmit" },
93967dd82fSFlorian Fainelli 	{ 4, 0x2c, "TxLateCollision" },
94967dd82fSFlorian Fainelli 	{ 4, 0x30, "TxExcessiveCollision" },
95967dd82fSFlorian Fainelli 	{ 4, 0x38, "TxPausePkts" },
96967dd82fSFlorian Fainelli 	{ 8, 0x3c, "TxQoSOctets" },
97967dd82fSFlorian Fainelli 	{ 8, 0x44, "RxOctets" },
98967dd82fSFlorian Fainelli 	{ 4, 0x4c, "RxUndersizePkts" },
99967dd82fSFlorian Fainelli 	{ 4, 0x50, "RxPausePkts" },
100967dd82fSFlorian Fainelli 	{ 4, 0x54, "Pkts64Octets" },
101967dd82fSFlorian Fainelli 	{ 4, 0x58, "Pkts65to127Octets" },
102967dd82fSFlorian Fainelli 	{ 4, 0x5c, "Pkts128to255Octets" },
103967dd82fSFlorian Fainelli 	{ 4, 0x60, "Pkts256to511Octets" },
104967dd82fSFlorian Fainelli 	{ 4, 0x64, "Pkts512to1023Octets" },
105967dd82fSFlorian Fainelli 	{ 4, 0x68, "Pkts1024to1522Octets" },
106967dd82fSFlorian Fainelli 	{ 4, 0x6c, "RxOversizePkts" },
107967dd82fSFlorian Fainelli 	{ 4, 0x70, "RxJabbers" },
108967dd82fSFlorian Fainelli 	{ 4, 0x74, "RxAlignmentErrors" },
109967dd82fSFlorian Fainelli 	{ 4, 0x78, "RxFCSErrors" },
110967dd82fSFlorian Fainelli 	{ 8, 0x7c, "RxGoodOctets" },
111967dd82fSFlorian Fainelli 	{ 4, 0x84, "RxDropPkts" },
112967dd82fSFlorian Fainelli 	{ 4, 0x88, "RxUnicastPkts" },
113967dd82fSFlorian Fainelli 	{ 4, 0x8c, "RxMulticastPkts" },
114967dd82fSFlorian Fainelli 	{ 4, 0x90, "RxBroadcastPkts" },
115967dd82fSFlorian Fainelli 	{ 4, 0x94, "RxSAChanges" },
116967dd82fSFlorian Fainelli 	{ 4, 0x98, "RxFragments" },
117967dd82fSFlorian Fainelli 	{ 4, 0xa0, "RxSymbolErrors" },
118967dd82fSFlorian Fainelli 	{ 4, 0xa4, "RxQoSPkts" },
119967dd82fSFlorian Fainelli 	{ 8, 0xa8, "RxQoSOctets" },
120967dd82fSFlorian Fainelli 	{ 4, 0xb0, "Pkts1523to2047Octets" },
121967dd82fSFlorian Fainelli 	{ 4, 0xb4, "Pkts2048to4095Octets" },
122967dd82fSFlorian Fainelli 	{ 4, 0xb8, "Pkts4096to8191Octets" },
123967dd82fSFlorian Fainelli 	{ 4, 0xbc, "Pkts8192to9728Octets" },
124967dd82fSFlorian Fainelli 	{ 4, 0xc0, "RxDiscarded" },
125967dd82fSFlorian Fainelli };
126967dd82fSFlorian Fainelli 
127967dd82fSFlorian Fainelli #define B53_MIBS_63XX_SIZE	ARRAY_SIZE(b53_mibs_63xx)
128967dd82fSFlorian Fainelli 
129967dd82fSFlorian Fainelli /* MIB counters */
130967dd82fSFlorian Fainelli static const struct b53_mib_desc b53_mibs[] = {
131967dd82fSFlorian Fainelli 	{ 8, 0x00, "TxOctets" },
132967dd82fSFlorian Fainelli 	{ 4, 0x08, "TxDropPkts" },
133967dd82fSFlorian Fainelli 	{ 4, 0x10, "TxBroadcastPkts" },
134967dd82fSFlorian Fainelli 	{ 4, 0x14, "TxMulticastPkts" },
135967dd82fSFlorian Fainelli 	{ 4, 0x18, "TxUnicastPkts" },
136967dd82fSFlorian Fainelli 	{ 4, 0x1c, "TxCollisions" },
137967dd82fSFlorian Fainelli 	{ 4, 0x20, "TxSingleCollision" },
138967dd82fSFlorian Fainelli 	{ 4, 0x24, "TxMultipleCollision" },
139967dd82fSFlorian Fainelli 	{ 4, 0x28, "TxDeferredTransmit" },
140967dd82fSFlorian Fainelli 	{ 4, 0x2c, "TxLateCollision" },
141967dd82fSFlorian Fainelli 	{ 4, 0x30, "TxExcessiveCollision" },
142967dd82fSFlorian Fainelli 	{ 4, 0x38, "TxPausePkts" },
143967dd82fSFlorian Fainelli 	{ 8, 0x50, "RxOctets" },
144967dd82fSFlorian Fainelli 	{ 4, 0x58, "RxUndersizePkts" },
145967dd82fSFlorian Fainelli 	{ 4, 0x5c, "RxPausePkts" },
146967dd82fSFlorian Fainelli 	{ 4, 0x60, "Pkts64Octets" },
147967dd82fSFlorian Fainelli 	{ 4, 0x64, "Pkts65to127Octets" },
148967dd82fSFlorian Fainelli 	{ 4, 0x68, "Pkts128to255Octets" },
149967dd82fSFlorian Fainelli 	{ 4, 0x6c, "Pkts256to511Octets" },
150967dd82fSFlorian Fainelli 	{ 4, 0x70, "Pkts512to1023Octets" },
151967dd82fSFlorian Fainelli 	{ 4, 0x74, "Pkts1024to1522Octets" },
152967dd82fSFlorian Fainelli 	{ 4, 0x78, "RxOversizePkts" },
153967dd82fSFlorian Fainelli 	{ 4, 0x7c, "RxJabbers" },
154967dd82fSFlorian Fainelli 	{ 4, 0x80, "RxAlignmentErrors" },
155967dd82fSFlorian Fainelli 	{ 4, 0x84, "RxFCSErrors" },
156967dd82fSFlorian Fainelli 	{ 8, 0x88, "RxGoodOctets" },
157967dd82fSFlorian Fainelli 	{ 4, 0x90, "RxDropPkts" },
158967dd82fSFlorian Fainelli 	{ 4, 0x94, "RxUnicastPkts" },
159967dd82fSFlorian Fainelli 	{ 4, 0x98, "RxMulticastPkts" },
160967dd82fSFlorian Fainelli 	{ 4, 0x9c, "RxBroadcastPkts" },
161967dd82fSFlorian Fainelli 	{ 4, 0xa0, "RxSAChanges" },
162967dd82fSFlorian Fainelli 	{ 4, 0xa4, "RxFragments" },
163967dd82fSFlorian Fainelli 	{ 4, 0xa8, "RxJumboPkts" },
164967dd82fSFlorian Fainelli 	{ 4, 0xac, "RxSymbolErrors" },
165967dd82fSFlorian Fainelli 	{ 4, 0xc0, "RxDiscarded" },
166967dd82fSFlorian Fainelli };
167967dd82fSFlorian Fainelli 
168967dd82fSFlorian Fainelli #define B53_MIBS_SIZE	ARRAY_SIZE(b53_mibs)
169967dd82fSFlorian Fainelli 
170bde5d132SFlorian Fainelli static const struct b53_mib_desc b53_mibs_58xx[] = {
171bde5d132SFlorian Fainelli 	{ 8, 0x00, "TxOctets" },
172bde5d132SFlorian Fainelli 	{ 4, 0x08, "TxDropPkts" },
173bde5d132SFlorian Fainelli 	{ 4, 0x0c, "TxQPKTQ0" },
174bde5d132SFlorian Fainelli 	{ 4, 0x10, "TxBroadcastPkts" },
175bde5d132SFlorian Fainelli 	{ 4, 0x14, "TxMulticastPkts" },
176bde5d132SFlorian Fainelli 	{ 4, 0x18, "TxUnicastPKts" },
177bde5d132SFlorian Fainelli 	{ 4, 0x1c, "TxCollisions" },
178bde5d132SFlorian Fainelli 	{ 4, 0x20, "TxSingleCollision" },
179bde5d132SFlorian Fainelli 	{ 4, 0x24, "TxMultipleCollision" },
180bde5d132SFlorian Fainelli 	{ 4, 0x28, "TxDeferredCollision" },
181bde5d132SFlorian Fainelli 	{ 4, 0x2c, "TxLateCollision" },
182bde5d132SFlorian Fainelli 	{ 4, 0x30, "TxExcessiveCollision" },
183bde5d132SFlorian Fainelli 	{ 4, 0x34, "TxFrameInDisc" },
184bde5d132SFlorian Fainelli 	{ 4, 0x38, "TxPausePkts" },
185bde5d132SFlorian Fainelli 	{ 4, 0x3c, "TxQPKTQ1" },
186bde5d132SFlorian Fainelli 	{ 4, 0x40, "TxQPKTQ2" },
187bde5d132SFlorian Fainelli 	{ 4, 0x44, "TxQPKTQ3" },
188bde5d132SFlorian Fainelli 	{ 4, 0x48, "TxQPKTQ4" },
189bde5d132SFlorian Fainelli 	{ 4, 0x4c, "TxQPKTQ5" },
190bde5d132SFlorian Fainelli 	{ 8, 0x50, "RxOctets" },
191bde5d132SFlorian Fainelli 	{ 4, 0x58, "RxUndersizePkts" },
192bde5d132SFlorian Fainelli 	{ 4, 0x5c, "RxPausePkts" },
193bde5d132SFlorian Fainelli 	{ 4, 0x60, "RxPkts64Octets" },
194bde5d132SFlorian Fainelli 	{ 4, 0x64, "RxPkts65to127Octets" },
195bde5d132SFlorian Fainelli 	{ 4, 0x68, "RxPkts128to255Octets" },
196bde5d132SFlorian Fainelli 	{ 4, 0x6c, "RxPkts256to511Octets" },
197bde5d132SFlorian Fainelli 	{ 4, 0x70, "RxPkts512to1023Octets" },
198bde5d132SFlorian Fainelli 	{ 4, 0x74, "RxPkts1024toMaxPktsOctets" },
199bde5d132SFlorian Fainelli 	{ 4, 0x78, "RxOversizePkts" },
200bde5d132SFlorian Fainelli 	{ 4, 0x7c, "RxJabbers" },
201bde5d132SFlorian Fainelli 	{ 4, 0x80, "RxAlignmentErrors" },
202bde5d132SFlorian Fainelli 	{ 4, 0x84, "RxFCSErrors" },
203bde5d132SFlorian Fainelli 	{ 8, 0x88, "RxGoodOctets" },
204bde5d132SFlorian Fainelli 	{ 4, 0x90, "RxDropPkts" },
205bde5d132SFlorian Fainelli 	{ 4, 0x94, "RxUnicastPkts" },
206bde5d132SFlorian Fainelli 	{ 4, 0x98, "RxMulticastPkts" },
207bde5d132SFlorian Fainelli 	{ 4, 0x9c, "RxBroadcastPkts" },
208bde5d132SFlorian Fainelli 	{ 4, 0xa0, "RxSAChanges" },
209bde5d132SFlorian Fainelli 	{ 4, 0xa4, "RxFragments" },
210bde5d132SFlorian Fainelli 	{ 4, 0xa8, "RxJumboPkt" },
211bde5d132SFlorian Fainelli 	{ 4, 0xac, "RxSymblErr" },
212bde5d132SFlorian Fainelli 	{ 4, 0xb0, "InRangeErrCount" },
213bde5d132SFlorian Fainelli 	{ 4, 0xb4, "OutRangeErrCount" },
214bde5d132SFlorian Fainelli 	{ 4, 0xb8, "EEELpiEvent" },
215bde5d132SFlorian Fainelli 	{ 4, 0xbc, "EEELpiDuration" },
216bde5d132SFlorian Fainelli 	{ 4, 0xc0, "RxDiscard" },
217bde5d132SFlorian Fainelli 	{ 4, 0xc8, "TxQPKTQ6" },
218bde5d132SFlorian Fainelli 	{ 4, 0xcc, "TxQPKTQ7" },
219bde5d132SFlorian Fainelli 	{ 4, 0xd0, "TxPkts64Octets" },
220bde5d132SFlorian Fainelli 	{ 4, 0xd4, "TxPkts65to127Octets" },
221bde5d132SFlorian Fainelli 	{ 4, 0xd8, "TxPkts128to255Octets" },
222bde5d132SFlorian Fainelli 	{ 4, 0xdc, "TxPkts256to511Ocets" },
223bde5d132SFlorian Fainelli 	{ 4, 0xe0, "TxPkts512to1023Ocets" },
224bde5d132SFlorian Fainelli 	{ 4, 0xe4, "TxPkts1024toMaxPktOcets" },
225bde5d132SFlorian Fainelli };
226bde5d132SFlorian Fainelli 
227bde5d132SFlorian Fainelli #define B53_MIBS_58XX_SIZE	ARRAY_SIZE(b53_mibs_58xx)
228bde5d132SFlorian Fainelli 
229967dd82fSFlorian Fainelli static int b53_do_vlan_op(struct b53_device *dev, u8 op)
230967dd82fSFlorian Fainelli {
231967dd82fSFlorian Fainelli 	unsigned int i;
232967dd82fSFlorian Fainelli 
233967dd82fSFlorian Fainelli 	b53_write8(dev, B53_ARLIO_PAGE, dev->vta_regs[0], VTA_START_CMD | op);
234967dd82fSFlorian Fainelli 
235967dd82fSFlorian Fainelli 	for (i = 0; i < 10; i++) {
236967dd82fSFlorian Fainelli 		u8 vta;
237967dd82fSFlorian Fainelli 
238967dd82fSFlorian Fainelli 		b53_read8(dev, B53_ARLIO_PAGE, dev->vta_regs[0], &vta);
239967dd82fSFlorian Fainelli 		if (!(vta & VTA_START_CMD))
240967dd82fSFlorian Fainelli 			return 0;
241967dd82fSFlorian Fainelli 
242967dd82fSFlorian Fainelli 		usleep_range(100, 200);
243967dd82fSFlorian Fainelli 	}
244967dd82fSFlorian Fainelli 
245967dd82fSFlorian Fainelli 	return -EIO;
246967dd82fSFlorian Fainelli }
247967dd82fSFlorian Fainelli 
248a2482d2cSFlorian Fainelli static void b53_set_vlan_entry(struct b53_device *dev, u16 vid,
249a2482d2cSFlorian Fainelli 			       struct b53_vlan *vlan)
250967dd82fSFlorian Fainelli {
251967dd82fSFlorian Fainelli 	if (is5325(dev)) {
252967dd82fSFlorian Fainelli 		u32 entry = 0;
253967dd82fSFlorian Fainelli 
254a2482d2cSFlorian Fainelli 		if (vlan->members) {
255a2482d2cSFlorian Fainelli 			entry = ((vlan->untag & VA_UNTAG_MASK_25) <<
256a2482d2cSFlorian Fainelli 				 VA_UNTAG_S_25) | vlan->members;
257967dd82fSFlorian Fainelli 			if (dev->core_rev >= 3)
258967dd82fSFlorian Fainelli 				entry |= VA_VALID_25_R4 | vid << VA_VID_HIGH_S;
259967dd82fSFlorian Fainelli 			else
260967dd82fSFlorian Fainelli 				entry |= VA_VALID_25;
261967dd82fSFlorian Fainelli 		}
262967dd82fSFlorian Fainelli 
263967dd82fSFlorian Fainelli 		b53_write32(dev, B53_VLAN_PAGE, B53_VLAN_WRITE_25, entry);
264967dd82fSFlorian Fainelli 		b53_write16(dev, B53_VLAN_PAGE, B53_VLAN_TABLE_ACCESS_25, vid |
265967dd82fSFlorian Fainelli 			    VTA_RW_STATE_WR | VTA_RW_OP_EN);
266967dd82fSFlorian Fainelli 	} else if (is5365(dev)) {
267967dd82fSFlorian Fainelli 		u16 entry = 0;
268967dd82fSFlorian Fainelli 
269a2482d2cSFlorian Fainelli 		if (vlan->members)
270a2482d2cSFlorian Fainelli 			entry = ((vlan->untag & VA_UNTAG_MASK_65) <<
271a2482d2cSFlorian Fainelli 				 VA_UNTAG_S_65) | vlan->members | VA_VALID_65;
272967dd82fSFlorian Fainelli 
273967dd82fSFlorian Fainelli 		b53_write16(dev, B53_VLAN_PAGE, B53_VLAN_WRITE_65, entry);
274967dd82fSFlorian Fainelli 		b53_write16(dev, B53_VLAN_PAGE, B53_VLAN_TABLE_ACCESS_65, vid |
275967dd82fSFlorian Fainelli 			    VTA_RW_STATE_WR | VTA_RW_OP_EN);
276967dd82fSFlorian Fainelli 	} else {
277967dd82fSFlorian Fainelli 		b53_write16(dev, B53_ARLIO_PAGE, dev->vta_regs[1], vid);
278967dd82fSFlorian Fainelli 		b53_write32(dev, B53_ARLIO_PAGE, dev->vta_regs[2],
279a2482d2cSFlorian Fainelli 			    (vlan->untag << VTE_UNTAG_S) | vlan->members);
280967dd82fSFlorian Fainelli 
281967dd82fSFlorian Fainelli 		b53_do_vlan_op(dev, VTA_CMD_WRITE);
282967dd82fSFlorian Fainelli 	}
283a2482d2cSFlorian Fainelli 
284a2482d2cSFlorian Fainelli 	dev_dbg(dev->ds->dev, "VID: %d, members: 0x%04x, untag: 0x%04x\n",
285a2482d2cSFlorian Fainelli 		vid, vlan->members, vlan->untag);
286967dd82fSFlorian Fainelli }
287967dd82fSFlorian Fainelli 
288a2482d2cSFlorian Fainelli static void b53_get_vlan_entry(struct b53_device *dev, u16 vid,
289a2482d2cSFlorian Fainelli 			       struct b53_vlan *vlan)
290a2482d2cSFlorian Fainelli {
291a2482d2cSFlorian Fainelli 	if (is5325(dev)) {
292a2482d2cSFlorian Fainelli 		u32 entry = 0;
293a2482d2cSFlorian Fainelli 
294a2482d2cSFlorian Fainelli 		b53_write16(dev, B53_VLAN_PAGE, B53_VLAN_TABLE_ACCESS_25, vid |
295a2482d2cSFlorian Fainelli 			    VTA_RW_STATE_RD | VTA_RW_OP_EN);
296a2482d2cSFlorian Fainelli 		b53_read32(dev, B53_VLAN_PAGE, B53_VLAN_WRITE_25, &entry);
297a2482d2cSFlorian Fainelli 
298a2482d2cSFlorian Fainelli 		if (dev->core_rev >= 3)
299a2482d2cSFlorian Fainelli 			vlan->valid = !!(entry & VA_VALID_25_R4);
300a2482d2cSFlorian Fainelli 		else
301a2482d2cSFlorian Fainelli 			vlan->valid = !!(entry & VA_VALID_25);
302a2482d2cSFlorian Fainelli 		vlan->members = entry & VA_MEMBER_MASK;
303a2482d2cSFlorian Fainelli 		vlan->untag = (entry >> VA_UNTAG_S_25) & VA_UNTAG_MASK_25;
304a2482d2cSFlorian Fainelli 
305a2482d2cSFlorian Fainelli 	} else if (is5365(dev)) {
306a2482d2cSFlorian Fainelli 		u16 entry = 0;
307a2482d2cSFlorian Fainelli 
308a2482d2cSFlorian Fainelli 		b53_write16(dev, B53_VLAN_PAGE, B53_VLAN_TABLE_ACCESS_65, vid |
309a2482d2cSFlorian Fainelli 			    VTA_RW_STATE_WR | VTA_RW_OP_EN);
310a2482d2cSFlorian Fainelli 		b53_read16(dev, B53_VLAN_PAGE, B53_VLAN_WRITE_65, &entry);
311a2482d2cSFlorian Fainelli 
312a2482d2cSFlorian Fainelli 		vlan->valid = !!(entry & VA_VALID_65);
313a2482d2cSFlorian Fainelli 		vlan->members = entry & VA_MEMBER_MASK;
314a2482d2cSFlorian Fainelli 		vlan->untag = (entry >> VA_UNTAG_S_65) & VA_UNTAG_MASK_65;
315a2482d2cSFlorian Fainelli 	} else {
316a2482d2cSFlorian Fainelli 		u32 entry = 0;
317a2482d2cSFlorian Fainelli 
318a2482d2cSFlorian Fainelli 		b53_write16(dev, B53_ARLIO_PAGE, dev->vta_regs[1], vid);
319a2482d2cSFlorian Fainelli 		b53_do_vlan_op(dev, VTA_CMD_READ);
320a2482d2cSFlorian Fainelli 		b53_read32(dev, B53_ARLIO_PAGE, dev->vta_regs[2], &entry);
321a2482d2cSFlorian Fainelli 		vlan->members = entry & VTE_MEMBERS;
322a2482d2cSFlorian Fainelli 		vlan->untag = (entry >> VTE_UNTAG_S) & VTE_MEMBERS;
323a2482d2cSFlorian Fainelli 		vlan->valid = true;
324a2482d2cSFlorian Fainelli 	}
325a2482d2cSFlorian Fainelli }
326a2482d2cSFlorian Fainelli 
327a2482d2cSFlorian Fainelli static void b53_set_forwarding(struct b53_device *dev, int enable)
328967dd82fSFlorian Fainelli {
329967dd82fSFlorian Fainelli 	u8 mgmt;
330967dd82fSFlorian Fainelli 
331967dd82fSFlorian Fainelli 	b53_read8(dev, B53_CTRL_PAGE, B53_SWITCH_MODE, &mgmt);
332967dd82fSFlorian Fainelli 
333967dd82fSFlorian Fainelli 	if (enable)
334967dd82fSFlorian Fainelli 		mgmt |= SM_SW_FWD_EN;
335967dd82fSFlorian Fainelli 	else
336967dd82fSFlorian Fainelli 		mgmt &= ~SM_SW_FWD_EN;
337967dd82fSFlorian Fainelli 
338967dd82fSFlorian Fainelli 	b53_write8(dev, B53_CTRL_PAGE, B53_SWITCH_MODE, mgmt);
339a424f0deSFlorian Fainelli 
3407edc58d6SFlorian Fainelli 	/* Include IMP port in dumb forwarding mode
341a424f0deSFlorian Fainelli 	 */
342a424f0deSFlorian Fainelli 	b53_read8(dev, B53_CTRL_PAGE, B53_SWITCH_CTRL, &mgmt);
343a424f0deSFlorian Fainelli 	mgmt |= B53_MII_DUMB_FWDG_EN;
344a424f0deSFlorian Fainelli 	b53_write8(dev, B53_CTRL_PAGE, B53_SWITCH_CTRL, mgmt);
34553568438SFlorian Fainelli 
34653568438SFlorian Fainelli 	/* Look at B53_UC_FWD_EN and B53_MC_FWD_EN to decide whether
34753568438SFlorian Fainelli 	 * frames should be flooded or not.
34853568438SFlorian Fainelli 	 */
34953568438SFlorian Fainelli 	b53_read8(dev, B53_CTRL_PAGE, B53_IP_MULTICAST_CTRL, &mgmt);
35063cc54a6SFlorian Fainelli 	mgmt |= B53_UC_FWD_EN | B53_MC_FWD_EN | B53_IPMC_FWD_EN;
35153568438SFlorian Fainelli 	b53_write8(dev, B53_CTRL_PAGE, B53_IP_MULTICAST_CTRL, mgmt);
352a424f0deSFlorian Fainelli }
353967dd82fSFlorian Fainelli 
354dad8d7c6SFlorian Fainelli static void b53_enable_vlan(struct b53_device *dev, bool enable,
355dad8d7c6SFlorian Fainelli 			    bool enable_filtering)
356967dd82fSFlorian Fainelli {
357967dd82fSFlorian Fainelli 	u8 mgmt, vc0, vc1, vc4 = 0, vc5;
358967dd82fSFlorian Fainelli 
359967dd82fSFlorian Fainelli 	b53_read8(dev, B53_CTRL_PAGE, B53_SWITCH_MODE, &mgmt);
360967dd82fSFlorian Fainelli 	b53_read8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL0, &vc0);
361967dd82fSFlorian Fainelli 	b53_read8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL1, &vc1);
362967dd82fSFlorian Fainelli 
363967dd82fSFlorian Fainelli 	if (is5325(dev) || is5365(dev)) {
364967dd82fSFlorian Fainelli 		b53_read8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL4_25, &vc4);
365967dd82fSFlorian Fainelli 		b53_read8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL5_25, &vc5);
366967dd82fSFlorian Fainelli 	} else if (is63xx(dev)) {
367967dd82fSFlorian Fainelli 		b53_read8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL4_63XX, &vc4);
368967dd82fSFlorian Fainelli 		b53_read8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL5_63XX, &vc5);
369967dd82fSFlorian Fainelli 	} else {
370967dd82fSFlorian Fainelli 		b53_read8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL4, &vc4);
371967dd82fSFlorian Fainelli 		b53_read8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL5, &vc5);
372967dd82fSFlorian Fainelli 	}
373967dd82fSFlorian Fainelli 
374967dd82fSFlorian Fainelli 	if (enable) {
375967dd82fSFlorian Fainelli 		vc0 |= VC0_VLAN_EN | VC0_VID_CHK_EN | VC0_VID_HASH_VID;
376967dd82fSFlorian Fainelli 		vc1 |= VC1_RX_MCST_UNTAG_EN | VC1_RX_MCST_FWD_EN;
377967dd82fSFlorian Fainelli 		vc4 &= ~VC4_ING_VID_CHECK_MASK;
378dad8d7c6SFlorian Fainelli 		if (enable_filtering) {
379967dd82fSFlorian Fainelli 			vc4 |= VC4_ING_VID_VIO_DROP << VC4_ING_VID_CHECK_S;
380967dd82fSFlorian Fainelli 			vc5 |= VC5_DROP_VTABLE_MISS;
381dad8d7c6SFlorian Fainelli 		} else {
382dad8d7c6SFlorian Fainelli 			vc4 |= VC4_ING_VID_VIO_FWD << VC4_ING_VID_CHECK_S;
383dad8d7c6SFlorian Fainelli 			vc5 &= ~VC5_DROP_VTABLE_MISS;
384dad8d7c6SFlorian Fainelli 		}
385967dd82fSFlorian Fainelli 
386967dd82fSFlorian Fainelli 		if (is5325(dev))
387967dd82fSFlorian Fainelli 			vc0 &= ~VC0_RESERVED_1;
388967dd82fSFlorian Fainelli 
389967dd82fSFlorian Fainelli 		if (is5325(dev) || is5365(dev))
390967dd82fSFlorian Fainelli 			vc1 |= VC1_RX_MCST_TAG_EN;
391967dd82fSFlorian Fainelli 
392967dd82fSFlorian Fainelli 	} else {
393967dd82fSFlorian Fainelli 		vc0 &= ~(VC0_VLAN_EN | VC0_VID_CHK_EN | VC0_VID_HASH_VID);
394967dd82fSFlorian Fainelli 		vc1 &= ~(VC1_RX_MCST_UNTAG_EN | VC1_RX_MCST_FWD_EN);
395967dd82fSFlorian Fainelli 		vc4 &= ~VC4_ING_VID_CHECK_MASK;
396967dd82fSFlorian Fainelli 		vc5 &= ~VC5_DROP_VTABLE_MISS;
397967dd82fSFlorian Fainelli 
398967dd82fSFlorian Fainelli 		if (is5325(dev) || is5365(dev))
399967dd82fSFlorian Fainelli 			vc4 |= VC4_ING_VID_VIO_FWD << VC4_ING_VID_CHECK_S;
400967dd82fSFlorian Fainelli 		else
401967dd82fSFlorian Fainelli 			vc4 |= VC4_ING_VID_VIO_TO_IMP << VC4_ING_VID_CHECK_S;
402967dd82fSFlorian Fainelli 
403967dd82fSFlorian Fainelli 		if (is5325(dev) || is5365(dev))
404967dd82fSFlorian Fainelli 			vc1 &= ~VC1_RX_MCST_TAG_EN;
405a2482d2cSFlorian Fainelli 	}
406967dd82fSFlorian Fainelli 
407967dd82fSFlorian Fainelli 	if (!is5325(dev) && !is5365(dev))
408967dd82fSFlorian Fainelli 		vc5 &= ~VC5_VID_FFF_EN;
409967dd82fSFlorian Fainelli 
410967dd82fSFlorian Fainelli 	b53_write8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL0, vc0);
411967dd82fSFlorian Fainelli 	b53_write8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL1, vc1);
412967dd82fSFlorian Fainelli 
413967dd82fSFlorian Fainelli 	if (is5325(dev) || is5365(dev)) {
414967dd82fSFlorian Fainelli 		/* enable the high 8 bit vid check on 5325 */
415967dd82fSFlorian Fainelli 		if (is5325(dev) && enable)
416967dd82fSFlorian Fainelli 			b53_write8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL3,
417967dd82fSFlorian Fainelli 				   VC3_HIGH_8BIT_EN);
418967dd82fSFlorian Fainelli 		else
419967dd82fSFlorian Fainelli 			b53_write8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL3, 0);
420967dd82fSFlorian Fainelli 
421967dd82fSFlorian Fainelli 		b53_write8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL4_25, vc4);
422967dd82fSFlorian Fainelli 		b53_write8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL5_25, vc5);
423967dd82fSFlorian Fainelli 	} else if (is63xx(dev)) {
424967dd82fSFlorian Fainelli 		b53_write16(dev, B53_VLAN_PAGE, B53_VLAN_CTRL3_63XX, 0);
425967dd82fSFlorian Fainelli 		b53_write8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL4_63XX, vc4);
426967dd82fSFlorian Fainelli 		b53_write8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL5_63XX, vc5);
427967dd82fSFlorian Fainelli 	} else {
428967dd82fSFlorian Fainelli 		b53_write16(dev, B53_VLAN_PAGE, B53_VLAN_CTRL3, 0);
429967dd82fSFlorian Fainelli 		b53_write8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL4, vc4);
430967dd82fSFlorian Fainelli 		b53_write8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL5, vc5);
431967dd82fSFlorian Fainelli 	}
432967dd82fSFlorian Fainelli 
433967dd82fSFlorian Fainelli 	b53_write8(dev, B53_CTRL_PAGE, B53_SWITCH_MODE, mgmt);
434dad8d7c6SFlorian Fainelli 
435dad8d7c6SFlorian Fainelli 	dev->vlan_enabled = enable;
436967dd82fSFlorian Fainelli }
437967dd82fSFlorian Fainelli 
438967dd82fSFlorian Fainelli static int b53_set_jumbo(struct b53_device *dev, bool enable, bool allow_10_100)
439967dd82fSFlorian Fainelli {
440967dd82fSFlorian Fainelli 	u32 port_mask = 0;
441967dd82fSFlorian Fainelli 	u16 max_size = JMS_MIN_SIZE;
442967dd82fSFlorian Fainelli 
443967dd82fSFlorian Fainelli 	if (is5325(dev) || is5365(dev))
444967dd82fSFlorian Fainelli 		return -EINVAL;
445967dd82fSFlorian Fainelli 
446967dd82fSFlorian Fainelli 	if (enable) {
447967dd82fSFlorian Fainelli 		port_mask = dev->enabled_ports;
448967dd82fSFlorian Fainelli 		max_size = JMS_MAX_SIZE;
449967dd82fSFlorian Fainelli 		if (allow_10_100)
450967dd82fSFlorian Fainelli 			port_mask |= JPM_10_100_JUMBO_EN;
451967dd82fSFlorian Fainelli 	}
452967dd82fSFlorian Fainelli 
453967dd82fSFlorian Fainelli 	b53_write32(dev, B53_JUMBO_PAGE, dev->jumbo_pm_reg, port_mask);
454967dd82fSFlorian Fainelli 	return b53_write16(dev, B53_JUMBO_PAGE, dev->jumbo_size_reg, max_size);
455967dd82fSFlorian Fainelli }
456967dd82fSFlorian Fainelli 
457ff39c2d6SFlorian Fainelli static int b53_flush_arl(struct b53_device *dev, u8 mask)
458967dd82fSFlorian Fainelli {
459967dd82fSFlorian Fainelli 	unsigned int i;
460967dd82fSFlorian Fainelli 
461967dd82fSFlorian Fainelli 	b53_write8(dev, B53_CTRL_PAGE, B53_FAST_AGE_CTRL,
462ff39c2d6SFlorian Fainelli 		   FAST_AGE_DONE | FAST_AGE_DYNAMIC | mask);
463967dd82fSFlorian Fainelli 
464967dd82fSFlorian Fainelli 	for (i = 0; i < 10; i++) {
465967dd82fSFlorian Fainelli 		u8 fast_age_ctrl;
466967dd82fSFlorian Fainelli 
467967dd82fSFlorian Fainelli 		b53_read8(dev, B53_CTRL_PAGE, B53_FAST_AGE_CTRL,
468967dd82fSFlorian Fainelli 			  &fast_age_ctrl);
469967dd82fSFlorian Fainelli 
470967dd82fSFlorian Fainelli 		if (!(fast_age_ctrl & FAST_AGE_DONE))
471967dd82fSFlorian Fainelli 			goto out;
472967dd82fSFlorian Fainelli 
473967dd82fSFlorian Fainelli 		msleep(1);
474967dd82fSFlorian Fainelli 	}
475967dd82fSFlorian Fainelli 
476967dd82fSFlorian Fainelli 	return -ETIMEDOUT;
477967dd82fSFlorian Fainelli out:
478967dd82fSFlorian Fainelli 	/* Only age dynamic entries (default behavior) */
479967dd82fSFlorian Fainelli 	b53_write8(dev, B53_CTRL_PAGE, B53_FAST_AGE_CTRL, FAST_AGE_DYNAMIC);
480967dd82fSFlorian Fainelli 	return 0;
481967dd82fSFlorian Fainelli }
482967dd82fSFlorian Fainelli 
483ff39c2d6SFlorian Fainelli static int b53_fast_age_port(struct b53_device *dev, int port)
484ff39c2d6SFlorian Fainelli {
485ff39c2d6SFlorian Fainelli 	b53_write8(dev, B53_CTRL_PAGE, B53_FAST_AGE_PORT_CTRL, port);
486ff39c2d6SFlorian Fainelli 
487ff39c2d6SFlorian Fainelli 	return b53_flush_arl(dev, FAST_AGE_PORT);
488ff39c2d6SFlorian Fainelli }
489ff39c2d6SFlorian Fainelli 
490a2482d2cSFlorian Fainelli static int b53_fast_age_vlan(struct b53_device *dev, u16 vid)
491a2482d2cSFlorian Fainelli {
492a2482d2cSFlorian Fainelli 	b53_write16(dev, B53_CTRL_PAGE, B53_FAST_AGE_VID_CTRL, vid);
493a2482d2cSFlorian Fainelli 
494a2482d2cSFlorian Fainelli 	return b53_flush_arl(dev, FAST_AGE_VLAN);
495a2482d2cSFlorian Fainelli }
496a2482d2cSFlorian Fainelli 
497aac02867SFlorian Fainelli void b53_imp_vlan_setup(struct dsa_switch *ds, int cpu_port)
498ff39c2d6SFlorian Fainelli {
49904bed143SVivien Didelot 	struct b53_device *dev = ds->priv;
500ff39c2d6SFlorian Fainelli 	unsigned int i;
501ff39c2d6SFlorian Fainelli 	u16 pvlan;
502ff39c2d6SFlorian Fainelli 
503ff39c2d6SFlorian Fainelli 	/* Enable the IMP port to be in the same VLAN as the other ports
504ff39c2d6SFlorian Fainelli 	 * on a per-port basis such that we only have Port i and IMP in
505ff39c2d6SFlorian Fainelli 	 * the same VLAN.
506ff39c2d6SFlorian Fainelli 	 */
507ff39c2d6SFlorian Fainelli 	b53_for_each_port(dev, i) {
508ff39c2d6SFlorian Fainelli 		b53_read16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(i), &pvlan);
509ff39c2d6SFlorian Fainelli 		pvlan |= BIT(cpu_port);
510ff39c2d6SFlorian Fainelli 		b53_write16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(i), pvlan);
511ff39c2d6SFlorian Fainelli 	}
512ff39c2d6SFlorian Fainelli }
513aac02867SFlorian Fainelli EXPORT_SYMBOL(b53_imp_vlan_setup);
514ff39c2d6SFlorian Fainelli 
515f86ad77fSFlorian Fainelli int b53_enable_port(struct dsa_switch *ds, int port, struct phy_device *phy)
516967dd82fSFlorian Fainelli {
51704bed143SVivien Didelot 	struct b53_device *dev = ds->priv;
51874be4babSVivien Didelot 	unsigned int cpu_port;
5198ca7c160SFlorian Fainelli 	int ret = 0;
520ff39c2d6SFlorian Fainelli 	u16 pvlan;
521967dd82fSFlorian Fainelli 
52274be4babSVivien Didelot 	if (!dsa_is_user_port(ds, port))
52374be4babSVivien Didelot 		return 0;
52474be4babSVivien Didelot 
52568bb8ea8SVivien Didelot 	cpu_port = dsa_to_port(ds, port)->cpu_dp->index;
52674be4babSVivien Didelot 
52763cc54a6SFlorian Fainelli 	b53_br_egress_floods(ds, port, true, true);
52863cc54a6SFlorian Fainelli 
5298ca7c160SFlorian Fainelli 	if (dev->ops->irq_enable)
5308ca7c160SFlorian Fainelli 		ret = dev->ops->irq_enable(dev, port);
5318ca7c160SFlorian Fainelli 	if (ret)
5328ca7c160SFlorian Fainelli 		return ret;
5338ca7c160SFlorian Fainelli 
534967dd82fSFlorian Fainelli 	/* Clear the Rx and Tx disable bits and set to no spanning tree */
535967dd82fSFlorian Fainelli 	b53_write8(dev, B53_CTRL_PAGE, B53_PORT_CTRL(port), 0);
536967dd82fSFlorian Fainelli 
537ff39c2d6SFlorian Fainelli 	/* Set this port, and only this one to be in the default VLAN,
538ff39c2d6SFlorian Fainelli 	 * if member of a bridge, restore its membership prior to
539ff39c2d6SFlorian Fainelli 	 * bringing down this port.
540ff39c2d6SFlorian Fainelli 	 */
541ff39c2d6SFlorian Fainelli 	b53_read16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(port), &pvlan);
542ff39c2d6SFlorian Fainelli 	pvlan &= ~0x1ff;
543ff39c2d6SFlorian Fainelli 	pvlan |= BIT(port);
544ff39c2d6SFlorian Fainelli 	pvlan |= dev->ports[port].vlan_ctl_mask;
545ff39c2d6SFlorian Fainelli 	b53_write16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(port), pvlan);
546ff39c2d6SFlorian Fainelli 
547ff39c2d6SFlorian Fainelli 	b53_imp_vlan_setup(ds, cpu_port);
548ff39c2d6SFlorian Fainelli 
549f43a2dbeSFlorian Fainelli 	/* If EEE was enabled, restore it */
550f43a2dbeSFlorian Fainelli 	if (dev->ports[port].eee.eee_enabled)
551f43a2dbeSFlorian Fainelli 		b53_eee_enable_set(ds, port, true);
552f43a2dbeSFlorian Fainelli 
553967dd82fSFlorian Fainelli 	return 0;
554967dd82fSFlorian Fainelli }
555f86ad77fSFlorian Fainelli EXPORT_SYMBOL(b53_enable_port);
556967dd82fSFlorian Fainelli 
55775104db0SAndrew Lunn void b53_disable_port(struct dsa_switch *ds, int port)
558967dd82fSFlorian Fainelli {
55904bed143SVivien Didelot 	struct b53_device *dev = ds->priv;
560967dd82fSFlorian Fainelli 	u8 reg;
561967dd82fSFlorian Fainelli 
562967dd82fSFlorian Fainelli 	/* Disable Tx/Rx for the port */
563967dd82fSFlorian Fainelli 	b53_read8(dev, B53_CTRL_PAGE, B53_PORT_CTRL(port), &reg);
564967dd82fSFlorian Fainelli 	reg |= PORT_CTRL_RX_DISABLE | PORT_CTRL_TX_DISABLE;
565967dd82fSFlorian Fainelli 	b53_write8(dev, B53_CTRL_PAGE, B53_PORT_CTRL(port), reg);
5668ca7c160SFlorian Fainelli 
5678ca7c160SFlorian Fainelli 	if (dev->ops->irq_disable)
5688ca7c160SFlorian Fainelli 		dev->ops->irq_disable(dev, port);
569967dd82fSFlorian Fainelli }
570f86ad77fSFlorian Fainelli EXPORT_SYMBOL(b53_disable_port);
571967dd82fSFlorian Fainelli 
572b409a9efSFlorian Fainelli void b53_brcm_hdr_setup(struct dsa_switch *ds, int port)
573b409a9efSFlorian Fainelli {
574b409a9efSFlorian Fainelli 	struct b53_device *dev = ds->priv;
5754d776482SFlorian Fainelli 	bool tag_en = !(dev->tag_protocol == DSA_TAG_PROTO_NONE);
576b409a9efSFlorian Fainelli 	u8 hdr_ctl, val;
577b409a9efSFlorian Fainelli 	u16 reg;
578b409a9efSFlorian Fainelli 
579b409a9efSFlorian Fainelli 	/* Resolve which bit controls the Broadcom tag */
580b409a9efSFlorian Fainelli 	switch (port) {
581b409a9efSFlorian Fainelli 	case 8:
582b409a9efSFlorian Fainelli 		val = BRCM_HDR_P8_EN;
583b409a9efSFlorian Fainelli 		break;
584b409a9efSFlorian Fainelli 	case 7:
585b409a9efSFlorian Fainelli 		val = BRCM_HDR_P7_EN;
586b409a9efSFlorian Fainelli 		break;
587b409a9efSFlorian Fainelli 	case 5:
588b409a9efSFlorian Fainelli 		val = BRCM_HDR_P5_EN;
589b409a9efSFlorian Fainelli 		break;
590b409a9efSFlorian Fainelli 	default:
591b409a9efSFlorian Fainelli 		val = 0;
592b409a9efSFlorian Fainelli 		break;
593b409a9efSFlorian Fainelli 	}
594b409a9efSFlorian Fainelli 
5958fab459eSFlorian Fainelli 	/* Enable management mode if tagging is requested */
5968fab459eSFlorian Fainelli 	b53_read8(dev, B53_CTRL_PAGE, B53_SWITCH_MODE, &hdr_ctl);
5978fab459eSFlorian Fainelli 	if (tag_en)
5988fab459eSFlorian Fainelli 		hdr_ctl |= SM_SW_FWD_MODE;
5998fab459eSFlorian Fainelli 	else
6008fab459eSFlorian Fainelli 		hdr_ctl &= ~SM_SW_FWD_MODE;
6018fab459eSFlorian Fainelli 	b53_write8(dev, B53_CTRL_PAGE, B53_SWITCH_MODE, hdr_ctl);
6028fab459eSFlorian Fainelli 
6038fab459eSFlorian Fainelli 	/* Configure the appropriate IMP port */
6048fab459eSFlorian Fainelli 	b53_read8(dev, B53_MGMT_PAGE, B53_GLOBAL_CONFIG, &hdr_ctl);
6058fab459eSFlorian Fainelli 	if (port == 8)
6068fab459eSFlorian Fainelli 		hdr_ctl |= GC_FRM_MGMT_PORT_MII;
6078fab459eSFlorian Fainelli 	else if (port == 5)
6088fab459eSFlorian Fainelli 		hdr_ctl |= GC_FRM_MGMT_PORT_M;
6098fab459eSFlorian Fainelli 	b53_write8(dev, B53_MGMT_PAGE, B53_GLOBAL_CONFIG, hdr_ctl);
6108fab459eSFlorian Fainelli 
611b409a9efSFlorian Fainelli 	/* Enable Broadcom tags for IMP port */
612b409a9efSFlorian Fainelli 	b53_read8(dev, B53_MGMT_PAGE, B53_BRCM_HDR, &hdr_ctl);
613cdb583cfSFlorian Fainelli 	if (tag_en)
614b409a9efSFlorian Fainelli 		hdr_ctl |= val;
615cdb583cfSFlorian Fainelli 	else
616cdb583cfSFlorian Fainelli 		hdr_ctl &= ~val;
617b409a9efSFlorian Fainelli 	b53_write8(dev, B53_MGMT_PAGE, B53_BRCM_HDR, hdr_ctl);
618b409a9efSFlorian Fainelli 
619b409a9efSFlorian Fainelli 	/* Registers below are only accessible on newer devices */
620b409a9efSFlorian Fainelli 	if (!is58xx(dev))
621b409a9efSFlorian Fainelli 		return;
622b409a9efSFlorian Fainelli 
623b409a9efSFlorian Fainelli 	/* Enable reception Broadcom tag for CPU TX (switch RX) to
624b409a9efSFlorian Fainelli 	 * allow us to tag outgoing frames
625b409a9efSFlorian Fainelli 	 */
626b409a9efSFlorian Fainelli 	b53_read16(dev, B53_MGMT_PAGE, B53_BRCM_HDR_RX_DIS, &reg);
627cdb583cfSFlorian Fainelli 	if (tag_en)
628b409a9efSFlorian Fainelli 		reg &= ~BIT(port);
629cdb583cfSFlorian Fainelli 	else
630cdb583cfSFlorian Fainelli 		reg |= BIT(port);
631b409a9efSFlorian Fainelli 	b53_write16(dev, B53_MGMT_PAGE, B53_BRCM_HDR_RX_DIS, reg);
632b409a9efSFlorian Fainelli 
633b409a9efSFlorian Fainelli 	/* Enable transmission of Broadcom tags from the switch (CPU RX) to
634b409a9efSFlorian Fainelli 	 * allow delivering frames to the per-port net_devices
635b409a9efSFlorian Fainelli 	 */
636b409a9efSFlorian Fainelli 	b53_read16(dev, B53_MGMT_PAGE, B53_BRCM_HDR_TX_DIS, &reg);
637cdb583cfSFlorian Fainelli 	if (tag_en)
638b409a9efSFlorian Fainelli 		reg &= ~BIT(port);
639cdb583cfSFlorian Fainelli 	else
640cdb583cfSFlorian Fainelli 		reg |= BIT(port);
641b409a9efSFlorian Fainelli 	b53_write16(dev, B53_MGMT_PAGE, B53_BRCM_HDR_TX_DIS, reg);
642b409a9efSFlorian Fainelli }
643b409a9efSFlorian Fainelli EXPORT_SYMBOL(b53_brcm_hdr_setup);
644b409a9efSFlorian Fainelli 
645299752a7SFlorian Fainelli static void b53_enable_cpu_port(struct b53_device *dev, int port)
646967dd82fSFlorian Fainelli {
647967dd82fSFlorian Fainelli 	u8 port_ctrl;
648967dd82fSFlorian Fainelli 
649967dd82fSFlorian Fainelli 	/* BCM5325 CPU port is at 8 */
650299752a7SFlorian Fainelli 	if ((is5325(dev) || is5365(dev)) && port == B53_CPU_PORT_25)
651299752a7SFlorian Fainelli 		port = B53_CPU_PORT;
652967dd82fSFlorian Fainelli 
653967dd82fSFlorian Fainelli 	port_ctrl = PORT_CTRL_RX_BCST_EN |
654967dd82fSFlorian Fainelli 		    PORT_CTRL_RX_MCST_EN |
655967dd82fSFlorian Fainelli 		    PORT_CTRL_RX_UCST_EN;
656299752a7SFlorian Fainelli 	b53_write8(dev, B53_CTRL_PAGE, B53_PORT_CTRL(port), port_ctrl);
6577edc58d6SFlorian Fainelli 
6587edc58d6SFlorian Fainelli 	b53_brcm_hdr_setup(dev->ds, port);
65963cc54a6SFlorian Fainelli 
66063cc54a6SFlorian Fainelli 	b53_br_egress_floods(dev->ds, port, true, true);
661967dd82fSFlorian Fainelli }
662967dd82fSFlorian Fainelli 
663967dd82fSFlorian Fainelli static void b53_enable_mib(struct b53_device *dev)
664967dd82fSFlorian Fainelli {
665967dd82fSFlorian Fainelli 	u8 gc;
666967dd82fSFlorian Fainelli 
667967dd82fSFlorian Fainelli 	b53_read8(dev, B53_MGMT_PAGE, B53_GLOBAL_CONFIG, &gc);
668967dd82fSFlorian Fainelli 	gc &= ~(GC_RESET_MIB | GC_MIB_AC_EN);
669967dd82fSFlorian Fainelli 	b53_write8(dev, B53_MGMT_PAGE, B53_GLOBAL_CONFIG, gc);
670967dd82fSFlorian Fainelli }
671967dd82fSFlorian Fainelli 
672fea83353SFlorian Fainelli static u16 b53_default_pvid(struct b53_device *dev)
673fea83353SFlorian Fainelli {
674fea83353SFlorian Fainelli 	if (is5325(dev) || is5365(dev))
675fea83353SFlorian Fainelli 		return 1;
676fea83353SFlorian Fainelli 	else
677fea83353SFlorian Fainelli 		return 0;
678fea83353SFlorian Fainelli }
679fea83353SFlorian Fainelli 
6805c1a6eafSFlorian Fainelli int b53_configure_vlan(struct dsa_switch *ds)
681967dd82fSFlorian Fainelli {
6825c1a6eafSFlorian Fainelli 	struct b53_device *dev = ds->priv;
683a2482d2cSFlorian Fainelli 	struct b53_vlan vl = { 0 };
684fea83353SFlorian Fainelli 	int i, def_vid;
685fea83353SFlorian Fainelli 
686fea83353SFlorian Fainelli 	def_vid = b53_default_pvid(dev);
687967dd82fSFlorian Fainelli 
688967dd82fSFlorian Fainelli 	/* clear all vlan entries */
689967dd82fSFlorian Fainelli 	if (is5325(dev) || is5365(dev)) {
690fea83353SFlorian Fainelli 		for (i = def_vid; i < dev->num_vlans; i++)
691a2482d2cSFlorian Fainelli 			b53_set_vlan_entry(dev, i, &vl);
692967dd82fSFlorian Fainelli 	} else {
693967dd82fSFlorian Fainelli 		b53_do_vlan_op(dev, VTA_CMD_CLEAR);
694967dd82fSFlorian Fainelli 	}
695967dd82fSFlorian Fainelli 
696*df373702SFlorian Fainelli 	b53_enable_vlan(dev, dev->vlan_enabled, ds->vlan_filtering);
697967dd82fSFlorian Fainelli 
698967dd82fSFlorian Fainelli 	b53_for_each_port(dev, i)
699967dd82fSFlorian Fainelli 		b53_write16(dev, B53_VLAN_PAGE,
700fea83353SFlorian Fainelli 			    B53_VLAN_PORT_DEF_TAG(i), def_vid);
701967dd82fSFlorian Fainelli 
702967dd82fSFlorian Fainelli 	if (!is5325(dev) && !is5365(dev))
703967dd82fSFlorian Fainelli 		b53_set_jumbo(dev, dev->enable_jumbo, false);
704967dd82fSFlorian Fainelli 
705967dd82fSFlorian Fainelli 	return 0;
706967dd82fSFlorian Fainelli }
7075c1a6eafSFlorian Fainelli EXPORT_SYMBOL(b53_configure_vlan);
708967dd82fSFlorian Fainelli 
709967dd82fSFlorian Fainelli static void b53_switch_reset_gpio(struct b53_device *dev)
710967dd82fSFlorian Fainelli {
711967dd82fSFlorian Fainelli 	int gpio = dev->reset_gpio;
712967dd82fSFlorian Fainelli 
713967dd82fSFlorian Fainelli 	if (gpio < 0)
714967dd82fSFlorian Fainelli 		return;
715967dd82fSFlorian Fainelli 
716967dd82fSFlorian Fainelli 	/* Reset sequence: RESET low(50ms)->high(20ms)
717967dd82fSFlorian Fainelli 	 */
718967dd82fSFlorian Fainelli 	gpio_set_value(gpio, 0);
719967dd82fSFlorian Fainelli 	mdelay(50);
720967dd82fSFlorian Fainelli 
721967dd82fSFlorian Fainelli 	gpio_set_value(gpio, 1);
722967dd82fSFlorian Fainelli 	mdelay(20);
723967dd82fSFlorian Fainelli 
724967dd82fSFlorian Fainelli 	dev->current_page = 0xff;
725967dd82fSFlorian Fainelli }
726967dd82fSFlorian Fainelli 
727967dd82fSFlorian Fainelli static int b53_switch_reset(struct b53_device *dev)
728967dd82fSFlorian Fainelli {
7293fb22b05SFlorian Fainelli 	unsigned int timeout = 1000;
7303fb22b05SFlorian Fainelli 	u8 mgmt, reg;
731967dd82fSFlorian Fainelli 
732967dd82fSFlorian Fainelli 	b53_switch_reset_gpio(dev);
733967dd82fSFlorian Fainelli 
734967dd82fSFlorian Fainelli 	if (is539x(dev)) {
735967dd82fSFlorian Fainelli 		b53_write8(dev, B53_CTRL_PAGE, B53_SOFTRESET, 0x83);
736967dd82fSFlorian Fainelli 		b53_write8(dev, B53_CTRL_PAGE, B53_SOFTRESET, 0x00);
737967dd82fSFlorian Fainelli 	}
738967dd82fSFlorian Fainelli 
7393fb22b05SFlorian Fainelli 	/* This is specific to 58xx devices here, do not use is58xx() which
7403fb22b05SFlorian Fainelli 	 * covers the larger Starfigther 2 family, including 7445/7278 which
7413fb22b05SFlorian Fainelli 	 * still use this driver as a library and need to perform the reset
7423fb22b05SFlorian Fainelli 	 * earlier.
7433fb22b05SFlorian Fainelli 	 */
7445040cc99SArun Parameswaran 	if (dev->chip_id == BCM58XX_DEVICE_ID ||
7455040cc99SArun Parameswaran 	    dev->chip_id == BCM583XX_DEVICE_ID) {
7463fb22b05SFlorian Fainelli 		b53_read8(dev, B53_CTRL_PAGE, B53_SOFTRESET, &reg);
7473fb22b05SFlorian Fainelli 		reg |= SW_RST | EN_SW_RST | EN_CH_RST;
7483fb22b05SFlorian Fainelli 		b53_write8(dev, B53_CTRL_PAGE, B53_SOFTRESET, reg);
7493fb22b05SFlorian Fainelli 
7503fb22b05SFlorian Fainelli 		do {
7513fb22b05SFlorian Fainelli 			b53_read8(dev, B53_CTRL_PAGE, B53_SOFTRESET, &reg);
7523fb22b05SFlorian Fainelli 			if (!(reg & SW_RST))
7533fb22b05SFlorian Fainelli 				break;
7543fb22b05SFlorian Fainelli 
7553fb22b05SFlorian Fainelli 			usleep_range(1000, 2000);
7563fb22b05SFlorian Fainelli 		} while (timeout-- > 0);
7573fb22b05SFlorian Fainelli 
7583fb22b05SFlorian Fainelli 		if (timeout == 0)
7593fb22b05SFlorian Fainelli 			return -ETIMEDOUT;
7603fb22b05SFlorian Fainelli 	}
7613fb22b05SFlorian Fainelli 
762967dd82fSFlorian Fainelli 	b53_read8(dev, B53_CTRL_PAGE, B53_SWITCH_MODE, &mgmt);
763967dd82fSFlorian Fainelli 
764967dd82fSFlorian Fainelli 	if (!(mgmt & SM_SW_FWD_EN)) {
765967dd82fSFlorian Fainelli 		mgmt &= ~SM_SW_FWD_MODE;
766967dd82fSFlorian Fainelli 		mgmt |= SM_SW_FWD_EN;
767967dd82fSFlorian Fainelli 
768967dd82fSFlorian Fainelli 		b53_write8(dev, B53_CTRL_PAGE, B53_SWITCH_MODE, mgmt);
769967dd82fSFlorian Fainelli 		b53_read8(dev, B53_CTRL_PAGE, B53_SWITCH_MODE, &mgmt);
770967dd82fSFlorian Fainelli 
771967dd82fSFlorian Fainelli 		if (!(mgmt & SM_SW_FWD_EN)) {
772967dd82fSFlorian Fainelli 			dev_err(dev->dev, "Failed to enable switch!\n");
773967dd82fSFlorian Fainelli 			return -EINVAL;
774967dd82fSFlorian Fainelli 		}
775967dd82fSFlorian Fainelli 	}
776967dd82fSFlorian Fainelli 
777967dd82fSFlorian Fainelli 	b53_enable_mib(dev);
778967dd82fSFlorian Fainelli 
779ff39c2d6SFlorian Fainelli 	return b53_flush_arl(dev, FAST_AGE_STATIC);
780967dd82fSFlorian Fainelli }
781967dd82fSFlorian Fainelli 
782967dd82fSFlorian Fainelli static int b53_phy_read16(struct dsa_switch *ds, int addr, int reg)
783967dd82fSFlorian Fainelli {
78404bed143SVivien Didelot 	struct b53_device *priv = ds->priv;
785967dd82fSFlorian Fainelli 	u16 value = 0;
786967dd82fSFlorian Fainelli 	int ret;
787967dd82fSFlorian Fainelli 
788967dd82fSFlorian Fainelli 	if (priv->ops->phy_read16)
789967dd82fSFlorian Fainelli 		ret = priv->ops->phy_read16(priv, addr, reg, &value);
790967dd82fSFlorian Fainelli 	else
791967dd82fSFlorian Fainelli 		ret = b53_read16(priv, B53_PORT_MII_PAGE(addr),
792967dd82fSFlorian Fainelli 				 reg * 2, &value);
793967dd82fSFlorian Fainelli 
794967dd82fSFlorian Fainelli 	return ret ? ret : value;
795967dd82fSFlorian Fainelli }
796967dd82fSFlorian Fainelli 
797967dd82fSFlorian Fainelli static int b53_phy_write16(struct dsa_switch *ds, int addr, int reg, u16 val)
798967dd82fSFlorian Fainelli {
79904bed143SVivien Didelot 	struct b53_device *priv = ds->priv;
800967dd82fSFlorian Fainelli 
801967dd82fSFlorian Fainelli 	if (priv->ops->phy_write16)
802967dd82fSFlorian Fainelli 		return priv->ops->phy_write16(priv, addr, reg, val);
803967dd82fSFlorian Fainelli 
804967dd82fSFlorian Fainelli 	return b53_write16(priv, B53_PORT_MII_PAGE(addr), reg * 2, val);
805967dd82fSFlorian Fainelli }
806967dd82fSFlorian Fainelli 
807967dd82fSFlorian Fainelli static int b53_reset_switch(struct b53_device *priv)
808967dd82fSFlorian Fainelli {
809967dd82fSFlorian Fainelli 	/* reset vlans */
810967dd82fSFlorian Fainelli 	priv->enable_jumbo = false;
811967dd82fSFlorian Fainelli 
812a2482d2cSFlorian Fainelli 	memset(priv->vlans, 0, sizeof(*priv->vlans) * priv->num_vlans);
813967dd82fSFlorian Fainelli 	memset(priv->ports, 0, sizeof(*priv->ports) * priv->num_ports);
814967dd82fSFlorian Fainelli 
8150e01491dSFlorian Fainelli 	priv->serdes_lane = B53_INVALID_LANE;
8160e01491dSFlorian Fainelli 
817967dd82fSFlorian Fainelli 	return b53_switch_reset(priv);
818967dd82fSFlorian Fainelli }
819967dd82fSFlorian Fainelli 
820967dd82fSFlorian Fainelli static int b53_apply_config(struct b53_device *priv)
821967dd82fSFlorian Fainelli {
822967dd82fSFlorian Fainelli 	/* disable switching */
823967dd82fSFlorian Fainelli 	b53_set_forwarding(priv, 0);
824967dd82fSFlorian Fainelli 
8255c1a6eafSFlorian Fainelli 	b53_configure_vlan(priv->ds);
826967dd82fSFlorian Fainelli 
827967dd82fSFlorian Fainelli 	/* enable switching */
828967dd82fSFlorian Fainelli 	b53_set_forwarding(priv, 1);
829967dd82fSFlorian Fainelli 
830967dd82fSFlorian Fainelli 	return 0;
831967dd82fSFlorian Fainelli }
832967dd82fSFlorian Fainelli 
833967dd82fSFlorian Fainelli static void b53_reset_mib(struct b53_device *priv)
834967dd82fSFlorian Fainelli {
835967dd82fSFlorian Fainelli 	u8 gc;
836967dd82fSFlorian Fainelli 
837967dd82fSFlorian Fainelli 	b53_read8(priv, B53_MGMT_PAGE, B53_GLOBAL_CONFIG, &gc);
838967dd82fSFlorian Fainelli 
839967dd82fSFlorian Fainelli 	b53_write8(priv, B53_MGMT_PAGE, B53_GLOBAL_CONFIG, gc | GC_RESET_MIB);
840967dd82fSFlorian Fainelli 	msleep(1);
841967dd82fSFlorian Fainelli 	b53_write8(priv, B53_MGMT_PAGE, B53_GLOBAL_CONFIG, gc & ~GC_RESET_MIB);
842967dd82fSFlorian Fainelli 	msleep(1);
843967dd82fSFlorian Fainelli }
844967dd82fSFlorian Fainelli 
845967dd82fSFlorian Fainelli static const struct b53_mib_desc *b53_get_mib(struct b53_device *dev)
846967dd82fSFlorian Fainelli {
847967dd82fSFlorian Fainelli 	if (is5365(dev))
848967dd82fSFlorian Fainelli 		return b53_mibs_65;
849967dd82fSFlorian Fainelli 	else if (is63xx(dev))
850967dd82fSFlorian Fainelli 		return b53_mibs_63xx;
851bde5d132SFlorian Fainelli 	else if (is58xx(dev))
852bde5d132SFlorian Fainelli 		return b53_mibs_58xx;
853967dd82fSFlorian Fainelli 	else
854967dd82fSFlorian Fainelli 		return b53_mibs;
855967dd82fSFlorian Fainelli }
856967dd82fSFlorian Fainelli 
857967dd82fSFlorian Fainelli static unsigned int b53_get_mib_size(struct b53_device *dev)
858967dd82fSFlorian Fainelli {
859967dd82fSFlorian Fainelli 	if (is5365(dev))
860967dd82fSFlorian Fainelli 		return B53_MIBS_65_SIZE;
861967dd82fSFlorian Fainelli 	else if (is63xx(dev))
862967dd82fSFlorian Fainelli 		return B53_MIBS_63XX_SIZE;
863bde5d132SFlorian Fainelli 	else if (is58xx(dev))
864bde5d132SFlorian Fainelli 		return B53_MIBS_58XX_SIZE;
865967dd82fSFlorian Fainelli 	else
866967dd82fSFlorian Fainelli 		return B53_MIBS_SIZE;
867967dd82fSFlorian Fainelli }
868967dd82fSFlorian Fainelli 
869c7d28c9dSFlorian Fainelli static struct phy_device *b53_get_phy_device(struct dsa_switch *ds, int port)
870c7d28c9dSFlorian Fainelli {
871c7d28c9dSFlorian Fainelli 	/* These ports typically do not have built-in PHYs */
872c7d28c9dSFlorian Fainelli 	switch (port) {
873c7d28c9dSFlorian Fainelli 	case B53_CPU_PORT_25:
874c7d28c9dSFlorian Fainelli 	case 7:
875c7d28c9dSFlorian Fainelli 	case B53_CPU_PORT:
876c7d28c9dSFlorian Fainelli 		return NULL;
877c7d28c9dSFlorian Fainelli 	}
878c7d28c9dSFlorian Fainelli 
879c7d28c9dSFlorian Fainelli 	return mdiobus_get_phy(ds->slave_mii_bus, port);
880c7d28c9dSFlorian Fainelli }
881c7d28c9dSFlorian Fainelli 
88289f09048SFlorian Fainelli void b53_get_strings(struct dsa_switch *ds, int port, u32 stringset,
88389f09048SFlorian Fainelli 		     uint8_t *data)
884967dd82fSFlorian Fainelli {
88504bed143SVivien Didelot 	struct b53_device *dev = ds->priv;
886967dd82fSFlorian Fainelli 	const struct b53_mib_desc *mibs = b53_get_mib(dev);
887967dd82fSFlorian Fainelli 	unsigned int mib_size = b53_get_mib_size(dev);
888c7d28c9dSFlorian Fainelli 	struct phy_device *phydev;
889967dd82fSFlorian Fainelli 	unsigned int i;
890967dd82fSFlorian Fainelli 
891c7d28c9dSFlorian Fainelli 	if (stringset == ETH_SS_STATS) {
892967dd82fSFlorian Fainelli 		for (i = 0; i < mib_size; i++)
893cd526676SFlorian Fainelli 			strlcpy(data + i * ETH_GSTRING_LEN,
894967dd82fSFlorian Fainelli 				mibs[i].name, ETH_GSTRING_LEN);
895c7d28c9dSFlorian Fainelli 	} else if (stringset == ETH_SS_PHY_STATS) {
896c7d28c9dSFlorian Fainelli 		phydev = b53_get_phy_device(ds, port);
897c7d28c9dSFlorian Fainelli 		if (!phydev)
898c7d28c9dSFlorian Fainelli 			return;
899c7d28c9dSFlorian Fainelli 
900c7d28c9dSFlorian Fainelli 		phy_ethtool_get_strings(phydev, data);
901c7d28c9dSFlorian Fainelli 	}
902967dd82fSFlorian Fainelli }
9033117455dSFlorian Fainelli EXPORT_SYMBOL(b53_get_strings);
904967dd82fSFlorian Fainelli 
9053117455dSFlorian Fainelli void b53_get_ethtool_stats(struct dsa_switch *ds, int port, uint64_t *data)
906967dd82fSFlorian Fainelli {
90704bed143SVivien Didelot 	struct b53_device *dev = ds->priv;
908967dd82fSFlorian Fainelli 	const struct b53_mib_desc *mibs = b53_get_mib(dev);
909967dd82fSFlorian Fainelli 	unsigned int mib_size = b53_get_mib_size(dev);
910967dd82fSFlorian Fainelli 	const struct b53_mib_desc *s;
911967dd82fSFlorian Fainelli 	unsigned int i;
912967dd82fSFlorian Fainelli 	u64 val = 0;
913967dd82fSFlorian Fainelli 
914967dd82fSFlorian Fainelli 	if (is5365(dev) && port == 5)
915967dd82fSFlorian Fainelli 		port = 8;
916967dd82fSFlorian Fainelli 
917967dd82fSFlorian Fainelli 	mutex_lock(&dev->stats_mutex);
918967dd82fSFlorian Fainelli 
919967dd82fSFlorian Fainelli 	for (i = 0; i < mib_size; i++) {
920967dd82fSFlorian Fainelli 		s = &mibs[i];
921967dd82fSFlorian Fainelli 
92251dca8a1SFlorian Fainelli 		if (s->size == 8) {
923967dd82fSFlorian Fainelli 			b53_read64(dev, B53_MIB_PAGE(port), s->offset, &val);
924967dd82fSFlorian Fainelli 		} else {
925967dd82fSFlorian Fainelli 			u32 val32;
926967dd82fSFlorian Fainelli 
927967dd82fSFlorian Fainelli 			b53_read32(dev, B53_MIB_PAGE(port), s->offset,
928967dd82fSFlorian Fainelli 				   &val32);
929967dd82fSFlorian Fainelli 			val = val32;
930967dd82fSFlorian Fainelli 		}
931967dd82fSFlorian Fainelli 		data[i] = (u64)val;
932967dd82fSFlorian Fainelli 	}
933967dd82fSFlorian Fainelli 
934967dd82fSFlorian Fainelli 	mutex_unlock(&dev->stats_mutex);
935967dd82fSFlorian Fainelli }
9363117455dSFlorian Fainelli EXPORT_SYMBOL(b53_get_ethtool_stats);
937967dd82fSFlorian Fainelli 
938c7d28c9dSFlorian Fainelli void b53_get_ethtool_phy_stats(struct dsa_switch *ds, int port, uint64_t *data)
939c7d28c9dSFlorian Fainelli {
940c7d28c9dSFlorian Fainelli 	struct phy_device *phydev;
941c7d28c9dSFlorian Fainelli 
942c7d28c9dSFlorian Fainelli 	phydev = b53_get_phy_device(ds, port);
943c7d28c9dSFlorian Fainelli 	if (!phydev)
944c7d28c9dSFlorian Fainelli 		return;
945c7d28c9dSFlorian Fainelli 
946c7d28c9dSFlorian Fainelli 	phy_ethtool_get_stats(phydev, NULL, data);
947c7d28c9dSFlorian Fainelli }
948c7d28c9dSFlorian Fainelli EXPORT_SYMBOL(b53_get_ethtool_phy_stats);
949c7d28c9dSFlorian Fainelli 
95089f09048SFlorian Fainelli int b53_get_sset_count(struct dsa_switch *ds, int port, int sset)
951967dd82fSFlorian Fainelli {
95204bed143SVivien Didelot 	struct b53_device *dev = ds->priv;
953c7d28c9dSFlorian Fainelli 	struct phy_device *phydev;
954967dd82fSFlorian Fainelli 
955c7d28c9dSFlorian Fainelli 	if (sset == ETH_SS_STATS) {
956c7d28c9dSFlorian Fainelli 		return b53_get_mib_size(dev);
957c7d28c9dSFlorian Fainelli 	} else if (sset == ETH_SS_PHY_STATS) {
958c7d28c9dSFlorian Fainelli 		phydev = b53_get_phy_device(ds, port);
959c7d28c9dSFlorian Fainelli 		if (!phydev)
96089f09048SFlorian Fainelli 			return 0;
96189f09048SFlorian Fainelli 
962c7d28c9dSFlorian Fainelli 		return phy_ethtool_get_sset_count(phydev);
963c7d28c9dSFlorian Fainelli 	}
964c7d28c9dSFlorian Fainelli 
965c7d28c9dSFlorian Fainelli 	return 0;
966967dd82fSFlorian Fainelli }
9673117455dSFlorian Fainelli EXPORT_SYMBOL(b53_get_sset_count);
968967dd82fSFlorian Fainelli 
969967dd82fSFlorian Fainelli static int b53_setup(struct dsa_switch *ds)
970967dd82fSFlorian Fainelli {
97104bed143SVivien Didelot 	struct b53_device *dev = ds->priv;
972967dd82fSFlorian Fainelli 	unsigned int port;
973967dd82fSFlorian Fainelli 	int ret;
974967dd82fSFlorian Fainelli 
975967dd82fSFlorian Fainelli 	ret = b53_reset_switch(dev);
976967dd82fSFlorian Fainelli 	if (ret) {
977967dd82fSFlorian Fainelli 		dev_err(ds->dev, "failed to reset switch\n");
978967dd82fSFlorian Fainelli 		return ret;
979967dd82fSFlorian Fainelli 	}
980967dd82fSFlorian Fainelli 
981967dd82fSFlorian Fainelli 	b53_reset_mib(dev);
982967dd82fSFlorian Fainelli 
983967dd82fSFlorian Fainelli 	ret = b53_apply_config(dev);
984967dd82fSFlorian Fainelli 	if (ret)
985967dd82fSFlorian Fainelli 		dev_err(ds->dev, "failed to apply configuration\n");
986967dd82fSFlorian Fainelli 
98775dad252SBenedikt Spranger 	/* Configure IMP/CPU port, disable all other ports. Enabled
98834c8befdSFlorian Fainelli 	 * ports will be configured with .port_enable
98934c8befdSFlorian Fainelli 	 */
990967dd82fSFlorian Fainelli 	for (port = 0; port < dev->num_ports; port++) {
99134c8befdSFlorian Fainelli 		if (dsa_is_cpu_port(ds, port))
992299752a7SFlorian Fainelli 			b53_enable_cpu_port(dev, port);
99375dad252SBenedikt Spranger 		else
99475104db0SAndrew Lunn 			b53_disable_port(ds, port);
995967dd82fSFlorian Fainelli 	}
996967dd82fSFlorian Fainelli 
9977228b23eSVladimir Oltean 	/* Let DSA handle the case were multiple bridges span the same switch
9987228b23eSVladimir Oltean 	 * device and different VLAN awareness settings are requested, which
9997228b23eSVladimir Oltean 	 * would be breaking filtering semantics for any of the other bridge
10007228b23eSVladimir Oltean 	 * devices. (not hardware supported)
10017228b23eSVladimir Oltean 	 */
10027228b23eSVladimir Oltean 	ds->vlan_filtering_is_global = true;
10037228b23eSVladimir Oltean 
1004967dd82fSFlorian Fainelli 	return ret;
1005967dd82fSFlorian Fainelli }
1006967dd82fSFlorian Fainelli 
10075e004460SFlorian Fainelli static void b53_force_link(struct b53_device *dev, int port, int link)
1008967dd82fSFlorian Fainelli {
10095e004460SFlorian Fainelli 	u8 reg, val, off;
1010967dd82fSFlorian Fainelli 
1011967dd82fSFlorian Fainelli 	/* Override the port settings */
1012967dd82fSFlorian Fainelli 	if (port == dev->cpu_port) {
1013967dd82fSFlorian Fainelli 		off = B53_PORT_OVERRIDE_CTRL;
10145e004460SFlorian Fainelli 		val = PORT_OVERRIDE_EN;
1015967dd82fSFlorian Fainelli 	} else {
1016967dd82fSFlorian Fainelli 		off = B53_GMII_PORT_OVERRIDE_CTRL(port);
10175e004460SFlorian Fainelli 		val = GMII_PO_EN;
1018967dd82fSFlorian Fainelli 	}
1019967dd82fSFlorian Fainelli 
10205e004460SFlorian Fainelli 	b53_read8(dev, B53_CTRL_PAGE, off, &reg);
10215e004460SFlorian Fainelli 	reg |= val;
10225e004460SFlorian Fainelli 	if (link)
1023967dd82fSFlorian Fainelli 		reg |= PORT_OVERRIDE_LINK;
10245e004460SFlorian Fainelli 	else
10255e004460SFlorian Fainelli 		reg &= ~PORT_OVERRIDE_LINK;
10265e004460SFlorian Fainelli 	b53_write8(dev, B53_CTRL_PAGE, off, reg);
10275e004460SFlorian Fainelli }
1028967dd82fSFlorian Fainelli 
10295e004460SFlorian Fainelli static void b53_force_port_config(struct b53_device *dev, int port,
10305e004460SFlorian Fainelli 				  int speed, int duplex, int pause)
10315e004460SFlorian Fainelli {
10325e004460SFlorian Fainelli 	u8 reg, val, off;
10335e004460SFlorian Fainelli 
10345e004460SFlorian Fainelli 	/* Override the port settings */
10355e004460SFlorian Fainelli 	if (port == dev->cpu_port) {
10365e004460SFlorian Fainelli 		off = B53_PORT_OVERRIDE_CTRL;
10375e004460SFlorian Fainelli 		val = PORT_OVERRIDE_EN;
10385e004460SFlorian Fainelli 	} else {
10395e004460SFlorian Fainelli 		off = B53_GMII_PORT_OVERRIDE_CTRL(port);
10405e004460SFlorian Fainelli 		val = GMII_PO_EN;
10415e004460SFlorian Fainelli 	}
10425e004460SFlorian Fainelli 
10435e004460SFlorian Fainelli 	b53_read8(dev, B53_CTRL_PAGE, off, &reg);
10445e004460SFlorian Fainelli 	reg |= val;
10455e004460SFlorian Fainelli 	if (duplex == DUPLEX_FULL)
1046967dd82fSFlorian Fainelli 		reg |= PORT_OVERRIDE_FULL_DUPLEX;
10475e004460SFlorian Fainelli 	else
10485e004460SFlorian Fainelli 		reg &= ~PORT_OVERRIDE_FULL_DUPLEX;
1049967dd82fSFlorian Fainelli 
10505e004460SFlorian Fainelli 	switch (speed) {
1051967dd82fSFlorian Fainelli 	case 2000:
1052967dd82fSFlorian Fainelli 		reg |= PORT_OVERRIDE_SPEED_2000M;
1053967dd82fSFlorian Fainelli 		/* fallthrough */
1054967dd82fSFlorian Fainelli 	case SPEED_1000:
1055967dd82fSFlorian Fainelli 		reg |= PORT_OVERRIDE_SPEED_1000M;
1056967dd82fSFlorian Fainelli 		break;
1057967dd82fSFlorian Fainelli 	case SPEED_100:
1058967dd82fSFlorian Fainelli 		reg |= PORT_OVERRIDE_SPEED_100M;
1059967dd82fSFlorian Fainelli 		break;
1060967dd82fSFlorian Fainelli 	case SPEED_10:
1061967dd82fSFlorian Fainelli 		reg |= PORT_OVERRIDE_SPEED_10M;
1062967dd82fSFlorian Fainelli 		break;
1063967dd82fSFlorian Fainelli 	default:
10645e004460SFlorian Fainelli 		dev_err(dev->dev, "unknown speed: %d\n", speed);
1065967dd82fSFlorian Fainelli 		return;
1066967dd82fSFlorian Fainelli 	}
1067967dd82fSFlorian Fainelli 
10685e004460SFlorian Fainelli 	if (pause & MLO_PAUSE_RX)
10695e004460SFlorian Fainelli 		reg |= PORT_OVERRIDE_RX_FLOW;
10705e004460SFlorian Fainelli 	if (pause & MLO_PAUSE_TX)
10715e004460SFlorian Fainelli 		reg |= PORT_OVERRIDE_TX_FLOW;
10725e004460SFlorian Fainelli 
10735e004460SFlorian Fainelli 	b53_write8(dev, B53_CTRL_PAGE, off, reg);
10745e004460SFlorian Fainelli }
10755e004460SFlorian Fainelli 
10765e004460SFlorian Fainelli static void b53_adjust_link(struct dsa_switch *ds, int port,
10775e004460SFlorian Fainelli 			    struct phy_device *phydev)
10785e004460SFlorian Fainelli {
10795e004460SFlorian Fainelli 	struct b53_device *dev = ds->priv;
10805e004460SFlorian Fainelli 	struct ethtool_eee *p = &dev->ports[port].eee;
10815e004460SFlorian Fainelli 	u8 rgmii_ctrl = 0, reg = 0, off;
1082f973b768SDan Carpenter 	int pause = 0;
10835e004460SFlorian Fainelli 
10845e004460SFlorian Fainelli 	if (!phy_is_pseudo_fixed_link(phydev))
10855e004460SFlorian Fainelli 		return;
10865e004460SFlorian Fainelli 
1087967dd82fSFlorian Fainelli 	/* Enable flow control on BCM5301x's CPU port */
1088967dd82fSFlorian Fainelli 	if (is5301x(dev) && port == dev->cpu_port)
10895e004460SFlorian Fainelli 		pause = MLO_PAUSE_TXRX_MASK;
1090967dd82fSFlorian Fainelli 
1091967dd82fSFlorian Fainelli 	if (phydev->pause) {
1092967dd82fSFlorian Fainelli 		if (phydev->asym_pause)
10935e004460SFlorian Fainelli 			pause |= MLO_PAUSE_TX;
10945e004460SFlorian Fainelli 		pause |= MLO_PAUSE_RX;
1095967dd82fSFlorian Fainelli 	}
1096967dd82fSFlorian Fainelli 
10975e004460SFlorian Fainelli 	b53_force_port_config(dev, port, phydev->speed, phydev->duplex, pause);
10985e004460SFlorian Fainelli 	b53_force_link(dev, port, phydev->link);
1099967dd82fSFlorian Fainelli 
1100967dd82fSFlorian Fainelli 	if (is531x5(dev) && phy_interface_is_rgmii(phydev)) {
1101967dd82fSFlorian Fainelli 		if (port == 8)
1102967dd82fSFlorian Fainelli 			off = B53_RGMII_CTRL_IMP;
1103967dd82fSFlorian Fainelli 		else
1104967dd82fSFlorian Fainelli 			off = B53_RGMII_CTRL_P(port);
1105967dd82fSFlorian Fainelli 
1106967dd82fSFlorian Fainelli 		/* Configure the port RGMII clock delay by DLL disabled and
1107967dd82fSFlorian Fainelli 		 * tx_clk aligned timing (restoring to reset defaults)
1108967dd82fSFlorian Fainelli 		 */
1109967dd82fSFlorian Fainelli 		b53_read8(dev, B53_CTRL_PAGE, off, &rgmii_ctrl);
1110967dd82fSFlorian Fainelli 		rgmii_ctrl &= ~(RGMII_CTRL_DLL_RXC | RGMII_CTRL_DLL_TXC |
1111967dd82fSFlorian Fainelli 				RGMII_CTRL_TIMING_SEL);
1112967dd82fSFlorian Fainelli 
1113967dd82fSFlorian Fainelli 		/* PHY_INTERFACE_MODE_RGMII_TXID means TX internal delay, make
1114967dd82fSFlorian Fainelli 		 * sure that we enable the port TX clock internal delay to
1115967dd82fSFlorian Fainelli 		 * account for this internal delay that is inserted, otherwise
1116967dd82fSFlorian Fainelli 		 * the switch won't be able to receive correctly.
1117967dd82fSFlorian Fainelli 		 *
1118967dd82fSFlorian Fainelli 		 * PHY_INTERFACE_MODE_RGMII means that we are not introducing
1119967dd82fSFlorian Fainelli 		 * any delay neither on transmission nor reception, so the
1120967dd82fSFlorian Fainelli 		 * BCM53125 must also be configured accordingly to account for
1121967dd82fSFlorian Fainelli 		 * the lack of delay and introduce
1122967dd82fSFlorian Fainelli 		 *
1123967dd82fSFlorian Fainelli 		 * The BCM53125 switch has its RX clock and TX clock control
1124967dd82fSFlorian Fainelli 		 * swapped, hence the reason why we modify the TX clock path in
1125967dd82fSFlorian Fainelli 		 * the "RGMII" case
1126967dd82fSFlorian Fainelli 		 */
1127967dd82fSFlorian Fainelli 		if (phydev->interface == PHY_INTERFACE_MODE_RGMII_TXID)
1128967dd82fSFlorian Fainelli 			rgmii_ctrl |= RGMII_CTRL_DLL_TXC;
1129967dd82fSFlorian Fainelli 		if (phydev->interface == PHY_INTERFACE_MODE_RGMII)
1130967dd82fSFlorian Fainelli 			rgmii_ctrl |= RGMII_CTRL_DLL_TXC | RGMII_CTRL_DLL_RXC;
1131967dd82fSFlorian Fainelli 		rgmii_ctrl |= RGMII_CTRL_TIMING_SEL;
1132967dd82fSFlorian Fainelli 		b53_write8(dev, B53_CTRL_PAGE, off, rgmii_ctrl);
1133967dd82fSFlorian Fainelli 
1134967dd82fSFlorian Fainelli 		dev_info(ds->dev, "Configured port %d for %s\n", port,
1135967dd82fSFlorian Fainelli 			 phy_modes(phydev->interface));
1136967dd82fSFlorian Fainelli 	}
1137967dd82fSFlorian Fainelli 
1138967dd82fSFlorian Fainelli 	/* configure MII port if necessary */
1139967dd82fSFlorian Fainelli 	if (is5325(dev)) {
1140967dd82fSFlorian Fainelli 		b53_read8(dev, B53_CTRL_PAGE, B53_PORT_OVERRIDE_CTRL,
1141967dd82fSFlorian Fainelli 			  &reg);
1142967dd82fSFlorian Fainelli 
1143967dd82fSFlorian Fainelli 		/* reverse mii needs to be enabled */
1144967dd82fSFlorian Fainelli 		if (!(reg & PORT_OVERRIDE_RV_MII_25)) {
1145967dd82fSFlorian Fainelli 			b53_write8(dev, B53_CTRL_PAGE, B53_PORT_OVERRIDE_CTRL,
1146967dd82fSFlorian Fainelli 				   reg | PORT_OVERRIDE_RV_MII_25);
1147967dd82fSFlorian Fainelli 			b53_read8(dev, B53_CTRL_PAGE, B53_PORT_OVERRIDE_CTRL,
1148967dd82fSFlorian Fainelli 				  &reg);
1149967dd82fSFlorian Fainelli 
1150967dd82fSFlorian Fainelli 			if (!(reg & PORT_OVERRIDE_RV_MII_25)) {
1151967dd82fSFlorian Fainelli 				dev_err(ds->dev,
1152967dd82fSFlorian Fainelli 					"Failed to enable reverse MII mode\n");
1153967dd82fSFlorian Fainelli 				return;
1154967dd82fSFlorian Fainelli 			}
1155967dd82fSFlorian Fainelli 		}
1156967dd82fSFlorian Fainelli 	} else if (is5301x(dev)) {
1157967dd82fSFlorian Fainelli 		if (port != dev->cpu_port) {
11585e004460SFlorian Fainelli 			b53_force_port_config(dev, dev->cpu_port, 2000,
11595e004460SFlorian Fainelli 					      DUPLEX_FULL, MLO_PAUSE_TXRX_MASK);
11605e004460SFlorian Fainelli 			b53_force_link(dev, dev->cpu_port, 1);
1161967dd82fSFlorian Fainelli 		}
1162967dd82fSFlorian Fainelli 	}
1163f43a2dbeSFlorian Fainelli 
1164f43a2dbeSFlorian Fainelli 	/* Re-negotiate EEE if it was enabled already */
1165f43a2dbeSFlorian Fainelli 	p->eee_enabled = b53_eee_init(ds, port, phydev);
1166967dd82fSFlorian Fainelli }
1167967dd82fSFlorian Fainelli 
1168a8e8b985SFlorian Fainelli void b53_port_event(struct dsa_switch *ds, int port)
1169a8e8b985SFlorian Fainelli {
1170a8e8b985SFlorian Fainelli 	struct b53_device *dev = ds->priv;
1171a8e8b985SFlorian Fainelli 	bool link;
1172a8e8b985SFlorian Fainelli 	u16 sts;
1173a8e8b985SFlorian Fainelli 
1174a8e8b985SFlorian Fainelli 	b53_read16(dev, B53_STAT_PAGE, B53_LINK_STAT, &sts);
1175a8e8b985SFlorian Fainelli 	link = !!(sts & BIT(port));
1176a8e8b985SFlorian Fainelli 	dsa_port_phylink_mac_change(ds, port, link);
1177a8e8b985SFlorian Fainelli }
1178a8e8b985SFlorian Fainelli EXPORT_SYMBOL(b53_port_event);
1179a8e8b985SFlorian Fainelli 
1180a8e8b985SFlorian Fainelli void b53_phylink_validate(struct dsa_switch *ds, int port,
1181a8e8b985SFlorian Fainelli 			  unsigned long *supported,
1182a8e8b985SFlorian Fainelli 			  struct phylink_link_state *state)
1183a8e8b985SFlorian Fainelli {
1184a8e8b985SFlorian Fainelli 	struct b53_device *dev = ds->priv;
1185a8e8b985SFlorian Fainelli 	__ETHTOOL_DECLARE_LINK_MODE_MASK(mask) = { 0, };
1186a8e8b985SFlorian Fainelli 
11870e01491dSFlorian Fainelli 	if (dev->ops->serdes_phylink_validate)
11880e01491dSFlorian Fainelli 		dev->ops->serdes_phylink_validate(dev, port, mask, state);
11890e01491dSFlorian Fainelli 
1190a8e8b985SFlorian Fainelli 	/* Allow all the expected bits */
1191a8e8b985SFlorian Fainelli 	phylink_set(mask, Autoneg);
1192a8e8b985SFlorian Fainelli 	phylink_set_port_modes(mask);
1193a8e8b985SFlorian Fainelli 	phylink_set(mask, Pause);
1194a8e8b985SFlorian Fainelli 	phylink_set(mask, Asym_Pause);
1195a8e8b985SFlorian Fainelli 
1196a8e8b985SFlorian Fainelli 	/* With the exclusion of 5325/5365, MII, Reverse MII and 802.3z, we
1197a8e8b985SFlorian Fainelli 	 * support Gigabit, including Half duplex.
1198a8e8b985SFlorian Fainelli 	 */
1199a8e8b985SFlorian Fainelli 	if (state->interface != PHY_INTERFACE_MODE_MII &&
1200a8e8b985SFlorian Fainelli 	    state->interface != PHY_INTERFACE_MODE_REVMII &&
1201a8e8b985SFlorian Fainelli 	    !phy_interface_mode_is_8023z(state->interface) &&
1202a8e8b985SFlorian Fainelli 	    !(is5325(dev) || is5365(dev))) {
1203a8e8b985SFlorian Fainelli 		phylink_set(mask, 1000baseT_Full);
1204a8e8b985SFlorian Fainelli 		phylink_set(mask, 1000baseT_Half);
1205a8e8b985SFlorian Fainelli 	}
1206a8e8b985SFlorian Fainelli 
1207a8e8b985SFlorian Fainelli 	if (!phy_interface_mode_is_8023z(state->interface)) {
1208a8e8b985SFlorian Fainelli 		phylink_set(mask, 10baseT_Half);
1209a8e8b985SFlorian Fainelli 		phylink_set(mask, 10baseT_Full);
1210a8e8b985SFlorian Fainelli 		phylink_set(mask, 100baseT_Half);
1211a8e8b985SFlorian Fainelli 		phylink_set(mask, 100baseT_Full);
1212a8e8b985SFlorian Fainelli 	}
1213a8e8b985SFlorian Fainelli 
1214a8e8b985SFlorian Fainelli 	bitmap_and(supported, supported, mask,
1215a8e8b985SFlorian Fainelli 		   __ETHTOOL_LINK_MODE_MASK_NBITS);
1216a8e8b985SFlorian Fainelli 	bitmap_and(state->advertising, state->advertising, mask,
1217a8e8b985SFlorian Fainelli 		   __ETHTOOL_LINK_MODE_MASK_NBITS);
1218a8e8b985SFlorian Fainelli 
1219a8e8b985SFlorian Fainelli 	phylink_helper_basex_speed(state);
1220a8e8b985SFlorian Fainelli }
1221a8e8b985SFlorian Fainelli EXPORT_SYMBOL(b53_phylink_validate);
1222a8e8b985SFlorian Fainelli 
1223a8e8b985SFlorian Fainelli int b53_phylink_mac_link_state(struct dsa_switch *ds, int port,
1224a8e8b985SFlorian Fainelli 			       struct phylink_link_state *state)
1225a8e8b985SFlorian Fainelli {
12260e01491dSFlorian Fainelli 	struct b53_device *dev = ds->priv;
1227a8e8b985SFlorian Fainelli 	int ret = -EOPNOTSUPP;
1228a8e8b985SFlorian Fainelli 
122955a4d2eaSFlorian Fainelli 	if ((phy_interface_mode_is_8023z(state->interface) ||
123055a4d2eaSFlorian Fainelli 	     state->interface == PHY_INTERFACE_MODE_SGMII) &&
12310e01491dSFlorian Fainelli 	     dev->ops->serdes_link_state)
12320e01491dSFlorian Fainelli 		ret = dev->ops->serdes_link_state(dev, port, state);
12330e01491dSFlorian Fainelli 
1234a8e8b985SFlorian Fainelli 	return ret;
1235a8e8b985SFlorian Fainelli }
1236a8e8b985SFlorian Fainelli EXPORT_SYMBOL(b53_phylink_mac_link_state);
1237a8e8b985SFlorian Fainelli 
1238a8e8b985SFlorian Fainelli void b53_phylink_mac_config(struct dsa_switch *ds, int port,
1239a8e8b985SFlorian Fainelli 			    unsigned int mode,
1240a8e8b985SFlorian Fainelli 			    const struct phylink_link_state *state)
1241a8e8b985SFlorian Fainelli {
1242a8e8b985SFlorian Fainelli 	struct b53_device *dev = ds->priv;
1243a8e8b985SFlorian Fainelli 
1244a8e8b985SFlorian Fainelli 	if (mode == MLO_AN_PHY)
1245a8e8b985SFlorian Fainelli 		return;
1246a8e8b985SFlorian Fainelli 
1247a8e8b985SFlorian Fainelli 	if (mode == MLO_AN_FIXED) {
1248a8e8b985SFlorian Fainelli 		b53_force_port_config(dev, port, state->speed,
1249a8e8b985SFlorian Fainelli 				      state->duplex, state->pause);
1250a8e8b985SFlorian Fainelli 		return;
1251a8e8b985SFlorian Fainelli 	}
12520e01491dSFlorian Fainelli 
125355a4d2eaSFlorian Fainelli 	if ((phy_interface_mode_is_8023z(state->interface) ||
125455a4d2eaSFlorian Fainelli 	     state->interface == PHY_INTERFACE_MODE_SGMII) &&
12550e01491dSFlorian Fainelli 	     dev->ops->serdes_config)
12560e01491dSFlorian Fainelli 		dev->ops->serdes_config(dev, port, mode, state);
1257a8e8b985SFlorian Fainelli }
1258a8e8b985SFlorian Fainelli EXPORT_SYMBOL(b53_phylink_mac_config);
1259a8e8b985SFlorian Fainelli 
1260a8e8b985SFlorian Fainelli void b53_phylink_mac_an_restart(struct dsa_switch *ds, int port)
1261a8e8b985SFlorian Fainelli {
12620e01491dSFlorian Fainelli 	struct b53_device *dev = ds->priv;
12630e01491dSFlorian Fainelli 
12640e01491dSFlorian Fainelli 	if (dev->ops->serdes_an_restart)
12650e01491dSFlorian Fainelli 		dev->ops->serdes_an_restart(dev, port);
1266a8e8b985SFlorian Fainelli }
1267a8e8b985SFlorian Fainelli EXPORT_SYMBOL(b53_phylink_mac_an_restart);
1268a8e8b985SFlorian Fainelli 
1269a8e8b985SFlorian Fainelli void b53_phylink_mac_link_down(struct dsa_switch *ds, int port,
1270a8e8b985SFlorian Fainelli 			       unsigned int mode,
1271a8e8b985SFlorian Fainelli 			       phy_interface_t interface)
1272a8e8b985SFlorian Fainelli {
1273a8e8b985SFlorian Fainelli 	struct b53_device *dev = ds->priv;
1274a8e8b985SFlorian Fainelli 
1275a8e8b985SFlorian Fainelli 	if (mode == MLO_AN_PHY)
1276a8e8b985SFlorian Fainelli 		return;
1277a8e8b985SFlorian Fainelli 
1278a8e8b985SFlorian Fainelli 	if (mode == MLO_AN_FIXED) {
1279a8e8b985SFlorian Fainelli 		b53_force_link(dev, port, false);
1280a8e8b985SFlorian Fainelli 		return;
1281a8e8b985SFlorian Fainelli 	}
12820e01491dSFlorian Fainelli 
12830e01491dSFlorian Fainelli 	if (phy_interface_mode_is_8023z(interface) &&
12840e01491dSFlorian Fainelli 	    dev->ops->serdes_link_set)
12850e01491dSFlorian Fainelli 		dev->ops->serdes_link_set(dev, port, mode, interface, false);
1286a8e8b985SFlorian Fainelli }
1287a8e8b985SFlorian Fainelli EXPORT_SYMBOL(b53_phylink_mac_link_down);
1288a8e8b985SFlorian Fainelli 
1289a8e8b985SFlorian Fainelli void b53_phylink_mac_link_up(struct dsa_switch *ds, int port,
1290a8e8b985SFlorian Fainelli 			     unsigned int mode,
1291a8e8b985SFlorian Fainelli 			     phy_interface_t interface,
1292a8e8b985SFlorian Fainelli 			     struct phy_device *phydev)
1293a8e8b985SFlorian Fainelli {
1294a8e8b985SFlorian Fainelli 	struct b53_device *dev = ds->priv;
1295a8e8b985SFlorian Fainelli 
1296a8e8b985SFlorian Fainelli 	if (mode == MLO_AN_PHY)
1297a8e8b985SFlorian Fainelli 		return;
1298a8e8b985SFlorian Fainelli 
1299a8e8b985SFlorian Fainelli 	if (mode == MLO_AN_FIXED) {
1300a8e8b985SFlorian Fainelli 		b53_force_link(dev, port, true);
1301a8e8b985SFlorian Fainelli 		return;
1302a8e8b985SFlorian Fainelli 	}
13030e01491dSFlorian Fainelli 
13040e01491dSFlorian Fainelli 	if (phy_interface_mode_is_8023z(interface) &&
13050e01491dSFlorian Fainelli 	    dev->ops->serdes_link_set)
13060e01491dSFlorian Fainelli 		dev->ops->serdes_link_set(dev, port, mode, interface, true);
1307a8e8b985SFlorian Fainelli }
1308a8e8b985SFlorian Fainelli EXPORT_SYMBOL(b53_phylink_mac_link_up);
1309a8e8b985SFlorian Fainelli 
13103117455dSFlorian Fainelli int b53_vlan_filtering(struct dsa_switch *ds, int port, bool vlan_filtering)
1311a2482d2cSFlorian Fainelli {
1312dad8d7c6SFlorian Fainelli 	struct b53_device *dev = ds->priv;
1313dad8d7c6SFlorian Fainelli 	u16 pvid, new_pvid;
1314dad8d7c6SFlorian Fainelli 
1315dad8d7c6SFlorian Fainelli 	b53_read16(dev, B53_VLAN_PAGE, B53_VLAN_PORT_DEF_TAG(port), &pvid);
1316dad8d7c6SFlorian Fainelli 	new_pvid = pvid;
1317864cd7b0SVladimir Oltean 	if (!vlan_filtering) {
1318dad8d7c6SFlorian Fainelli 		/* Filtering is currently enabled, use the default PVID since
1319dad8d7c6SFlorian Fainelli 		 * the bridge does not expect tagging anymore
1320dad8d7c6SFlorian Fainelli 		 */
1321dad8d7c6SFlorian Fainelli 		dev->ports[port].pvid = pvid;
1322dad8d7c6SFlorian Fainelli 		new_pvid = b53_default_pvid(dev);
1323864cd7b0SVladimir Oltean 	} else {
1324dad8d7c6SFlorian Fainelli 		/* Filtering is currently disabled, restore the previous PVID */
1325dad8d7c6SFlorian Fainelli 		new_pvid = dev->ports[port].pvid;
1326dad8d7c6SFlorian Fainelli 	}
1327dad8d7c6SFlorian Fainelli 
1328dad8d7c6SFlorian Fainelli 	if (pvid != new_pvid)
1329dad8d7c6SFlorian Fainelli 		b53_write16(dev, B53_VLAN_PAGE, B53_VLAN_PORT_DEF_TAG(port),
1330dad8d7c6SFlorian Fainelli 			    new_pvid);
1331dad8d7c6SFlorian Fainelli 
1332dad8d7c6SFlorian Fainelli 	b53_enable_vlan(dev, dev->vlan_enabled, vlan_filtering);
1333dad8d7c6SFlorian Fainelli 
1334a2482d2cSFlorian Fainelli 	return 0;
1335a2482d2cSFlorian Fainelli }
13363117455dSFlorian Fainelli EXPORT_SYMBOL(b53_vlan_filtering);
1337a2482d2cSFlorian Fainelli 
13383117455dSFlorian Fainelli int b53_vlan_prepare(struct dsa_switch *ds, int port,
133980e02360SVivien Didelot 		     const struct switchdev_obj_port_vlan *vlan)
1340a2482d2cSFlorian Fainelli {
134104bed143SVivien Didelot 	struct b53_device *dev = ds->priv;
1342a2482d2cSFlorian Fainelli 
1343a2482d2cSFlorian Fainelli 	if ((is5325(dev) || is5365(dev)) && vlan->vid_begin == 0)
1344a2482d2cSFlorian Fainelli 		return -EOPNOTSUPP;
1345a2482d2cSFlorian Fainelli 
1346a2482d2cSFlorian Fainelli 	if (vlan->vid_end > dev->num_vlans)
1347a2482d2cSFlorian Fainelli 		return -ERANGE;
1348a2482d2cSFlorian Fainelli 
1349e74f014eSVladimir Oltean 	b53_enable_vlan(dev, true, ds->vlan_filtering);
1350a2482d2cSFlorian Fainelli 
1351a2482d2cSFlorian Fainelli 	return 0;
1352a2482d2cSFlorian Fainelli }
13533117455dSFlorian Fainelli EXPORT_SYMBOL(b53_vlan_prepare);
1354a2482d2cSFlorian Fainelli 
13553117455dSFlorian Fainelli void b53_vlan_add(struct dsa_switch *ds, int port,
135680e02360SVivien Didelot 		  const struct switchdev_obj_port_vlan *vlan)
1357a2482d2cSFlorian Fainelli {
135804bed143SVivien Didelot 	struct b53_device *dev = ds->priv;
1359a2482d2cSFlorian Fainelli 	bool untagged = vlan->flags & BRIDGE_VLAN_INFO_UNTAGGED;
1360a2482d2cSFlorian Fainelli 	bool pvid = vlan->flags & BRIDGE_VLAN_INFO_PVID;
1361a2482d2cSFlorian Fainelli 	struct b53_vlan *vl;
1362a2482d2cSFlorian Fainelli 	u16 vid;
1363a2482d2cSFlorian Fainelli 
1364a2482d2cSFlorian Fainelli 	for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid) {
1365a2482d2cSFlorian Fainelli 		vl = &dev->vlans[vid];
1366a2482d2cSFlorian Fainelli 
1367a2482d2cSFlorian Fainelli 		b53_get_vlan_entry(dev, vid, vl);
1368a2482d2cSFlorian Fainelli 
1369c499696eSFlorian Fainelli 		vl->members |= BIT(port);
1370ca893194SFlorian Fainelli 		if (untagged && !dsa_is_cpu_port(ds, port))
1371e47112d9SFlorian Fainelli 			vl->untag |= BIT(port);
1372a2482d2cSFlorian Fainelli 		else
1373e47112d9SFlorian Fainelli 			vl->untag &= ~BIT(port);
1374a2482d2cSFlorian Fainelli 
1375a2482d2cSFlorian Fainelli 		b53_set_vlan_entry(dev, vid, vl);
1376a2482d2cSFlorian Fainelli 		b53_fast_age_vlan(dev, vid);
1377a2482d2cSFlorian Fainelli 	}
1378a2482d2cSFlorian Fainelli 
137910163aaeSFlorian Fainelli 	if (pvid && !dsa_is_cpu_port(ds, port)) {
1380a2482d2cSFlorian Fainelli 		b53_write16(dev, B53_VLAN_PAGE, B53_VLAN_PORT_DEF_TAG(port),
1381a2482d2cSFlorian Fainelli 			    vlan->vid_end);
1382a2482d2cSFlorian Fainelli 		b53_fast_age_vlan(dev, vid);
1383a2482d2cSFlorian Fainelli 	}
1384a2482d2cSFlorian Fainelli }
13853117455dSFlorian Fainelli EXPORT_SYMBOL(b53_vlan_add);
1386a2482d2cSFlorian Fainelli 
13873117455dSFlorian Fainelli int b53_vlan_del(struct dsa_switch *ds, int port,
1388a2482d2cSFlorian Fainelli 		 const struct switchdev_obj_port_vlan *vlan)
1389a2482d2cSFlorian Fainelli {
139004bed143SVivien Didelot 	struct b53_device *dev = ds->priv;
1391a2482d2cSFlorian Fainelli 	bool untagged = vlan->flags & BRIDGE_VLAN_INFO_UNTAGGED;
1392a2482d2cSFlorian Fainelli 	struct b53_vlan *vl;
1393a2482d2cSFlorian Fainelli 	u16 vid;
1394a2482d2cSFlorian Fainelli 	u16 pvid;
1395a2482d2cSFlorian Fainelli 
1396a2482d2cSFlorian Fainelli 	b53_read16(dev, B53_VLAN_PAGE, B53_VLAN_PORT_DEF_TAG(port), &pvid);
1397a2482d2cSFlorian Fainelli 
1398a2482d2cSFlorian Fainelli 	for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid) {
1399a2482d2cSFlorian Fainelli 		vl = &dev->vlans[vid];
1400a2482d2cSFlorian Fainelli 
1401a2482d2cSFlorian Fainelli 		b53_get_vlan_entry(dev, vid, vl);
1402a2482d2cSFlorian Fainelli 
1403a2482d2cSFlorian Fainelli 		vl->members &= ~BIT(port);
1404a2482d2cSFlorian Fainelli 
1405fea83353SFlorian Fainelli 		if (pvid == vid)
1406fea83353SFlorian Fainelli 			pvid = b53_default_pvid(dev);
1407a2482d2cSFlorian Fainelli 
1408ca893194SFlorian Fainelli 		if (untagged && !dsa_is_cpu_port(ds, port))
1409a2482d2cSFlorian Fainelli 			vl->untag &= ~(BIT(port));
1410a2482d2cSFlorian Fainelli 
1411a2482d2cSFlorian Fainelli 		b53_set_vlan_entry(dev, vid, vl);
1412a2482d2cSFlorian Fainelli 		b53_fast_age_vlan(dev, vid);
1413a2482d2cSFlorian Fainelli 	}
1414a2482d2cSFlorian Fainelli 
1415a2482d2cSFlorian Fainelli 	b53_write16(dev, B53_VLAN_PAGE, B53_VLAN_PORT_DEF_TAG(port), pvid);
1416a2482d2cSFlorian Fainelli 	b53_fast_age_vlan(dev, pvid);
1417a2482d2cSFlorian Fainelli 
1418a2482d2cSFlorian Fainelli 	return 0;
1419a2482d2cSFlorian Fainelli }
14203117455dSFlorian Fainelli EXPORT_SYMBOL(b53_vlan_del);
1421a2482d2cSFlorian Fainelli 
14221da6df85SFlorian Fainelli /* Address Resolution Logic routines */
14231da6df85SFlorian Fainelli static int b53_arl_op_wait(struct b53_device *dev)
14241da6df85SFlorian Fainelli {
14251da6df85SFlorian Fainelli 	unsigned int timeout = 10;
14261da6df85SFlorian Fainelli 	u8 reg;
14271da6df85SFlorian Fainelli 
14281da6df85SFlorian Fainelli 	do {
14291da6df85SFlorian Fainelli 		b53_read8(dev, B53_ARLIO_PAGE, B53_ARLTBL_RW_CTRL, &reg);
14301da6df85SFlorian Fainelli 		if (!(reg & ARLTBL_START_DONE))
14311da6df85SFlorian Fainelli 			return 0;
14321da6df85SFlorian Fainelli 
14331da6df85SFlorian Fainelli 		usleep_range(1000, 2000);
14341da6df85SFlorian Fainelli 	} while (timeout--);
14351da6df85SFlorian Fainelli 
14361da6df85SFlorian Fainelli 	dev_warn(dev->dev, "timeout waiting for ARL to finish: 0x%02x\n", reg);
14371da6df85SFlorian Fainelli 
14381da6df85SFlorian Fainelli 	return -ETIMEDOUT;
14391da6df85SFlorian Fainelli }
14401da6df85SFlorian Fainelli 
14411da6df85SFlorian Fainelli static int b53_arl_rw_op(struct b53_device *dev, unsigned int op)
14421da6df85SFlorian Fainelli {
14431da6df85SFlorian Fainelli 	u8 reg;
14441da6df85SFlorian Fainelli 
14451da6df85SFlorian Fainelli 	if (op > ARLTBL_RW)
14461da6df85SFlorian Fainelli 		return -EINVAL;
14471da6df85SFlorian Fainelli 
14481da6df85SFlorian Fainelli 	b53_read8(dev, B53_ARLIO_PAGE, B53_ARLTBL_RW_CTRL, &reg);
14491da6df85SFlorian Fainelli 	reg |= ARLTBL_START_DONE;
14501da6df85SFlorian Fainelli 	if (op)
14511da6df85SFlorian Fainelli 		reg |= ARLTBL_RW;
14521da6df85SFlorian Fainelli 	else
14531da6df85SFlorian Fainelli 		reg &= ~ARLTBL_RW;
14541da6df85SFlorian Fainelli 	b53_write8(dev, B53_ARLIO_PAGE, B53_ARLTBL_RW_CTRL, reg);
14551da6df85SFlorian Fainelli 
14561da6df85SFlorian Fainelli 	return b53_arl_op_wait(dev);
14571da6df85SFlorian Fainelli }
14581da6df85SFlorian Fainelli 
14591da6df85SFlorian Fainelli static int b53_arl_read(struct b53_device *dev, u64 mac,
14601da6df85SFlorian Fainelli 			u16 vid, struct b53_arl_entry *ent, u8 *idx,
14611da6df85SFlorian Fainelli 			bool is_valid)
14621da6df85SFlorian Fainelli {
14631da6df85SFlorian Fainelli 	unsigned int i;
14641da6df85SFlorian Fainelli 	int ret;
14651da6df85SFlorian Fainelli 
14661da6df85SFlorian Fainelli 	ret = b53_arl_op_wait(dev);
14671da6df85SFlorian Fainelli 	if (ret)
14681da6df85SFlorian Fainelli 		return ret;
14691da6df85SFlorian Fainelli 
14701da6df85SFlorian Fainelli 	/* Read the bins */
14711da6df85SFlorian Fainelli 	for (i = 0; i < dev->num_arl_entries; i++) {
14721da6df85SFlorian Fainelli 		u64 mac_vid;
14731da6df85SFlorian Fainelli 		u32 fwd_entry;
14741da6df85SFlorian Fainelli 
14751da6df85SFlorian Fainelli 		b53_read64(dev, B53_ARLIO_PAGE,
14761da6df85SFlorian Fainelli 			   B53_ARLTBL_MAC_VID_ENTRY(i), &mac_vid);
14771da6df85SFlorian Fainelli 		b53_read32(dev, B53_ARLIO_PAGE,
14781da6df85SFlorian Fainelli 			   B53_ARLTBL_DATA_ENTRY(i), &fwd_entry);
14791da6df85SFlorian Fainelli 		b53_arl_to_entry(ent, mac_vid, fwd_entry);
14801da6df85SFlorian Fainelli 
14811da6df85SFlorian Fainelli 		if (!(fwd_entry & ARLTBL_VALID))
14821da6df85SFlorian Fainelli 			continue;
14831da6df85SFlorian Fainelli 		if ((mac_vid & ARLTBL_MAC_MASK) != mac)
14841da6df85SFlorian Fainelli 			continue;
14851da6df85SFlorian Fainelli 		*idx = i;
14861da6df85SFlorian Fainelli 	}
14871da6df85SFlorian Fainelli 
14881da6df85SFlorian Fainelli 	return -ENOENT;
14891da6df85SFlorian Fainelli }
14901da6df85SFlorian Fainelli 
14911da6df85SFlorian Fainelli static int b53_arl_op(struct b53_device *dev, int op, int port,
14921da6df85SFlorian Fainelli 		      const unsigned char *addr, u16 vid, bool is_valid)
14931da6df85SFlorian Fainelli {
14941da6df85SFlorian Fainelli 	struct b53_arl_entry ent;
14951da6df85SFlorian Fainelli 	u32 fwd_entry;
14961da6df85SFlorian Fainelli 	u64 mac, mac_vid = 0;
14971da6df85SFlorian Fainelli 	u8 idx = 0;
14981da6df85SFlorian Fainelli 	int ret;
14991da6df85SFlorian Fainelli 
15001da6df85SFlorian Fainelli 	/* Convert the array into a 64-bit MAC */
15014b92ea81SFlorian Fainelli 	mac = ether_addr_to_u64(addr);
15021da6df85SFlorian Fainelli 
15031da6df85SFlorian Fainelli 	/* Perform a read for the given MAC and VID */
15041da6df85SFlorian Fainelli 	b53_write48(dev, B53_ARLIO_PAGE, B53_MAC_ADDR_IDX, mac);
15051da6df85SFlorian Fainelli 	b53_write16(dev, B53_ARLIO_PAGE, B53_VLAN_ID_IDX, vid);
15061da6df85SFlorian Fainelli 
15071da6df85SFlorian Fainelli 	/* Issue a read operation for this MAC */
15081da6df85SFlorian Fainelli 	ret = b53_arl_rw_op(dev, 1);
15091da6df85SFlorian Fainelli 	if (ret)
15101da6df85SFlorian Fainelli 		return ret;
15111da6df85SFlorian Fainelli 
15121da6df85SFlorian Fainelli 	ret = b53_arl_read(dev, mac, vid, &ent, &idx, is_valid);
15131da6df85SFlorian Fainelli 	/* If this is a read, just finish now */
15141da6df85SFlorian Fainelli 	if (op)
15151da6df85SFlorian Fainelli 		return ret;
15161da6df85SFlorian Fainelli 
15171da6df85SFlorian Fainelli 	/* We could not find a matching MAC, so reset to a new entry */
15181da6df85SFlorian Fainelli 	if (ret) {
15191da6df85SFlorian Fainelli 		fwd_entry = 0;
15201da6df85SFlorian Fainelli 		idx = 1;
15211da6df85SFlorian Fainelli 	}
15221da6df85SFlorian Fainelli 
15235d65b64aSFlorian Fainelli 	/* For multicast address, the port is a bitmask and the validity
15245d65b64aSFlorian Fainelli 	 * is determined by having at least one port being still active
15255d65b64aSFlorian Fainelli 	 */
15265d65b64aSFlorian Fainelli 	if (!is_multicast_ether_addr(addr)) {
15271da6df85SFlorian Fainelli 		ent.port = port;
15281da6df85SFlorian Fainelli 		ent.is_valid = is_valid;
15295d65b64aSFlorian Fainelli 	} else {
15305d65b64aSFlorian Fainelli 		if (is_valid)
15315d65b64aSFlorian Fainelli 			ent.port |= BIT(port);
15325d65b64aSFlorian Fainelli 		else
15335d65b64aSFlorian Fainelli 			ent.port &= ~BIT(port);
15345d65b64aSFlorian Fainelli 
15355d65b64aSFlorian Fainelli 		ent.is_valid = !!(ent.port);
15365d65b64aSFlorian Fainelli 	}
15375d65b64aSFlorian Fainelli 
15385d65b64aSFlorian Fainelli 	ent.is_valid = is_valid;
15391da6df85SFlorian Fainelli 	ent.vid = vid;
15401da6df85SFlorian Fainelli 	ent.is_static = true;
15415d65b64aSFlorian Fainelli 	ent.is_age = false;
15421da6df85SFlorian Fainelli 	memcpy(ent.mac, addr, ETH_ALEN);
15431da6df85SFlorian Fainelli 	b53_arl_from_entry(&mac_vid, &fwd_entry, &ent);
15441da6df85SFlorian Fainelli 
15451da6df85SFlorian Fainelli 	b53_write64(dev, B53_ARLIO_PAGE,
15461da6df85SFlorian Fainelli 		    B53_ARLTBL_MAC_VID_ENTRY(idx), mac_vid);
15471da6df85SFlorian Fainelli 	b53_write32(dev, B53_ARLIO_PAGE,
15481da6df85SFlorian Fainelli 		    B53_ARLTBL_DATA_ENTRY(idx), fwd_entry);
15491da6df85SFlorian Fainelli 
15501da6df85SFlorian Fainelli 	return b53_arl_rw_op(dev, 0);
15511da6df85SFlorian Fainelli }
15521da6df85SFlorian Fainelli 
15531b6dd556SArkadi Sharshevsky int b53_fdb_add(struct dsa_switch *ds, int port,
15546c2c1dcbSArkadi Sharshevsky 		const unsigned char *addr, u16 vid)
15551da6df85SFlorian Fainelli {
155604bed143SVivien Didelot 	struct b53_device *priv = ds->priv;
15571da6df85SFlorian Fainelli 
15581da6df85SFlorian Fainelli 	/* 5325 and 5365 require some more massaging, but could
15591da6df85SFlorian Fainelli 	 * be supported eventually
15601da6df85SFlorian Fainelli 	 */
15611da6df85SFlorian Fainelli 	if (is5325(priv) || is5365(priv))
15621da6df85SFlorian Fainelli 		return -EOPNOTSUPP;
15631da6df85SFlorian Fainelli 
15641b6dd556SArkadi Sharshevsky 	return b53_arl_op(priv, 0, port, addr, vid, true);
15651da6df85SFlorian Fainelli }
15663117455dSFlorian Fainelli EXPORT_SYMBOL(b53_fdb_add);
15671da6df85SFlorian Fainelli 
15683117455dSFlorian Fainelli int b53_fdb_del(struct dsa_switch *ds, int port,
15696c2c1dcbSArkadi Sharshevsky 		const unsigned char *addr, u16 vid)
15701da6df85SFlorian Fainelli {
157104bed143SVivien Didelot 	struct b53_device *priv = ds->priv;
15721da6df85SFlorian Fainelli 
15736c2c1dcbSArkadi Sharshevsky 	return b53_arl_op(priv, 0, port, addr, vid, false);
15741da6df85SFlorian Fainelli }
15753117455dSFlorian Fainelli EXPORT_SYMBOL(b53_fdb_del);
15761da6df85SFlorian Fainelli 
15771da6df85SFlorian Fainelli static int b53_arl_search_wait(struct b53_device *dev)
15781da6df85SFlorian Fainelli {
15791da6df85SFlorian Fainelli 	unsigned int timeout = 1000;
15801da6df85SFlorian Fainelli 	u8 reg;
15811da6df85SFlorian Fainelli 
15821da6df85SFlorian Fainelli 	do {
15831da6df85SFlorian Fainelli 		b53_read8(dev, B53_ARLIO_PAGE, B53_ARL_SRCH_CTL, &reg);
15841da6df85SFlorian Fainelli 		if (!(reg & ARL_SRCH_STDN))
15851da6df85SFlorian Fainelli 			return 0;
15861da6df85SFlorian Fainelli 
15871da6df85SFlorian Fainelli 		if (reg & ARL_SRCH_VLID)
15881da6df85SFlorian Fainelli 			return 0;
15891da6df85SFlorian Fainelli 
15901da6df85SFlorian Fainelli 		usleep_range(1000, 2000);
15911da6df85SFlorian Fainelli 	} while (timeout--);
15921da6df85SFlorian Fainelli 
15931da6df85SFlorian Fainelli 	return -ETIMEDOUT;
15941da6df85SFlorian Fainelli }
15951da6df85SFlorian Fainelli 
15961da6df85SFlorian Fainelli static void b53_arl_search_rd(struct b53_device *dev, u8 idx,
15971da6df85SFlorian Fainelli 			      struct b53_arl_entry *ent)
15981da6df85SFlorian Fainelli {
15991da6df85SFlorian Fainelli 	u64 mac_vid;
16001da6df85SFlorian Fainelli 	u32 fwd_entry;
16011da6df85SFlorian Fainelli 
16021da6df85SFlorian Fainelli 	b53_read64(dev, B53_ARLIO_PAGE,
16031da6df85SFlorian Fainelli 		   B53_ARL_SRCH_RSTL_MACVID(idx), &mac_vid);
16041da6df85SFlorian Fainelli 	b53_read32(dev, B53_ARLIO_PAGE,
16051da6df85SFlorian Fainelli 		   B53_ARL_SRCH_RSTL(idx), &fwd_entry);
16061da6df85SFlorian Fainelli 	b53_arl_to_entry(ent, mac_vid, fwd_entry);
16071da6df85SFlorian Fainelli }
16081da6df85SFlorian Fainelli 
1609e6cbef0cSVivien Didelot static int b53_fdb_copy(int port, const struct b53_arl_entry *ent,
16102bedde1aSArkadi Sharshevsky 			dsa_fdb_dump_cb_t *cb, void *data)
16111da6df85SFlorian Fainelli {
16121da6df85SFlorian Fainelli 	if (!ent->is_valid)
16131da6df85SFlorian Fainelli 		return 0;
16141da6df85SFlorian Fainelli 
16151da6df85SFlorian Fainelli 	if (port != ent->port)
16161da6df85SFlorian Fainelli 		return 0;
16171da6df85SFlorian Fainelli 
16182bedde1aSArkadi Sharshevsky 	return cb(ent->mac, ent->vid, ent->is_static, data);
16191da6df85SFlorian Fainelli }
16201da6df85SFlorian Fainelli 
16213117455dSFlorian Fainelli int b53_fdb_dump(struct dsa_switch *ds, int port,
16222bedde1aSArkadi Sharshevsky 		 dsa_fdb_dump_cb_t *cb, void *data)
16231da6df85SFlorian Fainelli {
162404bed143SVivien Didelot 	struct b53_device *priv = ds->priv;
16251da6df85SFlorian Fainelli 	struct b53_arl_entry results[2];
16261da6df85SFlorian Fainelli 	unsigned int count = 0;
16271da6df85SFlorian Fainelli 	int ret;
16281da6df85SFlorian Fainelli 	u8 reg;
16291da6df85SFlorian Fainelli 
16301da6df85SFlorian Fainelli 	/* Start search operation */
16311da6df85SFlorian Fainelli 	reg = ARL_SRCH_STDN;
16321da6df85SFlorian Fainelli 	b53_write8(priv, B53_ARLIO_PAGE, B53_ARL_SRCH_CTL, reg);
16331da6df85SFlorian Fainelli 
16341da6df85SFlorian Fainelli 	do {
16351da6df85SFlorian Fainelli 		ret = b53_arl_search_wait(priv);
16361da6df85SFlorian Fainelli 		if (ret)
16371da6df85SFlorian Fainelli 			return ret;
16381da6df85SFlorian Fainelli 
16391da6df85SFlorian Fainelli 		b53_arl_search_rd(priv, 0, &results[0]);
16402bedde1aSArkadi Sharshevsky 		ret = b53_fdb_copy(port, &results[0], cb, data);
16411da6df85SFlorian Fainelli 		if (ret)
16421da6df85SFlorian Fainelli 			return ret;
16431da6df85SFlorian Fainelli 
16441da6df85SFlorian Fainelli 		if (priv->num_arl_entries > 2) {
16451da6df85SFlorian Fainelli 			b53_arl_search_rd(priv, 1, &results[1]);
16462bedde1aSArkadi Sharshevsky 			ret = b53_fdb_copy(port, &results[1], cb, data);
16471da6df85SFlorian Fainelli 			if (ret)
16481da6df85SFlorian Fainelli 				return ret;
16491da6df85SFlorian Fainelli 
16501da6df85SFlorian Fainelli 			if (!results[0].is_valid && !results[1].is_valid)
16511da6df85SFlorian Fainelli 				break;
16521da6df85SFlorian Fainelli 		}
16531da6df85SFlorian Fainelli 
16541da6df85SFlorian Fainelli 	} while (count++ < 1024);
16551da6df85SFlorian Fainelli 
16561da6df85SFlorian Fainelli 	return 0;
16571da6df85SFlorian Fainelli }
16583117455dSFlorian Fainelli EXPORT_SYMBOL(b53_fdb_dump);
16591da6df85SFlorian Fainelli 
16605d65b64aSFlorian Fainelli int b53_mdb_prepare(struct dsa_switch *ds, int port,
16615d65b64aSFlorian Fainelli 		    const struct switchdev_obj_port_mdb *mdb)
16625d65b64aSFlorian Fainelli {
16635d65b64aSFlorian Fainelli 	struct b53_device *priv = ds->priv;
16645d65b64aSFlorian Fainelli 
16655d65b64aSFlorian Fainelli 	/* 5325 and 5365 require some more massaging, but could
16665d65b64aSFlorian Fainelli 	 * be supported eventually
16675d65b64aSFlorian Fainelli 	 */
16685d65b64aSFlorian Fainelli 	if (is5325(priv) || is5365(priv))
16695d65b64aSFlorian Fainelli 		return -EOPNOTSUPP;
16705d65b64aSFlorian Fainelli 
16715d65b64aSFlorian Fainelli 	return 0;
16725d65b64aSFlorian Fainelli }
16735d65b64aSFlorian Fainelli EXPORT_SYMBOL(b53_mdb_prepare);
16745d65b64aSFlorian Fainelli 
16755d65b64aSFlorian Fainelli void b53_mdb_add(struct dsa_switch *ds, int port,
16765d65b64aSFlorian Fainelli 		 const struct switchdev_obj_port_mdb *mdb)
16775d65b64aSFlorian Fainelli {
16785d65b64aSFlorian Fainelli 	struct b53_device *priv = ds->priv;
16795d65b64aSFlorian Fainelli 	int ret;
16805d65b64aSFlorian Fainelli 
16815d65b64aSFlorian Fainelli 	ret = b53_arl_op(priv, 0, port, mdb->addr, mdb->vid, true);
16825d65b64aSFlorian Fainelli 	if (ret)
16835d65b64aSFlorian Fainelli 		dev_err(ds->dev, "failed to add MDB entry\n");
16845d65b64aSFlorian Fainelli }
16855d65b64aSFlorian Fainelli EXPORT_SYMBOL(b53_mdb_add);
16865d65b64aSFlorian Fainelli 
16875d65b64aSFlorian Fainelli int b53_mdb_del(struct dsa_switch *ds, int port,
16885d65b64aSFlorian Fainelli 		const struct switchdev_obj_port_mdb *mdb)
16895d65b64aSFlorian Fainelli {
16905d65b64aSFlorian Fainelli 	struct b53_device *priv = ds->priv;
16915d65b64aSFlorian Fainelli 	int ret;
16925d65b64aSFlorian Fainelli 
16935d65b64aSFlorian Fainelli 	ret = b53_arl_op(priv, 0, port, mdb->addr, mdb->vid, false);
16945d65b64aSFlorian Fainelli 	if (ret)
16955d65b64aSFlorian Fainelli 		dev_err(ds->dev, "failed to delete MDB entry\n");
16965d65b64aSFlorian Fainelli 
16975d65b64aSFlorian Fainelli 	return ret;
16985d65b64aSFlorian Fainelli }
16995d65b64aSFlorian Fainelli EXPORT_SYMBOL(b53_mdb_del);
17005d65b64aSFlorian Fainelli 
1701ddd3a0c8SVivien Didelot int b53_br_join(struct dsa_switch *ds, int port, struct net_device *br)
1702ff39c2d6SFlorian Fainelli {
170304bed143SVivien Didelot 	struct b53_device *dev = ds->priv;
170468bb8ea8SVivien Didelot 	s8 cpu_port = dsa_to_port(ds, port)->cpu_dp->index;
1705ff39c2d6SFlorian Fainelli 	u16 pvlan, reg;
1706ff39c2d6SFlorian Fainelli 	unsigned int i;
1707ff39c2d6SFlorian Fainelli 
170848aea33aSFlorian Fainelli 	/* Make this port leave the all VLANs join since we will have proper
170948aea33aSFlorian Fainelli 	 * VLAN entries from now on
171048aea33aSFlorian Fainelli 	 */
171148aea33aSFlorian Fainelli 	if (is58xx(dev)) {
171248aea33aSFlorian Fainelli 		b53_read16(dev, B53_VLAN_PAGE, B53_JOIN_ALL_VLAN_EN, &reg);
171348aea33aSFlorian Fainelli 		reg &= ~BIT(port);
171448aea33aSFlorian Fainelli 		if ((reg & BIT(cpu_port)) == BIT(cpu_port))
171548aea33aSFlorian Fainelli 			reg &= ~BIT(cpu_port);
171648aea33aSFlorian Fainelli 		b53_write16(dev, B53_VLAN_PAGE, B53_JOIN_ALL_VLAN_EN, reg);
171748aea33aSFlorian Fainelli 	}
171848aea33aSFlorian Fainelli 
1719ff39c2d6SFlorian Fainelli 	b53_read16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(port), &pvlan);
1720ff39c2d6SFlorian Fainelli 
1721ff39c2d6SFlorian Fainelli 	b53_for_each_port(dev, i) {
1722c8652c83SVivien Didelot 		if (dsa_to_port(ds, i)->bridge_dev != br)
1723ff39c2d6SFlorian Fainelli 			continue;
1724ff39c2d6SFlorian Fainelli 
1725ff39c2d6SFlorian Fainelli 		/* Add this local port to the remote port VLAN control
1726ff39c2d6SFlorian Fainelli 		 * membership and update the remote port bitmask
1727ff39c2d6SFlorian Fainelli 		 */
1728ff39c2d6SFlorian Fainelli 		b53_read16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(i), &reg);
1729ff39c2d6SFlorian Fainelli 		reg |= BIT(port);
1730ff39c2d6SFlorian Fainelli 		b53_write16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(i), reg);
1731ff39c2d6SFlorian Fainelli 		dev->ports[i].vlan_ctl_mask = reg;
1732ff39c2d6SFlorian Fainelli 
1733ff39c2d6SFlorian Fainelli 		pvlan |= BIT(i);
1734ff39c2d6SFlorian Fainelli 	}
1735ff39c2d6SFlorian Fainelli 
1736ff39c2d6SFlorian Fainelli 	/* Configure the local port VLAN control membership to include
1737ff39c2d6SFlorian Fainelli 	 * remote ports and update the local port bitmask
1738ff39c2d6SFlorian Fainelli 	 */
1739ff39c2d6SFlorian Fainelli 	b53_write16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(port), pvlan);
1740ff39c2d6SFlorian Fainelli 	dev->ports[port].vlan_ctl_mask = pvlan;
1741ff39c2d6SFlorian Fainelli 
1742ff39c2d6SFlorian Fainelli 	return 0;
1743ff39c2d6SFlorian Fainelli }
17443117455dSFlorian Fainelli EXPORT_SYMBOL(b53_br_join);
1745ff39c2d6SFlorian Fainelli 
1746f123f2fbSVivien Didelot void b53_br_leave(struct dsa_switch *ds, int port, struct net_device *br)
1747ff39c2d6SFlorian Fainelli {
174804bed143SVivien Didelot 	struct b53_device *dev = ds->priv;
1749a2482d2cSFlorian Fainelli 	struct b53_vlan *vl = &dev->vlans[0];
175068bb8ea8SVivien Didelot 	s8 cpu_port = dsa_to_port(ds, port)->cpu_dp->index;
1751ff39c2d6SFlorian Fainelli 	unsigned int i;
1752a2482d2cSFlorian Fainelli 	u16 pvlan, reg, pvid;
1753ff39c2d6SFlorian Fainelli 
1754ff39c2d6SFlorian Fainelli 	b53_read16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(port), &pvlan);
1755ff39c2d6SFlorian Fainelli 
1756ff39c2d6SFlorian Fainelli 	b53_for_each_port(dev, i) {
1757ff39c2d6SFlorian Fainelli 		/* Don't touch the remaining ports */
1758c8652c83SVivien Didelot 		if (dsa_to_port(ds, i)->bridge_dev != br)
1759ff39c2d6SFlorian Fainelli 			continue;
1760ff39c2d6SFlorian Fainelli 
1761ff39c2d6SFlorian Fainelli 		b53_read16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(i), &reg);
1762ff39c2d6SFlorian Fainelli 		reg &= ~BIT(port);
1763ff39c2d6SFlorian Fainelli 		b53_write16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(i), reg);
1764ff39c2d6SFlorian Fainelli 		dev->ports[port].vlan_ctl_mask = reg;
1765ff39c2d6SFlorian Fainelli 
1766ff39c2d6SFlorian Fainelli 		/* Prevent self removal to preserve isolation */
1767ff39c2d6SFlorian Fainelli 		if (port != i)
1768ff39c2d6SFlorian Fainelli 			pvlan &= ~BIT(i);
1769ff39c2d6SFlorian Fainelli 	}
1770ff39c2d6SFlorian Fainelli 
1771ff39c2d6SFlorian Fainelli 	b53_write16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(port), pvlan);
1772ff39c2d6SFlorian Fainelli 	dev->ports[port].vlan_ctl_mask = pvlan;
1773a2482d2cSFlorian Fainelli 
1774fea83353SFlorian Fainelli 	pvid = b53_default_pvid(dev);
1775a2482d2cSFlorian Fainelli 
177648aea33aSFlorian Fainelli 	/* Make this port join all VLANs without VLAN entries */
177748aea33aSFlorian Fainelli 	if (is58xx(dev)) {
177848aea33aSFlorian Fainelli 		b53_read16(dev, B53_VLAN_PAGE, B53_JOIN_ALL_VLAN_EN, &reg);
177948aea33aSFlorian Fainelli 		reg |= BIT(port);
178048aea33aSFlorian Fainelli 		if (!(reg & BIT(cpu_port)))
178148aea33aSFlorian Fainelli 			reg |= BIT(cpu_port);
178248aea33aSFlorian Fainelli 		b53_write16(dev, B53_VLAN_PAGE, B53_JOIN_ALL_VLAN_EN, reg);
178348aea33aSFlorian Fainelli 	} else {
1784a2482d2cSFlorian Fainelli 		b53_get_vlan_entry(dev, pvid, vl);
1785c499696eSFlorian Fainelli 		vl->members |= BIT(port) | BIT(cpu_port);
1786c499696eSFlorian Fainelli 		vl->untag |= BIT(port) | BIT(cpu_port);
1787a2482d2cSFlorian Fainelli 		b53_set_vlan_entry(dev, pvid, vl);
1788ff39c2d6SFlorian Fainelli 	}
178948aea33aSFlorian Fainelli }
17903117455dSFlorian Fainelli EXPORT_SYMBOL(b53_br_leave);
1791ff39c2d6SFlorian Fainelli 
17923117455dSFlorian Fainelli void b53_br_set_stp_state(struct dsa_switch *ds, int port, u8 state)
1793ff39c2d6SFlorian Fainelli {
179404bed143SVivien Didelot 	struct b53_device *dev = ds->priv;
1795597698f1SVivien Didelot 	u8 hw_state;
1796ff39c2d6SFlorian Fainelli 	u8 reg;
1797ff39c2d6SFlorian Fainelli 
1798ff39c2d6SFlorian Fainelli 	switch (state) {
1799ff39c2d6SFlorian Fainelli 	case BR_STATE_DISABLED:
1800ff39c2d6SFlorian Fainelli 		hw_state = PORT_CTRL_DIS_STATE;
1801ff39c2d6SFlorian Fainelli 		break;
1802ff39c2d6SFlorian Fainelli 	case BR_STATE_LISTENING:
1803ff39c2d6SFlorian Fainelli 		hw_state = PORT_CTRL_LISTEN_STATE;
1804ff39c2d6SFlorian Fainelli 		break;
1805ff39c2d6SFlorian Fainelli 	case BR_STATE_LEARNING:
1806ff39c2d6SFlorian Fainelli 		hw_state = PORT_CTRL_LEARN_STATE;
1807ff39c2d6SFlorian Fainelli 		break;
1808ff39c2d6SFlorian Fainelli 	case BR_STATE_FORWARDING:
1809ff39c2d6SFlorian Fainelli 		hw_state = PORT_CTRL_FWD_STATE;
1810ff39c2d6SFlorian Fainelli 		break;
1811ff39c2d6SFlorian Fainelli 	case BR_STATE_BLOCKING:
1812ff39c2d6SFlorian Fainelli 		hw_state = PORT_CTRL_BLOCK_STATE;
1813ff39c2d6SFlorian Fainelli 		break;
1814ff39c2d6SFlorian Fainelli 	default:
1815ff39c2d6SFlorian Fainelli 		dev_err(ds->dev, "invalid STP state: %d\n", state);
1816ff39c2d6SFlorian Fainelli 		return;
1817ff39c2d6SFlorian Fainelli 	}
1818ff39c2d6SFlorian Fainelli 
1819ff39c2d6SFlorian Fainelli 	b53_read8(dev, B53_CTRL_PAGE, B53_PORT_CTRL(port), &reg);
1820ff39c2d6SFlorian Fainelli 	reg &= ~PORT_CTRL_STP_STATE_MASK;
1821ff39c2d6SFlorian Fainelli 	reg |= hw_state;
1822ff39c2d6SFlorian Fainelli 	b53_write8(dev, B53_CTRL_PAGE, B53_PORT_CTRL(port), reg);
1823ff39c2d6SFlorian Fainelli }
18243117455dSFlorian Fainelli EXPORT_SYMBOL(b53_br_set_stp_state);
1825ff39c2d6SFlorian Fainelli 
18263117455dSFlorian Fainelli void b53_br_fast_age(struct dsa_switch *ds, int port)
1827597698f1SVivien Didelot {
1828597698f1SVivien Didelot 	struct b53_device *dev = ds->priv;
1829597698f1SVivien Didelot 
1830597698f1SVivien Didelot 	if (b53_fast_age_port(dev, port))
1831597698f1SVivien Didelot 		dev_err(ds->dev, "fast ageing failed\n");
1832597698f1SVivien Didelot }
18333117455dSFlorian Fainelli EXPORT_SYMBOL(b53_br_fast_age);
1834597698f1SVivien Didelot 
183553568438SFlorian Fainelli int b53_br_egress_floods(struct dsa_switch *ds, int port,
183653568438SFlorian Fainelli 			 bool unicast, bool multicast)
183753568438SFlorian Fainelli {
183853568438SFlorian Fainelli 	struct b53_device *dev = ds->priv;
183953568438SFlorian Fainelli 	u16 uc, mc;
184053568438SFlorian Fainelli 
184163cc54a6SFlorian Fainelli 	b53_read16(dev, B53_CTRL_PAGE, B53_UC_FLOOD_MASK, &uc);
184253568438SFlorian Fainelli 	if (unicast)
184353568438SFlorian Fainelli 		uc |= BIT(port);
184453568438SFlorian Fainelli 	else
184553568438SFlorian Fainelli 		uc &= ~BIT(port);
184663cc54a6SFlorian Fainelli 	b53_write16(dev, B53_CTRL_PAGE, B53_UC_FLOOD_MASK, uc);
184753568438SFlorian Fainelli 
184863cc54a6SFlorian Fainelli 	b53_read16(dev, B53_CTRL_PAGE, B53_MC_FLOOD_MASK, &mc);
184953568438SFlorian Fainelli 	if (multicast)
185053568438SFlorian Fainelli 		mc |= BIT(port);
185153568438SFlorian Fainelli 	else
185253568438SFlorian Fainelli 		mc &= ~BIT(port);
185363cc54a6SFlorian Fainelli 	b53_write16(dev, B53_CTRL_PAGE, B53_MC_FLOOD_MASK, mc);
185463cc54a6SFlorian Fainelli 
185563cc54a6SFlorian Fainelli 	b53_read16(dev, B53_CTRL_PAGE, B53_IPMC_FLOOD_MASK, &mc);
185663cc54a6SFlorian Fainelli 	if (multicast)
185763cc54a6SFlorian Fainelli 		mc |= BIT(port);
185863cc54a6SFlorian Fainelli 	else
185963cc54a6SFlorian Fainelli 		mc &= ~BIT(port);
186063cc54a6SFlorian Fainelli 	b53_write16(dev, B53_CTRL_PAGE, B53_IPMC_FLOOD_MASK, mc);
186153568438SFlorian Fainelli 
186253568438SFlorian Fainelli 	return 0;
186353568438SFlorian Fainelli 
186453568438SFlorian Fainelli }
186553568438SFlorian Fainelli EXPORT_SYMBOL(b53_br_egress_floods);
186653568438SFlorian Fainelli 
1867c7d28c9dSFlorian Fainelli static bool b53_possible_cpu_port(struct dsa_switch *ds, int port)
18687edc58d6SFlorian Fainelli {
18697edc58d6SFlorian Fainelli 	/* Broadcom switches will accept enabling Broadcom tags on the
18707edc58d6SFlorian Fainelli 	 * following ports: 5, 7 and 8, any other port is not supported
18717edc58d6SFlorian Fainelli 	 */
18725ed4e3ebSFlorian Fainelli 	switch (port) {
18735ed4e3ebSFlorian Fainelli 	case B53_CPU_PORT_25:
18745ed4e3ebSFlorian Fainelli 	case 7:
18755ed4e3ebSFlorian Fainelli 	case B53_CPU_PORT:
18767edc58d6SFlorian Fainelli 		return true;
18777edc58d6SFlorian Fainelli 	}
18787edc58d6SFlorian Fainelli 
18795ed4e3ebSFlorian Fainelli 	return false;
18805ed4e3ebSFlorian Fainelli }
18815ed4e3ebSFlorian Fainelli 
18828fab459eSFlorian Fainelli static bool b53_can_enable_brcm_tags(struct dsa_switch *ds, int port,
18838fab459eSFlorian Fainelli 				     enum dsa_tag_protocol tag_protocol)
1884c7d28c9dSFlorian Fainelli {
1885c7d28c9dSFlorian Fainelli 	bool ret = b53_possible_cpu_port(ds, port);
1886c7d28c9dSFlorian Fainelli 
18878fab459eSFlorian Fainelli 	if (!ret) {
1888c7d28c9dSFlorian Fainelli 		dev_warn(ds->dev, "Port %d is not Broadcom tag capable\n",
1889c7d28c9dSFlorian Fainelli 			 port);
1890c7d28c9dSFlorian Fainelli 		return ret;
1891c7d28c9dSFlorian Fainelli 	}
1892c7d28c9dSFlorian Fainelli 
18938fab459eSFlorian Fainelli 	switch (tag_protocol) {
18948fab459eSFlorian Fainelli 	case DSA_TAG_PROTO_BRCM:
18958fab459eSFlorian Fainelli 	case DSA_TAG_PROTO_BRCM_PREPEND:
18968fab459eSFlorian Fainelli 		dev_warn(ds->dev,
18978fab459eSFlorian Fainelli 			 "Port %d is stacked to Broadcom tag switch\n", port);
18988fab459eSFlorian Fainelli 		ret = false;
18998fab459eSFlorian Fainelli 		break;
19008fab459eSFlorian Fainelli 	default:
19018fab459eSFlorian Fainelli 		ret = true;
19028fab459eSFlorian Fainelli 		break;
19038fab459eSFlorian Fainelli 	}
19048fab459eSFlorian Fainelli 
19058fab459eSFlorian Fainelli 	return ret;
19068fab459eSFlorian Fainelli }
19078fab459eSFlorian Fainelli 
19084d776482SFlorian Fainelli enum dsa_tag_protocol b53_get_tag_protocol(struct dsa_switch *ds, int port,
19094d776482SFlorian Fainelli 					   enum dsa_tag_protocol mprot)
19107b314362SAndrew Lunn {
19117edc58d6SFlorian Fainelli 	struct b53_device *dev = ds->priv;
19127edc58d6SFlorian Fainelli 
191354e98b5dSFlorian Fainelli 	/* Older models (5325, 5365) support a different tag format that we do
19148fab459eSFlorian Fainelli 	 * not support in net/dsa/tag_brcm.c yet.
19157edc58d6SFlorian Fainelli 	 */
19168fab459eSFlorian Fainelli 	if (is5325(dev) || is5365(dev) ||
19178fab459eSFlorian Fainelli 	    !b53_can_enable_brcm_tags(ds, port, mprot)) {
19184d776482SFlorian Fainelli 		dev->tag_protocol = DSA_TAG_PROTO_NONE;
19194d776482SFlorian Fainelli 		goto out;
19204d776482SFlorian Fainelli 	}
192111606039SFlorian Fainelli 
192211606039SFlorian Fainelli 	/* Broadcom BCM58xx chips have a flow accelerator on Port 8
192311606039SFlorian Fainelli 	 * which requires us to use the prepended Broadcom tag type
192411606039SFlorian Fainelli 	 */
19254d776482SFlorian Fainelli 	if (dev->chip_id == BCM58XX_DEVICE_ID && port == B53_CPU_PORT) {
19264d776482SFlorian Fainelli 		dev->tag_protocol = DSA_TAG_PROTO_BRCM_PREPEND;
19274d776482SFlorian Fainelli 		goto out;
19284d776482SFlorian Fainelli 	}
192911606039SFlorian Fainelli 
19304d776482SFlorian Fainelli 	dev->tag_protocol = DSA_TAG_PROTO_BRCM;
19314d776482SFlorian Fainelli out:
19324d776482SFlorian Fainelli 	return dev->tag_protocol;
19337b314362SAndrew Lunn }
19349f66816aSFlorian Fainelli EXPORT_SYMBOL(b53_get_tag_protocol);
19357b314362SAndrew Lunn 
1936ed3af5fdSFlorian Fainelli int b53_mirror_add(struct dsa_switch *ds, int port,
1937ed3af5fdSFlorian Fainelli 		   struct dsa_mall_mirror_tc_entry *mirror, bool ingress)
1938ed3af5fdSFlorian Fainelli {
1939ed3af5fdSFlorian Fainelli 	struct b53_device *dev = ds->priv;
1940ed3af5fdSFlorian Fainelli 	u16 reg, loc;
1941ed3af5fdSFlorian Fainelli 
1942ed3af5fdSFlorian Fainelli 	if (ingress)
1943ed3af5fdSFlorian Fainelli 		loc = B53_IG_MIR_CTL;
1944ed3af5fdSFlorian Fainelli 	else
1945ed3af5fdSFlorian Fainelli 		loc = B53_EG_MIR_CTL;
1946ed3af5fdSFlorian Fainelli 
1947ed3af5fdSFlorian Fainelli 	b53_read16(dev, B53_MGMT_PAGE, loc, &reg);
1948ed3af5fdSFlorian Fainelli 	reg |= BIT(port);
1949ed3af5fdSFlorian Fainelli 	b53_write16(dev, B53_MGMT_PAGE, loc, reg);
1950ed3af5fdSFlorian Fainelli 
1951ed3af5fdSFlorian Fainelli 	b53_read16(dev, B53_MGMT_PAGE, B53_MIR_CAP_CTL, &reg);
1952ed3af5fdSFlorian Fainelli 	reg &= ~CAP_PORT_MASK;
1953ed3af5fdSFlorian Fainelli 	reg |= mirror->to_local_port;
1954ed3af5fdSFlorian Fainelli 	reg |= MIRROR_EN;
1955ed3af5fdSFlorian Fainelli 	b53_write16(dev, B53_MGMT_PAGE, B53_MIR_CAP_CTL, reg);
1956ed3af5fdSFlorian Fainelli 
1957ed3af5fdSFlorian Fainelli 	return 0;
1958ed3af5fdSFlorian Fainelli }
1959ed3af5fdSFlorian Fainelli EXPORT_SYMBOL(b53_mirror_add);
1960ed3af5fdSFlorian Fainelli 
1961ed3af5fdSFlorian Fainelli void b53_mirror_del(struct dsa_switch *ds, int port,
1962ed3af5fdSFlorian Fainelli 		    struct dsa_mall_mirror_tc_entry *mirror)
1963ed3af5fdSFlorian Fainelli {
1964ed3af5fdSFlorian Fainelli 	struct b53_device *dev = ds->priv;
1965ed3af5fdSFlorian Fainelli 	bool loc_disable = false, other_loc_disable = false;
1966ed3af5fdSFlorian Fainelli 	u16 reg, loc;
1967ed3af5fdSFlorian Fainelli 
1968ed3af5fdSFlorian Fainelli 	if (mirror->ingress)
1969ed3af5fdSFlorian Fainelli 		loc = B53_IG_MIR_CTL;
1970ed3af5fdSFlorian Fainelli 	else
1971ed3af5fdSFlorian Fainelli 		loc = B53_EG_MIR_CTL;
1972ed3af5fdSFlorian Fainelli 
1973ed3af5fdSFlorian Fainelli 	/* Update the desired ingress/egress register */
1974ed3af5fdSFlorian Fainelli 	b53_read16(dev, B53_MGMT_PAGE, loc, &reg);
1975ed3af5fdSFlorian Fainelli 	reg &= ~BIT(port);
1976ed3af5fdSFlorian Fainelli 	if (!(reg & MIRROR_MASK))
1977ed3af5fdSFlorian Fainelli 		loc_disable = true;
1978ed3af5fdSFlorian Fainelli 	b53_write16(dev, B53_MGMT_PAGE, loc, reg);
1979ed3af5fdSFlorian Fainelli 
1980ed3af5fdSFlorian Fainelli 	/* Now look at the other one to know if we can disable mirroring
1981ed3af5fdSFlorian Fainelli 	 * entirely
1982ed3af5fdSFlorian Fainelli 	 */
1983ed3af5fdSFlorian Fainelli 	if (mirror->ingress)
1984ed3af5fdSFlorian Fainelli 		b53_read16(dev, B53_MGMT_PAGE, B53_EG_MIR_CTL, &reg);
1985ed3af5fdSFlorian Fainelli 	else
1986ed3af5fdSFlorian Fainelli 		b53_read16(dev, B53_MGMT_PAGE, B53_IG_MIR_CTL, &reg);
1987ed3af5fdSFlorian Fainelli 	if (!(reg & MIRROR_MASK))
1988ed3af5fdSFlorian Fainelli 		other_loc_disable = true;
1989ed3af5fdSFlorian Fainelli 
1990ed3af5fdSFlorian Fainelli 	b53_read16(dev, B53_MGMT_PAGE, B53_MIR_CAP_CTL, &reg);
1991ed3af5fdSFlorian Fainelli 	/* Both no longer have ports, let's disable mirroring */
1992ed3af5fdSFlorian Fainelli 	if (loc_disable && other_loc_disable) {
1993ed3af5fdSFlorian Fainelli 		reg &= ~MIRROR_EN;
1994ed3af5fdSFlorian Fainelli 		reg &= ~mirror->to_local_port;
1995ed3af5fdSFlorian Fainelli 	}
1996ed3af5fdSFlorian Fainelli 	b53_write16(dev, B53_MGMT_PAGE, B53_MIR_CAP_CTL, reg);
1997ed3af5fdSFlorian Fainelli }
1998ed3af5fdSFlorian Fainelli EXPORT_SYMBOL(b53_mirror_del);
1999ed3af5fdSFlorian Fainelli 
200022256b0aSFlorian Fainelli void b53_eee_enable_set(struct dsa_switch *ds, int port, bool enable)
200122256b0aSFlorian Fainelli {
200222256b0aSFlorian Fainelli 	struct b53_device *dev = ds->priv;
200322256b0aSFlorian Fainelli 	u16 reg;
200422256b0aSFlorian Fainelli 
200522256b0aSFlorian Fainelli 	b53_read16(dev, B53_EEE_PAGE, B53_EEE_EN_CTRL, &reg);
200622256b0aSFlorian Fainelli 	if (enable)
200722256b0aSFlorian Fainelli 		reg |= BIT(port);
200822256b0aSFlorian Fainelli 	else
200922256b0aSFlorian Fainelli 		reg &= ~BIT(port);
201022256b0aSFlorian Fainelli 	b53_write16(dev, B53_EEE_PAGE, B53_EEE_EN_CTRL, reg);
201122256b0aSFlorian Fainelli }
201222256b0aSFlorian Fainelli EXPORT_SYMBOL(b53_eee_enable_set);
201322256b0aSFlorian Fainelli 
201422256b0aSFlorian Fainelli 
201522256b0aSFlorian Fainelli /* Returns 0 if EEE was not enabled, or 1 otherwise
201622256b0aSFlorian Fainelli  */
201722256b0aSFlorian Fainelli int b53_eee_init(struct dsa_switch *ds, int port, struct phy_device *phy)
201822256b0aSFlorian Fainelli {
201922256b0aSFlorian Fainelli 	int ret;
202022256b0aSFlorian Fainelli 
202122256b0aSFlorian Fainelli 	ret = phy_init_eee(phy, 0);
202222256b0aSFlorian Fainelli 	if (ret)
202322256b0aSFlorian Fainelli 		return 0;
202422256b0aSFlorian Fainelli 
202522256b0aSFlorian Fainelli 	b53_eee_enable_set(ds, port, true);
202622256b0aSFlorian Fainelli 
202722256b0aSFlorian Fainelli 	return 1;
202822256b0aSFlorian Fainelli }
202922256b0aSFlorian Fainelli EXPORT_SYMBOL(b53_eee_init);
203022256b0aSFlorian Fainelli 
203122256b0aSFlorian Fainelli int b53_get_mac_eee(struct dsa_switch *ds, int port, struct ethtool_eee *e)
203222256b0aSFlorian Fainelli {
203322256b0aSFlorian Fainelli 	struct b53_device *dev = ds->priv;
203422256b0aSFlorian Fainelli 	struct ethtool_eee *p = &dev->ports[port].eee;
203522256b0aSFlorian Fainelli 	u16 reg;
203622256b0aSFlorian Fainelli 
203722256b0aSFlorian Fainelli 	if (is5325(dev) || is5365(dev))
203822256b0aSFlorian Fainelli 		return -EOPNOTSUPP;
203922256b0aSFlorian Fainelli 
204022256b0aSFlorian Fainelli 	b53_read16(dev, B53_EEE_PAGE, B53_EEE_LPI_INDICATE, &reg);
204122256b0aSFlorian Fainelli 	e->eee_enabled = p->eee_enabled;
204222256b0aSFlorian Fainelli 	e->eee_active = !!(reg & BIT(port));
204322256b0aSFlorian Fainelli 
204422256b0aSFlorian Fainelli 	return 0;
204522256b0aSFlorian Fainelli }
204622256b0aSFlorian Fainelli EXPORT_SYMBOL(b53_get_mac_eee);
204722256b0aSFlorian Fainelli 
204822256b0aSFlorian Fainelli int b53_set_mac_eee(struct dsa_switch *ds, int port, struct ethtool_eee *e)
204922256b0aSFlorian Fainelli {
205022256b0aSFlorian Fainelli 	struct b53_device *dev = ds->priv;
205122256b0aSFlorian Fainelli 	struct ethtool_eee *p = &dev->ports[port].eee;
205222256b0aSFlorian Fainelli 
205322256b0aSFlorian Fainelli 	if (is5325(dev) || is5365(dev))
205422256b0aSFlorian Fainelli 		return -EOPNOTSUPP;
205522256b0aSFlorian Fainelli 
205622256b0aSFlorian Fainelli 	p->eee_enabled = e->eee_enabled;
205722256b0aSFlorian Fainelli 	b53_eee_enable_set(ds, port, e->eee_enabled);
205822256b0aSFlorian Fainelli 
205922256b0aSFlorian Fainelli 	return 0;
206022256b0aSFlorian Fainelli }
206122256b0aSFlorian Fainelli EXPORT_SYMBOL(b53_set_mac_eee);
206222256b0aSFlorian Fainelli 
2063a82f67afSFlorian Fainelli static const struct dsa_switch_ops b53_switch_ops = {
20647b314362SAndrew Lunn 	.get_tag_protocol	= b53_get_tag_protocol,
2065967dd82fSFlorian Fainelli 	.setup			= b53_setup,
2066967dd82fSFlorian Fainelli 	.get_strings		= b53_get_strings,
2067967dd82fSFlorian Fainelli 	.get_ethtool_stats	= b53_get_ethtool_stats,
2068967dd82fSFlorian Fainelli 	.get_sset_count		= b53_get_sset_count,
2069c7d28c9dSFlorian Fainelli 	.get_ethtool_phy_stats	= b53_get_ethtool_phy_stats,
2070967dd82fSFlorian Fainelli 	.phy_read		= b53_phy_read16,
2071967dd82fSFlorian Fainelli 	.phy_write		= b53_phy_write16,
2072967dd82fSFlorian Fainelli 	.adjust_link		= b53_adjust_link,
2073a8e8b985SFlorian Fainelli 	.phylink_validate	= b53_phylink_validate,
2074a8e8b985SFlorian Fainelli 	.phylink_mac_link_state	= b53_phylink_mac_link_state,
2075a8e8b985SFlorian Fainelli 	.phylink_mac_config	= b53_phylink_mac_config,
2076a8e8b985SFlorian Fainelli 	.phylink_mac_an_restart	= b53_phylink_mac_an_restart,
2077a8e8b985SFlorian Fainelli 	.phylink_mac_link_down	= b53_phylink_mac_link_down,
2078a8e8b985SFlorian Fainelli 	.phylink_mac_link_up	= b53_phylink_mac_link_up,
2079967dd82fSFlorian Fainelli 	.port_enable		= b53_enable_port,
2080967dd82fSFlorian Fainelli 	.port_disable		= b53_disable_port,
2081f43a2dbeSFlorian Fainelli 	.get_mac_eee		= b53_get_mac_eee,
2082f43a2dbeSFlorian Fainelli 	.set_mac_eee		= b53_set_mac_eee,
2083ff39c2d6SFlorian Fainelli 	.port_bridge_join	= b53_br_join,
2084ff39c2d6SFlorian Fainelli 	.port_bridge_leave	= b53_br_leave,
2085ff39c2d6SFlorian Fainelli 	.port_stp_state_set	= b53_br_set_stp_state,
2086597698f1SVivien Didelot 	.port_fast_age		= b53_br_fast_age,
208753568438SFlorian Fainelli 	.port_egress_floods	= b53_br_egress_floods,
2088a2482d2cSFlorian Fainelli 	.port_vlan_filtering	= b53_vlan_filtering,
2089a2482d2cSFlorian Fainelli 	.port_vlan_prepare	= b53_vlan_prepare,
2090a2482d2cSFlorian Fainelli 	.port_vlan_add		= b53_vlan_add,
2091a2482d2cSFlorian Fainelli 	.port_vlan_del		= b53_vlan_del,
20921da6df85SFlorian Fainelli 	.port_fdb_dump		= b53_fdb_dump,
20931da6df85SFlorian Fainelli 	.port_fdb_add		= b53_fdb_add,
20941da6df85SFlorian Fainelli 	.port_fdb_del		= b53_fdb_del,
2095ed3af5fdSFlorian Fainelli 	.port_mirror_add	= b53_mirror_add,
2096ed3af5fdSFlorian Fainelli 	.port_mirror_del	= b53_mirror_del,
20975d65b64aSFlorian Fainelli 	.port_mdb_prepare	= b53_mdb_prepare,
20985d65b64aSFlorian Fainelli 	.port_mdb_add		= b53_mdb_add,
20995d65b64aSFlorian Fainelli 	.port_mdb_del		= b53_mdb_del,
2100967dd82fSFlorian Fainelli };
2101967dd82fSFlorian Fainelli 
2102967dd82fSFlorian Fainelli struct b53_chip_data {
2103967dd82fSFlorian Fainelli 	u32 chip_id;
2104967dd82fSFlorian Fainelli 	const char *dev_name;
2105967dd82fSFlorian Fainelli 	u16 vlans;
2106967dd82fSFlorian Fainelli 	u16 enabled_ports;
2107967dd82fSFlorian Fainelli 	u8 cpu_port;
2108967dd82fSFlorian Fainelli 	u8 vta_regs[3];
21091da6df85SFlorian Fainelli 	u8 arl_entries;
2110967dd82fSFlorian Fainelli 	u8 duplex_reg;
2111967dd82fSFlorian Fainelli 	u8 jumbo_pm_reg;
2112967dd82fSFlorian Fainelli 	u8 jumbo_size_reg;
2113967dd82fSFlorian Fainelli };
2114967dd82fSFlorian Fainelli 
2115967dd82fSFlorian Fainelli #define B53_VTA_REGS	\
2116967dd82fSFlorian Fainelli 	{ B53_VT_ACCESS, B53_VT_INDEX, B53_VT_ENTRY }
2117967dd82fSFlorian Fainelli #define B53_VTA_REGS_9798 \
2118967dd82fSFlorian Fainelli 	{ B53_VT_ACCESS_9798, B53_VT_INDEX_9798, B53_VT_ENTRY_9798 }
2119967dd82fSFlorian Fainelli #define B53_VTA_REGS_63XX \
2120967dd82fSFlorian Fainelli 	{ B53_VT_ACCESS_63XX, B53_VT_INDEX_63XX, B53_VT_ENTRY_63XX }
2121967dd82fSFlorian Fainelli 
2122967dd82fSFlorian Fainelli static const struct b53_chip_data b53_switch_chips[] = {
2123967dd82fSFlorian Fainelli 	{
2124967dd82fSFlorian Fainelli 		.chip_id = BCM5325_DEVICE_ID,
2125967dd82fSFlorian Fainelli 		.dev_name = "BCM5325",
2126967dd82fSFlorian Fainelli 		.vlans = 16,
2127967dd82fSFlorian Fainelli 		.enabled_ports = 0x1f,
21281da6df85SFlorian Fainelli 		.arl_entries = 2,
2129967dd82fSFlorian Fainelli 		.cpu_port = B53_CPU_PORT_25,
2130967dd82fSFlorian Fainelli 		.duplex_reg = B53_DUPLEX_STAT_FE,
2131967dd82fSFlorian Fainelli 	},
2132967dd82fSFlorian Fainelli 	{
2133967dd82fSFlorian Fainelli 		.chip_id = BCM5365_DEVICE_ID,
2134967dd82fSFlorian Fainelli 		.dev_name = "BCM5365",
2135967dd82fSFlorian Fainelli 		.vlans = 256,
2136967dd82fSFlorian Fainelli 		.enabled_ports = 0x1f,
21371da6df85SFlorian Fainelli 		.arl_entries = 2,
2138967dd82fSFlorian Fainelli 		.cpu_port = B53_CPU_PORT_25,
2139967dd82fSFlorian Fainelli 		.duplex_reg = B53_DUPLEX_STAT_FE,
2140967dd82fSFlorian Fainelli 	},
2141967dd82fSFlorian Fainelli 	{
2142a95691bcSDamien Thébault 		.chip_id = BCM5389_DEVICE_ID,
2143a95691bcSDamien Thébault 		.dev_name = "BCM5389",
2144a95691bcSDamien Thébault 		.vlans = 4096,
2145a95691bcSDamien Thébault 		.enabled_ports = 0x1f,
2146a95691bcSDamien Thébault 		.arl_entries = 4,
2147a95691bcSDamien Thébault 		.cpu_port = B53_CPU_PORT,
2148a95691bcSDamien Thébault 		.vta_regs = B53_VTA_REGS,
2149a95691bcSDamien Thébault 		.duplex_reg = B53_DUPLEX_STAT_GE,
2150a95691bcSDamien Thébault 		.jumbo_pm_reg = B53_JUMBO_PORT_MASK,
2151a95691bcSDamien Thébault 		.jumbo_size_reg = B53_JUMBO_MAX_SIZE,
2152a95691bcSDamien Thébault 	},
2153a95691bcSDamien Thébault 	{
2154967dd82fSFlorian Fainelli 		.chip_id = BCM5395_DEVICE_ID,
2155967dd82fSFlorian Fainelli 		.dev_name = "BCM5395",
2156967dd82fSFlorian Fainelli 		.vlans = 4096,
2157967dd82fSFlorian Fainelli 		.enabled_ports = 0x1f,
21581da6df85SFlorian Fainelli 		.arl_entries = 4,
2159967dd82fSFlorian Fainelli 		.cpu_port = B53_CPU_PORT,
2160967dd82fSFlorian Fainelli 		.vta_regs = B53_VTA_REGS,
2161967dd82fSFlorian Fainelli 		.duplex_reg = B53_DUPLEX_STAT_GE,
2162967dd82fSFlorian Fainelli 		.jumbo_pm_reg = B53_JUMBO_PORT_MASK,
2163967dd82fSFlorian Fainelli 		.jumbo_size_reg = B53_JUMBO_MAX_SIZE,
2164967dd82fSFlorian Fainelli 	},
2165967dd82fSFlorian Fainelli 	{
2166967dd82fSFlorian Fainelli 		.chip_id = BCM5397_DEVICE_ID,
2167967dd82fSFlorian Fainelli 		.dev_name = "BCM5397",
2168967dd82fSFlorian Fainelli 		.vlans = 4096,
2169967dd82fSFlorian Fainelli 		.enabled_ports = 0x1f,
21701da6df85SFlorian Fainelli 		.arl_entries = 4,
2171967dd82fSFlorian Fainelli 		.cpu_port = B53_CPU_PORT,
2172967dd82fSFlorian Fainelli 		.vta_regs = B53_VTA_REGS_9798,
2173967dd82fSFlorian Fainelli 		.duplex_reg = B53_DUPLEX_STAT_GE,
2174967dd82fSFlorian Fainelli 		.jumbo_pm_reg = B53_JUMBO_PORT_MASK,
2175967dd82fSFlorian Fainelli 		.jumbo_size_reg = B53_JUMBO_MAX_SIZE,
2176967dd82fSFlorian Fainelli 	},
2177967dd82fSFlorian Fainelli 	{
2178967dd82fSFlorian Fainelli 		.chip_id = BCM5398_DEVICE_ID,
2179967dd82fSFlorian Fainelli 		.dev_name = "BCM5398",
2180967dd82fSFlorian Fainelli 		.vlans = 4096,
2181967dd82fSFlorian Fainelli 		.enabled_ports = 0x7f,
21821da6df85SFlorian Fainelli 		.arl_entries = 4,
2183967dd82fSFlorian Fainelli 		.cpu_port = B53_CPU_PORT,
2184967dd82fSFlorian Fainelli 		.vta_regs = B53_VTA_REGS_9798,
2185967dd82fSFlorian Fainelli 		.duplex_reg = B53_DUPLEX_STAT_GE,
2186967dd82fSFlorian Fainelli 		.jumbo_pm_reg = B53_JUMBO_PORT_MASK,
2187967dd82fSFlorian Fainelli 		.jumbo_size_reg = B53_JUMBO_MAX_SIZE,
2188967dd82fSFlorian Fainelli 	},
2189967dd82fSFlorian Fainelli 	{
2190967dd82fSFlorian Fainelli 		.chip_id = BCM53115_DEVICE_ID,
2191967dd82fSFlorian Fainelli 		.dev_name = "BCM53115",
2192967dd82fSFlorian Fainelli 		.vlans = 4096,
2193967dd82fSFlorian Fainelli 		.enabled_ports = 0x1f,
21941da6df85SFlorian Fainelli 		.arl_entries = 4,
2195967dd82fSFlorian Fainelli 		.vta_regs = B53_VTA_REGS,
2196967dd82fSFlorian Fainelli 		.cpu_port = B53_CPU_PORT,
2197967dd82fSFlorian Fainelli 		.duplex_reg = B53_DUPLEX_STAT_GE,
2198967dd82fSFlorian Fainelli 		.jumbo_pm_reg = B53_JUMBO_PORT_MASK,
2199967dd82fSFlorian Fainelli 		.jumbo_size_reg = B53_JUMBO_MAX_SIZE,
2200967dd82fSFlorian Fainelli 	},
2201967dd82fSFlorian Fainelli 	{
2202967dd82fSFlorian Fainelli 		.chip_id = BCM53125_DEVICE_ID,
2203967dd82fSFlorian Fainelli 		.dev_name = "BCM53125",
2204967dd82fSFlorian Fainelli 		.vlans = 4096,
2205967dd82fSFlorian Fainelli 		.enabled_ports = 0xff,
2206be35e8c5SFlorian Fainelli 		.arl_entries = 4,
2207967dd82fSFlorian Fainelli 		.cpu_port = B53_CPU_PORT,
2208967dd82fSFlorian Fainelli 		.vta_regs = B53_VTA_REGS,
2209967dd82fSFlorian Fainelli 		.duplex_reg = B53_DUPLEX_STAT_GE,
2210967dd82fSFlorian Fainelli 		.jumbo_pm_reg = B53_JUMBO_PORT_MASK,
2211967dd82fSFlorian Fainelli 		.jumbo_size_reg = B53_JUMBO_MAX_SIZE,
2212967dd82fSFlorian Fainelli 	},
2213967dd82fSFlorian Fainelli 	{
2214967dd82fSFlorian Fainelli 		.chip_id = BCM53128_DEVICE_ID,
2215967dd82fSFlorian Fainelli 		.dev_name = "BCM53128",
2216967dd82fSFlorian Fainelli 		.vlans = 4096,
2217967dd82fSFlorian Fainelli 		.enabled_ports = 0x1ff,
22181da6df85SFlorian Fainelli 		.arl_entries = 4,
2219967dd82fSFlorian Fainelli 		.cpu_port = B53_CPU_PORT,
2220967dd82fSFlorian Fainelli 		.vta_regs = B53_VTA_REGS,
2221967dd82fSFlorian Fainelli 		.duplex_reg = B53_DUPLEX_STAT_GE,
2222967dd82fSFlorian Fainelli 		.jumbo_pm_reg = B53_JUMBO_PORT_MASK,
2223967dd82fSFlorian Fainelli 		.jumbo_size_reg = B53_JUMBO_MAX_SIZE,
2224967dd82fSFlorian Fainelli 	},
2225967dd82fSFlorian Fainelli 	{
2226967dd82fSFlorian Fainelli 		.chip_id = BCM63XX_DEVICE_ID,
2227967dd82fSFlorian Fainelli 		.dev_name = "BCM63xx",
2228967dd82fSFlorian Fainelli 		.vlans = 4096,
2229967dd82fSFlorian Fainelli 		.enabled_ports = 0, /* pdata must provide them */
22301da6df85SFlorian Fainelli 		.arl_entries = 4,
2231967dd82fSFlorian Fainelli 		.cpu_port = B53_CPU_PORT,
2232967dd82fSFlorian Fainelli 		.vta_regs = B53_VTA_REGS_63XX,
2233967dd82fSFlorian Fainelli 		.duplex_reg = B53_DUPLEX_STAT_63XX,
2234967dd82fSFlorian Fainelli 		.jumbo_pm_reg = B53_JUMBO_PORT_MASK_63XX,
2235967dd82fSFlorian Fainelli 		.jumbo_size_reg = B53_JUMBO_MAX_SIZE_63XX,
2236967dd82fSFlorian Fainelli 	},
2237967dd82fSFlorian Fainelli 	{
2238967dd82fSFlorian Fainelli 		.chip_id = BCM53010_DEVICE_ID,
2239967dd82fSFlorian Fainelli 		.dev_name = "BCM53010",
2240967dd82fSFlorian Fainelli 		.vlans = 4096,
2241967dd82fSFlorian Fainelli 		.enabled_ports = 0x1f,
22421da6df85SFlorian Fainelli 		.arl_entries = 4,
2243967dd82fSFlorian Fainelli 		.cpu_port = B53_CPU_PORT_25, /* TODO: auto detect */
2244967dd82fSFlorian Fainelli 		.vta_regs = B53_VTA_REGS,
2245967dd82fSFlorian Fainelli 		.duplex_reg = B53_DUPLEX_STAT_GE,
2246967dd82fSFlorian Fainelli 		.jumbo_pm_reg = B53_JUMBO_PORT_MASK,
2247967dd82fSFlorian Fainelli 		.jumbo_size_reg = B53_JUMBO_MAX_SIZE,
2248967dd82fSFlorian Fainelli 	},
2249967dd82fSFlorian Fainelli 	{
2250967dd82fSFlorian Fainelli 		.chip_id = BCM53011_DEVICE_ID,
2251967dd82fSFlorian Fainelli 		.dev_name = "BCM53011",
2252967dd82fSFlorian Fainelli 		.vlans = 4096,
2253967dd82fSFlorian Fainelli 		.enabled_ports = 0x1bf,
22541da6df85SFlorian Fainelli 		.arl_entries = 4,
2255967dd82fSFlorian Fainelli 		.cpu_port = B53_CPU_PORT_25, /* TODO: auto detect */
2256967dd82fSFlorian Fainelli 		.vta_regs = B53_VTA_REGS,
2257967dd82fSFlorian Fainelli 		.duplex_reg = B53_DUPLEX_STAT_GE,
2258967dd82fSFlorian Fainelli 		.jumbo_pm_reg = B53_JUMBO_PORT_MASK,
2259967dd82fSFlorian Fainelli 		.jumbo_size_reg = B53_JUMBO_MAX_SIZE,
2260967dd82fSFlorian Fainelli 	},
2261967dd82fSFlorian Fainelli 	{
2262967dd82fSFlorian Fainelli 		.chip_id = BCM53012_DEVICE_ID,
2263967dd82fSFlorian Fainelli 		.dev_name = "BCM53012",
2264967dd82fSFlorian Fainelli 		.vlans = 4096,
2265967dd82fSFlorian Fainelli 		.enabled_ports = 0x1bf,
22661da6df85SFlorian Fainelli 		.arl_entries = 4,
2267967dd82fSFlorian Fainelli 		.cpu_port = B53_CPU_PORT_25, /* TODO: auto detect */
2268967dd82fSFlorian Fainelli 		.vta_regs = B53_VTA_REGS,
2269967dd82fSFlorian Fainelli 		.duplex_reg = B53_DUPLEX_STAT_GE,
2270967dd82fSFlorian Fainelli 		.jumbo_pm_reg = B53_JUMBO_PORT_MASK,
2271967dd82fSFlorian Fainelli 		.jumbo_size_reg = B53_JUMBO_MAX_SIZE,
2272967dd82fSFlorian Fainelli 	},
2273967dd82fSFlorian Fainelli 	{
2274967dd82fSFlorian Fainelli 		.chip_id = BCM53018_DEVICE_ID,
2275967dd82fSFlorian Fainelli 		.dev_name = "BCM53018",
2276967dd82fSFlorian Fainelli 		.vlans = 4096,
2277967dd82fSFlorian Fainelli 		.enabled_ports = 0x1f,
22781da6df85SFlorian Fainelli 		.arl_entries = 4,
2279967dd82fSFlorian Fainelli 		.cpu_port = B53_CPU_PORT_25, /* TODO: auto detect */
2280967dd82fSFlorian Fainelli 		.vta_regs = B53_VTA_REGS,
2281967dd82fSFlorian Fainelli 		.duplex_reg = B53_DUPLEX_STAT_GE,
2282967dd82fSFlorian Fainelli 		.jumbo_pm_reg = B53_JUMBO_PORT_MASK,
2283967dd82fSFlorian Fainelli 		.jumbo_size_reg = B53_JUMBO_MAX_SIZE,
2284967dd82fSFlorian Fainelli 	},
2285967dd82fSFlorian Fainelli 	{
2286967dd82fSFlorian Fainelli 		.chip_id = BCM53019_DEVICE_ID,
2287967dd82fSFlorian Fainelli 		.dev_name = "BCM53019",
2288967dd82fSFlorian Fainelli 		.vlans = 4096,
2289967dd82fSFlorian Fainelli 		.enabled_ports = 0x1f,
22901da6df85SFlorian Fainelli 		.arl_entries = 4,
2291967dd82fSFlorian Fainelli 		.cpu_port = B53_CPU_PORT_25, /* TODO: auto detect */
2292967dd82fSFlorian Fainelli 		.vta_regs = B53_VTA_REGS,
2293967dd82fSFlorian Fainelli 		.duplex_reg = B53_DUPLEX_STAT_GE,
2294967dd82fSFlorian Fainelli 		.jumbo_pm_reg = B53_JUMBO_PORT_MASK,
2295967dd82fSFlorian Fainelli 		.jumbo_size_reg = B53_JUMBO_MAX_SIZE,
2296967dd82fSFlorian Fainelli 	},
2297991a36bbSFlorian Fainelli 	{
2298991a36bbSFlorian Fainelli 		.chip_id = BCM58XX_DEVICE_ID,
2299991a36bbSFlorian Fainelli 		.dev_name = "BCM585xx/586xx/88312",
2300991a36bbSFlorian Fainelli 		.vlans	= 4096,
2301991a36bbSFlorian Fainelli 		.enabled_ports = 0x1ff,
2302991a36bbSFlorian Fainelli 		.arl_entries = 4,
2303bfcda65cSFlorian Fainelli 		.cpu_port = B53_CPU_PORT,
2304991a36bbSFlorian Fainelli 		.vta_regs = B53_VTA_REGS,
2305991a36bbSFlorian Fainelli 		.duplex_reg = B53_DUPLEX_STAT_GE,
2306991a36bbSFlorian Fainelli 		.jumbo_pm_reg = B53_JUMBO_PORT_MASK,
2307991a36bbSFlorian Fainelli 		.jumbo_size_reg = B53_JUMBO_MAX_SIZE,
2308991a36bbSFlorian Fainelli 	},
2309130401d9SFlorian Fainelli 	{
23105040cc99SArun Parameswaran 		.chip_id = BCM583XX_DEVICE_ID,
23115040cc99SArun Parameswaran 		.dev_name = "BCM583xx/11360",
23125040cc99SArun Parameswaran 		.vlans = 4096,
23135040cc99SArun Parameswaran 		.enabled_ports = 0x103,
23145040cc99SArun Parameswaran 		.arl_entries = 4,
23155040cc99SArun Parameswaran 		.cpu_port = B53_CPU_PORT,
23165040cc99SArun Parameswaran 		.vta_regs = B53_VTA_REGS,
23175040cc99SArun Parameswaran 		.duplex_reg = B53_DUPLEX_STAT_GE,
23185040cc99SArun Parameswaran 		.jumbo_pm_reg = B53_JUMBO_PORT_MASK,
23195040cc99SArun Parameswaran 		.jumbo_size_reg = B53_JUMBO_MAX_SIZE,
23205040cc99SArun Parameswaran 	},
23215040cc99SArun Parameswaran 	{
2322130401d9SFlorian Fainelli 		.chip_id = BCM7445_DEVICE_ID,
2323130401d9SFlorian Fainelli 		.dev_name = "BCM7445",
2324130401d9SFlorian Fainelli 		.vlans	= 4096,
2325130401d9SFlorian Fainelli 		.enabled_ports = 0x1ff,
2326130401d9SFlorian Fainelli 		.arl_entries = 4,
2327130401d9SFlorian Fainelli 		.cpu_port = B53_CPU_PORT,
2328130401d9SFlorian Fainelli 		.vta_regs = B53_VTA_REGS,
2329130401d9SFlorian Fainelli 		.duplex_reg = B53_DUPLEX_STAT_GE,
2330130401d9SFlorian Fainelli 		.jumbo_pm_reg = B53_JUMBO_PORT_MASK,
2331130401d9SFlorian Fainelli 		.jumbo_size_reg = B53_JUMBO_MAX_SIZE,
2332130401d9SFlorian Fainelli 	},
23330fe99338SFlorian Fainelli 	{
23340fe99338SFlorian Fainelli 		.chip_id = BCM7278_DEVICE_ID,
23350fe99338SFlorian Fainelli 		.dev_name = "BCM7278",
23360fe99338SFlorian Fainelli 		.vlans = 4096,
23370fe99338SFlorian Fainelli 		.enabled_ports = 0x1ff,
23380fe99338SFlorian Fainelli 		.arl_entries= 4,
23390fe99338SFlorian Fainelli 		.cpu_port = B53_CPU_PORT,
23400fe99338SFlorian Fainelli 		.vta_regs = B53_VTA_REGS,
23410fe99338SFlorian Fainelli 		.duplex_reg = B53_DUPLEX_STAT_GE,
23420fe99338SFlorian Fainelli 		.jumbo_pm_reg = B53_JUMBO_PORT_MASK,
23430fe99338SFlorian Fainelli 		.jumbo_size_reg = B53_JUMBO_MAX_SIZE,
23440fe99338SFlorian Fainelli 	},
2345967dd82fSFlorian Fainelli };
2346967dd82fSFlorian Fainelli 
2347967dd82fSFlorian Fainelli static int b53_switch_init(struct b53_device *dev)
2348967dd82fSFlorian Fainelli {
2349967dd82fSFlorian Fainelli 	unsigned int i;
2350967dd82fSFlorian Fainelli 	int ret;
2351967dd82fSFlorian Fainelli 
2352967dd82fSFlorian Fainelli 	for (i = 0; i < ARRAY_SIZE(b53_switch_chips); i++) {
2353967dd82fSFlorian Fainelli 		const struct b53_chip_data *chip = &b53_switch_chips[i];
2354967dd82fSFlorian Fainelli 
2355967dd82fSFlorian Fainelli 		if (chip->chip_id == dev->chip_id) {
2356967dd82fSFlorian Fainelli 			if (!dev->enabled_ports)
2357967dd82fSFlorian Fainelli 				dev->enabled_ports = chip->enabled_ports;
2358967dd82fSFlorian Fainelli 			dev->name = chip->dev_name;
2359967dd82fSFlorian Fainelli 			dev->duplex_reg = chip->duplex_reg;
2360967dd82fSFlorian Fainelli 			dev->vta_regs[0] = chip->vta_regs[0];
2361967dd82fSFlorian Fainelli 			dev->vta_regs[1] = chip->vta_regs[1];
2362967dd82fSFlorian Fainelli 			dev->vta_regs[2] = chip->vta_regs[2];
2363967dd82fSFlorian Fainelli 			dev->jumbo_pm_reg = chip->jumbo_pm_reg;
2364967dd82fSFlorian Fainelli 			dev->cpu_port = chip->cpu_port;
2365967dd82fSFlorian Fainelli 			dev->num_vlans = chip->vlans;
23661da6df85SFlorian Fainelli 			dev->num_arl_entries = chip->arl_entries;
2367967dd82fSFlorian Fainelli 			break;
2368967dd82fSFlorian Fainelli 		}
2369967dd82fSFlorian Fainelli 	}
2370967dd82fSFlorian Fainelli 
2371967dd82fSFlorian Fainelli 	/* check which BCM5325x version we have */
2372967dd82fSFlorian Fainelli 	if (is5325(dev)) {
2373967dd82fSFlorian Fainelli 		u8 vc4;
2374967dd82fSFlorian Fainelli 
2375967dd82fSFlorian Fainelli 		b53_read8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL4_25, &vc4);
2376967dd82fSFlorian Fainelli 
2377967dd82fSFlorian Fainelli 		/* check reserved bits */
2378967dd82fSFlorian Fainelli 		switch (vc4 & 3) {
2379967dd82fSFlorian Fainelli 		case 1:
2380967dd82fSFlorian Fainelli 			/* BCM5325E */
2381967dd82fSFlorian Fainelli 			break;
2382967dd82fSFlorian Fainelli 		case 3:
2383967dd82fSFlorian Fainelli 			/* BCM5325F - do not use port 4 */
2384967dd82fSFlorian Fainelli 			dev->enabled_ports &= ~BIT(4);
2385967dd82fSFlorian Fainelli 			break;
2386967dd82fSFlorian Fainelli 		default:
2387967dd82fSFlorian Fainelli /* On the BCM47XX SoCs this is the supported internal switch.*/
2388967dd82fSFlorian Fainelli #ifndef CONFIG_BCM47XX
2389967dd82fSFlorian Fainelli 			/* BCM5325M */
2390967dd82fSFlorian Fainelli 			return -EINVAL;
2391967dd82fSFlorian Fainelli #else
2392967dd82fSFlorian Fainelli 			break;
2393967dd82fSFlorian Fainelli #endif
2394967dd82fSFlorian Fainelli 		}
2395967dd82fSFlorian Fainelli 	} else if (dev->chip_id == BCM53115_DEVICE_ID) {
2396967dd82fSFlorian Fainelli 		u64 strap_value;
2397967dd82fSFlorian Fainelli 
2398967dd82fSFlorian Fainelli 		b53_read48(dev, B53_STAT_PAGE, B53_STRAP_VALUE, &strap_value);
2399967dd82fSFlorian Fainelli 		/* use second IMP port if GMII is enabled */
2400967dd82fSFlorian Fainelli 		if (strap_value & SV_GMII_CTRL_115)
2401967dd82fSFlorian Fainelli 			dev->cpu_port = 5;
2402967dd82fSFlorian Fainelli 	}
2403967dd82fSFlorian Fainelli 
2404967dd82fSFlorian Fainelli 	/* cpu port is always last */
2405967dd82fSFlorian Fainelli 	dev->num_ports = dev->cpu_port + 1;
2406967dd82fSFlorian Fainelli 	dev->enabled_ports |= BIT(dev->cpu_port);
2407967dd82fSFlorian Fainelli 
2408c7d28c9dSFlorian Fainelli 	/* Include non standard CPU port built-in PHYs to be probed */
2409c7d28c9dSFlorian Fainelli 	if (is539x(dev) || is531x5(dev)) {
2410c7d28c9dSFlorian Fainelli 		for (i = 0; i < dev->num_ports; i++) {
2411c7d28c9dSFlorian Fainelli 			if (!(dev->ds->phys_mii_mask & BIT(i)) &&
2412c7d28c9dSFlorian Fainelli 			    !b53_possible_cpu_port(dev->ds, i))
2413c7d28c9dSFlorian Fainelli 				dev->ds->phys_mii_mask |= BIT(i);
2414c7d28c9dSFlorian Fainelli 		}
2415c7d28c9dSFlorian Fainelli 	}
2416c7d28c9dSFlorian Fainelli 
2417a86854d0SKees Cook 	dev->ports = devm_kcalloc(dev->dev,
2418a86854d0SKees Cook 				  dev->num_ports, sizeof(struct b53_port),
2419967dd82fSFlorian Fainelli 				  GFP_KERNEL);
2420967dd82fSFlorian Fainelli 	if (!dev->ports)
2421967dd82fSFlorian Fainelli 		return -ENOMEM;
2422967dd82fSFlorian Fainelli 
2423a86854d0SKees Cook 	dev->vlans = devm_kcalloc(dev->dev,
2424a86854d0SKees Cook 				  dev->num_vlans, sizeof(struct b53_vlan),
2425a2482d2cSFlorian Fainelli 				  GFP_KERNEL);
2426a2482d2cSFlorian Fainelli 	if (!dev->vlans)
2427a2482d2cSFlorian Fainelli 		return -ENOMEM;
2428a2482d2cSFlorian Fainelli 
2429967dd82fSFlorian Fainelli 	dev->reset_gpio = b53_switch_get_reset_gpio(dev);
2430967dd82fSFlorian Fainelli 	if (dev->reset_gpio >= 0) {
2431967dd82fSFlorian Fainelli 		ret = devm_gpio_request_one(dev->dev, dev->reset_gpio,
2432967dd82fSFlorian Fainelli 					    GPIOF_OUT_INIT_HIGH, "robo_reset");
2433967dd82fSFlorian Fainelli 		if (ret)
2434967dd82fSFlorian Fainelli 			return ret;
2435967dd82fSFlorian Fainelli 	}
2436967dd82fSFlorian Fainelli 
2437967dd82fSFlorian Fainelli 	return 0;
2438967dd82fSFlorian Fainelli }
2439967dd82fSFlorian Fainelli 
24400dff88d3SJulia Lawall struct b53_device *b53_switch_alloc(struct device *base,
24410dff88d3SJulia Lawall 				    const struct b53_io_ops *ops,
2442967dd82fSFlorian Fainelli 				    void *priv)
2443967dd82fSFlorian Fainelli {
2444967dd82fSFlorian Fainelli 	struct dsa_switch *ds;
2445967dd82fSFlorian Fainelli 	struct b53_device *dev;
2446967dd82fSFlorian Fainelli 
24477e99e347SVivien Didelot 	ds = devm_kzalloc(base, sizeof(*ds), GFP_KERNEL);
2448967dd82fSFlorian Fainelli 	if (!ds)
2449967dd82fSFlorian Fainelli 		return NULL;
2450967dd82fSFlorian Fainelli 
24517e99e347SVivien Didelot 	ds->dev = base;
24527e99e347SVivien Didelot 	ds->num_ports = DSA_MAX_PORTS;
24537e99e347SVivien Didelot 
2454a0c02161SVivien Didelot 	dev = devm_kzalloc(base, sizeof(*dev), GFP_KERNEL);
2455a0c02161SVivien Didelot 	if (!dev)
2456a0c02161SVivien Didelot 		return NULL;
2457967dd82fSFlorian Fainelli 
2458967dd82fSFlorian Fainelli 	ds->priv = dev;
2459967dd82fSFlorian Fainelli 	dev->dev = base;
2460967dd82fSFlorian Fainelli 
2461967dd82fSFlorian Fainelli 	dev->ds = ds;
2462967dd82fSFlorian Fainelli 	dev->priv = priv;
2463967dd82fSFlorian Fainelli 	dev->ops = ops;
2464485ebd61SFlorian Fainelli 	ds->ops = &b53_switch_ops;
2465967dd82fSFlorian Fainelli 	mutex_init(&dev->reg_mutex);
2466967dd82fSFlorian Fainelli 	mutex_init(&dev->stats_mutex);
2467967dd82fSFlorian Fainelli 
2468967dd82fSFlorian Fainelli 	return dev;
2469967dd82fSFlorian Fainelli }
2470967dd82fSFlorian Fainelli EXPORT_SYMBOL(b53_switch_alloc);
2471967dd82fSFlorian Fainelli 
2472967dd82fSFlorian Fainelli int b53_switch_detect(struct b53_device *dev)
2473967dd82fSFlorian Fainelli {
2474967dd82fSFlorian Fainelli 	u32 id32;
2475967dd82fSFlorian Fainelli 	u16 tmp;
2476967dd82fSFlorian Fainelli 	u8 id8;
2477967dd82fSFlorian Fainelli 	int ret;
2478967dd82fSFlorian Fainelli 
2479967dd82fSFlorian Fainelli 	ret = b53_read8(dev, B53_MGMT_PAGE, B53_DEVICE_ID, &id8);
2480967dd82fSFlorian Fainelli 	if (ret)
2481967dd82fSFlorian Fainelli 		return ret;
2482967dd82fSFlorian Fainelli 
2483967dd82fSFlorian Fainelli 	switch (id8) {
2484967dd82fSFlorian Fainelli 	case 0:
2485967dd82fSFlorian Fainelli 		/* BCM5325 and BCM5365 do not have this register so reads
2486967dd82fSFlorian Fainelli 		 * return 0. But the read operation did succeed, so assume this
2487967dd82fSFlorian Fainelli 		 * is one of them.
2488967dd82fSFlorian Fainelli 		 *
2489967dd82fSFlorian Fainelli 		 * Next check if we can write to the 5325's VTA register; for
2490967dd82fSFlorian Fainelli 		 * 5365 it is read only.
2491967dd82fSFlorian Fainelli 		 */
2492967dd82fSFlorian Fainelli 		b53_write16(dev, B53_VLAN_PAGE, B53_VLAN_TABLE_ACCESS_25, 0xf);
2493967dd82fSFlorian Fainelli 		b53_read16(dev, B53_VLAN_PAGE, B53_VLAN_TABLE_ACCESS_25, &tmp);
2494967dd82fSFlorian Fainelli 
2495967dd82fSFlorian Fainelli 		if (tmp == 0xf)
2496967dd82fSFlorian Fainelli 			dev->chip_id = BCM5325_DEVICE_ID;
2497967dd82fSFlorian Fainelli 		else
2498967dd82fSFlorian Fainelli 			dev->chip_id = BCM5365_DEVICE_ID;
2499967dd82fSFlorian Fainelli 		break;
2500a95691bcSDamien Thébault 	case BCM5389_DEVICE_ID:
2501967dd82fSFlorian Fainelli 	case BCM5395_DEVICE_ID:
2502967dd82fSFlorian Fainelli 	case BCM5397_DEVICE_ID:
2503967dd82fSFlorian Fainelli 	case BCM5398_DEVICE_ID:
2504967dd82fSFlorian Fainelli 		dev->chip_id = id8;
2505967dd82fSFlorian Fainelli 		break;
2506967dd82fSFlorian Fainelli 	default:
2507967dd82fSFlorian Fainelli 		ret = b53_read32(dev, B53_MGMT_PAGE, B53_DEVICE_ID, &id32);
2508967dd82fSFlorian Fainelli 		if (ret)
2509967dd82fSFlorian Fainelli 			return ret;
2510967dd82fSFlorian Fainelli 
2511967dd82fSFlorian Fainelli 		switch (id32) {
2512967dd82fSFlorian Fainelli 		case BCM53115_DEVICE_ID:
2513967dd82fSFlorian Fainelli 		case BCM53125_DEVICE_ID:
2514967dd82fSFlorian Fainelli 		case BCM53128_DEVICE_ID:
2515967dd82fSFlorian Fainelli 		case BCM53010_DEVICE_ID:
2516967dd82fSFlorian Fainelli 		case BCM53011_DEVICE_ID:
2517967dd82fSFlorian Fainelli 		case BCM53012_DEVICE_ID:
2518967dd82fSFlorian Fainelli 		case BCM53018_DEVICE_ID:
2519967dd82fSFlorian Fainelli 		case BCM53019_DEVICE_ID:
2520967dd82fSFlorian Fainelli 			dev->chip_id = id32;
2521967dd82fSFlorian Fainelli 			break;
2522967dd82fSFlorian Fainelli 		default:
2523967dd82fSFlorian Fainelli 			pr_err("unsupported switch detected (BCM53%02x/BCM%x)\n",
2524967dd82fSFlorian Fainelli 			       id8, id32);
2525967dd82fSFlorian Fainelli 			return -ENODEV;
2526967dd82fSFlorian Fainelli 		}
2527967dd82fSFlorian Fainelli 	}
2528967dd82fSFlorian Fainelli 
2529967dd82fSFlorian Fainelli 	if (dev->chip_id == BCM5325_DEVICE_ID)
2530967dd82fSFlorian Fainelli 		return b53_read8(dev, B53_STAT_PAGE, B53_REV_ID_25,
2531967dd82fSFlorian Fainelli 				 &dev->core_rev);
2532967dd82fSFlorian Fainelli 	else
2533967dd82fSFlorian Fainelli 		return b53_read8(dev, B53_MGMT_PAGE, B53_REV_ID,
2534967dd82fSFlorian Fainelli 				 &dev->core_rev);
2535967dd82fSFlorian Fainelli }
2536967dd82fSFlorian Fainelli EXPORT_SYMBOL(b53_switch_detect);
2537967dd82fSFlorian Fainelli 
2538967dd82fSFlorian Fainelli int b53_switch_register(struct b53_device *dev)
2539967dd82fSFlorian Fainelli {
2540967dd82fSFlorian Fainelli 	int ret;
2541967dd82fSFlorian Fainelli 
2542967dd82fSFlorian Fainelli 	if (dev->pdata) {
2543967dd82fSFlorian Fainelli 		dev->chip_id = dev->pdata->chip_id;
2544967dd82fSFlorian Fainelli 		dev->enabled_ports = dev->pdata->enabled_ports;
2545967dd82fSFlorian Fainelli 	}
2546967dd82fSFlorian Fainelli 
2547967dd82fSFlorian Fainelli 	if (!dev->chip_id && b53_switch_detect(dev))
2548967dd82fSFlorian Fainelli 		return -EINVAL;
2549967dd82fSFlorian Fainelli 
2550967dd82fSFlorian Fainelli 	ret = b53_switch_init(dev);
2551967dd82fSFlorian Fainelli 	if (ret)
2552967dd82fSFlorian Fainelli 		return ret;
2553967dd82fSFlorian Fainelli 
2554967dd82fSFlorian Fainelli 	pr_info("found switch: %s, rev %i\n", dev->name, dev->core_rev);
2555967dd82fSFlorian Fainelli 
255623c9ee49SVivien Didelot 	return dsa_register_switch(dev->ds);
2557967dd82fSFlorian Fainelli }
2558967dd82fSFlorian Fainelli EXPORT_SYMBOL(b53_switch_register);
2559967dd82fSFlorian Fainelli 
2560967dd82fSFlorian Fainelli MODULE_AUTHOR("Jonas Gorski <jogo@openwrt.org>");
2561967dd82fSFlorian Fainelli MODULE_DESCRIPTION("B53 switch library");
2562967dd82fSFlorian Fainelli MODULE_LICENSE("Dual BSD/GPL");
2563