xref: /openbmc/linux/drivers/net/dsa/b53/b53_common.c (revision ca8931948344c485569b04821d1f6bcebccd376b)
1967dd82fSFlorian Fainelli /*
2967dd82fSFlorian Fainelli  * B53 switch driver main logic
3967dd82fSFlorian Fainelli  *
4967dd82fSFlorian Fainelli  * Copyright (C) 2011-2013 Jonas Gorski <jogo@openwrt.org>
5967dd82fSFlorian Fainelli  * Copyright (C) 2016 Florian Fainelli <f.fainelli@gmail.com>
6967dd82fSFlorian Fainelli  *
7967dd82fSFlorian Fainelli  * Permission to use, copy, modify, and/or distribute this software for any
8967dd82fSFlorian Fainelli  * purpose with or without fee is hereby granted, provided that the above
9967dd82fSFlorian Fainelli  * copyright notice and this permission notice appear in all copies.
10967dd82fSFlorian Fainelli  *
11967dd82fSFlorian Fainelli  * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
12967dd82fSFlorian Fainelli  * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
13967dd82fSFlorian Fainelli  * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
14967dd82fSFlorian Fainelli  * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
15967dd82fSFlorian Fainelli  * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
16967dd82fSFlorian Fainelli  * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
17967dd82fSFlorian Fainelli  * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
18967dd82fSFlorian Fainelli  */
19967dd82fSFlorian Fainelli 
20967dd82fSFlorian Fainelli #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
21967dd82fSFlorian Fainelli 
22967dd82fSFlorian Fainelli #include <linux/delay.h>
23967dd82fSFlorian Fainelli #include <linux/export.h>
24967dd82fSFlorian Fainelli #include <linux/gpio.h>
25967dd82fSFlorian Fainelli #include <linux/kernel.h>
26967dd82fSFlorian Fainelli #include <linux/module.h>
27967dd82fSFlorian Fainelli #include <linux/platform_data/b53.h>
28967dd82fSFlorian Fainelli #include <linux/phy.h>
291da6df85SFlorian Fainelli #include <linux/etherdevice.h>
30ff39c2d6SFlorian Fainelli #include <linux/if_bridge.h>
31967dd82fSFlorian Fainelli #include <net/dsa.h>
32967dd82fSFlorian Fainelli 
33967dd82fSFlorian Fainelli #include "b53_regs.h"
34967dd82fSFlorian Fainelli #include "b53_priv.h"
35967dd82fSFlorian Fainelli 
36967dd82fSFlorian Fainelli struct b53_mib_desc {
37967dd82fSFlorian Fainelli 	u8 size;
38967dd82fSFlorian Fainelli 	u8 offset;
39967dd82fSFlorian Fainelli 	const char *name;
40967dd82fSFlorian Fainelli };
41967dd82fSFlorian Fainelli 
42967dd82fSFlorian Fainelli /* BCM5365 MIB counters */
43967dd82fSFlorian Fainelli static const struct b53_mib_desc b53_mibs_65[] = {
44967dd82fSFlorian Fainelli 	{ 8, 0x00, "TxOctets" },
45967dd82fSFlorian Fainelli 	{ 4, 0x08, "TxDropPkts" },
46967dd82fSFlorian Fainelli 	{ 4, 0x10, "TxBroadcastPkts" },
47967dd82fSFlorian Fainelli 	{ 4, 0x14, "TxMulticastPkts" },
48967dd82fSFlorian Fainelli 	{ 4, 0x18, "TxUnicastPkts" },
49967dd82fSFlorian Fainelli 	{ 4, 0x1c, "TxCollisions" },
50967dd82fSFlorian Fainelli 	{ 4, 0x20, "TxSingleCollision" },
51967dd82fSFlorian Fainelli 	{ 4, 0x24, "TxMultipleCollision" },
52967dd82fSFlorian Fainelli 	{ 4, 0x28, "TxDeferredTransmit" },
53967dd82fSFlorian Fainelli 	{ 4, 0x2c, "TxLateCollision" },
54967dd82fSFlorian Fainelli 	{ 4, 0x30, "TxExcessiveCollision" },
55967dd82fSFlorian Fainelli 	{ 4, 0x38, "TxPausePkts" },
56967dd82fSFlorian Fainelli 	{ 8, 0x44, "RxOctets" },
57967dd82fSFlorian Fainelli 	{ 4, 0x4c, "RxUndersizePkts" },
58967dd82fSFlorian Fainelli 	{ 4, 0x50, "RxPausePkts" },
59967dd82fSFlorian Fainelli 	{ 4, 0x54, "Pkts64Octets" },
60967dd82fSFlorian Fainelli 	{ 4, 0x58, "Pkts65to127Octets" },
61967dd82fSFlorian Fainelli 	{ 4, 0x5c, "Pkts128to255Octets" },
62967dd82fSFlorian Fainelli 	{ 4, 0x60, "Pkts256to511Octets" },
63967dd82fSFlorian Fainelli 	{ 4, 0x64, "Pkts512to1023Octets" },
64967dd82fSFlorian Fainelli 	{ 4, 0x68, "Pkts1024to1522Octets" },
65967dd82fSFlorian Fainelli 	{ 4, 0x6c, "RxOversizePkts" },
66967dd82fSFlorian Fainelli 	{ 4, 0x70, "RxJabbers" },
67967dd82fSFlorian Fainelli 	{ 4, 0x74, "RxAlignmentErrors" },
68967dd82fSFlorian Fainelli 	{ 4, 0x78, "RxFCSErrors" },
69967dd82fSFlorian Fainelli 	{ 8, 0x7c, "RxGoodOctets" },
70967dd82fSFlorian Fainelli 	{ 4, 0x84, "RxDropPkts" },
71967dd82fSFlorian Fainelli 	{ 4, 0x88, "RxUnicastPkts" },
72967dd82fSFlorian Fainelli 	{ 4, 0x8c, "RxMulticastPkts" },
73967dd82fSFlorian Fainelli 	{ 4, 0x90, "RxBroadcastPkts" },
74967dd82fSFlorian Fainelli 	{ 4, 0x94, "RxSAChanges" },
75967dd82fSFlorian Fainelli 	{ 4, 0x98, "RxFragments" },
76967dd82fSFlorian Fainelli };
77967dd82fSFlorian Fainelli 
78967dd82fSFlorian Fainelli #define B53_MIBS_65_SIZE	ARRAY_SIZE(b53_mibs_65)
79967dd82fSFlorian Fainelli 
80967dd82fSFlorian Fainelli /* BCM63xx MIB counters */
81967dd82fSFlorian Fainelli static const struct b53_mib_desc b53_mibs_63xx[] = {
82967dd82fSFlorian Fainelli 	{ 8, 0x00, "TxOctets" },
83967dd82fSFlorian Fainelli 	{ 4, 0x08, "TxDropPkts" },
84967dd82fSFlorian Fainelli 	{ 4, 0x0c, "TxQoSPkts" },
85967dd82fSFlorian Fainelli 	{ 4, 0x10, "TxBroadcastPkts" },
86967dd82fSFlorian Fainelli 	{ 4, 0x14, "TxMulticastPkts" },
87967dd82fSFlorian Fainelli 	{ 4, 0x18, "TxUnicastPkts" },
88967dd82fSFlorian Fainelli 	{ 4, 0x1c, "TxCollisions" },
89967dd82fSFlorian Fainelli 	{ 4, 0x20, "TxSingleCollision" },
90967dd82fSFlorian Fainelli 	{ 4, 0x24, "TxMultipleCollision" },
91967dd82fSFlorian Fainelli 	{ 4, 0x28, "TxDeferredTransmit" },
92967dd82fSFlorian Fainelli 	{ 4, 0x2c, "TxLateCollision" },
93967dd82fSFlorian Fainelli 	{ 4, 0x30, "TxExcessiveCollision" },
94967dd82fSFlorian Fainelli 	{ 4, 0x38, "TxPausePkts" },
95967dd82fSFlorian Fainelli 	{ 8, 0x3c, "TxQoSOctets" },
96967dd82fSFlorian Fainelli 	{ 8, 0x44, "RxOctets" },
97967dd82fSFlorian Fainelli 	{ 4, 0x4c, "RxUndersizePkts" },
98967dd82fSFlorian Fainelli 	{ 4, 0x50, "RxPausePkts" },
99967dd82fSFlorian Fainelli 	{ 4, 0x54, "Pkts64Octets" },
100967dd82fSFlorian Fainelli 	{ 4, 0x58, "Pkts65to127Octets" },
101967dd82fSFlorian Fainelli 	{ 4, 0x5c, "Pkts128to255Octets" },
102967dd82fSFlorian Fainelli 	{ 4, 0x60, "Pkts256to511Octets" },
103967dd82fSFlorian Fainelli 	{ 4, 0x64, "Pkts512to1023Octets" },
104967dd82fSFlorian Fainelli 	{ 4, 0x68, "Pkts1024to1522Octets" },
105967dd82fSFlorian Fainelli 	{ 4, 0x6c, "RxOversizePkts" },
106967dd82fSFlorian Fainelli 	{ 4, 0x70, "RxJabbers" },
107967dd82fSFlorian Fainelli 	{ 4, 0x74, "RxAlignmentErrors" },
108967dd82fSFlorian Fainelli 	{ 4, 0x78, "RxFCSErrors" },
109967dd82fSFlorian Fainelli 	{ 8, 0x7c, "RxGoodOctets" },
110967dd82fSFlorian Fainelli 	{ 4, 0x84, "RxDropPkts" },
111967dd82fSFlorian Fainelli 	{ 4, 0x88, "RxUnicastPkts" },
112967dd82fSFlorian Fainelli 	{ 4, 0x8c, "RxMulticastPkts" },
113967dd82fSFlorian Fainelli 	{ 4, 0x90, "RxBroadcastPkts" },
114967dd82fSFlorian Fainelli 	{ 4, 0x94, "RxSAChanges" },
115967dd82fSFlorian Fainelli 	{ 4, 0x98, "RxFragments" },
116967dd82fSFlorian Fainelli 	{ 4, 0xa0, "RxSymbolErrors" },
117967dd82fSFlorian Fainelli 	{ 4, 0xa4, "RxQoSPkts" },
118967dd82fSFlorian Fainelli 	{ 8, 0xa8, "RxQoSOctets" },
119967dd82fSFlorian Fainelli 	{ 4, 0xb0, "Pkts1523to2047Octets" },
120967dd82fSFlorian Fainelli 	{ 4, 0xb4, "Pkts2048to4095Octets" },
121967dd82fSFlorian Fainelli 	{ 4, 0xb8, "Pkts4096to8191Octets" },
122967dd82fSFlorian Fainelli 	{ 4, 0xbc, "Pkts8192to9728Octets" },
123967dd82fSFlorian Fainelli 	{ 4, 0xc0, "RxDiscarded" },
124967dd82fSFlorian Fainelli };
125967dd82fSFlorian Fainelli 
126967dd82fSFlorian Fainelli #define B53_MIBS_63XX_SIZE	ARRAY_SIZE(b53_mibs_63xx)
127967dd82fSFlorian Fainelli 
128967dd82fSFlorian Fainelli /* MIB counters */
129967dd82fSFlorian Fainelli static const struct b53_mib_desc b53_mibs[] = {
130967dd82fSFlorian Fainelli 	{ 8, 0x00, "TxOctets" },
131967dd82fSFlorian Fainelli 	{ 4, 0x08, "TxDropPkts" },
132967dd82fSFlorian Fainelli 	{ 4, 0x10, "TxBroadcastPkts" },
133967dd82fSFlorian Fainelli 	{ 4, 0x14, "TxMulticastPkts" },
134967dd82fSFlorian Fainelli 	{ 4, 0x18, "TxUnicastPkts" },
135967dd82fSFlorian Fainelli 	{ 4, 0x1c, "TxCollisions" },
136967dd82fSFlorian Fainelli 	{ 4, 0x20, "TxSingleCollision" },
137967dd82fSFlorian Fainelli 	{ 4, 0x24, "TxMultipleCollision" },
138967dd82fSFlorian Fainelli 	{ 4, 0x28, "TxDeferredTransmit" },
139967dd82fSFlorian Fainelli 	{ 4, 0x2c, "TxLateCollision" },
140967dd82fSFlorian Fainelli 	{ 4, 0x30, "TxExcessiveCollision" },
141967dd82fSFlorian Fainelli 	{ 4, 0x38, "TxPausePkts" },
142967dd82fSFlorian Fainelli 	{ 8, 0x50, "RxOctets" },
143967dd82fSFlorian Fainelli 	{ 4, 0x58, "RxUndersizePkts" },
144967dd82fSFlorian Fainelli 	{ 4, 0x5c, "RxPausePkts" },
145967dd82fSFlorian Fainelli 	{ 4, 0x60, "Pkts64Octets" },
146967dd82fSFlorian Fainelli 	{ 4, 0x64, "Pkts65to127Octets" },
147967dd82fSFlorian Fainelli 	{ 4, 0x68, "Pkts128to255Octets" },
148967dd82fSFlorian Fainelli 	{ 4, 0x6c, "Pkts256to511Octets" },
149967dd82fSFlorian Fainelli 	{ 4, 0x70, "Pkts512to1023Octets" },
150967dd82fSFlorian Fainelli 	{ 4, 0x74, "Pkts1024to1522Octets" },
151967dd82fSFlorian Fainelli 	{ 4, 0x78, "RxOversizePkts" },
152967dd82fSFlorian Fainelli 	{ 4, 0x7c, "RxJabbers" },
153967dd82fSFlorian Fainelli 	{ 4, 0x80, "RxAlignmentErrors" },
154967dd82fSFlorian Fainelli 	{ 4, 0x84, "RxFCSErrors" },
155967dd82fSFlorian Fainelli 	{ 8, 0x88, "RxGoodOctets" },
156967dd82fSFlorian Fainelli 	{ 4, 0x90, "RxDropPkts" },
157967dd82fSFlorian Fainelli 	{ 4, 0x94, "RxUnicastPkts" },
158967dd82fSFlorian Fainelli 	{ 4, 0x98, "RxMulticastPkts" },
159967dd82fSFlorian Fainelli 	{ 4, 0x9c, "RxBroadcastPkts" },
160967dd82fSFlorian Fainelli 	{ 4, 0xa0, "RxSAChanges" },
161967dd82fSFlorian Fainelli 	{ 4, 0xa4, "RxFragments" },
162967dd82fSFlorian Fainelli 	{ 4, 0xa8, "RxJumboPkts" },
163967dd82fSFlorian Fainelli 	{ 4, 0xac, "RxSymbolErrors" },
164967dd82fSFlorian Fainelli 	{ 4, 0xc0, "RxDiscarded" },
165967dd82fSFlorian Fainelli };
166967dd82fSFlorian Fainelli 
167967dd82fSFlorian Fainelli #define B53_MIBS_SIZE	ARRAY_SIZE(b53_mibs)
168967dd82fSFlorian Fainelli 
169bde5d132SFlorian Fainelli static const struct b53_mib_desc b53_mibs_58xx[] = {
170bde5d132SFlorian Fainelli 	{ 8, 0x00, "TxOctets" },
171bde5d132SFlorian Fainelli 	{ 4, 0x08, "TxDropPkts" },
172bde5d132SFlorian Fainelli 	{ 4, 0x0c, "TxQPKTQ0" },
173bde5d132SFlorian Fainelli 	{ 4, 0x10, "TxBroadcastPkts" },
174bde5d132SFlorian Fainelli 	{ 4, 0x14, "TxMulticastPkts" },
175bde5d132SFlorian Fainelli 	{ 4, 0x18, "TxUnicastPKts" },
176bde5d132SFlorian Fainelli 	{ 4, 0x1c, "TxCollisions" },
177bde5d132SFlorian Fainelli 	{ 4, 0x20, "TxSingleCollision" },
178bde5d132SFlorian Fainelli 	{ 4, 0x24, "TxMultipleCollision" },
179bde5d132SFlorian Fainelli 	{ 4, 0x28, "TxDeferredCollision" },
180bde5d132SFlorian Fainelli 	{ 4, 0x2c, "TxLateCollision" },
181bde5d132SFlorian Fainelli 	{ 4, 0x30, "TxExcessiveCollision" },
182bde5d132SFlorian Fainelli 	{ 4, 0x34, "TxFrameInDisc" },
183bde5d132SFlorian Fainelli 	{ 4, 0x38, "TxPausePkts" },
184bde5d132SFlorian Fainelli 	{ 4, 0x3c, "TxQPKTQ1" },
185bde5d132SFlorian Fainelli 	{ 4, 0x40, "TxQPKTQ2" },
186bde5d132SFlorian Fainelli 	{ 4, 0x44, "TxQPKTQ3" },
187bde5d132SFlorian Fainelli 	{ 4, 0x48, "TxQPKTQ4" },
188bde5d132SFlorian Fainelli 	{ 4, 0x4c, "TxQPKTQ5" },
189bde5d132SFlorian Fainelli 	{ 8, 0x50, "RxOctets" },
190bde5d132SFlorian Fainelli 	{ 4, 0x58, "RxUndersizePkts" },
191bde5d132SFlorian Fainelli 	{ 4, 0x5c, "RxPausePkts" },
192bde5d132SFlorian Fainelli 	{ 4, 0x60, "RxPkts64Octets" },
193bde5d132SFlorian Fainelli 	{ 4, 0x64, "RxPkts65to127Octets" },
194bde5d132SFlorian Fainelli 	{ 4, 0x68, "RxPkts128to255Octets" },
195bde5d132SFlorian Fainelli 	{ 4, 0x6c, "RxPkts256to511Octets" },
196bde5d132SFlorian Fainelli 	{ 4, 0x70, "RxPkts512to1023Octets" },
197bde5d132SFlorian Fainelli 	{ 4, 0x74, "RxPkts1024toMaxPktsOctets" },
198bde5d132SFlorian Fainelli 	{ 4, 0x78, "RxOversizePkts" },
199bde5d132SFlorian Fainelli 	{ 4, 0x7c, "RxJabbers" },
200bde5d132SFlorian Fainelli 	{ 4, 0x80, "RxAlignmentErrors" },
201bde5d132SFlorian Fainelli 	{ 4, 0x84, "RxFCSErrors" },
202bde5d132SFlorian Fainelli 	{ 8, 0x88, "RxGoodOctets" },
203bde5d132SFlorian Fainelli 	{ 4, 0x90, "RxDropPkts" },
204bde5d132SFlorian Fainelli 	{ 4, 0x94, "RxUnicastPkts" },
205bde5d132SFlorian Fainelli 	{ 4, 0x98, "RxMulticastPkts" },
206bde5d132SFlorian Fainelli 	{ 4, 0x9c, "RxBroadcastPkts" },
207bde5d132SFlorian Fainelli 	{ 4, 0xa0, "RxSAChanges" },
208bde5d132SFlorian Fainelli 	{ 4, 0xa4, "RxFragments" },
209bde5d132SFlorian Fainelli 	{ 4, 0xa8, "RxJumboPkt" },
210bde5d132SFlorian Fainelli 	{ 4, 0xac, "RxSymblErr" },
211bde5d132SFlorian Fainelli 	{ 4, 0xb0, "InRangeErrCount" },
212bde5d132SFlorian Fainelli 	{ 4, 0xb4, "OutRangeErrCount" },
213bde5d132SFlorian Fainelli 	{ 4, 0xb8, "EEELpiEvent" },
214bde5d132SFlorian Fainelli 	{ 4, 0xbc, "EEELpiDuration" },
215bde5d132SFlorian Fainelli 	{ 4, 0xc0, "RxDiscard" },
216bde5d132SFlorian Fainelli 	{ 4, 0xc8, "TxQPKTQ6" },
217bde5d132SFlorian Fainelli 	{ 4, 0xcc, "TxQPKTQ7" },
218bde5d132SFlorian Fainelli 	{ 4, 0xd0, "TxPkts64Octets" },
219bde5d132SFlorian Fainelli 	{ 4, 0xd4, "TxPkts65to127Octets" },
220bde5d132SFlorian Fainelli 	{ 4, 0xd8, "TxPkts128to255Octets" },
221bde5d132SFlorian Fainelli 	{ 4, 0xdc, "TxPkts256to511Ocets" },
222bde5d132SFlorian Fainelli 	{ 4, 0xe0, "TxPkts512to1023Ocets" },
223bde5d132SFlorian Fainelli 	{ 4, 0xe4, "TxPkts1024toMaxPktOcets" },
224bde5d132SFlorian Fainelli };
225bde5d132SFlorian Fainelli 
226bde5d132SFlorian Fainelli #define B53_MIBS_58XX_SIZE	ARRAY_SIZE(b53_mibs_58xx)
227bde5d132SFlorian Fainelli 
228967dd82fSFlorian Fainelli static int b53_do_vlan_op(struct b53_device *dev, u8 op)
229967dd82fSFlorian Fainelli {
230967dd82fSFlorian Fainelli 	unsigned int i;
231967dd82fSFlorian Fainelli 
232967dd82fSFlorian Fainelli 	b53_write8(dev, B53_ARLIO_PAGE, dev->vta_regs[0], VTA_START_CMD | op);
233967dd82fSFlorian Fainelli 
234967dd82fSFlorian Fainelli 	for (i = 0; i < 10; i++) {
235967dd82fSFlorian Fainelli 		u8 vta;
236967dd82fSFlorian Fainelli 
237967dd82fSFlorian Fainelli 		b53_read8(dev, B53_ARLIO_PAGE, dev->vta_regs[0], &vta);
238967dd82fSFlorian Fainelli 		if (!(vta & VTA_START_CMD))
239967dd82fSFlorian Fainelli 			return 0;
240967dd82fSFlorian Fainelli 
241967dd82fSFlorian Fainelli 		usleep_range(100, 200);
242967dd82fSFlorian Fainelli 	}
243967dd82fSFlorian Fainelli 
244967dd82fSFlorian Fainelli 	return -EIO;
245967dd82fSFlorian Fainelli }
246967dd82fSFlorian Fainelli 
247a2482d2cSFlorian Fainelli static void b53_set_vlan_entry(struct b53_device *dev, u16 vid,
248a2482d2cSFlorian Fainelli 			       struct b53_vlan *vlan)
249967dd82fSFlorian Fainelli {
250967dd82fSFlorian Fainelli 	if (is5325(dev)) {
251967dd82fSFlorian Fainelli 		u32 entry = 0;
252967dd82fSFlorian Fainelli 
253a2482d2cSFlorian Fainelli 		if (vlan->members) {
254a2482d2cSFlorian Fainelli 			entry = ((vlan->untag & VA_UNTAG_MASK_25) <<
255a2482d2cSFlorian Fainelli 				 VA_UNTAG_S_25) | vlan->members;
256967dd82fSFlorian Fainelli 			if (dev->core_rev >= 3)
257967dd82fSFlorian Fainelli 				entry |= VA_VALID_25_R4 | vid << VA_VID_HIGH_S;
258967dd82fSFlorian Fainelli 			else
259967dd82fSFlorian Fainelli 				entry |= VA_VALID_25;
260967dd82fSFlorian Fainelli 		}
261967dd82fSFlorian Fainelli 
262967dd82fSFlorian Fainelli 		b53_write32(dev, B53_VLAN_PAGE, B53_VLAN_WRITE_25, entry);
263967dd82fSFlorian Fainelli 		b53_write16(dev, B53_VLAN_PAGE, B53_VLAN_TABLE_ACCESS_25, vid |
264967dd82fSFlorian Fainelli 			    VTA_RW_STATE_WR | VTA_RW_OP_EN);
265967dd82fSFlorian Fainelli 	} else if (is5365(dev)) {
266967dd82fSFlorian Fainelli 		u16 entry = 0;
267967dd82fSFlorian Fainelli 
268a2482d2cSFlorian Fainelli 		if (vlan->members)
269a2482d2cSFlorian Fainelli 			entry = ((vlan->untag & VA_UNTAG_MASK_65) <<
270a2482d2cSFlorian Fainelli 				 VA_UNTAG_S_65) | vlan->members | VA_VALID_65;
271967dd82fSFlorian Fainelli 
272967dd82fSFlorian Fainelli 		b53_write16(dev, B53_VLAN_PAGE, B53_VLAN_WRITE_65, entry);
273967dd82fSFlorian Fainelli 		b53_write16(dev, B53_VLAN_PAGE, B53_VLAN_TABLE_ACCESS_65, vid |
274967dd82fSFlorian Fainelli 			    VTA_RW_STATE_WR | VTA_RW_OP_EN);
275967dd82fSFlorian Fainelli 	} else {
276967dd82fSFlorian Fainelli 		b53_write16(dev, B53_ARLIO_PAGE, dev->vta_regs[1], vid);
277967dd82fSFlorian Fainelli 		b53_write32(dev, B53_ARLIO_PAGE, dev->vta_regs[2],
278a2482d2cSFlorian Fainelli 			    (vlan->untag << VTE_UNTAG_S) | vlan->members);
279967dd82fSFlorian Fainelli 
280967dd82fSFlorian Fainelli 		b53_do_vlan_op(dev, VTA_CMD_WRITE);
281967dd82fSFlorian Fainelli 	}
282a2482d2cSFlorian Fainelli 
283a2482d2cSFlorian Fainelli 	dev_dbg(dev->ds->dev, "VID: %d, members: 0x%04x, untag: 0x%04x\n",
284a2482d2cSFlorian Fainelli 		vid, vlan->members, vlan->untag);
285967dd82fSFlorian Fainelli }
286967dd82fSFlorian Fainelli 
287a2482d2cSFlorian Fainelli static void b53_get_vlan_entry(struct b53_device *dev, u16 vid,
288a2482d2cSFlorian Fainelli 			       struct b53_vlan *vlan)
289a2482d2cSFlorian Fainelli {
290a2482d2cSFlorian Fainelli 	if (is5325(dev)) {
291a2482d2cSFlorian Fainelli 		u32 entry = 0;
292a2482d2cSFlorian Fainelli 
293a2482d2cSFlorian Fainelli 		b53_write16(dev, B53_VLAN_PAGE, B53_VLAN_TABLE_ACCESS_25, vid |
294a2482d2cSFlorian Fainelli 			    VTA_RW_STATE_RD | VTA_RW_OP_EN);
295a2482d2cSFlorian Fainelli 		b53_read32(dev, B53_VLAN_PAGE, B53_VLAN_WRITE_25, &entry);
296a2482d2cSFlorian Fainelli 
297a2482d2cSFlorian Fainelli 		if (dev->core_rev >= 3)
298a2482d2cSFlorian Fainelli 			vlan->valid = !!(entry & VA_VALID_25_R4);
299a2482d2cSFlorian Fainelli 		else
300a2482d2cSFlorian Fainelli 			vlan->valid = !!(entry & VA_VALID_25);
301a2482d2cSFlorian Fainelli 		vlan->members = entry & VA_MEMBER_MASK;
302a2482d2cSFlorian Fainelli 		vlan->untag = (entry >> VA_UNTAG_S_25) & VA_UNTAG_MASK_25;
303a2482d2cSFlorian Fainelli 
304a2482d2cSFlorian Fainelli 	} else if (is5365(dev)) {
305a2482d2cSFlorian Fainelli 		u16 entry = 0;
306a2482d2cSFlorian Fainelli 
307a2482d2cSFlorian Fainelli 		b53_write16(dev, B53_VLAN_PAGE, B53_VLAN_TABLE_ACCESS_65, vid |
308a2482d2cSFlorian Fainelli 			    VTA_RW_STATE_WR | VTA_RW_OP_EN);
309a2482d2cSFlorian Fainelli 		b53_read16(dev, B53_VLAN_PAGE, B53_VLAN_WRITE_65, &entry);
310a2482d2cSFlorian Fainelli 
311a2482d2cSFlorian Fainelli 		vlan->valid = !!(entry & VA_VALID_65);
312a2482d2cSFlorian Fainelli 		vlan->members = entry & VA_MEMBER_MASK;
313a2482d2cSFlorian Fainelli 		vlan->untag = (entry >> VA_UNTAG_S_65) & VA_UNTAG_MASK_65;
314a2482d2cSFlorian Fainelli 	} else {
315a2482d2cSFlorian Fainelli 		u32 entry = 0;
316a2482d2cSFlorian Fainelli 
317a2482d2cSFlorian Fainelli 		b53_write16(dev, B53_ARLIO_PAGE, dev->vta_regs[1], vid);
318a2482d2cSFlorian Fainelli 		b53_do_vlan_op(dev, VTA_CMD_READ);
319a2482d2cSFlorian Fainelli 		b53_read32(dev, B53_ARLIO_PAGE, dev->vta_regs[2], &entry);
320a2482d2cSFlorian Fainelli 		vlan->members = entry & VTE_MEMBERS;
321a2482d2cSFlorian Fainelli 		vlan->untag = (entry >> VTE_UNTAG_S) & VTE_MEMBERS;
322a2482d2cSFlorian Fainelli 		vlan->valid = true;
323a2482d2cSFlorian Fainelli 	}
324a2482d2cSFlorian Fainelli }
325a2482d2cSFlorian Fainelli 
326a2482d2cSFlorian Fainelli static void b53_set_forwarding(struct b53_device *dev, int enable)
327967dd82fSFlorian Fainelli {
328967dd82fSFlorian Fainelli 	u8 mgmt;
329967dd82fSFlorian Fainelli 
330967dd82fSFlorian Fainelli 	b53_read8(dev, B53_CTRL_PAGE, B53_SWITCH_MODE, &mgmt);
331967dd82fSFlorian Fainelli 
332967dd82fSFlorian Fainelli 	if (enable)
333967dd82fSFlorian Fainelli 		mgmt |= SM_SW_FWD_EN;
334967dd82fSFlorian Fainelli 	else
335967dd82fSFlorian Fainelli 		mgmt &= ~SM_SW_FWD_EN;
336967dd82fSFlorian Fainelli 
337967dd82fSFlorian Fainelli 	b53_write8(dev, B53_CTRL_PAGE, B53_SWITCH_MODE, mgmt);
338a424f0deSFlorian Fainelli 
3397edc58d6SFlorian Fainelli 	/* Include IMP port in dumb forwarding mode
340a424f0deSFlorian Fainelli 	 */
341a424f0deSFlorian Fainelli 	b53_read8(dev, B53_CTRL_PAGE, B53_SWITCH_CTRL, &mgmt);
342a424f0deSFlorian Fainelli 	mgmt |= B53_MII_DUMB_FWDG_EN;
343a424f0deSFlorian Fainelli 	b53_write8(dev, B53_CTRL_PAGE, B53_SWITCH_CTRL, mgmt);
344a424f0deSFlorian Fainelli }
345967dd82fSFlorian Fainelli 
346a2482d2cSFlorian Fainelli static void b53_enable_vlan(struct b53_device *dev, bool enable)
347967dd82fSFlorian Fainelli {
348967dd82fSFlorian Fainelli 	u8 mgmt, vc0, vc1, vc4 = 0, vc5;
349967dd82fSFlorian Fainelli 
350967dd82fSFlorian Fainelli 	b53_read8(dev, B53_CTRL_PAGE, B53_SWITCH_MODE, &mgmt);
351967dd82fSFlorian Fainelli 	b53_read8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL0, &vc0);
352967dd82fSFlorian Fainelli 	b53_read8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL1, &vc1);
353967dd82fSFlorian Fainelli 
354967dd82fSFlorian Fainelli 	if (is5325(dev) || is5365(dev)) {
355967dd82fSFlorian Fainelli 		b53_read8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL4_25, &vc4);
356967dd82fSFlorian Fainelli 		b53_read8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL5_25, &vc5);
357967dd82fSFlorian Fainelli 	} else if (is63xx(dev)) {
358967dd82fSFlorian Fainelli 		b53_read8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL4_63XX, &vc4);
359967dd82fSFlorian Fainelli 		b53_read8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL5_63XX, &vc5);
360967dd82fSFlorian Fainelli 	} else {
361967dd82fSFlorian Fainelli 		b53_read8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL4, &vc4);
362967dd82fSFlorian Fainelli 		b53_read8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL5, &vc5);
363967dd82fSFlorian Fainelli 	}
364967dd82fSFlorian Fainelli 
365967dd82fSFlorian Fainelli 	mgmt &= ~SM_SW_FWD_MODE;
366967dd82fSFlorian Fainelli 
367967dd82fSFlorian Fainelli 	if (enable) {
368967dd82fSFlorian Fainelli 		vc0 |= VC0_VLAN_EN | VC0_VID_CHK_EN | VC0_VID_HASH_VID;
369967dd82fSFlorian Fainelli 		vc1 |= VC1_RX_MCST_UNTAG_EN | VC1_RX_MCST_FWD_EN;
370967dd82fSFlorian Fainelli 		vc4 &= ~VC4_ING_VID_CHECK_MASK;
371967dd82fSFlorian Fainelli 		vc4 |= VC4_ING_VID_VIO_DROP << VC4_ING_VID_CHECK_S;
372967dd82fSFlorian Fainelli 		vc5 |= VC5_DROP_VTABLE_MISS;
373967dd82fSFlorian Fainelli 
374967dd82fSFlorian Fainelli 		if (is5325(dev))
375967dd82fSFlorian Fainelli 			vc0 &= ~VC0_RESERVED_1;
376967dd82fSFlorian Fainelli 
377967dd82fSFlorian Fainelli 		if (is5325(dev) || is5365(dev))
378967dd82fSFlorian Fainelli 			vc1 |= VC1_RX_MCST_TAG_EN;
379967dd82fSFlorian Fainelli 
380967dd82fSFlorian Fainelli 	} else {
381967dd82fSFlorian Fainelli 		vc0 &= ~(VC0_VLAN_EN | VC0_VID_CHK_EN | VC0_VID_HASH_VID);
382967dd82fSFlorian Fainelli 		vc1 &= ~(VC1_RX_MCST_UNTAG_EN | VC1_RX_MCST_FWD_EN);
383967dd82fSFlorian Fainelli 		vc4 &= ~VC4_ING_VID_CHECK_MASK;
384967dd82fSFlorian Fainelli 		vc5 &= ~VC5_DROP_VTABLE_MISS;
385967dd82fSFlorian Fainelli 
386967dd82fSFlorian Fainelli 		if (is5325(dev) || is5365(dev))
387967dd82fSFlorian Fainelli 			vc4 |= VC4_ING_VID_VIO_FWD << VC4_ING_VID_CHECK_S;
388967dd82fSFlorian Fainelli 		else
389967dd82fSFlorian Fainelli 			vc4 |= VC4_ING_VID_VIO_TO_IMP << VC4_ING_VID_CHECK_S;
390967dd82fSFlorian Fainelli 
391967dd82fSFlorian Fainelli 		if (is5325(dev) || is5365(dev))
392967dd82fSFlorian Fainelli 			vc1 &= ~VC1_RX_MCST_TAG_EN;
393a2482d2cSFlorian Fainelli 	}
394967dd82fSFlorian Fainelli 
395967dd82fSFlorian Fainelli 	if (!is5325(dev) && !is5365(dev))
396967dd82fSFlorian Fainelli 		vc5 &= ~VC5_VID_FFF_EN;
397967dd82fSFlorian Fainelli 
398967dd82fSFlorian Fainelli 	b53_write8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL0, vc0);
399967dd82fSFlorian Fainelli 	b53_write8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL1, vc1);
400967dd82fSFlorian Fainelli 
401967dd82fSFlorian Fainelli 	if (is5325(dev) || is5365(dev)) {
402967dd82fSFlorian Fainelli 		/* enable the high 8 bit vid check on 5325 */
403967dd82fSFlorian Fainelli 		if (is5325(dev) && enable)
404967dd82fSFlorian Fainelli 			b53_write8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL3,
405967dd82fSFlorian Fainelli 				   VC3_HIGH_8BIT_EN);
406967dd82fSFlorian Fainelli 		else
407967dd82fSFlorian Fainelli 			b53_write8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL3, 0);
408967dd82fSFlorian Fainelli 
409967dd82fSFlorian Fainelli 		b53_write8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL4_25, vc4);
410967dd82fSFlorian Fainelli 		b53_write8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL5_25, vc5);
411967dd82fSFlorian Fainelli 	} else if (is63xx(dev)) {
412967dd82fSFlorian Fainelli 		b53_write16(dev, B53_VLAN_PAGE, B53_VLAN_CTRL3_63XX, 0);
413967dd82fSFlorian Fainelli 		b53_write8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL4_63XX, vc4);
414967dd82fSFlorian Fainelli 		b53_write8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL5_63XX, vc5);
415967dd82fSFlorian Fainelli 	} else {
416967dd82fSFlorian Fainelli 		b53_write16(dev, B53_VLAN_PAGE, B53_VLAN_CTRL3, 0);
417967dd82fSFlorian Fainelli 		b53_write8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL4, vc4);
418967dd82fSFlorian Fainelli 		b53_write8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL5, vc5);
419967dd82fSFlorian Fainelli 	}
420967dd82fSFlorian Fainelli 
421967dd82fSFlorian Fainelli 	b53_write8(dev, B53_CTRL_PAGE, B53_SWITCH_MODE, mgmt);
422967dd82fSFlorian Fainelli }
423967dd82fSFlorian Fainelli 
424967dd82fSFlorian Fainelli static int b53_set_jumbo(struct b53_device *dev, bool enable, bool allow_10_100)
425967dd82fSFlorian Fainelli {
426967dd82fSFlorian Fainelli 	u32 port_mask = 0;
427967dd82fSFlorian Fainelli 	u16 max_size = JMS_MIN_SIZE;
428967dd82fSFlorian Fainelli 
429967dd82fSFlorian Fainelli 	if (is5325(dev) || is5365(dev))
430967dd82fSFlorian Fainelli 		return -EINVAL;
431967dd82fSFlorian Fainelli 
432967dd82fSFlorian Fainelli 	if (enable) {
433967dd82fSFlorian Fainelli 		port_mask = dev->enabled_ports;
434967dd82fSFlorian Fainelli 		max_size = JMS_MAX_SIZE;
435967dd82fSFlorian Fainelli 		if (allow_10_100)
436967dd82fSFlorian Fainelli 			port_mask |= JPM_10_100_JUMBO_EN;
437967dd82fSFlorian Fainelli 	}
438967dd82fSFlorian Fainelli 
439967dd82fSFlorian Fainelli 	b53_write32(dev, B53_JUMBO_PAGE, dev->jumbo_pm_reg, port_mask);
440967dd82fSFlorian Fainelli 	return b53_write16(dev, B53_JUMBO_PAGE, dev->jumbo_size_reg, max_size);
441967dd82fSFlorian Fainelli }
442967dd82fSFlorian Fainelli 
443ff39c2d6SFlorian Fainelli static int b53_flush_arl(struct b53_device *dev, u8 mask)
444967dd82fSFlorian Fainelli {
445967dd82fSFlorian Fainelli 	unsigned int i;
446967dd82fSFlorian Fainelli 
447967dd82fSFlorian Fainelli 	b53_write8(dev, B53_CTRL_PAGE, B53_FAST_AGE_CTRL,
448ff39c2d6SFlorian Fainelli 		   FAST_AGE_DONE | FAST_AGE_DYNAMIC | mask);
449967dd82fSFlorian Fainelli 
450967dd82fSFlorian Fainelli 	for (i = 0; i < 10; i++) {
451967dd82fSFlorian Fainelli 		u8 fast_age_ctrl;
452967dd82fSFlorian Fainelli 
453967dd82fSFlorian Fainelli 		b53_read8(dev, B53_CTRL_PAGE, B53_FAST_AGE_CTRL,
454967dd82fSFlorian Fainelli 			  &fast_age_ctrl);
455967dd82fSFlorian Fainelli 
456967dd82fSFlorian Fainelli 		if (!(fast_age_ctrl & FAST_AGE_DONE))
457967dd82fSFlorian Fainelli 			goto out;
458967dd82fSFlorian Fainelli 
459967dd82fSFlorian Fainelli 		msleep(1);
460967dd82fSFlorian Fainelli 	}
461967dd82fSFlorian Fainelli 
462967dd82fSFlorian Fainelli 	return -ETIMEDOUT;
463967dd82fSFlorian Fainelli out:
464967dd82fSFlorian Fainelli 	/* Only age dynamic entries (default behavior) */
465967dd82fSFlorian Fainelli 	b53_write8(dev, B53_CTRL_PAGE, B53_FAST_AGE_CTRL, FAST_AGE_DYNAMIC);
466967dd82fSFlorian Fainelli 	return 0;
467967dd82fSFlorian Fainelli }
468967dd82fSFlorian Fainelli 
469ff39c2d6SFlorian Fainelli static int b53_fast_age_port(struct b53_device *dev, int port)
470ff39c2d6SFlorian Fainelli {
471ff39c2d6SFlorian Fainelli 	b53_write8(dev, B53_CTRL_PAGE, B53_FAST_AGE_PORT_CTRL, port);
472ff39c2d6SFlorian Fainelli 
473ff39c2d6SFlorian Fainelli 	return b53_flush_arl(dev, FAST_AGE_PORT);
474ff39c2d6SFlorian Fainelli }
475ff39c2d6SFlorian Fainelli 
476a2482d2cSFlorian Fainelli static int b53_fast_age_vlan(struct b53_device *dev, u16 vid)
477a2482d2cSFlorian Fainelli {
478a2482d2cSFlorian Fainelli 	b53_write16(dev, B53_CTRL_PAGE, B53_FAST_AGE_VID_CTRL, vid);
479a2482d2cSFlorian Fainelli 
480a2482d2cSFlorian Fainelli 	return b53_flush_arl(dev, FAST_AGE_VLAN);
481a2482d2cSFlorian Fainelli }
482a2482d2cSFlorian Fainelli 
483aac02867SFlorian Fainelli void b53_imp_vlan_setup(struct dsa_switch *ds, int cpu_port)
484ff39c2d6SFlorian Fainelli {
48504bed143SVivien Didelot 	struct b53_device *dev = ds->priv;
486ff39c2d6SFlorian Fainelli 	unsigned int i;
487ff39c2d6SFlorian Fainelli 	u16 pvlan;
488ff39c2d6SFlorian Fainelli 
489ff39c2d6SFlorian Fainelli 	/* Enable the IMP port to be in the same VLAN as the other ports
490ff39c2d6SFlorian Fainelli 	 * on a per-port basis such that we only have Port i and IMP in
491ff39c2d6SFlorian Fainelli 	 * the same VLAN.
492ff39c2d6SFlorian Fainelli 	 */
493ff39c2d6SFlorian Fainelli 	b53_for_each_port(dev, i) {
494ff39c2d6SFlorian Fainelli 		b53_read16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(i), &pvlan);
495ff39c2d6SFlorian Fainelli 		pvlan |= BIT(cpu_port);
496ff39c2d6SFlorian Fainelli 		b53_write16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(i), pvlan);
497ff39c2d6SFlorian Fainelli 	}
498ff39c2d6SFlorian Fainelli }
499aac02867SFlorian Fainelli EXPORT_SYMBOL(b53_imp_vlan_setup);
500ff39c2d6SFlorian Fainelli 
501f86ad77fSFlorian Fainelli int b53_enable_port(struct dsa_switch *ds, int port, struct phy_device *phy)
502967dd82fSFlorian Fainelli {
50304bed143SVivien Didelot 	struct b53_device *dev = ds->priv;
504c499696eSFlorian Fainelli 	unsigned int cpu_port = ds->ports[port].cpu_dp->index;
505ff39c2d6SFlorian Fainelli 	u16 pvlan;
506967dd82fSFlorian Fainelli 
507967dd82fSFlorian Fainelli 	/* Clear the Rx and Tx disable bits and set to no spanning tree */
508967dd82fSFlorian Fainelli 	b53_write8(dev, B53_CTRL_PAGE, B53_PORT_CTRL(port), 0);
509967dd82fSFlorian Fainelli 
510ff39c2d6SFlorian Fainelli 	/* Set this port, and only this one to be in the default VLAN,
511ff39c2d6SFlorian Fainelli 	 * if member of a bridge, restore its membership prior to
512ff39c2d6SFlorian Fainelli 	 * bringing down this port.
513ff39c2d6SFlorian Fainelli 	 */
514ff39c2d6SFlorian Fainelli 	b53_read16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(port), &pvlan);
515ff39c2d6SFlorian Fainelli 	pvlan &= ~0x1ff;
516ff39c2d6SFlorian Fainelli 	pvlan |= BIT(port);
517ff39c2d6SFlorian Fainelli 	pvlan |= dev->ports[port].vlan_ctl_mask;
518ff39c2d6SFlorian Fainelli 	b53_write16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(port), pvlan);
519ff39c2d6SFlorian Fainelli 
520ff39c2d6SFlorian Fainelli 	b53_imp_vlan_setup(ds, cpu_port);
521ff39c2d6SFlorian Fainelli 
522f43a2dbeSFlorian Fainelli 	/* If EEE was enabled, restore it */
523f43a2dbeSFlorian Fainelli 	if (dev->ports[port].eee.eee_enabled)
524f43a2dbeSFlorian Fainelli 		b53_eee_enable_set(ds, port, true);
525f43a2dbeSFlorian Fainelli 
526967dd82fSFlorian Fainelli 	return 0;
527967dd82fSFlorian Fainelli }
528f86ad77fSFlorian Fainelli EXPORT_SYMBOL(b53_enable_port);
529967dd82fSFlorian Fainelli 
530f86ad77fSFlorian Fainelli void b53_disable_port(struct dsa_switch *ds, int port, struct phy_device *phy)
531967dd82fSFlorian Fainelli {
53204bed143SVivien Didelot 	struct b53_device *dev = ds->priv;
533967dd82fSFlorian Fainelli 	u8 reg;
534967dd82fSFlorian Fainelli 
535967dd82fSFlorian Fainelli 	/* Disable Tx/Rx for the port */
536967dd82fSFlorian Fainelli 	b53_read8(dev, B53_CTRL_PAGE, B53_PORT_CTRL(port), &reg);
537967dd82fSFlorian Fainelli 	reg |= PORT_CTRL_RX_DISABLE | PORT_CTRL_TX_DISABLE;
538967dd82fSFlorian Fainelli 	b53_write8(dev, B53_CTRL_PAGE, B53_PORT_CTRL(port), reg);
539967dd82fSFlorian Fainelli }
540f86ad77fSFlorian Fainelli EXPORT_SYMBOL(b53_disable_port);
541967dd82fSFlorian Fainelli 
542b409a9efSFlorian Fainelli void b53_brcm_hdr_setup(struct dsa_switch *ds, int port)
543b409a9efSFlorian Fainelli {
54411606039SFlorian Fainelli 	bool tag_en = !(ds->ops->get_tag_protocol(ds, port) ==
54511606039SFlorian Fainelli 			 DSA_TAG_PROTO_NONE);
546b409a9efSFlorian Fainelli 	struct b53_device *dev = ds->priv;
547b409a9efSFlorian Fainelli 	u8 hdr_ctl, val;
548b409a9efSFlorian Fainelli 	u16 reg;
549b409a9efSFlorian Fainelli 
550b409a9efSFlorian Fainelli 	/* Resolve which bit controls the Broadcom tag */
551b409a9efSFlorian Fainelli 	switch (port) {
552b409a9efSFlorian Fainelli 	case 8:
553b409a9efSFlorian Fainelli 		val = BRCM_HDR_P8_EN;
554b409a9efSFlorian Fainelli 		break;
555b409a9efSFlorian Fainelli 	case 7:
556b409a9efSFlorian Fainelli 		val = BRCM_HDR_P7_EN;
557b409a9efSFlorian Fainelli 		break;
558b409a9efSFlorian Fainelli 	case 5:
559b409a9efSFlorian Fainelli 		val = BRCM_HDR_P5_EN;
560b409a9efSFlorian Fainelli 		break;
561b409a9efSFlorian Fainelli 	default:
562b409a9efSFlorian Fainelli 		val = 0;
563b409a9efSFlorian Fainelli 		break;
564b409a9efSFlorian Fainelli 	}
565b409a9efSFlorian Fainelli 
566b409a9efSFlorian Fainelli 	/* Enable Broadcom tags for IMP port */
567b409a9efSFlorian Fainelli 	b53_read8(dev, B53_MGMT_PAGE, B53_BRCM_HDR, &hdr_ctl);
568cdb583cfSFlorian Fainelli 	if (tag_en)
569b409a9efSFlorian Fainelli 		hdr_ctl |= val;
570cdb583cfSFlorian Fainelli 	else
571cdb583cfSFlorian Fainelli 		hdr_ctl &= ~val;
572b409a9efSFlorian Fainelli 	b53_write8(dev, B53_MGMT_PAGE, B53_BRCM_HDR, hdr_ctl);
573b409a9efSFlorian Fainelli 
574b409a9efSFlorian Fainelli 	/* Registers below are only accessible on newer devices */
575b409a9efSFlorian Fainelli 	if (!is58xx(dev))
576b409a9efSFlorian Fainelli 		return;
577b409a9efSFlorian Fainelli 
578b409a9efSFlorian Fainelli 	/* Enable reception Broadcom tag for CPU TX (switch RX) to
579b409a9efSFlorian Fainelli 	 * allow us to tag outgoing frames
580b409a9efSFlorian Fainelli 	 */
581b409a9efSFlorian Fainelli 	b53_read16(dev, B53_MGMT_PAGE, B53_BRCM_HDR_RX_DIS, &reg);
582cdb583cfSFlorian Fainelli 	if (tag_en)
583b409a9efSFlorian Fainelli 		reg &= ~BIT(port);
584cdb583cfSFlorian Fainelli 	else
585cdb583cfSFlorian Fainelli 		reg |= BIT(port);
586b409a9efSFlorian Fainelli 	b53_write16(dev, B53_MGMT_PAGE, B53_BRCM_HDR_RX_DIS, reg);
587b409a9efSFlorian Fainelli 
588b409a9efSFlorian Fainelli 	/* Enable transmission of Broadcom tags from the switch (CPU RX) to
589b409a9efSFlorian Fainelli 	 * allow delivering frames to the per-port net_devices
590b409a9efSFlorian Fainelli 	 */
591b409a9efSFlorian Fainelli 	b53_read16(dev, B53_MGMT_PAGE, B53_BRCM_HDR_TX_DIS, &reg);
592cdb583cfSFlorian Fainelli 	if (tag_en)
593b409a9efSFlorian Fainelli 		reg &= ~BIT(port);
594cdb583cfSFlorian Fainelli 	else
595cdb583cfSFlorian Fainelli 		reg |= BIT(port);
596b409a9efSFlorian Fainelli 	b53_write16(dev, B53_MGMT_PAGE, B53_BRCM_HDR_TX_DIS, reg);
597b409a9efSFlorian Fainelli }
598b409a9efSFlorian Fainelli EXPORT_SYMBOL(b53_brcm_hdr_setup);
599b409a9efSFlorian Fainelli 
600299752a7SFlorian Fainelli static void b53_enable_cpu_port(struct b53_device *dev, int port)
601967dd82fSFlorian Fainelli {
602967dd82fSFlorian Fainelli 	u8 port_ctrl;
603967dd82fSFlorian Fainelli 
604967dd82fSFlorian Fainelli 	/* BCM5325 CPU port is at 8 */
605299752a7SFlorian Fainelli 	if ((is5325(dev) || is5365(dev)) && port == B53_CPU_PORT_25)
606299752a7SFlorian Fainelli 		port = B53_CPU_PORT;
607967dd82fSFlorian Fainelli 
608967dd82fSFlorian Fainelli 	port_ctrl = PORT_CTRL_RX_BCST_EN |
609967dd82fSFlorian Fainelli 		    PORT_CTRL_RX_MCST_EN |
610967dd82fSFlorian Fainelli 		    PORT_CTRL_RX_UCST_EN;
611299752a7SFlorian Fainelli 	b53_write8(dev, B53_CTRL_PAGE, B53_PORT_CTRL(port), port_ctrl);
6127edc58d6SFlorian Fainelli 
6137edc58d6SFlorian Fainelli 	b53_brcm_hdr_setup(dev->ds, port);
614967dd82fSFlorian Fainelli }
615967dd82fSFlorian Fainelli 
616967dd82fSFlorian Fainelli static void b53_enable_mib(struct b53_device *dev)
617967dd82fSFlorian Fainelli {
618967dd82fSFlorian Fainelli 	u8 gc;
619967dd82fSFlorian Fainelli 
620967dd82fSFlorian Fainelli 	b53_read8(dev, B53_MGMT_PAGE, B53_GLOBAL_CONFIG, &gc);
621967dd82fSFlorian Fainelli 	gc &= ~(GC_RESET_MIB | GC_MIB_AC_EN);
622967dd82fSFlorian Fainelli 	b53_write8(dev, B53_MGMT_PAGE, B53_GLOBAL_CONFIG, gc);
623967dd82fSFlorian Fainelli }
624967dd82fSFlorian Fainelli 
6255c1a6eafSFlorian Fainelli int b53_configure_vlan(struct dsa_switch *ds)
626967dd82fSFlorian Fainelli {
6275c1a6eafSFlorian Fainelli 	struct b53_device *dev = ds->priv;
628a2482d2cSFlorian Fainelli 	struct b53_vlan vl = { 0 };
629967dd82fSFlorian Fainelli 	int i;
630967dd82fSFlorian Fainelli 
631967dd82fSFlorian Fainelli 	/* clear all vlan entries */
632967dd82fSFlorian Fainelli 	if (is5325(dev) || is5365(dev)) {
633967dd82fSFlorian Fainelli 		for (i = 1; i < dev->num_vlans; i++)
634a2482d2cSFlorian Fainelli 			b53_set_vlan_entry(dev, i, &vl);
635967dd82fSFlorian Fainelli 	} else {
636967dd82fSFlorian Fainelli 		b53_do_vlan_op(dev, VTA_CMD_CLEAR);
637967dd82fSFlorian Fainelli 	}
638967dd82fSFlorian Fainelli 
639967dd82fSFlorian Fainelli 	b53_enable_vlan(dev, false);
640967dd82fSFlorian Fainelli 
641967dd82fSFlorian Fainelli 	b53_for_each_port(dev, i)
642967dd82fSFlorian Fainelli 		b53_write16(dev, B53_VLAN_PAGE,
643967dd82fSFlorian Fainelli 			    B53_VLAN_PORT_DEF_TAG(i), 1);
644967dd82fSFlorian Fainelli 
645967dd82fSFlorian Fainelli 	if (!is5325(dev) && !is5365(dev))
646967dd82fSFlorian Fainelli 		b53_set_jumbo(dev, dev->enable_jumbo, false);
647967dd82fSFlorian Fainelli 
648967dd82fSFlorian Fainelli 	return 0;
649967dd82fSFlorian Fainelli }
6505c1a6eafSFlorian Fainelli EXPORT_SYMBOL(b53_configure_vlan);
651967dd82fSFlorian Fainelli 
652967dd82fSFlorian Fainelli static void b53_switch_reset_gpio(struct b53_device *dev)
653967dd82fSFlorian Fainelli {
654967dd82fSFlorian Fainelli 	int gpio = dev->reset_gpio;
655967dd82fSFlorian Fainelli 
656967dd82fSFlorian Fainelli 	if (gpio < 0)
657967dd82fSFlorian Fainelli 		return;
658967dd82fSFlorian Fainelli 
659967dd82fSFlorian Fainelli 	/* Reset sequence: RESET low(50ms)->high(20ms)
660967dd82fSFlorian Fainelli 	 */
661967dd82fSFlorian Fainelli 	gpio_set_value(gpio, 0);
662967dd82fSFlorian Fainelli 	mdelay(50);
663967dd82fSFlorian Fainelli 
664967dd82fSFlorian Fainelli 	gpio_set_value(gpio, 1);
665967dd82fSFlorian Fainelli 	mdelay(20);
666967dd82fSFlorian Fainelli 
667967dd82fSFlorian Fainelli 	dev->current_page = 0xff;
668967dd82fSFlorian Fainelli }
669967dd82fSFlorian Fainelli 
670967dd82fSFlorian Fainelli static int b53_switch_reset(struct b53_device *dev)
671967dd82fSFlorian Fainelli {
6723fb22b05SFlorian Fainelli 	unsigned int timeout = 1000;
6733fb22b05SFlorian Fainelli 	u8 mgmt, reg;
674967dd82fSFlorian Fainelli 
675967dd82fSFlorian Fainelli 	b53_switch_reset_gpio(dev);
676967dd82fSFlorian Fainelli 
677967dd82fSFlorian Fainelli 	if (is539x(dev)) {
678967dd82fSFlorian Fainelli 		b53_write8(dev, B53_CTRL_PAGE, B53_SOFTRESET, 0x83);
679967dd82fSFlorian Fainelli 		b53_write8(dev, B53_CTRL_PAGE, B53_SOFTRESET, 0x00);
680967dd82fSFlorian Fainelli 	}
681967dd82fSFlorian Fainelli 
6823fb22b05SFlorian Fainelli 	/* This is specific to 58xx devices here, do not use is58xx() which
6833fb22b05SFlorian Fainelli 	 * covers the larger Starfigther 2 family, including 7445/7278 which
6843fb22b05SFlorian Fainelli 	 * still use this driver as a library and need to perform the reset
6853fb22b05SFlorian Fainelli 	 * earlier.
6863fb22b05SFlorian Fainelli 	 */
6875040cc99SArun Parameswaran 	if (dev->chip_id == BCM58XX_DEVICE_ID ||
6885040cc99SArun Parameswaran 	    dev->chip_id == BCM583XX_DEVICE_ID) {
6893fb22b05SFlorian Fainelli 		b53_read8(dev, B53_CTRL_PAGE, B53_SOFTRESET, &reg);
6903fb22b05SFlorian Fainelli 		reg |= SW_RST | EN_SW_RST | EN_CH_RST;
6913fb22b05SFlorian Fainelli 		b53_write8(dev, B53_CTRL_PAGE, B53_SOFTRESET, reg);
6923fb22b05SFlorian Fainelli 
6933fb22b05SFlorian Fainelli 		do {
6943fb22b05SFlorian Fainelli 			b53_read8(dev, B53_CTRL_PAGE, B53_SOFTRESET, &reg);
6953fb22b05SFlorian Fainelli 			if (!(reg & SW_RST))
6963fb22b05SFlorian Fainelli 				break;
6973fb22b05SFlorian Fainelli 
6983fb22b05SFlorian Fainelli 			usleep_range(1000, 2000);
6993fb22b05SFlorian Fainelli 		} while (timeout-- > 0);
7003fb22b05SFlorian Fainelli 
7013fb22b05SFlorian Fainelli 		if (timeout == 0)
7023fb22b05SFlorian Fainelli 			return -ETIMEDOUT;
7033fb22b05SFlorian Fainelli 	}
7043fb22b05SFlorian Fainelli 
705967dd82fSFlorian Fainelli 	b53_read8(dev, B53_CTRL_PAGE, B53_SWITCH_MODE, &mgmt);
706967dd82fSFlorian Fainelli 
707967dd82fSFlorian Fainelli 	if (!(mgmt & SM_SW_FWD_EN)) {
708967dd82fSFlorian Fainelli 		mgmt &= ~SM_SW_FWD_MODE;
709967dd82fSFlorian Fainelli 		mgmt |= SM_SW_FWD_EN;
710967dd82fSFlorian Fainelli 
711967dd82fSFlorian Fainelli 		b53_write8(dev, B53_CTRL_PAGE, B53_SWITCH_MODE, mgmt);
712967dd82fSFlorian Fainelli 		b53_read8(dev, B53_CTRL_PAGE, B53_SWITCH_MODE, &mgmt);
713967dd82fSFlorian Fainelli 
714967dd82fSFlorian Fainelli 		if (!(mgmt & SM_SW_FWD_EN)) {
715967dd82fSFlorian Fainelli 			dev_err(dev->dev, "Failed to enable switch!\n");
716967dd82fSFlorian Fainelli 			return -EINVAL;
717967dd82fSFlorian Fainelli 		}
718967dd82fSFlorian Fainelli 	}
719967dd82fSFlorian Fainelli 
720967dd82fSFlorian Fainelli 	b53_enable_mib(dev);
721967dd82fSFlorian Fainelli 
722ff39c2d6SFlorian Fainelli 	return b53_flush_arl(dev, FAST_AGE_STATIC);
723967dd82fSFlorian Fainelli }
724967dd82fSFlorian Fainelli 
725967dd82fSFlorian Fainelli static int b53_phy_read16(struct dsa_switch *ds, int addr, int reg)
726967dd82fSFlorian Fainelli {
72704bed143SVivien Didelot 	struct b53_device *priv = ds->priv;
728967dd82fSFlorian Fainelli 	u16 value = 0;
729967dd82fSFlorian Fainelli 	int ret;
730967dd82fSFlorian Fainelli 
731967dd82fSFlorian Fainelli 	if (priv->ops->phy_read16)
732967dd82fSFlorian Fainelli 		ret = priv->ops->phy_read16(priv, addr, reg, &value);
733967dd82fSFlorian Fainelli 	else
734967dd82fSFlorian Fainelli 		ret = b53_read16(priv, B53_PORT_MII_PAGE(addr),
735967dd82fSFlorian Fainelli 				 reg * 2, &value);
736967dd82fSFlorian Fainelli 
737967dd82fSFlorian Fainelli 	return ret ? ret : value;
738967dd82fSFlorian Fainelli }
739967dd82fSFlorian Fainelli 
740967dd82fSFlorian Fainelli static int b53_phy_write16(struct dsa_switch *ds, int addr, int reg, u16 val)
741967dd82fSFlorian Fainelli {
74204bed143SVivien Didelot 	struct b53_device *priv = ds->priv;
743967dd82fSFlorian Fainelli 
744967dd82fSFlorian Fainelli 	if (priv->ops->phy_write16)
745967dd82fSFlorian Fainelli 		return priv->ops->phy_write16(priv, addr, reg, val);
746967dd82fSFlorian Fainelli 
747967dd82fSFlorian Fainelli 	return b53_write16(priv, B53_PORT_MII_PAGE(addr), reg * 2, val);
748967dd82fSFlorian Fainelli }
749967dd82fSFlorian Fainelli 
750967dd82fSFlorian Fainelli static int b53_reset_switch(struct b53_device *priv)
751967dd82fSFlorian Fainelli {
752967dd82fSFlorian Fainelli 	/* reset vlans */
753967dd82fSFlorian Fainelli 	priv->enable_jumbo = false;
754967dd82fSFlorian Fainelli 
755a2482d2cSFlorian Fainelli 	memset(priv->vlans, 0, sizeof(*priv->vlans) * priv->num_vlans);
756967dd82fSFlorian Fainelli 	memset(priv->ports, 0, sizeof(*priv->ports) * priv->num_ports);
757967dd82fSFlorian Fainelli 
758967dd82fSFlorian Fainelli 	return b53_switch_reset(priv);
759967dd82fSFlorian Fainelli }
760967dd82fSFlorian Fainelli 
761967dd82fSFlorian Fainelli static int b53_apply_config(struct b53_device *priv)
762967dd82fSFlorian Fainelli {
763967dd82fSFlorian Fainelli 	/* disable switching */
764967dd82fSFlorian Fainelli 	b53_set_forwarding(priv, 0);
765967dd82fSFlorian Fainelli 
7665c1a6eafSFlorian Fainelli 	b53_configure_vlan(priv->ds);
767967dd82fSFlorian Fainelli 
768967dd82fSFlorian Fainelli 	/* enable switching */
769967dd82fSFlorian Fainelli 	b53_set_forwarding(priv, 1);
770967dd82fSFlorian Fainelli 
771967dd82fSFlorian Fainelli 	return 0;
772967dd82fSFlorian Fainelli }
773967dd82fSFlorian Fainelli 
774967dd82fSFlorian Fainelli static void b53_reset_mib(struct b53_device *priv)
775967dd82fSFlorian Fainelli {
776967dd82fSFlorian Fainelli 	u8 gc;
777967dd82fSFlorian Fainelli 
778967dd82fSFlorian Fainelli 	b53_read8(priv, B53_MGMT_PAGE, B53_GLOBAL_CONFIG, &gc);
779967dd82fSFlorian Fainelli 
780967dd82fSFlorian Fainelli 	b53_write8(priv, B53_MGMT_PAGE, B53_GLOBAL_CONFIG, gc | GC_RESET_MIB);
781967dd82fSFlorian Fainelli 	msleep(1);
782967dd82fSFlorian Fainelli 	b53_write8(priv, B53_MGMT_PAGE, B53_GLOBAL_CONFIG, gc & ~GC_RESET_MIB);
783967dd82fSFlorian Fainelli 	msleep(1);
784967dd82fSFlorian Fainelli }
785967dd82fSFlorian Fainelli 
786967dd82fSFlorian Fainelli static const struct b53_mib_desc *b53_get_mib(struct b53_device *dev)
787967dd82fSFlorian Fainelli {
788967dd82fSFlorian Fainelli 	if (is5365(dev))
789967dd82fSFlorian Fainelli 		return b53_mibs_65;
790967dd82fSFlorian Fainelli 	else if (is63xx(dev))
791967dd82fSFlorian Fainelli 		return b53_mibs_63xx;
792bde5d132SFlorian Fainelli 	else if (is58xx(dev))
793bde5d132SFlorian Fainelli 		return b53_mibs_58xx;
794967dd82fSFlorian Fainelli 	else
795967dd82fSFlorian Fainelli 		return b53_mibs;
796967dd82fSFlorian Fainelli }
797967dd82fSFlorian Fainelli 
798967dd82fSFlorian Fainelli static unsigned int b53_get_mib_size(struct b53_device *dev)
799967dd82fSFlorian Fainelli {
800967dd82fSFlorian Fainelli 	if (is5365(dev))
801967dd82fSFlorian Fainelli 		return B53_MIBS_65_SIZE;
802967dd82fSFlorian Fainelli 	else if (is63xx(dev))
803967dd82fSFlorian Fainelli 		return B53_MIBS_63XX_SIZE;
804bde5d132SFlorian Fainelli 	else if (is58xx(dev))
805bde5d132SFlorian Fainelli 		return B53_MIBS_58XX_SIZE;
806967dd82fSFlorian Fainelli 	else
807967dd82fSFlorian Fainelli 		return B53_MIBS_SIZE;
808967dd82fSFlorian Fainelli }
809967dd82fSFlorian Fainelli 
810c7d28c9dSFlorian Fainelli static struct phy_device *b53_get_phy_device(struct dsa_switch *ds, int port)
811c7d28c9dSFlorian Fainelli {
812c7d28c9dSFlorian Fainelli 	/* These ports typically do not have built-in PHYs */
813c7d28c9dSFlorian Fainelli 	switch (port) {
814c7d28c9dSFlorian Fainelli 	case B53_CPU_PORT_25:
815c7d28c9dSFlorian Fainelli 	case 7:
816c7d28c9dSFlorian Fainelli 	case B53_CPU_PORT:
817c7d28c9dSFlorian Fainelli 		return NULL;
818c7d28c9dSFlorian Fainelli 	}
819c7d28c9dSFlorian Fainelli 
820c7d28c9dSFlorian Fainelli 	return mdiobus_get_phy(ds->slave_mii_bus, port);
821c7d28c9dSFlorian Fainelli }
822c7d28c9dSFlorian Fainelli 
82389f09048SFlorian Fainelli void b53_get_strings(struct dsa_switch *ds, int port, u32 stringset,
82489f09048SFlorian Fainelli 		     uint8_t *data)
825967dd82fSFlorian Fainelli {
82604bed143SVivien Didelot 	struct b53_device *dev = ds->priv;
827967dd82fSFlorian Fainelli 	const struct b53_mib_desc *mibs = b53_get_mib(dev);
828967dd82fSFlorian Fainelli 	unsigned int mib_size = b53_get_mib_size(dev);
829c7d28c9dSFlorian Fainelli 	struct phy_device *phydev;
830967dd82fSFlorian Fainelli 	unsigned int i;
831967dd82fSFlorian Fainelli 
832c7d28c9dSFlorian Fainelli 	if (stringset == ETH_SS_STATS) {
833967dd82fSFlorian Fainelli 		for (i = 0; i < mib_size; i++)
834cd526676SFlorian Fainelli 			strlcpy(data + i * ETH_GSTRING_LEN,
835967dd82fSFlorian Fainelli 				mibs[i].name, ETH_GSTRING_LEN);
836c7d28c9dSFlorian Fainelli 	} else if (stringset == ETH_SS_PHY_STATS) {
837c7d28c9dSFlorian Fainelli 		phydev = b53_get_phy_device(ds, port);
838c7d28c9dSFlorian Fainelli 		if (!phydev)
839c7d28c9dSFlorian Fainelli 			return;
840c7d28c9dSFlorian Fainelli 
841c7d28c9dSFlorian Fainelli 		phy_ethtool_get_strings(phydev, data);
842c7d28c9dSFlorian Fainelli 	}
843967dd82fSFlorian Fainelli }
8443117455dSFlorian Fainelli EXPORT_SYMBOL(b53_get_strings);
845967dd82fSFlorian Fainelli 
8463117455dSFlorian Fainelli void b53_get_ethtool_stats(struct dsa_switch *ds, int port, uint64_t *data)
847967dd82fSFlorian Fainelli {
84804bed143SVivien Didelot 	struct b53_device *dev = ds->priv;
849967dd82fSFlorian Fainelli 	const struct b53_mib_desc *mibs = b53_get_mib(dev);
850967dd82fSFlorian Fainelli 	unsigned int mib_size = b53_get_mib_size(dev);
851967dd82fSFlorian Fainelli 	const struct b53_mib_desc *s;
852967dd82fSFlorian Fainelli 	unsigned int i;
853967dd82fSFlorian Fainelli 	u64 val = 0;
854967dd82fSFlorian Fainelli 
855967dd82fSFlorian Fainelli 	if (is5365(dev) && port == 5)
856967dd82fSFlorian Fainelli 		port = 8;
857967dd82fSFlorian Fainelli 
858967dd82fSFlorian Fainelli 	mutex_lock(&dev->stats_mutex);
859967dd82fSFlorian Fainelli 
860967dd82fSFlorian Fainelli 	for (i = 0; i < mib_size; i++) {
861967dd82fSFlorian Fainelli 		s = &mibs[i];
862967dd82fSFlorian Fainelli 
86351dca8a1SFlorian Fainelli 		if (s->size == 8) {
864967dd82fSFlorian Fainelli 			b53_read64(dev, B53_MIB_PAGE(port), s->offset, &val);
865967dd82fSFlorian Fainelli 		} else {
866967dd82fSFlorian Fainelli 			u32 val32;
867967dd82fSFlorian Fainelli 
868967dd82fSFlorian Fainelli 			b53_read32(dev, B53_MIB_PAGE(port), s->offset,
869967dd82fSFlorian Fainelli 				   &val32);
870967dd82fSFlorian Fainelli 			val = val32;
871967dd82fSFlorian Fainelli 		}
872967dd82fSFlorian Fainelli 		data[i] = (u64)val;
873967dd82fSFlorian Fainelli 	}
874967dd82fSFlorian Fainelli 
875967dd82fSFlorian Fainelli 	mutex_unlock(&dev->stats_mutex);
876967dd82fSFlorian Fainelli }
8773117455dSFlorian Fainelli EXPORT_SYMBOL(b53_get_ethtool_stats);
878967dd82fSFlorian Fainelli 
879c7d28c9dSFlorian Fainelli void b53_get_ethtool_phy_stats(struct dsa_switch *ds, int port, uint64_t *data)
880c7d28c9dSFlorian Fainelli {
881c7d28c9dSFlorian Fainelli 	struct phy_device *phydev;
882c7d28c9dSFlorian Fainelli 
883c7d28c9dSFlorian Fainelli 	phydev = b53_get_phy_device(ds, port);
884c7d28c9dSFlorian Fainelli 	if (!phydev)
885c7d28c9dSFlorian Fainelli 		return;
886c7d28c9dSFlorian Fainelli 
887c7d28c9dSFlorian Fainelli 	phy_ethtool_get_stats(phydev, NULL, data);
888c7d28c9dSFlorian Fainelli }
889c7d28c9dSFlorian Fainelli EXPORT_SYMBOL(b53_get_ethtool_phy_stats);
890c7d28c9dSFlorian Fainelli 
89189f09048SFlorian Fainelli int b53_get_sset_count(struct dsa_switch *ds, int port, int sset)
892967dd82fSFlorian Fainelli {
89304bed143SVivien Didelot 	struct b53_device *dev = ds->priv;
894c7d28c9dSFlorian Fainelli 	struct phy_device *phydev;
895967dd82fSFlorian Fainelli 
896c7d28c9dSFlorian Fainelli 	if (sset == ETH_SS_STATS) {
897c7d28c9dSFlorian Fainelli 		return b53_get_mib_size(dev);
898c7d28c9dSFlorian Fainelli 	} else if (sset == ETH_SS_PHY_STATS) {
899c7d28c9dSFlorian Fainelli 		phydev = b53_get_phy_device(ds, port);
900c7d28c9dSFlorian Fainelli 		if (!phydev)
90189f09048SFlorian Fainelli 			return 0;
90289f09048SFlorian Fainelli 
903c7d28c9dSFlorian Fainelli 		return phy_ethtool_get_sset_count(phydev);
904c7d28c9dSFlorian Fainelli 	}
905c7d28c9dSFlorian Fainelli 
906c7d28c9dSFlorian Fainelli 	return 0;
907967dd82fSFlorian Fainelli }
9083117455dSFlorian Fainelli EXPORT_SYMBOL(b53_get_sset_count);
909967dd82fSFlorian Fainelli 
910967dd82fSFlorian Fainelli static int b53_setup(struct dsa_switch *ds)
911967dd82fSFlorian Fainelli {
91204bed143SVivien Didelot 	struct b53_device *dev = ds->priv;
913967dd82fSFlorian Fainelli 	unsigned int port;
914967dd82fSFlorian Fainelli 	int ret;
915967dd82fSFlorian Fainelli 
916967dd82fSFlorian Fainelli 	ret = b53_reset_switch(dev);
917967dd82fSFlorian Fainelli 	if (ret) {
918967dd82fSFlorian Fainelli 		dev_err(ds->dev, "failed to reset switch\n");
919967dd82fSFlorian Fainelli 		return ret;
920967dd82fSFlorian Fainelli 	}
921967dd82fSFlorian Fainelli 
922967dd82fSFlorian Fainelli 	b53_reset_mib(dev);
923967dd82fSFlorian Fainelli 
924967dd82fSFlorian Fainelli 	ret = b53_apply_config(dev);
925967dd82fSFlorian Fainelli 	if (ret)
926967dd82fSFlorian Fainelli 		dev_err(ds->dev, "failed to apply configuration\n");
927967dd82fSFlorian Fainelli 
92834c8befdSFlorian Fainelli 	/* Configure IMP/CPU port, disable unused ports. Enabled
92934c8befdSFlorian Fainelli 	 * ports will be configured with .port_enable
93034c8befdSFlorian Fainelli 	 */
931967dd82fSFlorian Fainelli 	for (port = 0; port < dev->num_ports; port++) {
93234c8befdSFlorian Fainelli 		if (dsa_is_cpu_port(ds, port))
933299752a7SFlorian Fainelli 			b53_enable_cpu_port(dev, port);
934bff7b688SVivien Didelot 		else if (dsa_is_unused_port(ds, port))
935967dd82fSFlorian Fainelli 			b53_disable_port(ds, port, NULL);
936967dd82fSFlorian Fainelli 	}
937967dd82fSFlorian Fainelli 
938967dd82fSFlorian Fainelli 	return ret;
939967dd82fSFlorian Fainelli }
940967dd82fSFlorian Fainelli 
941967dd82fSFlorian Fainelli static void b53_adjust_link(struct dsa_switch *ds, int port,
942967dd82fSFlorian Fainelli 			    struct phy_device *phydev)
943967dd82fSFlorian Fainelli {
94404bed143SVivien Didelot 	struct b53_device *dev = ds->priv;
945f43a2dbeSFlorian Fainelli 	struct ethtool_eee *p = &dev->ports[port].eee;
946967dd82fSFlorian Fainelli 	u8 rgmii_ctrl = 0, reg = 0, off;
947967dd82fSFlorian Fainelli 
948967dd82fSFlorian Fainelli 	if (!phy_is_pseudo_fixed_link(phydev))
949967dd82fSFlorian Fainelli 		return;
950967dd82fSFlorian Fainelli 
951967dd82fSFlorian Fainelli 	/* Override the port settings */
952967dd82fSFlorian Fainelli 	if (port == dev->cpu_port) {
953967dd82fSFlorian Fainelli 		off = B53_PORT_OVERRIDE_CTRL;
954967dd82fSFlorian Fainelli 		reg = PORT_OVERRIDE_EN;
955967dd82fSFlorian Fainelli 	} else {
956967dd82fSFlorian Fainelli 		off = B53_GMII_PORT_OVERRIDE_CTRL(port);
957967dd82fSFlorian Fainelli 		reg = GMII_PO_EN;
958967dd82fSFlorian Fainelli 	}
959967dd82fSFlorian Fainelli 
960967dd82fSFlorian Fainelli 	/* Set the link UP */
961967dd82fSFlorian Fainelli 	if (phydev->link)
962967dd82fSFlorian Fainelli 		reg |= PORT_OVERRIDE_LINK;
963967dd82fSFlorian Fainelli 
964967dd82fSFlorian Fainelli 	if (phydev->duplex == DUPLEX_FULL)
965967dd82fSFlorian Fainelli 		reg |= PORT_OVERRIDE_FULL_DUPLEX;
966967dd82fSFlorian Fainelli 
967967dd82fSFlorian Fainelli 	switch (phydev->speed) {
968967dd82fSFlorian Fainelli 	case 2000:
969967dd82fSFlorian Fainelli 		reg |= PORT_OVERRIDE_SPEED_2000M;
970967dd82fSFlorian Fainelli 		/* fallthrough */
971967dd82fSFlorian Fainelli 	case SPEED_1000:
972967dd82fSFlorian Fainelli 		reg |= PORT_OVERRIDE_SPEED_1000M;
973967dd82fSFlorian Fainelli 		break;
974967dd82fSFlorian Fainelli 	case SPEED_100:
975967dd82fSFlorian Fainelli 		reg |= PORT_OVERRIDE_SPEED_100M;
976967dd82fSFlorian Fainelli 		break;
977967dd82fSFlorian Fainelli 	case SPEED_10:
978967dd82fSFlorian Fainelli 		reg |= PORT_OVERRIDE_SPEED_10M;
979967dd82fSFlorian Fainelli 		break;
980967dd82fSFlorian Fainelli 	default:
981967dd82fSFlorian Fainelli 		dev_err(ds->dev, "unknown speed: %d\n", phydev->speed);
982967dd82fSFlorian Fainelli 		return;
983967dd82fSFlorian Fainelli 	}
984967dd82fSFlorian Fainelli 
985967dd82fSFlorian Fainelli 	/* Enable flow control on BCM5301x's CPU port */
986967dd82fSFlorian Fainelli 	if (is5301x(dev) && port == dev->cpu_port)
987967dd82fSFlorian Fainelli 		reg |= PORT_OVERRIDE_RX_FLOW | PORT_OVERRIDE_TX_FLOW;
988967dd82fSFlorian Fainelli 
989967dd82fSFlorian Fainelli 	if (phydev->pause) {
990967dd82fSFlorian Fainelli 		if (phydev->asym_pause)
991967dd82fSFlorian Fainelli 			reg |= PORT_OVERRIDE_TX_FLOW;
992967dd82fSFlorian Fainelli 		reg |= PORT_OVERRIDE_RX_FLOW;
993967dd82fSFlorian Fainelli 	}
994967dd82fSFlorian Fainelli 
995967dd82fSFlorian Fainelli 	b53_write8(dev, B53_CTRL_PAGE, off, reg);
996967dd82fSFlorian Fainelli 
997967dd82fSFlorian Fainelli 	if (is531x5(dev) && phy_interface_is_rgmii(phydev)) {
998967dd82fSFlorian Fainelli 		if (port == 8)
999967dd82fSFlorian Fainelli 			off = B53_RGMII_CTRL_IMP;
1000967dd82fSFlorian Fainelli 		else
1001967dd82fSFlorian Fainelli 			off = B53_RGMII_CTRL_P(port);
1002967dd82fSFlorian Fainelli 
1003967dd82fSFlorian Fainelli 		/* Configure the port RGMII clock delay by DLL disabled and
1004967dd82fSFlorian Fainelli 		 * tx_clk aligned timing (restoring to reset defaults)
1005967dd82fSFlorian Fainelli 		 */
1006967dd82fSFlorian Fainelli 		b53_read8(dev, B53_CTRL_PAGE, off, &rgmii_ctrl);
1007967dd82fSFlorian Fainelli 		rgmii_ctrl &= ~(RGMII_CTRL_DLL_RXC | RGMII_CTRL_DLL_TXC |
1008967dd82fSFlorian Fainelli 				RGMII_CTRL_TIMING_SEL);
1009967dd82fSFlorian Fainelli 
1010967dd82fSFlorian Fainelli 		/* PHY_INTERFACE_MODE_RGMII_TXID means TX internal delay, make
1011967dd82fSFlorian Fainelli 		 * sure that we enable the port TX clock internal delay to
1012967dd82fSFlorian Fainelli 		 * account for this internal delay that is inserted, otherwise
1013967dd82fSFlorian Fainelli 		 * the switch won't be able to receive correctly.
1014967dd82fSFlorian Fainelli 		 *
1015967dd82fSFlorian Fainelli 		 * PHY_INTERFACE_MODE_RGMII means that we are not introducing
1016967dd82fSFlorian Fainelli 		 * any delay neither on transmission nor reception, so the
1017967dd82fSFlorian Fainelli 		 * BCM53125 must also be configured accordingly to account for
1018967dd82fSFlorian Fainelli 		 * the lack of delay and introduce
1019967dd82fSFlorian Fainelli 		 *
1020967dd82fSFlorian Fainelli 		 * The BCM53125 switch has its RX clock and TX clock control
1021967dd82fSFlorian Fainelli 		 * swapped, hence the reason why we modify the TX clock path in
1022967dd82fSFlorian Fainelli 		 * the "RGMII" case
1023967dd82fSFlorian Fainelli 		 */
1024967dd82fSFlorian Fainelli 		if (phydev->interface == PHY_INTERFACE_MODE_RGMII_TXID)
1025967dd82fSFlorian Fainelli 			rgmii_ctrl |= RGMII_CTRL_DLL_TXC;
1026967dd82fSFlorian Fainelli 		if (phydev->interface == PHY_INTERFACE_MODE_RGMII)
1027967dd82fSFlorian Fainelli 			rgmii_ctrl |= RGMII_CTRL_DLL_TXC | RGMII_CTRL_DLL_RXC;
1028967dd82fSFlorian Fainelli 		rgmii_ctrl |= RGMII_CTRL_TIMING_SEL;
1029967dd82fSFlorian Fainelli 		b53_write8(dev, B53_CTRL_PAGE, off, rgmii_ctrl);
1030967dd82fSFlorian Fainelli 
1031967dd82fSFlorian Fainelli 		dev_info(ds->dev, "Configured port %d for %s\n", port,
1032967dd82fSFlorian Fainelli 			 phy_modes(phydev->interface));
1033967dd82fSFlorian Fainelli 	}
1034967dd82fSFlorian Fainelli 
1035967dd82fSFlorian Fainelli 	/* configure MII port if necessary */
1036967dd82fSFlorian Fainelli 	if (is5325(dev)) {
1037967dd82fSFlorian Fainelli 		b53_read8(dev, B53_CTRL_PAGE, B53_PORT_OVERRIDE_CTRL,
1038967dd82fSFlorian Fainelli 			  &reg);
1039967dd82fSFlorian Fainelli 
1040967dd82fSFlorian Fainelli 		/* reverse mii needs to be enabled */
1041967dd82fSFlorian Fainelli 		if (!(reg & PORT_OVERRIDE_RV_MII_25)) {
1042967dd82fSFlorian Fainelli 			b53_write8(dev, B53_CTRL_PAGE, B53_PORT_OVERRIDE_CTRL,
1043967dd82fSFlorian Fainelli 				   reg | PORT_OVERRIDE_RV_MII_25);
1044967dd82fSFlorian Fainelli 			b53_read8(dev, B53_CTRL_PAGE, B53_PORT_OVERRIDE_CTRL,
1045967dd82fSFlorian Fainelli 				  &reg);
1046967dd82fSFlorian Fainelli 
1047967dd82fSFlorian Fainelli 			if (!(reg & PORT_OVERRIDE_RV_MII_25)) {
1048967dd82fSFlorian Fainelli 				dev_err(ds->dev,
1049967dd82fSFlorian Fainelli 					"Failed to enable reverse MII mode\n");
1050967dd82fSFlorian Fainelli 				return;
1051967dd82fSFlorian Fainelli 			}
1052967dd82fSFlorian Fainelli 		}
1053967dd82fSFlorian Fainelli 	} else if (is5301x(dev)) {
1054967dd82fSFlorian Fainelli 		if (port != dev->cpu_port) {
1055967dd82fSFlorian Fainelli 			u8 po_reg = B53_GMII_PORT_OVERRIDE_CTRL(dev->cpu_port);
1056967dd82fSFlorian Fainelli 			u8 gmii_po;
1057967dd82fSFlorian Fainelli 
1058967dd82fSFlorian Fainelli 			b53_read8(dev, B53_CTRL_PAGE, po_reg, &gmii_po);
1059967dd82fSFlorian Fainelli 			gmii_po |= GMII_PO_LINK |
1060967dd82fSFlorian Fainelli 				   GMII_PO_RX_FLOW |
1061967dd82fSFlorian Fainelli 				   GMII_PO_TX_FLOW |
1062967dd82fSFlorian Fainelli 				   GMII_PO_EN |
1063967dd82fSFlorian Fainelli 				   GMII_PO_SPEED_2000M;
1064967dd82fSFlorian Fainelli 			b53_write8(dev, B53_CTRL_PAGE, po_reg, gmii_po);
1065967dd82fSFlorian Fainelli 		}
1066967dd82fSFlorian Fainelli 	}
1067f43a2dbeSFlorian Fainelli 
1068f43a2dbeSFlorian Fainelli 	/* Re-negotiate EEE if it was enabled already */
1069f43a2dbeSFlorian Fainelli 	p->eee_enabled = b53_eee_init(ds, port, phydev);
1070967dd82fSFlorian Fainelli }
1071967dd82fSFlorian Fainelli 
10723117455dSFlorian Fainelli int b53_vlan_filtering(struct dsa_switch *ds, int port, bool vlan_filtering)
1073a2482d2cSFlorian Fainelli {
1074a2482d2cSFlorian Fainelli 	return 0;
1075a2482d2cSFlorian Fainelli }
10763117455dSFlorian Fainelli EXPORT_SYMBOL(b53_vlan_filtering);
1077a2482d2cSFlorian Fainelli 
10783117455dSFlorian Fainelli int b53_vlan_prepare(struct dsa_switch *ds, int port,
107980e02360SVivien Didelot 		     const struct switchdev_obj_port_vlan *vlan)
1080a2482d2cSFlorian Fainelli {
108104bed143SVivien Didelot 	struct b53_device *dev = ds->priv;
1082a2482d2cSFlorian Fainelli 
1083a2482d2cSFlorian Fainelli 	if ((is5325(dev) || is5365(dev)) && vlan->vid_begin == 0)
1084a2482d2cSFlorian Fainelli 		return -EOPNOTSUPP;
1085a2482d2cSFlorian Fainelli 
1086a2482d2cSFlorian Fainelli 	if (vlan->vid_end > dev->num_vlans)
1087a2482d2cSFlorian Fainelli 		return -ERANGE;
1088a2482d2cSFlorian Fainelli 
1089a2482d2cSFlorian Fainelli 	b53_enable_vlan(dev, true);
1090a2482d2cSFlorian Fainelli 
1091a2482d2cSFlorian Fainelli 	return 0;
1092a2482d2cSFlorian Fainelli }
10933117455dSFlorian Fainelli EXPORT_SYMBOL(b53_vlan_prepare);
1094a2482d2cSFlorian Fainelli 
10953117455dSFlorian Fainelli void b53_vlan_add(struct dsa_switch *ds, int port,
109680e02360SVivien Didelot 		  const struct switchdev_obj_port_vlan *vlan)
1097a2482d2cSFlorian Fainelli {
109804bed143SVivien Didelot 	struct b53_device *dev = ds->priv;
1099a2482d2cSFlorian Fainelli 	bool untagged = vlan->flags & BRIDGE_VLAN_INFO_UNTAGGED;
1100a2482d2cSFlorian Fainelli 	bool pvid = vlan->flags & BRIDGE_VLAN_INFO_PVID;
1101a2482d2cSFlorian Fainelli 	struct b53_vlan *vl;
1102a2482d2cSFlorian Fainelli 	u16 vid;
1103a2482d2cSFlorian Fainelli 
1104a2482d2cSFlorian Fainelli 	for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid) {
1105a2482d2cSFlorian Fainelli 		vl = &dev->vlans[vid];
1106a2482d2cSFlorian Fainelli 
1107a2482d2cSFlorian Fainelli 		b53_get_vlan_entry(dev, vid, vl);
1108a2482d2cSFlorian Fainelli 
1109c499696eSFlorian Fainelli 		vl->members |= BIT(port);
1110*ca893194SFlorian Fainelli 		if (untagged && !dsa_is_cpu_port(ds, port))
1111e47112d9SFlorian Fainelli 			vl->untag |= BIT(port);
1112a2482d2cSFlorian Fainelli 		else
1113e47112d9SFlorian Fainelli 			vl->untag &= ~BIT(port);
1114a2482d2cSFlorian Fainelli 
1115a2482d2cSFlorian Fainelli 		b53_set_vlan_entry(dev, vid, vl);
1116a2482d2cSFlorian Fainelli 		b53_fast_age_vlan(dev, vid);
1117a2482d2cSFlorian Fainelli 	}
1118a2482d2cSFlorian Fainelli 
1119a2482d2cSFlorian Fainelli 	if (pvid) {
1120a2482d2cSFlorian Fainelli 		b53_write16(dev, B53_VLAN_PAGE, B53_VLAN_PORT_DEF_TAG(port),
1121a2482d2cSFlorian Fainelli 			    vlan->vid_end);
1122a2482d2cSFlorian Fainelli 		b53_fast_age_vlan(dev, vid);
1123a2482d2cSFlorian Fainelli 	}
1124a2482d2cSFlorian Fainelli }
11253117455dSFlorian Fainelli EXPORT_SYMBOL(b53_vlan_add);
1126a2482d2cSFlorian Fainelli 
11273117455dSFlorian Fainelli int b53_vlan_del(struct dsa_switch *ds, int port,
1128a2482d2cSFlorian Fainelli 		 const struct switchdev_obj_port_vlan *vlan)
1129a2482d2cSFlorian Fainelli {
113004bed143SVivien Didelot 	struct b53_device *dev = ds->priv;
1131a2482d2cSFlorian Fainelli 	bool untagged = vlan->flags & BRIDGE_VLAN_INFO_UNTAGGED;
1132a2482d2cSFlorian Fainelli 	struct b53_vlan *vl;
1133a2482d2cSFlorian Fainelli 	u16 vid;
1134a2482d2cSFlorian Fainelli 	u16 pvid;
1135a2482d2cSFlorian Fainelli 
1136a2482d2cSFlorian Fainelli 	b53_read16(dev, B53_VLAN_PAGE, B53_VLAN_PORT_DEF_TAG(port), &pvid);
1137a2482d2cSFlorian Fainelli 
1138a2482d2cSFlorian Fainelli 	for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid) {
1139a2482d2cSFlorian Fainelli 		vl = &dev->vlans[vid];
1140a2482d2cSFlorian Fainelli 
1141a2482d2cSFlorian Fainelli 		b53_get_vlan_entry(dev, vid, vl);
1142a2482d2cSFlorian Fainelli 
1143a2482d2cSFlorian Fainelli 		vl->members &= ~BIT(port);
1144a2482d2cSFlorian Fainelli 
1145a2482d2cSFlorian Fainelli 		if (pvid == vid) {
1146a2482d2cSFlorian Fainelli 			if (is5325(dev) || is5365(dev))
1147a2482d2cSFlorian Fainelli 				pvid = 1;
1148a2482d2cSFlorian Fainelli 			else
1149a2482d2cSFlorian Fainelli 				pvid = 0;
1150a2482d2cSFlorian Fainelli 		}
1151a2482d2cSFlorian Fainelli 
1152*ca893194SFlorian Fainelli 		if (untagged && !dsa_is_cpu_port(ds, port))
1153a2482d2cSFlorian Fainelli 			vl->untag &= ~(BIT(port));
1154a2482d2cSFlorian Fainelli 
1155a2482d2cSFlorian Fainelli 		b53_set_vlan_entry(dev, vid, vl);
1156a2482d2cSFlorian Fainelli 		b53_fast_age_vlan(dev, vid);
1157a2482d2cSFlorian Fainelli 	}
1158a2482d2cSFlorian Fainelli 
1159a2482d2cSFlorian Fainelli 	b53_write16(dev, B53_VLAN_PAGE, B53_VLAN_PORT_DEF_TAG(port), pvid);
1160a2482d2cSFlorian Fainelli 	b53_fast_age_vlan(dev, pvid);
1161a2482d2cSFlorian Fainelli 
1162a2482d2cSFlorian Fainelli 	return 0;
1163a2482d2cSFlorian Fainelli }
11643117455dSFlorian Fainelli EXPORT_SYMBOL(b53_vlan_del);
1165a2482d2cSFlorian Fainelli 
11661da6df85SFlorian Fainelli /* Address Resolution Logic routines */
11671da6df85SFlorian Fainelli static int b53_arl_op_wait(struct b53_device *dev)
11681da6df85SFlorian Fainelli {
11691da6df85SFlorian Fainelli 	unsigned int timeout = 10;
11701da6df85SFlorian Fainelli 	u8 reg;
11711da6df85SFlorian Fainelli 
11721da6df85SFlorian Fainelli 	do {
11731da6df85SFlorian Fainelli 		b53_read8(dev, B53_ARLIO_PAGE, B53_ARLTBL_RW_CTRL, &reg);
11741da6df85SFlorian Fainelli 		if (!(reg & ARLTBL_START_DONE))
11751da6df85SFlorian Fainelli 			return 0;
11761da6df85SFlorian Fainelli 
11771da6df85SFlorian Fainelli 		usleep_range(1000, 2000);
11781da6df85SFlorian Fainelli 	} while (timeout--);
11791da6df85SFlorian Fainelli 
11801da6df85SFlorian Fainelli 	dev_warn(dev->dev, "timeout waiting for ARL to finish: 0x%02x\n", reg);
11811da6df85SFlorian Fainelli 
11821da6df85SFlorian Fainelli 	return -ETIMEDOUT;
11831da6df85SFlorian Fainelli }
11841da6df85SFlorian Fainelli 
11851da6df85SFlorian Fainelli static int b53_arl_rw_op(struct b53_device *dev, unsigned int op)
11861da6df85SFlorian Fainelli {
11871da6df85SFlorian Fainelli 	u8 reg;
11881da6df85SFlorian Fainelli 
11891da6df85SFlorian Fainelli 	if (op > ARLTBL_RW)
11901da6df85SFlorian Fainelli 		return -EINVAL;
11911da6df85SFlorian Fainelli 
11921da6df85SFlorian Fainelli 	b53_read8(dev, B53_ARLIO_PAGE, B53_ARLTBL_RW_CTRL, &reg);
11931da6df85SFlorian Fainelli 	reg |= ARLTBL_START_DONE;
11941da6df85SFlorian Fainelli 	if (op)
11951da6df85SFlorian Fainelli 		reg |= ARLTBL_RW;
11961da6df85SFlorian Fainelli 	else
11971da6df85SFlorian Fainelli 		reg &= ~ARLTBL_RW;
11981da6df85SFlorian Fainelli 	b53_write8(dev, B53_ARLIO_PAGE, B53_ARLTBL_RW_CTRL, reg);
11991da6df85SFlorian Fainelli 
12001da6df85SFlorian Fainelli 	return b53_arl_op_wait(dev);
12011da6df85SFlorian Fainelli }
12021da6df85SFlorian Fainelli 
12031da6df85SFlorian Fainelli static int b53_arl_read(struct b53_device *dev, u64 mac,
12041da6df85SFlorian Fainelli 			u16 vid, struct b53_arl_entry *ent, u8 *idx,
12051da6df85SFlorian Fainelli 			bool is_valid)
12061da6df85SFlorian Fainelli {
12071da6df85SFlorian Fainelli 	unsigned int i;
12081da6df85SFlorian Fainelli 	int ret;
12091da6df85SFlorian Fainelli 
12101da6df85SFlorian Fainelli 	ret = b53_arl_op_wait(dev);
12111da6df85SFlorian Fainelli 	if (ret)
12121da6df85SFlorian Fainelli 		return ret;
12131da6df85SFlorian Fainelli 
12141da6df85SFlorian Fainelli 	/* Read the bins */
12151da6df85SFlorian Fainelli 	for (i = 0; i < dev->num_arl_entries; i++) {
12161da6df85SFlorian Fainelli 		u64 mac_vid;
12171da6df85SFlorian Fainelli 		u32 fwd_entry;
12181da6df85SFlorian Fainelli 
12191da6df85SFlorian Fainelli 		b53_read64(dev, B53_ARLIO_PAGE,
12201da6df85SFlorian Fainelli 			   B53_ARLTBL_MAC_VID_ENTRY(i), &mac_vid);
12211da6df85SFlorian Fainelli 		b53_read32(dev, B53_ARLIO_PAGE,
12221da6df85SFlorian Fainelli 			   B53_ARLTBL_DATA_ENTRY(i), &fwd_entry);
12231da6df85SFlorian Fainelli 		b53_arl_to_entry(ent, mac_vid, fwd_entry);
12241da6df85SFlorian Fainelli 
12251da6df85SFlorian Fainelli 		if (!(fwd_entry & ARLTBL_VALID))
12261da6df85SFlorian Fainelli 			continue;
12271da6df85SFlorian Fainelli 		if ((mac_vid & ARLTBL_MAC_MASK) != mac)
12281da6df85SFlorian Fainelli 			continue;
12291da6df85SFlorian Fainelli 		*idx = i;
12301da6df85SFlorian Fainelli 	}
12311da6df85SFlorian Fainelli 
12321da6df85SFlorian Fainelli 	return -ENOENT;
12331da6df85SFlorian Fainelli }
12341da6df85SFlorian Fainelli 
12351da6df85SFlorian Fainelli static int b53_arl_op(struct b53_device *dev, int op, int port,
12361da6df85SFlorian Fainelli 		      const unsigned char *addr, u16 vid, bool is_valid)
12371da6df85SFlorian Fainelli {
12381da6df85SFlorian Fainelli 	struct b53_arl_entry ent;
12391da6df85SFlorian Fainelli 	u32 fwd_entry;
12401da6df85SFlorian Fainelli 	u64 mac, mac_vid = 0;
12411da6df85SFlorian Fainelli 	u8 idx = 0;
12421da6df85SFlorian Fainelli 	int ret;
12431da6df85SFlorian Fainelli 
12441da6df85SFlorian Fainelli 	/* Convert the array into a 64-bit MAC */
12454b92ea81SFlorian Fainelli 	mac = ether_addr_to_u64(addr);
12461da6df85SFlorian Fainelli 
12471da6df85SFlorian Fainelli 	/* Perform a read for the given MAC and VID */
12481da6df85SFlorian Fainelli 	b53_write48(dev, B53_ARLIO_PAGE, B53_MAC_ADDR_IDX, mac);
12491da6df85SFlorian Fainelli 	b53_write16(dev, B53_ARLIO_PAGE, B53_VLAN_ID_IDX, vid);
12501da6df85SFlorian Fainelli 
12511da6df85SFlorian Fainelli 	/* Issue a read operation for this MAC */
12521da6df85SFlorian Fainelli 	ret = b53_arl_rw_op(dev, 1);
12531da6df85SFlorian Fainelli 	if (ret)
12541da6df85SFlorian Fainelli 		return ret;
12551da6df85SFlorian Fainelli 
12561da6df85SFlorian Fainelli 	ret = b53_arl_read(dev, mac, vid, &ent, &idx, is_valid);
12571da6df85SFlorian Fainelli 	/* If this is a read, just finish now */
12581da6df85SFlorian Fainelli 	if (op)
12591da6df85SFlorian Fainelli 		return ret;
12601da6df85SFlorian Fainelli 
12611da6df85SFlorian Fainelli 	/* We could not find a matching MAC, so reset to a new entry */
12621da6df85SFlorian Fainelli 	if (ret) {
12631da6df85SFlorian Fainelli 		fwd_entry = 0;
12641da6df85SFlorian Fainelli 		idx = 1;
12651da6df85SFlorian Fainelli 	}
12661da6df85SFlorian Fainelli 
12671da6df85SFlorian Fainelli 	memset(&ent, 0, sizeof(ent));
12681da6df85SFlorian Fainelli 	ent.port = port;
12691da6df85SFlorian Fainelli 	ent.is_valid = is_valid;
12701da6df85SFlorian Fainelli 	ent.vid = vid;
12711da6df85SFlorian Fainelli 	ent.is_static = true;
12721da6df85SFlorian Fainelli 	memcpy(ent.mac, addr, ETH_ALEN);
12731da6df85SFlorian Fainelli 	b53_arl_from_entry(&mac_vid, &fwd_entry, &ent);
12741da6df85SFlorian Fainelli 
12751da6df85SFlorian Fainelli 	b53_write64(dev, B53_ARLIO_PAGE,
12761da6df85SFlorian Fainelli 		    B53_ARLTBL_MAC_VID_ENTRY(idx), mac_vid);
12771da6df85SFlorian Fainelli 	b53_write32(dev, B53_ARLIO_PAGE,
12781da6df85SFlorian Fainelli 		    B53_ARLTBL_DATA_ENTRY(idx), fwd_entry);
12791da6df85SFlorian Fainelli 
12801da6df85SFlorian Fainelli 	return b53_arl_rw_op(dev, 0);
12811da6df85SFlorian Fainelli }
12821da6df85SFlorian Fainelli 
12831b6dd556SArkadi Sharshevsky int b53_fdb_add(struct dsa_switch *ds, int port,
12846c2c1dcbSArkadi Sharshevsky 		const unsigned char *addr, u16 vid)
12851da6df85SFlorian Fainelli {
128604bed143SVivien Didelot 	struct b53_device *priv = ds->priv;
12871da6df85SFlorian Fainelli 
12881da6df85SFlorian Fainelli 	/* 5325 and 5365 require some more massaging, but could
12891da6df85SFlorian Fainelli 	 * be supported eventually
12901da6df85SFlorian Fainelli 	 */
12911da6df85SFlorian Fainelli 	if (is5325(priv) || is5365(priv))
12921da6df85SFlorian Fainelli 		return -EOPNOTSUPP;
12931da6df85SFlorian Fainelli 
12941b6dd556SArkadi Sharshevsky 	return b53_arl_op(priv, 0, port, addr, vid, true);
12951da6df85SFlorian Fainelli }
12963117455dSFlorian Fainelli EXPORT_SYMBOL(b53_fdb_add);
12971da6df85SFlorian Fainelli 
12983117455dSFlorian Fainelli int b53_fdb_del(struct dsa_switch *ds, int port,
12996c2c1dcbSArkadi Sharshevsky 		const unsigned char *addr, u16 vid)
13001da6df85SFlorian Fainelli {
130104bed143SVivien Didelot 	struct b53_device *priv = ds->priv;
13021da6df85SFlorian Fainelli 
13036c2c1dcbSArkadi Sharshevsky 	return b53_arl_op(priv, 0, port, addr, vid, false);
13041da6df85SFlorian Fainelli }
13053117455dSFlorian Fainelli EXPORT_SYMBOL(b53_fdb_del);
13061da6df85SFlorian Fainelli 
13071da6df85SFlorian Fainelli static int b53_arl_search_wait(struct b53_device *dev)
13081da6df85SFlorian Fainelli {
13091da6df85SFlorian Fainelli 	unsigned int timeout = 1000;
13101da6df85SFlorian Fainelli 	u8 reg;
13111da6df85SFlorian Fainelli 
13121da6df85SFlorian Fainelli 	do {
13131da6df85SFlorian Fainelli 		b53_read8(dev, B53_ARLIO_PAGE, B53_ARL_SRCH_CTL, &reg);
13141da6df85SFlorian Fainelli 		if (!(reg & ARL_SRCH_STDN))
13151da6df85SFlorian Fainelli 			return 0;
13161da6df85SFlorian Fainelli 
13171da6df85SFlorian Fainelli 		if (reg & ARL_SRCH_VLID)
13181da6df85SFlorian Fainelli 			return 0;
13191da6df85SFlorian Fainelli 
13201da6df85SFlorian Fainelli 		usleep_range(1000, 2000);
13211da6df85SFlorian Fainelli 	} while (timeout--);
13221da6df85SFlorian Fainelli 
13231da6df85SFlorian Fainelli 	return -ETIMEDOUT;
13241da6df85SFlorian Fainelli }
13251da6df85SFlorian Fainelli 
13261da6df85SFlorian Fainelli static void b53_arl_search_rd(struct b53_device *dev, u8 idx,
13271da6df85SFlorian Fainelli 			      struct b53_arl_entry *ent)
13281da6df85SFlorian Fainelli {
13291da6df85SFlorian Fainelli 	u64 mac_vid;
13301da6df85SFlorian Fainelli 	u32 fwd_entry;
13311da6df85SFlorian Fainelli 
13321da6df85SFlorian Fainelli 	b53_read64(dev, B53_ARLIO_PAGE,
13331da6df85SFlorian Fainelli 		   B53_ARL_SRCH_RSTL_MACVID(idx), &mac_vid);
13341da6df85SFlorian Fainelli 	b53_read32(dev, B53_ARLIO_PAGE,
13351da6df85SFlorian Fainelli 		   B53_ARL_SRCH_RSTL(idx), &fwd_entry);
13361da6df85SFlorian Fainelli 	b53_arl_to_entry(ent, mac_vid, fwd_entry);
13371da6df85SFlorian Fainelli }
13381da6df85SFlorian Fainelli 
1339e6cbef0cSVivien Didelot static int b53_fdb_copy(int port, const struct b53_arl_entry *ent,
13402bedde1aSArkadi Sharshevsky 			dsa_fdb_dump_cb_t *cb, void *data)
13411da6df85SFlorian Fainelli {
13421da6df85SFlorian Fainelli 	if (!ent->is_valid)
13431da6df85SFlorian Fainelli 		return 0;
13441da6df85SFlorian Fainelli 
13451da6df85SFlorian Fainelli 	if (port != ent->port)
13461da6df85SFlorian Fainelli 		return 0;
13471da6df85SFlorian Fainelli 
13482bedde1aSArkadi Sharshevsky 	return cb(ent->mac, ent->vid, ent->is_static, data);
13491da6df85SFlorian Fainelli }
13501da6df85SFlorian Fainelli 
13513117455dSFlorian Fainelli int b53_fdb_dump(struct dsa_switch *ds, int port,
13522bedde1aSArkadi Sharshevsky 		 dsa_fdb_dump_cb_t *cb, void *data)
13531da6df85SFlorian Fainelli {
135404bed143SVivien Didelot 	struct b53_device *priv = ds->priv;
13551da6df85SFlorian Fainelli 	struct b53_arl_entry results[2];
13561da6df85SFlorian Fainelli 	unsigned int count = 0;
13571da6df85SFlorian Fainelli 	int ret;
13581da6df85SFlorian Fainelli 	u8 reg;
13591da6df85SFlorian Fainelli 
13601da6df85SFlorian Fainelli 	/* Start search operation */
13611da6df85SFlorian Fainelli 	reg = ARL_SRCH_STDN;
13621da6df85SFlorian Fainelli 	b53_write8(priv, B53_ARLIO_PAGE, B53_ARL_SRCH_CTL, reg);
13631da6df85SFlorian Fainelli 
13641da6df85SFlorian Fainelli 	do {
13651da6df85SFlorian Fainelli 		ret = b53_arl_search_wait(priv);
13661da6df85SFlorian Fainelli 		if (ret)
13671da6df85SFlorian Fainelli 			return ret;
13681da6df85SFlorian Fainelli 
13691da6df85SFlorian Fainelli 		b53_arl_search_rd(priv, 0, &results[0]);
13702bedde1aSArkadi Sharshevsky 		ret = b53_fdb_copy(port, &results[0], cb, data);
13711da6df85SFlorian Fainelli 		if (ret)
13721da6df85SFlorian Fainelli 			return ret;
13731da6df85SFlorian Fainelli 
13741da6df85SFlorian Fainelli 		if (priv->num_arl_entries > 2) {
13751da6df85SFlorian Fainelli 			b53_arl_search_rd(priv, 1, &results[1]);
13762bedde1aSArkadi Sharshevsky 			ret = b53_fdb_copy(port, &results[1], cb, data);
13771da6df85SFlorian Fainelli 			if (ret)
13781da6df85SFlorian Fainelli 				return ret;
13791da6df85SFlorian Fainelli 
13801da6df85SFlorian Fainelli 			if (!results[0].is_valid && !results[1].is_valid)
13811da6df85SFlorian Fainelli 				break;
13821da6df85SFlorian Fainelli 		}
13831da6df85SFlorian Fainelli 
13841da6df85SFlorian Fainelli 	} while (count++ < 1024);
13851da6df85SFlorian Fainelli 
13861da6df85SFlorian Fainelli 	return 0;
13871da6df85SFlorian Fainelli }
13883117455dSFlorian Fainelli EXPORT_SYMBOL(b53_fdb_dump);
13891da6df85SFlorian Fainelli 
1390ddd3a0c8SVivien Didelot int b53_br_join(struct dsa_switch *ds, int port, struct net_device *br)
1391ff39c2d6SFlorian Fainelli {
139204bed143SVivien Didelot 	struct b53_device *dev = ds->priv;
13930abfd494SVivien Didelot 	s8 cpu_port = ds->ports[port].cpu_dp->index;
1394ff39c2d6SFlorian Fainelli 	u16 pvlan, reg;
1395ff39c2d6SFlorian Fainelli 	unsigned int i;
1396ff39c2d6SFlorian Fainelli 
139748aea33aSFlorian Fainelli 	/* Make this port leave the all VLANs join since we will have proper
139848aea33aSFlorian Fainelli 	 * VLAN entries from now on
139948aea33aSFlorian Fainelli 	 */
140048aea33aSFlorian Fainelli 	if (is58xx(dev)) {
140148aea33aSFlorian Fainelli 		b53_read16(dev, B53_VLAN_PAGE, B53_JOIN_ALL_VLAN_EN, &reg);
140248aea33aSFlorian Fainelli 		reg &= ~BIT(port);
140348aea33aSFlorian Fainelli 		if ((reg & BIT(cpu_port)) == BIT(cpu_port))
140448aea33aSFlorian Fainelli 			reg &= ~BIT(cpu_port);
140548aea33aSFlorian Fainelli 		b53_write16(dev, B53_VLAN_PAGE, B53_JOIN_ALL_VLAN_EN, reg);
140648aea33aSFlorian Fainelli 	}
140748aea33aSFlorian Fainelli 
1408ff39c2d6SFlorian Fainelli 	b53_read16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(port), &pvlan);
1409ff39c2d6SFlorian Fainelli 
1410ff39c2d6SFlorian Fainelli 	b53_for_each_port(dev, i) {
1411c8652c83SVivien Didelot 		if (dsa_to_port(ds, i)->bridge_dev != br)
1412ff39c2d6SFlorian Fainelli 			continue;
1413ff39c2d6SFlorian Fainelli 
1414ff39c2d6SFlorian Fainelli 		/* Add this local port to the remote port VLAN control
1415ff39c2d6SFlorian Fainelli 		 * membership and update the remote port bitmask
1416ff39c2d6SFlorian Fainelli 		 */
1417ff39c2d6SFlorian Fainelli 		b53_read16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(i), &reg);
1418ff39c2d6SFlorian Fainelli 		reg |= BIT(port);
1419ff39c2d6SFlorian Fainelli 		b53_write16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(i), reg);
1420ff39c2d6SFlorian Fainelli 		dev->ports[i].vlan_ctl_mask = reg;
1421ff39c2d6SFlorian Fainelli 
1422ff39c2d6SFlorian Fainelli 		pvlan |= BIT(i);
1423ff39c2d6SFlorian Fainelli 	}
1424ff39c2d6SFlorian Fainelli 
1425ff39c2d6SFlorian Fainelli 	/* Configure the local port VLAN control membership to include
1426ff39c2d6SFlorian Fainelli 	 * remote ports and update the local port bitmask
1427ff39c2d6SFlorian Fainelli 	 */
1428ff39c2d6SFlorian Fainelli 	b53_write16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(port), pvlan);
1429ff39c2d6SFlorian Fainelli 	dev->ports[port].vlan_ctl_mask = pvlan;
1430ff39c2d6SFlorian Fainelli 
1431ff39c2d6SFlorian Fainelli 	return 0;
1432ff39c2d6SFlorian Fainelli }
14333117455dSFlorian Fainelli EXPORT_SYMBOL(b53_br_join);
1434ff39c2d6SFlorian Fainelli 
1435f123f2fbSVivien Didelot void b53_br_leave(struct dsa_switch *ds, int port, struct net_device *br)
1436ff39c2d6SFlorian Fainelli {
143704bed143SVivien Didelot 	struct b53_device *dev = ds->priv;
1438a2482d2cSFlorian Fainelli 	struct b53_vlan *vl = &dev->vlans[0];
14390abfd494SVivien Didelot 	s8 cpu_port = ds->ports[port].cpu_dp->index;
1440ff39c2d6SFlorian Fainelli 	unsigned int i;
1441a2482d2cSFlorian Fainelli 	u16 pvlan, reg, pvid;
1442ff39c2d6SFlorian Fainelli 
1443ff39c2d6SFlorian Fainelli 	b53_read16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(port), &pvlan);
1444ff39c2d6SFlorian Fainelli 
1445ff39c2d6SFlorian Fainelli 	b53_for_each_port(dev, i) {
1446ff39c2d6SFlorian Fainelli 		/* Don't touch the remaining ports */
1447c8652c83SVivien Didelot 		if (dsa_to_port(ds, i)->bridge_dev != br)
1448ff39c2d6SFlorian Fainelli 			continue;
1449ff39c2d6SFlorian Fainelli 
1450ff39c2d6SFlorian Fainelli 		b53_read16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(i), &reg);
1451ff39c2d6SFlorian Fainelli 		reg &= ~BIT(port);
1452ff39c2d6SFlorian Fainelli 		b53_write16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(i), reg);
1453ff39c2d6SFlorian Fainelli 		dev->ports[port].vlan_ctl_mask = reg;
1454ff39c2d6SFlorian Fainelli 
1455ff39c2d6SFlorian Fainelli 		/* Prevent self removal to preserve isolation */
1456ff39c2d6SFlorian Fainelli 		if (port != i)
1457ff39c2d6SFlorian Fainelli 			pvlan &= ~BIT(i);
1458ff39c2d6SFlorian Fainelli 	}
1459ff39c2d6SFlorian Fainelli 
1460ff39c2d6SFlorian Fainelli 	b53_write16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(port), pvlan);
1461ff39c2d6SFlorian Fainelli 	dev->ports[port].vlan_ctl_mask = pvlan;
1462a2482d2cSFlorian Fainelli 
1463a2482d2cSFlorian Fainelli 	if (is5325(dev) || is5365(dev))
1464a2482d2cSFlorian Fainelli 		pvid = 1;
1465a2482d2cSFlorian Fainelli 	else
1466a2482d2cSFlorian Fainelli 		pvid = 0;
1467a2482d2cSFlorian Fainelli 
146848aea33aSFlorian Fainelli 	/* Make this port join all VLANs without VLAN entries */
146948aea33aSFlorian Fainelli 	if (is58xx(dev)) {
147048aea33aSFlorian Fainelli 		b53_read16(dev, B53_VLAN_PAGE, B53_JOIN_ALL_VLAN_EN, &reg);
147148aea33aSFlorian Fainelli 		reg |= BIT(port);
147248aea33aSFlorian Fainelli 		if (!(reg & BIT(cpu_port)))
147348aea33aSFlorian Fainelli 			reg |= BIT(cpu_port);
147448aea33aSFlorian Fainelli 		b53_write16(dev, B53_VLAN_PAGE, B53_JOIN_ALL_VLAN_EN, reg);
147548aea33aSFlorian Fainelli 	} else {
1476a2482d2cSFlorian Fainelli 		b53_get_vlan_entry(dev, pvid, vl);
1477c499696eSFlorian Fainelli 		vl->members |= BIT(port) | BIT(cpu_port);
1478c499696eSFlorian Fainelli 		vl->untag |= BIT(port) | BIT(cpu_port);
1479a2482d2cSFlorian Fainelli 		b53_set_vlan_entry(dev, pvid, vl);
1480ff39c2d6SFlorian Fainelli 	}
148148aea33aSFlorian Fainelli }
14823117455dSFlorian Fainelli EXPORT_SYMBOL(b53_br_leave);
1483ff39c2d6SFlorian Fainelli 
14843117455dSFlorian Fainelli void b53_br_set_stp_state(struct dsa_switch *ds, int port, u8 state)
1485ff39c2d6SFlorian Fainelli {
148604bed143SVivien Didelot 	struct b53_device *dev = ds->priv;
1487597698f1SVivien Didelot 	u8 hw_state;
1488ff39c2d6SFlorian Fainelli 	u8 reg;
1489ff39c2d6SFlorian Fainelli 
1490ff39c2d6SFlorian Fainelli 	switch (state) {
1491ff39c2d6SFlorian Fainelli 	case BR_STATE_DISABLED:
1492ff39c2d6SFlorian Fainelli 		hw_state = PORT_CTRL_DIS_STATE;
1493ff39c2d6SFlorian Fainelli 		break;
1494ff39c2d6SFlorian Fainelli 	case BR_STATE_LISTENING:
1495ff39c2d6SFlorian Fainelli 		hw_state = PORT_CTRL_LISTEN_STATE;
1496ff39c2d6SFlorian Fainelli 		break;
1497ff39c2d6SFlorian Fainelli 	case BR_STATE_LEARNING:
1498ff39c2d6SFlorian Fainelli 		hw_state = PORT_CTRL_LEARN_STATE;
1499ff39c2d6SFlorian Fainelli 		break;
1500ff39c2d6SFlorian Fainelli 	case BR_STATE_FORWARDING:
1501ff39c2d6SFlorian Fainelli 		hw_state = PORT_CTRL_FWD_STATE;
1502ff39c2d6SFlorian Fainelli 		break;
1503ff39c2d6SFlorian Fainelli 	case BR_STATE_BLOCKING:
1504ff39c2d6SFlorian Fainelli 		hw_state = PORT_CTRL_BLOCK_STATE;
1505ff39c2d6SFlorian Fainelli 		break;
1506ff39c2d6SFlorian Fainelli 	default:
1507ff39c2d6SFlorian Fainelli 		dev_err(ds->dev, "invalid STP state: %d\n", state);
1508ff39c2d6SFlorian Fainelli 		return;
1509ff39c2d6SFlorian Fainelli 	}
1510ff39c2d6SFlorian Fainelli 
1511ff39c2d6SFlorian Fainelli 	b53_read8(dev, B53_CTRL_PAGE, B53_PORT_CTRL(port), &reg);
1512ff39c2d6SFlorian Fainelli 	reg &= ~PORT_CTRL_STP_STATE_MASK;
1513ff39c2d6SFlorian Fainelli 	reg |= hw_state;
1514ff39c2d6SFlorian Fainelli 	b53_write8(dev, B53_CTRL_PAGE, B53_PORT_CTRL(port), reg);
1515ff39c2d6SFlorian Fainelli }
15163117455dSFlorian Fainelli EXPORT_SYMBOL(b53_br_set_stp_state);
1517ff39c2d6SFlorian Fainelli 
15183117455dSFlorian Fainelli void b53_br_fast_age(struct dsa_switch *ds, int port)
1519597698f1SVivien Didelot {
1520597698f1SVivien Didelot 	struct b53_device *dev = ds->priv;
1521597698f1SVivien Didelot 
1522597698f1SVivien Didelot 	if (b53_fast_age_port(dev, port))
1523597698f1SVivien Didelot 		dev_err(ds->dev, "fast ageing failed\n");
1524597698f1SVivien Didelot }
15253117455dSFlorian Fainelli EXPORT_SYMBOL(b53_br_fast_age);
1526597698f1SVivien Didelot 
1527c7d28c9dSFlorian Fainelli static bool b53_possible_cpu_port(struct dsa_switch *ds, int port)
15287edc58d6SFlorian Fainelli {
15297edc58d6SFlorian Fainelli 	/* Broadcom switches will accept enabling Broadcom tags on the
15307edc58d6SFlorian Fainelli 	 * following ports: 5, 7 and 8, any other port is not supported
15317edc58d6SFlorian Fainelli 	 */
15325ed4e3ebSFlorian Fainelli 	switch (port) {
15335ed4e3ebSFlorian Fainelli 	case B53_CPU_PORT_25:
15345ed4e3ebSFlorian Fainelli 	case 7:
15355ed4e3ebSFlorian Fainelli 	case B53_CPU_PORT:
15367edc58d6SFlorian Fainelli 		return true;
15377edc58d6SFlorian Fainelli 	}
15387edc58d6SFlorian Fainelli 
15395ed4e3ebSFlorian Fainelli 	return false;
15405ed4e3ebSFlorian Fainelli }
15415ed4e3ebSFlorian Fainelli 
1542c7d28c9dSFlorian Fainelli static bool b53_can_enable_brcm_tags(struct dsa_switch *ds, int port)
1543c7d28c9dSFlorian Fainelli {
1544c7d28c9dSFlorian Fainelli 	bool ret = b53_possible_cpu_port(ds, port);
1545c7d28c9dSFlorian Fainelli 
1546c7d28c9dSFlorian Fainelli 	if (!ret)
1547c7d28c9dSFlorian Fainelli 		dev_warn(ds->dev, "Port %d is not Broadcom tag capable\n",
1548c7d28c9dSFlorian Fainelli 			 port);
1549c7d28c9dSFlorian Fainelli 	return ret;
1550c7d28c9dSFlorian Fainelli }
1551c7d28c9dSFlorian Fainelli 
15529f66816aSFlorian Fainelli enum dsa_tag_protocol b53_get_tag_protocol(struct dsa_switch *ds, int port)
15537b314362SAndrew Lunn {
15547edc58d6SFlorian Fainelli 	struct b53_device *dev = ds->priv;
15557edc58d6SFlorian Fainelli 
155654e98b5dSFlorian Fainelli 	/* Older models (5325, 5365) support a different tag format that we do
155754e98b5dSFlorian Fainelli 	 * not support in net/dsa/tag_brcm.c yet. 539x and 531x5 require managed
155854e98b5dSFlorian Fainelli 	 * mode to be turned on which means we need to specifically manage ARL
155954e98b5dSFlorian Fainelli 	 * misses on multicast addresses (TBD).
15607edc58d6SFlorian Fainelli 	 */
156154e98b5dSFlorian Fainelli 	if (is5325(dev) || is5365(dev) || is539x(dev) || is531x5(dev) ||
156254e98b5dSFlorian Fainelli 	    !b53_can_enable_brcm_tags(ds, port))
15637b314362SAndrew Lunn 		return DSA_TAG_PROTO_NONE;
156411606039SFlorian Fainelli 
156511606039SFlorian Fainelli 	/* Broadcom BCM58xx chips have a flow accelerator on Port 8
156611606039SFlorian Fainelli 	 * which requires us to use the prepended Broadcom tag type
156711606039SFlorian Fainelli 	 */
156811606039SFlorian Fainelli 	if (dev->chip_id == BCM58XX_DEVICE_ID && port == B53_CPU_PORT)
156911606039SFlorian Fainelli 		return DSA_TAG_PROTO_BRCM_PREPEND;
157011606039SFlorian Fainelli 
15717edc58d6SFlorian Fainelli 	return DSA_TAG_PROTO_BRCM;
15727b314362SAndrew Lunn }
15739f66816aSFlorian Fainelli EXPORT_SYMBOL(b53_get_tag_protocol);
15747b314362SAndrew Lunn 
1575ed3af5fdSFlorian Fainelli int b53_mirror_add(struct dsa_switch *ds, int port,
1576ed3af5fdSFlorian Fainelli 		   struct dsa_mall_mirror_tc_entry *mirror, bool ingress)
1577ed3af5fdSFlorian Fainelli {
1578ed3af5fdSFlorian Fainelli 	struct b53_device *dev = ds->priv;
1579ed3af5fdSFlorian Fainelli 	u16 reg, loc;
1580ed3af5fdSFlorian Fainelli 
1581ed3af5fdSFlorian Fainelli 	if (ingress)
1582ed3af5fdSFlorian Fainelli 		loc = B53_IG_MIR_CTL;
1583ed3af5fdSFlorian Fainelli 	else
1584ed3af5fdSFlorian Fainelli 		loc = B53_EG_MIR_CTL;
1585ed3af5fdSFlorian Fainelli 
1586ed3af5fdSFlorian Fainelli 	b53_read16(dev, B53_MGMT_PAGE, loc, &reg);
1587ed3af5fdSFlorian Fainelli 	reg &= ~MIRROR_MASK;
1588ed3af5fdSFlorian Fainelli 	reg |= BIT(port);
1589ed3af5fdSFlorian Fainelli 	b53_write16(dev, B53_MGMT_PAGE, loc, reg);
1590ed3af5fdSFlorian Fainelli 
1591ed3af5fdSFlorian Fainelli 	b53_read16(dev, B53_MGMT_PAGE, B53_MIR_CAP_CTL, &reg);
1592ed3af5fdSFlorian Fainelli 	reg &= ~CAP_PORT_MASK;
1593ed3af5fdSFlorian Fainelli 	reg |= mirror->to_local_port;
1594ed3af5fdSFlorian Fainelli 	reg |= MIRROR_EN;
1595ed3af5fdSFlorian Fainelli 	b53_write16(dev, B53_MGMT_PAGE, B53_MIR_CAP_CTL, reg);
1596ed3af5fdSFlorian Fainelli 
1597ed3af5fdSFlorian Fainelli 	return 0;
1598ed3af5fdSFlorian Fainelli }
1599ed3af5fdSFlorian Fainelli EXPORT_SYMBOL(b53_mirror_add);
1600ed3af5fdSFlorian Fainelli 
1601ed3af5fdSFlorian Fainelli void b53_mirror_del(struct dsa_switch *ds, int port,
1602ed3af5fdSFlorian Fainelli 		    struct dsa_mall_mirror_tc_entry *mirror)
1603ed3af5fdSFlorian Fainelli {
1604ed3af5fdSFlorian Fainelli 	struct b53_device *dev = ds->priv;
1605ed3af5fdSFlorian Fainelli 	bool loc_disable = false, other_loc_disable = false;
1606ed3af5fdSFlorian Fainelli 	u16 reg, loc;
1607ed3af5fdSFlorian Fainelli 
1608ed3af5fdSFlorian Fainelli 	if (mirror->ingress)
1609ed3af5fdSFlorian Fainelli 		loc = B53_IG_MIR_CTL;
1610ed3af5fdSFlorian Fainelli 	else
1611ed3af5fdSFlorian Fainelli 		loc = B53_EG_MIR_CTL;
1612ed3af5fdSFlorian Fainelli 
1613ed3af5fdSFlorian Fainelli 	/* Update the desired ingress/egress register */
1614ed3af5fdSFlorian Fainelli 	b53_read16(dev, B53_MGMT_PAGE, loc, &reg);
1615ed3af5fdSFlorian Fainelli 	reg &= ~BIT(port);
1616ed3af5fdSFlorian Fainelli 	if (!(reg & MIRROR_MASK))
1617ed3af5fdSFlorian Fainelli 		loc_disable = true;
1618ed3af5fdSFlorian Fainelli 	b53_write16(dev, B53_MGMT_PAGE, loc, reg);
1619ed3af5fdSFlorian Fainelli 
1620ed3af5fdSFlorian Fainelli 	/* Now look at the other one to know if we can disable mirroring
1621ed3af5fdSFlorian Fainelli 	 * entirely
1622ed3af5fdSFlorian Fainelli 	 */
1623ed3af5fdSFlorian Fainelli 	if (mirror->ingress)
1624ed3af5fdSFlorian Fainelli 		b53_read16(dev, B53_MGMT_PAGE, B53_EG_MIR_CTL, &reg);
1625ed3af5fdSFlorian Fainelli 	else
1626ed3af5fdSFlorian Fainelli 		b53_read16(dev, B53_MGMT_PAGE, B53_IG_MIR_CTL, &reg);
1627ed3af5fdSFlorian Fainelli 	if (!(reg & MIRROR_MASK))
1628ed3af5fdSFlorian Fainelli 		other_loc_disable = true;
1629ed3af5fdSFlorian Fainelli 
1630ed3af5fdSFlorian Fainelli 	b53_read16(dev, B53_MGMT_PAGE, B53_MIR_CAP_CTL, &reg);
1631ed3af5fdSFlorian Fainelli 	/* Both no longer have ports, let's disable mirroring */
1632ed3af5fdSFlorian Fainelli 	if (loc_disable && other_loc_disable) {
1633ed3af5fdSFlorian Fainelli 		reg &= ~MIRROR_EN;
1634ed3af5fdSFlorian Fainelli 		reg &= ~mirror->to_local_port;
1635ed3af5fdSFlorian Fainelli 	}
1636ed3af5fdSFlorian Fainelli 	b53_write16(dev, B53_MGMT_PAGE, B53_MIR_CAP_CTL, reg);
1637ed3af5fdSFlorian Fainelli }
1638ed3af5fdSFlorian Fainelli EXPORT_SYMBOL(b53_mirror_del);
1639ed3af5fdSFlorian Fainelli 
164022256b0aSFlorian Fainelli void b53_eee_enable_set(struct dsa_switch *ds, int port, bool enable)
164122256b0aSFlorian Fainelli {
164222256b0aSFlorian Fainelli 	struct b53_device *dev = ds->priv;
164322256b0aSFlorian Fainelli 	u16 reg;
164422256b0aSFlorian Fainelli 
164522256b0aSFlorian Fainelli 	b53_read16(dev, B53_EEE_PAGE, B53_EEE_EN_CTRL, &reg);
164622256b0aSFlorian Fainelli 	if (enable)
164722256b0aSFlorian Fainelli 		reg |= BIT(port);
164822256b0aSFlorian Fainelli 	else
164922256b0aSFlorian Fainelli 		reg &= ~BIT(port);
165022256b0aSFlorian Fainelli 	b53_write16(dev, B53_EEE_PAGE, B53_EEE_EN_CTRL, reg);
165122256b0aSFlorian Fainelli }
165222256b0aSFlorian Fainelli EXPORT_SYMBOL(b53_eee_enable_set);
165322256b0aSFlorian Fainelli 
165422256b0aSFlorian Fainelli 
165522256b0aSFlorian Fainelli /* Returns 0 if EEE was not enabled, or 1 otherwise
165622256b0aSFlorian Fainelli  */
165722256b0aSFlorian Fainelli int b53_eee_init(struct dsa_switch *ds, int port, struct phy_device *phy)
165822256b0aSFlorian Fainelli {
165922256b0aSFlorian Fainelli 	int ret;
166022256b0aSFlorian Fainelli 
166122256b0aSFlorian Fainelli 	ret = phy_init_eee(phy, 0);
166222256b0aSFlorian Fainelli 	if (ret)
166322256b0aSFlorian Fainelli 		return 0;
166422256b0aSFlorian Fainelli 
166522256b0aSFlorian Fainelli 	b53_eee_enable_set(ds, port, true);
166622256b0aSFlorian Fainelli 
166722256b0aSFlorian Fainelli 	return 1;
166822256b0aSFlorian Fainelli }
166922256b0aSFlorian Fainelli EXPORT_SYMBOL(b53_eee_init);
167022256b0aSFlorian Fainelli 
167122256b0aSFlorian Fainelli int b53_get_mac_eee(struct dsa_switch *ds, int port, struct ethtool_eee *e)
167222256b0aSFlorian Fainelli {
167322256b0aSFlorian Fainelli 	struct b53_device *dev = ds->priv;
167422256b0aSFlorian Fainelli 	struct ethtool_eee *p = &dev->ports[port].eee;
167522256b0aSFlorian Fainelli 	u16 reg;
167622256b0aSFlorian Fainelli 
167722256b0aSFlorian Fainelli 	if (is5325(dev) || is5365(dev))
167822256b0aSFlorian Fainelli 		return -EOPNOTSUPP;
167922256b0aSFlorian Fainelli 
168022256b0aSFlorian Fainelli 	b53_read16(dev, B53_EEE_PAGE, B53_EEE_LPI_INDICATE, &reg);
168122256b0aSFlorian Fainelli 	e->eee_enabled = p->eee_enabled;
168222256b0aSFlorian Fainelli 	e->eee_active = !!(reg & BIT(port));
168322256b0aSFlorian Fainelli 
168422256b0aSFlorian Fainelli 	return 0;
168522256b0aSFlorian Fainelli }
168622256b0aSFlorian Fainelli EXPORT_SYMBOL(b53_get_mac_eee);
168722256b0aSFlorian Fainelli 
168822256b0aSFlorian Fainelli int b53_set_mac_eee(struct dsa_switch *ds, int port, struct ethtool_eee *e)
168922256b0aSFlorian Fainelli {
169022256b0aSFlorian Fainelli 	struct b53_device *dev = ds->priv;
169122256b0aSFlorian Fainelli 	struct ethtool_eee *p = &dev->ports[port].eee;
169222256b0aSFlorian Fainelli 
169322256b0aSFlorian Fainelli 	if (is5325(dev) || is5365(dev))
169422256b0aSFlorian Fainelli 		return -EOPNOTSUPP;
169522256b0aSFlorian Fainelli 
169622256b0aSFlorian Fainelli 	p->eee_enabled = e->eee_enabled;
169722256b0aSFlorian Fainelli 	b53_eee_enable_set(ds, port, e->eee_enabled);
169822256b0aSFlorian Fainelli 
169922256b0aSFlorian Fainelli 	return 0;
170022256b0aSFlorian Fainelli }
170122256b0aSFlorian Fainelli EXPORT_SYMBOL(b53_set_mac_eee);
170222256b0aSFlorian Fainelli 
1703a82f67afSFlorian Fainelli static const struct dsa_switch_ops b53_switch_ops = {
17047b314362SAndrew Lunn 	.get_tag_protocol	= b53_get_tag_protocol,
1705967dd82fSFlorian Fainelli 	.setup			= b53_setup,
1706967dd82fSFlorian Fainelli 	.get_strings		= b53_get_strings,
1707967dd82fSFlorian Fainelli 	.get_ethtool_stats	= b53_get_ethtool_stats,
1708967dd82fSFlorian Fainelli 	.get_sset_count		= b53_get_sset_count,
1709c7d28c9dSFlorian Fainelli 	.get_ethtool_phy_stats	= b53_get_ethtool_phy_stats,
1710967dd82fSFlorian Fainelli 	.phy_read		= b53_phy_read16,
1711967dd82fSFlorian Fainelli 	.phy_write		= b53_phy_write16,
1712967dd82fSFlorian Fainelli 	.adjust_link		= b53_adjust_link,
1713967dd82fSFlorian Fainelli 	.port_enable		= b53_enable_port,
1714967dd82fSFlorian Fainelli 	.port_disable		= b53_disable_port,
1715f43a2dbeSFlorian Fainelli 	.get_mac_eee		= b53_get_mac_eee,
1716f43a2dbeSFlorian Fainelli 	.set_mac_eee		= b53_set_mac_eee,
1717ff39c2d6SFlorian Fainelli 	.port_bridge_join	= b53_br_join,
1718ff39c2d6SFlorian Fainelli 	.port_bridge_leave	= b53_br_leave,
1719ff39c2d6SFlorian Fainelli 	.port_stp_state_set	= b53_br_set_stp_state,
1720597698f1SVivien Didelot 	.port_fast_age		= b53_br_fast_age,
1721a2482d2cSFlorian Fainelli 	.port_vlan_filtering	= b53_vlan_filtering,
1722a2482d2cSFlorian Fainelli 	.port_vlan_prepare	= b53_vlan_prepare,
1723a2482d2cSFlorian Fainelli 	.port_vlan_add		= b53_vlan_add,
1724a2482d2cSFlorian Fainelli 	.port_vlan_del		= b53_vlan_del,
17251da6df85SFlorian Fainelli 	.port_fdb_dump		= b53_fdb_dump,
17261da6df85SFlorian Fainelli 	.port_fdb_add		= b53_fdb_add,
17271da6df85SFlorian Fainelli 	.port_fdb_del		= b53_fdb_del,
1728ed3af5fdSFlorian Fainelli 	.port_mirror_add	= b53_mirror_add,
1729ed3af5fdSFlorian Fainelli 	.port_mirror_del	= b53_mirror_del,
1730967dd82fSFlorian Fainelli };
1731967dd82fSFlorian Fainelli 
1732967dd82fSFlorian Fainelli struct b53_chip_data {
1733967dd82fSFlorian Fainelli 	u32 chip_id;
1734967dd82fSFlorian Fainelli 	const char *dev_name;
1735967dd82fSFlorian Fainelli 	u16 vlans;
1736967dd82fSFlorian Fainelli 	u16 enabled_ports;
1737967dd82fSFlorian Fainelli 	u8 cpu_port;
1738967dd82fSFlorian Fainelli 	u8 vta_regs[3];
17391da6df85SFlorian Fainelli 	u8 arl_entries;
1740967dd82fSFlorian Fainelli 	u8 duplex_reg;
1741967dd82fSFlorian Fainelli 	u8 jumbo_pm_reg;
1742967dd82fSFlorian Fainelli 	u8 jumbo_size_reg;
1743967dd82fSFlorian Fainelli };
1744967dd82fSFlorian Fainelli 
1745967dd82fSFlorian Fainelli #define B53_VTA_REGS	\
1746967dd82fSFlorian Fainelli 	{ B53_VT_ACCESS, B53_VT_INDEX, B53_VT_ENTRY }
1747967dd82fSFlorian Fainelli #define B53_VTA_REGS_9798 \
1748967dd82fSFlorian Fainelli 	{ B53_VT_ACCESS_9798, B53_VT_INDEX_9798, B53_VT_ENTRY_9798 }
1749967dd82fSFlorian Fainelli #define B53_VTA_REGS_63XX \
1750967dd82fSFlorian Fainelli 	{ B53_VT_ACCESS_63XX, B53_VT_INDEX_63XX, B53_VT_ENTRY_63XX }
1751967dd82fSFlorian Fainelli 
1752967dd82fSFlorian Fainelli static const struct b53_chip_data b53_switch_chips[] = {
1753967dd82fSFlorian Fainelli 	{
1754967dd82fSFlorian Fainelli 		.chip_id = BCM5325_DEVICE_ID,
1755967dd82fSFlorian Fainelli 		.dev_name = "BCM5325",
1756967dd82fSFlorian Fainelli 		.vlans = 16,
1757967dd82fSFlorian Fainelli 		.enabled_ports = 0x1f,
17581da6df85SFlorian Fainelli 		.arl_entries = 2,
1759967dd82fSFlorian Fainelli 		.cpu_port = B53_CPU_PORT_25,
1760967dd82fSFlorian Fainelli 		.duplex_reg = B53_DUPLEX_STAT_FE,
1761967dd82fSFlorian Fainelli 	},
1762967dd82fSFlorian Fainelli 	{
1763967dd82fSFlorian Fainelli 		.chip_id = BCM5365_DEVICE_ID,
1764967dd82fSFlorian Fainelli 		.dev_name = "BCM5365",
1765967dd82fSFlorian Fainelli 		.vlans = 256,
1766967dd82fSFlorian Fainelli 		.enabled_ports = 0x1f,
17671da6df85SFlorian Fainelli 		.arl_entries = 2,
1768967dd82fSFlorian Fainelli 		.cpu_port = B53_CPU_PORT_25,
1769967dd82fSFlorian Fainelli 		.duplex_reg = B53_DUPLEX_STAT_FE,
1770967dd82fSFlorian Fainelli 	},
1771967dd82fSFlorian Fainelli 	{
1772a95691bcSDamien Thébault 		.chip_id = BCM5389_DEVICE_ID,
1773a95691bcSDamien Thébault 		.dev_name = "BCM5389",
1774a95691bcSDamien Thébault 		.vlans = 4096,
1775a95691bcSDamien Thébault 		.enabled_ports = 0x1f,
1776a95691bcSDamien Thébault 		.arl_entries = 4,
1777a95691bcSDamien Thébault 		.cpu_port = B53_CPU_PORT,
1778a95691bcSDamien Thébault 		.vta_regs = B53_VTA_REGS,
1779a95691bcSDamien Thébault 		.duplex_reg = B53_DUPLEX_STAT_GE,
1780a95691bcSDamien Thébault 		.jumbo_pm_reg = B53_JUMBO_PORT_MASK,
1781a95691bcSDamien Thébault 		.jumbo_size_reg = B53_JUMBO_MAX_SIZE,
1782a95691bcSDamien Thébault 	},
1783a95691bcSDamien Thébault 	{
1784967dd82fSFlorian Fainelli 		.chip_id = BCM5395_DEVICE_ID,
1785967dd82fSFlorian Fainelli 		.dev_name = "BCM5395",
1786967dd82fSFlorian Fainelli 		.vlans = 4096,
1787967dd82fSFlorian Fainelli 		.enabled_ports = 0x1f,
17881da6df85SFlorian Fainelli 		.arl_entries = 4,
1789967dd82fSFlorian Fainelli 		.cpu_port = B53_CPU_PORT,
1790967dd82fSFlorian Fainelli 		.vta_regs = B53_VTA_REGS,
1791967dd82fSFlorian Fainelli 		.duplex_reg = B53_DUPLEX_STAT_GE,
1792967dd82fSFlorian Fainelli 		.jumbo_pm_reg = B53_JUMBO_PORT_MASK,
1793967dd82fSFlorian Fainelli 		.jumbo_size_reg = B53_JUMBO_MAX_SIZE,
1794967dd82fSFlorian Fainelli 	},
1795967dd82fSFlorian Fainelli 	{
1796967dd82fSFlorian Fainelli 		.chip_id = BCM5397_DEVICE_ID,
1797967dd82fSFlorian Fainelli 		.dev_name = "BCM5397",
1798967dd82fSFlorian Fainelli 		.vlans = 4096,
1799967dd82fSFlorian Fainelli 		.enabled_ports = 0x1f,
18001da6df85SFlorian Fainelli 		.arl_entries = 4,
1801967dd82fSFlorian Fainelli 		.cpu_port = B53_CPU_PORT,
1802967dd82fSFlorian Fainelli 		.vta_regs = B53_VTA_REGS_9798,
1803967dd82fSFlorian Fainelli 		.duplex_reg = B53_DUPLEX_STAT_GE,
1804967dd82fSFlorian Fainelli 		.jumbo_pm_reg = B53_JUMBO_PORT_MASK,
1805967dd82fSFlorian Fainelli 		.jumbo_size_reg = B53_JUMBO_MAX_SIZE,
1806967dd82fSFlorian Fainelli 	},
1807967dd82fSFlorian Fainelli 	{
1808967dd82fSFlorian Fainelli 		.chip_id = BCM5398_DEVICE_ID,
1809967dd82fSFlorian Fainelli 		.dev_name = "BCM5398",
1810967dd82fSFlorian Fainelli 		.vlans = 4096,
1811967dd82fSFlorian Fainelli 		.enabled_ports = 0x7f,
18121da6df85SFlorian Fainelli 		.arl_entries = 4,
1813967dd82fSFlorian Fainelli 		.cpu_port = B53_CPU_PORT,
1814967dd82fSFlorian Fainelli 		.vta_regs = B53_VTA_REGS_9798,
1815967dd82fSFlorian Fainelli 		.duplex_reg = B53_DUPLEX_STAT_GE,
1816967dd82fSFlorian Fainelli 		.jumbo_pm_reg = B53_JUMBO_PORT_MASK,
1817967dd82fSFlorian Fainelli 		.jumbo_size_reg = B53_JUMBO_MAX_SIZE,
1818967dd82fSFlorian Fainelli 	},
1819967dd82fSFlorian Fainelli 	{
1820967dd82fSFlorian Fainelli 		.chip_id = BCM53115_DEVICE_ID,
1821967dd82fSFlorian Fainelli 		.dev_name = "BCM53115",
1822967dd82fSFlorian Fainelli 		.vlans = 4096,
1823967dd82fSFlorian Fainelli 		.enabled_ports = 0x1f,
18241da6df85SFlorian Fainelli 		.arl_entries = 4,
1825967dd82fSFlorian Fainelli 		.vta_regs = B53_VTA_REGS,
1826967dd82fSFlorian Fainelli 		.cpu_port = B53_CPU_PORT,
1827967dd82fSFlorian Fainelli 		.duplex_reg = B53_DUPLEX_STAT_GE,
1828967dd82fSFlorian Fainelli 		.jumbo_pm_reg = B53_JUMBO_PORT_MASK,
1829967dd82fSFlorian Fainelli 		.jumbo_size_reg = B53_JUMBO_MAX_SIZE,
1830967dd82fSFlorian Fainelli 	},
1831967dd82fSFlorian Fainelli 	{
1832967dd82fSFlorian Fainelli 		.chip_id = BCM53125_DEVICE_ID,
1833967dd82fSFlorian Fainelli 		.dev_name = "BCM53125",
1834967dd82fSFlorian Fainelli 		.vlans = 4096,
1835967dd82fSFlorian Fainelli 		.enabled_ports = 0xff,
1836be35e8c5SFlorian Fainelli 		.arl_entries = 4,
1837967dd82fSFlorian Fainelli 		.cpu_port = B53_CPU_PORT,
1838967dd82fSFlorian Fainelli 		.vta_regs = B53_VTA_REGS,
1839967dd82fSFlorian Fainelli 		.duplex_reg = B53_DUPLEX_STAT_GE,
1840967dd82fSFlorian Fainelli 		.jumbo_pm_reg = B53_JUMBO_PORT_MASK,
1841967dd82fSFlorian Fainelli 		.jumbo_size_reg = B53_JUMBO_MAX_SIZE,
1842967dd82fSFlorian Fainelli 	},
1843967dd82fSFlorian Fainelli 	{
1844967dd82fSFlorian Fainelli 		.chip_id = BCM53128_DEVICE_ID,
1845967dd82fSFlorian Fainelli 		.dev_name = "BCM53128",
1846967dd82fSFlorian Fainelli 		.vlans = 4096,
1847967dd82fSFlorian Fainelli 		.enabled_ports = 0x1ff,
18481da6df85SFlorian Fainelli 		.arl_entries = 4,
1849967dd82fSFlorian Fainelli 		.cpu_port = B53_CPU_PORT,
1850967dd82fSFlorian Fainelli 		.vta_regs = B53_VTA_REGS,
1851967dd82fSFlorian Fainelli 		.duplex_reg = B53_DUPLEX_STAT_GE,
1852967dd82fSFlorian Fainelli 		.jumbo_pm_reg = B53_JUMBO_PORT_MASK,
1853967dd82fSFlorian Fainelli 		.jumbo_size_reg = B53_JUMBO_MAX_SIZE,
1854967dd82fSFlorian Fainelli 	},
1855967dd82fSFlorian Fainelli 	{
1856967dd82fSFlorian Fainelli 		.chip_id = BCM63XX_DEVICE_ID,
1857967dd82fSFlorian Fainelli 		.dev_name = "BCM63xx",
1858967dd82fSFlorian Fainelli 		.vlans = 4096,
1859967dd82fSFlorian Fainelli 		.enabled_ports = 0, /* pdata must provide them */
18601da6df85SFlorian Fainelli 		.arl_entries = 4,
1861967dd82fSFlorian Fainelli 		.cpu_port = B53_CPU_PORT,
1862967dd82fSFlorian Fainelli 		.vta_regs = B53_VTA_REGS_63XX,
1863967dd82fSFlorian Fainelli 		.duplex_reg = B53_DUPLEX_STAT_63XX,
1864967dd82fSFlorian Fainelli 		.jumbo_pm_reg = B53_JUMBO_PORT_MASK_63XX,
1865967dd82fSFlorian Fainelli 		.jumbo_size_reg = B53_JUMBO_MAX_SIZE_63XX,
1866967dd82fSFlorian Fainelli 	},
1867967dd82fSFlorian Fainelli 	{
1868967dd82fSFlorian Fainelli 		.chip_id = BCM53010_DEVICE_ID,
1869967dd82fSFlorian Fainelli 		.dev_name = "BCM53010",
1870967dd82fSFlorian Fainelli 		.vlans = 4096,
1871967dd82fSFlorian Fainelli 		.enabled_ports = 0x1f,
18721da6df85SFlorian Fainelli 		.arl_entries = 4,
1873967dd82fSFlorian Fainelli 		.cpu_port = B53_CPU_PORT_25, /* TODO: auto detect */
1874967dd82fSFlorian Fainelli 		.vta_regs = B53_VTA_REGS,
1875967dd82fSFlorian Fainelli 		.duplex_reg = B53_DUPLEX_STAT_GE,
1876967dd82fSFlorian Fainelli 		.jumbo_pm_reg = B53_JUMBO_PORT_MASK,
1877967dd82fSFlorian Fainelli 		.jumbo_size_reg = B53_JUMBO_MAX_SIZE,
1878967dd82fSFlorian Fainelli 	},
1879967dd82fSFlorian Fainelli 	{
1880967dd82fSFlorian Fainelli 		.chip_id = BCM53011_DEVICE_ID,
1881967dd82fSFlorian Fainelli 		.dev_name = "BCM53011",
1882967dd82fSFlorian Fainelli 		.vlans = 4096,
1883967dd82fSFlorian Fainelli 		.enabled_ports = 0x1bf,
18841da6df85SFlorian Fainelli 		.arl_entries = 4,
1885967dd82fSFlorian Fainelli 		.cpu_port = B53_CPU_PORT_25, /* TODO: auto detect */
1886967dd82fSFlorian Fainelli 		.vta_regs = B53_VTA_REGS,
1887967dd82fSFlorian Fainelli 		.duplex_reg = B53_DUPLEX_STAT_GE,
1888967dd82fSFlorian Fainelli 		.jumbo_pm_reg = B53_JUMBO_PORT_MASK,
1889967dd82fSFlorian Fainelli 		.jumbo_size_reg = B53_JUMBO_MAX_SIZE,
1890967dd82fSFlorian Fainelli 	},
1891967dd82fSFlorian Fainelli 	{
1892967dd82fSFlorian Fainelli 		.chip_id = BCM53012_DEVICE_ID,
1893967dd82fSFlorian Fainelli 		.dev_name = "BCM53012",
1894967dd82fSFlorian Fainelli 		.vlans = 4096,
1895967dd82fSFlorian Fainelli 		.enabled_ports = 0x1bf,
18961da6df85SFlorian Fainelli 		.arl_entries = 4,
1897967dd82fSFlorian Fainelli 		.cpu_port = B53_CPU_PORT_25, /* TODO: auto detect */
1898967dd82fSFlorian Fainelli 		.vta_regs = B53_VTA_REGS,
1899967dd82fSFlorian Fainelli 		.duplex_reg = B53_DUPLEX_STAT_GE,
1900967dd82fSFlorian Fainelli 		.jumbo_pm_reg = B53_JUMBO_PORT_MASK,
1901967dd82fSFlorian Fainelli 		.jumbo_size_reg = B53_JUMBO_MAX_SIZE,
1902967dd82fSFlorian Fainelli 	},
1903967dd82fSFlorian Fainelli 	{
1904967dd82fSFlorian Fainelli 		.chip_id = BCM53018_DEVICE_ID,
1905967dd82fSFlorian Fainelli 		.dev_name = "BCM53018",
1906967dd82fSFlorian Fainelli 		.vlans = 4096,
1907967dd82fSFlorian Fainelli 		.enabled_ports = 0x1f,
19081da6df85SFlorian Fainelli 		.arl_entries = 4,
1909967dd82fSFlorian Fainelli 		.cpu_port = B53_CPU_PORT_25, /* TODO: auto detect */
1910967dd82fSFlorian Fainelli 		.vta_regs = B53_VTA_REGS,
1911967dd82fSFlorian Fainelli 		.duplex_reg = B53_DUPLEX_STAT_GE,
1912967dd82fSFlorian Fainelli 		.jumbo_pm_reg = B53_JUMBO_PORT_MASK,
1913967dd82fSFlorian Fainelli 		.jumbo_size_reg = B53_JUMBO_MAX_SIZE,
1914967dd82fSFlorian Fainelli 	},
1915967dd82fSFlorian Fainelli 	{
1916967dd82fSFlorian Fainelli 		.chip_id = BCM53019_DEVICE_ID,
1917967dd82fSFlorian Fainelli 		.dev_name = "BCM53019",
1918967dd82fSFlorian Fainelli 		.vlans = 4096,
1919967dd82fSFlorian Fainelli 		.enabled_ports = 0x1f,
19201da6df85SFlorian Fainelli 		.arl_entries = 4,
1921967dd82fSFlorian Fainelli 		.cpu_port = B53_CPU_PORT_25, /* TODO: auto detect */
1922967dd82fSFlorian Fainelli 		.vta_regs = B53_VTA_REGS,
1923967dd82fSFlorian Fainelli 		.duplex_reg = B53_DUPLEX_STAT_GE,
1924967dd82fSFlorian Fainelli 		.jumbo_pm_reg = B53_JUMBO_PORT_MASK,
1925967dd82fSFlorian Fainelli 		.jumbo_size_reg = B53_JUMBO_MAX_SIZE,
1926967dd82fSFlorian Fainelli 	},
1927991a36bbSFlorian Fainelli 	{
1928991a36bbSFlorian Fainelli 		.chip_id = BCM58XX_DEVICE_ID,
1929991a36bbSFlorian Fainelli 		.dev_name = "BCM585xx/586xx/88312",
1930991a36bbSFlorian Fainelli 		.vlans	= 4096,
1931991a36bbSFlorian Fainelli 		.enabled_ports = 0x1ff,
1932991a36bbSFlorian Fainelli 		.arl_entries = 4,
1933bfcda65cSFlorian Fainelli 		.cpu_port = B53_CPU_PORT,
1934991a36bbSFlorian Fainelli 		.vta_regs = B53_VTA_REGS,
1935991a36bbSFlorian Fainelli 		.duplex_reg = B53_DUPLEX_STAT_GE,
1936991a36bbSFlorian Fainelli 		.jumbo_pm_reg = B53_JUMBO_PORT_MASK,
1937991a36bbSFlorian Fainelli 		.jumbo_size_reg = B53_JUMBO_MAX_SIZE,
1938991a36bbSFlorian Fainelli 	},
1939130401d9SFlorian Fainelli 	{
19405040cc99SArun Parameswaran 		.chip_id = BCM583XX_DEVICE_ID,
19415040cc99SArun Parameswaran 		.dev_name = "BCM583xx/11360",
19425040cc99SArun Parameswaran 		.vlans = 4096,
19435040cc99SArun Parameswaran 		.enabled_ports = 0x103,
19445040cc99SArun Parameswaran 		.arl_entries = 4,
19455040cc99SArun Parameswaran 		.cpu_port = B53_CPU_PORT,
19465040cc99SArun Parameswaran 		.vta_regs = B53_VTA_REGS,
19475040cc99SArun Parameswaran 		.duplex_reg = B53_DUPLEX_STAT_GE,
19485040cc99SArun Parameswaran 		.jumbo_pm_reg = B53_JUMBO_PORT_MASK,
19495040cc99SArun Parameswaran 		.jumbo_size_reg = B53_JUMBO_MAX_SIZE,
19505040cc99SArun Parameswaran 	},
19515040cc99SArun Parameswaran 	{
1952130401d9SFlorian Fainelli 		.chip_id = BCM7445_DEVICE_ID,
1953130401d9SFlorian Fainelli 		.dev_name = "BCM7445",
1954130401d9SFlorian Fainelli 		.vlans	= 4096,
1955130401d9SFlorian Fainelli 		.enabled_ports = 0x1ff,
1956130401d9SFlorian Fainelli 		.arl_entries = 4,
1957130401d9SFlorian Fainelli 		.cpu_port = B53_CPU_PORT,
1958130401d9SFlorian Fainelli 		.vta_regs = B53_VTA_REGS,
1959130401d9SFlorian Fainelli 		.duplex_reg = B53_DUPLEX_STAT_GE,
1960130401d9SFlorian Fainelli 		.jumbo_pm_reg = B53_JUMBO_PORT_MASK,
1961130401d9SFlorian Fainelli 		.jumbo_size_reg = B53_JUMBO_MAX_SIZE,
1962130401d9SFlorian Fainelli 	},
19630fe99338SFlorian Fainelli 	{
19640fe99338SFlorian Fainelli 		.chip_id = BCM7278_DEVICE_ID,
19650fe99338SFlorian Fainelli 		.dev_name = "BCM7278",
19660fe99338SFlorian Fainelli 		.vlans = 4096,
19670fe99338SFlorian Fainelli 		.enabled_ports = 0x1ff,
19680fe99338SFlorian Fainelli 		.arl_entries= 4,
19690fe99338SFlorian Fainelli 		.cpu_port = B53_CPU_PORT,
19700fe99338SFlorian Fainelli 		.vta_regs = B53_VTA_REGS,
19710fe99338SFlorian Fainelli 		.duplex_reg = B53_DUPLEX_STAT_GE,
19720fe99338SFlorian Fainelli 		.jumbo_pm_reg = B53_JUMBO_PORT_MASK,
19730fe99338SFlorian Fainelli 		.jumbo_size_reg = B53_JUMBO_MAX_SIZE,
19740fe99338SFlorian Fainelli 	},
1975967dd82fSFlorian Fainelli };
1976967dd82fSFlorian Fainelli 
1977967dd82fSFlorian Fainelli static int b53_switch_init(struct b53_device *dev)
1978967dd82fSFlorian Fainelli {
1979967dd82fSFlorian Fainelli 	unsigned int i;
1980967dd82fSFlorian Fainelli 	int ret;
1981967dd82fSFlorian Fainelli 
1982967dd82fSFlorian Fainelli 	for (i = 0; i < ARRAY_SIZE(b53_switch_chips); i++) {
1983967dd82fSFlorian Fainelli 		const struct b53_chip_data *chip = &b53_switch_chips[i];
1984967dd82fSFlorian Fainelli 
1985967dd82fSFlorian Fainelli 		if (chip->chip_id == dev->chip_id) {
1986967dd82fSFlorian Fainelli 			if (!dev->enabled_ports)
1987967dd82fSFlorian Fainelli 				dev->enabled_ports = chip->enabled_ports;
1988967dd82fSFlorian Fainelli 			dev->name = chip->dev_name;
1989967dd82fSFlorian Fainelli 			dev->duplex_reg = chip->duplex_reg;
1990967dd82fSFlorian Fainelli 			dev->vta_regs[0] = chip->vta_regs[0];
1991967dd82fSFlorian Fainelli 			dev->vta_regs[1] = chip->vta_regs[1];
1992967dd82fSFlorian Fainelli 			dev->vta_regs[2] = chip->vta_regs[2];
1993967dd82fSFlorian Fainelli 			dev->jumbo_pm_reg = chip->jumbo_pm_reg;
1994967dd82fSFlorian Fainelli 			dev->cpu_port = chip->cpu_port;
1995967dd82fSFlorian Fainelli 			dev->num_vlans = chip->vlans;
19961da6df85SFlorian Fainelli 			dev->num_arl_entries = chip->arl_entries;
1997967dd82fSFlorian Fainelli 			break;
1998967dd82fSFlorian Fainelli 		}
1999967dd82fSFlorian Fainelli 	}
2000967dd82fSFlorian Fainelli 
2001967dd82fSFlorian Fainelli 	/* check which BCM5325x version we have */
2002967dd82fSFlorian Fainelli 	if (is5325(dev)) {
2003967dd82fSFlorian Fainelli 		u8 vc4;
2004967dd82fSFlorian Fainelli 
2005967dd82fSFlorian Fainelli 		b53_read8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL4_25, &vc4);
2006967dd82fSFlorian Fainelli 
2007967dd82fSFlorian Fainelli 		/* check reserved bits */
2008967dd82fSFlorian Fainelli 		switch (vc4 & 3) {
2009967dd82fSFlorian Fainelli 		case 1:
2010967dd82fSFlorian Fainelli 			/* BCM5325E */
2011967dd82fSFlorian Fainelli 			break;
2012967dd82fSFlorian Fainelli 		case 3:
2013967dd82fSFlorian Fainelli 			/* BCM5325F - do not use port 4 */
2014967dd82fSFlorian Fainelli 			dev->enabled_ports &= ~BIT(4);
2015967dd82fSFlorian Fainelli 			break;
2016967dd82fSFlorian Fainelli 		default:
2017967dd82fSFlorian Fainelli /* On the BCM47XX SoCs this is the supported internal switch.*/
2018967dd82fSFlorian Fainelli #ifndef CONFIG_BCM47XX
2019967dd82fSFlorian Fainelli 			/* BCM5325M */
2020967dd82fSFlorian Fainelli 			return -EINVAL;
2021967dd82fSFlorian Fainelli #else
2022967dd82fSFlorian Fainelli 			break;
2023967dd82fSFlorian Fainelli #endif
2024967dd82fSFlorian Fainelli 		}
2025967dd82fSFlorian Fainelli 	} else if (dev->chip_id == BCM53115_DEVICE_ID) {
2026967dd82fSFlorian Fainelli 		u64 strap_value;
2027967dd82fSFlorian Fainelli 
2028967dd82fSFlorian Fainelli 		b53_read48(dev, B53_STAT_PAGE, B53_STRAP_VALUE, &strap_value);
2029967dd82fSFlorian Fainelli 		/* use second IMP port if GMII is enabled */
2030967dd82fSFlorian Fainelli 		if (strap_value & SV_GMII_CTRL_115)
2031967dd82fSFlorian Fainelli 			dev->cpu_port = 5;
2032967dd82fSFlorian Fainelli 	}
2033967dd82fSFlorian Fainelli 
2034967dd82fSFlorian Fainelli 	/* cpu port is always last */
2035967dd82fSFlorian Fainelli 	dev->num_ports = dev->cpu_port + 1;
2036967dd82fSFlorian Fainelli 	dev->enabled_ports |= BIT(dev->cpu_port);
2037967dd82fSFlorian Fainelli 
2038c7d28c9dSFlorian Fainelli 	/* Include non standard CPU port built-in PHYs to be probed */
2039c7d28c9dSFlorian Fainelli 	if (is539x(dev) || is531x5(dev)) {
2040c7d28c9dSFlorian Fainelli 		for (i = 0; i < dev->num_ports; i++) {
2041c7d28c9dSFlorian Fainelli 			if (!(dev->ds->phys_mii_mask & BIT(i)) &&
2042c7d28c9dSFlorian Fainelli 			    !b53_possible_cpu_port(dev->ds, i))
2043c7d28c9dSFlorian Fainelli 				dev->ds->phys_mii_mask |= BIT(i);
2044c7d28c9dSFlorian Fainelli 		}
2045c7d28c9dSFlorian Fainelli 	}
2046c7d28c9dSFlorian Fainelli 
2047a86854d0SKees Cook 	dev->ports = devm_kcalloc(dev->dev,
2048a86854d0SKees Cook 				  dev->num_ports, sizeof(struct b53_port),
2049967dd82fSFlorian Fainelli 				  GFP_KERNEL);
2050967dd82fSFlorian Fainelli 	if (!dev->ports)
2051967dd82fSFlorian Fainelli 		return -ENOMEM;
2052967dd82fSFlorian Fainelli 
2053a86854d0SKees Cook 	dev->vlans = devm_kcalloc(dev->dev,
2054a86854d0SKees Cook 				  dev->num_vlans, sizeof(struct b53_vlan),
2055a2482d2cSFlorian Fainelli 				  GFP_KERNEL);
2056a2482d2cSFlorian Fainelli 	if (!dev->vlans)
2057a2482d2cSFlorian Fainelli 		return -ENOMEM;
2058a2482d2cSFlorian Fainelli 
2059967dd82fSFlorian Fainelli 	dev->reset_gpio = b53_switch_get_reset_gpio(dev);
2060967dd82fSFlorian Fainelli 	if (dev->reset_gpio >= 0) {
2061967dd82fSFlorian Fainelli 		ret = devm_gpio_request_one(dev->dev, dev->reset_gpio,
2062967dd82fSFlorian Fainelli 					    GPIOF_OUT_INIT_HIGH, "robo_reset");
2063967dd82fSFlorian Fainelli 		if (ret)
2064967dd82fSFlorian Fainelli 			return ret;
2065967dd82fSFlorian Fainelli 	}
2066967dd82fSFlorian Fainelli 
2067967dd82fSFlorian Fainelli 	return 0;
2068967dd82fSFlorian Fainelli }
2069967dd82fSFlorian Fainelli 
20700dff88d3SJulia Lawall struct b53_device *b53_switch_alloc(struct device *base,
20710dff88d3SJulia Lawall 				    const struct b53_io_ops *ops,
2072967dd82fSFlorian Fainelli 				    void *priv)
2073967dd82fSFlorian Fainelli {
2074967dd82fSFlorian Fainelli 	struct dsa_switch *ds;
2075967dd82fSFlorian Fainelli 	struct b53_device *dev;
2076967dd82fSFlorian Fainelli 
2077a0c02161SVivien Didelot 	ds = dsa_switch_alloc(base, DSA_MAX_PORTS);
2078967dd82fSFlorian Fainelli 	if (!ds)
2079967dd82fSFlorian Fainelli 		return NULL;
2080967dd82fSFlorian Fainelli 
2081a0c02161SVivien Didelot 	dev = devm_kzalloc(base, sizeof(*dev), GFP_KERNEL);
2082a0c02161SVivien Didelot 	if (!dev)
2083a0c02161SVivien Didelot 		return NULL;
2084967dd82fSFlorian Fainelli 
2085967dd82fSFlorian Fainelli 	ds->priv = dev;
2086967dd82fSFlorian Fainelli 	dev->dev = base;
2087967dd82fSFlorian Fainelli 
2088967dd82fSFlorian Fainelli 	dev->ds = ds;
2089967dd82fSFlorian Fainelli 	dev->priv = priv;
2090967dd82fSFlorian Fainelli 	dev->ops = ops;
2091485ebd61SFlorian Fainelli 	ds->ops = &b53_switch_ops;
2092967dd82fSFlorian Fainelli 	mutex_init(&dev->reg_mutex);
2093967dd82fSFlorian Fainelli 	mutex_init(&dev->stats_mutex);
2094967dd82fSFlorian Fainelli 
2095967dd82fSFlorian Fainelli 	return dev;
2096967dd82fSFlorian Fainelli }
2097967dd82fSFlorian Fainelli EXPORT_SYMBOL(b53_switch_alloc);
2098967dd82fSFlorian Fainelli 
2099967dd82fSFlorian Fainelli int b53_switch_detect(struct b53_device *dev)
2100967dd82fSFlorian Fainelli {
2101967dd82fSFlorian Fainelli 	u32 id32;
2102967dd82fSFlorian Fainelli 	u16 tmp;
2103967dd82fSFlorian Fainelli 	u8 id8;
2104967dd82fSFlorian Fainelli 	int ret;
2105967dd82fSFlorian Fainelli 
2106967dd82fSFlorian Fainelli 	ret = b53_read8(dev, B53_MGMT_PAGE, B53_DEVICE_ID, &id8);
2107967dd82fSFlorian Fainelli 	if (ret)
2108967dd82fSFlorian Fainelli 		return ret;
2109967dd82fSFlorian Fainelli 
2110967dd82fSFlorian Fainelli 	switch (id8) {
2111967dd82fSFlorian Fainelli 	case 0:
2112967dd82fSFlorian Fainelli 		/* BCM5325 and BCM5365 do not have this register so reads
2113967dd82fSFlorian Fainelli 		 * return 0. But the read operation did succeed, so assume this
2114967dd82fSFlorian Fainelli 		 * is one of them.
2115967dd82fSFlorian Fainelli 		 *
2116967dd82fSFlorian Fainelli 		 * Next check if we can write to the 5325's VTA register; for
2117967dd82fSFlorian Fainelli 		 * 5365 it is read only.
2118967dd82fSFlorian Fainelli 		 */
2119967dd82fSFlorian Fainelli 		b53_write16(dev, B53_VLAN_PAGE, B53_VLAN_TABLE_ACCESS_25, 0xf);
2120967dd82fSFlorian Fainelli 		b53_read16(dev, B53_VLAN_PAGE, B53_VLAN_TABLE_ACCESS_25, &tmp);
2121967dd82fSFlorian Fainelli 
2122967dd82fSFlorian Fainelli 		if (tmp == 0xf)
2123967dd82fSFlorian Fainelli 			dev->chip_id = BCM5325_DEVICE_ID;
2124967dd82fSFlorian Fainelli 		else
2125967dd82fSFlorian Fainelli 			dev->chip_id = BCM5365_DEVICE_ID;
2126967dd82fSFlorian Fainelli 		break;
2127a95691bcSDamien Thébault 	case BCM5389_DEVICE_ID:
2128967dd82fSFlorian Fainelli 	case BCM5395_DEVICE_ID:
2129967dd82fSFlorian Fainelli 	case BCM5397_DEVICE_ID:
2130967dd82fSFlorian Fainelli 	case BCM5398_DEVICE_ID:
2131967dd82fSFlorian Fainelli 		dev->chip_id = id8;
2132967dd82fSFlorian Fainelli 		break;
2133967dd82fSFlorian Fainelli 	default:
2134967dd82fSFlorian Fainelli 		ret = b53_read32(dev, B53_MGMT_PAGE, B53_DEVICE_ID, &id32);
2135967dd82fSFlorian Fainelli 		if (ret)
2136967dd82fSFlorian Fainelli 			return ret;
2137967dd82fSFlorian Fainelli 
2138967dd82fSFlorian Fainelli 		switch (id32) {
2139967dd82fSFlorian Fainelli 		case BCM53115_DEVICE_ID:
2140967dd82fSFlorian Fainelli 		case BCM53125_DEVICE_ID:
2141967dd82fSFlorian Fainelli 		case BCM53128_DEVICE_ID:
2142967dd82fSFlorian Fainelli 		case BCM53010_DEVICE_ID:
2143967dd82fSFlorian Fainelli 		case BCM53011_DEVICE_ID:
2144967dd82fSFlorian Fainelli 		case BCM53012_DEVICE_ID:
2145967dd82fSFlorian Fainelli 		case BCM53018_DEVICE_ID:
2146967dd82fSFlorian Fainelli 		case BCM53019_DEVICE_ID:
2147967dd82fSFlorian Fainelli 			dev->chip_id = id32;
2148967dd82fSFlorian Fainelli 			break;
2149967dd82fSFlorian Fainelli 		default:
2150967dd82fSFlorian Fainelli 			pr_err("unsupported switch detected (BCM53%02x/BCM%x)\n",
2151967dd82fSFlorian Fainelli 			       id8, id32);
2152967dd82fSFlorian Fainelli 			return -ENODEV;
2153967dd82fSFlorian Fainelli 		}
2154967dd82fSFlorian Fainelli 	}
2155967dd82fSFlorian Fainelli 
2156967dd82fSFlorian Fainelli 	if (dev->chip_id == BCM5325_DEVICE_ID)
2157967dd82fSFlorian Fainelli 		return b53_read8(dev, B53_STAT_PAGE, B53_REV_ID_25,
2158967dd82fSFlorian Fainelli 				 &dev->core_rev);
2159967dd82fSFlorian Fainelli 	else
2160967dd82fSFlorian Fainelli 		return b53_read8(dev, B53_MGMT_PAGE, B53_REV_ID,
2161967dd82fSFlorian Fainelli 				 &dev->core_rev);
2162967dd82fSFlorian Fainelli }
2163967dd82fSFlorian Fainelli EXPORT_SYMBOL(b53_switch_detect);
2164967dd82fSFlorian Fainelli 
2165967dd82fSFlorian Fainelli int b53_switch_register(struct b53_device *dev)
2166967dd82fSFlorian Fainelli {
2167967dd82fSFlorian Fainelli 	int ret;
2168967dd82fSFlorian Fainelli 
2169967dd82fSFlorian Fainelli 	if (dev->pdata) {
2170967dd82fSFlorian Fainelli 		dev->chip_id = dev->pdata->chip_id;
2171967dd82fSFlorian Fainelli 		dev->enabled_ports = dev->pdata->enabled_ports;
2172967dd82fSFlorian Fainelli 	}
2173967dd82fSFlorian Fainelli 
2174967dd82fSFlorian Fainelli 	if (!dev->chip_id && b53_switch_detect(dev))
2175967dd82fSFlorian Fainelli 		return -EINVAL;
2176967dd82fSFlorian Fainelli 
2177967dd82fSFlorian Fainelli 	ret = b53_switch_init(dev);
2178967dd82fSFlorian Fainelli 	if (ret)
2179967dd82fSFlorian Fainelli 		return ret;
2180967dd82fSFlorian Fainelli 
2181967dd82fSFlorian Fainelli 	pr_info("found switch: %s, rev %i\n", dev->name, dev->core_rev);
2182967dd82fSFlorian Fainelli 
218323c9ee49SVivien Didelot 	return dsa_register_switch(dev->ds);
2184967dd82fSFlorian Fainelli }
2185967dd82fSFlorian Fainelli EXPORT_SYMBOL(b53_switch_register);
2186967dd82fSFlorian Fainelli 
2187967dd82fSFlorian Fainelli MODULE_AUTHOR("Jonas Gorski <jogo@openwrt.org>");
2188967dd82fSFlorian Fainelli MODULE_DESCRIPTION("B53 switch library");
2189967dd82fSFlorian Fainelli MODULE_LICENSE("Dual BSD/GPL");
2190