xref: /openbmc/linux/drivers/net/dsa/b53/b53_common.c (revision 74be4babe72fd1ed1bba6b52d0bdc0d1e13f7af8)
1967dd82fSFlorian Fainelli /*
2967dd82fSFlorian Fainelli  * B53 switch driver main logic
3967dd82fSFlorian Fainelli  *
4967dd82fSFlorian Fainelli  * Copyright (C) 2011-2013 Jonas Gorski <jogo@openwrt.org>
5967dd82fSFlorian Fainelli  * Copyright (C) 2016 Florian Fainelli <f.fainelli@gmail.com>
6967dd82fSFlorian Fainelli  *
7967dd82fSFlorian Fainelli  * Permission to use, copy, modify, and/or distribute this software for any
8967dd82fSFlorian Fainelli  * purpose with or without fee is hereby granted, provided that the above
9967dd82fSFlorian Fainelli  * copyright notice and this permission notice appear in all copies.
10967dd82fSFlorian Fainelli  *
11967dd82fSFlorian Fainelli  * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
12967dd82fSFlorian Fainelli  * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
13967dd82fSFlorian Fainelli  * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
14967dd82fSFlorian Fainelli  * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
15967dd82fSFlorian Fainelli  * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
16967dd82fSFlorian Fainelli  * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
17967dd82fSFlorian Fainelli  * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
18967dd82fSFlorian Fainelli  */
19967dd82fSFlorian Fainelli 
20967dd82fSFlorian Fainelli #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
21967dd82fSFlorian Fainelli 
22967dd82fSFlorian Fainelli #include <linux/delay.h>
23967dd82fSFlorian Fainelli #include <linux/export.h>
24967dd82fSFlorian Fainelli #include <linux/gpio.h>
25967dd82fSFlorian Fainelli #include <linux/kernel.h>
26967dd82fSFlorian Fainelli #include <linux/module.h>
27967dd82fSFlorian Fainelli #include <linux/platform_data/b53.h>
28967dd82fSFlorian Fainelli #include <linux/phy.h>
295e004460SFlorian Fainelli #include <linux/phylink.h>
301da6df85SFlorian Fainelli #include <linux/etherdevice.h>
31ff39c2d6SFlorian Fainelli #include <linux/if_bridge.h>
32967dd82fSFlorian Fainelli #include <net/dsa.h>
33967dd82fSFlorian Fainelli 
34967dd82fSFlorian Fainelli #include "b53_regs.h"
35967dd82fSFlorian Fainelli #include "b53_priv.h"
36967dd82fSFlorian Fainelli 
37967dd82fSFlorian Fainelli struct b53_mib_desc {
38967dd82fSFlorian Fainelli 	u8 size;
39967dd82fSFlorian Fainelli 	u8 offset;
40967dd82fSFlorian Fainelli 	const char *name;
41967dd82fSFlorian Fainelli };
42967dd82fSFlorian Fainelli 
43967dd82fSFlorian Fainelli /* BCM5365 MIB counters */
44967dd82fSFlorian Fainelli static const struct b53_mib_desc b53_mibs_65[] = {
45967dd82fSFlorian Fainelli 	{ 8, 0x00, "TxOctets" },
46967dd82fSFlorian Fainelli 	{ 4, 0x08, "TxDropPkts" },
47967dd82fSFlorian Fainelli 	{ 4, 0x10, "TxBroadcastPkts" },
48967dd82fSFlorian Fainelli 	{ 4, 0x14, "TxMulticastPkts" },
49967dd82fSFlorian Fainelli 	{ 4, 0x18, "TxUnicastPkts" },
50967dd82fSFlorian Fainelli 	{ 4, 0x1c, "TxCollisions" },
51967dd82fSFlorian Fainelli 	{ 4, 0x20, "TxSingleCollision" },
52967dd82fSFlorian Fainelli 	{ 4, 0x24, "TxMultipleCollision" },
53967dd82fSFlorian Fainelli 	{ 4, 0x28, "TxDeferredTransmit" },
54967dd82fSFlorian Fainelli 	{ 4, 0x2c, "TxLateCollision" },
55967dd82fSFlorian Fainelli 	{ 4, 0x30, "TxExcessiveCollision" },
56967dd82fSFlorian Fainelli 	{ 4, 0x38, "TxPausePkts" },
57967dd82fSFlorian Fainelli 	{ 8, 0x44, "RxOctets" },
58967dd82fSFlorian Fainelli 	{ 4, 0x4c, "RxUndersizePkts" },
59967dd82fSFlorian Fainelli 	{ 4, 0x50, "RxPausePkts" },
60967dd82fSFlorian Fainelli 	{ 4, 0x54, "Pkts64Octets" },
61967dd82fSFlorian Fainelli 	{ 4, 0x58, "Pkts65to127Octets" },
62967dd82fSFlorian Fainelli 	{ 4, 0x5c, "Pkts128to255Octets" },
63967dd82fSFlorian Fainelli 	{ 4, 0x60, "Pkts256to511Octets" },
64967dd82fSFlorian Fainelli 	{ 4, 0x64, "Pkts512to1023Octets" },
65967dd82fSFlorian Fainelli 	{ 4, 0x68, "Pkts1024to1522Octets" },
66967dd82fSFlorian Fainelli 	{ 4, 0x6c, "RxOversizePkts" },
67967dd82fSFlorian Fainelli 	{ 4, 0x70, "RxJabbers" },
68967dd82fSFlorian Fainelli 	{ 4, 0x74, "RxAlignmentErrors" },
69967dd82fSFlorian Fainelli 	{ 4, 0x78, "RxFCSErrors" },
70967dd82fSFlorian Fainelli 	{ 8, 0x7c, "RxGoodOctets" },
71967dd82fSFlorian Fainelli 	{ 4, 0x84, "RxDropPkts" },
72967dd82fSFlorian Fainelli 	{ 4, 0x88, "RxUnicastPkts" },
73967dd82fSFlorian Fainelli 	{ 4, 0x8c, "RxMulticastPkts" },
74967dd82fSFlorian Fainelli 	{ 4, 0x90, "RxBroadcastPkts" },
75967dd82fSFlorian Fainelli 	{ 4, 0x94, "RxSAChanges" },
76967dd82fSFlorian Fainelli 	{ 4, 0x98, "RxFragments" },
77967dd82fSFlorian Fainelli };
78967dd82fSFlorian Fainelli 
79967dd82fSFlorian Fainelli #define B53_MIBS_65_SIZE	ARRAY_SIZE(b53_mibs_65)
80967dd82fSFlorian Fainelli 
81967dd82fSFlorian Fainelli /* BCM63xx MIB counters */
82967dd82fSFlorian Fainelli static const struct b53_mib_desc b53_mibs_63xx[] = {
83967dd82fSFlorian Fainelli 	{ 8, 0x00, "TxOctets" },
84967dd82fSFlorian Fainelli 	{ 4, 0x08, "TxDropPkts" },
85967dd82fSFlorian Fainelli 	{ 4, 0x0c, "TxQoSPkts" },
86967dd82fSFlorian Fainelli 	{ 4, 0x10, "TxBroadcastPkts" },
87967dd82fSFlorian Fainelli 	{ 4, 0x14, "TxMulticastPkts" },
88967dd82fSFlorian Fainelli 	{ 4, 0x18, "TxUnicastPkts" },
89967dd82fSFlorian Fainelli 	{ 4, 0x1c, "TxCollisions" },
90967dd82fSFlorian Fainelli 	{ 4, 0x20, "TxSingleCollision" },
91967dd82fSFlorian Fainelli 	{ 4, 0x24, "TxMultipleCollision" },
92967dd82fSFlorian Fainelli 	{ 4, 0x28, "TxDeferredTransmit" },
93967dd82fSFlorian Fainelli 	{ 4, 0x2c, "TxLateCollision" },
94967dd82fSFlorian Fainelli 	{ 4, 0x30, "TxExcessiveCollision" },
95967dd82fSFlorian Fainelli 	{ 4, 0x38, "TxPausePkts" },
96967dd82fSFlorian Fainelli 	{ 8, 0x3c, "TxQoSOctets" },
97967dd82fSFlorian Fainelli 	{ 8, 0x44, "RxOctets" },
98967dd82fSFlorian Fainelli 	{ 4, 0x4c, "RxUndersizePkts" },
99967dd82fSFlorian Fainelli 	{ 4, 0x50, "RxPausePkts" },
100967dd82fSFlorian Fainelli 	{ 4, 0x54, "Pkts64Octets" },
101967dd82fSFlorian Fainelli 	{ 4, 0x58, "Pkts65to127Octets" },
102967dd82fSFlorian Fainelli 	{ 4, 0x5c, "Pkts128to255Octets" },
103967dd82fSFlorian Fainelli 	{ 4, 0x60, "Pkts256to511Octets" },
104967dd82fSFlorian Fainelli 	{ 4, 0x64, "Pkts512to1023Octets" },
105967dd82fSFlorian Fainelli 	{ 4, 0x68, "Pkts1024to1522Octets" },
106967dd82fSFlorian Fainelli 	{ 4, 0x6c, "RxOversizePkts" },
107967dd82fSFlorian Fainelli 	{ 4, 0x70, "RxJabbers" },
108967dd82fSFlorian Fainelli 	{ 4, 0x74, "RxAlignmentErrors" },
109967dd82fSFlorian Fainelli 	{ 4, 0x78, "RxFCSErrors" },
110967dd82fSFlorian Fainelli 	{ 8, 0x7c, "RxGoodOctets" },
111967dd82fSFlorian Fainelli 	{ 4, 0x84, "RxDropPkts" },
112967dd82fSFlorian Fainelli 	{ 4, 0x88, "RxUnicastPkts" },
113967dd82fSFlorian Fainelli 	{ 4, 0x8c, "RxMulticastPkts" },
114967dd82fSFlorian Fainelli 	{ 4, 0x90, "RxBroadcastPkts" },
115967dd82fSFlorian Fainelli 	{ 4, 0x94, "RxSAChanges" },
116967dd82fSFlorian Fainelli 	{ 4, 0x98, "RxFragments" },
117967dd82fSFlorian Fainelli 	{ 4, 0xa0, "RxSymbolErrors" },
118967dd82fSFlorian Fainelli 	{ 4, 0xa4, "RxQoSPkts" },
119967dd82fSFlorian Fainelli 	{ 8, 0xa8, "RxQoSOctets" },
120967dd82fSFlorian Fainelli 	{ 4, 0xb0, "Pkts1523to2047Octets" },
121967dd82fSFlorian Fainelli 	{ 4, 0xb4, "Pkts2048to4095Octets" },
122967dd82fSFlorian Fainelli 	{ 4, 0xb8, "Pkts4096to8191Octets" },
123967dd82fSFlorian Fainelli 	{ 4, 0xbc, "Pkts8192to9728Octets" },
124967dd82fSFlorian Fainelli 	{ 4, 0xc0, "RxDiscarded" },
125967dd82fSFlorian Fainelli };
126967dd82fSFlorian Fainelli 
127967dd82fSFlorian Fainelli #define B53_MIBS_63XX_SIZE	ARRAY_SIZE(b53_mibs_63xx)
128967dd82fSFlorian Fainelli 
129967dd82fSFlorian Fainelli /* MIB counters */
130967dd82fSFlorian Fainelli static const struct b53_mib_desc b53_mibs[] = {
131967dd82fSFlorian Fainelli 	{ 8, 0x00, "TxOctets" },
132967dd82fSFlorian Fainelli 	{ 4, 0x08, "TxDropPkts" },
133967dd82fSFlorian Fainelli 	{ 4, 0x10, "TxBroadcastPkts" },
134967dd82fSFlorian Fainelli 	{ 4, 0x14, "TxMulticastPkts" },
135967dd82fSFlorian Fainelli 	{ 4, 0x18, "TxUnicastPkts" },
136967dd82fSFlorian Fainelli 	{ 4, 0x1c, "TxCollisions" },
137967dd82fSFlorian Fainelli 	{ 4, 0x20, "TxSingleCollision" },
138967dd82fSFlorian Fainelli 	{ 4, 0x24, "TxMultipleCollision" },
139967dd82fSFlorian Fainelli 	{ 4, 0x28, "TxDeferredTransmit" },
140967dd82fSFlorian Fainelli 	{ 4, 0x2c, "TxLateCollision" },
141967dd82fSFlorian Fainelli 	{ 4, 0x30, "TxExcessiveCollision" },
142967dd82fSFlorian Fainelli 	{ 4, 0x38, "TxPausePkts" },
143967dd82fSFlorian Fainelli 	{ 8, 0x50, "RxOctets" },
144967dd82fSFlorian Fainelli 	{ 4, 0x58, "RxUndersizePkts" },
145967dd82fSFlorian Fainelli 	{ 4, 0x5c, "RxPausePkts" },
146967dd82fSFlorian Fainelli 	{ 4, 0x60, "Pkts64Octets" },
147967dd82fSFlorian Fainelli 	{ 4, 0x64, "Pkts65to127Octets" },
148967dd82fSFlorian Fainelli 	{ 4, 0x68, "Pkts128to255Octets" },
149967dd82fSFlorian Fainelli 	{ 4, 0x6c, "Pkts256to511Octets" },
150967dd82fSFlorian Fainelli 	{ 4, 0x70, "Pkts512to1023Octets" },
151967dd82fSFlorian Fainelli 	{ 4, 0x74, "Pkts1024to1522Octets" },
152967dd82fSFlorian Fainelli 	{ 4, 0x78, "RxOversizePkts" },
153967dd82fSFlorian Fainelli 	{ 4, 0x7c, "RxJabbers" },
154967dd82fSFlorian Fainelli 	{ 4, 0x80, "RxAlignmentErrors" },
155967dd82fSFlorian Fainelli 	{ 4, 0x84, "RxFCSErrors" },
156967dd82fSFlorian Fainelli 	{ 8, 0x88, "RxGoodOctets" },
157967dd82fSFlorian Fainelli 	{ 4, 0x90, "RxDropPkts" },
158967dd82fSFlorian Fainelli 	{ 4, 0x94, "RxUnicastPkts" },
159967dd82fSFlorian Fainelli 	{ 4, 0x98, "RxMulticastPkts" },
160967dd82fSFlorian Fainelli 	{ 4, 0x9c, "RxBroadcastPkts" },
161967dd82fSFlorian Fainelli 	{ 4, 0xa0, "RxSAChanges" },
162967dd82fSFlorian Fainelli 	{ 4, 0xa4, "RxFragments" },
163967dd82fSFlorian Fainelli 	{ 4, 0xa8, "RxJumboPkts" },
164967dd82fSFlorian Fainelli 	{ 4, 0xac, "RxSymbolErrors" },
165967dd82fSFlorian Fainelli 	{ 4, 0xc0, "RxDiscarded" },
166967dd82fSFlorian Fainelli };
167967dd82fSFlorian Fainelli 
168967dd82fSFlorian Fainelli #define B53_MIBS_SIZE	ARRAY_SIZE(b53_mibs)
169967dd82fSFlorian Fainelli 
170bde5d132SFlorian Fainelli static const struct b53_mib_desc b53_mibs_58xx[] = {
171bde5d132SFlorian Fainelli 	{ 8, 0x00, "TxOctets" },
172bde5d132SFlorian Fainelli 	{ 4, 0x08, "TxDropPkts" },
173bde5d132SFlorian Fainelli 	{ 4, 0x0c, "TxQPKTQ0" },
174bde5d132SFlorian Fainelli 	{ 4, 0x10, "TxBroadcastPkts" },
175bde5d132SFlorian Fainelli 	{ 4, 0x14, "TxMulticastPkts" },
176bde5d132SFlorian Fainelli 	{ 4, 0x18, "TxUnicastPKts" },
177bde5d132SFlorian Fainelli 	{ 4, 0x1c, "TxCollisions" },
178bde5d132SFlorian Fainelli 	{ 4, 0x20, "TxSingleCollision" },
179bde5d132SFlorian Fainelli 	{ 4, 0x24, "TxMultipleCollision" },
180bde5d132SFlorian Fainelli 	{ 4, 0x28, "TxDeferredCollision" },
181bde5d132SFlorian Fainelli 	{ 4, 0x2c, "TxLateCollision" },
182bde5d132SFlorian Fainelli 	{ 4, 0x30, "TxExcessiveCollision" },
183bde5d132SFlorian Fainelli 	{ 4, 0x34, "TxFrameInDisc" },
184bde5d132SFlorian Fainelli 	{ 4, 0x38, "TxPausePkts" },
185bde5d132SFlorian Fainelli 	{ 4, 0x3c, "TxQPKTQ1" },
186bde5d132SFlorian Fainelli 	{ 4, 0x40, "TxQPKTQ2" },
187bde5d132SFlorian Fainelli 	{ 4, 0x44, "TxQPKTQ3" },
188bde5d132SFlorian Fainelli 	{ 4, 0x48, "TxQPKTQ4" },
189bde5d132SFlorian Fainelli 	{ 4, 0x4c, "TxQPKTQ5" },
190bde5d132SFlorian Fainelli 	{ 8, 0x50, "RxOctets" },
191bde5d132SFlorian Fainelli 	{ 4, 0x58, "RxUndersizePkts" },
192bde5d132SFlorian Fainelli 	{ 4, 0x5c, "RxPausePkts" },
193bde5d132SFlorian Fainelli 	{ 4, 0x60, "RxPkts64Octets" },
194bde5d132SFlorian Fainelli 	{ 4, 0x64, "RxPkts65to127Octets" },
195bde5d132SFlorian Fainelli 	{ 4, 0x68, "RxPkts128to255Octets" },
196bde5d132SFlorian Fainelli 	{ 4, 0x6c, "RxPkts256to511Octets" },
197bde5d132SFlorian Fainelli 	{ 4, 0x70, "RxPkts512to1023Octets" },
198bde5d132SFlorian Fainelli 	{ 4, 0x74, "RxPkts1024toMaxPktsOctets" },
199bde5d132SFlorian Fainelli 	{ 4, 0x78, "RxOversizePkts" },
200bde5d132SFlorian Fainelli 	{ 4, 0x7c, "RxJabbers" },
201bde5d132SFlorian Fainelli 	{ 4, 0x80, "RxAlignmentErrors" },
202bde5d132SFlorian Fainelli 	{ 4, 0x84, "RxFCSErrors" },
203bde5d132SFlorian Fainelli 	{ 8, 0x88, "RxGoodOctets" },
204bde5d132SFlorian Fainelli 	{ 4, 0x90, "RxDropPkts" },
205bde5d132SFlorian Fainelli 	{ 4, 0x94, "RxUnicastPkts" },
206bde5d132SFlorian Fainelli 	{ 4, 0x98, "RxMulticastPkts" },
207bde5d132SFlorian Fainelli 	{ 4, 0x9c, "RxBroadcastPkts" },
208bde5d132SFlorian Fainelli 	{ 4, 0xa0, "RxSAChanges" },
209bde5d132SFlorian Fainelli 	{ 4, 0xa4, "RxFragments" },
210bde5d132SFlorian Fainelli 	{ 4, 0xa8, "RxJumboPkt" },
211bde5d132SFlorian Fainelli 	{ 4, 0xac, "RxSymblErr" },
212bde5d132SFlorian Fainelli 	{ 4, 0xb0, "InRangeErrCount" },
213bde5d132SFlorian Fainelli 	{ 4, 0xb4, "OutRangeErrCount" },
214bde5d132SFlorian Fainelli 	{ 4, 0xb8, "EEELpiEvent" },
215bde5d132SFlorian Fainelli 	{ 4, 0xbc, "EEELpiDuration" },
216bde5d132SFlorian Fainelli 	{ 4, 0xc0, "RxDiscard" },
217bde5d132SFlorian Fainelli 	{ 4, 0xc8, "TxQPKTQ6" },
218bde5d132SFlorian Fainelli 	{ 4, 0xcc, "TxQPKTQ7" },
219bde5d132SFlorian Fainelli 	{ 4, 0xd0, "TxPkts64Octets" },
220bde5d132SFlorian Fainelli 	{ 4, 0xd4, "TxPkts65to127Octets" },
221bde5d132SFlorian Fainelli 	{ 4, 0xd8, "TxPkts128to255Octets" },
222bde5d132SFlorian Fainelli 	{ 4, 0xdc, "TxPkts256to511Ocets" },
223bde5d132SFlorian Fainelli 	{ 4, 0xe0, "TxPkts512to1023Ocets" },
224bde5d132SFlorian Fainelli 	{ 4, 0xe4, "TxPkts1024toMaxPktOcets" },
225bde5d132SFlorian Fainelli };
226bde5d132SFlorian Fainelli 
227bde5d132SFlorian Fainelli #define B53_MIBS_58XX_SIZE	ARRAY_SIZE(b53_mibs_58xx)
228bde5d132SFlorian Fainelli 
229967dd82fSFlorian Fainelli static int b53_do_vlan_op(struct b53_device *dev, u8 op)
230967dd82fSFlorian Fainelli {
231967dd82fSFlorian Fainelli 	unsigned int i;
232967dd82fSFlorian Fainelli 
233967dd82fSFlorian Fainelli 	b53_write8(dev, B53_ARLIO_PAGE, dev->vta_regs[0], VTA_START_CMD | op);
234967dd82fSFlorian Fainelli 
235967dd82fSFlorian Fainelli 	for (i = 0; i < 10; i++) {
236967dd82fSFlorian Fainelli 		u8 vta;
237967dd82fSFlorian Fainelli 
238967dd82fSFlorian Fainelli 		b53_read8(dev, B53_ARLIO_PAGE, dev->vta_regs[0], &vta);
239967dd82fSFlorian Fainelli 		if (!(vta & VTA_START_CMD))
240967dd82fSFlorian Fainelli 			return 0;
241967dd82fSFlorian Fainelli 
242967dd82fSFlorian Fainelli 		usleep_range(100, 200);
243967dd82fSFlorian Fainelli 	}
244967dd82fSFlorian Fainelli 
245967dd82fSFlorian Fainelli 	return -EIO;
246967dd82fSFlorian Fainelli }
247967dd82fSFlorian Fainelli 
248a2482d2cSFlorian Fainelli static void b53_set_vlan_entry(struct b53_device *dev, u16 vid,
249a2482d2cSFlorian Fainelli 			       struct b53_vlan *vlan)
250967dd82fSFlorian Fainelli {
251967dd82fSFlorian Fainelli 	if (is5325(dev)) {
252967dd82fSFlorian Fainelli 		u32 entry = 0;
253967dd82fSFlorian Fainelli 
254a2482d2cSFlorian Fainelli 		if (vlan->members) {
255a2482d2cSFlorian Fainelli 			entry = ((vlan->untag & VA_UNTAG_MASK_25) <<
256a2482d2cSFlorian Fainelli 				 VA_UNTAG_S_25) | vlan->members;
257967dd82fSFlorian Fainelli 			if (dev->core_rev >= 3)
258967dd82fSFlorian Fainelli 				entry |= VA_VALID_25_R4 | vid << VA_VID_HIGH_S;
259967dd82fSFlorian Fainelli 			else
260967dd82fSFlorian Fainelli 				entry |= VA_VALID_25;
261967dd82fSFlorian Fainelli 		}
262967dd82fSFlorian Fainelli 
263967dd82fSFlorian Fainelli 		b53_write32(dev, B53_VLAN_PAGE, B53_VLAN_WRITE_25, entry);
264967dd82fSFlorian Fainelli 		b53_write16(dev, B53_VLAN_PAGE, B53_VLAN_TABLE_ACCESS_25, vid |
265967dd82fSFlorian Fainelli 			    VTA_RW_STATE_WR | VTA_RW_OP_EN);
266967dd82fSFlorian Fainelli 	} else if (is5365(dev)) {
267967dd82fSFlorian Fainelli 		u16 entry = 0;
268967dd82fSFlorian Fainelli 
269a2482d2cSFlorian Fainelli 		if (vlan->members)
270a2482d2cSFlorian Fainelli 			entry = ((vlan->untag & VA_UNTAG_MASK_65) <<
271a2482d2cSFlorian Fainelli 				 VA_UNTAG_S_65) | vlan->members | VA_VALID_65;
272967dd82fSFlorian Fainelli 
273967dd82fSFlorian Fainelli 		b53_write16(dev, B53_VLAN_PAGE, B53_VLAN_WRITE_65, entry);
274967dd82fSFlorian Fainelli 		b53_write16(dev, B53_VLAN_PAGE, B53_VLAN_TABLE_ACCESS_65, vid |
275967dd82fSFlorian Fainelli 			    VTA_RW_STATE_WR | VTA_RW_OP_EN);
276967dd82fSFlorian Fainelli 	} else {
277967dd82fSFlorian Fainelli 		b53_write16(dev, B53_ARLIO_PAGE, dev->vta_regs[1], vid);
278967dd82fSFlorian Fainelli 		b53_write32(dev, B53_ARLIO_PAGE, dev->vta_regs[2],
279a2482d2cSFlorian Fainelli 			    (vlan->untag << VTE_UNTAG_S) | vlan->members);
280967dd82fSFlorian Fainelli 
281967dd82fSFlorian Fainelli 		b53_do_vlan_op(dev, VTA_CMD_WRITE);
282967dd82fSFlorian Fainelli 	}
283a2482d2cSFlorian Fainelli 
284a2482d2cSFlorian Fainelli 	dev_dbg(dev->ds->dev, "VID: %d, members: 0x%04x, untag: 0x%04x\n",
285a2482d2cSFlorian Fainelli 		vid, vlan->members, vlan->untag);
286967dd82fSFlorian Fainelli }
287967dd82fSFlorian Fainelli 
288a2482d2cSFlorian Fainelli static void b53_get_vlan_entry(struct b53_device *dev, u16 vid,
289a2482d2cSFlorian Fainelli 			       struct b53_vlan *vlan)
290a2482d2cSFlorian Fainelli {
291a2482d2cSFlorian Fainelli 	if (is5325(dev)) {
292a2482d2cSFlorian Fainelli 		u32 entry = 0;
293a2482d2cSFlorian Fainelli 
294a2482d2cSFlorian Fainelli 		b53_write16(dev, B53_VLAN_PAGE, B53_VLAN_TABLE_ACCESS_25, vid |
295a2482d2cSFlorian Fainelli 			    VTA_RW_STATE_RD | VTA_RW_OP_EN);
296a2482d2cSFlorian Fainelli 		b53_read32(dev, B53_VLAN_PAGE, B53_VLAN_WRITE_25, &entry);
297a2482d2cSFlorian Fainelli 
298a2482d2cSFlorian Fainelli 		if (dev->core_rev >= 3)
299a2482d2cSFlorian Fainelli 			vlan->valid = !!(entry & VA_VALID_25_R4);
300a2482d2cSFlorian Fainelli 		else
301a2482d2cSFlorian Fainelli 			vlan->valid = !!(entry & VA_VALID_25);
302a2482d2cSFlorian Fainelli 		vlan->members = entry & VA_MEMBER_MASK;
303a2482d2cSFlorian Fainelli 		vlan->untag = (entry >> VA_UNTAG_S_25) & VA_UNTAG_MASK_25;
304a2482d2cSFlorian Fainelli 
305a2482d2cSFlorian Fainelli 	} else if (is5365(dev)) {
306a2482d2cSFlorian Fainelli 		u16 entry = 0;
307a2482d2cSFlorian Fainelli 
308a2482d2cSFlorian Fainelli 		b53_write16(dev, B53_VLAN_PAGE, B53_VLAN_TABLE_ACCESS_65, vid |
309a2482d2cSFlorian Fainelli 			    VTA_RW_STATE_WR | VTA_RW_OP_EN);
310a2482d2cSFlorian Fainelli 		b53_read16(dev, B53_VLAN_PAGE, B53_VLAN_WRITE_65, &entry);
311a2482d2cSFlorian Fainelli 
312a2482d2cSFlorian Fainelli 		vlan->valid = !!(entry & VA_VALID_65);
313a2482d2cSFlorian Fainelli 		vlan->members = entry & VA_MEMBER_MASK;
314a2482d2cSFlorian Fainelli 		vlan->untag = (entry >> VA_UNTAG_S_65) & VA_UNTAG_MASK_65;
315a2482d2cSFlorian Fainelli 	} else {
316a2482d2cSFlorian Fainelli 		u32 entry = 0;
317a2482d2cSFlorian Fainelli 
318a2482d2cSFlorian Fainelli 		b53_write16(dev, B53_ARLIO_PAGE, dev->vta_regs[1], vid);
319a2482d2cSFlorian Fainelli 		b53_do_vlan_op(dev, VTA_CMD_READ);
320a2482d2cSFlorian Fainelli 		b53_read32(dev, B53_ARLIO_PAGE, dev->vta_regs[2], &entry);
321a2482d2cSFlorian Fainelli 		vlan->members = entry & VTE_MEMBERS;
322a2482d2cSFlorian Fainelli 		vlan->untag = (entry >> VTE_UNTAG_S) & VTE_MEMBERS;
323a2482d2cSFlorian Fainelli 		vlan->valid = true;
324a2482d2cSFlorian Fainelli 	}
325a2482d2cSFlorian Fainelli }
326a2482d2cSFlorian Fainelli 
327a2482d2cSFlorian Fainelli static void b53_set_forwarding(struct b53_device *dev, int enable)
328967dd82fSFlorian Fainelli {
329967dd82fSFlorian Fainelli 	u8 mgmt;
330967dd82fSFlorian Fainelli 
331967dd82fSFlorian Fainelli 	b53_read8(dev, B53_CTRL_PAGE, B53_SWITCH_MODE, &mgmt);
332967dd82fSFlorian Fainelli 
333967dd82fSFlorian Fainelli 	if (enable)
334967dd82fSFlorian Fainelli 		mgmt |= SM_SW_FWD_EN;
335967dd82fSFlorian Fainelli 	else
336967dd82fSFlorian Fainelli 		mgmt &= ~SM_SW_FWD_EN;
337967dd82fSFlorian Fainelli 
338967dd82fSFlorian Fainelli 	b53_write8(dev, B53_CTRL_PAGE, B53_SWITCH_MODE, mgmt);
339a424f0deSFlorian Fainelli 
3407edc58d6SFlorian Fainelli 	/* Include IMP port in dumb forwarding mode
341a424f0deSFlorian Fainelli 	 */
342a424f0deSFlorian Fainelli 	b53_read8(dev, B53_CTRL_PAGE, B53_SWITCH_CTRL, &mgmt);
343a424f0deSFlorian Fainelli 	mgmt |= B53_MII_DUMB_FWDG_EN;
344a424f0deSFlorian Fainelli 	b53_write8(dev, B53_CTRL_PAGE, B53_SWITCH_CTRL, mgmt);
345a424f0deSFlorian Fainelli }
346967dd82fSFlorian Fainelli 
347dad8d7c6SFlorian Fainelli static void b53_enable_vlan(struct b53_device *dev, bool enable,
348dad8d7c6SFlorian Fainelli 			    bool enable_filtering)
349967dd82fSFlorian Fainelli {
350967dd82fSFlorian Fainelli 	u8 mgmt, vc0, vc1, vc4 = 0, vc5;
351967dd82fSFlorian Fainelli 
352967dd82fSFlorian Fainelli 	b53_read8(dev, B53_CTRL_PAGE, B53_SWITCH_MODE, &mgmt);
353967dd82fSFlorian Fainelli 	b53_read8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL0, &vc0);
354967dd82fSFlorian Fainelli 	b53_read8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL1, &vc1);
355967dd82fSFlorian Fainelli 
356967dd82fSFlorian Fainelli 	if (is5325(dev) || is5365(dev)) {
357967dd82fSFlorian Fainelli 		b53_read8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL4_25, &vc4);
358967dd82fSFlorian Fainelli 		b53_read8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL5_25, &vc5);
359967dd82fSFlorian Fainelli 	} else if (is63xx(dev)) {
360967dd82fSFlorian Fainelli 		b53_read8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL4_63XX, &vc4);
361967dd82fSFlorian Fainelli 		b53_read8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL5_63XX, &vc5);
362967dd82fSFlorian Fainelli 	} else {
363967dd82fSFlorian Fainelli 		b53_read8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL4, &vc4);
364967dd82fSFlorian Fainelli 		b53_read8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL5, &vc5);
365967dd82fSFlorian Fainelli 	}
366967dd82fSFlorian Fainelli 
367967dd82fSFlorian Fainelli 	mgmt &= ~SM_SW_FWD_MODE;
368967dd82fSFlorian Fainelli 
369967dd82fSFlorian Fainelli 	if (enable) {
370967dd82fSFlorian Fainelli 		vc0 |= VC0_VLAN_EN | VC0_VID_CHK_EN | VC0_VID_HASH_VID;
371967dd82fSFlorian Fainelli 		vc1 |= VC1_RX_MCST_UNTAG_EN | VC1_RX_MCST_FWD_EN;
372967dd82fSFlorian Fainelli 		vc4 &= ~VC4_ING_VID_CHECK_MASK;
373dad8d7c6SFlorian Fainelli 		if (enable_filtering) {
374967dd82fSFlorian Fainelli 			vc4 |= VC4_ING_VID_VIO_DROP << VC4_ING_VID_CHECK_S;
375967dd82fSFlorian Fainelli 			vc5 |= VC5_DROP_VTABLE_MISS;
376dad8d7c6SFlorian Fainelli 		} else {
377dad8d7c6SFlorian Fainelli 			vc4 |= VC4_ING_VID_VIO_FWD << VC4_ING_VID_CHECK_S;
378dad8d7c6SFlorian Fainelli 			vc5 &= ~VC5_DROP_VTABLE_MISS;
379dad8d7c6SFlorian Fainelli 		}
380967dd82fSFlorian Fainelli 
381967dd82fSFlorian Fainelli 		if (is5325(dev))
382967dd82fSFlorian Fainelli 			vc0 &= ~VC0_RESERVED_1;
383967dd82fSFlorian Fainelli 
384967dd82fSFlorian Fainelli 		if (is5325(dev) || is5365(dev))
385967dd82fSFlorian Fainelli 			vc1 |= VC1_RX_MCST_TAG_EN;
386967dd82fSFlorian Fainelli 
387967dd82fSFlorian Fainelli 	} else {
388967dd82fSFlorian Fainelli 		vc0 &= ~(VC0_VLAN_EN | VC0_VID_CHK_EN | VC0_VID_HASH_VID);
389967dd82fSFlorian Fainelli 		vc1 &= ~(VC1_RX_MCST_UNTAG_EN | VC1_RX_MCST_FWD_EN);
390967dd82fSFlorian Fainelli 		vc4 &= ~VC4_ING_VID_CHECK_MASK;
391967dd82fSFlorian Fainelli 		vc5 &= ~VC5_DROP_VTABLE_MISS;
392967dd82fSFlorian Fainelli 
393967dd82fSFlorian Fainelli 		if (is5325(dev) || is5365(dev))
394967dd82fSFlorian Fainelli 			vc4 |= VC4_ING_VID_VIO_FWD << VC4_ING_VID_CHECK_S;
395967dd82fSFlorian Fainelli 		else
396967dd82fSFlorian Fainelli 			vc4 |= VC4_ING_VID_VIO_TO_IMP << VC4_ING_VID_CHECK_S;
397967dd82fSFlorian Fainelli 
398967dd82fSFlorian Fainelli 		if (is5325(dev) || is5365(dev))
399967dd82fSFlorian Fainelli 			vc1 &= ~VC1_RX_MCST_TAG_EN;
400a2482d2cSFlorian Fainelli 	}
401967dd82fSFlorian Fainelli 
402967dd82fSFlorian Fainelli 	if (!is5325(dev) && !is5365(dev))
403967dd82fSFlorian Fainelli 		vc5 &= ~VC5_VID_FFF_EN;
404967dd82fSFlorian Fainelli 
405967dd82fSFlorian Fainelli 	b53_write8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL0, vc0);
406967dd82fSFlorian Fainelli 	b53_write8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL1, vc1);
407967dd82fSFlorian Fainelli 
408967dd82fSFlorian Fainelli 	if (is5325(dev) || is5365(dev)) {
409967dd82fSFlorian Fainelli 		/* enable the high 8 bit vid check on 5325 */
410967dd82fSFlorian Fainelli 		if (is5325(dev) && enable)
411967dd82fSFlorian Fainelli 			b53_write8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL3,
412967dd82fSFlorian Fainelli 				   VC3_HIGH_8BIT_EN);
413967dd82fSFlorian Fainelli 		else
414967dd82fSFlorian Fainelli 			b53_write8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL3, 0);
415967dd82fSFlorian Fainelli 
416967dd82fSFlorian Fainelli 		b53_write8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL4_25, vc4);
417967dd82fSFlorian Fainelli 		b53_write8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL5_25, vc5);
418967dd82fSFlorian Fainelli 	} else if (is63xx(dev)) {
419967dd82fSFlorian Fainelli 		b53_write16(dev, B53_VLAN_PAGE, B53_VLAN_CTRL3_63XX, 0);
420967dd82fSFlorian Fainelli 		b53_write8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL4_63XX, vc4);
421967dd82fSFlorian Fainelli 		b53_write8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL5_63XX, vc5);
422967dd82fSFlorian Fainelli 	} else {
423967dd82fSFlorian Fainelli 		b53_write16(dev, B53_VLAN_PAGE, B53_VLAN_CTRL3, 0);
424967dd82fSFlorian Fainelli 		b53_write8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL4, vc4);
425967dd82fSFlorian Fainelli 		b53_write8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL5, vc5);
426967dd82fSFlorian Fainelli 	}
427967dd82fSFlorian Fainelli 
428967dd82fSFlorian Fainelli 	b53_write8(dev, B53_CTRL_PAGE, B53_SWITCH_MODE, mgmt);
429dad8d7c6SFlorian Fainelli 
430dad8d7c6SFlorian Fainelli 	dev->vlan_enabled = enable;
431967dd82fSFlorian Fainelli }
432967dd82fSFlorian Fainelli 
433967dd82fSFlorian Fainelli static int b53_set_jumbo(struct b53_device *dev, bool enable, bool allow_10_100)
434967dd82fSFlorian Fainelli {
435967dd82fSFlorian Fainelli 	u32 port_mask = 0;
436967dd82fSFlorian Fainelli 	u16 max_size = JMS_MIN_SIZE;
437967dd82fSFlorian Fainelli 
438967dd82fSFlorian Fainelli 	if (is5325(dev) || is5365(dev))
439967dd82fSFlorian Fainelli 		return -EINVAL;
440967dd82fSFlorian Fainelli 
441967dd82fSFlorian Fainelli 	if (enable) {
442967dd82fSFlorian Fainelli 		port_mask = dev->enabled_ports;
443967dd82fSFlorian Fainelli 		max_size = JMS_MAX_SIZE;
444967dd82fSFlorian Fainelli 		if (allow_10_100)
445967dd82fSFlorian Fainelli 			port_mask |= JPM_10_100_JUMBO_EN;
446967dd82fSFlorian Fainelli 	}
447967dd82fSFlorian Fainelli 
448967dd82fSFlorian Fainelli 	b53_write32(dev, B53_JUMBO_PAGE, dev->jumbo_pm_reg, port_mask);
449967dd82fSFlorian Fainelli 	return b53_write16(dev, B53_JUMBO_PAGE, dev->jumbo_size_reg, max_size);
450967dd82fSFlorian Fainelli }
451967dd82fSFlorian Fainelli 
452ff39c2d6SFlorian Fainelli static int b53_flush_arl(struct b53_device *dev, u8 mask)
453967dd82fSFlorian Fainelli {
454967dd82fSFlorian Fainelli 	unsigned int i;
455967dd82fSFlorian Fainelli 
456967dd82fSFlorian Fainelli 	b53_write8(dev, B53_CTRL_PAGE, B53_FAST_AGE_CTRL,
457ff39c2d6SFlorian Fainelli 		   FAST_AGE_DONE | FAST_AGE_DYNAMIC | mask);
458967dd82fSFlorian Fainelli 
459967dd82fSFlorian Fainelli 	for (i = 0; i < 10; i++) {
460967dd82fSFlorian Fainelli 		u8 fast_age_ctrl;
461967dd82fSFlorian Fainelli 
462967dd82fSFlorian Fainelli 		b53_read8(dev, B53_CTRL_PAGE, B53_FAST_AGE_CTRL,
463967dd82fSFlorian Fainelli 			  &fast_age_ctrl);
464967dd82fSFlorian Fainelli 
465967dd82fSFlorian Fainelli 		if (!(fast_age_ctrl & FAST_AGE_DONE))
466967dd82fSFlorian Fainelli 			goto out;
467967dd82fSFlorian Fainelli 
468967dd82fSFlorian Fainelli 		msleep(1);
469967dd82fSFlorian Fainelli 	}
470967dd82fSFlorian Fainelli 
471967dd82fSFlorian Fainelli 	return -ETIMEDOUT;
472967dd82fSFlorian Fainelli out:
473967dd82fSFlorian Fainelli 	/* Only age dynamic entries (default behavior) */
474967dd82fSFlorian Fainelli 	b53_write8(dev, B53_CTRL_PAGE, B53_FAST_AGE_CTRL, FAST_AGE_DYNAMIC);
475967dd82fSFlorian Fainelli 	return 0;
476967dd82fSFlorian Fainelli }
477967dd82fSFlorian Fainelli 
478ff39c2d6SFlorian Fainelli static int b53_fast_age_port(struct b53_device *dev, int port)
479ff39c2d6SFlorian Fainelli {
480ff39c2d6SFlorian Fainelli 	b53_write8(dev, B53_CTRL_PAGE, B53_FAST_AGE_PORT_CTRL, port);
481ff39c2d6SFlorian Fainelli 
482ff39c2d6SFlorian Fainelli 	return b53_flush_arl(dev, FAST_AGE_PORT);
483ff39c2d6SFlorian Fainelli }
484ff39c2d6SFlorian Fainelli 
485a2482d2cSFlorian Fainelli static int b53_fast_age_vlan(struct b53_device *dev, u16 vid)
486a2482d2cSFlorian Fainelli {
487a2482d2cSFlorian Fainelli 	b53_write16(dev, B53_CTRL_PAGE, B53_FAST_AGE_VID_CTRL, vid);
488a2482d2cSFlorian Fainelli 
489a2482d2cSFlorian Fainelli 	return b53_flush_arl(dev, FAST_AGE_VLAN);
490a2482d2cSFlorian Fainelli }
491a2482d2cSFlorian Fainelli 
492aac02867SFlorian Fainelli void b53_imp_vlan_setup(struct dsa_switch *ds, int cpu_port)
493ff39c2d6SFlorian Fainelli {
49404bed143SVivien Didelot 	struct b53_device *dev = ds->priv;
495ff39c2d6SFlorian Fainelli 	unsigned int i;
496ff39c2d6SFlorian Fainelli 	u16 pvlan;
497ff39c2d6SFlorian Fainelli 
498ff39c2d6SFlorian Fainelli 	/* Enable the IMP port to be in the same VLAN as the other ports
499ff39c2d6SFlorian Fainelli 	 * on a per-port basis such that we only have Port i and IMP in
500ff39c2d6SFlorian Fainelli 	 * the same VLAN.
501ff39c2d6SFlorian Fainelli 	 */
502ff39c2d6SFlorian Fainelli 	b53_for_each_port(dev, i) {
503ff39c2d6SFlorian Fainelli 		b53_read16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(i), &pvlan);
504ff39c2d6SFlorian Fainelli 		pvlan |= BIT(cpu_port);
505ff39c2d6SFlorian Fainelli 		b53_write16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(i), pvlan);
506ff39c2d6SFlorian Fainelli 	}
507ff39c2d6SFlorian Fainelli }
508aac02867SFlorian Fainelli EXPORT_SYMBOL(b53_imp_vlan_setup);
509ff39c2d6SFlorian Fainelli 
510f86ad77fSFlorian Fainelli int b53_enable_port(struct dsa_switch *ds, int port, struct phy_device *phy)
511967dd82fSFlorian Fainelli {
51204bed143SVivien Didelot 	struct b53_device *dev = ds->priv;
513*74be4babSVivien Didelot 	unsigned int cpu_port;
5148ca7c160SFlorian Fainelli 	int ret = 0;
515ff39c2d6SFlorian Fainelli 	u16 pvlan;
516967dd82fSFlorian Fainelli 
517*74be4babSVivien Didelot 	if (!dsa_is_user_port(ds, port))
518*74be4babSVivien Didelot 		return 0;
519*74be4babSVivien Didelot 
520*74be4babSVivien Didelot 	cpu_port = ds->ports[port].cpu_dp->index;
521*74be4babSVivien Didelot 
5228ca7c160SFlorian Fainelli 	if (dev->ops->irq_enable)
5238ca7c160SFlorian Fainelli 		ret = dev->ops->irq_enable(dev, port);
5248ca7c160SFlorian Fainelli 	if (ret)
5258ca7c160SFlorian Fainelli 		return ret;
5268ca7c160SFlorian Fainelli 
527967dd82fSFlorian Fainelli 	/* Clear the Rx and Tx disable bits and set to no spanning tree */
528967dd82fSFlorian Fainelli 	b53_write8(dev, B53_CTRL_PAGE, B53_PORT_CTRL(port), 0);
529967dd82fSFlorian Fainelli 
530ff39c2d6SFlorian Fainelli 	/* Set this port, and only this one to be in the default VLAN,
531ff39c2d6SFlorian Fainelli 	 * if member of a bridge, restore its membership prior to
532ff39c2d6SFlorian Fainelli 	 * bringing down this port.
533ff39c2d6SFlorian Fainelli 	 */
534ff39c2d6SFlorian Fainelli 	b53_read16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(port), &pvlan);
535ff39c2d6SFlorian Fainelli 	pvlan &= ~0x1ff;
536ff39c2d6SFlorian Fainelli 	pvlan |= BIT(port);
537ff39c2d6SFlorian Fainelli 	pvlan |= dev->ports[port].vlan_ctl_mask;
538ff39c2d6SFlorian Fainelli 	b53_write16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(port), pvlan);
539ff39c2d6SFlorian Fainelli 
540ff39c2d6SFlorian Fainelli 	b53_imp_vlan_setup(ds, cpu_port);
541ff39c2d6SFlorian Fainelli 
542f43a2dbeSFlorian Fainelli 	/* If EEE was enabled, restore it */
543f43a2dbeSFlorian Fainelli 	if (dev->ports[port].eee.eee_enabled)
544f43a2dbeSFlorian Fainelli 		b53_eee_enable_set(ds, port, true);
545f43a2dbeSFlorian Fainelli 
546967dd82fSFlorian Fainelli 	return 0;
547967dd82fSFlorian Fainelli }
548f86ad77fSFlorian Fainelli EXPORT_SYMBOL(b53_enable_port);
549967dd82fSFlorian Fainelli 
55075104db0SAndrew Lunn void b53_disable_port(struct dsa_switch *ds, int port)
551967dd82fSFlorian Fainelli {
55204bed143SVivien Didelot 	struct b53_device *dev = ds->priv;
553967dd82fSFlorian Fainelli 	u8 reg;
554967dd82fSFlorian Fainelli 
555967dd82fSFlorian Fainelli 	/* Disable Tx/Rx for the port */
556967dd82fSFlorian Fainelli 	b53_read8(dev, B53_CTRL_PAGE, B53_PORT_CTRL(port), &reg);
557967dd82fSFlorian Fainelli 	reg |= PORT_CTRL_RX_DISABLE | PORT_CTRL_TX_DISABLE;
558967dd82fSFlorian Fainelli 	b53_write8(dev, B53_CTRL_PAGE, B53_PORT_CTRL(port), reg);
5598ca7c160SFlorian Fainelli 
5608ca7c160SFlorian Fainelli 	if (dev->ops->irq_disable)
5618ca7c160SFlorian Fainelli 		dev->ops->irq_disable(dev, port);
562967dd82fSFlorian Fainelli }
563f86ad77fSFlorian Fainelli EXPORT_SYMBOL(b53_disable_port);
564967dd82fSFlorian Fainelli 
565b409a9efSFlorian Fainelli void b53_brcm_hdr_setup(struct dsa_switch *ds, int port)
566b409a9efSFlorian Fainelli {
56711606039SFlorian Fainelli 	bool tag_en = !(ds->ops->get_tag_protocol(ds, port) ==
56811606039SFlorian Fainelli 			 DSA_TAG_PROTO_NONE);
569b409a9efSFlorian Fainelli 	struct b53_device *dev = ds->priv;
570b409a9efSFlorian Fainelli 	u8 hdr_ctl, val;
571b409a9efSFlorian Fainelli 	u16 reg;
572b409a9efSFlorian Fainelli 
573b409a9efSFlorian Fainelli 	/* Resolve which bit controls the Broadcom tag */
574b409a9efSFlorian Fainelli 	switch (port) {
575b409a9efSFlorian Fainelli 	case 8:
576b409a9efSFlorian Fainelli 		val = BRCM_HDR_P8_EN;
577b409a9efSFlorian Fainelli 		break;
578b409a9efSFlorian Fainelli 	case 7:
579b409a9efSFlorian Fainelli 		val = BRCM_HDR_P7_EN;
580b409a9efSFlorian Fainelli 		break;
581b409a9efSFlorian Fainelli 	case 5:
582b409a9efSFlorian Fainelli 		val = BRCM_HDR_P5_EN;
583b409a9efSFlorian Fainelli 		break;
584b409a9efSFlorian Fainelli 	default:
585b409a9efSFlorian Fainelli 		val = 0;
586b409a9efSFlorian Fainelli 		break;
587b409a9efSFlorian Fainelli 	}
588b409a9efSFlorian Fainelli 
589b409a9efSFlorian Fainelli 	/* Enable Broadcom tags for IMP port */
590b409a9efSFlorian Fainelli 	b53_read8(dev, B53_MGMT_PAGE, B53_BRCM_HDR, &hdr_ctl);
591cdb583cfSFlorian Fainelli 	if (tag_en)
592b409a9efSFlorian Fainelli 		hdr_ctl |= val;
593cdb583cfSFlorian Fainelli 	else
594cdb583cfSFlorian Fainelli 		hdr_ctl &= ~val;
595b409a9efSFlorian Fainelli 	b53_write8(dev, B53_MGMT_PAGE, B53_BRCM_HDR, hdr_ctl);
596b409a9efSFlorian Fainelli 
597b409a9efSFlorian Fainelli 	/* Registers below are only accessible on newer devices */
598b409a9efSFlorian Fainelli 	if (!is58xx(dev))
599b409a9efSFlorian Fainelli 		return;
600b409a9efSFlorian Fainelli 
601b409a9efSFlorian Fainelli 	/* Enable reception Broadcom tag for CPU TX (switch RX) to
602b409a9efSFlorian Fainelli 	 * allow us to tag outgoing frames
603b409a9efSFlorian Fainelli 	 */
604b409a9efSFlorian Fainelli 	b53_read16(dev, B53_MGMT_PAGE, B53_BRCM_HDR_RX_DIS, &reg);
605cdb583cfSFlorian Fainelli 	if (tag_en)
606b409a9efSFlorian Fainelli 		reg &= ~BIT(port);
607cdb583cfSFlorian Fainelli 	else
608cdb583cfSFlorian Fainelli 		reg |= BIT(port);
609b409a9efSFlorian Fainelli 	b53_write16(dev, B53_MGMT_PAGE, B53_BRCM_HDR_RX_DIS, reg);
610b409a9efSFlorian Fainelli 
611b409a9efSFlorian Fainelli 	/* Enable transmission of Broadcom tags from the switch (CPU RX) to
612b409a9efSFlorian Fainelli 	 * allow delivering frames to the per-port net_devices
613b409a9efSFlorian Fainelli 	 */
614b409a9efSFlorian Fainelli 	b53_read16(dev, B53_MGMT_PAGE, B53_BRCM_HDR_TX_DIS, &reg);
615cdb583cfSFlorian Fainelli 	if (tag_en)
616b409a9efSFlorian Fainelli 		reg &= ~BIT(port);
617cdb583cfSFlorian Fainelli 	else
618cdb583cfSFlorian Fainelli 		reg |= BIT(port);
619b409a9efSFlorian Fainelli 	b53_write16(dev, B53_MGMT_PAGE, B53_BRCM_HDR_TX_DIS, reg);
620b409a9efSFlorian Fainelli }
621b409a9efSFlorian Fainelli EXPORT_SYMBOL(b53_brcm_hdr_setup);
622b409a9efSFlorian Fainelli 
623299752a7SFlorian Fainelli static void b53_enable_cpu_port(struct b53_device *dev, int port)
624967dd82fSFlorian Fainelli {
625967dd82fSFlorian Fainelli 	u8 port_ctrl;
626967dd82fSFlorian Fainelli 
627967dd82fSFlorian Fainelli 	/* BCM5325 CPU port is at 8 */
628299752a7SFlorian Fainelli 	if ((is5325(dev) || is5365(dev)) && port == B53_CPU_PORT_25)
629299752a7SFlorian Fainelli 		port = B53_CPU_PORT;
630967dd82fSFlorian Fainelli 
631967dd82fSFlorian Fainelli 	port_ctrl = PORT_CTRL_RX_BCST_EN |
632967dd82fSFlorian Fainelli 		    PORT_CTRL_RX_MCST_EN |
633967dd82fSFlorian Fainelli 		    PORT_CTRL_RX_UCST_EN;
634299752a7SFlorian Fainelli 	b53_write8(dev, B53_CTRL_PAGE, B53_PORT_CTRL(port), port_ctrl);
6357edc58d6SFlorian Fainelli 
6367edc58d6SFlorian Fainelli 	b53_brcm_hdr_setup(dev->ds, port);
637967dd82fSFlorian Fainelli }
638967dd82fSFlorian Fainelli 
639967dd82fSFlorian Fainelli static void b53_enable_mib(struct b53_device *dev)
640967dd82fSFlorian Fainelli {
641967dd82fSFlorian Fainelli 	u8 gc;
642967dd82fSFlorian Fainelli 
643967dd82fSFlorian Fainelli 	b53_read8(dev, B53_MGMT_PAGE, B53_GLOBAL_CONFIG, &gc);
644967dd82fSFlorian Fainelli 	gc &= ~(GC_RESET_MIB | GC_MIB_AC_EN);
645967dd82fSFlorian Fainelli 	b53_write8(dev, B53_MGMT_PAGE, B53_GLOBAL_CONFIG, gc);
646967dd82fSFlorian Fainelli }
647967dd82fSFlorian Fainelli 
648fea83353SFlorian Fainelli static u16 b53_default_pvid(struct b53_device *dev)
649fea83353SFlorian Fainelli {
650fea83353SFlorian Fainelli 	if (is5325(dev) || is5365(dev))
651fea83353SFlorian Fainelli 		return 1;
652fea83353SFlorian Fainelli 	else
653fea83353SFlorian Fainelli 		return 0;
654fea83353SFlorian Fainelli }
655fea83353SFlorian Fainelli 
6565c1a6eafSFlorian Fainelli int b53_configure_vlan(struct dsa_switch *ds)
657967dd82fSFlorian Fainelli {
6585c1a6eafSFlorian Fainelli 	struct b53_device *dev = ds->priv;
659a2482d2cSFlorian Fainelli 	struct b53_vlan vl = { 0 };
660fea83353SFlorian Fainelli 	int i, def_vid;
661fea83353SFlorian Fainelli 
662fea83353SFlorian Fainelli 	def_vid = b53_default_pvid(dev);
663967dd82fSFlorian Fainelli 
664967dd82fSFlorian Fainelli 	/* clear all vlan entries */
665967dd82fSFlorian Fainelli 	if (is5325(dev) || is5365(dev)) {
666fea83353SFlorian Fainelli 		for (i = def_vid; i < dev->num_vlans; i++)
667a2482d2cSFlorian Fainelli 			b53_set_vlan_entry(dev, i, &vl);
668967dd82fSFlorian Fainelli 	} else {
669967dd82fSFlorian Fainelli 		b53_do_vlan_op(dev, VTA_CMD_CLEAR);
670967dd82fSFlorian Fainelli 	}
671967dd82fSFlorian Fainelli 
672e74f014eSVladimir Oltean 	b53_enable_vlan(dev, false, ds->vlan_filtering);
673967dd82fSFlorian Fainelli 
674967dd82fSFlorian Fainelli 	b53_for_each_port(dev, i)
675967dd82fSFlorian Fainelli 		b53_write16(dev, B53_VLAN_PAGE,
676fea83353SFlorian Fainelli 			    B53_VLAN_PORT_DEF_TAG(i), def_vid);
677967dd82fSFlorian Fainelli 
678967dd82fSFlorian Fainelli 	if (!is5325(dev) && !is5365(dev))
679967dd82fSFlorian Fainelli 		b53_set_jumbo(dev, dev->enable_jumbo, false);
680967dd82fSFlorian Fainelli 
681967dd82fSFlorian Fainelli 	return 0;
682967dd82fSFlorian Fainelli }
6835c1a6eafSFlorian Fainelli EXPORT_SYMBOL(b53_configure_vlan);
684967dd82fSFlorian Fainelli 
685967dd82fSFlorian Fainelli static void b53_switch_reset_gpio(struct b53_device *dev)
686967dd82fSFlorian Fainelli {
687967dd82fSFlorian Fainelli 	int gpio = dev->reset_gpio;
688967dd82fSFlorian Fainelli 
689967dd82fSFlorian Fainelli 	if (gpio < 0)
690967dd82fSFlorian Fainelli 		return;
691967dd82fSFlorian Fainelli 
692967dd82fSFlorian Fainelli 	/* Reset sequence: RESET low(50ms)->high(20ms)
693967dd82fSFlorian Fainelli 	 */
694967dd82fSFlorian Fainelli 	gpio_set_value(gpio, 0);
695967dd82fSFlorian Fainelli 	mdelay(50);
696967dd82fSFlorian Fainelli 
697967dd82fSFlorian Fainelli 	gpio_set_value(gpio, 1);
698967dd82fSFlorian Fainelli 	mdelay(20);
699967dd82fSFlorian Fainelli 
700967dd82fSFlorian Fainelli 	dev->current_page = 0xff;
701967dd82fSFlorian Fainelli }
702967dd82fSFlorian Fainelli 
703967dd82fSFlorian Fainelli static int b53_switch_reset(struct b53_device *dev)
704967dd82fSFlorian Fainelli {
7053fb22b05SFlorian Fainelli 	unsigned int timeout = 1000;
7063fb22b05SFlorian Fainelli 	u8 mgmt, reg;
707967dd82fSFlorian Fainelli 
708967dd82fSFlorian Fainelli 	b53_switch_reset_gpio(dev);
709967dd82fSFlorian Fainelli 
710967dd82fSFlorian Fainelli 	if (is539x(dev)) {
711967dd82fSFlorian Fainelli 		b53_write8(dev, B53_CTRL_PAGE, B53_SOFTRESET, 0x83);
712967dd82fSFlorian Fainelli 		b53_write8(dev, B53_CTRL_PAGE, B53_SOFTRESET, 0x00);
713967dd82fSFlorian Fainelli 	}
714967dd82fSFlorian Fainelli 
7153fb22b05SFlorian Fainelli 	/* This is specific to 58xx devices here, do not use is58xx() which
7163fb22b05SFlorian Fainelli 	 * covers the larger Starfigther 2 family, including 7445/7278 which
7173fb22b05SFlorian Fainelli 	 * still use this driver as a library and need to perform the reset
7183fb22b05SFlorian Fainelli 	 * earlier.
7193fb22b05SFlorian Fainelli 	 */
7205040cc99SArun Parameswaran 	if (dev->chip_id == BCM58XX_DEVICE_ID ||
7215040cc99SArun Parameswaran 	    dev->chip_id == BCM583XX_DEVICE_ID) {
7223fb22b05SFlorian Fainelli 		b53_read8(dev, B53_CTRL_PAGE, B53_SOFTRESET, &reg);
7233fb22b05SFlorian Fainelli 		reg |= SW_RST | EN_SW_RST | EN_CH_RST;
7243fb22b05SFlorian Fainelli 		b53_write8(dev, B53_CTRL_PAGE, B53_SOFTRESET, reg);
7253fb22b05SFlorian Fainelli 
7263fb22b05SFlorian Fainelli 		do {
7273fb22b05SFlorian Fainelli 			b53_read8(dev, B53_CTRL_PAGE, B53_SOFTRESET, &reg);
7283fb22b05SFlorian Fainelli 			if (!(reg & SW_RST))
7293fb22b05SFlorian Fainelli 				break;
7303fb22b05SFlorian Fainelli 
7313fb22b05SFlorian Fainelli 			usleep_range(1000, 2000);
7323fb22b05SFlorian Fainelli 		} while (timeout-- > 0);
7333fb22b05SFlorian Fainelli 
7343fb22b05SFlorian Fainelli 		if (timeout == 0)
7353fb22b05SFlorian Fainelli 			return -ETIMEDOUT;
7363fb22b05SFlorian Fainelli 	}
7373fb22b05SFlorian Fainelli 
738967dd82fSFlorian Fainelli 	b53_read8(dev, B53_CTRL_PAGE, B53_SWITCH_MODE, &mgmt);
739967dd82fSFlorian Fainelli 
740967dd82fSFlorian Fainelli 	if (!(mgmt & SM_SW_FWD_EN)) {
741967dd82fSFlorian Fainelli 		mgmt &= ~SM_SW_FWD_MODE;
742967dd82fSFlorian Fainelli 		mgmt |= SM_SW_FWD_EN;
743967dd82fSFlorian Fainelli 
744967dd82fSFlorian Fainelli 		b53_write8(dev, B53_CTRL_PAGE, B53_SWITCH_MODE, mgmt);
745967dd82fSFlorian Fainelli 		b53_read8(dev, B53_CTRL_PAGE, B53_SWITCH_MODE, &mgmt);
746967dd82fSFlorian Fainelli 
747967dd82fSFlorian Fainelli 		if (!(mgmt & SM_SW_FWD_EN)) {
748967dd82fSFlorian Fainelli 			dev_err(dev->dev, "Failed to enable switch!\n");
749967dd82fSFlorian Fainelli 			return -EINVAL;
750967dd82fSFlorian Fainelli 		}
751967dd82fSFlorian Fainelli 	}
752967dd82fSFlorian Fainelli 
753967dd82fSFlorian Fainelli 	b53_enable_mib(dev);
754967dd82fSFlorian Fainelli 
755ff39c2d6SFlorian Fainelli 	return b53_flush_arl(dev, FAST_AGE_STATIC);
756967dd82fSFlorian Fainelli }
757967dd82fSFlorian Fainelli 
758967dd82fSFlorian Fainelli static int b53_phy_read16(struct dsa_switch *ds, int addr, int reg)
759967dd82fSFlorian Fainelli {
76004bed143SVivien Didelot 	struct b53_device *priv = ds->priv;
761967dd82fSFlorian Fainelli 	u16 value = 0;
762967dd82fSFlorian Fainelli 	int ret;
763967dd82fSFlorian Fainelli 
764967dd82fSFlorian Fainelli 	if (priv->ops->phy_read16)
765967dd82fSFlorian Fainelli 		ret = priv->ops->phy_read16(priv, addr, reg, &value);
766967dd82fSFlorian Fainelli 	else
767967dd82fSFlorian Fainelli 		ret = b53_read16(priv, B53_PORT_MII_PAGE(addr),
768967dd82fSFlorian Fainelli 				 reg * 2, &value);
769967dd82fSFlorian Fainelli 
770967dd82fSFlorian Fainelli 	return ret ? ret : value;
771967dd82fSFlorian Fainelli }
772967dd82fSFlorian Fainelli 
773967dd82fSFlorian Fainelli static int b53_phy_write16(struct dsa_switch *ds, int addr, int reg, u16 val)
774967dd82fSFlorian Fainelli {
77504bed143SVivien Didelot 	struct b53_device *priv = ds->priv;
776967dd82fSFlorian Fainelli 
777967dd82fSFlorian Fainelli 	if (priv->ops->phy_write16)
778967dd82fSFlorian Fainelli 		return priv->ops->phy_write16(priv, addr, reg, val);
779967dd82fSFlorian Fainelli 
780967dd82fSFlorian Fainelli 	return b53_write16(priv, B53_PORT_MII_PAGE(addr), reg * 2, val);
781967dd82fSFlorian Fainelli }
782967dd82fSFlorian Fainelli 
783967dd82fSFlorian Fainelli static int b53_reset_switch(struct b53_device *priv)
784967dd82fSFlorian Fainelli {
785967dd82fSFlorian Fainelli 	/* reset vlans */
786967dd82fSFlorian Fainelli 	priv->enable_jumbo = false;
787967dd82fSFlorian Fainelli 
788a2482d2cSFlorian Fainelli 	memset(priv->vlans, 0, sizeof(*priv->vlans) * priv->num_vlans);
789967dd82fSFlorian Fainelli 	memset(priv->ports, 0, sizeof(*priv->ports) * priv->num_ports);
790967dd82fSFlorian Fainelli 
7910e01491dSFlorian Fainelli 	priv->serdes_lane = B53_INVALID_LANE;
7920e01491dSFlorian Fainelli 
793967dd82fSFlorian Fainelli 	return b53_switch_reset(priv);
794967dd82fSFlorian Fainelli }
795967dd82fSFlorian Fainelli 
796967dd82fSFlorian Fainelli static int b53_apply_config(struct b53_device *priv)
797967dd82fSFlorian Fainelli {
798967dd82fSFlorian Fainelli 	/* disable switching */
799967dd82fSFlorian Fainelli 	b53_set_forwarding(priv, 0);
800967dd82fSFlorian Fainelli 
8015c1a6eafSFlorian Fainelli 	b53_configure_vlan(priv->ds);
802967dd82fSFlorian Fainelli 
803967dd82fSFlorian Fainelli 	/* enable switching */
804967dd82fSFlorian Fainelli 	b53_set_forwarding(priv, 1);
805967dd82fSFlorian Fainelli 
806967dd82fSFlorian Fainelli 	return 0;
807967dd82fSFlorian Fainelli }
808967dd82fSFlorian Fainelli 
809967dd82fSFlorian Fainelli static void b53_reset_mib(struct b53_device *priv)
810967dd82fSFlorian Fainelli {
811967dd82fSFlorian Fainelli 	u8 gc;
812967dd82fSFlorian Fainelli 
813967dd82fSFlorian Fainelli 	b53_read8(priv, B53_MGMT_PAGE, B53_GLOBAL_CONFIG, &gc);
814967dd82fSFlorian Fainelli 
815967dd82fSFlorian Fainelli 	b53_write8(priv, B53_MGMT_PAGE, B53_GLOBAL_CONFIG, gc | GC_RESET_MIB);
816967dd82fSFlorian Fainelli 	msleep(1);
817967dd82fSFlorian Fainelli 	b53_write8(priv, B53_MGMT_PAGE, B53_GLOBAL_CONFIG, gc & ~GC_RESET_MIB);
818967dd82fSFlorian Fainelli 	msleep(1);
819967dd82fSFlorian Fainelli }
820967dd82fSFlorian Fainelli 
821967dd82fSFlorian Fainelli static const struct b53_mib_desc *b53_get_mib(struct b53_device *dev)
822967dd82fSFlorian Fainelli {
823967dd82fSFlorian Fainelli 	if (is5365(dev))
824967dd82fSFlorian Fainelli 		return b53_mibs_65;
825967dd82fSFlorian Fainelli 	else if (is63xx(dev))
826967dd82fSFlorian Fainelli 		return b53_mibs_63xx;
827bde5d132SFlorian Fainelli 	else if (is58xx(dev))
828bde5d132SFlorian Fainelli 		return b53_mibs_58xx;
829967dd82fSFlorian Fainelli 	else
830967dd82fSFlorian Fainelli 		return b53_mibs;
831967dd82fSFlorian Fainelli }
832967dd82fSFlorian Fainelli 
833967dd82fSFlorian Fainelli static unsigned int b53_get_mib_size(struct b53_device *dev)
834967dd82fSFlorian Fainelli {
835967dd82fSFlorian Fainelli 	if (is5365(dev))
836967dd82fSFlorian Fainelli 		return B53_MIBS_65_SIZE;
837967dd82fSFlorian Fainelli 	else if (is63xx(dev))
838967dd82fSFlorian Fainelli 		return B53_MIBS_63XX_SIZE;
839bde5d132SFlorian Fainelli 	else if (is58xx(dev))
840bde5d132SFlorian Fainelli 		return B53_MIBS_58XX_SIZE;
841967dd82fSFlorian Fainelli 	else
842967dd82fSFlorian Fainelli 		return B53_MIBS_SIZE;
843967dd82fSFlorian Fainelli }
844967dd82fSFlorian Fainelli 
845c7d28c9dSFlorian Fainelli static struct phy_device *b53_get_phy_device(struct dsa_switch *ds, int port)
846c7d28c9dSFlorian Fainelli {
847c7d28c9dSFlorian Fainelli 	/* These ports typically do not have built-in PHYs */
848c7d28c9dSFlorian Fainelli 	switch (port) {
849c7d28c9dSFlorian Fainelli 	case B53_CPU_PORT_25:
850c7d28c9dSFlorian Fainelli 	case 7:
851c7d28c9dSFlorian Fainelli 	case B53_CPU_PORT:
852c7d28c9dSFlorian Fainelli 		return NULL;
853c7d28c9dSFlorian Fainelli 	}
854c7d28c9dSFlorian Fainelli 
855c7d28c9dSFlorian Fainelli 	return mdiobus_get_phy(ds->slave_mii_bus, port);
856c7d28c9dSFlorian Fainelli }
857c7d28c9dSFlorian Fainelli 
85889f09048SFlorian Fainelli void b53_get_strings(struct dsa_switch *ds, int port, u32 stringset,
85989f09048SFlorian Fainelli 		     uint8_t *data)
860967dd82fSFlorian Fainelli {
86104bed143SVivien Didelot 	struct b53_device *dev = ds->priv;
862967dd82fSFlorian Fainelli 	const struct b53_mib_desc *mibs = b53_get_mib(dev);
863967dd82fSFlorian Fainelli 	unsigned int mib_size = b53_get_mib_size(dev);
864c7d28c9dSFlorian Fainelli 	struct phy_device *phydev;
865967dd82fSFlorian Fainelli 	unsigned int i;
866967dd82fSFlorian Fainelli 
867c7d28c9dSFlorian Fainelli 	if (stringset == ETH_SS_STATS) {
868967dd82fSFlorian Fainelli 		for (i = 0; i < mib_size; i++)
869cd526676SFlorian Fainelli 			strlcpy(data + i * ETH_GSTRING_LEN,
870967dd82fSFlorian Fainelli 				mibs[i].name, ETH_GSTRING_LEN);
871c7d28c9dSFlorian Fainelli 	} else if (stringset == ETH_SS_PHY_STATS) {
872c7d28c9dSFlorian Fainelli 		phydev = b53_get_phy_device(ds, port);
873c7d28c9dSFlorian Fainelli 		if (!phydev)
874c7d28c9dSFlorian Fainelli 			return;
875c7d28c9dSFlorian Fainelli 
876c7d28c9dSFlorian Fainelli 		phy_ethtool_get_strings(phydev, data);
877c7d28c9dSFlorian Fainelli 	}
878967dd82fSFlorian Fainelli }
8793117455dSFlorian Fainelli EXPORT_SYMBOL(b53_get_strings);
880967dd82fSFlorian Fainelli 
8813117455dSFlorian Fainelli void b53_get_ethtool_stats(struct dsa_switch *ds, int port, uint64_t *data)
882967dd82fSFlorian Fainelli {
88304bed143SVivien Didelot 	struct b53_device *dev = ds->priv;
884967dd82fSFlorian Fainelli 	const struct b53_mib_desc *mibs = b53_get_mib(dev);
885967dd82fSFlorian Fainelli 	unsigned int mib_size = b53_get_mib_size(dev);
886967dd82fSFlorian Fainelli 	const struct b53_mib_desc *s;
887967dd82fSFlorian Fainelli 	unsigned int i;
888967dd82fSFlorian Fainelli 	u64 val = 0;
889967dd82fSFlorian Fainelli 
890967dd82fSFlorian Fainelli 	if (is5365(dev) && port == 5)
891967dd82fSFlorian Fainelli 		port = 8;
892967dd82fSFlorian Fainelli 
893967dd82fSFlorian Fainelli 	mutex_lock(&dev->stats_mutex);
894967dd82fSFlorian Fainelli 
895967dd82fSFlorian Fainelli 	for (i = 0; i < mib_size; i++) {
896967dd82fSFlorian Fainelli 		s = &mibs[i];
897967dd82fSFlorian Fainelli 
89851dca8a1SFlorian Fainelli 		if (s->size == 8) {
899967dd82fSFlorian Fainelli 			b53_read64(dev, B53_MIB_PAGE(port), s->offset, &val);
900967dd82fSFlorian Fainelli 		} else {
901967dd82fSFlorian Fainelli 			u32 val32;
902967dd82fSFlorian Fainelli 
903967dd82fSFlorian Fainelli 			b53_read32(dev, B53_MIB_PAGE(port), s->offset,
904967dd82fSFlorian Fainelli 				   &val32);
905967dd82fSFlorian Fainelli 			val = val32;
906967dd82fSFlorian Fainelli 		}
907967dd82fSFlorian Fainelli 		data[i] = (u64)val;
908967dd82fSFlorian Fainelli 	}
909967dd82fSFlorian Fainelli 
910967dd82fSFlorian Fainelli 	mutex_unlock(&dev->stats_mutex);
911967dd82fSFlorian Fainelli }
9123117455dSFlorian Fainelli EXPORT_SYMBOL(b53_get_ethtool_stats);
913967dd82fSFlorian Fainelli 
914c7d28c9dSFlorian Fainelli void b53_get_ethtool_phy_stats(struct dsa_switch *ds, int port, uint64_t *data)
915c7d28c9dSFlorian Fainelli {
916c7d28c9dSFlorian Fainelli 	struct phy_device *phydev;
917c7d28c9dSFlorian Fainelli 
918c7d28c9dSFlorian Fainelli 	phydev = b53_get_phy_device(ds, port);
919c7d28c9dSFlorian Fainelli 	if (!phydev)
920c7d28c9dSFlorian Fainelli 		return;
921c7d28c9dSFlorian Fainelli 
922c7d28c9dSFlorian Fainelli 	phy_ethtool_get_stats(phydev, NULL, data);
923c7d28c9dSFlorian Fainelli }
924c7d28c9dSFlorian Fainelli EXPORT_SYMBOL(b53_get_ethtool_phy_stats);
925c7d28c9dSFlorian Fainelli 
92689f09048SFlorian Fainelli int b53_get_sset_count(struct dsa_switch *ds, int port, int sset)
927967dd82fSFlorian Fainelli {
92804bed143SVivien Didelot 	struct b53_device *dev = ds->priv;
929c7d28c9dSFlorian Fainelli 	struct phy_device *phydev;
930967dd82fSFlorian Fainelli 
931c7d28c9dSFlorian Fainelli 	if (sset == ETH_SS_STATS) {
932c7d28c9dSFlorian Fainelli 		return b53_get_mib_size(dev);
933c7d28c9dSFlorian Fainelli 	} else if (sset == ETH_SS_PHY_STATS) {
934c7d28c9dSFlorian Fainelli 		phydev = b53_get_phy_device(ds, port);
935c7d28c9dSFlorian Fainelli 		if (!phydev)
93689f09048SFlorian Fainelli 			return 0;
93789f09048SFlorian Fainelli 
938c7d28c9dSFlorian Fainelli 		return phy_ethtool_get_sset_count(phydev);
939c7d28c9dSFlorian Fainelli 	}
940c7d28c9dSFlorian Fainelli 
941c7d28c9dSFlorian Fainelli 	return 0;
942967dd82fSFlorian Fainelli }
9433117455dSFlorian Fainelli EXPORT_SYMBOL(b53_get_sset_count);
944967dd82fSFlorian Fainelli 
945967dd82fSFlorian Fainelli static int b53_setup(struct dsa_switch *ds)
946967dd82fSFlorian Fainelli {
94704bed143SVivien Didelot 	struct b53_device *dev = ds->priv;
948967dd82fSFlorian Fainelli 	unsigned int port;
949967dd82fSFlorian Fainelli 	int ret;
950967dd82fSFlorian Fainelli 
951967dd82fSFlorian Fainelli 	ret = b53_reset_switch(dev);
952967dd82fSFlorian Fainelli 	if (ret) {
953967dd82fSFlorian Fainelli 		dev_err(ds->dev, "failed to reset switch\n");
954967dd82fSFlorian Fainelli 		return ret;
955967dd82fSFlorian Fainelli 	}
956967dd82fSFlorian Fainelli 
957967dd82fSFlorian Fainelli 	b53_reset_mib(dev);
958967dd82fSFlorian Fainelli 
959967dd82fSFlorian Fainelli 	ret = b53_apply_config(dev);
960967dd82fSFlorian Fainelli 	if (ret)
961967dd82fSFlorian Fainelli 		dev_err(ds->dev, "failed to apply configuration\n");
962967dd82fSFlorian Fainelli 
96375dad252SBenedikt Spranger 	/* Configure IMP/CPU port, disable all other ports. Enabled
96434c8befdSFlorian Fainelli 	 * ports will be configured with .port_enable
96534c8befdSFlorian Fainelli 	 */
966967dd82fSFlorian Fainelli 	for (port = 0; port < dev->num_ports; port++) {
96734c8befdSFlorian Fainelli 		if (dsa_is_cpu_port(ds, port))
968299752a7SFlorian Fainelli 			b53_enable_cpu_port(dev, port);
96975dad252SBenedikt Spranger 		else
97075104db0SAndrew Lunn 			b53_disable_port(ds, port);
971967dd82fSFlorian Fainelli 	}
972967dd82fSFlorian Fainelli 
9737228b23eSVladimir Oltean 	/* Let DSA handle the case were multiple bridges span the same switch
9747228b23eSVladimir Oltean 	 * device and different VLAN awareness settings are requested, which
9757228b23eSVladimir Oltean 	 * would be breaking filtering semantics for any of the other bridge
9767228b23eSVladimir Oltean 	 * devices. (not hardware supported)
9777228b23eSVladimir Oltean 	 */
9787228b23eSVladimir Oltean 	ds->vlan_filtering_is_global = true;
9797228b23eSVladimir Oltean 
980967dd82fSFlorian Fainelli 	return ret;
981967dd82fSFlorian Fainelli }
982967dd82fSFlorian Fainelli 
9835e004460SFlorian Fainelli static void b53_force_link(struct b53_device *dev, int port, int link)
984967dd82fSFlorian Fainelli {
9855e004460SFlorian Fainelli 	u8 reg, val, off;
986967dd82fSFlorian Fainelli 
987967dd82fSFlorian Fainelli 	/* Override the port settings */
988967dd82fSFlorian Fainelli 	if (port == dev->cpu_port) {
989967dd82fSFlorian Fainelli 		off = B53_PORT_OVERRIDE_CTRL;
9905e004460SFlorian Fainelli 		val = PORT_OVERRIDE_EN;
991967dd82fSFlorian Fainelli 	} else {
992967dd82fSFlorian Fainelli 		off = B53_GMII_PORT_OVERRIDE_CTRL(port);
9935e004460SFlorian Fainelli 		val = GMII_PO_EN;
994967dd82fSFlorian Fainelli 	}
995967dd82fSFlorian Fainelli 
9965e004460SFlorian Fainelli 	b53_read8(dev, B53_CTRL_PAGE, off, &reg);
9975e004460SFlorian Fainelli 	reg |= val;
9985e004460SFlorian Fainelli 	if (link)
999967dd82fSFlorian Fainelli 		reg |= PORT_OVERRIDE_LINK;
10005e004460SFlorian Fainelli 	else
10015e004460SFlorian Fainelli 		reg &= ~PORT_OVERRIDE_LINK;
10025e004460SFlorian Fainelli 	b53_write8(dev, B53_CTRL_PAGE, off, reg);
10035e004460SFlorian Fainelli }
1004967dd82fSFlorian Fainelli 
10055e004460SFlorian Fainelli static void b53_force_port_config(struct b53_device *dev, int port,
10065e004460SFlorian Fainelli 				  int speed, int duplex, int pause)
10075e004460SFlorian Fainelli {
10085e004460SFlorian Fainelli 	u8 reg, val, off;
10095e004460SFlorian Fainelli 
10105e004460SFlorian Fainelli 	/* Override the port settings */
10115e004460SFlorian Fainelli 	if (port == dev->cpu_port) {
10125e004460SFlorian Fainelli 		off = B53_PORT_OVERRIDE_CTRL;
10135e004460SFlorian Fainelli 		val = PORT_OVERRIDE_EN;
10145e004460SFlorian Fainelli 	} else {
10155e004460SFlorian Fainelli 		off = B53_GMII_PORT_OVERRIDE_CTRL(port);
10165e004460SFlorian Fainelli 		val = GMII_PO_EN;
10175e004460SFlorian Fainelli 	}
10185e004460SFlorian Fainelli 
10195e004460SFlorian Fainelli 	b53_read8(dev, B53_CTRL_PAGE, off, &reg);
10205e004460SFlorian Fainelli 	reg |= val;
10215e004460SFlorian Fainelli 	if (duplex == DUPLEX_FULL)
1022967dd82fSFlorian Fainelli 		reg |= PORT_OVERRIDE_FULL_DUPLEX;
10235e004460SFlorian Fainelli 	else
10245e004460SFlorian Fainelli 		reg &= ~PORT_OVERRIDE_FULL_DUPLEX;
1025967dd82fSFlorian Fainelli 
10265e004460SFlorian Fainelli 	switch (speed) {
1027967dd82fSFlorian Fainelli 	case 2000:
1028967dd82fSFlorian Fainelli 		reg |= PORT_OVERRIDE_SPEED_2000M;
1029967dd82fSFlorian Fainelli 		/* fallthrough */
1030967dd82fSFlorian Fainelli 	case SPEED_1000:
1031967dd82fSFlorian Fainelli 		reg |= PORT_OVERRIDE_SPEED_1000M;
1032967dd82fSFlorian Fainelli 		break;
1033967dd82fSFlorian Fainelli 	case SPEED_100:
1034967dd82fSFlorian Fainelli 		reg |= PORT_OVERRIDE_SPEED_100M;
1035967dd82fSFlorian Fainelli 		break;
1036967dd82fSFlorian Fainelli 	case SPEED_10:
1037967dd82fSFlorian Fainelli 		reg |= PORT_OVERRIDE_SPEED_10M;
1038967dd82fSFlorian Fainelli 		break;
1039967dd82fSFlorian Fainelli 	default:
10405e004460SFlorian Fainelli 		dev_err(dev->dev, "unknown speed: %d\n", speed);
1041967dd82fSFlorian Fainelli 		return;
1042967dd82fSFlorian Fainelli 	}
1043967dd82fSFlorian Fainelli 
10445e004460SFlorian Fainelli 	if (pause & MLO_PAUSE_RX)
10455e004460SFlorian Fainelli 		reg |= PORT_OVERRIDE_RX_FLOW;
10465e004460SFlorian Fainelli 	if (pause & MLO_PAUSE_TX)
10475e004460SFlorian Fainelli 		reg |= PORT_OVERRIDE_TX_FLOW;
10485e004460SFlorian Fainelli 
10495e004460SFlorian Fainelli 	b53_write8(dev, B53_CTRL_PAGE, off, reg);
10505e004460SFlorian Fainelli }
10515e004460SFlorian Fainelli 
10525e004460SFlorian Fainelli static void b53_adjust_link(struct dsa_switch *ds, int port,
10535e004460SFlorian Fainelli 			    struct phy_device *phydev)
10545e004460SFlorian Fainelli {
10555e004460SFlorian Fainelli 	struct b53_device *dev = ds->priv;
10565e004460SFlorian Fainelli 	struct ethtool_eee *p = &dev->ports[port].eee;
10575e004460SFlorian Fainelli 	u8 rgmii_ctrl = 0, reg = 0, off;
1058f973b768SDan Carpenter 	int pause = 0;
10595e004460SFlorian Fainelli 
10605e004460SFlorian Fainelli 	if (!phy_is_pseudo_fixed_link(phydev))
10615e004460SFlorian Fainelli 		return;
10625e004460SFlorian Fainelli 
1063967dd82fSFlorian Fainelli 	/* Enable flow control on BCM5301x's CPU port */
1064967dd82fSFlorian Fainelli 	if (is5301x(dev) && port == dev->cpu_port)
10655e004460SFlorian Fainelli 		pause = MLO_PAUSE_TXRX_MASK;
1066967dd82fSFlorian Fainelli 
1067967dd82fSFlorian Fainelli 	if (phydev->pause) {
1068967dd82fSFlorian Fainelli 		if (phydev->asym_pause)
10695e004460SFlorian Fainelli 			pause |= MLO_PAUSE_TX;
10705e004460SFlorian Fainelli 		pause |= MLO_PAUSE_RX;
1071967dd82fSFlorian Fainelli 	}
1072967dd82fSFlorian Fainelli 
10735e004460SFlorian Fainelli 	b53_force_port_config(dev, port, phydev->speed, phydev->duplex, pause);
10745e004460SFlorian Fainelli 	b53_force_link(dev, port, phydev->link);
1075967dd82fSFlorian Fainelli 
1076967dd82fSFlorian Fainelli 	if (is531x5(dev) && phy_interface_is_rgmii(phydev)) {
1077967dd82fSFlorian Fainelli 		if (port == 8)
1078967dd82fSFlorian Fainelli 			off = B53_RGMII_CTRL_IMP;
1079967dd82fSFlorian Fainelli 		else
1080967dd82fSFlorian Fainelli 			off = B53_RGMII_CTRL_P(port);
1081967dd82fSFlorian Fainelli 
1082967dd82fSFlorian Fainelli 		/* Configure the port RGMII clock delay by DLL disabled and
1083967dd82fSFlorian Fainelli 		 * tx_clk aligned timing (restoring to reset defaults)
1084967dd82fSFlorian Fainelli 		 */
1085967dd82fSFlorian Fainelli 		b53_read8(dev, B53_CTRL_PAGE, off, &rgmii_ctrl);
1086967dd82fSFlorian Fainelli 		rgmii_ctrl &= ~(RGMII_CTRL_DLL_RXC | RGMII_CTRL_DLL_TXC |
1087967dd82fSFlorian Fainelli 				RGMII_CTRL_TIMING_SEL);
1088967dd82fSFlorian Fainelli 
1089967dd82fSFlorian Fainelli 		/* PHY_INTERFACE_MODE_RGMII_TXID means TX internal delay, make
1090967dd82fSFlorian Fainelli 		 * sure that we enable the port TX clock internal delay to
1091967dd82fSFlorian Fainelli 		 * account for this internal delay that is inserted, otherwise
1092967dd82fSFlorian Fainelli 		 * the switch won't be able to receive correctly.
1093967dd82fSFlorian Fainelli 		 *
1094967dd82fSFlorian Fainelli 		 * PHY_INTERFACE_MODE_RGMII means that we are not introducing
1095967dd82fSFlorian Fainelli 		 * any delay neither on transmission nor reception, so the
1096967dd82fSFlorian Fainelli 		 * BCM53125 must also be configured accordingly to account for
1097967dd82fSFlorian Fainelli 		 * the lack of delay and introduce
1098967dd82fSFlorian Fainelli 		 *
1099967dd82fSFlorian Fainelli 		 * The BCM53125 switch has its RX clock and TX clock control
1100967dd82fSFlorian Fainelli 		 * swapped, hence the reason why we modify the TX clock path in
1101967dd82fSFlorian Fainelli 		 * the "RGMII" case
1102967dd82fSFlorian Fainelli 		 */
1103967dd82fSFlorian Fainelli 		if (phydev->interface == PHY_INTERFACE_MODE_RGMII_TXID)
1104967dd82fSFlorian Fainelli 			rgmii_ctrl |= RGMII_CTRL_DLL_TXC;
1105967dd82fSFlorian Fainelli 		if (phydev->interface == PHY_INTERFACE_MODE_RGMII)
1106967dd82fSFlorian Fainelli 			rgmii_ctrl |= RGMII_CTRL_DLL_TXC | RGMII_CTRL_DLL_RXC;
1107967dd82fSFlorian Fainelli 		rgmii_ctrl |= RGMII_CTRL_TIMING_SEL;
1108967dd82fSFlorian Fainelli 		b53_write8(dev, B53_CTRL_PAGE, off, rgmii_ctrl);
1109967dd82fSFlorian Fainelli 
1110967dd82fSFlorian Fainelli 		dev_info(ds->dev, "Configured port %d for %s\n", port,
1111967dd82fSFlorian Fainelli 			 phy_modes(phydev->interface));
1112967dd82fSFlorian Fainelli 	}
1113967dd82fSFlorian Fainelli 
1114967dd82fSFlorian Fainelli 	/* configure MII port if necessary */
1115967dd82fSFlorian Fainelli 	if (is5325(dev)) {
1116967dd82fSFlorian Fainelli 		b53_read8(dev, B53_CTRL_PAGE, B53_PORT_OVERRIDE_CTRL,
1117967dd82fSFlorian Fainelli 			  &reg);
1118967dd82fSFlorian Fainelli 
1119967dd82fSFlorian Fainelli 		/* reverse mii needs to be enabled */
1120967dd82fSFlorian Fainelli 		if (!(reg & PORT_OVERRIDE_RV_MII_25)) {
1121967dd82fSFlorian Fainelli 			b53_write8(dev, B53_CTRL_PAGE, B53_PORT_OVERRIDE_CTRL,
1122967dd82fSFlorian Fainelli 				   reg | PORT_OVERRIDE_RV_MII_25);
1123967dd82fSFlorian Fainelli 			b53_read8(dev, B53_CTRL_PAGE, B53_PORT_OVERRIDE_CTRL,
1124967dd82fSFlorian Fainelli 				  &reg);
1125967dd82fSFlorian Fainelli 
1126967dd82fSFlorian Fainelli 			if (!(reg & PORT_OVERRIDE_RV_MII_25)) {
1127967dd82fSFlorian Fainelli 				dev_err(ds->dev,
1128967dd82fSFlorian Fainelli 					"Failed to enable reverse MII mode\n");
1129967dd82fSFlorian Fainelli 				return;
1130967dd82fSFlorian Fainelli 			}
1131967dd82fSFlorian Fainelli 		}
1132967dd82fSFlorian Fainelli 	} else if (is5301x(dev)) {
1133967dd82fSFlorian Fainelli 		if (port != dev->cpu_port) {
11345e004460SFlorian Fainelli 			b53_force_port_config(dev, dev->cpu_port, 2000,
11355e004460SFlorian Fainelli 					      DUPLEX_FULL, MLO_PAUSE_TXRX_MASK);
11365e004460SFlorian Fainelli 			b53_force_link(dev, dev->cpu_port, 1);
1137967dd82fSFlorian Fainelli 		}
1138967dd82fSFlorian Fainelli 	}
1139f43a2dbeSFlorian Fainelli 
1140f43a2dbeSFlorian Fainelli 	/* Re-negotiate EEE if it was enabled already */
1141f43a2dbeSFlorian Fainelli 	p->eee_enabled = b53_eee_init(ds, port, phydev);
1142967dd82fSFlorian Fainelli }
1143967dd82fSFlorian Fainelli 
1144a8e8b985SFlorian Fainelli void b53_port_event(struct dsa_switch *ds, int port)
1145a8e8b985SFlorian Fainelli {
1146a8e8b985SFlorian Fainelli 	struct b53_device *dev = ds->priv;
1147a8e8b985SFlorian Fainelli 	bool link;
1148a8e8b985SFlorian Fainelli 	u16 sts;
1149a8e8b985SFlorian Fainelli 
1150a8e8b985SFlorian Fainelli 	b53_read16(dev, B53_STAT_PAGE, B53_LINK_STAT, &sts);
1151a8e8b985SFlorian Fainelli 	link = !!(sts & BIT(port));
1152a8e8b985SFlorian Fainelli 	dsa_port_phylink_mac_change(ds, port, link);
1153a8e8b985SFlorian Fainelli }
1154a8e8b985SFlorian Fainelli EXPORT_SYMBOL(b53_port_event);
1155a8e8b985SFlorian Fainelli 
1156a8e8b985SFlorian Fainelli void b53_phylink_validate(struct dsa_switch *ds, int port,
1157a8e8b985SFlorian Fainelli 			  unsigned long *supported,
1158a8e8b985SFlorian Fainelli 			  struct phylink_link_state *state)
1159a8e8b985SFlorian Fainelli {
1160a8e8b985SFlorian Fainelli 	struct b53_device *dev = ds->priv;
1161a8e8b985SFlorian Fainelli 	__ETHTOOL_DECLARE_LINK_MODE_MASK(mask) = { 0, };
1162a8e8b985SFlorian Fainelli 
11630e01491dSFlorian Fainelli 	if (dev->ops->serdes_phylink_validate)
11640e01491dSFlorian Fainelli 		dev->ops->serdes_phylink_validate(dev, port, mask, state);
11650e01491dSFlorian Fainelli 
1166a8e8b985SFlorian Fainelli 	/* Allow all the expected bits */
1167a8e8b985SFlorian Fainelli 	phylink_set(mask, Autoneg);
1168a8e8b985SFlorian Fainelli 	phylink_set_port_modes(mask);
1169a8e8b985SFlorian Fainelli 	phylink_set(mask, Pause);
1170a8e8b985SFlorian Fainelli 	phylink_set(mask, Asym_Pause);
1171a8e8b985SFlorian Fainelli 
1172a8e8b985SFlorian Fainelli 	/* With the exclusion of 5325/5365, MII, Reverse MII and 802.3z, we
1173a8e8b985SFlorian Fainelli 	 * support Gigabit, including Half duplex.
1174a8e8b985SFlorian Fainelli 	 */
1175a8e8b985SFlorian Fainelli 	if (state->interface != PHY_INTERFACE_MODE_MII &&
1176a8e8b985SFlorian Fainelli 	    state->interface != PHY_INTERFACE_MODE_REVMII &&
1177a8e8b985SFlorian Fainelli 	    !phy_interface_mode_is_8023z(state->interface) &&
1178a8e8b985SFlorian Fainelli 	    !(is5325(dev) || is5365(dev))) {
1179a8e8b985SFlorian Fainelli 		phylink_set(mask, 1000baseT_Full);
1180a8e8b985SFlorian Fainelli 		phylink_set(mask, 1000baseT_Half);
1181a8e8b985SFlorian Fainelli 	}
1182a8e8b985SFlorian Fainelli 
1183a8e8b985SFlorian Fainelli 	if (!phy_interface_mode_is_8023z(state->interface)) {
1184a8e8b985SFlorian Fainelli 		phylink_set(mask, 10baseT_Half);
1185a8e8b985SFlorian Fainelli 		phylink_set(mask, 10baseT_Full);
1186a8e8b985SFlorian Fainelli 		phylink_set(mask, 100baseT_Half);
1187a8e8b985SFlorian Fainelli 		phylink_set(mask, 100baseT_Full);
1188a8e8b985SFlorian Fainelli 	}
1189a8e8b985SFlorian Fainelli 
1190a8e8b985SFlorian Fainelli 	bitmap_and(supported, supported, mask,
1191a8e8b985SFlorian Fainelli 		   __ETHTOOL_LINK_MODE_MASK_NBITS);
1192a8e8b985SFlorian Fainelli 	bitmap_and(state->advertising, state->advertising, mask,
1193a8e8b985SFlorian Fainelli 		   __ETHTOOL_LINK_MODE_MASK_NBITS);
1194a8e8b985SFlorian Fainelli 
1195a8e8b985SFlorian Fainelli 	phylink_helper_basex_speed(state);
1196a8e8b985SFlorian Fainelli }
1197a8e8b985SFlorian Fainelli EXPORT_SYMBOL(b53_phylink_validate);
1198a8e8b985SFlorian Fainelli 
1199a8e8b985SFlorian Fainelli int b53_phylink_mac_link_state(struct dsa_switch *ds, int port,
1200a8e8b985SFlorian Fainelli 			       struct phylink_link_state *state)
1201a8e8b985SFlorian Fainelli {
12020e01491dSFlorian Fainelli 	struct b53_device *dev = ds->priv;
1203a8e8b985SFlorian Fainelli 	int ret = -EOPNOTSUPP;
1204a8e8b985SFlorian Fainelli 
120555a4d2eaSFlorian Fainelli 	if ((phy_interface_mode_is_8023z(state->interface) ||
120655a4d2eaSFlorian Fainelli 	     state->interface == PHY_INTERFACE_MODE_SGMII) &&
12070e01491dSFlorian Fainelli 	     dev->ops->serdes_link_state)
12080e01491dSFlorian Fainelli 		ret = dev->ops->serdes_link_state(dev, port, state);
12090e01491dSFlorian Fainelli 
1210a8e8b985SFlorian Fainelli 	return ret;
1211a8e8b985SFlorian Fainelli }
1212a8e8b985SFlorian Fainelli EXPORT_SYMBOL(b53_phylink_mac_link_state);
1213a8e8b985SFlorian Fainelli 
1214a8e8b985SFlorian Fainelli void b53_phylink_mac_config(struct dsa_switch *ds, int port,
1215a8e8b985SFlorian Fainelli 			    unsigned int mode,
1216a8e8b985SFlorian Fainelli 			    const struct phylink_link_state *state)
1217a8e8b985SFlorian Fainelli {
1218a8e8b985SFlorian Fainelli 	struct b53_device *dev = ds->priv;
1219a8e8b985SFlorian Fainelli 
1220a8e8b985SFlorian Fainelli 	if (mode == MLO_AN_PHY)
1221a8e8b985SFlorian Fainelli 		return;
1222a8e8b985SFlorian Fainelli 
1223a8e8b985SFlorian Fainelli 	if (mode == MLO_AN_FIXED) {
1224a8e8b985SFlorian Fainelli 		b53_force_port_config(dev, port, state->speed,
1225a8e8b985SFlorian Fainelli 				      state->duplex, state->pause);
1226a8e8b985SFlorian Fainelli 		return;
1227a8e8b985SFlorian Fainelli 	}
12280e01491dSFlorian Fainelli 
122955a4d2eaSFlorian Fainelli 	if ((phy_interface_mode_is_8023z(state->interface) ||
123055a4d2eaSFlorian Fainelli 	     state->interface == PHY_INTERFACE_MODE_SGMII) &&
12310e01491dSFlorian Fainelli 	     dev->ops->serdes_config)
12320e01491dSFlorian Fainelli 		dev->ops->serdes_config(dev, port, mode, state);
1233a8e8b985SFlorian Fainelli }
1234a8e8b985SFlorian Fainelli EXPORT_SYMBOL(b53_phylink_mac_config);
1235a8e8b985SFlorian Fainelli 
1236a8e8b985SFlorian Fainelli void b53_phylink_mac_an_restart(struct dsa_switch *ds, int port)
1237a8e8b985SFlorian Fainelli {
12380e01491dSFlorian Fainelli 	struct b53_device *dev = ds->priv;
12390e01491dSFlorian Fainelli 
12400e01491dSFlorian Fainelli 	if (dev->ops->serdes_an_restart)
12410e01491dSFlorian Fainelli 		dev->ops->serdes_an_restart(dev, port);
1242a8e8b985SFlorian Fainelli }
1243a8e8b985SFlorian Fainelli EXPORT_SYMBOL(b53_phylink_mac_an_restart);
1244a8e8b985SFlorian Fainelli 
1245a8e8b985SFlorian Fainelli void b53_phylink_mac_link_down(struct dsa_switch *ds, int port,
1246a8e8b985SFlorian Fainelli 			       unsigned int mode,
1247a8e8b985SFlorian Fainelli 			       phy_interface_t interface)
1248a8e8b985SFlorian Fainelli {
1249a8e8b985SFlorian Fainelli 	struct b53_device *dev = ds->priv;
1250a8e8b985SFlorian Fainelli 
1251a8e8b985SFlorian Fainelli 	if (mode == MLO_AN_PHY)
1252a8e8b985SFlorian Fainelli 		return;
1253a8e8b985SFlorian Fainelli 
1254a8e8b985SFlorian Fainelli 	if (mode == MLO_AN_FIXED) {
1255a8e8b985SFlorian Fainelli 		b53_force_link(dev, port, false);
1256a8e8b985SFlorian Fainelli 		return;
1257a8e8b985SFlorian Fainelli 	}
12580e01491dSFlorian Fainelli 
12590e01491dSFlorian Fainelli 	if (phy_interface_mode_is_8023z(interface) &&
12600e01491dSFlorian Fainelli 	    dev->ops->serdes_link_set)
12610e01491dSFlorian Fainelli 		dev->ops->serdes_link_set(dev, port, mode, interface, false);
1262a8e8b985SFlorian Fainelli }
1263a8e8b985SFlorian Fainelli EXPORT_SYMBOL(b53_phylink_mac_link_down);
1264a8e8b985SFlorian Fainelli 
1265a8e8b985SFlorian Fainelli void b53_phylink_mac_link_up(struct dsa_switch *ds, int port,
1266a8e8b985SFlorian Fainelli 			     unsigned int mode,
1267a8e8b985SFlorian Fainelli 			     phy_interface_t interface,
1268a8e8b985SFlorian Fainelli 			     struct phy_device *phydev)
1269a8e8b985SFlorian Fainelli {
1270a8e8b985SFlorian Fainelli 	struct b53_device *dev = ds->priv;
1271a8e8b985SFlorian Fainelli 
1272a8e8b985SFlorian Fainelli 	if (mode == MLO_AN_PHY)
1273a8e8b985SFlorian Fainelli 		return;
1274a8e8b985SFlorian Fainelli 
1275a8e8b985SFlorian Fainelli 	if (mode == MLO_AN_FIXED) {
1276a8e8b985SFlorian Fainelli 		b53_force_link(dev, port, true);
1277a8e8b985SFlorian Fainelli 		return;
1278a8e8b985SFlorian Fainelli 	}
12790e01491dSFlorian Fainelli 
12800e01491dSFlorian Fainelli 	if (phy_interface_mode_is_8023z(interface) &&
12810e01491dSFlorian Fainelli 	    dev->ops->serdes_link_set)
12820e01491dSFlorian Fainelli 		dev->ops->serdes_link_set(dev, port, mode, interface, true);
1283a8e8b985SFlorian Fainelli }
1284a8e8b985SFlorian Fainelli EXPORT_SYMBOL(b53_phylink_mac_link_up);
1285a8e8b985SFlorian Fainelli 
12863117455dSFlorian Fainelli int b53_vlan_filtering(struct dsa_switch *ds, int port, bool vlan_filtering)
1287a2482d2cSFlorian Fainelli {
1288dad8d7c6SFlorian Fainelli 	struct b53_device *dev = ds->priv;
1289dad8d7c6SFlorian Fainelli 	u16 pvid, new_pvid;
1290dad8d7c6SFlorian Fainelli 
1291dad8d7c6SFlorian Fainelli 	b53_read16(dev, B53_VLAN_PAGE, B53_VLAN_PORT_DEF_TAG(port), &pvid);
1292dad8d7c6SFlorian Fainelli 	new_pvid = pvid;
1293864cd7b0SVladimir Oltean 	if (!vlan_filtering) {
1294dad8d7c6SFlorian Fainelli 		/* Filtering is currently enabled, use the default PVID since
1295dad8d7c6SFlorian Fainelli 		 * the bridge does not expect tagging anymore
1296dad8d7c6SFlorian Fainelli 		 */
1297dad8d7c6SFlorian Fainelli 		dev->ports[port].pvid = pvid;
1298dad8d7c6SFlorian Fainelli 		new_pvid = b53_default_pvid(dev);
1299864cd7b0SVladimir Oltean 	} else {
1300dad8d7c6SFlorian Fainelli 		/* Filtering is currently disabled, restore the previous PVID */
1301dad8d7c6SFlorian Fainelli 		new_pvid = dev->ports[port].pvid;
1302dad8d7c6SFlorian Fainelli 	}
1303dad8d7c6SFlorian Fainelli 
1304dad8d7c6SFlorian Fainelli 	if (pvid != new_pvid)
1305dad8d7c6SFlorian Fainelli 		b53_write16(dev, B53_VLAN_PAGE, B53_VLAN_PORT_DEF_TAG(port),
1306dad8d7c6SFlorian Fainelli 			    new_pvid);
1307dad8d7c6SFlorian Fainelli 
1308dad8d7c6SFlorian Fainelli 	b53_enable_vlan(dev, dev->vlan_enabled, vlan_filtering);
1309dad8d7c6SFlorian Fainelli 
1310a2482d2cSFlorian Fainelli 	return 0;
1311a2482d2cSFlorian Fainelli }
13123117455dSFlorian Fainelli EXPORT_SYMBOL(b53_vlan_filtering);
1313a2482d2cSFlorian Fainelli 
13143117455dSFlorian Fainelli int b53_vlan_prepare(struct dsa_switch *ds, int port,
131580e02360SVivien Didelot 		     const struct switchdev_obj_port_vlan *vlan)
1316a2482d2cSFlorian Fainelli {
131704bed143SVivien Didelot 	struct b53_device *dev = ds->priv;
1318a2482d2cSFlorian Fainelli 
1319a2482d2cSFlorian Fainelli 	if ((is5325(dev) || is5365(dev)) && vlan->vid_begin == 0)
1320a2482d2cSFlorian Fainelli 		return -EOPNOTSUPP;
1321a2482d2cSFlorian Fainelli 
1322a2482d2cSFlorian Fainelli 	if (vlan->vid_end > dev->num_vlans)
1323a2482d2cSFlorian Fainelli 		return -ERANGE;
1324a2482d2cSFlorian Fainelli 
1325e74f014eSVladimir Oltean 	b53_enable_vlan(dev, true, ds->vlan_filtering);
1326a2482d2cSFlorian Fainelli 
1327a2482d2cSFlorian Fainelli 	return 0;
1328a2482d2cSFlorian Fainelli }
13293117455dSFlorian Fainelli EXPORT_SYMBOL(b53_vlan_prepare);
1330a2482d2cSFlorian Fainelli 
13313117455dSFlorian Fainelli void b53_vlan_add(struct dsa_switch *ds, int port,
133280e02360SVivien Didelot 		  const struct switchdev_obj_port_vlan *vlan)
1333a2482d2cSFlorian Fainelli {
133404bed143SVivien Didelot 	struct b53_device *dev = ds->priv;
1335a2482d2cSFlorian Fainelli 	bool untagged = vlan->flags & BRIDGE_VLAN_INFO_UNTAGGED;
1336a2482d2cSFlorian Fainelli 	bool pvid = vlan->flags & BRIDGE_VLAN_INFO_PVID;
1337a2482d2cSFlorian Fainelli 	struct b53_vlan *vl;
1338a2482d2cSFlorian Fainelli 	u16 vid;
1339a2482d2cSFlorian Fainelli 
1340a2482d2cSFlorian Fainelli 	for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid) {
1341a2482d2cSFlorian Fainelli 		vl = &dev->vlans[vid];
1342a2482d2cSFlorian Fainelli 
1343a2482d2cSFlorian Fainelli 		b53_get_vlan_entry(dev, vid, vl);
1344a2482d2cSFlorian Fainelli 
1345c499696eSFlorian Fainelli 		vl->members |= BIT(port);
1346ca893194SFlorian Fainelli 		if (untagged && !dsa_is_cpu_port(ds, port))
1347e47112d9SFlorian Fainelli 			vl->untag |= BIT(port);
1348a2482d2cSFlorian Fainelli 		else
1349e47112d9SFlorian Fainelli 			vl->untag &= ~BIT(port);
1350a2482d2cSFlorian Fainelli 
1351a2482d2cSFlorian Fainelli 		b53_set_vlan_entry(dev, vid, vl);
1352a2482d2cSFlorian Fainelli 		b53_fast_age_vlan(dev, vid);
1353a2482d2cSFlorian Fainelli 	}
1354a2482d2cSFlorian Fainelli 
135510163aaeSFlorian Fainelli 	if (pvid && !dsa_is_cpu_port(ds, port)) {
1356a2482d2cSFlorian Fainelli 		b53_write16(dev, B53_VLAN_PAGE, B53_VLAN_PORT_DEF_TAG(port),
1357a2482d2cSFlorian Fainelli 			    vlan->vid_end);
1358a2482d2cSFlorian Fainelli 		b53_fast_age_vlan(dev, vid);
1359a2482d2cSFlorian Fainelli 	}
1360a2482d2cSFlorian Fainelli }
13613117455dSFlorian Fainelli EXPORT_SYMBOL(b53_vlan_add);
1362a2482d2cSFlorian Fainelli 
13633117455dSFlorian Fainelli int b53_vlan_del(struct dsa_switch *ds, int port,
1364a2482d2cSFlorian Fainelli 		 const struct switchdev_obj_port_vlan *vlan)
1365a2482d2cSFlorian Fainelli {
136604bed143SVivien Didelot 	struct b53_device *dev = ds->priv;
1367a2482d2cSFlorian Fainelli 	bool untagged = vlan->flags & BRIDGE_VLAN_INFO_UNTAGGED;
1368a2482d2cSFlorian Fainelli 	struct b53_vlan *vl;
1369a2482d2cSFlorian Fainelli 	u16 vid;
1370a2482d2cSFlorian Fainelli 	u16 pvid;
1371a2482d2cSFlorian Fainelli 
1372a2482d2cSFlorian Fainelli 	b53_read16(dev, B53_VLAN_PAGE, B53_VLAN_PORT_DEF_TAG(port), &pvid);
1373a2482d2cSFlorian Fainelli 
1374a2482d2cSFlorian Fainelli 	for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid) {
1375a2482d2cSFlorian Fainelli 		vl = &dev->vlans[vid];
1376a2482d2cSFlorian Fainelli 
1377a2482d2cSFlorian Fainelli 		b53_get_vlan_entry(dev, vid, vl);
1378a2482d2cSFlorian Fainelli 
1379a2482d2cSFlorian Fainelli 		vl->members &= ~BIT(port);
1380a2482d2cSFlorian Fainelli 
1381fea83353SFlorian Fainelli 		if (pvid == vid)
1382fea83353SFlorian Fainelli 			pvid = b53_default_pvid(dev);
1383a2482d2cSFlorian Fainelli 
1384ca893194SFlorian Fainelli 		if (untagged && !dsa_is_cpu_port(ds, port))
1385a2482d2cSFlorian Fainelli 			vl->untag &= ~(BIT(port));
1386a2482d2cSFlorian Fainelli 
1387a2482d2cSFlorian Fainelli 		b53_set_vlan_entry(dev, vid, vl);
1388a2482d2cSFlorian Fainelli 		b53_fast_age_vlan(dev, vid);
1389a2482d2cSFlorian Fainelli 	}
1390a2482d2cSFlorian Fainelli 
1391a2482d2cSFlorian Fainelli 	b53_write16(dev, B53_VLAN_PAGE, B53_VLAN_PORT_DEF_TAG(port), pvid);
1392a2482d2cSFlorian Fainelli 	b53_fast_age_vlan(dev, pvid);
1393a2482d2cSFlorian Fainelli 
1394a2482d2cSFlorian Fainelli 	return 0;
1395a2482d2cSFlorian Fainelli }
13963117455dSFlorian Fainelli EXPORT_SYMBOL(b53_vlan_del);
1397a2482d2cSFlorian Fainelli 
13981da6df85SFlorian Fainelli /* Address Resolution Logic routines */
13991da6df85SFlorian Fainelli static int b53_arl_op_wait(struct b53_device *dev)
14001da6df85SFlorian Fainelli {
14011da6df85SFlorian Fainelli 	unsigned int timeout = 10;
14021da6df85SFlorian Fainelli 	u8 reg;
14031da6df85SFlorian Fainelli 
14041da6df85SFlorian Fainelli 	do {
14051da6df85SFlorian Fainelli 		b53_read8(dev, B53_ARLIO_PAGE, B53_ARLTBL_RW_CTRL, &reg);
14061da6df85SFlorian Fainelli 		if (!(reg & ARLTBL_START_DONE))
14071da6df85SFlorian Fainelli 			return 0;
14081da6df85SFlorian Fainelli 
14091da6df85SFlorian Fainelli 		usleep_range(1000, 2000);
14101da6df85SFlorian Fainelli 	} while (timeout--);
14111da6df85SFlorian Fainelli 
14121da6df85SFlorian Fainelli 	dev_warn(dev->dev, "timeout waiting for ARL to finish: 0x%02x\n", reg);
14131da6df85SFlorian Fainelli 
14141da6df85SFlorian Fainelli 	return -ETIMEDOUT;
14151da6df85SFlorian Fainelli }
14161da6df85SFlorian Fainelli 
14171da6df85SFlorian Fainelli static int b53_arl_rw_op(struct b53_device *dev, unsigned int op)
14181da6df85SFlorian Fainelli {
14191da6df85SFlorian Fainelli 	u8 reg;
14201da6df85SFlorian Fainelli 
14211da6df85SFlorian Fainelli 	if (op > ARLTBL_RW)
14221da6df85SFlorian Fainelli 		return -EINVAL;
14231da6df85SFlorian Fainelli 
14241da6df85SFlorian Fainelli 	b53_read8(dev, B53_ARLIO_PAGE, B53_ARLTBL_RW_CTRL, &reg);
14251da6df85SFlorian Fainelli 	reg |= ARLTBL_START_DONE;
14261da6df85SFlorian Fainelli 	if (op)
14271da6df85SFlorian Fainelli 		reg |= ARLTBL_RW;
14281da6df85SFlorian Fainelli 	else
14291da6df85SFlorian Fainelli 		reg &= ~ARLTBL_RW;
14301da6df85SFlorian Fainelli 	b53_write8(dev, B53_ARLIO_PAGE, B53_ARLTBL_RW_CTRL, reg);
14311da6df85SFlorian Fainelli 
14321da6df85SFlorian Fainelli 	return b53_arl_op_wait(dev);
14331da6df85SFlorian Fainelli }
14341da6df85SFlorian Fainelli 
14351da6df85SFlorian Fainelli static int b53_arl_read(struct b53_device *dev, u64 mac,
14361da6df85SFlorian Fainelli 			u16 vid, struct b53_arl_entry *ent, u8 *idx,
14371da6df85SFlorian Fainelli 			bool is_valid)
14381da6df85SFlorian Fainelli {
14391da6df85SFlorian Fainelli 	unsigned int i;
14401da6df85SFlorian Fainelli 	int ret;
14411da6df85SFlorian Fainelli 
14421da6df85SFlorian Fainelli 	ret = b53_arl_op_wait(dev);
14431da6df85SFlorian Fainelli 	if (ret)
14441da6df85SFlorian Fainelli 		return ret;
14451da6df85SFlorian Fainelli 
14461da6df85SFlorian Fainelli 	/* Read the bins */
14471da6df85SFlorian Fainelli 	for (i = 0; i < dev->num_arl_entries; i++) {
14481da6df85SFlorian Fainelli 		u64 mac_vid;
14491da6df85SFlorian Fainelli 		u32 fwd_entry;
14501da6df85SFlorian Fainelli 
14511da6df85SFlorian Fainelli 		b53_read64(dev, B53_ARLIO_PAGE,
14521da6df85SFlorian Fainelli 			   B53_ARLTBL_MAC_VID_ENTRY(i), &mac_vid);
14531da6df85SFlorian Fainelli 		b53_read32(dev, B53_ARLIO_PAGE,
14541da6df85SFlorian Fainelli 			   B53_ARLTBL_DATA_ENTRY(i), &fwd_entry);
14551da6df85SFlorian Fainelli 		b53_arl_to_entry(ent, mac_vid, fwd_entry);
14561da6df85SFlorian Fainelli 
14571da6df85SFlorian Fainelli 		if (!(fwd_entry & ARLTBL_VALID))
14581da6df85SFlorian Fainelli 			continue;
14591da6df85SFlorian Fainelli 		if ((mac_vid & ARLTBL_MAC_MASK) != mac)
14601da6df85SFlorian Fainelli 			continue;
14611da6df85SFlorian Fainelli 		*idx = i;
14621da6df85SFlorian Fainelli 	}
14631da6df85SFlorian Fainelli 
14641da6df85SFlorian Fainelli 	return -ENOENT;
14651da6df85SFlorian Fainelli }
14661da6df85SFlorian Fainelli 
14671da6df85SFlorian Fainelli static int b53_arl_op(struct b53_device *dev, int op, int port,
14681da6df85SFlorian Fainelli 		      const unsigned char *addr, u16 vid, bool is_valid)
14691da6df85SFlorian Fainelli {
14701da6df85SFlorian Fainelli 	struct b53_arl_entry ent;
14711da6df85SFlorian Fainelli 	u32 fwd_entry;
14721da6df85SFlorian Fainelli 	u64 mac, mac_vid = 0;
14731da6df85SFlorian Fainelli 	u8 idx = 0;
14741da6df85SFlorian Fainelli 	int ret;
14751da6df85SFlorian Fainelli 
14761da6df85SFlorian Fainelli 	/* Convert the array into a 64-bit MAC */
14774b92ea81SFlorian Fainelli 	mac = ether_addr_to_u64(addr);
14781da6df85SFlorian Fainelli 
14791da6df85SFlorian Fainelli 	/* Perform a read for the given MAC and VID */
14801da6df85SFlorian Fainelli 	b53_write48(dev, B53_ARLIO_PAGE, B53_MAC_ADDR_IDX, mac);
14811da6df85SFlorian Fainelli 	b53_write16(dev, B53_ARLIO_PAGE, B53_VLAN_ID_IDX, vid);
14821da6df85SFlorian Fainelli 
14831da6df85SFlorian Fainelli 	/* Issue a read operation for this MAC */
14841da6df85SFlorian Fainelli 	ret = b53_arl_rw_op(dev, 1);
14851da6df85SFlorian Fainelli 	if (ret)
14861da6df85SFlorian Fainelli 		return ret;
14871da6df85SFlorian Fainelli 
14881da6df85SFlorian Fainelli 	ret = b53_arl_read(dev, mac, vid, &ent, &idx, is_valid);
14891da6df85SFlorian Fainelli 	/* If this is a read, just finish now */
14901da6df85SFlorian Fainelli 	if (op)
14911da6df85SFlorian Fainelli 		return ret;
14921da6df85SFlorian Fainelli 
14931da6df85SFlorian Fainelli 	/* We could not find a matching MAC, so reset to a new entry */
14941da6df85SFlorian Fainelli 	if (ret) {
14951da6df85SFlorian Fainelli 		fwd_entry = 0;
14961da6df85SFlorian Fainelli 		idx = 1;
14971da6df85SFlorian Fainelli 	}
14981da6df85SFlorian Fainelli 
14991da6df85SFlorian Fainelli 	memset(&ent, 0, sizeof(ent));
15001da6df85SFlorian Fainelli 	ent.port = port;
15011da6df85SFlorian Fainelli 	ent.is_valid = is_valid;
15021da6df85SFlorian Fainelli 	ent.vid = vid;
15031da6df85SFlorian Fainelli 	ent.is_static = true;
15041da6df85SFlorian Fainelli 	memcpy(ent.mac, addr, ETH_ALEN);
15051da6df85SFlorian Fainelli 	b53_arl_from_entry(&mac_vid, &fwd_entry, &ent);
15061da6df85SFlorian Fainelli 
15071da6df85SFlorian Fainelli 	b53_write64(dev, B53_ARLIO_PAGE,
15081da6df85SFlorian Fainelli 		    B53_ARLTBL_MAC_VID_ENTRY(idx), mac_vid);
15091da6df85SFlorian Fainelli 	b53_write32(dev, B53_ARLIO_PAGE,
15101da6df85SFlorian Fainelli 		    B53_ARLTBL_DATA_ENTRY(idx), fwd_entry);
15111da6df85SFlorian Fainelli 
15121da6df85SFlorian Fainelli 	return b53_arl_rw_op(dev, 0);
15131da6df85SFlorian Fainelli }
15141da6df85SFlorian Fainelli 
15151b6dd556SArkadi Sharshevsky int b53_fdb_add(struct dsa_switch *ds, int port,
15166c2c1dcbSArkadi Sharshevsky 		const unsigned char *addr, u16 vid)
15171da6df85SFlorian Fainelli {
151804bed143SVivien Didelot 	struct b53_device *priv = ds->priv;
15191da6df85SFlorian Fainelli 
15201da6df85SFlorian Fainelli 	/* 5325 and 5365 require some more massaging, but could
15211da6df85SFlorian Fainelli 	 * be supported eventually
15221da6df85SFlorian Fainelli 	 */
15231da6df85SFlorian Fainelli 	if (is5325(priv) || is5365(priv))
15241da6df85SFlorian Fainelli 		return -EOPNOTSUPP;
15251da6df85SFlorian Fainelli 
15261b6dd556SArkadi Sharshevsky 	return b53_arl_op(priv, 0, port, addr, vid, true);
15271da6df85SFlorian Fainelli }
15283117455dSFlorian Fainelli EXPORT_SYMBOL(b53_fdb_add);
15291da6df85SFlorian Fainelli 
15303117455dSFlorian Fainelli int b53_fdb_del(struct dsa_switch *ds, int port,
15316c2c1dcbSArkadi Sharshevsky 		const unsigned char *addr, u16 vid)
15321da6df85SFlorian Fainelli {
153304bed143SVivien Didelot 	struct b53_device *priv = ds->priv;
15341da6df85SFlorian Fainelli 
15356c2c1dcbSArkadi Sharshevsky 	return b53_arl_op(priv, 0, port, addr, vid, false);
15361da6df85SFlorian Fainelli }
15373117455dSFlorian Fainelli EXPORT_SYMBOL(b53_fdb_del);
15381da6df85SFlorian Fainelli 
15391da6df85SFlorian Fainelli static int b53_arl_search_wait(struct b53_device *dev)
15401da6df85SFlorian Fainelli {
15411da6df85SFlorian Fainelli 	unsigned int timeout = 1000;
15421da6df85SFlorian Fainelli 	u8 reg;
15431da6df85SFlorian Fainelli 
15441da6df85SFlorian Fainelli 	do {
15451da6df85SFlorian Fainelli 		b53_read8(dev, B53_ARLIO_PAGE, B53_ARL_SRCH_CTL, &reg);
15461da6df85SFlorian Fainelli 		if (!(reg & ARL_SRCH_STDN))
15471da6df85SFlorian Fainelli 			return 0;
15481da6df85SFlorian Fainelli 
15491da6df85SFlorian Fainelli 		if (reg & ARL_SRCH_VLID)
15501da6df85SFlorian Fainelli 			return 0;
15511da6df85SFlorian Fainelli 
15521da6df85SFlorian Fainelli 		usleep_range(1000, 2000);
15531da6df85SFlorian Fainelli 	} while (timeout--);
15541da6df85SFlorian Fainelli 
15551da6df85SFlorian Fainelli 	return -ETIMEDOUT;
15561da6df85SFlorian Fainelli }
15571da6df85SFlorian Fainelli 
15581da6df85SFlorian Fainelli static void b53_arl_search_rd(struct b53_device *dev, u8 idx,
15591da6df85SFlorian Fainelli 			      struct b53_arl_entry *ent)
15601da6df85SFlorian Fainelli {
15611da6df85SFlorian Fainelli 	u64 mac_vid;
15621da6df85SFlorian Fainelli 	u32 fwd_entry;
15631da6df85SFlorian Fainelli 
15641da6df85SFlorian Fainelli 	b53_read64(dev, B53_ARLIO_PAGE,
15651da6df85SFlorian Fainelli 		   B53_ARL_SRCH_RSTL_MACVID(idx), &mac_vid);
15661da6df85SFlorian Fainelli 	b53_read32(dev, B53_ARLIO_PAGE,
15671da6df85SFlorian Fainelli 		   B53_ARL_SRCH_RSTL(idx), &fwd_entry);
15681da6df85SFlorian Fainelli 	b53_arl_to_entry(ent, mac_vid, fwd_entry);
15691da6df85SFlorian Fainelli }
15701da6df85SFlorian Fainelli 
1571e6cbef0cSVivien Didelot static int b53_fdb_copy(int port, const struct b53_arl_entry *ent,
15722bedde1aSArkadi Sharshevsky 			dsa_fdb_dump_cb_t *cb, void *data)
15731da6df85SFlorian Fainelli {
15741da6df85SFlorian Fainelli 	if (!ent->is_valid)
15751da6df85SFlorian Fainelli 		return 0;
15761da6df85SFlorian Fainelli 
15771da6df85SFlorian Fainelli 	if (port != ent->port)
15781da6df85SFlorian Fainelli 		return 0;
15791da6df85SFlorian Fainelli 
15802bedde1aSArkadi Sharshevsky 	return cb(ent->mac, ent->vid, ent->is_static, data);
15811da6df85SFlorian Fainelli }
15821da6df85SFlorian Fainelli 
15833117455dSFlorian Fainelli int b53_fdb_dump(struct dsa_switch *ds, int port,
15842bedde1aSArkadi Sharshevsky 		 dsa_fdb_dump_cb_t *cb, void *data)
15851da6df85SFlorian Fainelli {
158604bed143SVivien Didelot 	struct b53_device *priv = ds->priv;
15871da6df85SFlorian Fainelli 	struct b53_arl_entry results[2];
15881da6df85SFlorian Fainelli 	unsigned int count = 0;
15891da6df85SFlorian Fainelli 	int ret;
15901da6df85SFlorian Fainelli 	u8 reg;
15911da6df85SFlorian Fainelli 
15921da6df85SFlorian Fainelli 	/* Start search operation */
15931da6df85SFlorian Fainelli 	reg = ARL_SRCH_STDN;
15941da6df85SFlorian Fainelli 	b53_write8(priv, B53_ARLIO_PAGE, B53_ARL_SRCH_CTL, reg);
15951da6df85SFlorian Fainelli 
15961da6df85SFlorian Fainelli 	do {
15971da6df85SFlorian Fainelli 		ret = b53_arl_search_wait(priv);
15981da6df85SFlorian Fainelli 		if (ret)
15991da6df85SFlorian Fainelli 			return ret;
16001da6df85SFlorian Fainelli 
16011da6df85SFlorian Fainelli 		b53_arl_search_rd(priv, 0, &results[0]);
16022bedde1aSArkadi Sharshevsky 		ret = b53_fdb_copy(port, &results[0], cb, data);
16031da6df85SFlorian Fainelli 		if (ret)
16041da6df85SFlorian Fainelli 			return ret;
16051da6df85SFlorian Fainelli 
16061da6df85SFlorian Fainelli 		if (priv->num_arl_entries > 2) {
16071da6df85SFlorian Fainelli 			b53_arl_search_rd(priv, 1, &results[1]);
16082bedde1aSArkadi Sharshevsky 			ret = b53_fdb_copy(port, &results[1], cb, data);
16091da6df85SFlorian Fainelli 			if (ret)
16101da6df85SFlorian Fainelli 				return ret;
16111da6df85SFlorian Fainelli 
16121da6df85SFlorian Fainelli 			if (!results[0].is_valid && !results[1].is_valid)
16131da6df85SFlorian Fainelli 				break;
16141da6df85SFlorian Fainelli 		}
16151da6df85SFlorian Fainelli 
16161da6df85SFlorian Fainelli 	} while (count++ < 1024);
16171da6df85SFlorian Fainelli 
16181da6df85SFlorian Fainelli 	return 0;
16191da6df85SFlorian Fainelli }
16203117455dSFlorian Fainelli EXPORT_SYMBOL(b53_fdb_dump);
16211da6df85SFlorian Fainelli 
1622ddd3a0c8SVivien Didelot int b53_br_join(struct dsa_switch *ds, int port, struct net_device *br)
1623ff39c2d6SFlorian Fainelli {
162404bed143SVivien Didelot 	struct b53_device *dev = ds->priv;
16250abfd494SVivien Didelot 	s8 cpu_port = ds->ports[port].cpu_dp->index;
1626ff39c2d6SFlorian Fainelli 	u16 pvlan, reg;
1627ff39c2d6SFlorian Fainelli 	unsigned int i;
1628ff39c2d6SFlorian Fainelli 
162948aea33aSFlorian Fainelli 	/* Make this port leave the all VLANs join since we will have proper
163048aea33aSFlorian Fainelli 	 * VLAN entries from now on
163148aea33aSFlorian Fainelli 	 */
163248aea33aSFlorian Fainelli 	if (is58xx(dev)) {
163348aea33aSFlorian Fainelli 		b53_read16(dev, B53_VLAN_PAGE, B53_JOIN_ALL_VLAN_EN, &reg);
163448aea33aSFlorian Fainelli 		reg &= ~BIT(port);
163548aea33aSFlorian Fainelli 		if ((reg & BIT(cpu_port)) == BIT(cpu_port))
163648aea33aSFlorian Fainelli 			reg &= ~BIT(cpu_port);
163748aea33aSFlorian Fainelli 		b53_write16(dev, B53_VLAN_PAGE, B53_JOIN_ALL_VLAN_EN, reg);
163848aea33aSFlorian Fainelli 	}
163948aea33aSFlorian Fainelli 
1640ff39c2d6SFlorian Fainelli 	b53_read16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(port), &pvlan);
1641ff39c2d6SFlorian Fainelli 
1642ff39c2d6SFlorian Fainelli 	b53_for_each_port(dev, i) {
1643c8652c83SVivien Didelot 		if (dsa_to_port(ds, i)->bridge_dev != br)
1644ff39c2d6SFlorian Fainelli 			continue;
1645ff39c2d6SFlorian Fainelli 
1646ff39c2d6SFlorian Fainelli 		/* Add this local port to the remote port VLAN control
1647ff39c2d6SFlorian Fainelli 		 * membership and update the remote port bitmask
1648ff39c2d6SFlorian Fainelli 		 */
1649ff39c2d6SFlorian Fainelli 		b53_read16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(i), &reg);
1650ff39c2d6SFlorian Fainelli 		reg |= BIT(port);
1651ff39c2d6SFlorian Fainelli 		b53_write16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(i), reg);
1652ff39c2d6SFlorian Fainelli 		dev->ports[i].vlan_ctl_mask = reg;
1653ff39c2d6SFlorian Fainelli 
1654ff39c2d6SFlorian Fainelli 		pvlan |= BIT(i);
1655ff39c2d6SFlorian Fainelli 	}
1656ff39c2d6SFlorian Fainelli 
1657ff39c2d6SFlorian Fainelli 	/* Configure the local port VLAN control membership to include
1658ff39c2d6SFlorian Fainelli 	 * remote ports and update the local port bitmask
1659ff39c2d6SFlorian Fainelli 	 */
1660ff39c2d6SFlorian Fainelli 	b53_write16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(port), pvlan);
1661ff39c2d6SFlorian Fainelli 	dev->ports[port].vlan_ctl_mask = pvlan;
1662ff39c2d6SFlorian Fainelli 
1663ff39c2d6SFlorian Fainelli 	return 0;
1664ff39c2d6SFlorian Fainelli }
16653117455dSFlorian Fainelli EXPORT_SYMBOL(b53_br_join);
1666ff39c2d6SFlorian Fainelli 
1667f123f2fbSVivien Didelot void b53_br_leave(struct dsa_switch *ds, int port, struct net_device *br)
1668ff39c2d6SFlorian Fainelli {
166904bed143SVivien Didelot 	struct b53_device *dev = ds->priv;
1670a2482d2cSFlorian Fainelli 	struct b53_vlan *vl = &dev->vlans[0];
16710abfd494SVivien Didelot 	s8 cpu_port = ds->ports[port].cpu_dp->index;
1672ff39c2d6SFlorian Fainelli 	unsigned int i;
1673a2482d2cSFlorian Fainelli 	u16 pvlan, reg, pvid;
1674ff39c2d6SFlorian Fainelli 
1675ff39c2d6SFlorian Fainelli 	b53_read16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(port), &pvlan);
1676ff39c2d6SFlorian Fainelli 
1677ff39c2d6SFlorian Fainelli 	b53_for_each_port(dev, i) {
1678ff39c2d6SFlorian Fainelli 		/* Don't touch the remaining ports */
1679c8652c83SVivien Didelot 		if (dsa_to_port(ds, i)->bridge_dev != br)
1680ff39c2d6SFlorian Fainelli 			continue;
1681ff39c2d6SFlorian Fainelli 
1682ff39c2d6SFlorian Fainelli 		b53_read16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(i), &reg);
1683ff39c2d6SFlorian Fainelli 		reg &= ~BIT(port);
1684ff39c2d6SFlorian Fainelli 		b53_write16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(i), reg);
1685ff39c2d6SFlorian Fainelli 		dev->ports[port].vlan_ctl_mask = reg;
1686ff39c2d6SFlorian Fainelli 
1687ff39c2d6SFlorian Fainelli 		/* Prevent self removal to preserve isolation */
1688ff39c2d6SFlorian Fainelli 		if (port != i)
1689ff39c2d6SFlorian Fainelli 			pvlan &= ~BIT(i);
1690ff39c2d6SFlorian Fainelli 	}
1691ff39c2d6SFlorian Fainelli 
1692ff39c2d6SFlorian Fainelli 	b53_write16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(port), pvlan);
1693ff39c2d6SFlorian Fainelli 	dev->ports[port].vlan_ctl_mask = pvlan;
1694a2482d2cSFlorian Fainelli 
1695fea83353SFlorian Fainelli 	pvid = b53_default_pvid(dev);
1696a2482d2cSFlorian Fainelli 
169748aea33aSFlorian Fainelli 	/* Make this port join all VLANs without VLAN entries */
169848aea33aSFlorian Fainelli 	if (is58xx(dev)) {
169948aea33aSFlorian Fainelli 		b53_read16(dev, B53_VLAN_PAGE, B53_JOIN_ALL_VLAN_EN, &reg);
170048aea33aSFlorian Fainelli 		reg |= BIT(port);
170148aea33aSFlorian Fainelli 		if (!(reg & BIT(cpu_port)))
170248aea33aSFlorian Fainelli 			reg |= BIT(cpu_port);
170348aea33aSFlorian Fainelli 		b53_write16(dev, B53_VLAN_PAGE, B53_JOIN_ALL_VLAN_EN, reg);
170448aea33aSFlorian Fainelli 	} else {
1705a2482d2cSFlorian Fainelli 		b53_get_vlan_entry(dev, pvid, vl);
1706c499696eSFlorian Fainelli 		vl->members |= BIT(port) | BIT(cpu_port);
1707c499696eSFlorian Fainelli 		vl->untag |= BIT(port) | BIT(cpu_port);
1708a2482d2cSFlorian Fainelli 		b53_set_vlan_entry(dev, pvid, vl);
1709ff39c2d6SFlorian Fainelli 	}
171048aea33aSFlorian Fainelli }
17113117455dSFlorian Fainelli EXPORT_SYMBOL(b53_br_leave);
1712ff39c2d6SFlorian Fainelli 
17133117455dSFlorian Fainelli void b53_br_set_stp_state(struct dsa_switch *ds, int port, u8 state)
1714ff39c2d6SFlorian Fainelli {
171504bed143SVivien Didelot 	struct b53_device *dev = ds->priv;
1716597698f1SVivien Didelot 	u8 hw_state;
1717ff39c2d6SFlorian Fainelli 	u8 reg;
1718ff39c2d6SFlorian Fainelli 
1719ff39c2d6SFlorian Fainelli 	switch (state) {
1720ff39c2d6SFlorian Fainelli 	case BR_STATE_DISABLED:
1721ff39c2d6SFlorian Fainelli 		hw_state = PORT_CTRL_DIS_STATE;
1722ff39c2d6SFlorian Fainelli 		break;
1723ff39c2d6SFlorian Fainelli 	case BR_STATE_LISTENING:
1724ff39c2d6SFlorian Fainelli 		hw_state = PORT_CTRL_LISTEN_STATE;
1725ff39c2d6SFlorian Fainelli 		break;
1726ff39c2d6SFlorian Fainelli 	case BR_STATE_LEARNING:
1727ff39c2d6SFlorian Fainelli 		hw_state = PORT_CTRL_LEARN_STATE;
1728ff39c2d6SFlorian Fainelli 		break;
1729ff39c2d6SFlorian Fainelli 	case BR_STATE_FORWARDING:
1730ff39c2d6SFlorian Fainelli 		hw_state = PORT_CTRL_FWD_STATE;
1731ff39c2d6SFlorian Fainelli 		break;
1732ff39c2d6SFlorian Fainelli 	case BR_STATE_BLOCKING:
1733ff39c2d6SFlorian Fainelli 		hw_state = PORT_CTRL_BLOCK_STATE;
1734ff39c2d6SFlorian Fainelli 		break;
1735ff39c2d6SFlorian Fainelli 	default:
1736ff39c2d6SFlorian Fainelli 		dev_err(ds->dev, "invalid STP state: %d\n", state);
1737ff39c2d6SFlorian Fainelli 		return;
1738ff39c2d6SFlorian Fainelli 	}
1739ff39c2d6SFlorian Fainelli 
1740ff39c2d6SFlorian Fainelli 	b53_read8(dev, B53_CTRL_PAGE, B53_PORT_CTRL(port), &reg);
1741ff39c2d6SFlorian Fainelli 	reg &= ~PORT_CTRL_STP_STATE_MASK;
1742ff39c2d6SFlorian Fainelli 	reg |= hw_state;
1743ff39c2d6SFlorian Fainelli 	b53_write8(dev, B53_CTRL_PAGE, B53_PORT_CTRL(port), reg);
1744ff39c2d6SFlorian Fainelli }
17453117455dSFlorian Fainelli EXPORT_SYMBOL(b53_br_set_stp_state);
1746ff39c2d6SFlorian Fainelli 
17473117455dSFlorian Fainelli void b53_br_fast_age(struct dsa_switch *ds, int port)
1748597698f1SVivien Didelot {
1749597698f1SVivien Didelot 	struct b53_device *dev = ds->priv;
1750597698f1SVivien Didelot 
1751597698f1SVivien Didelot 	if (b53_fast_age_port(dev, port))
1752597698f1SVivien Didelot 		dev_err(ds->dev, "fast ageing failed\n");
1753597698f1SVivien Didelot }
17543117455dSFlorian Fainelli EXPORT_SYMBOL(b53_br_fast_age);
1755597698f1SVivien Didelot 
1756c7d28c9dSFlorian Fainelli static bool b53_possible_cpu_port(struct dsa_switch *ds, int port)
17577edc58d6SFlorian Fainelli {
17587edc58d6SFlorian Fainelli 	/* Broadcom switches will accept enabling Broadcom tags on the
17597edc58d6SFlorian Fainelli 	 * following ports: 5, 7 and 8, any other port is not supported
17607edc58d6SFlorian Fainelli 	 */
17615ed4e3ebSFlorian Fainelli 	switch (port) {
17625ed4e3ebSFlorian Fainelli 	case B53_CPU_PORT_25:
17635ed4e3ebSFlorian Fainelli 	case 7:
17645ed4e3ebSFlorian Fainelli 	case B53_CPU_PORT:
17657edc58d6SFlorian Fainelli 		return true;
17667edc58d6SFlorian Fainelli 	}
17677edc58d6SFlorian Fainelli 
17685ed4e3ebSFlorian Fainelli 	return false;
17695ed4e3ebSFlorian Fainelli }
17705ed4e3ebSFlorian Fainelli 
1771c7d28c9dSFlorian Fainelli static bool b53_can_enable_brcm_tags(struct dsa_switch *ds, int port)
1772c7d28c9dSFlorian Fainelli {
1773c7d28c9dSFlorian Fainelli 	bool ret = b53_possible_cpu_port(ds, port);
1774c7d28c9dSFlorian Fainelli 
1775c7d28c9dSFlorian Fainelli 	if (!ret)
1776c7d28c9dSFlorian Fainelli 		dev_warn(ds->dev, "Port %d is not Broadcom tag capable\n",
1777c7d28c9dSFlorian Fainelli 			 port);
1778c7d28c9dSFlorian Fainelli 	return ret;
1779c7d28c9dSFlorian Fainelli }
1780c7d28c9dSFlorian Fainelli 
17819f66816aSFlorian Fainelli enum dsa_tag_protocol b53_get_tag_protocol(struct dsa_switch *ds, int port)
17827b314362SAndrew Lunn {
17837edc58d6SFlorian Fainelli 	struct b53_device *dev = ds->priv;
17847edc58d6SFlorian Fainelli 
178554e98b5dSFlorian Fainelli 	/* Older models (5325, 5365) support a different tag format that we do
178654e98b5dSFlorian Fainelli 	 * not support in net/dsa/tag_brcm.c yet. 539x and 531x5 require managed
178754e98b5dSFlorian Fainelli 	 * mode to be turned on which means we need to specifically manage ARL
178854e98b5dSFlorian Fainelli 	 * misses on multicast addresses (TBD).
17897edc58d6SFlorian Fainelli 	 */
179054e98b5dSFlorian Fainelli 	if (is5325(dev) || is5365(dev) || is539x(dev) || is531x5(dev) ||
179154e98b5dSFlorian Fainelli 	    !b53_can_enable_brcm_tags(ds, port))
17927b314362SAndrew Lunn 		return DSA_TAG_PROTO_NONE;
179311606039SFlorian Fainelli 
179411606039SFlorian Fainelli 	/* Broadcom BCM58xx chips have a flow accelerator on Port 8
179511606039SFlorian Fainelli 	 * which requires us to use the prepended Broadcom tag type
179611606039SFlorian Fainelli 	 */
179711606039SFlorian Fainelli 	if (dev->chip_id == BCM58XX_DEVICE_ID && port == B53_CPU_PORT)
179811606039SFlorian Fainelli 		return DSA_TAG_PROTO_BRCM_PREPEND;
179911606039SFlorian Fainelli 
18007edc58d6SFlorian Fainelli 	return DSA_TAG_PROTO_BRCM;
18017b314362SAndrew Lunn }
18029f66816aSFlorian Fainelli EXPORT_SYMBOL(b53_get_tag_protocol);
18037b314362SAndrew Lunn 
1804ed3af5fdSFlorian Fainelli int b53_mirror_add(struct dsa_switch *ds, int port,
1805ed3af5fdSFlorian Fainelli 		   struct dsa_mall_mirror_tc_entry *mirror, bool ingress)
1806ed3af5fdSFlorian Fainelli {
1807ed3af5fdSFlorian Fainelli 	struct b53_device *dev = ds->priv;
1808ed3af5fdSFlorian Fainelli 	u16 reg, loc;
1809ed3af5fdSFlorian Fainelli 
1810ed3af5fdSFlorian Fainelli 	if (ingress)
1811ed3af5fdSFlorian Fainelli 		loc = B53_IG_MIR_CTL;
1812ed3af5fdSFlorian Fainelli 	else
1813ed3af5fdSFlorian Fainelli 		loc = B53_EG_MIR_CTL;
1814ed3af5fdSFlorian Fainelli 
1815ed3af5fdSFlorian Fainelli 	b53_read16(dev, B53_MGMT_PAGE, loc, &reg);
1816ed3af5fdSFlorian Fainelli 	reg &= ~MIRROR_MASK;
1817ed3af5fdSFlorian Fainelli 	reg |= BIT(port);
1818ed3af5fdSFlorian Fainelli 	b53_write16(dev, B53_MGMT_PAGE, loc, reg);
1819ed3af5fdSFlorian Fainelli 
1820ed3af5fdSFlorian Fainelli 	b53_read16(dev, B53_MGMT_PAGE, B53_MIR_CAP_CTL, &reg);
1821ed3af5fdSFlorian Fainelli 	reg &= ~CAP_PORT_MASK;
1822ed3af5fdSFlorian Fainelli 	reg |= mirror->to_local_port;
1823ed3af5fdSFlorian Fainelli 	reg |= MIRROR_EN;
1824ed3af5fdSFlorian Fainelli 	b53_write16(dev, B53_MGMT_PAGE, B53_MIR_CAP_CTL, reg);
1825ed3af5fdSFlorian Fainelli 
1826ed3af5fdSFlorian Fainelli 	return 0;
1827ed3af5fdSFlorian Fainelli }
1828ed3af5fdSFlorian Fainelli EXPORT_SYMBOL(b53_mirror_add);
1829ed3af5fdSFlorian Fainelli 
1830ed3af5fdSFlorian Fainelli void b53_mirror_del(struct dsa_switch *ds, int port,
1831ed3af5fdSFlorian Fainelli 		    struct dsa_mall_mirror_tc_entry *mirror)
1832ed3af5fdSFlorian Fainelli {
1833ed3af5fdSFlorian Fainelli 	struct b53_device *dev = ds->priv;
1834ed3af5fdSFlorian Fainelli 	bool loc_disable = false, other_loc_disable = false;
1835ed3af5fdSFlorian Fainelli 	u16 reg, loc;
1836ed3af5fdSFlorian Fainelli 
1837ed3af5fdSFlorian Fainelli 	if (mirror->ingress)
1838ed3af5fdSFlorian Fainelli 		loc = B53_IG_MIR_CTL;
1839ed3af5fdSFlorian Fainelli 	else
1840ed3af5fdSFlorian Fainelli 		loc = B53_EG_MIR_CTL;
1841ed3af5fdSFlorian Fainelli 
1842ed3af5fdSFlorian Fainelli 	/* Update the desired ingress/egress register */
1843ed3af5fdSFlorian Fainelli 	b53_read16(dev, B53_MGMT_PAGE, loc, &reg);
1844ed3af5fdSFlorian Fainelli 	reg &= ~BIT(port);
1845ed3af5fdSFlorian Fainelli 	if (!(reg & MIRROR_MASK))
1846ed3af5fdSFlorian Fainelli 		loc_disable = true;
1847ed3af5fdSFlorian Fainelli 	b53_write16(dev, B53_MGMT_PAGE, loc, reg);
1848ed3af5fdSFlorian Fainelli 
1849ed3af5fdSFlorian Fainelli 	/* Now look at the other one to know if we can disable mirroring
1850ed3af5fdSFlorian Fainelli 	 * entirely
1851ed3af5fdSFlorian Fainelli 	 */
1852ed3af5fdSFlorian Fainelli 	if (mirror->ingress)
1853ed3af5fdSFlorian Fainelli 		b53_read16(dev, B53_MGMT_PAGE, B53_EG_MIR_CTL, &reg);
1854ed3af5fdSFlorian Fainelli 	else
1855ed3af5fdSFlorian Fainelli 		b53_read16(dev, B53_MGMT_PAGE, B53_IG_MIR_CTL, &reg);
1856ed3af5fdSFlorian Fainelli 	if (!(reg & MIRROR_MASK))
1857ed3af5fdSFlorian Fainelli 		other_loc_disable = true;
1858ed3af5fdSFlorian Fainelli 
1859ed3af5fdSFlorian Fainelli 	b53_read16(dev, B53_MGMT_PAGE, B53_MIR_CAP_CTL, &reg);
1860ed3af5fdSFlorian Fainelli 	/* Both no longer have ports, let's disable mirroring */
1861ed3af5fdSFlorian Fainelli 	if (loc_disable && other_loc_disable) {
1862ed3af5fdSFlorian Fainelli 		reg &= ~MIRROR_EN;
1863ed3af5fdSFlorian Fainelli 		reg &= ~mirror->to_local_port;
1864ed3af5fdSFlorian Fainelli 	}
1865ed3af5fdSFlorian Fainelli 	b53_write16(dev, B53_MGMT_PAGE, B53_MIR_CAP_CTL, reg);
1866ed3af5fdSFlorian Fainelli }
1867ed3af5fdSFlorian Fainelli EXPORT_SYMBOL(b53_mirror_del);
1868ed3af5fdSFlorian Fainelli 
186922256b0aSFlorian Fainelli void b53_eee_enable_set(struct dsa_switch *ds, int port, bool enable)
187022256b0aSFlorian Fainelli {
187122256b0aSFlorian Fainelli 	struct b53_device *dev = ds->priv;
187222256b0aSFlorian Fainelli 	u16 reg;
187322256b0aSFlorian Fainelli 
187422256b0aSFlorian Fainelli 	b53_read16(dev, B53_EEE_PAGE, B53_EEE_EN_CTRL, &reg);
187522256b0aSFlorian Fainelli 	if (enable)
187622256b0aSFlorian Fainelli 		reg |= BIT(port);
187722256b0aSFlorian Fainelli 	else
187822256b0aSFlorian Fainelli 		reg &= ~BIT(port);
187922256b0aSFlorian Fainelli 	b53_write16(dev, B53_EEE_PAGE, B53_EEE_EN_CTRL, reg);
188022256b0aSFlorian Fainelli }
188122256b0aSFlorian Fainelli EXPORT_SYMBOL(b53_eee_enable_set);
188222256b0aSFlorian Fainelli 
188322256b0aSFlorian Fainelli 
188422256b0aSFlorian Fainelli /* Returns 0 if EEE was not enabled, or 1 otherwise
188522256b0aSFlorian Fainelli  */
188622256b0aSFlorian Fainelli int b53_eee_init(struct dsa_switch *ds, int port, struct phy_device *phy)
188722256b0aSFlorian Fainelli {
188822256b0aSFlorian Fainelli 	int ret;
188922256b0aSFlorian Fainelli 
189022256b0aSFlorian Fainelli 	ret = phy_init_eee(phy, 0);
189122256b0aSFlorian Fainelli 	if (ret)
189222256b0aSFlorian Fainelli 		return 0;
189322256b0aSFlorian Fainelli 
189422256b0aSFlorian Fainelli 	b53_eee_enable_set(ds, port, true);
189522256b0aSFlorian Fainelli 
189622256b0aSFlorian Fainelli 	return 1;
189722256b0aSFlorian Fainelli }
189822256b0aSFlorian Fainelli EXPORT_SYMBOL(b53_eee_init);
189922256b0aSFlorian Fainelli 
190022256b0aSFlorian Fainelli int b53_get_mac_eee(struct dsa_switch *ds, int port, struct ethtool_eee *e)
190122256b0aSFlorian Fainelli {
190222256b0aSFlorian Fainelli 	struct b53_device *dev = ds->priv;
190322256b0aSFlorian Fainelli 	struct ethtool_eee *p = &dev->ports[port].eee;
190422256b0aSFlorian Fainelli 	u16 reg;
190522256b0aSFlorian Fainelli 
190622256b0aSFlorian Fainelli 	if (is5325(dev) || is5365(dev))
190722256b0aSFlorian Fainelli 		return -EOPNOTSUPP;
190822256b0aSFlorian Fainelli 
190922256b0aSFlorian Fainelli 	b53_read16(dev, B53_EEE_PAGE, B53_EEE_LPI_INDICATE, &reg);
191022256b0aSFlorian Fainelli 	e->eee_enabled = p->eee_enabled;
191122256b0aSFlorian Fainelli 	e->eee_active = !!(reg & BIT(port));
191222256b0aSFlorian Fainelli 
191322256b0aSFlorian Fainelli 	return 0;
191422256b0aSFlorian Fainelli }
191522256b0aSFlorian Fainelli EXPORT_SYMBOL(b53_get_mac_eee);
191622256b0aSFlorian Fainelli 
191722256b0aSFlorian Fainelli int b53_set_mac_eee(struct dsa_switch *ds, int port, struct ethtool_eee *e)
191822256b0aSFlorian Fainelli {
191922256b0aSFlorian Fainelli 	struct b53_device *dev = ds->priv;
192022256b0aSFlorian Fainelli 	struct ethtool_eee *p = &dev->ports[port].eee;
192122256b0aSFlorian Fainelli 
192222256b0aSFlorian Fainelli 	if (is5325(dev) || is5365(dev))
192322256b0aSFlorian Fainelli 		return -EOPNOTSUPP;
192422256b0aSFlorian Fainelli 
192522256b0aSFlorian Fainelli 	p->eee_enabled = e->eee_enabled;
192622256b0aSFlorian Fainelli 	b53_eee_enable_set(ds, port, e->eee_enabled);
192722256b0aSFlorian Fainelli 
192822256b0aSFlorian Fainelli 	return 0;
192922256b0aSFlorian Fainelli }
193022256b0aSFlorian Fainelli EXPORT_SYMBOL(b53_set_mac_eee);
193122256b0aSFlorian Fainelli 
1932a82f67afSFlorian Fainelli static const struct dsa_switch_ops b53_switch_ops = {
19337b314362SAndrew Lunn 	.get_tag_protocol	= b53_get_tag_protocol,
1934967dd82fSFlorian Fainelli 	.setup			= b53_setup,
1935967dd82fSFlorian Fainelli 	.get_strings		= b53_get_strings,
1936967dd82fSFlorian Fainelli 	.get_ethtool_stats	= b53_get_ethtool_stats,
1937967dd82fSFlorian Fainelli 	.get_sset_count		= b53_get_sset_count,
1938c7d28c9dSFlorian Fainelli 	.get_ethtool_phy_stats	= b53_get_ethtool_phy_stats,
1939967dd82fSFlorian Fainelli 	.phy_read		= b53_phy_read16,
1940967dd82fSFlorian Fainelli 	.phy_write		= b53_phy_write16,
1941967dd82fSFlorian Fainelli 	.adjust_link		= b53_adjust_link,
1942a8e8b985SFlorian Fainelli 	.phylink_validate	= b53_phylink_validate,
1943a8e8b985SFlorian Fainelli 	.phylink_mac_link_state	= b53_phylink_mac_link_state,
1944a8e8b985SFlorian Fainelli 	.phylink_mac_config	= b53_phylink_mac_config,
1945a8e8b985SFlorian Fainelli 	.phylink_mac_an_restart	= b53_phylink_mac_an_restart,
1946a8e8b985SFlorian Fainelli 	.phylink_mac_link_down	= b53_phylink_mac_link_down,
1947a8e8b985SFlorian Fainelli 	.phylink_mac_link_up	= b53_phylink_mac_link_up,
1948967dd82fSFlorian Fainelli 	.port_enable		= b53_enable_port,
1949967dd82fSFlorian Fainelli 	.port_disable		= b53_disable_port,
1950f43a2dbeSFlorian Fainelli 	.get_mac_eee		= b53_get_mac_eee,
1951f43a2dbeSFlorian Fainelli 	.set_mac_eee		= b53_set_mac_eee,
1952ff39c2d6SFlorian Fainelli 	.port_bridge_join	= b53_br_join,
1953ff39c2d6SFlorian Fainelli 	.port_bridge_leave	= b53_br_leave,
1954ff39c2d6SFlorian Fainelli 	.port_stp_state_set	= b53_br_set_stp_state,
1955597698f1SVivien Didelot 	.port_fast_age		= b53_br_fast_age,
1956a2482d2cSFlorian Fainelli 	.port_vlan_filtering	= b53_vlan_filtering,
1957a2482d2cSFlorian Fainelli 	.port_vlan_prepare	= b53_vlan_prepare,
1958a2482d2cSFlorian Fainelli 	.port_vlan_add		= b53_vlan_add,
1959a2482d2cSFlorian Fainelli 	.port_vlan_del		= b53_vlan_del,
19601da6df85SFlorian Fainelli 	.port_fdb_dump		= b53_fdb_dump,
19611da6df85SFlorian Fainelli 	.port_fdb_add		= b53_fdb_add,
19621da6df85SFlorian Fainelli 	.port_fdb_del		= b53_fdb_del,
1963ed3af5fdSFlorian Fainelli 	.port_mirror_add	= b53_mirror_add,
1964ed3af5fdSFlorian Fainelli 	.port_mirror_del	= b53_mirror_del,
1965967dd82fSFlorian Fainelli };
1966967dd82fSFlorian Fainelli 
1967967dd82fSFlorian Fainelli struct b53_chip_data {
1968967dd82fSFlorian Fainelli 	u32 chip_id;
1969967dd82fSFlorian Fainelli 	const char *dev_name;
1970967dd82fSFlorian Fainelli 	u16 vlans;
1971967dd82fSFlorian Fainelli 	u16 enabled_ports;
1972967dd82fSFlorian Fainelli 	u8 cpu_port;
1973967dd82fSFlorian Fainelli 	u8 vta_regs[3];
19741da6df85SFlorian Fainelli 	u8 arl_entries;
1975967dd82fSFlorian Fainelli 	u8 duplex_reg;
1976967dd82fSFlorian Fainelli 	u8 jumbo_pm_reg;
1977967dd82fSFlorian Fainelli 	u8 jumbo_size_reg;
1978967dd82fSFlorian Fainelli };
1979967dd82fSFlorian Fainelli 
1980967dd82fSFlorian Fainelli #define B53_VTA_REGS	\
1981967dd82fSFlorian Fainelli 	{ B53_VT_ACCESS, B53_VT_INDEX, B53_VT_ENTRY }
1982967dd82fSFlorian Fainelli #define B53_VTA_REGS_9798 \
1983967dd82fSFlorian Fainelli 	{ B53_VT_ACCESS_9798, B53_VT_INDEX_9798, B53_VT_ENTRY_9798 }
1984967dd82fSFlorian Fainelli #define B53_VTA_REGS_63XX \
1985967dd82fSFlorian Fainelli 	{ B53_VT_ACCESS_63XX, B53_VT_INDEX_63XX, B53_VT_ENTRY_63XX }
1986967dd82fSFlorian Fainelli 
1987967dd82fSFlorian Fainelli static const struct b53_chip_data b53_switch_chips[] = {
1988967dd82fSFlorian Fainelli 	{
1989967dd82fSFlorian Fainelli 		.chip_id = BCM5325_DEVICE_ID,
1990967dd82fSFlorian Fainelli 		.dev_name = "BCM5325",
1991967dd82fSFlorian Fainelli 		.vlans = 16,
1992967dd82fSFlorian Fainelli 		.enabled_ports = 0x1f,
19931da6df85SFlorian Fainelli 		.arl_entries = 2,
1994967dd82fSFlorian Fainelli 		.cpu_port = B53_CPU_PORT_25,
1995967dd82fSFlorian Fainelli 		.duplex_reg = B53_DUPLEX_STAT_FE,
1996967dd82fSFlorian Fainelli 	},
1997967dd82fSFlorian Fainelli 	{
1998967dd82fSFlorian Fainelli 		.chip_id = BCM5365_DEVICE_ID,
1999967dd82fSFlorian Fainelli 		.dev_name = "BCM5365",
2000967dd82fSFlorian Fainelli 		.vlans = 256,
2001967dd82fSFlorian Fainelli 		.enabled_ports = 0x1f,
20021da6df85SFlorian Fainelli 		.arl_entries = 2,
2003967dd82fSFlorian Fainelli 		.cpu_port = B53_CPU_PORT_25,
2004967dd82fSFlorian Fainelli 		.duplex_reg = B53_DUPLEX_STAT_FE,
2005967dd82fSFlorian Fainelli 	},
2006967dd82fSFlorian Fainelli 	{
2007a95691bcSDamien Thébault 		.chip_id = BCM5389_DEVICE_ID,
2008a95691bcSDamien Thébault 		.dev_name = "BCM5389",
2009a95691bcSDamien Thébault 		.vlans = 4096,
2010a95691bcSDamien Thébault 		.enabled_ports = 0x1f,
2011a95691bcSDamien Thébault 		.arl_entries = 4,
2012a95691bcSDamien Thébault 		.cpu_port = B53_CPU_PORT,
2013a95691bcSDamien Thébault 		.vta_regs = B53_VTA_REGS,
2014a95691bcSDamien Thébault 		.duplex_reg = B53_DUPLEX_STAT_GE,
2015a95691bcSDamien Thébault 		.jumbo_pm_reg = B53_JUMBO_PORT_MASK,
2016a95691bcSDamien Thébault 		.jumbo_size_reg = B53_JUMBO_MAX_SIZE,
2017a95691bcSDamien Thébault 	},
2018a95691bcSDamien Thébault 	{
2019967dd82fSFlorian Fainelli 		.chip_id = BCM5395_DEVICE_ID,
2020967dd82fSFlorian Fainelli 		.dev_name = "BCM5395",
2021967dd82fSFlorian Fainelli 		.vlans = 4096,
2022967dd82fSFlorian Fainelli 		.enabled_ports = 0x1f,
20231da6df85SFlorian Fainelli 		.arl_entries = 4,
2024967dd82fSFlorian Fainelli 		.cpu_port = B53_CPU_PORT,
2025967dd82fSFlorian Fainelli 		.vta_regs = B53_VTA_REGS,
2026967dd82fSFlorian Fainelli 		.duplex_reg = B53_DUPLEX_STAT_GE,
2027967dd82fSFlorian Fainelli 		.jumbo_pm_reg = B53_JUMBO_PORT_MASK,
2028967dd82fSFlorian Fainelli 		.jumbo_size_reg = B53_JUMBO_MAX_SIZE,
2029967dd82fSFlorian Fainelli 	},
2030967dd82fSFlorian Fainelli 	{
2031967dd82fSFlorian Fainelli 		.chip_id = BCM5397_DEVICE_ID,
2032967dd82fSFlorian Fainelli 		.dev_name = "BCM5397",
2033967dd82fSFlorian Fainelli 		.vlans = 4096,
2034967dd82fSFlorian Fainelli 		.enabled_ports = 0x1f,
20351da6df85SFlorian Fainelli 		.arl_entries = 4,
2036967dd82fSFlorian Fainelli 		.cpu_port = B53_CPU_PORT,
2037967dd82fSFlorian Fainelli 		.vta_regs = B53_VTA_REGS_9798,
2038967dd82fSFlorian Fainelli 		.duplex_reg = B53_DUPLEX_STAT_GE,
2039967dd82fSFlorian Fainelli 		.jumbo_pm_reg = B53_JUMBO_PORT_MASK,
2040967dd82fSFlorian Fainelli 		.jumbo_size_reg = B53_JUMBO_MAX_SIZE,
2041967dd82fSFlorian Fainelli 	},
2042967dd82fSFlorian Fainelli 	{
2043967dd82fSFlorian Fainelli 		.chip_id = BCM5398_DEVICE_ID,
2044967dd82fSFlorian Fainelli 		.dev_name = "BCM5398",
2045967dd82fSFlorian Fainelli 		.vlans = 4096,
2046967dd82fSFlorian Fainelli 		.enabled_ports = 0x7f,
20471da6df85SFlorian Fainelli 		.arl_entries = 4,
2048967dd82fSFlorian Fainelli 		.cpu_port = B53_CPU_PORT,
2049967dd82fSFlorian Fainelli 		.vta_regs = B53_VTA_REGS_9798,
2050967dd82fSFlorian Fainelli 		.duplex_reg = B53_DUPLEX_STAT_GE,
2051967dd82fSFlorian Fainelli 		.jumbo_pm_reg = B53_JUMBO_PORT_MASK,
2052967dd82fSFlorian Fainelli 		.jumbo_size_reg = B53_JUMBO_MAX_SIZE,
2053967dd82fSFlorian Fainelli 	},
2054967dd82fSFlorian Fainelli 	{
2055967dd82fSFlorian Fainelli 		.chip_id = BCM53115_DEVICE_ID,
2056967dd82fSFlorian Fainelli 		.dev_name = "BCM53115",
2057967dd82fSFlorian Fainelli 		.vlans = 4096,
2058967dd82fSFlorian Fainelli 		.enabled_ports = 0x1f,
20591da6df85SFlorian Fainelli 		.arl_entries = 4,
2060967dd82fSFlorian Fainelli 		.vta_regs = B53_VTA_REGS,
2061967dd82fSFlorian Fainelli 		.cpu_port = B53_CPU_PORT,
2062967dd82fSFlorian Fainelli 		.duplex_reg = B53_DUPLEX_STAT_GE,
2063967dd82fSFlorian Fainelli 		.jumbo_pm_reg = B53_JUMBO_PORT_MASK,
2064967dd82fSFlorian Fainelli 		.jumbo_size_reg = B53_JUMBO_MAX_SIZE,
2065967dd82fSFlorian Fainelli 	},
2066967dd82fSFlorian Fainelli 	{
2067967dd82fSFlorian Fainelli 		.chip_id = BCM53125_DEVICE_ID,
2068967dd82fSFlorian Fainelli 		.dev_name = "BCM53125",
2069967dd82fSFlorian Fainelli 		.vlans = 4096,
2070967dd82fSFlorian Fainelli 		.enabled_ports = 0xff,
2071be35e8c5SFlorian Fainelli 		.arl_entries = 4,
2072967dd82fSFlorian Fainelli 		.cpu_port = B53_CPU_PORT,
2073967dd82fSFlorian Fainelli 		.vta_regs = B53_VTA_REGS,
2074967dd82fSFlorian Fainelli 		.duplex_reg = B53_DUPLEX_STAT_GE,
2075967dd82fSFlorian Fainelli 		.jumbo_pm_reg = B53_JUMBO_PORT_MASK,
2076967dd82fSFlorian Fainelli 		.jumbo_size_reg = B53_JUMBO_MAX_SIZE,
2077967dd82fSFlorian Fainelli 	},
2078967dd82fSFlorian Fainelli 	{
2079967dd82fSFlorian Fainelli 		.chip_id = BCM53128_DEVICE_ID,
2080967dd82fSFlorian Fainelli 		.dev_name = "BCM53128",
2081967dd82fSFlorian Fainelli 		.vlans = 4096,
2082967dd82fSFlorian Fainelli 		.enabled_ports = 0x1ff,
20831da6df85SFlorian Fainelli 		.arl_entries = 4,
2084967dd82fSFlorian Fainelli 		.cpu_port = B53_CPU_PORT,
2085967dd82fSFlorian Fainelli 		.vta_regs = B53_VTA_REGS,
2086967dd82fSFlorian Fainelli 		.duplex_reg = B53_DUPLEX_STAT_GE,
2087967dd82fSFlorian Fainelli 		.jumbo_pm_reg = B53_JUMBO_PORT_MASK,
2088967dd82fSFlorian Fainelli 		.jumbo_size_reg = B53_JUMBO_MAX_SIZE,
2089967dd82fSFlorian Fainelli 	},
2090967dd82fSFlorian Fainelli 	{
2091967dd82fSFlorian Fainelli 		.chip_id = BCM63XX_DEVICE_ID,
2092967dd82fSFlorian Fainelli 		.dev_name = "BCM63xx",
2093967dd82fSFlorian Fainelli 		.vlans = 4096,
2094967dd82fSFlorian Fainelli 		.enabled_ports = 0, /* pdata must provide them */
20951da6df85SFlorian Fainelli 		.arl_entries = 4,
2096967dd82fSFlorian Fainelli 		.cpu_port = B53_CPU_PORT,
2097967dd82fSFlorian Fainelli 		.vta_regs = B53_VTA_REGS_63XX,
2098967dd82fSFlorian Fainelli 		.duplex_reg = B53_DUPLEX_STAT_63XX,
2099967dd82fSFlorian Fainelli 		.jumbo_pm_reg = B53_JUMBO_PORT_MASK_63XX,
2100967dd82fSFlorian Fainelli 		.jumbo_size_reg = B53_JUMBO_MAX_SIZE_63XX,
2101967dd82fSFlorian Fainelli 	},
2102967dd82fSFlorian Fainelli 	{
2103967dd82fSFlorian Fainelli 		.chip_id = BCM53010_DEVICE_ID,
2104967dd82fSFlorian Fainelli 		.dev_name = "BCM53010",
2105967dd82fSFlorian Fainelli 		.vlans = 4096,
2106967dd82fSFlorian Fainelli 		.enabled_ports = 0x1f,
21071da6df85SFlorian Fainelli 		.arl_entries = 4,
2108967dd82fSFlorian Fainelli 		.cpu_port = B53_CPU_PORT_25, /* TODO: auto detect */
2109967dd82fSFlorian Fainelli 		.vta_regs = B53_VTA_REGS,
2110967dd82fSFlorian Fainelli 		.duplex_reg = B53_DUPLEX_STAT_GE,
2111967dd82fSFlorian Fainelli 		.jumbo_pm_reg = B53_JUMBO_PORT_MASK,
2112967dd82fSFlorian Fainelli 		.jumbo_size_reg = B53_JUMBO_MAX_SIZE,
2113967dd82fSFlorian Fainelli 	},
2114967dd82fSFlorian Fainelli 	{
2115967dd82fSFlorian Fainelli 		.chip_id = BCM53011_DEVICE_ID,
2116967dd82fSFlorian Fainelli 		.dev_name = "BCM53011",
2117967dd82fSFlorian Fainelli 		.vlans = 4096,
2118967dd82fSFlorian Fainelli 		.enabled_ports = 0x1bf,
21191da6df85SFlorian Fainelli 		.arl_entries = 4,
2120967dd82fSFlorian Fainelli 		.cpu_port = B53_CPU_PORT_25, /* TODO: auto detect */
2121967dd82fSFlorian Fainelli 		.vta_regs = B53_VTA_REGS,
2122967dd82fSFlorian Fainelli 		.duplex_reg = B53_DUPLEX_STAT_GE,
2123967dd82fSFlorian Fainelli 		.jumbo_pm_reg = B53_JUMBO_PORT_MASK,
2124967dd82fSFlorian Fainelli 		.jumbo_size_reg = B53_JUMBO_MAX_SIZE,
2125967dd82fSFlorian Fainelli 	},
2126967dd82fSFlorian Fainelli 	{
2127967dd82fSFlorian Fainelli 		.chip_id = BCM53012_DEVICE_ID,
2128967dd82fSFlorian Fainelli 		.dev_name = "BCM53012",
2129967dd82fSFlorian Fainelli 		.vlans = 4096,
2130967dd82fSFlorian Fainelli 		.enabled_ports = 0x1bf,
21311da6df85SFlorian Fainelli 		.arl_entries = 4,
2132967dd82fSFlorian Fainelli 		.cpu_port = B53_CPU_PORT_25, /* TODO: auto detect */
2133967dd82fSFlorian Fainelli 		.vta_regs = B53_VTA_REGS,
2134967dd82fSFlorian Fainelli 		.duplex_reg = B53_DUPLEX_STAT_GE,
2135967dd82fSFlorian Fainelli 		.jumbo_pm_reg = B53_JUMBO_PORT_MASK,
2136967dd82fSFlorian Fainelli 		.jumbo_size_reg = B53_JUMBO_MAX_SIZE,
2137967dd82fSFlorian Fainelli 	},
2138967dd82fSFlorian Fainelli 	{
2139967dd82fSFlorian Fainelli 		.chip_id = BCM53018_DEVICE_ID,
2140967dd82fSFlorian Fainelli 		.dev_name = "BCM53018",
2141967dd82fSFlorian Fainelli 		.vlans = 4096,
2142967dd82fSFlorian Fainelli 		.enabled_ports = 0x1f,
21431da6df85SFlorian Fainelli 		.arl_entries = 4,
2144967dd82fSFlorian Fainelli 		.cpu_port = B53_CPU_PORT_25, /* TODO: auto detect */
2145967dd82fSFlorian Fainelli 		.vta_regs = B53_VTA_REGS,
2146967dd82fSFlorian Fainelli 		.duplex_reg = B53_DUPLEX_STAT_GE,
2147967dd82fSFlorian Fainelli 		.jumbo_pm_reg = B53_JUMBO_PORT_MASK,
2148967dd82fSFlorian Fainelli 		.jumbo_size_reg = B53_JUMBO_MAX_SIZE,
2149967dd82fSFlorian Fainelli 	},
2150967dd82fSFlorian Fainelli 	{
2151967dd82fSFlorian Fainelli 		.chip_id = BCM53019_DEVICE_ID,
2152967dd82fSFlorian Fainelli 		.dev_name = "BCM53019",
2153967dd82fSFlorian Fainelli 		.vlans = 4096,
2154967dd82fSFlorian Fainelli 		.enabled_ports = 0x1f,
21551da6df85SFlorian Fainelli 		.arl_entries = 4,
2156967dd82fSFlorian Fainelli 		.cpu_port = B53_CPU_PORT_25, /* TODO: auto detect */
2157967dd82fSFlorian Fainelli 		.vta_regs = B53_VTA_REGS,
2158967dd82fSFlorian Fainelli 		.duplex_reg = B53_DUPLEX_STAT_GE,
2159967dd82fSFlorian Fainelli 		.jumbo_pm_reg = B53_JUMBO_PORT_MASK,
2160967dd82fSFlorian Fainelli 		.jumbo_size_reg = B53_JUMBO_MAX_SIZE,
2161967dd82fSFlorian Fainelli 	},
2162991a36bbSFlorian Fainelli 	{
2163991a36bbSFlorian Fainelli 		.chip_id = BCM58XX_DEVICE_ID,
2164991a36bbSFlorian Fainelli 		.dev_name = "BCM585xx/586xx/88312",
2165991a36bbSFlorian Fainelli 		.vlans	= 4096,
2166991a36bbSFlorian Fainelli 		.enabled_ports = 0x1ff,
2167991a36bbSFlorian Fainelli 		.arl_entries = 4,
2168bfcda65cSFlorian Fainelli 		.cpu_port = B53_CPU_PORT,
2169991a36bbSFlorian Fainelli 		.vta_regs = B53_VTA_REGS,
2170991a36bbSFlorian Fainelli 		.duplex_reg = B53_DUPLEX_STAT_GE,
2171991a36bbSFlorian Fainelli 		.jumbo_pm_reg = B53_JUMBO_PORT_MASK,
2172991a36bbSFlorian Fainelli 		.jumbo_size_reg = B53_JUMBO_MAX_SIZE,
2173991a36bbSFlorian Fainelli 	},
2174130401d9SFlorian Fainelli 	{
21755040cc99SArun Parameswaran 		.chip_id = BCM583XX_DEVICE_ID,
21765040cc99SArun Parameswaran 		.dev_name = "BCM583xx/11360",
21775040cc99SArun Parameswaran 		.vlans = 4096,
21785040cc99SArun Parameswaran 		.enabled_ports = 0x103,
21795040cc99SArun Parameswaran 		.arl_entries = 4,
21805040cc99SArun Parameswaran 		.cpu_port = B53_CPU_PORT,
21815040cc99SArun Parameswaran 		.vta_regs = B53_VTA_REGS,
21825040cc99SArun Parameswaran 		.duplex_reg = B53_DUPLEX_STAT_GE,
21835040cc99SArun Parameswaran 		.jumbo_pm_reg = B53_JUMBO_PORT_MASK,
21845040cc99SArun Parameswaran 		.jumbo_size_reg = B53_JUMBO_MAX_SIZE,
21855040cc99SArun Parameswaran 	},
21865040cc99SArun Parameswaran 	{
2187130401d9SFlorian Fainelli 		.chip_id = BCM7445_DEVICE_ID,
2188130401d9SFlorian Fainelli 		.dev_name = "BCM7445",
2189130401d9SFlorian Fainelli 		.vlans	= 4096,
2190130401d9SFlorian Fainelli 		.enabled_ports = 0x1ff,
2191130401d9SFlorian Fainelli 		.arl_entries = 4,
2192130401d9SFlorian Fainelli 		.cpu_port = B53_CPU_PORT,
2193130401d9SFlorian Fainelli 		.vta_regs = B53_VTA_REGS,
2194130401d9SFlorian Fainelli 		.duplex_reg = B53_DUPLEX_STAT_GE,
2195130401d9SFlorian Fainelli 		.jumbo_pm_reg = B53_JUMBO_PORT_MASK,
2196130401d9SFlorian Fainelli 		.jumbo_size_reg = B53_JUMBO_MAX_SIZE,
2197130401d9SFlorian Fainelli 	},
21980fe99338SFlorian Fainelli 	{
21990fe99338SFlorian Fainelli 		.chip_id = BCM7278_DEVICE_ID,
22000fe99338SFlorian Fainelli 		.dev_name = "BCM7278",
22010fe99338SFlorian Fainelli 		.vlans = 4096,
22020fe99338SFlorian Fainelli 		.enabled_ports = 0x1ff,
22030fe99338SFlorian Fainelli 		.arl_entries= 4,
22040fe99338SFlorian Fainelli 		.cpu_port = B53_CPU_PORT,
22050fe99338SFlorian Fainelli 		.vta_regs = B53_VTA_REGS,
22060fe99338SFlorian Fainelli 		.duplex_reg = B53_DUPLEX_STAT_GE,
22070fe99338SFlorian Fainelli 		.jumbo_pm_reg = B53_JUMBO_PORT_MASK,
22080fe99338SFlorian Fainelli 		.jumbo_size_reg = B53_JUMBO_MAX_SIZE,
22090fe99338SFlorian Fainelli 	},
2210967dd82fSFlorian Fainelli };
2211967dd82fSFlorian Fainelli 
2212967dd82fSFlorian Fainelli static int b53_switch_init(struct b53_device *dev)
2213967dd82fSFlorian Fainelli {
2214967dd82fSFlorian Fainelli 	unsigned int i;
2215967dd82fSFlorian Fainelli 	int ret;
2216967dd82fSFlorian Fainelli 
2217967dd82fSFlorian Fainelli 	for (i = 0; i < ARRAY_SIZE(b53_switch_chips); i++) {
2218967dd82fSFlorian Fainelli 		const struct b53_chip_data *chip = &b53_switch_chips[i];
2219967dd82fSFlorian Fainelli 
2220967dd82fSFlorian Fainelli 		if (chip->chip_id == dev->chip_id) {
2221967dd82fSFlorian Fainelli 			if (!dev->enabled_ports)
2222967dd82fSFlorian Fainelli 				dev->enabled_ports = chip->enabled_ports;
2223967dd82fSFlorian Fainelli 			dev->name = chip->dev_name;
2224967dd82fSFlorian Fainelli 			dev->duplex_reg = chip->duplex_reg;
2225967dd82fSFlorian Fainelli 			dev->vta_regs[0] = chip->vta_regs[0];
2226967dd82fSFlorian Fainelli 			dev->vta_regs[1] = chip->vta_regs[1];
2227967dd82fSFlorian Fainelli 			dev->vta_regs[2] = chip->vta_regs[2];
2228967dd82fSFlorian Fainelli 			dev->jumbo_pm_reg = chip->jumbo_pm_reg;
2229967dd82fSFlorian Fainelli 			dev->cpu_port = chip->cpu_port;
2230967dd82fSFlorian Fainelli 			dev->num_vlans = chip->vlans;
22311da6df85SFlorian Fainelli 			dev->num_arl_entries = chip->arl_entries;
2232967dd82fSFlorian Fainelli 			break;
2233967dd82fSFlorian Fainelli 		}
2234967dd82fSFlorian Fainelli 	}
2235967dd82fSFlorian Fainelli 
2236967dd82fSFlorian Fainelli 	/* check which BCM5325x version we have */
2237967dd82fSFlorian Fainelli 	if (is5325(dev)) {
2238967dd82fSFlorian Fainelli 		u8 vc4;
2239967dd82fSFlorian Fainelli 
2240967dd82fSFlorian Fainelli 		b53_read8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL4_25, &vc4);
2241967dd82fSFlorian Fainelli 
2242967dd82fSFlorian Fainelli 		/* check reserved bits */
2243967dd82fSFlorian Fainelli 		switch (vc4 & 3) {
2244967dd82fSFlorian Fainelli 		case 1:
2245967dd82fSFlorian Fainelli 			/* BCM5325E */
2246967dd82fSFlorian Fainelli 			break;
2247967dd82fSFlorian Fainelli 		case 3:
2248967dd82fSFlorian Fainelli 			/* BCM5325F - do not use port 4 */
2249967dd82fSFlorian Fainelli 			dev->enabled_ports &= ~BIT(4);
2250967dd82fSFlorian Fainelli 			break;
2251967dd82fSFlorian Fainelli 		default:
2252967dd82fSFlorian Fainelli /* On the BCM47XX SoCs this is the supported internal switch.*/
2253967dd82fSFlorian Fainelli #ifndef CONFIG_BCM47XX
2254967dd82fSFlorian Fainelli 			/* BCM5325M */
2255967dd82fSFlorian Fainelli 			return -EINVAL;
2256967dd82fSFlorian Fainelli #else
2257967dd82fSFlorian Fainelli 			break;
2258967dd82fSFlorian Fainelli #endif
2259967dd82fSFlorian Fainelli 		}
2260967dd82fSFlorian Fainelli 	} else if (dev->chip_id == BCM53115_DEVICE_ID) {
2261967dd82fSFlorian Fainelli 		u64 strap_value;
2262967dd82fSFlorian Fainelli 
2263967dd82fSFlorian Fainelli 		b53_read48(dev, B53_STAT_PAGE, B53_STRAP_VALUE, &strap_value);
2264967dd82fSFlorian Fainelli 		/* use second IMP port if GMII is enabled */
2265967dd82fSFlorian Fainelli 		if (strap_value & SV_GMII_CTRL_115)
2266967dd82fSFlorian Fainelli 			dev->cpu_port = 5;
2267967dd82fSFlorian Fainelli 	}
2268967dd82fSFlorian Fainelli 
2269967dd82fSFlorian Fainelli 	/* cpu port is always last */
2270967dd82fSFlorian Fainelli 	dev->num_ports = dev->cpu_port + 1;
2271967dd82fSFlorian Fainelli 	dev->enabled_ports |= BIT(dev->cpu_port);
2272967dd82fSFlorian Fainelli 
2273c7d28c9dSFlorian Fainelli 	/* Include non standard CPU port built-in PHYs to be probed */
2274c7d28c9dSFlorian Fainelli 	if (is539x(dev) || is531x5(dev)) {
2275c7d28c9dSFlorian Fainelli 		for (i = 0; i < dev->num_ports; i++) {
2276c7d28c9dSFlorian Fainelli 			if (!(dev->ds->phys_mii_mask & BIT(i)) &&
2277c7d28c9dSFlorian Fainelli 			    !b53_possible_cpu_port(dev->ds, i))
2278c7d28c9dSFlorian Fainelli 				dev->ds->phys_mii_mask |= BIT(i);
2279c7d28c9dSFlorian Fainelli 		}
2280c7d28c9dSFlorian Fainelli 	}
2281c7d28c9dSFlorian Fainelli 
2282a86854d0SKees Cook 	dev->ports = devm_kcalloc(dev->dev,
2283a86854d0SKees Cook 				  dev->num_ports, sizeof(struct b53_port),
2284967dd82fSFlorian Fainelli 				  GFP_KERNEL);
2285967dd82fSFlorian Fainelli 	if (!dev->ports)
2286967dd82fSFlorian Fainelli 		return -ENOMEM;
2287967dd82fSFlorian Fainelli 
2288a86854d0SKees Cook 	dev->vlans = devm_kcalloc(dev->dev,
2289a86854d0SKees Cook 				  dev->num_vlans, sizeof(struct b53_vlan),
2290a2482d2cSFlorian Fainelli 				  GFP_KERNEL);
2291a2482d2cSFlorian Fainelli 	if (!dev->vlans)
2292a2482d2cSFlorian Fainelli 		return -ENOMEM;
2293a2482d2cSFlorian Fainelli 
2294967dd82fSFlorian Fainelli 	dev->reset_gpio = b53_switch_get_reset_gpio(dev);
2295967dd82fSFlorian Fainelli 	if (dev->reset_gpio >= 0) {
2296967dd82fSFlorian Fainelli 		ret = devm_gpio_request_one(dev->dev, dev->reset_gpio,
2297967dd82fSFlorian Fainelli 					    GPIOF_OUT_INIT_HIGH, "robo_reset");
2298967dd82fSFlorian Fainelli 		if (ret)
2299967dd82fSFlorian Fainelli 			return ret;
2300967dd82fSFlorian Fainelli 	}
2301967dd82fSFlorian Fainelli 
2302967dd82fSFlorian Fainelli 	return 0;
2303967dd82fSFlorian Fainelli }
2304967dd82fSFlorian Fainelli 
23050dff88d3SJulia Lawall struct b53_device *b53_switch_alloc(struct device *base,
23060dff88d3SJulia Lawall 				    const struct b53_io_ops *ops,
2307967dd82fSFlorian Fainelli 				    void *priv)
2308967dd82fSFlorian Fainelli {
2309967dd82fSFlorian Fainelli 	struct dsa_switch *ds;
2310967dd82fSFlorian Fainelli 	struct b53_device *dev;
2311967dd82fSFlorian Fainelli 
2312a0c02161SVivien Didelot 	ds = dsa_switch_alloc(base, DSA_MAX_PORTS);
2313967dd82fSFlorian Fainelli 	if (!ds)
2314967dd82fSFlorian Fainelli 		return NULL;
2315967dd82fSFlorian Fainelli 
2316a0c02161SVivien Didelot 	dev = devm_kzalloc(base, sizeof(*dev), GFP_KERNEL);
2317a0c02161SVivien Didelot 	if (!dev)
2318a0c02161SVivien Didelot 		return NULL;
2319967dd82fSFlorian Fainelli 
2320967dd82fSFlorian Fainelli 	ds->priv = dev;
2321967dd82fSFlorian Fainelli 	dev->dev = base;
2322967dd82fSFlorian Fainelli 
2323967dd82fSFlorian Fainelli 	dev->ds = ds;
2324967dd82fSFlorian Fainelli 	dev->priv = priv;
2325967dd82fSFlorian Fainelli 	dev->ops = ops;
2326485ebd61SFlorian Fainelli 	ds->ops = &b53_switch_ops;
2327967dd82fSFlorian Fainelli 	mutex_init(&dev->reg_mutex);
2328967dd82fSFlorian Fainelli 	mutex_init(&dev->stats_mutex);
2329967dd82fSFlorian Fainelli 
2330967dd82fSFlorian Fainelli 	return dev;
2331967dd82fSFlorian Fainelli }
2332967dd82fSFlorian Fainelli EXPORT_SYMBOL(b53_switch_alloc);
2333967dd82fSFlorian Fainelli 
2334967dd82fSFlorian Fainelli int b53_switch_detect(struct b53_device *dev)
2335967dd82fSFlorian Fainelli {
2336967dd82fSFlorian Fainelli 	u32 id32;
2337967dd82fSFlorian Fainelli 	u16 tmp;
2338967dd82fSFlorian Fainelli 	u8 id8;
2339967dd82fSFlorian Fainelli 	int ret;
2340967dd82fSFlorian Fainelli 
2341967dd82fSFlorian Fainelli 	ret = b53_read8(dev, B53_MGMT_PAGE, B53_DEVICE_ID, &id8);
2342967dd82fSFlorian Fainelli 	if (ret)
2343967dd82fSFlorian Fainelli 		return ret;
2344967dd82fSFlorian Fainelli 
2345967dd82fSFlorian Fainelli 	switch (id8) {
2346967dd82fSFlorian Fainelli 	case 0:
2347967dd82fSFlorian Fainelli 		/* BCM5325 and BCM5365 do not have this register so reads
2348967dd82fSFlorian Fainelli 		 * return 0. But the read operation did succeed, so assume this
2349967dd82fSFlorian Fainelli 		 * is one of them.
2350967dd82fSFlorian Fainelli 		 *
2351967dd82fSFlorian Fainelli 		 * Next check if we can write to the 5325's VTA register; for
2352967dd82fSFlorian Fainelli 		 * 5365 it is read only.
2353967dd82fSFlorian Fainelli 		 */
2354967dd82fSFlorian Fainelli 		b53_write16(dev, B53_VLAN_PAGE, B53_VLAN_TABLE_ACCESS_25, 0xf);
2355967dd82fSFlorian Fainelli 		b53_read16(dev, B53_VLAN_PAGE, B53_VLAN_TABLE_ACCESS_25, &tmp);
2356967dd82fSFlorian Fainelli 
2357967dd82fSFlorian Fainelli 		if (tmp == 0xf)
2358967dd82fSFlorian Fainelli 			dev->chip_id = BCM5325_DEVICE_ID;
2359967dd82fSFlorian Fainelli 		else
2360967dd82fSFlorian Fainelli 			dev->chip_id = BCM5365_DEVICE_ID;
2361967dd82fSFlorian Fainelli 		break;
2362a95691bcSDamien Thébault 	case BCM5389_DEVICE_ID:
2363967dd82fSFlorian Fainelli 	case BCM5395_DEVICE_ID:
2364967dd82fSFlorian Fainelli 	case BCM5397_DEVICE_ID:
2365967dd82fSFlorian Fainelli 	case BCM5398_DEVICE_ID:
2366967dd82fSFlorian Fainelli 		dev->chip_id = id8;
2367967dd82fSFlorian Fainelli 		break;
2368967dd82fSFlorian Fainelli 	default:
2369967dd82fSFlorian Fainelli 		ret = b53_read32(dev, B53_MGMT_PAGE, B53_DEVICE_ID, &id32);
2370967dd82fSFlorian Fainelli 		if (ret)
2371967dd82fSFlorian Fainelli 			return ret;
2372967dd82fSFlorian Fainelli 
2373967dd82fSFlorian Fainelli 		switch (id32) {
2374967dd82fSFlorian Fainelli 		case BCM53115_DEVICE_ID:
2375967dd82fSFlorian Fainelli 		case BCM53125_DEVICE_ID:
2376967dd82fSFlorian Fainelli 		case BCM53128_DEVICE_ID:
2377967dd82fSFlorian Fainelli 		case BCM53010_DEVICE_ID:
2378967dd82fSFlorian Fainelli 		case BCM53011_DEVICE_ID:
2379967dd82fSFlorian Fainelli 		case BCM53012_DEVICE_ID:
2380967dd82fSFlorian Fainelli 		case BCM53018_DEVICE_ID:
2381967dd82fSFlorian Fainelli 		case BCM53019_DEVICE_ID:
2382967dd82fSFlorian Fainelli 			dev->chip_id = id32;
2383967dd82fSFlorian Fainelli 			break;
2384967dd82fSFlorian Fainelli 		default:
2385967dd82fSFlorian Fainelli 			pr_err("unsupported switch detected (BCM53%02x/BCM%x)\n",
2386967dd82fSFlorian Fainelli 			       id8, id32);
2387967dd82fSFlorian Fainelli 			return -ENODEV;
2388967dd82fSFlorian Fainelli 		}
2389967dd82fSFlorian Fainelli 	}
2390967dd82fSFlorian Fainelli 
2391967dd82fSFlorian Fainelli 	if (dev->chip_id == BCM5325_DEVICE_ID)
2392967dd82fSFlorian Fainelli 		return b53_read8(dev, B53_STAT_PAGE, B53_REV_ID_25,
2393967dd82fSFlorian Fainelli 				 &dev->core_rev);
2394967dd82fSFlorian Fainelli 	else
2395967dd82fSFlorian Fainelli 		return b53_read8(dev, B53_MGMT_PAGE, B53_REV_ID,
2396967dd82fSFlorian Fainelli 				 &dev->core_rev);
2397967dd82fSFlorian Fainelli }
2398967dd82fSFlorian Fainelli EXPORT_SYMBOL(b53_switch_detect);
2399967dd82fSFlorian Fainelli 
2400967dd82fSFlorian Fainelli int b53_switch_register(struct b53_device *dev)
2401967dd82fSFlorian Fainelli {
2402967dd82fSFlorian Fainelli 	int ret;
2403967dd82fSFlorian Fainelli 
2404967dd82fSFlorian Fainelli 	if (dev->pdata) {
2405967dd82fSFlorian Fainelli 		dev->chip_id = dev->pdata->chip_id;
2406967dd82fSFlorian Fainelli 		dev->enabled_ports = dev->pdata->enabled_ports;
2407967dd82fSFlorian Fainelli 	}
2408967dd82fSFlorian Fainelli 
2409967dd82fSFlorian Fainelli 	if (!dev->chip_id && b53_switch_detect(dev))
2410967dd82fSFlorian Fainelli 		return -EINVAL;
2411967dd82fSFlorian Fainelli 
2412967dd82fSFlorian Fainelli 	ret = b53_switch_init(dev);
2413967dd82fSFlorian Fainelli 	if (ret)
2414967dd82fSFlorian Fainelli 		return ret;
2415967dd82fSFlorian Fainelli 
2416967dd82fSFlorian Fainelli 	pr_info("found switch: %s, rev %i\n", dev->name, dev->core_rev);
2417967dd82fSFlorian Fainelli 
241823c9ee49SVivien Didelot 	return dsa_register_switch(dev->ds);
2419967dd82fSFlorian Fainelli }
2420967dd82fSFlorian Fainelli EXPORT_SYMBOL(b53_switch_register);
2421967dd82fSFlorian Fainelli 
2422967dd82fSFlorian Fainelli MODULE_AUTHOR("Jonas Gorski <jogo@openwrt.org>");
2423967dd82fSFlorian Fainelli MODULE_DESCRIPTION("B53 switch library");
2424967dd82fSFlorian Fainelli MODULE_LICENSE("Dual BSD/GPL");
2425