1967dd82fSFlorian Fainelli /* 2967dd82fSFlorian Fainelli * B53 switch driver main logic 3967dd82fSFlorian Fainelli * 4967dd82fSFlorian Fainelli * Copyright (C) 2011-2013 Jonas Gorski <jogo@openwrt.org> 5967dd82fSFlorian Fainelli * Copyright (C) 2016 Florian Fainelli <f.fainelli@gmail.com> 6967dd82fSFlorian Fainelli * 7967dd82fSFlorian Fainelli * Permission to use, copy, modify, and/or distribute this software for any 8967dd82fSFlorian Fainelli * purpose with or without fee is hereby granted, provided that the above 9967dd82fSFlorian Fainelli * copyright notice and this permission notice appear in all copies. 10967dd82fSFlorian Fainelli * 11967dd82fSFlorian Fainelli * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES 12967dd82fSFlorian Fainelli * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF 13967dd82fSFlorian Fainelli * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR 14967dd82fSFlorian Fainelli * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES 15967dd82fSFlorian Fainelli * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN 16967dd82fSFlorian Fainelli * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF 17967dd82fSFlorian Fainelli * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE. 18967dd82fSFlorian Fainelli */ 19967dd82fSFlorian Fainelli 20967dd82fSFlorian Fainelli #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt 21967dd82fSFlorian Fainelli 22967dd82fSFlorian Fainelli #include <linux/delay.h> 23967dd82fSFlorian Fainelli #include <linux/export.h> 24967dd82fSFlorian Fainelli #include <linux/gpio.h> 25967dd82fSFlorian Fainelli #include <linux/kernel.h> 26967dd82fSFlorian Fainelli #include <linux/module.h> 27967dd82fSFlorian Fainelli #include <linux/platform_data/b53.h> 28967dd82fSFlorian Fainelli #include <linux/phy.h> 29*5e004460SFlorian Fainelli #include <linux/phylink.h> 301da6df85SFlorian Fainelli #include <linux/etherdevice.h> 31ff39c2d6SFlorian Fainelli #include <linux/if_bridge.h> 32967dd82fSFlorian Fainelli #include <net/dsa.h> 33967dd82fSFlorian Fainelli 34967dd82fSFlorian Fainelli #include "b53_regs.h" 35967dd82fSFlorian Fainelli #include "b53_priv.h" 36967dd82fSFlorian Fainelli 37967dd82fSFlorian Fainelli struct b53_mib_desc { 38967dd82fSFlorian Fainelli u8 size; 39967dd82fSFlorian Fainelli u8 offset; 40967dd82fSFlorian Fainelli const char *name; 41967dd82fSFlorian Fainelli }; 42967dd82fSFlorian Fainelli 43967dd82fSFlorian Fainelli /* BCM5365 MIB counters */ 44967dd82fSFlorian Fainelli static const struct b53_mib_desc b53_mibs_65[] = { 45967dd82fSFlorian Fainelli { 8, 0x00, "TxOctets" }, 46967dd82fSFlorian Fainelli { 4, 0x08, "TxDropPkts" }, 47967dd82fSFlorian Fainelli { 4, 0x10, "TxBroadcastPkts" }, 48967dd82fSFlorian Fainelli { 4, 0x14, "TxMulticastPkts" }, 49967dd82fSFlorian Fainelli { 4, 0x18, "TxUnicastPkts" }, 50967dd82fSFlorian Fainelli { 4, 0x1c, "TxCollisions" }, 51967dd82fSFlorian Fainelli { 4, 0x20, "TxSingleCollision" }, 52967dd82fSFlorian Fainelli { 4, 0x24, "TxMultipleCollision" }, 53967dd82fSFlorian Fainelli { 4, 0x28, "TxDeferredTransmit" }, 54967dd82fSFlorian Fainelli { 4, 0x2c, "TxLateCollision" }, 55967dd82fSFlorian Fainelli { 4, 0x30, "TxExcessiveCollision" }, 56967dd82fSFlorian Fainelli { 4, 0x38, "TxPausePkts" }, 57967dd82fSFlorian Fainelli { 8, 0x44, "RxOctets" }, 58967dd82fSFlorian Fainelli { 4, 0x4c, "RxUndersizePkts" }, 59967dd82fSFlorian Fainelli { 4, 0x50, "RxPausePkts" }, 60967dd82fSFlorian Fainelli { 4, 0x54, "Pkts64Octets" }, 61967dd82fSFlorian Fainelli { 4, 0x58, "Pkts65to127Octets" }, 62967dd82fSFlorian Fainelli { 4, 0x5c, "Pkts128to255Octets" }, 63967dd82fSFlorian Fainelli { 4, 0x60, "Pkts256to511Octets" }, 64967dd82fSFlorian Fainelli { 4, 0x64, "Pkts512to1023Octets" }, 65967dd82fSFlorian Fainelli { 4, 0x68, "Pkts1024to1522Octets" }, 66967dd82fSFlorian Fainelli { 4, 0x6c, "RxOversizePkts" }, 67967dd82fSFlorian Fainelli { 4, 0x70, "RxJabbers" }, 68967dd82fSFlorian Fainelli { 4, 0x74, "RxAlignmentErrors" }, 69967dd82fSFlorian Fainelli { 4, 0x78, "RxFCSErrors" }, 70967dd82fSFlorian Fainelli { 8, 0x7c, "RxGoodOctets" }, 71967dd82fSFlorian Fainelli { 4, 0x84, "RxDropPkts" }, 72967dd82fSFlorian Fainelli { 4, 0x88, "RxUnicastPkts" }, 73967dd82fSFlorian Fainelli { 4, 0x8c, "RxMulticastPkts" }, 74967dd82fSFlorian Fainelli { 4, 0x90, "RxBroadcastPkts" }, 75967dd82fSFlorian Fainelli { 4, 0x94, "RxSAChanges" }, 76967dd82fSFlorian Fainelli { 4, 0x98, "RxFragments" }, 77967dd82fSFlorian Fainelli }; 78967dd82fSFlorian Fainelli 79967dd82fSFlorian Fainelli #define B53_MIBS_65_SIZE ARRAY_SIZE(b53_mibs_65) 80967dd82fSFlorian Fainelli 81967dd82fSFlorian Fainelli /* BCM63xx MIB counters */ 82967dd82fSFlorian Fainelli static const struct b53_mib_desc b53_mibs_63xx[] = { 83967dd82fSFlorian Fainelli { 8, 0x00, "TxOctets" }, 84967dd82fSFlorian Fainelli { 4, 0x08, "TxDropPkts" }, 85967dd82fSFlorian Fainelli { 4, 0x0c, "TxQoSPkts" }, 86967dd82fSFlorian Fainelli { 4, 0x10, "TxBroadcastPkts" }, 87967dd82fSFlorian Fainelli { 4, 0x14, "TxMulticastPkts" }, 88967dd82fSFlorian Fainelli { 4, 0x18, "TxUnicastPkts" }, 89967dd82fSFlorian Fainelli { 4, 0x1c, "TxCollisions" }, 90967dd82fSFlorian Fainelli { 4, 0x20, "TxSingleCollision" }, 91967dd82fSFlorian Fainelli { 4, 0x24, "TxMultipleCollision" }, 92967dd82fSFlorian Fainelli { 4, 0x28, "TxDeferredTransmit" }, 93967dd82fSFlorian Fainelli { 4, 0x2c, "TxLateCollision" }, 94967dd82fSFlorian Fainelli { 4, 0x30, "TxExcessiveCollision" }, 95967dd82fSFlorian Fainelli { 4, 0x38, "TxPausePkts" }, 96967dd82fSFlorian Fainelli { 8, 0x3c, "TxQoSOctets" }, 97967dd82fSFlorian Fainelli { 8, 0x44, "RxOctets" }, 98967dd82fSFlorian Fainelli { 4, 0x4c, "RxUndersizePkts" }, 99967dd82fSFlorian Fainelli { 4, 0x50, "RxPausePkts" }, 100967dd82fSFlorian Fainelli { 4, 0x54, "Pkts64Octets" }, 101967dd82fSFlorian Fainelli { 4, 0x58, "Pkts65to127Octets" }, 102967dd82fSFlorian Fainelli { 4, 0x5c, "Pkts128to255Octets" }, 103967dd82fSFlorian Fainelli { 4, 0x60, "Pkts256to511Octets" }, 104967dd82fSFlorian Fainelli { 4, 0x64, "Pkts512to1023Octets" }, 105967dd82fSFlorian Fainelli { 4, 0x68, "Pkts1024to1522Octets" }, 106967dd82fSFlorian Fainelli { 4, 0x6c, "RxOversizePkts" }, 107967dd82fSFlorian Fainelli { 4, 0x70, "RxJabbers" }, 108967dd82fSFlorian Fainelli { 4, 0x74, "RxAlignmentErrors" }, 109967dd82fSFlorian Fainelli { 4, 0x78, "RxFCSErrors" }, 110967dd82fSFlorian Fainelli { 8, 0x7c, "RxGoodOctets" }, 111967dd82fSFlorian Fainelli { 4, 0x84, "RxDropPkts" }, 112967dd82fSFlorian Fainelli { 4, 0x88, "RxUnicastPkts" }, 113967dd82fSFlorian Fainelli { 4, 0x8c, "RxMulticastPkts" }, 114967dd82fSFlorian Fainelli { 4, 0x90, "RxBroadcastPkts" }, 115967dd82fSFlorian Fainelli { 4, 0x94, "RxSAChanges" }, 116967dd82fSFlorian Fainelli { 4, 0x98, "RxFragments" }, 117967dd82fSFlorian Fainelli { 4, 0xa0, "RxSymbolErrors" }, 118967dd82fSFlorian Fainelli { 4, 0xa4, "RxQoSPkts" }, 119967dd82fSFlorian Fainelli { 8, 0xa8, "RxQoSOctets" }, 120967dd82fSFlorian Fainelli { 4, 0xb0, "Pkts1523to2047Octets" }, 121967dd82fSFlorian Fainelli { 4, 0xb4, "Pkts2048to4095Octets" }, 122967dd82fSFlorian Fainelli { 4, 0xb8, "Pkts4096to8191Octets" }, 123967dd82fSFlorian Fainelli { 4, 0xbc, "Pkts8192to9728Octets" }, 124967dd82fSFlorian Fainelli { 4, 0xc0, "RxDiscarded" }, 125967dd82fSFlorian Fainelli }; 126967dd82fSFlorian Fainelli 127967dd82fSFlorian Fainelli #define B53_MIBS_63XX_SIZE ARRAY_SIZE(b53_mibs_63xx) 128967dd82fSFlorian Fainelli 129967dd82fSFlorian Fainelli /* MIB counters */ 130967dd82fSFlorian Fainelli static const struct b53_mib_desc b53_mibs[] = { 131967dd82fSFlorian Fainelli { 8, 0x00, "TxOctets" }, 132967dd82fSFlorian Fainelli { 4, 0x08, "TxDropPkts" }, 133967dd82fSFlorian Fainelli { 4, 0x10, "TxBroadcastPkts" }, 134967dd82fSFlorian Fainelli { 4, 0x14, "TxMulticastPkts" }, 135967dd82fSFlorian Fainelli { 4, 0x18, "TxUnicastPkts" }, 136967dd82fSFlorian Fainelli { 4, 0x1c, "TxCollisions" }, 137967dd82fSFlorian Fainelli { 4, 0x20, "TxSingleCollision" }, 138967dd82fSFlorian Fainelli { 4, 0x24, "TxMultipleCollision" }, 139967dd82fSFlorian Fainelli { 4, 0x28, "TxDeferredTransmit" }, 140967dd82fSFlorian Fainelli { 4, 0x2c, "TxLateCollision" }, 141967dd82fSFlorian Fainelli { 4, 0x30, "TxExcessiveCollision" }, 142967dd82fSFlorian Fainelli { 4, 0x38, "TxPausePkts" }, 143967dd82fSFlorian Fainelli { 8, 0x50, "RxOctets" }, 144967dd82fSFlorian Fainelli { 4, 0x58, "RxUndersizePkts" }, 145967dd82fSFlorian Fainelli { 4, 0x5c, "RxPausePkts" }, 146967dd82fSFlorian Fainelli { 4, 0x60, "Pkts64Octets" }, 147967dd82fSFlorian Fainelli { 4, 0x64, "Pkts65to127Octets" }, 148967dd82fSFlorian Fainelli { 4, 0x68, "Pkts128to255Octets" }, 149967dd82fSFlorian Fainelli { 4, 0x6c, "Pkts256to511Octets" }, 150967dd82fSFlorian Fainelli { 4, 0x70, "Pkts512to1023Octets" }, 151967dd82fSFlorian Fainelli { 4, 0x74, "Pkts1024to1522Octets" }, 152967dd82fSFlorian Fainelli { 4, 0x78, "RxOversizePkts" }, 153967dd82fSFlorian Fainelli { 4, 0x7c, "RxJabbers" }, 154967dd82fSFlorian Fainelli { 4, 0x80, "RxAlignmentErrors" }, 155967dd82fSFlorian Fainelli { 4, 0x84, "RxFCSErrors" }, 156967dd82fSFlorian Fainelli { 8, 0x88, "RxGoodOctets" }, 157967dd82fSFlorian Fainelli { 4, 0x90, "RxDropPkts" }, 158967dd82fSFlorian Fainelli { 4, 0x94, "RxUnicastPkts" }, 159967dd82fSFlorian Fainelli { 4, 0x98, "RxMulticastPkts" }, 160967dd82fSFlorian Fainelli { 4, 0x9c, "RxBroadcastPkts" }, 161967dd82fSFlorian Fainelli { 4, 0xa0, "RxSAChanges" }, 162967dd82fSFlorian Fainelli { 4, 0xa4, "RxFragments" }, 163967dd82fSFlorian Fainelli { 4, 0xa8, "RxJumboPkts" }, 164967dd82fSFlorian Fainelli { 4, 0xac, "RxSymbolErrors" }, 165967dd82fSFlorian Fainelli { 4, 0xc0, "RxDiscarded" }, 166967dd82fSFlorian Fainelli }; 167967dd82fSFlorian Fainelli 168967dd82fSFlorian Fainelli #define B53_MIBS_SIZE ARRAY_SIZE(b53_mibs) 169967dd82fSFlorian Fainelli 170bde5d132SFlorian Fainelli static const struct b53_mib_desc b53_mibs_58xx[] = { 171bde5d132SFlorian Fainelli { 8, 0x00, "TxOctets" }, 172bde5d132SFlorian Fainelli { 4, 0x08, "TxDropPkts" }, 173bde5d132SFlorian Fainelli { 4, 0x0c, "TxQPKTQ0" }, 174bde5d132SFlorian Fainelli { 4, 0x10, "TxBroadcastPkts" }, 175bde5d132SFlorian Fainelli { 4, 0x14, "TxMulticastPkts" }, 176bde5d132SFlorian Fainelli { 4, 0x18, "TxUnicastPKts" }, 177bde5d132SFlorian Fainelli { 4, 0x1c, "TxCollisions" }, 178bde5d132SFlorian Fainelli { 4, 0x20, "TxSingleCollision" }, 179bde5d132SFlorian Fainelli { 4, 0x24, "TxMultipleCollision" }, 180bde5d132SFlorian Fainelli { 4, 0x28, "TxDeferredCollision" }, 181bde5d132SFlorian Fainelli { 4, 0x2c, "TxLateCollision" }, 182bde5d132SFlorian Fainelli { 4, 0x30, "TxExcessiveCollision" }, 183bde5d132SFlorian Fainelli { 4, 0x34, "TxFrameInDisc" }, 184bde5d132SFlorian Fainelli { 4, 0x38, "TxPausePkts" }, 185bde5d132SFlorian Fainelli { 4, 0x3c, "TxQPKTQ1" }, 186bde5d132SFlorian Fainelli { 4, 0x40, "TxQPKTQ2" }, 187bde5d132SFlorian Fainelli { 4, 0x44, "TxQPKTQ3" }, 188bde5d132SFlorian Fainelli { 4, 0x48, "TxQPKTQ4" }, 189bde5d132SFlorian Fainelli { 4, 0x4c, "TxQPKTQ5" }, 190bde5d132SFlorian Fainelli { 8, 0x50, "RxOctets" }, 191bde5d132SFlorian Fainelli { 4, 0x58, "RxUndersizePkts" }, 192bde5d132SFlorian Fainelli { 4, 0x5c, "RxPausePkts" }, 193bde5d132SFlorian Fainelli { 4, 0x60, "RxPkts64Octets" }, 194bde5d132SFlorian Fainelli { 4, 0x64, "RxPkts65to127Octets" }, 195bde5d132SFlorian Fainelli { 4, 0x68, "RxPkts128to255Octets" }, 196bde5d132SFlorian Fainelli { 4, 0x6c, "RxPkts256to511Octets" }, 197bde5d132SFlorian Fainelli { 4, 0x70, "RxPkts512to1023Octets" }, 198bde5d132SFlorian Fainelli { 4, 0x74, "RxPkts1024toMaxPktsOctets" }, 199bde5d132SFlorian Fainelli { 4, 0x78, "RxOversizePkts" }, 200bde5d132SFlorian Fainelli { 4, 0x7c, "RxJabbers" }, 201bde5d132SFlorian Fainelli { 4, 0x80, "RxAlignmentErrors" }, 202bde5d132SFlorian Fainelli { 4, 0x84, "RxFCSErrors" }, 203bde5d132SFlorian Fainelli { 8, 0x88, "RxGoodOctets" }, 204bde5d132SFlorian Fainelli { 4, 0x90, "RxDropPkts" }, 205bde5d132SFlorian Fainelli { 4, 0x94, "RxUnicastPkts" }, 206bde5d132SFlorian Fainelli { 4, 0x98, "RxMulticastPkts" }, 207bde5d132SFlorian Fainelli { 4, 0x9c, "RxBroadcastPkts" }, 208bde5d132SFlorian Fainelli { 4, 0xa0, "RxSAChanges" }, 209bde5d132SFlorian Fainelli { 4, 0xa4, "RxFragments" }, 210bde5d132SFlorian Fainelli { 4, 0xa8, "RxJumboPkt" }, 211bde5d132SFlorian Fainelli { 4, 0xac, "RxSymblErr" }, 212bde5d132SFlorian Fainelli { 4, 0xb0, "InRangeErrCount" }, 213bde5d132SFlorian Fainelli { 4, 0xb4, "OutRangeErrCount" }, 214bde5d132SFlorian Fainelli { 4, 0xb8, "EEELpiEvent" }, 215bde5d132SFlorian Fainelli { 4, 0xbc, "EEELpiDuration" }, 216bde5d132SFlorian Fainelli { 4, 0xc0, "RxDiscard" }, 217bde5d132SFlorian Fainelli { 4, 0xc8, "TxQPKTQ6" }, 218bde5d132SFlorian Fainelli { 4, 0xcc, "TxQPKTQ7" }, 219bde5d132SFlorian Fainelli { 4, 0xd0, "TxPkts64Octets" }, 220bde5d132SFlorian Fainelli { 4, 0xd4, "TxPkts65to127Octets" }, 221bde5d132SFlorian Fainelli { 4, 0xd8, "TxPkts128to255Octets" }, 222bde5d132SFlorian Fainelli { 4, 0xdc, "TxPkts256to511Ocets" }, 223bde5d132SFlorian Fainelli { 4, 0xe0, "TxPkts512to1023Ocets" }, 224bde5d132SFlorian Fainelli { 4, 0xe4, "TxPkts1024toMaxPktOcets" }, 225bde5d132SFlorian Fainelli }; 226bde5d132SFlorian Fainelli 227bde5d132SFlorian Fainelli #define B53_MIBS_58XX_SIZE ARRAY_SIZE(b53_mibs_58xx) 228bde5d132SFlorian Fainelli 229967dd82fSFlorian Fainelli static int b53_do_vlan_op(struct b53_device *dev, u8 op) 230967dd82fSFlorian Fainelli { 231967dd82fSFlorian Fainelli unsigned int i; 232967dd82fSFlorian Fainelli 233967dd82fSFlorian Fainelli b53_write8(dev, B53_ARLIO_PAGE, dev->vta_regs[0], VTA_START_CMD | op); 234967dd82fSFlorian Fainelli 235967dd82fSFlorian Fainelli for (i = 0; i < 10; i++) { 236967dd82fSFlorian Fainelli u8 vta; 237967dd82fSFlorian Fainelli 238967dd82fSFlorian Fainelli b53_read8(dev, B53_ARLIO_PAGE, dev->vta_regs[0], &vta); 239967dd82fSFlorian Fainelli if (!(vta & VTA_START_CMD)) 240967dd82fSFlorian Fainelli return 0; 241967dd82fSFlorian Fainelli 242967dd82fSFlorian Fainelli usleep_range(100, 200); 243967dd82fSFlorian Fainelli } 244967dd82fSFlorian Fainelli 245967dd82fSFlorian Fainelli return -EIO; 246967dd82fSFlorian Fainelli } 247967dd82fSFlorian Fainelli 248a2482d2cSFlorian Fainelli static void b53_set_vlan_entry(struct b53_device *dev, u16 vid, 249a2482d2cSFlorian Fainelli struct b53_vlan *vlan) 250967dd82fSFlorian Fainelli { 251967dd82fSFlorian Fainelli if (is5325(dev)) { 252967dd82fSFlorian Fainelli u32 entry = 0; 253967dd82fSFlorian Fainelli 254a2482d2cSFlorian Fainelli if (vlan->members) { 255a2482d2cSFlorian Fainelli entry = ((vlan->untag & VA_UNTAG_MASK_25) << 256a2482d2cSFlorian Fainelli VA_UNTAG_S_25) | vlan->members; 257967dd82fSFlorian Fainelli if (dev->core_rev >= 3) 258967dd82fSFlorian Fainelli entry |= VA_VALID_25_R4 | vid << VA_VID_HIGH_S; 259967dd82fSFlorian Fainelli else 260967dd82fSFlorian Fainelli entry |= VA_VALID_25; 261967dd82fSFlorian Fainelli } 262967dd82fSFlorian Fainelli 263967dd82fSFlorian Fainelli b53_write32(dev, B53_VLAN_PAGE, B53_VLAN_WRITE_25, entry); 264967dd82fSFlorian Fainelli b53_write16(dev, B53_VLAN_PAGE, B53_VLAN_TABLE_ACCESS_25, vid | 265967dd82fSFlorian Fainelli VTA_RW_STATE_WR | VTA_RW_OP_EN); 266967dd82fSFlorian Fainelli } else if (is5365(dev)) { 267967dd82fSFlorian Fainelli u16 entry = 0; 268967dd82fSFlorian Fainelli 269a2482d2cSFlorian Fainelli if (vlan->members) 270a2482d2cSFlorian Fainelli entry = ((vlan->untag & VA_UNTAG_MASK_65) << 271a2482d2cSFlorian Fainelli VA_UNTAG_S_65) | vlan->members | VA_VALID_65; 272967dd82fSFlorian Fainelli 273967dd82fSFlorian Fainelli b53_write16(dev, B53_VLAN_PAGE, B53_VLAN_WRITE_65, entry); 274967dd82fSFlorian Fainelli b53_write16(dev, B53_VLAN_PAGE, B53_VLAN_TABLE_ACCESS_65, vid | 275967dd82fSFlorian Fainelli VTA_RW_STATE_WR | VTA_RW_OP_EN); 276967dd82fSFlorian Fainelli } else { 277967dd82fSFlorian Fainelli b53_write16(dev, B53_ARLIO_PAGE, dev->vta_regs[1], vid); 278967dd82fSFlorian Fainelli b53_write32(dev, B53_ARLIO_PAGE, dev->vta_regs[2], 279a2482d2cSFlorian Fainelli (vlan->untag << VTE_UNTAG_S) | vlan->members); 280967dd82fSFlorian Fainelli 281967dd82fSFlorian Fainelli b53_do_vlan_op(dev, VTA_CMD_WRITE); 282967dd82fSFlorian Fainelli } 283a2482d2cSFlorian Fainelli 284a2482d2cSFlorian Fainelli dev_dbg(dev->ds->dev, "VID: %d, members: 0x%04x, untag: 0x%04x\n", 285a2482d2cSFlorian Fainelli vid, vlan->members, vlan->untag); 286967dd82fSFlorian Fainelli } 287967dd82fSFlorian Fainelli 288a2482d2cSFlorian Fainelli static void b53_get_vlan_entry(struct b53_device *dev, u16 vid, 289a2482d2cSFlorian Fainelli struct b53_vlan *vlan) 290a2482d2cSFlorian Fainelli { 291a2482d2cSFlorian Fainelli if (is5325(dev)) { 292a2482d2cSFlorian Fainelli u32 entry = 0; 293a2482d2cSFlorian Fainelli 294a2482d2cSFlorian Fainelli b53_write16(dev, B53_VLAN_PAGE, B53_VLAN_TABLE_ACCESS_25, vid | 295a2482d2cSFlorian Fainelli VTA_RW_STATE_RD | VTA_RW_OP_EN); 296a2482d2cSFlorian Fainelli b53_read32(dev, B53_VLAN_PAGE, B53_VLAN_WRITE_25, &entry); 297a2482d2cSFlorian Fainelli 298a2482d2cSFlorian Fainelli if (dev->core_rev >= 3) 299a2482d2cSFlorian Fainelli vlan->valid = !!(entry & VA_VALID_25_R4); 300a2482d2cSFlorian Fainelli else 301a2482d2cSFlorian Fainelli vlan->valid = !!(entry & VA_VALID_25); 302a2482d2cSFlorian Fainelli vlan->members = entry & VA_MEMBER_MASK; 303a2482d2cSFlorian Fainelli vlan->untag = (entry >> VA_UNTAG_S_25) & VA_UNTAG_MASK_25; 304a2482d2cSFlorian Fainelli 305a2482d2cSFlorian Fainelli } else if (is5365(dev)) { 306a2482d2cSFlorian Fainelli u16 entry = 0; 307a2482d2cSFlorian Fainelli 308a2482d2cSFlorian Fainelli b53_write16(dev, B53_VLAN_PAGE, B53_VLAN_TABLE_ACCESS_65, vid | 309a2482d2cSFlorian Fainelli VTA_RW_STATE_WR | VTA_RW_OP_EN); 310a2482d2cSFlorian Fainelli b53_read16(dev, B53_VLAN_PAGE, B53_VLAN_WRITE_65, &entry); 311a2482d2cSFlorian Fainelli 312a2482d2cSFlorian Fainelli vlan->valid = !!(entry & VA_VALID_65); 313a2482d2cSFlorian Fainelli vlan->members = entry & VA_MEMBER_MASK; 314a2482d2cSFlorian Fainelli vlan->untag = (entry >> VA_UNTAG_S_65) & VA_UNTAG_MASK_65; 315a2482d2cSFlorian Fainelli } else { 316a2482d2cSFlorian Fainelli u32 entry = 0; 317a2482d2cSFlorian Fainelli 318a2482d2cSFlorian Fainelli b53_write16(dev, B53_ARLIO_PAGE, dev->vta_regs[1], vid); 319a2482d2cSFlorian Fainelli b53_do_vlan_op(dev, VTA_CMD_READ); 320a2482d2cSFlorian Fainelli b53_read32(dev, B53_ARLIO_PAGE, dev->vta_regs[2], &entry); 321a2482d2cSFlorian Fainelli vlan->members = entry & VTE_MEMBERS; 322a2482d2cSFlorian Fainelli vlan->untag = (entry >> VTE_UNTAG_S) & VTE_MEMBERS; 323a2482d2cSFlorian Fainelli vlan->valid = true; 324a2482d2cSFlorian Fainelli } 325a2482d2cSFlorian Fainelli } 326a2482d2cSFlorian Fainelli 327a2482d2cSFlorian Fainelli static void b53_set_forwarding(struct b53_device *dev, int enable) 328967dd82fSFlorian Fainelli { 329967dd82fSFlorian Fainelli u8 mgmt; 330967dd82fSFlorian Fainelli 331967dd82fSFlorian Fainelli b53_read8(dev, B53_CTRL_PAGE, B53_SWITCH_MODE, &mgmt); 332967dd82fSFlorian Fainelli 333967dd82fSFlorian Fainelli if (enable) 334967dd82fSFlorian Fainelli mgmt |= SM_SW_FWD_EN; 335967dd82fSFlorian Fainelli else 336967dd82fSFlorian Fainelli mgmt &= ~SM_SW_FWD_EN; 337967dd82fSFlorian Fainelli 338967dd82fSFlorian Fainelli b53_write8(dev, B53_CTRL_PAGE, B53_SWITCH_MODE, mgmt); 339a424f0deSFlorian Fainelli 3407edc58d6SFlorian Fainelli /* Include IMP port in dumb forwarding mode 341a424f0deSFlorian Fainelli */ 342a424f0deSFlorian Fainelli b53_read8(dev, B53_CTRL_PAGE, B53_SWITCH_CTRL, &mgmt); 343a424f0deSFlorian Fainelli mgmt |= B53_MII_DUMB_FWDG_EN; 344a424f0deSFlorian Fainelli b53_write8(dev, B53_CTRL_PAGE, B53_SWITCH_CTRL, mgmt); 345a424f0deSFlorian Fainelli } 346967dd82fSFlorian Fainelli 347a2482d2cSFlorian Fainelli static void b53_enable_vlan(struct b53_device *dev, bool enable) 348967dd82fSFlorian Fainelli { 349967dd82fSFlorian Fainelli u8 mgmt, vc0, vc1, vc4 = 0, vc5; 350967dd82fSFlorian Fainelli 351967dd82fSFlorian Fainelli b53_read8(dev, B53_CTRL_PAGE, B53_SWITCH_MODE, &mgmt); 352967dd82fSFlorian Fainelli b53_read8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL0, &vc0); 353967dd82fSFlorian Fainelli b53_read8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL1, &vc1); 354967dd82fSFlorian Fainelli 355967dd82fSFlorian Fainelli if (is5325(dev) || is5365(dev)) { 356967dd82fSFlorian Fainelli b53_read8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL4_25, &vc4); 357967dd82fSFlorian Fainelli b53_read8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL5_25, &vc5); 358967dd82fSFlorian Fainelli } else if (is63xx(dev)) { 359967dd82fSFlorian Fainelli b53_read8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL4_63XX, &vc4); 360967dd82fSFlorian Fainelli b53_read8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL5_63XX, &vc5); 361967dd82fSFlorian Fainelli } else { 362967dd82fSFlorian Fainelli b53_read8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL4, &vc4); 363967dd82fSFlorian Fainelli b53_read8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL5, &vc5); 364967dd82fSFlorian Fainelli } 365967dd82fSFlorian Fainelli 366967dd82fSFlorian Fainelli mgmt &= ~SM_SW_FWD_MODE; 367967dd82fSFlorian Fainelli 368967dd82fSFlorian Fainelli if (enable) { 369967dd82fSFlorian Fainelli vc0 |= VC0_VLAN_EN | VC0_VID_CHK_EN | VC0_VID_HASH_VID; 370967dd82fSFlorian Fainelli vc1 |= VC1_RX_MCST_UNTAG_EN | VC1_RX_MCST_FWD_EN; 371967dd82fSFlorian Fainelli vc4 &= ~VC4_ING_VID_CHECK_MASK; 372967dd82fSFlorian Fainelli vc4 |= VC4_ING_VID_VIO_DROP << VC4_ING_VID_CHECK_S; 373967dd82fSFlorian Fainelli vc5 |= VC5_DROP_VTABLE_MISS; 374967dd82fSFlorian Fainelli 375967dd82fSFlorian Fainelli if (is5325(dev)) 376967dd82fSFlorian Fainelli vc0 &= ~VC0_RESERVED_1; 377967dd82fSFlorian Fainelli 378967dd82fSFlorian Fainelli if (is5325(dev) || is5365(dev)) 379967dd82fSFlorian Fainelli vc1 |= VC1_RX_MCST_TAG_EN; 380967dd82fSFlorian Fainelli 381967dd82fSFlorian Fainelli } else { 382967dd82fSFlorian Fainelli vc0 &= ~(VC0_VLAN_EN | VC0_VID_CHK_EN | VC0_VID_HASH_VID); 383967dd82fSFlorian Fainelli vc1 &= ~(VC1_RX_MCST_UNTAG_EN | VC1_RX_MCST_FWD_EN); 384967dd82fSFlorian Fainelli vc4 &= ~VC4_ING_VID_CHECK_MASK; 385967dd82fSFlorian Fainelli vc5 &= ~VC5_DROP_VTABLE_MISS; 386967dd82fSFlorian Fainelli 387967dd82fSFlorian Fainelli if (is5325(dev) || is5365(dev)) 388967dd82fSFlorian Fainelli vc4 |= VC4_ING_VID_VIO_FWD << VC4_ING_VID_CHECK_S; 389967dd82fSFlorian Fainelli else 390967dd82fSFlorian Fainelli vc4 |= VC4_ING_VID_VIO_TO_IMP << VC4_ING_VID_CHECK_S; 391967dd82fSFlorian Fainelli 392967dd82fSFlorian Fainelli if (is5325(dev) || is5365(dev)) 393967dd82fSFlorian Fainelli vc1 &= ~VC1_RX_MCST_TAG_EN; 394a2482d2cSFlorian Fainelli } 395967dd82fSFlorian Fainelli 396967dd82fSFlorian Fainelli if (!is5325(dev) && !is5365(dev)) 397967dd82fSFlorian Fainelli vc5 &= ~VC5_VID_FFF_EN; 398967dd82fSFlorian Fainelli 399967dd82fSFlorian Fainelli b53_write8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL0, vc0); 400967dd82fSFlorian Fainelli b53_write8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL1, vc1); 401967dd82fSFlorian Fainelli 402967dd82fSFlorian Fainelli if (is5325(dev) || is5365(dev)) { 403967dd82fSFlorian Fainelli /* enable the high 8 bit vid check on 5325 */ 404967dd82fSFlorian Fainelli if (is5325(dev) && enable) 405967dd82fSFlorian Fainelli b53_write8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL3, 406967dd82fSFlorian Fainelli VC3_HIGH_8BIT_EN); 407967dd82fSFlorian Fainelli else 408967dd82fSFlorian Fainelli b53_write8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL3, 0); 409967dd82fSFlorian Fainelli 410967dd82fSFlorian Fainelli b53_write8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL4_25, vc4); 411967dd82fSFlorian Fainelli b53_write8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL5_25, vc5); 412967dd82fSFlorian Fainelli } else if (is63xx(dev)) { 413967dd82fSFlorian Fainelli b53_write16(dev, B53_VLAN_PAGE, B53_VLAN_CTRL3_63XX, 0); 414967dd82fSFlorian Fainelli b53_write8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL4_63XX, vc4); 415967dd82fSFlorian Fainelli b53_write8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL5_63XX, vc5); 416967dd82fSFlorian Fainelli } else { 417967dd82fSFlorian Fainelli b53_write16(dev, B53_VLAN_PAGE, B53_VLAN_CTRL3, 0); 418967dd82fSFlorian Fainelli b53_write8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL4, vc4); 419967dd82fSFlorian Fainelli b53_write8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL5, vc5); 420967dd82fSFlorian Fainelli } 421967dd82fSFlorian Fainelli 422967dd82fSFlorian Fainelli b53_write8(dev, B53_CTRL_PAGE, B53_SWITCH_MODE, mgmt); 423967dd82fSFlorian Fainelli } 424967dd82fSFlorian Fainelli 425967dd82fSFlorian Fainelli static int b53_set_jumbo(struct b53_device *dev, bool enable, bool allow_10_100) 426967dd82fSFlorian Fainelli { 427967dd82fSFlorian Fainelli u32 port_mask = 0; 428967dd82fSFlorian Fainelli u16 max_size = JMS_MIN_SIZE; 429967dd82fSFlorian Fainelli 430967dd82fSFlorian Fainelli if (is5325(dev) || is5365(dev)) 431967dd82fSFlorian Fainelli return -EINVAL; 432967dd82fSFlorian Fainelli 433967dd82fSFlorian Fainelli if (enable) { 434967dd82fSFlorian Fainelli port_mask = dev->enabled_ports; 435967dd82fSFlorian Fainelli max_size = JMS_MAX_SIZE; 436967dd82fSFlorian Fainelli if (allow_10_100) 437967dd82fSFlorian Fainelli port_mask |= JPM_10_100_JUMBO_EN; 438967dd82fSFlorian Fainelli } 439967dd82fSFlorian Fainelli 440967dd82fSFlorian Fainelli b53_write32(dev, B53_JUMBO_PAGE, dev->jumbo_pm_reg, port_mask); 441967dd82fSFlorian Fainelli return b53_write16(dev, B53_JUMBO_PAGE, dev->jumbo_size_reg, max_size); 442967dd82fSFlorian Fainelli } 443967dd82fSFlorian Fainelli 444ff39c2d6SFlorian Fainelli static int b53_flush_arl(struct b53_device *dev, u8 mask) 445967dd82fSFlorian Fainelli { 446967dd82fSFlorian Fainelli unsigned int i; 447967dd82fSFlorian Fainelli 448967dd82fSFlorian Fainelli b53_write8(dev, B53_CTRL_PAGE, B53_FAST_AGE_CTRL, 449ff39c2d6SFlorian Fainelli FAST_AGE_DONE | FAST_AGE_DYNAMIC | mask); 450967dd82fSFlorian Fainelli 451967dd82fSFlorian Fainelli for (i = 0; i < 10; i++) { 452967dd82fSFlorian Fainelli u8 fast_age_ctrl; 453967dd82fSFlorian Fainelli 454967dd82fSFlorian Fainelli b53_read8(dev, B53_CTRL_PAGE, B53_FAST_AGE_CTRL, 455967dd82fSFlorian Fainelli &fast_age_ctrl); 456967dd82fSFlorian Fainelli 457967dd82fSFlorian Fainelli if (!(fast_age_ctrl & FAST_AGE_DONE)) 458967dd82fSFlorian Fainelli goto out; 459967dd82fSFlorian Fainelli 460967dd82fSFlorian Fainelli msleep(1); 461967dd82fSFlorian Fainelli } 462967dd82fSFlorian Fainelli 463967dd82fSFlorian Fainelli return -ETIMEDOUT; 464967dd82fSFlorian Fainelli out: 465967dd82fSFlorian Fainelli /* Only age dynamic entries (default behavior) */ 466967dd82fSFlorian Fainelli b53_write8(dev, B53_CTRL_PAGE, B53_FAST_AGE_CTRL, FAST_AGE_DYNAMIC); 467967dd82fSFlorian Fainelli return 0; 468967dd82fSFlorian Fainelli } 469967dd82fSFlorian Fainelli 470ff39c2d6SFlorian Fainelli static int b53_fast_age_port(struct b53_device *dev, int port) 471ff39c2d6SFlorian Fainelli { 472ff39c2d6SFlorian Fainelli b53_write8(dev, B53_CTRL_PAGE, B53_FAST_AGE_PORT_CTRL, port); 473ff39c2d6SFlorian Fainelli 474ff39c2d6SFlorian Fainelli return b53_flush_arl(dev, FAST_AGE_PORT); 475ff39c2d6SFlorian Fainelli } 476ff39c2d6SFlorian Fainelli 477a2482d2cSFlorian Fainelli static int b53_fast_age_vlan(struct b53_device *dev, u16 vid) 478a2482d2cSFlorian Fainelli { 479a2482d2cSFlorian Fainelli b53_write16(dev, B53_CTRL_PAGE, B53_FAST_AGE_VID_CTRL, vid); 480a2482d2cSFlorian Fainelli 481a2482d2cSFlorian Fainelli return b53_flush_arl(dev, FAST_AGE_VLAN); 482a2482d2cSFlorian Fainelli } 483a2482d2cSFlorian Fainelli 484aac02867SFlorian Fainelli void b53_imp_vlan_setup(struct dsa_switch *ds, int cpu_port) 485ff39c2d6SFlorian Fainelli { 48604bed143SVivien Didelot struct b53_device *dev = ds->priv; 487ff39c2d6SFlorian Fainelli unsigned int i; 488ff39c2d6SFlorian Fainelli u16 pvlan; 489ff39c2d6SFlorian Fainelli 490ff39c2d6SFlorian Fainelli /* Enable the IMP port to be in the same VLAN as the other ports 491ff39c2d6SFlorian Fainelli * on a per-port basis such that we only have Port i and IMP in 492ff39c2d6SFlorian Fainelli * the same VLAN. 493ff39c2d6SFlorian Fainelli */ 494ff39c2d6SFlorian Fainelli b53_for_each_port(dev, i) { 495ff39c2d6SFlorian Fainelli b53_read16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(i), &pvlan); 496ff39c2d6SFlorian Fainelli pvlan |= BIT(cpu_port); 497ff39c2d6SFlorian Fainelli b53_write16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(i), pvlan); 498ff39c2d6SFlorian Fainelli } 499ff39c2d6SFlorian Fainelli } 500aac02867SFlorian Fainelli EXPORT_SYMBOL(b53_imp_vlan_setup); 501ff39c2d6SFlorian Fainelli 502f86ad77fSFlorian Fainelli int b53_enable_port(struct dsa_switch *ds, int port, struct phy_device *phy) 503967dd82fSFlorian Fainelli { 50404bed143SVivien Didelot struct b53_device *dev = ds->priv; 505c499696eSFlorian Fainelli unsigned int cpu_port = ds->ports[port].cpu_dp->index; 5068ca7c160SFlorian Fainelli int ret = 0; 507ff39c2d6SFlorian Fainelli u16 pvlan; 508967dd82fSFlorian Fainelli 5098ca7c160SFlorian Fainelli if (dev->ops->irq_enable) 5108ca7c160SFlorian Fainelli ret = dev->ops->irq_enable(dev, port); 5118ca7c160SFlorian Fainelli if (ret) 5128ca7c160SFlorian Fainelli return ret; 5138ca7c160SFlorian Fainelli 514967dd82fSFlorian Fainelli /* Clear the Rx and Tx disable bits and set to no spanning tree */ 515967dd82fSFlorian Fainelli b53_write8(dev, B53_CTRL_PAGE, B53_PORT_CTRL(port), 0); 516967dd82fSFlorian Fainelli 517ff39c2d6SFlorian Fainelli /* Set this port, and only this one to be in the default VLAN, 518ff39c2d6SFlorian Fainelli * if member of a bridge, restore its membership prior to 519ff39c2d6SFlorian Fainelli * bringing down this port. 520ff39c2d6SFlorian Fainelli */ 521ff39c2d6SFlorian Fainelli b53_read16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(port), &pvlan); 522ff39c2d6SFlorian Fainelli pvlan &= ~0x1ff; 523ff39c2d6SFlorian Fainelli pvlan |= BIT(port); 524ff39c2d6SFlorian Fainelli pvlan |= dev->ports[port].vlan_ctl_mask; 525ff39c2d6SFlorian Fainelli b53_write16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(port), pvlan); 526ff39c2d6SFlorian Fainelli 527ff39c2d6SFlorian Fainelli b53_imp_vlan_setup(ds, cpu_port); 528ff39c2d6SFlorian Fainelli 529f43a2dbeSFlorian Fainelli /* If EEE was enabled, restore it */ 530f43a2dbeSFlorian Fainelli if (dev->ports[port].eee.eee_enabled) 531f43a2dbeSFlorian Fainelli b53_eee_enable_set(ds, port, true); 532f43a2dbeSFlorian Fainelli 533967dd82fSFlorian Fainelli return 0; 534967dd82fSFlorian Fainelli } 535f86ad77fSFlorian Fainelli EXPORT_SYMBOL(b53_enable_port); 536967dd82fSFlorian Fainelli 537f86ad77fSFlorian Fainelli void b53_disable_port(struct dsa_switch *ds, int port, struct phy_device *phy) 538967dd82fSFlorian Fainelli { 53904bed143SVivien Didelot struct b53_device *dev = ds->priv; 540967dd82fSFlorian Fainelli u8 reg; 541967dd82fSFlorian Fainelli 542967dd82fSFlorian Fainelli /* Disable Tx/Rx for the port */ 543967dd82fSFlorian Fainelli b53_read8(dev, B53_CTRL_PAGE, B53_PORT_CTRL(port), ®); 544967dd82fSFlorian Fainelli reg |= PORT_CTRL_RX_DISABLE | PORT_CTRL_TX_DISABLE; 545967dd82fSFlorian Fainelli b53_write8(dev, B53_CTRL_PAGE, B53_PORT_CTRL(port), reg); 5468ca7c160SFlorian Fainelli 5478ca7c160SFlorian Fainelli if (dev->ops->irq_disable) 5488ca7c160SFlorian Fainelli dev->ops->irq_disable(dev, port); 549967dd82fSFlorian Fainelli } 550f86ad77fSFlorian Fainelli EXPORT_SYMBOL(b53_disable_port); 551967dd82fSFlorian Fainelli 552b409a9efSFlorian Fainelli void b53_brcm_hdr_setup(struct dsa_switch *ds, int port) 553b409a9efSFlorian Fainelli { 55411606039SFlorian Fainelli bool tag_en = !(ds->ops->get_tag_protocol(ds, port) == 55511606039SFlorian Fainelli DSA_TAG_PROTO_NONE); 556b409a9efSFlorian Fainelli struct b53_device *dev = ds->priv; 557b409a9efSFlorian Fainelli u8 hdr_ctl, val; 558b409a9efSFlorian Fainelli u16 reg; 559b409a9efSFlorian Fainelli 560b409a9efSFlorian Fainelli /* Resolve which bit controls the Broadcom tag */ 561b409a9efSFlorian Fainelli switch (port) { 562b409a9efSFlorian Fainelli case 8: 563b409a9efSFlorian Fainelli val = BRCM_HDR_P8_EN; 564b409a9efSFlorian Fainelli break; 565b409a9efSFlorian Fainelli case 7: 566b409a9efSFlorian Fainelli val = BRCM_HDR_P7_EN; 567b409a9efSFlorian Fainelli break; 568b409a9efSFlorian Fainelli case 5: 569b409a9efSFlorian Fainelli val = BRCM_HDR_P5_EN; 570b409a9efSFlorian Fainelli break; 571b409a9efSFlorian Fainelli default: 572b409a9efSFlorian Fainelli val = 0; 573b409a9efSFlorian Fainelli break; 574b409a9efSFlorian Fainelli } 575b409a9efSFlorian Fainelli 576b409a9efSFlorian Fainelli /* Enable Broadcom tags for IMP port */ 577b409a9efSFlorian Fainelli b53_read8(dev, B53_MGMT_PAGE, B53_BRCM_HDR, &hdr_ctl); 578cdb583cfSFlorian Fainelli if (tag_en) 579b409a9efSFlorian Fainelli hdr_ctl |= val; 580cdb583cfSFlorian Fainelli else 581cdb583cfSFlorian Fainelli hdr_ctl &= ~val; 582b409a9efSFlorian Fainelli b53_write8(dev, B53_MGMT_PAGE, B53_BRCM_HDR, hdr_ctl); 583b409a9efSFlorian Fainelli 584b409a9efSFlorian Fainelli /* Registers below are only accessible on newer devices */ 585b409a9efSFlorian Fainelli if (!is58xx(dev)) 586b409a9efSFlorian Fainelli return; 587b409a9efSFlorian Fainelli 588b409a9efSFlorian Fainelli /* Enable reception Broadcom tag for CPU TX (switch RX) to 589b409a9efSFlorian Fainelli * allow us to tag outgoing frames 590b409a9efSFlorian Fainelli */ 591b409a9efSFlorian Fainelli b53_read16(dev, B53_MGMT_PAGE, B53_BRCM_HDR_RX_DIS, ®); 592cdb583cfSFlorian Fainelli if (tag_en) 593b409a9efSFlorian Fainelli reg &= ~BIT(port); 594cdb583cfSFlorian Fainelli else 595cdb583cfSFlorian Fainelli reg |= BIT(port); 596b409a9efSFlorian Fainelli b53_write16(dev, B53_MGMT_PAGE, B53_BRCM_HDR_RX_DIS, reg); 597b409a9efSFlorian Fainelli 598b409a9efSFlorian Fainelli /* Enable transmission of Broadcom tags from the switch (CPU RX) to 599b409a9efSFlorian Fainelli * allow delivering frames to the per-port net_devices 600b409a9efSFlorian Fainelli */ 601b409a9efSFlorian Fainelli b53_read16(dev, B53_MGMT_PAGE, B53_BRCM_HDR_TX_DIS, ®); 602cdb583cfSFlorian Fainelli if (tag_en) 603b409a9efSFlorian Fainelli reg &= ~BIT(port); 604cdb583cfSFlorian Fainelli else 605cdb583cfSFlorian Fainelli reg |= BIT(port); 606b409a9efSFlorian Fainelli b53_write16(dev, B53_MGMT_PAGE, B53_BRCM_HDR_TX_DIS, reg); 607b409a9efSFlorian Fainelli } 608b409a9efSFlorian Fainelli EXPORT_SYMBOL(b53_brcm_hdr_setup); 609b409a9efSFlorian Fainelli 610299752a7SFlorian Fainelli static void b53_enable_cpu_port(struct b53_device *dev, int port) 611967dd82fSFlorian Fainelli { 612967dd82fSFlorian Fainelli u8 port_ctrl; 613967dd82fSFlorian Fainelli 614967dd82fSFlorian Fainelli /* BCM5325 CPU port is at 8 */ 615299752a7SFlorian Fainelli if ((is5325(dev) || is5365(dev)) && port == B53_CPU_PORT_25) 616299752a7SFlorian Fainelli port = B53_CPU_PORT; 617967dd82fSFlorian Fainelli 618967dd82fSFlorian Fainelli port_ctrl = PORT_CTRL_RX_BCST_EN | 619967dd82fSFlorian Fainelli PORT_CTRL_RX_MCST_EN | 620967dd82fSFlorian Fainelli PORT_CTRL_RX_UCST_EN; 621299752a7SFlorian Fainelli b53_write8(dev, B53_CTRL_PAGE, B53_PORT_CTRL(port), port_ctrl); 6227edc58d6SFlorian Fainelli 6237edc58d6SFlorian Fainelli b53_brcm_hdr_setup(dev->ds, port); 624967dd82fSFlorian Fainelli } 625967dd82fSFlorian Fainelli 626967dd82fSFlorian Fainelli static void b53_enable_mib(struct b53_device *dev) 627967dd82fSFlorian Fainelli { 628967dd82fSFlorian Fainelli u8 gc; 629967dd82fSFlorian Fainelli 630967dd82fSFlorian Fainelli b53_read8(dev, B53_MGMT_PAGE, B53_GLOBAL_CONFIG, &gc); 631967dd82fSFlorian Fainelli gc &= ~(GC_RESET_MIB | GC_MIB_AC_EN); 632967dd82fSFlorian Fainelli b53_write8(dev, B53_MGMT_PAGE, B53_GLOBAL_CONFIG, gc); 633967dd82fSFlorian Fainelli } 634967dd82fSFlorian Fainelli 6355c1a6eafSFlorian Fainelli int b53_configure_vlan(struct dsa_switch *ds) 636967dd82fSFlorian Fainelli { 6375c1a6eafSFlorian Fainelli struct b53_device *dev = ds->priv; 638a2482d2cSFlorian Fainelli struct b53_vlan vl = { 0 }; 639967dd82fSFlorian Fainelli int i; 640967dd82fSFlorian Fainelli 641967dd82fSFlorian Fainelli /* clear all vlan entries */ 642967dd82fSFlorian Fainelli if (is5325(dev) || is5365(dev)) { 643967dd82fSFlorian Fainelli for (i = 1; i < dev->num_vlans; i++) 644a2482d2cSFlorian Fainelli b53_set_vlan_entry(dev, i, &vl); 645967dd82fSFlorian Fainelli } else { 646967dd82fSFlorian Fainelli b53_do_vlan_op(dev, VTA_CMD_CLEAR); 647967dd82fSFlorian Fainelli } 648967dd82fSFlorian Fainelli 649967dd82fSFlorian Fainelli b53_enable_vlan(dev, false); 650967dd82fSFlorian Fainelli 651967dd82fSFlorian Fainelli b53_for_each_port(dev, i) 652967dd82fSFlorian Fainelli b53_write16(dev, B53_VLAN_PAGE, 653967dd82fSFlorian Fainelli B53_VLAN_PORT_DEF_TAG(i), 1); 654967dd82fSFlorian Fainelli 655967dd82fSFlorian Fainelli if (!is5325(dev) && !is5365(dev)) 656967dd82fSFlorian Fainelli b53_set_jumbo(dev, dev->enable_jumbo, false); 657967dd82fSFlorian Fainelli 658967dd82fSFlorian Fainelli return 0; 659967dd82fSFlorian Fainelli } 6605c1a6eafSFlorian Fainelli EXPORT_SYMBOL(b53_configure_vlan); 661967dd82fSFlorian Fainelli 662967dd82fSFlorian Fainelli static void b53_switch_reset_gpio(struct b53_device *dev) 663967dd82fSFlorian Fainelli { 664967dd82fSFlorian Fainelli int gpio = dev->reset_gpio; 665967dd82fSFlorian Fainelli 666967dd82fSFlorian Fainelli if (gpio < 0) 667967dd82fSFlorian Fainelli return; 668967dd82fSFlorian Fainelli 669967dd82fSFlorian Fainelli /* Reset sequence: RESET low(50ms)->high(20ms) 670967dd82fSFlorian Fainelli */ 671967dd82fSFlorian Fainelli gpio_set_value(gpio, 0); 672967dd82fSFlorian Fainelli mdelay(50); 673967dd82fSFlorian Fainelli 674967dd82fSFlorian Fainelli gpio_set_value(gpio, 1); 675967dd82fSFlorian Fainelli mdelay(20); 676967dd82fSFlorian Fainelli 677967dd82fSFlorian Fainelli dev->current_page = 0xff; 678967dd82fSFlorian Fainelli } 679967dd82fSFlorian Fainelli 680967dd82fSFlorian Fainelli static int b53_switch_reset(struct b53_device *dev) 681967dd82fSFlorian Fainelli { 6823fb22b05SFlorian Fainelli unsigned int timeout = 1000; 6833fb22b05SFlorian Fainelli u8 mgmt, reg; 684967dd82fSFlorian Fainelli 685967dd82fSFlorian Fainelli b53_switch_reset_gpio(dev); 686967dd82fSFlorian Fainelli 687967dd82fSFlorian Fainelli if (is539x(dev)) { 688967dd82fSFlorian Fainelli b53_write8(dev, B53_CTRL_PAGE, B53_SOFTRESET, 0x83); 689967dd82fSFlorian Fainelli b53_write8(dev, B53_CTRL_PAGE, B53_SOFTRESET, 0x00); 690967dd82fSFlorian Fainelli } 691967dd82fSFlorian Fainelli 6923fb22b05SFlorian Fainelli /* This is specific to 58xx devices here, do not use is58xx() which 6933fb22b05SFlorian Fainelli * covers the larger Starfigther 2 family, including 7445/7278 which 6943fb22b05SFlorian Fainelli * still use this driver as a library and need to perform the reset 6953fb22b05SFlorian Fainelli * earlier. 6963fb22b05SFlorian Fainelli */ 6975040cc99SArun Parameswaran if (dev->chip_id == BCM58XX_DEVICE_ID || 6985040cc99SArun Parameswaran dev->chip_id == BCM583XX_DEVICE_ID) { 6993fb22b05SFlorian Fainelli b53_read8(dev, B53_CTRL_PAGE, B53_SOFTRESET, ®); 7003fb22b05SFlorian Fainelli reg |= SW_RST | EN_SW_RST | EN_CH_RST; 7013fb22b05SFlorian Fainelli b53_write8(dev, B53_CTRL_PAGE, B53_SOFTRESET, reg); 7023fb22b05SFlorian Fainelli 7033fb22b05SFlorian Fainelli do { 7043fb22b05SFlorian Fainelli b53_read8(dev, B53_CTRL_PAGE, B53_SOFTRESET, ®); 7053fb22b05SFlorian Fainelli if (!(reg & SW_RST)) 7063fb22b05SFlorian Fainelli break; 7073fb22b05SFlorian Fainelli 7083fb22b05SFlorian Fainelli usleep_range(1000, 2000); 7093fb22b05SFlorian Fainelli } while (timeout-- > 0); 7103fb22b05SFlorian Fainelli 7113fb22b05SFlorian Fainelli if (timeout == 0) 7123fb22b05SFlorian Fainelli return -ETIMEDOUT; 7133fb22b05SFlorian Fainelli } 7143fb22b05SFlorian Fainelli 715967dd82fSFlorian Fainelli b53_read8(dev, B53_CTRL_PAGE, B53_SWITCH_MODE, &mgmt); 716967dd82fSFlorian Fainelli 717967dd82fSFlorian Fainelli if (!(mgmt & SM_SW_FWD_EN)) { 718967dd82fSFlorian Fainelli mgmt &= ~SM_SW_FWD_MODE; 719967dd82fSFlorian Fainelli mgmt |= SM_SW_FWD_EN; 720967dd82fSFlorian Fainelli 721967dd82fSFlorian Fainelli b53_write8(dev, B53_CTRL_PAGE, B53_SWITCH_MODE, mgmt); 722967dd82fSFlorian Fainelli b53_read8(dev, B53_CTRL_PAGE, B53_SWITCH_MODE, &mgmt); 723967dd82fSFlorian Fainelli 724967dd82fSFlorian Fainelli if (!(mgmt & SM_SW_FWD_EN)) { 725967dd82fSFlorian Fainelli dev_err(dev->dev, "Failed to enable switch!\n"); 726967dd82fSFlorian Fainelli return -EINVAL; 727967dd82fSFlorian Fainelli } 728967dd82fSFlorian Fainelli } 729967dd82fSFlorian Fainelli 730967dd82fSFlorian Fainelli b53_enable_mib(dev); 731967dd82fSFlorian Fainelli 732ff39c2d6SFlorian Fainelli return b53_flush_arl(dev, FAST_AGE_STATIC); 733967dd82fSFlorian Fainelli } 734967dd82fSFlorian Fainelli 735967dd82fSFlorian Fainelli static int b53_phy_read16(struct dsa_switch *ds, int addr, int reg) 736967dd82fSFlorian Fainelli { 73704bed143SVivien Didelot struct b53_device *priv = ds->priv; 738967dd82fSFlorian Fainelli u16 value = 0; 739967dd82fSFlorian Fainelli int ret; 740967dd82fSFlorian Fainelli 741967dd82fSFlorian Fainelli if (priv->ops->phy_read16) 742967dd82fSFlorian Fainelli ret = priv->ops->phy_read16(priv, addr, reg, &value); 743967dd82fSFlorian Fainelli else 744967dd82fSFlorian Fainelli ret = b53_read16(priv, B53_PORT_MII_PAGE(addr), 745967dd82fSFlorian Fainelli reg * 2, &value); 746967dd82fSFlorian Fainelli 747967dd82fSFlorian Fainelli return ret ? ret : value; 748967dd82fSFlorian Fainelli } 749967dd82fSFlorian Fainelli 750967dd82fSFlorian Fainelli static int b53_phy_write16(struct dsa_switch *ds, int addr, int reg, u16 val) 751967dd82fSFlorian Fainelli { 75204bed143SVivien Didelot struct b53_device *priv = ds->priv; 753967dd82fSFlorian Fainelli 754967dd82fSFlorian Fainelli if (priv->ops->phy_write16) 755967dd82fSFlorian Fainelli return priv->ops->phy_write16(priv, addr, reg, val); 756967dd82fSFlorian Fainelli 757967dd82fSFlorian Fainelli return b53_write16(priv, B53_PORT_MII_PAGE(addr), reg * 2, val); 758967dd82fSFlorian Fainelli } 759967dd82fSFlorian Fainelli 760967dd82fSFlorian Fainelli static int b53_reset_switch(struct b53_device *priv) 761967dd82fSFlorian Fainelli { 762967dd82fSFlorian Fainelli /* reset vlans */ 763967dd82fSFlorian Fainelli priv->enable_jumbo = false; 764967dd82fSFlorian Fainelli 765a2482d2cSFlorian Fainelli memset(priv->vlans, 0, sizeof(*priv->vlans) * priv->num_vlans); 766967dd82fSFlorian Fainelli memset(priv->ports, 0, sizeof(*priv->ports) * priv->num_ports); 767967dd82fSFlorian Fainelli 768967dd82fSFlorian Fainelli return b53_switch_reset(priv); 769967dd82fSFlorian Fainelli } 770967dd82fSFlorian Fainelli 771967dd82fSFlorian Fainelli static int b53_apply_config(struct b53_device *priv) 772967dd82fSFlorian Fainelli { 773967dd82fSFlorian Fainelli /* disable switching */ 774967dd82fSFlorian Fainelli b53_set_forwarding(priv, 0); 775967dd82fSFlorian Fainelli 7765c1a6eafSFlorian Fainelli b53_configure_vlan(priv->ds); 777967dd82fSFlorian Fainelli 778967dd82fSFlorian Fainelli /* enable switching */ 779967dd82fSFlorian Fainelli b53_set_forwarding(priv, 1); 780967dd82fSFlorian Fainelli 781967dd82fSFlorian Fainelli return 0; 782967dd82fSFlorian Fainelli } 783967dd82fSFlorian Fainelli 784967dd82fSFlorian Fainelli static void b53_reset_mib(struct b53_device *priv) 785967dd82fSFlorian Fainelli { 786967dd82fSFlorian Fainelli u8 gc; 787967dd82fSFlorian Fainelli 788967dd82fSFlorian Fainelli b53_read8(priv, B53_MGMT_PAGE, B53_GLOBAL_CONFIG, &gc); 789967dd82fSFlorian Fainelli 790967dd82fSFlorian Fainelli b53_write8(priv, B53_MGMT_PAGE, B53_GLOBAL_CONFIG, gc | GC_RESET_MIB); 791967dd82fSFlorian Fainelli msleep(1); 792967dd82fSFlorian Fainelli b53_write8(priv, B53_MGMT_PAGE, B53_GLOBAL_CONFIG, gc & ~GC_RESET_MIB); 793967dd82fSFlorian Fainelli msleep(1); 794967dd82fSFlorian Fainelli } 795967dd82fSFlorian Fainelli 796967dd82fSFlorian Fainelli static const struct b53_mib_desc *b53_get_mib(struct b53_device *dev) 797967dd82fSFlorian Fainelli { 798967dd82fSFlorian Fainelli if (is5365(dev)) 799967dd82fSFlorian Fainelli return b53_mibs_65; 800967dd82fSFlorian Fainelli else if (is63xx(dev)) 801967dd82fSFlorian Fainelli return b53_mibs_63xx; 802bde5d132SFlorian Fainelli else if (is58xx(dev)) 803bde5d132SFlorian Fainelli return b53_mibs_58xx; 804967dd82fSFlorian Fainelli else 805967dd82fSFlorian Fainelli return b53_mibs; 806967dd82fSFlorian Fainelli } 807967dd82fSFlorian Fainelli 808967dd82fSFlorian Fainelli static unsigned int b53_get_mib_size(struct b53_device *dev) 809967dd82fSFlorian Fainelli { 810967dd82fSFlorian Fainelli if (is5365(dev)) 811967dd82fSFlorian Fainelli return B53_MIBS_65_SIZE; 812967dd82fSFlorian Fainelli else if (is63xx(dev)) 813967dd82fSFlorian Fainelli return B53_MIBS_63XX_SIZE; 814bde5d132SFlorian Fainelli else if (is58xx(dev)) 815bde5d132SFlorian Fainelli return B53_MIBS_58XX_SIZE; 816967dd82fSFlorian Fainelli else 817967dd82fSFlorian Fainelli return B53_MIBS_SIZE; 818967dd82fSFlorian Fainelli } 819967dd82fSFlorian Fainelli 820c7d28c9dSFlorian Fainelli static struct phy_device *b53_get_phy_device(struct dsa_switch *ds, int port) 821c7d28c9dSFlorian Fainelli { 822c7d28c9dSFlorian Fainelli /* These ports typically do not have built-in PHYs */ 823c7d28c9dSFlorian Fainelli switch (port) { 824c7d28c9dSFlorian Fainelli case B53_CPU_PORT_25: 825c7d28c9dSFlorian Fainelli case 7: 826c7d28c9dSFlorian Fainelli case B53_CPU_PORT: 827c7d28c9dSFlorian Fainelli return NULL; 828c7d28c9dSFlorian Fainelli } 829c7d28c9dSFlorian Fainelli 830c7d28c9dSFlorian Fainelli return mdiobus_get_phy(ds->slave_mii_bus, port); 831c7d28c9dSFlorian Fainelli } 832c7d28c9dSFlorian Fainelli 83389f09048SFlorian Fainelli void b53_get_strings(struct dsa_switch *ds, int port, u32 stringset, 83489f09048SFlorian Fainelli uint8_t *data) 835967dd82fSFlorian Fainelli { 83604bed143SVivien Didelot struct b53_device *dev = ds->priv; 837967dd82fSFlorian Fainelli const struct b53_mib_desc *mibs = b53_get_mib(dev); 838967dd82fSFlorian Fainelli unsigned int mib_size = b53_get_mib_size(dev); 839c7d28c9dSFlorian Fainelli struct phy_device *phydev; 840967dd82fSFlorian Fainelli unsigned int i; 841967dd82fSFlorian Fainelli 842c7d28c9dSFlorian Fainelli if (stringset == ETH_SS_STATS) { 843967dd82fSFlorian Fainelli for (i = 0; i < mib_size; i++) 844cd526676SFlorian Fainelli strlcpy(data + i * ETH_GSTRING_LEN, 845967dd82fSFlorian Fainelli mibs[i].name, ETH_GSTRING_LEN); 846c7d28c9dSFlorian Fainelli } else if (stringset == ETH_SS_PHY_STATS) { 847c7d28c9dSFlorian Fainelli phydev = b53_get_phy_device(ds, port); 848c7d28c9dSFlorian Fainelli if (!phydev) 849c7d28c9dSFlorian Fainelli return; 850c7d28c9dSFlorian Fainelli 851c7d28c9dSFlorian Fainelli phy_ethtool_get_strings(phydev, data); 852c7d28c9dSFlorian Fainelli } 853967dd82fSFlorian Fainelli } 8543117455dSFlorian Fainelli EXPORT_SYMBOL(b53_get_strings); 855967dd82fSFlorian Fainelli 8563117455dSFlorian Fainelli void b53_get_ethtool_stats(struct dsa_switch *ds, int port, uint64_t *data) 857967dd82fSFlorian Fainelli { 85804bed143SVivien Didelot struct b53_device *dev = ds->priv; 859967dd82fSFlorian Fainelli const struct b53_mib_desc *mibs = b53_get_mib(dev); 860967dd82fSFlorian Fainelli unsigned int mib_size = b53_get_mib_size(dev); 861967dd82fSFlorian Fainelli const struct b53_mib_desc *s; 862967dd82fSFlorian Fainelli unsigned int i; 863967dd82fSFlorian Fainelli u64 val = 0; 864967dd82fSFlorian Fainelli 865967dd82fSFlorian Fainelli if (is5365(dev) && port == 5) 866967dd82fSFlorian Fainelli port = 8; 867967dd82fSFlorian Fainelli 868967dd82fSFlorian Fainelli mutex_lock(&dev->stats_mutex); 869967dd82fSFlorian Fainelli 870967dd82fSFlorian Fainelli for (i = 0; i < mib_size; i++) { 871967dd82fSFlorian Fainelli s = &mibs[i]; 872967dd82fSFlorian Fainelli 87351dca8a1SFlorian Fainelli if (s->size == 8) { 874967dd82fSFlorian Fainelli b53_read64(dev, B53_MIB_PAGE(port), s->offset, &val); 875967dd82fSFlorian Fainelli } else { 876967dd82fSFlorian Fainelli u32 val32; 877967dd82fSFlorian Fainelli 878967dd82fSFlorian Fainelli b53_read32(dev, B53_MIB_PAGE(port), s->offset, 879967dd82fSFlorian Fainelli &val32); 880967dd82fSFlorian Fainelli val = val32; 881967dd82fSFlorian Fainelli } 882967dd82fSFlorian Fainelli data[i] = (u64)val; 883967dd82fSFlorian Fainelli } 884967dd82fSFlorian Fainelli 885967dd82fSFlorian Fainelli mutex_unlock(&dev->stats_mutex); 886967dd82fSFlorian Fainelli } 8873117455dSFlorian Fainelli EXPORT_SYMBOL(b53_get_ethtool_stats); 888967dd82fSFlorian Fainelli 889c7d28c9dSFlorian Fainelli void b53_get_ethtool_phy_stats(struct dsa_switch *ds, int port, uint64_t *data) 890c7d28c9dSFlorian Fainelli { 891c7d28c9dSFlorian Fainelli struct phy_device *phydev; 892c7d28c9dSFlorian Fainelli 893c7d28c9dSFlorian Fainelli phydev = b53_get_phy_device(ds, port); 894c7d28c9dSFlorian Fainelli if (!phydev) 895c7d28c9dSFlorian Fainelli return; 896c7d28c9dSFlorian Fainelli 897c7d28c9dSFlorian Fainelli phy_ethtool_get_stats(phydev, NULL, data); 898c7d28c9dSFlorian Fainelli } 899c7d28c9dSFlorian Fainelli EXPORT_SYMBOL(b53_get_ethtool_phy_stats); 900c7d28c9dSFlorian Fainelli 90189f09048SFlorian Fainelli int b53_get_sset_count(struct dsa_switch *ds, int port, int sset) 902967dd82fSFlorian Fainelli { 90304bed143SVivien Didelot struct b53_device *dev = ds->priv; 904c7d28c9dSFlorian Fainelli struct phy_device *phydev; 905967dd82fSFlorian Fainelli 906c7d28c9dSFlorian Fainelli if (sset == ETH_SS_STATS) { 907c7d28c9dSFlorian Fainelli return b53_get_mib_size(dev); 908c7d28c9dSFlorian Fainelli } else if (sset == ETH_SS_PHY_STATS) { 909c7d28c9dSFlorian Fainelli phydev = b53_get_phy_device(ds, port); 910c7d28c9dSFlorian Fainelli if (!phydev) 91189f09048SFlorian Fainelli return 0; 91289f09048SFlorian Fainelli 913c7d28c9dSFlorian Fainelli return phy_ethtool_get_sset_count(phydev); 914c7d28c9dSFlorian Fainelli } 915c7d28c9dSFlorian Fainelli 916c7d28c9dSFlorian Fainelli return 0; 917967dd82fSFlorian Fainelli } 9183117455dSFlorian Fainelli EXPORT_SYMBOL(b53_get_sset_count); 919967dd82fSFlorian Fainelli 920967dd82fSFlorian Fainelli static int b53_setup(struct dsa_switch *ds) 921967dd82fSFlorian Fainelli { 92204bed143SVivien Didelot struct b53_device *dev = ds->priv; 923967dd82fSFlorian Fainelli unsigned int port; 924967dd82fSFlorian Fainelli int ret; 925967dd82fSFlorian Fainelli 926967dd82fSFlorian Fainelli ret = b53_reset_switch(dev); 927967dd82fSFlorian Fainelli if (ret) { 928967dd82fSFlorian Fainelli dev_err(ds->dev, "failed to reset switch\n"); 929967dd82fSFlorian Fainelli return ret; 930967dd82fSFlorian Fainelli } 931967dd82fSFlorian Fainelli 932967dd82fSFlorian Fainelli b53_reset_mib(dev); 933967dd82fSFlorian Fainelli 934967dd82fSFlorian Fainelli ret = b53_apply_config(dev); 935967dd82fSFlorian Fainelli if (ret) 936967dd82fSFlorian Fainelli dev_err(ds->dev, "failed to apply configuration\n"); 937967dd82fSFlorian Fainelli 93834c8befdSFlorian Fainelli /* Configure IMP/CPU port, disable unused ports. Enabled 93934c8befdSFlorian Fainelli * ports will be configured with .port_enable 94034c8befdSFlorian Fainelli */ 941967dd82fSFlorian Fainelli for (port = 0; port < dev->num_ports; port++) { 94234c8befdSFlorian Fainelli if (dsa_is_cpu_port(ds, port)) 943299752a7SFlorian Fainelli b53_enable_cpu_port(dev, port); 944bff7b688SVivien Didelot else if (dsa_is_unused_port(ds, port)) 945967dd82fSFlorian Fainelli b53_disable_port(ds, port, NULL); 946967dd82fSFlorian Fainelli } 947967dd82fSFlorian Fainelli 948967dd82fSFlorian Fainelli return ret; 949967dd82fSFlorian Fainelli } 950967dd82fSFlorian Fainelli 951*5e004460SFlorian Fainelli static void b53_force_link(struct b53_device *dev, int port, int link) 952967dd82fSFlorian Fainelli { 953*5e004460SFlorian Fainelli u8 reg, val, off; 954967dd82fSFlorian Fainelli 955967dd82fSFlorian Fainelli /* Override the port settings */ 956967dd82fSFlorian Fainelli if (port == dev->cpu_port) { 957967dd82fSFlorian Fainelli off = B53_PORT_OVERRIDE_CTRL; 958*5e004460SFlorian Fainelli val = PORT_OVERRIDE_EN; 959967dd82fSFlorian Fainelli } else { 960967dd82fSFlorian Fainelli off = B53_GMII_PORT_OVERRIDE_CTRL(port); 961*5e004460SFlorian Fainelli val = GMII_PO_EN; 962967dd82fSFlorian Fainelli } 963967dd82fSFlorian Fainelli 964*5e004460SFlorian Fainelli b53_read8(dev, B53_CTRL_PAGE, off, ®); 965*5e004460SFlorian Fainelli reg |= val; 966*5e004460SFlorian Fainelli if (link) 967967dd82fSFlorian Fainelli reg |= PORT_OVERRIDE_LINK; 968*5e004460SFlorian Fainelli else 969*5e004460SFlorian Fainelli reg &= ~PORT_OVERRIDE_LINK; 970*5e004460SFlorian Fainelli b53_write8(dev, B53_CTRL_PAGE, off, reg); 971*5e004460SFlorian Fainelli } 972967dd82fSFlorian Fainelli 973*5e004460SFlorian Fainelli static void b53_force_port_config(struct b53_device *dev, int port, 974*5e004460SFlorian Fainelli int speed, int duplex, int pause) 975*5e004460SFlorian Fainelli { 976*5e004460SFlorian Fainelli u8 reg, val, off; 977*5e004460SFlorian Fainelli 978*5e004460SFlorian Fainelli /* Override the port settings */ 979*5e004460SFlorian Fainelli if (port == dev->cpu_port) { 980*5e004460SFlorian Fainelli off = B53_PORT_OVERRIDE_CTRL; 981*5e004460SFlorian Fainelli val = PORT_OVERRIDE_EN; 982*5e004460SFlorian Fainelli } else { 983*5e004460SFlorian Fainelli off = B53_GMII_PORT_OVERRIDE_CTRL(port); 984*5e004460SFlorian Fainelli val = GMII_PO_EN; 985*5e004460SFlorian Fainelli } 986*5e004460SFlorian Fainelli 987*5e004460SFlorian Fainelli b53_read8(dev, B53_CTRL_PAGE, off, ®); 988*5e004460SFlorian Fainelli reg |= val; 989*5e004460SFlorian Fainelli if (duplex == DUPLEX_FULL) 990967dd82fSFlorian Fainelli reg |= PORT_OVERRIDE_FULL_DUPLEX; 991*5e004460SFlorian Fainelli else 992*5e004460SFlorian Fainelli reg &= ~PORT_OVERRIDE_FULL_DUPLEX; 993967dd82fSFlorian Fainelli 994*5e004460SFlorian Fainelli switch (speed) { 995967dd82fSFlorian Fainelli case 2000: 996967dd82fSFlorian Fainelli reg |= PORT_OVERRIDE_SPEED_2000M; 997967dd82fSFlorian Fainelli /* fallthrough */ 998967dd82fSFlorian Fainelli case SPEED_1000: 999967dd82fSFlorian Fainelli reg |= PORT_OVERRIDE_SPEED_1000M; 1000967dd82fSFlorian Fainelli break; 1001967dd82fSFlorian Fainelli case SPEED_100: 1002967dd82fSFlorian Fainelli reg |= PORT_OVERRIDE_SPEED_100M; 1003967dd82fSFlorian Fainelli break; 1004967dd82fSFlorian Fainelli case SPEED_10: 1005967dd82fSFlorian Fainelli reg |= PORT_OVERRIDE_SPEED_10M; 1006967dd82fSFlorian Fainelli break; 1007967dd82fSFlorian Fainelli default: 1008*5e004460SFlorian Fainelli dev_err(dev->dev, "unknown speed: %d\n", speed); 1009967dd82fSFlorian Fainelli return; 1010967dd82fSFlorian Fainelli } 1011967dd82fSFlorian Fainelli 1012*5e004460SFlorian Fainelli if (pause & MLO_PAUSE_RX) 1013*5e004460SFlorian Fainelli reg |= PORT_OVERRIDE_RX_FLOW; 1014*5e004460SFlorian Fainelli if (pause & MLO_PAUSE_TX) 1015*5e004460SFlorian Fainelli reg |= PORT_OVERRIDE_TX_FLOW; 1016*5e004460SFlorian Fainelli 1017*5e004460SFlorian Fainelli b53_write8(dev, B53_CTRL_PAGE, off, reg); 1018*5e004460SFlorian Fainelli } 1019*5e004460SFlorian Fainelli 1020*5e004460SFlorian Fainelli static void b53_adjust_link(struct dsa_switch *ds, int port, 1021*5e004460SFlorian Fainelli struct phy_device *phydev) 1022*5e004460SFlorian Fainelli { 1023*5e004460SFlorian Fainelli struct b53_device *dev = ds->priv; 1024*5e004460SFlorian Fainelli struct ethtool_eee *p = &dev->ports[port].eee; 1025*5e004460SFlorian Fainelli u8 rgmii_ctrl = 0, reg = 0, off; 1026*5e004460SFlorian Fainelli int pause; 1027*5e004460SFlorian Fainelli 1028*5e004460SFlorian Fainelli if (!phy_is_pseudo_fixed_link(phydev)) 1029*5e004460SFlorian Fainelli return; 1030*5e004460SFlorian Fainelli 1031967dd82fSFlorian Fainelli /* Enable flow control on BCM5301x's CPU port */ 1032967dd82fSFlorian Fainelli if (is5301x(dev) && port == dev->cpu_port) 1033*5e004460SFlorian Fainelli pause = MLO_PAUSE_TXRX_MASK; 1034967dd82fSFlorian Fainelli 1035967dd82fSFlorian Fainelli if (phydev->pause) { 1036967dd82fSFlorian Fainelli if (phydev->asym_pause) 1037*5e004460SFlorian Fainelli pause |= MLO_PAUSE_TX; 1038*5e004460SFlorian Fainelli pause |= MLO_PAUSE_RX; 1039967dd82fSFlorian Fainelli } 1040967dd82fSFlorian Fainelli 1041*5e004460SFlorian Fainelli b53_force_port_config(dev, port, phydev->speed, phydev->duplex, pause); 1042*5e004460SFlorian Fainelli b53_force_link(dev, port, phydev->link); 1043967dd82fSFlorian Fainelli 1044967dd82fSFlorian Fainelli if (is531x5(dev) && phy_interface_is_rgmii(phydev)) { 1045967dd82fSFlorian Fainelli if (port == 8) 1046967dd82fSFlorian Fainelli off = B53_RGMII_CTRL_IMP; 1047967dd82fSFlorian Fainelli else 1048967dd82fSFlorian Fainelli off = B53_RGMII_CTRL_P(port); 1049967dd82fSFlorian Fainelli 1050967dd82fSFlorian Fainelli /* Configure the port RGMII clock delay by DLL disabled and 1051967dd82fSFlorian Fainelli * tx_clk aligned timing (restoring to reset defaults) 1052967dd82fSFlorian Fainelli */ 1053967dd82fSFlorian Fainelli b53_read8(dev, B53_CTRL_PAGE, off, &rgmii_ctrl); 1054967dd82fSFlorian Fainelli rgmii_ctrl &= ~(RGMII_CTRL_DLL_RXC | RGMII_CTRL_DLL_TXC | 1055967dd82fSFlorian Fainelli RGMII_CTRL_TIMING_SEL); 1056967dd82fSFlorian Fainelli 1057967dd82fSFlorian Fainelli /* PHY_INTERFACE_MODE_RGMII_TXID means TX internal delay, make 1058967dd82fSFlorian Fainelli * sure that we enable the port TX clock internal delay to 1059967dd82fSFlorian Fainelli * account for this internal delay that is inserted, otherwise 1060967dd82fSFlorian Fainelli * the switch won't be able to receive correctly. 1061967dd82fSFlorian Fainelli * 1062967dd82fSFlorian Fainelli * PHY_INTERFACE_MODE_RGMII means that we are not introducing 1063967dd82fSFlorian Fainelli * any delay neither on transmission nor reception, so the 1064967dd82fSFlorian Fainelli * BCM53125 must also be configured accordingly to account for 1065967dd82fSFlorian Fainelli * the lack of delay and introduce 1066967dd82fSFlorian Fainelli * 1067967dd82fSFlorian Fainelli * The BCM53125 switch has its RX clock and TX clock control 1068967dd82fSFlorian Fainelli * swapped, hence the reason why we modify the TX clock path in 1069967dd82fSFlorian Fainelli * the "RGMII" case 1070967dd82fSFlorian Fainelli */ 1071967dd82fSFlorian Fainelli if (phydev->interface == PHY_INTERFACE_MODE_RGMII_TXID) 1072967dd82fSFlorian Fainelli rgmii_ctrl |= RGMII_CTRL_DLL_TXC; 1073967dd82fSFlorian Fainelli if (phydev->interface == PHY_INTERFACE_MODE_RGMII) 1074967dd82fSFlorian Fainelli rgmii_ctrl |= RGMII_CTRL_DLL_TXC | RGMII_CTRL_DLL_RXC; 1075967dd82fSFlorian Fainelli rgmii_ctrl |= RGMII_CTRL_TIMING_SEL; 1076967dd82fSFlorian Fainelli b53_write8(dev, B53_CTRL_PAGE, off, rgmii_ctrl); 1077967dd82fSFlorian Fainelli 1078967dd82fSFlorian Fainelli dev_info(ds->dev, "Configured port %d for %s\n", port, 1079967dd82fSFlorian Fainelli phy_modes(phydev->interface)); 1080967dd82fSFlorian Fainelli } 1081967dd82fSFlorian Fainelli 1082967dd82fSFlorian Fainelli /* configure MII port if necessary */ 1083967dd82fSFlorian Fainelli if (is5325(dev)) { 1084967dd82fSFlorian Fainelli b53_read8(dev, B53_CTRL_PAGE, B53_PORT_OVERRIDE_CTRL, 1085967dd82fSFlorian Fainelli ®); 1086967dd82fSFlorian Fainelli 1087967dd82fSFlorian Fainelli /* reverse mii needs to be enabled */ 1088967dd82fSFlorian Fainelli if (!(reg & PORT_OVERRIDE_RV_MII_25)) { 1089967dd82fSFlorian Fainelli b53_write8(dev, B53_CTRL_PAGE, B53_PORT_OVERRIDE_CTRL, 1090967dd82fSFlorian Fainelli reg | PORT_OVERRIDE_RV_MII_25); 1091967dd82fSFlorian Fainelli b53_read8(dev, B53_CTRL_PAGE, B53_PORT_OVERRIDE_CTRL, 1092967dd82fSFlorian Fainelli ®); 1093967dd82fSFlorian Fainelli 1094967dd82fSFlorian Fainelli if (!(reg & PORT_OVERRIDE_RV_MII_25)) { 1095967dd82fSFlorian Fainelli dev_err(ds->dev, 1096967dd82fSFlorian Fainelli "Failed to enable reverse MII mode\n"); 1097967dd82fSFlorian Fainelli return; 1098967dd82fSFlorian Fainelli } 1099967dd82fSFlorian Fainelli } 1100967dd82fSFlorian Fainelli } else if (is5301x(dev)) { 1101967dd82fSFlorian Fainelli if (port != dev->cpu_port) { 1102*5e004460SFlorian Fainelli b53_force_port_config(dev, dev->cpu_port, 2000, 1103*5e004460SFlorian Fainelli DUPLEX_FULL, MLO_PAUSE_TXRX_MASK); 1104*5e004460SFlorian Fainelli b53_force_link(dev, dev->cpu_port, 1); 1105967dd82fSFlorian Fainelli } 1106967dd82fSFlorian Fainelli } 1107f43a2dbeSFlorian Fainelli 1108f43a2dbeSFlorian Fainelli /* Re-negotiate EEE if it was enabled already */ 1109f43a2dbeSFlorian Fainelli p->eee_enabled = b53_eee_init(ds, port, phydev); 1110967dd82fSFlorian Fainelli } 1111967dd82fSFlorian Fainelli 11123117455dSFlorian Fainelli int b53_vlan_filtering(struct dsa_switch *ds, int port, bool vlan_filtering) 1113a2482d2cSFlorian Fainelli { 1114a2482d2cSFlorian Fainelli return 0; 1115a2482d2cSFlorian Fainelli } 11163117455dSFlorian Fainelli EXPORT_SYMBOL(b53_vlan_filtering); 1117a2482d2cSFlorian Fainelli 11183117455dSFlorian Fainelli int b53_vlan_prepare(struct dsa_switch *ds, int port, 111980e02360SVivien Didelot const struct switchdev_obj_port_vlan *vlan) 1120a2482d2cSFlorian Fainelli { 112104bed143SVivien Didelot struct b53_device *dev = ds->priv; 1122a2482d2cSFlorian Fainelli 1123a2482d2cSFlorian Fainelli if ((is5325(dev) || is5365(dev)) && vlan->vid_begin == 0) 1124a2482d2cSFlorian Fainelli return -EOPNOTSUPP; 1125a2482d2cSFlorian Fainelli 1126a2482d2cSFlorian Fainelli if (vlan->vid_end > dev->num_vlans) 1127a2482d2cSFlorian Fainelli return -ERANGE; 1128a2482d2cSFlorian Fainelli 1129a2482d2cSFlorian Fainelli b53_enable_vlan(dev, true); 1130a2482d2cSFlorian Fainelli 1131a2482d2cSFlorian Fainelli return 0; 1132a2482d2cSFlorian Fainelli } 11333117455dSFlorian Fainelli EXPORT_SYMBOL(b53_vlan_prepare); 1134a2482d2cSFlorian Fainelli 11353117455dSFlorian Fainelli void b53_vlan_add(struct dsa_switch *ds, int port, 113680e02360SVivien Didelot const struct switchdev_obj_port_vlan *vlan) 1137a2482d2cSFlorian Fainelli { 113804bed143SVivien Didelot struct b53_device *dev = ds->priv; 1139a2482d2cSFlorian Fainelli bool untagged = vlan->flags & BRIDGE_VLAN_INFO_UNTAGGED; 1140a2482d2cSFlorian Fainelli bool pvid = vlan->flags & BRIDGE_VLAN_INFO_PVID; 1141a2482d2cSFlorian Fainelli struct b53_vlan *vl; 1142a2482d2cSFlorian Fainelli u16 vid; 1143a2482d2cSFlorian Fainelli 1144a2482d2cSFlorian Fainelli for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid) { 1145a2482d2cSFlorian Fainelli vl = &dev->vlans[vid]; 1146a2482d2cSFlorian Fainelli 1147a2482d2cSFlorian Fainelli b53_get_vlan_entry(dev, vid, vl); 1148a2482d2cSFlorian Fainelli 1149c499696eSFlorian Fainelli vl->members |= BIT(port); 1150a2482d2cSFlorian Fainelli if (untagged) 1151e47112d9SFlorian Fainelli vl->untag |= BIT(port); 1152a2482d2cSFlorian Fainelli else 1153e47112d9SFlorian Fainelli vl->untag &= ~BIT(port); 1154a2482d2cSFlorian Fainelli 1155a2482d2cSFlorian Fainelli b53_set_vlan_entry(dev, vid, vl); 1156a2482d2cSFlorian Fainelli b53_fast_age_vlan(dev, vid); 1157a2482d2cSFlorian Fainelli } 1158a2482d2cSFlorian Fainelli 1159a2482d2cSFlorian Fainelli if (pvid) { 1160a2482d2cSFlorian Fainelli b53_write16(dev, B53_VLAN_PAGE, B53_VLAN_PORT_DEF_TAG(port), 1161a2482d2cSFlorian Fainelli vlan->vid_end); 1162a2482d2cSFlorian Fainelli b53_fast_age_vlan(dev, vid); 1163a2482d2cSFlorian Fainelli } 1164a2482d2cSFlorian Fainelli } 11653117455dSFlorian Fainelli EXPORT_SYMBOL(b53_vlan_add); 1166a2482d2cSFlorian Fainelli 11673117455dSFlorian Fainelli int b53_vlan_del(struct dsa_switch *ds, int port, 1168a2482d2cSFlorian Fainelli const struct switchdev_obj_port_vlan *vlan) 1169a2482d2cSFlorian Fainelli { 117004bed143SVivien Didelot struct b53_device *dev = ds->priv; 1171a2482d2cSFlorian Fainelli bool untagged = vlan->flags & BRIDGE_VLAN_INFO_UNTAGGED; 1172a2482d2cSFlorian Fainelli struct b53_vlan *vl; 1173a2482d2cSFlorian Fainelli u16 vid; 1174a2482d2cSFlorian Fainelli u16 pvid; 1175a2482d2cSFlorian Fainelli 1176a2482d2cSFlorian Fainelli b53_read16(dev, B53_VLAN_PAGE, B53_VLAN_PORT_DEF_TAG(port), &pvid); 1177a2482d2cSFlorian Fainelli 1178a2482d2cSFlorian Fainelli for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid) { 1179a2482d2cSFlorian Fainelli vl = &dev->vlans[vid]; 1180a2482d2cSFlorian Fainelli 1181a2482d2cSFlorian Fainelli b53_get_vlan_entry(dev, vid, vl); 1182a2482d2cSFlorian Fainelli 1183a2482d2cSFlorian Fainelli vl->members &= ~BIT(port); 1184a2482d2cSFlorian Fainelli 1185a2482d2cSFlorian Fainelli if (pvid == vid) { 1186a2482d2cSFlorian Fainelli if (is5325(dev) || is5365(dev)) 1187a2482d2cSFlorian Fainelli pvid = 1; 1188a2482d2cSFlorian Fainelli else 1189a2482d2cSFlorian Fainelli pvid = 0; 1190a2482d2cSFlorian Fainelli } 1191a2482d2cSFlorian Fainelli 1192e47112d9SFlorian Fainelli if (untagged) 1193a2482d2cSFlorian Fainelli vl->untag &= ~(BIT(port)); 1194a2482d2cSFlorian Fainelli 1195a2482d2cSFlorian Fainelli b53_set_vlan_entry(dev, vid, vl); 1196a2482d2cSFlorian Fainelli b53_fast_age_vlan(dev, vid); 1197a2482d2cSFlorian Fainelli } 1198a2482d2cSFlorian Fainelli 1199a2482d2cSFlorian Fainelli b53_write16(dev, B53_VLAN_PAGE, B53_VLAN_PORT_DEF_TAG(port), pvid); 1200a2482d2cSFlorian Fainelli b53_fast_age_vlan(dev, pvid); 1201a2482d2cSFlorian Fainelli 1202a2482d2cSFlorian Fainelli return 0; 1203a2482d2cSFlorian Fainelli } 12043117455dSFlorian Fainelli EXPORT_SYMBOL(b53_vlan_del); 1205a2482d2cSFlorian Fainelli 12061da6df85SFlorian Fainelli /* Address Resolution Logic routines */ 12071da6df85SFlorian Fainelli static int b53_arl_op_wait(struct b53_device *dev) 12081da6df85SFlorian Fainelli { 12091da6df85SFlorian Fainelli unsigned int timeout = 10; 12101da6df85SFlorian Fainelli u8 reg; 12111da6df85SFlorian Fainelli 12121da6df85SFlorian Fainelli do { 12131da6df85SFlorian Fainelli b53_read8(dev, B53_ARLIO_PAGE, B53_ARLTBL_RW_CTRL, ®); 12141da6df85SFlorian Fainelli if (!(reg & ARLTBL_START_DONE)) 12151da6df85SFlorian Fainelli return 0; 12161da6df85SFlorian Fainelli 12171da6df85SFlorian Fainelli usleep_range(1000, 2000); 12181da6df85SFlorian Fainelli } while (timeout--); 12191da6df85SFlorian Fainelli 12201da6df85SFlorian Fainelli dev_warn(dev->dev, "timeout waiting for ARL to finish: 0x%02x\n", reg); 12211da6df85SFlorian Fainelli 12221da6df85SFlorian Fainelli return -ETIMEDOUT; 12231da6df85SFlorian Fainelli } 12241da6df85SFlorian Fainelli 12251da6df85SFlorian Fainelli static int b53_arl_rw_op(struct b53_device *dev, unsigned int op) 12261da6df85SFlorian Fainelli { 12271da6df85SFlorian Fainelli u8 reg; 12281da6df85SFlorian Fainelli 12291da6df85SFlorian Fainelli if (op > ARLTBL_RW) 12301da6df85SFlorian Fainelli return -EINVAL; 12311da6df85SFlorian Fainelli 12321da6df85SFlorian Fainelli b53_read8(dev, B53_ARLIO_PAGE, B53_ARLTBL_RW_CTRL, ®); 12331da6df85SFlorian Fainelli reg |= ARLTBL_START_DONE; 12341da6df85SFlorian Fainelli if (op) 12351da6df85SFlorian Fainelli reg |= ARLTBL_RW; 12361da6df85SFlorian Fainelli else 12371da6df85SFlorian Fainelli reg &= ~ARLTBL_RW; 12381da6df85SFlorian Fainelli b53_write8(dev, B53_ARLIO_PAGE, B53_ARLTBL_RW_CTRL, reg); 12391da6df85SFlorian Fainelli 12401da6df85SFlorian Fainelli return b53_arl_op_wait(dev); 12411da6df85SFlorian Fainelli } 12421da6df85SFlorian Fainelli 12431da6df85SFlorian Fainelli static int b53_arl_read(struct b53_device *dev, u64 mac, 12441da6df85SFlorian Fainelli u16 vid, struct b53_arl_entry *ent, u8 *idx, 12451da6df85SFlorian Fainelli bool is_valid) 12461da6df85SFlorian Fainelli { 12471da6df85SFlorian Fainelli unsigned int i; 12481da6df85SFlorian Fainelli int ret; 12491da6df85SFlorian Fainelli 12501da6df85SFlorian Fainelli ret = b53_arl_op_wait(dev); 12511da6df85SFlorian Fainelli if (ret) 12521da6df85SFlorian Fainelli return ret; 12531da6df85SFlorian Fainelli 12541da6df85SFlorian Fainelli /* Read the bins */ 12551da6df85SFlorian Fainelli for (i = 0; i < dev->num_arl_entries; i++) { 12561da6df85SFlorian Fainelli u64 mac_vid; 12571da6df85SFlorian Fainelli u32 fwd_entry; 12581da6df85SFlorian Fainelli 12591da6df85SFlorian Fainelli b53_read64(dev, B53_ARLIO_PAGE, 12601da6df85SFlorian Fainelli B53_ARLTBL_MAC_VID_ENTRY(i), &mac_vid); 12611da6df85SFlorian Fainelli b53_read32(dev, B53_ARLIO_PAGE, 12621da6df85SFlorian Fainelli B53_ARLTBL_DATA_ENTRY(i), &fwd_entry); 12631da6df85SFlorian Fainelli b53_arl_to_entry(ent, mac_vid, fwd_entry); 12641da6df85SFlorian Fainelli 12651da6df85SFlorian Fainelli if (!(fwd_entry & ARLTBL_VALID)) 12661da6df85SFlorian Fainelli continue; 12671da6df85SFlorian Fainelli if ((mac_vid & ARLTBL_MAC_MASK) != mac) 12681da6df85SFlorian Fainelli continue; 12691da6df85SFlorian Fainelli *idx = i; 12701da6df85SFlorian Fainelli } 12711da6df85SFlorian Fainelli 12721da6df85SFlorian Fainelli return -ENOENT; 12731da6df85SFlorian Fainelli } 12741da6df85SFlorian Fainelli 12751da6df85SFlorian Fainelli static int b53_arl_op(struct b53_device *dev, int op, int port, 12761da6df85SFlorian Fainelli const unsigned char *addr, u16 vid, bool is_valid) 12771da6df85SFlorian Fainelli { 12781da6df85SFlorian Fainelli struct b53_arl_entry ent; 12791da6df85SFlorian Fainelli u32 fwd_entry; 12801da6df85SFlorian Fainelli u64 mac, mac_vid = 0; 12811da6df85SFlorian Fainelli u8 idx = 0; 12821da6df85SFlorian Fainelli int ret; 12831da6df85SFlorian Fainelli 12841da6df85SFlorian Fainelli /* Convert the array into a 64-bit MAC */ 12854b92ea81SFlorian Fainelli mac = ether_addr_to_u64(addr); 12861da6df85SFlorian Fainelli 12871da6df85SFlorian Fainelli /* Perform a read for the given MAC and VID */ 12881da6df85SFlorian Fainelli b53_write48(dev, B53_ARLIO_PAGE, B53_MAC_ADDR_IDX, mac); 12891da6df85SFlorian Fainelli b53_write16(dev, B53_ARLIO_PAGE, B53_VLAN_ID_IDX, vid); 12901da6df85SFlorian Fainelli 12911da6df85SFlorian Fainelli /* Issue a read operation for this MAC */ 12921da6df85SFlorian Fainelli ret = b53_arl_rw_op(dev, 1); 12931da6df85SFlorian Fainelli if (ret) 12941da6df85SFlorian Fainelli return ret; 12951da6df85SFlorian Fainelli 12961da6df85SFlorian Fainelli ret = b53_arl_read(dev, mac, vid, &ent, &idx, is_valid); 12971da6df85SFlorian Fainelli /* If this is a read, just finish now */ 12981da6df85SFlorian Fainelli if (op) 12991da6df85SFlorian Fainelli return ret; 13001da6df85SFlorian Fainelli 13011da6df85SFlorian Fainelli /* We could not find a matching MAC, so reset to a new entry */ 13021da6df85SFlorian Fainelli if (ret) { 13031da6df85SFlorian Fainelli fwd_entry = 0; 13041da6df85SFlorian Fainelli idx = 1; 13051da6df85SFlorian Fainelli } 13061da6df85SFlorian Fainelli 13071da6df85SFlorian Fainelli memset(&ent, 0, sizeof(ent)); 13081da6df85SFlorian Fainelli ent.port = port; 13091da6df85SFlorian Fainelli ent.is_valid = is_valid; 13101da6df85SFlorian Fainelli ent.vid = vid; 13111da6df85SFlorian Fainelli ent.is_static = true; 13121da6df85SFlorian Fainelli memcpy(ent.mac, addr, ETH_ALEN); 13131da6df85SFlorian Fainelli b53_arl_from_entry(&mac_vid, &fwd_entry, &ent); 13141da6df85SFlorian Fainelli 13151da6df85SFlorian Fainelli b53_write64(dev, B53_ARLIO_PAGE, 13161da6df85SFlorian Fainelli B53_ARLTBL_MAC_VID_ENTRY(idx), mac_vid); 13171da6df85SFlorian Fainelli b53_write32(dev, B53_ARLIO_PAGE, 13181da6df85SFlorian Fainelli B53_ARLTBL_DATA_ENTRY(idx), fwd_entry); 13191da6df85SFlorian Fainelli 13201da6df85SFlorian Fainelli return b53_arl_rw_op(dev, 0); 13211da6df85SFlorian Fainelli } 13221da6df85SFlorian Fainelli 13231b6dd556SArkadi Sharshevsky int b53_fdb_add(struct dsa_switch *ds, int port, 13246c2c1dcbSArkadi Sharshevsky const unsigned char *addr, u16 vid) 13251da6df85SFlorian Fainelli { 132604bed143SVivien Didelot struct b53_device *priv = ds->priv; 13271da6df85SFlorian Fainelli 13281da6df85SFlorian Fainelli /* 5325 and 5365 require some more massaging, but could 13291da6df85SFlorian Fainelli * be supported eventually 13301da6df85SFlorian Fainelli */ 13311da6df85SFlorian Fainelli if (is5325(priv) || is5365(priv)) 13321da6df85SFlorian Fainelli return -EOPNOTSUPP; 13331da6df85SFlorian Fainelli 13341b6dd556SArkadi Sharshevsky return b53_arl_op(priv, 0, port, addr, vid, true); 13351da6df85SFlorian Fainelli } 13363117455dSFlorian Fainelli EXPORT_SYMBOL(b53_fdb_add); 13371da6df85SFlorian Fainelli 13383117455dSFlorian Fainelli int b53_fdb_del(struct dsa_switch *ds, int port, 13396c2c1dcbSArkadi Sharshevsky const unsigned char *addr, u16 vid) 13401da6df85SFlorian Fainelli { 134104bed143SVivien Didelot struct b53_device *priv = ds->priv; 13421da6df85SFlorian Fainelli 13436c2c1dcbSArkadi Sharshevsky return b53_arl_op(priv, 0, port, addr, vid, false); 13441da6df85SFlorian Fainelli } 13453117455dSFlorian Fainelli EXPORT_SYMBOL(b53_fdb_del); 13461da6df85SFlorian Fainelli 13471da6df85SFlorian Fainelli static int b53_arl_search_wait(struct b53_device *dev) 13481da6df85SFlorian Fainelli { 13491da6df85SFlorian Fainelli unsigned int timeout = 1000; 13501da6df85SFlorian Fainelli u8 reg; 13511da6df85SFlorian Fainelli 13521da6df85SFlorian Fainelli do { 13531da6df85SFlorian Fainelli b53_read8(dev, B53_ARLIO_PAGE, B53_ARL_SRCH_CTL, ®); 13541da6df85SFlorian Fainelli if (!(reg & ARL_SRCH_STDN)) 13551da6df85SFlorian Fainelli return 0; 13561da6df85SFlorian Fainelli 13571da6df85SFlorian Fainelli if (reg & ARL_SRCH_VLID) 13581da6df85SFlorian Fainelli return 0; 13591da6df85SFlorian Fainelli 13601da6df85SFlorian Fainelli usleep_range(1000, 2000); 13611da6df85SFlorian Fainelli } while (timeout--); 13621da6df85SFlorian Fainelli 13631da6df85SFlorian Fainelli return -ETIMEDOUT; 13641da6df85SFlorian Fainelli } 13651da6df85SFlorian Fainelli 13661da6df85SFlorian Fainelli static void b53_arl_search_rd(struct b53_device *dev, u8 idx, 13671da6df85SFlorian Fainelli struct b53_arl_entry *ent) 13681da6df85SFlorian Fainelli { 13691da6df85SFlorian Fainelli u64 mac_vid; 13701da6df85SFlorian Fainelli u32 fwd_entry; 13711da6df85SFlorian Fainelli 13721da6df85SFlorian Fainelli b53_read64(dev, B53_ARLIO_PAGE, 13731da6df85SFlorian Fainelli B53_ARL_SRCH_RSTL_MACVID(idx), &mac_vid); 13741da6df85SFlorian Fainelli b53_read32(dev, B53_ARLIO_PAGE, 13751da6df85SFlorian Fainelli B53_ARL_SRCH_RSTL(idx), &fwd_entry); 13761da6df85SFlorian Fainelli b53_arl_to_entry(ent, mac_vid, fwd_entry); 13771da6df85SFlorian Fainelli } 13781da6df85SFlorian Fainelli 1379e6cbef0cSVivien Didelot static int b53_fdb_copy(int port, const struct b53_arl_entry *ent, 13802bedde1aSArkadi Sharshevsky dsa_fdb_dump_cb_t *cb, void *data) 13811da6df85SFlorian Fainelli { 13821da6df85SFlorian Fainelli if (!ent->is_valid) 13831da6df85SFlorian Fainelli return 0; 13841da6df85SFlorian Fainelli 13851da6df85SFlorian Fainelli if (port != ent->port) 13861da6df85SFlorian Fainelli return 0; 13871da6df85SFlorian Fainelli 13882bedde1aSArkadi Sharshevsky return cb(ent->mac, ent->vid, ent->is_static, data); 13891da6df85SFlorian Fainelli } 13901da6df85SFlorian Fainelli 13913117455dSFlorian Fainelli int b53_fdb_dump(struct dsa_switch *ds, int port, 13922bedde1aSArkadi Sharshevsky dsa_fdb_dump_cb_t *cb, void *data) 13931da6df85SFlorian Fainelli { 139404bed143SVivien Didelot struct b53_device *priv = ds->priv; 13951da6df85SFlorian Fainelli struct b53_arl_entry results[2]; 13961da6df85SFlorian Fainelli unsigned int count = 0; 13971da6df85SFlorian Fainelli int ret; 13981da6df85SFlorian Fainelli u8 reg; 13991da6df85SFlorian Fainelli 14001da6df85SFlorian Fainelli /* Start search operation */ 14011da6df85SFlorian Fainelli reg = ARL_SRCH_STDN; 14021da6df85SFlorian Fainelli b53_write8(priv, B53_ARLIO_PAGE, B53_ARL_SRCH_CTL, reg); 14031da6df85SFlorian Fainelli 14041da6df85SFlorian Fainelli do { 14051da6df85SFlorian Fainelli ret = b53_arl_search_wait(priv); 14061da6df85SFlorian Fainelli if (ret) 14071da6df85SFlorian Fainelli return ret; 14081da6df85SFlorian Fainelli 14091da6df85SFlorian Fainelli b53_arl_search_rd(priv, 0, &results[0]); 14102bedde1aSArkadi Sharshevsky ret = b53_fdb_copy(port, &results[0], cb, data); 14111da6df85SFlorian Fainelli if (ret) 14121da6df85SFlorian Fainelli return ret; 14131da6df85SFlorian Fainelli 14141da6df85SFlorian Fainelli if (priv->num_arl_entries > 2) { 14151da6df85SFlorian Fainelli b53_arl_search_rd(priv, 1, &results[1]); 14162bedde1aSArkadi Sharshevsky ret = b53_fdb_copy(port, &results[1], cb, data); 14171da6df85SFlorian Fainelli if (ret) 14181da6df85SFlorian Fainelli return ret; 14191da6df85SFlorian Fainelli 14201da6df85SFlorian Fainelli if (!results[0].is_valid && !results[1].is_valid) 14211da6df85SFlorian Fainelli break; 14221da6df85SFlorian Fainelli } 14231da6df85SFlorian Fainelli 14241da6df85SFlorian Fainelli } while (count++ < 1024); 14251da6df85SFlorian Fainelli 14261da6df85SFlorian Fainelli return 0; 14271da6df85SFlorian Fainelli } 14283117455dSFlorian Fainelli EXPORT_SYMBOL(b53_fdb_dump); 14291da6df85SFlorian Fainelli 1430ddd3a0c8SVivien Didelot int b53_br_join(struct dsa_switch *ds, int port, struct net_device *br) 1431ff39c2d6SFlorian Fainelli { 143204bed143SVivien Didelot struct b53_device *dev = ds->priv; 14330abfd494SVivien Didelot s8 cpu_port = ds->ports[port].cpu_dp->index; 1434ff39c2d6SFlorian Fainelli u16 pvlan, reg; 1435ff39c2d6SFlorian Fainelli unsigned int i; 1436ff39c2d6SFlorian Fainelli 143748aea33aSFlorian Fainelli /* Make this port leave the all VLANs join since we will have proper 143848aea33aSFlorian Fainelli * VLAN entries from now on 143948aea33aSFlorian Fainelli */ 144048aea33aSFlorian Fainelli if (is58xx(dev)) { 144148aea33aSFlorian Fainelli b53_read16(dev, B53_VLAN_PAGE, B53_JOIN_ALL_VLAN_EN, ®); 144248aea33aSFlorian Fainelli reg &= ~BIT(port); 144348aea33aSFlorian Fainelli if ((reg & BIT(cpu_port)) == BIT(cpu_port)) 144448aea33aSFlorian Fainelli reg &= ~BIT(cpu_port); 144548aea33aSFlorian Fainelli b53_write16(dev, B53_VLAN_PAGE, B53_JOIN_ALL_VLAN_EN, reg); 144648aea33aSFlorian Fainelli } 144748aea33aSFlorian Fainelli 1448ff39c2d6SFlorian Fainelli b53_read16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(port), &pvlan); 1449ff39c2d6SFlorian Fainelli 1450ff39c2d6SFlorian Fainelli b53_for_each_port(dev, i) { 1451c8652c83SVivien Didelot if (dsa_to_port(ds, i)->bridge_dev != br) 1452ff39c2d6SFlorian Fainelli continue; 1453ff39c2d6SFlorian Fainelli 1454ff39c2d6SFlorian Fainelli /* Add this local port to the remote port VLAN control 1455ff39c2d6SFlorian Fainelli * membership and update the remote port bitmask 1456ff39c2d6SFlorian Fainelli */ 1457ff39c2d6SFlorian Fainelli b53_read16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(i), ®); 1458ff39c2d6SFlorian Fainelli reg |= BIT(port); 1459ff39c2d6SFlorian Fainelli b53_write16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(i), reg); 1460ff39c2d6SFlorian Fainelli dev->ports[i].vlan_ctl_mask = reg; 1461ff39c2d6SFlorian Fainelli 1462ff39c2d6SFlorian Fainelli pvlan |= BIT(i); 1463ff39c2d6SFlorian Fainelli } 1464ff39c2d6SFlorian Fainelli 1465ff39c2d6SFlorian Fainelli /* Configure the local port VLAN control membership to include 1466ff39c2d6SFlorian Fainelli * remote ports and update the local port bitmask 1467ff39c2d6SFlorian Fainelli */ 1468ff39c2d6SFlorian Fainelli b53_write16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(port), pvlan); 1469ff39c2d6SFlorian Fainelli dev->ports[port].vlan_ctl_mask = pvlan; 1470ff39c2d6SFlorian Fainelli 1471ff39c2d6SFlorian Fainelli return 0; 1472ff39c2d6SFlorian Fainelli } 14733117455dSFlorian Fainelli EXPORT_SYMBOL(b53_br_join); 1474ff39c2d6SFlorian Fainelli 1475f123f2fbSVivien Didelot void b53_br_leave(struct dsa_switch *ds, int port, struct net_device *br) 1476ff39c2d6SFlorian Fainelli { 147704bed143SVivien Didelot struct b53_device *dev = ds->priv; 1478a2482d2cSFlorian Fainelli struct b53_vlan *vl = &dev->vlans[0]; 14790abfd494SVivien Didelot s8 cpu_port = ds->ports[port].cpu_dp->index; 1480ff39c2d6SFlorian Fainelli unsigned int i; 1481a2482d2cSFlorian Fainelli u16 pvlan, reg, pvid; 1482ff39c2d6SFlorian Fainelli 1483ff39c2d6SFlorian Fainelli b53_read16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(port), &pvlan); 1484ff39c2d6SFlorian Fainelli 1485ff39c2d6SFlorian Fainelli b53_for_each_port(dev, i) { 1486ff39c2d6SFlorian Fainelli /* Don't touch the remaining ports */ 1487c8652c83SVivien Didelot if (dsa_to_port(ds, i)->bridge_dev != br) 1488ff39c2d6SFlorian Fainelli continue; 1489ff39c2d6SFlorian Fainelli 1490ff39c2d6SFlorian Fainelli b53_read16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(i), ®); 1491ff39c2d6SFlorian Fainelli reg &= ~BIT(port); 1492ff39c2d6SFlorian Fainelli b53_write16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(i), reg); 1493ff39c2d6SFlorian Fainelli dev->ports[port].vlan_ctl_mask = reg; 1494ff39c2d6SFlorian Fainelli 1495ff39c2d6SFlorian Fainelli /* Prevent self removal to preserve isolation */ 1496ff39c2d6SFlorian Fainelli if (port != i) 1497ff39c2d6SFlorian Fainelli pvlan &= ~BIT(i); 1498ff39c2d6SFlorian Fainelli } 1499ff39c2d6SFlorian Fainelli 1500ff39c2d6SFlorian Fainelli b53_write16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(port), pvlan); 1501ff39c2d6SFlorian Fainelli dev->ports[port].vlan_ctl_mask = pvlan; 1502a2482d2cSFlorian Fainelli 1503a2482d2cSFlorian Fainelli if (is5325(dev) || is5365(dev)) 1504a2482d2cSFlorian Fainelli pvid = 1; 1505a2482d2cSFlorian Fainelli else 1506a2482d2cSFlorian Fainelli pvid = 0; 1507a2482d2cSFlorian Fainelli 150848aea33aSFlorian Fainelli /* Make this port join all VLANs without VLAN entries */ 150948aea33aSFlorian Fainelli if (is58xx(dev)) { 151048aea33aSFlorian Fainelli b53_read16(dev, B53_VLAN_PAGE, B53_JOIN_ALL_VLAN_EN, ®); 151148aea33aSFlorian Fainelli reg |= BIT(port); 151248aea33aSFlorian Fainelli if (!(reg & BIT(cpu_port))) 151348aea33aSFlorian Fainelli reg |= BIT(cpu_port); 151448aea33aSFlorian Fainelli b53_write16(dev, B53_VLAN_PAGE, B53_JOIN_ALL_VLAN_EN, reg); 151548aea33aSFlorian Fainelli } else { 1516a2482d2cSFlorian Fainelli b53_get_vlan_entry(dev, pvid, vl); 1517c499696eSFlorian Fainelli vl->members |= BIT(port) | BIT(cpu_port); 1518c499696eSFlorian Fainelli vl->untag |= BIT(port) | BIT(cpu_port); 1519a2482d2cSFlorian Fainelli b53_set_vlan_entry(dev, pvid, vl); 1520ff39c2d6SFlorian Fainelli } 152148aea33aSFlorian Fainelli } 15223117455dSFlorian Fainelli EXPORT_SYMBOL(b53_br_leave); 1523ff39c2d6SFlorian Fainelli 15243117455dSFlorian Fainelli void b53_br_set_stp_state(struct dsa_switch *ds, int port, u8 state) 1525ff39c2d6SFlorian Fainelli { 152604bed143SVivien Didelot struct b53_device *dev = ds->priv; 1527597698f1SVivien Didelot u8 hw_state; 1528ff39c2d6SFlorian Fainelli u8 reg; 1529ff39c2d6SFlorian Fainelli 1530ff39c2d6SFlorian Fainelli switch (state) { 1531ff39c2d6SFlorian Fainelli case BR_STATE_DISABLED: 1532ff39c2d6SFlorian Fainelli hw_state = PORT_CTRL_DIS_STATE; 1533ff39c2d6SFlorian Fainelli break; 1534ff39c2d6SFlorian Fainelli case BR_STATE_LISTENING: 1535ff39c2d6SFlorian Fainelli hw_state = PORT_CTRL_LISTEN_STATE; 1536ff39c2d6SFlorian Fainelli break; 1537ff39c2d6SFlorian Fainelli case BR_STATE_LEARNING: 1538ff39c2d6SFlorian Fainelli hw_state = PORT_CTRL_LEARN_STATE; 1539ff39c2d6SFlorian Fainelli break; 1540ff39c2d6SFlorian Fainelli case BR_STATE_FORWARDING: 1541ff39c2d6SFlorian Fainelli hw_state = PORT_CTRL_FWD_STATE; 1542ff39c2d6SFlorian Fainelli break; 1543ff39c2d6SFlorian Fainelli case BR_STATE_BLOCKING: 1544ff39c2d6SFlorian Fainelli hw_state = PORT_CTRL_BLOCK_STATE; 1545ff39c2d6SFlorian Fainelli break; 1546ff39c2d6SFlorian Fainelli default: 1547ff39c2d6SFlorian Fainelli dev_err(ds->dev, "invalid STP state: %d\n", state); 1548ff39c2d6SFlorian Fainelli return; 1549ff39c2d6SFlorian Fainelli } 1550ff39c2d6SFlorian Fainelli 1551ff39c2d6SFlorian Fainelli b53_read8(dev, B53_CTRL_PAGE, B53_PORT_CTRL(port), ®); 1552ff39c2d6SFlorian Fainelli reg &= ~PORT_CTRL_STP_STATE_MASK; 1553ff39c2d6SFlorian Fainelli reg |= hw_state; 1554ff39c2d6SFlorian Fainelli b53_write8(dev, B53_CTRL_PAGE, B53_PORT_CTRL(port), reg); 1555ff39c2d6SFlorian Fainelli } 15563117455dSFlorian Fainelli EXPORT_SYMBOL(b53_br_set_stp_state); 1557ff39c2d6SFlorian Fainelli 15583117455dSFlorian Fainelli void b53_br_fast_age(struct dsa_switch *ds, int port) 1559597698f1SVivien Didelot { 1560597698f1SVivien Didelot struct b53_device *dev = ds->priv; 1561597698f1SVivien Didelot 1562597698f1SVivien Didelot if (b53_fast_age_port(dev, port)) 1563597698f1SVivien Didelot dev_err(ds->dev, "fast ageing failed\n"); 1564597698f1SVivien Didelot } 15653117455dSFlorian Fainelli EXPORT_SYMBOL(b53_br_fast_age); 1566597698f1SVivien Didelot 1567c7d28c9dSFlorian Fainelli static bool b53_possible_cpu_port(struct dsa_switch *ds, int port) 15687edc58d6SFlorian Fainelli { 15697edc58d6SFlorian Fainelli /* Broadcom switches will accept enabling Broadcom tags on the 15707edc58d6SFlorian Fainelli * following ports: 5, 7 and 8, any other port is not supported 15717edc58d6SFlorian Fainelli */ 15725ed4e3ebSFlorian Fainelli switch (port) { 15735ed4e3ebSFlorian Fainelli case B53_CPU_PORT_25: 15745ed4e3ebSFlorian Fainelli case 7: 15755ed4e3ebSFlorian Fainelli case B53_CPU_PORT: 15767edc58d6SFlorian Fainelli return true; 15777edc58d6SFlorian Fainelli } 15787edc58d6SFlorian Fainelli 15795ed4e3ebSFlorian Fainelli return false; 15805ed4e3ebSFlorian Fainelli } 15815ed4e3ebSFlorian Fainelli 1582c7d28c9dSFlorian Fainelli static bool b53_can_enable_brcm_tags(struct dsa_switch *ds, int port) 1583c7d28c9dSFlorian Fainelli { 1584c7d28c9dSFlorian Fainelli bool ret = b53_possible_cpu_port(ds, port); 1585c7d28c9dSFlorian Fainelli 1586c7d28c9dSFlorian Fainelli if (!ret) 1587c7d28c9dSFlorian Fainelli dev_warn(ds->dev, "Port %d is not Broadcom tag capable\n", 1588c7d28c9dSFlorian Fainelli port); 1589c7d28c9dSFlorian Fainelli return ret; 1590c7d28c9dSFlorian Fainelli } 1591c7d28c9dSFlorian Fainelli 15929f66816aSFlorian Fainelli enum dsa_tag_protocol b53_get_tag_protocol(struct dsa_switch *ds, int port) 15937b314362SAndrew Lunn { 15947edc58d6SFlorian Fainelli struct b53_device *dev = ds->priv; 15957edc58d6SFlorian Fainelli 159654e98b5dSFlorian Fainelli /* Older models (5325, 5365) support a different tag format that we do 159754e98b5dSFlorian Fainelli * not support in net/dsa/tag_brcm.c yet. 539x and 531x5 require managed 159854e98b5dSFlorian Fainelli * mode to be turned on which means we need to specifically manage ARL 159954e98b5dSFlorian Fainelli * misses on multicast addresses (TBD). 16007edc58d6SFlorian Fainelli */ 160154e98b5dSFlorian Fainelli if (is5325(dev) || is5365(dev) || is539x(dev) || is531x5(dev) || 160254e98b5dSFlorian Fainelli !b53_can_enable_brcm_tags(ds, port)) 16037b314362SAndrew Lunn return DSA_TAG_PROTO_NONE; 160411606039SFlorian Fainelli 160511606039SFlorian Fainelli /* Broadcom BCM58xx chips have a flow accelerator on Port 8 160611606039SFlorian Fainelli * which requires us to use the prepended Broadcom tag type 160711606039SFlorian Fainelli */ 160811606039SFlorian Fainelli if (dev->chip_id == BCM58XX_DEVICE_ID && port == B53_CPU_PORT) 160911606039SFlorian Fainelli return DSA_TAG_PROTO_BRCM_PREPEND; 161011606039SFlorian Fainelli 16117edc58d6SFlorian Fainelli return DSA_TAG_PROTO_BRCM; 16127b314362SAndrew Lunn } 16139f66816aSFlorian Fainelli EXPORT_SYMBOL(b53_get_tag_protocol); 16147b314362SAndrew Lunn 1615ed3af5fdSFlorian Fainelli int b53_mirror_add(struct dsa_switch *ds, int port, 1616ed3af5fdSFlorian Fainelli struct dsa_mall_mirror_tc_entry *mirror, bool ingress) 1617ed3af5fdSFlorian Fainelli { 1618ed3af5fdSFlorian Fainelli struct b53_device *dev = ds->priv; 1619ed3af5fdSFlorian Fainelli u16 reg, loc; 1620ed3af5fdSFlorian Fainelli 1621ed3af5fdSFlorian Fainelli if (ingress) 1622ed3af5fdSFlorian Fainelli loc = B53_IG_MIR_CTL; 1623ed3af5fdSFlorian Fainelli else 1624ed3af5fdSFlorian Fainelli loc = B53_EG_MIR_CTL; 1625ed3af5fdSFlorian Fainelli 1626ed3af5fdSFlorian Fainelli b53_read16(dev, B53_MGMT_PAGE, loc, ®); 1627ed3af5fdSFlorian Fainelli reg &= ~MIRROR_MASK; 1628ed3af5fdSFlorian Fainelli reg |= BIT(port); 1629ed3af5fdSFlorian Fainelli b53_write16(dev, B53_MGMT_PAGE, loc, reg); 1630ed3af5fdSFlorian Fainelli 1631ed3af5fdSFlorian Fainelli b53_read16(dev, B53_MGMT_PAGE, B53_MIR_CAP_CTL, ®); 1632ed3af5fdSFlorian Fainelli reg &= ~CAP_PORT_MASK; 1633ed3af5fdSFlorian Fainelli reg |= mirror->to_local_port; 1634ed3af5fdSFlorian Fainelli reg |= MIRROR_EN; 1635ed3af5fdSFlorian Fainelli b53_write16(dev, B53_MGMT_PAGE, B53_MIR_CAP_CTL, reg); 1636ed3af5fdSFlorian Fainelli 1637ed3af5fdSFlorian Fainelli return 0; 1638ed3af5fdSFlorian Fainelli } 1639ed3af5fdSFlorian Fainelli EXPORT_SYMBOL(b53_mirror_add); 1640ed3af5fdSFlorian Fainelli 1641ed3af5fdSFlorian Fainelli void b53_mirror_del(struct dsa_switch *ds, int port, 1642ed3af5fdSFlorian Fainelli struct dsa_mall_mirror_tc_entry *mirror) 1643ed3af5fdSFlorian Fainelli { 1644ed3af5fdSFlorian Fainelli struct b53_device *dev = ds->priv; 1645ed3af5fdSFlorian Fainelli bool loc_disable = false, other_loc_disable = false; 1646ed3af5fdSFlorian Fainelli u16 reg, loc; 1647ed3af5fdSFlorian Fainelli 1648ed3af5fdSFlorian Fainelli if (mirror->ingress) 1649ed3af5fdSFlorian Fainelli loc = B53_IG_MIR_CTL; 1650ed3af5fdSFlorian Fainelli else 1651ed3af5fdSFlorian Fainelli loc = B53_EG_MIR_CTL; 1652ed3af5fdSFlorian Fainelli 1653ed3af5fdSFlorian Fainelli /* Update the desired ingress/egress register */ 1654ed3af5fdSFlorian Fainelli b53_read16(dev, B53_MGMT_PAGE, loc, ®); 1655ed3af5fdSFlorian Fainelli reg &= ~BIT(port); 1656ed3af5fdSFlorian Fainelli if (!(reg & MIRROR_MASK)) 1657ed3af5fdSFlorian Fainelli loc_disable = true; 1658ed3af5fdSFlorian Fainelli b53_write16(dev, B53_MGMT_PAGE, loc, reg); 1659ed3af5fdSFlorian Fainelli 1660ed3af5fdSFlorian Fainelli /* Now look at the other one to know if we can disable mirroring 1661ed3af5fdSFlorian Fainelli * entirely 1662ed3af5fdSFlorian Fainelli */ 1663ed3af5fdSFlorian Fainelli if (mirror->ingress) 1664ed3af5fdSFlorian Fainelli b53_read16(dev, B53_MGMT_PAGE, B53_EG_MIR_CTL, ®); 1665ed3af5fdSFlorian Fainelli else 1666ed3af5fdSFlorian Fainelli b53_read16(dev, B53_MGMT_PAGE, B53_IG_MIR_CTL, ®); 1667ed3af5fdSFlorian Fainelli if (!(reg & MIRROR_MASK)) 1668ed3af5fdSFlorian Fainelli other_loc_disable = true; 1669ed3af5fdSFlorian Fainelli 1670ed3af5fdSFlorian Fainelli b53_read16(dev, B53_MGMT_PAGE, B53_MIR_CAP_CTL, ®); 1671ed3af5fdSFlorian Fainelli /* Both no longer have ports, let's disable mirroring */ 1672ed3af5fdSFlorian Fainelli if (loc_disable && other_loc_disable) { 1673ed3af5fdSFlorian Fainelli reg &= ~MIRROR_EN; 1674ed3af5fdSFlorian Fainelli reg &= ~mirror->to_local_port; 1675ed3af5fdSFlorian Fainelli } 1676ed3af5fdSFlorian Fainelli b53_write16(dev, B53_MGMT_PAGE, B53_MIR_CAP_CTL, reg); 1677ed3af5fdSFlorian Fainelli } 1678ed3af5fdSFlorian Fainelli EXPORT_SYMBOL(b53_mirror_del); 1679ed3af5fdSFlorian Fainelli 168022256b0aSFlorian Fainelli void b53_eee_enable_set(struct dsa_switch *ds, int port, bool enable) 168122256b0aSFlorian Fainelli { 168222256b0aSFlorian Fainelli struct b53_device *dev = ds->priv; 168322256b0aSFlorian Fainelli u16 reg; 168422256b0aSFlorian Fainelli 168522256b0aSFlorian Fainelli b53_read16(dev, B53_EEE_PAGE, B53_EEE_EN_CTRL, ®); 168622256b0aSFlorian Fainelli if (enable) 168722256b0aSFlorian Fainelli reg |= BIT(port); 168822256b0aSFlorian Fainelli else 168922256b0aSFlorian Fainelli reg &= ~BIT(port); 169022256b0aSFlorian Fainelli b53_write16(dev, B53_EEE_PAGE, B53_EEE_EN_CTRL, reg); 169122256b0aSFlorian Fainelli } 169222256b0aSFlorian Fainelli EXPORT_SYMBOL(b53_eee_enable_set); 169322256b0aSFlorian Fainelli 169422256b0aSFlorian Fainelli 169522256b0aSFlorian Fainelli /* Returns 0 if EEE was not enabled, or 1 otherwise 169622256b0aSFlorian Fainelli */ 169722256b0aSFlorian Fainelli int b53_eee_init(struct dsa_switch *ds, int port, struct phy_device *phy) 169822256b0aSFlorian Fainelli { 169922256b0aSFlorian Fainelli int ret; 170022256b0aSFlorian Fainelli 170122256b0aSFlorian Fainelli ret = phy_init_eee(phy, 0); 170222256b0aSFlorian Fainelli if (ret) 170322256b0aSFlorian Fainelli return 0; 170422256b0aSFlorian Fainelli 170522256b0aSFlorian Fainelli b53_eee_enable_set(ds, port, true); 170622256b0aSFlorian Fainelli 170722256b0aSFlorian Fainelli return 1; 170822256b0aSFlorian Fainelli } 170922256b0aSFlorian Fainelli EXPORT_SYMBOL(b53_eee_init); 171022256b0aSFlorian Fainelli 171122256b0aSFlorian Fainelli int b53_get_mac_eee(struct dsa_switch *ds, int port, struct ethtool_eee *e) 171222256b0aSFlorian Fainelli { 171322256b0aSFlorian Fainelli struct b53_device *dev = ds->priv; 171422256b0aSFlorian Fainelli struct ethtool_eee *p = &dev->ports[port].eee; 171522256b0aSFlorian Fainelli u16 reg; 171622256b0aSFlorian Fainelli 171722256b0aSFlorian Fainelli if (is5325(dev) || is5365(dev)) 171822256b0aSFlorian Fainelli return -EOPNOTSUPP; 171922256b0aSFlorian Fainelli 172022256b0aSFlorian Fainelli b53_read16(dev, B53_EEE_PAGE, B53_EEE_LPI_INDICATE, ®); 172122256b0aSFlorian Fainelli e->eee_enabled = p->eee_enabled; 172222256b0aSFlorian Fainelli e->eee_active = !!(reg & BIT(port)); 172322256b0aSFlorian Fainelli 172422256b0aSFlorian Fainelli return 0; 172522256b0aSFlorian Fainelli } 172622256b0aSFlorian Fainelli EXPORT_SYMBOL(b53_get_mac_eee); 172722256b0aSFlorian Fainelli 172822256b0aSFlorian Fainelli int b53_set_mac_eee(struct dsa_switch *ds, int port, struct ethtool_eee *e) 172922256b0aSFlorian Fainelli { 173022256b0aSFlorian Fainelli struct b53_device *dev = ds->priv; 173122256b0aSFlorian Fainelli struct ethtool_eee *p = &dev->ports[port].eee; 173222256b0aSFlorian Fainelli 173322256b0aSFlorian Fainelli if (is5325(dev) || is5365(dev)) 173422256b0aSFlorian Fainelli return -EOPNOTSUPP; 173522256b0aSFlorian Fainelli 173622256b0aSFlorian Fainelli p->eee_enabled = e->eee_enabled; 173722256b0aSFlorian Fainelli b53_eee_enable_set(ds, port, e->eee_enabled); 173822256b0aSFlorian Fainelli 173922256b0aSFlorian Fainelli return 0; 174022256b0aSFlorian Fainelli } 174122256b0aSFlorian Fainelli EXPORT_SYMBOL(b53_set_mac_eee); 174222256b0aSFlorian Fainelli 1743a82f67afSFlorian Fainelli static const struct dsa_switch_ops b53_switch_ops = { 17447b314362SAndrew Lunn .get_tag_protocol = b53_get_tag_protocol, 1745967dd82fSFlorian Fainelli .setup = b53_setup, 1746967dd82fSFlorian Fainelli .get_strings = b53_get_strings, 1747967dd82fSFlorian Fainelli .get_ethtool_stats = b53_get_ethtool_stats, 1748967dd82fSFlorian Fainelli .get_sset_count = b53_get_sset_count, 1749c7d28c9dSFlorian Fainelli .get_ethtool_phy_stats = b53_get_ethtool_phy_stats, 1750967dd82fSFlorian Fainelli .phy_read = b53_phy_read16, 1751967dd82fSFlorian Fainelli .phy_write = b53_phy_write16, 1752967dd82fSFlorian Fainelli .adjust_link = b53_adjust_link, 1753967dd82fSFlorian Fainelli .port_enable = b53_enable_port, 1754967dd82fSFlorian Fainelli .port_disable = b53_disable_port, 1755f43a2dbeSFlorian Fainelli .get_mac_eee = b53_get_mac_eee, 1756f43a2dbeSFlorian Fainelli .set_mac_eee = b53_set_mac_eee, 1757ff39c2d6SFlorian Fainelli .port_bridge_join = b53_br_join, 1758ff39c2d6SFlorian Fainelli .port_bridge_leave = b53_br_leave, 1759ff39c2d6SFlorian Fainelli .port_stp_state_set = b53_br_set_stp_state, 1760597698f1SVivien Didelot .port_fast_age = b53_br_fast_age, 1761a2482d2cSFlorian Fainelli .port_vlan_filtering = b53_vlan_filtering, 1762a2482d2cSFlorian Fainelli .port_vlan_prepare = b53_vlan_prepare, 1763a2482d2cSFlorian Fainelli .port_vlan_add = b53_vlan_add, 1764a2482d2cSFlorian Fainelli .port_vlan_del = b53_vlan_del, 17651da6df85SFlorian Fainelli .port_fdb_dump = b53_fdb_dump, 17661da6df85SFlorian Fainelli .port_fdb_add = b53_fdb_add, 17671da6df85SFlorian Fainelli .port_fdb_del = b53_fdb_del, 1768ed3af5fdSFlorian Fainelli .port_mirror_add = b53_mirror_add, 1769ed3af5fdSFlorian Fainelli .port_mirror_del = b53_mirror_del, 1770967dd82fSFlorian Fainelli }; 1771967dd82fSFlorian Fainelli 1772967dd82fSFlorian Fainelli struct b53_chip_data { 1773967dd82fSFlorian Fainelli u32 chip_id; 1774967dd82fSFlorian Fainelli const char *dev_name; 1775967dd82fSFlorian Fainelli u16 vlans; 1776967dd82fSFlorian Fainelli u16 enabled_ports; 1777967dd82fSFlorian Fainelli u8 cpu_port; 1778967dd82fSFlorian Fainelli u8 vta_regs[3]; 17791da6df85SFlorian Fainelli u8 arl_entries; 1780967dd82fSFlorian Fainelli u8 duplex_reg; 1781967dd82fSFlorian Fainelli u8 jumbo_pm_reg; 1782967dd82fSFlorian Fainelli u8 jumbo_size_reg; 1783967dd82fSFlorian Fainelli }; 1784967dd82fSFlorian Fainelli 1785967dd82fSFlorian Fainelli #define B53_VTA_REGS \ 1786967dd82fSFlorian Fainelli { B53_VT_ACCESS, B53_VT_INDEX, B53_VT_ENTRY } 1787967dd82fSFlorian Fainelli #define B53_VTA_REGS_9798 \ 1788967dd82fSFlorian Fainelli { B53_VT_ACCESS_9798, B53_VT_INDEX_9798, B53_VT_ENTRY_9798 } 1789967dd82fSFlorian Fainelli #define B53_VTA_REGS_63XX \ 1790967dd82fSFlorian Fainelli { B53_VT_ACCESS_63XX, B53_VT_INDEX_63XX, B53_VT_ENTRY_63XX } 1791967dd82fSFlorian Fainelli 1792967dd82fSFlorian Fainelli static const struct b53_chip_data b53_switch_chips[] = { 1793967dd82fSFlorian Fainelli { 1794967dd82fSFlorian Fainelli .chip_id = BCM5325_DEVICE_ID, 1795967dd82fSFlorian Fainelli .dev_name = "BCM5325", 1796967dd82fSFlorian Fainelli .vlans = 16, 1797967dd82fSFlorian Fainelli .enabled_ports = 0x1f, 17981da6df85SFlorian Fainelli .arl_entries = 2, 1799967dd82fSFlorian Fainelli .cpu_port = B53_CPU_PORT_25, 1800967dd82fSFlorian Fainelli .duplex_reg = B53_DUPLEX_STAT_FE, 1801967dd82fSFlorian Fainelli }, 1802967dd82fSFlorian Fainelli { 1803967dd82fSFlorian Fainelli .chip_id = BCM5365_DEVICE_ID, 1804967dd82fSFlorian Fainelli .dev_name = "BCM5365", 1805967dd82fSFlorian Fainelli .vlans = 256, 1806967dd82fSFlorian Fainelli .enabled_ports = 0x1f, 18071da6df85SFlorian Fainelli .arl_entries = 2, 1808967dd82fSFlorian Fainelli .cpu_port = B53_CPU_PORT_25, 1809967dd82fSFlorian Fainelli .duplex_reg = B53_DUPLEX_STAT_FE, 1810967dd82fSFlorian Fainelli }, 1811967dd82fSFlorian Fainelli { 1812a95691bcSDamien Thébault .chip_id = BCM5389_DEVICE_ID, 1813a95691bcSDamien Thébault .dev_name = "BCM5389", 1814a95691bcSDamien Thébault .vlans = 4096, 1815a95691bcSDamien Thébault .enabled_ports = 0x1f, 1816a95691bcSDamien Thébault .arl_entries = 4, 1817a95691bcSDamien Thébault .cpu_port = B53_CPU_PORT, 1818a95691bcSDamien Thébault .vta_regs = B53_VTA_REGS, 1819a95691bcSDamien Thébault .duplex_reg = B53_DUPLEX_STAT_GE, 1820a95691bcSDamien Thébault .jumbo_pm_reg = B53_JUMBO_PORT_MASK, 1821a95691bcSDamien Thébault .jumbo_size_reg = B53_JUMBO_MAX_SIZE, 1822a95691bcSDamien Thébault }, 1823a95691bcSDamien Thébault { 1824967dd82fSFlorian Fainelli .chip_id = BCM5395_DEVICE_ID, 1825967dd82fSFlorian Fainelli .dev_name = "BCM5395", 1826967dd82fSFlorian Fainelli .vlans = 4096, 1827967dd82fSFlorian Fainelli .enabled_ports = 0x1f, 18281da6df85SFlorian Fainelli .arl_entries = 4, 1829967dd82fSFlorian Fainelli .cpu_port = B53_CPU_PORT, 1830967dd82fSFlorian Fainelli .vta_regs = B53_VTA_REGS, 1831967dd82fSFlorian Fainelli .duplex_reg = B53_DUPLEX_STAT_GE, 1832967dd82fSFlorian Fainelli .jumbo_pm_reg = B53_JUMBO_PORT_MASK, 1833967dd82fSFlorian Fainelli .jumbo_size_reg = B53_JUMBO_MAX_SIZE, 1834967dd82fSFlorian Fainelli }, 1835967dd82fSFlorian Fainelli { 1836967dd82fSFlorian Fainelli .chip_id = BCM5397_DEVICE_ID, 1837967dd82fSFlorian Fainelli .dev_name = "BCM5397", 1838967dd82fSFlorian Fainelli .vlans = 4096, 1839967dd82fSFlorian Fainelli .enabled_ports = 0x1f, 18401da6df85SFlorian Fainelli .arl_entries = 4, 1841967dd82fSFlorian Fainelli .cpu_port = B53_CPU_PORT, 1842967dd82fSFlorian Fainelli .vta_regs = B53_VTA_REGS_9798, 1843967dd82fSFlorian Fainelli .duplex_reg = B53_DUPLEX_STAT_GE, 1844967dd82fSFlorian Fainelli .jumbo_pm_reg = B53_JUMBO_PORT_MASK, 1845967dd82fSFlorian Fainelli .jumbo_size_reg = B53_JUMBO_MAX_SIZE, 1846967dd82fSFlorian Fainelli }, 1847967dd82fSFlorian Fainelli { 1848967dd82fSFlorian Fainelli .chip_id = BCM5398_DEVICE_ID, 1849967dd82fSFlorian Fainelli .dev_name = "BCM5398", 1850967dd82fSFlorian Fainelli .vlans = 4096, 1851967dd82fSFlorian Fainelli .enabled_ports = 0x7f, 18521da6df85SFlorian Fainelli .arl_entries = 4, 1853967dd82fSFlorian Fainelli .cpu_port = B53_CPU_PORT, 1854967dd82fSFlorian Fainelli .vta_regs = B53_VTA_REGS_9798, 1855967dd82fSFlorian Fainelli .duplex_reg = B53_DUPLEX_STAT_GE, 1856967dd82fSFlorian Fainelli .jumbo_pm_reg = B53_JUMBO_PORT_MASK, 1857967dd82fSFlorian Fainelli .jumbo_size_reg = B53_JUMBO_MAX_SIZE, 1858967dd82fSFlorian Fainelli }, 1859967dd82fSFlorian Fainelli { 1860967dd82fSFlorian Fainelli .chip_id = BCM53115_DEVICE_ID, 1861967dd82fSFlorian Fainelli .dev_name = "BCM53115", 1862967dd82fSFlorian Fainelli .vlans = 4096, 1863967dd82fSFlorian Fainelli .enabled_ports = 0x1f, 18641da6df85SFlorian Fainelli .arl_entries = 4, 1865967dd82fSFlorian Fainelli .vta_regs = B53_VTA_REGS, 1866967dd82fSFlorian Fainelli .cpu_port = B53_CPU_PORT, 1867967dd82fSFlorian Fainelli .duplex_reg = B53_DUPLEX_STAT_GE, 1868967dd82fSFlorian Fainelli .jumbo_pm_reg = B53_JUMBO_PORT_MASK, 1869967dd82fSFlorian Fainelli .jumbo_size_reg = B53_JUMBO_MAX_SIZE, 1870967dd82fSFlorian Fainelli }, 1871967dd82fSFlorian Fainelli { 1872967dd82fSFlorian Fainelli .chip_id = BCM53125_DEVICE_ID, 1873967dd82fSFlorian Fainelli .dev_name = "BCM53125", 1874967dd82fSFlorian Fainelli .vlans = 4096, 1875967dd82fSFlorian Fainelli .enabled_ports = 0xff, 1876be35e8c5SFlorian Fainelli .arl_entries = 4, 1877967dd82fSFlorian Fainelli .cpu_port = B53_CPU_PORT, 1878967dd82fSFlorian Fainelli .vta_regs = B53_VTA_REGS, 1879967dd82fSFlorian Fainelli .duplex_reg = B53_DUPLEX_STAT_GE, 1880967dd82fSFlorian Fainelli .jumbo_pm_reg = B53_JUMBO_PORT_MASK, 1881967dd82fSFlorian Fainelli .jumbo_size_reg = B53_JUMBO_MAX_SIZE, 1882967dd82fSFlorian Fainelli }, 1883967dd82fSFlorian Fainelli { 1884967dd82fSFlorian Fainelli .chip_id = BCM53128_DEVICE_ID, 1885967dd82fSFlorian Fainelli .dev_name = "BCM53128", 1886967dd82fSFlorian Fainelli .vlans = 4096, 1887967dd82fSFlorian Fainelli .enabled_ports = 0x1ff, 18881da6df85SFlorian Fainelli .arl_entries = 4, 1889967dd82fSFlorian Fainelli .cpu_port = B53_CPU_PORT, 1890967dd82fSFlorian Fainelli .vta_regs = B53_VTA_REGS, 1891967dd82fSFlorian Fainelli .duplex_reg = B53_DUPLEX_STAT_GE, 1892967dd82fSFlorian Fainelli .jumbo_pm_reg = B53_JUMBO_PORT_MASK, 1893967dd82fSFlorian Fainelli .jumbo_size_reg = B53_JUMBO_MAX_SIZE, 1894967dd82fSFlorian Fainelli }, 1895967dd82fSFlorian Fainelli { 1896967dd82fSFlorian Fainelli .chip_id = BCM63XX_DEVICE_ID, 1897967dd82fSFlorian Fainelli .dev_name = "BCM63xx", 1898967dd82fSFlorian Fainelli .vlans = 4096, 1899967dd82fSFlorian Fainelli .enabled_ports = 0, /* pdata must provide them */ 19001da6df85SFlorian Fainelli .arl_entries = 4, 1901967dd82fSFlorian Fainelli .cpu_port = B53_CPU_PORT, 1902967dd82fSFlorian Fainelli .vta_regs = B53_VTA_REGS_63XX, 1903967dd82fSFlorian Fainelli .duplex_reg = B53_DUPLEX_STAT_63XX, 1904967dd82fSFlorian Fainelli .jumbo_pm_reg = B53_JUMBO_PORT_MASK_63XX, 1905967dd82fSFlorian Fainelli .jumbo_size_reg = B53_JUMBO_MAX_SIZE_63XX, 1906967dd82fSFlorian Fainelli }, 1907967dd82fSFlorian Fainelli { 1908967dd82fSFlorian Fainelli .chip_id = BCM53010_DEVICE_ID, 1909967dd82fSFlorian Fainelli .dev_name = "BCM53010", 1910967dd82fSFlorian Fainelli .vlans = 4096, 1911967dd82fSFlorian Fainelli .enabled_ports = 0x1f, 19121da6df85SFlorian Fainelli .arl_entries = 4, 1913967dd82fSFlorian Fainelli .cpu_port = B53_CPU_PORT_25, /* TODO: auto detect */ 1914967dd82fSFlorian Fainelli .vta_regs = B53_VTA_REGS, 1915967dd82fSFlorian Fainelli .duplex_reg = B53_DUPLEX_STAT_GE, 1916967dd82fSFlorian Fainelli .jumbo_pm_reg = B53_JUMBO_PORT_MASK, 1917967dd82fSFlorian Fainelli .jumbo_size_reg = B53_JUMBO_MAX_SIZE, 1918967dd82fSFlorian Fainelli }, 1919967dd82fSFlorian Fainelli { 1920967dd82fSFlorian Fainelli .chip_id = BCM53011_DEVICE_ID, 1921967dd82fSFlorian Fainelli .dev_name = "BCM53011", 1922967dd82fSFlorian Fainelli .vlans = 4096, 1923967dd82fSFlorian Fainelli .enabled_ports = 0x1bf, 19241da6df85SFlorian Fainelli .arl_entries = 4, 1925967dd82fSFlorian Fainelli .cpu_port = B53_CPU_PORT_25, /* TODO: auto detect */ 1926967dd82fSFlorian Fainelli .vta_regs = B53_VTA_REGS, 1927967dd82fSFlorian Fainelli .duplex_reg = B53_DUPLEX_STAT_GE, 1928967dd82fSFlorian Fainelli .jumbo_pm_reg = B53_JUMBO_PORT_MASK, 1929967dd82fSFlorian Fainelli .jumbo_size_reg = B53_JUMBO_MAX_SIZE, 1930967dd82fSFlorian Fainelli }, 1931967dd82fSFlorian Fainelli { 1932967dd82fSFlorian Fainelli .chip_id = BCM53012_DEVICE_ID, 1933967dd82fSFlorian Fainelli .dev_name = "BCM53012", 1934967dd82fSFlorian Fainelli .vlans = 4096, 1935967dd82fSFlorian Fainelli .enabled_ports = 0x1bf, 19361da6df85SFlorian Fainelli .arl_entries = 4, 1937967dd82fSFlorian Fainelli .cpu_port = B53_CPU_PORT_25, /* TODO: auto detect */ 1938967dd82fSFlorian Fainelli .vta_regs = B53_VTA_REGS, 1939967dd82fSFlorian Fainelli .duplex_reg = B53_DUPLEX_STAT_GE, 1940967dd82fSFlorian Fainelli .jumbo_pm_reg = B53_JUMBO_PORT_MASK, 1941967dd82fSFlorian Fainelli .jumbo_size_reg = B53_JUMBO_MAX_SIZE, 1942967dd82fSFlorian Fainelli }, 1943967dd82fSFlorian Fainelli { 1944967dd82fSFlorian Fainelli .chip_id = BCM53018_DEVICE_ID, 1945967dd82fSFlorian Fainelli .dev_name = "BCM53018", 1946967dd82fSFlorian Fainelli .vlans = 4096, 1947967dd82fSFlorian Fainelli .enabled_ports = 0x1f, 19481da6df85SFlorian Fainelli .arl_entries = 4, 1949967dd82fSFlorian Fainelli .cpu_port = B53_CPU_PORT_25, /* TODO: auto detect */ 1950967dd82fSFlorian Fainelli .vta_regs = B53_VTA_REGS, 1951967dd82fSFlorian Fainelli .duplex_reg = B53_DUPLEX_STAT_GE, 1952967dd82fSFlorian Fainelli .jumbo_pm_reg = B53_JUMBO_PORT_MASK, 1953967dd82fSFlorian Fainelli .jumbo_size_reg = B53_JUMBO_MAX_SIZE, 1954967dd82fSFlorian Fainelli }, 1955967dd82fSFlorian Fainelli { 1956967dd82fSFlorian Fainelli .chip_id = BCM53019_DEVICE_ID, 1957967dd82fSFlorian Fainelli .dev_name = "BCM53019", 1958967dd82fSFlorian Fainelli .vlans = 4096, 1959967dd82fSFlorian Fainelli .enabled_ports = 0x1f, 19601da6df85SFlorian Fainelli .arl_entries = 4, 1961967dd82fSFlorian Fainelli .cpu_port = B53_CPU_PORT_25, /* TODO: auto detect */ 1962967dd82fSFlorian Fainelli .vta_regs = B53_VTA_REGS, 1963967dd82fSFlorian Fainelli .duplex_reg = B53_DUPLEX_STAT_GE, 1964967dd82fSFlorian Fainelli .jumbo_pm_reg = B53_JUMBO_PORT_MASK, 1965967dd82fSFlorian Fainelli .jumbo_size_reg = B53_JUMBO_MAX_SIZE, 1966967dd82fSFlorian Fainelli }, 1967991a36bbSFlorian Fainelli { 1968991a36bbSFlorian Fainelli .chip_id = BCM58XX_DEVICE_ID, 1969991a36bbSFlorian Fainelli .dev_name = "BCM585xx/586xx/88312", 1970991a36bbSFlorian Fainelli .vlans = 4096, 1971991a36bbSFlorian Fainelli .enabled_ports = 0x1ff, 1972991a36bbSFlorian Fainelli .arl_entries = 4, 1973bfcda65cSFlorian Fainelli .cpu_port = B53_CPU_PORT, 1974991a36bbSFlorian Fainelli .vta_regs = B53_VTA_REGS, 1975991a36bbSFlorian Fainelli .duplex_reg = B53_DUPLEX_STAT_GE, 1976991a36bbSFlorian Fainelli .jumbo_pm_reg = B53_JUMBO_PORT_MASK, 1977991a36bbSFlorian Fainelli .jumbo_size_reg = B53_JUMBO_MAX_SIZE, 1978991a36bbSFlorian Fainelli }, 1979130401d9SFlorian Fainelli { 19805040cc99SArun Parameswaran .chip_id = BCM583XX_DEVICE_ID, 19815040cc99SArun Parameswaran .dev_name = "BCM583xx/11360", 19825040cc99SArun Parameswaran .vlans = 4096, 19835040cc99SArun Parameswaran .enabled_ports = 0x103, 19845040cc99SArun Parameswaran .arl_entries = 4, 19855040cc99SArun Parameswaran .cpu_port = B53_CPU_PORT, 19865040cc99SArun Parameswaran .vta_regs = B53_VTA_REGS, 19875040cc99SArun Parameswaran .duplex_reg = B53_DUPLEX_STAT_GE, 19885040cc99SArun Parameswaran .jumbo_pm_reg = B53_JUMBO_PORT_MASK, 19895040cc99SArun Parameswaran .jumbo_size_reg = B53_JUMBO_MAX_SIZE, 19905040cc99SArun Parameswaran }, 19915040cc99SArun Parameswaran { 1992130401d9SFlorian Fainelli .chip_id = BCM7445_DEVICE_ID, 1993130401d9SFlorian Fainelli .dev_name = "BCM7445", 1994130401d9SFlorian Fainelli .vlans = 4096, 1995130401d9SFlorian Fainelli .enabled_ports = 0x1ff, 1996130401d9SFlorian Fainelli .arl_entries = 4, 1997130401d9SFlorian Fainelli .cpu_port = B53_CPU_PORT, 1998130401d9SFlorian Fainelli .vta_regs = B53_VTA_REGS, 1999130401d9SFlorian Fainelli .duplex_reg = B53_DUPLEX_STAT_GE, 2000130401d9SFlorian Fainelli .jumbo_pm_reg = B53_JUMBO_PORT_MASK, 2001130401d9SFlorian Fainelli .jumbo_size_reg = B53_JUMBO_MAX_SIZE, 2002130401d9SFlorian Fainelli }, 20030fe99338SFlorian Fainelli { 20040fe99338SFlorian Fainelli .chip_id = BCM7278_DEVICE_ID, 20050fe99338SFlorian Fainelli .dev_name = "BCM7278", 20060fe99338SFlorian Fainelli .vlans = 4096, 20070fe99338SFlorian Fainelli .enabled_ports = 0x1ff, 20080fe99338SFlorian Fainelli .arl_entries= 4, 20090fe99338SFlorian Fainelli .cpu_port = B53_CPU_PORT, 20100fe99338SFlorian Fainelli .vta_regs = B53_VTA_REGS, 20110fe99338SFlorian Fainelli .duplex_reg = B53_DUPLEX_STAT_GE, 20120fe99338SFlorian Fainelli .jumbo_pm_reg = B53_JUMBO_PORT_MASK, 20130fe99338SFlorian Fainelli .jumbo_size_reg = B53_JUMBO_MAX_SIZE, 20140fe99338SFlorian Fainelli }, 2015967dd82fSFlorian Fainelli }; 2016967dd82fSFlorian Fainelli 2017967dd82fSFlorian Fainelli static int b53_switch_init(struct b53_device *dev) 2018967dd82fSFlorian Fainelli { 2019967dd82fSFlorian Fainelli unsigned int i; 2020967dd82fSFlorian Fainelli int ret; 2021967dd82fSFlorian Fainelli 2022967dd82fSFlorian Fainelli for (i = 0; i < ARRAY_SIZE(b53_switch_chips); i++) { 2023967dd82fSFlorian Fainelli const struct b53_chip_data *chip = &b53_switch_chips[i]; 2024967dd82fSFlorian Fainelli 2025967dd82fSFlorian Fainelli if (chip->chip_id == dev->chip_id) { 2026967dd82fSFlorian Fainelli if (!dev->enabled_ports) 2027967dd82fSFlorian Fainelli dev->enabled_ports = chip->enabled_ports; 2028967dd82fSFlorian Fainelli dev->name = chip->dev_name; 2029967dd82fSFlorian Fainelli dev->duplex_reg = chip->duplex_reg; 2030967dd82fSFlorian Fainelli dev->vta_regs[0] = chip->vta_regs[0]; 2031967dd82fSFlorian Fainelli dev->vta_regs[1] = chip->vta_regs[1]; 2032967dd82fSFlorian Fainelli dev->vta_regs[2] = chip->vta_regs[2]; 2033967dd82fSFlorian Fainelli dev->jumbo_pm_reg = chip->jumbo_pm_reg; 2034967dd82fSFlorian Fainelli dev->cpu_port = chip->cpu_port; 2035967dd82fSFlorian Fainelli dev->num_vlans = chip->vlans; 20361da6df85SFlorian Fainelli dev->num_arl_entries = chip->arl_entries; 2037967dd82fSFlorian Fainelli break; 2038967dd82fSFlorian Fainelli } 2039967dd82fSFlorian Fainelli } 2040967dd82fSFlorian Fainelli 2041967dd82fSFlorian Fainelli /* check which BCM5325x version we have */ 2042967dd82fSFlorian Fainelli if (is5325(dev)) { 2043967dd82fSFlorian Fainelli u8 vc4; 2044967dd82fSFlorian Fainelli 2045967dd82fSFlorian Fainelli b53_read8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL4_25, &vc4); 2046967dd82fSFlorian Fainelli 2047967dd82fSFlorian Fainelli /* check reserved bits */ 2048967dd82fSFlorian Fainelli switch (vc4 & 3) { 2049967dd82fSFlorian Fainelli case 1: 2050967dd82fSFlorian Fainelli /* BCM5325E */ 2051967dd82fSFlorian Fainelli break; 2052967dd82fSFlorian Fainelli case 3: 2053967dd82fSFlorian Fainelli /* BCM5325F - do not use port 4 */ 2054967dd82fSFlorian Fainelli dev->enabled_ports &= ~BIT(4); 2055967dd82fSFlorian Fainelli break; 2056967dd82fSFlorian Fainelli default: 2057967dd82fSFlorian Fainelli /* On the BCM47XX SoCs this is the supported internal switch.*/ 2058967dd82fSFlorian Fainelli #ifndef CONFIG_BCM47XX 2059967dd82fSFlorian Fainelli /* BCM5325M */ 2060967dd82fSFlorian Fainelli return -EINVAL; 2061967dd82fSFlorian Fainelli #else 2062967dd82fSFlorian Fainelli break; 2063967dd82fSFlorian Fainelli #endif 2064967dd82fSFlorian Fainelli } 2065967dd82fSFlorian Fainelli } else if (dev->chip_id == BCM53115_DEVICE_ID) { 2066967dd82fSFlorian Fainelli u64 strap_value; 2067967dd82fSFlorian Fainelli 2068967dd82fSFlorian Fainelli b53_read48(dev, B53_STAT_PAGE, B53_STRAP_VALUE, &strap_value); 2069967dd82fSFlorian Fainelli /* use second IMP port if GMII is enabled */ 2070967dd82fSFlorian Fainelli if (strap_value & SV_GMII_CTRL_115) 2071967dd82fSFlorian Fainelli dev->cpu_port = 5; 2072967dd82fSFlorian Fainelli } 2073967dd82fSFlorian Fainelli 2074967dd82fSFlorian Fainelli /* cpu port is always last */ 2075967dd82fSFlorian Fainelli dev->num_ports = dev->cpu_port + 1; 2076967dd82fSFlorian Fainelli dev->enabled_ports |= BIT(dev->cpu_port); 2077967dd82fSFlorian Fainelli 2078c7d28c9dSFlorian Fainelli /* Include non standard CPU port built-in PHYs to be probed */ 2079c7d28c9dSFlorian Fainelli if (is539x(dev) || is531x5(dev)) { 2080c7d28c9dSFlorian Fainelli for (i = 0; i < dev->num_ports; i++) { 2081c7d28c9dSFlorian Fainelli if (!(dev->ds->phys_mii_mask & BIT(i)) && 2082c7d28c9dSFlorian Fainelli !b53_possible_cpu_port(dev->ds, i)) 2083c7d28c9dSFlorian Fainelli dev->ds->phys_mii_mask |= BIT(i); 2084c7d28c9dSFlorian Fainelli } 2085c7d28c9dSFlorian Fainelli } 2086c7d28c9dSFlorian Fainelli 2087a86854d0SKees Cook dev->ports = devm_kcalloc(dev->dev, 2088a86854d0SKees Cook dev->num_ports, sizeof(struct b53_port), 2089967dd82fSFlorian Fainelli GFP_KERNEL); 2090967dd82fSFlorian Fainelli if (!dev->ports) 2091967dd82fSFlorian Fainelli return -ENOMEM; 2092967dd82fSFlorian Fainelli 2093a86854d0SKees Cook dev->vlans = devm_kcalloc(dev->dev, 2094a86854d0SKees Cook dev->num_vlans, sizeof(struct b53_vlan), 2095a2482d2cSFlorian Fainelli GFP_KERNEL); 2096a2482d2cSFlorian Fainelli if (!dev->vlans) 2097a2482d2cSFlorian Fainelli return -ENOMEM; 2098a2482d2cSFlorian Fainelli 2099967dd82fSFlorian Fainelli dev->reset_gpio = b53_switch_get_reset_gpio(dev); 2100967dd82fSFlorian Fainelli if (dev->reset_gpio >= 0) { 2101967dd82fSFlorian Fainelli ret = devm_gpio_request_one(dev->dev, dev->reset_gpio, 2102967dd82fSFlorian Fainelli GPIOF_OUT_INIT_HIGH, "robo_reset"); 2103967dd82fSFlorian Fainelli if (ret) 2104967dd82fSFlorian Fainelli return ret; 2105967dd82fSFlorian Fainelli } 2106967dd82fSFlorian Fainelli 2107967dd82fSFlorian Fainelli return 0; 2108967dd82fSFlorian Fainelli } 2109967dd82fSFlorian Fainelli 21100dff88d3SJulia Lawall struct b53_device *b53_switch_alloc(struct device *base, 21110dff88d3SJulia Lawall const struct b53_io_ops *ops, 2112967dd82fSFlorian Fainelli void *priv) 2113967dd82fSFlorian Fainelli { 2114967dd82fSFlorian Fainelli struct dsa_switch *ds; 2115967dd82fSFlorian Fainelli struct b53_device *dev; 2116967dd82fSFlorian Fainelli 2117a0c02161SVivien Didelot ds = dsa_switch_alloc(base, DSA_MAX_PORTS); 2118967dd82fSFlorian Fainelli if (!ds) 2119967dd82fSFlorian Fainelli return NULL; 2120967dd82fSFlorian Fainelli 2121a0c02161SVivien Didelot dev = devm_kzalloc(base, sizeof(*dev), GFP_KERNEL); 2122a0c02161SVivien Didelot if (!dev) 2123a0c02161SVivien Didelot return NULL; 2124967dd82fSFlorian Fainelli 2125967dd82fSFlorian Fainelli ds->priv = dev; 2126967dd82fSFlorian Fainelli dev->dev = base; 2127967dd82fSFlorian Fainelli 2128967dd82fSFlorian Fainelli dev->ds = ds; 2129967dd82fSFlorian Fainelli dev->priv = priv; 2130967dd82fSFlorian Fainelli dev->ops = ops; 2131485ebd61SFlorian Fainelli ds->ops = &b53_switch_ops; 2132967dd82fSFlorian Fainelli mutex_init(&dev->reg_mutex); 2133967dd82fSFlorian Fainelli mutex_init(&dev->stats_mutex); 2134967dd82fSFlorian Fainelli 2135967dd82fSFlorian Fainelli return dev; 2136967dd82fSFlorian Fainelli } 2137967dd82fSFlorian Fainelli EXPORT_SYMBOL(b53_switch_alloc); 2138967dd82fSFlorian Fainelli 2139967dd82fSFlorian Fainelli int b53_switch_detect(struct b53_device *dev) 2140967dd82fSFlorian Fainelli { 2141967dd82fSFlorian Fainelli u32 id32; 2142967dd82fSFlorian Fainelli u16 tmp; 2143967dd82fSFlorian Fainelli u8 id8; 2144967dd82fSFlorian Fainelli int ret; 2145967dd82fSFlorian Fainelli 2146967dd82fSFlorian Fainelli ret = b53_read8(dev, B53_MGMT_PAGE, B53_DEVICE_ID, &id8); 2147967dd82fSFlorian Fainelli if (ret) 2148967dd82fSFlorian Fainelli return ret; 2149967dd82fSFlorian Fainelli 2150967dd82fSFlorian Fainelli switch (id8) { 2151967dd82fSFlorian Fainelli case 0: 2152967dd82fSFlorian Fainelli /* BCM5325 and BCM5365 do not have this register so reads 2153967dd82fSFlorian Fainelli * return 0. But the read operation did succeed, so assume this 2154967dd82fSFlorian Fainelli * is one of them. 2155967dd82fSFlorian Fainelli * 2156967dd82fSFlorian Fainelli * Next check if we can write to the 5325's VTA register; for 2157967dd82fSFlorian Fainelli * 5365 it is read only. 2158967dd82fSFlorian Fainelli */ 2159967dd82fSFlorian Fainelli b53_write16(dev, B53_VLAN_PAGE, B53_VLAN_TABLE_ACCESS_25, 0xf); 2160967dd82fSFlorian Fainelli b53_read16(dev, B53_VLAN_PAGE, B53_VLAN_TABLE_ACCESS_25, &tmp); 2161967dd82fSFlorian Fainelli 2162967dd82fSFlorian Fainelli if (tmp == 0xf) 2163967dd82fSFlorian Fainelli dev->chip_id = BCM5325_DEVICE_ID; 2164967dd82fSFlorian Fainelli else 2165967dd82fSFlorian Fainelli dev->chip_id = BCM5365_DEVICE_ID; 2166967dd82fSFlorian Fainelli break; 2167a95691bcSDamien Thébault case BCM5389_DEVICE_ID: 2168967dd82fSFlorian Fainelli case BCM5395_DEVICE_ID: 2169967dd82fSFlorian Fainelli case BCM5397_DEVICE_ID: 2170967dd82fSFlorian Fainelli case BCM5398_DEVICE_ID: 2171967dd82fSFlorian Fainelli dev->chip_id = id8; 2172967dd82fSFlorian Fainelli break; 2173967dd82fSFlorian Fainelli default: 2174967dd82fSFlorian Fainelli ret = b53_read32(dev, B53_MGMT_PAGE, B53_DEVICE_ID, &id32); 2175967dd82fSFlorian Fainelli if (ret) 2176967dd82fSFlorian Fainelli return ret; 2177967dd82fSFlorian Fainelli 2178967dd82fSFlorian Fainelli switch (id32) { 2179967dd82fSFlorian Fainelli case BCM53115_DEVICE_ID: 2180967dd82fSFlorian Fainelli case BCM53125_DEVICE_ID: 2181967dd82fSFlorian Fainelli case BCM53128_DEVICE_ID: 2182967dd82fSFlorian Fainelli case BCM53010_DEVICE_ID: 2183967dd82fSFlorian Fainelli case BCM53011_DEVICE_ID: 2184967dd82fSFlorian Fainelli case BCM53012_DEVICE_ID: 2185967dd82fSFlorian Fainelli case BCM53018_DEVICE_ID: 2186967dd82fSFlorian Fainelli case BCM53019_DEVICE_ID: 2187967dd82fSFlorian Fainelli dev->chip_id = id32; 2188967dd82fSFlorian Fainelli break; 2189967dd82fSFlorian Fainelli default: 2190967dd82fSFlorian Fainelli pr_err("unsupported switch detected (BCM53%02x/BCM%x)\n", 2191967dd82fSFlorian Fainelli id8, id32); 2192967dd82fSFlorian Fainelli return -ENODEV; 2193967dd82fSFlorian Fainelli } 2194967dd82fSFlorian Fainelli } 2195967dd82fSFlorian Fainelli 2196967dd82fSFlorian Fainelli if (dev->chip_id == BCM5325_DEVICE_ID) 2197967dd82fSFlorian Fainelli return b53_read8(dev, B53_STAT_PAGE, B53_REV_ID_25, 2198967dd82fSFlorian Fainelli &dev->core_rev); 2199967dd82fSFlorian Fainelli else 2200967dd82fSFlorian Fainelli return b53_read8(dev, B53_MGMT_PAGE, B53_REV_ID, 2201967dd82fSFlorian Fainelli &dev->core_rev); 2202967dd82fSFlorian Fainelli } 2203967dd82fSFlorian Fainelli EXPORT_SYMBOL(b53_switch_detect); 2204967dd82fSFlorian Fainelli 2205967dd82fSFlorian Fainelli int b53_switch_register(struct b53_device *dev) 2206967dd82fSFlorian Fainelli { 2207967dd82fSFlorian Fainelli int ret; 2208967dd82fSFlorian Fainelli 2209967dd82fSFlorian Fainelli if (dev->pdata) { 2210967dd82fSFlorian Fainelli dev->chip_id = dev->pdata->chip_id; 2211967dd82fSFlorian Fainelli dev->enabled_ports = dev->pdata->enabled_ports; 2212967dd82fSFlorian Fainelli } 2213967dd82fSFlorian Fainelli 2214967dd82fSFlorian Fainelli if (!dev->chip_id && b53_switch_detect(dev)) 2215967dd82fSFlorian Fainelli return -EINVAL; 2216967dd82fSFlorian Fainelli 2217967dd82fSFlorian Fainelli ret = b53_switch_init(dev); 2218967dd82fSFlorian Fainelli if (ret) 2219967dd82fSFlorian Fainelli return ret; 2220967dd82fSFlorian Fainelli 2221967dd82fSFlorian Fainelli pr_info("found switch: %s, rev %i\n", dev->name, dev->core_rev); 2222967dd82fSFlorian Fainelli 222323c9ee49SVivien Didelot return dsa_register_switch(dev->ds); 2224967dd82fSFlorian Fainelli } 2225967dd82fSFlorian Fainelli EXPORT_SYMBOL(b53_switch_register); 2226967dd82fSFlorian Fainelli 2227967dd82fSFlorian Fainelli MODULE_AUTHOR("Jonas Gorski <jogo@openwrt.org>"); 2228967dd82fSFlorian Fainelli MODULE_DESCRIPTION("B53 switch library"); 2229967dd82fSFlorian Fainelli MODULE_LICENSE("Dual BSD/GPL"); 2230