xref: /openbmc/linux/drivers/net/dsa/b53/b53_common.c (revision 485ebd618e9e34769c4e046404ddf5f26487d807)
1967dd82fSFlorian Fainelli /*
2967dd82fSFlorian Fainelli  * B53 switch driver main logic
3967dd82fSFlorian Fainelli  *
4967dd82fSFlorian Fainelli  * Copyright (C) 2011-2013 Jonas Gorski <jogo@openwrt.org>
5967dd82fSFlorian Fainelli  * Copyright (C) 2016 Florian Fainelli <f.fainelli@gmail.com>
6967dd82fSFlorian Fainelli  *
7967dd82fSFlorian Fainelli  * Permission to use, copy, modify, and/or distribute this software for any
8967dd82fSFlorian Fainelli  * purpose with or without fee is hereby granted, provided that the above
9967dd82fSFlorian Fainelli  * copyright notice and this permission notice appear in all copies.
10967dd82fSFlorian Fainelli  *
11967dd82fSFlorian Fainelli  * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
12967dd82fSFlorian Fainelli  * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
13967dd82fSFlorian Fainelli  * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
14967dd82fSFlorian Fainelli  * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
15967dd82fSFlorian Fainelli  * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
16967dd82fSFlorian Fainelli  * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
17967dd82fSFlorian Fainelli  * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
18967dd82fSFlorian Fainelli  */
19967dd82fSFlorian Fainelli 
20967dd82fSFlorian Fainelli #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
21967dd82fSFlorian Fainelli 
22967dd82fSFlorian Fainelli #include <linux/delay.h>
23967dd82fSFlorian Fainelli #include <linux/export.h>
24967dd82fSFlorian Fainelli #include <linux/gpio.h>
25967dd82fSFlorian Fainelli #include <linux/kernel.h>
26967dd82fSFlorian Fainelli #include <linux/module.h>
27967dd82fSFlorian Fainelli #include <linux/platform_data/b53.h>
28967dd82fSFlorian Fainelli #include <linux/phy.h>
291da6df85SFlorian Fainelli #include <linux/etherdevice.h>
30ff39c2d6SFlorian Fainelli #include <linux/if_bridge.h>
31967dd82fSFlorian Fainelli #include <net/dsa.h>
321da6df85SFlorian Fainelli #include <net/switchdev.h>
33967dd82fSFlorian Fainelli 
34967dd82fSFlorian Fainelli #include "b53_regs.h"
35967dd82fSFlorian Fainelli #include "b53_priv.h"
36967dd82fSFlorian Fainelli 
37967dd82fSFlorian Fainelli struct b53_mib_desc {
38967dd82fSFlorian Fainelli 	u8 size;
39967dd82fSFlorian Fainelli 	u8 offset;
40967dd82fSFlorian Fainelli 	const char *name;
41967dd82fSFlorian Fainelli };
42967dd82fSFlorian Fainelli 
43967dd82fSFlorian Fainelli /* BCM5365 MIB counters */
44967dd82fSFlorian Fainelli static const struct b53_mib_desc b53_mibs_65[] = {
45967dd82fSFlorian Fainelli 	{ 8, 0x00, "TxOctets" },
46967dd82fSFlorian Fainelli 	{ 4, 0x08, "TxDropPkts" },
47967dd82fSFlorian Fainelli 	{ 4, 0x10, "TxBroadcastPkts" },
48967dd82fSFlorian Fainelli 	{ 4, 0x14, "TxMulticastPkts" },
49967dd82fSFlorian Fainelli 	{ 4, 0x18, "TxUnicastPkts" },
50967dd82fSFlorian Fainelli 	{ 4, 0x1c, "TxCollisions" },
51967dd82fSFlorian Fainelli 	{ 4, 0x20, "TxSingleCollision" },
52967dd82fSFlorian Fainelli 	{ 4, 0x24, "TxMultipleCollision" },
53967dd82fSFlorian Fainelli 	{ 4, 0x28, "TxDeferredTransmit" },
54967dd82fSFlorian Fainelli 	{ 4, 0x2c, "TxLateCollision" },
55967dd82fSFlorian Fainelli 	{ 4, 0x30, "TxExcessiveCollision" },
56967dd82fSFlorian Fainelli 	{ 4, 0x38, "TxPausePkts" },
57967dd82fSFlorian Fainelli 	{ 8, 0x44, "RxOctets" },
58967dd82fSFlorian Fainelli 	{ 4, 0x4c, "RxUndersizePkts" },
59967dd82fSFlorian Fainelli 	{ 4, 0x50, "RxPausePkts" },
60967dd82fSFlorian Fainelli 	{ 4, 0x54, "Pkts64Octets" },
61967dd82fSFlorian Fainelli 	{ 4, 0x58, "Pkts65to127Octets" },
62967dd82fSFlorian Fainelli 	{ 4, 0x5c, "Pkts128to255Octets" },
63967dd82fSFlorian Fainelli 	{ 4, 0x60, "Pkts256to511Octets" },
64967dd82fSFlorian Fainelli 	{ 4, 0x64, "Pkts512to1023Octets" },
65967dd82fSFlorian Fainelli 	{ 4, 0x68, "Pkts1024to1522Octets" },
66967dd82fSFlorian Fainelli 	{ 4, 0x6c, "RxOversizePkts" },
67967dd82fSFlorian Fainelli 	{ 4, 0x70, "RxJabbers" },
68967dd82fSFlorian Fainelli 	{ 4, 0x74, "RxAlignmentErrors" },
69967dd82fSFlorian Fainelli 	{ 4, 0x78, "RxFCSErrors" },
70967dd82fSFlorian Fainelli 	{ 8, 0x7c, "RxGoodOctets" },
71967dd82fSFlorian Fainelli 	{ 4, 0x84, "RxDropPkts" },
72967dd82fSFlorian Fainelli 	{ 4, 0x88, "RxUnicastPkts" },
73967dd82fSFlorian Fainelli 	{ 4, 0x8c, "RxMulticastPkts" },
74967dd82fSFlorian Fainelli 	{ 4, 0x90, "RxBroadcastPkts" },
75967dd82fSFlorian Fainelli 	{ 4, 0x94, "RxSAChanges" },
76967dd82fSFlorian Fainelli 	{ 4, 0x98, "RxFragments" },
77967dd82fSFlorian Fainelli };
78967dd82fSFlorian Fainelli 
79967dd82fSFlorian Fainelli #define B53_MIBS_65_SIZE	ARRAY_SIZE(b53_mibs_65)
80967dd82fSFlorian Fainelli 
81967dd82fSFlorian Fainelli /* BCM63xx MIB counters */
82967dd82fSFlorian Fainelli static const struct b53_mib_desc b53_mibs_63xx[] = {
83967dd82fSFlorian Fainelli 	{ 8, 0x00, "TxOctets" },
84967dd82fSFlorian Fainelli 	{ 4, 0x08, "TxDropPkts" },
85967dd82fSFlorian Fainelli 	{ 4, 0x0c, "TxQoSPkts" },
86967dd82fSFlorian Fainelli 	{ 4, 0x10, "TxBroadcastPkts" },
87967dd82fSFlorian Fainelli 	{ 4, 0x14, "TxMulticastPkts" },
88967dd82fSFlorian Fainelli 	{ 4, 0x18, "TxUnicastPkts" },
89967dd82fSFlorian Fainelli 	{ 4, 0x1c, "TxCollisions" },
90967dd82fSFlorian Fainelli 	{ 4, 0x20, "TxSingleCollision" },
91967dd82fSFlorian Fainelli 	{ 4, 0x24, "TxMultipleCollision" },
92967dd82fSFlorian Fainelli 	{ 4, 0x28, "TxDeferredTransmit" },
93967dd82fSFlorian Fainelli 	{ 4, 0x2c, "TxLateCollision" },
94967dd82fSFlorian Fainelli 	{ 4, 0x30, "TxExcessiveCollision" },
95967dd82fSFlorian Fainelli 	{ 4, 0x38, "TxPausePkts" },
96967dd82fSFlorian Fainelli 	{ 8, 0x3c, "TxQoSOctets" },
97967dd82fSFlorian Fainelli 	{ 8, 0x44, "RxOctets" },
98967dd82fSFlorian Fainelli 	{ 4, 0x4c, "RxUndersizePkts" },
99967dd82fSFlorian Fainelli 	{ 4, 0x50, "RxPausePkts" },
100967dd82fSFlorian Fainelli 	{ 4, 0x54, "Pkts64Octets" },
101967dd82fSFlorian Fainelli 	{ 4, 0x58, "Pkts65to127Octets" },
102967dd82fSFlorian Fainelli 	{ 4, 0x5c, "Pkts128to255Octets" },
103967dd82fSFlorian Fainelli 	{ 4, 0x60, "Pkts256to511Octets" },
104967dd82fSFlorian Fainelli 	{ 4, 0x64, "Pkts512to1023Octets" },
105967dd82fSFlorian Fainelli 	{ 4, 0x68, "Pkts1024to1522Octets" },
106967dd82fSFlorian Fainelli 	{ 4, 0x6c, "RxOversizePkts" },
107967dd82fSFlorian Fainelli 	{ 4, 0x70, "RxJabbers" },
108967dd82fSFlorian Fainelli 	{ 4, 0x74, "RxAlignmentErrors" },
109967dd82fSFlorian Fainelli 	{ 4, 0x78, "RxFCSErrors" },
110967dd82fSFlorian Fainelli 	{ 8, 0x7c, "RxGoodOctets" },
111967dd82fSFlorian Fainelli 	{ 4, 0x84, "RxDropPkts" },
112967dd82fSFlorian Fainelli 	{ 4, 0x88, "RxUnicastPkts" },
113967dd82fSFlorian Fainelli 	{ 4, 0x8c, "RxMulticastPkts" },
114967dd82fSFlorian Fainelli 	{ 4, 0x90, "RxBroadcastPkts" },
115967dd82fSFlorian Fainelli 	{ 4, 0x94, "RxSAChanges" },
116967dd82fSFlorian Fainelli 	{ 4, 0x98, "RxFragments" },
117967dd82fSFlorian Fainelli 	{ 4, 0xa0, "RxSymbolErrors" },
118967dd82fSFlorian Fainelli 	{ 4, 0xa4, "RxQoSPkts" },
119967dd82fSFlorian Fainelli 	{ 8, 0xa8, "RxQoSOctets" },
120967dd82fSFlorian Fainelli 	{ 4, 0xb0, "Pkts1523to2047Octets" },
121967dd82fSFlorian Fainelli 	{ 4, 0xb4, "Pkts2048to4095Octets" },
122967dd82fSFlorian Fainelli 	{ 4, 0xb8, "Pkts4096to8191Octets" },
123967dd82fSFlorian Fainelli 	{ 4, 0xbc, "Pkts8192to9728Octets" },
124967dd82fSFlorian Fainelli 	{ 4, 0xc0, "RxDiscarded" },
125967dd82fSFlorian Fainelli };
126967dd82fSFlorian Fainelli 
127967dd82fSFlorian Fainelli #define B53_MIBS_63XX_SIZE	ARRAY_SIZE(b53_mibs_63xx)
128967dd82fSFlorian Fainelli 
129967dd82fSFlorian Fainelli /* MIB counters */
130967dd82fSFlorian Fainelli static const struct b53_mib_desc b53_mibs[] = {
131967dd82fSFlorian Fainelli 	{ 8, 0x00, "TxOctets" },
132967dd82fSFlorian Fainelli 	{ 4, 0x08, "TxDropPkts" },
133967dd82fSFlorian Fainelli 	{ 4, 0x10, "TxBroadcastPkts" },
134967dd82fSFlorian Fainelli 	{ 4, 0x14, "TxMulticastPkts" },
135967dd82fSFlorian Fainelli 	{ 4, 0x18, "TxUnicastPkts" },
136967dd82fSFlorian Fainelli 	{ 4, 0x1c, "TxCollisions" },
137967dd82fSFlorian Fainelli 	{ 4, 0x20, "TxSingleCollision" },
138967dd82fSFlorian Fainelli 	{ 4, 0x24, "TxMultipleCollision" },
139967dd82fSFlorian Fainelli 	{ 4, 0x28, "TxDeferredTransmit" },
140967dd82fSFlorian Fainelli 	{ 4, 0x2c, "TxLateCollision" },
141967dd82fSFlorian Fainelli 	{ 4, 0x30, "TxExcessiveCollision" },
142967dd82fSFlorian Fainelli 	{ 4, 0x38, "TxPausePkts" },
143967dd82fSFlorian Fainelli 	{ 8, 0x50, "RxOctets" },
144967dd82fSFlorian Fainelli 	{ 4, 0x58, "RxUndersizePkts" },
145967dd82fSFlorian Fainelli 	{ 4, 0x5c, "RxPausePkts" },
146967dd82fSFlorian Fainelli 	{ 4, 0x60, "Pkts64Octets" },
147967dd82fSFlorian Fainelli 	{ 4, 0x64, "Pkts65to127Octets" },
148967dd82fSFlorian Fainelli 	{ 4, 0x68, "Pkts128to255Octets" },
149967dd82fSFlorian Fainelli 	{ 4, 0x6c, "Pkts256to511Octets" },
150967dd82fSFlorian Fainelli 	{ 4, 0x70, "Pkts512to1023Octets" },
151967dd82fSFlorian Fainelli 	{ 4, 0x74, "Pkts1024to1522Octets" },
152967dd82fSFlorian Fainelli 	{ 4, 0x78, "RxOversizePkts" },
153967dd82fSFlorian Fainelli 	{ 4, 0x7c, "RxJabbers" },
154967dd82fSFlorian Fainelli 	{ 4, 0x80, "RxAlignmentErrors" },
155967dd82fSFlorian Fainelli 	{ 4, 0x84, "RxFCSErrors" },
156967dd82fSFlorian Fainelli 	{ 8, 0x88, "RxGoodOctets" },
157967dd82fSFlorian Fainelli 	{ 4, 0x90, "RxDropPkts" },
158967dd82fSFlorian Fainelli 	{ 4, 0x94, "RxUnicastPkts" },
159967dd82fSFlorian Fainelli 	{ 4, 0x98, "RxMulticastPkts" },
160967dd82fSFlorian Fainelli 	{ 4, 0x9c, "RxBroadcastPkts" },
161967dd82fSFlorian Fainelli 	{ 4, 0xa0, "RxSAChanges" },
162967dd82fSFlorian Fainelli 	{ 4, 0xa4, "RxFragments" },
163967dd82fSFlorian Fainelli 	{ 4, 0xa8, "RxJumboPkts" },
164967dd82fSFlorian Fainelli 	{ 4, 0xac, "RxSymbolErrors" },
165967dd82fSFlorian Fainelli 	{ 4, 0xc0, "RxDiscarded" },
166967dd82fSFlorian Fainelli };
167967dd82fSFlorian Fainelli 
168967dd82fSFlorian Fainelli #define B53_MIBS_SIZE	ARRAY_SIZE(b53_mibs)
169967dd82fSFlorian Fainelli 
170967dd82fSFlorian Fainelli static int b53_do_vlan_op(struct b53_device *dev, u8 op)
171967dd82fSFlorian Fainelli {
172967dd82fSFlorian Fainelli 	unsigned int i;
173967dd82fSFlorian Fainelli 
174967dd82fSFlorian Fainelli 	b53_write8(dev, B53_ARLIO_PAGE, dev->vta_regs[0], VTA_START_CMD | op);
175967dd82fSFlorian Fainelli 
176967dd82fSFlorian Fainelli 	for (i = 0; i < 10; i++) {
177967dd82fSFlorian Fainelli 		u8 vta;
178967dd82fSFlorian Fainelli 
179967dd82fSFlorian Fainelli 		b53_read8(dev, B53_ARLIO_PAGE, dev->vta_regs[0], &vta);
180967dd82fSFlorian Fainelli 		if (!(vta & VTA_START_CMD))
181967dd82fSFlorian Fainelli 			return 0;
182967dd82fSFlorian Fainelli 
183967dd82fSFlorian Fainelli 		usleep_range(100, 200);
184967dd82fSFlorian Fainelli 	}
185967dd82fSFlorian Fainelli 
186967dd82fSFlorian Fainelli 	return -EIO;
187967dd82fSFlorian Fainelli }
188967dd82fSFlorian Fainelli 
189a2482d2cSFlorian Fainelli static void b53_set_vlan_entry(struct b53_device *dev, u16 vid,
190a2482d2cSFlorian Fainelli 			       struct b53_vlan *vlan)
191967dd82fSFlorian Fainelli {
192967dd82fSFlorian Fainelli 	if (is5325(dev)) {
193967dd82fSFlorian Fainelli 		u32 entry = 0;
194967dd82fSFlorian Fainelli 
195a2482d2cSFlorian Fainelli 		if (vlan->members) {
196a2482d2cSFlorian Fainelli 			entry = ((vlan->untag & VA_UNTAG_MASK_25) <<
197a2482d2cSFlorian Fainelli 				 VA_UNTAG_S_25) | vlan->members;
198967dd82fSFlorian Fainelli 			if (dev->core_rev >= 3)
199967dd82fSFlorian Fainelli 				entry |= VA_VALID_25_R4 | vid << VA_VID_HIGH_S;
200967dd82fSFlorian Fainelli 			else
201967dd82fSFlorian Fainelli 				entry |= VA_VALID_25;
202967dd82fSFlorian Fainelli 		}
203967dd82fSFlorian Fainelli 
204967dd82fSFlorian Fainelli 		b53_write32(dev, B53_VLAN_PAGE, B53_VLAN_WRITE_25, entry);
205967dd82fSFlorian Fainelli 		b53_write16(dev, B53_VLAN_PAGE, B53_VLAN_TABLE_ACCESS_25, vid |
206967dd82fSFlorian Fainelli 			    VTA_RW_STATE_WR | VTA_RW_OP_EN);
207967dd82fSFlorian Fainelli 	} else if (is5365(dev)) {
208967dd82fSFlorian Fainelli 		u16 entry = 0;
209967dd82fSFlorian Fainelli 
210a2482d2cSFlorian Fainelli 		if (vlan->members)
211a2482d2cSFlorian Fainelli 			entry = ((vlan->untag & VA_UNTAG_MASK_65) <<
212a2482d2cSFlorian Fainelli 				 VA_UNTAG_S_65) | vlan->members | VA_VALID_65;
213967dd82fSFlorian Fainelli 
214967dd82fSFlorian Fainelli 		b53_write16(dev, B53_VLAN_PAGE, B53_VLAN_WRITE_65, entry);
215967dd82fSFlorian Fainelli 		b53_write16(dev, B53_VLAN_PAGE, B53_VLAN_TABLE_ACCESS_65, vid |
216967dd82fSFlorian Fainelli 			    VTA_RW_STATE_WR | VTA_RW_OP_EN);
217967dd82fSFlorian Fainelli 	} else {
218967dd82fSFlorian Fainelli 		b53_write16(dev, B53_ARLIO_PAGE, dev->vta_regs[1], vid);
219967dd82fSFlorian Fainelli 		b53_write32(dev, B53_ARLIO_PAGE, dev->vta_regs[2],
220a2482d2cSFlorian Fainelli 			    (vlan->untag << VTE_UNTAG_S) | vlan->members);
221967dd82fSFlorian Fainelli 
222967dd82fSFlorian Fainelli 		b53_do_vlan_op(dev, VTA_CMD_WRITE);
223967dd82fSFlorian Fainelli 	}
224a2482d2cSFlorian Fainelli 
225a2482d2cSFlorian Fainelli 	dev_dbg(dev->ds->dev, "VID: %d, members: 0x%04x, untag: 0x%04x\n",
226a2482d2cSFlorian Fainelli 		vid, vlan->members, vlan->untag);
227967dd82fSFlorian Fainelli }
228967dd82fSFlorian Fainelli 
229a2482d2cSFlorian Fainelli static void b53_get_vlan_entry(struct b53_device *dev, u16 vid,
230a2482d2cSFlorian Fainelli 			       struct b53_vlan *vlan)
231a2482d2cSFlorian Fainelli {
232a2482d2cSFlorian Fainelli 	if (is5325(dev)) {
233a2482d2cSFlorian Fainelli 		u32 entry = 0;
234a2482d2cSFlorian Fainelli 
235a2482d2cSFlorian Fainelli 		b53_write16(dev, B53_VLAN_PAGE, B53_VLAN_TABLE_ACCESS_25, vid |
236a2482d2cSFlorian Fainelli 			    VTA_RW_STATE_RD | VTA_RW_OP_EN);
237a2482d2cSFlorian Fainelli 		b53_read32(dev, B53_VLAN_PAGE, B53_VLAN_WRITE_25, &entry);
238a2482d2cSFlorian Fainelli 
239a2482d2cSFlorian Fainelli 		if (dev->core_rev >= 3)
240a2482d2cSFlorian Fainelli 			vlan->valid = !!(entry & VA_VALID_25_R4);
241a2482d2cSFlorian Fainelli 		else
242a2482d2cSFlorian Fainelli 			vlan->valid = !!(entry & VA_VALID_25);
243a2482d2cSFlorian Fainelli 		vlan->members = entry & VA_MEMBER_MASK;
244a2482d2cSFlorian Fainelli 		vlan->untag = (entry >> VA_UNTAG_S_25) & VA_UNTAG_MASK_25;
245a2482d2cSFlorian Fainelli 
246a2482d2cSFlorian Fainelli 	} else if (is5365(dev)) {
247a2482d2cSFlorian Fainelli 		u16 entry = 0;
248a2482d2cSFlorian Fainelli 
249a2482d2cSFlorian Fainelli 		b53_write16(dev, B53_VLAN_PAGE, B53_VLAN_TABLE_ACCESS_65, vid |
250a2482d2cSFlorian Fainelli 			    VTA_RW_STATE_WR | VTA_RW_OP_EN);
251a2482d2cSFlorian Fainelli 		b53_read16(dev, B53_VLAN_PAGE, B53_VLAN_WRITE_65, &entry);
252a2482d2cSFlorian Fainelli 
253a2482d2cSFlorian Fainelli 		vlan->valid = !!(entry & VA_VALID_65);
254a2482d2cSFlorian Fainelli 		vlan->members = entry & VA_MEMBER_MASK;
255a2482d2cSFlorian Fainelli 		vlan->untag = (entry >> VA_UNTAG_S_65) & VA_UNTAG_MASK_65;
256a2482d2cSFlorian Fainelli 	} else {
257a2482d2cSFlorian Fainelli 		u32 entry = 0;
258a2482d2cSFlorian Fainelli 
259a2482d2cSFlorian Fainelli 		b53_write16(dev, B53_ARLIO_PAGE, dev->vta_regs[1], vid);
260a2482d2cSFlorian Fainelli 		b53_do_vlan_op(dev, VTA_CMD_READ);
261a2482d2cSFlorian Fainelli 		b53_read32(dev, B53_ARLIO_PAGE, dev->vta_regs[2], &entry);
262a2482d2cSFlorian Fainelli 		vlan->members = entry & VTE_MEMBERS;
263a2482d2cSFlorian Fainelli 		vlan->untag = (entry >> VTE_UNTAG_S) & VTE_MEMBERS;
264a2482d2cSFlorian Fainelli 		vlan->valid = true;
265a2482d2cSFlorian Fainelli 	}
266a2482d2cSFlorian Fainelli }
267a2482d2cSFlorian Fainelli 
268a2482d2cSFlorian Fainelli static void b53_set_forwarding(struct b53_device *dev, int enable)
269967dd82fSFlorian Fainelli {
270967dd82fSFlorian Fainelli 	u8 mgmt;
271967dd82fSFlorian Fainelli 
272967dd82fSFlorian Fainelli 	b53_read8(dev, B53_CTRL_PAGE, B53_SWITCH_MODE, &mgmt);
273967dd82fSFlorian Fainelli 
274967dd82fSFlorian Fainelli 	if (enable)
275967dd82fSFlorian Fainelli 		mgmt |= SM_SW_FWD_EN;
276967dd82fSFlorian Fainelli 	else
277967dd82fSFlorian Fainelli 		mgmt &= ~SM_SW_FWD_EN;
278967dd82fSFlorian Fainelli 
279967dd82fSFlorian Fainelli 	b53_write8(dev, B53_CTRL_PAGE, B53_SWITCH_MODE, mgmt);
280967dd82fSFlorian Fainelli }
281967dd82fSFlorian Fainelli 
282a2482d2cSFlorian Fainelli static void b53_enable_vlan(struct b53_device *dev, bool enable)
283967dd82fSFlorian Fainelli {
284967dd82fSFlorian Fainelli 	u8 mgmt, vc0, vc1, vc4 = 0, vc5;
285967dd82fSFlorian Fainelli 
286967dd82fSFlorian Fainelli 	b53_read8(dev, B53_CTRL_PAGE, B53_SWITCH_MODE, &mgmt);
287967dd82fSFlorian Fainelli 	b53_read8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL0, &vc0);
288967dd82fSFlorian Fainelli 	b53_read8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL1, &vc1);
289967dd82fSFlorian Fainelli 
290967dd82fSFlorian Fainelli 	if (is5325(dev) || is5365(dev)) {
291967dd82fSFlorian Fainelli 		b53_read8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL4_25, &vc4);
292967dd82fSFlorian Fainelli 		b53_read8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL5_25, &vc5);
293967dd82fSFlorian Fainelli 	} else if (is63xx(dev)) {
294967dd82fSFlorian Fainelli 		b53_read8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL4_63XX, &vc4);
295967dd82fSFlorian Fainelli 		b53_read8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL5_63XX, &vc5);
296967dd82fSFlorian Fainelli 	} else {
297967dd82fSFlorian Fainelli 		b53_read8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL4, &vc4);
298967dd82fSFlorian Fainelli 		b53_read8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL5, &vc5);
299967dd82fSFlorian Fainelli 	}
300967dd82fSFlorian Fainelli 
301967dd82fSFlorian Fainelli 	mgmt &= ~SM_SW_FWD_MODE;
302967dd82fSFlorian Fainelli 
303967dd82fSFlorian Fainelli 	if (enable) {
304967dd82fSFlorian Fainelli 		vc0 |= VC0_VLAN_EN | VC0_VID_CHK_EN | VC0_VID_HASH_VID;
305967dd82fSFlorian Fainelli 		vc1 |= VC1_RX_MCST_UNTAG_EN | VC1_RX_MCST_FWD_EN;
306967dd82fSFlorian Fainelli 		vc4 &= ~VC4_ING_VID_CHECK_MASK;
307967dd82fSFlorian Fainelli 		vc4 |= VC4_ING_VID_VIO_DROP << VC4_ING_VID_CHECK_S;
308967dd82fSFlorian Fainelli 		vc5 |= VC5_DROP_VTABLE_MISS;
309967dd82fSFlorian Fainelli 
310967dd82fSFlorian Fainelli 		if (is5325(dev))
311967dd82fSFlorian Fainelli 			vc0 &= ~VC0_RESERVED_1;
312967dd82fSFlorian Fainelli 
313967dd82fSFlorian Fainelli 		if (is5325(dev) || is5365(dev))
314967dd82fSFlorian Fainelli 			vc1 |= VC1_RX_MCST_TAG_EN;
315967dd82fSFlorian Fainelli 
316967dd82fSFlorian Fainelli 	} else {
317967dd82fSFlorian Fainelli 		vc0 &= ~(VC0_VLAN_EN | VC0_VID_CHK_EN | VC0_VID_HASH_VID);
318967dd82fSFlorian Fainelli 		vc1 &= ~(VC1_RX_MCST_UNTAG_EN | VC1_RX_MCST_FWD_EN);
319967dd82fSFlorian Fainelli 		vc4 &= ~VC4_ING_VID_CHECK_MASK;
320967dd82fSFlorian Fainelli 		vc5 &= ~VC5_DROP_VTABLE_MISS;
321967dd82fSFlorian Fainelli 
322967dd82fSFlorian Fainelli 		if (is5325(dev) || is5365(dev))
323967dd82fSFlorian Fainelli 			vc4 |= VC4_ING_VID_VIO_FWD << VC4_ING_VID_CHECK_S;
324967dd82fSFlorian Fainelli 		else
325967dd82fSFlorian Fainelli 			vc4 |= VC4_ING_VID_VIO_TO_IMP << VC4_ING_VID_CHECK_S;
326967dd82fSFlorian Fainelli 
327967dd82fSFlorian Fainelli 		if (is5325(dev) || is5365(dev))
328967dd82fSFlorian Fainelli 			vc1 &= ~VC1_RX_MCST_TAG_EN;
329a2482d2cSFlorian Fainelli 	}
330967dd82fSFlorian Fainelli 
331967dd82fSFlorian Fainelli 	if (!is5325(dev) && !is5365(dev))
332967dd82fSFlorian Fainelli 		vc5 &= ~VC5_VID_FFF_EN;
333967dd82fSFlorian Fainelli 
334967dd82fSFlorian Fainelli 	b53_write8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL0, vc0);
335967dd82fSFlorian Fainelli 	b53_write8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL1, vc1);
336967dd82fSFlorian Fainelli 
337967dd82fSFlorian Fainelli 	if (is5325(dev) || is5365(dev)) {
338967dd82fSFlorian Fainelli 		/* enable the high 8 bit vid check on 5325 */
339967dd82fSFlorian Fainelli 		if (is5325(dev) && enable)
340967dd82fSFlorian Fainelli 			b53_write8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL3,
341967dd82fSFlorian Fainelli 				   VC3_HIGH_8BIT_EN);
342967dd82fSFlorian Fainelli 		else
343967dd82fSFlorian Fainelli 			b53_write8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL3, 0);
344967dd82fSFlorian Fainelli 
345967dd82fSFlorian Fainelli 		b53_write8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL4_25, vc4);
346967dd82fSFlorian Fainelli 		b53_write8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL5_25, vc5);
347967dd82fSFlorian Fainelli 	} else if (is63xx(dev)) {
348967dd82fSFlorian Fainelli 		b53_write16(dev, B53_VLAN_PAGE, B53_VLAN_CTRL3_63XX, 0);
349967dd82fSFlorian Fainelli 		b53_write8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL4_63XX, vc4);
350967dd82fSFlorian Fainelli 		b53_write8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL5_63XX, vc5);
351967dd82fSFlorian Fainelli 	} else {
352967dd82fSFlorian Fainelli 		b53_write16(dev, B53_VLAN_PAGE, B53_VLAN_CTRL3, 0);
353967dd82fSFlorian Fainelli 		b53_write8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL4, vc4);
354967dd82fSFlorian Fainelli 		b53_write8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL5, vc5);
355967dd82fSFlorian Fainelli 	}
356967dd82fSFlorian Fainelli 
357967dd82fSFlorian Fainelli 	b53_write8(dev, B53_CTRL_PAGE, B53_SWITCH_MODE, mgmt);
358967dd82fSFlorian Fainelli }
359967dd82fSFlorian Fainelli 
360967dd82fSFlorian Fainelli static int b53_set_jumbo(struct b53_device *dev, bool enable, bool allow_10_100)
361967dd82fSFlorian Fainelli {
362967dd82fSFlorian Fainelli 	u32 port_mask = 0;
363967dd82fSFlorian Fainelli 	u16 max_size = JMS_MIN_SIZE;
364967dd82fSFlorian Fainelli 
365967dd82fSFlorian Fainelli 	if (is5325(dev) || is5365(dev))
366967dd82fSFlorian Fainelli 		return -EINVAL;
367967dd82fSFlorian Fainelli 
368967dd82fSFlorian Fainelli 	if (enable) {
369967dd82fSFlorian Fainelli 		port_mask = dev->enabled_ports;
370967dd82fSFlorian Fainelli 		max_size = JMS_MAX_SIZE;
371967dd82fSFlorian Fainelli 		if (allow_10_100)
372967dd82fSFlorian Fainelli 			port_mask |= JPM_10_100_JUMBO_EN;
373967dd82fSFlorian Fainelli 	}
374967dd82fSFlorian Fainelli 
375967dd82fSFlorian Fainelli 	b53_write32(dev, B53_JUMBO_PAGE, dev->jumbo_pm_reg, port_mask);
376967dd82fSFlorian Fainelli 	return b53_write16(dev, B53_JUMBO_PAGE, dev->jumbo_size_reg, max_size);
377967dd82fSFlorian Fainelli }
378967dd82fSFlorian Fainelli 
379ff39c2d6SFlorian Fainelli static int b53_flush_arl(struct b53_device *dev, u8 mask)
380967dd82fSFlorian Fainelli {
381967dd82fSFlorian Fainelli 	unsigned int i;
382967dd82fSFlorian Fainelli 
383967dd82fSFlorian Fainelli 	b53_write8(dev, B53_CTRL_PAGE, B53_FAST_AGE_CTRL,
384ff39c2d6SFlorian Fainelli 		   FAST_AGE_DONE | FAST_AGE_DYNAMIC | mask);
385967dd82fSFlorian Fainelli 
386967dd82fSFlorian Fainelli 	for (i = 0; i < 10; i++) {
387967dd82fSFlorian Fainelli 		u8 fast_age_ctrl;
388967dd82fSFlorian Fainelli 
389967dd82fSFlorian Fainelli 		b53_read8(dev, B53_CTRL_PAGE, B53_FAST_AGE_CTRL,
390967dd82fSFlorian Fainelli 			  &fast_age_ctrl);
391967dd82fSFlorian Fainelli 
392967dd82fSFlorian Fainelli 		if (!(fast_age_ctrl & FAST_AGE_DONE))
393967dd82fSFlorian Fainelli 			goto out;
394967dd82fSFlorian Fainelli 
395967dd82fSFlorian Fainelli 		msleep(1);
396967dd82fSFlorian Fainelli 	}
397967dd82fSFlorian Fainelli 
398967dd82fSFlorian Fainelli 	return -ETIMEDOUT;
399967dd82fSFlorian Fainelli out:
400967dd82fSFlorian Fainelli 	/* Only age dynamic entries (default behavior) */
401967dd82fSFlorian Fainelli 	b53_write8(dev, B53_CTRL_PAGE, B53_FAST_AGE_CTRL, FAST_AGE_DYNAMIC);
402967dd82fSFlorian Fainelli 	return 0;
403967dd82fSFlorian Fainelli }
404967dd82fSFlorian Fainelli 
405ff39c2d6SFlorian Fainelli static int b53_fast_age_port(struct b53_device *dev, int port)
406ff39c2d6SFlorian Fainelli {
407ff39c2d6SFlorian Fainelli 	b53_write8(dev, B53_CTRL_PAGE, B53_FAST_AGE_PORT_CTRL, port);
408ff39c2d6SFlorian Fainelli 
409ff39c2d6SFlorian Fainelli 	return b53_flush_arl(dev, FAST_AGE_PORT);
410ff39c2d6SFlorian Fainelli }
411ff39c2d6SFlorian Fainelli 
412a2482d2cSFlorian Fainelli static int b53_fast_age_vlan(struct b53_device *dev, u16 vid)
413a2482d2cSFlorian Fainelli {
414a2482d2cSFlorian Fainelli 	b53_write16(dev, B53_CTRL_PAGE, B53_FAST_AGE_VID_CTRL, vid);
415a2482d2cSFlorian Fainelli 
416a2482d2cSFlorian Fainelli 	return b53_flush_arl(dev, FAST_AGE_VLAN);
417a2482d2cSFlorian Fainelli }
418a2482d2cSFlorian Fainelli 
419ff39c2d6SFlorian Fainelli static void b53_imp_vlan_setup(struct dsa_switch *ds, int cpu_port)
420ff39c2d6SFlorian Fainelli {
421ff39c2d6SFlorian Fainelli 	struct b53_device *dev = ds_to_priv(ds);
422ff39c2d6SFlorian Fainelli 	unsigned int i;
423ff39c2d6SFlorian Fainelli 	u16 pvlan;
424ff39c2d6SFlorian Fainelli 
425ff39c2d6SFlorian Fainelli 	/* Enable the IMP port to be in the same VLAN as the other ports
426ff39c2d6SFlorian Fainelli 	 * on a per-port basis such that we only have Port i and IMP in
427ff39c2d6SFlorian Fainelli 	 * the same VLAN.
428ff39c2d6SFlorian Fainelli 	 */
429ff39c2d6SFlorian Fainelli 	b53_for_each_port(dev, i) {
430ff39c2d6SFlorian Fainelli 		b53_read16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(i), &pvlan);
431ff39c2d6SFlorian Fainelli 		pvlan |= BIT(cpu_port);
432ff39c2d6SFlorian Fainelli 		b53_write16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(i), pvlan);
433ff39c2d6SFlorian Fainelli 	}
434ff39c2d6SFlorian Fainelli }
435ff39c2d6SFlorian Fainelli 
436967dd82fSFlorian Fainelli static int b53_enable_port(struct dsa_switch *ds, int port,
437967dd82fSFlorian Fainelli 			   struct phy_device *phy)
438967dd82fSFlorian Fainelli {
439967dd82fSFlorian Fainelli 	struct b53_device *dev = ds_to_priv(ds);
440ff39c2d6SFlorian Fainelli 	unsigned int cpu_port = dev->cpu_port;
441ff39c2d6SFlorian Fainelli 	u16 pvlan;
442967dd82fSFlorian Fainelli 
443967dd82fSFlorian Fainelli 	/* Clear the Rx and Tx disable bits and set to no spanning tree */
444967dd82fSFlorian Fainelli 	b53_write8(dev, B53_CTRL_PAGE, B53_PORT_CTRL(port), 0);
445967dd82fSFlorian Fainelli 
446ff39c2d6SFlorian Fainelli 	/* Set this port, and only this one to be in the default VLAN,
447ff39c2d6SFlorian Fainelli 	 * if member of a bridge, restore its membership prior to
448ff39c2d6SFlorian Fainelli 	 * bringing down this port.
449ff39c2d6SFlorian Fainelli 	 */
450ff39c2d6SFlorian Fainelli 	b53_read16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(port), &pvlan);
451ff39c2d6SFlorian Fainelli 	pvlan &= ~0x1ff;
452ff39c2d6SFlorian Fainelli 	pvlan |= BIT(port);
453ff39c2d6SFlorian Fainelli 	pvlan |= dev->ports[port].vlan_ctl_mask;
454ff39c2d6SFlorian Fainelli 	b53_write16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(port), pvlan);
455ff39c2d6SFlorian Fainelli 
456ff39c2d6SFlorian Fainelli 	b53_imp_vlan_setup(ds, cpu_port);
457ff39c2d6SFlorian Fainelli 
458967dd82fSFlorian Fainelli 	return 0;
459967dd82fSFlorian Fainelli }
460967dd82fSFlorian Fainelli 
461967dd82fSFlorian Fainelli static void b53_disable_port(struct dsa_switch *ds, int port,
462967dd82fSFlorian Fainelli 			     struct phy_device *phy)
463967dd82fSFlorian Fainelli {
464967dd82fSFlorian Fainelli 	struct b53_device *dev = ds_to_priv(ds);
465967dd82fSFlorian Fainelli 	u8 reg;
466967dd82fSFlorian Fainelli 
467967dd82fSFlorian Fainelli 	/* Disable Tx/Rx for the port */
468967dd82fSFlorian Fainelli 	b53_read8(dev, B53_CTRL_PAGE, B53_PORT_CTRL(port), &reg);
469967dd82fSFlorian Fainelli 	reg |= PORT_CTRL_RX_DISABLE | PORT_CTRL_TX_DISABLE;
470967dd82fSFlorian Fainelli 	b53_write8(dev, B53_CTRL_PAGE, B53_PORT_CTRL(port), reg);
471967dd82fSFlorian Fainelli }
472967dd82fSFlorian Fainelli 
473967dd82fSFlorian Fainelli static void b53_enable_cpu_port(struct b53_device *dev)
474967dd82fSFlorian Fainelli {
475967dd82fSFlorian Fainelli 	unsigned int cpu_port = dev->cpu_port;
476967dd82fSFlorian Fainelli 	u8 port_ctrl;
477967dd82fSFlorian Fainelli 
478967dd82fSFlorian Fainelli 	/* BCM5325 CPU port is at 8 */
479967dd82fSFlorian Fainelli 	if ((is5325(dev) || is5365(dev)) && cpu_port == B53_CPU_PORT_25)
480967dd82fSFlorian Fainelli 		cpu_port = B53_CPU_PORT;
481967dd82fSFlorian Fainelli 
482967dd82fSFlorian Fainelli 	port_ctrl = PORT_CTRL_RX_BCST_EN |
483967dd82fSFlorian Fainelli 		    PORT_CTRL_RX_MCST_EN |
484967dd82fSFlorian Fainelli 		    PORT_CTRL_RX_UCST_EN;
485967dd82fSFlorian Fainelli 	b53_write8(dev, B53_CTRL_PAGE, B53_PORT_CTRL(cpu_port), port_ctrl);
486967dd82fSFlorian Fainelli }
487967dd82fSFlorian Fainelli 
488967dd82fSFlorian Fainelli static void b53_enable_mib(struct b53_device *dev)
489967dd82fSFlorian Fainelli {
490967dd82fSFlorian Fainelli 	u8 gc;
491967dd82fSFlorian Fainelli 
492967dd82fSFlorian Fainelli 	b53_read8(dev, B53_MGMT_PAGE, B53_GLOBAL_CONFIG, &gc);
493967dd82fSFlorian Fainelli 	gc &= ~(GC_RESET_MIB | GC_MIB_AC_EN);
494967dd82fSFlorian Fainelli 	b53_write8(dev, B53_MGMT_PAGE, B53_GLOBAL_CONFIG, gc);
495967dd82fSFlorian Fainelli }
496967dd82fSFlorian Fainelli 
497967dd82fSFlorian Fainelli static int b53_configure_vlan(struct b53_device *dev)
498967dd82fSFlorian Fainelli {
499a2482d2cSFlorian Fainelli 	struct b53_vlan vl = { 0 };
500967dd82fSFlorian Fainelli 	int i;
501967dd82fSFlorian Fainelli 
502967dd82fSFlorian Fainelli 	/* clear all vlan entries */
503967dd82fSFlorian Fainelli 	if (is5325(dev) || is5365(dev)) {
504967dd82fSFlorian Fainelli 		for (i = 1; i < dev->num_vlans; i++)
505a2482d2cSFlorian Fainelli 			b53_set_vlan_entry(dev, i, &vl);
506967dd82fSFlorian Fainelli 	} else {
507967dd82fSFlorian Fainelli 		b53_do_vlan_op(dev, VTA_CMD_CLEAR);
508967dd82fSFlorian Fainelli 	}
509967dd82fSFlorian Fainelli 
510967dd82fSFlorian Fainelli 	b53_enable_vlan(dev, false);
511967dd82fSFlorian Fainelli 
512967dd82fSFlorian Fainelli 	b53_for_each_port(dev, i)
513967dd82fSFlorian Fainelli 		b53_write16(dev, B53_VLAN_PAGE,
514967dd82fSFlorian Fainelli 			    B53_VLAN_PORT_DEF_TAG(i), 1);
515967dd82fSFlorian Fainelli 
516967dd82fSFlorian Fainelli 	if (!is5325(dev) && !is5365(dev))
517967dd82fSFlorian Fainelli 		b53_set_jumbo(dev, dev->enable_jumbo, false);
518967dd82fSFlorian Fainelli 
519967dd82fSFlorian Fainelli 	return 0;
520967dd82fSFlorian Fainelli }
521967dd82fSFlorian Fainelli 
522967dd82fSFlorian Fainelli static void b53_switch_reset_gpio(struct b53_device *dev)
523967dd82fSFlorian Fainelli {
524967dd82fSFlorian Fainelli 	int gpio = dev->reset_gpio;
525967dd82fSFlorian Fainelli 
526967dd82fSFlorian Fainelli 	if (gpio < 0)
527967dd82fSFlorian Fainelli 		return;
528967dd82fSFlorian Fainelli 
529967dd82fSFlorian Fainelli 	/* Reset sequence: RESET low(50ms)->high(20ms)
530967dd82fSFlorian Fainelli 	 */
531967dd82fSFlorian Fainelli 	gpio_set_value(gpio, 0);
532967dd82fSFlorian Fainelli 	mdelay(50);
533967dd82fSFlorian Fainelli 
534967dd82fSFlorian Fainelli 	gpio_set_value(gpio, 1);
535967dd82fSFlorian Fainelli 	mdelay(20);
536967dd82fSFlorian Fainelli 
537967dd82fSFlorian Fainelli 	dev->current_page = 0xff;
538967dd82fSFlorian Fainelli }
539967dd82fSFlorian Fainelli 
540967dd82fSFlorian Fainelli static int b53_switch_reset(struct b53_device *dev)
541967dd82fSFlorian Fainelli {
542967dd82fSFlorian Fainelli 	u8 mgmt;
543967dd82fSFlorian Fainelli 
544967dd82fSFlorian Fainelli 	b53_switch_reset_gpio(dev);
545967dd82fSFlorian Fainelli 
546967dd82fSFlorian Fainelli 	if (is539x(dev)) {
547967dd82fSFlorian Fainelli 		b53_write8(dev, B53_CTRL_PAGE, B53_SOFTRESET, 0x83);
548967dd82fSFlorian Fainelli 		b53_write8(dev, B53_CTRL_PAGE, B53_SOFTRESET, 0x00);
549967dd82fSFlorian Fainelli 	}
550967dd82fSFlorian Fainelli 
551967dd82fSFlorian Fainelli 	b53_read8(dev, B53_CTRL_PAGE, B53_SWITCH_MODE, &mgmt);
552967dd82fSFlorian Fainelli 
553967dd82fSFlorian Fainelli 	if (!(mgmt & SM_SW_FWD_EN)) {
554967dd82fSFlorian Fainelli 		mgmt &= ~SM_SW_FWD_MODE;
555967dd82fSFlorian Fainelli 		mgmt |= SM_SW_FWD_EN;
556967dd82fSFlorian Fainelli 
557967dd82fSFlorian Fainelli 		b53_write8(dev, B53_CTRL_PAGE, B53_SWITCH_MODE, mgmt);
558967dd82fSFlorian Fainelli 		b53_read8(dev, B53_CTRL_PAGE, B53_SWITCH_MODE, &mgmt);
559967dd82fSFlorian Fainelli 
560967dd82fSFlorian Fainelli 		if (!(mgmt & SM_SW_FWD_EN)) {
561967dd82fSFlorian Fainelli 			dev_err(dev->dev, "Failed to enable switch!\n");
562967dd82fSFlorian Fainelli 			return -EINVAL;
563967dd82fSFlorian Fainelli 		}
564967dd82fSFlorian Fainelli 	}
565967dd82fSFlorian Fainelli 
566967dd82fSFlorian Fainelli 	b53_enable_mib(dev);
567967dd82fSFlorian Fainelli 
568ff39c2d6SFlorian Fainelli 	return b53_flush_arl(dev, FAST_AGE_STATIC);
569967dd82fSFlorian Fainelli }
570967dd82fSFlorian Fainelli 
571967dd82fSFlorian Fainelli static int b53_phy_read16(struct dsa_switch *ds, int addr, int reg)
572967dd82fSFlorian Fainelli {
573967dd82fSFlorian Fainelli 	struct b53_device *priv = ds_to_priv(ds);
574967dd82fSFlorian Fainelli 	u16 value = 0;
575967dd82fSFlorian Fainelli 	int ret;
576967dd82fSFlorian Fainelli 
577967dd82fSFlorian Fainelli 	if (priv->ops->phy_read16)
578967dd82fSFlorian Fainelli 		ret = priv->ops->phy_read16(priv, addr, reg, &value);
579967dd82fSFlorian Fainelli 	else
580967dd82fSFlorian Fainelli 		ret = b53_read16(priv, B53_PORT_MII_PAGE(addr),
581967dd82fSFlorian Fainelli 				 reg * 2, &value);
582967dd82fSFlorian Fainelli 
583967dd82fSFlorian Fainelli 	return ret ? ret : value;
584967dd82fSFlorian Fainelli }
585967dd82fSFlorian Fainelli 
586967dd82fSFlorian Fainelli static int b53_phy_write16(struct dsa_switch *ds, int addr, int reg, u16 val)
587967dd82fSFlorian Fainelli {
588967dd82fSFlorian Fainelli 	struct b53_device *priv = ds_to_priv(ds);
589967dd82fSFlorian Fainelli 
590967dd82fSFlorian Fainelli 	if (priv->ops->phy_write16)
591967dd82fSFlorian Fainelli 		return priv->ops->phy_write16(priv, addr, reg, val);
592967dd82fSFlorian Fainelli 
593967dd82fSFlorian Fainelli 	return b53_write16(priv, B53_PORT_MII_PAGE(addr), reg * 2, val);
594967dd82fSFlorian Fainelli }
595967dd82fSFlorian Fainelli 
596967dd82fSFlorian Fainelli static int b53_reset_switch(struct b53_device *priv)
597967dd82fSFlorian Fainelli {
598967dd82fSFlorian Fainelli 	/* reset vlans */
599967dd82fSFlorian Fainelli 	priv->enable_jumbo = false;
600967dd82fSFlorian Fainelli 
601a2482d2cSFlorian Fainelli 	memset(priv->vlans, 0, sizeof(*priv->vlans) * priv->num_vlans);
602967dd82fSFlorian Fainelli 	memset(priv->ports, 0, sizeof(*priv->ports) * priv->num_ports);
603967dd82fSFlorian Fainelli 
604967dd82fSFlorian Fainelli 	return b53_switch_reset(priv);
605967dd82fSFlorian Fainelli }
606967dd82fSFlorian Fainelli 
607967dd82fSFlorian Fainelli static int b53_apply_config(struct b53_device *priv)
608967dd82fSFlorian Fainelli {
609967dd82fSFlorian Fainelli 	/* disable switching */
610967dd82fSFlorian Fainelli 	b53_set_forwarding(priv, 0);
611967dd82fSFlorian Fainelli 
612967dd82fSFlorian Fainelli 	b53_configure_vlan(priv);
613967dd82fSFlorian Fainelli 
614967dd82fSFlorian Fainelli 	/* enable switching */
615967dd82fSFlorian Fainelli 	b53_set_forwarding(priv, 1);
616967dd82fSFlorian Fainelli 
617967dd82fSFlorian Fainelli 	return 0;
618967dd82fSFlorian Fainelli }
619967dd82fSFlorian Fainelli 
620967dd82fSFlorian Fainelli static void b53_reset_mib(struct b53_device *priv)
621967dd82fSFlorian Fainelli {
622967dd82fSFlorian Fainelli 	u8 gc;
623967dd82fSFlorian Fainelli 
624967dd82fSFlorian Fainelli 	b53_read8(priv, B53_MGMT_PAGE, B53_GLOBAL_CONFIG, &gc);
625967dd82fSFlorian Fainelli 
626967dd82fSFlorian Fainelli 	b53_write8(priv, B53_MGMT_PAGE, B53_GLOBAL_CONFIG, gc | GC_RESET_MIB);
627967dd82fSFlorian Fainelli 	msleep(1);
628967dd82fSFlorian Fainelli 	b53_write8(priv, B53_MGMT_PAGE, B53_GLOBAL_CONFIG, gc & ~GC_RESET_MIB);
629967dd82fSFlorian Fainelli 	msleep(1);
630967dd82fSFlorian Fainelli }
631967dd82fSFlorian Fainelli 
632967dd82fSFlorian Fainelli static const struct b53_mib_desc *b53_get_mib(struct b53_device *dev)
633967dd82fSFlorian Fainelli {
634967dd82fSFlorian Fainelli 	if (is5365(dev))
635967dd82fSFlorian Fainelli 		return b53_mibs_65;
636967dd82fSFlorian Fainelli 	else if (is63xx(dev))
637967dd82fSFlorian Fainelli 		return b53_mibs_63xx;
638967dd82fSFlorian Fainelli 	else
639967dd82fSFlorian Fainelli 		return b53_mibs;
640967dd82fSFlorian Fainelli }
641967dd82fSFlorian Fainelli 
642967dd82fSFlorian Fainelli static unsigned int b53_get_mib_size(struct b53_device *dev)
643967dd82fSFlorian Fainelli {
644967dd82fSFlorian Fainelli 	if (is5365(dev))
645967dd82fSFlorian Fainelli 		return B53_MIBS_65_SIZE;
646967dd82fSFlorian Fainelli 	else if (is63xx(dev))
647967dd82fSFlorian Fainelli 		return B53_MIBS_63XX_SIZE;
648967dd82fSFlorian Fainelli 	else
649967dd82fSFlorian Fainelli 		return B53_MIBS_SIZE;
650967dd82fSFlorian Fainelli }
651967dd82fSFlorian Fainelli 
652967dd82fSFlorian Fainelli static void b53_get_strings(struct dsa_switch *ds, int port, uint8_t *data)
653967dd82fSFlorian Fainelli {
654967dd82fSFlorian Fainelli 	struct b53_device *dev = ds_to_priv(ds);
655967dd82fSFlorian Fainelli 	const struct b53_mib_desc *mibs = b53_get_mib(dev);
656967dd82fSFlorian Fainelli 	unsigned int mib_size = b53_get_mib_size(dev);
657967dd82fSFlorian Fainelli 	unsigned int i;
658967dd82fSFlorian Fainelli 
659967dd82fSFlorian Fainelli 	for (i = 0; i < mib_size; i++)
660967dd82fSFlorian Fainelli 		memcpy(data + i * ETH_GSTRING_LEN,
661967dd82fSFlorian Fainelli 		       mibs[i].name, ETH_GSTRING_LEN);
662967dd82fSFlorian Fainelli }
663967dd82fSFlorian Fainelli 
664967dd82fSFlorian Fainelli static void b53_get_ethtool_stats(struct dsa_switch *ds, int port,
665967dd82fSFlorian Fainelli 				  uint64_t *data)
666967dd82fSFlorian Fainelli {
667967dd82fSFlorian Fainelli 	struct b53_device *dev = ds_to_priv(ds);
668967dd82fSFlorian Fainelli 	const struct b53_mib_desc *mibs = b53_get_mib(dev);
669967dd82fSFlorian Fainelli 	unsigned int mib_size = b53_get_mib_size(dev);
670967dd82fSFlorian Fainelli 	const struct b53_mib_desc *s;
671967dd82fSFlorian Fainelli 	unsigned int i;
672967dd82fSFlorian Fainelli 	u64 val = 0;
673967dd82fSFlorian Fainelli 
674967dd82fSFlorian Fainelli 	if (is5365(dev) && port == 5)
675967dd82fSFlorian Fainelli 		port = 8;
676967dd82fSFlorian Fainelli 
677967dd82fSFlorian Fainelli 	mutex_lock(&dev->stats_mutex);
678967dd82fSFlorian Fainelli 
679967dd82fSFlorian Fainelli 	for (i = 0; i < mib_size; i++) {
680967dd82fSFlorian Fainelli 		s = &mibs[i];
681967dd82fSFlorian Fainelli 
68251dca8a1SFlorian Fainelli 		if (s->size == 8) {
683967dd82fSFlorian Fainelli 			b53_read64(dev, B53_MIB_PAGE(port), s->offset, &val);
684967dd82fSFlorian Fainelli 		} else {
685967dd82fSFlorian Fainelli 			u32 val32;
686967dd82fSFlorian Fainelli 
687967dd82fSFlorian Fainelli 			b53_read32(dev, B53_MIB_PAGE(port), s->offset,
688967dd82fSFlorian Fainelli 				   &val32);
689967dd82fSFlorian Fainelli 			val = val32;
690967dd82fSFlorian Fainelli 		}
691967dd82fSFlorian Fainelli 		data[i] = (u64)val;
692967dd82fSFlorian Fainelli 	}
693967dd82fSFlorian Fainelli 
694967dd82fSFlorian Fainelli 	mutex_unlock(&dev->stats_mutex);
695967dd82fSFlorian Fainelli }
696967dd82fSFlorian Fainelli 
697967dd82fSFlorian Fainelli static int b53_get_sset_count(struct dsa_switch *ds)
698967dd82fSFlorian Fainelli {
699967dd82fSFlorian Fainelli 	struct b53_device *dev = ds_to_priv(ds);
700967dd82fSFlorian Fainelli 
701967dd82fSFlorian Fainelli 	return b53_get_mib_size(dev);
702967dd82fSFlorian Fainelli }
703967dd82fSFlorian Fainelli 
704967dd82fSFlorian Fainelli static int b53_set_addr(struct dsa_switch *ds, u8 *addr)
705967dd82fSFlorian Fainelli {
706967dd82fSFlorian Fainelli 	return 0;
707967dd82fSFlorian Fainelli }
708967dd82fSFlorian Fainelli 
709967dd82fSFlorian Fainelli static int b53_setup(struct dsa_switch *ds)
710967dd82fSFlorian Fainelli {
711967dd82fSFlorian Fainelli 	struct b53_device *dev = ds_to_priv(ds);
712967dd82fSFlorian Fainelli 	unsigned int port;
713967dd82fSFlorian Fainelli 	int ret;
714967dd82fSFlorian Fainelli 
715967dd82fSFlorian Fainelli 	ret = b53_reset_switch(dev);
716967dd82fSFlorian Fainelli 	if (ret) {
717967dd82fSFlorian Fainelli 		dev_err(ds->dev, "failed to reset switch\n");
718967dd82fSFlorian Fainelli 		return ret;
719967dd82fSFlorian Fainelli 	}
720967dd82fSFlorian Fainelli 
721967dd82fSFlorian Fainelli 	b53_reset_mib(dev);
722967dd82fSFlorian Fainelli 
723967dd82fSFlorian Fainelli 	ret = b53_apply_config(dev);
724967dd82fSFlorian Fainelli 	if (ret)
725967dd82fSFlorian Fainelli 		dev_err(ds->dev, "failed to apply configuration\n");
726967dd82fSFlorian Fainelli 
727967dd82fSFlorian Fainelli 	for (port = 0; port < dev->num_ports; port++) {
728967dd82fSFlorian Fainelli 		if (BIT(port) & ds->enabled_port_mask)
729967dd82fSFlorian Fainelli 			b53_enable_port(ds, port, NULL);
730967dd82fSFlorian Fainelli 		else if (dsa_is_cpu_port(ds, port))
731967dd82fSFlorian Fainelli 			b53_enable_cpu_port(dev);
732967dd82fSFlorian Fainelli 		else
733967dd82fSFlorian Fainelli 			b53_disable_port(ds, port, NULL);
734967dd82fSFlorian Fainelli 	}
735967dd82fSFlorian Fainelli 
736967dd82fSFlorian Fainelli 	return ret;
737967dd82fSFlorian Fainelli }
738967dd82fSFlorian Fainelli 
739967dd82fSFlorian Fainelli static void b53_adjust_link(struct dsa_switch *ds, int port,
740967dd82fSFlorian Fainelli 			    struct phy_device *phydev)
741967dd82fSFlorian Fainelli {
742967dd82fSFlorian Fainelli 	struct b53_device *dev = ds_to_priv(ds);
743967dd82fSFlorian Fainelli 	u8 rgmii_ctrl = 0, reg = 0, off;
744967dd82fSFlorian Fainelli 
745967dd82fSFlorian Fainelli 	if (!phy_is_pseudo_fixed_link(phydev))
746967dd82fSFlorian Fainelli 		return;
747967dd82fSFlorian Fainelli 
748967dd82fSFlorian Fainelli 	/* Override the port settings */
749967dd82fSFlorian Fainelli 	if (port == dev->cpu_port) {
750967dd82fSFlorian Fainelli 		off = B53_PORT_OVERRIDE_CTRL;
751967dd82fSFlorian Fainelli 		reg = PORT_OVERRIDE_EN;
752967dd82fSFlorian Fainelli 	} else {
753967dd82fSFlorian Fainelli 		off = B53_GMII_PORT_OVERRIDE_CTRL(port);
754967dd82fSFlorian Fainelli 		reg = GMII_PO_EN;
755967dd82fSFlorian Fainelli 	}
756967dd82fSFlorian Fainelli 
757967dd82fSFlorian Fainelli 	/* Set the link UP */
758967dd82fSFlorian Fainelli 	if (phydev->link)
759967dd82fSFlorian Fainelli 		reg |= PORT_OVERRIDE_LINK;
760967dd82fSFlorian Fainelli 
761967dd82fSFlorian Fainelli 	if (phydev->duplex == DUPLEX_FULL)
762967dd82fSFlorian Fainelli 		reg |= PORT_OVERRIDE_FULL_DUPLEX;
763967dd82fSFlorian Fainelli 
764967dd82fSFlorian Fainelli 	switch (phydev->speed) {
765967dd82fSFlorian Fainelli 	case 2000:
766967dd82fSFlorian Fainelli 		reg |= PORT_OVERRIDE_SPEED_2000M;
767967dd82fSFlorian Fainelli 		/* fallthrough */
768967dd82fSFlorian Fainelli 	case SPEED_1000:
769967dd82fSFlorian Fainelli 		reg |= PORT_OVERRIDE_SPEED_1000M;
770967dd82fSFlorian Fainelli 		break;
771967dd82fSFlorian Fainelli 	case SPEED_100:
772967dd82fSFlorian Fainelli 		reg |= PORT_OVERRIDE_SPEED_100M;
773967dd82fSFlorian Fainelli 		break;
774967dd82fSFlorian Fainelli 	case SPEED_10:
775967dd82fSFlorian Fainelli 		reg |= PORT_OVERRIDE_SPEED_10M;
776967dd82fSFlorian Fainelli 		break;
777967dd82fSFlorian Fainelli 	default:
778967dd82fSFlorian Fainelli 		dev_err(ds->dev, "unknown speed: %d\n", phydev->speed);
779967dd82fSFlorian Fainelli 		return;
780967dd82fSFlorian Fainelli 	}
781967dd82fSFlorian Fainelli 
782967dd82fSFlorian Fainelli 	/* Enable flow control on BCM5301x's CPU port */
783967dd82fSFlorian Fainelli 	if (is5301x(dev) && port == dev->cpu_port)
784967dd82fSFlorian Fainelli 		reg |= PORT_OVERRIDE_RX_FLOW | PORT_OVERRIDE_TX_FLOW;
785967dd82fSFlorian Fainelli 
786967dd82fSFlorian Fainelli 	if (phydev->pause) {
787967dd82fSFlorian Fainelli 		if (phydev->asym_pause)
788967dd82fSFlorian Fainelli 			reg |= PORT_OVERRIDE_TX_FLOW;
789967dd82fSFlorian Fainelli 		reg |= PORT_OVERRIDE_RX_FLOW;
790967dd82fSFlorian Fainelli 	}
791967dd82fSFlorian Fainelli 
792967dd82fSFlorian Fainelli 	b53_write8(dev, B53_CTRL_PAGE, off, reg);
793967dd82fSFlorian Fainelli 
794967dd82fSFlorian Fainelli 	if (is531x5(dev) && phy_interface_is_rgmii(phydev)) {
795967dd82fSFlorian Fainelli 		if (port == 8)
796967dd82fSFlorian Fainelli 			off = B53_RGMII_CTRL_IMP;
797967dd82fSFlorian Fainelli 		else
798967dd82fSFlorian Fainelli 			off = B53_RGMII_CTRL_P(port);
799967dd82fSFlorian Fainelli 
800967dd82fSFlorian Fainelli 		/* Configure the port RGMII clock delay by DLL disabled and
801967dd82fSFlorian Fainelli 		 * tx_clk aligned timing (restoring to reset defaults)
802967dd82fSFlorian Fainelli 		 */
803967dd82fSFlorian Fainelli 		b53_read8(dev, B53_CTRL_PAGE, off, &rgmii_ctrl);
804967dd82fSFlorian Fainelli 		rgmii_ctrl &= ~(RGMII_CTRL_DLL_RXC | RGMII_CTRL_DLL_TXC |
805967dd82fSFlorian Fainelli 				RGMII_CTRL_TIMING_SEL);
806967dd82fSFlorian Fainelli 
807967dd82fSFlorian Fainelli 		/* PHY_INTERFACE_MODE_RGMII_TXID means TX internal delay, make
808967dd82fSFlorian Fainelli 		 * sure that we enable the port TX clock internal delay to
809967dd82fSFlorian Fainelli 		 * account for this internal delay that is inserted, otherwise
810967dd82fSFlorian Fainelli 		 * the switch won't be able to receive correctly.
811967dd82fSFlorian Fainelli 		 *
812967dd82fSFlorian Fainelli 		 * PHY_INTERFACE_MODE_RGMII means that we are not introducing
813967dd82fSFlorian Fainelli 		 * any delay neither on transmission nor reception, so the
814967dd82fSFlorian Fainelli 		 * BCM53125 must also be configured accordingly to account for
815967dd82fSFlorian Fainelli 		 * the lack of delay and introduce
816967dd82fSFlorian Fainelli 		 *
817967dd82fSFlorian Fainelli 		 * The BCM53125 switch has its RX clock and TX clock control
818967dd82fSFlorian Fainelli 		 * swapped, hence the reason why we modify the TX clock path in
819967dd82fSFlorian Fainelli 		 * the "RGMII" case
820967dd82fSFlorian Fainelli 		 */
821967dd82fSFlorian Fainelli 		if (phydev->interface == PHY_INTERFACE_MODE_RGMII_TXID)
822967dd82fSFlorian Fainelli 			rgmii_ctrl |= RGMII_CTRL_DLL_TXC;
823967dd82fSFlorian Fainelli 		if (phydev->interface == PHY_INTERFACE_MODE_RGMII)
824967dd82fSFlorian Fainelli 			rgmii_ctrl |= RGMII_CTRL_DLL_TXC | RGMII_CTRL_DLL_RXC;
825967dd82fSFlorian Fainelli 		rgmii_ctrl |= RGMII_CTRL_TIMING_SEL;
826967dd82fSFlorian Fainelli 		b53_write8(dev, B53_CTRL_PAGE, off, rgmii_ctrl);
827967dd82fSFlorian Fainelli 
828967dd82fSFlorian Fainelli 		dev_info(ds->dev, "Configured port %d for %s\n", port,
829967dd82fSFlorian Fainelli 			 phy_modes(phydev->interface));
830967dd82fSFlorian Fainelli 	}
831967dd82fSFlorian Fainelli 
832967dd82fSFlorian Fainelli 	/* configure MII port if necessary */
833967dd82fSFlorian Fainelli 	if (is5325(dev)) {
834967dd82fSFlorian Fainelli 		b53_read8(dev, B53_CTRL_PAGE, B53_PORT_OVERRIDE_CTRL,
835967dd82fSFlorian Fainelli 			  &reg);
836967dd82fSFlorian Fainelli 
837967dd82fSFlorian Fainelli 		/* reverse mii needs to be enabled */
838967dd82fSFlorian Fainelli 		if (!(reg & PORT_OVERRIDE_RV_MII_25)) {
839967dd82fSFlorian Fainelli 			b53_write8(dev, B53_CTRL_PAGE, B53_PORT_OVERRIDE_CTRL,
840967dd82fSFlorian Fainelli 				   reg | PORT_OVERRIDE_RV_MII_25);
841967dd82fSFlorian Fainelli 			b53_read8(dev, B53_CTRL_PAGE, B53_PORT_OVERRIDE_CTRL,
842967dd82fSFlorian Fainelli 				  &reg);
843967dd82fSFlorian Fainelli 
844967dd82fSFlorian Fainelli 			if (!(reg & PORT_OVERRIDE_RV_MII_25)) {
845967dd82fSFlorian Fainelli 				dev_err(ds->dev,
846967dd82fSFlorian Fainelli 					"Failed to enable reverse MII mode\n");
847967dd82fSFlorian Fainelli 				return;
848967dd82fSFlorian Fainelli 			}
849967dd82fSFlorian Fainelli 		}
850967dd82fSFlorian Fainelli 	} else if (is5301x(dev)) {
851967dd82fSFlorian Fainelli 		if (port != dev->cpu_port) {
852967dd82fSFlorian Fainelli 			u8 po_reg = B53_GMII_PORT_OVERRIDE_CTRL(dev->cpu_port);
853967dd82fSFlorian Fainelli 			u8 gmii_po;
854967dd82fSFlorian Fainelli 
855967dd82fSFlorian Fainelli 			b53_read8(dev, B53_CTRL_PAGE, po_reg, &gmii_po);
856967dd82fSFlorian Fainelli 			gmii_po |= GMII_PO_LINK |
857967dd82fSFlorian Fainelli 				   GMII_PO_RX_FLOW |
858967dd82fSFlorian Fainelli 				   GMII_PO_TX_FLOW |
859967dd82fSFlorian Fainelli 				   GMII_PO_EN |
860967dd82fSFlorian Fainelli 				   GMII_PO_SPEED_2000M;
861967dd82fSFlorian Fainelli 			b53_write8(dev, B53_CTRL_PAGE, po_reg, gmii_po);
862967dd82fSFlorian Fainelli 		}
863967dd82fSFlorian Fainelli 	}
864967dd82fSFlorian Fainelli }
865967dd82fSFlorian Fainelli 
866a2482d2cSFlorian Fainelli static int b53_vlan_filtering(struct dsa_switch *ds, int port,
867a2482d2cSFlorian Fainelli 			      bool vlan_filtering)
868a2482d2cSFlorian Fainelli {
869a2482d2cSFlorian Fainelli 	return 0;
870a2482d2cSFlorian Fainelli }
871a2482d2cSFlorian Fainelli 
872a2482d2cSFlorian Fainelli static int b53_vlan_prepare(struct dsa_switch *ds, int port,
873a2482d2cSFlorian Fainelli 			    const struct switchdev_obj_port_vlan *vlan,
874a2482d2cSFlorian Fainelli 			    struct switchdev_trans *trans)
875a2482d2cSFlorian Fainelli {
876a2482d2cSFlorian Fainelli 	struct b53_device *dev = ds_to_priv(ds);
877a2482d2cSFlorian Fainelli 
878a2482d2cSFlorian Fainelli 	if ((is5325(dev) || is5365(dev)) && vlan->vid_begin == 0)
879a2482d2cSFlorian Fainelli 		return -EOPNOTSUPP;
880a2482d2cSFlorian Fainelli 
881a2482d2cSFlorian Fainelli 	if (vlan->vid_end > dev->num_vlans)
882a2482d2cSFlorian Fainelli 		return -ERANGE;
883a2482d2cSFlorian Fainelli 
884a2482d2cSFlorian Fainelli 	b53_enable_vlan(dev, true);
885a2482d2cSFlorian Fainelli 
886a2482d2cSFlorian Fainelli 	return 0;
887a2482d2cSFlorian Fainelli }
888a2482d2cSFlorian Fainelli 
889a2482d2cSFlorian Fainelli static void b53_vlan_add(struct dsa_switch *ds, int port,
890a2482d2cSFlorian Fainelli 			 const struct switchdev_obj_port_vlan *vlan,
891a2482d2cSFlorian Fainelli 			 struct switchdev_trans *trans)
892a2482d2cSFlorian Fainelli {
893a2482d2cSFlorian Fainelli 	struct b53_device *dev = ds_to_priv(ds);
894a2482d2cSFlorian Fainelli 	bool untagged = vlan->flags & BRIDGE_VLAN_INFO_UNTAGGED;
895a2482d2cSFlorian Fainelli 	bool pvid = vlan->flags & BRIDGE_VLAN_INFO_PVID;
896a2482d2cSFlorian Fainelli 	unsigned int cpu_port = dev->cpu_port;
897a2482d2cSFlorian Fainelli 	struct b53_vlan *vl;
898a2482d2cSFlorian Fainelli 	u16 vid;
899a2482d2cSFlorian Fainelli 
900a2482d2cSFlorian Fainelli 	for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid) {
901a2482d2cSFlorian Fainelli 		vl = &dev->vlans[vid];
902a2482d2cSFlorian Fainelli 
903a2482d2cSFlorian Fainelli 		b53_get_vlan_entry(dev, vid, vl);
904a2482d2cSFlorian Fainelli 
905a2482d2cSFlorian Fainelli 		vl->members |= BIT(port) | BIT(cpu_port);
906a2482d2cSFlorian Fainelli 		if (untagged)
907a2482d2cSFlorian Fainelli 			vl->untag |= BIT(port) | BIT(cpu_port);
908a2482d2cSFlorian Fainelli 		else
909a2482d2cSFlorian Fainelli 			vl->untag &= ~(BIT(port) | BIT(cpu_port));
910a2482d2cSFlorian Fainelli 
911a2482d2cSFlorian Fainelli 		b53_set_vlan_entry(dev, vid, vl);
912a2482d2cSFlorian Fainelli 		b53_fast_age_vlan(dev, vid);
913a2482d2cSFlorian Fainelli 	}
914a2482d2cSFlorian Fainelli 
915a2482d2cSFlorian Fainelli 	if (pvid) {
916a2482d2cSFlorian Fainelli 		b53_write16(dev, B53_VLAN_PAGE, B53_VLAN_PORT_DEF_TAG(port),
917a2482d2cSFlorian Fainelli 			    vlan->vid_end);
918a2482d2cSFlorian Fainelli 		b53_write16(dev, B53_VLAN_PAGE, B53_VLAN_PORT_DEF_TAG(cpu_port),
919a2482d2cSFlorian Fainelli 			    vlan->vid_end);
920a2482d2cSFlorian Fainelli 		b53_fast_age_vlan(dev, vid);
921a2482d2cSFlorian Fainelli 	}
922a2482d2cSFlorian Fainelli }
923a2482d2cSFlorian Fainelli 
924a2482d2cSFlorian Fainelli static int b53_vlan_del(struct dsa_switch *ds, int port,
925a2482d2cSFlorian Fainelli 			const struct switchdev_obj_port_vlan *vlan)
926a2482d2cSFlorian Fainelli {
927a2482d2cSFlorian Fainelli 	struct b53_device *dev = ds_to_priv(ds);
928a2482d2cSFlorian Fainelli 	bool untagged = vlan->flags & BRIDGE_VLAN_INFO_UNTAGGED;
929a2482d2cSFlorian Fainelli 	unsigned int cpu_port = dev->cpu_port;
930a2482d2cSFlorian Fainelli 	struct b53_vlan *vl;
931a2482d2cSFlorian Fainelli 	u16 vid;
932a2482d2cSFlorian Fainelli 	u16 pvid;
933a2482d2cSFlorian Fainelli 
934a2482d2cSFlorian Fainelli 	b53_read16(dev, B53_VLAN_PAGE, B53_VLAN_PORT_DEF_TAG(port), &pvid);
935a2482d2cSFlorian Fainelli 
936a2482d2cSFlorian Fainelli 	for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid) {
937a2482d2cSFlorian Fainelli 		vl = &dev->vlans[vid];
938a2482d2cSFlorian Fainelli 
939a2482d2cSFlorian Fainelli 		b53_get_vlan_entry(dev, vid, vl);
940a2482d2cSFlorian Fainelli 
941a2482d2cSFlorian Fainelli 		vl->members &= ~BIT(port);
942a2482d2cSFlorian Fainelli 		if ((vl->members & BIT(cpu_port)) == BIT(cpu_port))
943a2482d2cSFlorian Fainelli 			vl->members = 0;
944a2482d2cSFlorian Fainelli 
945a2482d2cSFlorian Fainelli 		if (pvid == vid) {
946a2482d2cSFlorian Fainelli 			if (is5325(dev) || is5365(dev))
947a2482d2cSFlorian Fainelli 				pvid = 1;
948a2482d2cSFlorian Fainelli 			else
949a2482d2cSFlorian Fainelli 				pvid = 0;
950a2482d2cSFlorian Fainelli 		}
951a2482d2cSFlorian Fainelli 
952a2482d2cSFlorian Fainelli 		if (untagged) {
953a2482d2cSFlorian Fainelli 			vl->untag &= ~(BIT(port));
954a2482d2cSFlorian Fainelli 			if ((vl->untag & BIT(cpu_port)) == BIT(cpu_port))
955a2482d2cSFlorian Fainelli 				vl->untag = 0;
956a2482d2cSFlorian Fainelli 		}
957a2482d2cSFlorian Fainelli 
958a2482d2cSFlorian Fainelli 		b53_set_vlan_entry(dev, vid, vl);
959a2482d2cSFlorian Fainelli 		b53_fast_age_vlan(dev, vid);
960a2482d2cSFlorian Fainelli 	}
961a2482d2cSFlorian Fainelli 
962a2482d2cSFlorian Fainelli 	b53_write16(dev, B53_VLAN_PAGE, B53_VLAN_PORT_DEF_TAG(port), pvid);
963a2482d2cSFlorian Fainelli 	b53_write16(dev, B53_VLAN_PAGE, B53_VLAN_PORT_DEF_TAG(cpu_port), pvid);
964a2482d2cSFlorian Fainelli 	b53_fast_age_vlan(dev, pvid);
965a2482d2cSFlorian Fainelli 
966a2482d2cSFlorian Fainelli 	return 0;
967a2482d2cSFlorian Fainelli }
968a2482d2cSFlorian Fainelli 
969a2482d2cSFlorian Fainelli static int b53_vlan_dump(struct dsa_switch *ds, int port,
970a2482d2cSFlorian Fainelli 			 struct switchdev_obj_port_vlan *vlan,
971a2482d2cSFlorian Fainelli 			 int (*cb)(struct switchdev_obj *obj))
972a2482d2cSFlorian Fainelli {
973a2482d2cSFlorian Fainelli 	struct b53_device *dev = ds_to_priv(ds);
974a2482d2cSFlorian Fainelli 	u16 vid, vid_start = 0, pvid;
975a2482d2cSFlorian Fainelli 	struct b53_vlan *vl;
976a2482d2cSFlorian Fainelli 	int err = 0;
977a2482d2cSFlorian Fainelli 
978a2482d2cSFlorian Fainelli 	if (is5325(dev) || is5365(dev))
979a2482d2cSFlorian Fainelli 		vid_start = 1;
980a2482d2cSFlorian Fainelli 
981a2482d2cSFlorian Fainelli 	b53_read16(dev, B53_VLAN_PAGE, B53_VLAN_PORT_DEF_TAG(port), &pvid);
982a2482d2cSFlorian Fainelli 
983a2482d2cSFlorian Fainelli 	/* Use our software cache for dumps, since we do not have any HW
984a2482d2cSFlorian Fainelli 	 * operation returning only the used/valid VLANs
985a2482d2cSFlorian Fainelli 	 */
986a2482d2cSFlorian Fainelli 	for (vid = vid_start; vid < dev->num_vlans; vid++) {
987a2482d2cSFlorian Fainelli 		vl = &dev->vlans[vid];
988a2482d2cSFlorian Fainelli 
989a2482d2cSFlorian Fainelli 		if (!vl->valid)
990a2482d2cSFlorian Fainelli 			continue;
991a2482d2cSFlorian Fainelli 
992a2482d2cSFlorian Fainelli 		if (!(vl->members & BIT(port)))
993a2482d2cSFlorian Fainelli 			continue;
994a2482d2cSFlorian Fainelli 
995a2482d2cSFlorian Fainelli 		vlan->vid_begin = vlan->vid_end = vid;
996a2482d2cSFlorian Fainelli 		vlan->flags = 0;
997a2482d2cSFlorian Fainelli 
998a2482d2cSFlorian Fainelli 		if (vl->untag & BIT(port))
999a2482d2cSFlorian Fainelli 			vlan->flags |= BRIDGE_VLAN_INFO_UNTAGGED;
1000a2482d2cSFlorian Fainelli 		if (pvid == vid)
1001a2482d2cSFlorian Fainelli 			vlan->flags |= BRIDGE_VLAN_INFO_PVID;
1002a2482d2cSFlorian Fainelli 
1003a2482d2cSFlorian Fainelli 		err = cb(&vlan->obj);
1004a2482d2cSFlorian Fainelli 		if (err)
1005a2482d2cSFlorian Fainelli 			break;
1006a2482d2cSFlorian Fainelli 	}
1007a2482d2cSFlorian Fainelli 
1008a2482d2cSFlorian Fainelli 	return err;
1009a2482d2cSFlorian Fainelli }
1010a2482d2cSFlorian Fainelli 
10111da6df85SFlorian Fainelli /* Address Resolution Logic routines */
10121da6df85SFlorian Fainelli static int b53_arl_op_wait(struct b53_device *dev)
10131da6df85SFlorian Fainelli {
10141da6df85SFlorian Fainelli 	unsigned int timeout = 10;
10151da6df85SFlorian Fainelli 	u8 reg;
10161da6df85SFlorian Fainelli 
10171da6df85SFlorian Fainelli 	do {
10181da6df85SFlorian Fainelli 		b53_read8(dev, B53_ARLIO_PAGE, B53_ARLTBL_RW_CTRL, &reg);
10191da6df85SFlorian Fainelli 		if (!(reg & ARLTBL_START_DONE))
10201da6df85SFlorian Fainelli 			return 0;
10211da6df85SFlorian Fainelli 
10221da6df85SFlorian Fainelli 		usleep_range(1000, 2000);
10231da6df85SFlorian Fainelli 	} while (timeout--);
10241da6df85SFlorian Fainelli 
10251da6df85SFlorian Fainelli 	dev_warn(dev->dev, "timeout waiting for ARL to finish: 0x%02x\n", reg);
10261da6df85SFlorian Fainelli 
10271da6df85SFlorian Fainelli 	return -ETIMEDOUT;
10281da6df85SFlorian Fainelli }
10291da6df85SFlorian Fainelli 
10301da6df85SFlorian Fainelli static int b53_arl_rw_op(struct b53_device *dev, unsigned int op)
10311da6df85SFlorian Fainelli {
10321da6df85SFlorian Fainelli 	u8 reg;
10331da6df85SFlorian Fainelli 
10341da6df85SFlorian Fainelli 	if (op > ARLTBL_RW)
10351da6df85SFlorian Fainelli 		return -EINVAL;
10361da6df85SFlorian Fainelli 
10371da6df85SFlorian Fainelli 	b53_read8(dev, B53_ARLIO_PAGE, B53_ARLTBL_RW_CTRL, &reg);
10381da6df85SFlorian Fainelli 	reg |= ARLTBL_START_DONE;
10391da6df85SFlorian Fainelli 	if (op)
10401da6df85SFlorian Fainelli 		reg |= ARLTBL_RW;
10411da6df85SFlorian Fainelli 	else
10421da6df85SFlorian Fainelli 		reg &= ~ARLTBL_RW;
10431da6df85SFlorian Fainelli 	b53_write8(dev, B53_ARLIO_PAGE, B53_ARLTBL_RW_CTRL, reg);
10441da6df85SFlorian Fainelli 
10451da6df85SFlorian Fainelli 	return b53_arl_op_wait(dev);
10461da6df85SFlorian Fainelli }
10471da6df85SFlorian Fainelli 
10481da6df85SFlorian Fainelli static int b53_arl_read(struct b53_device *dev, u64 mac,
10491da6df85SFlorian Fainelli 			u16 vid, struct b53_arl_entry *ent, u8 *idx,
10501da6df85SFlorian Fainelli 			bool is_valid)
10511da6df85SFlorian Fainelli {
10521da6df85SFlorian Fainelli 	unsigned int i;
10531da6df85SFlorian Fainelli 	int ret;
10541da6df85SFlorian Fainelli 
10551da6df85SFlorian Fainelli 	ret = b53_arl_op_wait(dev);
10561da6df85SFlorian Fainelli 	if (ret)
10571da6df85SFlorian Fainelli 		return ret;
10581da6df85SFlorian Fainelli 
10591da6df85SFlorian Fainelli 	/* Read the bins */
10601da6df85SFlorian Fainelli 	for (i = 0; i < dev->num_arl_entries; i++) {
10611da6df85SFlorian Fainelli 		u64 mac_vid;
10621da6df85SFlorian Fainelli 		u32 fwd_entry;
10631da6df85SFlorian Fainelli 
10641da6df85SFlorian Fainelli 		b53_read64(dev, B53_ARLIO_PAGE,
10651da6df85SFlorian Fainelli 			   B53_ARLTBL_MAC_VID_ENTRY(i), &mac_vid);
10661da6df85SFlorian Fainelli 		b53_read32(dev, B53_ARLIO_PAGE,
10671da6df85SFlorian Fainelli 			   B53_ARLTBL_DATA_ENTRY(i), &fwd_entry);
10681da6df85SFlorian Fainelli 		b53_arl_to_entry(ent, mac_vid, fwd_entry);
10691da6df85SFlorian Fainelli 
10701da6df85SFlorian Fainelli 		if (!(fwd_entry & ARLTBL_VALID))
10711da6df85SFlorian Fainelli 			continue;
10721da6df85SFlorian Fainelli 		if ((mac_vid & ARLTBL_MAC_MASK) != mac)
10731da6df85SFlorian Fainelli 			continue;
10741da6df85SFlorian Fainelli 		*idx = i;
10751da6df85SFlorian Fainelli 	}
10761da6df85SFlorian Fainelli 
10771da6df85SFlorian Fainelli 	return -ENOENT;
10781da6df85SFlorian Fainelli }
10791da6df85SFlorian Fainelli 
10801da6df85SFlorian Fainelli static int b53_arl_op(struct b53_device *dev, int op, int port,
10811da6df85SFlorian Fainelli 		      const unsigned char *addr, u16 vid, bool is_valid)
10821da6df85SFlorian Fainelli {
10831da6df85SFlorian Fainelli 	struct b53_arl_entry ent;
10841da6df85SFlorian Fainelli 	u32 fwd_entry;
10851da6df85SFlorian Fainelli 	u64 mac, mac_vid = 0;
10861da6df85SFlorian Fainelli 	u8 idx = 0;
10871da6df85SFlorian Fainelli 	int ret;
10881da6df85SFlorian Fainelli 
10891da6df85SFlorian Fainelli 	/* Convert the array into a 64-bit MAC */
10901da6df85SFlorian Fainelli 	mac = b53_mac_to_u64(addr);
10911da6df85SFlorian Fainelli 
10921da6df85SFlorian Fainelli 	/* Perform a read for the given MAC and VID */
10931da6df85SFlorian Fainelli 	b53_write48(dev, B53_ARLIO_PAGE, B53_MAC_ADDR_IDX, mac);
10941da6df85SFlorian Fainelli 	b53_write16(dev, B53_ARLIO_PAGE, B53_VLAN_ID_IDX, vid);
10951da6df85SFlorian Fainelli 
10961da6df85SFlorian Fainelli 	/* Issue a read operation for this MAC */
10971da6df85SFlorian Fainelli 	ret = b53_arl_rw_op(dev, 1);
10981da6df85SFlorian Fainelli 	if (ret)
10991da6df85SFlorian Fainelli 		return ret;
11001da6df85SFlorian Fainelli 
11011da6df85SFlorian Fainelli 	ret = b53_arl_read(dev, mac, vid, &ent, &idx, is_valid);
11021da6df85SFlorian Fainelli 	/* If this is a read, just finish now */
11031da6df85SFlorian Fainelli 	if (op)
11041da6df85SFlorian Fainelli 		return ret;
11051da6df85SFlorian Fainelli 
11061da6df85SFlorian Fainelli 	/* We could not find a matching MAC, so reset to a new entry */
11071da6df85SFlorian Fainelli 	if (ret) {
11081da6df85SFlorian Fainelli 		fwd_entry = 0;
11091da6df85SFlorian Fainelli 		idx = 1;
11101da6df85SFlorian Fainelli 	}
11111da6df85SFlorian Fainelli 
11121da6df85SFlorian Fainelli 	memset(&ent, 0, sizeof(ent));
11131da6df85SFlorian Fainelli 	ent.port = port;
11141da6df85SFlorian Fainelli 	ent.is_valid = is_valid;
11151da6df85SFlorian Fainelli 	ent.vid = vid;
11161da6df85SFlorian Fainelli 	ent.is_static = true;
11171da6df85SFlorian Fainelli 	memcpy(ent.mac, addr, ETH_ALEN);
11181da6df85SFlorian Fainelli 	b53_arl_from_entry(&mac_vid, &fwd_entry, &ent);
11191da6df85SFlorian Fainelli 
11201da6df85SFlorian Fainelli 	b53_write64(dev, B53_ARLIO_PAGE,
11211da6df85SFlorian Fainelli 		    B53_ARLTBL_MAC_VID_ENTRY(idx), mac_vid);
11221da6df85SFlorian Fainelli 	b53_write32(dev, B53_ARLIO_PAGE,
11231da6df85SFlorian Fainelli 		    B53_ARLTBL_DATA_ENTRY(idx), fwd_entry);
11241da6df85SFlorian Fainelli 
11251da6df85SFlorian Fainelli 	return b53_arl_rw_op(dev, 0);
11261da6df85SFlorian Fainelli }
11271da6df85SFlorian Fainelli 
11281da6df85SFlorian Fainelli static int b53_fdb_prepare(struct dsa_switch *ds, int port,
11291da6df85SFlorian Fainelli 			   const struct switchdev_obj_port_fdb *fdb,
11301da6df85SFlorian Fainelli 			   struct switchdev_trans *trans)
11311da6df85SFlorian Fainelli {
11321da6df85SFlorian Fainelli 	struct b53_device *priv = ds_to_priv(ds);
11331da6df85SFlorian Fainelli 
11341da6df85SFlorian Fainelli 	/* 5325 and 5365 require some more massaging, but could
11351da6df85SFlorian Fainelli 	 * be supported eventually
11361da6df85SFlorian Fainelli 	 */
11371da6df85SFlorian Fainelli 	if (is5325(priv) || is5365(priv))
11381da6df85SFlorian Fainelli 		return -EOPNOTSUPP;
11391da6df85SFlorian Fainelli 
11401da6df85SFlorian Fainelli 	return 0;
11411da6df85SFlorian Fainelli }
11421da6df85SFlorian Fainelli 
11431da6df85SFlorian Fainelli static void b53_fdb_add(struct dsa_switch *ds, int port,
11441da6df85SFlorian Fainelli 			const struct switchdev_obj_port_fdb *fdb,
11451da6df85SFlorian Fainelli 			struct switchdev_trans *trans)
11461da6df85SFlorian Fainelli {
11471da6df85SFlorian Fainelli 	struct b53_device *priv = ds_to_priv(ds);
11481da6df85SFlorian Fainelli 
11491da6df85SFlorian Fainelli 	if (b53_arl_op(priv, 0, port, fdb->addr, fdb->vid, true))
11501da6df85SFlorian Fainelli 		pr_err("%s: failed to add MAC address\n", __func__);
11511da6df85SFlorian Fainelli }
11521da6df85SFlorian Fainelli 
11531da6df85SFlorian Fainelli static int b53_fdb_del(struct dsa_switch *ds, int port,
11541da6df85SFlorian Fainelli 		       const struct switchdev_obj_port_fdb *fdb)
11551da6df85SFlorian Fainelli {
11561da6df85SFlorian Fainelli 	struct b53_device *priv = ds_to_priv(ds);
11571da6df85SFlorian Fainelli 
11581da6df85SFlorian Fainelli 	return b53_arl_op(priv, 0, port, fdb->addr, fdb->vid, false);
11591da6df85SFlorian Fainelli }
11601da6df85SFlorian Fainelli 
11611da6df85SFlorian Fainelli static int b53_arl_search_wait(struct b53_device *dev)
11621da6df85SFlorian Fainelli {
11631da6df85SFlorian Fainelli 	unsigned int timeout = 1000;
11641da6df85SFlorian Fainelli 	u8 reg;
11651da6df85SFlorian Fainelli 
11661da6df85SFlorian Fainelli 	do {
11671da6df85SFlorian Fainelli 		b53_read8(dev, B53_ARLIO_PAGE, B53_ARL_SRCH_CTL, &reg);
11681da6df85SFlorian Fainelli 		if (!(reg & ARL_SRCH_STDN))
11691da6df85SFlorian Fainelli 			return 0;
11701da6df85SFlorian Fainelli 
11711da6df85SFlorian Fainelli 		if (reg & ARL_SRCH_VLID)
11721da6df85SFlorian Fainelli 			return 0;
11731da6df85SFlorian Fainelli 
11741da6df85SFlorian Fainelli 		usleep_range(1000, 2000);
11751da6df85SFlorian Fainelli 	} while (timeout--);
11761da6df85SFlorian Fainelli 
11771da6df85SFlorian Fainelli 	return -ETIMEDOUT;
11781da6df85SFlorian Fainelli }
11791da6df85SFlorian Fainelli 
11801da6df85SFlorian Fainelli static void b53_arl_search_rd(struct b53_device *dev, u8 idx,
11811da6df85SFlorian Fainelli 			      struct b53_arl_entry *ent)
11821da6df85SFlorian Fainelli {
11831da6df85SFlorian Fainelli 	u64 mac_vid;
11841da6df85SFlorian Fainelli 	u32 fwd_entry;
11851da6df85SFlorian Fainelli 
11861da6df85SFlorian Fainelli 	b53_read64(dev, B53_ARLIO_PAGE,
11871da6df85SFlorian Fainelli 		   B53_ARL_SRCH_RSTL_MACVID(idx), &mac_vid);
11881da6df85SFlorian Fainelli 	b53_read32(dev, B53_ARLIO_PAGE,
11891da6df85SFlorian Fainelli 		   B53_ARL_SRCH_RSTL(idx), &fwd_entry);
11901da6df85SFlorian Fainelli 	b53_arl_to_entry(ent, mac_vid, fwd_entry);
11911da6df85SFlorian Fainelli }
11921da6df85SFlorian Fainelli 
11931da6df85SFlorian Fainelli static int b53_fdb_copy(struct net_device *dev, int port,
11941da6df85SFlorian Fainelli 			const struct b53_arl_entry *ent,
11951da6df85SFlorian Fainelli 			struct switchdev_obj_port_fdb *fdb,
11961da6df85SFlorian Fainelli 			int (*cb)(struct switchdev_obj *obj))
11971da6df85SFlorian Fainelli {
11981da6df85SFlorian Fainelli 	if (!ent->is_valid)
11991da6df85SFlorian Fainelli 		return 0;
12001da6df85SFlorian Fainelli 
12011da6df85SFlorian Fainelli 	if (port != ent->port)
12021da6df85SFlorian Fainelli 		return 0;
12031da6df85SFlorian Fainelli 
12041da6df85SFlorian Fainelli 	ether_addr_copy(fdb->addr, ent->mac);
12051da6df85SFlorian Fainelli 	fdb->vid = ent->vid;
12061da6df85SFlorian Fainelli 	fdb->ndm_state = ent->is_static ? NUD_NOARP : NUD_REACHABLE;
12071da6df85SFlorian Fainelli 
12081da6df85SFlorian Fainelli 	return cb(&fdb->obj);
12091da6df85SFlorian Fainelli }
12101da6df85SFlorian Fainelli 
12111da6df85SFlorian Fainelli static int b53_fdb_dump(struct dsa_switch *ds, int port,
12121da6df85SFlorian Fainelli 			struct switchdev_obj_port_fdb *fdb,
12131da6df85SFlorian Fainelli 			int (*cb)(struct switchdev_obj *obj))
12141da6df85SFlorian Fainelli {
12151da6df85SFlorian Fainelli 	struct b53_device *priv = ds_to_priv(ds);
12161da6df85SFlorian Fainelli 	struct net_device *dev = ds->ports[port].netdev;
12171da6df85SFlorian Fainelli 	struct b53_arl_entry results[2];
12181da6df85SFlorian Fainelli 	unsigned int count = 0;
12191da6df85SFlorian Fainelli 	int ret;
12201da6df85SFlorian Fainelli 	u8 reg;
12211da6df85SFlorian Fainelli 
12221da6df85SFlorian Fainelli 	/* Start search operation */
12231da6df85SFlorian Fainelli 	reg = ARL_SRCH_STDN;
12241da6df85SFlorian Fainelli 	b53_write8(priv, B53_ARLIO_PAGE, B53_ARL_SRCH_CTL, reg);
12251da6df85SFlorian Fainelli 
12261da6df85SFlorian Fainelli 	do {
12271da6df85SFlorian Fainelli 		ret = b53_arl_search_wait(priv);
12281da6df85SFlorian Fainelli 		if (ret)
12291da6df85SFlorian Fainelli 			return ret;
12301da6df85SFlorian Fainelli 
12311da6df85SFlorian Fainelli 		b53_arl_search_rd(priv, 0, &results[0]);
12321da6df85SFlorian Fainelli 		ret = b53_fdb_copy(dev, port, &results[0], fdb, cb);
12331da6df85SFlorian Fainelli 		if (ret)
12341da6df85SFlorian Fainelli 			return ret;
12351da6df85SFlorian Fainelli 
12361da6df85SFlorian Fainelli 		if (priv->num_arl_entries > 2) {
12371da6df85SFlorian Fainelli 			b53_arl_search_rd(priv, 1, &results[1]);
12381da6df85SFlorian Fainelli 			ret = b53_fdb_copy(dev, port, &results[1], fdb, cb);
12391da6df85SFlorian Fainelli 			if (ret)
12401da6df85SFlorian Fainelli 				return ret;
12411da6df85SFlorian Fainelli 
12421da6df85SFlorian Fainelli 			if (!results[0].is_valid && !results[1].is_valid)
12431da6df85SFlorian Fainelli 				break;
12441da6df85SFlorian Fainelli 		}
12451da6df85SFlorian Fainelli 
12461da6df85SFlorian Fainelli 	} while (count++ < 1024);
12471da6df85SFlorian Fainelli 
12481da6df85SFlorian Fainelli 	return 0;
12491da6df85SFlorian Fainelli }
12501da6df85SFlorian Fainelli 
1251ff39c2d6SFlorian Fainelli static int b53_br_join(struct dsa_switch *ds, int port,
1252ff39c2d6SFlorian Fainelli 		       struct net_device *bridge)
1253ff39c2d6SFlorian Fainelli {
1254ff39c2d6SFlorian Fainelli 	struct b53_device *dev = ds_to_priv(ds);
1255ff39c2d6SFlorian Fainelli 	u16 pvlan, reg;
1256ff39c2d6SFlorian Fainelli 	unsigned int i;
1257ff39c2d6SFlorian Fainelli 
1258ff39c2d6SFlorian Fainelli 	dev->ports[port].bridge_dev = bridge;
1259ff39c2d6SFlorian Fainelli 	b53_read16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(port), &pvlan);
1260ff39c2d6SFlorian Fainelli 
1261ff39c2d6SFlorian Fainelli 	b53_for_each_port(dev, i) {
1262ff39c2d6SFlorian Fainelli 		if (dev->ports[i].bridge_dev != bridge)
1263ff39c2d6SFlorian Fainelli 			continue;
1264ff39c2d6SFlorian Fainelli 
1265ff39c2d6SFlorian Fainelli 		/* Add this local port to the remote port VLAN control
1266ff39c2d6SFlorian Fainelli 		 * membership and update the remote port bitmask
1267ff39c2d6SFlorian Fainelli 		 */
1268ff39c2d6SFlorian Fainelli 		b53_read16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(i), &reg);
1269ff39c2d6SFlorian Fainelli 		reg |= BIT(port);
1270ff39c2d6SFlorian Fainelli 		b53_write16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(i), reg);
1271ff39c2d6SFlorian Fainelli 		dev->ports[i].vlan_ctl_mask = reg;
1272ff39c2d6SFlorian Fainelli 
1273ff39c2d6SFlorian Fainelli 		pvlan |= BIT(i);
1274ff39c2d6SFlorian Fainelli 	}
1275ff39c2d6SFlorian Fainelli 
1276ff39c2d6SFlorian Fainelli 	/* Configure the local port VLAN control membership to include
1277ff39c2d6SFlorian Fainelli 	 * remote ports and update the local port bitmask
1278ff39c2d6SFlorian Fainelli 	 */
1279ff39c2d6SFlorian Fainelli 	b53_write16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(port), pvlan);
1280ff39c2d6SFlorian Fainelli 	dev->ports[port].vlan_ctl_mask = pvlan;
1281ff39c2d6SFlorian Fainelli 
1282ff39c2d6SFlorian Fainelli 	return 0;
1283ff39c2d6SFlorian Fainelli }
1284ff39c2d6SFlorian Fainelli 
1285ff39c2d6SFlorian Fainelli static void b53_br_leave(struct dsa_switch *ds, int port)
1286ff39c2d6SFlorian Fainelli {
1287ff39c2d6SFlorian Fainelli 	struct b53_device *dev = ds_to_priv(ds);
1288ff39c2d6SFlorian Fainelli 	struct net_device *bridge = dev->ports[port].bridge_dev;
1289a2482d2cSFlorian Fainelli 	struct b53_vlan *vl = &dev->vlans[0];
1290ff39c2d6SFlorian Fainelli 	unsigned int i;
1291a2482d2cSFlorian Fainelli 	u16 pvlan, reg, pvid;
1292ff39c2d6SFlorian Fainelli 
1293ff39c2d6SFlorian Fainelli 	b53_read16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(port), &pvlan);
1294ff39c2d6SFlorian Fainelli 
1295ff39c2d6SFlorian Fainelli 	b53_for_each_port(dev, i) {
1296ff39c2d6SFlorian Fainelli 		/* Don't touch the remaining ports */
1297ff39c2d6SFlorian Fainelli 		if (dev->ports[i].bridge_dev != bridge)
1298ff39c2d6SFlorian Fainelli 			continue;
1299ff39c2d6SFlorian Fainelli 
1300ff39c2d6SFlorian Fainelli 		b53_read16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(i), &reg);
1301ff39c2d6SFlorian Fainelli 		reg &= ~BIT(port);
1302ff39c2d6SFlorian Fainelli 		b53_write16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(i), reg);
1303ff39c2d6SFlorian Fainelli 		dev->ports[port].vlan_ctl_mask = reg;
1304ff39c2d6SFlorian Fainelli 
1305ff39c2d6SFlorian Fainelli 		/* Prevent self removal to preserve isolation */
1306ff39c2d6SFlorian Fainelli 		if (port != i)
1307ff39c2d6SFlorian Fainelli 			pvlan &= ~BIT(i);
1308ff39c2d6SFlorian Fainelli 	}
1309ff39c2d6SFlorian Fainelli 
1310ff39c2d6SFlorian Fainelli 	b53_write16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(port), pvlan);
1311ff39c2d6SFlorian Fainelli 	dev->ports[port].vlan_ctl_mask = pvlan;
1312ff39c2d6SFlorian Fainelli 	dev->ports[port].bridge_dev = NULL;
1313a2482d2cSFlorian Fainelli 
1314a2482d2cSFlorian Fainelli 	if (is5325(dev) || is5365(dev))
1315a2482d2cSFlorian Fainelli 		pvid = 1;
1316a2482d2cSFlorian Fainelli 	else
1317a2482d2cSFlorian Fainelli 		pvid = 0;
1318a2482d2cSFlorian Fainelli 
1319a2482d2cSFlorian Fainelli 	b53_get_vlan_entry(dev, pvid, vl);
1320a2482d2cSFlorian Fainelli 	vl->members |= BIT(port) | BIT(dev->cpu_port);
1321a2482d2cSFlorian Fainelli 	vl->untag |= BIT(port) | BIT(dev->cpu_port);
1322a2482d2cSFlorian Fainelli 	b53_set_vlan_entry(dev, pvid, vl);
1323ff39c2d6SFlorian Fainelli }
1324ff39c2d6SFlorian Fainelli 
1325ff39c2d6SFlorian Fainelli static void b53_br_set_stp_state(struct dsa_switch *ds, int port,
1326ff39c2d6SFlorian Fainelli 				 u8 state)
1327ff39c2d6SFlorian Fainelli {
1328ff39c2d6SFlorian Fainelli 	struct b53_device *dev = ds_to_priv(ds);
1329ff39c2d6SFlorian Fainelli 	u8 hw_state, cur_hw_state;
1330ff39c2d6SFlorian Fainelli 	u8 reg;
1331ff39c2d6SFlorian Fainelli 
1332ff39c2d6SFlorian Fainelli 	b53_read8(dev, B53_CTRL_PAGE, B53_PORT_CTRL(port), &reg);
1333ff39c2d6SFlorian Fainelli 	cur_hw_state = reg & PORT_CTRL_STP_STATE_MASK;
1334ff39c2d6SFlorian Fainelli 
1335ff39c2d6SFlorian Fainelli 	switch (state) {
1336ff39c2d6SFlorian Fainelli 	case BR_STATE_DISABLED:
1337ff39c2d6SFlorian Fainelli 		hw_state = PORT_CTRL_DIS_STATE;
1338ff39c2d6SFlorian Fainelli 		break;
1339ff39c2d6SFlorian Fainelli 	case BR_STATE_LISTENING:
1340ff39c2d6SFlorian Fainelli 		hw_state = PORT_CTRL_LISTEN_STATE;
1341ff39c2d6SFlorian Fainelli 		break;
1342ff39c2d6SFlorian Fainelli 	case BR_STATE_LEARNING:
1343ff39c2d6SFlorian Fainelli 		hw_state = PORT_CTRL_LEARN_STATE;
1344ff39c2d6SFlorian Fainelli 		break;
1345ff39c2d6SFlorian Fainelli 	case BR_STATE_FORWARDING:
1346ff39c2d6SFlorian Fainelli 		hw_state = PORT_CTRL_FWD_STATE;
1347ff39c2d6SFlorian Fainelli 		break;
1348ff39c2d6SFlorian Fainelli 	case BR_STATE_BLOCKING:
1349ff39c2d6SFlorian Fainelli 		hw_state = PORT_CTRL_BLOCK_STATE;
1350ff39c2d6SFlorian Fainelli 		break;
1351ff39c2d6SFlorian Fainelli 	default:
1352ff39c2d6SFlorian Fainelli 		dev_err(ds->dev, "invalid STP state: %d\n", state);
1353ff39c2d6SFlorian Fainelli 		return;
1354ff39c2d6SFlorian Fainelli 	}
1355ff39c2d6SFlorian Fainelli 
1356ff39c2d6SFlorian Fainelli 	/* Fast-age ARL entries if we are moving a port from Learning or
1357ff39c2d6SFlorian Fainelli 	 * Forwarding (cur_hw_state) state to Disabled, Blocking or Listening
1358ff39c2d6SFlorian Fainelli 	 * state (hw_state)
1359ff39c2d6SFlorian Fainelli 	 */
1360ff39c2d6SFlorian Fainelli 	if (cur_hw_state != hw_state) {
1361ff39c2d6SFlorian Fainelli 		if (cur_hw_state >= PORT_CTRL_LEARN_STATE &&
1362ff39c2d6SFlorian Fainelli 		    hw_state <= PORT_CTRL_LISTEN_STATE) {
1363ff39c2d6SFlorian Fainelli 			if (b53_fast_age_port(dev, port)) {
1364ff39c2d6SFlorian Fainelli 				dev_err(ds->dev, "fast ageing failed\n");
1365ff39c2d6SFlorian Fainelli 				return;
1366ff39c2d6SFlorian Fainelli 			}
1367ff39c2d6SFlorian Fainelli 		}
1368ff39c2d6SFlorian Fainelli 	}
1369ff39c2d6SFlorian Fainelli 
1370ff39c2d6SFlorian Fainelli 	b53_read8(dev, B53_CTRL_PAGE, B53_PORT_CTRL(port), &reg);
1371ff39c2d6SFlorian Fainelli 	reg &= ~PORT_CTRL_STP_STATE_MASK;
1372ff39c2d6SFlorian Fainelli 	reg |= hw_state;
1373ff39c2d6SFlorian Fainelli 	b53_write8(dev, B53_CTRL_PAGE, B53_PORT_CTRL(port), reg);
1374ff39c2d6SFlorian Fainelli }
1375ff39c2d6SFlorian Fainelli 
13767b314362SAndrew Lunn static enum dsa_tag_protocol b53_get_tag_protocol(struct dsa_switch *ds)
13777b314362SAndrew Lunn {
13787b314362SAndrew Lunn 	return DSA_TAG_PROTO_NONE;
13797b314362SAndrew Lunn }
13807b314362SAndrew Lunn 
13819d490b4eSVivien Didelot static struct dsa_switch_ops b53_switch_ops = {
13827b314362SAndrew Lunn 	.get_tag_protocol	= b53_get_tag_protocol,
1383967dd82fSFlorian Fainelli 	.setup			= b53_setup,
1384967dd82fSFlorian Fainelli 	.set_addr		= b53_set_addr,
1385967dd82fSFlorian Fainelli 	.get_strings		= b53_get_strings,
1386967dd82fSFlorian Fainelli 	.get_ethtool_stats	= b53_get_ethtool_stats,
1387967dd82fSFlorian Fainelli 	.get_sset_count		= b53_get_sset_count,
1388967dd82fSFlorian Fainelli 	.phy_read		= b53_phy_read16,
1389967dd82fSFlorian Fainelli 	.phy_write		= b53_phy_write16,
1390967dd82fSFlorian Fainelli 	.adjust_link		= b53_adjust_link,
1391967dd82fSFlorian Fainelli 	.port_enable		= b53_enable_port,
1392967dd82fSFlorian Fainelli 	.port_disable		= b53_disable_port,
1393ff39c2d6SFlorian Fainelli 	.port_bridge_join	= b53_br_join,
1394ff39c2d6SFlorian Fainelli 	.port_bridge_leave	= b53_br_leave,
1395ff39c2d6SFlorian Fainelli 	.port_stp_state_set	= b53_br_set_stp_state,
1396a2482d2cSFlorian Fainelli 	.port_vlan_filtering	= b53_vlan_filtering,
1397a2482d2cSFlorian Fainelli 	.port_vlan_prepare	= b53_vlan_prepare,
1398a2482d2cSFlorian Fainelli 	.port_vlan_add		= b53_vlan_add,
1399a2482d2cSFlorian Fainelli 	.port_vlan_del		= b53_vlan_del,
1400a2482d2cSFlorian Fainelli 	.port_vlan_dump		= b53_vlan_dump,
14011da6df85SFlorian Fainelli 	.port_fdb_prepare	= b53_fdb_prepare,
14021da6df85SFlorian Fainelli 	.port_fdb_dump		= b53_fdb_dump,
14031da6df85SFlorian Fainelli 	.port_fdb_add		= b53_fdb_add,
14041da6df85SFlorian Fainelli 	.port_fdb_del		= b53_fdb_del,
1405967dd82fSFlorian Fainelli };
1406967dd82fSFlorian Fainelli 
1407967dd82fSFlorian Fainelli struct b53_chip_data {
1408967dd82fSFlorian Fainelli 	u32 chip_id;
1409967dd82fSFlorian Fainelli 	const char *dev_name;
1410967dd82fSFlorian Fainelli 	u16 vlans;
1411967dd82fSFlorian Fainelli 	u16 enabled_ports;
1412967dd82fSFlorian Fainelli 	u8 cpu_port;
1413967dd82fSFlorian Fainelli 	u8 vta_regs[3];
14141da6df85SFlorian Fainelli 	u8 arl_entries;
1415967dd82fSFlorian Fainelli 	u8 duplex_reg;
1416967dd82fSFlorian Fainelli 	u8 jumbo_pm_reg;
1417967dd82fSFlorian Fainelli 	u8 jumbo_size_reg;
1418967dd82fSFlorian Fainelli };
1419967dd82fSFlorian Fainelli 
1420967dd82fSFlorian Fainelli #define B53_VTA_REGS	\
1421967dd82fSFlorian Fainelli 	{ B53_VT_ACCESS, B53_VT_INDEX, B53_VT_ENTRY }
1422967dd82fSFlorian Fainelli #define B53_VTA_REGS_9798 \
1423967dd82fSFlorian Fainelli 	{ B53_VT_ACCESS_9798, B53_VT_INDEX_9798, B53_VT_ENTRY_9798 }
1424967dd82fSFlorian Fainelli #define B53_VTA_REGS_63XX \
1425967dd82fSFlorian Fainelli 	{ B53_VT_ACCESS_63XX, B53_VT_INDEX_63XX, B53_VT_ENTRY_63XX }
1426967dd82fSFlorian Fainelli 
1427967dd82fSFlorian Fainelli static const struct b53_chip_data b53_switch_chips[] = {
1428967dd82fSFlorian Fainelli 	{
1429967dd82fSFlorian Fainelli 		.chip_id = BCM5325_DEVICE_ID,
1430967dd82fSFlorian Fainelli 		.dev_name = "BCM5325",
1431967dd82fSFlorian Fainelli 		.vlans = 16,
1432967dd82fSFlorian Fainelli 		.enabled_ports = 0x1f,
14331da6df85SFlorian Fainelli 		.arl_entries = 2,
1434967dd82fSFlorian Fainelli 		.cpu_port = B53_CPU_PORT_25,
1435967dd82fSFlorian Fainelli 		.duplex_reg = B53_DUPLEX_STAT_FE,
1436967dd82fSFlorian Fainelli 	},
1437967dd82fSFlorian Fainelli 	{
1438967dd82fSFlorian Fainelli 		.chip_id = BCM5365_DEVICE_ID,
1439967dd82fSFlorian Fainelli 		.dev_name = "BCM5365",
1440967dd82fSFlorian Fainelli 		.vlans = 256,
1441967dd82fSFlorian Fainelli 		.enabled_ports = 0x1f,
14421da6df85SFlorian Fainelli 		.arl_entries = 2,
1443967dd82fSFlorian Fainelli 		.cpu_port = B53_CPU_PORT_25,
1444967dd82fSFlorian Fainelli 		.duplex_reg = B53_DUPLEX_STAT_FE,
1445967dd82fSFlorian Fainelli 	},
1446967dd82fSFlorian Fainelli 	{
1447967dd82fSFlorian Fainelli 		.chip_id = BCM5395_DEVICE_ID,
1448967dd82fSFlorian Fainelli 		.dev_name = "BCM5395",
1449967dd82fSFlorian Fainelli 		.vlans = 4096,
1450967dd82fSFlorian Fainelli 		.enabled_ports = 0x1f,
14511da6df85SFlorian Fainelli 		.arl_entries = 4,
1452967dd82fSFlorian Fainelli 		.cpu_port = B53_CPU_PORT,
1453967dd82fSFlorian Fainelli 		.vta_regs = B53_VTA_REGS,
1454967dd82fSFlorian Fainelli 		.duplex_reg = B53_DUPLEX_STAT_GE,
1455967dd82fSFlorian Fainelli 		.jumbo_pm_reg = B53_JUMBO_PORT_MASK,
1456967dd82fSFlorian Fainelli 		.jumbo_size_reg = B53_JUMBO_MAX_SIZE,
1457967dd82fSFlorian Fainelli 	},
1458967dd82fSFlorian Fainelli 	{
1459967dd82fSFlorian Fainelli 		.chip_id = BCM5397_DEVICE_ID,
1460967dd82fSFlorian Fainelli 		.dev_name = "BCM5397",
1461967dd82fSFlorian Fainelli 		.vlans = 4096,
1462967dd82fSFlorian Fainelli 		.enabled_ports = 0x1f,
14631da6df85SFlorian Fainelli 		.arl_entries = 4,
1464967dd82fSFlorian Fainelli 		.cpu_port = B53_CPU_PORT,
1465967dd82fSFlorian Fainelli 		.vta_regs = B53_VTA_REGS_9798,
1466967dd82fSFlorian Fainelli 		.duplex_reg = B53_DUPLEX_STAT_GE,
1467967dd82fSFlorian Fainelli 		.jumbo_pm_reg = B53_JUMBO_PORT_MASK,
1468967dd82fSFlorian Fainelli 		.jumbo_size_reg = B53_JUMBO_MAX_SIZE,
1469967dd82fSFlorian Fainelli 	},
1470967dd82fSFlorian Fainelli 	{
1471967dd82fSFlorian Fainelli 		.chip_id = BCM5398_DEVICE_ID,
1472967dd82fSFlorian Fainelli 		.dev_name = "BCM5398",
1473967dd82fSFlorian Fainelli 		.vlans = 4096,
1474967dd82fSFlorian Fainelli 		.enabled_ports = 0x7f,
14751da6df85SFlorian Fainelli 		.arl_entries = 4,
1476967dd82fSFlorian Fainelli 		.cpu_port = B53_CPU_PORT,
1477967dd82fSFlorian Fainelli 		.vta_regs = B53_VTA_REGS_9798,
1478967dd82fSFlorian Fainelli 		.duplex_reg = B53_DUPLEX_STAT_GE,
1479967dd82fSFlorian Fainelli 		.jumbo_pm_reg = B53_JUMBO_PORT_MASK,
1480967dd82fSFlorian Fainelli 		.jumbo_size_reg = B53_JUMBO_MAX_SIZE,
1481967dd82fSFlorian Fainelli 	},
1482967dd82fSFlorian Fainelli 	{
1483967dd82fSFlorian Fainelli 		.chip_id = BCM53115_DEVICE_ID,
1484967dd82fSFlorian Fainelli 		.dev_name = "BCM53115",
1485967dd82fSFlorian Fainelli 		.vlans = 4096,
1486967dd82fSFlorian Fainelli 		.enabled_ports = 0x1f,
14871da6df85SFlorian Fainelli 		.arl_entries = 4,
1488967dd82fSFlorian Fainelli 		.vta_regs = B53_VTA_REGS,
1489967dd82fSFlorian Fainelli 		.cpu_port = B53_CPU_PORT,
1490967dd82fSFlorian Fainelli 		.duplex_reg = B53_DUPLEX_STAT_GE,
1491967dd82fSFlorian Fainelli 		.jumbo_pm_reg = B53_JUMBO_PORT_MASK,
1492967dd82fSFlorian Fainelli 		.jumbo_size_reg = B53_JUMBO_MAX_SIZE,
1493967dd82fSFlorian Fainelli 	},
1494967dd82fSFlorian Fainelli 	{
1495967dd82fSFlorian Fainelli 		.chip_id = BCM53125_DEVICE_ID,
1496967dd82fSFlorian Fainelli 		.dev_name = "BCM53125",
1497967dd82fSFlorian Fainelli 		.vlans = 4096,
1498967dd82fSFlorian Fainelli 		.enabled_ports = 0xff,
1499967dd82fSFlorian Fainelli 		.cpu_port = B53_CPU_PORT,
1500967dd82fSFlorian Fainelli 		.vta_regs = B53_VTA_REGS,
1501967dd82fSFlorian Fainelli 		.duplex_reg = B53_DUPLEX_STAT_GE,
1502967dd82fSFlorian Fainelli 		.jumbo_pm_reg = B53_JUMBO_PORT_MASK,
1503967dd82fSFlorian Fainelli 		.jumbo_size_reg = B53_JUMBO_MAX_SIZE,
1504967dd82fSFlorian Fainelli 	},
1505967dd82fSFlorian Fainelli 	{
1506967dd82fSFlorian Fainelli 		.chip_id = BCM53128_DEVICE_ID,
1507967dd82fSFlorian Fainelli 		.dev_name = "BCM53128",
1508967dd82fSFlorian Fainelli 		.vlans = 4096,
1509967dd82fSFlorian Fainelli 		.enabled_ports = 0x1ff,
15101da6df85SFlorian Fainelli 		.arl_entries = 4,
1511967dd82fSFlorian Fainelli 		.cpu_port = B53_CPU_PORT,
1512967dd82fSFlorian Fainelli 		.vta_regs = B53_VTA_REGS,
1513967dd82fSFlorian Fainelli 		.duplex_reg = B53_DUPLEX_STAT_GE,
1514967dd82fSFlorian Fainelli 		.jumbo_pm_reg = B53_JUMBO_PORT_MASK,
1515967dd82fSFlorian Fainelli 		.jumbo_size_reg = B53_JUMBO_MAX_SIZE,
1516967dd82fSFlorian Fainelli 	},
1517967dd82fSFlorian Fainelli 	{
1518967dd82fSFlorian Fainelli 		.chip_id = BCM63XX_DEVICE_ID,
1519967dd82fSFlorian Fainelli 		.dev_name = "BCM63xx",
1520967dd82fSFlorian Fainelli 		.vlans = 4096,
1521967dd82fSFlorian Fainelli 		.enabled_ports = 0, /* pdata must provide them */
15221da6df85SFlorian Fainelli 		.arl_entries = 4,
1523967dd82fSFlorian Fainelli 		.cpu_port = B53_CPU_PORT,
1524967dd82fSFlorian Fainelli 		.vta_regs = B53_VTA_REGS_63XX,
1525967dd82fSFlorian Fainelli 		.duplex_reg = B53_DUPLEX_STAT_63XX,
1526967dd82fSFlorian Fainelli 		.jumbo_pm_reg = B53_JUMBO_PORT_MASK_63XX,
1527967dd82fSFlorian Fainelli 		.jumbo_size_reg = B53_JUMBO_MAX_SIZE_63XX,
1528967dd82fSFlorian Fainelli 	},
1529967dd82fSFlorian Fainelli 	{
1530967dd82fSFlorian Fainelli 		.chip_id = BCM53010_DEVICE_ID,
1531967dd82fSFlorian Fainelli 		.dev_name = "BCM53010",
1532967dd82fSFlorian Fainelli 		.vlans = 4096,
1533967dd82fSFlorian Fainelli 		.enabled_ports = 0x1f,
15341da6df85SFlorian Fainelli 		.arl_entries = 4,
1535967dd82fSFlorian Fainelli 		.cpu_port = B53_CPU_PORT_25, /* TODO: auto detect */
1536967dd82fSFlorian Fainelli 		.vta_regs = B53_VTA_REGS,
1537967dd82fSFlorian Fainelli 		.duplex_reg = B53_DUPLEX_STAT_GE,
1538967dd82fSFlorian Fainelli 		.jumbo_pm_reg = B53_JUMBO_PORT_MASK,
1539967dd82fSFlorian Fainelli 		.jumbo_size_reg = B53_JUMBO_MAX_SIZE,
1540967dd82fSFlorian Fainelli 	},
1541967dd82fSFlorian Fainelli 	{
1542967dd82fSFlorian Fainelli 		.chip_id = BCM53011_DEVICE_ID,
1543967dd82fSFlorian Fainelli 		.dev_name = "BCM53011",
1544967dd82fSFlorian Fainelli 		.vlans = 4096,
1545967dd82fSFlorian Fainelli 		.enabled_ports = 0x1bf,
15461da6df85SFlorian Fainelli 		.arl_entries = 4,
1547967dd82fSFlorian Fainelli 		.cpu_port = B53_CPU_PORT_25, /* TODO: auto detect */
1548967dd82fSFlorian Fainelli 		.vta_regs = B53_VTA_REGS,
1549967dd82fSFlorian Fainelli 		.duplex_reg = B53_DUPLEX_STAT_GE,
1550967dd82fSFlorian Fainelli 		.jumbo_pm_reg = B53_JUMBO_PORT_MASK,
1551967dd82fSFlorian Fainelli 		.jumbo_size_reg = B53_JUMBO_MAX_SIZE,
1552967dd82fSFlorian Fainelli 	},
1553967dd82fSFlorian Fainelli 	{
1554967dd82fSFlorian Fainelli 		.chip_id = BCM53012_DEVICE_ID,
1555967dd82fSFlorian Fainelli 		.dev_name = "BCM53012",
1556967dd82fSFlorian Fainelli 		.vlans = 4096,
1557967dd82fSFlorian Fainelli 		.enabled_ports = 0x1bf,
15581da6df85SFlorian Fainelli 		.arl_entries = 4,
1559967dd82fSFlorian Fainelli 		.cpu_port = B53_CPU_PORT_25, /* TODO: auto detect */
1560967dd82fSFlorian Fainelli 		.vta_regs = B53_VTA_REGS,
1561967dd82fSFlorian Fainelli 		.duplex_reg = B53_DUPLEX_STAT_GE,
1562967dd82fSFlorian Fainelli 		.jumbo_pm_reg = B53_JUMBO_PORT_MASK,
1563967dd82fSFlorian Fainelli 		.jumbo_size_reg = B53_JUMBO_MAX_SIZE,
1564967dd82fSFlorian Fainelli 	},
1565967dd82fSFlorian Fainelli 	{
1566967dd82fSFlorian Fainelli 		.chip_id = BCM53018_DEVICE_ID,
1567967dd82fSFlorian Fainelli 		.dev_name = "BCM53018",
1568967dd82fSFlorian Fainelli 		.vlans = 4096,
1569967dd82fSFlorian Fainelli 		.enabled_ports = 0x1f,
15701da6df85SFlorian Fainelli 		.arl_entries = 4,
1571967dd82fSFlorian Fainelli 		.cpu_port = B53_CPU_PORT_25, /* TODO: auto detect */
1572967dd82fSFlorian Fainelli 		.vta_regs = B53_VTA_REGS,
1573967dd82fSFlorian Fainelli 		.duplex_reg = B53_DUPLEX_STAT_GE,
1574967dd82fSFlorian Fainelli 		.jumbo_pm_reg = B53_JUMBO_PORT_MASK,
1575967dd82fSFlorian Fainelli 		.jumbo_size_reg = B53_JUMBO_MAX_SIZE,
1576967dd82fSFlorian Fainelli 	},
1577967dd82fSFlorian Fainelli 	{
1578967dd82fSFlorian Fainelli 		.chip_id = BCM53019_DEVICE_ID,
1579967dd82fSFlorian Fainelli 		.dev_name = "BCM53019",
1580967dd82fSFlorian Fainelli 		.vlans = 4096,
1581967dd82fSFlorian Fainelli 		.enabled_ports = 0x1f,
15821da6df85SFlorian Fainelli 		.arl_entries = 4,
1583967dd82fSFlorian Fainelli 		.cpu_port = B53_CPU_PORT_25, /* TODO: auto detect */
1584967dd82fSFlorian Fainelli 		.vta_regs = B53_VTA_REGS,
1585967dd82fSFlorian Fainelli 		.duplex_reg = B53_DUPLEX_STAT_GE,
1586967dd82fSFlorian Fainelli 		.jumbo_pm_reg = B53_JUMBO_PORT_MASK,
1587967dd82fSFlorian Fainelli 		.jumbo_size_reg = B53_JUMBO_MAX_SIZE,
1588967dd82fSFlorian Fainelli 	},
1589991a36bbSFlorian Fainelli 	{
1590991a36bbSFlorian Fainelli 		.chip_id = BCM58XX_DEVICE_ID,
1591991a36bbSFlorian Fainelli 		.dev_name = "BCM585xx/586xx/88312",
1592991a36bbSFlorian Fainelli 		.vlans	= 4096,
1593991a36bbSFlorian Fainelli 		.enabled_ports = 0x1ff,
1594991a36bbSFlorian Fainelli 		.arl_entries = 4,
1595991a36bbSFlorian Fainelli 		.cpu_port = B53_CPU_PORT_25,
1596991a36bbSFlorian Fainelli 		.vta_regs = B53_VTA_REGS,
1597991a36bbSFlorian Fainelli 		.duplex_reg = B53_DUPLEX_STAT_GE,
1598991a36bbSFlorian Fainelli 		.jumbo_pm_reg = B53_JUMBO_PORT_MASK,
1599991a36bbSFlorian Fainelli 		.jumbo_size_reg = B53_JUMBO_MAX_SIZE,
1600991a36bbSFlorian Fainelli 	},
1601967dd82fSFlorian Fainelli };
1602967dd82fSFlorian Fainelli 
1603967dd82fSFlorian Fainelli static int b53_switch_init(struct b53_device *dev)
1604967dd82fSFlorian Fainelli {
1605967dd82fSFlorian Fainelli 	unsigned int i;
1606967dd82fSFlorian Fainelli 	int ret;
1607967dd82fSFlorian Fainelli 
1608967dd82fSFlorian Fainelli 	for (i = 0; i < ARRAY_SIZE(b53_switch_chips); i++) {
1609967dd82fSFlorian Fainelli 		const struct b53_chip_data *chip = &b53_switch_chips[i];
1610967dd82fSFlorian Fainelli 
1611967dd82fSFlorian Fainelli 		if (chip->chip_id == dev->chip_id) {
1612967dd82fSFlorian Fainelli 			if (!dev->enabled_ports)
1613967dd82fSFlorian Fainelli 				dev->enabled_ports = chip->enabled_ports;
1614967dd82fSFlorian Fainelli 			dev->name = chip->dev_name;
1615967dd82fSFlorian Fainelli 			dev->duplex_reg = chip->duplex_reg;
1616967dd82fSFlorian Fainelli 			dev->vta_regs[0] = chip->vta_regs[0];
1617967dd82fSFlorian Fainelli 			dev->vta_regs[1] = chip->vta_regs[1];
1618967dd82fSFlorian Fainelli 			dev->vta_regs[2] = chip->vta_regs[2];
1619967dd82fSFlorian Fainelli 			dev->jumbo_pm_reg = chip->jumbo_pm_reg;
1620967dd82fSFlorian Fainelli 			dev->cpu_port = chip->cpu_port;
1621967dd82fSFlorian Fainelli 			dev->num_vlans = chip->vlans;
16221da6df85SFlorian Fainelli 			dev->num_arl_entries = chip->arl_entries;
1623967dd82fSFlorian Fainelli 			break;
1624967dd82fSFlorian Fainelli 		}
1625967dd82fSFlorian Fainelli 	}
1626967dd82fSFlorian Fainelli 
1627967dd82fSFlorian Fainelli 	/* check which BCM5325x version we have */
1628967dd82fSFlorian Fainelli 	if (is5325(dev)) {
1629967dd82fSFlorian Fainelli 		u8 vc4;
1630967dd82fSFlorian Fainelli 
1631967dd82fSFlorian Fainelli 		b53_read8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL4_25, &vc4);
1632967dd82fSFlorian Fainelli 
1633967dd82fSFlorian Fainelli 		/* check reserved bits */
1634967dd82fSFlorian Fainelli 		switch (vc4 & 3) {
1635967dd82fSFlorian Fainelli 		case 1:
1636967dd82fSFlorian Fainelli 			/* BCM5325E */
1637967dd82fSFlorian Fainelli 			break;
1638967dd82fSFlorian Fainelli 		case 3:
1639967dd82fSFlorian Fainelli 			/* BCM5325F - do not use port 4 */
1640967dd82fSFlorian Fainelli 			dev->enabled_ports &= ~BIT(4);
1641967dd82fSFlorian Fainelli 			break;
1642967dd82fSFlorian Fainelli 		default:
1643967dd82fSFlorian Fainelli /* On the BCM47XX SoCs this is the supported internal switch.*/
1644967dd82fSFlorian Fainelli #ifndef CONFIG_BCM47XX
1645967dd82fSFlorian Fainelli 			/* BCM5325M */
1646967dd82fSFlorian Fainelli 			return -EINVAL;
1647967dd82fSFlorian Fainelli #else
1648967dd82fSFlorian Fainelli 			break;
1649967dd82fSFlorian Fainelli #endif
1650967dd82fSFlorian Fainelli 		}
1651967dd82fSFlorian Fainelli 	} else if (dev->chip_id == BCM53115_DEVICE_ID) {
1652967dd82fSFlorian Fainelli 		u64 strap_value;
1653967dd82fSFlorian Fainelli 
1654967dd82fSFlorian Fainelli 		b53_read48(dev, B53_STAT_PAGE, B53_STRAP_VALUE, &strap_value);
1655967dd82fSFlorian Fainelli 		/* use second IMP port if GMII is enabled */
1656967dd82fSFlorian Fainelli 		if (strap_value & SV_GMII_CTRL_115)
1657967dd82fSFlorian Fainelli 			dev->cpu_port = 5;
1658967dd82fSFlorian Fainelli 	}
1659967dd82fSFlorian Fainelli 
1660967dd82fSFlorian Fainelli 	/* cpu port is always last */
1661967dd82fSFlorian Fainelli 	dev->num_ports = dev->cpu_port + 1;
1662967dd82fSFlorian Fainelli 	dev->enabled_ports |= BIT(dev->cpu_port);
1663967dd82fSFlorian Fainelli 
1664967dd82fSFlorian Fainelli 	dev->ports = devm_kzalloc(dev->dev,
1665967dd82fSFlorian Fainelli 				  sizeof(struct b53_port) * dev->num_ports,
1666967dd82fSFlorian Fainelli 				  GFP_KERNEL);
1667967dd82fSFlorian Fainelli 	if (!dev->ports)
1668967dd82fSFlorian Fainelli 		return -ENOMEM;
1669967dd82fSFlorian Fainelli 
1670a2482d2cSFlorian Fainelli 	dev->vlans = devm_kzalloc(dev->dev,
1671a2482d2cSFlorian Fainelli 				  sizeof(struct b53_vlan) * dev->num_vlans,
1672a2482d2cSFlorian Fainelli 				  GFP_KERNEL);
1673a2482d2cSFlorian Fainelli 	if (!dev->vlans)
1674a2482d2cSFlorian Fainelli 		return -ENOMEM;
1675a2482d2cSFlorian Fainelli 
1676967dd82fSFlorian Fainelli 	dev->reset_gpio = b53_switch_get_reset_gpio(dev);
1677967dd82fSFlorian Fainelli 	if (dev->reset_gpio >= 0) {
1678967dd82fSFlorian Fainelli 		ret = devm_gpio_request_one(dev->dev, dev->reset_gpio,
1679967dd82fSFlorian Fainelli 					    GPIOF_OUT_INIT_HIGH, "robo_reset");
1680967dd82fSFlorian Fainelli 		if (ret)
1681967dd82fSFlorian Fainelli 			return ret;
1682967dd82fSFlorian Fainelli 	}
1683967dd82fSFlorian Fainelli 
1684967dd82fSFlorian Fainelli 	return 0;
1685967dd82fSFlorian Fainelli }
1686967dd82fSFlorian Fainelli 
16870dff88d3SJulia Lawall struct b53_device *b53_switch_alloc(struct device *base,
16880dff88d3SJulia Lawall 				    const struct b53_io_ops *ops,
1689967dd82fSFlorian Fainelli 				    void *priv)
1690967dd82fSFlorian Fainelli {
1691967dd82fSFlorian Fainelli 	struct dsa_switch *ds;
1692967dd82fSFlorian Fainelli 	struct b53_device *dev;
1693967dd82fSFlorian Fainelli 
1694967dd82fSFlorian Fainelli 	ds = devm_kzalloc(base, sizeof(*ds) + sizeof(*dev), GFP_KERNEL);
1695967dd82fSFlorian Fainelli 	if (!ds)
1696967dd82fSFlorian Fainelli 		return NULL;
1697967dd82fSFlorian Fainelli 
1698967dd82fSFlorian Fainelli 	dev = (struct b53_device *)(ds + 1);
1699967dd82fSFlorian Fainelli 
1700967dd82fSFlorian Fainelli 	ds->priv = dev;
1701967dd82fSFlorian Fainelli 	ds->dev = base;
1702967dd82fSFlorian Fainelli 	dev->dev = base;
1703967dd82fSFlorian Fainelli 
1704967dd82fSFlorian Fainelli 	dev->ds = ds;
1705967dd82fSFlorian Fainelli 	dev->priv = priv;
1706967dd82fSFlorian Fainelli 	dev->ops = ops;
1707*485ebd61SFlorian Fainelli 	ds->ops = &b53_switch_ops;
1708967dd82fSFlorian Fainelli 	mutex_init(&dev->reg_mutex);
1709967dd82fSFlorian Fainelli 	mutex_init(&dev->stats_mutex);
1710967dd82fSFlorian Fainelli 
1711967dd82fSFlorian Fainelli 	return dev;
1712967dd82fSFlorian Fainelli }
1713967dd82fSFlorian Fainelli EXPORT_SYMBOL(b53_switch_alloc);
1714967dd82fSFlorian Fainelli 
1715967dd82fSFlorian Fainelli int b53_switch_detect(struct b53_device *dev)
1716967dd82fSFlorian Fainelli {
1717967dd82fSFlorian Fainelli 	u32 id32;
1718967dd82fSFlorian Fainelli 	u16 tmp;
1719967dd82fSFlorian Fainelli 	u8 id8;
1720967dd82fSFlorian Fainelli 	int ret;
1721967dd82fSFlorian Fainelli 
1722967dd82fSFlorian Fainelli 	ret = b53_read8(dev, B53_MGMT_PAGE, B53_DEVICE_ID, &id8);
1723967dd82fSFlorian Fainelli 	if (ret)
1724967dd82fSFlorian Fainelli 		return ret;
1725967dd82fSFlorian Fainelli 
1726967dd82fSFlorian Fainelli 	switch (id8) {
1727967dd82fSFlorian Fainelli 	case 0:
1728967dd82fSFlorian Fainelli 		/* BCM5325 and BCM5365 do not have this register so reads
1729967dd82fSFlorian Fainelli 		 * return 0. But the read operation did succeed, so assume this
1730967dd82fSFlorian Fainelli 		 * is one of them.
1731967dd82fSFlorian Fainelli 		 *
1732967dd82fSFlorian Fainelli 		 * Next check if we can write to the 5325's VTA register; for
1733967dd82fSFlorian Fainelli 		 * 5365 it is read only.
1734967dd82fSFlorian Fainelli 		 */
1735967dd82fSFlorian Fainelli 		b53_write16(dev, B53_VLAN_PAGE, B53_VLAN_TABLE_ACCESS_25, 0xf);
1736967dd82fSFlorian Fainelli 		b53_read16(dev, B53_VLAN_PAGE, B53_VLAN_TABLE_ACCESS_25, &tmp);
1737967dd82fSFlorian Fainelli 
1738967dd82fSFlorian Fainelli 		if (tmp == 0xf)
1739967dd82fSFlorian Fainelli 			dev->chip_id = BCM5325_DEVICE_ID;
1740967dd82fSFlorian Fainelli 		else
1741967dd82fSFlorian Fainelli 			dev->chip_id = BCM5365_DEVICE_ID;
1742967dd82fSFlorian Fainelli 		break;
1743967dd82fSFlorian Fainelli 	case BCM5395_DEVICE_ID:
1744967dd82fSFlorian Fainelli 	case BCM5397_DEVICE_ID:
1745967dd82fSFlorian Fainelli 	case BCM5398_DEVICE_ID:
1746967dd82fSFlorian Fainelli 		dev->chip_id = id8;
1747967dd82fSFlorian Fainelli 		break;
1748967dd82fSFlorian Fainelli 	default:
1749967dd82fSFlorian Fainelli 		ret = b53_read32(dev, B53_MGMT_PAGE, B53_DEVICE_ID, &id32);
1750967dd82fSFlorian Fainelli 		if (ret)
1751967dd82fSFlorian Fainelli 			return ret;
1752967dd82fSFlorian Fainelli 
1753967dd82fSFlorian Fainelli 		switch (id32) {
1754967dd82fSFlorian Fainelli 		case BCM53115_DEVICE_ID:
1755967dd82fSFlorian Fainelli 		case BCM53125_DEVICE_ID:
1756967dd82fSFlorian Fainelli 		case BCM53128_DEVICE_ID:
1757967dd82fSFlorian Fainelli 		case BCM53010_DEVICE_ID:
1758967dd82fSFlorian Fainelli 		case BCM53011_DEVICE_ID:
1759967dd82fSFlorian Fainelli 		case BCM53012_DEVICE_ID:
1760967dd82fSFlorian Fainelli 		case BCM53018_DEVICE_ID:
1761967dd82fSFlorian Fainelli 		case BCM53019_DEVICE_ID:
1762967dd82fSFlorian Fainelli 			dev->chip_id = id32;
1763967dd82fSFlorian Fainelli 			break;
1764967dd82fSFlorian Fainelli 		default:
1765967dd82fSFlorian Fainelli 			pr_err("unsupported switch detected (BCM53%02x/BCM%x)\n",
1766967dd82fSFlorian Fainelli 			       id8, id32);
1767967dd82fSFlorian Fainelli 			return -ENODEV;
1768967dd82fSFlorian Fainelli 		}
1769967dd82fSFlorian Fainelli 	}
1770967dd82fSFlorian Fainelli 
1771967dd82fSFlorian Fainelli 	if (dev->chip_id == BCM5325_DEVICE_ID)
1772967dd82fSFlorian Fainelli 		return b53_read8(dev, B53_STAT_PAGE, B53_REV_ID_25,
1773967dd82fSFlorian Fainelli 				 &dev->core_rev);
1774967dd82fSFlorian Fainelli 	else
1775967dd82fSFlorian Fainelli 		return b53_read8(dev, B53_MGMT_PAGE, B53_REV_ID,
1776967dd82fSFlorian Fainelli 				 &dev->core_rev);
1777967dd82fSFlorian Fainelli }
1778967dd82fSFlorian Fainelli EXPORT_SYMBOL(b53_switch_detect);
1779967dd82fSFlorian Fainelli 
1780967dd82fSFlorian Fainelli int b53_switch_register(struct b53_device *dev)
1781967dd82fSFlorian Fainelli {
1782967dd82fSFlorian Fainelli 	int ret;
1783967dd82fSFlorian Fainelli 
1784967dd82fSFlorian Fainelli 	if (dev->pdata) {
1785967dd82fSFlorian Fainelli 		dev->chip_id = dev->pdata->chip_id;
1786967dd82fSFlorian Fainelli 		dev->enabled_ports = dev->pdata->enabled_ports;
1787967dd82fSFlorian Fainelli 	}
1788967dd82fSFlorian Fainelli 
1789967dd82fSFlorian Fainelli 	if (!dev->chip_id && b53_switch_detect(dev))
1790967dd82fSFlorian Fainelli 		return -EINVAL;
1791967dd82fSFlorian Fainelli 
1792967dd82fSFlorian Fainelli 	ret = b53_switch_init(dev);
1793967dd82fSFlorian Fainelli 	if (ret)
1794967dd82fSFlorian Fainelli 		return ret;
1795967dd82fSFlorian Fainelli 
1796967dd82fSFlorian Fainelli 	pr_info("found switch: %s, rev %i\n", dev->name, dev->core_rev);
1797967dd82fSFlorian Fainelli 
1798967dd82fSFlorian Fainelli 	return dsa_register_switch(dev->ds, dev->ds->dev->of_node);
1799967dd82fSFlorian Fainelli }
1800967dd82fSFlorian Fainelli EXPORT_SYMBOL(b53_switch_register);
1801967dd82fSFlorian Fainelli 
1802967dd82fSFlorian Fainelli MODULE_AUTHOR("Jonas Gorski <jogo@openwrt.org>");
1803967dd82fSFlorian Fainelli MODULE_DESCRIPTION("B53 switch library");
1804967dd82fSFlorian Fainelli MODULE_LICENSE("Dual BSD/GPL");
1805