xref: /openbmc/linux/drivers/net/dsa/b53/b53_common.c (revision 3b33438c52def0de4a5577ad541e50923bcc2596)
1967dd82fSFlorian Fainelli /*
2967dd82fSFlorian Fainelli  * B53 switch driver main logic
3967dd82fSFlorian Fainelli  *
4967dd82fSFlorian Fainelli  * Copyright (C) 2011-2013 Jonas Gorski <jogo@openwrt.org>
5967dd82fSFlorian Fainelli  * Copyright (C) 2016 Florian Fainelli <f.fainelli@gmail.com>
6967dd82fSFlorian Fainelli  *
7967dd82fSFlorian Fainelli  * Permission to use, copy, modify, and/or distribute this software for any
8967dd82fSFlorian Fainelli  * purpose with or without fee is hereby granted, provided that the above
9967dd82fSFlorian Fainelli  * copyright notice and this permission notice appear in all copies.
10967dd82fSFlorian Fainelli  *
11967dd82fSFlorian Fainelli  * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
12967dd82fSFlorian Fainelli  * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
13967dd82fSFlorian Fainelli  * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
14967dd82fSFlorian Fainelli  * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
15967dd82fSFlorian Fainelli  * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
16967dd82fSFlorian Fainelli  * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
17967dd82fSFlorian Fainelli  * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
18967dd82fSFlorian Fainelli  */
19967dd82fSFlorian Fainelli 
20967dd82fSFlorian Fainelli #include <linux/delay.h>
21967dd82fSFlorian Fainelli #include <linux/export.h>
22967dd82fSFlorian Fainelli #include <linux/gpio.h>
23967dd82fSFlorian Fainelli #include <linux/kernel.h>
24967dd82fSFlorian Fainelli #include <linux/module.h>
25967dd82fSFlorian Fainelli #include <linux/platform_data/b53.h>
26967dd82fSFlorian Fainelli #include <linux/phy.h>
275e004460SFlorian Fainelli #include <linux/phylink.h>
281da6df85SFlorian Fainelli #include <linux/etherdevice.h>
29ff39c2d6SFlorian Fainelli #include <linux/if_bridge.h>
30967dd82fSFlorian Fainelli #include <net/dsa.h>
31967dd82fSFlorian Fainelli 
32967dd82fSFlorian Fainelli #include "b53_regs.h"
33967dd82fSFlorian Fainelli #include "b53_priv.h"
34967dd82fSFlorian Fainelli 
35967dd82fSFlorian Fainelli struct b53_mib_desc {
36967dd82fSFlorian Fainelli 	u8 size;
37967dd82fSFlorian Fainelli 	u8 offset;
38967dd82fSFlorian Fainelli 	const char *name;
39967dd82fSFlorian Fainelli };
40967dd82fSFlorian Fainelli 
41967dd82fSFlorian Fainelli /* BCM5365 MIB counters */
42967dd82fSFlorian Fainelli static const struct b53_mib_desc b53_mibs_65[] = {
43967dd82fSFlorian Fainelli 	{ 8, 0x00, "TxOctets" },
44967dd82fSFlorian Fainelli 	{ 4, 0x08, "TxDropPkts" },
45967dd82fSFlorian Fainelli 	{ 4, 0x10, "TxBroadcastPkts" },
46967dd82fSFlorian Fainelli 	{ 4, 0x14, "TxMulticastPkts" },
47967dd82fSFlorian Fainelli 	{ 4, 0x18, "TxUnicastPkts" },
48967dd82fSFlorian Fainelli 	{ 4, 0x1c, "TxCollisions" },
49967dd82fSFlorian Fainelli 	{ 4, 0x20, "TxSingleCollision" },
50967dd82fSFlorian Fainelli 	{ 4, 0x24, "TxMultipleCollision" },
51967dd82fSFlorian Fainelli 	{ 4, 0x28, "TxDeferredTransmit" },
52967dd82fSFlorian Fainelli 	{ 4, 0x2c, "TxLateCollision" },
53967dd82fSFlorian Fainelli 	{ 4, 0x30, "TxExcessiveCollision" },
54967dd82fSFlorian Fainelli 	{ 4, 0x38, "TxPausePkts" },
55967dd82fSFlorian Fainelli 	{ 8, 0x44, "RxOctets" },
56967dd82fSFlorian Fainelli 	{ 4, 0x4c, "RxUndersizePkts" },
57967dd82fSFlorian Fainelli 	{ 4, 0x50, "RxPausePkts" },
58967dd82fSFlorian Fainelli 	{ 4, 0x54, "Pkts64Octets" },
59967dd82fSFlorian Fainelli 	{ 4, 0x58, "Pkts65to127Octets" },
60967dd82fSFlorian Fainelli 	{ 4, 0x5c, "Pkts128to255Octets" },
61967dd82fSFlorian Fainelli 	{ 4, 0x60, "Pkts256to511Octets" },
62967dd82fSFlorian Fainelli 	{ 4, 0x64, "Pkts512to1023Octets" },
63967dd82fSFlorian Fainelli 	{ 4, 0x68, "Pkts1024to1522Octets" },
64967dd82fSFlorian Fainelli 	{ 4, 0x6c, "RxOversizePkts" },
65967dd82fSFlorian Fainelli 	{ 4, 0x70, "RxJabbers" },
66967dd82fSFlorian Fainelli 	{ 4, 0x74, "RxAlignmentErrors" },
67967dd82fSFlorian Fainelli 	{ 4, 0x78, "RxFCSErrors" },
68967dd82fSFlorian Fainelli 	{ 8, 0x7c, "RxGoodOctets" },
69967dd82fSFlorian Fainelli 	{ 4, 0x84, "RxDropPkts" },
70967dd82fSFlorian Fainelli 	{ 4, 0x88, "RxUnicastPkts" },
71967dd82fSFlorian Fainelli 	{ 4, 0x8c, "RxMulticastPkts" },
72967dd82fSFlorian Fainelli 	{ 4, 0x90, "RxBroadcastPkts" },
73967dd82fSFlorian Fainelli 	{ 4, 0x94, "RxSAChanges" },
74967dd82fSFlorian Fainelli 	{ 4, 0x98, "RxFragments" },
75967dd82fSFlorian Fainelli };
76967dd82fSFlorian Fainelli 
77967dd82fSFlorian Fainelli #define B53_MIBS_65_SIZE	ARRAY_SIZE(b53_mibs_65)
78967dd82fSFlorian Fainelli 
79967dd82fSFlorian Fainelli /* BCM63xx MIB counters */
80967dd82fSFlorian Fainelli static const struct b53_mib_desc b53_mibs_63xx[] = {
81967dd82fSFlorian Fainelli 	{ 8, 0x00, "TxOctets" },
82967dd82fSFlorian Fainelli 	{ 4, 0x08, "TxDropPkts" },
83967dd82fSFlorian Fainelli 	{ 4, 0x0c, "TxQoSPkts" },
84967dd82fSFlorian Fainelli 	{ 4, 0x10, "TxBroadcastPkts" },
85967dd82fSFlorian Fainelli 	{ 4, 0x14, "TxMulticastPkts" },
86967dd82fSFlorian Fainelli 	{ 4, 0x18, "TxUnicastPkts" },
87967dd82fSFlorian Fainelli 	{ 4, 0x1c, "TxCollisions" },
88967dd82fSFlorian Fainelli 	{ 4, 0x20, "TxSingleCollision" },
89967dd82fSFlorian Fainelli 	{ 4, 0x24, "TxMultipleCollision" },
90967dd82fSFlorian Fainelli 	{ 4, 0x28, "TxDeferredTransmit" },
91967dd82fSFlorian Fainelli 	{ 4, 0x2c, "TxLateCollision" },
92967dd82fSFlorian Fainelli 	{ 4, 0x30, "TxExcessiveCollision" },
93967dd82fSFlorian Fainelli 	{ 4, 0x38, "TxPausePkts" },
94967dd82fSFlorian Fainelli 	{ 8, 0x3c, "TxQoSOctets" },
95967dd82fSFlorian Fainelli 	{ 8, 0x44, "RxOctets" },
96967dd82fSFlorian Fainelli 	{ 4, 0x4c, "RxUndersizePkts" },
97967dd82fSFlorian Fainelli 	{ 4, 0x50, "RxPausePkts" },
98967dd82fSFlorian Fainelli 	{ 4, 0x54, "Pkts64Octets" },
99967dd82fSFlorian Fainelli 	{ 4, 0x58, "Pkts65to127Octets" },
100967dd82fSFlorian Fainelli 	{ 4, 0x5c, "Pkts128to255Octets" },
101967dd82fSFlorian Fainelli 	{ 4, 0x60, "Pkts256to511Octets" },
102967dd82fSFlorian Fainelli 	{ 4, 0x64, "Pkts512to1023Octets" },
103967dd82fSFlorian Fainelli 	{ 4, 0x68, "Pkts1024to1522Octets" },
104967dd82fSFlorian Fainelli 	{ 4, 0x6c, "RxOversizePkts" },
105967dd82fSFlorian Fainelli 	{ 4, 0x70, "RxJabbers" },
106967dd82fSFlorian Fainelli 	{ 4, 0x74, "RxAlignmentErrors" },
107967dd82fSFlorian Fainelli 	{ 4, 0x78, "RxFCSErrors" },
108967dd82fSFlorian Fainelli 	{ 8, 0x7c, "RxGoodOctets" },
109967dd82fSFlorian Fainelli 	{ 4, 0x84, "RxDropPkts" },
110967dd82fSFlorian Fainelli 	{ 4, 0x88, "RxUnicastPkts" },
111967dd82fSFlorian Fainelli 	{ 4, 0x8c, "RxMulticastPkts" },
112967dd82fSFlorian Fainelli 	{ 4, 0x90, "RxBroadcastPkts" },
113967dd82fSFlorian Fainelli 	{ 4, 0x94, "RxSAChanges" },
114967dd82fSFlorian Fainelli 	{ 4, 0x98, "RxFragments" },
115967dd82fSFlorian Fainelli 	{ 4, 0xa0, "RxSymbolErrors" },
116967dd82fSFlorian Fainelli 	{ 4, 0xa4, "RxQoSPkts" },
117967dd82fSFlorian Fainelli 	{ 8, 0xa8, "RxQoSOctets" },
118967dd82fSFlorian Fainelli 	{ 4, 0xb0, "Pkts1523to2047Octets" },
119967dd82fSFlorian Fainelli 	{ 4, 0xb4, "Pkts2048to4095Octets" },
120967dd82fSFlorian Fainelli 	{ 4, 0xb8, "Pkts4096to8191Octets" },
121967dd82fSFlorian Fainelli 	{ 4, 0xbc, "Pkts8192to9728Octets" },
122967dd82fSFlorian Fainelli 	{ 4, 0xc0, "RxDiscarded" },
123967dd82fSFlorian Fainelli };
124967dd82fSFlorian Fainelli 
125967dd82fSFlorian Fainelli #define B53_MIBS_63XX_SIZE	ARRAY_SIZE(b53_mibs_63xx)
126967dd82fSFlorian Fainelli 
127967dd82fSFlorian Fainelli /* MIB counters */
128967dd82fSFlorian Fainelli static const struct b53_mib_desc b53_mibs[] = {
129967dd82fSFlorian Fainelli 	{ 8, 0x00, "TxOctets" },
130967dd82fSFlorian Fainelli 	{ 4, 0x08, "TxDropPkts" },
131967dd82fSFlorian Fainelli 	{ 4, 0x10, "TxBroadcastPkts" },
132967dd82fSFlorian Fainelli 	{ 4, 0x14, "TxMulticastPkts" },
133967dd82fSFlorian Fainelli 	{ 4, 0x18, "TxUnicastPkts" },
134967dd82fSFlorian Fainelli 	{ 4, 0x1c, "TxCollisions" },
135967dd82fSFlorian Fainelli 	{ 4, 0x20, "TxSingleCollision" },
136967dd82fSFlorian Fainelli 	{ 4, 0x24, "TxMultipleCollision" },
137967dd82fSFlorian Fainelli 	{ 4, 0x28, "TxDeferredTransmit" },
138967dd82fSFlorian Fainelli 	{ 4, 0x2c, "TxLateCollision" },
139967dd82fSFlorian Fainelli 	{ 4, 0x30, "TxExcessiveCollision" },
140967dd82fSFlorian Fainelli 	{ 4, 0x38, "TxPausePkts" },
141967dd82fSFlorian Fainelli 	{ 8, 0x50, "RxOctets" },
142967dd82fSFlorian Fainelli 	{ 4, 0x58, "RxUndersizePkts" },
143967dd82fSFlorian Fainelli 	{ 4, 0x5c, "RxPausePkts" },
144967dd82fSFlorian Fainelli 	{ 4, 0x60, "Pkts64Octets" },
145967dd82fSFlorian Fainelli 	{ 4, 0x64, "Pkts65to127Octets" },
146967dd82fSFlorian Fainelli 	{ 4, 0x68, "Pkts128to255Octets" },
147967dd82fSFlorian Fainelli 	{ 4, 0x6c, "Pkts256to511Octets" },
148967dd82fSFlorian Fainelli 	{ 4, 0x70, "Pkts512to1023Octets" },
149967dd82fSFlorian Fainelli 	{ 4, 0x74, "Pkts1024to1522Octets" },
150967dd82fSFlorian Fainelli 	{ 4, 0x78, "RxOversizePkts" },
151967dd82fSFlorian Fainelli 	{ 4, 0x7c, "RxJabbers" },
152967dd82fSFlorian Fainelli 	{ 4, 0x80, "RxAlignmentErrors" },
153967dd82fSFlorian Fainelli 	{ 4, 0x84, "RxFCSErrors" },
154967dd82fSFlorian Fainelli 	{ 8, 0x88, "RxGoodOctets" },
155967dd82fSFlorian Fainelli 	{ 4, 0x90, "RxDropPkts" },
156967dd82fSFlorian Fainelli 	{ 4, 0x94, "RxUnicastPkts" },
157967dd82fSFlorian Fainelli 	{ 4, 0x98, "RxMulticastPkts" },
158967dd82fSFlorian Fainelli 	{ 4, 0x9c, "RxBroadcastPkts" },
159967dd82fSFlorian Fainelli 	{ 4, 0xa0, "RxSAChanges" },
160967dd82fSFlorian Fainelli 	{ 4, 0xa4, "RxFragments" },
161967dd82fSFlorian Fainelli 	{ 4, 0xa8, "RxJumboPkts" },
162967dd82fSFlorian Fainelli 	{ 4, 0xac, "RxSymbolErrors" },
163967dd82fSFlorian Fainelli 	{ 4, 0xc0, "RxDiscarded" },
164967dd82fSFlorian Fainelli };
165967dd82fSFlorian Fainelli 
166967dd82fSFlorian Fainelli #define B53_MIBS_SIZE	ARRAY_SIZE(b53_mibs)
167967dd82fSFlorian Fainelli 
168bde5d132SFlorian Fainelli static const struct b53_mib_desc b53_mibs_58xx[] = {
169bde5d132SFlorian Fainelli 	{ 8, 0x00, "TxOctets" },
170bde5d132SFlorian Fainelli 	{ 4, 0x08, "TxDropPkts" },
171bde5d132SFlorian Fainelli 	{ 4, 0x0c, "TxQPKTQ0" },
172bde5d132SFlorian Fainelli 	{ 4, 0x10, "TxBroadcastPkts" },
173bde5d132SFlorian Fainelli 	{ 4, 0x14, "TxMulticastPkts" },
174bde5d132SFlorian Fainelli 	{ 4, 0x18, "TxUnicastPKts" },
175bde5d132SFlorian Fainelli 	{ 4, 0x1c, "TxCollisions" },
176bde5d132SFlorian Fainelli 	{ 4, 0x20, "TxSingleCollision" },
177bde5d132SFlorian Fainelli 	{ 4, 0x24, "TxMultipleCollision" },
178bde5d132SFlorian Fainelli 	{ 4, 0x28, "TxDeferredCollision" },
179bde5d132SFlorian Fainelli 	{ 4, 0x2c, "TxLateCollision" },
180bde5d132SFlorian Fainelli 	{ 4, 0x30, "TxExcessiveCollision" },
181bde5d132SFlorian Fainelli 	{ 4, 0x34, "TxFrameInDisc" },
182bde5d132SFlorian Fainelli 	{ 4, 0x38, "TxPausePkts" },
183bde5d132SFlorian Fainelli 	{ 4, 0x3c, "TxQPKTQ1" },
184bde5d132SFlorian Fainelli 	{ 4, 0x40, "TxQPKTQ2" },
185bde5d132SFlorian Fainelli 	{ 4, 0x44, "TxQPKTQ3" },
186bde5d132SFlorian Fainelli 	{ 4, 0x48, "TxQPKTQ4" },
187bde5d132SFlorian Fainelli 	{ 4, 0x4c, "TxQPKTQ5" },
188bde5d132SFlorian Fainelli 	{ 8, 0x50, "RxOctets" },
189bde5d132SFlorian Fainelli 	{ 4, 0x58, "RxUndersizePkts" },
190bde5d132SFlorian Fainelli 	{ 4, 0x5c, "RxPausePkts" },
191bde5d132SFlorian Fainelli 	{ 4, 0x60, "RxPkts64Octets" },
192bde5d132SFlorian Fainelli 	{ 4, 0x64, "RxPkts65to127Octets" },
193bde5d132SFlorian Fainelli 	{ 4, 0x68, "RxPkts128to255Octets" },
194bde5d132SFlorian Fainelli 	{ 4, 0x6c, "RxPkts256to511Octets" },
195bde5d132SFlorian Fainelli 	{ 4, 0x70, "RxPkts512to1023Octets" },
196bde5d132SFlorian Fainelli 	{ 4, 0x74, "RxPkts1024toMaxPktsOctets" },
197bde5d132SFlorian Fainelli 	{ 4, 0x78, "RxOversizePkts" },
198bde5d132SFlorian Fainelli 	{ 4, 0x7c, "RxJabbers" },
199bde5d132SFlorian Fainelli 	{ 4, 0x80, "RxAlignmentErrors" },
200bde5d132SFlorian Fainelli 	{ 4, 0x84, "RxFCSErrors" },
201bde5d132SFlorian Fainelli 	{ 8, 0x88, "RxGoodOctets" },
202bde5d132SFlorian Fainelli 	{ 4, 0x90, "RxDropPkts" },
203bde5d132SFlorian Fainelli 	{ 4, 0x94, "RxUnicastPkts" },
204bde5d132SFlorian Fainelli 	{ 4, 0x98, "RxMulticastPkts" },
205bde5d132SFlorian Fainelli 	{ 4, 0x9c, "RxBroadcastPkts" },
206bde5d132SFlorian Fainelli 	{ 4, 0xa0, "RxSAChanges" },
207bde5d132SFlorian Fainelli 	{ 4, 0xa4, "RxFragments" },
208bde5d132SFlorian Fainelli 	{ 4, 0xa8, "RxJumboPkt" },
209bde5d132SFlorian Fainelli 	{ 4, 0xac, "RxSymblErr" },
210bde5d132SFlorian Fainelli 	{ 4, 0xb0, "InRangeErrCount" },
211bde5d132SFlorian Fainelli 	{ 4, 0xb4, "OutRangeErrCount" },
212bde5d132SFlorian Fainelli 	{ 4, 0xb8, "EEELpiEvent" },
213bde5d132SFlorian Fainelli 	{ 4, 0xbc, "EEELpiDuration" },
214bde5d132SFlorian Fainelli 	{ 4, 0xc0, "RxDiscard" },
215bde5d132SFlorian Fainelli 	{ 4, 0xc8, "TxQPKTQ6" },
216bde5d132SFlorian Fainelli 	{ 4, 0xcc, "TxQPKTQ7" },
217bde5d132SFlorian Fainelli 	{ 4, 0xd0, "TxPkts64Octets" },
218bde5d132SFlorian Fainelli 	{ 4, 0xd4, "TxPkts65to127Octets" },
219bde5d132SFlorian Fainelli 	{ 4, 0xd8, "TxPkts128to255Octets" },
220bde5d132SFlorian Fainelli 	{ 4, 0xdc, "TxPkts256to511Ocets" },
221bde5d132SFlorian Fainelli 	{ 4, 0xe0, "TxPkts512to1023Ocets" },
222bde5d132SFlorian Fainelli 	{ 4, 0xe4, "TxPkts1024toMaxPktOcets" },
223bde5d132SFlorian Fainelli };
224bde5d132SFlorian Fainelli 
225bde5d132SFlorian Fainelli #define B53_MIBS_58XX_SIZE	ARRAY_SIZE(b53_mibs_58xx)
226bde5d132SFlorian Fainelli 
227967dd82fSFlorian Fainelli static int b53_do_vlan_op(struct b53_device *dev, u8 op)
228967dd82fSFlorian Fainelli {
229967dd82fSFlorian Fainelli 	unsigned int i;
230967dd82fSFlorian Fainelli 
231967dd82fSFlorian Fainelli 	b53_write8(dev, B53_ARLIO_PAGE, dev->vta_regs[0], VTA_START_CMD | op);
232967dd82fSFlorian Fainelli 
233967dd82fSFlorian Fainelli 	for (i = 0; i < 10; i++) {
234967dd82fSFlorian Fainelli 		u8 vta;
235967dd82fSFlorian Fainelli 
236967dd82fSFlorian Fainelli 		b53_read8(dev, B53_ARLIO_PAGE, dev->vta_regs[0], &vta);
237967dd82fSFlorian Fainelli 		if (!(vta & VTA_START_CMD))
238967dd82fSFlorian Fainelli 			return 0;
239967dd82fSFlorian Fainelli 
240967dd82fSFlorian Fainelli 		usleep_range(100, 200);
241967dd82fSFlorian Fainelli 	}
242967dd82fSFlorian Fainelli 
243967dd82fSFlorian Fainelli 	return -EIO;
244967dd82fSFlorian Fainelli }
245967dd82fSFlorian Fainelli 
246a2482d2cSFlorian Fainelli static void b53_set_vlan_entry(struct b53_device *dev, u16 vid,
247a2482d2cSFlorian Fainelli 			       struct b53_vlan *vlan)
248967dd82fSFlorian Fainelli {
249967dd82fSFlorian Fainelli 	if (is5325(dev)) {
250967dd82fSFlorian Fainelli 		u32 entry = 0;
251967dd82fSFlorian Fainelli 
252a2482d2cSFlorian Fainelli 		if (vlan->members) {
253a2482d2cSFlorian Fainelli 			entry = ((vlan->untag & VA_UNTAG_MASK_25) <<
254a2482d2cSFlorian Fainelli 				 VA_UNTAG_S_25) | vlan->members;
255967dd82fSFlorian Fainelli 			if (dev->core_rev >= 3)
256967dd82fSFlorian Fainelli 				entry |= VA_VALID_25_R4 | vid << VA_VID_HIGH_S;
257967dd82fSFlorian Fainelli 			else
258967dd82fSFlorian Fainelli 				entry |= VA_VALID_25;
259967dd82fSFlorian Fainelli 		}
260967dd82fSFlorian Fainelli 
261967dd82fSFlorian Fainelli 		b53_write32(dev, B53_VLAN_PAGE, B53_VLAN_WRITE_25, entry);
262967dd82fSFlorian Fainelli 		b53_write16(dev, B53_VLAN_PAGE, B53_VLAN_TABLE_ACCESS_25, vid |
263967dd82fSFlorian Fainelli 			    VTA_RW_STATE_WR | VTA_RW_OP_EN);
264967dd82fSFlorian Fainelli 	} else if (is5365(dev)) {
265967dd82fSFlorian Fainelli 		u16 entry = 0;
266967dd82fSFlorian Fainelli 
267a2482d2cSFlorian Fainelli 		if (vlan->members)
268a2482d2cSFlorian Fainelli 			entry = ((vlan->untag & VA_UNTAG_MASK_65) <<
269a2482d2cSFlorian Fainelli 				 VA_UNTAG_S_65) | vlan->members | VA_VALID_65;
270967dd82fSFlorian Fainelli 
271967dd82fSFlorian Fainelli 		b53_write16(dev, B53_VLAN_PAGE, B53_VLAN_WRITE_65, entry);
272967dd82fSFlorian Fainelli 		b53_write16(dev, B53_VLAN_PAGE, B53_VLAN_TABLE_ACCESS_65, vid |
273967dd82fSFlorian Fainelli 			    VTA_RW_STATE_WR | VTA_RW_OP_EN);
274967dd82fSFlorian Fainelli 	} else {
275967dd82fSFlorian Fainelli 		b53_write16(dev, B53_ARLIO_PAGE, dev->vta_regs[1], vid);
276967dd82fSFlorian Fainelli 		b53_write32(dev, B53_ARLIO_PAGE, dev->vta_regs[2],
277a2482d2cSFlorian Fainelli 			    (vlan->untag << VTE_UNTAG_S) | vlan->members);
278967dd82fSFlorian Fainelli 
279967dd82fSFlorian Fainelli 		b53_do_vlan_op(dev, VTA_CMD_WRITE);
280967dd82fSFlorian Fainelli 	}
281a2482d2cSFlorian Fainelli 
282a2482d2cSFlorian Fainelli 	dev_dbg(dev->ds->dev, "VID: %d, members: 0x%04x, untag: 0x%04x\n",
283a2482d2cSFlorian Fainelli 		vid, vlan->members, vlan->untag);
284967dd82fSFlorian Fainelli }
285967dd82fSFlorian Fainelli 
286a2482d2cSFlorian Fainelli static void b53_get_vlan_entry(struct b53_device *dev, u16 vid,
287a2482d2cSFlorian Fainelli 			       struct b53_vlan *vlan)
288a2482d2cSFlorian Fainelli {
289a2482d2cSFlorian Fainelli 	if (is5325(dev)) {
290a2482d2cSFlorian Fainelli 		u32 entry = 0;
291a2482d2cSFlorian Fainelli 
292a2482d2cSFlorian Fainelli 		b53_write16(dev, B53_VLAN_PAGE, B53_VLAN_TABLE_ACCESS_25, vid |
293a2482d2cSFlorian Fainelli 			    VTA_RW_STATE_RD | VTA_RW_OP_EN);
294a2482d2cSFlorian Fainelli 		b53_read32(dev, B53_VLAN_PAGE, B53_VLAN_WRITE_25, &entry);
295a2482d2cSFlorian Fainelli 
296a2482d2cSFlorian Fainelli 		if (dev->core_rev >= 3)
297a2482d2cSFlorian Fainelli 			vlan->valid = !!(entry & VA_VALID_25_R4);
298a2482d2cSFlorian Fainelli 		else
299a2482d2cSFlorian Fainelli 			vlan->valid = !!(entry & VA_VALID_25);
300a2482d2cSFlorian Fainelli 		vlan->members = entry & VA_MEMBER_MASK;
301a2482d2cSFlorian Fainelli 		vlan->untag = (entry >> VA_UNTAG_S_25) & VA_UNTAG_MASK_25;
302a2482d2cSFlorian Fainelli 
303a2482d2cSFlorian Fainelli 	} else if (is5365(dev)) {
304a2482d2cSFlorian Fainelli 		u16 entry = 0;
305a2482d2cSFlorian Fainelli 
306a2482d2cSFlorian Fainelli 		b53_write16(dev, B53_VLAN_PAGE, B53_VLAN_TABLE_ACCESS_65, vid |
307a2482d2cSFlorian Fainelli 			    VTA_RW_STATE_WR | VTA_RW_OP_EN);
308a2482d2cSFlorian Fainelli 		b53_read16(dev, B53_VLAN_PAGE, B53_VLAN_WRITE_65, &entry);
309a2482d2cSFlorian Fainelli 
310a2482d2cSFlorian Fainelli 		vlan->valid = !!(entry & VA_VALID_65);
311a2482d2cSFlorian Fainelli 		vlan->members = entry & VA_MEMBER_MASK;
312a2482d2cSFlorian Fainelli 		vlan->untag = (entry >> VA_UNTAG_S_65) & VA_UNTAG_MASK_65;
313a2482d2cSFlorian Fainelli 	} else {
314a2482d2cSFlorian Fainelli 		u32 entry = 0;
315a2482d2cSFlorian Fainelli 
316a2482d2cSFlorian Fainelli 		b53_write16(dev, B53_ARLIO_PAGE, dev->vta_regs[1], vid);
317a2482d2cSFlorian Fainelli 		b53_do_vlan_op(dev, VTA_CMD_READ);
318a2482d2cSFlorian Fainelli 		b53_read32(dev, B53_ARLIO_PAGE, dev->vta_regs[2], &entry);
319a2482d2cSFlorian Fainelli 		vlan->members = entry & VTE_MEMBERS;
320a2482d2cSFlorian Fainelli 		vlan->untag = (entry >> VTE_UNTAG_S) & VTE_MEMBERS;
321a2482d2cSFlorian Fainelli 		vlan->valid = true;
322a2482d2cSFlorian Fainelli 	}
323a2482d2cSFlorian Fainelli }
324a2482d2cSFlorian Fainelli 
325a2482d2cSFlorian Fainelli static void b53_set_forwarding(struct b53_device *dev, int enable)
326967dd82fSFlorian Fainelli {
327967dd82fSFlorian Fainelli 	u8 mgmt;
328967dd82fSFlorian Fainelli 
329967dd82fSFlorian Fainelli 	b53_read8(dev, B53_CTRL_PAGE, B53_SWITCH_MODE, &mgmt);
330967dd82fSFlorian Fainelli 
331967dd82fSFlorian Fainelli 	if (enable)
332967dd82fSFlorian Fainelli 		mgmt |= SM_SW_FWD_EN;
333967dd82fSFlorian Fainelli 	else
334967dd82fSFlorian Fainelli 		mgmt &= ~SM_SW_FWD_EN;
335967dd82fSFlorian Fainelli 
336967dd82fSFlorian Fainelli 	b53_write8(dev, B53_CTRL_PAGE, B53_SWITCH_MODE, mgmt);
337a424f0deSFlorian Fainelli 
3387edc58d6SFlorian Fainelli 	/* Include IMP port in dumb forwarding mode
339a424f0deSFlorian Fainelli 	 */
340a424f0deSFlorian Fainelli 	b53_read8(dev, B53_CTRL_PAGE, B53_SWITCH_CTRL, &mgmt);
341a424f0deSFlorian Fainelli 	mgmt |= B53_MII_DUMB_FWDG_EN;
342a424f0deSFlorian Fainelli 	b53_write8(dev, B53_CTRL_PAGE, B53_SWITCH_CTRL, mgmt);
34353568438SFlorian Fainelli 
34453568438SFlorian Fainelli 	/* Look at B53_UC_FWD_EN and B53_MC_FWD_EN to decide whether
34553568438SFlorian Fainelli 	 * frames should be flooded or not.
34653568438SFlorian Fainelli 	 */
34753568438SFlorian Fainelli 	b53_read8(dev, B53_CTRL_PAGE, B53_IP_MULTICAST_CTRL, &mgmt);
34863cc54a6SFlorian Fainelli 	mgmt |= B53_UC_FWD_EN | B53_MC_FWD_EN | B53_IPMC_FWD_EN;
34953568438SFlorian Fainelli 	b53_write8(dev, B53_CTRL_PAGE, B53_IP_MULTICAST_CTRL, mgmt);
350a424f0deSFlorian Fainelli }
351967dd82fSFlorian Fainelli 
352dad8d7c6SFlorian Fainelli static void b53_enable_vlan(struct b53_device *dev, bool enable,
353dad8d7c6SFlorian Fainelli 			    bool enable_filtering)
354967dd82fSFlorian Fainelli {
355967dd82fSFlorian Fainelli 	u8 mgmt, vc0, vc1, vc4 = 0, vc5;
356967dd82fSFlorian Fainelli 
357967dd82fSFlorian Fainelli 	b53_read8(dev, B53_CTRL_PAGE, B53_SWITCH_MODE, &mgmt);
358967dd82fSFlorian Fainelli 	b53_read8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL0, &vc0);
359967dd82fSFlorian Fainelli 	b53_read8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL1, &vc1);
360967dd82fSFlorian Fainelli 
361967dd82fSFlorian Fainelli 	if (is5325(dev) || is5365(dev)) {
362967dd82fSFlorian Fainelli 		b53_read8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL4_25, &vc4);
363967dd82fSFlorian Fainelli 		b53_read8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL5_25, &vc5);
364967dd82fSFlorian Fainelli 	} else if (is63xx(dev)) {
365967dd82fSFlorian Fainelli 		b53_read8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL4_63XX, &vc4);
366967dd82fSFlorian Fainelli 		b53_read8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL5_63XX, &vc5);
367967dd82fSFlorian Fainelli 	} else {
368967dd82fSFlorian Fainelli 		b53_read8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL4, &vc4);
369967dd82fSFlorian Fainelli 		b53_read8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL5, &vc5);
370967dd82fSFlorian Fainelli 	}
371967dd82fSFlorian Fainelli 
372967dd82fSFlorian Fainelli 	if (enable) {
373967dd82fSFlorian Fainelli 		vc0 |= VC0_VLAN_EN | VC0_VID_CHK_EN | VC0_VID_HASH_VID;
374967dd82fSFlorian Fainelli 		vc1 |= VC1_RX_MCST_UNTAG_EN | VC1_RX_MCST_FWD_EN;
375967dd82fSFlorian Fainelli 		vc4 &= ~VC4_ING_VID_CHECK_MASK;
376dad8d7c6SFlorian Fainelli 		if (enable_filtering) {
377967dd82fSFlorian Fainelli 			vc4 |= VC4_ING_VID_VIO_DROP << VC4_ING_VID_CHECK_S;
378967dd82fSFlorian Fainelli 			vc5 |= VC5_DROP_VTABLE_MISS;
379dad8d7c6SFlorian Fainelli 		} else {
380dad8d7c6SFlorian Fainelli 			vc4 |= VC4_ING_VID_VIO_FWD << VC4_ING_VID_CHECK_S;
381dad8d7c6SFlorian Fainelli 			vc5 &= ~VC5_DROP_VTABLE_MISS;
382dad8d7c6SFlorian Fainelli 		}
383967dd82fSFlorian Fainelli 
384967dd82fSFlorian Fainelli 		if (is5325(dev))
385967dd82fSFlorian Fainelli 			vc0 &= ~VC0_RESERVED_1;
386967dd82fSFlorian Fainelli 
387967dd82fSFlorian Fainelli 		if (is5325(dev) || is5365(dev))
388967dd82fSFlorian Fainelli 			vc1 |= VC1_RX_MCST_TAG_EN;
389967dd82fSFlorian Fainelli 
390967dd82fSFlorian Fainelli 	} else {
391967dd82fSFlorian Fainelli 		vc0 &= ~(VC0_VLAN_EN | VC0_VID_CHK_EN | VC0_VID_HASH_VID);
392967dd82fSFlorian Fainelli 		vc1 &= ~(VC1_RX_MCST_UNTAG_EN | VC1_RX_MCST_FWD_EN);
393967dd82fSFlorian Fainelli 		vc4 &= ~VC4_ING_VID_CHECK_MASK;
394967dd82fSFlorian Fainelli 		vc5 &= ~VC5_DROP_VTABLE_MISS;
395967dd82fSFlorian Fainelli 
396967dd82fSFlorian Fainelli 		if (is5325(dev) || is5365(dev))
397967dd82fSFlorian Fainelli 			vc4 |= VC4_ING_VID_VIO_FWD << VC4_ING_VID_CHECK_S;
398967dd82fSFlorian Fainelli 		else
399967dd82fSFlorian Fainelli 			vc4 |= VC4_ING_VID_VIO_TO_IMP << VC4_ING_VID_CHECK_S;
400967dd82fSFlorian Fainelli 
401967dd82fSFlorian Fainelli 		if (is5325(dev) || is5365(dev))
402967dd82fSFlorian Fainelli 			vc1 &= ~VC1_RX_MCST_TAG_EN;
403a2482d2cSFlorian Fainelli 	}
404967dd82fSFlorian Fainelli 
405967dd82fSFlorian Fainelli 	if (!is5325(dev) && !is5365(dev))
406967dd82fSFlorian Fainelli 		vc5 &= ~VC5_VID_FFF_EN;
407967dd82fSFlorian Fainelli 
408967dd82fSFlorian Fainelli 	b53_write8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL0, vc0);
409967dd82fSFlorian Fainelli 	b53_write8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL1, vc1);
410967dd82fSFlorian Fainelli 
411967dd82fSFlorian Fainelli 	if (is5325(dev) || is5365(dev)) {
412967dd82fSFlorian Fainelli 		/* enable the high 8 bit vid check on 5325 */
413967dd82fSFlorian Fainelli 		if (is5325(dev) && enable)
414967dd82fSFlorian Fainelli 			b53_write8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL3,
415967dd82fSFlorian Fainelli 				   VC3_HIGH_8BIT_EN);
416967dd82fSFlorian Fainelli 		else
417967dd82fSFlorian Fainelli 			b53_write8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL3, 0);
418967dd82fSFlorian Fainelli 
419967dd82fSFlorian Fainelli 		b53_write8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL4_25, vc4);
420967dd82fSFlorian Fainelli 		b53_write8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL5_25, vc5);
421967dd82fSFlorian Fainelli 	} else if (is63xx(dev)) {
422967dd82fSFlorian Fainelli 		b53_write16(dev, B53_VLAN_PAGE, B53_VLAN_CTRL3_63XX, 0);
423967dd82fSFlorian Fainelli 		b53_write8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL4_63XX, vc4);
424967dd82fSFlorian Fainelli 		b53_write8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL5_63XX, vc5);
425967dd82fSFlorian Fainelli 	} else {
426967dd82fSFlorian Fainelli 		b53_write16(dev, B53_VLAN_PAGE, B53_VLAN_CTRL3, 0);
427967dd82fSFlorian Fainelli 		b53_write8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL4, vc4);
428967dd82fSFlorian Fainelli 		b53_write8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL5, vc5);
429967dd82fSFlorian Fainelli 	}
430967dd82fSFlorian Fainelli 
431967dd82fSFlorian Fainelli 	b53_write8(dev, B53_CTRL_PAGE, B53_SWITCH_MODE, mgmt);
432dad8d7c6SFlorian Fainelli 
433dad8d7c6SFlorian Fainelli 	dev->vlan_enabled = enable;
434967dd82fSFlorian Fainelli }
435967dd82fSFlorian Fainelli 
436967dd82fSFlorian Fainelli static int b53_set_jumbo(struct b53_device *dev, bool enable, bool allow_10_100)
437967dd82fSFlorian Fainelli {
438967dd82fSFlorian Fainelli 	u32 port_mask = 0;
439967dd82fSFlorian Fainelli 	u16 max_size = JMS_MIN_SIZE;
440967dd82fSFlorian Fainelli 
441967dd82fSFlorian Fainelli 	if (is5325(dev) || is5365(dev))
442967dd82fSFlorian Fainelli 		return -EINVAL;
443967dd82fSFlorian Fainelli 
444967dd82fSFlorian Fainelli 	if (enable) {
445967dd82fSFlorian Fainelli 		port_mask = dev->enabled_ports;
446967dd82fSFlorian Fainelli 		max_size = JMS_MAX_SIZE;
447967dd82fSFlorian Fainelli 		if (allow_10_100)
448967dd82fSFlorian Fainelli 			port_mask |= JPM_10_100_JUMBO_EN;
449967dd82fSFlorian Fainelli 	}
450967dd82fSFlorian Fainelli 
451967dd82fSFlorian Fainelli 	b53_write32(dev, B53_JUMBO_PAGE, dev->jumbo_pm_reg, port_mask);
452967dd82fSFlorian Fainelli 	return b53_write16(dev, B53_JUMBO_PAGE, dev->jumbo_size_reg, max_size);
453967dd82fSFlorian Fainelli }
454967dd82fSFlorian Fainelli 
455ff39c2d6SFlorian Fainelli static int b53_flush_arl(struct b53_device *dev, u8 mask)
456967dd82fSFlorian Fainelli {
457967dd82fSFlorian Fainelli 	unsigned int i;
458967dd82fSFlorian Fainelli 
459967dd82fSFlorian Fainelli 	b53_write8(dev, B53_CTRL_PAGE, B53_FAST_AGE_CTRL,
460ff39c2d6SFlorian Fainelli 		   FAST_AGE_DONE | FAST_AGE_DYNAMIC | mask);
461967dd82fSFlorian Fainelli 
462967dd82fSFlorian Fainelli 	for (i = 0; i < 10; i++) {
463967dd82fSFlorian Fainelli 		u8 fast_age_ctrl;
464967dd82fSFlorian Fainelli 
465967dd82fSFlorian Fainelli 		b53_read8(dev, B53_CTRL_PAGE, B53_FAST_AGE_CTRL,
466967dd82fSFlorian Fainelli 			  &fast_age_ctrl);
467967dd82fSFlorian Fainelli 
468967dd82fSFlorian Fainelli 		if (!(fast_age_ctrl & FAST_AGE_DONE))
469967dd82fSFlorian Fainelli 			goto out;
470967dd82fSFlorian Fainelli 
471967dd82fSFlorian Fainelli 		msleep(1);
472967dd82fSFlorian Fainelli 	}
473967dd82fSFlorian Fainelli 
474967dd82fSFlorian Fainelli 	return -ETIMEDOUT;
475967dd82fSFlorian Fainelli out:
476967dd82fSFlorian Fainelli 	/* Only age dynamic entries (default behavior) */
477967dd82fSFlorian Fainelli 	b53_write8(dev, B53_CTRL_PAGE, B53_FAST_AGE_CTRL, FAST_AGE_DYNAMIC);
478967dd82fSFlorian Fainelli 	return 0;
479967dd82fSFlorian Fainelli }
480967dd82fSFlorian Fainelli 
481ff39c2d6SFlorian Fainelli static int b53_fast_age_port(struct b53_device *dev, int port)
482ff39c2d6SFlorian Fainelli {
483ff39c2d6SFlorian Fainelli 	b53_write8(dev, B53_CTRL_PAGE, B53_FAST_AGE_PORT_CTRL, port);
484ff39c2d6SFlorian Fainelli 
485ff39c2d6SFlorian Fainelli 	return b53_flush_arl(dev, FAST_AGE_PORT);
486ff39c2d6SFlorian Fainelli }
487ff39c2d6SFlorian Fainelli 
488a2482d2cSFlorian Fainelli static int b53_fast_age_vlan(struct b53_device *dev, u16 vid)
489a2482d2cSFlorian Fainelli {
490a2482d2cSFlorian Fainelli 	b53_write16(dev, B53_CTRL_PAGE, B53_FAST_AGE_VID_CTRL, vid);
491a2482d2cSFlorian Fainelli 
492a2482d2cSFlorian Fainelli 	return b53_flush_arl(dev, FAST_AGE_VLAN);
493a2482d2cSFlorian Fainelli }
494a2482d2cSFlorian Fainelli 
495aac02867SFlorian Fainelli void b53_imp_vlan_setup(struct dsa_switch *ds, int cpu_port)
496ff39c2d6SFlorian Fainelli {
49704bed143SVivien Didelot 	struct b53_device *dev = ds->priv;
498ff39c2d6SFlorian Fainelli 	unsigned int i;
499ff39c2d6SFlorian Fainelli 	u16 pvlan;
500ff39c2d6SFlorian Fainelli 
501ff39c2d6SFlorian Fainelli 	/* Enable the IMP port to be in the same VLAN as the other ports
502ff39c2d6SFlorian Fainelli 	 * on a per-port basis such that we only have Port i and IMP in
503ff39c2d6SFlorian Fainelli 	 * the same VLAN.
504ff39c2d6SFlorian Fainelli 	 */
505ff39c2d6SFlorian Fainelli 	b53_for_each_port(dev, i) {
506ff39c2d6SFlorian Fainelli 		b53_read16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(i), &pvlan);
507ff39c2d6SFlorian Fainelli 		pvlan |= BIT(cpu_port);
508ff39c2d6SFlorian Fainelli 		b53_write16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(i), pvlan);
509ff39c2d6SFlorian Fainelli 	}
510ff39c2d6SFlorian Fainelli }
511aac02867SFlorian Fainelli EXPORT_SYMBOL(b53_imp_vlan_setup);
512ff39c2d6SFlorian Fainelli 
513f86ad77fSFlorian Fainelli int b53_enable_port(struct dsa_switch *ds, int port, struct phy_device *phy)
514967dd82fSFlorian Fainelli {
51504bed143SVivien Didelot 	struct b53_device *dev = ds->priv;
51674be4babSVivien Didelot 	unsigned int cpu_port;
5178ca7c160SFlorian Fainelli 	int ret = 0;
518ff39c2d6SFlorian Fainelli 	u16 pvlan;
519967dd82fSFlorian Fainelli 
52074be4babSVivien Didelot 	if (!dsa_is_user_port(ds, port))
52174be4babSVivien Didelot 		return 0;
52274be4babSVivien Didelot 
52368bb8ea8SVivien Didelot 	cpu_port = dsa_to_port(ds, port)->cpu_dp->index;
52474be4babSVivien Didelot 
52563cc54a6SFlorian Fainelli 	b53_br_egress_floods(ds, port, true, true);
52663cc54a6SFlorian Fainelli 
5278ca7c160SFlorian Fainelli 	if (dev->ops->irq_enable)
5288ca7c160SFlorian Fainelli 		ret = dev->ops->irq_enable(dev, port);
5298ca7c160SFlorian Fainelli 	if (ret)
5308ca7c160SFlorian Fainelli 		return ret;
5318ca7c160SFlorian Fainelli 
532967dd82fSFlorian Fainelli 	/* Clear the Rx and Tx disable bits and set to no spanning tree */
533967dd82fSFlorian Fainelli 	b53_write8(dev, B53_CTRL_PAGE, B53_PORT_CTRL(port), 0);
534967dd82fSFlorian Fainelli 
535ff39c2d6SFlorian Fainelli 	/* Set this port, and only this one to be in the default VLAN,
536ff39c2d6SFlorian Fainelli 	 * if member of a bridge, restore its membership prior to
537ff39c2d6SFlorian Fainelli 	 * bringing down this port.
538ff39c2d6SFlorian Fainelli 	 */
539ff39c2d6SFlorian Fainelli 	b53_read16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(port), &pvlan);
540ff39c2d6SFlorian Fainelli 	pvlan &= ~0x1ff;
541ff39c2d6SFlorian Fainelli 	pvlan |= BIT(port);
542ff39c2d6SFlorian Fainelli 	pvlan |= dev->ports[port].vlan_ctl_mask;
543ff39c2d6SFlorian Fainelli 	b53_write16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(port), pvlan);
544ff39c2d6SFlorian Fainelli 
545ff39c2d6SFlorian Fainelli 	b53_imp_vlan_setup(ds, cpu_port);
546ff39c2d6SFlorian Fainelli 
547f43a2dbeSFlorian Fainelli 	/* If EEE was enabled, restore it */
548f43a2dbeSFlorian Fainelli 	if (dev->ports[port].eee.eee_enabled)
549f43a2dbeSFlorian Fainelli 		b53_eee_enable_set(ds, port, true);
550f43a2dbeSFlorian Fainelli 
551967dd82fSFlorian Fainelli 	return 0;
552967dd82fSFlorian Fainelli }
553f86ad77fSFlorian Fainelli EXPORT_SYMBOL(b53_enable_port);
554967dd82fSFlorian Fainelli 
55575104db0SAndrew Lunn void b53_disable_port(struct dsa_switch *ds, int port)
556967dd82fSFlorian Fainelli {
55704bed143SVivien Didelot 	struct b53_device *dev = ds->priv;
558967dd82fSFlorian Fainelli 	u8 reg;
559967dd82fSFlorian Fainelli 
560967dd82fSFlorian Fainelli 	/* Disable Tx/Rx for the port */
561967dd82fSFlorian Fainelli 	b53_read8(dev, B53_CTRL_PAGE, B53_PORT_CTRL(port), &reg);
562967dd82fSFlorian Fainelli 	reg |= PORT_CTRL_RX_DISABLE | PORT_CTRL_TX_DISABLE;
563967dd82fSFlorian Fainelli 	b53_write8(dev, B53_CTRL_PAGE, B53_PORT_CTRL(port), reg);
5648ca7c160SFlorian Fainelli 
5658ca7c160SFlorian Fainelli 	if (dev->ops->irq_disable)
5668ca7c160SFlorian Fainelli 		dev->ops->irq_disable(dev, port);
567967dd82fSFlorian Fainelli }
568f86ad77fSFlorian Fainelli EXPORT_SYMBOL(b53_disable_port);
569967dd82fSFlorian Fainelli 
570b409a9efSFlorian Fainelli void b53_brcm_hdr_setup(struct dsa_switch *ds, int port)
571b409a9efSFlorian Fainelli {
572b409a9efSFlorian Fainelli 	struct b53_device *dev = ds->priv;
5734d776482SFlorian Fainelli 	bool tag_en = !(dev->tag_protocol == DSA_TAG_PROTO_NONE);
574b409a9efSFlorian Fainelli 	u8 hdr_ctl, val;
575b409a9efSFlorian Fainelli 	u16 reg;
576b409a9efSFlorian Fainelli 
577b409a9efSFlorian Fainelli 	/* Resolve which bit controls the Broadcom tag */
578b409a9efSFlorian Fainelli 	switch (port) {
579b409a9efSFlorian Fainelli 	case 8:
580b409a9efSFlorian Fainelli 		val = BRCM_HDR_P8_EN;
581b409a9efSFlorian Fainelli 		break;
582b409a9efSFlorian Fainelli 	case 7:
583b409a9efSFlorian Fainelli 		val = BRCM_HDR_P7_EN;
584b409a9efSFlorian Fainelli 		break;
585b409a9efSFlorian Fainelli 	case 5:
586b409a9efSFlorian Fainelli 		val = BRCM_HDR_P5_EN;
587b409a9efSFlorian Fainelli 		break;
588b409a9efSFlorian Fainelli 	default:
589b409a9efSFlorian Fainelli 		val = 0;
590b409a9efSFlorian Fainelli 		break;
591b409a9efSFlorian Fainelli 	}
592b409a9efSFlorian Fainelli 
5938fab459eSFlorian Fainelli 	/* Enable management mode if tagging is requested */
5948fab459eSFlorian Fainelli 	b53_read8(dev, B53_CTRL_PAGE, B53_SWITCH_MODE, &hdr_ctl);
5958fab459eSFlorian Fainelli 	if (tag_en)
5968fab459eSFlorian Fainelli 		hdr_ctl |= SM_SW_FWD_MODE;
5978fab459eSFlorian Fainelli 	else
5988fab459eSFlorian Fainelli 		hdr_ctl &= ~SM_SW_FWD_MODE;
5998fab459eSFlorian Fainelli 	b53_write8(dev, B53_CTRL_PAGE, B53_SWITCH_MODE, hdr_ctl);
6008fab459eSFlorian Fainelli 
6018fab459eSFlorian Fainelli 	/* Configure the appropriate IMP port */
6028fab459eSFlorian Fainelli 	b53_read8(dev, B53_MGMT_PAGE, B53_GLOBAL_CONFIG, &hdr_ctl);
6038fab459eSFlorian Fainelli 	if (port == 8)
6048fab459eSFlorian Fainelli 		hdr_ctl |= GC_FRM_MGMT_PORT_MII;
6058fab459eSFlorian Fainelli 	else if (port == 5)
6068fab459eSFlorian Fainelli 		hdr_ctl |= GC_FRM_MGMT_PORT_M;
6078fab459eSFlorian Fainelli 	b53_write8(dev, B53_MGMT_PAGE, B53_GLOBAL_CONFIG, hdr_ctl);
6088fab459eSFlorian Fainelli 
609b409a9efSFlorian Fainelli 	/* Enable Broadcom tags for IMP port */
610b409a9efSFlorian Fainelli 	b53_read8(dev, B53_MGMT_PAGE, B53_BRCM_HDR, &hdr_ctl);
611cdb583cfSFlorian Fainelli 	if (tag_en)
612b409a9efSFlorian Fainelli 		hdr_ctl |= val;
613cdb583cfSFlorian Fainelli 	else
614cdb583cfSFlorian Fainelli 		hdr_ctl &= ~val;
615b409a9efSFlorian Fainelli 	b53_write8(dev, B53_MGMT_PAGE, B53_BRCM_HDR, hdr_ctl);
616b409a9efSFlorian Fainelli 
617b409a9efSFlorian Fainelli 	/* Registers below are only accessible on newer devices */
618b409a9efSFlorian Fainelli 	if (!is58xx(dev))
619b409a9efSFlorian Fainelli 		return;
620b409a9efSFlorian Fainelli 
621b409a9efSFlorian Fainelli 	/* Enable reception Broadcom tag for CPU TX (switch RX) to
622b409a9efSFlorian Fainelli 	 * allow us to tag outgoing frames
623b409a9efSFlorian Fainelli 	 */
624b409a9efSFlorian Fainelli 	b53_read16(dev, B53_MGMT_PAGE, B53_BRCM_HDR_RX_DIS, &reg);
625cdb583cfSFlorian Fainelli 	if (tag_en)
626b409a9efSFlorian Fainelli 		reg &= ~BIT(port);
627cdb583cfSFlorian Fainelli 	else
628cdb583cfSFlorian Fainelli 		reg |= BIT(port);
629b409a9efSFlorian Fainelli 	b53_write16(dev, B53_MGMT_PAGE, B53_BRCM_HDR_RX_DIS, reg);
630b409a9efSFlorian Fainelli 
631b409a9efSFlorian Fainelli 	/* Enable transmission of Broadcom tags from the switch (CPU RX) to
632b409a9efSFlorian Fainelli 	 * allow delivering frames to the per-port net_devices
633b409a9efSFlorian Fainelli 	 */
634b409a9efSFlorian Fainelli 	b53_read16(dev, B53_MGMT_PAGE, B53_BRCM_HDR_TX_DIS, &reg);
635cdb583cfSFlorian Fainelli 	if (tag_en)
636b409a9efSFlorian Fainelli 		reg &= ~BIT(port);
637cdb583cfSFlorian Fainelli 	else
638cdb583cfSFlorian Fainelli 		reg |= BIT(port);
639b409a9efSFlorian Fainelli 	b53_write16(dev, B53_MGMT_PAGE, B53_BRCM_HDR_TX_DIS, reg);
640b409a9efSFlorian Fainelli }
641b409a9efSFlorian Fainelli EXPORT_SYMBOL(b53_brcm_hdr_setup);
642b409a9efSFlorian Fainelli 
643299752a7SFlorian Fainelli static void b53_enable_cpu_port(struct b53_device *dev, int port)
644967dd82fSFlorian Fainelli {
645967dd82fSFlorian Fainelli 	u8 port_ctrl;
646967dd82fSFlorian Fainelli 
647967dd82fSFlorian Fainelli 	/* BCM5325 CPU port is at 8 */
648299752a7SFlorian Fainelli 	if ((is5325(dev) || is5365(dev)) && port == B53_CPU_PORT_25)
649299752a7SFlorian Fainelli 		port = B53_CPU_PORT;
650967dd82fSFlorian Fainelli 
651967dd82fSFlorian Fainelli 	port_ctrl = PORT_CTRL_RX_BCST_EN |
652967dd82fSFlorian Fainelli 		    PORT_CTRL_RX_MCST_EN |
653967dd82fSFlorian Fainelli 		    PORT_CTRL_RX_UCST_EN;
654299752a7SFlorian Fainelli 	b53_write8(dev, B53_CTRL_PAGE, B53_PORT_CTRL(port), port_ctrl);
6557edc58d6SFlorian Fainelli 
6567edc58d6SFlorian Fainelli 	b53_brcm_hdr_setup(dev->ds, port);
65763cc54a6SFlorian Fainelli 
65863cc54a6SFlorian Fainelli 	b53_br_egress_floods(dev->ds, port, true, true);
659967dd82fSFlorian Fainelli }
660967dd82fSFlorian Fainelli 
661967dd82fSFlorian Fainelli static void b53_enable_mib(struct b53_device *dev)
662967dd82fSFlorian Fainelli {
663967dd82fSFlorian Fainelli 	u8 gc;
664967dd82fSFlorian Fainelli 
665967dd82fSFlorian Fainelli 	b53_read8(dev, B53_MGMT_PAGE, B53_GLOBAL_CONFIG, &gc);
666967dd82fSFlorian Fainelli 	gc &= ~(GC_RESET_MIB | GC_MIB_AC_EN);
667967dd82fSFlorian Fainelli 	b53_write8(dev, B53_MGMT_PAGE, B53_GLOBAL_CONFIG, gc);
668967dd82fSFlorian Fainelli }
669967dd82fSFlorian Fainelli 
670fea83353SFlorian Fainelli static u16 b53_default_pvid(struct b53_device *dev)
671fea83353SFlorian Fainelli {
672fea83353SFlorian Fainelli 	if (is5325(dev) || is5365(dev))
673fea83353SFlorian Fainelli 		return 1;
674fea83353SFlorian Fainelli 	else
675fea83353SFlorian Fainelli 		return 0;
676fea83353SFlorian Fainelli }
677fea83353SFlorian Fainelli 
6785c1a6eafSFlorian Fainelli int b53_configure_vlan(struct dsa_switch *ds)
679967dd82fSFlorian Fainelli {
6805c1a6eafSFlorian Fainelli 	struct b53_device *dev = ds->priv;
681a2482d2cSFlorian Fainelli 	struct b53_vlan vl = { 0 };
682d7a0b1f7SFlorian Fainelli 	struct b53_vlan *v;
683fea83353SFlorian Fainelli 	int i, def_vid;
684d7a0b1f7SFlorian Fainelli 	u16 vid;
685fea83353SFlorian Fainelli 
686fea83353SFlorian Fainelli 	def_vid = b53_default_pvid(dev);
687967dd82fSFlorian Fainelli 
688967dd82fSFlorian Fainelli 	/* clear all vlan entries */
689967dd82fSFlorian Fainelli 	if (is5325(dev) || is5365(dev)) {
690fea83353SFlorian Fainelli 		for (i = def_vid; i < dev->num_vlans; i++)
691a2482d2cSFlorian Fainelli 			b53_set_vlan_entry(dev, i, &vl);
692967dd82fSFlorian Fainelli 	} else {
693967dd82fSFlorian Fainelli 		b53_do_vlan_op(dev, VTA_CMD_CLEAR);
694967dd82fSFlorian Fainelli 	}
695967dd82fSFlorian Fainelli 
696df373702SFlorian Fainelli 	b53_enable_vlan(dev, dev->vlan_enabled, ds->vlan_filtering);
697967dd82fSFlorian Fainelli 
698967dd82fSFlorian Fainelli 	b53_for_each_port(dev, i)
699967dd82fSFlorian Fainelli 		b53_write16(dev, B53_VLAN_PAGE,
700fea83353SFlorian Fainelli 			    B53_VLAN_PORT_DEF_TAG(i), def_vid);
701967dd82fSFlorian Fainelli 
702d7a0b1f7SFlorian Fainelli 	/* Upon initial call we have not set-up any VLANs, but upon
703d7a0b1f7SFlorian Fainelli 	 * system resume, we need to restore all VLAN entries.
704d7a0b1f7SFlorian Fainelli 	 */
705d7a0b1f7SFlorian Fainelli 	for (vid = def_vid; vid < dev->num_vlans; vid++) {
706d7a0b1f7SFlorian Fainelli 		v = &dev->vlans[vid];
707d7a0b1f7SFlorian Fainelli 
708d7a0b1f7SFlorian Fainelli 		if (!v->members)
709d7a0b1f7SFlorian Fainelli 			continue;
710d7a0b1f7SFlorian Fainelli 
711d7a0b1f7SFlorian Fainelli 		b53_set_vlan_entry(dev, vid, v);
712d7a0b1f7SFlorian Fainelli 		b53_fast_age_vlan(dev, vid);
713d7a0b1f7SFlorian Fainelli 	}
714d7a0b1f7SFlorian Fainelli 
715967dd82fSFlorian Fainelli 	return 0;
716967dd82fSFlorian Fainelli }
7175c1a6eafSFlorian Fainelli EXPORT_SYMBOL(b53_configure_vlan);
718967dd82fSFlorian Fainelli 
719967dd82fSFlorian Fainelli static void b53_switch_reset_gpio(struct b53_device *dev)
720967dd82fSFlorian Fainelli {
721967dd82fSFlorian Fainelli 	int gpio = dev->reset_gpio;
722967dd82fSFlorian Fainelli 
723967dd82fSFlorian Fainelli 	if (gpio < 0)
724967dd82fSFlorian Fainelli 		return;
725967dd82fSFlorian Fainelli 
726967dd82fSFlorian Fainelli 	/* Reset sequence: RESET low(50ms)->high(20ms)
727967dd82fSFlorian Fainelli 	 */
728967dd82fSFlorian Fainelli 	gpio_set_value(gpio, 0);
729967dd82fSFlorian Fainelli 	mdelay(50);
730967dd82fSFlorian Fainelli 
731967dd82fSFlorian Fainelli 	gpio_set_value(gpio, 1);
732967dd82fSFlorian Fainelli 	mdelay(20);
733967dd82fSFlorian Fainelli 
734967dd82fSFlorian Fainelli 	dev->current_page = 0xff;
735967dd82fSFlorian Fainelli }
736967dd82fSFlorian Fainelli 
737967dd82fSFlorian Fainelli static int b53_switch_reset(struct b53_device *dev)
738967dd82fSFlorian Fainelli {
7393fb22b05SFlorian Fainelli 	unsigned int timeout = 1000;
7403fb22b05SFlorian Fainelli 	u8 mgmt, reg;
741967dd82fSFlorian Fainelli 
742967dd82fSFlorian Fainelli 	b53_switch_reset_gpio(dev);
743967dd82fSFlorian Fainelli 
744967dd82fSFlorian Fainelli 	if (is539x(dev)) {
745967dd82fSFlorian Fainelli 		b53_write8(dev, B53_CTRL_PAGE, B53_SOFTRESET, 0x83);
746967dd82fSFlorian Fainelli 		b53_write8(dev, B53_CTRL_PAGE, B53_SOFTRESET, 0x00);
747967dd82fSFlorian Fainelli 	}
748967dd82fSFlorian Fainelli 
7493fb22b05SFlorian Fainelli 	/* This is specific to 58xx devices here, do not use is58xx() which
7503fb22b05SFlorian Fainelli 	 * covers the larger Starfigther 2 family, including 7445/7278 which
7513fb22b05SFlorian Fainelli 	 * still use this driver as a library and need to perform the reset
7523fb22b05SFlorian Fainelli 	 * earlier.
7533fb22b05SFlorian Fainelli 	 */
7545040cc99SArun Parameswaran 	if (dev->chip_id == BCM58XX_DEVICE_ID ||
7555040cc99SArun Parameswaran 	    dev->chip_id == BCM583XX_DEVICE_ID) {
7563fb22b05SFlorian Fainelli 		b53_read8(dev, B53_CTRL_PAGE, B53_SOFTRESET, &reg);
7573fb22b05SFlorian Fainelli 		reg |= SW_RST | EN_SW_RST | EN_CH_RST;
7583fb22b05SFlorian Fainelli 		b53_write8(dev, B53_CTRL_PAGE, B53_SOFTRESET, reg);
7593fb22b05SFlorian Fainelli 
7603fb22b05SFlorian Fainelli 		do {
7613fb22b05SFlorian Fainelli 			b53_read8(dev, B53_CTRL_PAGE, B53_SOFTRESET, &reg);
7623fb22b05SFlorian Fainelli 			if (!(reg & SW_RST))
7633fb22b05SFlorian Fainelli 				break;
7643fb22b05SFlorian Fainelli 
7653fb22b05SFlorian Fainelli 			usleep_range(1000, 2000);
7663fb22b05SFlorian Fainelli 		} while (timeout-- > 0);
7673fb22b05SFlorian Fainelli 
7683fb22b05SFlorian Fainelli 		if (timeout == 0)
7693fb22b05SFlorian Fainelli 			return -ETIMEDOUT;
7703fb22b05SFlorian Fainelli 	}
7713fb22b05SFlorian Fainelli 
772967dd82fSFlorian Fainelli 	b53_read8(dev, B53_CTRL_PAGE, B53_SWITCH_MODE, &mgmt);
773967dd82fSFlorian Fainelli 
774967dd82fSFlorian Fainelli 	if (!(mgmt & SM_SW_FWD_EN)) {
775967dd82fSFlorian Fainelli 		mgmt &= ~SM_SW_FWD_MODE;
776967dd82fSFlorian Fainelli 		mgmt |= SM_SW_FWD_EN;
777967dd82fSFlorian Fainelli 
778967dd82fSFlorian Fainelli 		b53_write8(dev, B53_CTRL_PAGE, B53_SWITCH_MODE, mgmt);
779967dd82fSFlorian Fainelli 		b53_read8(dev, B53_CTRL_PAGE, B53_SWITCH_MODE, &mgmt);
780967dd82fSFlorian Fainelli 
781967dd82fSFlorian Fainelli 		if (!(mgmt & SM_SW_FWD_EN)) {
782967dd82fSFlorian Fainelli 			dev_err(dev->dev, "Failed to enable switch!\n");
783967dd82fSFlorian Fainelli 			return -EINVAL;
784967dd82fSFlorian Fainelli 		}
785967dd82fSFlorian Fainelli 	}
786967dd82fSFlorian Fainelli 
787967dd82fSFlorian Fainelli 	b53_enable_mib(dev);
788967dd82fSFlorian Fainelli 
789ff39c2d6SFlorian Fainelli 	return b53_flush_arl(dev, FAST_AGE_STATIC);
790967dd82fSFlorian Fainelli }
791967dd82fSFlorian Fainelli 
792967dd82fSFlorian Fainelli static int b53_phy_read16(struct dsa_switch *ds, int addr, int reg)
793967dd82fSFlorian Fainelli {
79404bed143SVivien Didelot 	struct b53_device *priv = ds->priv;
795967dd82fSFlorian Fainelli 	u16 value = 0;
796967dd82fSFlorian Fainelli 	int ret;
797967dd82fSFlorian Fainelli 
798967dd82fSFlorian Fainelli 	if (priv->ops->phy_read16)
799967dd82fSFlorian Fainelli 		ret = priv->ops->phy_read16(priv, addr, reg, &value);
800967dd82fSFlorian Fainelli 	else
801967dd82fSFlorian Fainelli 		ret = b53_read16(priv, B53_PORT_MII_PAGE(addr),
802967dd82fSFlorian Fainelli 				 reg * 2, &value);
803967dd82fSFlorian Fainelli 
804967dd82fSFlorian Fainelli 	return ret ? ret : value;
805967dd82fSFlorian Fainelli }
806967dd82fSFlorian Fainelli 
807967dd82fSFlorian Fainelli static int b53_phy_write16(struct dsa_switch *ds, int addr, int reg, u16 val)
808967dd82fSFlorian Fainelli {
80904bed143SVivien Didelot 	struct b53_device *priv = ds->priv;
810967dd82fSFlorian Fainelli 
811967dd82fSFlorian Fainelli 	if (priv->ops->phy_write16)
812967dd82fSFlorian Fainelli 		return priv->ops->phy_write16(priv, addr, reg, val);
813967dd82fSFlorian Fainelli 
814967dd82fSFlorian Fainelli 	return b53_write16(priv, B53_PORT_MII_PAGE(addr), reg * 2, val);
815967dd82fSFlorian Fainelli }
816967dd82fSFlorian Fainelli 
817967dd82fSFlorian Fainelli static int b53_reset_switch(struct b53_device *priv)
818967dd82fSFlorian Fainelli {
819967dd82fSFlorian Fainelli 	/* reset vlans */
820a2482d2cSFlorian Fainelli 	memset(priv->vlans, 0, sizeof(*priv->vlans) * priv->num_vlans);
821967dd82fSFlorian Fainelli 	memset(priv->ports, 0, sizeof(*priv->ports) * priv->num_ports);
822967dd82fSFlorian Fainelli 
8230e01491dSFlorian Fainelli 	priv->serdes_lane = B53_INVALID_LANE;
8240e01491dSFlorian Fainelli 
825967dd82fSFlorian Fainelli 	return b53_switch_reset(priv);
826967dd82fSFlorian Fainelli }
827967dd82fSFlorian Fainelli 
828967dd82fSFlorian Fainelli static int b53_apply_config(struct b53_device *priv)
829967dd82fSFlorian Fainelli {
830967dd82fSFlorian Fainelli 	/* disable switching */
831967dd82fSFlorian Fainelli 	b53_set_forwarding(priv, 0);
832967dd82fSFlorian Fainelli 
8335c1a6eafSFlorian Fainelli 	b53_configure_vlan(priv->ds);
834967dd82fSFlorian Fainelli 
835967dd82fSFlorian Fainelli 	/* enable switching */
836967dd82fSFlorian Fainelli 	b53_set_forwarding(priv, 1);
837967dd82fSFlorian Fainelli 
838967dd82fSFlorian Fainelli 	return 0;
839967dd82fSFlorian Fainelli }
840967dd82fSFlorian Fainelli 
841967dd82fSFlorian Fainelli static void b53_reset_mib(struct b53_device *priv)
842967dd82fSFlorian Fainelli {
843967dd82fSFlorian Fainelli 	u8 gc;
844967dd82fSFlorian Fainelli 
845967dd82fSFlorian Fainelli 	b53_read8(priv, B53_MGMT_PAGE, B53_GLOBAL_CONFIG, &gc);
846967dd82fSFlorian Fainelli 
847967dd82fSFlorian Fainelli 	b53_write8(priv, B53_MGMT_PAGE, B53_GLOBAL_CONFIG, gc | GC_RESET_MIB);
848967dd82fSFlorian Fainelli 	msleep(1);
849967dd82fSFlorian Fainelli 	b53_write8(priv, B53_MGMT_PAGE, B53_GLOBAL_CONFIG, gc & ~GC_RESET_MIB);
850967dd82fSFlorian Fainelli 	msleep(1);
851967dd82fSFlorian Fainelli }
852967dd82fSFlorian Fainelli 
853967dd82fSFlorian Fainelli static const struct b53_mib_desc *b53_get_mib(struct b53_device *dev)
854967dd82fSFlorian Fainelli {
855967dd82fSFlorian Fainelli 	if (is5365(dev))
856967dd82fSFlorian Fainelli 		return b53_mibs_65;
857967dd82fSFlorian Fainelli 	else if (is63xx(dev))
858967dd82fSFlorian Fainelli 		return b53_mibs_63xx;
859bde5d132SFlorian Fainelli 	else if (is58xx(dev))
860bde5d132SFlorian Fainelli 		return b53_mibs_58xx;
861967dd82fSFlorian Fainelli 	else
862967dd82fSFlorian Fainelli 		return b53_mibs;
863967dd82fSFlorian Fainelli }
864967dd82fSFlorian Fainelli 
865967dd82fSFlorian Fainelli static unsigned int b53_get_mib_size(struct b53_device *dev)
866967dd82fSFlorian Fainelli {
867967dd82fSFlorian Fainelli 	if (is5365(dev))
868967dd82fSFlorian Fainelli 		return B53_MIBS_65_SIZE;
869967dd82fSFlorian Fainelli 	else if (is63xx(dev))
870967dd82fSFlorian Fainelli 		return B53_MIBS_63XX_SIZE;
871bde5d132SFlorian Fainelli 	else if (is58xx(dev))
872bde5d132SFlorian Fainelli 		return B53_MIBS_58XX_SIZE;
873967dd82fSFlorian Fainelli 	else
874967dd82fSFlorian Fainelli 		return B53_MIBS_SIZE;
875967dd82fSFlorian Fainelli }
876967dd82fSFlorian Fainelli 
877c7d28c9dSFlorian Fainelli static struct phy_device *b53_get_phy_device(struct dsa_switch *ds, int port)
878c7d28c9dSFlorian Fainelli {
879c7d28c9dSFlorian Fainelli 	/* These ports typically do not have built-in PHYs */
880c7d28c9dSFlorian Fainelli 	switch (port) {
881c7d28c9dSFlorian Fainelli 	case B53_CPU_PORT_25:
882c7d28c9dSFlorian Fainelli 	case 7:
883c7d28c9dSFlorian Fainelli 	case B53_CPU_PORT:
884c7d28c9dSFlorian Fainelli 		return NULL;
885c7d28c9dSFlorian Fainelli 	}
886c7d28c9dSFlorian Fainelli 
887c7d28c9dSFlorian Fainelli 	return mdiobus_get_phy(ds->slave_mii_bus, port);
888c7d28c9dSFlorian Fainelli }
889c7d28c9dSFlorian Fainelli 
89089f09048SFlorian Fainelli void b53_get_strings(struct dsa_switch *ds, int port, u32 stringset,
89189f09048SFlorian Fainelli 		     uint8_t *data)
892967dd82fSFlorian Fainelli {
89304bed143SVivien Didelot 	struct b53_device *dev = ds->priv;
894967dd82fSFlorian Fainelli 	const struct b53_mib_desc *mibs = b53_get_mib(dev);
895967dd82fSFlorian Fainelli 	unsigned int mib_size = b53_get_mib_size(dev);
896c7d28c9dSFlorian Fainelli 	struct phy_device *phydev;
897967dd82fSFlorian Fainelli 	unsigned int i;
898967dd82fSFlorian Fainelli 
899c7d28c9dSFlorian Fainelli 	if (stringset == ETH_SS_STATS) {
900967dd82fSFlorian Fainelli 		for (i = 0; i < mib_size; i++)
901cd526676SFlorian Fainelli 			strlcpy(data + i * ETH_GSTRING_LEN,
902967dd82fSFlorian Fainelli 				mibs[i].name, ETH_GSTRING_LEN);
903c7d28c9dSFlorian Fainelli 	} else if (stringset == ETH_SS_PHY_STATS) {
904c7d28c9dSFlorian Fainelli 		phydev = b53_get_phy_device(ds, port);
905c7d28c9dSFlorian Fainelli 		if (!phydev)
906c7d28c9dSFlorian Fainelli 			return;
907c7d28c9dSFlorian Fainelli 
908c7d28c9dSFlorian Fainelli 		phy_ethtool_get_strings(phydev, data);
909c7d28c9dSFlorian Fainelli 	}
910967dd82fSFlorian Fainelli }
9113117455dSFlorian Fainelli EXPORT_SYMBOL(b53_get_strings);
912967dd82fSFlorian Fainelli 
9133117455dSFlorian Fainelli void b53_get_ethtool_stats(struct dsa_switch *ds, int port, uint64_t *data)
914967dd82fSFlorian Fainelli {
91504bed143SVivien Didelot 	struct b53_device *dev = ds->priv;
916967dd82fSFlorian Fainelli 	const struct b53_mib_desc *mibs = b53_get_mib(dev);
917967dd82fSFlorian Fainelli 	unsigned int mib_size = b53_get_mib_size(dev);
918967dd82fSFlorian Fainelli 	const struct b53_mib_desc *s;
919967dd82fSFlorian Fainelli 	unsigned int i;
920967dd82fSFlorian Fainelli 	u64 val = 0;
921967dd82fSFlorian Fainelli 
922967dd82fSFlorian Fainelli 	if (is5365(dev) && port == 5)
923967dd82fSFlorian Fainelli 		port = 8;
924967dd82fSFlorian Fainelli 
925967dd82fSFlorian Fainelli 	mutex_lock(&dev->stats_mutex);
926967dd82fSFlorian Fainelli 
927967dd82fSFlorian Fainelli 	for (i = 0; i < mib_size; i++) {
928967dd82fSFlorian Fainelli 		s = &mibs[i];
929967dd82fSFlorian Fainelli 
93051dca8a1SFlorian Fainelli 		if (s->size == 8) {
931967dd82fSFlorian Fainelli 			b53_read64(dev, B53_MIB_PAGE(port), s->offset, &val);
932967dd82fSFlorian Fainelli 		} else {
933967dd82fSFlorian Fainelli 			u32 val32;
934967dd82fSFlorian Fainelli 
935967dd82fSFlorian Fainelli 			b53_read32(dev, B53_MIB_PAGE(port), s->offset,
936967dd82fSFlorian Fainelli 				   &val32);
937967dd82fSFlorian Fainelli 			val = val32;
938967dd82fSFlorian Fainelli 		}
939967dd82fSFlorian Fainelli 		data[i] = (u64)val;
940967dd82fSFlorian Fainelli 	}
941967dd82fSFlorian Fainelli 
942967dd82fSFlorian Fainelli 	mutex_unlock(&dev->stats_mutex);
943967dd82fSFlorian Fainelli }
9443117455dSFlorian Fainelli EXPORT_SYMBOL(b53_get_ethtool_stats);
945967dd82fSFlorian Fainelli 
946c7d28c9dSFlorian Fainelli void b53_get_ethtool_phy_stats(struct dsa_switch *ds, int port, uint64_t *data)
947c7d28c9dSFlorian Fainelli {
948c7d28c9dSFlorian Fainelli 	struct phy_device *phydev;
949c7d28c9dSFlorian Fainelli 
950c7d28c9dSFlorian Fainelli 	phydev = b53_get_phy_device(ds, port);
951c7d28c9dSFlorian Fainelli 	if (!phydev)
952c7d28c9dSFlorian Fainelli 		return;
953c7d28c9dSFlorian Fainelli 
954c7d28c9dSFlorian Fainelli 	phy_ethtool_get_stats(phydev, NULL, data);
955c7d28c9dSFlorian Fainelli }
956c7d28c9dSFlorian Fainelli EXPORT_SYMBOL(b53_get_ethtool_phy_stats);
957c7d28c9dSFlorian Fainelli 
95889f09048SFlorian Fainelli int b53_get_sset_count(struct dsa_switch *ds, int port, int sset)
959967dd82fSFlorian Fainelli {
96004bed143SVivien Didelot 	struct b53_device *dev = ds->priv;
961c7d28c9dSFlorian Fainelli 	struct phy_device *phydev;
962967dd82fSFlorian Fainelli 
963c7d28c9dSFlorian Fainelli 	if (sset == ETH_SS_STATS) {
964c7d28c9dSFlorian Fainelli 		return b53_get_mib_size(dev);
965c7d28c9dSFlorian Fainelli 	} else if (sset == ETH_SS_PHY_STATS) {
966c7d28c9dSFlorian Fainelli 		phydev = b53_get_phy_device(ds, port);
967c7d28c9dSFlorian Fainelli 		if (!phydev)
96889f09048SFlorian Fainelli 			return 0;
96989f09048SFlorian Fainelli 
970c7d28c9dSFlorian Fainelli 		return phy_ethtool_get_sset_count(phydev);
971c7d28c9dSFlorian Fainelli 	}
972c7d28c9dSFlorian Fainelli 
973c7d28c9dSFlorian Fainelli 	return 0;
974967dd82fSFlorian Fainelli }
9753117455dSFlorian Fainelli EXPORT_SYMBOL(b53_get_sset_count);
976967dd82fSFlorian Fainelli 
977967dd82fSFlorian Fainelli static int b53_setup(struct dsa_switch *ds)
978967dd82fSFlorian Fainelli {
97904bed143SVivien Didelot 	struct b53_device *dev = ds->priv;
980967dd82fSFlorian Fainelli 	unsigned int port;
981967dd82fSFlorian Fainelli 	int ret;
982967dd82fSFlorian Fainelli 
983967dd82fSFlorian Fainelli 	ret = b53_reset_switch(dev);
984967dd82fSFlorian Fainelli 	if (ret) {
985967dd82fSFlorian Fainelli 		dev_err(ds->dev, "failed to reset switch\n");
986967dd82fSFlorian Fainelli 		return ret;
987967dd82fSFlorian Fainelli 	}
988967dd82fSFlorian Fainelli 
989967dd82fSFlorian Fainelli 	b53_reset_mib(dev);
990967dd82fSFlorian Fainelli 
991967dd82fSFlorian Fainelli 	ret = b53_apply_config(dev);
992967dd82fSFlorian Fainelli 	if (ret)
993967dd82fSFlorian Fainelli 		dev_err(ds->dev, "failed to apply configuration\n");
994967dd82fSFlorian Fainelli 
99575dad252SBenedikt Spranger 	/* Configure IMP/CPU port, disable all other ports. Enabled
99634c8befdSFlorian Fainelli 	 * ports will be configured with .port_enable
99734c8befdSFlorian Fainelli 	 */
998967dd82fSFlorian Fainelli 	for (port = 0; port < dev->num_ports; port++) {
99934c8befdSFlorian Fainelli 		if (dsa_is_cpu_port(ds, port))
1000299752a7SFlorian Fainelli 			b53_enable_cpu_port(dev, port);
100175dad252SBenedikt Spranger 		else
100275104db0SAndrew Lunn 			b53_disable_port(ds, port);
1003967dd82fSFlorian Fainelli 	}
1004967dd82fSFlorian Fainelli 
10057228b23eSVladimir Oltean 	/* Let DSA handle the case were multiple bridges span the same switch
10067228b23eSVladimir Oltean 	 * device and different VLAN awareness settings are requested, which
10077228b23eSVladimir Oltean 	 * would be breaking filtering semantics for any of the other bridge
10087228b23eSVladimir Oltean 	 * devices. (not hardware supported)
10097228b23eSVladimir Oltean 	 */
10107228b23eSVladimir Oltean 	ds->vlan_filtering_is_global = true;
10117228b23eSVladimir Oltean 
1012967dd82fSFlorian Fainelli 	return ret;
1013967dd82fSFlorian Fainelli }
1014967dd82fSFlorian Fainelli 
10155e004460SFlorian Fainelli static void b53_force_link(struct b53_device *dev, int port, int link)
1016967dd82fSFlorian Fainelli {
10175e004460SFlorian Fainelli 	u8 reg, val, off;
1018967dd82fSFlorian Fainelli 
1019967dd82fSFlorian Fainelli 	/* Override the port settings */
1020967dd82fSFlorian Fainelli 	if (port == dev->cpu_port) {
1021967dd82fSFlorian Fainelli 		off = B53_PORT_OVERRIDE_CTRL;
10225e004460SFlorian Fainelli 		val = PORT_OVERRIDE_EN;
1023967dd82fSFlorian Fainelli 	} else {
1024967dd82fSFlorian Fainelli 		off = B53_GMII_PORT_OVERRIDE_CTRL(port);
10255e004460SFlorian Fainelli 		val = GMII_PO_EN;
1026967dd82fSFlorian Fainelli 	}
1027967dd82fSFlorian Fainelli 
10285e004460SFlorian Fainelli 	b53_read8(dev, B53_CTRL_PAGE, off, &reg);
10295e004460SFlorian Fainelli 	reg |= val;
10305e004460SFlorian Fainelli 	if (link)
1031967dd82fSFlorian Fainelli 		reg |= PORT_OVERRIDE_LINK;
10325e004460SFlorian Fainelli 	else
10335e004460SFlorian Fainelli 		reg &= ~PORT_OVERRIDE_LINK;
10345e004460SFlorian Fainelli 	b53_write8(dev, B53_CTRL_PAGE, off, reg);
10355e004460SFlorian Fainelli }
1036967dd82fSFlorian Fainelli 
10375e004460SFlorian Fainelli static void b53_force_port_config(struct b53_device *dev, int port,
10383cad1c8bSRussell King 				  int speed, int duplex,
10393cad1c8bSRussell King 				  bool tx_pause, bool rx_pause)
10405e004460SFlorian Fainelli {
10415e004460SFlorian Fainelli 	u8 reg, val, off;
10425e004460SFlorian Fainelli 
10435e004460SFlorian Fainelli 	/* Override the port settings */
10445e004460SFlorian Fainelli 	if (port == dev->cpu_port) {
10455e004460SFlorian Fainelli 		off = B53_PORT_OVERRIDE_CTRL;
10465e004460SFlorian Fainelli 		val = PORT_OVERRIDE_EN;
10475e004460SFlorian Fainelli 	} else {
10485e004460SFlorian Fainelli 		off = B53_GMII_PORT_OVERRIDE_CTRL(port);
10495e004460SFlorian Fainelli 		val = GMII_PO_EN;
10505e004460SFlorian Fainelli 	}
10515e004460SFlorian Fainelli 
10525e004460SFlorian Fainelli 	b53_read8(dev, B53_CTRL_PAGE, off, &reg);
10535e004460SFlorian Fainelli 	reg |= val;
10545e004460SFlorian Fainelli 	if (duplex == DUPLEX_FULL)
1055967dd82fSFlorian Fainelli 		reg |= PORT_OVERRIDE_FULL_DUPLEX;
10565e004460SFlorian Fainelli 	else
10575e004460SFlorian Fainelli 		reg &= ~PORT_OVERRIDE_FULL_DUPLEX;
1058967dd82fSFlorian Fainelli 
10595e004460SFlorian Fainelli 	switch (speed) {
1060967dd82fSFlorian Fainelli 	case 2000:
1061967dd82fSFlorian Fainelli 		reg |= PORT_OVERRIDE_SPEED_2000M;
1062967dd82fSFlorian Fainelli 		/* fallthrough */
1063967dd82fSFlorian Fainelli 	case SPEED_1000:
1064967dd82fSFlorian Fainelli 		reg |= PORT_OVERRIDE_SPEED_1000M;
1065967dd82fSFlorian Fainelli 		break;
1066967dd82fSFlorian Fainelli 	case SPEED_100:
1067967dd82fSFlorian Fainelli 		reg |= PORT_OVERRIDE_SPEED_100M;
1068967dd82fSFlorian Fainelli 		break;
1069967dd82fSFlorian Fainelli 	case SPEED_10:
1070967dd82fSFlorian Fainelli 		reg |= PORT_OVERRIDE_SPEED_10M;
1071967dd82fSFlorian Fainelli 		break;
1072967dd82fSFlorian Fainelli 	default:
10735e004460SFlorian Fainelli 		dev_err(dev->dev, "unknown speed: %d\n", speed);
1074967dd82fSFlorian Fainelli 		return;
1075967dd82fSFlorian Fainelli 	}
1076967dd82fSFlorian Fainelli 
10773cad1c8bSRussell King 	if (rx_pause)
10785e004460SFlorian Fainelli 		reg |= PORT_OVERRIDE_RX_FLOW;
10793cad1c8bSRussell King 	if (tx_pause)
10805e004460SFlorian Fainelli 		reg |= PORT_OVERRIDE_TX_FLOW;
10815e004460SFlorian Fainelli 
10825e004460SFlorian Fainelli 	b53_write8(dev, B53_CTRL_PAGE, off, reg);
10835e004460SFlorian Fainelli }
10845e004460SFlorian Fainelli 
10855e004460SFlorian Fainelli static void b53_adjust_link(struct dsa_switch *ds, int port,
10865e004460SFlorian Fainelli 			    struct phy_device *phydev)
10875e004460SFlorian Fainelli {
10885e004460SFlorian Fainelli 	struct b53_device *dev = ds->priv;
10895e004460SFlorian Fainelli 	struct ethtool_eee *p = &dev->ports[port].eee;
10905e004460SFlorian Fainelli 	u8 rgmii_ctrl = 0, reg = 0, off;
10913cad1c8bSRussell King 	bool tx_pause = false;
10923cad1c8bSRussell King 	bool rx_pause = false;
10935e004460SFlorian Fainelli 
10945e004460SFlorian Fainelli 	if (!phy_is_pseudo_fixed_link(phydev))
10955e004460SFlorian Fainelli 		return;
10965e004460SFlorian Fainelli 
1097967dd82fSFlorian Fainelli 	/* Enable flow control on BCM5301x's CPU port */
1098967dd82fSFlorian Fainelli 	if (is5301x(dev) && port == dev->cpu_port)
10993cad1c8bSRussell King 		tx_pause = rx_pause = true;
1100967dd82fSFlorian Fainelli 
1101967dd82fSFlorian Fainelli 	if (phydev->pause) {
1102967dd82fSFlorian Fainelli 		if (phydev->asym_pause)
11033cad1c8bSRussell King 			tx_pause = true;
11043cad1c8bSRussell King 		rx_pause = true;
1105967dd82fSFlorian Fainelli 	}
1106967dd82fSFlorian Fainelli 
11073cad1c8bSRussell King 	b53_force_port_config(dev, port, phydev->speed, phydev->duplex,
11083cad1c8bSRussell King 			      tx_pause, rx_pause);
11095e004460SFlorian Fainelli 	b53_force_link(dev, port, phydev->link);
1110967dd82fSFlorian Fainelli 
1111967dd82fSFlorian Fainelli 	if (is531x5(dev) && phy_interface_is_rgmii(phydev)) {
1112967dd82fSFlorian Fainelli 		if (port == 8)
1113967dd82fSFlorian Fainelli 			off = B53_RGMII_CTRL_IMP;
1114967dd82fSFlorian Fainelli 		else
1115967dd82fSFlorian Fainelli 			off = B53_RGMII_CTRL_P(port);
1116967dd82fSFlorian Fainelli 
1117967dd82fSFlorian Fainelli 		/* Configure the port RGMII clock delay by DLL disabled and
1118967dd82fSFlorian Fainelli 		 * tx_clk aligned timing (restoring to reset defaults)
1119967dd82fSFlorian Fainelli 		 */
1120967dd82fSFlorian Fainelli 		b53_read8(dev, B53_CTRL_PAGE, off, &rgmii_ctrl);
1121967dd82fSFlorian Fainelli 		rgmii_ctrl &= ~(RGMII_CTRL_DLL_RXC | RGMII_CTRL_DLL_TXC |
1122967dd82fSFlorian Fainelli 				RGMII_CTRL_TIMING_SEL);
1123967dd82fSFlorian Fainelli 
1124967dd82fSFlorian Fainelli 		/* PHY_INTERFACE_MODE_RGMII_TXID means TX internal delay, make
1125967dd82fSFlorian Fainelli 		 * sure that we enable the port TX clock internal delay to
1126967dd82fSFlorian Fainelli 		 * account for this internal delay that is inserted, otherwise
1127967dd82fSFlorian Fainelli 		 * the switch won't be able to receive correctly.
1128967dd82fSFlorian Fainelli 		 *
1129967dd82fSFlorian Fainelli 		 * PHY_INTERFACE_MODE_RGMII means that we are not introducing
1130967dd82fSFlorian Fainelli 		 * any delay neither on transmission nor reception, so the
1131967dd82fSFlorian Fainelli 		 * BCM53125 must also be configured accordingly to account for
1132967dd82fSFlorian Fainelli 		 * the lack of delay and introduce
1133967dd82fSFlorian Fainelli 		 *
1134967dd82fSFlorian Fainelli 		 * The BCM53125 switch has its RX clock and TX clock control
1135967dd82fSFlorian Fainelli 		 * swapped, hence the reason why we modify the TX clock path in
1136967dd82fSFlorian Fainelli 		 * the "RGMII" case
1137967dd82fSFlorian Fainelli 		 */
1138967dd82fSFlorian Fainelli 		if (phydev->interface == PHY_INTERFACE_MODE_RGMII_TXID)
1139967dd82fSFlorian Fainelli 			rgmii_ctrl |= RGMII_CTRL_DLL_TXC;
1140967dd82fSFlorian Fainelli 		if (phydev->interface == PHY_INTERFACE_MODE_RGMII)
1141967dd82fSFlorian Fainelli 			rgmii_ctrl |= RGMII_CTRL_DLL_TXC | RGMII_CTRL_DLL_RXC;
1142967dd82fSFlorian Fainelli 		rgmii_ctrl |= RGMII_CTRL_TIMING_SEL;
1143967dd82fSFlorian Fainelli 		b53_write8(dev, B53_CTRL_PAGE, off, rgmii_ctrl);
1144967dd82fSFlorian Fainelli 
1145967dd82fSFlorian Fainelli 		dev_info(ds->dev, "Configured port %d for %s\n", port,
1146967dd82fSFlorian Fainelli 			 phy_modes(phydev->interface));
1147967dd82fSFlorian Fainelli 	}
1148967dd82fSFlorian Fainelli 
1149967dd82fSFlorian Fainelli 	/* configure MII port if necessary */
1150967dd82fSFlorian Fainelli 	if (is5325(dev)) {
1151967dd82fSFlorian Fainelli 		b53_read8(dev, B53_CTRL_PAGE, B53_PORT_OVERRIDE_CTRL,
1152967dd82fSFlorian Fainelli 			  &reg);
1153967dd82fSFlorian Fainelli 
1154967dd82fSFlorian Fainelli 		/* reverse mii needs to be enabled */
1155967dd82fSFlorian Fainelli 		if (!(reg & PORT_OVERRIDE_RV_MII_25)) {
1156967dd82fSFlorian Fainelli 			b53_write8(dev, B53_CTRL_PAGE, B53_PORT_OVERRIDE_CTRL,
1157967dd82fSFlorian Fainelli 				   reg | PORT_OVERRIDE_RV_MII_25);
1158967dd82fSFlorian Fainelli 			b53_read8(dev, B53_CTRL_PAGE, B53_PORT_OVERRIDE_CTRL,
1159967dd82fSFlorian Fainelli 				  &reg);
1160967dd82fSFlorian Fainelli 
1161967dd82fSFlorian Fainelli 			if (!(reg & PORT_OVERRIDE_RV_MII_25)) {
1162967dd82fSFlorian Fainelli 				dev_err(ds->dev,
1163967dd82fSFlorian Fainelli 					"Failed to enable reverse MII mode\n");
1164967dd82fSFlorian Fainelli 				return;
1165967dd82fSFlorian Fainelli 			}
1166967dd82fSFlorian Fainelli 		}
1167967dd82fSFlorian Fainelli 	} else if (is5301x(dev)) {
1168967dd82fSFlorian Fainelli 		if (port != dev->cpu_port) {
11695e004460SFlorian Fainelli 			b53_force_port_config(dev, dev->cpu_port, 2000,
11703cad1c8bSRussell King 					      DUPLEX_FULL, true, true);
11715e004460SFlorian Fainelli 			b53_force_link(dev, dev->cpu_port, 1);
1172967dd82fSFlorian Fainelli 		}
1173967dd82fSFlorian Fainelli 	}
1174f43a2dbeSFlorian Fainelli 
1175f43a2dbeSFlorian Fainelli 	/* Re-negotiate EEE if it was enabled already */
1176f43a2dbeSFlorian Fainelli 	p->eee_enabled = b53_eee_init(ds, port, phydev);
1177967dd82fSFlorian Fainelli }
1178967dd82fSFlorian Fainelli 
1179a8e8b985SFlorian Fainelli void b53_port_event(struct dsa_switch *ds, int port)
1180a8e8b985SFlorian Fainelli {
1181a8e8b985SFlorian Fainelli 	struct b53_device *dev = ds->priv;
1182a8e8b985SFlorian Fainelli 	bool link;
1183a8e8b985SFlorian Fainelli 	u16 sts;
1184a8e8b985SFlorian Fainelli 
1185a8e8b985SFlorian Fainelli 	b53_read16(dev, B53_STAT_PAGE, B53_LINK_STAT, &sts);
1186a8e8b985SFlorian Fainelli 	link = !!(sts & BIT(port));
1187a8e8b985SFlorian Fainelli 	dsa_port_phylink_mac_change(ds, port, link);
1188a8e8b985SFlorian Fainelli }
1189a8e8b985SFlorian Fainelli EXPORT_SYMBOL(b53_port_event);
1190a8e8b985SFlorian Fainelli 
1191a8e8b985SFlorian Fainelli void b53_phylink_validate(struct dsa_switch *ds, int port,
1192a8e8b985SFlorian Fainelli 			  unsigned long *supported,
1193a8e8b985SFlorian Fainelli 			  struct phylink_link_state *state)
1194a8e8b985SFlorian Fainelli {
1195a8e8b985SFlorian Fainelli 	struct b53_device *dev = ds->priv;
1196a8e8b985SFlorian Fainelli 	__ETHTOOL_DECLARE_LINK_MODE_MASK(mask) = { 0, };
1197a8e8b985SFlorian Fainelli 
11980e01491dSFlorian Fainelli 	if (dev->ops->serdes_phylink_validate)
11990e01491dSFlorian Fainelli 		dev->ops->serdes_phylink_validate(dev, port, mask, state);
12000e01491dSFlorian Fainelli 
1201a8e8b985SFlorian Fainelli 	/* Allow all the expected bits */
1202a8e8b985SFlorian Fainelli 	phylink_set(mask, Autoneg);
1203a8e8b985SFlorian Fainelli 	phylink_set_port_modes(mask);
1204a8e8b985SFlorian Fainelli 	phylink_set(mask, Pause);
1205a8e8b985SFlorian Fainelli 	phylink_set(mask, Asym_Pause);
1206a8e8b985SFlorian Fainelli 
1207a8e8b985SFlorian Fainelli 	/* With the exclusion of 5325/5365, MII, Reverse MII and 802.3z, we
1208a8e8b985SFlorian Fainelli 	 * support Gigabit, including Half duplex.
1209a8e8b985SFlorian Fainelli 	 */
1210a8e8b985SFlorian Fainelli 	if (state->interface != PHY_INTERFACE_MODE_MII &&
1211a8e8b985SFlorian Fainelli 	    state->interface != PHY_INTERFACE_MODE_REVMII &&
1212a8e8b985SFlorian Fainelli 	    !phy_interface_mode_is_8023z(state->interface) &&
1213a8e8b985SFlorian Fainelli 	    !(is5325(dev) || is5365(dev))) {
1214a8e8b985SFlorian Fainelli 		phylink_set(mask, 1000baseT_Full);
1215a8e8b985SFlorian Fainelli 		phylink_set(mask, 1000baseT_Half);
1216a8e8b985SFlorian Fainelli 	}
1217a8e8b985SFlorian Fainelli 
1218a8e8b985SFlorian Fainelli 	if (!phy_interface_mode_is_8023z(state->interface)) {
1219a8e8b985SFlorian Fainelli 		phylink_set(mask, 10baseT_Half);
1220a8e8b985SFlorian Fainelli 		phylink_set(mask, 10baseT_Full);
1221a8e8b985SFlorian Fainelli 		phylink_set(mask, 100baseT_Half);
1222a8e8b985SFlorian Fainelli 		phylink_set(mask, 100baseT_Full);
1223a8e8b985SFlorian Fainelli 	}
1224a8e8b985SFlorian Fainelli 
1225a8e8b985SFlorian Fainelli 	bitmap_and(supported, supported, mask,
1226a8e8b985SFlorian Fainelli 		   __ETHTOOL_LINK_MODE_MASK_NBITS);
1227a8e8b985SFlorian Fainelli 	bitmap_and(state->advertising, state->advertising, mask,
1228a8e8b985SFlorian Fainelli 		   __ETHTOOL_LINK_MODE_MASK_NBITS);
1229a8e8b985SFlorian Fainelli 
1230a8e8b985SFlorian Fainelli 	phylink_helper_basex_speed(state);
1231a8e8b985SFlorian Fainelli }
1232a8e8b985SFlorian Fainelli EXPORT_SYMBOL(b53_phylink_validate);
1233a8e8b985SFlorian Fainelli 
1234a8e8b985SFlorian Fainelli int b53_phylink_mac_link_state(struct dsa_switch *ds, int port,
1235a8e8b985SFlorian Fainelli 			       struct phylink_link_state *state)
1236a8e8b985SFlorian Fainelli {
12370e01491dSFlorian Fainelli 	struct b53_device *dev = ds->priv;
1238a8e8b985SFlorian Fainelli 	int ret = -EOPNOTSUPP;
1239a8e8b985SFlorian Fainelli 
124055a4d2eaSFlorian Fainelli 	if ((phy_interface_mode_is_8023z(state->interface) ||
124155a4d2eaSFlorian Fainelli 	     state->interface == PHY_INTERFACE_MODE_SGMII) &&
12420e01491dSFlorian Fainelli 	     dev->ops->serdes_link_state)
12430e01491dSFlorian Fainelli 		ret = dev->ops->serdes_link_state(dev, port, state);
12440e01491dSFlorian Fainelli 
1245a8e8b985SFlorian Fainelli 	return ret;
1246a8e8b985SFlorian Fainelli }
1247a8e8b985SFlorian Fainelli EXPORT_SYMBOL(b53_phylink_mac_link_state);
1248a8e8b985SFlorian Fainelli 
1249a8e8b985SFlorian Fainelli void b53_phylink_mac_config(struct dsa_switch *ds, int port,
1250a8e8b985SFlorian Fainelli 			    unsigned int mode,
1251a8e8b985SFlorian Fainelli 			    const struct phylink_link_state *state)
1252a8e8b985SFlorian Fainelli {
1253a8e8b985SFlorian Fainelli 	struct b53_device *dev = ds->priv;
1254a8e8b985SFlorian Fainelli 
1255ab017b79SRussell King 	if (mode == MLO_AN_PHY || mode == MLO_AN_FIXED)
1256a8e8b985SFlorian Fainelli 		return;
1257a8e8b985SFlorian Fainelli 
125855a4d2eaSFlorian Fainelli 	if ((phy_interface_mode_is_8023z(state->interface) ||
125955a4d2eaSFlorian Fainelli 	     state->interface == PHY_INTERFACE_MODE_SGMII) &&
12600e01491dSFlorian Fainelli 	     dev->ops->serdes_config)
12610e01491dSFlorian Fainelli 		dev->ops->serdes_config(dev, port, mode, state);
1262a8e8b985SFlorian Fainelli }
1263a8e8b985SFlorian Fainelli EXPORT_SYMBOL(b53_phylink_mac_config);
1264a8e8b985SFlorian Fainelli 
1265a8e8b985SFlorian Fainelli void b53_phylink_mac_an_restart(struct dsa_switch *ds, int port)
1266a8e8b985SFlorian Fainelli {
12670e01491dSFlorian Fainelli 	struct b53_device *dev = ds->priv;
12680e01491dSFlorian Fainelli 
12690e01491dSFlorian Fainelli 	if (dev->ops->serdes_an_restart)
12700e01491dSFlorian Fainelli 		dev->ops->serdes_an_restart(dev, port);
1271a8e8b985SFlorian Fainelli }
1272a8e8b985SFlorian Fainelli EXPORT_SYMBOL(b53_phylink_mac_an_restart);
1273a8e8b985SFlorian Fainelli 
1274a8e8b985SFlorian Fainelli void b53_phylink_mac_link_down(struct dsa_switch *ds, int port,
1275a8e8b985SFlorian Fainelli 			       unsigned int mode,
1276a8e8b985SFlorian Fainelli 			       phy_interface_t interface)
1277a8e8b985SFlorian Fainelli {
1278a8e8b985SFlorian Fainelli 	struct b53_device *dev = ds->priv;
1279a8e8b985SFlorian Fainelli 
1280a8e8b985SFlorian Fainelli 	if (mode == MLO_AN_PHY)
1281a8e8b985SFlorian Fainelli 		return;
1282a8e8b985SFlorian Fainelli 
1283a8e8b985SFlorian Fainelli 	if (mode == MLO_AN_FIXED) {
1284a8e8b985SFlorian Fainelli 		b53_force_link(dev, port, false);
1285a8e8b985SFlorian Fainelli 		return;
1286a8e8b985SFlorian Fainelli 	}
12870e01491dSFlorian Fainelli 
12880e01491dSFlorian Fainelli 	if (phy_interface_mode_is_8023z(interface) &&
12890e01491dSFlorian Fainelli 	    dev->ops->serdes_link_set)
12900e01491dSFlorian Fainelli 		dev->ops->serdes_link_set(dev, port, mode, interface, false);
1291a8e8b985SFlorian Fainelli }
1292a8e8b985SFlorian Fainelli EXPORT_SYMBOL(b53_phylink_mac_link_down);
1293a8e8b985SFlorian Fainelli 
1294a8e8b985SFlorian Fainelli void b53_phylink_mac_link_up(struct dsa_switch *ds, int port,
1295a8e8b985SFlorian Fainelli 			     unsigned int mode,
1296a8e8b985SFlorian Fainelli 			     phy_interface_t interface,
12975b502a7bSRussell King 			     struct phy_device *phydev,
12985b502a7bSRussell King 			     int speed, int duplex,
12995b502a7bSRussell King 			     bool tx_pause, bool rx_pause)
1300a8e8b985SFlorian Fainelli {
1301a8e8b985SFlorian Fainelli 	struct b53_device *dev = ds->priv;
1302a8e8b985SFlorian Fainelli 
1303a8e8b985SFlorian Fainelli 	if (mode == MLO_AN_PHY)
1304a8e8b985SFlorian Fainelli 		return;
1305a8e8b985SFlorian Fainelli 
1306a8e8b985SFlorian Fainelli 	if (mode == MLO_AN_FIXED) {
1307ab017b79SRussell King 		b53_force_port_config(dev, port, speed, duplex,
1308ab017b79SRussell King 				      tx_pause, rx_pause);
1309a8e8b985SFlorian Fainelli 		b53_force_link(dev, port, true);
1310a8e8b985SFlorian Fainelli 		return;
1311a8e8b985SFlorian Fainelli 	}
13120e01491dSFlorian Fainelli 
13130e01491dSFlorian Fainelli 	if (phy_interface_mode_is_8023z(interface) &&
13140e01491dSFlorian Fainelli 	    dev->ops->serdes_link_set)
13150e01491dSFlorian Fainelli 		dev->ops->serdes_link_set(dev, port, mode, interface, true);
1316a8e8b985SFlorian Fainelli }
1317a8e8b985SFlorian Fainelli EXPORT_SYMBOL(b53_phylink_mac_link_up);
1318a8e8b985SFlorian Fainelli 
13193117455dSFlorian Fainelli int b53_vlan_filtering(struct dsa_switch *ds, int port, bool vlan_filtering)
1320a2482d2cSFlorian Fainelli {
1321dad8d7c6SFlorian Fainelli 	struct b53_device *dev = ds->priv;
1322dad8d7c6SFlorian Fainelli 	u16 pvid, new_pvid;
1323dad8d7c6SFlorian Fainelli 
1324dad8d7c6SFlorian Fainelli 	b53_read16(dev, B53_VLAN_PAGE, B53_VLAN_PORT_DEF_TAG(port), &pvid);
1325864cd7b0SVladimir Oltean 	if (!vlan_filtering) {
1326dad8d7c6SFlorian Fainelli 		/* Filtering is currently enabled, use the default PVID since
1327dad8d7c6SFlorian Fainelli 		 * the bridge does not expect tagging anymore
1328dad8d7c6SFlorian Fainelli 		 */
1329dad8d7c6SFlorian Fainelli 		dev->ports[port].pvid = pvid;
1330dad8d7c6SFlorian Fainelli 		new_pvid = b53_default_pvid(dev);
1331864cd7b0SVladimir Oltean 	} else {
1332dad8d7c6SFlorian Fainelli 		/* Filtering is currently disabled, restore the previous PVID */
1333dad8d7c6SFlorian Fainelli 		new_pvid = dev->ports[port].pvid;
1334dad8d7c6SFlorian Fainelli 	}
1335dad8d7c6SFlorian Fainelli 
1336dad8d7c6SFlorian Fainelli 	if (pvid != new_pvid)
1337dad8d7c6SFlorian Fainelli 		b53_write16(dev, B53_VLAN_PAGE, B53_VLAN_PORT_DEF_TAG(port),
1338dad8d7c6SFlorian Fainelli 			    new_pvid);
1339dad8d7c6SFlorian Fainelli 
1340dad8d7c6SFlorian Fainelli 	b53_enable_vlan(dev, dev->vlan_enabled, vlan_filtering);
1341dad8d7c6SFlorian Fainelli 
1342a2482d2cSFlorian Fainelli 	return 0;
1343a2482d2cSFlorian Fainelli }
13443117455dSFlorian Fainelli EXPORT_SYMBOL(b53_vlan_filtering);
1345a2482d2cSFlorian Fainelli 
13463117455dSFlorian Fainelli int b53_vlan_prepare(struct dsa_switch *ds, int port,
134780e02360SVivien Didelot 		     const struct switchdev_obj_port_vlan *vlan)
1348a2482d2cSFlorian Fainelli {
134904bed143SVivien Didelot 	struct b53_device *dev = ds->priv;
1350a2482d2cSFlorian Fainelli 
1351a2482d2cSFlorian Fainelli 	if ((is5325(dev) || is5365(dev)) && vlan->vid_begin == 0)
1352a2482d2cSFlorian Fainelli 		return -EOPNOTSUPP;
1353a2482d2cSFlorian Fainelli 
135488631864SFlorian Fainelli 	/* Port 7 on 7278 connects to the ASP's UniMAC which is not capable of
135588631864SFlorian Fainelli 	 * receiving VLAN tagged frames at all, we can still allow the port to
135688631864SFlorian Fainelli 	 * be configured for egress untagged.
135788631864SFlorian Fainelli 	 */
135888631864SFlorian Fainelli 	if (dev->chip_id == BCM7278_DEVICE_ID && port == 7 &&
135988631864SFlorian Fainelli 	    !(vlan->flags & BRIDGE_VLAN_INFO_UNTAGGED))
136088631864SFlorian Fainelli 		return -EINVAL;
136188631864SFlorian Fainelli 
1362a2482d2cSFlorian Fainelli 	if (vlan->vid_end > dev->num_vlans)
1363a2482d2cSFlorian Fainelli 		return -ERANGE;
1364a2482d2cSFlorian Fainelli 
1365e74f014eSVladimir Oltean 	b53_enable_vlan(dev, true, ds->vlan_filtering);
1366a2482d2cSFlorian Fainelli 
1367a2482d2cSFlorian Fainelli 	return 0;
1368a2482d2cSFlorian Fainelli }
13693117455dSFlorian Fainelli EXPORT_SYMBOL(b53_vlan_prepare);
1370a2482d2cSFlorian Fainelli 
13713117455dSFlorian Fainelli void b53_vlan_add(struct dsa_switch *ds, int port,
137280e02360SVivien Didelot 		  const struct switchdev_obj_port_vlan *vlan)
1373a2482d2cSFlorian Fainelli {
137404bed143SVivien Didelot 	struct b53_device *dev = ds->priv;
1375a2482d2cSFlorian Fainelli 	bool untagged = vlan->flags & BRIDGE_VLAN_INFO_UNTAGGED;
1376a2482d2cSFlorian Fainelli 	bool pvid = vlan->flags & BRIDGE_VLAN_INFO_PVID;
1377a2482d2cSFlorian Fainelli 	struct b53_vlan *vl;
1378a2482d2cSFlorian Fainelli 	u16 vid;
1379a2482d2cSFlorian Fainelli 
1380a2482d2cSFlorian Fainelli 	for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid) {
1381a2482d2cSFlorian Fainelli 		vl = &dev->vlans[vid];
1382a2482d2cSFlorian Fainelli 
1383a2482d2cSFlorian Fainelli 		b53_get_vlan_entry(dev, vid, vl);
1384a2482d2cSFlorian Fainelli 
1385d965a543SFlorian Fainelli 		if (vid == 0 && vid == b53_default_pvid(dev))
1386d965a543SFlorian Fainelli 			untagged = true;
1387d965a543SFlorian Fainelli 
1388c499696eSFlorian Fainelli 		vl->members |= BIT(port);
1389ca893194SFlorian Fainelli 		if (untagged && !dsa_is_cpu_port(ds, port))
1390e47112d9SFlorian Fainelli 			vl->untag |= BIT(port);
1391a2482d2cSFlorian Fainelli 		else
1392e47112d9SFlorian Fainelli 			vl->untag &= ~BIT(port);
1393a2482d2cSFlorian Fainelli 
1394a2482d2cSFlorian Fainelli 		b53_set_vlan_entry(dev, vid, vl);
1395a2482d2cSFlorian Fainelli 		b53_fast_age_vlan(dev, vid);
1396a2482d2cSFlorian Fainelli 	}
1397a2482d2cSFlorian Fainelli 
139810163aaeSFlorian Fainelli 	if (pvid && !dsa_is_cpu_port(ds, port)) {
1399a2482d2cSFlorian Fainelli 		b53_write16(dev, B53_VLAN_PAGE, B53_VLAN_PORT_DEF_TAG(port),
1400a2482d2cSFlorian Fainelli 			    vlan->vid_end);
1401a2482d2cSFlorian Fainelli 		b53_fast_age_vlan(dev, vid);
1402a2482d2cSFlorian Fainelli 	}
1403a2482d2cSFlorian Fainelli }
14043117455dSFlorian Fainelli EXPORT_SYMBOL(b53_vlan_add);
1405a2482d2cSFlorian Fainelli 
14063117455dSFlorian Fainelli int b53_vlan_del(struct dsa_switch *ds, int port,
1407a2482d2cSFlorian Fainelli 		 const struct switchdev_obj_port_vlan *vlan)
1408a2482d2cSFlorian Fainelli {
140904bed143SVivien Didelot 	struct b53_device *dev = ds->priv;
1410a2482d2cSFlorian Fainelli 	bool untagged = vlan->flags & BRIDGE_VLAN_INFO_UNTAGGED;
1411a2482d2cSFlorian Fainelli 	struct b53_vlan *vl;
1412a2482d2cSFlorian Fainelli 	u16 vid;
1413a2482d2cSFlorian Fainelli 	u16 pvid;
1414a2482d2cSFlorian Fainelli 
1415a2482d2cSFlorian Fainelli 	b53_read16(dev, B53_VLAN_PAGE, B53_VLAN_PORT_DEF_TAG(port), &pvid);
1416a2482d2cSFlorian Fainelli 
1417a2482d2cSFlorian Fainelli 	for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid) {
1418a2482d2cSFlorian Fainelli 		vl = &dev->vlans[vid];
1419a2482d2cSFlorian Fainelli 
1420a2482d2cSFlorian Fainelli 		b53_get_vlan_entry(dev, vid, vl);
1421a2482d2cSFlorian Fainelli 
1422a2482d2cSFlorian Fainelli 		vl->members &= ~BIT(port);
1423a2482d2cSFlorian Fainelli 
1424fea83353SFlorian Fainelli 		if (pvid == vid)
1425fea83353SFlorian Fainelli 			pvid = b53_default_pvid(dev);
1426a2482d2cSFlorian Fainelli 
1427ca893194SFlorian Fainelli 		if (untagged && !dsa_is_cpu_port(ds, port))
1428a2482d2cSFlorian Fainelli 			vl->untag &= ~(BIT(port));
1429a2482d2cSFlorian Fainelli 
1430a2482d2cSFlorian Fainelli 		b53_set_vlan_entry(dev, vid, vl);
1431a2482d2cSFlorian Fainelli 		b53_fast_age_vlan(dev, vid);
1432a2482d2cSFlorian Fainelli 	}
1433a2482d2cSFlorian Fainelli 
1434a2482d2cSFlorian Fainelli 	b53_write16(dev, B53_VLAN_PAGE, B53_VLAN_PORT_DEF_TAG(port), pvid);
1435a2482d2cSFlorian Fainelli 	b53_fast_age_vlan(dev, pvid);
1436a2482d2cSFlorian Fainelli 
1437a2482d2cSFlorian Fainelli 	return 0;
1438a2482d2cSFlorian Fainelli }
14393117455dSFlorian Fainelli EXPORT_SYMBOL(b53_vlan_del);
1440a2482d2cSFlorian Fainelli 
14411da6df85SFlorian Fainelli /* Address Resolution Logic routines */
14421da6df85SFlorian Fainelli static int b53_arl_op_wait(struct b53_device *dev)
14431da6df85SFlorian Fainelli {
14441da6df85SFlorian Fainelli 	unsigned int timeout = 10;
14451da6df85SFlorian Fainelli 	u8 reg;
14461da6df85SFlorian Fainelli 
14471da6df85SFlorian Fainelli 	do {
14481da6df85SFlorian Fainelli 		b53_read8(dev, B53_ARLIO_PAGE, B53_ARLTBL_RW_CTRL, &reg);
14491da6df85SFlorian Fainelli 		if (!(reg & ARLTBL_START_DONE))
14501da6df85SFlorian Fainelli 			return 0;
14511da6df85SFlorian Fainelli 
14521da6df85SFlorian Fainelli 		usleep_range(1000, 2000);
14531da6df85SFlorian Fainelli 	} while (timeout--);
14541da6df85SFlorian Fainelli 
14551da6df85SFlorian Fainelli 	dev_warn(dev->dev, "timeout waiting for ARL to finish: 0x%02x\n", reg);
14561da6df85SFlorian Fainelli 
14571da6df85SFlorian Fainelli 	return -ETIMEDOUT;
14581da6df85SFlorian Fainelli }
14591da6df85SFlorian Fainelli 
14601da6df85SFlorian Fainelli static int b53_arl_rw_op(struct b53_device *dev, unsigned int op)
14611da6df85SFlorian Fainelli {
14621da6df85SFlorian Fainelli 	u8 reg;
14631da6df85SFlorian Fainelli 
14641da6df85SFlorian Fainelli 	if (op > ARLTBL_RW)
14651da6df85SFlorian Fainelli 		return -EINVAL;
14661da6df85SFlorian Fainelli 
14671da6df85SFlorian Fainelli 	b53_read8(dev, B53_ARLIO_PAGE, B53_ARLTBL_RW_CTRL, &reg);
14681da6df85SFlorian Fainelli 	reg |= ARLTBL_START_DONE;
14691da6df85SFlorian Fainelli 	if (op)
14701da6df85SFlorian Fainelli 		reg |= ARLTBL_RW;
14711da6df85SFlorian Fainelli 	else
14721da6df85SFlorian Fainelli 		reg &= ~ARLTBL_RW;
147364fec949SFlorian Fainelli 	if (dev->vlan_enabled)
147464fec949SFlorian Fainelli 		reg &= ~ARLTBL_IVL_SVL_SELECT;
147564fec949SFlorian Fainelli 	else
147664fec949SFlorian Fainelli 		reg |= ARLTBL_IVL_SVL_SELECT;
14771da6df85SFlorian Fainelli 	b53_write8(dev, B53_ARLIO_PAGE, B53_ARLTBL_RW_CTRL, reg);
14781da6df85SFlorian Fainelli 
14791da6df85SFlorian Fainelli 	return b53_arl_op_wait(dev);
14801da6df85SFlorian Fainelli }
14811da6df85SFlorian Fainelli 
14821da6df85SFlorian Fainelli static int b53_arl_read(struct b53_device *dev, u64 mac,
1483ef2a0bd9SFlorian Fainelli 			u16 vid, struct b53_arl_entry *ent, u8 *idx)
14841da6df85SFlorian Fainelli {
14856344dbdeSFlorian Fainelli 	DECLARE_BITMAP(free_bins, B53_ARLTBL_MAX_BIN_ENTRIES);
14861da6df85SFlorian Fainelli 	unsigned int i;
14871da6df85SFlorian Fainelli 	int ret;
14881da6df85SFlorian Fainelli 
14891da6df85SFlorian Fainelli 	ret = b53_arl_op_wait(dev);
14901da6df85SFlorian Fainelli 	if (ret)
14911da6df85SFlorian Fainelli 		return ret;
14921da6df85SFlorian Fainelli 
1493673e69a6SFlorian Fainelli 	bitmap_zero(free_bins, dev->num_arl_bins);
14946344dbdeSFlorian Fainelli 
14951da6df85SFlorian Fainelli 	/* Read the bins */
1496673e69a6SFlorian Fainelli 	for (i = 0; i < dev->num_arl_bins; i++) {
14971da6df85SFlorian Fainelli 		u64 mac_vid;
14981da6df85SFlorian Fainelli 		u32 fwd_entry;
14991da6df85SFlorian Fainelli 
15001da6df85SFlorian Fainelli 		b53_read64(dev, B53_ARLIO_PAGE,
15011da6df85SFlorian Fainelli 			   B53_ARLTBL_MAC_VID_ENTRY(i), &mac_vid);
15021da6df85SFlorian Fainelli 		b53_read32(dev, B53_ARLIO_PAGE,
15031da6df85SFlorian Fainelli 			   B53_ARLTBL_DATA_ENTRY(i), &fwd_entry);
15041da6df85SFlorian Fainelli 		b53_arl_to_entry(ent, mac_vid, fwd_entry);
15051da6df85SFlorian Fainelli 
15066344dbdeSFlorian Fainelli 		if (!(fwd_entry & ARLTBL_VALID)) {
15076344dbdeSFlorian Fainelli 			set_bit(i, free_bins);
15081da6df85SFlorian Fainelli 			continue;
15096344dbdeSFlorian Fainelli 		}
15101da6df85SFlorian Fainelli 		if ((mac_vid & ARLTBL_MAC_MASK) != mac)
15111da6df85SFlorian Fainelli 			continue;
15122e97b0cdSFlorian Fainelli 		if (dev->vlan_enabled &&
15132e97b0cdSFlorian Fainelli 		    ((mac_vid >> ARLTBL_VID_S) & ARLTBL_VID_MASK) != vid)
15142e97b0cdSFlorian Fainelli 			continue;
15151da6df85SFlorian Fainelli 		*idx = i;
15166344dbdeSFlorian Fainelli 		return 0;
15171da6df85SFlorian Fainelli 	}
15181da6df85SFlorian Fainelli 
1519673e69a6SFlorian Fainelli 	if (bitmap_weight(free_bins, dev->num_arl_bins) == 0)
15206344dbdeSFlorian Fainelli 		return -ENOSPC;
15216344dbdeSFlorian Fainelli 
1522673e69a6SFlorian Fainelli 	*idx = find_first_bit(free_bins, dev->num_arl_bins);
15236344dbdeSFlorian Fainelli 
15241da6df85SFlorian Fainelli 	return -ENOENT;
15251da6df85SFlorian Fainelli }
15261da6df85SFlorian Fainelli 
15271da6df85SFlorian Fainelli static int b53_arl_op(struct b53_device *dev, int op, int port,
15281da6df85SFlorian Fainelli 		      const unsigned char *addr, u16 vid, bool is_valid)
15291da6df85SFlorian Fainelli {
15301da6df85SFlorian Fainelli 	struct b53_arl_entry ent;
15311da6df85SFlorian Fainelli 	u32 fwd_entry;
15321da6df85SFlorian Fainelli 	u64 mac, mac_vid = 0;
15331da6df85SFlorian Fainelli 	u8 idx = 0;
15341da6df85SFlorian Fainelli 	int ret;
15351da6df85SFlorian Fainelli 
15361da6df85SFlorian Fainelli 	/* Convert the array into a 64-bit MAC */
15374b92ea81SFlorian Fainelli 	mac = ether_addr_to_u64(addr);
15381da6df85SFlorian Fainelli 
15391da6df85SFlorian Fainelli 	/* Perform a read for the given MAC and VID */
15401da6df85SFlorian Fainelli 	b53_write48(dev, B53_ARLIO_PAGE, B53_MAC_ADDR_IDX, mac);
15411da6df85SFlorian Fainelli 	b53_write16(dev, B53_ARLIO_PAGE, B53_VLAN_ID_IDX, vid);
15421da6df85SFlorian Fainelli 
15431da6df85SFlorian Fainelli 	/* Issue a read operation for this MAC */
15441da6df85SFlorian Fainelli 	ret = b53_arl_rw_op(dev, 1);
15451da6df85SFlorian Fainelli 	if (ret)
15461da6df85SFlorian Fainelli 		return ret;
15471da6df85SFlorian Fainelli 
1548ef2a0bd9SFlorian Fainelli 	ret = b53_arl_read(dev, mac, vid, &ent, &idx);
1549ef2a0bd9SFlorian Fainelli 
15501da6df85SFlorian Fainelli 	/* If this is a read, just finish now */
15511da6df85SFlorian Fainelli 	if (op)
15521da6df85SFlorian Fainelli 		return ret;
15531da6df85SFlorian Fainelli 
15546344dbdeSFlorian Fainelli 	switch (ret) {
1555774d977aSTom Rix 	case -ETIMEDOUT:
1556774d977aSTom Rix 		return ret;
15576344dbdeSFlorian Fainelli 	case -ENOSPC:
15586344dbdeSFlorian Fainelli 		dev_dbg(dev->dev, "{%pM,%.4d} no space left in ARL\n",
15596344dbdeSFlorian Fainelli 			addr, vid);
15606344dbdeSFlorian Fainelli 		return is_valid ? ret : 0;
15616344dbdeSFlorian Fainelli 	case -ENOENT:
15621da6df85SFlorian Fainelli 		/* We could not find a matching MAC, so reset to a new entry */
15636344dbdeSFlorian Fainelli 		dev_dbg(dev->dev, "{%pM,%.4d} not found, using idx: %d\n",
15646344dbdeSFlorian Fainelli 			addr, vid, idx);
15651da6df85SFlorian Fainelli 		fwd_entry = 0;
15666344dbdeSFlorian Fainelli 		break;
15676344dbdeSFlorian Fainelli 	default:
15686344dbdeSFlorian Fainelli 		dev_dbg(dev->dev, "{%pM,%.4d} found, using idx: %d\n",
15696344dbdeSFlorian Fainelli 			addr, vid, idx);
15706344dbdeSFlorian Fainelli 		break;
15711da6df85SFlorian Fainelli 	}
15721da6df85SFlorian Fainelli 
15735d65b64aSFlorian Fainelli 	/* For multicast address, the port is a bitmask and the validity
15745d65b64aSFlorian Fainelli 	 * is determined by having at least one port being still active
15755d65b64aSFlorian Fainelli 	 */
15765d65b64aSFlorian Fainelli 	if (!is_multicast_ether_addr(addr)) {
15771da6df85SFlorian Fainelli 		ent.port = port;
15781da6df85SFlorian Fainelli 		ent.is_valid = is_valid;
15795d65b64aSFlorian Fainelli 	} else {
15805d65b64aSFlorian Fainelli 		if (is_valid)
15815d65b64aSFlorian Fainelli 			ent.port |= BIT(port);
15825d65b64aSFlorian Fainelli 		else
15835d65b64aSFlorian Fainelli 			ent.port &= ~BIT(port);
15845d65b64aSFlorian Fainelli 
15855d65b64aSFlorian Fainelli 		ent.is_valid = !!(ent.port);
15865d65b64aSFlorian Fainelli 	}
15875d65b64aSFlorian Fainelli 
15881da6df85SFlorian Fainelli 	ent.vid = vid;
15891da6df85SFlorian Fainelli 	ent.is_static = true;
15905d65b64aSFlorian Fainelli 	ent.is_age = false;
15911da6df85SFlorian Fainelli 	memcpy(ent.mac, addr, ETH_ALEN);
15921da6df85SFlorian Fainelli 	b53_arl_from_entry(&mac_vid, &fwd_entry, &ent);
15931da6df85SFlorian Fainelli 
15941da6df85SFlorian Fainelli 	b53_write64(dev, B53_ARLIO_PAGE,
15951da6df85SFlorian Fainelli 		    B53_ARLTBL_MAC_VID_ENTRY(idx), mac_vid);
15961da6df85SFlorian Fainelli 	b53_write32(dev, B53_ARLIO_PAGE,
15971da6df85SFlorian Fainelli 		    B53_ARLTBL_DATA_ENTRY(idx), fwd_entry);
15981da6df85SFlorian Fainelli 
15991da6df85SFlorian Fainelli 	return b53_arl_rw_op(dev, 0);
16001da6df85SFlorian Fainelli }
16011da6df85SFlorian Fainelli 
16021b6dd556SArkadi Sharshevsky int b53_fdb_add(struct dsa_switch *ds, int port,
16036c2c1dcbSArkadi Sharshevsky 		const unsigned char *addr, u16 vid)
16041da6df85SFlorian Fainelli {
160504bed143SVivien Didelot 	struct b53_device *priv = ds->priv;
16061da6df85SFlorian Fainelli 
16071da6df85SFlorian Fainelli 	/* 5325 and 5365 require some more massaging, but could
16081da6df85SFlorian Fainelli 	 * be supported eventually
16091da6df85SFlorian Fainelli 	 */
16101da6df85SFlorian Fainelli 	if (is5325(priv) || is5365(priv))
16111da6df85SFlorian Fainelli 		return -EOPNOTSUPP;
16121da6df85SFlorian Fainelli 
16131b6dd556SArkadi Sharshevsky 	return b53_arl_op(priv, 0, port, addr, vid, true);
16141da6df85SFlorian Fainelli }
16153117455dSFlorian Fainelli EXPORT_SYMBOL(b53_fdb_add);
16161da6df85SFlorian Fainelli 
16173117455dSFlorian Fainelli int b53_fdb_del(struct dsa_switch *ds, int port,
16186c2c1dcbSArkadi Sharshevsky 		const unsigned char *addr, u16 vid)
16191da6df85SFlorian Fainelli {
162004bed143SVivien Didelot 	struct b53_device *priv = ds->priv;
16211da6df85SFlorian Fainelli 
16226c2c1dcbSArkadi Sharshevsky 	return b53_arl_op(priv, 0, port, addr, vid, false);
16231da6df85SFlorian Fainelli }
16243117455dSFlorian Fainelli EXPORT_SYMBOL(b53_fdb_del);
16251da6df85SFlorian Fainelli 
16261da6df85SFlorian Fainelli static int b53_arl_search_wait(struct b53_device *dev)
16271da6df85SFlorian Fainelli {
16281da6df85SFlorian Fainelli 	unsigned int timeout = 1000;
16291da6df85SFlorian Fainelli 	u8 reg;
16301da6df85SFlorian Fainelli 
16311da6df85SFlorian Fainelli 	do {
16321da6df85SFlorian Fainelli 		b53_read8(dev, B53_ARLIO_PAGE, B53_ARL_SRCH_CTL, &reg);
16331da6df85SFlorian Fainelli 		if (!(reg & ARL_SRCH_STDN))
16341da6df85SFlorian Fainelli 			return 0;
16351da6df85SFlorian Fainelli 
16361da6df85SFlorian Fainelli 		if (reg & ARL_SRCH_VLID)
16371da6df85SFlorian Fainelli 			return 0;
16381da6df85SFlorian Fainelli 
16391da6df85SFlorian Fainelli 		usleep_range(1000, 2000);
16401da6df85SFlorian Fainelli 	} while (timeout--);
16411da6df85SFlorian Fainelli 
16421da6df85SFlorian Fainelli 	return -ETIMEDOUT;
16431da6df85SFlorian Fainelli }
16441da6df85SFlorian Fainelli 
16451da6df85SFlorian Fainelli static void b53_arl_search_rd(struct b53_device *dev, u8 idx,
16461da6df85SFlorian Fainelli 			      struct b53_arl_entry *ent)
16471da6df85SFlorian Fainelli {
16481da6df85SFlorian Fainelli 	u64 mac_vid;
16491da6df85SFlorian Fainelli 	u32 fwd_entry;
16501da6df85SFlorian Fainelli 
16511da6df85SFlorian Fainelli 	b53_read64(dev, B53_ARLIO_PAGE,
16521da6df85SFlorian Fainelli 		   B53_ARL_SRCH_RSTL_MACVID(idx), &mac_vid);
16531da6df85SFlorian Fainelli 	b53_read32(dev, B53_ARLIO_PAGE,
16541da6df85SFlorian Fainelli 		   B53_ARL_SRCH_RSTL(idx), &fwd_entry);
16551da6df85SFlorian Fainelli 	b53_arl_to_entry(ent, mac_vid, fwd_entry);
16561da6df85SFlorian Fainelli }
16571da6df85SFlorian Fainelli 
1658e6cbef0cSVivien Didelot static int b53_fdb_copy(int port, const struct b53_arl_entry *ent,
16592bedde1aSArkadi Sharshevsky 			dsa_fdb_dump_cb_t *cb, void *data)
16601da6df85SFlorian Fainelli {
16611da6df85SFlorian Fainelli 	if (!ent->is_valid)
16621da6df85SFlorian Fainelli 		return 0;
16631da6df85SFlorian Fainelli 
16641da6df85SFlorian Fainelli 	if (port != ent->port)
16651da6df85SFlorian Fainelli 		return 0;
16661da6df85SFlorian Fainelli 
16672bedde1aSArkadi Sharshevsky 	return cb(ent->mac, ent->vid, ent->is_static, data);
16681da6df85SFlorian Fainelli }
16691da6df85SFlorian Fainelli 
16703117455dSFlorian Fainelli int b53_fdb_dump(struct dsa_switch *ds, int port,
16712bedde1aSArkadi Sharshevsky 		 dsa_fdb_dump_cb_t *cb, void *data)
16721da6df85SFlorian Fainelli {
167304bed143SVivien Didelot 	struct b53_device *priv = ds->priv;
16741da6df85SFlorian Fainelli 	struct b53_arl_entry results[2];
16751da6df85SFlorian Fainelli 	unsigned int count = 0;
16761da6df85SFlorian Fainelli 	int ret;
16771da6df85SFlorian Fainelli 	u8 reg;
16781da6df85SFlorian Fainelli 
16791da6df85SFlorian Fainelli 	/* Start search operation */
16801da6df85SFlorian Fainelli 	reg = ARL_SRCH_STDN;
16811da6df85SFlorian Fainelli 	b53_write8(priv, B53_ARLIO_PAGE, B53_ARL_SRCH_CTL, reg);
16821da6df85SFlorian Fainelli 
16831da6df85SFlorian Fainelli 	do {
16841da6df85SFlorian Fainelli 		ret = b53_arl_search_wait(priv);
16851da6df85SFlorian Fainelli 		if (ret)
16861da6df85SFlorian Fainelli 			return ret;
16871da6df85SFlorian Fainelli 
16881da6df85SFlorian Fainelli 		b53_arl_search_rd(priv, 0, &results[0]);
16892bedde1aSArkadi Sharshevsky 		ret = b53_fdb_copy(port, &results[0], cb, data);
16901da6df85SFlorian Fainelli 		if (ret)
16911da6df85SFlorian Fainelli 			return ret;
16921da6df85SFlorian Fainelli 
1693673e69a6SFlorian Fainelli 		if (priv->num_arl_bins > 2) {
16941da6df85SFlorian Fainelli 			b53_arl_search_rd(priv, 1, &results[1]);
16952bedde1aSArkadi Sharshevsky 			ret = b53_fdb_copy(port, &results[1], cb, data);
16961da6df85SFlorian Fainelli 			if (ret)
16971da6df85SFlorian Fainelli 				return ret;
16981da6df85SFlorian Fainelli 
16991da6df85SFlorian Fainelli 			if (!results[0].is_valid && !results[1].is_valid)
17001da6df85SFlorian Fainelli 				break;
17011da6df85SFlorian Fainelli 		}
17021da6df85SFlorian Fainelli 
1703cd169d79SFlorian Fainelli 	} while (count++ < b53_max_arl_entries(priv) / 2);
17041da6df85SFlorian Fainelli 
17051da6df85SFlorian Fainelli 	return 0;
17061da6df85SFlorian Fainelli }
17073117455dSFlorian Fainelli EXPORT_SYMBOL(b53_fdb_dump);
17081da6df85SFlorian Fainelli 
17095d65b64aSFlorian Fainelli int b53_mdb_prepare(struct dsa_switch *ds, int port,
17105d65b64aSFlorian Fainelli 		    const struct switchdev_obj_port_mdb *mdb)
17115d65b64aSFlorian Fainelli {
17125d65b64aSFlorian Fainelli 	struct b53_device *priv = ds->priv;
17135d65b64aSFlorian Fainelli 
17145d65b64aSFlorian Fainelli 	/* 5325 and 5365 require some more massaging, but could
17155d65b64aSFlorian Fainelli 	 * be supported eventually
17165d65b64aSFlorian Fainelli 	 */
17175d65b64aSFlorian Fainelli 	if (is5325(priv) || is5365(priv))
17185d65b64aSFlorian Fainelli 		return -EOPNOTSUPP;
17195d65b64aSFlorian Fainelli 
17205d65b64aSFlorian Fainelli 	return 0;
17215d65b64aSFlorian Fainelli }
17225d65b64aSFlorian Fainelli EXPORT_SYMBOL(b53_mdb_prepare);
17235d65b64aSFlorian Fainelli 
17245d65b64aSFlorian Fainelli void b53_mdb_add(struct dsa_switch *ds, int port,
17255d65b64aSFlorian Fainelli 		 const struct switchdev_obj_port_mdb *mdb)
17265d65b64aSFlorian Fainelli {
17275d65b64aSFlorian Fainelli 	struct b53_device *priv = ds->priv;
17285d65b64aSFlorian Fainelli 	int ret;
17295d65b64aSFlorian Fainelli 
17305d65b64aSFlorian Fainelli 	ret = b53_arl_op(priv, 0, port, mdb->addr, mdb->vid, true);
17315d65b64aSFlorian Fainelli 	if (ret)
17325d65b64aSFlorian Fainelli 		dev_err(ds->dev, "failed to add MDB entry\n");
17335d65b64aSFlorian Fainelli }
17345d65b64aSFlorian Fainelli EXPORT_SYMBOL(b53_mdb_add);
17355d65b64aSFlorian Fainelli 
17365d65b64aSFlorian Fainelli int b53_mdb_del(struct dsa_switch *ds, int port,
17375d65b64aSFlorian Fainelli 		const struct switchdev_obj_port_mdb *mdb)
17385d65b64aSFlorian Fainelli {
17395d65b64aSFlorian Fainelli 	struct b53_device *priv = ds->priv;
17405d65b64aSFlorian Fainelli 	int ret;
17415d65b64aSFlorian Fainelli 
17425d65b64aSFlorian Fainelli 	ret = b53_arl_op(priv, 0, port, mdb->addr, mdb->vid, false);
17435d65b64aSFlorian Fainelli 	if (ret)
17445d65b64aSFlorian Fainelli 		dev_err(ds->dev, "failed to delete MDB entry\n");
17455d65b64aSFlorian Fainelli 
17465d65b64aSFlorian Fainelli 	return ret;
17475d65b64aSFlorian Fainelli }
17485d65b64aSFlorian Fainelli EXPORT_SYMBOL(b53_mdb_del);
17495d65b64aSFlorian Fainelli 
1750ddd3a0c8SVivien Didelot int b53_br_join(struct dsa_switch *ds, int port, struct net_device *br)
1751ff39c2d6SFlorian Fainelli {
175204bed143SVivien Didelot 	struct b53_device *dev = ds->priv;
175368bb8ea8SVivien Didelot 	s8 cpu_port = dsa_to_port(ds, port)->cpu_dp->index;
1754ff39c2d6SFlorian Fainelli 	u16 pvlan, reg;
1755ff39c2d6SFlorian Fainelli 	unsigned int i;
1756ff39c2d6SFlorian Fainelli 
175731bfc2d4SFlorian Fainelli 	/* On 7278, port 7 which connects to the ASP should only receive
175831bfc2d4SFlorian Fainelli 	 * traffic from matching CFP rules.
175931bfc2d4SFlorian Fainelli 	 */
176031bfc2d4SFlorian Fainelli 	if (dev->chip_id == BCM7278_DEVICE_ID && port == 7)
176131bfc2d4SFlorian Fainelli 		return -EINVAL;
176231bfc2d4SFlorian Fainelli 
176348aea33aSFlorian Fainelli 	/* Make this port leave the all VLANs join since we will have proper
176448aea33aSFlorian Fainelli 	 * VLAN entries from now on
176548aea33aSFlorian Fainelli 	 */
176648aea33aSFlorian Fainelli 	if (is58xx(dev)) {
176748aea33aSFlorian Fainelli 		b53_read16(dev, B53_VLAN_PAGE, B53_JOIN_ALL_VLAN_EN, &reg);
176848aea33aSFlorian Fainelli 		reg &= ~BIT(port);
176948aea33aSFlorian Fainelli 		if ((reg & BIT(cpu_port)) == BIT(cpu_port))
177048aea33aSFlorian Fainelli 			reg &= ~BIT(cpu_port);
177148aea33aSFlorian Fainelli 		b53_write16(dev, B53_VLAN_PAGE, B53_JOIN_ALL_VLAN_EN, reg);
177248aea33aSFlorian Fainelli 	}
177348aea33aSFlorian Fainelli 
1774ff39c2d6SFlorian Fainelli 	b53_read16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(port), &pvlan);
1775ff39c2d6SFlorian Fainelli 
1776ff39c2d6SFlorian Fainelli 	b53_for_each_port(dev, i) {
1777c8652c83SVivien Didelot 		if (dsa_to_port(ds, i)->bridge_dev != br)
1778ff39c2d6SFlorian Fainelli 			continue;
1779ff39c2d6SFlorian Fainelli 
1780ff39c2d6SFlorian Fainelli 		/* Add this local port to the remote port VLAN control
1781ff39c2d6SFlorian Fainelli 		 * membership and update the remote port bitmask
1782ff39c2d6SFlorian Fainelli 		 */
1783ff39c2d6SFlorian Fainelli 		b53_read16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(i), &reg);
1784ff39c2d6SFlorian Fainelli 		reg |= BIT(port);
1785ff39c2d6SFlorian Fainelli 		b53_write16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(i), reg);
1786ff39c2d6SFlorian Fainelli 		dev->ports[i].vlan_ctl_mask = reg;
1787ff39c2d6SFlorian Fainelli 
1788ff39c2d6SFlorian Fainelli 		pvlan |= BIT(i);
1789ff39c2d6SFlorian Fainelli 	}
1790ff39c2d6SFlorian Fainelli 
1791ff39c2d6SFlorian Fainelli 	/* Configure the local port VLAN control membership to include
1792ff39c2d6SFlorian Fainelli 	 * remote ports and update the local port bitmask
1793ff39c2d6SFlorian Fainelli 	 */
1794ff39c2d6SFlorian Fainelli 	b53_write16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(port), pvlan);
1795ff39c2d6SFlorian Fainelli 	dev->ports[port].vlan_ctl_mask = pvlan;
1796ff39c2d6SFlorian Fainelli 
1797ff39c2d6SFlorian Fainelli 	return 0;
1798ff39c2d6SFlorian Fainelli }
17993117455dSFlorian Fainelli EXPORT_SYMBOL(b53_br_join);
1800ff39c2d6SFlorian Fainelli 
1801f123f2fbSVivien Didelot void b53_br_leave(struct dsa_switch *ds, int port, struct net_device *br)
1802ff39c2d6SFlorian Fainelli {
180304bed143SVivien Didelot 	struct b53_device *dev = ds->priv;
1804a2482d2cSFlorian Fainelli 	struct b53_vlan *vl = &dev->vlans[0];
180568bb8ea8SVivien Didelot 	s8 cpu_port = dsa_to_port(ds, port)->cpu_dp->index;
1806ff39c2d6SFlorian Fainelli 	unsigned int i;
1807a2482d2cSFlorian Fainelli 	u16 pvlan, reg, pvid;
1808ff39c2d6SFlorian Fainelli 
1809ff39c2d6SFlorian Fainelli 	b53_read16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(port), &pvlan);
1810ff39c2d6SFlorian Fainelli 
1811ff39c2d6SFlorian Fainelli 	b53_for_each_port(dev, i) {
1812ff39c2d6SFlorian Fainelli 		/* Don't touch the remaining ports */
1813c8652c83SVivien Didelot 		if (dsa_to_port(ds, i)->bridge_dev != br)
1814ff39c2d6SFlorian Fainelli 			continue;
1815ff39c2d6SFlorian Fainelli 
1816ff39c2d6SFlorian Fainelli 		b53_read16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(i), &reg);
1817ff39c2d6SFlorian Fainelli 		reg &= ~BIT(port);
1818ff39c2d6SFlorian Fainelli 		b53_write16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(i), reg);
1819ff39c2d6SFlorian Fainelli 		dev->ports[port].vlan_ctl_mask = reg;
1820ff39c2d6SFlorian Fainelli 
1821ff39c2d6SFlorian Fainelli 		/* Prevent self removal to preserve isolation */
1822ff39c2d6SFlorian Fainelli 		if (port != i)
1823ff39c2d6SFlorian Fainelli 			pvlan &= ~BIT(i);
1824ff39c2d6SFlorian Fainelli 	}
1825ff39c2d6SFlorian Fainelli 
1826ff39c2d6SFlorian Fainelli 	b53_write16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(port), pvlan);
1827ff39c2d6SFlorian Fainelli 	dev->ports[port].vlan_ctl_mask = pvlan;
1828a2482d2cSFlorian Fainelli 
1829fea83353SFlorian Fainelli 	pvid = b53_default_pvid(dev);
1830a2482d2cSFlorian Fainelli 
183148aea33aSFlorian Fainelli 	/* Make this port join all VLANs without VLAN entries */
183248aea33aSFlorian Fainelli 	if (is58xx(dev)) {
183348aea33aSFlorian Fainelli 		b53_read16(dev, B53_VLAN_PAGE, B53_JOIN_ALL_VLAN_EN, &reg);
183448aea33aSFlorian Fainelli 		reg |= BIT(port);
183548aea33aSFlorian Fainelli 		if (!(reg & BIT(cpu_port)))
183648aea33aSFlorian Fainelli 			reg |= BIT(cpu_port);
183748aea33aSFlorian Fainelli 		b53_write16(dev, B53_VLAN_PAGE, B53_JOIN_ALL_VLAN_EN, reg);
183848aea33aSFlorian Fainelli 	} else {
1839a2482d2cSFlorian Fainelli 		b53_get_vlan_entry(dev, pvid, vl);
1840c499696eSFlorian Fainelli 		vl->members |= BIT(port) | BIT(cpu_port);
1841c499696eSFlorian Fainelli 		vl->untag |= BIT(port) | BIT(cpu_port);
1842a2482d2cSFlorian Fainelli 		b53_set_vlan_entry(dev, pvid, vl);
1843ff39c2d6SFlorian Fainelli 	}
184448aea33aSFlorian Fainelli }
18453117455dSFlorian Fainelli EXPORT_SYMBOL(b53_br_leave);
1846ff39c2d6SFlorian Fainelli 
18473117455dSFlorian Fainelli void b53_br_set_stp_state(struct dsa_switch *ds, int port, u8 state)
1848ff39c2d6SFlorian Fainelli {
184904bed143SVivien Didelot 	struct b53_device *dev = ds->priv;
1850597698f1SVivien Didelot 	u8 hw_state;
1851ff39c2d6SFlorian Fainelli 	u8 reg;
1852ff39c2d6SFlorian Fainelli 
1853ff39c2d6SFlorian Fainelli 	switch (state) {
1854ff39c2d6SFlorian Fainelli 	case BR_STATE_DISABLED:
1855ff39c2d6SFlorian Fainelli 		hw_state = PORT_CTRL_DIS_STATE;
1856ff39c2d6SFlorian Fainelli 		break;
1857ff39c2d6SFlorian Fainelli 	case BR_STATE_LISTENING:
1858ff39c2d6SFlorian Fainelli 		hw_state = PORT_CTRL_LISTEN_STATE;
1859ff39c2d6SFlorian Fainelli 		break;
1860ff39c2d6SFlorian Fainelli 	case BR_STATE_LEARNING:
1861ff39c2d6SFlorian Fainelli 		hw_state = PORT_CTRL_LEARN_STATE;
1862ff39c2d6SFlorian Fainelli 		break;
1863ff39c2d6SFlorian Fainelli 	case BR_STATE_FORWARDING:
1864ff39c2d6SFlorian Fainelli 		hw_state = PORT_CTRL_FWD_STATE;
1865ff39c2d6SFlorian Fainelli 		break;
1866ff39c2d6SFlorian Fainelli 	case BR_STATE_BLOCKING:
1867ff39c2d6SFlorian Fainelli 		hw_state = PORT_CTRL_BLOCK_STATE;
1868ff39c2d6SFlorian Fainelli 		break;
1869ff39c2d6SFlorian Fainelli 	default:
1870ff39c2d6SFlorian Fainelli 		dev_err(ds->dev, "invalid STP state: %d\n", state);
1871ff39c2d6SFlorian Fainelli 		return;
1872ff39c2d6SFlorian Fainelli 	}
1873ff39c2d6SFlorian Fainelli 
1874ff39c2d6SFlorian Fainelli 	b53_read8(dev, B53_CTRL_PAGE, B53_PORT_CTRL(port), &reg);
1875ff39c2d6SFlorian Fainelli 	reg &= ~PORT_CTRL_STP_STATE_MASK;
1876ff39c2d6SFlorian Fainelli 	reg |= hw_state;
1877ff39c2d6SFlorian Fainelli 	b53_write8(dev, B53_CTRL_PAGE, B53_PORT_CTRL(port), reg);
1878ff39c2d6SFlorian Fainelli }
18793117455dSFlorian Fainelli EXPORT_SYMBOL(b53_br_set_stp_state);
1880ff39c2d6SFlorian Fainelli 
18813117455dSFlorian Fainelli void b53_br_fast_age(struct dsa_switch *ds, int port)
1882597698f1SVivien Didelot {
1883597698f1SVivien Didelot 	struct b53_device *dev = ds->priv;
1884597698f1SVivien Didelot 
1885597698f1SVivien Didelot 	if (b53_fast_age_port(dev, port))
1886597698f1SVivien Didelot 		dev_err(ds->dev, "fast ageing failed\n");
1887597698f1SVivien Didelot }
18883117455dSFlorian Fainelli EXPORT_SYMBOL(b53_br_fast_age);
1889597698f1SVivien Didelot 
189053568438SFlorian Fainelli int b53_br_egress_floods(struct dsa_switch *ds, int port,
189153568438SFlorian Fainelli 			 bool unicast, bool multicast)
189253568438SFlorian Fainelli {
189353568438SFlorian Fainelli 	struct b53_device *dev = ds->priv;
189453568438SFlorian Fainelli 	u16 uc, mc;
189553568438SFlorian Fainelli 
189663cc54a6SFlorian Fainelli 	b53_read16(dev, B53_CTRL_PAGE, B53_UC_FLOOD_MASK, &uc);
189753568438SFlorian Fainelli 	if (unicast)
189853568438SFlorian Fainelli 		uc |= BIT(port);
189953568438SFlorian Fainelli 	else
190053568438SFlorian Fainelli 		uc &= ~BIT(port);
190163cc54a6SFlorian Fainelli 	b53_write16(dev, B53_CTRL_PAGE, B53_UC_FLOOD_MASK, uc);
190253568438SFlorian Fainelli 
190363cc54a6SFlorian Fainelli 	b53_read16(dev, B53_CTRL_PAGE, B53_MC_FLOOD_MASK, &mc);
190453568438SFlorian Fainelli 	if (multicast)
190553568438SFlorian Fainelli 		mc |= BIT(port);
190653568438SFlorian Fainelli 	else
190753568438SFlorian Fainelli 		mc &= ~BIT(port);
190863cc54a6SFlorian Fainelli 	b53_write16(dev, B53_CTRL_PAGE, B53_MC_FLOOD_MASK, mc);
190963cc54a6SFlorian Fainelli 
191063cc54a6SFlorian Fainelli 	b53_read16(dev, B53_CTRL_PAGE, B53_IPMC_FLOOD_MASK, &mc);
191163cc54a6SFlorian Fainelli 	if (multicast)
191263cc54a6SFlorian Fainelli 		mc |= BIT(port);
191363cc54a6SFlorian Fainelli 	else
191463cc54a6SFlorian Fainelli 		mc &= ~BIT(port);
191563cc54a6SFlorian Fainelli 	b53_write16(dev, B53_CTRL_PAGE, B53_IPMC_FLOOD_MASK, mc);
191653568438SFlorian Fainelli 
191753568438SFlorian Fainelli 	return 0;
191853568438SFlorian Fainelli 
191953568438SFlorian Fainelli }
192053568438SFlorian Fainelli EXPORT_SYMBOL(b53_br_egress_floods);
192153568438SFlorian Fainelli 
1922c7d28c9dSFlorian Fainelli static bool b53_possible_cpu_port(struct dsa_switch *ds, int port)
19237edc58d6SFlorian Fainelli {
19247edc58d6SFlorian Fainelli 	/* Broadcom switches will accept enabling Broadcom tags on the
19257edc58d6SFlorian Fainelli 	 * following ports: 5, 7 and 8, any other port is not supported
19267edc58d6SFlorian Fainelli 	 */
19275ed4e3ebSFlorian Fainelli 	switch (port) {
19285ed4e3ebSFlorian Fainelli 	case B53_CPU_PORT_25:
19295ed4e3ebSFlorian Fainelli 	case 7:
19305ed4e3ebSFlorian Fainelli 	case B53_CPU_PORT:
19317edc58d6SFlorian Fainelli 		return true;
19327edc58d6SFlorian Fainelli 	}
19337edc58d6SFlorian Fainelli 
19345ed4e3ebSFlorian Fainelli 	return false;
19355ed4e3ebSFlorian Fainelli }
19365ed4e3ebSFlorian Fainelli 
19378fab459eSFlorian Fainelli static bool b53_can_enable_brcm_tags(struct dsa_switch *ds, int port,
19388fab459eSFlorian Fainelli 				     enum dsa_tag_protocol tag_protocol)
1939c7d28c9dSFlorian Fainelli {
1940c7d28c9dSFlorian Fainelli 	bool ret = b53_possible_cpu_port(ds, port);
1941c7d28c9dSFlorian Fainelli 
19428fab459eSFlorian Fainelli 	if (!ret) {
1943c7d28c9dSFlorian Fainelli 		dev_warn(ds->dev, "Port %d is not Broadcom tag capable\n",
1944c7d28c9dSFlorian Fainelli 			 port);
1945c7d28c9dSFlorian Fainelli 		return ret;
1946c7d28c9dSFlorian Fainelli 	}
1947c7d28c9dSFlorian Fainelli 
19488fab459eSFlorian Fainelli 	switch (tag_protocol) {
19498fab459eSFlorian Fainelli 	case DSA_TAG_PROTO_BRCM:
19508fab459eSFlorian Fainelli 	case DSA_TAG_PROTO_BRCM_PREPEND:
19518fab459eSFlorian Fainelli 		dev_warn(ds->dev,
19528fab459eSFlorian Fainelli 			 "Port %d is stacked to Broadcom tag switch\n", port);
19538fab459eSFlorian Fainelli 		ret = false;
19548fab459eSFlorian Fainelli 		break;
19558fab459eSFlorian Fainelli 	default:
19568fab459eSFlorian Fainelli 		ret = true;
19578fab459eSFlorian Fainelli 		break;
19588fab459eSFlorian Fainelli 	}
19598fab459eSFlorian Fainelli 
19608fab459eSFlorian Fainelli 	return ret;
19618fab459eSFlorian Fainelli }
19628fab459eSFlorian Fainelli 
19634d776482SFlorian Fainelli enum dsa_tag_protocol b53_get_tag_protocol(struct dsa_switch *ds, int port,
19644d776482SFlorian Fainelli 					   enum dsa_tag_protocol mprot)
19657b314362SAndrew Lunn {
19667edc58d6SFlorian Fainelli 	struct b53_device *dev = ds->priv;
19677edc58d6SFlorian Fainelli 
196854e98b5dSFlorian Fainelli 	/* Older models (5325, 5365) support a different tag format that we do
19698fab459eSFlorian Fainelli 	 * not support in net/dsa/tag_brcm.c yet.
19707edc58d6SFlorian Fainelli 	 */
19718fab459eSFlorian Fainelli 	if (is5325(dev) || is5365(dev) ||
19728fab459eSFlorian Fainelli 	    !b53_can_enable_brcm_tags(ds, port, mprot)) {
19734d776482SFlorian Fainelli 		dev->tag_protocol = DSA_TAG_PROTO_NONE;
19744d776482SFlorian Fainelli 		goto out;
19754d776482SFlorian Fainelli 	}
197611606039SFlorian Fainelli 
197711606039SFlorian Fainelli 	/* Broadcom BCM58xx chips have a flow accelerator on Port 8
197811606039SFlorian Fainelli 	 * which requires us to use the prepended Broadcom tag type
197911606039SFlorian Fainelli 	 */
19804d776482SFlorian Fainelli 	if (dev->chip_id == BCM58XX_DEVICE_ID && port == B53_CPU_PORT) {
19814d776482SFlorian Fainelli 		dev->tag_protocol = DSA_TAG_PROTO_BRCM_PREPEND;
19824d776482SFlorian Fainelli 		goto out;
19834d776482SFlorian Fainelli 	}
198411606039SFlorian Fainelli 
19854d776482SFlorian Fainelli 	dev->tag_protocol = DSA_TAG_PROTO_BRCM;
19864d776482SFlorian Fainelli out:
19874d776482SFlorian Fainelli 	return dev->tag_protocol;
19887b314362SAndrew Lunn }
19899f66816aSFlorian Fainelli EXPORT_SYMBOL(b53_get_tag_protocol);
19907b314362SAndrew Lunn 
1991ed3af5fdSFlorian Fainelli int b53_mirror_add(struct dsa_switch *ds, int port,
1992ed3af5fdSFlorian Fainelli 		   struct dsa_mall_mirror_tc_entry *mirror, bool ingress)
1993ed3af5fdSFlorian Fainelli {
1994ed3af5fdSFlorian Fainelli 	struct b53_device *dev = ds->priv;
1995ed3af5fdSFlorian Fainelli 	u16 reg, loc;
1996ed3af5fdSFlorian Fainelli 
1997ed3af5fdSFlorian Fainelli 	if (ingress)
1998ed3af5fdSFlorian Fainelli 		loc = B53_IG_MIR_CTL;
1999ed3af5fdSFlorian Fainelli 	else
2000ed3af5fdSFlorian Fainelli 		loc = B53_EG_MIR_CTL;
2001ed3af5fdSFlorian Fainelli 
2002ed3af5fdSFlorian Fainelli 	b53_read16(dev, B53_MGMT_PAGE, loc, &reg);
2003ed3af5fdSFlorian Fainelli 	reg |= BIT(port);
2004ed3af5fdSFlorian Fainelli 	b53_write16(dev, B53_MGMT_PAGE, loc, reg);
2005ed3af5fdSFlorian Fainelli 
2006ed3af5fdSFlorian Fainelli 	b53_read16(dev, B53_MGMT_PAGE, B53_MIR_CAP_CTL, &reg);
2007ed3af5fdSFlorian Fainelli 	reg &= ~CAP_PORT_MASK;
2008ed3af5fdSFlorian Fainelli 	reg |= mirror->to_local_port;
2009ed3af5fdSFlorian Fainelli 	reg |= MIRROR_EN;
2010ed3af5fdSFlorian Fainelli 	b53_write16(dev, B53_MGMT_PAGE, B53_MIR_CAP_CTL, reg);
2011ed3af5fdSFlorian Fainelli 
2012ed3af5fdSFlorian Fainelli 	return 0;
2013ed3af5fdSFlorian Fainelli }
2014ed3af5fdSFlorian Fainelli EXPORT_SYMBOL(b53_mirror_add);
2015ed3af5fdSFlorian Fainelli 
2016ed3af5fdSFlorian Fainelli void b53_mirror_del(struct dsa_switch *ds, int port,
2017ed3af5fdSFlorian Fainelli 		    struct dsa_mall_mirror_tc_entry *mirror)
2018ed3af5fdSFlorian Fainelli {
2019ed3af5fdSFlorian Fainelli 	struct b53_device *dev = ds->priv;
2020ed3af5fdSFlorian Fainelli 	bool loc_disable = false, other_loc_disable = false;
2021ed3af5fdSFlorian Fainelli 	u16 reg, loc;
2022ed3af5fdSFlorian Fainelli 
2023ed3af5fdSFlorian Fainelli 	if (mirror->ingress)
2024ed3af5fdSFlorian Fainelli 		loc = B53_IG_MIR_CTL;
2025ed3af5fdSFlorian Fainelli 	else
2026ed3af5fdSFlorian Fainelli 		loc = B53_EG_MIR_CTL;
2027ed3af5fdSFlorian Fainelli 
2028ed3af5fdSFlorian Fainelli 	/* Update the desired ingress/egress register */
2029ed3af5fdSFlorian Fainelli 	b53_read16(dev, B53_MGMT_PAGE, loc, &reg);
2030ed3af5fdSFlorian Fainelli 	reg &= ~BIT(port);
2031ed3af5fdSFlorian Fainelli 	if (!(reg & MIRROR_MASK))
2032ed3af5fdSFlorian Fainelli 		loc_disable = true;
2033ed3af5fdSFlorian Fainelli 	b53_write16(dev, B53_MGMT_PAGE, loc, reg);
2034ed3af5fdSFlorian Fainelli 
2035ed3af5fdSFlorian Fainelli 	/* Now look at the other one to know if we can disable mirroring
2036ed3af5fdSFlorian Fainelli 	 * entirely
2037ed3af5fdSFlorian Fainelli 	 */
2038ed3af5fdSFlorian Fainelli 	if (mirror->ingress)
2039ed3af5fdSFlorian Fainelli 		b53_read16(dev, B53_MGMT_PAGE, B53_EG_MIR_CTL, &reg);
2040ed3af5fdSFlorian Fainelli 	else
2041ed3af5fdSFlorian Fainelli 		b53_read16(dev, B53_MGMT_PAGE, B53_IG_MIR_CTL, &reg);
2042ed3af5fdSFlorian Fainelli 	if (!(reg & MIRROR_MASK))
2043ed3af5fdSFlorian Fainelli 		other_loc_disable = true;
2044ed3af5fdSFlorian Fainelli 
2045ed3af5fdSFlorian Fainelli 	b53_read16(dev, B53_MGMT_PAGE, B53_MIR_CAP_CTL, &reg);
2046ed3af5fdSFlorian Fainelli 	/* Both no longer have ports, let's disable mirroring */
2047ed3af5fdSFlorian Fainelli 	if (loc_disable && other_loc_disable) {
2048ed3af5fdSFlorian Fainelli 		reg &= ~MIRROR_EN;
2049ed3af5fdSFlorian Fainelli 		reg &= ~mirror->to_local_port;
2050ed3af5fdSFlorian Fainelli 	}
2051ed3af5fdSFlorian Fainelli 	b53_write16(dev, B53_MGMT_PAGE, B53_MIR_CAP_CTL, reg);
2052ed3af5fdSFlorian Fainelli }
2053ed3af5fdSFlorian Fainelli EXPORT_SYMBOL(b53_mirror_del);
2054ed3af5fdSFlorian Fainelli 
205522256b0aSFlorian Fainelli void b53_eee_enable_set(struct dsa_switch *ds, int port, bool enable)
205622256b0aSFlorian Fainelli {
205722256b0aSFlorian Fainelli 	struct b53_device *dev = ds->priv;
205822256b0aSFlorian Fainelli 	u16 reg;
205922256b0aSFlorian Fainelli 
206022256b0aSFlorian Fainelli 	b53_read16(dev, B53_EEE_PAGE, B53_EEE_EN_CTRL, &reg);
206122256b0aSFlorian Fainelli 	if (enable)
206222256b0aSFlorian Fainelli 		reg |= BIT(port);
206322256b0aSFlorian Fainelli 	else
206422256b0aSFlorian Fainelli 		reg &= ~BIT(port);
206522256b0aSFlorian Fainelli 	b53_write16(dev, B53_EEE_PAGE, B53_EEE_EN_CTRL, reg);
206622256b0aSFlorian Fainelli }
206722256b0aSFlorian Fainelli EXPORT_SYMBOL(b53_eee_enable_set);
206822256b0aSFlorian Fainelli 
206922256b0aSFlorian Fainelli 
207022256b0aSFlorian Fainelli /* Returns 0 if EEE was not enabled, or 1 otherwise
207122256b0aSFlorian Fainelli  */
207222256b0aSFlorian Fainelli int b53_eee_init(struct dsa_switch *ds, int port, struct phy_device *phy)
207322256b0aSFlorian Fainelli {
207422256b0aSFlorian Fainelli 	int ret;
207522256b0aSFlorian Fainelli 
207622256b0aSFlorian Fainelli 	ret = phy_init_eee(phy, 0);
207722256b0aSFlorian Fainelli 	if (ret)
207822256b0aSFlorian Fainelli 		return 0;
207922256b0aSFlorian Fainelli 
208022256b0aSFlorian Fainelli 	b53_eee_enable_set(ds, port, true);
208122256b0aSFlorian Fainelli 
208222256b0aSFlorian Fainelli 	return 1;
208322256b0aSFlorian Fainelli }
208422256b0aSFlorian Fainelli EXPORT_SYMBOL(b53_eee_init);
208522256b0aSFlorian Fainelli 
208622256b0aSFlorian Fainelli int b53_get_mac_eee(struct dsa_switch *ds, int port, struct ethtool_eee *e)
208722256b0aSFlorian Fainelli {
208822256b0aSFlorian Fainelli 	struct b53_device *dev = ds->priv;
208922256b0aSFlorian Fainelli 	struct ethtool_eee *p = &dev->ports[port].eee;
209022256b0aSFlorian Fainelli 	u16 reg;
209122256b0aSFlorian Fainelli 
209222256b0aSFlorian Fainelli 	if (is5325(dev) || is5365(dev))
209322256b0aSFlorian Fainelli 		return -EOPNOTSUPP;
209422256b0aSFlorian Fainelli 
209522256b0aSFlorian Fainelli 	b53_read16(dev, B53_EEE_PAGE, B53_EEE_LPI_INDICATE, &reg);
209622256b0aSFlorian Fainelli 	e->eee_enabled = p->eee_enabled;
209722256b0aSFlorian Fainelli 	e->eee_active = !!(reg & BIT(port));
209822256b0aSFlorian Fainelli 
209922256b0aSFlorian Fainelli 	return 0;
210022256b0aSFlorian Fainelli }
210122256b0aSFlorian Fainelli EXPORT_SYMBOL(b53_get_mac_eee);
210222256b0aSFlorian Fainelli 
210322256b0aSFlorian Fainelli int b53_set_mac_eee(struct dsa_switch *ds, int port, struct ethtool_eee *e)
210422256b0aSFlorian Fainelli {
210522256b0aSFlorian Fainelli 	struct b53_device *dev = ds->priv;
210622256b0aSFlorian Fainelli 	struct ethtool_eee *p = &dev->ports[port].eee;
210722256b0aSFlorian Fainelli 
210822256b0aSFlorian Fainelli 	if (is5325(dev) || is5365(dev))
210922256b0aSFlorian Fainelli 		return -EOPNOTSUPP;
211022256b0aSFlorian Fainelli 
211122256b0aSFlorian Fainelli 	p->eee_enabled = e->eee_enabled;
211222256b0aSFlorian Fainelli 	b53_eee_enable_set(ds, port, e->eee_enabled);
211322256b0aSFlorian Fainelli 
211422256b0aSFlorian Fainelli 	return 0;
211522256b0aSFlorian Fainelli }
211622256b0aSFlorian Fainelli EXPORT_SYMBOL(b53_set_mac_eee);
211722256b0aSFlorian Fainelli 
21186ae5834bSMurali Krishna Policharla static int b53_change_mtu(struct dsa_switch *ds, int port, int mtu)
21196ae5834bSMurali Krishna Policharla {
21206ae5834bSMurali Krishna Policharla 	struct b53_device *dev = ds->priv;
21216ae5834bSMurali Krishna Policharla 	bool enable_jumbo;
21226ae5834bSMurali Krishna Policharla 	bool allow_10_100;
21236ae5834bSMurali Krishna Policharla 
21246ae5834bSMurali Krishna Policharla 	if (is5325(dev) || is5365(dev))
21256ae5834bSMurali Krishna Policharla 		return -EOPNOTSUPP;
21266ae5834bSMurali Krishna Policharla 
21276ae5834bSMurali Krishna Policharla 	enable_jumbo = (mtu >= JMS_MIN_SIZE);
21286ae5834bSMurali Krishna Policharla 	allow_10_100 = (dev->chip_id == BCM583XX_DEVICE_ID);
21296ae5834bSMurali Krishna Policharla 
21306ae5834bSMurali Krishna Policharla 	return b53_set_jumbo(dev, enable_jumbo, allow_10_100);
21316ae5834bSMurali Krishna Policharla }
21326ae5834bSMurali Krishna Policharla 
21336ae5834bSMurali Krishna Policharla static int b53_get_max_mtu(struct dsa_switch *ds, int port)
21346ae5834bSMurali Krishna Policharla {
21356ae5834bSMurali Krishna Policharla 	return JMS_MAX_SIZE;
21366ae5834bSMurali Krishna Policharla }
21376ae5834bSMurali Krishna Policharla 
2138a82f67afSFlorian Fainelli static const struct dsa_switch_ops b53_switch_ops = {
21397b314362SAndrew Lunn 	.get_tag_protocol	= b53_get_tag_protocol,
2140967dd82fSFlorian Fainelli 	.setup			= b53_setup,
2141967dd82fSFlorian Fainelli 	.get_strings		= b53_get_strings,
2142967dd82fSFlorian Fainelli 	.get_ethtool_stats	= b53_get_ethtool_stats,
2143967dd82fSFlorian Fainelli 	.get_sset_count		= b53_get_sset_count,
2144c7d28c9dSFlorian Fainelli 	.get_ethtool_phy_stats	= b53_get_ethtool_phy_stats,
2145967dd82fSFlorian Fainelli 	.phy_read		= b53_phy_read16,
2146967dd82fSFlorian Fainelli 	.phy_write		= b53_phy_write16,
2147967dd82fSFlorian Fainelli 	.adjust_link		= b53_adjust_link,
2148a8e8b985SFlorian Fainelli 	.phylink_validate	= b53_phylink_validate,
2149a8e8b985SFlorian Fainelli 	.phylink_mac_link_state	= b53_phylink_mac_link_state,
2150a8e8b985SFlorian Fainelli 	.phylink_mac_config	= b53_phylink_mac_config,
2151a8e8b985SFlorian Fainelli 	.phylink_mac_an_restart	= b53_phylink_mac_an_restart,
2152a8e8b985SFlorian Fainelli 	.phylink_mac_link_down	= b53_phylink_mac_link_down,
2153a8e8b985SFlorian Fainelli 	.phylink_mac_link_up	= b53_phylink_mac_link_up,
2154967dd82fSFlorian Fainelli 	.port_enable		= b53_enable_port,
2155967dd82fSFlorian Fainelli 	.port_disable		= b53_disable_port,
2156f43a2dbeSFlorian Fainelli 	.get_mac_eee		= b53_get_mac_eee,
2157f43a2dbeSFlorian Fainelli 	.set_mac_eee		= b53_set_mac_eee,
2158ff39c2d6SFlorian Fainelli 	.port_bridge_join	= b53_br_join,
2159ff39c2d6SFlorian Fainelli 	.port_bridge_leave	= b53_br_leave,
2160ff39c2d6SFlorian Fainelli 	.port_stp_state_set	= b53_br_set_stp_state,
2161597698f1SVivien Didelot 	.port_fast_age		= b53_br_fast_age,
216253568438SFlorian Fainelli 	.port_egress_floods	= b53_br_egress_floods,
2163a2482d2cSFlorian Fainelli 	.port_vlan_filtering	= b53_vlan_filtering,
2164a2482d2cSFlorian Fainelli 	.port_vlan_prepare	= b53_vlan_prepare,
2165a2482d2cSFlorian Fainelli 	.port_vlan_add		= b53_vlan_add,
2166a2482d2cSFlorian Fainelli 	.port_vlan_del		= b53_vlan_del,
21671da6df85SFlorian Fainelli 	.port_fdb_dump		= b53_fdb_dump,
21681da6df85SFlorian Fainelli 	.port_fdb_add		= b53_fdb_add,
21691da6df85SFlorian Fainelli 	.port_fdb_del		= b53_fdb_del,
2170ed3af5fdSFlorian Fainelli 	.port_mirror_add	= b53_mirror_add,
2171ed3af5fdSFlorian Fainelli 	.port_mirror_del	= b53_mirror_del,
21725d65b64aSFlorian Fainelli 	.port_mdb_prepare	= b53_mdb_prepare,
21735d65b64aSFlorian Fainelli 	.port_mdb_add		= b53_mdb_add,
21745d65b64aSFlorian Fainelli 	.port_mdb_del		= b53_mdb_del,
21756ae5834bSMurali Krishna Policharla 	.port_max_mtu		= b53_get_max_mtu,
21766ae5834bSMurali Krishna Policharla 	.port_change_mtu	= b53_change_mtu,
2177967dd82fSFlorian Fainelli };
2178967dd82fSFlorian Fainelli 
2179967dd82fSFlorian Fainelli struct b53_chip_data {
2180967dd82fSFlorian Fainelli 	u32 chip_id;
2181967dd82fSFlorian Fainelli 	const char *dev_name;
2182967dd82fSFlorian Fainelli 	u16 vlans;
2183967dd82fSFlorian Fainelli 	u16 enabled_ports;
2184967dd82fSFlorian Fainelli 	u8 cpu_port;
2185967dd82fSFlorian Fainelli 	u8 vta_regs[3];
2186673e69a6SFlorian Fainelli 	u8 arl_bins;
2187e3da4038SFlorian Fainelli 	u16 arl_buckets;
2188967dd82fSFlorian Fainelli 	u8 duplex_reg;
2189967dd82fSFlorian Fainelli 	u8 jumbo_pm_reg;
2190967dd82fSFlorian Fainelli 	u8 jumbo_size_reg;
2191967dd82fSFlorian Fainelli };
2192967dd82fSFlorian Fainelli 
2193967dd82fSFlorian Fainelli #define B53_VTA_REGS	\
2194967dd82fSFlorian Fainelli 	{ B53_VT_ACCESS, B53_VT_INDEX, B53_VT_ENTRY }
2195967dd82fSFlorian Fainelli #define B53_VTA_REGS_9798 \
2196967dd82fSFlorian Fainelli 	{ B53_VT_ACCESS_9798, B53_VT_INDEX_9798, B53_VT_ENTRY_9798 }
2197967dd82fSFlorian Fainelli #define B53_VTA_REGS_63XX \
2198967dd82fSFlorian Fainelli 	{ B53_VT_ACCESS_63XX, B53_VT_INDEX_63XX, B53_VT_ENTRY_63XX }
2199967dd82fSFlorian Fainelli 
2200967dd82fSFlorian Fainelli static const struct b53_chip_data b53_switch_chips[] = {
2201967dd82fSFlorian Fainelli 	{
2202967dd82fSFlorian Fainelli 		.chip_id = BCM5325_DEVICE_ID,
2203967dd82fSFlorian Fainelli 		.dev_name = "BCM5325",
2204967dd82fSFlorian Fainelli 		.vlans = 16,
2205967dd82fSFlorian Fainelli 		.enabled_ports = 0x1f,
2206673e69a6SFlorian Fainelli 		.arl_bins = 2,
2207e3da4038SFlorian Fainelli 		.arl_buckets = 1024,
2208967dd82fSFlorian Fainelli 		.cpu_port = B53_CPU_PORT_25,
2209967dd82fSFlorian Fainelli 		.duplex_reg = B53_DUPLEX_STAT_FE,
2210967dd82fSFlorian Fainelli 	},
2211967dd82fSFlorian Fainelli 	{
2212967dd82fSFlorian Fainelli 		.chip_id = BCM5365_DEVICE_ID,
2213967dd82fSFlorian Fainelli 		.dev_name = "BCM5365",
2214967dd82fSFlorian Fainelli 		.vlans = 256,
2215967dd82fSFlorian Fainelli 		.enabled_ports = 0x1f,
2216673e69a6SFlorian Fainelli 		.arl_bins = 2,
2217e3da4038SFlorian Fainelli 		.arl_buckets = 1024,
2218967dd82fSFlorian Fainelli 		.cpu_port = B53_CPU_PORT_25,
2219967dd82fSFlorian Fainelli 		.duplex_reg = B53_DUPLEX_STAT_FE,
2220967dd82fSFlorian Fainelli 	},
2221967dd82fSFlorian Fainelli 	{
2222a95691bcSDamien Thébault 		.chip_id = BCM5389_DEVICE_ID,
2223a95691bcSDamien Thébault 		.dev_name = "BCM5389",
2224a95691bcSDamien Thébault 		.vlans = 4096,
2225a95691bcSDamien Thébault 		.enabled_ports = 0x1f,
2226673e69a6SFlorian Fainelli 		.arl_bins = 4,
2227e3da4038SFlorian Fainelli 		.arl_buckets = 1024,
2228a95691bcSDamien Thébault 		.cpu_port = B53_CPU_PORT,
2229a95691bcSDamien Thébault 		.vta_regs = B53_VTA_REGS,
2230a95691bcSDamien Thébault 		.duplex_reg = B53_DUPLEX_STAT_GE,
2231a95691bcSDamien Thébault 		.jumbo_pm_reg = B53_JUMBO_PORT_MASK,
2232a95691bcSDamien Thébault 		.jumbo_size_reg = B53_JUMBO_MAX_SIZE,
2233a95691bcSDamien Thébault 	},
2234a95691bcSDamien Thébault 	{
2235967dd82fSFlorian Fainelli 		.chip_id = BCM5395_DEVICE_ID,
2236967dd82fSFlorian Fainelli 		.dev_name = "BCM5395",
2237967dd82fSFlorian Fainelli 		.vlans = 4096,
2238967dd82fSFlorian Fainelli 		.enabled_ports = 0x1f,
2239673e69a6SFlorian Fainelli 		.arl_bins = 4,
2240e3da4038SFlorian Fainelli 		.arl_buckets = 1024,
2241967dd82fSFlorian Fainelli 		.cpu_port = B53_CPU_PORT,
2242967dd82fSFlorian Fainelli 		.vta_regs = B53_VTA_REGS,
2243967dd82fSFlorian Fainelli 		.duplex_reg = B53_DUPLEX_STAT_GE,
2244967dd82fSFlorian Fainelli 		.jumbo_pm_reg = B53_JUMBO_PORT_MASK,
2245967dd82fSFlorian Fainelli 		.jumbo_size_reg = B53_JUMBO_MAX_SIZE,
2246967dd82fSFlorian Fainelli 	},
2247967dd82fSFlorian Fainelli 	{
2248967dd82fSFlorian Fainelli 		.chip_id = BCM5397_DEVICE_ID,
2249967dd82fSFlorian Fainelli 		.dev_name = "BCM5397",
2250967dd82fSFlorian Fainelli 		.vlans = 4096,
2251967dd82fSFlorian Fainelli 		.enabled_ports = 0x1f,
2252673e69a6SFlorian Fainelli 		.arl_bins = 4,
2253e3da4038SFlorian Fainelli 		.arl_buckets = 1024,
2254967dd82fSFlorian Fainelli 		.cpu_port = B53_CPU_PORT,
2255967dd82fSFlorian Fainelli 		.vta_regs = B53_VTA_REGS_9798,
2256967dd82fSFlorian Fainelli 		.duplex_reg = B53_DUPLEX_STAT_GE,
2257967dd82fSFlorian Fainelli 		.jumbo_pm_reg = B53_JUMBO_PORT_MASK,
2258967dd82fSFlorian Fainelli 		.jumbo_size_reg = B53_JUMBO_MAX_SIZE,
2259967dd82fSFlorian Fainelli 	},
2260967dd82fSFlorian Fainelli 	{
2261967dd82fSFlorian Fainelli 		.chip_id = BCM5398_DEVICE_ID,
2262967dd82fSFlorian Fainelli 		.dev_name = "BCM5398",
2263967dd82fSFlorian Fainelli 		.vlans = 4096,
2264967dd82fSFlorian Fainelli 		.enabled_ports = 0x7f,
2265673e69a6SFlorian Fainelli 		.arl_bins = 4,
2266e3da4038SFlorian Fainelli 		.arl_buckets = 1024,
2267967dd82fSFlorian Fainelli 		.cpu_port = B53_CPU_PORT,
2268967dd82fSFlorian Fainelli 		.vta_regs = B53_VTA_REGS_9798,
2269967dd82fSFlorian Fainelli 		.duplex_reg = B53_DUPLEX_STAT_GE,
2270967dd82fSFlorian Fainelli 		.jumbo_pm_reg = B53_JUMBO_PORT_MASK,
2271967dd82fSFlorian Fainelli 		.jumbo_size_reg = B53_JUMBO_MAX_SIZE,
2272967dd82fSFlorian Fainelli 	},
2273967dd82fSFlorian Fainelli 	{
2274967dd82fSFlorian Fainelli 		.chip_id = BCM53115_DEVICE_ID,
2275967dd82fSFlorian Fainelli 		.dev_name = "BCM53115",
2276967dd82fSFlorian Fainelli 		.vlans = 4096,
2277967dd82fSFlorian Fainelli 		.enabled_ports = 0x1f,
2278673e69a6SFlorian Fainelli 		.arl_bins = 4,
2279e3da4038SFlorian Fainelli 		.arl_buckets = 1024,
2280967dd82fSFlorian Fainelli 		.vta_regs = B53_VTA_REGS,
2281967dd82fSFlorian Fainelli 		.cpu_port = B53_CPU_PORT,
2282967dd82fSFlorian Fainelli 		.duplex_reg = B53_DUPLEX_STAT_GE,
2283967dd82fSFlorian Fainelli 		.jumbo_pm_reg = B53_JUMBO_PORT_MASK,
2284967dd82fSFlorian Fainelli 		.jumbo_size_reg = B53_JUMBO_MAX_SIZE,
2285967dd82fSFlorian Fainelli 	},
2286967dd82fSFlorian Fainelli 	{
2287967dd82fSFlorian Fainelli 		.chip_id = BCM53125_DEVICE_ID,
2288967dd82fSFlorian Fainelli 		.dev_name = "BCM53125",
2289967dd82fSFlorian Fainelli 		.vlans = 4096,
2290967dd82fSFlorian Fainelli 		.enabled_ports = 0xff,
2291673e69a6SFlorian Fainelli 		.arl_bins = 4,
2292e3da4038SFlorian Fainelli 		.arl_buckets = 1024,
2293967dd82fSFlorian Fainelli 		.cpu_port = B53_CPU_PORT,
2294967dd82fSFlorian Fainelli 		.vta_regs = B53_VTA_REGS,
2295967dd82fSFlorian Fainelli 		.duplex_reg = B53_DUPLEX_STAT_GE,
2296967dd82fSFlorian Fainelli 		.jumbo_pm_reg = B53_JUMBO_PORT_MASK,
2297967dd82fSFlorian Fainelli 		.jumbo_size_reg = B53_JUMBO_MAX_SIZE,
2298967dd82fSFlorian Fainelli 	},
2299967dd82fSFlorian Fainelli 	{
2300967dd82fSFlorian Fainelli 		.chip_id = BCM53128_DEVICE_ID,
2301967dd82fSFlorian Fainelli 		.dev_name = "BCM53128",
2302967dd82fSFlorian Fainelli 		.vlans = 4096,
2303967dd82fSFlorian Fainelli 		.enabled_ports = 0x1ff,
2304673e69a6SFlorian Fainelli 		.arl_bins = 4,
2305e3da4038SFlorian Fainelli 		.arl_buckets = 1024,
2306967dd82fSFlorian Fainelli 		.cpu_port = B53_CPU_PORT,
2307967dd82fSFlorian Fainelli 		.vta_regs = B53_VTA_REGS,
2308967dd82fSFlorian Fainelli 		.duplex_reg = B53_DUPLEX_STAT_GE,
2309967dd82fSFlorian Fainelli 		.jumbo_pm_reg = B53_JUMBO_PORT_MASK,
2310967dd82fSFlorian Fainelli 		.jumbo_size_reg = B53_JUMBO_MAX_SIZE,
2311967dd82fSFlorian Fainelli 	},
2312967dd82fSFlorian Fainelli 	{
2313967dd82fSFlorian Fainelli 		.chip_id = BCM63XX_DEVICE_ID,
2314967dd82fSFlorian Fainelli 		.dev_name = "BCM63xx",
2315967dd82fSFlorian Fainelli 		.vlans = 4096,
2316967dd82fSFlorian Fainelli 		.enabled_ports = 0, /* pdata must provide them */
2317673e69a6SFlorian Fainelli 		.arl_bins = 4,
2318e3da4038SFlorian Fainelli 		.arl_buckets = 1024,
2319967dd82fSFlorian Fainelli 		.cpu_port = B53_CPU_PORT,
2320967dd82fSFlorian Fainelli 		.vta_regs = B53_VTA_REGS_63XX,
2321967dd82fSFlorian Fainelli 		.duplex_reg = B53_DUPLEX_STAT_63XX,
2322967dd82fSFlorian Fainelli 		.jumbo_pm_reg = B53_JUMBO_PORT_MASK_63XX,
2323967dd82fSFlorian Fainelli 		.jumbo_size_reg = B53_JUMBO_MAX_SIZE_63XX,
2324967dd82fSFlorian Fainelli 	},
2325967dd82fSFlorian Fainelli 	{
2326967dd82fSFlorian Fainelli 		.chip_id = BCM53010_DEVICE_ID,
2327967dd82fSFlorian Fainelli 		.dev_name = "BCM53010",
2328967dd82fSFlorian Fainelli 		.vlans = 4096,
2329967dd82fSFlorian Fainelli 		.enabled_ports = 0x1f,
2330673e69a6SFlorian Fainelli 		.arl_bins = 4,
2331e3da4038SFlorian Fainelli 		.arl_buckets = 1024,
2332967dd82fSFlorian Fainelli 		.cpu_port = B53_CPU_PORT_25, /* TODO: auto detect */
2333967dd82fSFlorian Fainelli 		.vta_regs = B53_VTA_REGS,
2334967dd82fSFlorian Fainelli 		.duplex_reg = B53_DUPLEX_STAT_GE,
2335967dd82fSFlorian Fainelli 		.jumbo_pm_reg = B53_JUMBO_PORT_MASK,
2336967dd82fSFlorian Fainelli 		.jumbo_size_reg = B53_JUMBO_MAX_SIZE,
2337967dd82fSFlorian Fainelli 	},
2338967dd82fSFlorian Fainelli 	{
2339967dd82fSFlorian Fainelli 		.chip_id = BCM53011_DEVICE_ID,
2340967dd82fSFlorian Fainelli 		.dev_name = "BCM53011",
2341967dd82fSFlorian Fainelli 		.vlans = 4096,
2342967dd82fSFlorian Fainelli 		.enabled_ports = 0x1bf,
2343673e69a6SFlorian Fainelli 		.arl_bins = 4,
2344e3da4038SFlorian Fainelli 		.arl_buckets = 1024,
2345967dd82fSFlorian Fainelli 		.cpu_port = B53_CPU_PORT_25, /* TODO: auto detect */
2346967dd82fSFlorian Fainelli 		.vta_regs = B53_VTA_REGS,
2347967dd82fSFlorian Fainelli 		.duplex_reg = B53_DUPLEX_STAT_GE,
2348967dd82fSFlorian Fainelli 		.jumbo_pm_reg = B53_JUMBO_PORT_MASK,
2349967dd82fSFlorian Fainelli 		.jumbo_size_reg = B53_JUMBO_MAX_SIZE,
2350967dd82fSFlorian Fainelli 	},
2351967dd82fSFlorian Fainelli 	{
2352967dd82fSFlorian Fainelli 		.chip_id = BCM53012_DEVICE_ID,
2353967dd82fSFlorian Fainelli 		.dev_name = "BCM53012",
2354967dd82fSFlorian Fainelli 		.vlans = 4096,
2355967dd82fSFlorian Fainelli 		.enabled_ports = 0x1bf,
2356673e69a6SFlorian Fainelli 		.arl_bins = 4,
2357e3da4038SFlorian Fainelli 		.arl_buckets = 1024,
2358967dd82fSFlorian Fainelli 		.cpu_port = B53_CPU_PORT_25, /* TODO: auto detect */
2359967dd82fSFlorian Fainelli 		.vta_regs = B53_VTA_REGS,
2360967dd82fSFlorian Fainelli 		.duplex_reg = B53_DUPLEX_STAT_GE,
2361967dd82fSFlorian Fainelli 		.jumbo_pm_reg = B53_JUMBO_PORT_MASK,
2362967dd82fSFlorian Fainelli 		.jumbo_size_reg = B53_JUMBO_MAX_SIZE,
2363967dd82fSFlorian Fainelli 	},
2364967dd82fSFlorian Fainelli 	{
2365967dd82fSFlorian Fainelli 		.chip_id = BCM53018_DEVICE_ID,
2366967dd82fSFlorian Fainelli 		.dev_name = "BCM53018",
2367967dd82fSFlorian Fainelli 		.vlans = 4096,
2368967dd82fSFlorian Fainelli 		.enabled_ports = 0x1f,
2369673e69a6SFlorian Fainelli 		.arl_bins = 4,
2370e3da4038SFlorian Fainelli 		.arl_buckets = 1024,
2371967dd82fSFlorian Fainelli 		.cpu_port = B53_CPU_PORT_25, /* TODO: auto detect */
2372967dd82fSFlorian Fainelli 		.vta_regs = B53_VTA_REGS,
2373967dd82fSFlorian Fainelli 		.duplex_reg = B53_DUPLEX_STAT_GE,
2374967dd82fSFlorian Fainelli 		.jumbo_pm_reg = B53_JUMBO_PORT_MASK,
2375967dd82fSFlorian Fainelli 		.jumbo_size_reg = B53_JUMBO_MAX_SIZE,
2376967dd82fSFlorian Fainelli 	},
2377967dd82fSFlorian Fainelli 	{
2378967dd82fSFlorian Fainelli 		.chip_id = BCM53019_DEVICE_ID,
2379967dd82fSFlorian Fainelli 		.dev_name = "BCM53019",
2380967dd82fSFlorian Fainelli 		.vlans = 4096,
2381967dd82fSFlorian Fainelli 		.enabled_ports = 0x1f,
2382673e69a6SFlorian Fainelli 		.arl_bins = 4,
2383e3da4038SFlorian Fainelli 		.arl_buckets = 1024,
2384967dd82fSFlorian Fainelli 		.cpu_port = B53_CPU_PORT_25, /* TODO: auto detect */
2385967dd82fSFlorian Fainelli 		.vta_regs = B53_VTA_REGS,
2386967dd82fSFlorian Fainelli 		.duplex_reg = B53_DUPLEX_STAT_GE,
2387967dd82fSFlorian Fainelli 		.jumbo_pm_reg = B53_JUMBO_PORT_MASK,
2388967dd82fSFlorian Fainelli 		.jumbo_size_reg = B53_JUMBO_MAX_SIZE,
2389967dd82fSFlorian Fainelli 	},
2390991a36bbSFlorian Fainelli 	{
2391991a36bbSFlorian Fainelli 		.chip_id = BCM58XX_DEVICE_ID,
2392991a36bbSFlorian Fainelli 		.dev_name = "BCM585xx/586xx/88312",
2393991a36bbSFlorian Fainelli 		.vlans	= 4096,
2394991a36bbSFlorian Fainelli 		.enabled_ports = 0x1ff,
2395673e69a6SFlorian Fainelli 		.arl_bins = 4,
2396e3da4038SFlorian Fainelli 		.arl_buckets = 1024,
2397bfcda65cSFlorian Fainelli 		.cpu_port = B53_CPU_PORT,
2398991a36bbSFlorian Fainelli 		.vta_regs = B53_VTA_REGS,
2399991a36bbSFlorian Fainelli 		.duplex_reg = B53_DUPLEX_STAT_GE,
2400991a36bbSFlorian Fainelli 		.jumbo_pm_reg = B53_JUMBO_PORT_MASK,
2401991a36bbSFlorian Fainelli 		.jumbo_size_reg = B53_JUMBO_MAX_SIZE,
2402991a36bbSFlorian Fainelli 	},
2403130401d9SFlorian Fainelli 	{
24045040cc99SArun Parameswaran 		.chip_id = BCM583XX_DEVICE_ID,
24055040cc99SArun Parameswaran 		.dev_name = "BCM583xx/11360",
24065040cc99SArun Parameswaran 		.vlans = 4096,
24075040cc99SArun Parameswaran 		.enabled_ports = 0x103,
2408673e69a6SFlorian Fainelli 		.arl_bins = 4,
2409e3da4038SFlorian Fainelli 		.arl_buckets = 1024,
24105040cc99SArun Parameswaran 		.cpu_port = B53_CPU_PORT,
24115040cc99SArun Parameswaran 		.vta_regs = B53_VTA_REGS,
24125040cc99SArun Parameswaran 		.duplex_reg = B53_DUPLEX_STAT_GE,
24135040cc99SArun Parameswaran 		.jumbo_pm_reg = B53_JUMBO_PORT_MASK,
24145040cc99SArun Parameswaran 		.jumbo_size_reg = B53_JUMBO_MAX_SIZE,
24155040cc99SArun Parameswaran 	},
24165040cc99SArun Parameswaran 	{
2417130401d9SFlorian Fainelli 		.chip_id = BCM7445_DEVICE_ID,
2418130401d9SFlorian Fainelli 		.dev_name = "BCM7445",
2419130401d9SFlorian Fainelli 		.vlans	= 4096,
2420130401d9SFlorian Fainelli 		.enabled_ports = 0x1ff,
2421673e69a6SFlorian Fainelli 		.arl_bins = 4,
2422e3da4038SFlorian Fainelli 		.arl_buckets = 1024,
2423130401d9SFlorian Fainelli 		.cpu_port = B53_CPU_PORT,
2424130401d9SFlorian Fainelli 		.vta_regs = B53_VTA_REGS,
2425130401d9SFlorian Fainelli 		.duplex_reg = B53_DUPLEX_STAT_GE,
2426130401d9SFlorian Fainelli 		.jumbo_pm_reg = B53_JUMBO_PORT_MASK,
2427130401d9SFlorian Fainelli 		.jumbo_size_reg = B53_JUMBO_MAX_SIZE,
2428130401d9SFlorian Fainelli 	},
24290fe99338SFlorian Fainelli 	{
24300fe99338SFlorian Fainelli 		.chip_id = BCM7278_DEVICE_ID,
24310fe99338SFlorian Fainelli 		.dev_name = "BCM7278",
24320fe99338SFlorian Fainelli 		.vlans = 4096,
24330fe99338SFlorian Fainelli 		.enabled_ports = 0x1ff,
2434673e69a6SFlorian Fainelli 		.arl_bins = 4,
2435e3da4038SFlorian Fainelli 		.arl_buckets = 256,
24360fe99338SFlorian Fainelli 		.cpu_port = B53_CPU_PORT,
24370fe99338SFlorian Fainelli 		.vta_regs = B53_VTA_REGS,
24380fe99338SFlorian Fainelli 		.duplex_reg = B53_DUPLEX_STAT_GE,
24390fe99338SFlorian Fainelli 		.jumbo_pm_reg = B53_JUMBO_PORT_MASK,
24400fe99338SFlorian Fainelli 		.jumbo_size_reg = B53_JUMBO_MAX_SIZE,
24410fe99338SFlorian Fainelli 	},
2442967dd82fSFlorian Fainelli };
2443967dd82fSFlorian Fainelli 
2444967dd82fSFlorian Fainelli static int b53_switch_init(struct b53_device *dev)
2445967dd82fSFlorian Fainelli {
2446967dd82fSFlorian Fainelli 	unsigned int i;
2447967dd82fSFlorian Fainelli 	int ret;
2448967dd82fSFlorian Fainelli 
2449967dd82fSFlorian Fainelli 	for (i = 0; i < ARRAY_SIZE(b53_switch_chips); i++) {
2450967dd82fSFlorian Fainelli 		const struct b53_chip_data *chip = &b53_switch_chips[i];
2451967dd82fSFlorian Fainelli 
2452967dd82fSFlorian Fainelli 		if (chip->chip_id == dev->chip_id) {
2453967dd82fSFlorian Fainelli 			if (!dev->enabled_ports)
2454967dd82fSFlorian Fainelli 				dev->enabled_ports = chip->enabled_ports;
2455967dd82fSFlorian Fainelli 			dev->name = chip->dev_name;
2456967dd82fSFlorian Fainelli 			dev->duplex_reg = chip->duplex_reg;
2457967dd82fSFlorian Fainelli 			dev->vta_regs[0] = chip->vta_regs[0];
2458967dd82fSFlorian Fainelli 			dev->vta_regs[1] = chip->vta_regs[1];
2459967dd82fSFlorian Fainelli 			dev->vta_regs[2] = chip->vta_regs[2];
2460967dd82fSFlorian Fainelli 			dev->jumbo_pm_reg = chip->jumbo_pm_reg;
2461967dd82fSFlorian Fainelli 			dev->cpu_port = chip->cpu_port;
2462967dd82fSFlorian Fainelli 			dev->num_vlans = chip->vlans;
2463673e69a6SFlorian Fainelli 			dev->num_arl_bins = chip->arl_bins;
2464e3da4038SFlorian Fainelli 			dev->num_arl_buckets = chip->arl_buckets;
2465967dd82fSFlorian Fainelli 			break;
2466967dd82fSFlorian Fainelli 		}
2467967dd82fSFlorian Fainelli 	}
2468967dd82fSFlorian Fainelli 
2469967dd82fSFlorian Fainelli 	/* check which BCM5325x version we have */
2470967dd82fSFlorian Fainelli 	if (is5325(dev)) {
2471967dd82fSFlorian Fainelli 		u8 vc4;
2472967dd82fSFlorian Fainelli 
2473967dd82fSFlorian Fainelli 		b53_read8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL4_25, &vc4);
2474967dd82fSFlorian Fainelli 
2475967dd82fSFlorian Fainelli 		/* check reserved bits */
2476967dd82fSFlorian Fainelli 		switch (vc4 & 3) {
2477967dd82fSFlorian Fainelli 		case 1:
2478967dd82fSFlorian Fainelli 			/* BCM5325E */
2479967dd82fSFlorian Fainelli 			break;
2480967dd82fSFlorian Fainelli 		case 3:
2481967dd82fSFlorian Fainelli 			/* BCM5325F - do not use port 4 */
2482967dd82fSFlorian Fainelli 			dev->enabled_ports &= ~BIT(4);
2483967dd82fSFlorian Fainelli 			break;
2484967dd82fSFlorian Fainelli 		default:
2485967dd82fSFlorian Fainelli /* On the BCM47XX SoCs this is the supported internal switch.*/
2486967dd82fSFlorian Fainelli #ifndef CONFIG_BCM47XX
2487967dd82fSFlorian Fainelli 			/* BCM5325M */
2488967dd82fSFlorian Fainelli 			return -EINVAL;
2489967dd82fSFlorian Fainelli #else
2490967dd82fSFlorian Fainelli 			break;
2491967dd82fSFlorian Fainelli #endif
2492967dd82fSFlorian Fainelli 		}
2493967dd82fSFlorian Fainelli 	} else if (dev->chip_id == BCM53115_DEVICE_ID) {
2494967dd82fSFlorian Fainelli 		u64 strap_value;
2495967dd82fSFlorian Fainelli 
2496967dd82fSFlorian Fainelli 		b53_read48(dev, B53_STAT_PAGE, B53_STRAP_VALUE, &strap_value);
2497967dd82fSFlorian Fainelli 		/* use second IMP port if GMII is enabled */
2498967dd82fSFlorian Fainelli 		if (strap_value & SV_GMII_CTRL_115)
2499967dd82fSFlorian Fainelli 			dev->cpu_port = 5;
2500967dd82fSFlorian Fainelli 	}
2501967dd82fSFlorian Fainelli 
2502967dd82fSFlorian Fainelli 	/* cpu port is always last */
2503967dd82fSFlorian Fainelli 	dev->num_ports = dev->cpu_port + 1;
2504967dd82fSFlorian Fainelli 	dev->enabled_ports |= BIT(dev->cpu_port);
2505967dd82fSFlorian Fainelli 
2506c7d28c9dSFlorian Fainelli 	/* Include non standard CPU port built-in PHYs to be probed */
2507c7d28c9dSFlorian Fainelli 	if (is539x(dev) || is531x5(dev)) {
2508c7d28c9dSFlorian Fainelli 		for (i = 0; i < dev->num_ports; i++) {
2509c7d28c9dSFlorian Fainelli 			if (!(dev->ds->phys_mii_mask & BIT(i)) &&
2510c7d28c9dSFlorian Fainelli 			    !b53_possible_cpu_port(dev->ds, i))
2511c7d28c9dSFlorian Fainelli 				dev->ds->phys_mii_mask |= BIT(i);
2512c7d28c9dSFlorian Fainelli 		}
2513c7d28c9dSFlorian Fainelli 	}
2514c7d28c9dSFlorian Fainelli 
2515a86854d0SKees Cook 	dev->ports = devm_kcalloc(dev->dev,
2516a86854d0SKees Cook 				  dev->num_ports, sizeof(struct b53_port),
2517967dd82fSFlorian Fainelli 				  GFP_KERNEL);
2518967dd82fSFlorian Fainelli 	if (!dev->ports)
2519967dd82fSFlorian Fainelli 		return -ENOMEM;
2520967dd82fSFlorian Fainelli 
2521a86854d0SKees Cook 	dev->vlans = devm_kcalloc(dev->dev,
2522a86854d0SKees Cook 				  dev->num_vlans, sizeof(struct b53_vlan),
2523a2482d2cSFlorian Fainelli 				  GFP_KERNEL);
2524a2482d2cSFlorian Fainelli 	if (!dev->vlans)
2525a2482d2cSFlorian Fainelli 		return -ENOMEM;
2526a2482d2cSFlorian Fainelli 
2527967dd82fSFlorian Fainelli 	dev->reset_gpio = b53_switch_get_reset_gpio(dev);
2528967dd82fSFlorian Fainelli 	if (dev->reset_gpio >= 0) {
2529967dd82fSFlorian Fainelli 		ret = devm_gpio_request_one(dev->dev, dev->reset_gpio,
2530967dd82fSFlorian Fainelli 					    GPIOF_OUT_INIT_HIGH, "robo_reset");
2531967dd82fSFlorian Fainelli 		if (ret)
2532967dd82fSFlorian Fainelli 			return ret;
2533967dd82fSFlorian Fainelli 	}
2534967dd82fSFlorian Fainelli 
2535967dd82fSFlorian Fainelli 	return 0;
2536967dd82fSFlorian Fainelli }
2537967dd82fSFlorian Fainelli 
25380dff88d3SJulia Lawall struct b53_device *b53_switch_alloc(struct device *base,
25390dff88d3SJulia Lawall 				    const struct b53_io_ops *ops,
2540967dd82fSFlorian Fainelli 				    void *priv)
2541967dd82fSFlorian Fainelli {
2542967dd82fSFlorian Fainelli 	struct dsa_switch *ds;
2543967dd82fSFlorian Fainelli 	struct b53_device *dev;
2544967dd82fSFlorian Fainelli 
25457e99e347SVivien Didelot 	ds = devm_kzalloc(base, sizeof(*ds), GFP_KERNEL);
2546967dd82fSFlorian Fainelli 	if (!ds)
2547967dd82fSFlorian Fainelli 		return NULL;
2548967dd82fSFlorian Fainelli 
25497e99e347SVivien Didelot 	ds->dev = base;
25507e99e347SVivien Didelot 	ds->num_ports = DSA_MAX_PORTS;
25517e99e347SVivien Didelot 
2552a0c02161SVivien Didelot 	dev = devm_kzalloc(base, sizeof(*dev), GFP_KERNEL);
2553a0c02161SVivien Didelot 	if (!dev)
2554a0c02161SVivien Didelot 		return NULL;
2555967dd82fSFlorian Fainelli 
2556967dd82fSFlorian Fainelli 	ds->priv = dev;
2557967dd82fSFlorian Fainelli 	dev->dev = base;
2558967dd82fSFlorian Fainelli 
2559967dd82fSFlorian Fainelli 	dev->ds = ds;
2560967dd82fSFlorian Fainelli 	dev->priv = priv;
2561967dd82fSFlorian Fainelli 	dev->ops = ops;
2562485ebd61SFlorian Fainelli 	ds->ops = &b53_switch_ops;
2563967dd82fSFlorian Fainelli 	mutex_init(&dev->reg_mutex);
2564967dd82fSFlorian Fainelli 	mutex_init(&dev->stats_mutex);
2565967dd82fSFlorian Fainelli 
2566967dd82fSFlorian Fainelli 	return dev;
2567967dd82fSFlorian Fainelli }
2568967dd82fSFlorian Fainelli EXPORT_SYMBOL(b53_switch_alloc);
2569967dd82fSFlorian Fainelli 
2570967dd82fSFlorian Fainelli int b53_switch_detect(struct b53_device *dev)
2571967dd82fSFlorian Fainelli {
2572967dd82fSFlorian Fainelli 	u32 id32;
2573967dd82fSFlorian Fainelli 	u16 tmp;
2574967dd82fSFlorian Fainelli 	u8 id8;
2575967dd82fSFlorian Fainelli 	int ret;
2576967dd82fSFlorian Fainelli 
2577967dd82fSFlorian Fainelli 	ret = b53_read8(dev, B53_MGMT_PAGE, B53_DEVICE_ID, &id8);
2578967dd82fSFlorian Fainelli 	if (ret)
2579967dd82fSFlorian Fainelli 		return ret;
2580967dd82fSFlorian Fainelli 
2581967dd82fSFlorian Fainelli 	switch (id8) {
2582967dd82fSFlorian Fainelli 	case 0:
2583967dd82fSFlorian Fainelli 		/* BCM5325 and BCM5365 do not have this register so reads
2584967dd82fSFlorian Fainelli 		 * return 0. But the read operation did succeed, so assume this
2585967dd82fSFlorian Fainelli 		 * is one of them.
2586967dd82fSFlorian Fainelli 		 *
2587967dd82fSFlorian Fainelli 		 * Next check if we can write to the 5325's VTA register; for
2588967dd82fSFlorian Fainelli 		 * 5365 it is read only.
2589967dd82fSFlorian Fainelli 		 */
2590967dd82fSFlorian Fainelli 		b53_write16(dev, B53_VLAN_PAGE, B53_VLAN_TABLE_ACCESS_25, 0xf);
2591967dd82fSFlorian Fainelli 		b53_read16(dev, B53_VLAN_PAGE, B53_VLAN_TABLE_ACCESS_25, &tmp);
2592967dd82fSFlorian Fainelli 
2593967dd82fSFlorian Fainelli 		if (tmp == 0xf)
2594967dd82fSFlorian Fainelli 			dev->chip_id = BCM5325_DEVICE_ID;
2595967dd82fSFlorian Fainelli 		else
2596967dd82fSFlorian Fainelli 			dev->chip_id = BCM5365_DEVICE_ID;
2597967dd82fSFlorian Fainelli 		break;
2598a95691bcSDamien Thébault 	case BCM5389_DEVICE_ID:
2599967dd82fSFlorian Fainelli 	case BCM5395_DEVICE_ID:
2600967dd82fSFlorian Fainelli 	case BCM5397_DEVICE_ID:
2601967dd82fSFlorian Fainelli 	case BCM5398_DEVICE_ID:
2602967dd82fSFlorian Fainelli 		dev->chip_id = id8;
2603967dd82fSFlorian Fainelli 		break;
2604967dd82fSFlorian Fainelli 	default:
2605967dd82fSFlorian Fainelli 		ret = b53_read32(dev, B53_MGMT_PAGE, B53_DEVICE_ID, &id32);
2606967dd82fSFlorian Fainelli 		if (ret)
2607967dd82fSFlorian Fainelli 			return ret;
2608967dd82fSFlorian Fainelli 
2609967dd82fSFlorian Fainelli 		switch (id32) {
2610967dd82fSFlorian Fainelli 		case BCM53115_DEVICE_ID:
2611967dd82fSFlorian Fainelli 		case BCM53125_DEVICE_ID:
2612967dd82fSFlorian Fainelli 		case BCM53128_DEVICE_ID:
2613967dd82fSFlorian Fainelli 		case BCM53010_DEVICE_ID:
2614967dd82fSFlorian Fainelli 		case BCM53011_DEVICE_ID:
2615967dd82fSFlorian Fainelli 		case BCM53012_DEVICE_ID:
2616967dd82fSFlorian Fainelli 		case BCM53018_DEVICE_ID:
2617967dd82fSFlorian Fainelli 		case BCM53019_DEVICE_ID:
2618967dd82fSFlorian Fainelli 			dev->chip_id = id32;
2619967dd82fSFlorian Fainelli 			break;
2620967dd82fSFlorian Fainelli 		default:
2621*3b33438cSPaul Barker 			dev_err(dev->dev,
2622*3b33438cSPaul Barker 				"unsupported switch detected (BCM53%02x/BCM%x)\n",
2623967dd82fSFlorian Fainelli 				id8, id32);
2624967dd82fSFlorian Fainelli 			return -ENODEV;
2625967dd82fSFlorian Fainelli 		}
2626967dd82fSFlorian Fainelli 	}
2627967dd82fSFlorian Fainelli 
2628967dd82fSFlorian Fainelli 	if (dev->chip_id == BCM5325_DEVICE_ID)
2629967dd82fSFlorian Fainelli 		return b53_read8(dev, B53_STAT_PAGE, B53_REV_ID_25,
2630967dd82fSFlorian Fainelli 				 &dev->core_rev);
2631967dd82fSFlorian Fainelli 	else
2632967dd82fSFlorian Fainelli 		return b53_read8(dev, B53_MGMT_PAGE, B53_REV_ID,
2633967dd82fSFlorian Fainelli 				 &dev->core_rev);
2634967dd82fSFlorian Fainelli }
2635967dd82fSFlorian Fainelli EXPORT_SYMBOL(b53_switch_detect);
2636967dd82fSFlorian Fainelli 
2637967dd82fSFlorian Fainelli int b53_switch_register(struct b53_device *dev)
2638967dd82fSFlorian Fainelli {
2639967dd82fSFlorian Fainelli 	int ret;
2640967dd82fSFlorian Fainelli 
2641967dd82fSFlorian Fainelli 	if (dev->pdata) {
2642967dd82fSFlorian Fainelli 		dev->chip_id = dev->pdata->chip_id;
2643967dd82fSFlorian Fainelli 		dev->enabled_ports = dev->pdata->enabled_ports;
2644967dd82fSFlorian Fainelli 	}
2645967dd82fSFlorian Fainelli 
2646967dd82fSFlorian Fainelli 	if (!dev->chip_id && b53_switch_detect(dev))
2647967dd82fSFlorian Fainelli 		return -EINVAL;
2648967dd82fSFlorian Fainelli 
2649967dd82fSFlorian Fainelli 	ret = b53_switch_init(dev);
2650967dd82fSFlorian Fainelli 	if (ret)
2651967dd82fSFlorian Fainelli 		return ret;
2652967dd82fSFlorian Fainelli 
2653*3b33438cSPaul Barker 	dev_info(dev->dev, "found switch: %s, rev %i\n",
2654*3b33438cSPaul Barker 		 dev->name, dev->core_rev);
2655967dd82fSFlorian Fainelli 
265623c9ee49SVivien Didelot 	return dsa_register_switch(dev->ds);
2657967dd82fSFlorian Fainelli }
2658967dd82fSFlorian Fainelli EXPORT_SYMBOL(b53_switch_register);
2659967dd82fSFlorian Fainelli 
2660967dd82fSFlorian Fainelli MODULE_AUTHOR("Jonas Gorski <jogo@openwrt.org>");
2661967dd82fSFlorian Fainelli MODULE_DESCRIPTION("B53 switch library");
2662967dd82fSFlorian Fainelli MODULE_LICENSE("Dual BSD/GPL");
2663