1967dd82fSFlorian Fainelli /* 2967dd82fSFlorian Fainelli * B53 switch driver main logic 3967dd82fSFlorian Fainelli * 4967dd82fSFlorian Fainelli * Copyright (C) 2011-2013 Jonas Gorski <jogo@openwrt.org> 5967dd82fSFlorian Fainelli * Copyright (C) 2016 Florian Fainelli <f.fainelli@gmail.com> 6967dd82fSFlorian Fainelli * 7967dd82fSFlorian Fainelli * Permission to use, copy, modify, and/or distribute this software for any 8967dd82fSFlorian Fainelli * purpose with or without fee is hereby granted, provided that the above 9967dd82fSFlorian Fainelli * copyright notice and this permission notice appear in all copies. 10967dd82fSFlorian Fainelli * 11967dd82fSFlorian Fainelli * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES 12967dd82fSFlorian Fainelli * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF 13967dd82fSFlorian Fainelli * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR 14967dd82fSFlorian Fainelli * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES 15967dd82fSFlorian Fainelli * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN 16967dd82fSFlorian Fainelli * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF 17967dd82fSFlorian Fainelli * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE. 18967dd82fSFlorian Fainelli */ 19967dd82fSFlorian Fainelli 20967dd82fSFlorian Fainelli #include <linux/delay.h> 21967dd82fSFlorian Fainelli #include <linux/export.h> 22967dd82fSFlorian Fainelli #include <linux/gpio.h> 23967dd82fSFlorian Fainelli #include <linux/kernel.h> 24967dd82fSFlorian Fainelli #include <linux/module.h> 25967dd82fSFlorian Fainelli #include <linux/platform_data/b53.h> 26967dd82fSFlorian Fainelli #include <linux/phy.h> 275e004460SFlorian Fainelli #include <linux/phylink.h> 281da6df85SFlorian Fainelli #include <linux/etherdevice.h> 29ff39c2d6SFlorian Fainelli #include <linux/if_bridge.h> 30967dd82fSFlorian Fainelli #include <net/dsa.h> 31967dd82fSFlorian Fainelli 32967dd82fSFlorian Fainelli #include "b53_regs.h" 33967dd82fSFlorian Fainelli #include "b53_priv.h" 34967dd82fSFlorian Fainelli 35967dd82fSFlorian Fainelli struct b53_mib_desc { 36967dd82fSFlorian Fainelli u8 size; 37967dd82fSFlorian Fainelli u8 offset; 38967dd82fSFlorian Fainelli const char *name; 39967dd82fSFlorian Fainelli }; 40967dd82fSFlorian Fainelli 41967dd82fSFlorian Fainelli /* BCM5365 MIB counters */ 42967dd82fSFlorian Fainelli static const struct b53_mib_desc b53_mibs_65[] = { 43967dd82fSFlorian Fainelli { 8, 0x00, "TxOctets" }, 44967dd82fSFlorian Fainelli { 4, 0x08, "TxDropPkts" }, 45967dd82fSFlorian Fainelli { 4, 0x10, "TxBroadcastPkts" }, 46967dd82fSFlorian Fainelli { 4, 0x14, "TxMulticastPkts" }, 47967dd82fSFlorian Fainelli { 4, 0x18, "TxUnicastPkts" }, 48967dd82fSFlorian Fainelli { 4, 0x1c, "TxCollisions" }, 49967dd82fSFlorian Fainelli { 4, 0x20, "TxSingleCollision" }, 50967dd82fSFlorian Fainelli { 4, 0x24, "TxMultipleCollision" }, 51967dd82fSFlorian Fainelli { 4, 0x28, "TxDeferredTransmit" }, 52967dd82fSFlorian Fainelli { 4, 0x2c, "TxLateCollision" }, 53967dd82fSFlorian Fainelli { 4, 0x30, "TxExcessiveCollision" }, 54967dd82fSFlorian Fainelli { 4, 0x38, "TxPausePkts" }, 55967dd82fSFlorian Fainelli { 8, 0x44, "RxOctets" }, 56967dd82fSFlorian Fainelli { 4, 0x4c, "RxUndersizePkts" }, 57967dd82fSFlorian Fainelli { 4, 0x50, "RxPausePkts" }, 58967dd82fSFlorian Fainelli { 4, 0x54, "Pkts64Octets" }, 59967dd82fSFlorian Fainelli { 4, 0x58, "Pkts65to127Octets" }, 60967dd82fSFlorian Fainelli { 4, 0x5c, "Pkts128to255Octets" }, 61967dd82fSFlorian Fainelli { 4, 0x60, "Pkts256to511Octets" }, 62967dd82fSFlorian Fainelli { 4, 0x64, "Pkts512to1023Octets" }, 63967dd82fSFlorian Fainelli { 4, 0x68, "Pkts1024to1522Octets" }, 64967dd82fSFlorian Fainelli { 4, 0x6c, "RxOversizePkts" }, 65967dd82fSFlorian Fainelli { 4, 0x70, "RxJabbers" }, 66967dd82fSFlorian Fainelli { 4, 0x74, "RxAlignmentErrors" }, 67967dd82fSFlorian Fainelli { 4, 0x78, "RxFCSErrors" }, 68967dd82fSFlorian Fainelli { 8, 0x7c, "RxGoodOctets" }, 69967dd82fSFlorian Fainelli { 4, 0x84, "RxDropPkts" }, 70967dd82fSFlorian Fainelli { 4, 0x88, "RxUnicastPkts" }, 71967dd82fSFlorian Fainelli { 4, 0x8c, "RxMulticastPkts" }, 72967dd82fSFlorian Fainelli { 4, 0x90, "RxBroadcastPkts" }, 73967dd82fSFlorian Fainelli { 4, 0x94, "RxSAChanges" }, 74967dd82fSFlorian Fainelli { 4, 0x98, "RxFragments" }, 75967dd82fSFlorian Fainelli }; 76967dd82fSFlorian Fainelli 77967dd82fSFlorian Fainelli #define B53_MIBS_65_SIZE ARRAY_SIZE(b53_mibs_65) 78967dd82fSFlorian Fainelli 79967dd82fSFlorian Fainelli /* BCM63xx MIB counters */ 80967dd82fSFlorian Fainelli static const struct b53_mib_desc b53_mibs_63xx[] = { 81967dd82fSFlorian Fainelli { 8, 0x00, "TxOctets" }, 82967dd82fSFlorian Fainelli { 4, 0x08, "TxDropPkts" }, 83967dd82fSFlorian Fainelli { 4, 0x0c, "TxQoSPkts" }, 84967dd82fSFlorian Fainelli { 4, 0x10, "TxBroadcastPkts" }, 85967dd82fSFlorian Fainelli { 4, 0x14, "TxMulticastPkts" }, 86967dd82fSFlorian Fainelli { 4, 0x18, "TxUnicastPkts" }, 87967dd82fSFlorian Fainelli { 4, 0x1c, "TxCollisions" }, 88967dd82fSFlorian Fainelli { 4, 0x20, "TxSingleCollision" }, 89967dd82fSFlorian Fainelli { 4, 0x24, "TxMultipleCollision" }, 90967dd82fSFlorian Fainelli { 4, 0x28, "TxDeferredTransmit" }, 91967dd82fSFlorian Fainelli { 4, 0x2c, "TxLateCollision" }, 92967dd82fSFlorian Fainelli { 4, 0x30, "TxExcessiveCollision" }, 93967dd82fSFlorian Fainelli { 4, 0x38, "TxPausePkts" }, 94967dd82fSFlorian Fainelli { 8, 0x3c, "TxQoSOctets" }, 95967dd82fSFlorian Fainelli { 8, 0x44, "RxOctets" }, 96967dd82fSFlorian Fainelli { 4, 0x4c, "RxUndersizePkts" }, 97967dd82fSFlorian Fainelli { 4, 0x50, "RxPausePkts" }, 98967dd82fSFlorian Fainelli { 4, 0x54, "Pkts64Octets" }, 99967dd82fSFlorian Fainelli { 4, 0x58, "Pkts65to127Octets" }, 100967dd82fSFlorian Fainelli { 4, 0x5c, "Pkts128to255Octets" }, 101967dd82fSFlorian Fainelli { 4, 0x60, "Pkts256to511Octets" }, 102967dd82fSFlorian Fainelli { 4, 0x64, "Pkts512to1023Octets" }, 103967dd82fSFlorian Fainelli { 4, 0x68, "Pkts1024to1522Octets" }, 104967dd82fSFlorian Fainelli { 4, 0x6c, "RxOversizePkts" }, 105967dd82fSFlorian Fainelli { 4, 0x70, "RxJabbers" }, 106967dd82fSFlorian Fainelli { 4, 0x74, "RxAlignmentErrors" }, 107967dd82fSFlorian Fainelli { 4, 0x78, "RxFCSErrors" }, 108967dd82fSFlorian Fainelli { 8, 0x7c, "RxGoodOctets" }, 109967dd82fSFlorian Fainelli { 4, 0x84, "RxDropPkts" }, 110967dd82fSFlorian Fainelli { 4, 0x88, "RxUnicastPkts" }, 111967dd82fSFlorian Fainelli { 4, 0x8c, "RxMulticastPkts" }, 112967dd82fSFlorian Fainelli { 4, 0x90, "RxBroadcastPkts" }, 113967dd82fSFlorian Fainelli { 4, 0x94, "RxSAChanges" }, 114967dd82fSFlorian Fainelli { 4, 0x98, "RxFragments" }, 115967dd82fSFlorian Fainelli { 4, 0xa0, "RxSymbolErrors" }, 116967dd82fSFlorian Fainelli { 4, 0xa4, "RxQoSPkts" }, 117967dd82fSFlorian Fainelli { 8, 0xa8, "RxQoSOctets" }, 118967dd82fSFlorian Fainelli { 4, 0xb0, "Pkts1523to2047Octets" }, 119967dd82fSFlorian Fainelli { 4, 0xb4, "Pkts2048to4095Octets" }, 120967dd82fSFlorian Fainelli { 4, 0xb8, "Pkts4096to8191Octets" }, 121967dd82fSFlorian Fainelli { 4, 0xbc, "Pkts8192to9728Octets" }, 122967dd82fSFlorian Fainelli { 4, 0xc0, "RxDiscarded" }, 123967dd82fSFlorian Fainelli }; 124967dd82fSFlorian Fainelli 125967dd82fSFlorian Fainelli #define B53_MIBS_63XX_SIZE ARRAY_SIZE(b53_mibs_63xx) 126967dd82fSFlorian Fainelli 127967dd82fSFlorian Fainelli /* MIB counters */ 128967dd82fSFlorian Fainelli static const struct b53_mib_desc b53_mibs[] = { 129967dd82fSFlorian Fainelli { 8, 0x00, "TxOctets" }, 130967dd82fSFlorian Fainelli { 4, 0x08, "TxDropPkts" }, 131967dd82fSFlorian Fainelli { 4, 0x10, "TxBroadcastPkts" }, 132967dd82fSFlorian Fainelli { 4, 0x14, "TxMulticastPkts" }, 133967dd82fSFlorian Fainelli { 4, 0x18, "TxUnicastPkts" }, 134967dd82fSFlorian Fainelli { 4, 0x1c, "TxCollisions" }, 135967dd82fSFlorian Fainelli { 4, 0x20, "TxSingleCollision" }, 136967dd82fSFlorian Fainelli { 4, 0x24, "TxMultipleCollision" }, 137967dd82fSFlorian Fainelli { 4, 0x28, "TxDeferredTransmit" }, 138967dd82fSFlorian Fainelli { 4, 0x2c, "TxLateCollision" }, 139967dd82fSFlorian Fainelli { 4, 0x30, "TxExcessiveCollision" }, 140967dd82fSFlorian Fainelli { 4, 0x38, "TxPausePkts" }, 141967dd82fSFlorian Fainelli { 8, 0x50, "RxOctets" }, 142967dd82fSFlorian Fainelli { 4, 0x58, "RxUndersizePkts" }, 143967dd82fSFlorian Fainelli { 4, 0x5c, "RxPausePkts" }, 144967dd82fSFlorian Fainelli { 4, 0x60, "Pkts64Octets" }, 145967dd82fSFlorian Fainelli { 4, 0x64, "Pkts65to127Octets" }, 146967dd82fSFlorian Fainelli { 4, 0x68, "Pkts128to255Octets" }, 147967dd82fSFlorian Fainelli { 4, 0x6c, "Pkts256to511Octets" }, 148967dd82fSFlorian Fainelli { 4, 0x70, "Pkts512to1023Octets" }, 149967dd82fSFlorian Fainelli { 4, 0x74, "Pkts1024to1522Octets" }, 150967dd82fSFlorian Fainelli { 4, 0x78, "RxOversizePkts" }, 151967dd82fSFlorian Fainelli { 4, 0x7c, "RxJabbers" }, 152967dd82fSFlorian Fainelli { 4, 0x80, "RxAlignmentErrors" }, 153967dd82fSFlorian Fainelli { 4, 0x84, "RxFCSErrors" }, 154967dd82fSFlorian Fainelli { 8, 0x88, "RxGoodOctets" }, 155967dd82fSFlorian Fainelli { 4, 0x90, "RxDropPkts" }, 156967dd82fSFlorian Fainelli { 4, 0x94, "RxUnicastPkts" }, 157967dd82fSFlorian Fainelli { 4, 0x98, "RxMulticastPkts" }, 158967dd82fSFlorian Fainelli { 4, 0x9c, "RxBroadcastPkts" }, 159967dd82fSFlorian Fainelli { 4, 0xa0, "RxSAChanges" }, 160967dd82fSFlorian Fainelli { 4, 0xa4, "RxFragments" }, 161967dd82fSFlorian Fainelli { 4, 0xa8, "RxJumboPkts" }, 162967dd82fSFlorian Fainelli { 4, 0xac, "RxSymbolErrors" }, 163967dd82fSFlorian Fainelli { 4, 0xc0, "RxDiscarded" }, 164967dd82fSFlorian Fainelli }; 165967dd82fSFlorian Fainelli 166967dd82fSFlorian Fainelli #define B53_MIBS_SIZE ARRAY_SIZE(b53_mibs) 167967dd82fSFlorian Fainelli 168bde5d132SFlorian Fainelli static const struct b53_mib_desc b53_mibs_58xx[] = { 169bde5d132SFlorian Fainelli { 8, 0x00, "TxOctets" }, 170bde5d132SFlorian Fainelli { 4, 0x08, "TxDropPkts" }, 171bde5d132SFlorian Fainelli { 4, 0x0c, "TxQPKTQ0" }, 172bde5d132SFlorian Fainelli { 4, 0x10, "TxBroadcastPkts" }, 173bde5d132SFlorian Fainelli { 4, 0x14, "TxMulticastPkts" }, 174bde5d132SFlorian Fainelli { 4, 0x18, "TxUnicastPKts" }, 175bde5d132SFlorian Fainelli { 4, 0x1c, "TxCollisions" }, 176bde5d132SFlorian Fainelli { 4, 0x20, "TxSingleCollision" }, 177bde5d132SFlorian Fainelli { 4, 0x24, "TxMultipleCollision" }, 178bde5d132SFlorian Fainelli { 4, 0x28, "TxDeferredCollision" }, 179bde5d132SFlorian Fainelli { 4, 0x2c, "TxLateCollision" }, 180bde5d132SFlorian Fainelli { 4, 0x30, "TxExcessiveCollision" }, 181bde5d132SFlorian Fainelli { 4, 0x34, "TxFrameInDisc" }, 182bde5d132SFlorian Fainelli { 4, 0x38, "TxPausePkts" }, 183bde5d132SFlorian Fainelli { 4, 0x3c, "TxQPKTQ1" }, 184bde5d132SFlorian Fainelli { 4, 0x40, "TxQPKTQ2" }, 185bde5d132SFlorian Fainelli { 4, 0x44, "TxQPKTQ3" }, 186bde5d132SFlorian Fainelli { 4, 0x48, "TxQPKTQ4" }, 187bde5d132SFlorian Fainelli { 4, 0x4c, "TxQPKTQ5" }, 188bde5d132SFlorian Fainelli { 8, 0x50, "RxOctets" }, 189bde5d132SFlorian Fainelli { 4, 0x58, "RxUndersizePkts" }, 190bde5d132SFlorian Fainelli { 4, 0x5c, "RxPausePkts" }, 191bde5d132SFlorian Fainelli { 4, 0x60, "RxPkts64Octets" }, 192bde5d132SFlorian Fainelli { 4, 0x64, "RxPkts65to127Octets" }, 193bde5d132SFlorian Fainelli { 4, 0x68, "RxPkts128to255Octets" }, 194bde5d132SFlorian Fainelli { 4, 0x6c, "RxPkts256to511Octets" }, 195bde5d132SFlorian Fainelli { 4, 0x70, "RxPkts512to1023Octets" }, 196bde5d132SFlorian Fainelli { 4, 0x74, "RxPkts1024toMaxPktsOctets" }, 197bde5d132SFlorian Fainelli { 4, 0x78, "RxOversizePkts" }, 198bde5d132SFlorian Fainelli { 4, 0x7c, "RxJabbers" }, 199bde5d132SFlorian Fainelli { 4, 0x80, "RxAlignmentErrors" }, 200bde5d132SFlorian Fainelli { 4, 0x84, "RxFCSErrors" }, 201bde5d132SFlorian Fainelli { 8, 0x88, "RxGoodOctets" }, 202bde5d132SFlorian Fainelli { 4, 0x90, "RxDropPkts" }, 203bde5d132SFlorian Fainelli { 4, 0x94, "RxUnicastPkts" }, 204bde5d132SFlorian Fainelli { 4, 0x98, "RxMulticastPkts" }, 205bde5d132SFlorian Fainelli { 4, 0x9c, "RxBroadcastPkts" }, 206bde5d132SFlorian Fainelli { 4, 0xa0, "RxSAChanges" }, 207bde5d132SFlorian Fainelli { 4, 0xa4, "RxFragments" }, 208bde5d132SFlorian Fainelli { 4, 0xa8, "RxJumboPkt" }, 209bde5d132SFlorian Fainelli { 4, 0xac, "RxSymblErr" }, 210bde5d132SFlorian Fainelli { 4, 0xb0, "InRangeErrCount" }, 211bde5d132SFlorian Fainelli { 4, 0xb4, "OutRangeErrCount" }, 212bde5d132SFlorian Fainelli { 4, 0xb8, "EEELpiEvent" }, 213bde5d132SFlorian Fainelli { 4, 0xbc, "EEELpiDuration" }, 214bde5d132SFlorian Fainelli { 4, 0xc0, "RxDiscard" }, 215bde5d132SFlorian Fainelli { 4, 0xc8, "TxQPKTQ6" }, 216bde5d132SFlorian Fainelli { 4, 0xcc, "TxQPKTQ7" }, 217bde5d132SFlorian Fainelli { 4, 0xd0, "TxPkts64Octets" }, 218bde5d132SFlorian Fainelli { 4, 0xd4, "TxPkts65to127Octets" }, 219bde5d132SFlorian Fainelli { 4, 0xd8, "TxPkts128to255Octets" }, 220bde5d132SFlorian Fainelli { 4, 0xdc, "TxPkts256to511Ocets" }, 221bde5d132SFlorian Fainelli { 4, 0xe0, "TxPkts512to1023Ocets" }, 222bde5d132SFlorian Fainelli { 4, 0xe4, "TxPkts1024toMaxPktOcets" }, 223bde5d132SFlorian Fainelli }; 224bde5d132SFlorian Fainelli 225bde5d132SFlorian Fainelli #define B53_MIBS_58XX_SIZE ARRAY_SIZE(b53_mibs_58xx) 226bde5d132SFlorian Fainelli 227967dd82fSFlorian Fainelli static int b53_do_vlan_op(struct b53_device *dev, u8 op) 228967dd82fSFlorian Fainelli { 229967dd82fSFlorian Fainelli unsigned int i; 230967dd82fSFlorian Fainelli 231967dd82fSFlorian Fainelli b53_write8(dev, B53_ARLIO_PAGE, dev->vta_regs[0], VTA_START_CMD | op); 232967dd82fSFlorian Fainelli 233967dd82fSFlorian Fainelli for (i = 0; i < 10; i++) { 234967dd82fSFlorian Fainelli u8 vta; 235967dd82fSFlorian Fainelli 236967dd82fSFlorian Fainelli b53_read8(dev, B53_ARLIO_PAGE, dev->vta_regs[0], &vta); 237967dd82fSFlorian Fainelli if (!(vta & VTA_START_CMD)) 238967dd82fSFlorian Fainelli return 0; 239967dd82fSFlorian Fainelli 240967dd82fSFlorian Fainelli usleep_range(100, 200); 241967dd82fSFlorian Fainelli } 242967dd82fSFlorian Fainelli 243967dd82fSFlorian Fainelli return -EIO; 244967dd82fSFlorian Fainelli } 245967dd82fSFlorian Fainelli 246a2482d2cSFlorian Fainelli static void b53_set_vlan_entry(struct b53_device *dev, u16 vid, 247a2482d2cSFlorian Fainelli struct b53_vlan *vlan) 248967dd82fSFlorian Fainelli { 249967dd82fSFlorian Fainelli if (is5325(dev)) { 250967dd82fSFlorian Fainelli u32 entry = 0; 251967dd82fSFlorian Fainelli 252a2482d2cSFlorian Fainelli if (vlan->members) { 253a2482d2cSFlorian Fainelli entry = ((vlan->untag & VA_UNTAG_MASK_25) << 254a2482d2cSFlorian Fainelli VA_UNTAG_S_25) | vlan->members; 255967dd82fSFlorian Fainelli if (dev->core_rev >= 3) 256967dd82fSFlorian Fainelli entry |= VA_VALID_25_R4 | vid << VA_VID_HIGH_S; 257967dd82fSFlorian Fainelli else 258967dd82fSFlorian Fainelli entry |= VA_VALID_25; 259967dd82fSFlorian Fainelli } 260967dd82fSFlorian Fainelli 261967dd82fSFlorian Fainelli b53_write32(dev, B53_VLAN_PAGE, B53_VLAN_WRITE_25, entry); 262967dd82fSFlorian Fainelli b53_write16(dev, B53_VLAN_PAGE, B53_VLAN_TABLE_ACCESS_25, vid | 263967dd82fSFlorian Fainelli VTA_RW_STATE_WR | VTA_RW_OP_EN); 264967dd82fSFlorian Fainelli } else if (is5365(dev)) { 265967dd82fSFlorian Fainelli u16 entry = 0; 266967dd82fSFlorian Fainelli 267a2482d2cSFlorian Fainelli if (vlan->members) 268a2482d2cSFlorian Fainelli entry = ((vlan->untag & VA_UNTAG_MASK_65) << 269a2482d2cSFlorian Fainelli VA_UNTAG_S_65) | vlan->members | VA_VALID_65; 270967dd82fSFlorian Fainelli 271967dd82fSFlorian Fainelli b53_write16(dev, B53_VLAN_PAGE, B53_VLAN_WRITE_65, entry); 272967dd82fSFlorian Fainelli b53_write16(dev, B53_VLAN_PAGE, B53_VLAN_TABLE_ACCESS_65, vid | 273967dd82fSFlorian Fainelli VTA_RW_STATE_WR | VTA_RW_OP_EN); 274967dd82fSFlorian Fainelli } else { 275967dd82fSFlorian Fainelli b53_write16(dev, B53_ARLIO_PAGE, dev->vta_regs[1], vid); 276967dd82fSFlorian Fainelli b53_write32(dev, B53_ARLIO_PAGE, dev->vta_regs[2], 277a2482d2cSFlorian Fainelli (vlan->untag << VTE_UNTAG_S) | vlan->members); 278967dd82fSFlorian Fainelli 279967dd82fSFlorian Fainelli b53_do_vlan_op(dev, VTA_CMD_WRITE); 280967dd82fSFlorian Fainelli } 281a2482d2cSFlorian Fainelli 282a2482d2cSFlorian Fainelli dev_dbg(dev->ds->dev, "VID: %d, members: 0x%04x, untag: 0x%04x\n", 283a2482d2cSFlorian Fainelli vid, vlan->members, vlan->untag); 284967dd82fSFlorian Fainelli } 285967dd82fSFlorian Fainelli 286a2482d2cSFlorian Fainelli static void b53_get_vlan_entry(struct b53_device *dev, u16 vid, 287a2482d2cSFlorian Fainelli struct b53_vlan *vlan) 288a2482d2cSFlorian Fainelli { 289a2482d2cSFlorian Fainelli if (is5325(dev)) { 290a2482d2cSFlorian Fainelli u32 entry = 0; 291a2482d2cSFlorian Fainelli 292a2482d2cSFlorian Fainelli b53_write16(dev, B53_VLAN_PAGE, B53_VLAN_TABLE_ACCESS_25, vid | 293a2482d2cSFlorian Fainelli VTA_RW_STATE_RD | VTA_RW_OP_EN); 294a2482d2cSFlorian Fainelli b53_read32(dev, B53_VLAN_PAGE, B53_VLAN_WRITE_25, &entry); 295a2482d2cSFlorian Fainelli 296a2482d2cSFlorian Fainelli if (dev->core_rev >= 3) 297a2482d2cSFlorian Fainelli vlan->valid = !!(entry & VA_VALID_25_R4); 298a2482d2cSFlorian Fainelli else 299a2482d2cSFlorian Fainelli vlan->valid = !!(entry & VA_VALID_25); 300a2482d2cSFlorian Fainelli vlan->members = entry & VA_MEMBER_MASK; 301a2482d2cSFlorian Fainelli vlan->untag = (entry >> VA_UNTAG_S_25) & VA_UNTAG_MASK_25; 302a2482d2cSFlorian Fainelli 303a2482d2cSFlorian Fainelli } else if (is5365(dev)) { 304a2482d2cSFlorian Fainelli u16 entry = 0; 305a2482d2cSFlorian Fainelli 306a2482d2cSFlorian Fainelli b53_write16(dev, B53_VLAN_PAGE, B53_VLAN_TABLE_ACCESS_65, vid | 307a2482d2cSFlorian Fainelli VTA_RW_STATE_WR | VTA_RW_OP_EN); 308a2482d2cSFlorian Fainelli b53_read16(dev, B53_VLAN_PAGE, B53_VLAN_WRITE_65, &entry); 309a2482d2cSFlorian Fainelli 310a2482d2cSFlorian Fainelli vlan->valid = !!(entry & VA_VALID_65); 311a2482d2cSFlorian Fainelli vlan->members = entry & VA_MEMBER_MASK; 312a2482d2cSFlorian Fainelli vlan->untag = (entry >> VA_UNTAG_S_65) & VA_UNTAG_MASK_65; 313a2482d2cSFlorian Fainelli } else { 314a2482d2cSFlorian Fainelli u32 entry = 0; 315a2482d2cSFlorian Fainelli 316a2482d2cSFlorian Fainelli b53_write16(dev, B53_ARLIO_PAGE, dev->vta_regs[1], vid); 317a2482d2cSFlorian Fainelli b53_do_vlan_op(dev, VTA_CMD_READ); 318a2482d2cSFlorian Fainelli b53_read32(dev, B53_ARLIO_PAGE, dev->vta_regs[2], &entry); 319a2482d2cSFlorian Fainelli vlan->members = entry & VTE_MEMBERS; 320a2482d2cSFlorian Fainelli vlan->untag = (entry >> VTE_UNTAG_S) & VTE_MEMBERS; 321a2482d2cSFlorian Fainelli vlan->valid = true; 322a2482d2cSFlorian Fainelli } 323a2482d2cSFlorian Fainelli } 324a2482d2cSFlorian Fainelli 325a2482d2cSFlorian Fainelli static void b53_set_forwarding(struct b53_device *dev, int enable) 326967dd82fSFlorian Fainelli { 327967dd82fSFlorian Fainelli u8 mgmt; 328967dd82fSFlorian Fainelli 329967dd82fSFlorian Fainelli b53_read8(dev, B53_CTRL_PAGE, B53_SWITCH_MODE, &mgmt); 330967dd82fSFlorian Fainelli 331967dd82fSFlorian Fainelli if (enable) 332967dd82fSFlorian Fainelli mgmt |= SM_SW_FWD_EN; 333967dd82fSFlorian Fainelli else 334967dd82fSFlorian Fainelli mgmt &= ~SM_SW_FWD_EN; 335967dd82fSFlorian Fainelli 336967dd82fSFlorian Fainelli b53_write8(dev, B53_CTRL_PAGE, B53_SWITCH_MODE, mgmt); 337a424f0deSFlorian Fainelli 3387edc58d6SFlorian Fainelli /* Include IMP port in dumb forwarding mode 339a424f0deSFlorian Fainelli */ 340a424f0deSFlorian Fainelli b53_read8(dev, B53_CTRL_PAGE, B53_SWITCH_CTRL, &mgmt); 341a424f0deSFlorian Fainelli mgmt |= B53_MII_DUMB_FWDG_EN; 342a424f0deSFlorian Fainelli b53_write8(dev, B53_CTRL_PAGE, B53_SWITCH_CTRL, mgmt); 34353568438SFlorian Fainelli 34453568438SFlorian Fainelli /* Look at B53_UC_FWD_EN and B53_MC_FWD_EN to decide whether 34553568438SFlorian Fainelli * frames should be flooded or not. 34653568438SFlorian Fainelli */ 34753568438SFlorian Fainelli b53_read8(dev, B53_CTRL_PAGE, B53_IP_MULTICAST_CTRL, &mgmt); 34863cc54a6SFlorian Fainelli mgmt |= B53_UC_FWD_EN | B53_MC_FWD_EN | B53_IPMC_FWD_EN; 34953568438SFlorian Fainelli b53_write8(dev, B53_CTRL_PAGE, B53_IP_MULTICAST_CTRL, mgmt); 350a424f0deSFlorian Fainelli } 351967dd82fSFlorian Fainelli 352dad8d7c6SFlorian Fainelli static void b53_enable_vlan(struct b53_device *dev, bool enable, 353dad8d7c6SFlorian Fainelli bool enable_filtering) 354967dd82fSFlorian Fainelli { 355967dd82fSFlorian Fainelli u8 mgmt, vc0, vc1, vc4 = 0, vc5; 356967dd82fSFlorian Fainelli 357967dd82fSFlorian Fainelli b53_read8(dev, B53_CTRL_PAGE, B53_SWITCH_MODE, &mgmt); 358967dd82fSFlorian Fainelli b53_read8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL0, &vc0); 359967dd82fSFlorian Fainelli b53_read8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL1, &vc1); 360967dd82fSFlorian Fainelli 361967dd82fSFlorian Fainelli if (is5325(dev) || is5365(dev)) { 362967dd82fSFlorian Fainelli b53_read8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL4_25, &vc4); 363967dd82fSFlorian Fainelli b53_read8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL5_25, &vc5); 364967dd82fSFlorian Fainelli } else if (is63xx(dev)) { 365967dd82fSFlorian Fainelli b53_read8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL4_63XX, &vc4); 366967dd82fSFlorian Fainelli b53_read8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL5_63XX, &vc5); 367967dd82fSFlorian Fainelli } else { 368967dd82fSFlorian Fainelli b53_read8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL4, &vc4); 369967dd82fSFlorian Fainelli b53_read8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL5, &vc5); 370967dd82fSFlorian Fainelli } 371967dd82fSFlorian Fainelli 372967dd82fSFlorian Fainelli if (enable) { 373967dd82fSFlorian Fainelli vc0 |= VC0_VLAN_EN | VC0_VID_CHK_EN | VC0_VID_HASH_VID; 374967dd82fSFlorian Fainelli vc1 |= VC1_RX_MCST_UNTAG_EN | VC1_RX_MCST_FWD_EN; 375967dd82fSFlorian Fainelli vc4 &= ~VC4_ING_VID_CHECK_MASK; 376dad8d7c6SFlorian Fainelli if (enable_filtering) { 377967dd82fSFlorian Fainelli vc4 |= VC4_ING_VID_VIO_DROP << VC4_ING_VID_CHECK_S; 378967dd82fSFlorian Fainelli vc5 |= VC5_DROP_VTABLE_MISS; 379dad8d7c6SFlorian Fainelli } else { 380dad8d7c6SFlorian Fainelli vc4 |= VC4_ING_VID_VIO_FWD << VC4_ING_VID_CHECK_S; 381dad8d7c6SFlorian Fainelli vc5 &= ~VC5_DROP_VTABLE_MISS; 382dad8d7c6SFlorian Fainelli } 383967dd82fSFlorian Fainelli 384967dd82fSFlorian Fainelli if (is5325(dev)) 385967dd82fSFlorian Fainelli vc0 &= ~VC0_RESERVED_1; 386967dd82fSFlorian Fainelli 387967dd82fSFlorian Fainelli if (is5325(dev) || is5365(dev)) 388967dd82fSFlorian Fainelli vc1 |= VC1_RX_MCST_TAG_EN; 389967dd82fSFlorian Fainelli 390967dd82fSFlorian Fainelli } else { 391967dd82fSFlorian Fainelli vc0 &= ~(VC0_VLAN_EN | VC0_VID_CHK_EN | VC0_VID_HASH_VID); 392967dd82fSFlorian Fainelli vc1 &= ~(VC1_RX_MCST_UNTAG_EN | VC1_RX_MCST_FWD_EN); 393967dd82fSFlorian Fainelli vc4 &= ~VC4_ING_VID_CHECK_MASK; 394967dd82fSFlorian Fainelli vc5 &= ~VC5_DROP_VTABLE_MISS; 395967dd82fSFlorian Fainelli 396967dd82fSFlorian Fainelli if (is5325(dev) || is5365(dev)) 397967dd82fSFlorian Fainelli vc4 |= VC4_ING_VID_VIO_FWD << VC4_ING_VID_CHECK_S; 398967dd82fSFlorian Fainelli else 399967dd82fSFlorian Fainelli vc4 |= VC4_ING_VID_VIO_TO_IMP << VC4_ING_VID_CHECK_S; 400967dd82fSFlorian Fainelli 401967dd82fSFlorian Fainelli if (is5325(dev) || is5365(dev)) 402967dd82fSFlorian Fainelli vc1 &= ~VC1_RX_MCST_TAG_EN; 403a2482d2cSFlorian Fainelli } 404967dd82fSFlorian Fainelli 405967dd82fSFlorian Fainelli if (!is5325(dev) && !is5365(dev)) 406967dd82fSFlorian Fainelli vc5 &= ~VC5_VID_FFF_EN; 407967dd82fSFlorian Fainelli 408967dd82fSFlorian Fainelli b53_write8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL0, vc0); 409967dd82fSFlorian Fainelli b53_write8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL1, vc1); 410967dd82fSFlorian Fainelli 411967dd82fSFlorian Fainelli if (is5325(dev) || is5365(dev)) { 412967dd82fSFlorian Fainelli /* enable the high 8 bit vid check on 5325 */ 413967dd82fSFlorian Fainelli if (is5325(dev) && enable) 414967dd82fSFlorian Fainelli b53_write8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL3, 415967dd82fSFlorian Fainelli VC3_HIGH_8BIT_EN); 416967dd82fSFlorian Fainelli else 417967dd82fSFlorian Fainelli b53_write8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL3, 0); 418967dd82fSFlorian Fainelli 419967dd82fSFlorian Fainelli b53_write8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL4_25, vc4); 420967dd82fSFlorian Fainelli b53_write8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL5_25, vc5); 421967dd82fSFlorian Fainelli } else if (is63xx(dev)) { 422967dd82fSFlorian Fainelli b53_write16(dev, B53_VLAN_PAGE, B53_VLAN_CTRL3_63XX, 0); 423967dd82fSFlorian Fainelli b53_write8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL4_63XX, vc4); 424967dd82fSFlorian Fainelli b53_write8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL5_63XX, vc5); 425967dd82fSFlorian Fainelli } else { 426967dd82fSFlorian Fainelli b53_write16(dev, B53_VLAN_PAGE, B53_VLAN_CTRL3, 0); 427967dd82fSFlorian Fainelli b53_write8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL4, vc4); 428967dd82fSFlorian Fainelli b53_write8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL5, vc5); 429967dd82fSFlorian Fainelli } 430967dd82fSFlorian Fainelli 431967dd82fSFlorian Fainelli b53_write8(dev, B53_CTRL_PAGE, B53_SWITCH_MODE, mgmt); 432dad8d7c6SFlorian Fainelli 433dad8d7c6SFlorian Fainelli dev->vlan_enabled = enable; 434967dd82fSFlorian Fainelli } 435967dd82fSFlorian Fainelli 436967dd82fSFlorian Fainelli static int b53_set_jumbo(struct b53_device *dev, bool enable, bool allow_10_100) 437967dd82fSFlorian Fainelli { 438967dd82fSFlorian Fainelli u32 port_mask = 0; 439967dd82fSFlorian Fainelli u16 max_size = JMS_MIN_SIZE; 440967dd82fSFlorian Fainelli 441967dd82fSFlorian Fainelli if (is5325(dev) || is5365(dev)) 442967dd82fSFlorian Fainelli return -EINVAL; 443967dd82fSFlorian Fainelli 444967dd82fSFlorian Fainelli if (enable) { 445967dd82fSFlorian Fainelli port_mask = dev->enabled_ports; 446967dd82fSFlorian Fainelli max_size = JMS_MAX_SIZE; 447967dd82fSFlorian Fainelli if (allow_10_100) 448967dd82fSFlorian Fainelli port_mask |= JPM_10_100_JUMBO_EN; 449967dd82fSFlorian Fainelli } 450967dd82fSFlorian Fainelli 451967dd82fSFlorian Fainelli b53_write32(dev, B53_JUMBO_PAGE, dev->jumbo_pm_reg, port_mask); 452967dd82fSFlorian Fainelli return b53_write16(dev, B53_JUMBO_PAGE, dev->jumbo_size_reg, max_size); 453967dd82fSFlorian Fainelli } 454967dd82fSFlorian Fainelli 455ff39c2d6SFlorian Fainelli static int b53_flush_arl(struct b53_device *dev, u8 mask) 456967dd82fSFlorian Fainelli { 457967dd82fSFlorian Fainelli unsigned int i; 458967dd82fSFlorian Fainelli 459967dd82fSFlorian Fainelli b53_write8(dev, B53_CTRL_PAGE, B53_FAST_AGE_CTRL, 460ff39c2d6SFlorian Fainelli FAST_AGE_DONE | FAST_AGE_DYNAMIC | mask); 461967dd82fSFlorian Fainelli 462967dd82fSFlorian Fainelli for (i = 0; i < 10; i++) { 463967dd82fSFlorian Fainelli u8 fast_age_ctrl; 464967dd82fSFlorian Fainelli 465967dd82fSFlorian Fainelli b53_read8(dev, B53_CTRL_PAGE, B53_FAST_AGE_CTRL, 466967dd82fSFlorian Fainelli &fast_age_ctrl); 467967dd82fSFlorian Fainelli 468967dd82fSFlorian Fainelli if (!(fast_age_ctrl & FAST_AGE_DONE)) 469967dd82fSFlorian Fainelli goto out; 470967dd82fSFlorian Fainelli 471967dd82fSFlorian Fainelli msleep(1); 472967dd82fSFlorian Fainelli } 473967dd82fSFlorian Fainelli 474967dd82fSFlorian Fainelli return -ETIMEDOUT; 475967dd82fSFlorian Fainelli out: 476967dd82fSFlorian Fainelli /* Only age dynamic entries (default behavior) */ 477967dd82fSFlorian Fainelli b53_write8(dev, B53_CTRL_PAGE, B53_FAST_AGE_CTRL, FAST_AGE_DYNAMIC); 478967dd82fSFlorian Fainelli return 0; 479967dd82fSFlorian Fainelli } 480967dd82fSFlorian Fainelli 481ff39c2d6SFlorian Fainelli static int b53_fast_age_port(struct b53_device *dev, int port) 482ff39c2d6SFlorian Fainelli { 483ff39c2d6SFlorian Fainelli b53_write8(dev, B53_CTRL_PAGE, B53_FAST_AGE_PORT_CTRL, port); 484ff39c2d6SFlorian Fainelli 485ff39c2d6SFlorian Fainelli return b53_flush_arl(dev, FAST_AGE_PORT); 486ff39c2d6SFlorian Fainelli } 487ff39c2d6SFlorian Fainelli 488a2482d2cSFlorian Fainelli static int b53_fast_age_vlan(struct b53_device *dev, u16 vid) 489a2482d2cSFlorian Fainelli { 490a2482d2cSFlorian Fainelli b53_write16(dev, B53_CTRL_PAGE, B53_FAST_AGE_VID_CTRL, vid); 491a2482d2cSFlorian Fainelli 492a2482d2cSFlorian Fainelli return b53_flush_arl(dev, FAST_AGE_VLAN); 493a2482d2cSFlorian Fainelli } 494a2482d2cSFlorian Fainelli 495aac02867SFlorian Fainelli void b53_imp_vlan_setup(struct dsa_switch *ds, int cpu_port) 496ff39c2d6SFlorian Fainelli { 49704bed143SVivien Didelot struct b53_device *dev = ds->priv; 498ff39c2d6SFlorian Fainelli unsigned int i; 499ff39c2d6SFlorian Fainelli u16 pvlan; 500ff39c2d6SFlorian Fainelli 501ff39c2d6SFlorian Fainelli /* Enable the IMP port to be in the same VLAN as the other ports 502ff39c2d6SFlorian Fainelli * on a per-port basis such that we only have Port i and IMP in 503ff39c2d6SFlorian Fainelli * the same VLAN. 504ff39c2d6SFlorian Fainelli */ 505ff39c2d6SFlorian Fainelli b53_for_each_port(dev, i) { 506ff39c2d6SFlorian Fainelli b53_read16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(i), &pvlan); 507ff39c2d6SFlorian Fainelli pvlan |= BIT(cpu_port); 508ff39c2d6SFlorian Fainelli b53_write16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(i), pvlan); 509ff39c2d6SFlorian Fainelli } 510ff39c2d6SFlorian Fainelli } 511aac02867SFlorian Fainelli EXPORT_SYMBOL(b53_imp_vlan_setup); 512ff39c2d6SFlorian Fainelli 513f86ad77fSFlorian Fainelli int b53_enable_port(struct dsa_switch *ds, int port, struct phy_device *phy) 514967dd82fSFlorian Fainelli { 51504bed143SVivien Didelot struct b53_device *dev = ds->priv; 51674be4babSVivien Didelot unsigned int cpu_port; 5178ca7c160SFlorian Fainelli int ret = 0; 518ff39c2d6SFlorian Fainelli u16 pvlan; 519967dd82fSFlorian Fainelli 52074be4babSVivien Didelot if (!dsa_is_user_port(ds, port)) 52174be4babSVivien Didelot return 0; 52274be4babSVivien Didelot 52368bb8ea8SVivien Didelot cpu_port = dsa_to_port(ds, port)->cpu_dp->index; 52474be4babSVivien Didelot 52563cc54a6SFlorian Fainelli b53_br_egress_floods(ds, port, true, true); 52663cc54a6SFlorian Fainelli 5278ca7c160SFlorian Fainelli if (dev->ops->irq_enable) 5288ca7c160SFlorian Fainelli ret = dev->ops->irq_enable(dev, port); 5298ca7c160SFlorian Fainelli if (ret) 5308ca7c160SFlorian Fainelli return ret; 5318ca7c160SFlorian Fainelli 532967dd82fSFlorian Fainelli /* Clear the Rx and Tx disable bits and set to no spanning tree */ 533967dd82fSFlorian Fainelli b53_write8(dev, B53_CTRL_PAGE, B53_PORT_CTRL(port), 0); 534967dd82fSFlorian Fainelli 535ff39c2d6SFlorian Fainelli /* Set this port, and only this one to be in the default VLAN, 536ff39c2d6SFlorian Fainelli * if member of a bridge, restore its membership prior to 537ff39c2d6SFlorian Fainelli * bringing down this port. 538ff39c2d6SFlorian Fainelli */ 539ff39c2d6SFlorian Fainelli b53_read16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(port), &pvlan); 540ff39c2d6SFlorian Fainelli pvlan &= ~0x1ff; 541ff39c2d6SFlorian Fainelli pvlan |= BIT(port); 542ff39c2d6SFlorian Fainelli pvlan |= dev->ports[port].vlan_ctl_mask; 543ff39c2d6SFlorian Fainelli b53_write16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(port), pvlan); 544ff39c2d6SFlorian Fainelli 545ff39c2d6SFlorian Fainelli b53_imp_vlan_setup(ds, cpu_port); 546ff39c2d6SFlorian Fainelli 547f43a2dbeSFlorian Fainelli /* If EEE was enabled, restore it */ 548f43a2dbeSFlorian Fainelli if (dev->ports[port].eee.eee_enabled) 549f43a2dbeSFlorian Fainelli b53_eee_enable_set(ds, port, true); 550f43a2dbeSFlorian Fainelli 551967dd82fSFlorian Fainelli return 0; 552967dd82fSFlorian Fainelli } 553f86ad77fSFlorian Fainelli EXPORT_SYMBOL(b53_enable_port); 554967dd82fSFlorian Fainelli 55575104db0SAndrew Lunn void b53_disable_port(struct dsa_switch *ds, int port) 556967dd82fSFlorian Fainelli { 55704bed143SVivien Didelot struct b53_device *dev = ds->priv; 558967dd82fSFlorian Fainelli u8 reg; 559967dd82fSFlorian Fainelli 560967dd82fSFlorian Fainelli /* Disable Tx/Rx for the port */ 561967dd82fSFlorian Fainelli b53_read8(dev, B53_CTRL_PAGE, B53_PORT_CTRL(port), ®); 562967dd82fSFlorian Fainelli reg |= PORT_CTRL_RX_DISABLE | PORT_CTRL_TX_DISABLE; 563967dd82fSFlorian Fainelli b53_write8(dev, B53_CTRL_PAGE, B53_PORT_CTRL(port), reg); 5648ca7c160SFlorian Fainelli 5658ca7c160SFlorian Fainelli if (dev->ops->irq_disable) 5668ca7c160SFlorian Fainelli dev->ops->irq_disable(dev, port); 567967dd82fSFlorian Fainelli } 568f86ad77fSFlorian Fainelli EXPORT_SYMBOL(b53_disable_port); 569967dd82fSFlorian Fainelli 570b409a9efSFlorian Fainelli void b53_brcm_hdr_setup(struct dsa_switch *ds, int port) 571b409a9efSFlorian Fainelli { 572b409a9efSFlorian Fainelli struct b53_device *dev = ds->priv; 5734d776482SFlorian Fainelli bool tag_en = !(dev->tag_protocol == DSA_TAG_PROTO_NONE); 574b409a9efSFlorian Fainelli u8 hdr_ctl, val; 575b409a9efSFlorian Fainelli u16 reg; 576b409a9efSFlorian Fainelli 577b409a9efSFlorian Fainelli /* Resolve which bit controls the Broadcom tag */ 578b409a9efSFlorian Fainelli switch (port) { 579b409a9efSFlorian Fainelli case 8: 580b409a9efSFlorian Fainelli val = BRCM_HDR_P8_EN; 581b409a9efSFlorian Fainelli break; 582b409a9efSFlorian Fainelli case 7: 583b409a9efSFlorian Fainelli val = BRCM_HDR_P7_EN; 584b409a9efSFlorian Fainelli break; 585b409a9efSFlorian Fainelli case 5: 586b409a9efSFlorian Fainelli val = BRCM_HDR_P5_EN; 587b409a9efSFlorian Fainelli break; 588b409a9efSFlorian Fainelli default: 589b409a9efSFlorian Fainelli val = 0; 590b409a9efSFlorian Fainelli break; 591b409a9efSFlorian Fainelli } 592b409a9efSFlorian Fainelli 5938fab459eSFlorian Fainelli /* Enable management mode if tagging is requested */ 5948fab459eSFlorian Fainelli b53_read8(dev, B53_CTRL_PAGE, B53_SWITCH_MODE, &hdr_ctl); 5958fab459eSFlorian Fainelli if (tag_en) 5968fab459eSFlorian Fainelli hdr_ctl |= SM_SW_FWD_MODE; 5978fab459eSFlorian Fainelli else 5988fab459eSFlorian Fainelli hdr_ctl &= ~SM_SW_FWD_MODE; 5998fab459eSFlorian Fainelli b53_write8(dev, B53_CTRL_PAGE, B53_SWITCH_MODE, hdr_ctl); 6008fab459eSFlorian Fainelli 6018fab459eSFlorian Fainelli /* Configure the appropriate IMP port */ 6028fab459eSFlorian Fainelli b53_read8(dev, B53_MGMT_PAGE, B53_GLOBAL_CONFIG, &hdr_ctl); 6038fab459eSFlorian Fainelli if (port == 8) 6048fab459eSFlorian Fainelli hdr_ctl |= GC_FRM_MGMT_PORT_MII; 6058fab459eSFlorian Fainelli else if (port == 5) 6068fab459eSFlorian Fainelli hdr_ctl |= GC_FRM_MGMT_PORT_M; 6078fab459eSFlorian Fainelli b53_write8(dev, B53_MGMT_PAGE, B53_GLOBAL_CONFIG, hdr_ctl); 6088fab459eSFlorian Fainelli 609b409a9efSFlorian Fainelli /* Enable Broadcom tags for IMP port */ 610b409a9efSFlorian Fainelli b53_read8(dev, B53_MGMT_PAGE, B53_BRCM_HDR, &hdr_ctl); 611cdb583cfSFlorian Fainelli if (tag_en) 612b409a9efSFlorian Fainelli hdr_ctl |= val; 613cdb583cfSFlorian Fainelli else 614cdb583cfSFlorian Fainelli hdr_ctl &= ~val; 615b409a9efSFlorian Fainelli b53_write8(dev, B53_MGMT_PAGE, B53_BRCM_HDR, hdr_ctl); 616b409a9efSFlorian Fainelli 617b409a9efSFlorian Fainelli /* Registers below are only accessible on newer devices */ 618b409a9efSFlorian Fainelli if (!is58xx(dev)) 619b409a9efSFlorian Fainelli return; 620b409a9efSFlorian Fainelli 621b409a9efSFlorian Fainelli /* Enable reception Broadcom tag for CPU TX (switch RX) to 622b409a9efSFlorian Fainelli * allow us to tag outgoing frames 623b409a9efSFlorian Fainelli */ 624b409a9efSFlorian Fainelli b53_read16(dev, B53_MGMT_PAGE, B53_BRCM_HDR_RX_DIS, ®); 625cdb583cfSFlorian Fainelli if (tag_en) 626b409a9efSFlorian Fainelli reg &= ~BIT(port); 627cdb583cfSFlorian Fainelli else 628cdb583cfSFlorian Fainelli reg |= BIT(port); 629b409a9efSFlorian Fainelli b53_write16(dev, B53_MGMT_PAGE, B53_BRCM_HDR_RX_DIS, reg); 630b409a9efSFlorian Fainelli 631b409a9efSFlorian Fainelli /* Enable transmission of Broadcom tags from the switch (CPU RX) to 632b409a9efSFlorian Fainelli * allow delivering frames to the per-port net_devices 633b409a9efSFlorian Fainelli */ 634b409a9efSFlorian Fainelli b53_read16(dev, B53_MGMT_PAGE, B53_BRCM_HDR_TX_DIS, ®); 635cdb583cfSFlorian Fainelli if (tag_en) 636b409a9efSFlorian Fainelli reg &= ~BIT(port); 637cdb583cfSFlorian Fainelli else 638cdb583cfSFlorian Fainelli reg |= BIT(port); 639b409a9efSFlorian Fainelli b53_write16(dev, B53_MGMT_PAGE, B53_BRCM_HDR_TX_DIS, reg); 640b409a9efSFlorian Fainelli } 641b409a9efSFlorian Fainelli EXPORT_SYMBOL(b53_brcm_hdr_setup); 642b409a9efSFlorian Fainelli 643299752a7SFlorian Fainelli static void b53_enable_cpu_port(struct b53_device *dev, int port) 644967dd82fSFlorian Fainelli { 645967dd82fSFlorian Fainelli u8 port_ctrl; 646967dd82fSFlorian Fainelli 647967dd82fSFlorian Fainelli /* BCM5325 CPU port is at 8 */ 648299752a7SFlorian Fainelli if ((is5325(dev) || is5365(dev)) && port == B53_CPU_PORT_25) 649299752a7SFlorian Fainelli port = B53_CPU_PORT; 650967dd82fSFlorian Fainelli 651967dd82fSFlorian Fainelli port_ctrl = PORT_CTRL_RX_BCST_EN | 652967dd82fSFlorian Fainelli PORT_CTRL_RX_MCST_EN | 653967dd82fSFlorian Fainelli PORT_CTRL_RX_UCST_EN; 654299752a7SFlorian Fainelli b53_write8(dev, B53_CTRL_PAGE, B53_PORT_CTRL(port), port_ctrl); 6557edc58d6SFlorian Fainelli 6567edc58d6SFlorian Fainelli b53_brcm_hdr_setup(dev->ds, port); 65763cc54a6SFlorian Fainelli 65863cc54a6SFlorian Fainelli b53_br_egress_floods(dev->ds, port, true, true); 659967dd82fSFlorian Fainelli } 660967dd82fSFlorian Fainelli 661967dd82fSFlorian Fainelli static void b53_enable_mib(struct b53_device *dev) 662967dd82fSFlorian Fainelli { 663967dd82fSFlorian Fainelli u8 gc; 664967dd82fSFlorian Fainelli 665967dd82fSFlorian Fainelli b53_read8(dev, B53_MGMT_PAGE, B53_GLOBAL_CONFIG, &gc); 666967dd82fSFlorian Fainelli gc &= ~(GC_RESET_MIB | GC_MIB_AC_EN); 667967dd82fSFlorian Fainelli b53_write8(dev, B53_MGMT_PAGE, B53_GLOBAL_CONFIG, gc); 668967dd82fSFlorian Fainelli } 669967dd82fSFlorian Fainelli 670fea83353SFlorian Fainelli static u16 b53_default_pvid(struct b53_device *dev) 671fea83353SFlorian Fainelli { 672fea83353SFlorian Fainelli if (is5325(dev) || is5365(dev)) 673fea83353SFlorian Fainelli return 1; 674fea83353SFlorian Fainelli else 675fea83353SFlorian Fainelli return 0; 676fea83353SFlorian Fainelli } 677fea83353SFlorian Fainelli 6785c1a6eafSFlorian Fainelli int b53_configure_vlan(struct dsa_switch *ds) 679967dd82fSFlorian Fainelli { 6805c1a6eafSFlorian Fainelli struct b53_device *dev = ds->priv; 681a2482d2cSFlorian Fainelli struct b53_vlan vl = { 0 }; 682d7a0b1f7SFlorian Fainelli struct b53_vlan *v; 683fea83353SFlorian Fainelli int i, def_vid; 684d7a0b1f7SFlorian Fainelli u16 vid; 685fea83353SFlorian Fainelli 686fea83353SFlorian Fainelli def_vid = b53_default_pvid(dev); 687967dd82fSFlorian Fainelli 688967dd82fSFlorian Fainelli /* clear all vlan entries */ 689967dd82fSFlorian Fainelli if (is5325(dev) || is5365(dev)) { 690fea83353SFlorian Fainelli for (i = def_vid; i < dev->num_vlans; i++) 691a2482d2cSFlorian Fainelli b53_set_vlan_entry(dev, i, &vl); 692967dd82fSFlorian Fainelli } else { 693967dd82fSFlorian Fainelli b53_do_vlan_op(dev, VTA_CMD_CLEAR); 694967dd82fSFlorian Fainelli } 695967dd82fSFlorian Fainelli 696df373702SFlorian Fainelli b53_enable_vlan(dev, dev->vlan_enabled, ds->vlan_filtering); 697967dd82fSFlorian Fainelli 698967dd82fSFlorian Fainelli b53_for_each_port(dev, i) 699967dd82fSFlorian Fainelli b53_write16(dev, B53_VLAN_PAGE, 700fea83353SFlorian Fainelli B53_VLAN_PORT_DEF_TAG(i), def_vid); 701967dd82fSFlorian Fainelli 702d7a0b1f7SFlorian Fainelli /* Upon initial call we have not set-up any VLANs, but upon 703d7a0b1f7SFlorian Fainelli * system resume, we need to restore all VLAN entries. 704d7a0b1f7SFlorian Fainelli */ 705d7a0b1f7SFlorian Fainelli for (vid = def_vid; vid < dev->num_vlans; vid++) { 706d7a0b1f7SFlorian Fainelli v = &dev->vlans[vid]; 707d7a0b1f7SFlorian Fainelli 708d7a0b1f7SFlorian Fainelli if (!v->members) 709d7a0b1f7SFlorian Fainelli continue; 710d7a0b1f7SFlorian Fainelli 711d7a0b1f7SFlorian Fainelli b53_set_vlan_entry(dev, vid, v); 712d7a0b1f7SFlorian Fainelli b53_fast_age_vlan(dev, vid); 713d7a0b1f7SFlorian Fainelli } 714d7a0b1f7SFlorian Fainelli 715967dd82fSFlorian Fainelli return 0; 716967dd82fSFlorian Fainelli } 7175c1a6eafSFlorian Fainelli EXPORT_SYMBOL(b53_configure_vlan); 718967dd82fSFlorian Fainelli 719967dd82fSFlorian Fainelli static void b53_switch_reset_gpio(struct b53_device *dev) 720967dd82fSFlorian Fainelli { 721967dd82fSFlorian Fainelli int gpio = dev->reset_gpio; 722967dd82fSFlorian Fainelli 723967dd82fSFlorian Fainelli if (gpio < 0) 724967dd82fSFlorian Fainelli return; 725967dd82fSFlorian Fainelli 726967dd82fSFlorian Fainelli /* Reset sequence: RESET low(50ms)->high(20ms) 727967dd82fSFlorian Fainelli */ 728967dd82fSFlorian Fainelli gpio_set_value(gpio, 0); 729967dd82fSFlorian Fainelli mdelay(50); 730967dd82fSFlorian Fainelli 731967dd82fSFlorian Fainelli gpio_set_value(gpio, 1); 732967dd82fSFlorian Fainelli mdelay(20); 733967dd82fSFlorian Fainelli 734967dd82fSFlorian Fainelli dev->current_page = 0xff; 735967dd82fSFlorian Fainelli } 736967dd82fSFlorian Fainelli 737967dd82fSFlorian Fainelli static int b53_switch_reset(struct b53_device *dev) 738967dd82fSFlorian Fainelli { 7393fb22b05SFlorian Fainelli unsigned int timeout = 1000; 7403fb22b05SFlorian Fainelli u8 mgmt, reg; 741967dd82fSFlorian Fainelli 742967dd82fSFlorian Fainelli b53_switch_reset_gpio(dev); 743967dd82fSFlorian Fainelli 744967dd82fSFlorian Fainelli if (is539x(dev)) { 745967dd82fSFlorian Fainelli b53_write8(dev, B53_CTRL_PAGE, B53_SOFTRESET, 0x83); 746967dd82fSFlorian Fainelli b53_write8(dev, B53_CTRL_PAGE, B53_SOFTRESET, 0x00); 747967dd82fSFlorian Fainelli } 748967dd82fSFlorian Fainelli 7493fb22b05SFlorian Fainelli /* This is specific to 58xx devices here, do not use is58xx() which 7503fb22b05SFlorian Fainelli * covers the larger Starfigther 2 family, including 7445/7278 which 7513fb22b05SFlorian Fainelli * still use this driver as a library and need to perform the reset 7523fb22b05SFlorian Fainelli * earlier. 7533fb22b05SFlorian Fainelli */ 7545040cc99SArun Parameswaran if (dev->chip_id == BCM58XX_DEVICE_ID || 7555040cc99SArun Parameswaran dev->chip_id == BCM583XX_DEVICE_ID) { 7563fb22b05SFlorian Fainelli b53_read8(dev, B53_CTRL_PAGE, B53_SOFTRESET, ®); 7573fb22b05SFlorian Fainelli reg |= SW_RST | EN_SW_RST | EN_CH_RST; 7583fb22b05SFlorian Fainelli b53_write8(dev, B53_CTRL_PAGE, B53_SOFTRESET, reg); 7593fb22b05SFlorian Fainelli 7603fb22b05SFlorian Fainelli do { 7613fb22b05SFlorian Fainelli b53_read8(dev, B53_CTRL_PAGE, B53_SOFTRESET, ®); 7623fb22b05SFlorian Fainelli if (!(reg & SW_RST)) 7633fb22b05SFlorian Fainelli break; 7643fb22b05SFlorian Fainelli 7653fb22b05SFlorian Fainelli usleep_range(1000, 2000); 7663fb22b05SFlorian Fainelli } while (timeout-- > 0); 7673fb22b05SFlorian Fainelli 768434d2312SPaul Barker if (timeout == 0) { 769434d2312SPaul Barker dev_err(dev->dev, 770434d2312SPaul Barker "Timeout waiting for SW_RST to clear!\n"); 7713fb22b05SFlorian Fainelli return -ETIMEDOUT; 7723fb22b05SFlorian Fainelli } 773434d2312SPaul Barker } 7743fb22b05SFlorian Fainelli 775967dd82fSFlorian Fainelli b53_read8(dev, B53_CTRL_PAGE, B53_SWITCH_MODE, &mgmt); 776967dd82fSFlorian Fainelli 777967dd82fSFlorian Fainelli if (!(mgmt & SM_SW_FWD_EN)) { 778967dd82fSFlorian Fainelli mgmt &= ~SM_SW_FWD_MODE; 779967dd82fSFlorian Fainelli mgmt |= SM_SW_FWD_EN; 780967dd82fSFlorian Fainelli 781967dd82fSFlorian Fainelli b53_write8(dev, B53_CTRL_PAGE, B53_SWITCH_MODE, mgmt); 782967dd82fSFlorian Fainelli b53_read8(dev, B53_CTRL_PAGE, B53_SWITCH_MODE, &mgmt); 783967dd82fSFlorian Fainelli 784967dd82fSFlorian Fainelli if (!(mgmt & SM_SW_FWD_EN)) { 785967dd82fSFlorian Fainelli dev_err(dev->dev, "Failed to enable switch!\n"); 786967dd82fSFlorian Fainelli return -EINVAL; 787967dd82fSFlorian Fainelli } 788967dd82fSFlorian Fainelli } 789967dd82fSFlorian Fainelli 790967dd82fSFlorian Fainelli b53_enable_mib(dev); 791967dd82fSFlorian Fainelli 792ff39c2d6SFlorian Fainelli return b53_flush_arl(dev, FAST_AGE_STATIC); 793967dd82fSFlorian Fainelli } 794967dd82fSFlorian Fainelli 795967dd82fSFlorian Fainelli static int b53_phy_read16(struct dsa_switch *ds, int addr, int reg) 796967dd82fSFlorian Fainelli { 79704bed143SVivien Didelot struct b53_device *priv = ds->priv; 798967dd82fSFlorian Fainelli u16 value = 0; 799967dd82fSFlorian Fainelli int ret; 800967dd82fSFlorian Fainelli 801967dd82fSFlorian Fainelli if (priv->ops->phy_read16) 802967dd82fSFlorian Fainelli ret = priv->ops->phy_read16(priv, addr, reg, &value); 803967dd82fSFlorian Fainelli else 804967dd82fSFlorian Fainelli ret = b53_read16(priv, B53_PORT_MII_PAGE(addr), 805967dd82fSFlorian Fainelli reg * 2, &value); 806967dd82fSFlorian Fainelli 807967dd82fSFlorian Fainelli return ret ? ret : value; 808967dd82fSFlorian Fainelli } 809967dd82fSFlorian Fainelli 810967dd82fSFlorian Fainelli static int b53_phy_write16(struct dsa_switch *ds, int addr, int reg, u16 val) 811967dd82fSFlorian Fainelli { 81204bed143SVivien Didelot struct b53_device *priv = ds->priv; 813967dd82fSFlorian Fainelli 814967dd82fSFlorian Fainelli if (priv->ops->phy_write16) 815967dd82fSFlorian Fainelli return priv->ops->phy_write16(priv, addr, reg, val); 816967dd82fSFlorian Fainelli 817967dd82fSFlorian Fainelli return b53_write16(priv, B53_PORT_MII_PAGE(addr), reg * 2, val); 818967dd82fSFlorian Fainelli } 819967dd82fSFlorian Fainelli 820967dd82fSFlorian Fainelli static int b53_reset_switch(struct b53_device *priv) 821967dd82fSFlorian Fainelli { 822967dd82fSFlorian Fainelli /* reset vlans */ 823a2482d2cSFlorian Fainelli memset(priv->vlans, 0, sizeof(*priv->vlans) * priv->num_vlans); 824967dd82fSFlorian Fainelli memset(priv->ports, 0, sizeof(*priv->ports) * priv->num_ports); 825967dd82fSFlorian Fainelli 8260e01491dSFlorian Fainelli priv->serdes_lane = B53_INVALID_LANE; 8270e01491dSFlorian Fainelli 828967dd82fSFlorian Fainelli return b53_switch_reset(priv); 829967dd82fSFlorian Fainelli } 830967dd82fSFlorian Fainelli 831967dd82fSFlorian Fainelli static int b53_apply_config(struct b53_device *priv) 832967dd82fSFlorian Fainelli { 833967dd82fSFlorian Fainelli /* disable switching */ 834967dd82fSFlorian Fainelli b53_set_forwarding(priv, 0); 835967dd82fSFlorian Fainelli 8365c1a6eafSFlorian Fainelli b53_configure_vlan(priv->ds); 837967dd82fSFlorian Fainelli 838967dd82fSFlorian Fainelli /* enable switching */ 839967dd82fSFlorian Fainelli b53_set_forwarding(priv, 1); 840967dd82fSFlorian Fainelli 841967dd82fSFlorian Fainelli return 0; 842967dd82fSFlorian Fainelli } 843967dd82fSFlorian Fainelli 844967dd82fSFlorian Fainelli static void b53_reset_mib(struct b53_device *priv) 845967dd82fSFlorian Fainelli { 846967dd82fSFlorian Fainelli u8 gc; 847967dd82fSFlorian Fainelli 848967dd82fSFlorian Fainelli b53_read8(priv, B53_MGMT_PAGE, B53_GLOBAL_CONFIG, &gc); 849967dd82fSFlorian Fainelli 850967dd82fSFlorian Fainelli b53_write8(priv, B53_MGMT_PAGE, B53_GLOBAL_CONFIG, gc | GC_RESET_MIB); 851967dd82fSFlorian Fainelli msleep(1); 852967dd82fSFlorian Fainelli b53_write8(priv, B53_MGMT_PAGE, B53_GLOBAL_CONFIG, gc & ~GC_RESET_MIB); 853967dd82fSFlorian Fainelli msleep(1); 854967dd82fSFlorian Fainelli } 855967dd82fSFlorian Fainelli 856967dd82fSFlorian Fainelli static const struct b53_mib_desc *b53_get_mib(struct b53_device *dev) 857967dd82fSFlorian Fainelli { 858967dd82fSFlorian Fainelli if (is5365(dev)) 859967dd82fSFlorian Fainelli return b53_mibs_65; 860967dd82fSFlorian Fainelli else if (is63xx(dev)) 861967dd82fSFlorian Fainelli return b53_mibs_63xx; 862bde5d132SFlorian Fainelli else if (is58xx(dev)) 863bde5d132SFlorian Fainelli return b53_mibs_58xx; 864967dd82fSFlorian Fainelli else 865967dd82fSFlorian Fainelli return b53_mibs; 866967dd82fSFlorian Fainelli } 867967dd82fSFlorian Fainelli 868967dd82fSFlorian Fainelli static unsigned int b53_get_mib_size(struct b53_device *dev) 869967dd82fSFlorian Fainelli { 870967dd82fSFlorian Fainelli if (is5365(dev)) 871967dd82fSFlorian Fainelli return B53_MIBS_65_SIZE; 872967dd82fSFlorian Fainelli else if (is63xx(dev)) 873967dd82fSFlorian Fainelli return B53_MIBS_63XX_SIZE; 874bde5d132SFlorian Fainelli else if (is58xx(dev)) 875bde5d132SFlorian Fainelli return B53_MIBS_58XX_SIZE; 876967dd82fSFlorian Fainelli else 877967dd82fSFlorian Fainelli return B53_MIBS_SIZE; 878967dd82fSFlorian Fainelli } 879967dd82fSFlorian Fainelli 880c7d28c9dSFlorian Fainelli static struct phy_device *b53_get_phy_device(struct dsa_switch *ds, int port) 881c7d28c9dSFlorian Fainelli { 882c7d28c9dSFlorian Fainelli /* These ports typically do not have built-in PHYs */ 883c7d28c9dSFlorian Fainelli switch (port) { 884c7d28c9dSFlorian Fainelli case B53_CPU_PORT_25: 885c7d28c9dSFlorian Fainelli case 7: 886c7d28c9dSFlorian Fainelli case B53_CPU_PORT: 887c7d28c9dSFlorian Fainelli return NULL; 888c7d28c9dSFlorian Fainelli } 889c7d28c9dSFlorian Fainelli 890c7d28c9dSFlorian Fainelli return mdiobus_get_phy(ds->slave_mii_bus, port); 891c7d28c9dSFlorian Fainelli } 892c7d28c9dSFlorian Fainelli 89389f09048SFlorian Fainelli void b53_get_strings(struct dsa_switch *ds, int port, u32 stringset, 89489f09048SFlorian Fainelli uint8_t *data) 895967dd82fSFlorian Fainelli { 89604bed143SVivien Didelot struct b53_device *dev = ds->priv; 897967dd82fSFlorian Fainelli const struct b53_mib_desc *mibs = b53_get_mib(dev); 898967dd82fSFlorian Fainelli unsigned int mib_size = b53_get_mib_size(dev); 899c7d28c9dSFlorian Fainelli struct phy_device *phydev; 900967dd82fSFlorian Fainelli unsigned int i; 901967dd82fSFlorian Fainelli 902c7d28c9dSFlorian Fainelli if (stringset == ETH_SS_STATS) { 903967dd82fSFlorian Fainelli for (i = 0; i < mib_size; i++) 904cd526676SFlorian Fainelli strlcpy(data + i * ETH_GSTRING_LEN, 905967dd82fSFlorian Fainelli mibs[i].name, ETH_GSTRING_LEN); 906c7d28c9dSFlorian Fainelli } else if (stringset == ETH_SS_PHY_STATS) { 907c7d28c9dSFlorian Fainelli phydev = b53_get_phy_device(ds, port); 908c7d28c9dSFlorian Fainelli if (!phydev) 909c7d28c9dSFlorian Fainelli return; 910c7d28c9dSFlorian Fainelli 911c7d28c9dSFlorian Fainelli phy_ethtool_get_strings(phydev, data); 912c7d28c9dSFlorian Fainelli } 913967dd82fSFlorian Fainelli } 9143117455dSFlorian Fainelli EXPORT_SYMBOL(b53_get_strings); 915967dd82fSFlorian Fainelli 9163117455dSFlorian Fainelli void b53_get_ethtool_stats(struct dsa_switch *ds, int port, uint64_t *data) 917967dd82fSFlorian Fainelli { 91804bed143SVivien Didelot struct b53_device *dev = ds->priv; 919967dd82fSFlorian Fainelli const struct b53_mib_desc *mibs = b53_get_mib(dev); 920967dd82fSFlorian Fainelli unsigned int mib_size = b53_get_mib_size(dev); 921967dd82fSFlorian Fainelli const struct b53_mib_desc *s; 922967dd82fSFlorian Fainelli unsigned int i; 923967dd82fSFlorian Fainelli u64 val = 0; 924967dd82fSFlorian Fainelli 925967dd82fSFlorian Fainelli if (is5365(dev) && port == 5) 926967dd82fSFlorian Fainelli port = 8; 927967dd82fSFlorian Fainelli 928967dd82fSFlorian Fainelli mutex_lock(&dev->stats_mutex); 929967dd82fSFlorian Fainelli 930967dd82fSFlorian Fainelli for (i = 0; i < mib_size; i++) { 931967dd82fSFlorian Fainelli s = &mibs[i]; 932967dd82fSFlorian Fainelli 93351dca8a1SFlorian Fainelli if (s->size == 8) { 934967dd82fSFlorian Fainelli b53_read64(dev, B53_MIB_PAGE(port), s->offset, &val); 935967dd82fSFlorian Fainelli } else { 936967dd82fSFlorian Fainelli u32 val32; 937967dd82fSFlorian Fainelli 938967dd82fSFlorian Fainelli b53_read32(dev, B53_MIB_PAGE(port), s->offset, 939967dd82fSFlorian Fainelli &val32); 940967dd82fSFlorian Fainelli val = val32; 941967dd82fSFlorian Fainelli } 942967dd82fSFlorian Fainelli data[i] = (u64)val; 943967dd82fSFlorian Fainelli } 944967dd82fSFlorian Fainelli 945967dd82fSFlorian Fainelli mutex_unlock(&dev->stats_mutex); 946967dd82fSFlorian Fainelli } 9473117455dSFlorian Fainelli EXPORT_SYMBOL(b53_get_ethtool_stats); 948967dd82fSFlorian Fainelli 949c7d28c9dSFlorian Fainelli void b53_get_ethtool_phy_stats(struct dsa_switch *ds, int port, uint64_t *data) 950c7d28c9dSFlorian Fainelli { 951c7d28c9dSFlorian Fainelli struct phy_device *phydev; 952c7d28c9dSFlorian Fainelli 953c7d28c9dSFlorian Fainelli phydev = b53_get_phy_device(ds, port); 954c7d28c9dSFlorian Fainelli if (!phydev) 955c7d28c9dSFlorian Fainelli return; 956c7d28c9dSFlorian Fainelli 957c7d28c9dSFlorian Fainelli phy_ethtool_get_stats(phydev, NULL, data); 958c7d28c9dSFlorian Fainelli } 959c7d28c9dSFlorian Fainelli EXPORT_SYMBOL(b53_get_ethtool_phy_stats); 960c7d28c9dSFlorian Fainelli 96189f09048SFlorian Fainelli int b53_get_sset_count(struct dsa_switch *ds, int port, int sset) 962967dd82fSFlorian Fainelli { 96304bed143SVivien Didelot struct b53_device *dev = ds->priv; 964c7d28c9dSFlorian Fainelli struct phy_device *phydev; 965967dd82fSFlorian Fainelli 966c7d28c9dSFlorian Fainelli if (sset == ETH_SS_STATS) { 967c7d28c9dSFlorian Fainelli return b53_get_mib_size(dev); 968c7d28c9dSFlorian Fainelli } else if (sset == ETH_SS_PHY_STATS) { 969c7d28c9dSFlorian Fainelli phydev = b53_get_phy_device(ds, port); 970c7d28c9dSFlorian Fainelli if (!phydev) 97189f09048SFlorian Fainelli return 0; 97289f09048SFlorian Fainelli 973c7d28c9dSFlorian Fainelli return phy_ethtool_get_sset_count(phydev); 974c7d28c9dSFlorian Fainelli } 975c7d28c9dSFlorian Fainelli 976c7d28c9dSFlorian Fainelli return 0; 977967dd82fSFlorian Fainelli } 9783117455dSFlorian Fainelli EXPORT_SYMBOL(b53_get_sset_count); 979967dd82fSFlorian Fainelli 9804f6a5cafSFlorian Fainelli enum b53_devlink_resource_id { 9814f6a5cafSFlorian Fainelli B53_DEVLINK_PARAM_ID_VLAN_TABLE, 9824f6a5cafSFlorian Fainelli }; 9834f6a5cafSFlorian Fainelli 9844f6a5cafSFlorian Fainelli static u64 b53_devlink_vlan_table_get(void *priv) 9854f6a5cafSFlorian Fainelli { 9864f6a5cafSFlorian Fainelli struct b53_device *dev = priv; 9874f6a5cafSFlorian Fainelli struct b53_vlan *vl; 9884f6a5cafSFlorian Fainelli unsigned int i; 9894f6a5cafSFlorian Fainelli u64 count = 0; 9904f6a5cafSFlorian Fainelli 9914f6a5cafSFlorian Fainelli for (i = 0; i < dev->num_vlans; i++) { 9924f6a5cafSFlorian Fainelli vl = &dev->vlans[i]; 9934f6a5cafSFlorian Fainelli if (vl->members) 9944f6a5cafSFlorian Fainelli count++; 9954f6a5cafSFlorian Fainelli } 9964f6a5cafSFlorian Fainelli 9974f6a5cafSFlorian Fainelli return count; 9984f6a5cafSFlorian Fainelli } 9994f6a5cafSFlorian Fainelli 10004f6a5cafSFlorian Fainelli int b53_setup_devlink_resources(struct dsa_switch *ds) 10014f6a5cafSFlorian Fainelli { 10024f6a5cafSFlorian Fainelli struct devlink_resource_size_params size_params; 10034f6a5cafSFlorian Fainelli struct b53_device *dev = ds->priv; 10044f6a5cafSFlorian Fainelli int err; 10054f6a5cafSFlorian Fainelli 10064f6a5cafSFlorian Fainelli devlink_resource_size_params_init(&size_params, dev->num_vlans, 10074f6a5cafSFlorian Fainelli dev->num_vlans, 10084f6a5cafSFlorian Fainelli 1, DEVLINK_RESOURCE_UNIT_ENTRY); 10094f6a5cafSFlorian Fainelli 10104f6a5cafSFlorian Fainelli err = dsa_devlink_resource_register(ds, "VLAN", dev->num_vlans, 10114f6a5cafSFlorian Fainelli B53_DEVLINK_PARAM_ID_VLAN_TABLE, 10124f6a5cafSFlorian Fainelli DEVLINK_RESOURCE_ID_PARENT_TOP, 10134f6a5cafSFlorian Fainelli &size_params); 10144f6a5cafSFlorian Fainelli if (err) 10154f6a5cafSFlorian Fainelli goto out; 10164f6a5cafSFlorian Fainelli 10174f6a5cafSFlorian Fainelli dsa_devlink_resource_occ_get_register(ds, 10184f6a5cafSFlorian Fainelli B53_DEVLINK_PARAM_ID_VLAN_TABLE, 10194f6a5cafSFlorian Fainelli b53_devlink_vlan_table_get, dev); 10204f6a5cafSFlorian Fainelli 10214f6a5cafSFlorian Fainelli return 0; 10224f6a5cafSFlorian Fainelli out: 10234f6a5cafSFlorian Fainelli dsa_devlink_resources_unregister(ds); 10244f6a5cafSFlorian Fainelli return err; 10254f6a5cafSFlorian Fainelli } 10264f6a5cafSFlorian Fainelli EXPORT_SYMBOL(b53_setup_devlink_resources); 10274f6a5cafSFlorian Fainelli 1028967dd82fSFlorian Fainelli static int b53_setup(struct dsa_switch *ds) 1029967dd82fSFlorian Fainelli { 103004bed143SVivien Didelot struct b53_device *dev = ds->priv; 1031967dd82fSFlorian Fainelli unsigned int port; 1032967dd82fSFlorian Fainelli int ret; 1033967dd82fSFlorian Fainelli 1034967dd82fSFlorian Fainelli ret = b53_reset_switch(dev); 1035967dd82fSFlorian Fainelli if (ret) { 1036967dd82fSFlorian Fainelli dev_err(ds->dev, "failed to reset switch\n"); 1037967dd82fSFlorian Fainelli return ret; 1038967dd82fSFlorian Fainelli } 1039967dd82fSFlorian Fainelli 1040967dd82fSFlorian Fainelli b53_reset_mib(dev); 1041967dd82fSFlorian Fainelli 1042967dd82fSFlorian Fainelli ret = b53_apply_config(dev); 10434f6a5cafSFlorian Fainelli if (ret) { 1044967dd82fSFlorian Fainelli dev_err(ds->dev, "failed to apply configuration\n"); 10454f6a5cafSFlorian Fainelli return ret; 10464f6a5cafSFlorian Fainelli } 1047967dd82fSFlorian Fainelli 104875dad252SBenedikt Spranger /* Configure IMP/CPU port, disable all other ports. Enabled 104934c8befdSFlorian Fainelli * ports will be configured with .port_enable 105034c8befdSFlorian Fainelli */ 1051967dd82fSFlorian Fainelli for (port = 0; port < dev->num_ports; port++) { 105234c8befdSFlorian Fainelli if (dsa_is_cpu_port(ds, port)) 1053299752a7SFlorian Fainelli b53_enable_cpu_port(dev, port); 105475dad252SBenedikt Spranger else 105575104db0SAndrew Lunn b53_disable_port(ds, port); 1056967dd82fSFlorian Fainelli } 1057967dd82fSFlorian Fainelli 10587228b23eSVladimir Oltean /* Let DSA handle the case were multiple bridges span the same switch 10597228b23eSVladimir Oltean * device and different VLAN awareness settings are requested, which 10607228b23eSVladimir Oltean * would be breaking filtering semantics for any of the other bridge 10617228b23eSVladimir Oltean * devices. (not hardware supported) 10627228b23eSVladimir Oltean */ 10637228b23eSVladimir Oltean ds->vlan_filtering_is_global = true; 10647228b23eSVladimir Oltean 10654f6a5cafSFlorian Fainelli return b53_setup_devlink_resources(ds); 10664f6a5cafSFlorian Fainelli } 10674f6a5cafSFlorian Fainelli 10684f6a5cafSFlorian Fainelli static void b53_teardown(struct dsa_switch *ds) 10694f6a5cafSFlorian Fainelli { 10704f6a5cafSFlorian Fainelli dsa_devlink_resources_unregister(ds); 1071967dd82fSFlorian Fainelli } 1072967dd82fSFlorian Fainelli 10735e004460SFlorian Fainelli static void b53_force_link(struct b53_device *dev, int port, int link) 1074967dd82fSFlorian Fainelli { 10755e004460SFlorian Fainelli u8 reg, val, off; 1076967dd82fSFlorian Fainelli 1077967dd82fSFlorian Fainelli /* Override the port settings */ 1078967dd82fSFlorian Fainelli if (port == dev->cpu_port) { 1079967dd82fSFlorian Fainelli off = B53_PORT_OVERRIDE_CTRL; 10805e004460SFlorian Fainelli val = PORT_OVERRIDE_EN; 1081967dd82fSFlorian Fainelli } else { 1082967dd82fSFlorian Fainelli off = B53_GMII_PORT_OVERRIDE_CTRL(port); 10835e004460SFlorian Fainelli val = GMII_PO_EN; 1084967dd82fSFlorian Fainelli } 1085967dd82fSFlorian Fainelli 10865e004460SFlorian Fainelli b53_read8(dev, B53_CTRL_PAGE, off, ®); 10875e004460SFlorian Fainelli reg |= val; 10885e004460SFlorian Fainelli if (link) 1089967dd82fSFlorian Fainelli reg |= PORT_OVERRIDE_LINK; 10905e004460SFlorian Fainelli else 10915e004460SFlorian Fainelli reg &= ~PORT_OVERRIDE_LINK; 10925e004460SFlorian Fainelli b53_write8(dev, B53_CTRL_PAGE, off, reg); 10935e004460SFlorian Fainelli } 1094967dd82fSFlorian Fainelli 10955e004460SFlorian Fainelli static void b53_force_port_config(struct b53_device *dev, int port, 10963cad1c8bSRussell King int speed, int duplex, 10973cad1c8bSRussell King bool tx_pause, bool rx_pause) 10985e004460SFlorian Fainelli { 10995e004460SFlorian Fainelli u8 reg, val, off; 11005e004460SFlorian Fainelli 11015e004460SFlorian Fainelli /* Override the port settings */ 11025e004460SFlorian Fainelli if (port == dev->cpu_port) { 11035e004460SFlorian Fainelli off = B53_PORT_OVERRIDE_CTRL; 11045e004460SFlorian Fainelli val = PORT_OVERRIDE_EN; 11055e004460SFlorian Fainelli } else { 11065e004460SFlorian Fainelli off = B53_GMII_PORT_OVERRIDE_CTRL(port); 11075e004460SFlorian Fainelli val = GMII_PO_EN; 11085e004460SFlorian Fainelli } 11095e004460SFlorian Fainelli 11105e004460SFlorian Fainelli b53_read8(dev, B53_CTRL_PAGE, off, ®); 11115e004460SFlorian Fainelli reg |= val; 11125e004460SFlorian Fainelli if (duplex == DUPLEX_FULL) 1113967dd82fSFlorian Fainelli reg |= PORT_OVERRIDE_FULL_DUPLEX; 11145e004460SFlorian Fainelli else 11155e004460SFlorian Fainelli reg &= ~PORT_OVERRIDE_FULL_DUPLEX; 1116967dd82fSFlorian Fainelli 11175e004460SFlorian Fainelli switch (speed) { 1118967dd82fSFlorian Fainelli case 2000: 1119967dd82fSFlorian Fainelli reg |= PORT_OVERRIDE_SPEED_2000M; 1120df561f66SGustavo A. R. Silva fallthrough; 1121967dd82fSFlorian Fainelli case SPEED_1000: 1122967dd82fSFlorian Fainelli reg |= PORT_OVERRIDE_SPEED_1000M; 1123967dd82fSFlorian Fainelli break; 1124967dd82fSFlorian Fainelli case SPEED_100: 1125967dd82fSFlorian Fainelli reg |= PORT_OVERRIDE_SPEED_100M; 1126967dd82fSFlorian Fainelli break; 1127967dd82fSFlorian Fainelli case SPEED_10: 1128967dd82fSFlorian Fainelli reg |= PORT_OVERRIDE_SPEED_10M; 1129967dd82fSFlorian Fainelli break; 1130967dd82fSFlorian Fainelli default: 11315e004460SFlorian Fainelli dev_err(dev->dev, "unknown speed: %d\n", speed); 1132967dd82fSFlorian Fainelli return; 1133967dd82fSFlorian Fainelli } 1134967dd82fSFlorian Fainelli 11353cad1c8bSRussell King if (rx_pause) 11365e004460SFlorian Fainelli reg |= PORT_OVERRIDE_RX_FLOW; 11373cad1c8bSRussell King if (tx_pause) 11385e004460SFlorian Fainelli reg |= PORT_OVERRIDE_TX_FLOW; 11395e004460SFlorian Fainelli 11405e004460SFlorian Fainelli b53_write8(dev, B53_CTRL_PAGE, off, reg); 11415e004460SFlorian Fainelli } 11425e004460SFlorian Fainelli 11435e004460SFlorian Fainelli static void b53_adjust_link(struct dsa_switch *ds, int port, 11445e004460SFlorian Fainelli struct phy_device *phydev) 11455e004460SFlorian Fainelli { 11465e004460SFlorian Fainelli struct b53_device *dev = ds->priv; 11475e004460SFlorian Fainelli struct ethtool_eee *p = &dev->ports[port].eee; 11485e004460SFlorian Fainelli u8 rgmii_ctrl = 0, reg = 0, off; 11493cad1c8bSRussell King bool tx_pause = false; 11503cad1c8bSRussell King bool rx_pause = false; 11515e004460SFlorian Fainelli 11525e004460SFlorian Fainelli if (!phy_is_pseudo_fixed_link(phydev)) 11535e004460SFlorian Fainelli return; 11545e004460SFlorian Fainelli 1155967dd82fSFlorian Fainelli /* Enable flow control on BCM5301x's CPU port */ 1156967dd82fSFlorian Fainelli if (is5301x(dev) && port == dev->cpu_port) 11573cad1c8bSRussell King tx_pause = rx_pause = true; 1158967dd82fSFlorian Fainelli 1159967dd82fSFlorian Fainelli if (phydev->pause) { 1160967dd82fSFlorian Fainelli if (phydev->asym_pause) 11613cad1c8bSRussell King tx_pause = true; 11623cad1c8bSRussell King rx_pause = true; 1163967dd82fSFlorian Fainelli } 1164967dd82fSFlorian Fainelli 11653cad1c8bSRussell King b53_force_port_config(dev, port, phydev->speed, phydev->duplex, 11663cad1c8bSRussell King tx_pause, rx_pause); 11675e004460SFlorian Fainelli b53_force_link(dev, port, phydev->link); 1168967dd82fSFlorian Fainelli 1169967dd82fSFlorian Fainelli if (is531x5(dev) && phy_interface_is_rgmii(phydev)) { 1170967dd82fSFlorian Fainelli if (port == 8) 1171967dd82fSFlorian Fainelli off = B53_RGMII_CTRL_IMP; 1172967dd82fSFlorian Fainelli else 1173967dd82fSFlorian Fainelli off = B53_RGMII_CTRL_P(port); 1174967dd82fSFlorian Fainelli 1175967dd82fSFlorian Fainelli /* Configure the port RGMII clock delay by DLL disabled and 1176967dd82fSFlorian Fainelli * tx_clk aligned timing (restoring to reset defaults) 1177967dd82fSFlorian Fainelli */ 1178967dd82fSFlorian Fainelli b53_read8(dev, B53_CTRL_PAGE, off, &rgmii_ctrl); 1179967dd82fSFlorian Fainelli rgmii_ctrl &= ~(RGMII_CTRL_DLL_RXC | RGMII_CTRL_DLL_TXC | 1180967dd82fSFlorian Fainelli RGMII_CTRL_TIMING_SEL); 1181967dd82fSFlorian Fainelli 1182967dd82fSFlorian Fainelli /* PHY_INTERFACE_MODE_RGMII_TXID means TX internal delay, make 1183967dd82fSFlorian Fainelli * sure that we enable the port TX clock internal delay to 1184967dd82fSFlorian Fainelli * account for this internal delay that is inserted, otherwise 1185967dd82fSFlorian Fainelli * the switch won't be able to receive correctly. 1186967dd82fSFlorian Fainelli * 1187967dd82fSFlorian Fainelli * PHY_INTERFACE_MODE_RGMII means that we are not introducing 1188967dd82fSFlorian Fainelli * any delay neither on transmission nor reception, so the 1189967dd82fSFlorian Fainelli * BCM53125 must also be configured accordingly to account for 1190967dd82fSFlorian Fainelli * the lack of delay and introduce 1191967dd82fSFlorian Fainelli * 1192967dd82fSFlorian Fainelli * The BCM53125 switch has its RX clock and TX clock control 1193967dd82fSFlorian Fainelli * swapped, hence the reason why we modify the TX clock path in 1194967dd82fSFlorian Fainelli * the "RGMII" case 1195967dd82fSFlorian Fainelli */ 1196967dd82fSFlorian Fainelli if (phydev->interface == PHY_INTERFACE_MODE_RGMII_TXID) 1197967dd82fSFlorian Fainelli rgmii_ctrl |= RGMII_CTRL_DLL_TXC; 1198967dd82fSFlorian Fainelli if (phydev->interface == PHY_INTERFACE_MODE_RGMII) 1199967dd82fSFlorian Fainelli rgmii_ctrl |= RGMII_CTRL_DLL_TXC | RGMII_CTRL_DLL_RXC; 1200967dd82fSFlorian Fainelli rgmii_ctrl |= RGMII_CTRL_TIMING_SEL; 1201967dd82fSFlorian Fainelli b53_write8(dev, B53_CTRL_PAGE, off, rgmii_ctrl); 1202967dd82fSFlorian Fainelli 1203967dd82fSFlorian Fainelli dev_info(ds->dev, "Configured port %d for %s\n", port, 1204967dd82fSFlorian Fainelli phy_modes(phydev->interface)); 1205967dd82fSFlorian Fainelli } 1206967dd82fSFlorian Fainelli 1207967dd82fSFlorian Fainelli /* configure MII port if necessary */ 1208967dd82fSFlorian Fainelli if (is5325(dev)) { 1209967dd82fSFlorian Fainelli b53_read8(dev, B53_CTRL_PAGE, B53_PORT_OVERRIDE_CTRL, 1210967dd82fSFlorian Fainelli ®); 1211967dd82fSFlorian Fainelli 1212967dd82fSFlorian Fainelli /* reverse mii needs to be enabled */ 1213967dd82fSFlorian Fainelli if (!(reg & PORT_OVERRIDE_RV_MII_25)) { 1214967dd82fSFlorian Fainelli b53_write8(dev, B53_CTRL_PAGE, B53_PORT_OVERRIDE_CTRL, 1215967dd82fSFlorian Fainelli reg | PORT_OVERRIDE_RV_MII_25); 1216967dd82fSFlorian Fainelli b53_read8(dev, B53_CTRL_PAGE, B53_PORT_OVERRIDE_CTRL, 1217967dd82fSFlorian Fainelli ®); 1218967dd82fSFlorian Fainelli 1219967dd82fSFlorian Fainelli if (!(reg & PORT_OVERRIDE_RV_MII_25)) { 1220967dd82fSFlorian Fainelli dev_err(ds->dev, 1221967dd82fSFlorian Fainelli "Failed to enable reverse MII mode\n"); 1222967dd82fSFlorian Fainelli return; 1223967dd82fSFlorian Fainelli } 1224967dd82fSFlorian Fainelli } 1225967dd82fSFlorian Fainelli } else if (is5301x(dev)) { 1226967dd82fSFlorian Fainelli if (port != dev->cpu_port) { 12275e004460SFlorian Fainelli b53_force_port_config(dev, dev->cpu_port, 2000, 12283cad1c8bSRussell King DUPLEX_FULL, true, true); 12295e004460SFlorian Fainelli b53_force_link(dev, dev->cpu_port, 1); 1230967dd82fSFlorian Fainelli } 1231967dd82fSFlorian Fainelli } 1232f43a2dbeSFlorian Fainelli 1233f43a2dbeSFlorian Fainelli /* Re-negotiate EEE if it was enabled already */ 1234f43a2dbeSFlorian Fainelli p->eee_enabled = b53_eee_init(ds, port, phydev); 1235967dd82fSFlorian Fainelli } 1236967dd82fSFlorian Fainelli 1237a8e8b985SFlorian Fainelli void b53_port_event(struct dsa_switch *ds, int port) 1238a8e8b985SFlorian Fainelli { 1239a8e8b985SFlorian Fainelli struct b53_device *dev = ds->priv; 1240a8e8b985SFlorian Fainelli bool link; 1241a8e8b985SFlorian Fainelli u16 sts; 1242a8e8b985SFlorian Fainelli 1243a8e8b985SFlorian Fainelli b53_read16(dev, B53_STAT_PAGE, B53_LINK_STAT, &sts); 1244a8e8b985SFlorian Fainelli link = !!(sts & BIT(port)); 1245a8e8b985SFlorian Fainelli dsa_port_phylink_mac_change(ds, port, link); 1246a8e8b985SFlorian Fainelli } 1247a8e8b985SFlorian Fainelli EXPORT_SYMBOL(b53_port_event); 1248a8e8b985SFlorian Fainelli 1249a8e8b985SFlorian Fainelli void b53_phylink_validate(struct dsa_switch *ds, int port, 1250a8e8b985SFlorian Fainelli unsigned long *supported, 1251a8e8b985SFlorian Fainelli struct phylink_link_state *state) 1252a8e8b985SFlorian Fainelli { 1253a8e8b985SFlorian Fainelli struct b53_device *dev = ds->priv; 1254a8e8b985SFlorian Fainelli __ETHTOOL_DECLARE_LINK_MODE_MASK(mask) = { 0, }; 1255a8e8b985SFlorian Fainelli 12560e01491dSFlorian Fainelli if (dev->ops->serdes_phylink_validate) 12570e01491dSFlorian Fainelli dev->ops->serdes_phylink_validate(dev, port, mask, state); 12580e01491dSFlorian Fainelli 1259a8e8b985SFlorian Fainelli /* Allow all the expected bits */ 1260a8e8b985SFlorian Fainelli phylink_set(mask, Autoneg); 1261a8e8b985SFlorian Fainelli phylink_set_port_modes(mask); 1262a8e8b985SFlorian Fainelli phylink_set(mask, Pause); 1263a8e8b985SFlorian Fainelli phylink_set(mask, Asym_Pause); 1264a8e8b985SFlorian Fainelli 1265a8e8b985SFlorian Fainelli /* With the exclusion of 5325/5365, MII, Reverse MII and 802.3z, we 1266a8e8b985SFlorian Fainelli * support Gigabit, including Half duplex. 1267a8e8b985SFlorian Fainelli */ 1268a8e8b985SFlorian Fainelli if (state->interface != PHY_INTERFACE_MODE_MII && 1269a8e8b985SFlorian Fainelli state->interface != PHY_INTERFACE_MODE_REVMII && 1270a8e8b985SFlorian Fainelli !phy_interface_mode_is_8023z(state->interface) && 1271a8e8b985SFlorian Fainelli !(is5325(dev) || is5365(dev))) { 1272a8e8b985SFlorian Fainelli phylink_set(mask, 1000baseT_Full); 1273a8e8b985SFlorian Fainelli phylink_set(mask, 1000baseT_Half); 1274a8e8b985SFlorian Fainelli } 1275a8e8b985SFlorian Fainelli 1276a8e8b985SFlorian Fainelli if (!phy_interface_mode_is_8023z(state->interface)) { 1277a8e8b985SFlorian Fainelli phylink_set(mask, 10baseT_Half); 1278a8e8b985SFlorian Fainelli phylink_set(mask, 10baseT_Full); 1279a8e8b985SFlorian Fainelli phylink_set(mask, 100baseT_Half); 1280a8e8b985SFlorian Fainelli phylink_set(mask, 100baseT_Full); 1281a8e8b985SFlorian Fainelli } 1282a8e8b985SFlorian Fainelli 1283a8e8b985SFlorian Fainelli bitmap_and(supported, supported, mask, 1284a8e8b985SFlorian Fainelli __ETHTOOL_LINK_MODE_MASK_NBITS); 1285a8e8b985SFlorian Fainelli bitmap_and(state->advertising, state->advertising, mask, 1286a8e8b985SFlorian Fainelli __ETHTOOL_LINK_MODE_MASK_NBITS); 1287a8e8b985SFlorian Fainelli 1288a8e8b985SFlorian Fainelli phylink_helper_basex_speed(state); 1289a8e8b985SFlorian Fainelli } 1290a8e8b985SFlorian Fainelli EXPORT_SYMBOL(b53_phylink_validate); 1291a8e8b985SFlorian Fainelli 1292a8e8b985SFlorian Fainelli int b53_phylink_mac_link_state(struct dsa_switch *ds, int port, 1293a8e8b985SFlorian Fainelli struct phylink_link_state *state) 1294a8e8b985SFlorian Fainelli { 12950e01491dSFlorian Fainelli struct b53_device *dev = ds->priv; 1296a8e8b985SFlorian Fainelli int ret = -EOPNOTSUPP; 1297a8e8b985SFlorian Fainelli 129855a4d2eaSFlorian Fainelli if ((phy_interface_mode_is_8023z(state->interface) || 129955a4d2eaSFlorian Fainelli state->interface == PHY_INTERFACE_MODE_SGMII) && 13000e01491dSFlorian Fainelli dev->ops->serdes_link_state) 13010e01491dSFlorian Fainelli ret = dev->ops->serdes_link_state(dev, port, state); 13020e01491dSFlorian Fainelli 1303a8e8b985SFlorian Fainelli return ret; 1304a8e8b985SFlorian Fainelli } 1305a8e8b985SFlorian Fainelli EXPORT_SYMBOL(b53_phylink_mac_link_state); 1306a8e8b985SFlorian Fainelli 1307a8e8b985SFlorian Fainelli void b53_phylink_mac_config(struct dsa_switch *ds, int port, 1308a8e8b985SFlorian Fainelli unsigned int mode, 1309a8e8b985SFlorian Fainelli const struct phylink_link_state *state) 1310a8e8b985SFlorian Fainelli { 1311a8e8b985SFlorian Fainelli struct b53_device *dev = ds->priv; 1312a8e8b985SFlorian Fainelli 1313ab017b79SRussell King if (mode == MLO_AN_PHY || mode == MLO_AN_FIXED) 1314a8e8b985SFlorian Fainelli return; 1315a8e8b985SFlorian Fainelli 131655a4d2eaSFlorian Fainelli if ((phy_interface_mode_is_8023z(state->interface) || 131755a4d2eaSFlorian Fainelli state->interface == PHY_INTERFACE_MODE_SGMII) && 13180e01491dSFlorian Fainelli dev->ops->serdes_config) 13190e01491dSFlorian Fainelli dev->ops->serdes_config(dev, port, mode, state); 1320a8e8b985SFlorian Fainelli } 1321a8e8b985SFlorian Fainelli EXPORT_SYMBOL(b53_phylink_mac_config); 1322a8e8b985SFlorian Fainelli 1323a8e8b985SFlorian Fainelli void b53_phylink_mac_an_restart(struct dsa_switch *ds, int port) 1324a8e8b985SFlorian Fainelli { 13250e01491dSFlorian Fainelli struct b53_device *dev = ds->priv; 13260e01491dSFlorian Fainelli 13270e01491dSFlorian Fainelli if (dev->ops->serdes_an_restart) 13280e01491dSFlorian Fainelli dev->ops->serdes_an_restart(dev, port); 1329a8e8b985SFlorian Fainelli } 1330a8e8b985SFlorian Fainelli EXPORT_SYMBOL(b53_phylink_mac_an_restart); 1331a8e8b985SFlorian Fainelli 1332a8e8b985SFlorian Fainelli void b53_phylink_mac_link_down(struct dsa_switch *ds, int port, 1333a8e8b985SFlorian Fainelli unsigned int mode, 1334a8e8b985SFlorian Fainelli phy_interface_t interface) 1335a8e8b985SFlorian Fainelli { 1336a8e8b985SFlorian Fainelli struct b53_device *dev = ds->priv; 1337a8e8b985SFlorian Fainelli 1338a8e8b985SFlorian Fainelli if (mode == MLO_AN_PHY) 1339a8e8b985SFlorian Fainelli return; 1340a8e8b985SFlorian Fainelli 1341a8e8b985SFlorian Fainelli if (mode == MLO_AN_FIXED) { 1342a8e8b985SFlorian Fainelli b53_force_link(dev, port, false); 1343a8e8b985SFlorian Fainelli return; 1344a8e8b985SFlorian Fainelli } 13450e01491dSFlorian Fainelli 13460e01491dSFlorian Fainelli if (phy_interface_mode_is_8023z(interface) && 13470e01491dSFlorian Fainelli dev->ops->serdes_link_set) 13480e01491dSFlorian Fainelli dev->ops->serdes_link_set(dev, port, mode, interface, false); 1349a8e8b985SFlorian Fainelli } 1350a8e8b985SFlorian Fainelli EXPORT_SYMBOL(b53_phylink_mac_link_down); 1351a8e8b985SFlorian Fainelli 1352a8e8b985SFlorian Fainelli void b53_phylink_mac_link_up(struct dsa_switch *ds, int port, 1353a8e8b985SFlorian Fainelli unsigned int mode, 1354a8e8b985SFlorian Fainelli phy_interface_t interface, 13555b502a7bSRussell King struct phy_device *phydev, 13565b502a7bSRussell King int speed, int duplex, 13575b502a7bSRussell King bool tx_pause, bool rx_pause) 1358a8e8b985SFlorian Fainelli { 1359a8e8b985SFlorian Fainelli struct b53_device *dev = ds->priv; 1360a8e8b985SFlorian Fainelli 1361a8e8b985SFlorian Fainelli if (mode == MLO_AN_PHY) 1362a8e8b985SFlorian Fainelli return; 1363a8e8b985SFlorian Fainelli 1364a8e8b985SFlorian Fainelli if (mode == MLO_AN_FIXED) { 1365ab017b79SRussell King b53_force_port_config(dev, port, speed, duplex, 1366ab017b79SRussell King tx_pause, rx_pause); 1367a8e8b985SFlorian Fainelli b53_force_link(dev, port, true); 1368a8e8b985SFlorian Fainelli return; 1369a8e8b985SFlorian Fainelli } 13700e01491dSFlorian Fainelli 13710e01491dSFlorian Fainelli if (phy_interface_mode_is_8023z(interface) && 13720e01491dSFlorian Fainelli dev->ops->serdes_link_set) 13730e01491dSFlorian Fainelli dev->ops->serdes_link_set(dev, port, mode, interface, true); 1374a8e8b985SFlorian Fainelli } 1375a8e8b985SFlorian Fainelli EXPORT_SYMBOL(b53_phylink_mac_link_up); 1376a8e8b985SFlorian Fainelli 13773117455dSFlorian Fainelli int b53_vlan_filtering(struct dsa_switch *ds, int port, bool vlan_filtering) 1378a2482d2cSFlorian Fainelli { 1379dad8d7c6SFlorian Fainelli struct b53_device *dev = ds->priv; 1380dad8d7c6SFlorian Fainelli 1381dad8d7c6SFlorian Fainelli b53_enable_vlan(dev, dev->vlan_enabled, vlan_filtering); 1382dad8d7c6SFlorian Fainelli 1383a2482d2cSFlorian Fainelli return 0; 1384a2482d2cSFlorian Fainelli } 13853117455dSFlorian Fainelli EXPORT_SYMBOL(b53_vlan_filtering); 1386a2482d2cSFlorian Fainelli 13873117455dSFlorian Fainelli int b53_vlan_prepare(struct dsa_switch *ds, int port, 138880e02360SVivien Didelot const struct switchdev_obj_port_vlan *vlan) 1389a2482d2cSFlorian Fainelli { 139004bed143SVivien Didelot struct b53_device *dev = ds->priv; 1391a2482d2cSFlorian Fainelli 1392a2482d2cSFlorian Fainelli if ((is5325(dev) || is5365(dev)) && vlan->vid_begin == 0) 1393a2482d2cSFlorian Fainelli return -EOPNOTSUPP; 1394a2482d2cSFlorian Fainelli 139588631864SFlorian Fainelli /* Port 7 on 7278 connects to the ASP's UniMAC which is not capable of 139688631864SFlorian Fainelli * receiving VLAN tagged frames at all, we can still allow the port to 139788631864SFlorian Fainelli * be configured for egress untagged. 139888631864SFlorian Fainelli */ 139988631864SFlorian Fainelli if (dev->chip_id == BCM7278_DEVICE_ID && port == 7 && 140088631864SFlorian Fainelli !(vlan->flags & BRIDGE_VLAN_INFO_UNTAGGED)) 140188631864SFlorian Fainelli return -EINVAL; 140288631864SFlorian Fainelli 1403a2482d2cSFlorian Fainelli if (vlan->vid_end > dev->num_vlans) 1404a2482d2cSFlorian Fainelli return -ERANGE; 1405a2482d2cSFlorian Fainelli 1406e74f014eSVladimir Oltean b53_enable_vlan(dev, true, ds->vlan_filtering); 1407a2482d2cSFlorian Fainelli 1408a2482d2cSFlorian Fainelli return 0; 1409a2482d2cSFlorian Fainelli } 14103117455dSFlorian Fainelli EXPORT_SYMBOL(b53_vlan_prepare); 1411a2482d2cSFlorian Fainelli 14123117455dSFlorian Fainelli void b53_vlan_add(struct dsa_switch *ds, int port, 141380e02360SVivien Didelot const struct switchdev_obj_port_vlan *vlan) 1414a2482d2cSFlorian Fainelli { 141504bed143SVivien Didelot struct b53_device *dev = ds->priv; 1416a2482d2cSFlorian Fainelli bool untagged = vlan->flags & BRIDGE_VLAN_INFO_UNTAGGED; 1417a2482d2cSFlorian Fainelli bool pvid = vlan->flags & BRIDGE_VLAN_INFO_PVID; 1418a2482d2cSFlorian Fainelli struct b53_vlan *vl; 1419a2482d2cSFlorian Fainelli u16 vid; 1420a2482d2cSFlorian Fainelli 1421a2482d2cSFlorian Fainelli for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid) { 1422a2482d2cSFlorian Fainelli vl = &dev->vlans[vid]; 1423a2482d2cSFlorian Fainelli 1424a2482d2cSFlorian Fainelli b53_get_vlan_entry(dev, vid, vl); 1425a2482d2cSFlorian Fainelli 1426d965a543SFlorian Fainelli if (vid == 0 && vid == b53_default_pvid(dev)) 1427d965a543SFlorian Fainelli untagged = true; 1428d965a543SFlorian Fainelli 1429c499696eSFlorian Fainelli vl->members |= BIT(port); 1430ca893194SFlorian Fainelli if (untagged && !dsa_is_cpu_port(ds, port)) 1431e47112d9SFlorian Fainelli vl->untag |= BIT(port); 1432a2482d2cSFlorian Fainelli else 1433e47112d9SFlorian Fainelli vl->untag &= ~BIT(port); 1434a2482d2cSFlorian Fainelli 1435a2482d2cSFlorian Fainelli b53_set_vlan_entry(dev, vid, vl); 1436a2482d2cSFlorian Fainelli b53_fast_age_vlan(dev, vid); 1437a2482d2cSFlorian Fainelli } 1438a2482d2cSFlorian Fainelli 143910163aaeSFlorian Fainelli if (pvid && !dsa_is_cpu_port(ds, port)) { 1440a2482d2cSFlorian Fainelli b53_write16(dev, B53_VLAN_PAGE, B53_VLAN_PORT_DEF_TAG(port), 1441a2482d2cSFlorian Fainelli vlan->vid_end); 1442a2482d2cSFlorian Fainelli b53_fast_age_vlan(dev, vid); 1443a2482d2cSFlorian Fainelli } 1444a2482d2cSFlorian Fainelli } 14453117455dSFlorian Fainelli EXPORT_SYMBOL(b53_vlan_add); 1446a2482d2cSFlorian Fainelli 14473117455dSFlorian Fainelli int b53_vlan_del(struct dsa_switch *ds, int port, 1448a2482d2cSFlorian Fainelli const struct switchdev_obj_port_vlan *vlan) 1449a2482d2cSFlorian Fainelli { 145004bed143SVivien Didelot struct b53_device *dev = ds->priv; 1451a2482d2cSFlorian Fainelli bool untagged = vlan->flags & BRIDGE_VLAN_INFO_UNTAGGED; 1452a2482d2cSFlorian Fainelli struct b53_vlan *vl; 1453a2482d2cSFlorian Fainelli u16 vid; 1454a2482d2cSFlorian Fainelli u16 pvid; 1455a2482d2cSFlorian Fainelli 1456a2482d2cSFlorian Fainelli b53_read16(dev, B53_VLAN_PAGE, B53_VLAN_PORT_DEF_TAG(port), &pvid); 1457a2482d2cSFlorian Fainelli 1458a2482d2cSFlorian Fainelli for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid) { 1459a2482d2cSFlorian Fainelli vl = &dev->vlans[vid]; 1460a2482d2cSFlorian Fainelli 1461a2482d2cSFlorian Fainelli b53_get_vlan_entry(dev, vid, vl); 1462a2482d2cSFlorian Fainelli 1463a2482d2cSFlorian Fainelli vl->members &= ~BIT(port); 1464a2482d2cSFlorian Fainelli 1465fea83353SFlorian Fainelli if (pvid == vid) 1466fea83353SFlorian Fainelli pvid = b53_default_pvid(dev); 1467a2482d2cSFlorian Fainelli 1468ca893194SFlorian Fainelli if (untagged && !dsa_is_cpu_port(ds, port)) 1469a2482d2cSFlorian Fainelli vl->untag &= ~(BIT(port)); 1470a2482d2cSFlorian Fainelli 1471a2482d2cSFlorian Fainelli b53_set_vlan_entry(dev, vid, vl); 1472a2482d2cSFlorian Fainelli b53_fast_age_vlan(dev, vid); 1473a2482d2cSFlorian Fainelli } 1474a2482d2cSFlorian Fainelli 1475a2482d2cSFlorian Fainelli b53_write16(dev, B53_VLAN_PAGE, B53_VLAN_PORT_DEF_TAG(port), pvid); 1476a2482d2cSFlorian Fainelli b53_fast_age_vlan(dev, pvid); 1477a2482d2cSFlorian Fainelli 1478a2482d2cSFlorian Fainelli return 0; 1479a2482d2cSFlorian Fainelli } 14803117455dSFlorian Fainelli EXPORT_SYMBOL(b53_vlan_del); 1481a2482d2cSFlorian Fainelli 14821da6df85SFlorian Fainelli /* Address Resolution Logic routines */ 14831da6df85SFlorian Fainelli static int b53_arl_op_wait(struct b53_device *dev) 14841da6df85SFlorian Fainelli { 14851da6df85SFlorian Fainelli unsigned int timeout = 10; 14861da6df85SFlorian Fainelli u8 reg; 14871da6df85SFlorian Fainelli 14881da6df85SFlorian Fainelli do { 14891da6df85SFlorian Fainelli b53_read8(dev, B53_ARLIO_PAGE, B53_ARLTBL_RW_CTRL, ®); 14901da6df85SFlorian Fainelli if (!(reg & ARLTBL_START_DONE)) 14911da6df85SFlorian Fainelli return 0; 14921da6df85SFlorian Fainelli 14931da6df85SFlorian Fainelli usleep_range(1000, 2000); 14941da6df85SFlorian Fainelli } while (timeout--); 14951da6df85SFlorian Fainelli 14961da6df85SFlorian Fainelli dev_warn(dev->dev, "timeout waiting for ARL to finish: 0x%02x\n", reg); 14971da6df85SFlorian Fainelli 14981da6df85SFlorian Fainelli return -ETIMEDOUT; 14991da6df85SFlorian Fainelli } 15001da6df85SFlorian Fainelli 15011da6df85SFlorian Fainelli static int b53_arl_rw_op(struct b53_device *dev, unsigned int op) 15021da6df85SFlorian Fainelli { 15031da6df85SFlorian Fainelli u8 reg; 15041da6df85SFlorian Fainelli 15051da6df85SFlorian Fainelli if (op > ARLTBL_RW) 15061da6df85SFlorian Fainelli return -EINVAL; 15071da6df85SFlorian Fainelli 15081da6df85SFlorian Fainelli b53_read8(dev, B53_ARLIO_PAGE, B53_ARLTBL_RW_CTRL, ®); 15091da6df85SFlorian Fainelli reg |= ARLTBL_START_DONE; 15101da6df85SFlorian Fainelli if (op) 15111da6df85SFlorian Fainelli reg |= ARLTBL_RW; 15121da6df85SFlorian Fainelli else 15131da6df85SFlorian Fainelli reg &= ~ARLTBL_RW; 151464fec949SFlorian Fainelli if (dev->vlan_enabled) 151564fec949SFlorian Fainelli reg &= ~ARLTBL_IVL_SVL_SELECT; 151664fec949SFlorian Fainelli else 151764fec949SFlorian Fainelli reg |= ARLTBL_IVL_SVL_SELECT; 15181da6df85SFlorian Fainelli b53_write8(dev, B53_ARLIO_PAGE, B53_ARLTBL_RW_CTRL, reg); 15191da6df85SFlorian Fainelli 15201da6df85SFlorian Fainelli return b53_arl_op_wait(dev); 15211da6df85SFlorian Fainelli } 15221da6df85SFlorian Fainelli 15231da6df85SFlorian Fainelli static int b53_arl_read(struct b53_device *dev, u64 mac, 1524ef2a0bd9SFlorian Fainelli u16 vid, struct b53_arl_entry *ent, u8 *idx) 15251da6df85SFlorian Fainelli { 15266344dbdeSFlorian Fainelli DECLARE_BITMAP(free_bins, B53_ARLTBL_MAX_BIN_ENTRIES); 15271da6df85SFlorian Fainelli unsigned int i; 15281da6df85SFlorian Fainelli int ret; 15291da6df85SFlorian Fainelli 15301da6df85SFlorian Fainelli ret = b53_arl_op_wait(dev); 15311da6df85SFlorian Fainelli if (ret) 15321da6df85SFlorian Fainelli return ret; 15331da6df85SFlorian Fainelli 1534673e69a6SFlorian Fainelli bitmap_zero(free_bins, dev->num_arl_bins); 15356344dbdeSFlorian Fainelli 15361da6df85SFlorian Fainelli /* Read the bins */ 1537673e69a6SFlorian Fainelli for (i = 0; i < dev->num_arl_bins; i++) { 15381da6df85SFlorian Fainelli u64 mac_vid; 15391da6df85SFlorian Fainelli u32 fwd_entry; 15401da6df85SFlorian Fainelli 15411da6df85SFlorian Fainelli b53_read64(dev, B53_ARLIO_PAGE, 15421da6df85SFlorian Fainelli B53_ARLTBL_MAC_VID_ENTRY(i), &mac_vid); 15431da6df85SFlorian Fainelli b53_read32(dev, B53_ARLIO_PAGE, 15441da6df85SFlorian Fainelli B53_ARLTBL_DATA_ENTRY(i), &fwd_entry); 15451da6df85SFlorian Fainelli b53_arl_to_entry(ent, mac_vid, fwd_entry); 15461da6df85SFlorian Fainelli 15476344dbdeSFlorian Fainelli if (!(fwd_entry & ARLTBL_VALID)) { 15486344dbdeSFlorian Fainelli set_bit(i, free_bins); 15491da6df85SFlorian Fainelli continue; 15506344dbdeSFlorian Fainelli } 15511da6df85SFlorian Fainelli if ((mac_vid & ARLTBL_MAC_MASK) != mac) 15521da6df85SFlorian Fainelli continue; 15532e97b0cdSFlorian Fainelli if (dev->vlan_enabled && 15542e97b0cdSFlorian Fainelli ((mac_vid >> ARLTBL_VID_S) & ARLTBL_VID_MASK) != vid) 15552e97b0cdSFlorian Fainelli continue; 15561da6df85SFlorian Fainelli *idx = i; 15576344dbdeSFlorian Fainelli return 0; 15581da6df85SFlorian Fainelli } 15591da6df85SFlorian Fainelli 1560673e69a6SFlorian Fainelli if (bitmap_weight(free_bins, dev->num_arl_bins) == 0) 15616344dbdeSFlorian Fainelli return -ENOSPC; 15626344dbdeSFlorian Fainelli 1563673e69a6SFlorian Fainelli *idx = find_first_bit(free_bins, dev->num_arl_bins); 15646344dbdeSFlorian Fainelli 15651da6df85SFlorian Fainelli return -ENOENT; 15661da6df85SFlorian Fainelli } 15671da6df85SFlorian Fainelli 15681da6df85SFlorian Fainelli static int b53_arl_op(struct b53_device *dev, int op, int port, 15691da6df85SFlorian Fainelli const unsigned char *addr, u16 vid, bool is_valid) 15701da6df85SFlorian Fainelli { 15711da6df85SFlorian Fainelli struct b53_arl_entry ent; 15721da6df85SFlorian Fainelli u32 fwd_entry; 15731da6df85SFlorian Fainelli u64 mac, mac_vid = 0; 15741da6df85SFlorian Fainelli u8 idx = 0; 15751da6df85SFlorian Fainelli int ret; 15761da6df85SFlorian Fainelli 15771da6df85SFlorian Fainelli /* Convert the array into a 64-bit MAC */ 15784b92ea81SFlorian Fainelli mac = ether_addr_to_u64(addr); 15791da6df85SFlorian Fainelli 15801da6df85SFlorian Fainelli /* Perform a read for the given MAC and VID */ 15811da6df85SFlorian Fainelli b53_write48(dev, B53_ARLIO_PAGE, B53_MAC_ADDR_IDX, mac); 15821da6df85SFlorian Fainelli b53_write16(dev, B53_ARLIO_PAGE, B53_VLAN_ID_IDX, vid); 15831da6df85SFlorian Fainelli 15841da6df85SFlorian Fainelli /* Issue a read operation for this MAC */ 15851da6df85SFlorian Fainelli ret = b53_arl_rw_op(dev, 1); 15861da6df85SFlorian Fainelli if (ret) 15871da6df85SFlorian Fainelli return ret; 15881da6df85SFlorian Fainelli 1589ef2a0bd9SFlorian Fainelli ret = b53_arl_read(dev, mac, vid, &ent, &idx); 1590ef2a0bd9SFlorian Fainelli 15911da6df85SFlorian Fainelli /* If this is a read, just finish now */ 15921da6df85SFlorian Fainelli if (op) 15931da6df85SFlorian Fainelli return ret; 15941da6df85SFlorian Fainelli 15956344dbdeSFlorian Fainelli switch (ret) { 1596774d977aSTom Rix case -ETIMEDOUT: 1597774d977aSTom Rix return ret; 15986344dbdeSFlorian Fainelli case -ENOSPC: 15996344dbdeSFlorian Fainelli dev_dbg(dev->dev, "{%pM,%.4d} no space left in ARL\n", 16006344dbdeSFlorian Fainelli addr, vid); 16016344dbdeSFlorian Fainelli return is_valid ? ret : 0; 16026344dbdeSFlorian Fainelli case -ENOENT: 16031da6df85SFlorian Fainelli /* We could not find a matching MAC, so reset to a new entry */ 16046344dbdeSFlorian Fainelli dev_dbg(dev->dev, "{%pM,%.4d} not found, using idx: %d\n", 16056344dbdeSFlorian Fainelli addr, vid, idx); 16061da6df85SFlorian Fainelli fwd_entry = 0; 16076344dbdeSFlorian Fainelli break; 16086344dbdeSFlorian Fainelli default: 16096344dbdeSFlorian Fainelli dev_dbg(dev->dev, "{%pM,%.4d} found, using idx: %d\n", 16106344dbdeSFlorian Fainelli addr, vid, idx); 16116344dbdeSFlorian Fainelli break; 16121da6df85SFlorian Fainelli } 16131da6df85SFlorian Fainelli 16145d65b64aSFlorian Fainelli /* For multicast address, the port is a bitmask and the validity 16155d65b64aSFlorian Fainelli * is determined by having at least one port being still active 16165d65b64aSFlorian Fainelli */ 16175d65b64aSFlorian Fainelli if (!is_multicast_ether_addr(addr)) { 16181da6df85SFlorian Fainelli ent.port = port; 16191da6df85SFlorian Fainelli ent.is_valid = is_valid; 16205d65b64aSFlorian Fainelli } else { 16215d65b64aSFlorian Fainelli if (is_valid) 16225d65b64aSFlorian Fainelli ent.port |= BIT(port); 16235d65b64aSFlorian Fainelli else 16245d65b64aSFlorian Fainelli ent.port &= ~BIT(port); 16255d65b64aSFlorian Fainelli 16265d65b64aSFlorian Fainelli ent.is_valid = !!(ent.port); 16275d65b64aSFlorian Fainelli } 16285d65b64aSFlorian Fainelli 16291da6df85SFlorian Fainelli ent.vid = vid; 16301da6df85SFlorian Fainelli ent.is_static = true; 16315d65b64aSFlorian Fainelli ent.is_age = false; 16321da6df85SFlorian Fainelli memcpy(ent.mac, addr, ETH_ALEN); 16331da6df85SFlorian Fainelli b53_arl_from_entry(&mac_vid, &fwd_entry, &ent); 16341da6df85SFlorian Fainelli 16351da6df85SFlorian Fainelli b53_write64(dev, B53_ARLIO_PAGE, 16361da6df85SFlorian Fainelli B53_ARLTBL_MAC_VID_ENTRY(idx), mac_vid); 16371da6df85SFlorian Fainelli b53_write32(dev, B53_ARLIO_PAGE, 16381da6df85SFlorian Fainelli B53_ARLTBL_DATA_ENTRY(idx), fwd_entry); 16391da6df85SFlorian Fainelli 16401da6df85SFlorian Fainelli return b53_arl_rw_op(dev, 0); 16411da6df85SFlorian Fainelli } 16421da6df85SFlorian Fainelli 16431b6dd556SArkadi Sharshevsky int b53_fdb_add(struct dsa_switch *ds, int port, 16446c2c1dcbSArkadi Sharshevsky const unsigned char *addr, u16 vid) 16451da6df85SFlorian Fainelli { 164604bed143SVivien Didelot struct b53_device *priv = ds->priv; 16471da6df85SFlorian Fainelli 16481da6df85SFlorian Fainelli /* 5325 and 5365 require some more massaging, but could 16491da6df85SFlorian Fainelli * be supported eventually 16501da6df85SFlorian Fainelli */ 16511da6df85SFlorian Fainelli if (is5325(priv) || is5365(priv)) 16521da6df85SFlorian Fainelli return -EOPNOTSUPP; 16531da6df85SFlorian Fainelli 16541b6dd556SArkadi Sharshevsky return b53_arl_op(priv, 0, port, addr, vid, true); 16551da6df85SFlorian Fainelli } 16563117455dSFlorian Fainelli EXPORT_SYMBOL(b53_fdb_add); 16571da6df85SFlorian Fainelli 16583117455dSFlorian Fainelli int b53_fdb_del(struct dsa_switch *ds, int port, 16596c2c1dcbSArkadi Sharshevsky const unsigned char *addr, u16 vid) 16601da6df85SFlorian Fainelli { 166104bed143SVivien Didelot struct b53_device *priv = ds->priv; 16621da6df85SFlorian Fainelli 16636c2c1dcbSArkadi Sharshevsky return b53_arl_op(priv, 0, port, addr, vid, false); 16641da6df85SFlorian Fainelli } 16653117455dSFlorian Fainelli EXPORT_SYMBOL(b53_fdb_del); 16661da6df85SFlorian Fainelli 16671da6df85SFlorian Fainelli static int b53_arl_search_wait(struct b53_device *dev) 16681da6df85SFlorian Fainelli { 16691da6df85SFlorian Fainelli unsigned int timeout = 1000; 16701da6df85SFlorian Fainelli u8 reg; 16711da6df85SFlorian Fainelli 16721da6df85SFlorian Fainelli do { 16731da6df85SFlorian Fainelli b53_read8(dev, B53_ARLIO_PAGE, B53_ARL_SRCH_CTL, ®); 16741da6df85SFlorian Fainelli if (!(reg & ARL_SRCH_STDN)) 16751da6df85SFlorian Fainelli return 0; 16761da6df85SFlorian Fainelli 16771da6df85SFlorian Fainelli if (reg & ARL_SRCH_VLID) 16781da6df85SFlorian Fainelli return 0; 16791da6df85SFlorian Fainelli 16801da6df85SFlorian Fainelli usleep_range(1000, 2000); 16811da6df85SFlorian Fainelli } while (timeout--); 16821da6df85SFlorian Fainelli 16831da6df85SFlorian Fainelli return -ETIMEDOUT; 16841da6df85SFlorian Fainelli } 16851da6df85SFlorian Fainelli 16861da6df85SFlorian Fainelli static void b53_arl_search_rd(struct b53_device *dev, u8 idx, 16871da6df85SFlorian Fainelli struct b53_arl_entry *ent) 16881da6df85SFlorian Fainelli { 16891da6df85SFlorian Fainelli u64 mac_vid; 16901da6df85SFlorian Fainelli u32 fwd_entry; 16911da6df85SFlorian Fainelli 16921da6df85SFlorian Fainelli b53_read64(dev, B53_ARLIO_PAGE, 16931da6df85SFlorian Fainelli B53_ARL_SRCH_RSTL_MACVID(idx), &mac_vid); 16941da6df85SFlorian Fainelli b53_read32(dev, B53_ARLIO_PAGE, 16951da6df85SFlorian Fainelli B53_ARL_SRCH_RSTL(idx), &fwd_entry); 16961da6df85SFlorian Fainelli b53_arl_to_entry(ent, mac_vid, fwd_entry); 16971da6df85SFlorian Fainelli } 16981da6df85SFlorian Fainelli 1699e6cbef0cSVivien Didelot static int b53_fdb_copy(int port, const struct b53_arl_entry *ent, 17002bedde1aSArkadi Sharshevsky dsa_fdb_dump_cb_t *cb, void *data) 17011da6df85SFlorian Fainelli { 17021da6df85SFlorian Fainelli if (!ent->is_valid) 17031da6df85SFlorian Fainelli return 0; 17041da6df85SFlorian Fainelli 17051da6df85SFlorian Fainelli if (port != ent->port) 17061da6df85SFlorian Fainelli return 0; 17071da6df85SFlorian Fainelli 17082bedde1aSArkadi Sharshevsky return cb(ent->mac, ent->vid, ent->is_static, data); 17091da6df85SFlorian Fainelli } 17101da6df85SFlorian Fainelli 17113117455dSFlorian Fainelli int b53_fdb_dump(struct dsa_switch *ds, int port, 17122bedde1aSArkadi Sharshevsky dsa_fdb_dump_cb_t *cb, void *data) 17131da6df85SFlorian Fainelli { 171404bed143SVivien Didelot struct b53_device *priv = ds->priv; 17151da6df85SFlorian Fainelli struct b53_arl_entry results[2]; 17161da6df85SFlorian Fainelli unsigned int count = 0; 17171da6df85SFlorian Fainelli int ret; 17181da6df85SFlorian Fainelli u8 reg; 17191da6df85SFlorian Fainelli 17201da6df85SFlorian Fainelli /* Start search operation */ 17211da6df85SFlorian Fainelli reg = ARL_SRCH_STDN; 17221da6df85SFlorian Fainelli b53_write8(priv, B53_ARLIO_PAGE, B53_ARL_SRCH_CTL, reg); 17231da6df85SFlorian Fainelli 17241da6df85SFlorian Fainelli do { 17251da6df85SFlorian Fainelli ret = b53_arl_search_wait(priv); 17261da6df85SFlorian Fainelli if (ret) 17271da6df85SFlorian Fainelli return ret; 17281da6df85SFlorian Fainelli 17291da6df85SFlorian Fainelli b53_arl_search_rd(priv, 0, &results[0]); 17302bedde1aSArkadi Sharshevsky ret = b53_fdb_copy(port, &results[0], cb, data); 17311da6df85SFlorian Fainelli if (ret) 17321da6df85SFlorian Fainelli return ret; 17331da6df85SFlorian Fainelli 1734673e69a6SFlorian Fainelli if (priv->num_arl_bins > 2) { 17351da6df85SFlorian Fainelli b53_arl_search_rd(priv, 1, &results[1]); 17362bedde1aSArkadi Sharshevsky ret = b53_fdb_copy(port, &results[1], cb, data); 17371da6df85SFlorian Fainelli if (ret) 17381da6df85SFlorian Fainelli return ret; 17391da6df85SFlorian Fainelli 17401da6df85SFlorian Fainelli if (!results[0].is_valid && !results[1].is_valid) 17411da6df85SFlorian Fainelli break; 17421da6df85SFlorian Fainelli } 17431da6df85SFlorian Fainelli 1744cd169d79SFlorian Fainelli } while (count++ < b53_max_arl_entries(priv) / 2); 17451da6df85SFlorian Fainelli 17461da6df85SFlorian Fainelli return 0; 17471da6df85SFlorian Fainelli } 17483117455dSFlorian Fainelli EXPORT_SYMBOL(b53_fdb_dump); 17491da6df85SFlorian Fainelli 17505d65b64aSFlorian Fainelli int b53_mdb_prepare(struct dsa_switch *ds, int port, 17515d65b64aSFlorian Fainelli const struct switchdev_obj_port_mdb *mdb) 17525d65b64aSFlorian Fainelli { 17535d65b64aSFlorian Fainelli struct b53_device *priv = ds->priv; 17545d65b64aSFlorian Fainelli 17555d65b64aSFlorian Fainelli /* 5325 and 5365 require some more massaging, but could 17565d65b64aSFlorian Fainelli * be supported eventually 17575d65b64aSFlorian Fainelli */ 17585d65b64aSFlorian Fainelli if (is5325(priv) || is5365(priv)) 17595d65b64aSFlorian Fainelli return -EOPNOTSUPP; 17605d65b64aSFlorian Fainelli 17615d65b64aSFlorian Fainelli return 0; 17625d65b64aSFlorian Fainelli } 17635d65b64aSFlorian Fainelli EXPORT_SYMBOL(b53_mdb_prepare); 17645d65b64aSFlorian Fainelli 17655d65b64aSFlorian Fainelli void b53_mdb_add(struct dsa_switch *ds, int port, 17665d65b64aSFlorian Fainelli const struct switchdev_obj_port_mdb *mdb) 17675d65b64aSFlorian Fainelli { 17685d65b64aSFlorian Fainelli struct b53_device *priv = ds->priv; 17695d65b64aSFlorian Fainelli int ret; 17705d65b64aSFlorian Fainelli 17715d65b64aSFlorian Fainelli ret = b53_arl_op(priv, 0, port, mdb->addr, mdb->vid, true); 17725d65b64aSFlorian Fainelli if (ret) 17735d65b64aSFlorian Fainelli dev_err(ds->dev, "failed to add MDB entry\n"); 17745d65b64aSFlorian Fainelli } 17755d65b64aSFlorian Fainelli EXPORT_SYMBOL(b53_mdb_add); 17765d65b64aSFlorian Fainelli 17775d65b64aSFlorian Fainelli int b53_mdb_del(struct dsa_switch *ds, int port, 17785d65b64aSFlorian Fainelli const struct switchdev_obj_port_mdb *mdb) 17795d65b64aSFlorian Fainelli { 17805d65b64aSFlorian Fainelli struct b53_device *priv = ds->priv; 17815d65b64aSFlorian Fainelli int ret; 17825d65b64aSFlorian Fainelli 17835d65b64aSFlorian Fainelli ret = b53_arl_op(priv, 0, port, mdb->addr, mdb->vid, false); 17845d65b64aSFlorian Fainelli if (ret) 17855d65b64aSFlorian Fainelli dev_err(ds->dev, "failed to delete MDB entry\n"); 17865d65b64aSFlorian Fainelli 17875d65b64aSFlorian Fainelli return ret; 17885d65b64aSFlorian Fainelli } 17895d65b64aSFlorian Fainelli EXPORT_SYMBOL(b53_mdb_del); 17905d65b64aSFlorian Fainelli 1791ddd3a0c8SVivien Didelot int b53_br_join(struct dsa_switch *ds, int port, struct net_device *br) 1792ff39c2d6SFlorian Fainelli { 179304bed143SVivien Didelot struct b53_device *dev = ds->priv; 179468bb8ea8SVivien Didelot s8 cpu_port = dsa_to_port(ds, port)->cpu_dp->index; 1795ff39c2d6SFlorian Fainelli u16 pvlan, reg; 1796ff39c2d6SFlorian Fainelli unsigned int i; 1797ff39c2d6SFlorian Fainelli 179831bfc2d4SFlorian Fainelli /* On 7278, port 7 which connects to the ASP should only receive 179931bfc2d4SFlorian Fainelli * traffic from matching CFP rules. 180031bfc2d4SFlorian Fainelli */ 180131bfc2d4SFlorian Fainelli if (dev->chip_id == BCM7278_DEVICE_ID && port == 7) 180231bfc2d4SFlorian Fainelli return -EINVAL; 180331bfc2d4SFlorian Fainelli 180448aea33aSFlorian Fainelli /* Make this port leave the all VLANs join since we will have proper 180548aea33aSFlorian Fainelli * VLAN entries from now on 180648aea33aSFlorian Fainelli */ 180748aea33aSFlorian Fainelli if (is58xx(dev)) { 180848aea33aSFlorian Fainelli b53_read16(dev, B53_VLAN_PAGE, B53_JOIN_ALL_VLAN_EN, ®); 180948aea33aSFlorian Fainelli reg &= ~BIT(port); 181048aea33aSFlorian Fainelli if ((reg & BIT(cpu_port)) == BIT(cpu_port)) 181148aea33aSFlorian Fainelli reg &= ~BIT(cpu_port); 181248aea33aSFlorian Fainelli b53_write16(dev, B53_VLAN_PAGE, B53_JOIN_ALL_VLAN_EN, reg); 181348aea33aSFlorian Fainelli } 181448aea33aSFlorian Fainelli 1815ff39c2d6SFlorian Fainelli b53_read16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(port), &pvlan); 1816ff39c2d6SFlorian Fainelli 1817ff39c2d6SFlorian Fainelli b53_for_each_port(dev, i) { 1818c8652c83SVivien Didelot if (dsa_to_port(ds, i)->bridge_dev != br) 1819ff39c2d6SFlorian Fainelli continue; 1820ff39c2d6SFlorian Fainelli 1821ff39c2d6SFlorian Fainelli /* Add this local port to the remote port VLAN control 1822ff39c2d6SFlorian Fainelli * membership and update the remote port bitmask 1823ff39c2d6SFlorian Fainelli */ 1824ff39c2d6SFlorian Fainelli b53_read16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(i), ®); 1825ff39c2d6SFlorian Fainelli reg |= BIT(port); 1826ff39c2d6SFlorian Fainelli b53_write16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(i), reg); 1827ff39c2d6SFlorian Fainelli dev->ports[i].vlan_ctl_mask = reg; 1828ff39c2d6SFlorian Fainelli 1829ff39c2d6SFlorian Fainelli pvlan |= BIT(i); 1830ff39c2d6SFlorian Fainelli } 1831ff39c2d6SFlorian Fainelli 1832ff39c2d6SFlorian Fainelli /* Configure the local port VLAN control membership to include 1833ff39c2d6SFlorian Fainelli * remote ports and update the local port bitmask 1834ff39c2d6SFlorian Fainelli */ 1835ff39c2d6SFlorian Fainelli b53_write16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(port), pvlan); 1836ff39c2d6SFlorian Fainelli dev->ports[port].vlan_ctl_mask = pvlan; 1837ff39c2d6SFlorian Fainelli 1838ff39c2d6SFlorian Fainelli return 0; 1839ff39c2d6SFlorian Fainelli } 18403117455dSFlorian Fainelli EXPORT_SYMBOL(b53_br_join); 1841ff39c2d6SFlorian Fainelli 1842f123f2fbSVivien Didelot void b53_br_leave(struct dsa_switch *ds, int port, struct net_device *br) 1843ff39c2d6SFlorian Fainelli { 184404bed143SVivien Didelot struct b53_device *dev = ds->priv; 1845a2482d2cSFlorian Fainelli struct b53_vlan *vl = &dev->vlans[0]; 184668bb8ea8SVivien Didelot s8 cpu_port = dsa_to_port(ds, port)->cpu_dp->index; 1847ff39c2d6SFlorian Fainelli unsigned int i; 1848a2482d2cSFlorian Fainelli u16 pvlan, reg, pvid; 1849ff39c2d6SFlorian Fainelli 1850ff39c2d6SFlorian Fainelli b53_read16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(port), &pvlan); 1851ff39c2d6SFlorian Fainelli 1852ff39c2d6SFlorian Fainelli b53_for_each_port(dev, i) { 1853ff39c2d6SFlorian Fainelli /* Don't touch the remaining ports */ 1854c8652c83SVivien Didelot if (dsa_to_port(ds, i)->bridge_dev != br) 1855ff39c2d6SFlorian Fainelli continue; 1856ff39c2d6SFlorian Fainelli 1857ff39c2d6SFlorian Fainelli b53_read16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(i), ®); 1858ff39c2d6SFlorian Fainelli reg &= ~BIT(port); 1859ff39c2d6SFlorian Fainelli b53_write16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(i), reg); 1860ff39c2d6SFlorian Fainelli dev->ports[port].vlan_ctl_mask = reg; 1861ff39c2d6SFlorian Fainelli 1862ff39c2d6SFlorian Fainelli /* Prevent self removal to preserve isolation */ 1863ff39c2d6SFlorian Fainelli if (port != i) 1864ff39c2d6SFlorian Fainelli pvlan &= ~BIT(i); 1865ff39c2d6SFlorian Fainelli } 1866ff39c2d6SFlorian Fainelli 1867ff39c2d6SFlorian Fainelli b53_write16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(port), pvlan); 1868ff39c2d6SFlorian Fainelli dev->ports[port].vlan_ctl_mask = pvlan; 1869a2482d2cSFlorian Fainelli 1870fea83353SFlorian Fainelli pvid = b53_default_pvid(dev); 1871a2482d2cSFlorian Fainelli 187248aea33aSFlorian Fainelli /* Make this port join all VLANs without VLAN entries */ 187348aea33aSFlorian Fainelli if (is58xx(dev)) { 187448aea33aSFlorian Fainelli b53_read16(dev, B53_VLAN_PAGE, B53_JOIN_ALL_VLAN_EN, ®); 187548aea33aSFlorian Fainelli reg |= BIT(port); 187648aea33aSFlorian Fainelli if (!(reg & BIT(cpu_port))) 187748aea33aSFlorian Fainelli reg |= BIT(cpu_port); 187848aea33aSFlorian Fainelli b53_write16(dev, B53_VLAN_PAGE, B53_JOIN_ALL_VLAN_EN, reg); 187948aea33aSFlorian Fainelli } else { 1880a2482d2cSFlorian Fainelli b53_get_vlan_entry(dev, pvid, vl); 1881c499696eSFlorian Fainelli vl->members |= BIT(port) | BIT(cpu_port); 1882c499696eSFlorian Fainelli vl->untag |= BIT(port) | BIT(cpu_port); 1883a2482d2cSFlorian Fainelli b53_set_vlan_entry(dev, pvid, vl); 1884ff39c2d6SFlorian Fainelli } 188548aea33aSFlorian Fainelli } 18863117455dSFlorian Fainelli EXPORT_SYMBOL(b53_br_leave); 1887ff39c2d6SFlorian Fainelli 18883117455dSFlorian Fainelli void b53_br_set_stp_state(struct dsa_switch *ds, int port, u8 state) 1889ff39c2d6SFlorian Fainelli { 189004bed143SVivien Didelot struct b53_device *dev = ds->priv; 1891597698f1SVivien Didelot u8 hw_state; 1892ff39c2d6SFlorian Fainelli u8 reg; 1893ff39c2d6SFlorian Fainelli 1894ff39c2d6SFlorian Fainelli switch (state) { 1895ff39c2d6SFlorian Fainelli case BR_STATE_DISABLED: 1896ff39c2d6SFlorian Fainelli hw_state = PORT_CTRL_DIS_STATE; 1897ff39c2d6SFlorian Fainelli break; 1898ff39c2d6SFlorian Fainelli case BR_STATE_LISTENING: 1899ff39c2d6SFlorian Fainelli hw_state = PORT_CTRL_LISTEN_STATE; 1900ff39c2d6SFlorian Fainelli break; 1901ff39c2d6SFlorian Fainelli case BR_STATE_LEARNING: 1902ff39c2d6SFlorian Fainelli hw_state = PORT_CTRL_LEARN_STATE; 1903ff39c2d6SFlorian Fainelli break; 1904ff39c2d6SFlorian Fainelli case BR_STATE_FORWARDING: 1905ff39c2d6SFlorian Fainelli hw_state = PORT_CTRL_FWD_STATE; 1906ff39c2d6SFlorian Fainelli break; 1907ff39c2d6SFlorian Fainelli case BR_STATE_BLOCKING: 1908ff39c2d6SFlorian Fainelli hw_state = PORT_CTRL_BLOCK_STATE; 1909ff39c2d6SFlorian Fainelli break; 1910ff39c2d6SFlorian Fainelli default: 1911ff39c2d6SFlorian Fainelli dev_err(ds->dev, "invalid STP state: %d\n", state); 1912ff39c2d6SFlorian Fainelli return; 1913ff39c2d6SFlorian Fainelli } 1914ff39c2d6SFlorian Fainelli 1915ff39c2d6SFlorian Fainelli b53_read8(dev, B53_CTRL_PAGE, B53_PORT_CTRL(port), ®); 1916ff39c2d6SFlorian Fainelli reg &= ~PORT_CTRL_STP_STATE_MASK; 1917ff39c2d6SFlorian Fainelli reg |= hw_state; 1918ff39c2d6SFlorian Fainelli b53_write8(dev, B53_CTRL_PAGE, B53_PORT_CTRL(port), reg); 1919ff39c2d6SFlorian Fainelli } 19203117455dSFlorian Fainelli EXPORT_SYMBOL(b53_br_set_stp_state); 1921ff39c2d6SFlorian Fainelli 19223117455dSFlorian Fainelli void b53_br_fast_age(struct dsa_switch *ds, int port) 1923597698f1SVivien Didelot { 1924597698f1SVivien Didelot struct b53_device *dev = ds->priv; 1925597698f1SVivien Didelot 1926597698f1SVivien Didelot if (b53_fast_age_port(dev, port)) 1927597698f1SVivien Didelot dev_err(ds->dev, "fast ageing failed\n"); 1928597698f1SVivien Didelot } 19293117455dSFlorian Fainelli EXPORT_SYMBOL(b53_br_fast_age); 1930597698f1SVivien Didelot 193153568438SFlorian Fainelli int b53_br_egress_floods(struct dsa_switch *ds, int port, 193253568438SFlorian Fainelli bool unicast, bool multicast) 193353568438SFlorian Fainelli { 193453568438SFlorian Fainelli struct b53_device *dev = ds->priv; 193553568438SFlorian Fainelli u16 uc, mc; 193653568438SFlorian Fainelli 193763cc54a6SFlorian Fainelli b53_read16(dev, B53_CTRL_PAGE, B53_UC_FLOOD_MASK, &uc); 193853568438SFlorian Fainelli if (unicast) 193953568438SFlorian Fainelli uc |= BIT(port); 194053568438SFlorian Fainelli else 194153568438SFlorian Fainelli uc &= ~BIT(port); 194263cc54a6SFlorian Fainelli b53_write16(dev, B53_CTRL_PAGE, B53_UC_FLOOD_MASK, uc); 194353568438SFlorian Fainelli 194463cc54a6SFlorian Fainelli b53_read16(dev, B53_CTRL_PAGE, B53_MC_FLOOD_MASK, &mc); 194553568438SFlorian Fainelli if (multicast) 194653568438SFlorian Fainelli mc |= BIT(port); 194753568438SFlorian Fainelli else 194853568438SFlorian Fainelli mc &= ~BIT(port); 194963cc54a6SFlorian Fainelli b53_write16(dev, B53_CTRL_PAGE, B53_MC_FLOOD_MASK, mc); 195063cc54a6SFlorian Fainelli 195163cc54a6SFlorian Fainelli b53_read16(dev, B53_CTRL_PAGE, B53_IPMC_FLOOD_MASK, &mc); 195263cc54a6SFlorian Fainelli if (multicast) 195363cc54a6SFlorian Fainelli mc |= BIT(port); 195463cc54a6SFlorian Fainelli else 195563cc54a6SFlorian Fainelli mc &= ~BIT(port); 195663cc54a6SFlorian Fainelli b53_write16(dev, B53_CTRL_PAGE, B53_IPMC_FLOOD_MASK, mc); 195753568438SFlorian Fainelli 195853568438SFlorian Fainelli return 0; 195953568438SFlorian Fainelli 196053568438SFlorian Fainelli } 196153568438SFlorian Fainelli EXPORT_SYMBOL(b53_br_egress_floods); 196253568438SFlorian Fainelli 1963c7d28c9dSFlorian Fainelli static bool b53_possible_cpu_port(struct dsa_switch *ds, int port) 19647edc58d6SFlorian Fainelli { 19657edc58d6SFlorian Fainelli /* Broadcom switches will accept enabling Broadcom tags on the 19667edc58d6SFlorian Fainelli * following ports: 5, 7 and 8, any other port is not supported 19677edc58d6SFlorian Fainelli */ 19685ed4e3ebSFlorian Fainelli switch (port) { 19695ed4e3ebSFlorian Fainelli case B53_CPU_PORT_25: 19705ed4e3ebSFlorian Fainelli case 7: 19715ed4e3ebSFlorian Fainelli case B53_CPU_PORT: 19727edc58d6SFlorian Fainelli return true; 19737edc58d6SFlorian Fainelli } 19747edc58d6SFlorian Fainelli 19755ed4e3ebSFlorian Fainelli return false; 19765ed4e3ebSFlorian Fainelli } 19775ed4e3ebSFlorian Fainelli 19788fab459eSFlorian Fainelli static bool b53_can_enable_brcm_tags(struct dsa_switch *ds, int port, 19798fab459eSFlorian Fainelli enum dsa_tag_protocol tag_protocol) 1980c7d28c9dSFlorian Fainelli { 1981c7d28c9dSFlorian Fainelli bool ret = b53_possible_cpu_port(ds, port); 1982c7d28c9dSFlorian Fainelli 19838fab459eSFlorian Fainelli if (!ret) { 1984c7d28c9dSFlorian Fainelli dev_warn(ds->dev, "Port %d is not Broadcom tag capable\n", 1985c7d28c9dSFlorian Fainelli port); 1986c7d28c9dSFlorian Fainelli return ret; 1987c7d28c9dSFlorian Fainelli } 1988c7d28c9dSFlorian Fainelli 19898fab459eSFlorian Fainelli switch (tag_protocol) { 19908fab459eSFlorian Fainelli case DSA_TAG_PROTO_BRCM: 19918fab459eSFlorian Fainelli case DSA_TAG_PROTO_BRCM_PREPEND: 19928fab459eSFlorian Fainelli dev_warn(ds->dev, 19938fab459eSFlorian Fainelli "Port %d is stacked to Broadcom tag switch\n", port); 19948fab459eSFlorian Fainelli ret = false; 19958fab459eSFlorian Fainelli break; 19968fab459eSFlorian Fainelli default: 19978fab459eSFlorian Fainelli ret = true; 19988fab459eSFlorian Fainelli break; 19998fab459eSFlorian Fainelli } 20008fab459eSFlorian Fainelli 20018fab459eSFlorian Fainelli return ret; 20028fab459eSFlorian Fainelli } 20038fab459eSFlorian Fainelli 20044d776482SFlorian Fainelli enum dsa_tag_protocol b53_get_tag_protocol(struct dsa_switch *ds, int port, 20054d776482SFlorian Fainelli enum dsa_tag_protocol mprot) 20067b314362SAndrew Lunn { 20077edc58d6SFlorian Fainelli struct b53_device *dev = ds->priv; 20087edc58d6SFlorian Fainelli 200954e98b5dSFlorian Fainelli /* Older models (5325, 5365) support a different tag format that we do 20108fab459eSFlorian Fainelli * not support in net/dsa/tag_brcm.c yet. 20117edc58d6SFlorian Fainelli */ 20128fab459eSFlorian Fainelli if (is5325(dev) || is5365(dev) || 20138fab459eSFlorian Fainelli !b53_can_enable_brcm_tags(ds, port, mprot)) { 20144d776482SFlorian Fainelli dev->tag_protocol = DSA_TAG_PROTO_NONE; 20154d776482SFlorian Fainelli goto out; 20164d776482SFlorian Fainelli } 201711606039SFlorian Fainelli 201811606039SFlorian Fainelli /* Broadcom BCM58xx chips have a flow accelerator on Port 8 201911606039SFlorian Fainelli * which requires us to use the prepended Broadcom tag type 202011606039SFlorian Fainelli */ 20214d776482SFlorian Fainelli if (dev->chip_id == BCM58XX_DEVICE_ID && port == B53_CPU_PORT) { 20224d776482SFlorian Fainelli dev->tag_protocol = DSA_TAG_PROTO_BRCM_PREPEND; 20234d776482SFlorian Fainelli goto out; 20244d776482SFlorian Fainelli } 202511606039SFlorian Fainelli 20264d776482SFlorian Fainelli dev->tag_protocol = DSA_TAG_PROTO_BRCM; 20274d776482SFlorian Fainelli out: 20284d776482SFlorian Fainelli return dev->tag_protocol; 20297b314362SAndrew Lunn } 20309f66816aSFlorian Fainelli EXPORT_SYMBOL(b53_get_tag_protocol); 20317b314362SAndrew Lunn 2032ed3af5fdSFlorian Fainelli int b53_mirror_add(struct dsa_switch *ds, int port, 2033ed3af5fdSFlorian Fainelli struct dsa_mall_mirror_tc_entry *mirror, bool ingress) 2034ed3af5fdSFlorian Fainelli { 2035ed3af5fdSFlorian Fainelli struct b53_device *dev = ds->priv; 2036ed3af5fdSFlorian Fainelli u16 reg, loc; 2037ed3af5fdSFlorian Fainelli 2038ed3af5fdSFlorian Fainelli if (ingress) 2039ed3af5fdSFlorian Fainelli loc = B53_IG_MIR_CTL; 2040ed3af5fdSFlorian Fainelli else 2041ed3af5fdSFlorian Fainelli loc = B53_EG_MIR_CTL; 2042ed3af5fdSFlorian Fainelli 2043ed3af5fdSFlorian Fainelli b53_read16(dev, B53_MGMT_PAGE, loc, ®); 2044ed3af5fdSFlorian Fainelli reg |= BIT(port); 2045ed3af5fdSFlorian Fainelli b53_write16(dev, B53_MGMT_PAGE, loc, reg); 2046ed3af5fdSFlorian Fainelli 2047ed3af5fdSFlorian Fainelli b53_read16(dev, B53_MGMT_PAGE, B53_MIR_CAP_CTL, ®); 2048ed3af5fdSFlorian Fainelli reg &= ~CAP_PORT_MASK; 2049ed3af5fdSFlorian Fainelli reg |= mirror->to_local_port; 2050ed3af5fdSFlorian Fainelli reg |= MIRROR_EN; 2051ed3af5fdSFlorian Fainelli b53_write16(dev, B53_MGMT_PAGE, B53_MIR_CAP_CTL, reg); 2052ed3af5fdSFlorian Fainelli 2053ed3af5fdSFlorian Fainelli return 0; 2054ed3af5fdSFlorian Fainelli } 2055ed3af5fdSFlorian Fainelli EXPORT_SYMBOL(b53_mirror_add); 2056ed3af5fdSFlorian Fainelli 2057ed3af5fdSFlorian Fainelli void b53_mirror_del(struct dsa_switch *ds, int port, 2058ed3af5fdSFlorian Fainelli struct dsa_mall_mirror_tc_entry *mirror) 2059ed3af5fdSFlorian Fainelli { 2060ed3af5fdSFlorian Fainelli struct b53_device *dev = ds->priv; 2061ed3af5fdSFlorian Fainelli bool loc_disable = false, other_loc_disable = false; 2062ed3af5fdSFlorian Fainelli u16 reg, loc; 2063ed3af5fdSFlorian Fainelli 2064ed3af5fdSFlorian Fainelli if (mirror->ingress) 2065ed3af5fdSFlorian Fainelli loc = B53_IG_MIR_CTL; 2066ed3af5fdSFlorian Fainelli else 2067ed3af5fdSFlorian Fainelli loc = B53_EG_MIR_CTL; 2068ed3af5fdSFlorian Fainelli 2069ed3af5fdSFlorian Fainelli /* Update the desired ingress/egress register */ 2070ed3af5fdSFlorian Fainelli b53_read16(dev, B53_MGMT_PAGE, loc, ®); 2071ed3af5fdSFlorian Fainelli reg &= ~BIT(port); 2072ed3af5fdSFlorian Fainelli if (!(reg & MIRROR_MASK)) 2073ed3af5fdSFlorian Fainelli loc_disable = true; 2074ed3af5fdSFlorian Fainelli b53_write16(dev, B53_MGMT_PAGE, loc, reg); 2075ed3af5fdSFlorian Fainelli 2076ed3af5fdSFlorian Fainelli /* Now look at the other one to know if we can disable mirroring 2077ed3af5fdSFlorian Fainelli * entirely 2078ed3af5fdSFlorian Fainelli */ 2079ed3af5fdSFlorian Fainelli if (mirror->ingress) 2080ed3af5fdSFlorian Fainelli b53_read16(dev, B53_MGMT_PAGE, B53_EG_MIR_CTL, ®); 2081ed3af5fdSFlorian Fainelli else 2082ed3af5fdSFlorian Fainelli b53_read16(dev, B53_MGMT_PAGE, B53_IG_MIR_CTL, ®); 2083ed3af5fdSFlorian Fainelli if (!(reg & MIRROR_MASK)) 2084ed3af5fdSFlorian Fainelli other_loc_disable = true; 2085ed3af5fdSFlorian Fainelli 2086ed3af5fdSFlorian Fainelli b53_read16(dev, B53_MGMT_PAGE, B53_MIR_CAP_CTL, ®); 2087ed3af5fdSFlorian Fainelli /* Both no longer have ports, let's disable mirroring */ 2088ed3af5fdSFlorian Fainelli if (loc_disable && other_loc_disable) { 2089ed3af5fdSFlorian Fainelli reg &= ~MIRROR_EN; 2090ed3af5fdSFlorian Fainelli reg &= ~mirror->to_local_port; 2091ed3af5fdSFlorian Fainelli } 2092ed3af5fdSFlorian Fainelli b53_write16(dev, B53_MGMT_PAGE, B53_MIR_CAP_CTL, reg); 2093ed3af5fdSFlorian Fainelli } 2094ed3af5fdSFlorian Fainelli EXPORT_SYMBOL(b53_mirror_del); 2095ed3af5fdSFlorian Fainelli 209622256b0aSFlorian Fainelli void b53_eee_enable_set(struct dsa_switch *ds, int port, bool enable) 209722256b0aSFlorian Fainelli { 209822256b0aSFlorian Fainelli struct b53_device *dev = ds->priv; 209922256b0aSFlorian Fainelli u16 reg; 210022256b0aSFlorian Fainelli 210122256b0aSFlorian Fainelli b53_read16(dev, B53_EEE_PAGE, B53_EEE_EN_CTRL, ®); 210222256b0aSFlorian Fainelli if (enable) 210322256b0aSFlorian Fainelli reg |= BIT(port); 210422256b0aSFlorian Fainelli else 210522256b0aSFlorian Fainelli reg &= ~BIT(port); 210622256b0aSFlorian Fainelli b53_write16(dev, B53_EEE_PAGE, B53_EEE_EN_CTRL, reg); 210722256b0aSFlorian Fainelli } 210822256b0aSFlorian Fainelli EXPORT_SYMBOL(b53_eee_enable_set); 210922256b0aSFlorian Fainelli 211022256b0aSFlorian Fainelli 211122256b0aSFlorian Fainelli /* Returns 0 if EEE was not enabled, or 1 otherwise 211222256b0aSFlorian Fainelli */ 211322256b0aSFlorian Fainelli int b53_eee_init(struct dsa_switch *ds, int port, struct phy_device *phy) 211422256b0aSFlorian Fainelli { 211522256b0aSFlorian Fainelli int ret; 211622256b0aSFlorian Fainelli 211722256b0aSFlorian Fainelli ret = phy_init_eee(phy, 0); 211822256b0aSFlorian Fainelli if (ret) 211922256b0aSFlorian Fainelli return 0; 212022256b0aSFlorian Fainelli 212122256b0aSFlorian Fainelli b53_eee_enable_set(ds, port, true); 212222256b0aSFlorian Fainelli 212322256b0aSFlorian Fainelli return 1; 212422256b0aSFlorian Fainelli } 212522256b0aSFlorian Fainelli EXPORT_SYMBOL(b53_eee_init); 212622256b0aSFlorian Fainelli 212722256b0aSFlorian Fainelli int b53_get_mac_eee(struct dsa_switch *ds, int port, struct ethtool_eee *e) 212822256b0aSFlorian Fainelli { 212922256b0aSFlorian Fainelli struct b53_device *dev = ds->priv; 213022256b0aSFlorian Fainelli struct ethtool_eee *p = &dev->ports[port].eee; 213122256b0aSFlorian Fainelli u16 reg; 213222256b0aSFlorian Fainelli 213322256b0aSFlorian Fainelli if (is5325(dev) || is5365(dev)) 213422256b0aSFlorian Fainelli return -EOPNOTSUPP; 213522256b0aSFlorian Fainelli 213622256b0aSFlorian Fainelli b53_read16(dev, B53_EEE_PAGE, B53_EEE_LPI_INDICATE, ®); 213722256b0aSFlorian Fainelli e->eee_enabled = p->eee_enabled; 213822256b0aSFlorian Fainelli e->eee_active = !!(reg & BIT(port)); 213922256b0aSFlorian Fainelli 214022256b0aSFlorian Fainelli return 0; 214122256b0aSFlorian Fainelli } 214222256b0aSFlorian Fainelli EXPORT_SYMBOL(b53_get_mac_eee); 214322256b0aSFlorian Fainelli 214422256b0aSFlorian Fainelli int b53_set_mac_eee(struct dsa_switch *ds, int port, struct ethtool_eee *e) 214522256b0aSFlorian Fainelli { 214622256b0aSFlorian Fainelli struct b53_device *dev = ds->priv; 214722256b0aSFlorian Fainelli struct ethtool_eee *p = &dev->ports[port].eee; 214822256b0aSFlorian Fainelli 214922256b0aSFlorian Fainelli if (is5325(dev) || is5365(dev)) 215022256b0aSFlorian Fainelli return -EOPNOTSUPP; 215122256b0aSFlorian Fainelli 215222256b0aSFlorian Fainelli p->eee_enabled = e->eee_enabled; 215322256b0aSFlorian Fainelli b53_eee_enable_set(ds, port, e->eee_enabled); 215422256b0aSFlorian Fainelli 215522256b0aSFlorian Fainelli return 0; 215622256b0aSFlorian Fainelli } 215722256b0aSFlorian Fainelli EXPORT_SYMBOL(b53_set_mac_eee); 215822256b0aSFlorian Fainelli 21596ae5834bSMurali Krishna Policharla static int b53_change_mtu(struct dsa_switch *ds, int port, int mtu) 21606ae5834bSMurali Krishna Policharla { 21616ae5834bSMurali Krishna Policharla struct b53_device *dev = ds->priv; 21626ae5834bSMurali Krishna Policharla bool enable_jumbo; 21636ae5834bSMurali Krishna Policharla bool allow_10_100; 21646ae5834bSMurali Krishna Policharla 21656ae5834bSMurali Krishna Policharla if (is5325(dev) || is5365(dev)) 21666ae5834bSMurali Krishna Policharla return -EOPNOTSUPP; 21676ae5834bSMurali Krishna Policharla 21686ae5834bSMurali Krishna Policharla enable_jumbo = (mtu >= JMS_MIN_SIZE); 21696ae5834bSMurali Krishna Policharla allow_10_100 = (dev->chip_id == BCM583XX_DEVICE_ID); 21706ae5834bSMurali Krishna Policharla 21716ae5834bSMurali Krishna Policharla return b53_set_jumbo(dev, enable_jumbo, allow_10_100); 21726ae5834bSMurali Krishna Policharla } 21736ae5834bSMurali Krishna Policharla 21746ae5834bSMurali Krishna Policharla static int b53_get_max_mtu(struct dsa_switch *ds, int port) 21756ae5834bSMurali Krishna Policharla { 21766ae5834bSMurali Krishna Policharla return JMS_MAX_SIZE; 21776ae5834bSMurali Krishna Policharla } 21786ae5834bSMurali Krishna Policharla 2179a82f67afSFlorian Fainelli static const struct dsa_switch_ops b53_switch_ops = { 21807b314362SAndrew Lunn .get_tag_protocol = b53_get_tag_protocol, 2181967dd82fSFlorian Fainelli .setup = b53_setup, 21824f6a5cafSFlorian Fainelli .teardown = b53_teardown, 2183967dd82fSFlorian Fainelli .get_strings = b53_get_strings, 2184967dd82fSFlorian Fainelli .get_ethtool_stats = b53_get_ethtool_stats, 2185967dd82fSFlorian Fainelli .get_sset_count = b53_get_sset_count, 2186c7d28c9dSFlorian Fainelli .get_ethtool_phy_stats = b53_get_ethtool_phy_stats, 2187967dd82fSFlorian Fainelli .phy_read = b53_phy_read16, 2188967dd82fSFlorian Fainelli .phy_write = b53_phy_write16, 2189967dd82fSFlorian Fainelli .adjust_link = b53_adjust_link, 2190a8e8b985SFlorian Fainelli .phylink_validate = b53_phylink_validate, 2191a8e8b985SFlorian Fainelli .phylink_mac_link_state = b53_phylink_mac_link_state, 2192a8e8b985SFlorian Fainelli .phylink_mac_config = b53_phylink_mac_config, 2193a8e8b985SFlorian Fainelli .phylink_mac_an_restart = b53_phylink_mac_an_restart, 2194a8e8b985SFlorian Fainelli .phylink_mac_link_down = b53_phylink_mac_link_down, 2195a8e8b985SFlorian Fainelli .phylink_mac_link_up = b53_phylink_mac_link_up, 2196967dd82fSFlorian Fainelli .port_enable = b53_enable_port, 2197967dd82fSFlorian Fainelli .port_disable = b53_disable_port, 2198f43a2dbeSFlorian Fainelli .get_mac_eee = b53_get_mac_eee, 2199f43a2dbeSFlorian Fainelli .set_mac_eee = b53_set_mac_eee, 2200ff39c2d6SFlorian Fainelli .port_bridge_join = b53_br_join, 2201ff39c2d6SFlorian Fainelli .port_bridge_leave = b53_br_leave, 2202ff39c2d6SFlorian Fainelli .port_stp_state_set = b53_br_set_stp_state, 2203597698f1SVivien Didelot .port_fast_age = b53_br_fast_age, 220453568438SFlorian Fainelli .port_egress_floods = b53_br_egress_floods, 2205a2482d2cSFlorian Fainelli .port_vlan_filtering = b53_vlan_filtering, 2206a2482d2cSFlorian Fainelli .port_vlan_prepare = b53_vlan_prepare, 2207a2482d2cSFlorian Fainelli .port_vlan_add = b53_vlan_add, 2208a2482d2cSFlorian Fainelli .port_vlan_del = b53_vlan_del, 22091da6df85SFlorian Fainelli .port_fdb_dump = b53_fdb_dump, 22101da6df85SFlorian Fainelli .port_fdb_add = b53_fdb_add, 22111da6df85SFlorian Fainelli .port_fdb_del = b53_fdb_del, 2212ed3af5fdSFlorian Fainelli .port_mirror_add = b53_mirror_add, 2213ed3af5fdSFlorian Fainelli .port_mirror_del = b53_mirror_del, 22145d65b64aSFlorian Fainelli .port_mdb_prepare = b53_mdb_prepare, 22155d65b64aSFlorian Fainelli .port_mdb_add = b53_mdb_add, 22165d65b64aSFlorian Fainelli .port_mdb_del = b53_mdb_del, 22176ae5834bSMurali Krishna Policharla .port_max_mtu = b53_get_max_mtu, 22186ae5834bSMurali Krishna Policharla .port_change_mtu = b53_change_mtu, 2219967dd82fSFlorian Fainelli }; 2220967dd82fSFlorian Fainelli 2221967dd82fSFlorian Fainelli struct b53_chip_data { 2222967dd82fSFlorian Fainelli u32 chip_id; 2223967dd82fSFlorian Fainelli const char *dev_name; 2224967dd82fSFlorian Fainelli u16 vlans; 2225967dd82fSFlorian Fainelli u16 enabled_ports; 2226967dd82fSFlorian Fainelli u8 cpu_port; 2227967dd82fSFlorian Fainelli u8 vta_regs[3]; 2228673e69a6SFlorian Fainelli u8 arl_bins; 2229e3da4038SFlorian Fainelli u16 arl_buckets; 2230967dd82fSFlorian Fainelli u8 duplex_reg; 2231967dd82fSFlorian Fainelli u8 jumbo_pm_reg; 2232967dd82fSFlorian Fainelli u8 jumbo_size_reg; 2233967dd82fSFlorian Fainelli }; 2234967dd82fSFlorian Fainelli 2235967dd82fSFlorian Fainelli #define B53_VTA_REGS \ 2236967dd82fSFlorian Fainelli { B53_VT_ACCESS, B53_VT_INDEX, B53_VT_ENTRY } 2237967dd82fSFlorian Fainelli #define B53_VTA_REGS_9798 \ 2238967dd82fSFlorian Fainelli { B53_VT_ACCESS_9798, B53_VT_INDEX_9798, B53_VT_ENTRY_9798 } 2239967dd82fSFlorian Fainelli #define B53_VTA_REGS_63XX \ 2240967dd82fSFlorian Fainelli { B53_VT_ACCESS_63XX, B53_VT_INDEX_63XX, B53_VT_ENTRY_63XX } 2241967dd82fSFlorian Fainelli 2242967dd82fSFlorian Fainelli static const struct b53_chip_data b53_switch_chips[] = { 2243967dd82fSFlorian Fainelli { 2244967dd82fSFlorian Fainelli .chip_id = BCM5325_DEVICE_ID, 2245967dd82fSFlorian Fainelli .dev_name = "BCM5325", 2246967dd82fSFlorian Fainelli .vlans = 16, 2247967dd82fSFlorian Fainelli .enabled_ports = 0x1f, 2248673e69a6SFlorian Fainelli .arl_bins = 2, 2249e3da4038SFlorian Fainelli .arl_buckets = 1024, 2250967dd82fSFlorian Fainelli .cpu_port = B53_CPU_PORT_25, 2251967dd82fSFlorian Fainelli .duplex_reg = B53_DUPLEX_STAT_FE, 2252967dd82fSFlorian Fainelli }, 2253967dd82fSFlorian Fainelli { 2254967dd82fSFlorian Fainelli .chip_id = BCM5365_DEVICE_ID, 2255967dd82fSFlorian Fainelli .dev_name = "BCM5365", 2256967dd82fSFlorian Fainelli .vlans = 256, 2257967dd82fSFlorian Fainelli .enabled_ports = 0x1f, 2258673e69a6SFlorian Fainelli .arl_bins = 2, 2259e3da4038SFlorian Fainelli .arl_buckets = 1024, 2260967dd82fSFlorian Fainelli .cpu_port = B53_CPU_PORT_25, 2261967dd82fSFlorian Fainelli .duplex_reg = B53_DUPLEX_STAT_FE, 2262967dd82fSFlorian Fainelli }, 2263967dd82fSFlorian Fainelli { 2264a95691bcSDamien Thébault .chip_id = BCM5389_DEVICE_ID, 2265a95691bcSDamien Thébault .dev_name = "BCM5389", 2266a95691bcSDamien Thébault .vlans = 4096, 2267a95691bcSDamien Thébault .enabled_ports = 0x1f, 2268673e69a6SFlorian Fainelli .arl_bins = 4, 2269e3da4038SFlorian Fainelli .arl_buckets = 1024, 2270a95691bcSDamien Thébault .cpu_port = B53_CPU_PORT, 2271a95691bcSDamien Thébault .vta_regs = B53_VTA_REGS, 2272a95691bcSDamien Thébault .duplex_reg = B53_DUPLEX_STAT_GE, 2273a95691bcSDamien Thébault .jumbo_pm_reg = B53_JUMBO_PORT_MASK, 2274a95691bcSDamien Thébault .jumbo_size_reg = B53_JUMBO_MAX_SIZE, 2275a95691bcSDamien Thébault }, 2276a95691bcSDamien Thébault { 2277967dd82fSFlorian Fainelli .chip_id = BCM5395_DEVICE_ID, 2278967dd82fSFlorian Fainelli .dev_name = "BCM5395", 2279967dd82fSFlorian Fainelli .vlans = 4096, 2280967dd82fSFlorian Fainelli .enabled_ports = 0x1f, 2281673e69a6SFlorian Fainelli .arl_bins = 4, 2282e3da4038SFlorian Fainelli .arl_buckets = 1024, 2283967dd82fSFlorian Fainelli .cpu_port = B53_CPU_PORT, 2284967dd82fSFlorian Fainelli .vta_regs = B53_VTA_REGS, 2285967dd82fSFlorian Fainelli .duplex_reg = B53_DUPLEX_STAT_GE, 2286967dd82fSFlorian Fainelli .jumbo_pm_reg = B53_JUMBO_PORT_MASK, 2287967dd82fSFlorian Fainelli .jumbo_size_reg = B53_JUMBO_MAX_SIZE, 2288967dd82fSFlorian Fainelli }, 2289967dd82fSFlorian Fainelli { 2290967dd82fSFlorian Fainelli .chip_id = BCM5397_DEVICE_ID, 2291967dd82fSFlorian Fainelli .dev_name = "BCM5397", 2292967dd82fSFlorian Fainelli .vlans = 4096, 2293967dd82fSFlorian Fainelli .enabled_ports = 0x1f, 2294673e69a6SFlorian Fainelli .arl_bins = 4, 2295e3da4038SFlorian Fainelli .arl_buckets = 1024, 2296967dd82fSFlorian Fainelli .cpu_port = B53_CPU_PORT, 2297967dd82fSFlorian Fainelli .vta_regs = B53_VTA_REGS_9798, 2298967dd82fSFlorian Fainelli .duplex_reg = B53_DUPLEX_STAT_GE, 2299967dd82fSFlorian Fainelli .jumbo_pm_reg = B53_JUMBO_PORT_MASK, 2300967dd82fSFlorian Fainelli .jumbo_size_reg = B53_JUMBO_MAX_SIZE, 2301967dd82fSFlorian Fainelli }, 2302967dd82fSFlorian Fainelli { 2303967dd82fSFlorian Fainelli .chip_id = BCM5398_DEVICE_ID, 2304967dd82fSFlorian Fainelli .dev_name = "BCM5398", 2305967dd82fSFlorian Fainelli .vlans = 4096, 2306967dd82fSFlorian Fainelli .enabled_ports = 0x7f, 2307673e69a6SFlorian Fainelli .arl_bins = 4, 2308e3da4038SFlorian Fainelli .arl_buckets = 1024, 2309967dd82fSFlorian Fainelli .cpu_port = B53_CPU_PORT, 2310967dd82fSFlorian Fainelli .vta_regs = B53_VTA_REGS_9798, 2311967dd82fSFlorian Fainelli .duplex_reg = B53_DUPLEX_STAT_GE, 2312967dd82fSFlorian Fainelli .jumbo_pm_reg = B53_JUMBO_PORT_MASK, 2313967dd82fSFlorian Fainelli .jumbo_size_reg = B53_JUMBO_MAX_SIZE, 2314967dd82fSFlorian Fainelli }, 2315967dd82fSFlorian Fainelli { 2316967dd82fSFlorian Fainelli .chip_id = BCM53115_DEVICE_ID, 2317967dd82fSFlorian Fainelli .dev_name = "BCM53115", 2318967dd82fSFlorian Fainelli .vlans = 4096, 2319967dd82fSFlorian Fainelli .enabled_ports = 0x1f, 2320673e69a6SFlorian Fainelli .arl_bins = 4, 2321e3da4038SFlorian Fainelli .arl_buckets = 1024, 2322967dd82fSFlorian Fainelli .vta_regs = B53_VTA_REGS, 2323967dd82fSFlorian Fainelli .cpu_port = B53_CPU_PORT, 2324967dd82fSFlorian Fainelli .duplex_reg = B53_DUPLEX_STAT_GE, 2325967dd82fSFlorian Fainelli .jumbo_pm_reg = B53_JUMBO_PORT_MASK, 2326967dd82fSFlorian Fainelli .jumbo_size_reg = B53_JUMBO_MAX_SIZE, 2327967dd82fSFlorian Fainelli }, 2328967dd82fSFlorian Fainelli { 2329967dd82fSFlorian Fainelli .chip_id = BCM53125_DEVICE_ID, 2330967dd82fSFlorian Fainelli .dev_name = "BCM53125", 2331967dd82fSFlorian Fainelli .vlans = 4096, 2332967dd82fSFlorian Fainelli .enabled_ports = 0xff, 2333673e69a6SFlorian Fainelli .arl_bins = 4, 2334e3da4038SFlorian Fainelli .arl_buckets = 1024, 2335967dd82fSFlorian Fainelli .cpu_port = B53_CPU_PORT, 2336967dd82fSFlorian Fainelli .vta_regs = B53_VTA_REGS, 2337967dd82fSFlorian Fainelli .duplex_reg = B53_DUPLEX_STAT_GE, 2338967dd82fSFlorian Fainelli .jumbo_pm_reg = B53_JUMBO_PORT_MASK, 2339967dd82fSFlorian Fainelli .jumbo_size_reg = B53_JUMBO_MAX_SIZE, 2340967dd82fSFlorian Fainelli }, 2341967dd82fSFlorian Fainelli { 2342967dd82fSFlorian Fainelli .chip_id = BCM53128_DEVICE_ID, 2343967dd82fSFlorian Fainelli .dev_name = "BCM53128", 2344967dd82fSFlorian Fainelli .vlans = 4096, 2345967dd82fSFlorian Fainelli .enabled_ports = 0x1ff, 2346673e69a6SFlorian Fainelli .arl_bins = 4, 2347e3da4038SFlorian Fainelli .arl_buckets = 1024, 2348967dd82fSFlorian Fainelli .cpu_port = B53_CPU_PORT, 2349967dd82fSFlorian Fainelli .vta_regs = B53_VTA_REGS, 2350967dd82fSFlorian Fainelli .duplex_reg = B53_DUPLEX_STAT_GE, 2351967dd82fSFlorian Fainelli .jumbo_pm_reg = B53_JUMBO_PORT_MASK, 2352967dd82fSFlorian Fainelli .jumbo_size_reg = B53_JUMBO_MAX_SIZE, 2353967dd82fSFlorian Fainelli }, 2354967dd82fSFlorian Fainelli { 2355967dd82fSFlorian Fainelli .chip_id = BCM63XX_DEVICE_ID, 2356967dd82fSFlorian Fainelli .dev_name = "BCM63xx", 2357967dd82fSFlorian Fainelli .vlans = 4096, 2358967dd82fSFlorian Fainelli .enabled_ports = 0, /* pdata must provide them */ 2359673e69a6SFlorian Fainelli .arl_bins = 4, 2360e3da4038SFlorian Fainelli .arl_buckets = 1024, 2361967dd82fSFlorian Fainelli .cpu_port = B53_CPU_PORT, 2362967dd82fSFlorian Fainelli .vta_regs = B53_VTA_REGS_63XX, 2363967dd82fSFlorian Fainelli .duplex_reg = B53_DUPLEX_STAT_63XX, 2364967dd82fSFlorian Fainelli .jumbo_pm_reg = B53_JUMBO_PORT_MASK_63XX, 2365967dd82fSFlorian Fainelli .jumbo_size_reg = B53_JUMBO_MAX_SIZE_63XX, 2366967dd82fSFlorian Fainelli }, 2367967dd82fSFlorian Fainelli { 2368967dd82fSFlorian Fainelli .chip_id = BCM53010_DEVICE_ID, 2369967dd82fSFlorian Fainelli .dev_name = "BCM53010", 2370967dd82fSFlorian Fainelli .vlans = 4096, 2371967dd82fSFlorian Fainelli .enabled_ports = 0x1f, 2372673e69a6SFlorian Fainelli .arl_bins = 4, 2373e3da4038SFlorian Fainelli .arl_buckets = 1024, 2374967dd82fSFlorian Fainelli .cpu_port = B53_CPU_PORT_25, /* TODO: auto detect */ 2375967dd82fSFlorian Fainelli .vta_regs = B53_VTA_REGS, 2376967dd82fSFlorian Fainelli .duplex_reg = B53_DUPLEX_STAT_GE, 2377967dd82fSFlorian Fainelli .jumbo_pm_reg = B53_JUMBO_PORT_MASK, 2378967dd82fSFlorian Fainelli .jumbo_size_reg = B53_JUMBO_MAX_SIZE, 2379967dd82fSFlorian Fainelli }, 2380967dd82fSFlorian Fainelli { 2381967dd82fSFlorian Fainelli .chip_id = BCM53011_DEVICE_ID, 2382967dd82fSFlorian Fainelli .dev_name = "BCM53011", 2383967dd82fSFlorian Fainelli .vlans = 4096, 2384967dd82fSFlorian Fainelli .enabled_ports = 0x1bf, 2385673e69a6SFlorian Fainelli .arl_bins = 4, 2386e3da4038SFlorian Fainelli .arl_buckets = 1024, 2387967dd82fSFlorian Fainelli .cpu_port = B53_CPU_PORT_25, /* TODO: auto detect */ 2388967dd82fSFlorian Fainelli .vta_regs = B53_VTA_REGS, 2389967dd82fSFlorian Fainelli .duplex_reg = B53_DUPLEX_STAT_GE, 2390967dd82fSFlorian Fainelli .jumbo_pm_reg = B53_JUMBO_PORT_MASK, 2391967dd82fSFlorian Fainelli .jumbo_size_reg = B53_JUMBO_MAX_SIZE, 2392967dd82fSFlorian Fainelli }, 2393967dd82fSFlorian Fainelli { 2394967dd82fSFlorian Fainelli .chip_id = BCM53012_DEVICE_ID, 2395967dd82fSFlorian Fainelli .dev_name = "BCM53012", 2396967dd82fSFlorian Fainelli .vlans = 4096, 2397967dd82fSFlorian Fainelli .enabled_ports = 0x1bf, 2398673e69a6SFlorian Fainelli .arl_bins = 4, 2399e3da4038SFlorian Fainelli .arl_buckets = 1024, 2400967dd82fSFlorian Fainelli .cpu_port = B53_CPU_PORT_25, /* TODO: auto detect */ 2401967dd82fSFlorian Fainelli .vta_regs = B53_VTA_REGS, 2402967dd82fSFlorian Fainelli .duplex_reg = B53_DUPLEX_STAT_GE, 2403967dd82fSFlorian Fainelli .jumbo_pm_reg = B53_JUMBO_PORT_MASK, 2404967dd82fSFlorian Fainelli .jumbo_size_reg = B53_JUMBO_MAX_SIZE, 2405967dd82fSFlorian Fainelli }, 2406967dd82fSFlorian Fainelli { 2407967dd82fSFlorian Fainelli .chip_id = BCM53018_DEVICE_ID, 2408967dd82fSFlorian Fainelli .dev_name = "BCM53018", 2409967dd82fSFlorian Fainelli .vlans = 4096, 2410967dd82fSFlorian Fainelli .enabled_ports = 0x1f, 2411673e69a6SFlorian Fainelli .arl_bins = 4, 2412e3da4038SFlorian Fainelli .arl_buckets = 1024, 2413967dd82fSFlorian Fainelli .cpu_port = B53_CPU_PORT_25, /* TODO: auto detect */ 2414967dd82fSFlorian Fainelli .vta_regs = B53_VTA_REGS, 2415967dd82fSFlorian Fainelli .duplex_reg = B53_DUPLEX_STAT_GE, 2416967dd82fSFlorian Fainelli .jumbo_pm_reg = B53_JUMBO_PORT_MASK, 2417967dd82fSFlorian Fainelli .jumbo_size_reg = B53_JUMBO_MAX_SIZE, 2418967dd82fSFlorian Fainelli }, 2419967dd82fSFlorian Fainelli { 2420967dd82fSFlorian Fainelli .chip_id = BCM53019_DEVICE_ID, 2421967dd82fSFlorian Fainelli .dev_name = "BCM53019", 2422967dd82fSFlorian Fainelli .vlans = 4096, 2423967dd82fSFlorian Fainelli .enabled_ports = 0x1f, 2424673e69a6SFlorian Fainelli .arl_bins = 4, 2425e3da4038SFlorian Fainelli .arl_buckets = 1024, 2426967dd82fSFlorian Fainelli .cpu_port = B53_CPU_PORT_25, /* TODO: auto detect */ 2427967dd82fSFlorian Fainelli .vta_regs = B53_VTA_REGS, 2428967dd82fSFlorian Fainelli .duplex_reg = B53_DUPLEX_STAT_GE, 2429967dd82fSFlorian Fainelli .jumbo_pm_reg = B53_JUMBO_PORT_MASK, 2430967dd82fSFlorian Fainelli .jumbo_size_reg = B53_JUMBO_MAX_SIZE, 2431967dd82fSFlorian Fainelli }, 2432991a36bbSFlorian Fainelli { 2433991a36bbSFlorian Fainelli .chip_id = BCM58XX_DEVICE_ID, 2434991a36bbSFlorian Fainelli .dev_name = "BCM585xx/586xx/88312", 2435991a36bbSFlorian Fainelli .vlans = 4096, 2436991a36bbSFlorian Fainelli .enabled_ports = 0x1ff, 2437673e69a6SFlorian Fainelli .arl_bins = 4, 2438e3da4038SFlorian Fainelli .arl_buckets = 1024, 2439bfcda65cSFlorian Fainelli .cpu_port = B53_CPU_PORT, 2440991a36bbSFlorian Fainelli .vta_regs = B53_VTA_REGS, 2441991a36bbSFlorian Fainelli .duplex_reg = B53_DUPLEX_STAT_GE, 2442991a36bbSFlorian Fainelli .jumbo_pm_reg = B53_JUMBO_PORT_MASK, 2443991a36bbSFlorian Fainelli .jumbo_size_reg = B53_JUMBO_MAX_SIZE, 2444991a36bbSFlorian Fainelli }, 2445130401d9SFlorian Fainelli { 24465040cc99SArun Parameswaran .chip_id = BCM583XX_DEVICE_ID, 24475040cc99SArun Parameswaran .dev_name = "BCM583xx/11360", 24485040cc99SArun Parameswaran .vlans = 4096, 24495040cc99SArun Parameswaran .enabled_ports = 0x103, 2450673e69a6SFlorian Fainelli .arl_bins = 4, 2451e3da4038SFlorian Fainelli .arl_buckets = 1024, 24525040cc99SArun Parameswaran .cpu_port = B53_CPU_PORT, 24535040cc99SArun Parameswaran .vta_regs = B53_VTA_REGS, 24545040cc99SArun Parameswaran .duplex_reg = B53_DUPLEX_STAT_GE, 24555040cc99SArun Parameswaran .jumbo_pm_reg = B53_JUMBO_PORT_MASK, 24565040cc99SArun Parameswaran .jumbo_size_reg = B53_JUMBO_MAX_SIZE, 24575040cc99SArun Parameswaran }, 24585040cc99SArun Parameswaran { 2459130401d9SFlorian Fainelli .chip_id = BCM7445_DEVICE_ID, 2460130401d9SFlorian Fainelli .dev_name = "BCM7445", 2461130401d9SFlorian Fainelli .vlans = 4096, 2462130401d9SFlorian Fainelli .enabled_ports = 0x1ff, 2463673e69a6SFlorian Fainelli .arl_bins = 4, 2464e3da4038SFlorian Fainelli .arl_buckets = 1024, 2465130401d9SFlorian Fainelli .cpu_port = B53_CPU_PORT, 2466130401d9SFlorian Fainelli .vta_regs = B53_VTA_REGS, 2467130401d9SFlorian Fainelli .duplex_reg = B53_DUPLEX_STAT_GE, 2468130401d9SFlorian Fainelli .jumbo_pm_reg = B53_JUMBO_PORT_MASK, 2469130401d9SFlorian Fainelli .jumbo_size_reg = B53_JUMBO_MAX_SIZE, 2470130401d9SFlorian Fainelli }, 24710fe99338SFlorian Fainelli { 24720fe99338SFlorian Fainelli .chip_id = BCM7278_DEVICE_ID, 24730fe99338SFlorian Fainelli .dev_name = "BCM7278", 24740fe99338SFlorian Fainelli .vlans = 4096, 24750fe99338SFlorian Fainelli .enabled_ports = 0x1ff, 2476673e69a6SFlorian Fainelli .arl_bins = 4, 2477e3da4038SFlorian Fainelli .arl_buckets = 256, 24780fe99338SFlorian Fainelli .cpu_port = B53_CPU_PORT, 24790fe99338SFlorian Fainelli .vta_regs = B53_VTA_REGS, 24800fe99338SFlorian Fainelli .duplex_reg = B53_DUPLEX_STAT_GE, 24810fe99338SFlorian Fainelli .jumbo_pm_reg = B53_JUMBO_PORT_MASK, 24820fe99338SFlorian Fainelli .jumbo_size_reg = B53_JUMBO_MAX_SIZE, 24830fe99338SFlorian Fainelli }, 2484967dd82fSFlorian Fainelli }; 2485967dd82fSFlorian Fainelli 2486967dd82fSFlorian Fainelli static int b53_switch_init(struct b53_device *dev) 2487967dd82fSFlorian Fainelli { 2488967dd82fSFlorian Fainelli unsigned int i; 2489967dd82fSFlorian Fainelli int ret; 2490967dd82fSFlorian Fainelli 2491967dd82fSFlorian Fainelli for (i = 0; i < ARRAY_SIZE(b53_switch_chips); i++) { 2492967dd82fSFlorian Fainelli const struct b53_chip_data *chip = &b53_switch_chips[i]; 2493967dd82fSFlorian Fainelli 2494967dd82fSFlorian Fainelli if (chip->chip_id == dev->chip_id) { 2495967dd82fSFlorian Fainelli if (!dev->enabled_ports) 2496967dd82fSFlorian Fainelli dev->enabled_ports = chip->enabled_ports; 2497967dd82fSFlorian Fainelli dev->name = chip->dev_name; 2498967dd82fSFlorian Fainelli dev->duplex_reg = chip->duplex_reg; 2499967dd82fSFlorian Fainelli dev->vta_regs[0] = chip->vta_regs[0]; 2500967dd82fSFlorian Fainelli dev->vta_regs[1] = chip->vta_regs[1]; 2501967dd82fSFlorian Fainelli dev->vta_regs[2] = chip->vta_regs[2]; 2502967dd82fSFlorian Fainelli dev->jumbo_pm_reg = chip->jumbo_pm_reg; 2503967dd82fSFlorian Fainelli dev->cpu_port = chip->cpu_port; 2504967dd82fSFlorian Fainelli dev->num_vlans = chip->vlans; 2505673e69a6SFlorian Fainelli dev->num_arl_bins = chip->arl_bins; 2506e3da4038SFlorian Fainelli dev->num_arl_buckets = chip->arl_buckets; 2507967dd82fSFlorian Fainelli break; 2508967dd82fSFlorian Fainelli } 2509967dd82fSFlorian Fainelli } 2510967dd82fSFlorian Fainelli 2511967dd82fSFlorian Fainelli /* check which BCM5325x version we have */ 2512967dd82fSFlorian Fainelli if (is5325(dev)) { 2513967dd82fSFlorian Fainelli u8 vc4; 2514967dd82fSFlorian Fainelli 2515967dd82fSFlorian Fainelli b53_read8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL4_25, &vc4); 2516967dd82fSFlorian Fainelli 2517967dd82fSFlorian Fainelli /* check reserved bits */ 2518967dd82fSFlorian Fainelli switch (vc4 & 3) { 2519967dd82fSFlorian Fainelli case 1: 2520967dd82fSFlorian Fainelli /* BCM5325E */ 2521967dd82fSFlorian Fainelli break; 2522967dd82fSFlorian Fainelli case 3: 2523967dd82fSFlorian Fainelli /* BCM5325F - do not use port 4 */ 2524967dd82fSFlorian Fainelli dev->enabled_ports &= ~BIT(4); 2525967dd82fSFlorian Fainelli break; 2526967dd82fSFlorian Fainelli default: 2527967dd82fSFlorian Fainelli /* On the BCM47XX SoCs this is the supported internal switch.*/ 2528967dd82fSFlorian Fainelli #ifndef CONFIG_BCM47XX 2529967dd82fSFlorian Fainelli /* BCM5325M */ 2530967dd82fSFlorian Fainelli return -EINVAL; 2531967dd82fSFlorian Fainelli #else 2532967dd82fSFlorian Fainelli break; 2533967dd82fSFlorian Fainelli #endif 2534967dd82fSFlorian Fainelli } 2535967dd82fSFlorian Fainelli } else if (dev->chip_id == BCM53115_DEVICE_ID) { 2536967dd82fSFlorian Fainelli u64 strap_value; 2537967dd82fSFlorian Fainelli 2538967dd82fSFlorian Fainelli b53_read48(dev, B53_STAT_PAGE, B53_STRAP_VALUE, &strap_value); 2539967dd82fSFlorian Fainelli /* use second IMP port if GMII is enabled */ 2540967dd82fSFlorian Fainelli if (strap_value & SV_GMII_CTRL_115) 2541967dd82fSFlorian Fainelli dev->cpu_port = 5; 2542967dd82fSFlorian Fainelli } 2543967dd82fSFlorian Fainelli 2544967dd82fSFlorian Fainelli /* cpu port is always last */ 2545967dd82fSFlorian Fainelli dev->num_ports = dev->cpu_port + 1; 2546967dd82fSFlorian Fainelli dev->enabled_ports |= BIT(dev->cpu_port); 2547967dd82fSFlorian Fainelli 2548c7d28c9dSFlorian Fainelli /* Include non standard CPU port built-in PHYs to be probed */ 2549c7d28c9dSFlorian Fainelli if (is539x(dev) || is531x5(dev)) { 2550c7d28c9dSFlorian Fainelli for (i = 0; i < dev->num_ports; i++) { 2551c7d28c9dSFlorian Fainelli if (!(dev->ds->phys_mii_mask & BIT(i)) && 2552c7d28c9dSFlorian Fainelli !b53_possible_cpu_port(dev->ds, i)) 2553c7d28c9dSFlorian Fainelli dev->ds->phys_mii_mask |= BIT(i); 2554c7d28c9dSFlorian Fainelli } 2555c7d28c9dSFlorian Fainelli } 2556c7d28c9dSFlorian Fainelli 2557a86854d0SKees Cook dev->ports = devm_kcalloc(dev->dev, 2558a86854d0SKees Cook dev->num_ports, sizeof(struct b53_port), 2559967dd82fSFlorian Fainelli GFP_KERNEL); 2560967dd82fSFlorian Fainelli if (!dev->ports) 2561967dd82fSFlorian Fainelli return -ENOMEM; 2562967dd82fSFlorian Fainelli 2563a86854d0SKees Cook dev->vlans = devm_kcalloc(dev->dev, 2564a86854d0SKees Cook dev->num_vlans, sizeof(struct b53_vlan), 2565a2482d2cSFlorian Fainelli GFP_KERNEL); 2566a2482d2cSFlorian Fainelli if (!dev->vlans) 2567a2482d2cSFlorian Fainelli return -ENOMEM; 2568a2482d2cSFlorian Fainelli 2569967dd82fSFlorian Fainelli dev->reset_gpio = b53_switch_get_reset_gpio(dev); 2570967dd82fSFlorian Fainelli if (dev->reset_gpio >= 0) { 2571967dd82fSFlorian Fainelli ret = devm_gpio_request_one(dev->dev, dev->reset_gpio, 2572967dd82fSFlorian Fainelli GPIOF_OUT_INIT_HIGH, "robo_reset"); 2573967dd82fSFlorian Fainelli if (ret) 2574967dd82fSFlorian Fainelli return ret; 2575967dd82fSFlorian Fainelli } 2576967dd82fSFlorian Fainelli 2577967dd82fSFlorian Fainelli return 0; 2578967dd82fSFlorian Fainelli } 2579967dd82fSFlorian Fainelli 25800dff88d3SJulia Lawall struct b53_device *b53_switch_alloc(struct device *base, 25810dff88d3SJulia Lawall const struct b53_io_ops *ops, 2582967dd82fSFlorian Fainelli void *priv) 2583967dd82fSFlorian Fainelli { 2584967dd82fSFlorian Fainelli struct dsa_switch *ds; 2585967dd82fSFlorian Fainelli struct b53_device *dev; 2586967dd82fSFlorian Fainelli 25877e99e347SVivien Didelot ds = devm_kzalloc(base, sizeof(*ds), GFP_KERNEL); 2588967dd82fSFlorian Fainelli if (!ds) 2589967dd82fSFlorian Fainelli return NULL; 2590967dd82fSFlorian Fainelli 25917e99e347SVivien Didelot ds->dev = base; 25927e99e347SVivien Didelot ds->num_ports = DSA_MAX_PORTS; 25937e99e347SVivien Didelot 2594a0c02161SVivien Didelot dev = devm_kzalloc(base, sizeof(*dev), GFP_KERNEL); 2595a0c02161SVivien Didelot if (!dev) 2596a0c02161SVivien Didelot return NULL; 2597967dd82fSFlorian Fainelli 2598967dd82fSFlorian Fainelli ds->priv = dev; 2599967dd82fSFlorian Fainelli dev->dev = base; 2600967dd82fSFlorian Fainelli 2601967dd82fSFlorian Fainelli dev->ds = ds; 2602967dd82fSFlorian Fainelli dev->priv = priv; 2603967dd82fSFlorian Fainelli dev->ops = ops; 2604485ebd61SFlorian Fainelli ds->ops = &b53_switch_ops; 2605ed409f3bSFlorian Fainelli ds->configure_vlan_while_not_filtering = true; 2606*1c5ad5a9SFlorian Fainelli ds->untag_bridge_pvid = true; 2607ed409f3bSFlorian Fainelli dev->vlan_enabled = ds->configure_vlan_while_not_filtering; 2608967dd82fSFlorian Fainelli mutex_init(&dev->reg_mutex); 2609967dd82fSFlorian Fainelli mutex_init(&dev->stats_mutex); 2610967dd82fSFlorian Fainelli 2611967dd82fSFlorian Fainelli return dev; 2612967dd82fSFlorian Fainelli } 2613967dd82fSFlorian Fainelli EXPORT_SYMBOL(b53_switch_alloc); 2614967dd82fSFlorian Fainelli 2615967dd82fSFlorian Fainelli int b53_switch_detect(struct b53_device *dev) 2616967dd82fSFlorian Fainelli { 2617967dd82fSFlorian Fainelli u32 id32; 2618967dd82fSFlorian Fainelli u16 tmp; 2619967dd82fSFlorian Fainelli u8 id8; 2620967dd82fSFlorian Fainelli int ret; 2621967dd82fSFlorian Fainelli 2622967dd82fSFlorian Fainelli ret = b53_read8(dev, B53_MGMT_PAGE, B53_DEVICE_ID, &id8); 2623967dd82fSFlorian Fainelli if (ret) 2624967dd82fSFlorian Fainelli return ret; 2625967dd82fSFlorian Fainelli 2626967dd82fSFlorian Fainelli switch (id8) { 2627967dd82fSFlorian Fainelli case 0: 2628967dd82fSFlorian Fainelli /* BCM5325 and BCM5365 do not have this register so reads 2629967dd82fSFlorian Fainelli * return 0. But the read operation did succeed, so assume this 2630967dd82fSFlorian Fainelli * is one of them. 2631967dd82fSFlorian Fainelli * 2632967dd82fSFlorian Fainelli * Next check if we can write to the 5325's VTA register; for 2633967dd82fSFlorian Fainelli * 5365 it is read only. 2634967dd82fSFlorian Fainelli */ 2635967dd82fSFlorian Fainelli b53_write16(dev, B53_VLAN_PAGE, B53_VLAN_TABLE_ACCESS_25, 0xf); 2636967dd82fSFlorian Fainelli b53_read16(dev, B53_VLAN_PAGE, B53_VLAN_TABLE_ACCESS_25, &tmp); 2637967dd82fSFlorian Fainelli 2638967dd82fSFlorian Fainelli if (tmp == 0xf) 2639967dd82fSFlorian Fainelli dev->chip_id = BCM5325_DEVICE_ID; 2640967dd82fSFlorian Fainelli else 2641967dd82fSFlorian Fainelli dev->chip_id = BCM5365_DEVICE_ID; 2642967dd82fSFlorian Fainelli break; 2643a95691bcSDamien Thébault case BCM5389_DEVICE_ID: 2644967dd82fSFlorian Fainelli case BCM5395_DEVICE_ID: 2645967dd82fSFlorian Fainelli case BCM5397_DEVICE_ID: 2646967dd82fSFlorian Fainelli case BCM5398_DEVICE_ID: 2647967dd82fSFlorian Fainelli dev->chip_id = id8; 2648967dd82fSFlorian Fainelli break; 2649967dd82fSFlorian Fainelli default: 2650967dd82fSFlorian Fainelli ret = b53_read32(dev, B53_MGMT_PAGE, B53_DEVICE_ID, &id32); 2651967dd82fSFlorian Fainelli if (ret) 2652967dd82fSFlorian Fainelli return ret; 2653967dd82fSFlorian Fainelli 2654967dd82fSFlorian Fainelli switch (id32) { 2655967dd82fSFlorian Fainelli case BCM53115_DEVICE_ID: 2656967dd82fSFlorian Fainelli case BCM53125_DEVICE_ID: 2657967dd82fSFlorian Fainelli case BCM53128_DEVICE_ID: 2658967dd82fSFlorian Fainelli case BCM53010_DEVICE_ID: 2659967dd82fSFlorian Fainelli case BCM53011_DEVICE_ID: 2660967dd82fSFlorian Fainelli case BCM53012_DEVICE_ID: 2661967dd82fSFlorian Fainelli case BCM53018_DEVICE_ID: 2662967dd82fSFlorian Fainelli case BCM53019_DEVICE_ID: 2663967dd82fSFlorian Fainelli dev->chip_id = id32; 2664967dd82fSFlorian Fainelli break; 2665967dd82fSFlorian Fainelli default: 26663b33438cSPaul Barker dev_err(dev->dev, 26673b33438cSPaul Barker "unsupported switch detected (BCM53%02x/BCM%x)\n", 2668967dd82fSFlorian Fainelli id8, id32); 2669967dd82fSFlorian Fainelli return -ENODEV; 2670967dd82fSFlorian Fainelli } 2671967dd82fSFlorian Fainelli } 2672967dd82fSFlorian Fainelli 2673967dd82fSFlorian Fainelli if (dev->chip_id == BCM5325_DEVICE_ID) 2674967dd82fSFlorian Fainelli return b53_read8(dev, B53_STAT_PAGE, B53_REV_ID_25, 2675967dd82fSFlorian Fainelli &dev->core_rev); 2676967dd82fSFlorian Fainelli else 2677967dd82fSFlorian Fainelli return b53_read8(dev, B53_MGMT_PAGE, B53_REV_ID, 2678967dd82fSFlorian Fainelli &dev->core_rev); 2679967dd82fSFlorian Fainelli } 2680967dd82fSFlorian Fainelli EXPORT_SYMBOL(b53_switch_detect); 2681967dd82fSFlorian Fainelli 2682967dd82fSFlorian Fainelli int b53_switch_register(struct b53_device *dev) 2683967dd82fSFlorian Fainelli { 2684967dd82fSFlorian Fainelli int ret; 2685967dd82fSFlorian Fainelli 2686967dd82fSFlorian Fainelli if (dev->pdata) { 2687967dd82fSFlorian Fainelli dev->chip_id = dev->pdata->chip_id; 2688967dd82fSFlorian Fainelli dev->enabled_ports = dev->pdata->enabled_ports; 2689967dd82fSFlorian Fainelli } 2690967dd82fSFlorian Fainelli 2691967dd82fSFlorian Fainelli if (!dev->chip_id && b53_switch_detect(dev)) 2692967dd82fSFlorian Fainelli return -EINVAL; 2693967dd82fSFlorian Fainelli 2694967dd82fSFlorian Fainelli ret = b53_switch_init(dev); 2695967dd82fSFlorian Fainelli if (ret) 2696967dd82fSFlorian Fainelli return ret; 2697967dd82fSFlorian Fainelli 26983b33438cSPaul Barker dev_info(dev->dev, "found switch: %s, rev %i\n", 26993b33438cSPaul Barker dev->name, dev->core_rev); 2700967dd82fSFlorian Fainelli 270123c9ee49SVivien Didelot return dsa_register_switch(dev->ds); 2702967dd82fSFlorian Fainelli } 2703967dd82fSFlorian Fainelli EXPORT_SYMBOL(b53_switch_register); 2704967dd82fSFlorian Fainelli 2705967dd82fSFlorian Fainelli MODULE_AUTHOR("Jonas Gorski <jogo@openwrt.org>"); 2706967dd82fSFlorian Fainelli MODULE_DESCRIPTION("B53 switch library"); 2707967dd82fSFlorian Fainelli MODULE_LICENSE("Dual BSD/GPL"); 2708