1967dd82fSFlorian Fainelli /* 2967dd82fSFlorian Fainelli * B53 switch driver main logic 3967dd82fSFlorian Fainelli * 4967dd82fSFlorian Fainelli * Copyright (C) 2011-2013 Jonas Gorski <jogo@openwrt.org> 5967dd82fSFlorian Fainelli * Copyright (C) 2016 Florian Fainelli <f.fainelli@gmail.com> 6967dd82fSFlorian Fainelli * 7967dd82fSFlorian Fainelli * Permission to use, copy, modify, and/or distribute this software for any 8967dd82fSFlorian Fainelli * purpose with or without fee is hereby granted, provided that the above 9967dd82fSFlorian Fainelli * copyright notice and this permission notice appear in all copies. 10967dd82fSFlorian Fainelli * 11967dd82fSFlorian Fainelli * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES 12967dd82fSFlorian Fainelli * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF 13967dd82fSFlorian Fainelli * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR 14967dd82fSFlorian Fainelli * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES 15967dd82fSFlorian Fainelli * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN 16967dd82fSFlorian Fainelli * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF 17967dd82fSFlorian Fainelli * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE. 18967dd82fSFlorian Fainelli */ 19967dd82fSFlorian Fainelli 20967dd82fSFlorian Fainelli #include <linux/delay.h> 21967dd82fSFlorian Fainelli #include <linux/export.h> 22967dd82fSFlorian Fainelli #include <linux/gpio.h> 23967dd82fSFlorian Fainelli #include <linux/kernel.h> 24967dd82fSFlorian Fainelli #include <linux/module.h> 25967dd82fSFlorian Fainelli #include <linux/platform_data/b53.h> 26967dd82fSFlorian Fainelli #include <linux/phy.h> 275e004460SFlorian Fainelli #include <linux/phylink.h> 281da6df85SFlorian Fainelli #include <linux/etherdevice.h> 29ff39c2d6SFlorian Fainelli #include <linux/if_bridge.h> 30967dd82fSFlorian Fainelli #include <net/dsa.h> 31967dd82fSFlorian Fainelli 32967dd82fSFlorian Fainelli #include "b53_regs.h" 33967dd82fSFlorian Fainelli #include "b53_priv.h" 34967dd82fSFlorian Fainelli 35967dd82fSFlorian Fainelli struct b53_mib_desc { 36967dd82fSFlorian Fainelli u8 size; 37967dd82fSFlorian Fainelli u8 offset; 38967dd82fSFlorian Fainelli const char *name; 39967dd82fSFlorian Fainelli }; 40967dd82fSFlorian Fainelli 41967dd82fSFlorian Fainelli /* BCM5365 MIB counters */ 42967dd82fSFlorian Fainelli static const struct b53_mib_desc b53_mibs_65[] = { 43967dd82fSFlorian Fainelli { 8, 0x00, "TxOctets" }, 44967dd82fSFlorian Fainelli { 4, 0x08, "TxDropPkts" }, 45967dd82fSFlorian Fainelli { 4, 0x10, "TxBroadcastPkts" }, 46967dd82fSFlorian Fainelli { 4, 0x14, "TxMulticastPkts" }, 47967dd82fSFlorian Fainelli { 4, 0x18, "TxUnicastPkts" }, 48967dd82fSFlorian Fainelli { 4, 0x1c, "TxCollisions" }, 49967dd82fSFlorian Fainelli { 4, 0x20, "TxSingleCollision" }, 50967dd82fSFlorian Fainelli { 4, 0x24, "TxMultipleCollision" }, 51967dd82fSFlorian Fainelli { 4, 0x28, "TxDeferredTransmit" }, 52967dd82fSFlorian Fainelli { 4, 0x2c, "TxLateCollision" }, 53967dd82fSFlorian Fainelli { 4, 0x30, "TxExcessiveCollision" }, 54967dd82fSFlorian Fainelli { 4, 0x38, "TxPausePkts" }, 55967dd82fSFlorian Fainelli { 8, 0x44, "RxOctets" }, 56967dd82fSFlorian Fainelli { 4, 0x4c, "RxUndersizePkts" }, 57967dd82fSFlorian Fainelli { 4, 0x50, "RxPausePkts" }, 58967dd82fSFlorian Fainelli { 4, 0x54, "Pkts64Octets" }, 59967dd82fSFlorian Fainelli { 4, 0x58, "Pkts65to127Octets" }, 60967dd82fSFlorian Fainelli { 4, 0x5c, "Pkts128to255Octets" }, 61967dd82fSFlorian Fainelli { 4, 0x60, "Pkts256to511Octets" }, 62967dd82fSFlorian Fainelli { 4, 0x64, "Pkts512to1023Octets" }, 63967dd82fSFlorian Fainelli { 4, 0x68, "Pkts1024to1522Octets" }, 64967dd82fSFlorian Fainelli { 4, 0x6c, "RxOversizePkts" }, 65967dd82fSFlorian Fainelli { 4, 0x70, "RxJabbers" }, 66967dd82fSFlorian Fainelli { 4, 0x74, "RxAlignmentErrors" }, 67967dd82fSFlorian Fainelli { 4, 0x78, "RxFCSErrors" }, 68967dd82fSFlorian Fainelli { 8, 0x7c, "RxGoodOctets" }, 69967dd82fSFlorian Fainelli { 4, 0x84, "RxDropPkts" }, 70967dd82fSFlorian Fainelli { 4, 0x88, "RxUnicastPkts" }, 71967dd82fSFlorian Fainelli { 4, 0x8c, "RxMulticastPkts" }, 72967dd82fSFlorian Fainelli { 4, 0x90, "RxBroadcastPkts" }, 73967dd82fSFlorian Fainelli { 4, 0x94, "RxSAChanges" }, 74967dd82fSFlorian Fainelli { 4, 0x98, "RxFragments" }, 75967dd82fSFlorian Fainelli }; 76967dd82fSFlorian Fainelli 77967dd82fSFlorian Fainelli #define B53_MIBS_65_SIZE ARRAY_SIZE(b53_mibs_65) 78967dd82fSFlorian Fainelli 79967dd82fSFlorian Fainelli /* BCM63xx MIB counters */ 80967dd82fSFlorian Fainelli static const struct b53_mib_desc b53_mibs_63xx[] = { 81967dd82fSFlorian Fainelli { 8, 0x00, "TxOctets" }, 82967dd82fSFlorian Fainelli { 4, 0x08, "TxDropPkts" }, 83967dd82fSFlorian Fainelli { 4, 0x0c, "TxQoSPkts" }, 84967dd82fSFlorian Fainelli { 4, 0x10, "TxBroadcastPkts" }, 85967dd82fSFlorian Fainelli { 4, 0x14, "TxMulticastPkts" }, 86967dd82fSFlorian Fainelli { 4, 0x18, "TxUnicastPkts" }, 87967dd82fSFlorian Fainelli { 4, 0x1c, "TxCollisions" }, 88967dd82fSFlorian Fainelli { 4, 0x20, "TxSingleCollision" }, 89967dd82fSFlorian Fainelli { 4, 0x24, "TxMultipleCollision" }, 90967dd82fSFlorian Fainelli { 4, 0x28, "TxDeferredTransmit" }, 91967dd82fSFlorian Fainelli { 4, 0x2c, "TxLateCollision" }, 92967dd82fSFlorian Fainelli { 4, 0x30, "TxExcessiveCollision" }, 93967dd82fSFlorian Fainelli { 4, 0x38, "TxPausePkts" }, 94967dd82fSFlorian Fainelli { 8, 0x3c, "TxQoSOctets" }, 95967dd82fSFlorian Fainelli { 8, 0x44, "RxOctets" }, 96967dd82fSFlorian Fainelli { 4, 0x4c, "RxUndersizePkts" }, 97967dd82fSFlorian Fainelli { 4, 0x50, "RxPausePkts" }, 98967dd82fSFlorian Fainelli { 4, 0x54, "Pkts64Octets" }, 99967dd82fSFlorian Fainelli { 4, 0x58, "Pkts65to127Octets" }, 100967dd82fSFlorian Fainelli { 4, 0x5c, "Pkts128to255Octets" }, 101967dd82fSFlorian Fainelli { 4, 0x60, "Pkts256to511Octets" }, 102967dd82fSFlorian Fainelli { 4, 0x64, "Pkts512to1023Octets" }, 103967dd82fSFlorian Fainelli { 4, 0x68, "Pkts1024to1522Octets" }, 104967dd82fSFlorian Fainelli { 4, 0x6c, "RxOversizePkts" }, 105967dd82fSFlorian Fainelli { 4, 0x70, "RxJabbers" }, 106967dd82fSFlorian Fainelli { 4, 0x74, "RxAlignmentErrors" }, 107967dd82fSFlorian Fainelli { 4, 0x78, "RxFCSErrors" }, 108967dd82fSFlorian Fainelli { 8, 0x7c, "RxGoodOctets" }, 109967dd82fSFlorian Fainelli { 4, 0x84, "RxDropPkts" }, 110967dd82fSFlorian Fainelli { 4, 0x88, "RxUnicastPkts" }, 111967dd82fSFlorian Fainelli { 4, 0x8c, "RxMulticastPkts" }, 112967dd82fSFlorian Fainelli { 4, 0x90, "RxBroadcastPkts" }, 113967dd82fSFlorian Fainelli { 4, 0x94, "RxSAChanges" }, 114967dd82fSFlorian Fainelli { 4, 0x98, "RxFragments" }, 115967dd82fSFlorian Fainelli { 4, 0xa0, "RxSymbolErrors" }, 116967dd82fSFlorian Fainelli { 4, 0xa4, "RxQoSPkts" }, 117967dd82fSFlorian Fainelli { 8, 0xa8, "RxQoSOctets" }, 118967dd82fSFlorian Fainelli { 4, 0xb0, "Pkts1523to2047Octets" }, 119967dd82fSFlorian Fainelli { 4, 0xb4, "Pkts2048to4095Octets" }, 120967dd82fSFlorian Fainelli { 4, 0xb8, "Pkts4096to8191Octets" }, 121967dd82fSFlorian Fainelli { 4, 0xbc, "Pkts8192to9728Octets" }, 122967dd82fSFlorian Fainelli { 4, 0xc0, "RxDiscarded" }, 123967dd82fSFlorian Fainelli }; 124967dd82fSFlorian Fainelli 125967dd82fSFlorian Fainelli #define B53_MIBS_63XX_SIZE ARRAY_SIZE(b53_mibs_63xx) 126967dd82fSFlorian Fainelli 127967dd82fSFlorian Fainelli /* MIB counters */ 128967dd82fSFlorian Fainelli static const struct b53_mib_desc b53_mibs[] = { 129967dd82fSFlorian Fainelli { 8, 0x00, "TxOctets" }, 130967dd82fSFlorian Fainelli { 4, 0x08, "TxDropPkts" }, 131967dd82fSFlorian Fainelli { 4, 0x10, "TxBroadcastPkts" }, 132967dd82fSFlorian Fainelli { 4, 0x14, "TxMulticastPkts" }, 133967dd82fSFlorian Fainelli { 4, 0x18, "TxUnicastPkts" }, 134967dd82fSFlorian Fainelli { 4, 0x1c, "TxCollisions" }, 135967dd82fSFlorian Fainelli { 4, 0x20, "TxSingleCollision" }, 136967dd82fSFlorian Fainelli { 4, 0x24, "TxMultipleCollision" }, 137967dd82fSFlorian Fainelli { 4, 0x28, "TxDeferredTransmit" }, 138967dd82fSFlorian Fainelli { 4, 0x2c, "TxLateCollision" }, 139967dd82fSFlorian Fainelli { 4, 0x30, "TxExcessiveCollision" }, 140967dd82fSFlorian Fainelli { 4, 0x38, "TxPausePkts" }, 141967dd82fSFlorian Fainelli { 8, 0x50, "RxOctets" }, 142967dd82fSFlorian Fainelli { 4, 0x58, "RxUndersizePkts" }, 143967dd82fSFlorian Fainelli { 4, 0x5c, "RxPausePkts" }, 144967dd82fSFlorian Fainelli { 4, 0x60, "Pkts64Octets" }, 145967dd82fSFlorian Fainelli { 4, 0x64, "Pkts65to127Octets" }, 146967dd82fSFlorian Fainelli { 4, 0x68, "Pkts128to255Octets" }, 147967dd82fSFlorian Fainelli { 4, 0x6c, "Pkts256to511Octets" }, 148967dd82fSFlorian Fainelli { 4, 0x70, "Pkts512to1023Octets" }, 149967dd82fSFlorian Fainelli { 4, 0x74, "Pkts1024to1522Octets" }, 150967dd82fSFlorian Fainelli { 4, 0x78, "RxOversizePkts" }, 151967dd82fSFlorian Fainelli { 4, 0x7c, "RxJabbers" }, 152967dd82fSFlorian Fainelli { 4, 0x80, "RxAlignmentErrors" }, 153967dd82fSFlorian Fainelli { 4, 0x84, "RxFCSErrors" }, 154967dd82fSFlorian Fainelli { 8, 0x88, "RxGoodOctets" }, 155967dd82fSFlorian Fainelli { 4, 0x90, "RxDropPkts" }, 156967dd82fSFlorian Fainelli { 4, 0x94, "RxUnicastPkts" }, 157967dd82fSFlorian Fainelli { 4, 0x98, "RxMulticastPkts" }, 158967dd82fSFlorian Fainelli { 4, 0x9c, "RxBroadcastPkts" }, 159967dd82fSFlorian Fainelli { 4, 0xa0, "RxSAChanges" }, 160967dd82fSFlorian Fainelli { 4, 0xa4, "RxFragments" }, 161967dd82fSFlorian Fainelli { 4, 0xa8, "RxJumboPkts" }, 162967dd82fSFlorian Fainelli { 4, 0xac, "RxSymbolErrors" }, 163967dd82fSFlorian Fainelli { 4, 0xc0, "RxDiscarded" }, 164967dd82fSFlorian Fainelli }; 165967dd82fSFlorian Fainelli 166967dd82fSFlorian Fainelli #define B53_MIBS_SIZE ARRAY_SIZE(b53_mibs) 167967dd82fSFlorian Fainelli 168bde5d132SFlorian Fainelli static const struct b53_mib_desc b53_mibs_58xx[] = { 169bde5d132SFlorian Fainelli { 8, 0x00, "TxOctets" }, 170bde5d132SFlorian Fainelli { 4, 0x08, "TxDropPkts" }, 171bde5d132SFlorian Fainelli { 4, 0x0c, "TxQPKTQ0" }, 172bde5d132SFlorian Fainelli { 4, 0x10, "TxBroadcastPkts" }, 173bde5d132SFlorian Fainelli { 4, 0x14, "TxMulticastPkts" }, 174bde5d132SFlorian Fainelli { 4, 0x18, "TxUnicastPKts" }, 175bde5d132SFlorian Fainelli { 4, 0x1c, "TxCollisions" }, 176bde5d132SFlorian Fainelli { 4, 0x20, "TxSingleCollision" }, 177bde5d132SFlorian Fainelli { 4, 0x24, "TxMultipleCollision" }, 178bde5d132SFlorian Fainelli { 4, 0x28, "TxDeferredCollision" }, 179bde5d132SFlorian Fainelli { 4, 0x2c, "TxLateCollision" }, 180bde5d132SFlorian Fainelli { 4, 0x30, "TxExcessiveCollision" }, 181bde5d132SFlorian Fainelli { 4, 0x34, "TxFrameInDisc" }, 182bde5d132SFlorian Fainelli { 4, 0x38, "TxPausePkts" }, 183bde5d132SFlorian Fainelli { 4, 0x3c, "TxQPKTQ1" }, 184bde5d132SFlorian Fainelli { 4, 0x40, "TxQPKTQ2" }, 185bde5d132SFlorian Fainelli { 4, 0x44, "TxQPKTQ3" }, 186bde5d132SFlorian Fainelli { 4, 0x48, "TxQPKTQ4" }, 187bde5d132SFlorian Fainelli { 4, 0x4c, "TxQPKTQ5" }, 188bde5d132SFlorian Fainelli { 8, 0x50, "RxOctets" }, 189bde5d132SFlorian Fainelli { 4, 0x58, "RxUndersizePkts" }, 190bde5d132SFlorian Fainelli { 4, 0x5c, "RxPausePkts" }, 191bde5d132SFlorian Fainelli { 4, 0x60, "RxPkts64Octets" }, 192bde5d132SFlorian Fainelli { 4, 0x64, "RxPkts65to127Octets" }, 193bde5d132SFlorian Fainelli { 4, 0x68, "RxPkts128to255Octets" }, 194bde5d132SFlorian Fainelli { 4, 0x6c, "RxPkts256to511Octets" }, 195bde5d132SFlorian Fainelli { 4, 0x70, "RxPkts512to1023Octets" }, 196bde5d132SFlorian Fainelli { 4, 0x74, "RxPkts1024toMaxPktsOctets" }, 197bde5d132SFlorian Fainelli { 4, 0x78, "RxOversizePkts" }, 198bde5d132SFlorian Fainelli { 4, 0x7c, "RxJabbers" }, 199bde5d132SFlorian Fainelli { 4, 0x80, "RxAlignmentErrors" }, 200bde5d132SFlorian Fainelli { 4, 0x84, "RxFCSErrors" }, 201bde5d132SFlorian Fainelli { 8, 0x88, "RxGoodOctets" }, 202bde5d132SFlorian Fainelli { 4, 0x90, "RxDropPkts" }, 203bde5d132SFlorian Fainelli { 4, 0x94, "RxUnicastPkts" }, 204bde5d132SFlorian Fainelli { 4, 0x98, "RxMulticastPkts" }, 205bde5d132SFlorian Fainelli { 4, 0x9c, "RxBroadcastPkts" }, 206bde5d132SFlorian Fainelli { 4, 0xa0, "RxSAChanges" }, 207bde5d132SFlorian Fainelli { 4, 0xa4, "RxFragments" }, 208bde5d132SFlorian Fainelli { 4, 0xa8, "RxJumboPkt" }, 209bde5d132SFlorian Fainelli { 4, 0xac, "RxSymblErr" }, 210bde5d132SFlorian Fainelli { 4, 0xb0, "InRangeErrCount" }, 211bde5d132SFlorian Fainelli { 4, 0xb4, "OutRangeErrCount" }, 212bde5d132SFlorian Fainelli { 4, 0xb8, "EEELpiEvent" }, 213bde5d132SFlorian Fainelli { 4, 0xbc, "EEELpiDuration" }, 214bde5d132SFlorian Fainelli { 4, 0xc0, "RxDiscard" }, 215bde5d132SFlorian Fainelli { 4, 0xc8, "TxQPKTQ6" }, 216bde5d132SFlorian Fainelli { 4, 0xcc, "TxQPKTQ7" }, 217bde5d132SFlorian Fainelli { 4, 0xd0, "TxPkts64Octets" }, 218bde5d132SFlorian Fainelli { 4, 0xd4, "TxPkts65to127Octets" }, 219bde5d132SFlorian Fainelli { 4, 0xd8, "TxPkts128to255Octets" }, 220bde5d132SFlorian Fainelli { 4, 0xdc, "TxPkts256to511Ocets" }, 221bde5d132SFlorian Fainelli { 4, 0xe0, "TxPkts512to1023Ocets" }, 222bde5d132SFlorian Fainelli { 4, 0xe4, "TxPkts1024toMaxPktOcets" }, 223bde5d132SFlorian Fainelli }; 224bde5d132SFlorian Fainelli 225bde5d132SFlorian Fainelli #define B53_MIBS_58XX_SIZE ARRAY_SIZE(b53_mibs_58xx) 226bde5d132SFlorian Fainelli 227967dd82fSFlorian Fainelli static int b53_do_vlan_op(struct b53_device *dev, u8 op) 228967dd82fSFlorian Fainelli { 229967dd82fSFlorian Fainelli unsigned int i; 230967dd82fSFlorian Fainelli 231967dd82fSFlorian Fainelli b53_write8(dev, B53_ARLIO_PAGE, dev->vta_regs[0], VTA_START_CMD | op); 232967dd82fSFlorian Fainelli 233967dd82fSFlorian Fainelli for (i = 0; i < 10; i++) { 234967dd82fSFlorian Fainelli u8 vta; 235967dd82fSFlorian Fainelli 236967dd82fSFlorian Fainelli b53_read8(dev, B53_ARLIO_PAGE, dev->vta_regs[0], &vta); 237967dd82fSFlorian Fainelli if (!(vta & VTA_START_CMD)) 238967dd82fSFlorian Fainelli return 0; 239967dd82fSFlorian Fainelli 240967dd82fSFlorian Fainelli usleep_range(100, 200); 241967dd82fSFlorian Fainelli } 242967dd82fSFlorian Fainelli 243967dd82fSFlorian Fainelli return -EIO; 244967dd82fSFlorian Fainelli } 245967dd82fSFlorian Fainelli 246a2482d2cSFlorian Fainelli static void b53_set_vlan_entry(struct b53_device *dev, u16 vid, 247a2482d2cSFlorian Fainelli struct b53_vlan *vlan) 248967dd82fSFlorian Fainelli { 249967dd82fSFlorian Fainelli if (is5325(dev)) { 250967dd82fSFlorian Fainelli u32 entry = 0; 251967dd82fSFlorian Fainelli 252a2482d2cSFlorian Fainelli if (vlan->members) { 253a2482d2cSFlorian Fainelli entry = ((vlan->untag & VA_UNTAG_MASK_25) << 254a2482d2cSFlorian Fainelli VA_UNTAG_S_25) | vlan->members; 255967dd82fSFlorian Fainelli if (dev->core_rev >= 3) 256967dd82fSFlorian Fainelli entry |= VA_VALID_25_R4 | vid << VA_VID_HIGH_S; 257967dd82fSFlorian Fainelli else 258967dd82fSFlorian Fainelli entry |= VA_VALID_25; 259967dd82fSFlorian Fainelli } 260967dd82fSFlorian Fainelli 261967dd82fSFlorian Fainelli b53_write32(dev, B53_VLAN_PAGE, B53_VLAN_WRITE_25, entry); 262967dd82fSFlorian Fainelli b53_write16(dev, B53_VLAN_PAGE, B53_VLAN_TABLE_ACCESS_25, vid | 263967dd82fSFlorian Fainelli VTA_RW_STATE_WR | VTA_RW_OP_EN); 264967dd82fSFlorian Fainelli } else if (is5365(dev)) { 265967dd82fSFlorian Fainelli u16 entry = 0; 266967dd82fSFlorian Fainelli 267a2482d2cSFlorian Fainelli if (vlan->members) 268a2482d2cSFlorian Fainelli entry = ((vlan->untag & VA_UNTAG_MASK_65) << 269a2482d2cSFlorian Fainelli VA_UNTAG_S_65) | vlan->members | VA_VALID_65; 270967dd82fSFlorian Fainelli 271967dd82fSFlorian Fainelli b53_write16(dev, B53_VLAN_PAGE, B53_VLAN_WRITE_65, entry); 272967dd82fSFlorian Fainelli b53_write16(dev, B53_VLAN_PAGE, B53_VLAN_TABLE_ACCESS_65, vid | 273967dd82fSFlorian Fainelli VTA_RW_STATE_WR | VTA_RW_OP_EN); 274967dd82fSFlorian Fainelli } else { 275967dd82fSFlorian Fainelli b53_write16(dev, B53_ARLIO_PAGE, dev->vta_regs[1], vid); 276967dd82fSFlorian Fainelli b53_write32(dev, B53_ARLIO_PAGE, dev->vta_regs[2], 277a2482d2cSFlorian Fainelli (vlan->untag << VTE_UNTAG_S) | vlan->members); 278967dd82fSFlorian Fainelli 279967dd82fSFlorian Fainelli b53_do_vlan_op(dev, VTA_CMD_WRITE); 280967dd82fSFlorian Fainelli } 281a2482d2cSFlorian Fainelli 282a2482d2cSFlorian Fainelli dev_dbg(dev->ds->dev, "VID: %d, members: 0x%04x, untag: 0x%04x\n", 283a2482d2cSFlorian Fainelli vid, vlan->members, vlan->untag); 284967dd82fSFlorian Fainelli } 285967dd82fSFlorian Fainelli 286a2482d2cSFlorian Fainelli static void b53_get_vlan_entry(struct b53_device *dev, u16 vid, 287a2482d2cSFlorian Fainelli struct b53_vlan *vlan) 288a2482d2cSFlorian Fainelli { 289a2482d2cSFlorian Fainelli if (is5325(dev)) { 290a2482d2cSFlorian Fainelli u32 entry = 0; 291a2482d2cSFlorian Fainelli 292a2482d2cSFlorian Fainelli b53_write16(dev, B53_VLAN_PAGE, B53_VLAN_TABLE_ACCESS_25, vid | 293a2482d2cSFlorian Fainelli VTA_RW_STATE_RD | VTA_RW_OP_EN); 294a2482d2cSFlorian Fainelli b53_read32(dev, B53_VLAN_PAGE, B53_VLAN_WRITE_25, &entry); 295a2482d2cSFlorian Fainelli 296a2482d2cSFlorian Fainelli if (dev->core_rev >= 3) 297a2482d2cSFlorian Fainelli vlan->valid = !!(entry & VA_VALID_25_R4); 298a2482d2cSFlorian Fainelli else 299a2482d2cSFlorian Fainelli vlan->valid = !!(entry & VA_VALID_25); 300a2482d2cSFlorian Fainelli vlan->members = entry & VA_MEMBER_MASK; 301a2482d2cSFlorian Fainelli vlan->untag = (entry >> VA_UNTAG_S_25) & VA_UNTAG_MASK_25; 302a2482d2cSFlorian Fainelli 303a2482d2cSFlorian Fainelli } else if (is5365(dev)) { 304a2482d2cSFlorian Fainelli u16 entry = 0; 305a2482d2cSFlorian Fainelli 306a2482d2cSFlorian Fainelli b53_write16(dev, B53_VLAN_PAGE, B53_VLAN_TABLE_ACCESS_65, vid | 307a2482d2cSFlorian Fainelli VTA_RW_STATE_WR | VTA_RW_OP_EN); 308a2482d2cSFlorian Fainelli b53_read16(dev, B53_VLAN_PAGE, B53_VLAN_WRITE_65, &entry); 309a2482d2cSFlorian Fainelli 310a2482d2cSFlorian Fainelli vlan->valid = !!(entry & VA_VALID_65); 311a2482d2cSFlorian Fainelli vlan->members = entry & VA_MEMBER_MASK; 312a2482d2cSFlorian Fainelli vlan->untag = (entry >> VA_UNTAG_S_65) & VA_UNTAG_MASK_65; 313a2482d2cSFlorian Fainelli } else { 314a2482d2cSFlorian Fainelli u32 entry = 0; 315a2482d2cSFlorian Fainelli 316a2482d2cSFlorian Fainelli b53_write16(dev, B53_ARLIO_PAGE, dev->vta_regs[1], vid); 317a2482d2cSFlorian Fainelli b53_do_vlan_op(dev, VTA_CMD_READ); 318a2482d2cSFlorian Fainelli b53_read32(dev, B53_ARLIO_PAGE, dev->vta_regs[2], &entry); 319a2482d2cSFlorian Fainelli vlan->members = entry & VTE_MEMBERS; 320a2482d2cSFlorian Fainelli vlan->untag = (entry >> VTE_UNTAG_S) & VTE_MEMBERS; 321a2482d2cSFlorian Fainelli vlan->valid = true; 322a2482d2cSFlorian Fainelli } 323a2482d2cSFlorian Fainelli } 324a2482d2cSFlorian Fainelli 325a2482d2cSFlorian Fainelli static void b53_set_forwarding(struct b53_device *dev, int enable) 326967dd82fSFlorian Fainelli { 327967dd82fSFlorian Fainelli u8 mgmt; 328967dd82fSFlorian Fainelli 329967dd82fSFlorian Fainelli b53_read8(dev, B53_CTRL_PAGE, B53_SWITCH_MODE, &mgmt); 330967dd82fSFlorian Fainelli 331967dd82fSFlorian Fainelli if (enable) 332967dd82fSFlorian Fainelli mgmt |= SM_SW_FWD_EN; 333967dd82fSFlorian Fainelli else 334967dd82fSFlorian Fainelli mgmt &= ~SM_SW_FWD_EN; 335967dd82fSFlorian Fainelli 336967dd82fSFlorian Fainelli b53_write8(dev, B53_CTRL_PAGE, B53_SWITCH_MODE, mgmt); 337a424f0deSFlorian Fainelli 3387edc58d6SFlorian Fainelli /* Include IMP port in dumb forwarding mode 339a424f0deSFlorian Fainelli */ 340a424f0deSFlorian Fainelli b53_read8(dev, B53_CTRL_PAGE, B53_SWITCH_CTRL, &mgmt); 341a424f0deSFlorian Fainelli mgmt |= B53_MII_DUMB_FWDG_EN; 342a424f0deSFlorian Fainelli b53_write8(dev, B53_CTRL_PAGE, B53_SWITCH_CTRL, mgmt); 34353568438SFlorian Fainelli 34453568438SFlorian Fainelli /* Look at B53_UC_FWD_EN and B53_MC_FWD_EN to decide whether 34553568438SFlorian Fainelli * frames should be flooded or not. 34653568438SFlorian Fainelli */ 34753568438SFlorian Fainelli b53_read8(dev, B53_CTRL_PAGE, B53_IP_MULTICAST_CTRL, &mgmt); 34863cc54a6SFlorian Fainelli mgmt |= B53_UC_FWD_EN | B53_MC_FWD_EN | B53_IPMC_FWD_EN; 34953568438SFlorian Fainelli b53_write8(dev, B53_CTRL_PAGE, B53_IP_MULTICAST_CTRL, mgmt); 350a424f0deSFlorian Fainelli } 351967dd82fSFlorian Fainelli 352ee47ed08SFlorian Fainelli static void b53_enable_vlan(struct b53_device *dev, int port, bool enable, 353dad8d7c6SFlorian Fainelli bool enable_filtering) 354967dd82fSFlorian Fainelli { 355967dd82fSFlorian Fainelli u8 mgmt, vc0, vc1, vc4 = 0, vc5; 356967dd82fSFlorian Fainelli 357967dd82fSFlorian Fainelli b53_read8(dev, B53_CTRL_PAGE, B53_SWITCH_MODE, &mgmt); 358967dd82fSFlorian Fainelli b53_read8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL0, &vc0); 359967dd82fSFlorian Fainelli b53_read8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL1, &vc1); 360967dd82fSFlorian Fainelli 361967dd82fSFlorian Fainelli if (is5325(dev) || is5365(dev)) { 362967dd82fSFlorian Fainelli b53_read8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL4_25, &vc4); 363967dd82fSFlorian Fainelli b53_read8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL5_25, &vc5); 364967dd82fSFlorian Fainelli } else if (is63xx(dev)) { 365967dd82fSFlorian Fainelli b53_read8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL4_63XX, &vc4); 366967dd82fSFlorian Fainelli b53_read8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL5_63XX, &vc5); 367967dd82fSFlorian Fainelli } else { 368967dd82fSFlorian Fainelli b53_read8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL4, &vc4); 369967dd82fSFlorian Fainelli b53_read8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL5, &vc5); 370967dd82fSFlorian Fainelli } 371967dd82fSFlorian Fainelli 372967dd82fSFlorian Fainelli if (enable) { 373967dd82fSFlorian Fainelli vc0 |= VC0_VLAN_EN | VC0_VID_CHK_EN | VC0_VID_HASH_VID; 374967dd82fSFlorian Fainelli vc1 |= VC1_RX_MCST_UNTAG_EN | VC1_RX_MCST_FWD_EN; 375967dd82fSFlorian Fainelli vc4 &= ~VC4_ING_VID_CHECK_MASK; 376dad8d7c6SFlorian Fainelli if (enable_filtering) { 377967dd82fSFlorian Fainelli vc4 |= VC4_ING_VID_VIO_DROP << VC4_ING_VID_CHECK_S; 378967dd82fSFlorian Fainelli vc5 |= VC5_DROP_VTABLE_MISS; 379dad8d7c6SFlorian Fainelli } else { 380dad8d7c6SFlorian Fainelli vc4 |= VC4_ING_VID_VIO_FWD << VC4_ING_VID_CHECK_S; 381dad8d7c6SFlorian Fainelli vc5 &= ~VC5_DROP_VTABLE_MISS; 382dad8d7c6SFlorian Fainelli } 383967dd82fSFlorian Fainelli 384967dd82fSFlorian Fainelli if (is5325(dev)) 385967dd82fSFlorian Fainelli vc0 &= ~VC0_RESERVED_1; 386967dd82fSFlorian Fainelli 387967dd82fSFlorian Fainelli if (is5325(dev) || is5365(dev)) 388967dd82fSFlorian Fainelli vc1 |= VC1_RX_MCST_TAG_EN; 389967dd82fSFlorian Fainelli 390967dd82fSFlorian Fainelli } else { 391967dd82fSFlorian Fainelli vc0 &= ~(VC0_VLAN_EN | VC0_VID_CHK_EN | VC0_VID_HASH_VID); 392967dd82fSFlorian Fainelli vc1 &= ~(VC1_RX_MCST_UNTAG_EN | VC1_RX_MCST_FWD_EN); 393967dd82fSFlorian Fainelli vc4 &= ~VC4_ING_VID_CHECK_MASK; 394967dd82fSFlorian Fainelli vc5 &= ~VC5_DROP_VTABLE_MISS; 395967dd82fSFlorian Fainelli 396967dd82fSFlorian Fainelli if (is5325(dev) || is5365(dev)) 397967dd82fSFlorian Fainelli vc4 |= VC4_ING_VID_VIO_FWD << VC4_ING_VID_CHECK_S; 398967dd82fSFlorian Fainelli else 399967dd82fSFlorian Fainelli vc4 |= VC4_ING_VID_VIO_TO_IMP << VC4_ING_VID_CHECK_S; 400967dd82fSFlorian Fainelli 401967dd82fSFlorian Fainelli if (is5325(dev) || is5365(dev)) 402967dd82fSFlorian Fainelli vc1 &= ~VC1_RX_MCST_TAG_EN; 403a2482d2cSFlorian Fainelli } 404967dd82fSFlorian Fainelli 405967dd82fSFlorian Fainelli if (!is5325(dev) && !is5365(dev)) 406967dd82fSFlorian Fainelli vc5 &= ~VC5_VID_FFF_EN; 407967dd82fSFlorian Fainelli 408967dd82fSFlorian Fainelli b53_write8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL0, vc0); 409967dd82fSFlorian Fainelli b53_write8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL1, vc1); 410967dd82fSFlorian Fainelli 411967dd82fSFlorian Fainelli if (is5325(dev) || is5365(dev)) { 412967dd82fSFlorian Fainelli /* enable the high 8 bit vid check on 5325 */ 413967dd82fSFlorian Fainelli if (is5325(dev) && enable) 414967dd82fSFlorian Fainelli b53_write8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL3, 415967dd82fSFlorian Fainelli VC3_HIGH_8BIT_EN); 416967dd82fSFlorian Fainelli else 417967dd82fSFlorian Fainelli b53_write8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL3, 0); 418967dd82fSFlorian Fainelli 419967dd82fSFlorian Fainelli b53_write8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL4_25, vc4); 420967dd82fSFlorian Fainelli b53_write8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL5_25, vc5); 421967dd82fSFlorian Fainelli } else if (is63xx(dev)) { 422967dd82fSFlorian Fainelli b53_write16(dev, B53_VLAN_PAGE, B53_VLAN_CTRL3_63XX, 0); 423967dd82fSFlorian Fainelli b53_write8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL4_63XX, vc4); 424967dd82fSFlorian Fainelli b53_write8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL5_63XX, vc5); 425967dd82fSFlorian Fainelli } else { 426967dd82fSFlorian Fainelli b53_write16(dev, B53_VLAN_PAGE, B53_VLAN_CTRL3, 0); 427967dd82fSFlorian Fainelli b53_write8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL4, vc4); 428967dd82fSFlorian Fainelli b53_write8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL5, vc5); 429967dd82fSFlorian Fainelli } 430967dd82fSFlorian Fainelli 431967dd82fSFlorian Fainelli b53_write8(dev, B53_CTRL_PAGE, B53_SWITCH_MODE, mgmt); 432dad8d7c6SFlorian Fainelli 433dad8d7c6SFlorian Fainelli dev->vlan_enabled = enable; 434ee47ed08SFlorian Fainelli 435ee47ed08SFlorian Fainelli dev_dbg(dev->dev, "Port %d VLAN enabled: %d, filtering: %d\n", 436ee47ed08SFlorian Fainelli port, enable, enable_filtering); 437967dd82fSFlorian Fainelli } 438967dd82fSFlorian Fainelli 439967dd82fSFlorian Fainelli static int b53_set_jumbo(struct b53_device *dev, bool enable, bool allow_10_100) 440967dd82fSFlorian Fainelli { 441967dd82fSFlorian Fainelli u32 port_mask = 0; 442967dd82fSFlorian Fainelli u16 max_size = JMS_MIN_SIZE; 443967dd82fSFlorian Fainelli 444967dd82fSFlorian Fainelli if (is5325(dev) || is5365(dev)) 445967dd82fSFlorian Fainelli return -EINVAL; 446967dd82fSFlorian Fainelli 447967dd82fSFlorian Fainelli if (enable) { 448967dd82fSFlorian Fainelli port_mask = dev->enabled_ports; 449967dd82fSFlorian Fainelli max_size = JMS_MAX_SIZE; 450967dd82fSFlorian Fainelli if (allow_10_100) 451967dd82fSFlorian Fainelli port_mask |= JPM_10_100_JUMBO_EN; 452967dd82fSFlorian Fainelli } 453967dd82fSFlorian Fainelli 454967dd82fSFlorian Fainelli b53_write32(dev, B53_JUMBO_PAGE, dev->jumbo_pm_reg, port_mask); 455967dd82fSFlorian Fainelli return b53_write16(dev, B53_JUMBO_PAGE, dev->jumbo_size_reg, max_size); 456967dd82fSFlorian Fainelli } 457967dd82fSFlorian Fainelli 458ff39c2d6SFlorian Fainelli static int b53_flush_arl(struct b53_device *dev, u8 mask) 459967dd82fSFlorian Fainelli { 460967dd82fSFlorian Fainelli unsigned int i; 461967dd82fSFlorian Fainelli 462967dd82fSFlorian Fainelli b53_write8(dev, B53_CTRL_PAGE, B53_FAST_AGE_CTRL, 463ff39c2d6SFlorian Fainelli FAST_AGE_DONE | FAST_AGE_DYNAMIC | mask); 464967dd82fSFlorian Fainelli 465967dd82fSFlorian Fainelli for (i = 0; i < 10; i++) { 466967dd82fSFlorian Fainelli u8 fast_age_ctrl; 467967dd82fSFlorian Fainelli 468967dd82fSFlorian Fainelli b53_read8(dev, B53_CTRL_PAGE, B53_FAST_AGE_CTRL, 469967dd82fSFlorian Fainelli &fast_age_ctrl); 470967dd82fSFlorian Fainelli 471967dd82fSFlorian Fainelli if (!(fast_age_ctrl & FAST_AGE_DONE)) 472967dd82fSFlorian Fainelli goto out; 473967dd82fSFlorian Fainelli 474967dd82fSFlorian Fainelli msleep(1); 475967dd82fSFlorian Fainelli } 476967dd82fSFlorian Fainelli 477967dd82fSFlorian Fainelli return -ETIMEDOUT; 478967dd82fSFlorian Fainelli out: 479967dd82fSFlorian Fainelli /* Only age dynamic entries (default behavior) */ 480967dd82fSFlorian Fainelli b53_write8(dev, B53_CTRL_PAGE, B53_FAST_AGE_CTRL, FAST_AGE_DYNAMIC); 481967dd82fSFlorian Fainelli return 0; 482967dd82fSFlorian Fainelli } 483967dd82fSFlorian Fainelli 484ff39c2d6SFlorian Fainelli static int b53_fast_age_port(struct b53_device *dev, int port) 485ff39c2d6SFlorian Fainelli { 486ff39c2d6SFlorian Fainelli b53_write8(dev, B53_CTRL_PAGE, B53_FAST_AGE_PORT_CTRL, port); 487ff39c2d6SFlorian Fainelli 488ff39c2d6SFlorian Fainelli return b53_flush_arl(dev, FAST_AGE_PORT); 489ff39c2d6SFlorian Fainelli } 490ff39c2d6SFlorian Fainelli 491a2482d2cSFlorian Fainelli static int b53_fast_age_vlan(struct b53_device *dev, u16 vid) 492a2482d2cSFlorian Fainelli { 493a2482d2cSFlorian Fainelli b53_write16(dev, B53_CTRL_PAGE, B53_FAST_AGE_VID_CTRL, vid); 494a2482d2cSFlorian Fainelli 495a2482d2cSFlorian Fainelli return b53_flush_arl(dev, FAST_AGE_VLAN); 496a2482d2cSFlorian Fainelli } 497a2482d2cSFlorian Fainelli 498aac02867SFlorian Fainelli void b53_imp_vlan_setup(struct dsa_switch *ds, int cpu_port) 499ff39c2d6SFlorian Fainelli { 50004bed143SVivien Didelot struct b53_device *dev = ds->priv; 501ff39c2d6SFlorian Fainelli unsigned int i; 502ff39c2d6SFlorian Fainelli u16 pvlan; 503ff39c2d6SFlorian Fainelli 504ff39c2d6SFlorian Fainelli /* Enable the IMP port to be in the same VLAN as the other ports 505ff39c2d6SFlorian Fainelli * on a per-port basis such that we only have Port i and IMP in 506ff39c2d6SFlorian Fainelli * the same VLAN. 507ff39c2d6SFlorian Fainelli */ 508ff39c2d6SFlorian Fainelli b53_for_each_port(dev, i) { 509ff39c2d6SFlorian Fainelli b53_read16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(i), &pvlan); 510ff39c2d6SFlorian Fainelli pvlan |= BIT(cpu_port); 511ff39c2d6SFlorian Fainelli b53_write16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(i), pvlan); 512ff39c2d6SFlorian Fainelli } 513ff39c2d6SFlorian Fainelli } 514aac02867SFlorian Fainelli EXPORT_SYMBOL(b53_imp_vlan_setup); 515ff39c2d6SFlorian Fainelli 516a8b659e7SVladimir Oltean static void b53_port_set_ucast_flood(struct b53_device *dev, int port, 517a8b659e7SVladimir Oltean bool unicast) 518a8b659e7SVladimir Oltean { 519a8b659e7SVladimir Oltean u16 uc; 520a8b659e7SVladimir Oltean 521a8b659e7SVladimir Oltean b53_read16(dev, B53_CTRL_PAGE, B53_UC_FLOOD_MASK, &uc); 522a8b659e7SVladimir Oltean if (unicast) 523a8b659e7SVladimir Oltean uc |= BIT(port); 524a8b659e7SVladimir Oltean else 525a8b659e7SVladimir Oltean uc &= ~BIT(port); 526a8b659e7SVladimir Oltean b53_write16(dev, B53_CTRL_PAGE, B53_UC_FLOOD_MASK, uc); 527a8b659e7SVladimir Oltean } 528a8b659e7SVladimir Oltean 529a8b659e7SVladimir Oltean static void b53_port_set_mcast_flood(struct b53_device *dev, int port, 530a8b659e7SVladimir Oltean bool multicast) 531a8b659e7SVladimir Oltean { 532a8b659e7SVladimir Oltean u16 mc; 533a8b659e7SVladimir Oltean 534a8b659e7SVladimir Oltean b53_read16(dev, B53_CTRL_PAGE, B53_MC_FLOOD_MASK, &mc); 535a8b659e7SVladimir Oltean if (multicast) 536a8b659e7SVladimir Oltean mc |= BIT(port); 537a8b659e7SVladimir Oltean else 538a8b659e7SVladimir Oltean mc &= ~BIT(port); 539a8b659e7SVladimir Oltean b53_write16(dev, B53_CTRL_PAGE, B53_MC_FLOOD_MASK, mc); 540a8b659e7SVladimir Oltean 541a8b659e7SVladimir Oltean b53_read16(dev, B53_CTRL_PAGE, B53_IPMC_FLOOD_MASK, &mc); 542a8b659e7SVladimir Oltean if (multicast) 543a8b659e7SVladimir Oltean mc |= BIT(port); 544a8b659e7SVladimir Oltean else 545a8b659e7SVladimir Oltean mc &= ~BIT(port); 546a8b659e7SVladimir Oltean b53_write16(dev, B53_CTRL_PAGE, B53_IPMC_FLOOD_MASK, mc); 547a8b659e7SVladimir Oltean } 548a8b659e7SVladimir Oltean 549f9b3827eSFlorian Fainelli static void b53_port_set_learning(struct b53_device *dev, int port, 550f9b3827eSFlorian Fainelli bool learning) 551f9b3827eSFlorian Fainelli { 552f9b3827eSFlorian Fainelli u16 reg; 553f9b3827eSFlorian Fainelli 554f9b3827eSFlorian Fainelli b53_read16(dev, B53_CTRL_PAGE, B53_DIS_LEARNING, ®); 555f9b3827eSFlorian Fainelli if (learning) 556f9b3827eSFlorian Fainelli reg &= ~BIT(port); 557f9b3827eSFlorian Fainelli else 558f9b3827eSFlorian Fainelli reg |= BIT(port); 559f9b3827eSFlorian Fainelli b53_write16(dev, B53_CTRL_PAGE, B53_DIS_LEARNING, reg); 560f9b3827eSFlorian Fainelli } 561f9b3827eSFlorian Fainelli 562f86ad77fSFlorian Fainelli int b53_enable_port(struct dsa_switch *ds, int port, struct phy_device *phy) 563967dd82fSFlorian Fainelli { 56404bed143SVivien Didelot struct b53_device *dev = ds->priv; 56574be4babSVivien Didelot unsigned int cpu_port; 5668ca7c160SFlorian Fainelli int ret = 0; 567ff39c2d6SFlorian Fainelli u16 pvlan; 568967dd82fSFlorian Fainelli 56974be4babSVivien Didelot if (!dsa_is_user_port(ds, port)) 57074be4babSVivien Didelot return 0; 57174be4babSVivien Didelot 57268bb8ea8SVivien Didelot cpu_port = dsa_to_port(ds, port)->cpu_dp->index; 57374be4babSVivien Didelot 574a8b659e7SVladimir Oltean b53_port_set_ucast_flood(dev, port, true); 575a8b659e7SVladimir Oltean b53_port_set_mcast_flood(dev, port, true); 576f9b3827eSFlorian Fainelli b53_port_set_learning(dev, port, false); 57763cc54a6SFlorian Fainelli 5788ca7c160SFlorian Fainelli if (dev->ops->irq_enable) 5798ca7c160SFlorian Fainelli ret = dev->ops->irq_enable(dev, port); 5808ca7c160SFlorian Fainelli if (ret) 5818ca7c160SFlorian Fainelli return ret; 5828ca7c160SFlorian Fainelli 583967dd82fSFlorian Fainelli /* Clear the Rx and Tx disable bits and set to no spanning tree */ 584967dd82fSFlorian Fainelli b53_write8(dev, B53_CTRL_PAGE, B53_PORT_CTRL(port), 0); 585967dd82fSFlorian Fainelli 586ff39c2d6SFlorian Fainelli /* Set this port, and only this one to be in the default VLAN, 587ff39c2d6SFlorian Fainelli * if member of a bridge, restore its membership prior to 588ff39c2d6SFlorian Fainelli * bringing down this port. 589ff39c2d6SFlorian Fainelli */ 590ff39c2d6SFlorian Fainelli b53_read16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(port), &pvlan); 591ff39c2d6SFlorian Fainelli pvlan &= ~0x1ff; 592ff39c2d6SFlorian Fainelli pvlan |= BIT(port); 593ff39c2d6SFlorian Fainelli pvlan |= dev->ports[port].vlan_ctl_mask; 594ff39c2d6SFlorian Fainelli b53_write16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(port), pvlan); 595ff39c2d6SFlorian Fainelli 596ff39c2d6SFlorian Fainelli b53_imp_vlan_setup(ds, cpu_port); 597ff39c2d6SFlorian Fainelli 598f43a2dbeSFlorian Fainelli /* If EEE was enabled, restore it */ 599f43a2dbeSFlorian Fainelli if (dev->ports[port].eee.eee_enabled) 600f43a2dbeSFlorian Fainelli b53_eee_enable_set(ds, port, true); 601f43a2dbeSFlorian Fainelli 602967dd82fSFlorian Fainelli return 0; 603967dd82fSFlorian Fainelli } 604f86ad77fSFlorian Fainelli EXPORT_SYMBOL(b53_enable_port); 605967dd82fSFlorian Fainelli 60675104db0SAndrew Lunn void b53_disable_port(struct dsa_switch *ds, int port) 607967dd82fSFlorian Fainelli { 60804bed143SVivien Didelot struct b53_device *dev = ds->priv; 609967dd82fSFlorian Fainelli u8 reg; 610967dd82fSFlorian Fainelli 611967dd82fSFlorian Fainelli /* Disable Tx/Rx for the port */ 612967dd82fSFlorian Fainelli b53_read8(dev, B53_CTRL_PAGE, B53_PORT_CTRL(port), ®); 613967dd82fSFlorian Fainelli reg |= PORT_CTRL_RX_DISABLE | PORT_CTRL_TX_DISABLE; 614967dd82fSFlorian Fainelli b53_write8(dev, B53_CTRL_PAGE, B53_PORT_CTRL(port), reg); 6158ca7c160SFlorian Fainelli 6168ca7c160SFlorian Fainelli if (dev->ops->irq_disable) 6178ca7c160SFlorian Fainelli dev->ops->irq_disable(dev, port); 618967dd82fSFlorian Fainelli } 619f86ad77fSFlorian Fainelli EXPORT_SYMBOL(b53_disable_port); 620967dd82fSFlorian Fainelli 621b409a9efSFlorian Fainelli void b53_brcm_hdr_setup(struct dsa_switch *ds, int port) 622b409a9efSFlorian Fainelli { 623b409a9efSFlorian Fainelli struct b53_device *dev = ds->priv; 6244d776482SFlorian Fainelli bool tag_en = !(dev->tag_protocol == DSA_TAG_PROTO_NONE); 625b409a9efSFlorian Fainelli u8 hdr_ctl, val; 626b409a9efSFlorian Fainelli u16 reg; 627b409a9efSFlorian Fainelli 628b409a9efSFlorian Fainelli /* Resolve which bit controls the Broadcom tag */ 629b409a9efSFlorian Fainelli switch (port) { 630b409a9efSFlorian Fainelli case 8: 631b409a9efSFlorian Fainelli val = BRCM_HDR_P8_EN; 632b409a9efSFlorian Fainelli break; 633b409a9efSFlorian Fainelli case 7: 634b409a9efSFlorian Fainelli val = BRCM_HDR_P7_EN; 635b409a9efSFlorian Fainelli break; 636b409a9efSFlorian Fainelli case 5: 637b409a9efSFlorian Fainelli val = BRCM_HDR_P5_EN; 638b409a9efSFlorian Fainelli break; 639b409a9efSFlorian Fainelli default: 640b409a9efSFlorian Fainelli val = 0; 641b409a9efSFlorian Fainelli break; 642b409a9efSFlorian Fainelli } 643b409a9efSFlorian Fainelli 6448fab459eSFlorian Fainelli /* Enable management mode if tagging is requested */ 6458fab459eSFlorian Fainelli b53_read8(dev, B53_CTRL_PAGE, B53_SWITCH_MODE, &hdr_ctl); 6468fab459eSFlorian Fainelli if (tag_en) 6478fab459eSFlorian Fainelli hdr_ctl |= SM_SW_FWD_MODE; 6488fab459eSFlorian Fainelli else 6498fab459eSFlorian Fainelli hdr_ctl &= ~SM_SW_FWD_MODE; 6508fab459eSFlorian Fainelli b53_write8(dev, B53_CTRL_PAGE, B53_SWITCH_MODE, hdr_ctl); 6518fab459eSFlorian Fainelli 6528fab459eSFlorian Fainelli /* Configure the appropriate IMP port */ 6538fab459eSFlorian Fainelli b53_read8(dev, B53_MGMT_PAGE, B53_GLOBAL_CONFIG, &hdr_ctl); 6548fab459eSFlorian Fainelli if (port == 8) 6558fab459eSFlorian Fainelli hdr_ctl |= GC_FRM_MGMT_PORT_MII; 6568fab459eSFlorian Fainelli else if (port == 5) 6578fab459eSFlorian Fainelli hdr_ctl |= GC_FRM_MGMT_PORT_M; 6588fab459eSFlorian Fainelli b53_write8(dev, B53_MGMT_PAGE, B53_GLOBAL_CONFIG, hdr_ctl); 6598fab459eSFlorian Fainelli 660b409a9efSFlorian Fainelli /* Enable Broadcom tags for IMP port */ 661b409a9efSFlorian Fainelli b53_read8(dev, B53_MGMT_PAGE, B53_BRCM_HDR, &hdr_ctl); 662cdb583cfSFlorian Fainelli if (tag_en) 663b409a9efSFlorian Fainelli hdr_ctl |= val; 664cdb583cfSFlorian Fainelli else 665cdb583cfSFlorian Fainelli hdr_ctl &= ~val; 666b409a9efSFlorian Fainelli b53_write8(dev, B53_MGMT_PAGE, B53_BRCM_HDR, hdr_ctl); 667b409a9efSFlorian Fainelli 668b409a9efSFlorian Fainelli /* Registers below are only accessible on newer devices */ 669b409a9efSFlorian Fainelli if (!is58xx(dev)) 670b409a9efSFlorian Fainelli return; 671b409a9efSFlorian Fainelli 672b409a9efSFlorian Fainelli /* Enable reception Broadcom tag for CPU TX (switch RX) to 673b409a9efSFlorian Fainelli * allow us to tag outgoing frames 674b409a9efSFlorian Fainelli */ 675b409a9efSFlorian Fainelli b53_read16(dev, B53_MGMT_PAGE, B53_BRCM_HDR_RX_DIS, ®); 676cdb583cfSFlorian Fainelli if (tag_en) 677b409a9efSFlorian Fainelli reg &= ~BIT(port); 678cdb583cfSFlorian Fainelli else 679cdb583cfSFlorian Fainelli reg |= BIT(port); 680b409a9efSFlorian Fainelli b53_write16(dev, B53_MGMT_PAGE, B53_BRCM_HDR_RX_DIS, reg); 681b409a9efSFlorian Fainelli 682b409a9efSFlorian Fainelli /* Enable transmission of Broadcom tags from the switch (CPU RX) to 683b409a9efSFlorian Fainelli * allow delivering frames to the per-port net_devices 684b409a9efSFlorian Fainelli */ 685b409a9efSFlorian Fainelli b53_read16(dev, B53_MGMT_PAGE, B53_BRCM_HDR_TX_DIS, ®); 686cdb583cfSFlorian Fainelli if (tag_en) 687b409a9efSFlorian Fainelli reg &= ~BIT(port); 688cdb583cfSFlorian Fainelli else 689cdb583cfSFlorian Fainelli reg |= BIT(port); 690b409a9efSFlorian Fainelli b53_write16(dev, B53_MGMT_PAGE, B53_BRCM_HDR_TX_DIS, reg); 691b409a9efSFlorian Fainelli } 692b409a9efSFlorian Fainelli EXPORT_SYMBOL(b53_brcm_hdr_setup); 693b409a9efSFlorian Fainelli 694299752a7SFlorian Fainelli static void b53_enable_cpu_port(struct b53_device *dev, int port) 695967dd82fSFlorian Fainelli { 696967dd82fSFlorian Fainelli u8 port_ctrl; 697967dd82fSFlorian Fainelli 698967dd82fSFlorian Fainelli /* BCM5325 CPU port is at 8 */ 699299752a7SFlorian Fainelli if ((is5325(dev) || is5365(dev)) && port == B53_CPU_PORT_25) 700299752a7SFlorian Fainelli port = B53_CPU_PORT; 701967dd82fSFlorian Fainelli 702967dd82fSFlorian Fainelli port_ctrl = PORT_CTRL_RX_BCST_EN | 703967dd82fSFlorian Fainelli PORT_CTRL_RX_MCST_EN | 704967dd82fSFlorian Fainelli PORT_CTRL_RX_UCST_EN; 705299752a7SFlorian Fainelli b53_write8(dev, B53_CTRL_PAGE, B53_PORT_CTRL(port), port_ctrl); 7067edc58d6SFlorian Fainelli 7077edc58d6SFlorian Fainelli b53_brcm_hdr_setup(dev->ds, port); 70863cc54a6SFlorian Fainelli 709a8b659e7SVladimir Oltean b53_port_set_ucast_flood(dev, port, true); 710a8b659e7SVladimir Oltean b53_port_set_mcast_flood(dev, port, true); 711f9b3827eSFlorian Fainelli b53_port_set_learning(dev, port, false); 712967dd82fSFlorian Fainelli } 713967dd82fSFlorian Fainelli 714967dd82fSFlorian Fainelli static void b53_enable_mib(struct b53_device *dev) 715967dd82fSFlorian Fainelli { 716967dd82fSFlorian Fainelli u8 gc; 717967dd82fSFlorian Fainelli 718967dd82fSFlorian Fainelli b53_read8(dev, B53_MGMT_PAGE, B53_GLOBAL_CONFIG, &gc); 719967dd82fSFlorian Fainelli gc &= ~(GC_RESET_MIB | GC_MIB_AC_EN); 720967dd82fSFlorian Fainelli b53_write8(dev, B53_MGMT_PAGE, B53_GLOBAL_CONFIG, gc); 721967dd82fSFlorian Fainelli } 722967dd82fSFlorian Fainelli 723fea83353SFlorian Fainelli static u16 b53_default_pvid(struct b53_device *dev) 724fea83353SFlorian Fainelli { 725fea83353SFlorian Fainelli if (is5325(dev) || is5365(dev)) 726fea83353SFlorian Fainelli return 1; 727fea83353SFlorian Fainelli else 728fea83353SFlorian Fainelli return 0; 729fea83353SFlorian Fainelli } 730fea83353SFlorian Fainelli 73164a81b24SFlorian Fainelli static bool b53_vlan_port_needs_forced_tagged(struct dsa_switch *ds, int port) 73264a81b24SFlorian Fainelli { 73364a81b24SFlorian Fainelli struct b53_device *dev = ds->priv; 73464a81b24SFlorian Fainelli 73564a81b24SFlorian Fainelli return dev->tag_protocol == DSA_TAG_PROTO_NONE && dsa_is_cpu_port(ds, port); 73664a81b24SFlorian Fainelli } 73764a81b24SFlorian Fainelli 7385c1a6eafSFlorian Fainelli int b53_configure_vlan(struct dsa_switch *ds) 739967dd82fSFlorian Fainelli { 7405c1a6eafSFlorian Fainelli struct b53_device *dev = ds->priv; 741a2482d2cSFlorian Fainelli struct b53_vlan vl = { 0 }; 742d7a0b1f7SFlorian Fainelli struct b53_vlan *v; 743fea83353SFlorian Fainelli int i, def_vid; 744d7a0b1f7SFlorian Fainelli u16 vid; 745fea83353SFlorian Fainelli 746fea83353SFlorian Fainelli def_vid = b53_default_pvid(dev); 747967dd82fSFlorian Fainelli 748967dd82fSFlorian Fainelli /* clear all vlan entries */ 749967dd82fSFlorian Fainelli if (is5325(dev) || is5365(dev)) { 750fea83353SFlorian Fainelli for (i = def_vid; i < dev->num_vlans; i++) 751a2482d2cSFlorian Fainelli b53_set_vlan_entry(dev, i, &vl); 752967dd82fSFlorian Fainelli } else { 753967dd82fSFlorian Fainelli b53_do_vlan_op(dev, VTA_CMD_CLEAR); 754967dd82fSFlorian Fainelli } 755967dd82fSFlorian Fainelli 756ee47ed08SFlorian Fainelli b53_enable_vlan(dev, -1, dev->vlan_enabled, ds->vlan_filtering); 757967dd82fSFlorian Fainelli 75864a81b24SFlorian Fainelli /* Create an untagged VLAN entry for the default PVID in case 75964a81b24SFlorian Fainelli * CONFIG_VLAN_8021Q is disabled and there are no calls to 76064a81b24SFlorian Fainelli * dsa_slave_vlan_rx_add_vid() to create the default VLAN 76164a81b24SFlorian Fainelli * entry. Do this only when the tagging protocol is not 76264a81b24SFlorian Fainelli * DSA_TAG_PROTO_NONE 76364a81b24SFlorian Fainelli */ 76464a81b24SFlorian Fainelli b53_for_each_port(dev, i) { 76564a81b24SFlorian Fainelli v = &dev->vlans[def_vid]; 76664a81b24SFlorian Fainelli v->members |= BIT(i); 76764a81b24SFlorian Fainelli if (!b53_vlan_port_needs_forced_tagged(ds, i)) 76864a81b24SFlorian Fainelli v->untag = v->members; 769967dd82fSFlorian Fainelli b53_write16(dev, B53_VLAN_PAGE, 770fea83353SFlorian Fainelli B53_VLAN_PORT_DEF_TAG(i), def_vid); 77164a81b24SFlorian Fainelli } 772967dd82fSFlorian Fainelli 773d7a0b1f7SFlorian Fainelli /* Upon initial call we have not set-up any VLANs, but upon 774d7a0b1f7SFlorian Fainelli * system resume, we need to restore all VLAN entries. 775d7a0b1f7SFlorian Fainelli */ 776d7a0b1f7SFlorian Fainelli for (vid = def_vid; vid < dev->num_vlans; vid++) { 777d7a0b1f7SFlorian Fainelli v = &dev->vlans[vid]; 778d7a0b1f7SFlorian Fainelli 779d7a0b1f7SFlorian Fainelli if (!v->members) 780d7a0b1f7SFlorian Fainelli continue; 781d7a0b1f7SFlorian Fainelli 782d7a0b1f7SFlorian Fainelli b53_set_vlan_entry(dev, vid, v); 783d7a0b1f7SFlorian Fainelli b53_fast_age_vlan(dev, vid); 784d7a0b1f7SFlorian Fainelli } 785d7a0b1f7SFlorian Fainelli 786967dd82fSFlorian Fainelli return 0; 787967dd82fSFlorian Fainelli } 7885c1a6eafSFlorian Fainelli EXPORT_SYMBOL(b53_configure_vlan); 789967dd82fSFlorian Fainelli 790967dd82fSFlorian Fainelli static void b53_switch_reset_gpio(struct b53_device *dev) 791967dd82fSFlorian Fainelli { 792967dd82fSFlorian Fainelli int gpio = dev->reset_gpio; 793967dd82fSFlorian Fainelli 794967dd82fSFlorian Fainelli if (gpio < 0) 795967dd82fSFlorian Fainelli return; 796967dd82fSFlorian Fainelli 797967dd82fSFlorian Fainelli /* Reset sequence: RESET low(50ms)->high(20ms) 798967dd82fSFlorian Fainelli */ 799967dd82fSFlorian Fainelli gpio_set_value(gpio, 0); 800967dd82fSFlorian Fainelli mdelay(50); 801967dd82fSFlorian Fainelli 802967dd82fSFlorian Fainelli gpio_set_value(gpio, 1); 803967dd82fSFlorian Fainelli mdelay(20); 804967dd82fSFlorian Fainelli 805967dd82fSFlorian Fainelli dev->current_page = 0xff; 806967dd82fSFlorian Fainelli } 807967dd82fSFlorian Fainelli 808967dd82fSFlorian Fainelli static int b53_switch_reset(struct b53_device *dev) 809967dd82fSFlorian Fainelli { 8103fb22b05SFlorian Fainelli unsigned int timeout = 1000; 8113fb22b05SFlorian Fainelli u8 mgmt, reg; 812967dd82fSFlorian Fainelli 813967dd82fSFlorian Fainelli b53_switch_reset_gpio(dev); 814967dd82fSFlorian Fainelli 815967dd82fSFlorian Fainelli if (is539x(dev)) { 816967dd82fSFlorian Fainelli b53_write8(dev, B53_CTRL_PAGE, B53_SOFTRESET, 0x83); 817967dd82fSFlorian Fainelli b53_write8(dev, B53_CTRL_PAGE, B53_SOFTRESET, 0x00); 818967dd82fSFlorian Fainelli } 819967dd82fSFlorian Fainelli 8203fb22b05SFlorian Fainelli /* This is specific to 58xx devices here, do not use is58xx() which 8213fb22b05SFlorian Fainelli * covers the larger Starfigther 2 family, including 7445/7278 which 8223fb22b05SFlorian Fainelli * still use this driver as a library and need to perform the reset 8233fb22b05SFlorian Fainelli * earlier. 8243fb22b05SFlorian Fainelli */ 8255040cc99SArun Parameswaran if (dev->chip_id == BCM58XX_DEVICE_ID || 8265040cc99SArun Parameswaran dev->chip_id == BCM583XX_DEVICE_ID) { 8273fb22b05SFlorian Fainelli b53_read8(dev, B53_CTRL_PAGE, B53_SOFTRESET, ®); 8283fb22b05SFlorian Fainelli reg |= SW_RST | EN_SW_RST | EN_CH_RST; 8293fb22b05SFlorian Fainelli b53_write8(dev, B53_CTRL_PAGE, B53_SOFTRESET, reg); 8303fb22b05SFlorian Fainelli 8313fb22b05SFlorian Fainelli do { 8323fb22b05SFlorian Fainelli b53_read8(dev, B53_CTRL_PAGE, B53_SOFTRESET, ®); 8333fb22b05SFlorian Fainelli if (!(reg & SW_RST)) 8343fb22b05SFlorian Fainelli break; 8353fb22b05SFlorian Fainelli 8363fb22b05SFlorian Fainelli usleep_range(1000, 2000); 8373fb22b05SFlorian Fainelli } while (timeout-- > 0); 8383fb22b05SFlorian Fainelli 839434d2312SPaul Barker if (timeout == 0) { 840434d2312SPaul Barker dev_err(dev->dev, 841434d2312SPaul Barker "Timeout waiting for SW_RST to clear!\n"); 8423fb22b05SFlorian Fainelli return -ETIMEDOUT; 8433fb22b05SFlorian Fainelli } 844434d2312SPaul Barker } 8453fb22b05SFlorian Fainelli 846967dd82fSFlorian Fainelli b53_read8(dev, B53_CTRL_PAGE, B53_SWITCH_MODE, &mgmt); 847967dd82fSFlorian Fainelli 848967dd82fSFlorian Fainelli if (!(mgmt & SM_SW_FWD_EN)) { 849967dd82fSFlorian Fainelli mgmt &= ~SM_SW_FWD_MODE; 850967dd82fSFlorian Fainelli mgmt |= SM_SW_FWD_EN; 851967dd82fSFlorian Fainelli 852967dd82fSFlorian Fainelli b53_write8(dev, B53_CTRL_PAGE, B53_SWITCH_MODE, mgmt); 853967dd82fSFlorian Fainelli b53_read8(dev, B53_CTRL_PAGE, B53_SWITCH_MODE, &mgmt); 854967dd82fSFlorian Fainelli 855967dd82fSFlorian Fainelli if (!(mgmt & SM_SW_FWD_EN)) { 856967dd82fSFlorian Fainelli dev_err(dev->dev, "Failed to enable switch!\n"); 857967dd82fSFlorian Fainelli return -EINVAL; 858967dd82fSFlorian Fainelli } 859967dd82fSFlorian Fainelli } 860967dd82fSFlorian Fainelli 861967dd82fSFlorian Fainelli b53_enable_mib(dev); 862967dd82fSFlorian Fainelli 863ff39c2d6SFlorian Fainelli return b53_flush_arl(dev, FAST_AGE_STATIC); 864967dd82fSFlorian Fainelli } 865967dd82fSFlorian Fainelli 866967dd82fSFlorian Fainelli static int b53_phy_read16(struct dsa_switch *ds, int addr, int reg) 867967dd82fSFlorian Fainelli { 86804bed143SVivien Didelot struct b53_device *priv = ds->priv; 869967dd82fSFlorian Fainelli u16 value = 0; 870967dd82fSFlorian Fainelli int ret; 871967dd82fSFlorian Fainelli 872967dd82fSFlorian Fainelli if (priv->ops->phy_read16) 873967dd82fSFlorian Fainelli ret = priv->ops->phy_read16(priv, addr, reg, &value); 874967dd82fSFlorian Fainelli else 875967dd82fSFlorian Fainelli ret = b53_read16(priv, B53_PORT_MII_PAGE(addr), 876967dd82fSFlorian Fainelli reg * 2, &value); 877967dd82fSFlorian Fainelli 878967dd82fSFlorian Fainelli return ret ? ret : value; 879967dd82fSFlorian Fainelli } 880967dd82fSFlorian Fainelli 881967dd82fSFlorian Fainelli static int b53_phy_write16(struct dsa_switch *ds, int addr, int reg, u16 val) 882967dd82fSFlorian Fainelli { 88304bed143SVivien Didelot struct b53_device *priv = ds->priv; 884967dd82fSFlorian Fainelli 885967dd82fSFlorian Fainelli if (priv->ops->phy_write16) 886967dd82fSFlorian Fainelli return priv->ops->phy_write16(priv, addr, reg, val); 887967dd82fSFlorian Fainelli 888967dd82fSFlorian Fainelli return b53_write16(priv, B53_PORT_MII_PAGE(addr), reg * 2, val); 889967dd82fSFlorian Fainelli } 890967dd82fSFlorian Fainelli 891967dd82fSFlorian Fainelli static int b53_reset_switch(struct b53_device *priv) 892967dd82fSFlorian Fainelli { 893967dd82fSFlorian Fainelli /* reset vlans */ 894a2482d2cSFlorian Fainelli memset(priv->vlans, 0, sizeof(*priv->vlans) * priv->num_vlans); 895967dd82fSFlorian Fainelli memset(priv->ports, 0, sizeof(*priv->ports) * priv->num_ports); 896967dd82fSFlorian Fainelli 8970e01491dSFlorian Fainelli priv->serdes_lane = B53_INVALID_LANE; 8980e01491dSFlorian Fainelli 899967dd82fSFlorian Fainelli return b53_switch_reset(priv); 900967dd82fSFlorian Fainelli } 901967dd82fSFlorian Fainelli 902967dd82fSFlorian Fainelli static int b53_apply_config(struct b53_device *priv) 903967dd82fSFlorian Fainelli { 904967dd82fSFlorian Fainelli /* disable switching */ 905967dd82fSFlorian Fainelli b53_set_forwarding(priv, 0); 906967dd82fSFlorian Fainelli 9075c1a6eafSFlorian Fainelli b53_configure_vlan(priv->ds); 908967dd82fSFlorian Fainelli 909967dd82fSFlorian Fainelli /* enable switching */ 910967dd82fSFlorian Fainelli b53_set_forwarding(priv, 1); 911967dd82fSFlorian Fainelli 912967dd82fSFlorian Fainelli return 0; 913967dd82fSFlorian Fainelli } 914967dd82fSFlorian Fainelli 915967dd82fSFlorian Fainelli static void b53_reset_mib(struct b53_device *priv) 916967dd82fSFlorian Fainelli { 917967dd82fSFlorian Fainelli u8 gc; 918967dd82fSFlorian Fainelli 919967dd82fSFlorian Fainelli b53_read8(priv, B53_MGMT_PAGE, B53_GLOBAL_CONFIG, &gc); 920967dd82fSFlorian Fainelli 921967dd82fSFlorian Fainelli b53_write8(priv, B53_MGMT_PAGE, B53_GLOBAL_CONFIG, gc | GC_RESET_MIB); 922967dd82fSFlorian Fainelli msleep(1); 923967dd82fSFlorian Fainelli b53_write8(priv, B53_MGMT_PAGE, B53_GLOBAL_CONFIG, gc & ~GC_RESET_MIB); 924967dd82fSFlorian Fainelli msleep(1); 925967dd82fSFlorian Fainelli } 926967dd82fSFlorian Fainelli 927967dd82fSFlorian Fainelli static const struct b53_mib_desc *b53_get_mib(struct b53_device *dev) 928967dd82fSFlorian Fainelli { 929967dd82fSFlorian Fainelli if (is5365(dev)) 930967dd82fSFlorian Fainelli return b53_mibs_65; 931967dd82fSFlorian Fainelli else if (is63xx(dev)) 932967dd82fSFlorian Fainelli return b53_mibs_63xx; 933bde5d132SFlorian Fainelli else if (is58xx(dev)) 934bde5d132SFlorian Fainelli return b53_mibs_58xx; 935967dd82fSFlorian Fainelli else 936967dd82fSFlorian Fainelli return b53_mibs; 937967dd82fSFlorian Fainelli } 938967dd82fSFlorian Fainelli 939967dd82fSFlorian Fainelli static unsigned int b53_get_mib_size(struct b53_device *dev) 940967dd82fSFlorian Fainelli { 941967dd82fSFlorian Fainelli if (is5365(dev)) 942967dd82fSFlorian Fainelli return B53_MIBS_65_SIZE; 943967dd82fSFlorian Fainelli else if (is63xx(dev)) 944967dd82fSFlorian Fainelli return B53_MIBS_63XX_SIZE; 945bde5d132SFlorian Fainelli else if (is58xx(dev)) 946bde5d132SFlorian Fainelli return B53_MIBS_58XX_SIZE; 947967dd82fSFlorian Fainelli else 948967dd82fSFlorian Fainelli return B53_MIBS_SIZE; 949967dd82fSFlorian Fainelli } 950967dd82fSFlorian Fainelli 951c7d28c9dSFlorian Fainelli static struct phy_device *b53_get_phy_device(struct dsa_switch *ds, int port) 952c7d28c9dSFlorian Fainelli { 953c7d28c9dSFlorian Fainelli /* These ports typically do not have built-in PHYs */ 954c7d28c9dSFlorian Fainelli switch (port) { 955c7d28c9dSFlorian Fainelli case B53_CPU_PORT_25: 956c7d28c9dSFlorian Fainelli case 7: 957c7d28c9dSFlorian Fainelli case B53_CPU_PORT: 958c7d28c9dSFlorian Fainelli return NULL; 959c7d28c9dSFlorian Fainelli } 960c7d28c9dSFlorian Fainelli 961c7d28c9dSFlorian Fainelli return mdiobus_get_phy(ds->slave_mii_bus, port); 962c7d28c9dSFlorian Fainelli } 963c7d28c9dSFlorian Fainelli 96489f09048SFlorian Fainelli void b53_get_strings(struct dsa_switch *ds, int port, u32 stringset, 96589f09048SFlorian Fainelli uint8_t *data) 966967dd82fSFlorian Fainelli { 96704bed143SVivien Didelot struct b53_device *dev = ds->priv; 968967dd82fSFlorian Fainelli const struct b53_mib_desc *mibs = b53_get_mib(dev); 969967dd82fSFlorian Fainelli unsigned int mib_size = b53_get_mib_size(dev); 970c7d28c9dSFlorian Fainelli struct phy_device *phydev; 971967dd82fSFlorian Fainelli unsigned int i; 972967dd82fSFlorian Fainelli 973c7d28c9dSFlorian Fainelli if (stringset == ETH_SS_STATS) { 974967dd82fSFlorian Fainelli for (i = 0; i < mib_size; i++) 975cd526676SFlorian Fainelli strlcpy(data + i * ETH_GSTRING_LEN, 976967dd82fSFlorian Fainelli mibs[i].name, ETH_GSTRING_LEN); 977c7d28c9dSFlorian Fainelli } else if (stringset == ETH_SS_PHY_STATS) { 978c7d28c9dSFlorian Fainelli phydev = b53_get_phy_device(ds, port); 979c7d28c9dSFlorian Fainelli if (!phydev) 980c7d28c9dSFlorian Fainelli return; 981c7d28c9dSFlorian Fainelli 982c7d28c9dSFlorian Fainelli phy_ethtool_get_strings(phydev, data); 983c7d28c9dSFlorian Fainelli } 984967dd82fSFlorian Fainelli } 9853117455dSFlorian Fainelli EXPORT_SYMBOL(b53_get_strings); 986967dd82fSFlorian Fainelli 9873117455dSFlorian Fainelli void b53_get_ethtool_stats(struct dsa_switch *ds, int port, uint64_t *data) 988967dd82fSFlorian Fainelli { 98904bed143SVivien Didelot struct b53_device *dev = ds->priv; 990967dd82fSFlorian Fainelli const struct b53_mib_desc *mibs = b53_get_mib(dev); 991967dd82fSFlorian Fainelli unsigned int mib_size = b53_get_mib_size(dev); 992967dd82fSFlorian Fainelli const struct b53_mib_desc *s; 993967dd82fSFlorian Fainelli unsigned int i; 994967dd82fSFlorian Fainelli u64 val = 0; 995967dd82fSFlorian Fainelli 996967dd82fSFlorian Fainelli if (is5365(dev) && port == 5) 997967dd82fSFlorian Fainelli port = 8; 998967dd82fSFlorian Fainelli 999967dd82fSFlorian Fainelli mutex_lock(&dev->stats_mutex); 1000967dd82fSFlorian Fainelli 1001967dd82fSFlorian Fainelli for (i = 0; i < mib_size; i++) { 1002967dd82fSFlorian Fainelli s = &mibs[i]; 1003967dd82fSFlorian Fainelli 100451dca8a1SFlorian Fainelli if (s->size == 8) { 1005967dd82fSFlorian Fainelli b53_read64(dev, B53_MIB_PAGE(port), s->offset, &val); 1006967dd82fSFlorian Fainelli } else { 1007967dd82fSFlorian Fainelli u32 val32; 1008967dd82fSFlorian Fainelli 1009967dd82fSFlorian Fainelli b53_read32(dev, B53_MIB_PAGE(port), s->offset, 1010967dd82fSFlorian Fainelli &val32); 1011967dd82fSFlorian Fainelli val = val32; 1012967dd82fSFlorian Fainelli } 1013967dd82fSFlorian Fainelli data[i] = (u64)val; 1014967dd82fSFlorian Fainelli } 1015967dd82fSFlorian Fainelli 1016967dd82fSFlorian Fainelli mutex_unlock(&dev->stats_mutex); 1017967dd82fSFlorian Fainelli } 10183117455dSFlorian Fainelli EXPORT_SYMBOL(b53_get_ethtool_stats); 1019967dd82fSFlorian Fainelli 1020c7d28c9dSFlorian Fainelli void b53_get_ethtool_phy_stats(struct dsa_switch *ds, int port, uint64_t *data) 1021c7d28c9dSFlorian Fainelli { 1022c7d28c9dSFlorian Fainelli struct phy_device *phydev; 1023c7d28c9dSFlorian Fainelli 1024c7d28c9dSFlorian Fainelli phydev = b53_get_phy_device(ds, port); 1025c7d28c9dSFlorian Fainelli if (!phydev) 1026c7d28c9dSFlorian Fainelli return; 1027c7d28c9dSFlorian Fainelli 1028c7d28c9dSFlorian Fainelli phy_ethtool_get_stats(phydev, NULL, data); 1029c7d28c9dSFlorian Fainelli } 1030c7d28c9dSFlorian Fainelli EXPORT_SYMBOL(b53_get_ethtool_phy_stats); 1031c7d28c9dSFlorian Fainelli 103289f09048SFlorian Fainelli int b53_get_sset_count(struct dsa_switch *ds, int port, int sset) 1033967dd82fSFlorian Fainelli { 103404bed143SVivien Didelot struct b53_device *dev = ds->priv; 1035c7d28c9dSFlorian Fainelli struct phy_device *phydev; 1036967dd82fSFlorian Fainelli 1037c7d28c9dSFlorian Fainelli if (sset == ETH_SS_STATS) { 1038c7d28c9dSFlorian Fainelli return b53_get_mib_size(dev); 1039c7d28c9dSFlorian Fainelli } else if (sset == ETH_SS_PHY_STATS) { 1040c7d28c9dSFlorian Fainelli phydev = b53_get_phy_device(ds, port); 1041c7d28c9dSFlorian Fainelli if (!phydev) 104289f09048SFlorian Fainelli return 0; 104389f09048SFlorian Fainelli 1044c7d28c9dSFlorian Fainelli return phy_ethtool_get_sset_count(phydev); 1045c7d28c9dSFlorian Fainelli } 1046c7d28c9dSFlorian Fainelli 1047c7d28c9dSFlorian Fainelli return 0; 1048967dd82fSFlorian Fainelli } 10493117455dSFlorian Fainelli EXPORT_SYMBOL(b53_get_sset_count); 1050967dd82fSFlorian Fainelli 10514f6a5cafSFlorian Fainelli enum b53_devlink_resource_id { 10524f6a5cafSFlorian Fainelli B53_DEVLINK_PARAM_ID_VLAN_TABLE, 10534f6a5cafSFlorian Fainelli }; 10544f6a5cafSFlorian Fainelli 10554f6a5cafSFlorian Fainelli static u64 b53_devlink_vlan_table_get(void *priv) 10564f6a5cafSFlorian Fainelli { 10574f6a5cafSFlorian Fainelli struct b53_device *dev = priv; 10584f6a5cafSFlorian Fainelli struct b53_vlan *vl; 10594f6a5cafSFlorian Fainelli unsigned int i; 10604f6a5cafSFlorian Fainelli u64 count = 0; 10614f6a5cafSFlorian Fainelli 10624f6a5cafSFlorian Fainelli for (i = 0; i < dev->num_vlans; i++) { 10634f6a5cafSFlorian Fainelli vl = &dev->vlans[i]; 10644f6a5cafSFlorian Fainelli if (vl->members) 10654f6a5cafSFlorian Fainelli count++; 10664f6a5cafSFlorian Fainelli } 10674f6a5cafSFlorian Fainelli 10684f6a5cafSFlorian Fainelli return count; 10694f6a5cafSFlorian Fainelli } 10704f6a5cafSFlorian Fainelli 10714f6a5cafSFlorian Fainelli int b53_setup_devlink_resources(struct dsa_switch *ds) 10724f6a5cafSFlorian Fainelli { 10734f6a5cafSFlorian Fainelli struct devlink_resource_size_params size_params; 10744f6a5cafSFlorian Fainelli struct b53_device *dev = ds->priv; 10754f6a5cafSFlorian Fainelli int err; 10764f6a5cafSFlorian Fainelli 10774f6a5cafSFlorian Fainelli devlink_resource_size_params_init(&size_params, dev->num_vlans, 10784f6a5cafSFlorian Fainelli dev->num_vlans, 10794f6a5cafSFlorian Fainelli 1, DEVLINK_RESOURCE_UNIT_ENTRY); 10804f6a5cafSFlorian Fainelli 10814f6a5cafSFlorian Fainelli err = dsa_devlink_resource_register(ds, "VLAN", dev->num_vlans, 10824f6a5cafSFlorian Fainelli B53_DEVLINK_PARAM_ID_VLAN_TABLE, 10834f6a5cafSFlorian Fainelli DEVLINK_RESOURCE_ID_PARENT_TOP, 10844f6a5cafSFlorian Fainelli &size_params); 10854f6a5cafSFlorian Fainelli if (err) 10864f6a5cafSFlorian Fainelli goto out; 10874f6a5cafSFlorian Fainelli 10884f6a5cafSFlorian Fainelli dsa_devlink_resource_occ_get_register(ds, 10894f6a5cafSFlorian Fainelli B53_DEVLINK_PARAM_ID_VLAN_TABLE, 10904f6a5cafSFlorian Fainelli b53_devlink_vlan_table_get, dev); 10914f6a5cafSFlorian Fainelli 10924f6a5cafSFlorian Fainelli return 0; 10934f6a5cafSFlorian Fainelli out: 10944f6a5cafSFlorian Fainelli dsa_devlink_resources_unregister(ds); 10954f6a5cafSFlorian Fainelli return err; 10964f6a5cafSFlorian Fainelli } 10974f6a5cafSFlorian Fainelli EXPORT_SYMBOL(b53_setup_devlink_resources); 10984f6a5cafSFlorian Fainelli 1099967dd82fSFlorian Fainelli static int b53_setup(struct dsa_switch *ds) 1100967dd82fSFlorian Fainelli { 110104bed143SVivien Didelot struct b53_device *dev = ds->priv; 1102967dd82fSFlorian Fainelli unsigned int port; 1103967dd82fSFlorian Fainelli int ret; 1104967dd82fSFlorian Fainelli 11052c32a3d3SFlorian Fainelli /* Request bridge PVID untagged when DSA_TAG_PROTO_NONE is set 11062c32a3d3SFlorian Fainelli * which forces the CPU port to be tagged in all VLANs. 11072c32a3d3SFlorian Fainelli */ 11082c32a3d3SFlorian Fainelli ds->untag_bridge_pvid = dev->tag_protocol == DSA_TAG_PROTO_NONE; 11092c32a3d3SFlorian Fainelli 1110967dd82fSFlorian Fainelli ret = b53_reset_switch(dev); 1111967dd82fSFlorian Fainelli if (ret) { 1112967dd82fSFlorian Fainelli dev_err(ds->dev, "failed to reset switch\n"); 1113967dd82fSFlorian Fainelli return ret; 1114967dd82fSFlorian Fainelli } 1115967dd82fSFlorian Fainelli 1116967dd82fSFlorian Fainelli b53_reset_mib(dev); 1117967dd82fSFlorian Fainelli 1118967dd82fSFlorian Fainelli ret = b53_apply_config(dev); 11194f6a5cafSFlorian Fainelli if (ret) { 1120967dd82fSFlorian Fainelli dev_err(ds->dev, "failed to apply configuration\n"); 11214f6a5cafSFlorian Fainelli return ret; 11224f6a5cafSFlorian Fainelli } 1123967dd82fSFlorian Fainelli 112475dad252SBenedikt Spranger /* Configure IMP/CPU port, disable all other ports. Enabled 112534c8befdSFlorian Fainelli * ports will be configured with .port_enable 112634c8befdSFlorian Fainelli */ 1127967dd82fSFlorian Fainelli for (port = 0; port < dev->num_ports; port++) { 112834c8befdSFlorian Fainelli if (dsa_is_cpu_port(ds, port)) 1129299752a7SFlorian Fainelli b53_enable_cpu_port(dev, port); 113075dad252SBenedikt Spranger else 113175104db0SAndrew Lunn b53_disable_port(ds, port); 1132967dd82fSFlorian Fainelli } 1133967dd82fSFlorian Fainelli 11344f6a5cafSFlorian Fainelli return b53_setup_devlink_resources(ds); 11354f6a5cafSFlorian Fainelli } 11364f6a5cafSFlorian Fainelli 11374f6a5cafSFlorian Fainelli static void b53_teardown(struct dsa_switch *ds) 11384f6a5cafSFlorian Fainelli { 11394f6a5cafSFlorian Fainelli dsa_devlink_resources_unregister(ds); 1140967dd82fSFlorian Fainelli } 1141967dd82fSFlorian Fainelli 11425e004460SFlorian Fainelli static void b53_force_link(struct b53_device *dev, int port, int link) 1143967dd82fSFlorian Fainelli { 11445e004460SFlorian Fainelli u8 reg, val, off; 1145967dd82fSFlorian Fainelli 1146967dd82fSFlorian Fainelli /* Override the port settings */ 114763f8428bSRafał Miłecki if (port == dev->imp_port) { 1148967dd82fSFlorian Fainelli off = B53_PORT_OVERRIDE_CTRL; 11495e004460SFlorian Fainelli val = PORT_OVERRIDE_EN; 1150967dd82fSFlorian Fainelli } else { 1151967dd82fSFlorian Fainelli off = B53_GMII_PORT_OVERRIDE_CTRL(port); 11525e004460SFlorian Fainelli val = GMII_PO_EN; 1153967dd82fSFlorian Fainelli } 1154967dd82fSFlorian Fainelli 11555e004460SFlorian Fainelli b53_read8(dev, B53_CTRL_PAGE, off, ®); 11565e004460SFlorian Fainelli reg |= val; 11575e004460SFlorian Fainelli if (link) 1158967dd82fSFlorian Fainelli reg |= PORT_OVERRIDE_LINK; 11595e004460SFlorian Fainelli else 11605e004460SFlorian Fainelli reg &= ~PORT_OVERRIDE_LINK; 11615e004460SFlorian Fainelli b53_write8(dev, B53_CTRL_PAGE, off, reg); 11625e004460SFlorian Fainelli } 1163967dd82fSFlorian Fainelli 11645e004460SFlorian Fainelli static void b53_force_port_config(struct b53_device *dev, int port, 11653cad1c8bSRussell King int speed, int duplex, 11663cad1c8bSRussell King bool tx_pause, bool rx_pause) 11675e004460SFlorian Fainelli { 11685e004460SFlorian Fainelli u8 reg, val, off; 11695e004460SFlorian Fainelli 11705e004460SFlorian Fainelli /* Override the port settings */ 117163f8428bSRafał Miłecki if (port == dev->imp_port) { 11725e004460SFlorian Fainelli off = B53_PORT_OVERRIDE_CTRL; 11735e004460SFlorian Fainelli val = PORT_OVERRIDE_EN; 11745e004460SFlorian Fainelli } else { 11755e004460SFlorian Fainelli off = B53_GMII_PORT_OVERRIDE_CTRL(port); 11765e004460SFlorian Fainelli val = GMII_PO_EN; 11775e004460SFlorian Fainelli } 11785e004460SFlorian Fainelli 11795e004460SFlorian Fainelli b53_read8(dev, B53_CTRL_PAGE, off, ®); 11805e004460SFlorian Fainelli reg |= val; 11815e004460SFlorian Fainelli if (duplex == DUPLEX_FULL) 1182967dd82fSFlorian Fainelli reg |= PORT_OVERRIDE_FULL_DUPLEX; 11835e004460SFlorian Fainelli else 11845e004460SFlorian Fainelli reg &= ~PORT_OVERRIDE_FULL_DUPLEX; 1185967dd82fSFlorian Fainelli 11865e004460SFlorian Fainelli switch (speed) { 1187967dd82fSFlorian Fainelli case 2000: 1188967dd82fSFlorian Fainelli reg |= PORT_OVERRIDE_SPEED_2000M; 1189df561f66SGustavo A. R. Silva fallthrough; 1190967dd82fSFlorian Fainelli case SPEED_1000: 1191967dd82fSFlorian Fainelli reg |= PORT_OVERRIDE_SPEED_1000M; 1192967dd82fSFlorian Fainelli break; 1193967dd82fSFlorian Fainelli case SPEED_100: 1194967dd82fSFlorian Fainelli reg |= PORT_OVERRIDE_SPEED_100M; 1195967dd82fSFlorian Fainelli break; 1196967dd82fSFlorian Fainelli case SPEED_10: 1197967dd82fSFlorian Fainelli reg |= PORT_OVERRIDE_SPEED_10M; 1198967dd82fSFlorian Fainelli break; 1199967dd82fSFlorian Fainelli default: 12005e004460SFlorian Fainelli dev_err(dev->dev, "unknown speed: %d\n", speed); 1201967dd82fSFlorian Fainelli return; 1202967dd82fSFlorian Fainelli } 1203967dd82fSFlorian Fainelli 12043cad1c8bSRussell King if (rx_pause) 12055e004460SFlorian Fainelli reg |= PORT_OVERRIDE_RX_FLOW; 12063cad1c8bSRussell King if (tx_pause) 12075e004460SFlorian Fainelli reg |= PORT_OVERRIDE_TX_FLOW; 12085e004460SFlorian Fainelli 12095e004460SFlorian Fainelli b53_write8(dev, B53_CTRL_PAGE, off, reg); 12105e004460SFlorian Fainelli } 12115e004460SFlorian Fainelli 12125e004460SFlorian Fainelli static void b53_adjust_link(struct dsa_switch *ds, int port, 12135e004460SFlorian Fainelli struct phy_device *phydev) 12145e004460SFlorian Fainelli { 12155e004460SFlorian Fainelli struct b53_device *dev = ds->priv; 12165e004460SFlorian Fainelli struct ethtool_eee *p = &dev->ports[port].eee; 12175e004460SFlorian Fainelli u8 rgmii_ctrl = 0, reg = 0, off; 12183cad1c8bSRussell King bool tx_pause = false; 12193cad1c8bSRussell King bool rx_pause = false; 12205e004460SFlorian Fainelli 12215e004460SFlorian Fainelli if (!phy_is_pseudo_fixed_link(phydev)) 12225e004460SFlorian Fainelli return; 12235e004460SFlorian Fainelli 1224967dd82fSFlorian Fainelli /* Enable flow control on BCM5301x's CPU port */ 12253ff26b29SRafał Miłecki if (is5301x(dev) && dsa_is_cpu_port(ds, port)) 12263cad1c8bSRussell King tx_pause = rx_pause = true; 1227967dd82fSFlorian Fainelli 1228967dd82fSFlorian Fainelli if (phydev->pause) { 1229967dd82fSFlorian Fainelli if (phydev->asym_pause) 12303cad1c8bSRussell King tx_pause = true; 12313cad1c8bSRussell King rx_pause = true; 1232967dd82fSFlorian Fainelli } 1233967dd82fSFlorian Fainelli 12343cad1c8bSRussell King b53_force_port_config(dev, port, phydev->speed, phydev->duplex, 12353cad1c8bSRussell King tx_pause, rx_pause); 12365e004460SFlorian Fainelli b53_force_link(dev, port, phydev->link); 1237967dd82fSFlorian Fainelli 1238967dd82fSFlorian Fainelli if (is531x5(dev) && phy_interface_is_rgmii(phydev)) { 123963f8428bSRafał Miłecki if (port == dev->imp_port) 1240967dd82fSFlorian Fainelli off = B53_RGMII_CTRL_IMP; 1241967dd82fSFlorian Fainelli else 1242967dd82fSFlorian Fainelli off = B53_RGMII_CTRL_P(port); 1243967dd82fSFlorian Fainelli 1244967dd82fSFlorian Fainelli /* Configure the port RGMII clock delay by DLL disabled and 1245967dd82fSFlorian Fainelli * tx_clk aligned timing (restoring to reset defaults) 1246967dd82fSFlorian Fainelli */ 1247967dd82fSFlorian Fainelli b53_read8(dev, B53_CTRL_PAGE, off, &rgmii_ctrl); 1248967dd82fSFlorian Fainelli rgmii_ctrl &= ~(RGMII_CTRL_DLL_RXC | RGMII_CTRL_DLL_TXC | 1249967dd82fSFlorian Fainelli RGMII_CTRL_TIMING_SEL); 1250967dd82fSFlorian Fainelli 1251967dd82fSFlorian Fainelli /* PHY_INTERFACE_MODE_RGMII_TXID means TX internal delay, make 1252967dd82fSFlorian Fainelli * sure that we enable the port TX clock internal delay to 1253967dd82fSFlorian Fainelli * account for this internal delay that is inserted, otherwise 1254967dd82fSFlorian Fainelli * the switch won't be able to receive correctly. 1255967dd82fSFlorian Fainelli * 1256967dd82fSFlorian Fainelli * PHY_INTERFACE_MODE_RGMII means that we are not introducing 1257967dd82fSFlorian Fainelli * any delay neither on transmission nor reception, so the 1258967dd82fSFlorian Fainelli * BCM53125 must also be configured accordingly to account for 1259967dd82fSFlorian Fainelli * the lack of delay and introduce 1260967dd82fSFlorian Fainelli * 1261967dd82fSFlorian Fainelli * The BCM53125 switch has its RX clock and TX clock control 1262967dd82fSFlorian Fainelli * swapped, hence the reason why we modify the TX clock path in 1263967dd82fSFlorian Fainelli * the "RGMII" case 1264967dd82fSFlorian Fainelli */ 1265967dd82fSFlorian Fainelli if (phydev->interface == PHY_INTERFACE_MODE_RGMII_TXID) 1266967dd82fSFlorian Fainelli rgmii_ctrl |= RGMII_CTRL_DLL_TXC; 1267967dd82fSFlorian Fainelli if (phydev->interface == PHY_INTERFACE_MODE_RGMII) 1268967dd82fSFlorian Fainelli rgmii_ctrl |= RGMII_CTRL_DLL_TXC | RGMII_CTRL_DLL_RXC; 1269967dd82fSFlorian Fainelli rgmii_ctrl |= RGMII_CTRL_TIMING_SEL; 1270967dd82fSFlorian Fainelli b53_write8(dev, B53_CTRL_PAGE, off, rgmii_ctrl); 1271967dd82fSFlorian Fainelli 1272967dd82fSFlorian Fainelli dev_info(ds->dev, "Configured port %d for %s\n", port, 1273967dd82fSFlorian Fainelli phy_modes(phydev->interface)); 1274967dd82fSFlorian Fainelli } 1275967dd82fSFlorian Fainelli 1276967dd82fSFlorian Fainelli /* configure MII port if necessary */ 1277967dd82fSFlorian Fainelli if (is5325(dev)) { 1278967dd82fSFlorian Fainelli b53_read8(dev, B53_CTRL_PAGE, B53_PORT_OVERRIDE_CTRL, 1279967dd82fSFlorian Fainelli ®); 1280967dd82fSFlorian Fainelli 1281967dd82fSFlorian Fainelli /* reverse mii needs to be enabled */ 1282967dd82fSFlorian Fainelli if (!(reg & PORT_OVERRIDE_RV_MII_25)) { 1283967dd82fSFlorian Fainelli b53_write8(dev, B53_CTRL_PAGE, B53_PORT_OVERRIDE_CTRL, 1284967dd82fSFlorian Fainelli reg | PORT_OVERRIDE_RV_MII_25); 1285967dd82fSFlorian Fainelli b53_read8(dev, B53_CTRL_PAGE, B53_PORT_OVERRIDE_CTRL, 1286967dd82fSFlorian Fainelli ®); 1287967dd82fSFlorian Fainelli 1288967dd82fSFlorian Fainelli if (!(reg & PORT_OVERRIDE_RV_MII_25)) { 1289967dd82fSFlorian Fainelli dev_err(ds->dev, 1290967dd82fSFlorian Fainelli "Failed to enable reverse MII mode\n"); 1291967dd82fSFlorian Fainelli return; 1292967dd82fSFlorian Fainelli } 1293967dd82fSFlorian Fainelli } 1294967dd82fSFlorian Fainelli } 1295f43a2dbeSFlorian Fainelli 1296f43a2dbeSFlorian Fainelli /* Re-negotiate EEE if it was enabled already */ 1297f43a2dbeSFlorian Fainelli p->eee_enabled = b53_eee_init(ds, port, phydev); 1298967dd82fSFlorian Fainelli } 1299967dd82fSFlorian Fainelli 1300a8e8b985SFlorian Fainelli void b53_port_event(struct dsa_switch *ds, int port) 1301a8e8b985SFlorian Fainelli { 1302a8e8b985SFlorian Fainelli struct b53_device *dev = ds->priv; 1303a8e8b985SFlorian Fainelli bool link; 1304a8e8b985SFlorian Fainelli u16 sts; 1305a8e8b985SFlorian Fainelli 1306a8e8b985SFlorian Fainelli b53_read16(dev, B53_STAT_PAGE, B53_LINK_STAT, &sts); 1307a8e8b985SFlorian Fainelli link = !!(sts & BIT(port)); 1308a8e8b985SFlorian Fainelli dsa_port_phylink_mac_change(ds, port, link); 1309a8e8b985SFlorian Fainelli } 1310a8e8b985SFlorian Fainelli EXPORT_SYMBOL(b53_port_event); 1311a8e8b985SFlorian Fainelli 1312dda1c257SRussell King (Oracle) static void b53_phylink_get_caps(struct dsa_switch *ds, int port, 1313dda1c257SRussell King (Oracle) struct phylink_config *config) 1314dda1c257SRussell King (Oracle) { 1315dda1c257SRussell King (Oracle) struct b53_device *dev = ds->priv; 1316dda1c257SRussell King (Oracle) 1317dda1c257SRussell King (Oracle) /* Internal ports need GMII for PHYLIB */ 1318dda1c257SRussell King (Oracle) __set_bit(PHY_INTERFACE_MODE_GMII, config->supported_interfaces); 1319dda1c257SRussell King (Oracle) 1320dda1c257SRussell King (Oracle) /* These switches appear to support MII and RevMII too, but beyond 1321dda1c257SRussell King (Oracle) * this, the code gives very few clues. FIXME: We probably need more 1322dda1c257SRussell King (Oracle) * interface modes here. 132325179f8fSRussell King (Oracle) * 132425179f8fSRussell King (Oracle) * According to b53_srab_mux_init(), ports 3..5 can support: 132525179f8fSRussell King (Oracle) * SGMII, MII, GMII, RGMII or INTERNAL depending on the MUX setting. 132625179f8fSRussell King (Oracle) * However, the interface mode read from the MUX configuration is 132725179f8fSRussell King (Oracle) * not passed back to DSA, so phylink uses NA. 132825179f8fSRussell King (Oracle) * DT can specify RGMII for ports 0, 1. 132925179f8fSRussell King (Oracle) * For MDIO, port 8 can be RGMII_TXID. 1330dda1c257SRussell King (Oracle) */ 1331dda1c257SRussell King (Oracle) __set_bit(PHY_INTERFACE_MODE_MII, config->supported_interfaces); 1332dda1c257SRussell King (Oracle) __set_bit(PHY_INTERFACE_MODE_REVMII, config->supported_interfaces); 1333dda1c257SRussell King (Oracle) 1334dda1c257SRussell King (Oracle) config->mac_capabilities = MAC_ASYM_PAUSE | MAC_SYM_PAUSE | 1335dda1c257SRussell King (Oracle) MAC_10 | MAC_100; 1336dda1c257SRussell King (Oracle) 133725179f8fSRussell King (Oracle) /* 5325/5365 are not capable of gigabit speeds, everything else is. 133825179f8fSRussell King (Oracle) * Note: the original code also exclulded Gigagbit for MII, RevMII 133925179f8fSRussell King (Oracle) * and 802.3z modes. MII and RevMII are not able to work above 100M, 134025179f8fSRussell King (Oracle) * so will be excluded by the generic validator implementation. 134125179f8fSRussell King (Oracle) * However, the exclusion of Gigabit for 802.3z just seems wrong. 134225179f8fSRussell King (Oracle) */ 1343dda1c257SRussell King (Oracle) if (!(is5325(dev) || is5365(dev))) 1344dda1c257SRussell King (Oracle) config->mac_capabilities |= MAC_1000; 1345dda1c257SRussell King (Oracle) 1346dda1c257SRussell King (Oracle) /* Get the implementation specific capabilities */ 1347dda1c257SRussell King (Oracle) if (dev->ops->phylink_get_caps) 1348dda1c257SRussell King (Oracle) dev->ops->phylink_get_caps(dev, port, config); 134981c1681cSRussell King (Oracle) 135081c1681cSRussell King (Oracle) /* This driver does not make use of the speed, duplex, pause or the 135181c1681cSRussell King (Oracle) * advertisement in its mac_config, so it is safe to mark this driver 135281c1681cSRussell King (Oracle) * as non-legacy. 135381c1681cSRussell King (Oracle) */ 135481c1681cSRussell King (Oracle) config->legacy_pre_march2020 = false; 1355dda1c257SRussell King (Oracle) } 1356dda1c257SRussell King (Oracle) 1357a8e8b985SFlorian Fainelli int b53_phylink_mac_link_state(struct dsa_switch *ds, int port, 1358a8e8b985SFlorian Fainelli struct phylink_link_state *state) 1359a8e8b985SFlorian Fainelli { 13600e01491dSFlorian Fainelli struct b53_device *dev = ds->priv; 1361a8e8b985SFlorian Fainelli int ret = -EOPNOTSUPP; 1362a8e8b985SFlorian Fainelli 136355a4d2eaSFlorian Fainelli if ((phy_interface_mode_is_8023z(state->interface) || 136455a4d2eaSFlorian Fainelli state->interface == PHY_INTERFACE_MODE_SGMII) && 13650e01491dSFlorian Fainelli dev->ops->serdes_link_state) 13660e01491dSFlorian Fainelli ret = dev->ops->serdes_link_state(dev, port, state); 13670e01491dSFlorian Fainelli 1368a8e8b985SFlorian Fainelli return ret; 1369a8e8b985SFlorian Fainelli } 1370a8e8b985SFlorian Fainelli EXPORT_SYMBOL(b53_phylink_mac_link_state); 1371a8e8b985SFlorian Fainelli 1372a8e8b985SFlorian Fainelli void b53_phylink_mac_config(struct dsa_switch *ds, int port, 1373a8e8b985SFlorian Fainelli unsigned int mode, 1374a8e8b985SFlorian Fainelli const struct phylink_link_state *state) 1375a8e8b985SFlorian Fainelli { 1376a8e8b985SFlorian Fainelli struct b53_device *dev = ds->priv; 1377a8e8b985SFlorian Fainelli 1378ab017b79SRussell King if (mode == MLO_AN_PHY || mode == MLO_AN_FIXED) 1379a8e8b985SFlorian Fainelli return; 1380a8e8b985SFlorian Fainelli 138155a4d2eaSFlorian Fainelli if ((phy_interface_mode_is_8023z(state->interface) || 138255a4d2eaSFlorian Fainelli state->interface == PHY_INTERFACE_MODE_SGMII) && 13830e01491dSFlorian Fainelli dev->ops->serdes_config) 13840e01491dSFlorian Fainelli dev->ops->serdes_config(dev, port, mode, state); 1385a8e8b985SFlorian Fainelli } 1386a8e8b985SFlorian Fainelli EXPORT_SYMBOL(b53_phylink_mac_config); 1387a8e8b985SFlorian Fainelli 1388a8e8b985SFlorian Fainelli void b53_phylink_mac_an_restart(struct dsa_switch *ds, int port) 1389a8e8b985SFlorian Fainelli { 13900e01491dSFlorian Fainelli struct b53_device *dev = ds->priv; 13910e01491dSFlorian Fainelli 13920e01491dSFlorian Fainelli if (dev->ops->serdes_an_restart) 13930e01491dSFlorian Fainelli dev->ops->serdes_an_restart(dev, port); 1394a8e8b985SFlorian Fainelli } 1395a8e8b985SFlorian Fainelli EXPORT_SYMBOL(b53_phylink_mac_an_restart); 1396a8e8b985SFlorian Fainelli 1397a8e8b985SFlorian Fainelli void b53_phylink_mac_link_down(struct dsa_switch *ds, int port, 1398a8e8b985SFlorian Fainelli unsigned int mode, 1399a8e8b985SFlorian Fainelli phy_interface_t interface) 1400a8e8b985SFlorian Fainelli { 1401a8e8b985SFlorian Fainelli struct b53_device *dev = ds->priv; 1402a8e8b985SFlorian Fainelli 1403a8e8b985SFlorian Fainelli if (mode == MLO_AN_PHY) 1404a8e8b985SFlorian Fainelli return; 1405a8e8b985SFlorian Fainelli 1406a8e8b985SFlorian Fainelli if (mode == MLO_AN_FIXED) { 1407a8e8b985SFlorian Fainelli b53_force_link(dev, port, false); 1408a8e8b985SFlorian Fainelli return; 1409a8e8b985SFlorian Fainelli } 14100e01491dSFlorian Fainelli 14110e01491dSFlorian Fainelli if (phy_interface_mode_is_8023z(interface) && 14120e01491dSFlorian Fainelli dev->ops->serdes_link_set) 14130e01491dSFlorian Fainelli dev->ops->serdes_link_set(dev, port, mode, interface, false); 1414a8e8b985SFlorian Fainelli } 1415a8e8b985SFlorian Fainelli EXPORT_SYMBOL(b53_phylink_mac_link_down); 1416a8e8b985SFlorian Fainelli 1417a8e8b985SFlorian Fainelli void b53_phylink_mac_link_up(struct dsa_switch *ds, int port, 1418a8e8b985SFlorian Fainelli unsigned int mode, 1419a8e8b985SFlorian Fainelli phy_interface_t interface, 14205b502a7bSRussell King struct phy_device *phydev, 14215b502a7bSRussell King int speed, int duplex, 14225b502a7bSRussell King bool tx_pause, bool rx_pause) 1423a8e8b985SFlorian Fainelli { 1424a8e8b985SFlorian Fainelli struct b53_device *dev = ds->priv; 1425a8e8b985SFlorian Fainelli 1426a8e8b985SFlorian Fainelli if (mode == MLO_AN_PHY) 1427a8e8b985SFlorian Fainelli return; 1428a8e8b985SFlorian Fainelli 1429a8e8b985SFlorian Fainelli if (mode == MLO_AN_FIXED) { 1430ab017b79SRussell King b53_force_port_config(dev, port, speed, duplex, 1431ab017b79SRussell King tx_pause, rx_pause); 1432a8e8b985SFlorian Fainelli b53_force_link(dev, port, true); 1433a8e8b985SFlorian Fainelli return; 1434a8e8b985SFlorian Fainelli } 14350e01491dSFlorian Fainelli 14360e01491dSFlorian Fainelli if (phy_interface_mode_is_8023z(interface) && 14370e01491dSFlorian Fainelli dev->ops->serdes_link_set) 14380e01491dSFlorian Fainelli dev->ops->serdes_link_set(dev, port, mode, interface, true); 1439a8e8b985SFlorian Fainelli } 1440a8e8b985SFlorian Fainelli EXPORT_SYMBOL(b53_phylink_mac_link_up); 1441a8e8b985SFlorian Fainelli 144289153ed6SVladimir Oltean int b53_vlan_filtering(struct dsa_switch *ds, int port, bool vlan_filtering, 144389153ed6SVladimir Oltean struct netlink_ext_ack *extack) 1444a2482d2cSFlorian Fainelli { 1445dad8d7c6SFlorian Fainelli struct b53_device *dev = ds->priv; 1446dad8d7c6SFlorian Fainelli 1447ee47ed08SFlorian Fainelli b53_enable_vlan(dev, port, dev->vlan_enabled, vlan_filtering); 1448dad8d7c6SFlorian Fainelli 1449a2482d2cSFlorian Fainelli return 0; 1450a2482d2cSFlorian Fainelli } 14513117455dSFlorian Fainelli EXPORT_SYMBOL(b53_vlan_filtering); 1452a2482d2cSFlorian Fainelli 14531958d581SVladimir Oltean static int b53_vlan_prepare(struct dsa_switch *ds, int port, 145480e02360SVivien Didelot const struct switchdev_obj_port_vlan *vlan) 1455a2482d2cSFlorian Fainelli { 145604bed143SVivien Didelot struct b53_device *dev = ds->priv; 1457a2482d2cSFlorian Fainelli 1458b7a9e0daSVladimir Oltean if ((is5325(dev) || is5365(dev)) && vlan->vid == 0) 1459a2482d2cSFlorian Fainelli return -EOPNOTSUPP; 1460a2482d2cSFlorian Fainelli 146188631864SFlorian Fainelli /* Port 7 on 7278 connects to the ASP's UniMAC which is not capable of 146288631864SFlorian Fainelli * receiving VLAN tagged frames at all, we can still allow the port to 146388631864SFlorian Fainelli * be configured for egress untagged. 146488631864SFlorian Fainelli */ 146588631864SFlorian Fainelli if (dev->chip_id == BCM7278_DEVICE_ID && port == 7 && 146688631864SFlorian Fainelli !(vlan->flags & BRIDGE_VLAN_INFO_UNTAGGED)) 146788631864SFlorian Fainelli return -EINVAL; 146888631864SFlorian Fainelli 14690fe2f273SJakub Kicinski if (vlan->vid >= dev->num_vlans) 1470a2482d2cSFlorian Fainelli return -ERANGE; 1471a2482d2cSFlorian Fainelli 1472ee47ed08SFlorian Fainelli b53_enable_vlan(dev, port, true, ds->vlan_filtering); 1473a2482d2cSFlorian Fainelli 1474a2482d2cSFlorian Fainelli return 0; 1475a2482d2cSFlorian Fainelli } 1476a2482d2cSFlorian Fainelli 14771958d581SVladimir Oltean int b53_vlan_add(struct dsa_switch *ds, int port, 147831046a5fSVladimir Oltean const struct switchdev_obj_port_vlan *vlan, 147931046a5fSVladimir Oltean struct netlink_ext_ack *extack) 1480a2482d2cSFlorian Fainelli { 148104bed143SVivien Didelot struct b53_device *dev = ds->priv; 1482a2482d2cSFlorian Fainelli bool untagged = vlan->flags & BRIDGE_VLAN_INFO_UNTAGGED; 1483a2482d2cSFlorian Fainelli bool pvid = vlan->flags & BRIDGE_VLAN_INFO_PVID; 1484a2482d2cSFlorian Fainelli struct b53_vlan *vl; 14851958d581SVladimir Oltean int err; 14861958d581SVladimir Oltean 14871958d581SVladimir Oltean err = b53_vlan_prepare(ds, port, vlan); 14881958d581SVladimir Oltean if (err) 14891958d581SVladimir Oltean return err; 1490a2482d2cSFlorian Fainelli 1491b7a9e0daSVladimir Oltean vl = &dev->vlans[vlan->vid]; 1492a2482d2cSFlorian Fainelli 1493b7a9e0daSVladimir Oltean b53_get_vlan_entry(dev, vlan->vid, vl); 1494a2482d2cSFlorian Fainelli 1495b7a9e0daSVladimir Oltean if (vlan->vid == 0 && vlan->vid == b53_default_pvid(dev)) 1496d965a543SFlorian Fainelli untagged = true; 1497d965a543SFlorian Fainelli 1498c499696eSFlorian Fainelli vl->members |= BIT(port); 14992c32a3d3SFlorian Fainelli if (untagged && !b53_vlan_port_needs_forced_tagged(ds, port)) 1500e47112d9SFlorian Fainelli vl->untag |= BIT(port); 1501a2482d2cSFlorian Fainelli else 1502e47112d9SFlorian Fainelli vl->untag &= ~BIT(port); 1503a2482d2cSFlorian Fainelli 1504b7a9e0daSVladimir Oltean b53_set_vlan_entry(dev, vlan->vid, vl); 1505b7a9e0daSVladimir Oltean b53_fast_age_vlan(dev, vlan->vid); 1506a2482d2cSFlorian Fainelli 150710163aaeSFlorian Fainelli if (pvid && !dsa_is_cpu_port(ds, port)) { 1508a2482d2cSFlorian Fainelli b53_write16(dev, B53_VLAN_PAGE, B53_VLAN_PORT_DEF_TAG(port), 1509b7a9e0daSVladimir Oltean vlan->vid); 1510b7a9e0daSVladimir Oltean b53_fast_age_vlan(dev, vlan->vid); 1511a2482d2cSFlorian Fainelli } 15121958d581SVladimir Oltean 15131958d581SVladimir Oltean return 0; 1514a2482d2cSFlorian Fainelli } 15153117455dSFlorian Fainelli EXPORT_SYMBOL(b53_vlan_add); 1516a2482d2cSFlorian Fainelli 15173117455dSFlorian Fainelli int b53_vlan_del(struct dsa_switch *ds, int port, 1518a2482d2cSFlorian Fainelli const struct switchdev_obj_port_vlan *vlan) 1519a2482d2cSFlorian Fainelli { 152004bed143SVivien Didelot struct b53_device *dev = ds->priv; 1521a2482d2cSFlorian Fainelli bool untagged = vlan->flags & BRIDGE_VLAN_INFO_UNTAGGED; 1522a2482d2cSFlorian Fainelli struct b53_vlan *vl; 1523a2482d2cSFlorian Fainelli u16 pvid; 1524a2482d2cSFlorian Fainelli 1525a2482d2cSFlorian Fainelli b53_read16(dev, B53_VLAN_PAGE, B53_VLAN_PORT_DEF_TAG(port), &pvid); 1526a2482d2cSFlorian Fainelli 1527b7a9e0daSVladimir Oltean vl = &dev->vlans[vlan->vid]; 1528a2482d2cSFlorian Fainelli 1529b7a9e0daSVladimir Oltean b53_get_vlan_entry(dev, vlan->vid, vl); 1530a2482d2cSFlorian Fainelli 1531a2482d2cSFlorian Fainelli vl->members &= ~BIT(port); 1532a2482d2cSFlorian Fainelli 1533b7a9e0daSVladimir Oltean if (pvid == vlan->vid) 1534fea83353SFlorian Fainelli pvid = b53_default_pvid(dev); 1535a2482d2cSFlorian Fainelli 15362c32a3d3SFlorian Fainelli if (untagged && !b53_vlan_port_needs_forced_tagged(ds, port)) 1537a2482d2cSFlorian Fainelli vl->untag &= ~(BIT(port)); 1538a2482d2cSFlorian Fainelli 1539b7a9e0daSVladimir Oltean b53_set_vlan_entry(dev, vlan->vid, vl); 1540b7a9e0daSVladimir Oltean b53_fast_age_vlan(dev, vlan->vid); 1541a2482d2cSFlorian Fainelli 1542a2482d2cSFlorian Fainelli b53_write16(dev, B53_VLAN_PAGE, B53_VLAN_PORT_DEF_TAG(port), pvid); 1543a2482d2cSFlorian Fainelli b53_fast_age_vlan(dev, pvid); 1544a2482d2cSFlorian Fainelli 1545a2482d2cSFlorian Fainelli return 0; 1546a2482d2cSFlorian Fainelli } 15473117455dSFlorian Fainelli EXPORT_SYMBOL(b53_vlan_del); 1548a2482d2cSFlorian Fainelli 1549f7eb4a1cSVladimir Oltean /* Address Resolution Logic routines. Caller must hold &dev->arl_mutex. */ 15501da6df85SFlorian Fainelli static int b53_arl_op_wait(struct b53_device *dev) 15511da6df85SFlorian Fainelli { 15521da6df85SFlorian Fainelli unsigned int timeout = 10; 15531da6df85SFlorian Fainelli u8 reg; 15541da6df85SFlorian Fainelli 15551da6df85SFlorian Fainelli do { 15561da6df85SFlorian Fainelli b53_read8(dev, B53_ARLIO_PAGE, B53_ARLTBL_RW_CTRL, ®); 15571da6df85SFlorian Fainelli if (!(reg & ARLTBL_START_DONE)) 15581da6df85SFlorian Fainelli return 0; 15591da6df85SFlorian Fainelli 15601da6df85SFlorian Fainelli usleep_range(1000, 2000); 15611da6df85SFlorian Fainelli } while (timeout--); 15621da6df85SFlorian Fainelli 15631da6df85SFlorian Fainelli dev_warn(dev->dev, "timeout waiting for ARL to finish: 0x%02x\n", reg); 15641da6df85SFlorian Fainelli 15651da6df85SFlorian Fainelli return -ETIMEDOUT; 15661da6df85SFlorian Fainelli } 15671da6df85SFlorian Fainelli 15681da6df85SFlorian Fainelli static int b53_arl_rw_op(struct b53_device *dev, unsigned int op) 15691da6df85SFlorian Fainelli { 15701da6df85SFlorian Fainelli u8 reg; 15711da6df85SFlorian Fainelli 15721da6df85SFlorian Fainelli if (op > ARLTBL_RW) 15731da6df85SFlorian Fainelli return -EINVAL; 15741da6df85SFlorian Fainelli 15751da6df85SFlorian Fainelli b53_read8(dev, B53_ARLIO_PAGE, B53_ARLTBL_RW_CTRL, ®); 15761da6df85SFlorian Fainelli reg |= ARLTBL_START_DONE; 15771da6df85SFlorian Fainelli if (op) 15781da6df85SFlorian Fainelli reg |= ARLTBL_RW; 15791da6df85SFlorian Fainelli else 15801da6df85SFlorian Fainelli reg &= ~ARLTBL_RW; 158164fec949SFlorian Fainelli if (dev->vlan_enabled) 158264fec949SFlorian Fainelli reg &= ~ARLTBL_IVL_SVL_SELECT; 158364fec949SFlorian Fainelli else 158464fec949SFlorian Fainelli reg |= ARLTBL_IVL_SVL_SELECT; 15851da6df85SFlorian Fainelli b53_write8(dev, B53_ARLIO_PAGE, B53_ARLTBL_RW_CTRL, reg); 15861da6df85SFlorian Fainelli 15871da6df85SFlorian Fainelli return b53_arl_op_wait(dev); 15881da6df85SFlorian Fainelli } 15891da6df85SFlorian Fainelli 15901da6df85SFlorian Fainelli static int b53_arl_read(struct b53_device *dev, u64 mac, 1591ef2a0bd9SFlorian Fainelli u16 vid, struct b53_arl_entry *ent, u8 *idx) 15921da6df85SFlorian Fainelli { 15936344dbdeSFlorian Fainelli DECLARE_BITMAP(free_bins, B53_ARLTBL_MAX_BIN_ENTRIES); 15941da6df85SFlorian Fainelli unsigned int i; 15951da6df85SFlorian Fainelli int ret; 15961da6df85SFlorian Fainelli 15971da6df85SFlorian Fainelli ret = b53_arl_op_wait(dev); 15981da6df85SFlorian Fainelli if (ret) 15991da6df85SFlorian Fainelli return ret; 16001da6df85SFlorian Fainelli 1601673e69a6SFlorian Fainelli bitmap_zero(free_bins, dev->num_arl_bins); 16026344dbdeSFlorian Fainelli 16031da6df85SFlorian Fainelli /* Read the bins */ 1604673e69a6SFlorian Fainelli for (i = 0; i < dev->num_arl_bins; i++) { 16051da6df85SFlorian Fainelli u64 mac_vid; 16061da6df85SFlorian Fainelli u32 fwd_entry; 16071da6df85SFlorian Fainelli 16081da6df85SFlorian Fainelli b53_read64(dev, B53_ARLIO_PAGE, 16091da6df85SFlorian Fainelli B53_ARLTBL_MAC_VID_ENTRY(i), &mac_vid); 16101da6df85SFlorian Fainelli b53_read32(dev, B53_ARLIO_PAGE, 16111da6df85SFlorian Fainelli B53_ARLTBL_DATA_ENTRY(i), &fwd_entry); 16121da6df85SFlorian Fainelli b53_arl_to_entry(ent, mac_vid, fwd_entry); 16131da6df85SFlorian Fainelli 16146344dbdeSFlorian Fainelli if (!(fwd_entry & ARLTBL_VALID)) { 16156344dbdeSFlorian Fainelli set_bit(i, free_bins); 16161da6df85SFlorian Fainelli continue; 16176344dbdeSFlorian Fainelli } 16181da6df85SFlorian Fainelli if ((mac_vid & ARLTBL_MAC_MASK) != mac) 16191da6df85SFlorian Fainelli continue; 16202e97b0cdSFlorian Fainelli if (dev->vlan_enabled && 16212e97b0cdSFlorian Fainelli ((mac_vid >> ARLTBL_VID_S) & ARLTBL_VID_MASK) != vid) 16222e97b0cdSFlorian Fainelli continue; 16231da6df85SFlorian Fainelli *idx = i; 16246344dbdeSFlorian Fainelli return 0; 16251da6df85SFlorian Fainelli } 16261da6df85SFlorian Fainelli 1627673e69a6SFlorian Fainelli if (bitmap_weight(free_bins, dev->num_arl_bins) == 0) 16286344dbdeSFlorian Fainelli return -ENOSPC; 16296344dbdeSFlorian Fainelli 1630673e69a6SFlorian Fainelli *idx = find_first_bit(free_bins, dev->num_arl_bins); 16316344dbdeSFlorian Fainelli 16321da6df85SFlorian Fainelli return -ENOENT; 16331da6df85SFlorian Fainelli } 16341da6df85SFlorian Fainelli 16351da6df85SFlorian Fainelli static int b53_arl_op(struct b53_device *dev, int op, int port, 16361da6df85SFlorian Fainelli const unsigned char *addr, u16 vid, bool is_valid) 16371da6df85SFlorian Fainelli { 16381da6df85SFlorian Fainelli struct b53_arl_entry ent; 16391da6df85SFlorian Fainelli u32 fwd_entry; 16401da6df85SFlorian Fainelli u64 mac, mac_vid = 0; 16411da6df85SFlorian Fainelli u8 idx = 0; 16421da6df85SFlorian Fainelli int ret; 16431da6df85SFlorian Fainelli 16441da6df85SFlorian Fainelli /* Convert the array into a 64-bit MAC */ 16454b92ea81SFlorian Fainelli mac = ether_addr_to_u64(addr); 16461da6df85SFlorian Fainelli 16471da6df85SFlorian Fainelli /* Perform a read for the given MAC and VID */ 16481da6df85SFlorian Fainelli b53_write48(dev, B53_ARLIO_PAGE, B53_MAC_ADDR_IDX, mac); 16491da6df85SFlorian Fainelli b53_write16(dev, B53_ARLIO_PAGE, B53_VLAN_ID_IDX, vid); 16501da6df85SFlorian Fainelli 16511da6df85SFlorian Fainelli /* Issue a read operation for this MAC */ 16521da6df85SFlorian Fainelli ret = b53_arl_rw_op(dev, 1); 16531da6df85SFlorian Fainelli if (ret) 16541da6df85SFlorian Fainelli return ret; 16551da6df85SFlorian Fainelli 1656ef2a0bd9SFlorian Fainelli ret = b53_arl_read(dev, mac, vid, &ent, &idx); 1657ef2a0bd9SFlorian Fainelli 16581da6df85SFlorian Fainelli /* If this is a read, just finish now */ 16591da6df85SFlorian Fainelli if (op) 16601da6df85SFlorian Fainelli return ret; 16611da6df85SFlorian Fainelli 16626344dbdeSFlorian Fainelli switch (ret) { 1663774d977aSTom Rix case -ETIMEDOUT: 1664774d977aSTom Rix return ret; 16656344dbdeSFlorian Fainelli case -ENOSPC: 16666344dbdeSFlorian Fainelli dev_dbg(dev->dev, "{%pM,%.4d} no space left in ARL\n", 16676344dbdeSFlorian Fainelli addr, vid); 16686344dbdeSFlorian Fainelli return is_valid ? ret : 0; 16696344dbdeSFlorian Fainelli case -ENOENT: 16701da6df85SFlorian Fainelli /* We could not find a matching MAC, so reset to a new entry */ 16716344dbdeSFlorian Fainelli dev_dbg(dev->dev, "{%pM,%.4d} not found, using idx: %d\n", 16726344dbdeSFlorian Fainelli addr, vid, idx); 16731da6df85SFlorian Fainelli fwd_entry = 0; 16746344dbdeSFlorian Fainelli break; 16756344dbdeSFlorian Fainelli default: 16766344dbdeSFlorian Fainelli dev_dbg(dev->dev, "{%pM,%.4d} found, using idx: %d\n", 16776344dbdeSFlorian Fainelli addr, vid, idx); 16786344dbdeSFlorian Fainelli break; 16791da6df85SFlorian Fainelli } 16801da6df85SFlorian Fainelli 16815d65b64aSFlorian Fainelli /* For multicast address, the port is a bitmask and the validity 16825d65b64aSFlorian Fainelli * is determined by having at least one port being still active 16835d65b64aSFlorian Fainelli */ 16845d65b64aSFlorian Fainelli if (!is_multicast_ether_addr(addr)) { 16851da6df85SFlorian Fainelli ent.port = port; 16861da6df85SFlorian Fainelli ent.is_valid = is_valid; 16875d65b64aSFlorian Fainelli } else { 16885d65b64aSFlorian Fainelli if (is_valid) 16895d65b64aSFlorian Fainelli ent.port |= BIT(port); 16905d65b64aSFlorian Fainelli else 16915d65b64aSFlorian Fainelli ent.port &= ~BIT(port); 16925d65b64aSFlorian Fainelli 16935d65b64aSFlorian Fainelli ent.is_valid = !!(ent.port); 16945d65b64aSFlorian Fainelli } 16955d65b64aSFlorian Fainelli 16961da6df85SFlorian Fainelli ent.vid = vid; 16971da6df85SFlorian Fainelli ent.is_static = true; 16985d65b64aSFlorian Fainelli ent.is_age = false; 16991da6df85SFlorian Fainelli memcpy(ent.mac, addr, ETH_ALEN); 17001da6df85SFlorian Fainelli b53_arl_from_entry(&mac_vid, &fwd_entry, &ent); 17011da6df85SFlorian Fainelli 17021da6df85SFlorian Fainelli b53_write64(dev, B53_ARLIO_PAGE, 17031da6df85SFlorian Fainelli B53_ARLTBL_MAC_VID_ENTRY(idx), mac_vid); 17041da6df85SFlorian Fainelli b53_write32(dev, B53_ARLIO_PAGE, 17051da6df85SFlorian Fainelli B53_ARLTBL_DATA_ENTRY(idx), fwd_entry); 17061da6df85SFlorian Fainelli 17071da6df85SFlorian Fainelli return b53_arl_rw_op(dev, 0); 17081da6df85SFlorian Fainelli } 17091da6df85SFlorian Fainelli 17101b6dd556SArkadi Sharshevsky int b53_fdb_add(struct dsa_switch *ds, int port, 1711c2693363SVladimir Oltean const unsigned char *addr, u16 vid, 1712c2693363SVladimir Oltean struct dsa_db db) 17131da6df85SFlorian Fainelli { 171404bed143SVivien Didelot struct b53_device *priv = ds->priv; 1715f7eb4a1cSVladimir Oltean int ret; 17161da6df85SFlorian Fainelli 17171da6df85SFlorian Fainelli /* 5325 and 5365 require some more massaging, but could 17181da6df85SFlorian Fainelli * be supported eventually 17191da6df85SFlorian Fainelli */ 17201da6df85SFlorian Fainelli if (is5325(priv) || is5365(priv)) 17211da6df85SFlorian Fainelli return -EOPNOTSUPP; 17221da6df85SFlorian Fainelli 1723f7eb4a1cSVladimir Oltean mutex_lock(&priv->arl_mutex); 1724f7eb4a1cSVladimir Oltean ret = b53_arl_op(priv, 0, port, addr, vid, true); 1725f7eb4a1cSVladimir Oltean mutex_unlock(&priv->arl_mutex); 1726f7eb4a1cSVladimir Oltean 1727f7eb4a1cSVladimir Oltean return ret; 17281da6df85SFlorian Fainelli } 17293117455dSFlorian Fainelli EXPORT_SYMBOL(b53_fdb_add); 17301da6df85SFlorian Fainelli 17313117455dSFlorian Fainelli int b53_fdb_del(struct dsa_switch *ds, int port, 1732c2693363SVladimir Oltean const unsigned char *addr, u16 vid, 1733c2693363SVladimir Oltean struct dsa_db db) 17341da6df85SFlorian Fainelli { 173504bed143SVivien Didelot struct b53_device *priv = ds->priv; 1736f7eb4a1cSVladimir Oltean int ret; 17371da6df85SFlorian Fainelli 1738f7eb4a1cSVladimir Oltean mutex_lock(&priv->arl_mutex); 1739f7eb4a1cSVladimir Oltean ret = b53_arl_op(priv, 0, port, addr, vid, false); 1740f7eb4a1cSVladimir Oltean mutex_unlock(&priv->arl_mutex); 1741f7eb4a1cSVladimir Oltean 1742f7eb4a1cSVladimir Oltean return ret; 17431da6df85SFlorian Fainelli } 17443117455dSFlorian Fainelli EXPORT_SYMBOL(b53_fdb_del); 17451da6df85SFlorian Fainelli 17461da6df85SFlorian Fainelli static int b53_arl_search_wait(struct b53_device *dev) 17471da6df85SFlorian Fainelli { 17481da6df85SFlorian Fainelli unsigned int timeout = 1000; 17491da6df85SFlorian Fainelli u8 reg; 17501da6df85SFlorian Fainelli 17511da6df85SFlorian Fainelli do { 17521da6df85SFlorian Fainelli b53_read8(dev, B53_ARLIO_PAGE, B53_ARL_SRCH_CTL, ®); 17531da6df85SFlorian Fainelli if (!(reg & ARL_SRCH_STDN)) 17541da6df85SFlorian Fainelli return 0; 17551da6df85SFlorian Fainelli 17561da6df85SFlorian Fainelli if (reg & ARL_SRCH_VLID) 17571da6df85SFlorian Fainelli return 0; 17581da6df85SFlorian Fainelli 17591da6df85SFlorian Fainelli usleep_range(1000, 2000); 17601da6df85SFlorian Fainelli } while (timeout--); 17611da6df85SFlorian Fainelli 17621da6df85SFlorian Fainelli return -ETIMEDOUT; 17631da6df85SFlorian Fainelli } 17641da6df85SFlorian Fainelli 17651da6df85SFlorian Fainelli static void b53_arl_search_rd(struct b53_device *dev, u8 idx, 17661da6df85SFlorian Fainelli struct b53_arl_entry *ent) 17671da6df85SFlorian Fainelli { 17681da6df85SFlorian Fainelli u64 mac_vid; 17691da6df85SFlorian Fainelli u32 fwd_entry; 17701da6df85SFlorian Fainelli 17711da6df85SFlorian Fainelli b53_read64(dev, B53_ARLIO_PAGE, 17721da6df85SFlorian Fainelli B53_ARL_SRCH_RSTL_MACVID(idx), &mac_vid); 17731da6df85SFlorian Fainelli b53_read32(dev, B53_ARLIO_PAGE, 17741da6df85SFlorian Fainelli B53_ARL_SRCH_RSTL(idx), &fwd_entry); 17751da6df85SFlorian Fainelli b53_arl_to_entry(ent, mac_vid, fwd_entry); 17761da6df85SFlorian Fainelli } 17771da6df85SFlorian Fainelli 1778e6cbef0cSVivien Didelot static int b53_fdb_copy(int port, const struct b53_arl_entry *ent, 17792bedde1aSArkadi Sharshevsky dsa_fdb_dump_cb_t *cb, void *data) 17801da6df85SFlorian Fainelli { 17811da6df85SFlorian Fainelli if (!ent->is_valid) 17821da6df85SFlorian Fainelli return 0; 17831da6df85SFlorian Fainelli 17841da6df85SFlorian Fainelli if (port != ent->port) 17851da6df85SFlorian Fainelli return 0; 17861da6df85SFlorian Fainelli 17872bedde1aSArkadi Sharshevsky return cb(ent->mac, ent->vid, ent->is_static, data); 17881da6df85SFlorian Fainelli } 17891da6df85SFlorian Fainelli 17903117455dSFlorian Fainelli int b53_fdb_dump(struct dsa_switch *ds, int port, 17912bedde1aSArkadi Sharshevsky dsa_fdb_dump_cb_t *cb, void *data) 17921da6df85SFlorian Fainelli { 179304bed143SVivien Didelot struct b53_device *priv = ds->priv; 17941da6df85SFlorian Fainelli struct b53_arl_entry results[2]; 17951da6df85SFlorian Fainelli unsigned int count = 0; 17961da6df85SFlorian Fainelli int ret; 17971da6df85SFlorian Fainelli u8 reg; 17981da6df85SFlorian Fainelli 1799f7eb4a1cSVladimir Oltean mutex_lock(&priv->arl_mutex); 1800f7eb4a1cSVladimir Oltean 18011da6df85SFlorian Fainelli /* Start search operation */ 18021da6df85SFlorian Fainelli reg = ARL_SRCH_STDN; 18031da6df85SFlorian Fainelli b53_write8(priv, B53_ARLIO_PAGE, B53_ARL_SRCH_CTL, reg); 18041da6df85SFlorian Fainelli 18051da6df85SFlorian Fainelli do { 18061da6df85SFlorian Fainelli ret = b53_arl_search_wait(priv); 18071da6df85SFlorian Fainelli if (ret) 1808f7eb4a1cSVladimir Oltean break; 18091da6df85SFlorian Fainelli 18101da6df85SFlorian Fainelli b53_arl_search_rd(priv, 0, &results[0]); 18112bedde1aSArkadi Sharshevsky ret = b53_fdb_copy(port, &results[0], cb, data); 18121da6df85SFlorian Fainelli if (ret) 1813f7eb4a1cSVladimir Oltean break; 18141da6df85SFlorian Fainelli 1815673e69a6SFlorian Fainelli if (priv->num_arl_bins > 2) { 18161da6df85SFlorian Fainelli b53_arl_search_rd(priv, 1, &results[1]); 18172bedde1aSArkadi Sharshevsky ret = b53_fdb_copy(port, &results[1], cb, data); 18181da6df85SFlorian Fainelli if (ret) 1819f7eb4a1cSVladimir Oltean break; 18201da6df85SFlorian Fainelli 18211da6df85SFlorian Fainelli if (!results[0].is_valid && !results[1].is_valid) 18221da6df85SFlorian Fainelli break; 18231da6df85SFlorian Fainelli } 18241da6df85SFlorian Fainelli 1825cd169d79SFlorian Fainelli } while (count++ < b53_max_arl_entries(priv) / 2); 18261da6df85SFlorian Fainelli 1827f7eb4a1cSVladimir Oltean mutex_unlock(&priv->arl_mutex); 1828f7eb4a1cSVladimir Oltean 18291da6df85SFlorian Fainelli return 0; 18301da6df85SFlorian Fainelli } 18313117455dSFlorian Fainelli EXPORT_SYMBOL(b53_fdb_dump); 18321da6df85SFlorian Fainelli 1833a52b2da7SVladimir Oltean int b53_mdb_add(struct dsa_switch *ds, int port, 1834c2693363SVladimir Oltean const struct switchdev_obj_port_mdb *mdb, 1835c2693363SVladimir Oltean struct dsa_db db) 18365d65b64aSFlorian Fainelli { 18375d65b64aSFlorian Fainelli struct b53_device *priv = ds->priv; 1838f7eb4a1cSVladimir Oltean int ret; 18395d65b64aSFlorian Fainelli 18405d65b64aSFlorian Fainelli /* 5325 and 5365 require some more massaging, but could 18415d65b64aSFlorian Fainelli * be supported eventually 18425d65b64aSFlorian Fainelli */ 18435d65b64aSFlorian Fainelli if (is5325(priv) || is5365(priv)) 18445d65b64aSFlorian Fainelli return -EOPNOTSUPP; 18455d65b64aSFlorian Fainelli 1846f7eb4a1cSVladimir Oltean mutex_lock(&priv->arl_mutex); 1847f7eb4a1cSVladimir Oltean ret = b53_arl_op(priv, 0, port, mdb->addr, mdb->vid, true); 1848f7eb4a1cSVladimir Oltean mutex_unlock(&priv->arl_mutex); 1849f7eb4a1cSVladimir Oltean 1850f7eb4a1cSVladimir Oltean return ret; 18515d65b64aSFlorian Fainelli } 18525d65b64aSFlorian Fainelli EXPORT_SYMBOL(b53_mdb_add); 18535d65b64aSFlorian Fainelli 18545d65b64aSFlorian Fainelli int b53_mdb_del(struct dsa_switch *ds, int port, 1855c2693363SVladimir Oltean const struct switchdev_obj_port_mdb *mdb, 1856c2693363SVladimir Oltean struct dsa_db db) 18575d65b64aSFlorian Fainelli { 18585d65b64aSFlorian Fainelli struct b53_device *priv = ds->priv; 18595d65b64aSFlorian Fainelli int ret; 18605d65b64aSFlorian Fainelli 1861f7eb4a1cSVladimir Oltean mutex_lock(&priv->arl_mutex); 18625d65b64aSFlorian Fainelli ret = b53_arl_op(priv, 0, port, mdb->addr, mdb->vid, false); 1863f7eb4a1cSVladimir Oltean mutex_unlock(&priv->arl_mutex); 18645d65b64aSFlorian Fainelli if (ret) 18655d65b64aSFlorian Fainelli dev_err(ds->dev, "failed to delete MDB entry\n"); 18665d65b64aSFlorian Fainelli 18675d65b64aSFlorian Fainelli return ret; 18685d65b64aSFlorian Fainelli } 18695d65b64aSFlorian Fainelli EXPORT_SYMBOL(b53_mdb_del); 18705d65b64aSFlorian Fainelli 1871b079922bSVladimir Oltean int b53_br_join(struct dsa_switch *ds, int port, struct dsa_bridge bridge, 187206b9cce4SVladimir Oltean bool *tx_fwd_offload, struct netlink_ext_ack *extack) 1873ff39c2d6SFlorian Fainelli { 187404bed143SVivien Didelot struct b53_device *dev = ds->priv; 187568bb8ea8SVivien Didelot s8 cpu_port = dsa_to_port(ds, port)->cpu_dp->index; 1876ff39c2d6SFlorian Fainelli u16 pvlan, reg; 1877ff39c2d6SFlorian Fainelli unsigned int i; 1878ff39c2d6SFlorian Fainelli 187931bfc2d4SFlorian Fainelli /* On 7278, port 7 which connects to the ASP should only receive 188031bfc2d4SFlorian Fainelli * traffic from matching CFP rules. 188131bfc2d4SFlorian Fainelli */ 188231bfc2d4SFlorian Fainelli if (dev->chip_id == BCM7278_DEVICE_ID && port == 7) 188331bfc2d4SFlorian Fainelli return -EINVAL; 188431bfc2d4SFlorian Fainelli 188548aea33aSFlorian Fainelli /* Make this port leave the all VLANs join since we will have proper 188648aea33aSFlorian Fainelli * VLAN entries from now on 188748aea33aSFlorian Fainelli */ 188848aea33aSFlorian Fainelli if (is58xx(dev)) { 188948aea33aSFlorian Fainelli b53_read16(dev, B53_VLAN_PAGE, B53_JOIN_ALL_VLAN_EN, ®); 189048aea33aSFlorian Fainelli reg &= ~BIT(port); 189148aea33aSFlorian Fainelli if ((reg & BIT(cpu_port)) == BIT(cpu_port)) 189248aea33aSFlorian Fainelli reg &= ~BIT(cpu_port); 189348aea33aSFlorian Fainelli b53_write16(dev, B53_VLAN_PAGE, B53_JOIN_ALL_VLAN_EN, reg); 189448aea33aSFlorian Fainelli } 189548aea33aSFlorian Fainelli 1896ff39c2d6SFlorian Fainelli b53_read16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(port), &pvlan); 1897ff39c2d6SFlorian Fainelli 1898ff39c2d6SFlorian Fainelli b53_for_each_port(dev, i) { 1899d3eed0e5SVladimir Oltean if (!dsa_port_offloads_bridge(dsa_to_port(ds, i), &bridge)) 1900ff39c2d6SFlorian Fainelli continue; 1901ff39c2d6SFlorian Fainelli 1902ff39c2d6SFlorian Fainelli /* Add this local port to the remote port VLAN control 1903ff39c2d6SFlorian Fainelli * membership and update the remote port bitmask 1904ff39c2d6SFlorian Fainelli */ 1905ff39c2d6SFlorian Fainelli b53_read16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(i), ®); 1906ff39c2d6SFlorian Fainelli reg |= BIT(port); 1907ff39c2d6SFlorian Fainelli b53_write16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(i), reg); 1908ff39c2d6SFlorian Fainelli dev->ports[i].vlan_ctl_mask = reg; 1909ff39c2d6SFlorian Fainelli 1910ff39c2d6SFlorian Fainelli pvlan |= BIT(i); 1911ff39c2d6SFlorian Fainelli } 1912ff39c2d6SFlorian Fainelli 1913ff39c2d6SFlorian Fainelli /* Configure the local port VLAN control membership to include 1914ff39c2d6SFlorian Fainelli * remote ports and update the local port bitmask 1915ff39c2d6SFlorian Fainelli */ 1916ff39c2d6SFlorian Fainelli b53_write16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(port), pvlan); 1917ff39c2d6SFlorian Fainelli dev->ports[port].vlan_ctl_mask = pvlan; 1918ff39c2d6SFlorian Fainelli 1919ff39c2d6SFlorian Fainelli return 0; 1920ff39c2d6SFlorian Fainelli } 19213117455dSFlorian Fainelli EXPORT_SYMBOL(b53_br_join); 1922ff39c2d6SFlorian Fainelli 1923d3eed0e5SVladimir Oltean void b53_br_leave(struct dsa_switch *ds, int port, struct dsa_bridge bridge) 1924ff39c2d6SFlorian Fainelli { 192504bed143SVivien Didelot struct b53_device *dev = ds->priv; 1926a2482d2cSFlorian Fainelli struct b53_vlan *vl = &dev->vlans[0]; 192768bb8ea8SVivien Didelot s8 cpu_port = dsa_to_port(ds, port)->cpu_dp->index; 1928ff39c2d6SFlorian Fainelli unsigned int i; 1929a2482d2cSFlorian Fainelli u16 pvlan, reg, pvid; 1930ff39c2d6SFlorian Fainelli 1931ff39c2d6SFlorian Fainelli b53_read16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(port), &pvlan); 1932ff39c2d6SFlorian Fainelli 1933ff39c2d6SFlorian Fainelli b53_for_each_port(dev, i) { 1934ff39c2d6SFlorian Fainelli /* Don't touch the remaining ports */ 1935d3eed0e5SVladimir Oltean if (!dsa_port_offloads_bridge(dsa_to_port(ds, i), &bridge)) 1936ff39c2d6SFlorian Fainelli continue; 1937ff39c2d6SFlorian Fainelli 1938ff39c2d6SFlorian Fainelli b53_read16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(i), ®); 1939ff39c2d6SFlorian Fainelli reg &= ~BIT(port); 1940ff39c2d6SFlorian Fainelli b53_write16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(i), reg); 1941ff39c2d6SFlorian Fainelli dev->ports[port].vlan_ctl_mask = reg; 1942ff39c2d6SFlorian Fainelli 1943ff39c2d6SFlorian Fainelli /* Prevent self removal to preserve isolation */ 1944ff39c2d6SFlorian Fainelli if (port != i) 1945ff39c2d6SFlorian Fainelli pvlan &= ~BIT(i); 1946ff39c2d6SFlorian Fainelli } 1947ff39c2d6SFlorian Fainelli 1948ff39c2d6SFlorian Fainelli b53_write16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(port), pvlan); 1949ff39c2d6SFlorian Fainelli dev->ports[port].vlan_ctl_mask = pvlan; 1950a2482d2cSFlorian Fainelli 1951fea83353SFlorian Fainelli pvid = b53_default_pvid(dev); 1952a2482d2cSFlorian Fainelli 195348aea33aSFlorian Fainelli /* Make this port join all VLANs without VLAN entries */ 195448aea33aSFlorian Fainelli if (is58xx(dev)) { 195548aea33aSFlorian Fainelli b53_read16(dev, B53_VLAN_PAGE, B53_JOIN_ALL_VLAN_EN, ®); 195648aea33aSFlorian Fainelli reg |= BIT(port); 195748aea33aSFlorian Fainelli if (!(reg & BIT(cpu_port))) 195848aea33aSFlorian Fainelli reg |= BIT(cpu_port); 195948aea33aSFlorian Fainelli b53_write16(dev, B53_VLAN_PAGE, B53_JOIN_ALL_VLAN_EN, reg); 196048aea33aSFlorian Fainelli } else { 1961a2482d2cSFlorian Fainelli b53_get_vlan_entry(dev, pvid, vl); 1962c499696eSFlorian Fainelli vl->members |= BIT(port) | BIT(cpu_port); 1963c499696eSFlorian Fainelli vl->untag |= BIT(port) | BIT(cpu_port); 1964a2482d2cSFlorian Fainelli b53_set_vlan_entry(dev, pvid, vl); 1965ff39c2d6SFlorian Fainelli } 196648aea33aSFlorian Fainelli } 19673117455dSFlorian Fainelli EXPORT_SYMBOL(b53_br_leave); 1968ff39c2d6SFlorian Fainelli 19693117455dSFlorian Fainelli void b53_br_set_stp_state(struct dsa_switch *ds, int port, u8 state) 1970ff39c2d6SFlorian Fainelli { 197104bed143SVivien Didelot struct b53_device *dev = ds->priv; 1972597698f1SVivien Didelot u8 hw_state; 1973ff39c2d6SFlorian Fainelli u8 reg; 1974ff39c2d6SFlorian Fainelli 1975ff39c2d6SFlorian Fainelli switch (state) { 1976ff39c2d6SFlorian Fainelli case BR_STATE_DISABLED: 1977ff39c2d6SFlorian Fainelli hw_state = PORT_CTRL_DIS_STATE; 1978ff39c2d6SFlorian Fainelli break; 1979ff39c2d6SFlorian Fainelli case BR_STATE_LISTENING: 1980ff39c2d6SFlorian Fainelli hw_state = PORT_CTRL_LISTEN_STATE; 1981ff39c2d6SFlorian Fainelli break; 1982ff39c2d6SFlorian Fainelli case BR_STATE_LEARNING: 1983ff39c2d6SFlorian Fainelli hw_state = PORT_CTRL_LEARN_STATE; 1984ff39c2d6SFlorian Fainelli break; 1985ff39c2d6SFlorian Fainelli case BR_STATE_FORWARDING: 1986ff39c2d6SFlorian Fainelli hw_state = PORT_CTRL_FWD_STATE; 1987ff39c2d6SFlorian Fainelli break; 1988ff39c2d6SFlorian Fainelli case BR_STATE_BLOCKING: 1989ff39c2d6SFlorian Fainelli hw_state = PORT_CTRL_BLOCK_STATE; 1990ff39c2d6SFlorian Fainelli break; 1991ff39c2d6SFlorian Fainelli default: 1992ff39c2d6SFlorian Fainelli dev_err(ds->dev, "invalid STP state: %d\n", state); 1993ff39c2d6SFlorian Fainelli return; 1994ff39c2d6SFlorian Fainelli } 1995ff39c2d6SFlorian Fainelli 1996ff39c2d6SFlorian Fainelli b53_read8(dev, B53_CTRL_PAGE, B53_PORT_CTRL(port), ®); 1997ff39c2d6SFlorian Fainelli reg &= ~PORT_CTRL_STP_STATE_MASK; 1998ff39c2d6SFlorian Fainelli reg |= hw_state; 1999ff39c2d6SFlorian Fainelli b53_write8(dev, B53_CTRL_PAGE, B53_PORT_CTRL(port), reg); 2000ff39c2d6SFlorian Fainelli } 20013117455dSFlorian Fainelli EXPORT_SYMBOL(b53_br_set_stp_state); 2002ff39c2d6SFlorian Fainelli 20033117455dSFlorian Fainelli void b53_br_fast_age(struct dsa_switch *ds, int port) 2004597698f1SVivien Didelot { 2005597698f1SVivien Didelot struct b53_device *dev = ds->priv; 2006597698f1SVivien Didelot 2007597698f1SVivien Didelot if (b53_fast_age_port(dev, port)) 2008597698f1SVivien Didelot dev_err(ds->dev, "fast ageing failed\n"); 2009597698f1SVivien Didelot } 20103117455dSFlorian Fainelli EXPORT_SYMBOL(b53_br_fast_age); 2011597698f1SVivien Didelot 2012e6dd86edSFlorian Fainelli int b53_br_flags_pre(struct dsa_switch *ds, int port, 2013a8b659e7SVladimir Oltean struct switchdev_brport_flags flags, 2014a8b659e7SVladimir Oltean struct netlink_ext_ack *extack) 201553568438SFlorian Fainelli { 2016f9b3827eSFlorian Fainelli if (flags.mask & ~(BR_FLOOD | BR_MCAST_FLOOD | BR_LEARNING)) 2017a8b659e7SVladimir Oltean return -EINVAL; 201853568438SFlorian Fainelli 201953568438SFlorian Fainelli return 0; 202053568438SFlorian Fainelli } 2021e6dd86edSFlorian Fainelli EXPORT_SYMBOL(b53_br_flags_pre); 2022a8b659e7SVladimir Oltean 2023e6dd86edSFlorian Fainelli int b53_br_flags(struct dsa_switch *ds, int port, 2024a8b659e7SVladimir Oltean struct switchdev_brport_flags flags, 2025a8b659e7SVladimir Oltean struct netlink_ext_ack *extack) 2026a8b659e7SVladimir Oltean { 2027a8b659e7SVladimir Oltean if (flags.mask & BR_FLOOD) 2028a8b659e7SVladimir Oltean b53_port_set_ucast_flood(ds->priv, port, 2029a8b659e7SVladimir Oltean !!(flags.val & BR_FLOOD)); 2030a8b659e7SVladimir Oltean if (flags.mask & BR_MCAST_FLOOD) 2031a8b659e7SVladimir Oltean b53_port_set_mcast_flood(ds->priv, port, 2032a8b659e7SVladimir Oltean !!(flags.val & BR_MCAST_FLOOD)); 2033f9b3827eSFlorian Fainelli if (flags.mask & BR_LEARNING) 2034f9b3827eSFlorian Fainelli b53_port_set_learning(ds->priv, port, 2035f9b3827eSFlorian Fainelli !!(flags.val & BR_LEARNING)); 2036a8b659e7SVladimir Oltean 2037a8b659e7SVladimir Oltean return 0; 2038a8b659e7SVladimir Oltean } 2039e6dd86edSFlorian Fainelli EXPORT_SYMBOL(b53_br_flags); 2040a8b659e7SVladimir Oltean 2041c7d28c9dSFlorian Fainelli static bool b53_possible_cpu_port(struct dsa_switch *ds, int port) 20427edc58d6SFlorian Fainelli { 20437edc58d6SFlorian Fainelli /* Broadcom switches will accept enabling Broadcom tags on the 20447edc58d6SFlorian Fainelli * following ports: 5, 7 and 8, any other port is not supported 20457edc58d6SFlorian Fainelli */ 20465ed4e3ebSFlorian Fainelli switch (port) { 20475ed4e3ebSFlorian Fainelli case B53_CPU_PORT_25: 20485ed4e3ebSFlorian Fainelli case 7: 20495ed4e3ebSFlorian Fainelli case B53_CPU_PORT: 20507edc58d6SFlorian Fainelli return true; 20517edc58d6SFlorian Fainelli } 20527edc58d6SFlorian Fainelli 20535ed4e3ebSFlorian Fainelli return false; 20545ed4e3ebSFlorian Fainelli } 20555ed4e3ebSFlorian Fainelli 20568fab459eSFlorian Fainelli static bool b53_can_enable_brcm_tags(struct dsa_switch *ds, int port, 20578fab459eSFlorian Fainelli enum dsa_tag_protocol tag_protocol) 2058c7d28c9dSFlorian Fainelli { 2059c7d28c9dSFlorian Fainelli bool ret = b53_possible_cpu_port(ds, port); 2060c7d28c9dSFlorian Fainelli 20618fab459eSFlorian Fainelli if (!ret) { 2062c7d28c9dSFlorian Fainelli dev_warn(ds->dev, "Port %d is not Broadcom tag capable\n", 2063c7d28c9dSFlorian Fainelli port); 2064c7d28c9dSFlorian Fainelli return ret; 2065c7d28c9dSFlorian Fainelli } 2066c7d28c9dSFlorian Fainelli 20678fab459eSFlorian Fainelli switch (tag_protocol) { 20688fab459eSFlorian Fainelli case DSA_TAG_PROTO_BRCM: 20698fab459eSFlorian Fainelli case DSA_TAG_PROTO_BRCM_PREPEND: 20708fab459eSFlorian Fainelli dev_warn(ds->dev, 20718fab459eSFlorian Fainelli "Port %d is stacked to Broadcom tag switch\n", port); 20728fab459eSFlorian Fainelli ret = false; 20738fab459eSFlorian Fainelli break; 20748fab459eSFlorian Fainelli default: 20758fab459eSFlorian Fainelli ret = true; 20768fab459eSFlorian Fainelli break; 20778fab459eSFlorian Fainelli } 20788fab459eSFlorian Fainelli 20798fab459eSFlorian Fainelli return ret; 20808fab459eSFlorian Fainelli } 20818fab459eSFlorian Fainelli 20824d776482SFlorian Fainelli enum dsa_tag_protocol b53_get_tag_protocol(struct dsa_switch *ds, int port, 20834d776482SFlorian Fainelli enum dsa_tag_protocol mprot) 20847b314362SAndrew Lunn { 20857edc58d6SFlorian Fainelli struct b53_device *dev = ds->priv; 20867edc58d6SFlorian Fainelli 208746c5176cSÁlvaro Fernández Rojas if (!b53_can_enable_brcm_tags(ds, port, mprot)) { 20884d776482SFlorian Fainelli dev->tag_protocol = DSA_TAG_PROTO_NONE; 20894d776482SFlorian Fainelli goto out; 20904d776482SFlorian Fainelli } 209111606039SFlorian Fainelli 209246c5176cSÁlvaro Fernández Rojas /* Older models require a different 6 byte tag */ 209346c5176cSÁlvaro Fernández Rojas if (is5325(dev) || is5365(dev) || is63xx(dev)) { 209446c5176cSÁlvaro Fernández Rojas dev->tag_protocol = DSA_TAG_PROTO_BRCM_LEGACY; 209546c5176cSÁlvaro Fernández Rojas goto out; 209646c5176cSÁlvaro Fernández Rojas } 209746c5176cSÁlvaro Fernández Rojas 209811606039SFlorian Fainelli /* Broadcom BCM58xx chips have a flow accelerator on Port 8 209911606039SFlorian Fainelli * which requires us to use the prepended Broadcom tag type 210011606039SFlorian Fainelli */ 21014d776482SFlorian Fainelli if (dev->chip_id == BCM58XX_DEVICE_ID && port == B53_CPU_PORT) { 21024d776482SFlorian Fainelli dev->tag_protocol = DSA_TAG_PROTO_BRCM_PREPEND; 21034d776482SFlorian Fainelli goto out; 21044d776482SFlorian Fainelli } 210511606039SFlorian Fainelli 21064d776482SFlorian Fainelli dev->tag_protocol = DSA_TAG_PROTO_BRCM; 21074d776482SFlorian Fainelli out: 21084d776482SFlorian Fainelli return dev->tag_protocol; 21097b314362SAndrew Lunn } 21109f66816aSFlorian Fainelli EXPORT_SYMBOL(b53_get_tag_protocol); 21117b314362SAndrew Lunn 2112ed3af5fdSFlorian Fainelli int b53_mirror_add(struct dsa_switch *ds, int port, 2113*0148bb50SVladimir Oltean struct dsa_mall_mirror_tc_entry *mirror, bool ingress, 2114*0148bb50SVladimir Oltean struct netlink_ext_ack *extack) 2115ed3af5fdSFlorian Fainelli { 2116ed3af5fdSFlorian Fainelli struct b53_device *dev = ds->priv; 2117ed3af5fdSFlorian Fainelli u16 reg, loc; 2118ed3af5fdSFlorian Fainelli 2119ed3af5fdSFlorian Fainelli if (ingress) 2120ed3af5fdSFlorian Fainelli loc = B53_IG_MIR_CTL; 2121ed3af5fdSFlorian Fainelli else 2122ed3af5fdSFlorian Fainelli loc = B53_EG_MIR_CTL; 2123ed3af5fdSFlorian Fainelli 2124ed3af5fdSFlorian Fainelli b53_read16(dev, B53_MGMT_PAGE, loc, ®); 2125ed3af5fdSFlorian Fainelli reg |= BIT(port); 2126ed3af5fdSFlorian Fainelli b53_write16(dev, B53_MGMT_PAGE, loc, reg); 2127ed3af5fdSFlorian Fainelli 2128ed3af5fdSFlorian Fainelli b53_read16(dev, B53_MGMT_PAGE, B53_MIR_CAP_CTL, ®); 2129ed3af5fdSFlorian Fainelli reg &= ~CAP_PORT_MASK; 2130ed3af5fdSFlorian Fainelli reg |= mirror->to_local_port; 2131ed3af5fdSFlorian Fainelli reg |= MIRROR_EN; 2132ed3af5fdSFlorian Fainelli b53_write16(dev, B53_MGMT_PAGE, B53_MIR_CAP_CTL, reg); 2133ed3af5fdSFlorian Fainelli 2134ed3af5fdSFlorian Fainelli return 0; 2135ed3af5fdSFlorian Fainelli } 2136ed3af5fdSFlorian Fainelli EXPORT_SYMBOL(b53_mirror_add); 2137ed3af5fdSFlorian Fainelli 2138ed3af5fdSFlorian Fainelli void b53_mirror_del(struct dsa_switch *ds, int port, 2139ed3af5fdSFlorian Fainelli struct dsa_mall_mirror_tc_entry *mirror) 2140ed3af5fdSFlorian Fainelli { 2141ed3af5fdSFlorian Fainelli struct b53_device *dev = ds->priv; 2142ed3af5fdSFlorian Fainelli bool loc_disable = false, other_loc_disable = false; 2143ed3af5fdSFlorian Fainelli u16 reg, loc; 2144ed3af5fdSFlorian Fainelli 2145ed3af5fdSFlorian Fainelli if (mirror->ingress) 2146ed3af5fdSFlorian Fainelli loc = B53_IG_MIR_CTL; 2147ed3af5fdSFlorian Fainelli else 2148ed3af5fdSFlorian Fainelli loc = B53_EG_MIR_CTL; 2149ed3af5fdSFlorian Fainelli 2150ed3af5fdSFlorian Fainelli /* Update the desired ingress/egress register */ 2151ed3af5fdSFlorian Fainelli b53_read16(dev, B53_MGMT_PAGE, loc, ®); 2152ed3af5fdSFlorian Fainelli reg &= ~BIT(port); 2153ed3af5fdSFlorian Fainelli if (!(reg & MIRROR_MASK)) 2154ed3af5fdSFlorian Fainelli loc_disable = true; 2155ed3af5fdSFlorian Fainelli b53_write16(dev, B53_MGMT_PAGE, loc, reg); 2156ed3af5fdSFlorian Fainelli 2157ed3af5fdSFlorian Fainelli /* Now look at the other one to know if we can disable mirroring 2158ed3af5fdSFlorian Fainelli * entirely 2159ed3af5fdSFlorian Fainelli */ 2160ed3af5fdSFlorian Fainelli if (mirror->ingress) 2161ed3af5fdSFlorian Fainelli b53_read16(dev, B53_MGMT_PAGE, B53_EG_MIR_CTL, ®); 2162ed3af5fdSFlorian Fainelli else 2163ed3af5fdSFlorian Fainelli b53_read16(dev, B53_MGMT_PAGE, B53_IG_MIR_CTL, ®); 2164ed3af5fdSFlorian Fainelli if (!(reg & MIRROR_MASK)) 2165ed3af5fdSFlorian Fainelli other_loc_disable = true; 2166ed3af5fdSFlorian Fainelli 2167ed3af5fdSFlorian Fainelli b53_read16(dev, B53_MGMT_PAGE, B53_MIR_CAP_CTL, ®); 2168ed3af5fdSFlorian Fainelli /* Both no longer have ports, let's disable mirroring */ 2169ed3af5fdSFlorian Fainelli if (loc_disable && other_loc_disable) { 2170ed3af5fdSFlorian Fainelli reg &= ~MIRROR_EN; 2171ed3af5fdSFlorian Fainelli reg &= ~mirror->to_local_port; 2172ed3af5fdSFlorian Fainelli } 2173ed3af5fdSFlorian Fainelli b53_write16(dev, B53_MGMT_PAGE, B53_MIR_CAP_CTL, reg); 2174ed3af5fdSFlorian Fainelli } 2175ed3af5fdSFlorian Fainelli EXPORT_SYMBOL(b53_mirror_del); 2176ed3af5fdSFlorian Fainelli 217722256b0aSFlorian Fainelli void b53_eee_enable_set(struct dsa_switch *ds, int port, bool enable) 217822256b0aSFlorian Fainelli { 217922256b0aSFlorian Fainelli struct b53_device *dev = ds->priv; 218022256b0aSFlorian Fainelli u16 reg; 218122256b0aSFlorian Fainelli 218222256b0aSFlorian Fainelli b53_read16(dev, B53_EEE_PAGE, B53_EEE_EN_CTRL, ®); 218322256b0aSFlorian Fainelli if (enable) 218422256b0aSFlorian Fainelli reg |= BIT(port); 218522256b0aSFlorian Fainelli else 218622256b0aSFlorian Fainelli reg &= ~BIT(port); 218722256b0aSFlorian Fainelli b53_write16(dev, B53_EEE_PAGE, B53_EEE_EN_CTRL, reg); 218822256b0aSFlorian Fainelli } 218922256b0aSFlorian Fainelli EXPORT_SYMBOL(b53_eee_enable_set); 219022256b0aSFlorian Fainelli 219122256b0aSFlorian Fainelli 219222256b0aSFlorian Fainelli /* Returns 0 if EEE was not enabled, or 1 otherwise 219322256b0aSFlorian Fainelli */ 219422256b0aSFlorian Fainelli int b53_eee_init(struct dsa_switch *ds, int port, struct phy_device *phy) 219522256b0aSFlorian Fainelli { 219622256b0aSFlorian Fainelli int ret; 219722256b0aSFlorian Fainelli 219853243d41SJisheng Zhang ret = phy_init_eee(phy, false); 219922256b0aSFlorian Fainelli if (ret) 220022256b0aSFlorian Fainelli return 0; 220122256b0aSFlorian Fainelli 220222256b0aSFlorian Fainelli b53_eee_enable_set(ds, port, true); 220322256b0aSFlorian Fainelli 220422256b0aSFlorian Fainelli return 1; 220522256b0aSFlorian Fainelli } 220622256b0aSFlorian Fainelli EXPORT_SYMBOL(b53_eee_init); 220722256b0aSFlorian Fainelli 220822256b0aSFlorian Fainelli int b53_get_mac_eee(struct dsa_switch *ds, int port, struct ethtool_eee *e) 220922256b0aSFlorian Fainelli { 221022256b0aSFlorian Fainelli struct b53_device *dev = ds->priv; 221122256b0aSFlorian Fainelli struct ethtool_eee *p = &dev->ports[port].eee; 221222256b0aSFlorian Fainelli u16 reg; 221322256b0aSFlorian Fainelli 221422256b0aSFlorian Fainelli if (is5325(dev) || is5365(dev)) 221522256b0aSFlorian Fainelli return -EOPNOTSUPP; 221622256b0aSFlorian Fainelli 221722256b0aSFlorian Fainelli b53_read16(dev, B53_EEE_PAGE, B53_EEE_LPI_INDICATE, ®); 221822256b0aSFlorian Fainelli e->eee_enabled = p->eee_enabled; 221922256b0aSFlorian Fainelli e->eee_active = !!(reg & BIT(port)); 222022256b0aSFlorian Fainelli 222122256b0aSFlorian Fainelli return 0; 222222256b0aSFlorian Fainelli } 222322256b0aSFlorian Fainelli EXPORT_SYMBOL(b53_get_mac_eee); 222422256b0aSFlorian Fainelli 222522256b0aSFlorian Fainelli int b53_set_mac_eee(struct dsa_switch *ds, int port, struct ethtool_eee *e) 222622256b0aSFlorian Fainelli { 222722256b0aSFlorian Fainelli struct b53_device *dev = ds->priv; 222822256b0aSFlorian Fainelli struct ethtool_eee *p = &dev->ports[port].eee; 222922256b0aSFlorian Fainelli 223022256b0aSFlorian Fainelli if (is5325(dev) || is5365(dev)) 223122256b0aSFlorian Fainelli return -EOPNOTSUPP; 223222256b0aSFlorian Fainelli 223322256b0aSFlorian Fainelli p->eee_enabled = e->eee_enabled; 223422256b0aSFlorian Fainelli b53_eee_enable_set(ds, port, e->eee_enabled); 223522256b0aSFlorian Fainelli 223622256b0aSFlorian Fainelli return 0; 223722256b0aSFlorian Fainelli } 223822256b0aSFlorian Fainelli EXPORT_SYMBOL(b53_set_mac_eee); 223922256b0aSFlorian Fainelli 22406ae5834bSMurali Krishna Policharla static int b53_change_mtu(struct dsa_switch *ds, int port, int mtu) 22416ae5834bSMurali Krishna Policharla { 22426ae5834bSMurali Krishna Policharla struct b53_device *dev = ds->priv; 22436ae5834bSMurali Krishna Policharla bool enable_jumbo; 22446ae5834bSMurali Krishna Policharla bool allow_10_100; 22456ae5834bSMurali Krishna Policharla 22466ae5834bSMurali Krishna Policharla if (is5325(dev) || is5365(dev)) 22476ae5834bSMurali Krishna Policharla return -EOPNOTSUPP; 22486ae5834bSMurali Krishna Policharla 22496ae5834bSMurali Krishna Policharla enable_jumbo = (mtu >= JMS_MIN_SIZE); 22506ae5834bSMurali Krishna Policharla allow_10_100 = (dev->chip_id == BCM583XX_DEVICE_ID); 22516ae5834bSMurali Krishna Policharla 22526ae5834bSMurali Krishna Policharla return b53_set_jumbo(dev, enable_jumbo, allow_10_100); 22536ae5834bSMurali Krishna Policharla } 22546ae5834bSMurali Krishna Policharla 22556ae5834bSMurali Krishna Policharla static int b53_get_max_mtu(struct dsa_switch *ds, int port) 22566ae5834bSMurali Krishna Policharla { 22576ae5834bSMurali Krishna Policharla return JMS_MAX_SIZE; 22586ae5834bSMurali Krishna Policharla } 22596ae5834bSMurali Krishna Policharla 2260a82f67afSFlorian Fainelli static const struct dsa_switch_ops b53_switch_ops = { 22617b314362SAndrew Lunn .get_tag_protocol = b53_get_tag_protocol, 2262967dd82fSFlorian Fainelli .setup = b53_setup, 22634f6a5cafSFlorian Fainelli .teardown = b53_teardown, 2264967dd82fSFlorian Fainelli .get_strings = b53_get_strings, 2265967dd82fSFlorian Fainelli .get_ethtool_stats = b53_get_ethtool_stats, 2266967dd82fSFlorian Fainelli .get_sset_count = b53_get_sset_count, 2267c7d28c9dSFlorian Fainelli .get_ethtool_phy_stats = b53_get_ethtool_phy_stats, 2268967dd82fSFlorian Fainelli .phy_read = b53_phy_read16, 2269967dd82fSFlorian Fainelli .phy_write = b53_phy_write16, 2270967dd82fSFlorian Fainelli .adjust_link = b53_adjust_link, 2271dda1c257SRussell King (Oracle) .phylink_get_caps = b53_phylink_get_caps, 2272a8e8b985SFlorian Fainelli .phylink_mac_link_state = b53_phylink_mac_link_state, 2273a8e8b985SFlorian Fainelli .phylink_mac_config = b53_phylink_mac_config, 2274a8e8b985SFlorian Fainelli .phylink_mac_an_restart = b53_phylink_mac_an_restart, 2275a8e8b985SFlorian Fainelli .phylink_mac_link_down = b53_phylink_mac_link_down, 2276a8e8b985SFlorian Fainelli .phylink_mac_link_up = b53_phylink_mac_link_up, 2277967dd82fSFlorian Fainelli .port_enable = b53_enable_port, 2278967dd82fSFlorian Fainelli .port_disable = b53_disable_port, 2279f43a2dbeSFlorian Fainelli .get_mac_eee = b53_get_mac_eee, 2280f43a2dbeSFlorian Fainelli .set_mac_eee = b53_set_mac_eee, 2281ff39c2d6SFlorian Fainelli .port_bridge_join = b53_br_join, 2282ff39c2d6SFlorian Fainelli .port_bridge_leave = b53_br_leave, 2283a8b659e7SVladimir Oltean .port_pre_bridge_flags = b53_br_flags_pre, 2284a8b659e7SVladimir Oltean .port_bridge_flags = b53_br_flags, 2285ff39c2d6SFlorian Fainelli .port_stp_state_set = b53_br_set_stp_state, 2286597698f1SVivien Didelot .port_fast_age = b53_br_fast_age, 2287a2482d2cSFlorian Fainelli .port_vlan_filtering = b53_vlan_filtering, 2288a2482d2cSFlorian Fainelli .port_vlan_add = b53_vlan_add, 2289a2482d2cSFlorian Fainelli .port_vlan_del = b53_vlan_del, 22901da6df85SFlorian Fainelli .port_fdb_dump = b53_fdb_dump, 22911da6df85SFlorian Fainelli .port_fdb_add = b53_fdb_add, 22921da6df85SFlorian Fainelli .port_fdb_del = b53_fdb_del, 2293ed3af5fdSFlorian Fainelli .port_mirror_add = b53_mirror_add, 2294ed3af5fdSFlorian Fainelli .port_mirror_del = b53_mirror_del, 22955d65b64aSFlorian Fainelli .port_mdb_add = b53_mdb_add, 22965d65b64aSFlorian Fainelli .port_mdb_del = b53_mdb_del, 22976ae5834bSMurali Krishna Policharla .port_max_mtu = b53_get_max_mtu, 22986ae5834bSMurali Krishna Policharla .port_change_mtu = b53_change_mtu, 2299967dd82fSFlorian Fainelli }; 2300967dd82fSFlorian Fainelli 2301967dd82fSFlorian Fainelli struct b53_chip_data { 2302967dd82fSFlorian Fainelli u32 chip_id; 2303967dd82fSFlorian Fainelli const char *dev_name; 2304967dd82fSFlorian Fainelli u16 vlans; 2305967dd82fSFlorian Fainelli u16 enabled_ports; 230663f8428bSRafał Miłecki u8 imp_port; 2307967dd82fSFlorian Fainelli u8 cpu_port; 2308967dd82fSFlorian Fainelli u8 vta_regs[3]; 2309673e69a6SFlorian Fainelli u8 arl_bins; 2310e3da4038SFlorian Fainelli u16 arl_buckets; 2311967dd82fSFlorian Fainelli u8 duplex_reg; 2312967dd82fSFlorian Fainelli u8 jumbo_pm_reg; 2313967dd82fSFlorian Fainelli u8 jumbo_size_reg; 2314967dd82fSFlorian Fainelli }; 2315967dd82fSFlorian Fainelli 2316967dd82fSFlorian Fainelli #define B53_VTA_REGS \ 2317967dd82fSFlorian Fainelli { B53_VT_ACCESS, B53_VT_INDEX, B53_VT_ENTRY } 2318967dd82fSFlorian Fainelli #define B53_VTA_REGS_9798 \ 2319967dd82fSFlorian Fainelli { B53_VT_ACCESS_9798, B53_VT_INDEX_9798, B53_VT_ENTRY_9798 } 2320967dd82fSFlorian Fainelli #define B53_VTA_REGS_63XX \ 2321967dd82fSFlorian Fainelli { B53_VT_ACCESS_63XX, B53_VT_INDEX_63XX, B53_VT_ENTRY_63XX } 2322967dd82fSFlorian Fainelli 2323967dd82fSFlorian Fainelli static const struct b53_chip_data b53_switch_chips[] = { 2324967dd82fSFlorian Fainelli { 2325967dd82fSFlorian Fainelli .chip_id = BCM5325_DEVICE_ID, 2326967dd82fSFlorian Fainelli .dev_name = "BCM5325", 2327967dd82fSFlorian Fainelli .vlans = 16, 2328983d96a9SRafał Miłecki .enabled_ports = 0x3f, 2329673e69a6SFlorian Fainelli .arl_bins = 2, 2330e3da4038SFlorian Fainelli .arl_buckets = 1024, 233163f8428bSRafał Miłecki .imp_port = 5, 2332967dd82fSFlorian Fainelli .duplex_reg = B53_DUPLEX_STAT_FE, 2333967dd82fSFlorian Fainelli }, 2334967dd82fSFlorian Fainelli { 2335967dd82fSFlorian Fainelli .chip_id = BCM5365_DEVICE_ID, 2336967dd82fSFlorian Fainelli .dev_name = "BCM5365", 2337967dd82fSFlorian Fainelli .vlans = 256, 2338983d96a9SRafał Miłecki .enabled_ports = 0x3f, 2339673e69a6SFlorian Fainelli .arl_bins = 2, 2340e3da4038SFlorian Fainelli .arl_buckets = 1024, 234163f8428bSRafał Miłecki .imp_port = 5, 2342967dd82fSFlorian Fainelli .duplex_reg = B53_DUPLEX_STAT_FE, 2343967dd82fSFlorian Fainelli }, 2344967dd82fSFlorian Fainelli { 2345a95691bcSDamien Thébault .chip_id = BCM5389_DEVICE_ID, 2346a95691bcSDamien Thébault .dev_name = "BCM5389", 2347a95691bcSDamien Thébault .vlans = 4096, 2348983d96a9SRafał Miłecki .enabled_ports = 0x11f, 2349673e69a6SFlorian Fainelli .arl_bins = 4, 2350e3da4038SFlorian Fainelli .arl_buckets = 1024, 235163f8428bSRafał Miłecki .imp_port = 8, 2352a95691bcSDamien Thébault .vta_regs = B53_VTA_REGS, 2353a95691bcSDamien Thébault .duplex_reg = B53_DUPLEX_STAT_GE, 2354a95691bcSDamien Thébault .jumbo_pm_reg = B53_JUMBO_PORT_MASK, 2355a95691bcSDamien Thébault .jumbo_size_reg = B53_JUMBO_MAX_SIZE, 2356a95691bcSDamien Thébault }, 2357a95691bcSDamien Thébault { 2358967dd82fSFlorian Fainelli .chip_id = BCM5395_DEVICE_ID, 2359967dd82fSFlorian Fainelli .dev_name = "BCM5395", 2360967dd82fSFlorian Fainelli .vlans = 4096, 2361983d96a9SRafał Miłecki .enabled_ports = 0x11f, 2362673e69a6SFlorian Fainelli .arl_bins = 4, 2363e3da4038SFlorian Fainelli .arl_buckets = 1024, 236463f8428bSRafał Miłecki .imp_port = 8, 2365967dd82fSFlorian Fainelli .vta_regs = B53_VTA_REGS, 2366967dd82fSFlorian Fainelli .duplex_reg = B53_DUPLEX_STAT_GE, 2367967dd82fSFlorian Fainelli .jumbo_pm_reg = B53_JUMBO_PORT_MASK, 2368967dd82fSFlorian Fainelli .jumbo_size_reg = B53_JUMBO_MAX_SIZE, 2369967dd82fSFlorian Fainelli }, 2370967dd82fSFlorian Fainelli { 2371967dd82fSFlorian Fainelli .chip_id = BCM5397_DEVICE_ID, 2372967dd82fSFlorian Fainelli .dev_name = "BCM5397", 2373967dd82fSFlorian Fainelli .vlans = 4096, 2374983d96a9SRafał Miłecki .enabled_ports = 0x11f, 2375673e69a6SFlorian Fainelli .arl_bins = 4, 2376e3da4038SFlorian Fainelli .arl_buckets = 1024, 237763f8428bSRafał Miłecki .imp_port = 8, 2378967dd82fSFlorian Fainelli .vta_regs = B53_VTA_REGS_9798, 2379967dd82fSFlorian Fainelli .duplex_reg = B53_DUPLEX_STAT_GE, 2380967dd82fSFlorian Fainelli .jumbo_pm_reg = B53_JUMBO_PORT_MASK, 2381967dd82fSFlorian Fainelli .jumbo_size_reg = B53_JUMBO_MAX_SIZE, 2382967dd82fSFlorian Fainelli }, 2383967dd82fSFlorian Fainelli { 2384967dd82fSFlorian Fainelli .chip_id = BCM5398_DEVICE_ID, 2385967dd82fSFlorian Fainelli .dev_name = "BCM5398", 2386967dd82fSFlorian Fainelli .vlans = 4096, 2387983d96a9SRafał Miłecki .enabled_ports = 0x17f, 2388673e69a6SFlorian Fainelli .arl_bins = 4, 2389e3da4038SFlorian Fainelli .arl_buckets = 1024, 239063f8428bSRafał Miłecki .imp_port = 8, 2391967dd82fSFlorian Fainelli .vta_regs = B53_VTA_REGS_9798, 2392967dd82fSFlorian Fainelli .duplex_reg = B53_DUPLEX_STAT_GE, 2393967dd82fSFlorian Fainelli .jumbo_pm_reg = B53_JUMBO_PORT_MASK, 2394967dd82fSFlorian Fainelli .jumbo_size_reg = B53_JUMBO_MAX_SIZE, 2395967dd82fSFlorian Fainelli }, 2396967dd82fSFlorian Fainelli { 2397967dd82fSFlorian Fainelli .chip_id = BCM53115_DEVICE_ID, 2398967dd82fSFlorian Fainelli .dev_name = "BCM53115", 2399967dd82fSFlorian Fainelli .vlans = 4096, 2400983d96a9SRafał Miłecki .enabled_ports = 0x11f, 2401673e69a6SFlorian Fainelli .arl_bins = 4, 2402e3da4038SFlorian Fainelli .arl_buckets = 1024, 2403967dd82fSFlorian Fainelli .vta_regs = B53_VTA_REGS, 240463f8428bSRafał Miłecki .imp_port = 8, 2405967dd82fSFlorian Fainelli .duplex_reg = B53_DUPLEX_STAT_GE, 2406967dd82fSFlorian Fainelli .jumbo_pm_reg = B53_JUMBO_PORT_MASK, 2407967dd82fSFlorian Fainelli .jumbo_size_reg = B53_JUMBO_MAX_SIZE, 2408967dd82fSFlorian Fainelli }, 2409967dd82fSFlorian Fainelli { 2410967dd82fSFlorian Fainelli .chip_id = BCM53125_DEVICE_ID, 2411967dd82fSFlorian Fainelli .dev_name = "BCM53125", 2412967dd82fSFlorian Fainelli .vlans = 4096, 2413983d96a9SRafał Miłecki .enabled_ports = 0x1ff, 2414673e69a6SFlorian Fainelli .arl_bins = 4, 2415e3da4038SFlorian Fainelli .arl_buckets = 1024, 241663f8428bSRafał Miłecki .imp_port = 8, 2417967dd82fSFlorian Fainelli .vta_regs = B53_VTA_REGS, 2418967dd82fSFlorian Fainelli .duplex_reg = B53_DUPLEX_STAT_GE, 2419967dd82fSFlorian Fainelli .jumbo_pm_reg = B53_JUMBO_PORT_MASK, 2420967dd82fSFlorian Fainelli .jumbo_size_reg = B53_JUMBO_MAX_SIZE, 2421967dd82fSFlorian Fainelli }, 2422967dd82fSFlorian Fainelli { 2423967dd82fSFlorian Fainelli .chip_id = BCM53128_DEVICE_ID, 2424967dd82fSFlorian Fainelli .dev_name = "BCM53128", 2425967dd82fSFlorian Fainelli .vlans = 4096, 2426967dd82fSFlorian Fainelli .enabled_ports = 0x1ff, 2427673e69a6SFlorian Fainelli .arl_bins = 4, 2428e3da4038SFlorian Fainelli .arl_buckets = 1024, 242963f8428bSRafał Miłecki .imp_port = 8, 2430967dd82fSFlorian Fainelli .vta_regs = B53_VTA_REGS, 2431967dd82fSFlorian Fainelli .duplex_reg = B53_DUPLEX_STAT_GE, 2432967dd82fSFlorian Fainelli .jumbo_pm_reg = B53_JUMBO_PORT_MASK, 2433967dd82fSFlorian Fainelli .jumbo_size_reg = B53_JUMBO_MAX_SIZE, 2434967dd82fSFlorian Fainelli }, 2435967dd82fSFlorian Fainelli { 2436967dd82fSFlorian Fainelli .chip_id = BCM63XX_DEVICE_ID, 2437967dd82fSFlorian Fainelli .dev_name = "BCM63xx", 2438967dd82fSFlorian Fainelli .vlans = 4096, 2439967dd82fSFlorian Fainelli .enabled_ports = 0, /* pdata must provide them */ 2440673e69a6SFlorian Fainelli .arl_bins = 4, 2441e3da4038SFlorian Fainelli .arl_buckets = 1024, 244263f8428bSRafał Miłecki .imp_port = 8, 2443967dd82fSFlorian Fainelli .vta_regs = B53_VTA_REGS_63XX, 2444967dd82fSFlorian Fainelli .duplex_reg = B53_DUPLEX_STAT_63XX, 2445967dd82fSFlorian Fainelli .jumbo_pm_reg = B53_JUMBO_PORT_MASK_63XX, 2446967dd82fSFlorian Fainelli .jumbo_size_reg = B53_JUMBO_MAX_SIZE_63XX, 2447967dd82fSFlorian Fainelli }, 2448967dd82fSFlorian Fainelli { 2449967dd82fSFlorian Fainelli .chip_id = BCM53010_DEVICE_ID, 2450967dd82fSFlorian Fainelli .dev_name = "BCM53010", 2451967dd82fSFlorian Fainelli .vlans = 4096, 2452983d96a9SRafał Miłecki .enabled_ports = 0x1bf, 2453673e69a6SFlorian Fainelli .arl_bins = 4, 2454e3da4038SFlorian Fainelli .arl_buckets = 1024, 245563f8428bSRafał Miłecki .imp_port = 8, 2456967dd82fSFlorian Fainelli .vta_regs = B53_VTA_REGS, 2457967dd82fSFlorian Fainelli .duplex_reg = B53_DUPLEX_STAT_GE, 2458967dd82fSFlorian Fainelli .jumbo_pm_reg = B53_JUMBO_PORT_MASK, 2459967dd82fSFlorian Fainelli .jumbo_size_reg = B53_JUMBO_MAX_SIZE, 2460967dd82fSFlorian Fainelli }, 2461967dd82fSFlorian Fainelli { 2462967dd82fSFlorian Fainelli .chip_id = BCM53011_DEVICE_ID, 2463967dd82fSFlorian Fainelli .dev_name = "BCM53011", 2464967dd82fSFlorian Fainelli .vlans = 4096, 2465967dd82fSFlorian Fainelli .enabled_ports = 0x1bf, 2466673e69a6SFlorian Fainelli .arl_bins = 4, 2467e3da4038SFlorian Fainelli .arl_buckets = 1024, 246863f8428bSRafał Miłecki .imp_port = 8, 2469967dd82fSFlorian Fainelli .vta_regs = B53_VTA_REGS, 2470967dd82fSFlorian Fainelli .duplex_reg = B53_DUPLEX_STAT_GE, 2471967dd82fSFlorian Fainelli .jumbo_pm_reg = B53_JUMBO_PORT_MASK, 2472967dd82fSFlorian Fainelli .jumbo_size_reg = B53_JUMBO_MAX_SIZE, 2473967dd82fSFlorian Fainelli }, 2474967dd82fSFlorian Fainelli { 2475967dd82fSFlorian Fainelli .chip_id = BCM53012_DEVICE_ID, 2476967dd82fSFlorian Fainelli .dev_name = "BCM53012", 2477967dd82fSFlorian Fainelli .vlans = 4096, 2478967dd82fSFlorian Fainelli .enabled_ports = 0x1bf, 2479673e69a6SFlorian Fainelli .arl_bins = 4, 2480e3da4038SFlorian Fainelli .arl_buckets = 1024, 248163f8428bSRafał Miłecki .imp_port = 8, 2482967dd82fSFlorian Fainelli .vta_regs = B53_VTA_REGS, 2483967dd82fSFlorian Fainelli .duplex_reg = B53_DUPLEX_STAT_GE, 2484967dd82fSFlorian Fainelli .jumbo_pm_reg = B53_JUMBO_PORT_MASK, 2485967dd82fSFlorian Fainelli .jumbo_size_reg = B53_JUMBO_MAX_SIZE, 2486967dd82fSFlorian Fainelli }, 2487967dd82fSFlorian Fainelli { 2488967dd82fSFlorian Fainelli .chip_id = BCM53018_DEVICE_ID, 2489967dd82fSFlorian Fainelli .dev_name = "BCM53018", 2490967dd82fSFlorian Fainelli .vlans = 4096, 2491983d96a9SRafał Miłecki .enabled_ports = 0x1bf, 2492673e69a6SFlorian Fainelli .arl_bins = 4, 2493e3da4038SFlorian Fainelli .arl_buckets = 1024, 249463f8428bSRafał Miłecki .imp_port = 8, 2495967dd82fSFlorian Fainelli .vta_regs = B53_VTA_REGS, 2496967dd82fSFlorian Fainelli .duplex_reg = B53_DUPLEX_STAT_GE, 2497967dd82fSFlorian Fainelli .jumbo_pm_reg = B53_JUMBO_PORT_MASK, 2498967dd82fSFlorian Fainelli .jumbo_size_reg = B53_JUMBO_MAX_SIZE, 2499967dd82fSFlorian Fainelli }, 2500967dd82fSFlorian Fainelli { 2501967dd82fSFlorian Fainelli .chip_id = BCM53019_DEVICE_ID, 2502967dd82fSFlorian Fainelli .dev_name = "BCM53019", 2503967dd82fSFlorian Fainelli .vlans = 4096, 2504983d96a9SRafał Miłecki .enabled_ports = 0x1bf, 2505673e69a6SFlorian Fainelli .arl_bins = 4, 2506e3da4038SFlorian Fainelli .arl_buckets = 1024, 250763f8428bSRafał Miłecki .imp_port = 8, 2508967dd82fSFlorian Fainelli .vta_regs = B53_VTA_REGS, 2509967dd82fSFlorian Fainelli .duplex_reg = B53_DUPLEX_STAT_GE, 2510967dd82fSFlorian Fainelli .jumbo_pm_reg = B53_JUMBO_PORT_MASK, 2511967dd82fSFlorian Fainelli .jumbo_size_reg = B53_JUMBO_MAX_SIZE, 2512967dd82fSFlorian Fainelli }, 2513991a36bbSFlorian Fainelli { 2514991a36bbSFlorian Fainelli .chip_id = BCM58XX_DEVICE_ID, 2515991a36bbSFlorian Fainelli .dev_name = "BCM585xx/586xx/88312", 2516991a36bbSFlorian Fainelli .vlans = 4096, 2517991a36bbSFlorian Fainelli .enabled_ports = 0x1ff, 2518673e69a6SFlorian Fainelli .arl_bins = 4, 2519e3da4038SFlorian Fainelli .arl_buckets = 1024, 252063f8428bSRafał Miłecki .imp_port = 8, 2521991a36bbSFlorian Fainelli .vta_regs = B53_VTA_REGS, 2522991a36bbSFlorian Fainelli .duplex_reg = B53_DUPLEX_STAT_GE, 2523991a36bbSFlorian Fainelli .jumbo_pm_reg = B53_JUMBO_PORT_MASK, 2524991a36bbSFlorian Fainelli .jumbo_size_reg = B53_JUMBO_MAX_SIZE, 2525991a36bbSFlorian Fainelli }, 2526130401d9SFlorian Fainelli { 25275040cc99SArun Parameswaran .chip_id = BCM583XX_DEVICE_ID, 25285040cc99SArun Parameswaran .dev_name = "BCM583xx/11360", 25295040cc99SArun Parameswaran .vlans = 4096, 25305040cc99SArun Parameswaran .enabled_ports = 0x103, 2531673e69a6SFlorian Fainelli .arl_bins = 4, 2532e3da4038SFlorian Fainelli .arl_buckets = 1024, 253363f8428bSRafał Miłecki .imp_port = 8, 25345040cc99SArun Parameswaran .vta_regs = B53_VTA_REGS, 25355040cc99SArun Parameswaran .duplex_reg = B53_DUPLEX_STAT_GE, 25365040cc99SArun Parameswaran .jumbo_pm_reg = B53_JUMBO_PORT_MASK, 25375040cc99SArun Parameswaran .jumbo_size_reg = B53_JUMBO_MAX_SIZE, 25385040cc99SArun Parameswaran }, 253973b7a604SRafał Miłecki /* Starfighter 2 */ 254073b7a604SRafał Miłecki { 254173b7a604SRafał Miłecki .chip_id = BCM4908_DEVICE_ID, 254273b7a604SRafał Miłecki .dev_name = "BCM4908", 254373b7a604SRafał Miłecki .vlans = 4096, 254473b7a604SRafał Miłecki .enabled_ports = 0x1bf, 254573b7a604SRafał Miłecki .arl_bins = 4, 254673b7a604SRafał Miłecki .arl_buckets = 256, 254763f8428bSRafał Miłecki .imp_port = 8, 254873b7a604SRafał Miłecki .vta_regs = B53_VTA_REGS, 254973b7a604SRafał Miłecki .duplex_reg = B53_DUPLEX_STAT_GE, 255073b7a604SRafał Miłecki .jumbo_pm_reg = B53_JUMBO_PORT_MASK, 255173b7a604SRafał Miłecki .jumbo_size_reg = B53_JUMBO_MAX_SIZE, 255273b7a604SRafał Miłecki }, 25535040cc99SArun Parameswaran { 2554130401d9SFlorian Fainelli .chip_id = BCM7445_DEVICE_ID, 2555130401d9SFlorian Fainelli .dev_name = "BCM7445", 2556130401d9SFlorian Fainelli .vlans = 4096, 2557130401d9SFlorian Fainelli .enabled_ports = 0x1ff, 2558673e69a6SFlorian Fainelli .arl_bins = 4, 2559e3da4038SFlorian Fainelli .arl_buckets = 1024, 256063f8428bSRafał Miłecki .imp_port = 8, 2561130401d9SFlorian Fainelli .vta_regs = B53_VTA_REGS, 2562130401d9SFlorian Fainelli .duplex_reg = B53_DUPLEX_STAT_GE, 2563130401d9SFlorian Fainelli .jumbo_pm_reg = B53_JUMBO_PORT_MASK, 2564130401d9SFlorian Fainelli .jumbo_size_reg = B53_JUMBO_MAX_SIZE, 2565130401d9SFlorian Fainelli }, 25660fe99338SFlorian Fainelli { 25670fe99338SFlorian Fainelli .chip_id = BCM7278_DEVICE_ID, 25680fe99338SFlorian Fainelli .dev_name = "BCM7278", 25690fe99338SFlorian Fainelli .vlans = 4096, 25700fe99338SFlorian Fainelli .enabled_ports = 0x1ff, 2571673e69a6SFlorian Fainelli .arl_bins = 4, 2572e3da4038SFlorian Fainelli .arl_buckets = 256, 257363f8428bSRafał Miłecki .imp_port = 8, 25740fe99338SFlorian Fainelli .vta_regs = B53_VTA_REGS, 25750fe99338SFlorian Fainelli .duplex_reg = B53_DUPLEX_STAT_GE, 25760fe99338SFlorian Fainelli .jumbo_pm_reg = B53_JUMBO_PORT_MASK, 25770fe99338SFlorian Fainelli .jumbo_size_reg = B53_JUMBO_MAX_SIZE, 25780fe99338SFlorian Fainelli }, 2579967dd82fSFlorian Fainelli }; 2580967dd82fSFlorian Fainelli 2581967dd82fSFlorian Fainelli static int b53_switch_init(struct b53_device *dev) 2582967dd82fSFlorian Fainelli { 2583967dd82fSFlorian Fainelli unsigned int i; 2584967dd82fSFlorian Fainelli int ret; 2585967dd82fSFlorian Fainelli 2586967dd82fSFlorian Fainelli for (i = 0; i < ARRAY_SIZE(b53_switch_chips); i++) { 2587967dd82fSFlorian Fainelli const struct b53_chip_data *chip = &b53_switch_chips[i]; 2588967dd82fSFlorian Fainelli 2589967dd82fSFlorian Fainelli if (chip->chip_id == dev->chip_id) { 2590967dd82fSFlorian Fainelli if (!dev->enabled_ports) 2591967dd82fSFlorian Fainelli dev->enabled_ports = chip->enabled_ports; 2592967dd82fSFlorian Fainelli dev->name = chip->dev_name; 2593967dd82fSFlorian Fainelli dev->duplex_reg = chip->duplex_reg; 2594967dd82fSFlorian Fainelli dev->vta_regs[0] = chip->vta_regs[0]; 2595967dd82fSFlorian Fainelli dev->vta_regs[1] = chip->vta_regs[1]; 2596967dd82fSFlorian Fainelli dev->vta_regs[2] = chip->vta_regs[2]; 2597967dd82fSFlorian Fainelli dev->jumbo_pm_reg = chip->jumbo_pm_reg; 259863f8428bSRafał Miłecki dev->imp_port = chip->imp_port; 2599967dd82fSFlorian Fainelli dev->num_vlans = chip->vlans; 2600673e69a6SFlorian Fainelli dev->num_arl_bins = chip->arl_bins; 2601e3da4038SFlorian Fainelli dev->num_arl_buckets = chip->arl_buckets; 2602967dd82fSFlorian Fainelli break; 2603967dd82fSFlorian Fainelli } 2604967dd82fSFlorian Fainelli } 2605967dd82fSFlorian Fainelli 2606967dd82fSFlorian Fainelli /* check which BCM5325x version we have */ 2607967dd82fSFlorian Fainelli if (is5325(dev)) { 2608967dd82fSFlorian Fainelli u8 vc4; 2609967dd82fSFlorian Fainelli 2610967dd82fSFlorian Fainelli b53_read8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL4_25, &vc4); 2611967dd82fSFlorian Fainelli 2612967dd82fSFlorian Fainelli /* check reserved bits */ 2613967dd82fSFlorian Fainelli switch (vc4 & 3) { 2614967dd82fSFlorian Fainelli case 1: 2615967dd82fSFlorian Fainelli /* BCM5325E */ 2616967dd82fSFlorian Fainelli break; 2617967dd82fSFlorian Fainelli case 3: 2618967dd82fSFlorian Fainelli /* BCM5325F - do not use port 4 */ 2619967dd82fSFlorian Fainelli dev->enabled_ports &= ~BIT(4); 2620967dd82fSFlorian Fainelli break; 2621967dd82fSFlorian Fainelli default: 2622967dd82fSFlorian Fainelli /* On the BCM47XX SoCs this is the supported internal switch.*/ 2623967dd82fSFlorian Fainelli #ifndef CONFIG_BCM47XX 2624967dd82fSFlorian Fainelli /* BCM5325M */ 2625967dd82fSFlorian Fainelli return -EINVAL; 2626967dd82fSFlorian Fainelli #else 2627967dd82fSFlorian Fainelli break; 2628967dd82fSFlorian Fainelli #endif 2629967dd82fSFlorian Fainelli } 2630967dd82fSFlorian Fainelli } 2631967dd82fSFlorian Fainelli 2632cdb067d3SRafał Miłecki dev->num_ports = fls(dev->enabled_ports); 2633967dd82fSFlorian Fainelli 2634d12e1c46SRafał Miłecki dev->ds->num_ports = min_t(unsigned int, dev->num_ports, DSA_MAX_PORTS); 2635d12e1c46SRafał Miłecki 2636c7d28c9dSFlorian Fainelli /* Include non standard CPU port built-in PHYs to be probed */ 2637c7d28c9dSFlorian Fainelli if (is539x(dev) || is531x5(dev)) { 2638c7d28c9dSFlorian Fainelli for (i = 0; i < dev->num_ports; i++) { 2639c7d28c9dSFlorian Fainelli if (!(dev->ds->phys_mii_mask & BIT(i)) && 2640c7d28c9dSFlorian Fainelli !b53_possible_cpu_port(dev->ds, i)) 2641c7d28c9dSFlorian Fainelli dev->ds->phys_mii_mask |= BIT(i); 2642c7d28c9dSFlorian Fainelli } 2643c7d28c9dSFlorian Fainelli } 2644c7d28c9dSFlorian Fainelli 2645a86854d0SKees Cook dev->ports = devm_kcalloc(dev->dev, 2646a86854d0SKees Cook dev->num_ports, sizeof(struct b53_port), 2647967dd82fSFlorian Fainelli GFP_KERNEL); 2648967dd82fSFlorian Fainelli if (!dev->ports) 2649967dd82fSFlorian Fainelli return -ENOMEM; 2650967dd82fSFlorian Fainelli 2651a86854d0SKees Cook dev->vlans = devm_kcalloc(dev->dev, 2652a86854d0SKees Cook dev->num_vlans, sizeof(struct b53_vlan), 2653a2482d2cSFlorian Fainelli GFP_KERNEL); 2654a2482d2cSFlorian Fainelli if (!dev->vlans) 2655a2482d2cSFlorian Fainelli return -ENOMEM; 2656a2482d2cSFlorian Fainelli 2657967dd82fSFlorian Fainelli dev->reset_gpio = b53_switch_get_reset_gpio(dev); 2658967dd82fSFlorian Fainelli if (dev->reset_gpio >= 0) { 2659967dd82fSFlorian Fainelli ret = devm_gpio_request_one(dev->dev, dev->reset_gpio, 2660967dd82fSFlorian Fainelli GPIOF_OUT_INIT_HIGH, "robo_reset"); 2661967dd82fSFlorian Fainelli if (ret) 2662967dd82fSFlorian Fainelli return ret; 2663967dd82fSFlorian Fainelli } 2664967dd82fSFlorian Fainelli 2665967dd82fSFlorian Fainelli return 0; 2666967dd82fSFlorian Fainelli } 2667967dd82fSFlorian Fainelli 26680dff88d3SJulia Lawall struct b53_device *b53_switch_alloc(struct device *base, 26690dff88d3SJulia Lawall const struct b53_io_ops *ops, 2670967dd82fSFlorian Fainelli void *priv) 2671967dd82fSFlorian Fainelli { 2672967dd82fSFlorian Fainelli struct dsa_switch *ds; 2673967dd82fSFlorian Fainelli struct b53_device *dev; 2674967dd82fSFlorian Fainelli 26757e99e347SVivien Didelot ds = devm_kzalloc(base, sizeof(*ds), GFP_KERNEL); 2676967dd82fSFlorian Fainelli if (!ds) 2677967dd82fSFlorian Fainelli return NULL; 2678967dd82fSFlorian Fainelli 26797e99e347SVivien Didelot ds->dev = base; 26807e99e347SVivien Didelot 2681a0c02161SVivien Didelot dev = devm_kzalloc(base, sizeof(*dev), GFP_KERNEL); 2682a0c02161SVivien Didelot if (!dev) 2683a0c02161SVivien Didelot return NULL; 2684967dd82fSFlorian Fainelli 2685967dd82fSFlorian Fainelli ds->priv = dev; 2686967dd82fSFlorian Fainelli dev->dev = base; 2687967dd82fSFlorian Fainelli 2688967dd82fSFlorian Fainelli dev->ds = ds; 2689967dd82fSFlorian Fainelli dev->priv = priv; 2690967dd82fSFlorian Fainelli dev->ops = ops; 2691485ebd61SFlorian Fainelli ds->ops = &b53_switch_ops; 26920ee2af4eSVladimir Oltean dev->vlan_enabled = true; 2693d45c36baSFlorian Fainelli /* Let DSA handle the case were multiple bridges span the same switch 2694d45c36baSFlorian Fainelli * device and different VLAN awareness settings are requested, which 2695d45c36baSFlorian Fainelli * would be breaking filtering semantics for any of the other bridge 2696d45c36baSFlorian Fainelli * devices. (not hardware supported) 2697d45c36baSFlorian Fainelli */ 2698d45c36baSFlorian Fainelli ds->vlan_filtering_is_global = true; 2699d45c36baSFlorian Fainelli 2700967dd82fSFlorian Fainelli mutex_init(&dev->reg_mutex); 2701967dd82fSFlorian Fainelli mutex_init(&dev->stats_mutex); 2702f7eb4a1cSVladimir Oltean mutex_init(&dev->arl_mutex); 2703967dd82fSFlorian Fainelli 2704967dd82fSFlorian Fainelli return dev; 2705967dd82fSFlorian Fainelli } 2706967dd82fSFlorian Fainelli EXPORT_SYMBOL(b53_switch_alloc); 2707967dd82fSFlorian Fainelli 2708967dd82fSFlorian Fainelli int b53_switch_detect(struct b53_device *dev) 2709967dd82fSFlorian Fainelli { 2710967dd82fSFlorian Fainelli u32 id32; 2711967dd82fSFlorian Fainelli u16 tmp; 2712967dd82fSFlorian Fainelli u8 id8; 2713967dd82fSFlorian Fainelli int ret; 2714967dd82fSFlorian Fainelli 2715967dd82fSFlorian Fainelli ret = b53_read8(dev, B53_MGMT_PAGE, B53_DEVICE_ID, &id8); 2716967dd82fSFlorian Fainelli if (ret) 2717967dd82fSFlorian Fainelli return ret; 2718967dd82fSFlorian Fainelli 2719967dd82fSFlorian Fainelli switch (id8) { 2720967dd82fSFlorian Fainelli case 0: 2721967dd82fSFlorian Fainelli /* BCM5325 and BCM5365 do not have this register so reads 2722967dd82fSFlorian Fainelli * return 0. But the read operation did succeed, so assume this 2723967dd82fSFlorian Fainelli * is one of them. 2724967dd82fSFlorian Fainelli * 2725967dd82fSFlorian Fainelli * Next check if we can write to the 5325's VTA register; for 2726967dd82fSFlorian Fainelli * 5365 it is read only. 2727967dd82fSFlorian Fainelli */ 2728967dd82fSFlorian Fainelli b53_write16(dev, B53_VLAN_PAGE, B53_VLAN_TABLE_ACCESS_25, 0xf); 2729967dd82fSFlorian Fainelli b53_read16(dev, B53_VLAN_PAGE, B53_VLAN_TABLE_ACCESS_25, &tmp); 2730967dd82fSFlorian Fainelli 2731967dd82fSFlorian Fainelli if (tmp == 0xf) 2732967dd82fSFlorian Fainelli dev->chip_id = BCM5325_DEVICE_ID; 2733967dd82fSFlorian Fainelli else 2734967dd82fSFlorian Fainelli dev->chip_id = BCM5365_DEVICE_ID; 2735967dd82fSFlorian Fainelli break; 2736a95691bcSDamien Thébault case BCM5389_DEVICE_ID: 2737967dd82fSFlorian Fainelli case BCM5395_DEVICE_ID: 2738967dd82fSFlorian Fainelli case BCM5397_DEVICE_ID: 2739967dd82fSFlorian Fainelli case BCM5398_DEVICE_ID: 2740967dd82fSFlorian Fainelli dev->chip_id = id8; 2741967dd82fSFlorian Fainelli break; 2742967dd82fSFlorian Fainelli default: 2743967dd82fSFlorian Fainelli ret = b53_read32(dev, B53_MGMT_PAGE, B53_DEVICE_ID, &id32); 2744967dd82fSFlorian Fainelli if (ret) 2745967dd82fSFlorian Fainelli return ret; 2746967dd82fSFlorian Fainelli 2747967dd82fSFlorian Fainelli switch (id32) { 2748967dd82fSFlorian Fainelli case BCM53115_DEVICE_ID: 2749967dd82fSFlorian Fainelli case BCM53125_DEVICE_ID: 2750967dd82fSFlorian Fainelli case BCM53128_DEVICE_ID: 2751967dd82fSFlorian Fainelli case BCM53010_DEVICE_ID: 2752967dd82fSFlorian Fainelli case BCM53011_DEVICE_ID: 2753967dd82fSFlorian Fainelli case BCM53012_DEVICE_ID: 2754967dd82fSFlorian Fainelli case BCM53018_DEVICE_ID: 2755967dd82fSFlorian Fainelli case BCM53019_DEVICE_ID: 2756967dd82fSFlorian Fainelli dev->chip_id = id32; 2757967dd82fSFlorian Fainelli break; 2758967dd82fSFlorian Fainelli default: 27593b33438cSPaul Barker dev_err(dev->dev, 27603b33438cSPaul Barker "unsupported switch detected (BCM53%02x/BCM%x)\n", 2761967dd82fSFlorian Fainelli id8, id32); 2762967dd82fSFlorian Fainelli return -ENODEV; 2763967dd82fSFlorian Fainelli } 2764967dd82fSFlorian Fainelli } 2765967dd82fSFlorian Fainelli 2766967dd82fSFlorian Fainelli if (dev->chip_id == BCM5325_DEVICE_ID) 2767967dd82fSFlorian Fainelli return b53_read8(dev, B53_STAT_PAGE, B53_REV_ID_25, 2768967dd82fSFlorian Fainelli &dev->core_rev); 2769967dd82fSFlorian Fainelli else 2770967dd82fSFlorian Fainelli return b53_read8(dev, B53_MGMT_PAGE, B53_REV_ID, 2771967dd82fSFlorian Fainelli &dev->core_rev); 2772967dd82fSFlorian Fainelli } 2773967dd82fSFlorian Fainelli EXPORT_SYMBOL(b53_switch_detect); 2774967dd82fSFlorian Fainelli 2775967dd82fSFlorian Fainelli int b53_switch_register(struct b53_device *dev) 2776967dd82fSFlorian Fainelli { 2777967dd82fSFlorian Fainelli int ret; 2778967dd82fSFlorian Fainelli 2779967dd82fSFlorian Fainelli if (dev->pdata) { 2780967dd82fSFlorian Fainelli dev->chip_id = dev->pdata->chip_id; 2781967dd82fSFlorian Fainelli dev->enabled_ports = dev->pdata->enabled_ports; 2782967dd82fSFlorian Fainelli } 2783967dd82fSFlorian Fainelli 2784967dd82fSFlorian Fainelli if (!dev->chip_id && b53_switch_detect(dev)) 2785967dd82fSFlorian Fainelli return -EINVAL; 2786967dd82fSFlorian Fainelli 2787967dd82fSFlorian Fainelli ret = b53_switch_init(dev); 2788967dd82fSFlorian Fainelli if (ret) 2789967dd82fSFlorian Fainelli return ret; 2790967dd82fSFlorian Fainelli 27913b33438cSPaul Barker dev_info(dev->dev, "found switch: %s, rev %i\n", 27923b33438cSPaul Barker dev->name, dev->core_rev); 2793967dd82fSFlorian Fainelli 279423c9ee49SVivien Didelot return dsa_register_switch(dev->ds); 2795967dd82fSFlorian Fainelli } 2796967dd82fSFlorian Fainelli EXPORT_SYMBOL(b53_switch_register); 2797967dd82fSFlorian Fainelli 2798967dd82fSFlorian Fainelli MODULE_AUTHOR("Jonas Gorski <jogo@openwrt.org>"); 2799967dd82fSFlorian Fainelli MODULE_DESCRIPTION("B53 switch library"); 2800967dd82fSFlorian Fainelli MODULE_LICENSE("Dual BSD/GPL"); 2801