17af42e50SWolfram Sang // SPDX-License-Identifier: GPL-2.0+
2a23b97e6SRamesh Shanmugasundaram /* Renesas R-Car CAN device driver
3a23b97e6SRamesh Shanmugasundaram *
4a23b97e6SRamesh Shanmugasundaram * Copyright (C) 2013 Cogent Embedded, Inc. <source@cogentembedded.com>
5a23b97e6SRamesh Shanmugasundaram * Copyright (C) 2013 Renesas Solutions Corp.
6a23b97e6SRamesh Shanmugasundaram */
7a23b97e6SRamesh Shanmugasundaram
8a23b97e6SRamesh Shanmugasundaram #include <linux/module.h>
9a23b97e6SRamesh Shanmugasundaram #include <linux/kernel.h>
10a23b97e6SRamesh Shanmugasundaram #include <linux/types.h>
11a23b97e6SRamesh Shanmugasundaram #include <linux/interrupt.h>
12a23b97e6SRamesh Shanmugasundaram #include <linux/errno.h>
13409c188cSVincent Mailhol #include <linux/ethtool.h>
14a23b97e6SRamesh Shanmugasundaram #include <linux/netdevice.h>
15a23b97e6SRamesh Shanmugasundaram #include <linux/platform_device.h>
16a23b97e6SRamesh Shanmugasundaram #include <linux/can/dev.h>
17a23b97e6SRamesh Shanmugasundaram #include <linux/clk.h>
18a23b97e6SRamesh Shanmugasundaram #include <linux/of.h>
19a23b97e6SRamesh Shanmugasundaram
20a23b97e6SRamesh Shanmugasundaram #define RCAR_CAN_DRV_NAME "rcar_can"
21a23b97e6SRamesh Shanmugasundaram
2230cc0ed7SGeert Uytterhoeven /* Clock Select Register settings */
2330cc0ed7SGeert Uytterhoeven enum CLKR {
2430cc0ed7SGeert Uytterhoeven CLKR_CLKP1 = 0, /* Peripheral clock (clkp1) */
2530cc0ed7SGeert Uytterhoeven CLKR_CLKP2 = 1, /* Peripheral clock (clkp2) */
2630cc0ed7SGeert Uytterhoeven CLKR_CLKEXT = 3, /* Externally input clock */
2730cc0ed7SGeert Uytterhoeven };
2830cc0ed7SGeert Uytterhoeven
2968c8d209SFabrizio Castro #define RCAR_SUPPORTED_CLOCKS (BIT(CLKR_CLKP1) | BIT(CLKR_CLKP2) | \
3068c8d209SFabrizio Castro BIT(CLKR_CLKEXT))
3168c8d209SFabrizio Castro
32a23b97e6SRamesh Shanmugasundaram /* Mailbox configuration:
33a23b97e6SRamesh Shanmugasundaram * mailbox 60 - 63 - Rx FIFO mailboxes
34a23b97e6SRamesh Shanmugasundaram * mailbox 56 - 59 - Tx FIFO mailboxes
35a23b97e6SRamesh Shanmugasundaram * non-FIFO mailboxes are not used
36a23b97e6SRamesh Shanmugasundaram */
37a23b97e6SRamesh Shanmugasundaram #define RCAR_CAN_N_MBX 64 /* Number of mailboxes in non-FIFO mode */
38a23b97e6SRamesh Shanmugasundaram #define RCAR_CAN_RX_FIFO_MBX 60 /* Mailbox - window to Rx FIFO */
39a23b97e6SRamesh Shanmugasundaram #define RCAR_CAN_TX_FIFO_MBX 56 /* Mailbox - window to Tx FIFO */
40a23b97e6SRamesh Shanmugasundaram #define RCAR_CAN_FIFO_DEPTH 4
41a23b97e6SRamesh Shanmugasundaram
42a23b97e6SRamesh Shanmugasundaram /* Mailbox registers structure */
43a23b97e6SRamesh Shanmugasundaram struct rcar_can_mbox_regs {
44a23b97e6SRamesh Shanmugasundaram u32 id; /* IDE and RTR bits, SID and EID */
45a23b97e6SRamesh Shanmugasundaram u8 stub; /* Not used */
46a23b97e6SRamesh Shanmugasundaram u8 dlc; /* Data Length Code - bits [0..3] */
47a23b97e6SRamesh Shanmugasundaram u8 data[8]; /* Data Bytes */
48a23b97e6SRamesh Shanmugasundaram u8 tsh; /* Time Stamp Higher Byte */
49a23b97e6SRamesh Shanmugasundaram u8 tsl; /* Time Stamp Lower Byte */
50a23b97e6SRamesh Shanmugasundaram };
51a23b97e6SRamesh Shanmugasundaram
52a23b97e6SRamesh Shanmugasundaram struct rcar_can_regs {
53a23b97e6SRamesh Shanmugasundaram struct rcar_can_mbox_regs mb[RCAR_CAN_N_MBX]; /* Mailbox registers */
54a23b97e6SRamesh Shanmugasundaram u32 mkr_2_9[8]; /* Mask Registers 2-9 */
55a23b97e6SRamesh Shanmugasundaram u32 fidcr[2]; /* FIFO Received ID Compare Register */
56a23b97e6SRamesh Shanmugasundaram u32 mkivlr1; /* Mask Invalid Register 1 */
57a23b97e6SRamesh Shanmugasundaram u32 mier1; /* Mailbox Interrupt Enable Register 1 */
58a23b97e6SRamesh Shanmugasundaram u32 mkr_0_1[2]; /* Mask Registers 0-1 */
59a23b97e6SRamesh Shanmugasundaram u32 mkivlr0; /* Mask Invalid Register 0*/
60a23b97e6SRamesh Shanmugasundaram u32 mier0; /* Mailbox Interrupt Enable Register 0 */
61a23b97e6SRamesh Shanmugasundaram u8 pad_440[0x3c0];
62a23b97e6SRamesh Shanmugasundaram u8 mctl[64]; /* Message Control Registers */
63a23b97e6SRamesh Shanmugasundaram u16 ctlr; /* Control Register */
64a23b97e6SRamesh Shanmugasundaram u16 str; /* Status register */
65a23b97e6SRamesh Shanmugasundaram u8 bcr[3]; /* Bit Configuration Register */
66a23b97e6SRamesh Shanmugasundaram u8 clkr; /* Clock Select Register */
67a23b97e6SRamesh Shanmugasundaram u8 rfcr; /* Receive FIFO Control Register */
68a23b97e6SRamesh Shanmugasundaram u8 rfpcr; /* Receive FIFO Pointer Control Register */
69a23b97e6SRamesh Shanmugasundaram u8 tfcr; /* Transmit FIFO Control Register */
70a23b97e6SRamesh Shanmugasundaram u8 tfpcr; /* Transmit FIFO Pointer Control Register */
71a23b97e6SRamesh Shanmugasundaram u8 eier; /* Error Interrupt Enable Register */
72a23b97e6SRamesh Shanmugasundaram u8 eifr; /* Error Interrupt Factor Judge Register */
73a23b97e6SRamesh Shanmugasundaram u8 recr; /* Receive Error Count Register */
74a23b97e6SRamesh Shanmugasundaram u8 tecr; /* Transmit Error Count Register */
75a23b97e6SRamesh Shanmugasundaram u8 ecsr; /* Error Code Store Register */
76a23b97e6SRamesh Shanmugasundaram u8 cssr; /* Channel Search Support Register */
77a23b97e6SRamesh Shanmugasundaram u8 mssr; /* Mailbox Search Status Register */
78a23b97e6SRamesh Shanmugasundaram u8 msmr; /* Mailbox Search Mode Register */
79a23b97e6SRamesh Shanmugasundaram u16 tsr; /* Time Stamp Register */
80a23b97e6SRamesh Shanmugasundaram u8 afsr; /* Acceptance Filter Support Register */
81a23b97e6SRamesh Shanmugasundaram u8 pad_857;
82a23b97e6SRamesh Shanmugasundaram u8 tcr; /* Test Control Register */
83a23b97e6SRamesh Shanmugasundaram u8 pad_859[7];
84a23b97e6SRamesh Shanmugasundaram u8 ier; /* Interrupt Enable Register */
85a23b97e6SRamesh Shanmugasundaram u8 isr; /* Interrupt Status Register */
86a23b97e6SRamesh Shanmugasundaram u8 pad_862;
87a23b97e6SRamesh Shanmugasundaram u8 mbsmr; /* Mailbox Search Mask Register */
88a23b97e6SRamesh Shanmugasundaram };
89a23b97e6SRamesh Shanmugasundaram
90a23b97e6SRamesh Shanmugasundaram struct rcar_can_priv {
91a23b97e6SRamesh Shanmugasundaram struct can_priv can; /* Must be the first member! */
92a23b97e6SRamesh Shanmugasundaram struct net_device *ndev;
93a23b97e6SRamesh Shanmugasundaram struct napi_struct napi;
94a23b97e6SRamesh Shanmugasundaram struct rcar_can_regs __iomem *regs;
95a23b97e6SRamesh Shanmugasundaram struct clk *clk;
96a23b97e6SRamesh Shanmugasundaram struct clk *can_clk;
97a23b97e6SRamesh Shanmugasundaram u32 tx_head;
98a23b97e6SRamesh Shanmugasundaram u32 tx_tail;
99a23b97e6SRamesh Shanmugasundaram u8 clock_select;
100a23b97e6SRamesh Shanmugasundaram u8 ier;
101a23b97e6SRamesh Shanmugasundaram };
102a23b97e6SRamesh Shanmugasundaram
103a23b97e6SRamesh Shanmugasundaram static const struct can_bittiming_const rcar_can_bittiming_const = {
104a23b97e6SRamesh Shanmugasundaram .name = RCAR_CAN_DRV_NAME,
105a23b97e6SRamesh Shanmugasundaram .tseg1_min = 4,
106a23b97e6SRamesh Shanmugasundaram .tseg1_max = 16,
107a23b97e6SRamesh Shanmugasundaram .tseg2_min = 2,
108a23b97e6SRamesh Shanmugasundaram .tseg2_max = 8,
109a23b97e6SRamesh Shanmugasundaram .sjw_max = 4,
110a23b97e6SRamesh Shanmugasundaram .brp_min = 1,
111a23b97e6SRamesh Shanmugasundaram .brp_max = 1024,
112a23b97e6SRamesh Shanmugasundaram .brp_inc = 1,
113a23b97e6SRamesh Shanmugasundaram };
114a23b97e6SRamesh Shanmugasundaram
115a23b97e6SRamesh Shanmugasundaram /* Control Register bits */
116a23b97e6SRamesh Shanmugasundaram #define RCAR_CAN_CTLR_BOM (3 << 11) /* Bus-Off Recovery Mode Bits */
117a23b97e6SRamesh Shanmugasundaram #define RCAR_CAN_CTLR_BOM_ENT (1 << 11) /* Entry to halt mode */
118a23b97e6SRamesh Shanmugasundaram /* at bus-off entry */
119a23b97e6SRamesh Shanmugasundaram #define RCAR_CAN_CTLR_SLPM (1 << 10)
120a23b97e6SRamesh Shanmugasundaram #define RCAR_CAN_CTLR_CANM (3 << 8) /* Operating Mode Select Bit */
121a23b97e6SRamesh Shanmugasundaram #define RCAR_CAN_CTLR_CANM_HALT (1 << 9)
122a23b97e6SRamesh Shanmugasundaram #define RCAR_CAN_CTLR_CANM_RESET (1 << 8)
123a23b97e6SRamesh Shanmugasundaram #define RCAR_CAN_CTLR_CANM_FORCE_RESET (3 << 8)
124a23b97e6SRamesh Shanmugasundaram #define RCAR_CAN_CTLR_MLM (1 << 3) /* Message Lost Mode Select */
125a23b97e6SRamesh Shanmugasundaram #define RCAR_CAN_CTLR_IDFM (3 << 1) /* ID Format Mode Select Bits */
126a23b97e6SRamesh Shanmugasundaram #define RCAR_CAN_CTLR_IDFM_MIXED (1 << 2) /* Mixed ID mode */
127a23b97e6SRamesh Shanmugasundaram #define RCAR_CAN_CTLR_MBM (1 << 0) /* Mailbox Mode select */
128a23b97e6SRamesh Shanmugasundaram
129a23b97e6SRamesh Shanmugasundaram /* Status Register bits */
130a23b97e6SRamesh Shanmugasundaram #define RCAR_CAN_STR_RSTST (1 << 8) /* Reset Status Bit */
131a23b97e6SRamesh Shanmugasundaram
132a23b97e6SRamesh Shanmugasundaram /* FIFO Received ID Compare Registers 0 and 1 bits */
133a23b97e6SRamesh Shanmugasundaram #define RCAR_CAN_FIDCR_IDE (1 << 31) /* ID Extension Bit */
134a23b97e6SRamesh Shanmugasundaram #define RCAR_CAN_FIDCR_RTR (1 << 30) /* Remote Transmission Request Bit */
135a23b97e6SRamesh Shanmugasundaram
136a23b97e6SRamesh Shanmugasundaram /* Receive FIFO Control Register bits */
137a23b97e6SRamesh Shanmugasundaram #define RCAR_CAN_RFCR_RFEST (1 << 7) /* Receive FIFO Empty Status Flag */
138a23b97e6SRamesh Shanmugasundaram #define RCAR_CAN_RFCR_RFE (1 << 0) /* Receive FIFO Enable */
139a23b97e6SRamesh Shanmugasundaram
140a23b97e6SRamesh Shanmugasundaram /* Transmit FIFO Control Register bits */
141a23b97e6SRamesh Shanmugasundaram #define RCAR_CAN_TFCR_TFUST (7 << 1) /* Transmit FIFO Unsent Message */
142a23b97e6SRamesh Shanmugasundaram /* Number Status Bits */
143a23b97e6SRamesh Shanmugasundaram #define RCAR_CAN_TFCR_TFUST_SHIFT 1 /* Offset of Transmit FIFO Unsent */
144a23b97e6SRamesh Shanmugasundaram /* Message Number Status Bits */
145a23b97e6SRamesh Shanmugasundaram #define RCAR_CAN_TFCR_TFE (1 << 0) /* Transmit FIFO Enable */
146a23b97e6SRamesh Shanmugasundaram
147a23b97e6SRamesh Shanmugasundaram #define RCAR_CAN_N_RX_MKREGS1 2 /* Number of mask registers */
148a23b97e6SRamesh Shanmugasundaram /* for Rx mailboxes 0-31 */
149a23b97e6SRamesh Shanmugasundaram #define RCAR_CAN_N_RX_MKREGS2 8
150a23b97e6SRamesh Shanmugasundaram
151a23b97e6SRamesh Shanmugasundaram /* Bit Configuration Register settings */
152a23b97e6SRamesh Shanmugasundaram #define RCAR_CAN_BCR_TSEG1(x) (((x) & 0x0f) << 20)
153a23b97e6SRamesh Shanmugasundaram #define RCAR_CAN_BCR_BPR(x) (((x) & 0x3ff) << 8)
154a23b97e6SRamesh Shanmugasundaram #define RCAR_CAN_BCR_SJW(x) (((x) & 0x3) << 4)
155a23b97e6SRamesh Shanmugasundaram #define RCAR_CAN_BCR_TSEG2(x) ((x) & 0x07)
156a23b97e6SRamesh Shanmugasundaram
157a23b97e6SRamesh Shanmugasundaram /* Mailbox and Mask Registers bits */
158a23b97e6SRamesh Shanmugasundaram #define RCAR_CAN_IDE (1 << 31)
159a23b97e6SRamesh Shanmugasundaram #define RCAR_CAN_RTR (1 << 30)
160a23b97e6SRamesh Shanmugasundaram #define RCAR_CAN_SID_SHIFT 18
161a23b97e6SRamesh Shanmugasundaram
162a23b97e6SRamesh Shanmugasundaram /* Mailbox Interrupt Enable Register 1 bits */
163a23b97e6SRamesh Shanmugasundaram #define RCAR_CAN_MIER1_RXFIE (1 << 28) /* Receive FIFO Interrupt Enable */
164a23b97e6SRamesh Shanmugasundaram #define RCAR_CAN_MIER1_TXFIE (1 << 24) /* Transmit FIFO Interrupt Enable */
165a23b97e6SRamesh Shanmugasundaram
166a23b97e6SRamesh Shanmugasundaram /* Interrupt Enable Register bits */
167a23b97e6SRamesh Shanmugasundaram #define RCAR_CAN_IER_ERSIE (1 << 5) /* Error (ERS) Interrupt Enable Bit */
168a23b97e6SRamesh Shanmugasundaram #define RCAR_CAN_IER_RXFIE (1 << 4) /* Reception FIFO Interrupt */
169a23b97e6SRamesh Shanmugasundaram /* Enable Bit */
170a23b97e6SRamesh Shanmugasundaram #define RCAR_CAN_IER_TXFIE (1 << 3) /* Transmission FIFO Interrupt */
171a23b97e6SRamesh Shanmugasundaram /* Enable Bit */
172a23b97e6SRamesh Shanmugasundaram /* Interrupt Status Register bits */
173a23b97e6SRamesh Shanmugasundaram #define RCAR_CAN_ISR_ERSF (1 << 5) /* Error (ERS) Interrupt Status Bit */
174a23b97e6SRamesh Shanmugasundaram #define RCAR_CAN_ISR_RXFF (1 << 4) /* Reception FIFO Interrupt */
175a23b97e6SRamesh Shanmugasundaram /* Status Bit */
176a23b97e6SRamesh Shanmugasundaram #define RCAR_CAN_ISR_TXFF (1 << 3) /* Transmission FIFO Interrupt */
177a23b97e6SRamesh Shanmugasundaram /* Status Bit */
178a23b97e6SRamesh Shanmugasundaram
179a23b97e6SRamesh Shanmugasundaram /* Error Interrupt Enable Register bits */
180a23b97e6SRamesh Shanmugasundaram #define RCAR_CAN_EIER_BLIE (1 << 7) /* Bus Lock Interrupt Enable */
181a23b97e6SRamesh Shanmugasundaram #define RCAR_CAN_EIER_OLIE (1 << 6) /* Overload Frame Transmit */
182a23b97e6SRamesh Shanmugasundaram /* Interrupt Enable */
183a23b97e6SRamesh Shanmugasundaram #define RCAR_CAN_EIER_ORIE (1 << 5) /* Receive Overrun Interrupt Enable */
184a23b97e6SRamesh Shanmugasundaram #define RCAR_CAN_EIER_BORIE (1 << 4) /* Bus-Off Recovery Interrupt Enable */
185a23b97e6SRamesh Shanmugasundaram #define RCAR_CAN_EIER_BOEIE (1 << 3) /* Bus-Off Entry Interrupt Enable */
186a23b97e6SRamesh Shanmugasundaram #define RCAR_CAN_EIER_EPIE (1 << 2) /* Error Passive Interrupt Enable */
187a23b97e6SRamesh Shanmugasundaram #define RCAR_CAN_EIER_EWIE (1 << 1) /* Error Warning Interrupt Enable */
188a23b97e6SRamesh Shanmugasundaram #define RCAR_CAN_EIER_BEIE (1 << 0) /* Bus Error Interrupt Enable */
189a23b97e6SRamesh Shanmugasundaram
190a23b97e6SRamesh Shanmugasundaram /* Error Interrupt Factor Judge Register bits */
191a23b97e6SRamesh Shanmugasundaram #define RCAR_CAN_EIFR_BLIF (1 << 7) /* Bus Lock Detect Flag */
192a23b97e6SRamesh Shanmugasundaram #define RCAR_CAN_EIFR_OLIF (1 << 6) /* Overload Frame Transmission */
193a23b97e6SRamesh Shanmugasundaram /* Detect Flag */
194a23b97e6SRamesh Shanmugasundaram #define RCAR_CAN_EIFR_ORIF (1 << 5) /* Receive Overrun Detect Flag */
195a23b97e6SRamesh Shanmugasundaram #define RCAR_CAN_EIFR_BORIF (1 << 4) /* Bus-Off Recovery Detect Flag */
196a23b97e6SRamesh Shanmugasundaram #define RCAR_CAN_EIFR_BOEIF (1 << 3) /* Bus-Off Entry Detect Flag */
197a23b97e6SRamesh Shanmugasundaram #define RCAR_CAN_EIFR_EPIF (1 << 2) /* Error Passive Detect Flag */
198a23b97e6SRamesh Shanmugasundaram #define RCAR_CAN_EIFR_EWIF (1 << 1) /* Error Warning Detect Flag */
199a23b97e6SRamesh Shanmugasundaram #define RCAR_CAN_EIFR_BEIF (1 << 0) /* Bus Error Detect Flag */
200a23b97e6SRamesh Shanmugasundaram
201a23b97e6SRamesh Shanmugasundaram /* Error Code Store Register bits */
202a23b97e6SRamesh Shanmugasundaram #define RCAR_CAN_ECSR_EDPM (1 << 7) /* Error Display Mode Select Bit */
203a23b97e6SRamesh Shanmugasundaram #define RCAR_CAN_ECSR_ADEF (1 << 6) /* ACK Delimiter Error Flag */
204a23b97e6SRamesh Shanmugasundaram #define RCAR_CAN_ECSR_BE0F (1 << 5) /* Bit Error (dominant) Flag */
205a23b97e6SRamesh Shanmugasundaram #define RCAR_CAN_ECSR_BE1F (1 << 4) /* Bit Error (recessive) Flag */
206a23b97e6SRamesh Shanmugasundaram #define RCAR_CAN_ECSR_CEF (1 << 3) /* CRC Error Flag */
207a23b97e6SRamesh Shanmugasundaram #define RCAR_CAN_ECSR_AEF (1 << 2) /* ACK Error Flag */
208a23b97e6SRamesh Shanmugasundaram #define RCAR_CAN_ECSR_FEF (1 << 1) /* Form Error Flag */
209a23b97e6SRamesh Shanmugasundaram #define RCAR_CAN_ECSR_SEF (1 << 0) /* Stuff Error Flag */
210a23b97e6SRamesh Shanmugasundaram
211a23b97e6SRamesh Shanmugasundaram #define RCAR_CAN_NAPI_WEIGHT 4
212a23b97e6SRamesh Shanmugasundaram #define MAX_STR_READS 0x100
213a23b97e6SRamesh Shanmugasundaram
tx_failure_cleanup(struct net_device * ndev)214a23b97e6SRamesh Shanmugasundaram static void tx_failure_cleanup(struct net_device *ndev)
215a23b97e6SRamesh Shanmugasundaram {
216a23b97e6SRamesh Shanmugasundaram int i;
217a23b97e6SRamesh Shanmugasundaram
218a23b97e6SRamesh Shanmugasundaram for (i = 0; i < RCAR_CAN_FIFO_DEPTH; i++)
219f318482aSMarc Kleine-Budde can_free_echo_skb(ndev, i, NULL);
220a23b97e6SRamesh Shanmugasundaram }
221a23b97e6SRamesh Shanmugasundaram
rcar_can_error(struct net_device * ndev)222a23b97e6SRamesh Shanmugasundaram static void rcar_can_error(struct net_device *ndev)
223a23b97e6SRamesh Shanmugasundaram {
224a23b97e6SRamesh Shanmugasundaram struct rcar_can_priv *priv = netdev_priv(ndev);
225a23b97e6SRamesh Shanmugasundaram struct can_frame *cf;
226a23b97e6SRamesh Shanmugasundaram struct sk_buff *skb;
227a23b97e6SRamesh Shanmugasundaram u8 eifr, txerr = 0, rxerr = 0;
228a23b97e6SRamesh Shanmugasundaram
229a23b97e6SRamesh Shanmugasundaram /* Propagate the error condition to the CAN stack */
230a23b97e6SRamesh Shanmugasundaram skb = alloc_can_err_skb(ndev, &cf);
231a23b97e6SRamesh Shanmugasundaram
232a23b97e6SRamesh Shanmugasundaram eifr = readb(&priv->regs->eifr);
233a23b97e6SRamesh Shanmugasundaram if (eifr & (RCAR_CAN_EIFR_EWIF | RCAR_CAN_EIFR_EPIF)) {
234a23b97e6SRamesh Shanmugasundaram txerr = readb(&priv->regs->tecr);
235a23b97e6SRamesh Shanmugasundaram rxerr = readb(&priv->regs->recr);
236a37b7245SVincent Mailhol if (skb)
237a23b97e6SRamesh Shanmugasundaram cf->can_id |= CAN_ERR_CRTL;
238a23b97e6SRamesh Shanmugasundaram }
239a23b97e6SRamesh Shanmugasundaram if (eifr & RCAR_CAN_EIFR_BEIF) {
240a23b97e6SRamesh Shanmugasundaram int rx_errors = 0, tx_errors = 0;
241a23b97e6SRamesh Shanmugasundaram u8 ecsr;
242a23b97e6SRamesh Shanmugasundaram
243a23b97e6SRamesh Shanmugasundaram netdev_dbg(priv->ndev, "Bus error interrupt:\n");
244a23b97e6SRamesh Shanmugasundaram if (skb)
245a23b97e6SRamesh Shanmugasundaram cf->can_id |= CAN_ERR_BUSERROR | CAN_ERR_PROT;
246a23b97e6SRamesh Shanmugasundaram
247a23b97e6SRamesh Shanmugasundaram ecsr = readb(&priv->regs->ecsr);
248a23b97e6SRamesh Shanmugasundaram if (ecsr & RCAR_CAN_ECSR_ADEF) {
249a23b97e6SRamesh Shanmugasundaram netdev_dbg(priv->ndev, "ACK Delimiter Error\n");
250a23b97e6SRamesh Shanmugasundaram tx_errors++;
251a23b97e6SRamesh Shanmugasundaram writeb(~RCAR_CAN_ECSR_ADEF, &priv->regs->ecsr);
252a23b97e6SRamesh Shanmugasundaram if (skb)
253a23b97e6SRamesh Shanmugasundaram cf->data[3] = CAN_ERR_PROT_LOC_ACK_DEL;
254a23b97e6SRamesh Shanmugasundaram }
255a23b97e6SRamesh Shanmugasundaram if (ecsr & RCAR_CAN_ECSR_BE0F) {
256a23b97e6SRamesh Shanmugasundaram netdev_dbg(priv->ndev, "Bit Error (dominant)\n");
257a23b97e6SRamesh Shanmugasundaram tx_errors++;
258a23b97e6SRamesh Shanmugasundaram writeb(~RCAR_CAN_ECSR_BE0F, &priv->regs->ecsr);
259a23b97e6SRamesh Shanmugasundaram if (skb)
260a23b97e6SRamesh Shanmugasundaram cf->data[2] |= CAN_ERR_PROT_BIT0;
261a23b97e6SRamesh Shanmugasundaram }
262a23b97e6SRamesh Shanmugasundaram if (ecsr & RCAR_CAN_ECSR_BE1F) {
263a23b97e6SRamesh Shanmugasundaram netdev_dbg(priv->ndev, "Bit Error (recessive)\n");
264a23b97e6SRamesh Shanmugasundaram tx_errors++;
265a23b97e6SRamesh Shanmugasundaram writeb(~RCAR_CAN_ECSR_BE1F, &priv->regs->ecsr);
266a23b97e6SRamesh Shanmugasundaram if (skb)
267a23b97e6SRamesh Shanmugasundaram cf->data[2] |= CAN_ERR_PROT_BIT1;
268a23b97e6SRamesh Shanmugasundaram }
269a23b97e6SRamesh Shanmugasundaram if (ecsr & RCAR_CAN_ECSR_CEF) {
270a23b97e6SRamesh Shanmugasundaram netdev_dbg(priv->ndev, "CRC Error\n");
271a23b97e6SRamesh Shanmugasundaram rx_errors++;
272a23b97e6SRamesh Shanmugasundaram writeb(~RCAR_CAN_ECSR_CEF, &priv->regs->ecsr);
273a23b97e6SRamesh Shanmugasundaram if (skb)
274a23b97e6SRamesh Shanmugasundaram cf->data[3] = CAN_ERR_PROT_LOC_CRC_SEQ;
275a23b97e6SRamesh Shanmugasundaram }
276a23b97e6SRamesh Shanmugasundaram if (ecsr & RCAR_CAN_ECSR_AEF) {
277a23b97e6SRamesh Shanmugasundaram netdev_dbg(priv->ndev, "ACK Error\n");
278a23b97e6SRamesh Shanmugasundaram tx_errors++;
279a23b97e6SRamesh Shanmugasundaram writeb(~RCAR_CAN_ECSR_AEF, &priv->regs->ecsr);
280a23b97e6SRamesh Shanmugasundaram if (skb) {
281a23b97e6SRamesh Shanmugasundaram cf->can_id |= CAN_ERR_ACK;
282a23b97e6SRamesh Shanmugasundaram cf->data[3] = CAN_ERR_PROT_LOC_ACK;
283a23b97e6SRamesh Shanmugasundaram }
284a23b97e6SRamesh Shanmugasundaram }
285a23b97e6SRamesh Shanmugasundaram if (ecsr & RCAR_CAN_ECSR_FEF) {
286a23b97e6SRamesh Shanmugasundaram netdev_dbg(priv->ndev, "Form Error\n");
287a23b97e6SRamesh Shanmugasundaram rx_errors++;
288a23b97e6SRamesh Shanmugasundaram writeb(~RCAR_CAN_ECSR_FEF, &priv->regs->ecsr);
289a23b97e6SRamesh Shanmugasundaram if (skb)
290a23b97e6SRamesh Shanmugasundaram cf->data[2] |= CAN_ERR_PROT_FORM;
291a23b97e6SRamesh Shanmugasundaram }
292a23b97e6SRamesh Shanmugasundaram if (ecsr & RCAR_CAN_ECSR_SEF) {
293a23b97e6SRamesh Shanmugasundaram netdev_dbg(priv->ndev, "Stuff Error\n");
294a23b97e6SRamesh Shanmugasundaram rx_errors++;
295a23b97e6SRamesh Shanmugasundaram writeb(~RCAR_CAN_ECSR_SEF, &priv->regs->ecsr);
296a23b97e6SRamesh Shanmugasundaram if (skb)
297a23b97e6SRamesh Shanmugasundaram cf->data[2] |= CAN_ERR_PROT_STUFF;
298a23b97e6SRamesh Shanmugasundaram }
299a23b97e6SRamesh Shanmugasundaram
300a23b97e6SRamesh Shanmugasundaram priv->can.can_stats.bus_error++;
301a23b97e6SRamesh Shanmugasundaram ndev->stats.rx_errors += rx_errors;
302a23b97e6SRamesh Shanmugasundaram ndev->stats.tx_errors += tx_errors;
303a23b97e6SRamesh Shanmugasundaram writeb(~RCAR_CAN_EIFR_BEIF, &priv->regs->eifr);
304a23b97e6SRamesh Shanmugasundaram }
305a23b97e6SRamesh Shanmugasundaram if (eifr & RCAR_CAN_EIFR_EWIF) {
306a23b97e6SRamesh Shanmugasundaram netdev_dbg(priv->ndev, "Error warning interrupt\n");
307a23b97e6SRamesh Shanmugasundaram priv->can.state = CAN_STATE_ERROR_WARNING;
308a23b97e6SRamesh Shanmugasundaram priv->can.can_stats.error_warning++;
309a23b97e6SRamesh Shanmugasundaram /* Clear interrupt condition */
310a23b97e6SRamesh Shanmugasundaram writeb(~RCAR_CAN_EIFR_EWIF, &priv->regs->eifr);
311a23b97e6SRamesh Shanmugasundaram if (skb)
312a23b97e6SRamesh Shanmugasundaram cf->data[1] = txerr > rxerr ? CAN_ERR_CRTL_TX_WARNING :
313a23b97e6SRamesh Shanmugasundaram CAN_ERR_CRTL_RX_WARNING;
314a23b97e6SRamesh Shanmugasundaram }
315a23b97e6SRamesh Shanmugasundaram if (eifr & RCAR_CAN_EIFR_EPIF) {
316a23b97e6SRamesh Shanmugasundaram netdev_dbg(priv->ndev, "Error passive interrupt\n");
317a23b97e6SRamesh Shanmugasundaram priv->can.state = CAN_STATE_ERROR_PASSIVE;
318a23b97e6SRamesh Shanmugasundaram priv->can.can_stats.error_passive++;
319a23b97e6SRamesh Shanmugasundaram /* Clear interrupt condition */
320a23b97e6SRamesh Shanmugasundaram writeb(~RCAR_CAN_EIFR_EPIF, &priv->regs->eifr);
321a23b97e6SRamesh Shanmugasundaram if (skb)
322a23b97e6SRamesh Shanmugasundaram cf->data[1] = txerr > rxerr ? CAN_ERR_CRTL_TX_PASSIVE :
323a23b97e6SRamesh Shanmugasundaram CAN_ERR_CRTL_RX_PASSIVE;
324a23b97e6SRamesh Shanmugasundaram }
325a23b97e6SRamesh Shanmugasundaram if (eifr & RCAR_CAN_EIFR_BOEIF) {
326a23b97e6SRamesh Shanmugasundaram netdev_dbg(priv->ndev, "Bus-off entry interrupt\n");
327a23b97e6SRamesh Shanmugasundaram tx_failure_cleanup(ndev);
328a23b97e6SRamesh Shanmugasundaram priv->ier = RCAR_CAN_IER_ERSIE;
329a23b97e6SRamesh Shanmugasundaram writeb(priv->ier, &priv->regs->ier);
330a23b97e6SRamesh Shanmugasundaram priv->can.state = CAN_STATE_BUS_OFF;
331a23b97e6SRamesh Shanmugasundaram /* Clear interrupt condition */
332a23b97e6SRamesh Shanmugasundaram writeb(~RCAR_CAN_EIFR_BOEIF, &priv->regs->eifr);
333a23b97e6SRamesh Shanmugasundaram priv->can.can_stats.bus_off++;
334a23b97e6SRamesh Shanmugasundaram can_bus_off(ndev);
335a23b97e6SRamesh Shanmugasundaram if (skb)
336a23b97e6SRamesh Shanmugasundaram cf->can_id |= CAN_ERR_BUSOFF;
337a37b7245SVincent Mailhol } else if (skb) {
3383e5c291cSVincent Mailhol cf->can_id |= CAN_ERR_CNT;
339a37b7245SVincent Mailhol cf->data[6] = txerr;
340a37b7245SVincent Mailhol cf->data[7] = rxerr;
341a23b97e6SRamesh Shanmugasundaram }
342a23b97e6SRamesh Shanmugasundaram if (eifr & RCAR_CAN_EIFR_ORIF) {
343a23b97e6SRamesh Shanmugasundaram netdev_dbg(priv->ndev, "Receive overrun error interrupt\n");
344a23b97e6SRamesh Shanmugasundaram ndev->stats.rx_over_errors++;
345a23b97e6SRamesh Shanmugasundaram ndev->stats.rx_errors++;
346a23b97e6SRamesh Shanmugasundaram writeb(~RCAR_CAN_EIFR_ORIF, &priv->regs->eifr);
347a23b97e6SRamesh Shanmugasundaram if (skb) {
348a23b97e6SRamesh Shanmugasundaram cf->can_id |= CAN_ERR_CRTL;
349a23b97e6SRamesh Shanmugasundaram cf->data[1] = CAN_ERR_CRTL_RX_OVERFLOW;
350a23b97e6SRamesh Shanmugasundaram }
351a23b97e6SRamesh Shanmugasundaram }
352a23b97e6SRamesh Shanmugasundaram if (eifr & RCAR_CAN_EIFR_OLIF) {
353a23b97e6SRamesh Shanmugasundaram netdev_dbg(priv->ndev,
354a23b97e6SRamesh Shanmugasundaram "Overload Frame Transmission error interrupt\n");
355a23b97e6SRamesh Shanmugasundaram ndev->stats.rx_over_errors++;
356a23b97e6SRamesh Shanmugasundaram ndev->stats.rx_errors++;
357a23b97e6SRamesh Shanmugasundaram writeb(~RCAR_CAN_EIFR_OLIF, &priv->regs->eifr);
358a23b97e6SRamesh Shanmugasundaram if (skb) {
359a23b97e6SRamesh Shanmugasundaram cf->can_id |= CAN_ERR_PROT;
360a23b97e6SRamesh Shanmugasundaram cf->data[2] |= CAN_ERR_PROT_OVERLOAD;
361a23b97e6SRamesh Shanmugasundaram }
362a23b97e6SRamesh Shanmugasundaram }
363a23b97e6SRamesh Shanmugasundaram
364676068dbSVincent Mailhol if (skb)
365a23b97e6SRamesh Shanmugasundaram netif_rx(skb);
366a23b97e6SRamesh Shanmugasundaram }
367a23b97e6SRamesh Shanmugasundaram
rcar_can_tx_done(struct net_device * ndev)368a23b97e6SRamesh Shanmugasundaram static void rcar_can_tx_done(struct net_device *ndev)
369a23b97e6SRamesh Shanmugasundaram {
370a23b97e6SRamesh Shanmugasundaram struct rcar_can_priv *priv = netdev_priv(ndev);
371a23b97e6SRamesh Shanmugasundaram struct net_device_stats *stats = &ndev->stats;
372a23b97e6SRamesh Shanmugasundaram u8 isr;
373a23b97e6SRamesh Shanmugasundaram
374a23b97e6SRamesh Shanmugasundaram while (1) {
375a23b97e6SRamesh Shanmugasundaram u8 unsent = readb(&priv->regs->tfcr);
376a23b97e6SRamesh Shanmugasundaram
377a23b97e6SRamesh Shanmugasundaram unsent = (unsent & RCAR_CAN_TFCR_TFUST) >>
378a23b97e6SRamesh Shanmugasundaram RCAR_CAN_TFCR_TFUST_SHIFT;
379a23b97e6SRamesh Shanmugasundaram if (priv->tx_head - priv->tx_tail <= unsent)
380a23b97e6SRamesh Shanmugasundaram break;
381a23b97e6SRamesh Shanmugasundaram stats->tx_packets++;
382cc4b08c3SVincent Mailhol stats->tx_bytes +=
383cc4b08c3SVincent Mailhol can_get_echo_skb(ndev,
384cc4b08c3SVincent Mailhol priv->tx_tail % RCAR_CAN_FIFO_DEPTH,
385cc4b08c3SVincent Mailhol NULL);
386cc4b08c3SVincent Mailhol
387a23b97e6SRamesh Shanmugasundaram priv->tx_tail++;
388a23b97e6SRamesh Shanmugasundaram netif_wake_queue(ndev);
389a23b97e6SRamesh Shanmugasundaram }
390a23b97e6SRamesh Shanmugasundaram /* Clear interrupt */
391a23b97e6SRamesh Shanmugasundaram isr = readb(&priv->regs->isr);
392a23b97e6SRamesh Shanmugasundaram writeb(isr & ~RCAR_CAN_ISR_TXFF, &priv->regs->isr);
393a23b97e6SRamesh Shanmugasundaram }
394a23b97e6SRamesh Shanmugasundaram
rcar_can_interrupt(int irq,void * dev_id)395a23b97e6SRamesh Shanmugasundaram static irqreturn_t rcar_can_interrupt(int irq, void *dev_id)
396a23b97e6SRamesh Shanmugasundaram {
397a23b97e6SRamesh Shanmugasundaram struct net_device *ndev = dev_id;
398a23b97e6SRamesh Shanmugasundaram struct rcar_can_priv *priv = netdev_priv(ndev);
399a23b97e6SRamesh Shanmugasundaram u8 isr;
400a23b97e6SRamesh Shanmugasundaram
401a23b97e6SRamesh Shanmugasundaram isr = readb(&priv->regs->isr);
402a23b97e6SRamesh Shanmugasundaram if (!(isr & priv->ier))
403a23b97e6SRamesh Shanmugasundaram return IRQ_NONE;
404a23b97e6SRamesh Shanmugasundaram
405a23b97e6SRamesh Shanmugasundaram if (isr & RCAR_CAN_ISR_ERSF)
406a23b97e6SRamesh Shanmugasundaram rcar_can_error(ndev);
407a23b97e6SRamesh Shanmugasundaram
408a23b97e6SRamesh Shanmugasundaram if (isr & RCAR_CAN_ISR_TXFF)
409a23b97e6SRamesh Shanmugasundaram rcar_can_tx_done(ndev);
410a23b97e6SRamesh Shanmugasundaram
411a23b97e6SRamesh Shanmugasundaram if (isr & RCAR_CAN_ISR_RXFF) {
412a23b97e6SRamesh Shanmugasundaram if (napi_schedule_prep(&priv->napi)) {
413a23b97e6SRamesh Shanmugasundaram /* Disable Rx FIFO interrupts */
414a23b97e6SRamesh Shanmugasundaram priv->ier &= ~RCAR_CAN_IER_RXFIE;
415a23b97e6SRamesh Shanmugasundaram writeb(priv->ier, &priv->regs->ier);
416a23b97e6SRamesh Shanmugasundaram __napi_schedule(&priv->napi);
417a23b97e6SRamesh Shanmugasundaram }
418a23b97e6SRamesh Shanmugasundaram }
419a23b97e6SRamesh Shanmugasundaram
420a23b97e6SRamesh Shanmugasundaram return IRQ_HANDLED;
421a23b97e6SRamesh Shanmugasundaram }
422a23b97e6SRamesh Shanmugasundaram
rcar_can_set_bittiming(struct net_device * dev)423a23b97e6SRamesh Shanmugasundaram static void rcar_can_set_bittiming(struct net_device *dev)
424a23b97e6SRamesh Shanmugasundaram {
425a23b97e6SRamesh Shanmugasundaram struct rcar_can_priv *priv = netdev_priv(dev);
426a23b97e6SRamesh Shanmugasundaram struct can_bittiming *bt = &priv->can.bittiming;
427a23b97e6SRamesh Shanmugasundaram u32 bcr;
428a23b97e6SRamesh Shanmugasundaram
429a23b97e6SRamesh Shanmugasundaram bcr = RCAR_CAN_BCR_TSEG1(bt->phase_seg1 + bt->prop_seg - 1) |
430a23b97e6SRamesh Shanmugasundaram RCAR_CAN_BCR_BPR(bt->brp - 1) | RCAR_CAN_BCR_SJW(bt->sjw - 1) |
431a23b97e6SRamesh Shanmugasundaram RCAR_CAN_BCR_TSEG2(bt->phase_seg2 - 1);
432a23b97e6SRamesh Shanmugasundaram /* Don't overwrite CLKR with 32-bit BCR access; CLKR has 8-bit access.
433a23b97e6SRamesh Shanmugasundaram * All the registers are big-endian but they get byte-swapped on 32-bit
434a23b97e6SRamesh Shanmugasundaram * read/write (but not on 8-bit, contrary to the manuals)...
435a23b97e6SRamesh Shanmugasundaram */
436a23b97e6SRamesh Shanmugasundaram writel((bcr << 8) | priv->clock_select, &priv->regs->bcr);
437a23b97e6SRamesh Shanmugasundaram }
438a23b97e6SRamesh Shanmugasundaram
rcar_can_start(struct net_device * ndev)439a23b97e6SRamesh Shanmugasundaram static void rcar_can_start(struct net_device *ndev)
440a23b97e6SRamesh Shanmugasundaram {
441a23b97e6SRamesh Shanmugasundaram struct rcar_can_priv *priv = netdev_priv(ndev);
442a23b97e6SRamesh Shanmugasundaram u16 ctlr;
443a23b97e6SRamesh Shanmugasundaram int i;
444a23b97e6SRamesh Shanmugasundaram
445a23b97e6SRamesh Shanmugasundaram /* Set controller to known mode:
446a23b97e6SRamesh Shanmugasundaram * - FIFO mailbox mode
447a23b97e6SRamesh Shanmugasundaram * - accept all messages
448a23b97e6SRamesh Shanmugasundaram * - overrun mode
449a23b97e6SRamesh Shanmugasundaram * CAN is in sleep mode after MCU hardware or software reset.
450a23b97e6SRamesh Shanmugasundaram */
451a23b97e6SRamesh Shanmugasundaram ctlr = readw(&priv->regs->ctlr);
452a23b97e6SRamesh Shanmugasundaram ctlr &= ~RCAR_CAN_CTLR_SLPM;
453a23b97e6SRamesh Shanmugasundaram writew(ctlr, &priv->regs->ctlr);
454a23b97e6SRamesh Shanmugasundaram /* Go to reset mode */
455a23b97e6SRamesh Shanmugasundaram ctlr |= RCAR_CAN_CTLR_CANM_FORCE_RESET;
456a23b97e6SRamesh Shanmugasundaram writew(ctlr, &priv->regs->ctlr);
457a23b97e6SRamesh Shanmugasundaram for (i = 0; i < MAX_STR_READS; i++) {
458a23b97e6SRamesh Shanmugasundaram if (readw(&priv->regs->str) & RCAR_CAN_STR_RSTST)
459a23b97e6SRamesh Shanmugasundaram break;
460a23b97e6SRamesh Shanmugasundaram }
461a23b97e6SRamesh Shanmugasundaram rcar_can_set_bittiming(ndev);
462a23b97e6SRamesh Shanmugasundaram ctlr |= RCAR_CAN_CTLR_IDFM_MIXED; /* Select mixed ID mode */
463a23b97e6SRamesh Shanmugasundaram ctlr |= RCAR_CAN_CTLR_BOM_ENT; /* Entry to halt mode automatically */
464a23b97e6SRamesh Shanmugasundaram /* at bus-off */
465a23b97e6SRamesh Shanmugasundaram ctlr |= RCAR_CAN_CTLR_MBM; /* Select FIFO mailbox mode */
466a23b97e6SRamesh Shanmugasundaram ctlr |= RCAR_CAN_CTLR_MLM; /* Overrun mode */
467a23b97e6SRamesh Shanmugasundaram writew(ctlr, &priv->regs->ctlr);
468a23b97e6SRamesh Shanmugasundaram
469a23b97e6SRamesh Shanmugasundaram /* Accept all SID and EID */
470a23b97e6SRamesh Shanmugasundaram writel(0, &priv->regs->mkr_2_9[6]);
471a23b97e6SRamesh Shanmugasundaram writel(0, &priv->regs->mkr_2_9[7]);
472a23b97e6SRamesh Shanmugasundaram /* In FIFO mailbox mode, write "0" to bits 24 to 31 */
473a23b97e6SRamesh Shanmugasundaram writel(0, &priv->regs->mkivlr1);
474a23b97e6SRamesh Shanmugasundaram /* Accept all frames */
475a23b97e6SRamesh Shanmugasundaram writel(0, &priv->regs->fidcr[0]);
476a23b97e6SRamesh Shanmugasundaram writel(RCAR_CAN_FIDCR_IDE | RCAR_CAN_FIDCR_RTR, &priv->regs->fidcr[1]);
477a23b97e6SRamesh Shanmugasundaram /* Enable and configure FIFO mailbox interrupts */
478a23b97e6SRamesh Shanmugasundaram writel(RCAR_CAN_MIER1_RXFIE | RCAR_CAN_MIER1_TXFIE, &priv->regs->mier1);
479a23b97e6SRamesh Shanmugasundaram
480a23b97e6SRamesh Shanmugasundaram priv->ier = RCAR_CAN_IER_ERSIE | RCAR_CAN_IER_RXFIE |
481a23b97e6SRamesh Shanmugasundaram RCAR_CAN_IER_TXFIE;
482a23b97e6SRamesh Shanmugasundaram writeb(priv->ier, &priv->regs->ier);
483a23b97e6SRamesh Shanmugasundaram
484a23b97e6SRamesh Shanmugasundaram /* Accumulate error codes */
485a23b97e6SRamesh Shanmugasundaram writeb(RCAR_CAN_ECSR_EDPM, &priv->regs->ecsr);
486a23b97e6SRamesh Shanmugasundaram /* Enable error interrupts */
487a23b97e6SRamesh Shanmugasundaram writeb(RCAR_CAN_EIER_EWIE | RCAR_CAN_EIER_EPIE | RCAR_CAN_EIER_BOEIE |
488a23b97e6SRamesh Shanmugasundaram (priv->can.ctrlmode & CAN_CTRLMODE_BERR_REPORTING ?
489a23b97e6SRamesh Shanmugasundaram RCAR_CAN_EIER_BEIE : 0) | RCAR_CAN_EIER_ORIE |
490a23b97e6SRamesh Shanmugasundaram RCAR_CAN_EIER_OLIE, &priv->regs->eier);
491a23b97e6SRamesh Shanmugasundaram priv->can.state = CAN_STATE_ERROR_ACTIVE;
492a23b97e6SRamesh Shanmugasundaram
493a23b97e6SRamesh Shanmugasundaram /* Go to operation mode */
494a23b97e6SRamesh Shanmugasundaram writew(ctlr & ~RCAR_CAN_CTLR_CANM, &priv->regs->ctlr);
495a23b97e6SRamesh Shanmugasundaram for (i = 0; i < MAX_STR_READS; i++) {
496a23b97e6SRamesh Shanmugasundaram if (!(readw(&priv->regs->str) & RCAR_CAN_STR_RSTST))
497a23b97e6SRamesh Shanmugasundaram break;
498a23b97e6SRamesh Shanmugasundaram }
499a23b97e6SRamesh Shanmugasundaram /* Enable Rx and Tx FIFO */
500a23b97e6SRamesh Shanmugasundaram writeb(RCAR_CAN_RFCR_RFE, &priv->regs->rfcr);
501a23b97e6SRamesh Shanmugasundaram writeb(RCAR_CAN_TFCR_TFE, &priv->regs->tfcr);
502a23b97e6SRamesh Shanmugasundaram }
503a23b97e6SRamesh Shanmugasundaram
rcar_can_open(struct net_device * ndev)504a23b97e6SRamesh Shanmugasundaram static int rcar_can_open(struct net_device *ndev)
505a23b97e6SRamesh Shanmugasundaram {
506a23b97e6SRamesh Shanmugasundaram struct rcar_can_priv *priv = netdev_priv(ndev);
507a23b97e6SRamesh Shanmugasundaram int err;
508a23b97e6SRamesh Shanmugasundaram
509a23b97e6SRamesh Shanmugasundaram err = clk_prepare_enable(priv->clk);
510a23b97e6SRamesh Shanmugasundaram if (err) {
511a23b97e6SRamesh Shanmugasundaram netdev_err(ndev,
512a23b97e6SRamesh Shanmugasundaram "failed to enable peripheral clock, error %d\n",
513a23b97e6SRamesh Shanmugasundaram err);
514a23b97e6SRamesh Shanmugasundaram goto out;
515a23b97e6SRamesh Shanmugasundaram }
516a23b97e6SRamesh Shanmugasundaram err = clk_prepare_enable(priv->can_clk);
517a23b97e6SRamesh Shanmugasundaram if (err) {
518a23b97e6SRamesh Shanmugasundaram netdev_err(ndev, "failed to enable CAN clock, error %d\n",
519a23b97e6SRamesh Shanmugasundaram err);
520a23b97e6SRamesh Shanmugasundaram goto out_clock;
521a23b97e6SRamesh Shanmugasundaram }
522a23b97e6SRamesh Shanmugasundaram err = open_candev(ndev);
523a23b97e6SRamesh Shanmugasundaram if (err) {
524a23b97e6SRamesh Shanmugasundaram netdev_err(ndev, "open_candev() failed, error %d\n", err);
525a23b97e6SRamesh Shanmugasundaram goto out_can_clock;
526a23b97e6SRamesh Shanmugasundaram }
527a23b97e6SRamesh Shanmugasundaram napi_enable(&priv->napi);
528a23b97e6SRamesh Shanmugasundaram err = request_irq(ndev->irq, rcar_can_interrupt, 0, ndev->name, ndev);
529a23b97e6SRamesh Shanmugasundaram if (err) {
530a23b97e6SRamesh Shanmugasundaram netdev_err(ndev, "request_irq(%d) failed, error %d\n",
531a23b97e6SRamesh Shanmugasundaram ndev->irq, err);
532a23b97e6SRamesh Shanmugasundaram goto out_close;
533a23b97e6SRamesh Shanmugasundaram }
534a23b97e6SRamesh Shanmugasundaram rcar_can_start(ndev);
535a23b97e6SRamesh Shanmugasundaram netif_start_queue(ndev);
536a23b97e6SRamesh Shanmugasundaram return 0;
537a23b97e6SRamesh Shanmugasundaram out_close:
538a23b97e6SRamesh Shanmugasundaram napi_disable(&priv->napi);
539a23b97e6SRamesh Shanmugasundaram close_candev(ndev);
540a23b97e6SRamesh Shanmugasundaram out_can_clock:
541a23b97e6SRamesh Shanmugasundaram clk_disable_unprepare(priv->can_clk);
542a23b97e6SRamesh Shanmugasundaram out_clock:
543a23b97e6SRamesh Shanmugasundaram clk_disable_unprepare(priv->clk);
544a23b97e6SRamesh Shanmugasundaram out:
545a23b97e6SRamesh Shanmugasundaram return err;
546a23b97e6SRamesh Shanmugasundaram }
547a23b97e6SRamesh Shanmugasundaram
rcar_can_stop(struct net_device * ndev)548a23b97e6SRamesh Shanmugasundaram static void rcar_can_stop(struct net_device *ndev)
549a23b97e6SRamesh Shanmugasundaram {
550a23b97e6SRamesh Shanmugasundaram struct rcar_can_priv *priv = netdev_priv(ndev);
551a23b97e6SRamesh Shanmugasundaram u16 ctlr;
552a23b97e6SRamesh Shanmugasundaram int i;
553a23b97e6SRamesh Shanmugasundaram
554a23b97e6SRamesh Shanmugasundaram /* Go to (force) reset mode */
555a23b97e6SRamesh Shanmugasundaram ctlr = readw(&priv->regs->ctlr);
556a23b97e6SRamesh Shanmugasundaram ctlr |= RCAR_CAN_CTLR_CANM_FORCE_RESET;
557a23b97e6SRamesh Shanmugasundaram writew(ctlr, &priv->regs->ctlr);
558a23b97e6SRamesh Shanmugasundaram for (i = 0; i < MAX_STR_READS; i++) {
559a23b97e6SRamesh Shanmugasundaram if (readw(&priv->regs->str) & RCAR_CAN_STR_RSTST)
560a23b97e6SRamesh Shanmugasundaram break;
561a23b97e6SRamesh Shanmugasundaram }
562a23b97e6SRamesh Shanmugasundaram writel(0, &priv->regs->mier0);
563a23b97e6SRamesh Shanmugasundaram writel(0, &priv->regs->mier1);
564a23b97e6SRamesh Shanmugasundaram writeb(0, &priv->regs->ier);
565a23b97e6SRamesh Shanmugasundaram writeb(0, &priv->regs->eier);
566a23b97e6SRamesh Shanmugasundaram /* Go to sleep mode */
567a23b97e6SRamesh Shanmugasundaram ctlr |= RCAR_CAN_CTLR_SLPM;
568a23b97e6SRamesh Shanmugasundaram writew(ctlr, &priv->regs->ctlr);
569a23b97e6SRamesh Shanmugasundaram priv->can.state = CAN_STATE_STOPPED;
570a23b97e6SRamesh Shanmugasundaram }
571a23b97e6SRamesh Shanmugasundaram
rcar_can_close(struct net_device * ndev)572a23b97e6SRamesh Shanmugasundaram static int rcar_can_close(struct net_device *ndev)
573a23b97e6SRamesh Shanmugasundaram {
574a23b97e6SRamesh Shanmugasundaram struct rcar_can_priv *priv = netdev_priv(ndev);
575a23b97e6SRamesh Shanmugasundaram
576a23b97e6SRamesh Shanmugasundaram netif_stop_queue(ndev);
577a23b97e6SRamesh Shanmugasundaram rcar_can_stop(ndev);
578a23b97e6SRamesh Shanmugasundaram free_irq(ndev->irq, ndev);
579a23b97e6SRamesh Shanmugasundaram napi_disable(&priv->napi);
580a23b97e6SRamesh Shanmugasundaram clk_disable_unprepare(priv->can_clk);
581a23b97e6SRamesh Shanmugasundaram clk_disable_unprepare(priv->clk);
582a23b97e6SRamesh Shanmugasundaram close_candev(ndev);
583a23b97e6SRamesh Shanmugasundaram return 0;
584a23b97e6SRamesh Shanmugasundaram }
585a23b97e6SRamesh Shanmugasundaram
rcar_can_start_xmit(struct sk_buff * skb,struct net_device * ndev)586a23b97e6SRamesh Shanmugasundaram static netdev_tx_t rcar_can_start_xmit(struct sk_buff *skb,
587a23b97e6SRamesh Shanmugasundaram struct net_device *ndev)
588a23b97e6SRamesh Shanmugasundaram {
589a23b97e6SRamesh Shanmugasundaram struct rcar_can_priv *priv = netdev_priv(ndev);
590a23b97e6SRamesh Shanmugasundaram struct can_frame *cf = (struct can_frame *)skb->data;
591a23b97e6SRamesh Shanmugasundaram u32 data, i;
592a23b97e6SRamesh Shanmugasundaram
593ae64438bSOliver Hartkopp if (can_dev_dropped_skb(ndev, skb))
594a23b97e6SRamesh Shanmugasundaram return NETDEV_TX_OK;
595a23b97e6SRamesh Shanmugasundaram
596a23b97e6SRamesh Shanmugasundaram if (cf->can_id & CAN_EFF_FLAG) /* Extended frame format */
597a23b97e6SRamesh Shanmugasundaram data = (cf->can_id & CAN_EFF_MASK) | RCAR_CAN_IDE;
598a23b97e6SRamesh Shanmugasundaram else /* Standard frame format */
599a23b97e6SRamesh Shanmugasundaram data = (cf->can_id & CAN_SFF_MASK) << RCAR_CAN_SID_SHIFT;
600a23b97e6SRamesh Shanmugasundaram
601a23b97e6SRamesh Shanmugasundaram if (cf->can_id & CAN_RTR_FLAG) { /* Remote transmission request */
602a23b97e6SRamesh Shanmugasundaram data |= RCAR_CAN_RTR;
603a23b97e6SRamesh Shanmugasundaram } else {
604c7b74967SOliver Hartkopp for (i = 0; i < cf->len; i++)
605a23b97e6SRamesh Shanmugasundaram writeb(cf->data[i],
606a23b97e6SRamesh Shanmugasundaram &priv->regs->mb[RCAR_CAN_TX_FIFO_MBX].data[i]);
607a23b97e6SRamesh Shanmugasundaram }
608a23b97e6SRamesh Shanmugasundaram
609a23b97e6SRamesh Shanmugasundaram writel(data, &priv->regs->mb[RCAR_CAN_TX_FIFO_MBX].id);
610a23b97e6SRamesh Shanmugasundaram
611c7b74967SOliver Hartkopp writeb(cf->len, &priv->regs->mb[RCAR_CAN_TX_FIFO_MBX].dlc);
612a23b97e6SRamesh Shanmugasundaram
6131dcb6e57SVincent Mailhol can_put_echo_skb(skb, ndev, priv->tx_head % RCAR_CAN_FIFO_DEPTH, 0);
614a23b97e6SRamesh Shanmugasundaram priv->tx_head++;
615a23b97e6SRamesh Shanmugasundaram /* Start Tx: write 0xff to the TFPCR register to increment
616a23b97e6SRamesh Shanmugasundaram * the CPU-side pointer for the transmit FIFO to the next
617a23b97e6SRamesh Shanmugasundaram * mailbox location
618a23b97e6SRamesh Shanmugasundaram */
619a23b97e6SRamesh Shanmugasundaram writeb(0xff, &priv->regs->tfpcr);
620a23b97e6SRamesh Shanmugasundaram /* Stop the queue if we've filled all FIFO entries */
621a23b97e6SRamesh Shanmugasundaram if (priv->tx_head - priv->tx_tail >= RCAR_CAN_FIFO_DEPTH)
622a23b97e6SRamesh Shanmugasundaram netif_stop_queue(ndev);
623a23b97e6SRamesh Shanmugasundaram
624a23b97e6SRamesh Shanmugasundaram return NETDEV_TX_OK;
625a23b97e6SRamesh Shanmugasundaram }
626a23b97e6SRamesh Shanmugasundaram
627a23b97e6SRamesh Shanmugasundaram static const struct net_device_ops rcar_can_netdev_ops = {
628a23b97e6SRamesh Shanmugasundaram .ndo_open = rcar_can_open,
629a23b97e6SRamesh Shanmugasundaram .ndo_stop = rcar_can_close,
630a23b97e6SRamesh Shanmugasundaram .ndo_start_xmit = rcar_can_start_xmit,
631a23b97e6SRamesh Shanmugasundaram .ndo_change_mtu = can_change_mtu,
632a23b97e6SRamesh Shanmugasundaram };
633a23b97e6SRamesh Shanmugasundaram
634409c188cSVincent Mailhol static const struct ethtool_ops rcar_can_ethtool_ops = {
635409c188cSVincent Mailhol .get_ts_info = ethtool_op_get_ts_info,
636409c188cSVincent Mailhol };
637409c188cSVincent Mailhol
rcar_can_rx_pkt(struct rcar_can_priv * priv)638a23b97e6SRamesh Shanmugasundaram static void rcar_can_rx_pkt(struct rcar_can_priv *priv)
639a23b97e6SRamesh Shanmugasundaram {
640a23b97e6SRamesh Shanmugasundaram struct net_device_stats *stats = &priv->ndev->stats;
641a23b97e6SRamesh Shanmugasundaram struct can_frame *cf;
642a23b97e6SRamesh Shanmugasundaram struct sk_buff *skb;
643a23b97e6SRamesh Shanmugasundaram u32 data;
644a23b97e6SRamesh Shanmugasundaram u8 dlc;
645a23b97e6SRamesh Shanmugasundaram
646a23b97e6SRamesh Shanmugasundaram skb = alloc_can_skb(priv->ndev, &cf);
647a23b97e6SRamesh Shanmugasundaram if (!skb) {
648a23b97e6SRamesh Shanmugasundaram stats->rx_dropped++;
649a23b97e6SRamesh Shanmugasundaram return;
650a23b97e6SRamesh Shanmugasundaram }
651a23b97e6SRamesh Shanmugasundaram
652a23b97e6SRamesh Shanmugasundaram data = readl(&priv->regs->mb[RCAR_CAN_RX_FIFO_MBX].id);
653a23b97e6SRamesh Shanmugasundaram if (data & RCAR_CAN_IDE)
654a23b97e6SRamesh Shanmugasundaram cf->can_id = (data & CAN_EFF_MASK) | CAN_EFF_FLAG;
655a23b97e6SRamesh Shanmugasundaram else
656a23b97e6SRamesh Shanmugasundaram cf->can_id = (data >> RCAR_CAN_SID_SHIFT) & CAN_SFF_MASK;
657a23b97e6SRamesh Shanmugasundaram
658a23b97e6SRamesh Shanmugasundaram dlc = readb(&priv->regs->mb[RCAR_CAN_RX_FIFO_MBX].dlc);
659c7b74967SOliver Hartkopp cf->len = can_cc_dlc2len(dlc);
660a23b97e6SRamesh Shanmugasundaram if (data & RCAR_CAN_RTR) {
661a23b97e6SRamesh Shanmugasundaram cf->can_id |= CAN_RTR_FLAG;
662a23b97e6SRamesh Shanmugasundaram } else {
663c7b74967SOliver Hartkopp for (dlc = 0; dlc < cf->len; dlc++)
664a23b97e6SRamesh Shanmugasundaram cf->data[dlc] =
665a23b97e6SRamesh Shanmugasundaram readb(&priv->regs->mb[RCAR_CAN_RX_FIFO_MBX].data[dlc]);
6668e674ca7SVincent Mailhol
6678e674ca7SVincent Mailhol stats->rx_bytes += cf->len;
668a23b97e6SRamesh Shanmugasundaram }
6698e674ca7SVincent Mailhol stats->rx_packets++;
670a23b97e6SRamesh Shanmugasundaram
671a23b97e6SRamesh Shanmugasundaram netif_receive_skb(skb);
672a23b97e6SRamesh Shanmugasundaram }
673a23b97e6SRamesh Shanmugasundaram
rcar_can_rx_poll(struct napi_struct * napi,int quota)674a23b97e6SRamesh Shanmugasundaram static int rcar_can_rx_poll(struct napi_struct *napi, int quota)
675a23b97e6SRamesh Shanmugasundaram {
676a23b97e6SRamesh Shanmugasundaram struct rcar_can_priv *priv = container_of(napi,
677a23b97e6SRamesh Shanmugasundaram struct rcar_can_priv, napi);
678a23b97e6SRamesh Shanmugasundaram int num_pkts;
679a23b97e6SRamesh Shanmugasundaram
680a23b97e6SRamesh Shanmugasundaram for (num_pkts = 0; num_pkts < quota; num_pkts++) {
681a23b97e6SRamesh Shanmugasundaram u8 rfcr, isr;
682a23b97e6SRamesh Shanmugasundaram
683a23b97e6SRamesh Shanmugasundaram isr = readb(&priv->regs->isr);
684a23b97e6SRamesh Shanmugasundaram /* Clear interrupt bit */
685a23b97e6SRamesh Shanmugasundaram if (isr & RCAR_CAN_ISR_RXFF)
686a23b97e6SRamesh Shanmugasundaram writeb(isr & ~RCAR_CAN_ISR_RXFF, &priv->regs->isr);
687a23b97e6SRamesh Shanmugasundaram rfcr = readb(&priv->regs->rfcr);
688a23b97e6SRamesh Shanmugasundaram if (rfcr & RCAR_CAN_RFCR_RFEST)
689a23b97e6SRamesh Shanmugasundaram break;
690a23b97e6SRamesh Shanmugasundaram rcar_can_rx_pkt(priv);
691a23b97e6SRamesh Shanmugasundaram /* Write 0xff to the RFPCR register to increment
692a23b97e6SRamesh Shanmugasundaram * the CPU-side pointer for the receive FIFO
693a23b97e6SRamesh Shanmugasundaram * to the next mailbox location
694a23b97e6SRamesh Shanmugasundaram */
695a23b97e6SRamesh Shanmugasundaram writeb(0xff, &priv->regs->rfpcr);
696a23b97e6SRamesh Shanmugasundaram }
697a23b97e6SRamesh Shanmugasundaram /* All packets processed */
698a23b97e6SRamesh Shanmugasundaram if (num_pkts < quota) {
6996ad20165SEric Dumazet napi_complete_done(napi, num_pkts);
700a23b97e6SRamesh Shanmugasundaram priv->ier |= RCAR_CAN_IER_RXFIE;
701a23b97e6SRamesh Shanmugasundaram writeb(priv->ier, &priv->regs->ier);
702a23b97e6SRamesh Shanmugasundaram }
703a23b97e6SRamesh Shanmugasundaram return num_pkts;
704a23b97e6SRamesh Shanmugasundaram }
705a23b97e6SRamesh Shanmugasundaram
rcar_can_do_set_mode(struct net_device * ndev,enum can_mode mode)706a23b97e6SRamesh Shanmugasundaram static int rcar_can_do_set_mode(struct net_device *ndev, enum can_mode mode)
707a23b97e6SRamesh Shanmugasundaram {
708a23b97e6SRamesh Shanmugasundaram switch (mode) {
709a23b97e6SRamesh Shanmugasundaram case CAN_MODE_START:
710a23b97e6SRamesh Shanmugasundaram rcar_can_start(ndev);
711a23b97e6SRamesh Shanmugasundaram netif_wake_queue(ndev);
712a23b97e6SRamesh Shanmugasundaram return 0;
713a23b97e6SRamesh Shanmugasundaram default:
714a23b97e6SRamesh Shanmugasundaram return -EOPNOTSUPP;
715a23b97e6SRamesh Shanmugasundaram }
716a23b97e6SRamesh Shanmugasundaram }
717a23b97e6SRamesh Shanmugasundaram
rcar_can_get_berr_counter(const struct net_device * dev,struct can_berr_counter * bec)718a23b97e6SRamesh Shanmugasundaram static int rcar_can_get_berr_counter(const struct net_device *dev,
719a23b97e6SRamesh Shanmugasundaram struct can_berr_counter *bec)
720a23b97e6SRamesh Shanmugasundaram {
721a23b97e6SRamesh Shanmugasundaram struct rcar_can_priv *priv = netdev_priv(dev);
722a23b97e6SRamesh Shanmugasundaram int err;
723a23b97e6SRamesh Shanmugasundaram
724a23b97e6SRamesh Shanmugasundaram err = clk_prepare_enable(priv->clk);
725a23b97e6SRamesh Shanmugasundaram if (err)
726a23b97e6SRamesh Shanmugasundaram return err;
727a23b97e6SRamesh Shanmugasundaram bec->txerr = readb(&priv->regs->tecr);
728a23b97e6SRamesh Shanmugasundaram bec->rxerr = readb(&priv->regs->recr);
729a23b97e6SRamesh Shanmugasundaram clk_disable_unprepare(priv->clk);
730a23b97e6SRamesh Shanmugasundaram return 0;
731a23b97e6SRamesh Shanmugasundaram }
732a23b97e6SRamesh Shanmugasundaram
733a23b97e6SRamesh Shanmugasundaram static const char * const clock_names[] = {
734a23b97e6SRamesh Shanmugasundaram [CLKR_CLKP1] = "clkp1",
735a23b97e6SRamesh Shanmugasundaram [CLKR_CLKP2] = "clkp2",
736a23b97e6SRamesh Shanmugasundaram [CLKR_CLKEXT] = "can_clk",
737a23b97e6SRamesh Shanmugasundaram };
738a23b97e6SRamesh Shanmugasundaram
rcar_can_probe(struct platform_device * pdev)739a23b97e6SRamesh Shanmugasundaram static int rcar_can_probe(struct platform_device *pdev)
740a23b97e6SRamesh Shanmugasundaram {
741a23b97e6SRamesh Shanmugasundaram struct rcar_can_priv *priv;
742a23b97e6SRamesh Shanmugasundaram struct net_device *ndev;
743a23b97e6SRamesh Shanmugasundaram void __iomem *addr;
744a23b97e6SRamesh Shanmugasundaram u32 clock_select = CLKR_CLKP1;
745a23b97e6SRamesh Shanmugasundaram int err = -ENODEV;
746a23b97e6SRamesh Shanmugasundaram int irq;
747a23b97e6SRamesh Shanmugasundaram
74830cc0ed7SGeert Uytterhoeven of_property_read_u32(pdev->dev.of_node, "renesas,can-clock-select",
74930cc0ed7SGeert Uytterhoeven &clock_select);
750a23b97e6SRamesh Shanmugasundaram
751a23b97e6SRamesh Shanmugasundaram irq = platform_get_irq(pdev, 0);
752a23b97e6SRamesh Shanmugasundaram if (irq < 0) {
753a23b97e6SRamesh Shanmugasundaram err = irq;
754a23b97e6SRamesh Shanmugasundaram goto fail;
755a23b97e6SRamesh Shanmugasundaram }
756a23b97e6SRamesh Shanmugasundaram
757ac9921deSYueHaibing addr = devm_platform_ioremap_resource(pdev, 0);
758a23b97e6SRamesh Shanmugasundaram if (IS_ERR(addr)) {
759a23b97e6SRamesh Shanmugasundaram err = PTR_ERR(addr);
760a23b97e6SRamesh Shanmugasundaram goto fail;
761a23b97e6SRamesh Shanmugasundaram }
762a23b97e6SRamesh Shanmugasundaram
763a23b97e6SRamesh Shanmugasundaram ndev = alloc_candev(sizeof(struct rcar_can_priv), RCAR_CAN_FIFO_DEPTH);
764a23b97e6SRamesh Shanmugasundaram if (!ndev) {
765a23b97e6SRamesh Shanmugasundaram dev_err(&pdev->dev, "alloc_candev() failed\n");
766a23b97e6SRamesh Shanmugasundaram err = -ENOMEM;
767a23b97e6SRamesh Shanmugasundaram goto fail;
768a23b97e6SRamesh Shanmugasundaram }
769a23b97e6SRamesh Shanmugasundaram
770a23b97e6SRamesh Shanmugasundaram priv = netdev_priv(ndev);
771a23b97e6SRamesh Shanmugasundaram
772a23b97e6SRamesh Shanmugasundaram priv->clk = devm_clk_get(&pdev->dev, "clkp1");
773a23b97e6SRamesh Shanmugasundaram if (IS_ERR(priv->clk)) {
774a23b97e6SRamesh Shanmugasundaram err = PTR_ERR(priv->clk);
775a23b97e6SRamesh Shanmugasundaram dev_err(&pdev->dev, "cannot get peripheral clock, error %d\n",
776a23b97e6SRamesh Shanmugasundaram err);
777a23b97e6SRamesh Shanmugasundaram goto fail_clk;
778a23b97e6SRamesh Shanmugasundaram }
779a23b97e6SRamesh Shanmugasundaram
78068c8d209SFabrizio Castro if (!(BIT(clock_select) & RCAR_SUPPORTED_CLOCKS)) {
781a23b97e6SRamesh Shanmugasundaram err = -EINVAL;
782a23b97e6SRamesh Shanmugasundaram dev_err(&pdev->dev, "invalid CAN clock selected\n");
783a23b97e6SRamesh Shanmugasundaram goto fail_clk;
784a23b97e6SRamesh Shanmugasundaram }
785a23b97e6SRamesh Shanmugasundaram priv->can_clk = devm_clk_get(&pdev->dev, clock_names[clock_select]);
786a23b97e6SRamesh Shanmugasundaram if (IS_ERR(priv->can_clk)) {
787a23b97e6SRamesh Shanmugasundaram err = PTR_ERR(priv->can_clk);
788a23b97e6SRamesh Shanmugasundaram dev_err(&pdev->dev, "cannot get CAN clock, error %d\n", err);
789a23b97e6SRamesh Shanmugasundaram goto fail_clk;
790a23b97e6SRamesh Shanmugasundaram }
791a23b97e6SRamesh Shanmugasundaram
792a23b97e6SRamesh Shanmugasundaram ndev->netdev_ops = &rcar_can_netdev_ops;
793409c188cSVincent Mailhol ndev->ethtool_ops = &rcar_can_ethtool_ops;
794a23b97e6SRamesh Shanmugasundaram ndev->irq = irq;
795a23b97e6SRamesh Shanmugasundaram ndev->flags |= IFF_ECHO;
796a23b97e6SRamesh Shanmugasundaram priv->ndev = ndev;
797a23b97e6SRamesh Shanmugasundaram priv->regs = addr;
798a23b97e6SRamesh Shanmugasundaram priv->clock_select = clock_select;
799a23b97e6SRamesh Shanmugasundaram priv->can.clock.freq = clk_get_rate(priv->can_clk);
800a23b97e6SRamesh Shanmugasundaram priv->can.bittiming_const = &rcar_can_bittiming_const;
801a23b97e6SRamesh Shanmugasundaram priv->can.do_set_mode = rcar_can_do_set_mode;
802a23b97e6SRamesh Shanmugasundaram priv->can.do_get_berr_counter = rcar_can_get_berr_counter;
803a23b97e6SRamesh Shanmugasundaram priv->can.ctrlmode_supported = CAN_CTRLMODE_BERR_REPORTING;
804a23b97e6SRamesh Shanmugasundaram platform_set_drvdata(pdev, ndev);
805a23b97e6SRamesh Shanmugasundaram SET_NETDEV_DEV(ndev, &pdev->dev);
806a23b97e6SRamesh Shanmugasundaram
807caf6b7f8SJakub Kicinski netif_napi_add_weight(ndev, &priv->napi, rcar_can_rx_poll,
808a23b97e6SRamesh Shanmugasundaram RCAR_CAN_NAPI_WEIGHT);
809a23b97e6SRamesh Shanmugasundaram err = register_candev(ndev);
810a23b97e6SRamesh Shanmugasundaram if (err) {
811a23b97e6SRamesh Shanmugasundaram dev_err(&pdev->dev, "register_candev() failed, error %d\n",
812a23b97e6SRamesh Shanmugasundaram err);
813a23b97e6SRamesh Shanmugasundaram goto fail_candev;
814a23b97e6SRamesh Shanmugasundaram }
815a23b97e6SRamesh Shanmugasundaram
816ca257b9eSGeert Uytterhoeven dev_info(&pdev->dev, "device registered (IRQ%d)\n", ndev->irq);
817a23b97e6SRamesh Shanmugasundaram
818a23b97e6SRamesh Shanmugasundaram return 0;
819a23b97e6SRamesh Shanmugasundaram fail_candev:
820a23b97e6SRamesh Shanmugasundaram netif_napi_del(&priv->napi);
821a23b97e6SRamesh Shanmugasundaram fail_clk:
822a23b97e6SRamesh Shanmugasundaram free_candev(ndev);
823a23b97e6SRamesh Shanmugasundaram fail:
824a23b97e6SRamesh Shanmugasundaram return err;
825a23b97e6SRamesh Shanmugasundaram }
826a23b97e6SRamesh Shanmugasundaram
rcar_can_remove(struct platform_device * pdev)827*ae08f87aSUwe Kleine-König static void rcar_can_remove(struct platform_device *pdev)
828a23b97e6SRamesh Shanmugasundaram {
829a23b97e6SRamesh Shanmugasundaram struct net_device *ndev = platform_get_drvdata(pdev);
830a23b97e6SRamesh Shanmugasundaram struct rcar_can_priv *priv = netdev_priv(ndev);
831a23b97e6SRamesh Shanmugasundaram
832a23b97e6SRamesh Shanmugasundaram unregister_candev(ndev);
833a23b97e6SRamesh Shanmugasundaram netif_napi_del(&priv->napi);
834a23b97e6SRamesh Shanmugasundaram free_candev(ndev);
835a23b97e6SRamesh Shanmugasundaram }
836a23b97e6SRamesh Shanmugasundaram
rcar_can_suspend(struct device * dev)837a23b97e6SRamesh Shanmugasundaram static int __maybe_unused rcar_can_suspend(struct device *dev)
838a23b97e6SRamesh Shanmugasundaram {
839a23b97e6SRamesh Shanmugasundaram struct net_device *ndev = dev_get_drvdata(dev);
840a23b97e6SRamesh Shanmugasundaram struct rcar_can_priv *priv = netdev_priv(ndev);
841a23b97e6SRamesh Shanmugasundaram u16 ctlr;
842a23b97e6SRamesh Shanmugasundaram
843f7c05c39SYoshihiro Shimoda if (!netif_running(ndev))
844f7c05c39SYoshihiro Shimoda return 0;
845f7c05c39SYoshihiro Shimoda
846a23b97e6SRamesh Shanmugasundaram netif_stop_queue(ndev);
847a23b97e6SRamesh Shanmugasundaram netif_device_detach(ndev);
848f7c05c39SYoshihiro Shimoda
849a23b97e6SRamesh Shanmugasundaram ctlr = readw(&priv->regs->ctlr);
850a23b97e6SRamesh Shanmugasundaram ctlr |= RCAR_CAN_CTLR_CANM_HALT;
851a23b97e6SRamesh Shanmugasundaram writew(ctlr, &priv->regs->ctlr);
852a23b97e6SRamesh Shanmugasundaram ctlr |= RCAR_CAN_CTLR_SLPM;
853a23b97e6SRamesh Shanmugasundaram writew(ctlr, &priv->regs->ctlr);
854a23b97e6SRamesh Shanmugasundaram priv->can.state = CAN_STATE_SLEEPING;
855a23b97e6SRamesh Shanmugasundaram
856a23b97e6SRamesh Shanmugasundaram clk_disable(priv->clk);
857a23b97e6SRamesh Shanmugasundaram return 0;
858a23b97e6SRamesh Shanmugasundaram }
859a23b97e6SRamesh Shanmugasundaram
rcar_can_resume(struct device * dev)860a23b97e6SRamesh Shanmugasundaram static int __maybe_unused rcar_can_resume(struct device *dev)
861a23b97e6SRamesh Shanmugasundaram {
862a23b97e6SRamesh Shanmugasundaram struct net_device *ndev = dev_get_drvdata(dev);
863a23b97e6SRamesh Shanmugasundaram struct rcar_can_priv *priv = netdev_priv(ndev);
864a23b97e6SRamesh Shanmugasundaram u16 ctlr;
865a23b97e6SRamesh Shanmugasundaram int err;
866a23b97e6SRamesh Shanmugasundaram
867f7c05c39SYoshihiro Shimoda if (!netif_running(ndev))
868f7c05c39SYoshihiro Shimoda return 0;
869f7c05c39SYoshihiro Shimoda
870a23b97e6SRamesh Shanmugasundaram err = clk_enable(priv->clk);
871a23b97e6SRamesh Shanmugasundaram if (err) {
872a23b97e6SRamesh Shanmugasundaram netdev_err(ndev, "clk_enable() failed, error %d\n", err);
873a23b97e6SRamesh Shanmugasundaram return err;
874a23b97e6SRamesh Shanmugasundaram }
875a23b97e6SRamesh Shanmugasundaram
876a23b97e6SRamesh Shanmugasundaram ctlr = readw(&priv->regs->ctlr);
877a23b97e6SRamesh Shanmugasundaram ctlr &= ~RCAR_CAN_CTLR_SLPM;
878a23b97e6SRamesh Shanmugasundaram writew(ctlr, &priv->regs->ctlr);
879a23b97e6SRamesh Shanmugasundaram ctlr &= ~RCAR_CAN_CTLR_CANM;
880a23b97e6SRamesh Shanmugasundaram writew(ctlr, &priv->regs->ctlr);
881a23b97e6SRamesh Shanmugasundaram priv->can.state = CAN_STATE_ERROR_ACTIVE;
882a23b97e6SRamesh Shanmugasundaram
883a23b97e6SRamesh Shanmugasundaram netif_device_attach(ndev);
884a23b97e6SRamesh Shanmugasundaram netif_start_queue(ndev);
885f7c05c39SYoshihiro Shimoda
886a23b97e6SRamesh Shanmugasundaram return 0;
887a23b97e6SRamesh Shanmugasundaram }
888a23b97e6SRamesh Shanmugasundaram
889a23b97e6SRamesh Shanmugasundaram static SIMPLE_DEV_PM_OPS(rcar_can_pm_ops, rcar_can_suspend, rcar_can_resume);
890a23b97e6SRamesh Shanmugasundaram
891a23b97e6SRamesh Shanmugasundaram static const struct of_device_id rcar_can_of_table[] __maybe_unused = {
892a23b97e6SRamesh Shanmugasundaram { .compatible = "renesas,can-r8a7778" },
893a23b97e6SRamesh Shanmugasundaram { .compatible = "renesas,can-r8a7779" },
894a23b97e6SRamesh Shanmugasundaram { .compatible = "renesas,can-r8a7790" },
895a23b97e6SRamesh Shanmugasundaram { .compatible = "renesas,can-r8a7791" },
896a23b97e6SRamesh Shanmugasundaram { .compatible = "renesas,rcar-gen1-can" },
897a23b97e6SRamesh Shanmugasundaram { .compatible = "renesas,rcar-gen2-can" },
898a23b97e6SRamesh Shanmugasundaram { .compatible = "renesas,rcar-gen3-can" },
899a23b97e6SRamesh Shanmugasundaram { }
900a23b97e6SRamesh Shanmugasundaram };
901a23b97e6SRamesh Shanmugasundaram MODULE_DEVICE_TABLE(of, rcar_can_of_table);
902a23b97e6SRamesh Shanmugasundaram
903a23b97e6SRamesh Shanmugasundaram static struct platform_driver rcar_can_driver = {
904a23b97e6SRamesh Shanmugasundaram .driver = {
905a23b97e6SRamesh Shanmugasundaram .name = RCAR_CAN_DRV_NAME,
906a23b97e6SRamesh Shanmugasundaram .of_match_table = of_match_ptr(rcar_can_of_table),
907a23b97e6SRamesh Shanmugasundaram .pm = &rcar_can_pm_ops,
908a23b97e6SRamesh Shanmugasundaram },
909a23b97e6SRamesh Shanmugasundaram .probe = rcar_can_probe,
910*ae08f87aSUwe Kleine-König .remove_new = rcar_can_remove,
911a23b97e6SRamesh Shanmugasundaram };
912a23b97e6SRamesh Shanmugasundaram
913a23b97e6SRamesh Shanmugasundaram module_platform_driver(rcar_can_driver);
914a23b97e6SRamesh Shanmugasundaram
915a23b97e6SRamesh Shanmugasundaram MODULE_AUTHOR("Cogent Embedded, Inc.");
916a23b97e6SRamesh Shanmugasundaram MODULE_LICENSE("GPL");
917a23b97e6SRamesh Shanmugasundaram MODULE_DESCRIPTION("CAN driver for Renesas R-Car SoC");
918a23b97e6SRamesh Shanmugasundaram MODULE_ALIAS("platform:" RCAR_CAN_DRV_NAME);
919