xref: /openbmc/linux/drivers/net/can/kvaser_pciefd.c (revision f4845741e4220eecf96aa157cbb5ba34aaed995e)
126ad340eSHenning Colliander // SPDX-License-Identifier: GPL-2.0 OR BSD-2-Clause
226ad340eSHenning Colliander /* Copyright (C) 2018 KVASER AB, Sweden. All rights reserved.
326ad340eSHenning Colliander  * Parts of this driver are based on the following:
426ad340eSHenning Colliander  *  - Kvaser linux pciefd driver (version 5.25)
526ad340eSHenning Colliander  *  - PEAK linux canfd driver
626ad340eSHenning Colliander  */
726ad340eSHenning Colliander 
8954fb212SJimmy Assarsson #include <linux/bitfield.h>
91b83d0baSJimmy Assarsson #include <linux/can/dev.h>
101b83d0baSJimmy Assarsson #include <linux/device.h>
111b83d0baSJimmy Assarsson #include <linux/ethtool.h>
121b83d0baSJimmy Assarsson #include <linux/iopoll.h>
1326ad340eSHenning Colliander #include <linux/kernel.h>
14c496adafSJimmy Assarsson #include <linux/minmax.h>
1526ad340eSHenning Colliander #include <linux/module.h>
1626ad340eSHenning Colliander #include <linux/netdevice.h>
171b83d0baSJimmy Assarsson #include <linux/pci.h>
181b83d0baSJimmy Assarsson #include <linux/timer.h>
1926ad340eSHenning Colliander 
2026ad340eSHenning Colliander MODULE_LICENSE("Dual BSD/GPL");
2126ad340eSHenning Colliander MODULE_AUTHOR("Kvaser AB <support@kvaser.com>");
2226ad340eSHenning Colliander MODULE_DESCRIPTION("CAN driver for Kvaser CAN/PCIe devices");
2326ad340eSHenning Colliander 
2426ad340eSHenning Colliander #define KVASER_PCIEFD_DRV_NAME "kvaser_pciefd"
2526ad340eSHenning Colliander 
2626ad340eSHenning Colliander #define KVASER_PCIEFD_WAIT_TIMEOUT msecs_to_jiffies(1000)
2726ad340eSHenning Colliander #define KVASER_PCIEFD_BEC_POLL_FREQ (jiffies + msecs_to_jiffies(200))
282c470dbbSJimmy Assarsson #define KVASER_PCIEFD_MAX_ERR_REP 256U
292c470dbbSJimmy Assarsson #define KVASER_PCIEFD_CAN_TX_MAX_COUNT 17U
30954fb212SJimmy Assarsson #define KVASER_PCIEFD_MAX_CAN_CHANNELS 4UL
312c470dbbSJimmy Assarsson #define KVASER_PCIEFD_DMA_COUNT 2U
3226ad340eSHenning Colliander 
332c470dbbSJimmy Assarsson #define KVASER_PCIEFD_DMA_SIZE (4U * 1024U)
3426ad340eSHenning Colliander 
3526ad340eSHenning Colliander #define KVASER_PCIEFD_VENDOR 0x1a07
36488c07b4SJimmy Assarsson #define KVASER_PCIEFD_4HS_DEVICE_ID 0x000d
37488c07b4SJimmy Assarsson #define KVASER_PCIEFD_2HS_V2_DEVICE_ID 0x000e
38488c07b4SJimmy Assarsson #define KVASER_PCIEFD_HS_V2_DEVICE_ID 0x000f
39488c07b4SJimmy Assarsson #define KVASER_PCIEFD_MINIPCIE_HS_V2_DEVICE_ID 0x0010
40488c07b4SJimmy Assarsson #define KVASER_PCIEFD_MINIPCIE_2HS_V2_DEVICE_ID 0x0011
4126ad340eSHenning Colliander 
4226ad340eSHenning Colliander /* PCIe IRQ registers */
4326ad340eSHenning Colliander #define KVASER_PCIEFD_IRQ_REG 0x40
4426ad340eSHenning Colliander #define KVASER_PCIEFD_IEN_REG 0x50
4569335013SJimmy Assarsson /* DMA address translation map register base */
4626ad340eSHenning Colliander #define KVASER_PCIEFD_DMA_MAP_BASE 0x1000
4726ad340eSHenning Colliander /* Loopback control register */
4826ad340eSHenning Colliander #define KVASER_PCIEFD_LOOP_REG 0x1f000
4926ad340eSHenning Colliander /* System identification and information registers */
5026ad340eSHenning Colliander #define KVASER_PCIEFD_SYSID_BASE 0x1f020
5126ad340eSHenning Colliander #define KVASER_PCIEFD_SYSID_VERSION_REG (KVASER_PCIEFD_SYSID_BASE + 0x8)
5226ad340eSHenning Colliander #define KVASER_PCIEFD_SYSID_CANFREQ_REG (KVASER_PCIEFD_SYSID_BASE + 0xc)
53ec44dd57SChrister Beskow #define KVASER_PCIEFD_SYSID_BUSFREQ_REG (KVASER_PCIEFD_SYSID_BASE + 0x10)
5426ad340eSHenning Colliander #define KVASER_PCIEFD_SYSID_BUILD_REG (KVASER_PCIEFD_SYSID_BASE + 0x14)
5526ad340eSHenning Colliander /* Shared receive buffer registers */
5626ad340eSHenning Colliander #define KVASER_PCIEFD_SRB_BASE 0x1f200
57c589557dSJimmy Assarsson #define KVASER_PCIEFD_SRB_FIFO_LAST_REG (KVASER_PCIEFD_SRB_BASE + 0x1f4)
5826ad340eSHenning Colliander #define KVASER_PCIEFD_SRB_CMD_REG (KVASER_PCIEFD_SRB_BASE + 0x200)
5926ad340eSHenning Colliander #define KVASER_PCIEFD_SRB_IEN_REG (KVASER_PCIEFD_SRB_BASE + 0x204)
6026ad340eSHenning Colliander #define KVASER_PCIEFD_SRB_IRQ_REG (KVASER_PCIEFD_SRB_BASE + 0x20c)
6126ad340eSHenning Colliander #define KVASER_PCIEFD_SRB_STAT_REG (KVASER_PCIEFD_SRB_BASE + 0x210)
62c589557dSJimmy Assarsson #define KVASER_PCIEFD_SRB_RX_NR_PACKETS_REG (KVASER_PCIEFD_SRB_BASE + 0x214)
6326ad340eSHenning Colliander #define KVASER_PCIEFD_SRB_CTRL_REG (KVASER_PCIEFD_SRB_BASE + 0x218)
6469335013SJimmy Assarsson /* Kvaser KCAN CAN controller registers */
6569335013SJimmy Assarsson #define KVASER_PCIEFD_KCAN0_BASE 0x10000
6669335013SJimmy Assarsson #define KVASER_PCIEFD_KCAN_BASE_OFFSET 0x1000
6769335013SJimmy Assarsson #define KVASER_PCIEFD_KCAN_FIFO_REG 0x100
6869335013SJimmy Assarsson #define KVASER_PCIEFD_KCAN_FIFO_LAST_REG 0x180
6969335013SJimmy Assarsson #define KVASER_PCIEFD_KCAN_CTRL_REG 0x2c0
7069335013SJimmy Assarsson #define KVASER_PCIEFD_KCAN_CMD_REG 0x400
7169335013SJimmy Assarsson #define KVASER_PCIEFD_KCAN_IEN_REG 0x408
7269335013SJimmy Assarsson #define KVASER_PCIEFD_KCAN_IRQ_REG 0x410
73*f4845741SJimmy Assarsson #define KVASER_PCIEFD_KCAN_TX_NR_PACKETS_REG 0x414
7469335013SJimmy Assarsson #define KVASER_PCIEFD_KCAN_STAT_REG 0x418
7569335013SJimmy Assarsson #define KVASER_PCIEFD_KCAN_MODE_REG 0x41c
7669335013SJimmy Assarsson #define KVASER_PCIEFD_KCAN_BTRN_REG 0x420
7769335013SJimmy Assarsson #define KVASER_PCIEFD_KCAN_BUS_LOAD_REG 0x424
7869335013SJimmy Assarsson #define KVASER_PCIEFD_KCAN_BTRD_REG 0x428
7969335013SJimmy Assarsson #define KVASER_PCIEFD_KCAN_PWM_REG 0x430
8026ad340eSHenning Colliander 
8169335013SJimmy Assarsson /* PCI interrupt fields */
8226ad340eSHenning Colliander #define KVASER_PCIEFD_IRQ_SRB BIT(4)
83954fb212SJimmy Assarsson #define KVASER_PCIEFD_IRQ_ALL_MASK GENMASK(4, 0)
8426ad340eSHenning Colliander 
8569335013SJimmy Assarsson /* Enable 64-bit DMA address translation */
8669335013SJimmy Assarsson #define KVASER_PCIEFD_64BIT_DMA_BIT BIT(0)
8769335013SJimmy Assarsson 
8869335013SJimmy Assarsson /* System build information fields */
89954fb212SJimmy Assarsson #define KVASER_PCIEFD_SYSID_VERSION_NR_CHAN_MASK GENMASK(31, 24)
90954fb212SJimmy Assarsson #define KVASER_PCIEFD_SYSID_VERSION_MAJOR_MASK GENMASK(23, 16)
91954fb212SJimmy Assarsson #define KVASER_PCIEFD_SYSID_VERSION_MINOR_MASK GENMASK(7, 0)
92954fb212SJimmy Assarsson #define KVASER_PCIEFD_SYSID_BUILD_SEQ_MASK GENMASK(15, 1)
9326ad340eSHenning Colliander 
9426ad340eSHenning Colliander /* Reset DMA buffer 0, 1 and FIFO offset */
9526ad340eSHenning Colliander #define KVASER_PCIEFD_SRB_CMD_RDB1 BIT(5)
9669335013SJimmy Assarsson #define KVASER_PCIEFD_SRB_CMD_RDB0 BIT(4)
9726ad340eSHenning Colliander #define KVASER_PCIEFD_SRB_CMD_FOR BIT(0)
9826ad340eSHenning Colliander 
9926ad340eSHenning Colliander /* DMA underflow, buffer 0 and 1 */
10026ad340eSHenning Colliander #define KVASER_PCIEFD_SRB_IRQ_DUF1 BIT(13)
10169335013SJimmy Assarsson #define KVASER_PCIEFD_SRB_IRQ_DUF0 BIT(12)
10269335013SJimmy Assarsson /* DMA overflow, buffer 0 and 1 */
10369335013SJimmy Assarsson #define KVASER_PCIEFD_SRB_IRQ_DOF1 BIT(11)
10469335013SJimmy Assarsson #define KVASER_PCIEFD_SRB_IRQ_DOF0 BIT(10)
10569335013SJimmy Assarsson /* DMA packet done, buffer 0 and 1 */
10669335013SJimmy Assarsson #define KVASER_PCIEFD_SRB_IRQ_DPD1 BIT(9)
10769335013SJimmy Assarsson #define KVASER_PCIEFD_SRB_IRQ_DPD0 BIT(8)
10826ad340eSHenning Colliander 
10969335013SJimmy Assarsson /* Got DMA support */
11069335013SJimmy Assarsson #define KVASER_PCIEFD_SRB_STAT_DMA BIT(24)
11126ad340eSHenning Colliander /* DMA idle */
11226ad340eSHenning Colliander #define KVASER_PCIEFD_SRB_STAT_DI BIT(15)
11326ad340eSHenning Colliander 
114c589557dSJimmy Assarsson /* SRB current packet level */
115954fb212SJimmy Assarsson #define KVASER_PCIEFD_SRB_RX_NR_PACKETS_MASK GENMASK(7, 0)
116c589557dSJimmy Assarsson 
11726ad340eSHenning Colliander /* DMA Enable */
11826ad340eSHenning Colliander #define KVASER_PCIEFD_SRB_CTRL_DMA_ENABLE BIT(0)
11926ad340eSHenning Colliander 
12069335013SJimmy Assarsson /* KCAN CTRL packet types */
121954fb212SJimmy Assarsson #define KVASER_PCIEFD_KCAN_CTRL_TYPE_MASK GENMASK(31, 29)
122954fb212SJimmy Assarsson #define KVASER_PCIEFD_KCAN_CTRL_TYPE_EFLUSH 0x4
123954fb212SJimmy Assarsson #define KVASER_PCIEFD_KCAN_CTRL_TYPE_EFRAME 0x5
12426ad340eSHenning Colliander 
12569335013SJimmy Assarsson /* Command sequence number */
126954fb212SJimmy Assarsson #define KVASER_PCIEFD_KCAN_CMD_SEQ_MASK GENMASK(23, 16)
127*f4845741SJimmy Assarsson /* Command bits */
128*f4845741SJimmy Assarsson #define KVASER_PCIEFD_KCAN_CMD_MASK GENMASK(5, 0)
12926ad340eSHenning Colliander /* Abort, flush and reset */
13026ad340eSHenning Colliander #define KVASER_PCIEFD_KCAN_CMD_AT BIT(1)
13169335013SJimmy Assarsson /* Request status packet */
13269335013SJimmy Assarsson #define KVASER_PCIEFD_KCAN_CMD_SRQ BIT(0)
13326ad340eSHenning Colliander 
13426ad340eSHenning Colliander /* Transmitter unaligned */
13526ad340eSHenning Colliander #define KVASER_PCIEFD_KCAN_IRQ_TAL BIT(17)
13669335013SJimmy Assarsson /* Tx FIFO empty */
13769335013SJimmy Assarsson #define KVASER_PCIEFD_KCAN_IRQ_TE BIT(16)
13869335013SJimmy Assarsson /* Tx FIFO overflow */
13969335013SJimmy Assarsson #define KVASER_PCIEFD_KCAN_IRQ_TOF BIT(15)
14069335013SJimmy Assarsson /* Tx buffer flush done */
14169335013SJimmy Assarsson #define KVASER_PCIEFD_KCAN_IRQ_TFD BIT(14)
14269335013SJimmy Assarsson /* Abort done */
14369335013SJimmy Assarsson #define KVASER_PCIEFD_KCAN_IRQ_ABD BIT(13)
14469335013SJimmy Assarsson /* Rx FIFO overflow */
14569335013SJimmy Assarsson #define KVASER_PCIEFD_KCAN_IRQ_ROF BIT(5)
14669335013SJimmy Assarsson /* FDF bit when controller is in classic CAN mode */
14769335013SJimmy Assarsson #define KVASER_PCIEFD_KCAN_IRQ_FDIC BIT(3)
14869335013SJimmy Assarsson /* Bus parameter protection error */
14969335013SJimmy Assarsson #define KVASER_PCIEFD_KCAN_IRQ_BPP BIT(2)
15069335013SJimmy Assarsson /* Tx FIFO unaligned end */
15169335013SJimmy Assarsson #define KVASER_PCIEFD_KCAN_IRQ_TAE BIT(1)
15269335013SJimmy Assarsson /* Tx FIFO unaligned read */
15369335013SJimmy Assarsson #define KVASER_PCIEFD_KCAN_IRQ_TAR BIT(0)
15426ad340eSHenning Colliander 
15569335013SJimmy Assarsson /* Tx FIFO size */
156954fb212SJimmy Assarsson #define KVASER_PCIEFD_KCAN_TX_NR_PACKETS_MAX_MASK GENMASK(23, 16)
157954fb212SJimmy Assarsson /* Tx FIFO current packet level */
158954fb212SJimmy Assarsson #define KVASER_PCIEFD_KCAN_TX_NR_PACKETS_CURRENT_MASK GENMASK(7, 0)
15926ad340eSHenning Colliander 
16069335013SJimmy Assarsson /* Current status packet sequence number */
161954fb212SJimmy Assarsson #define KVASER_PCIEFD_KCAN_STAT_SEQNO_MASK GENMASK(31, 24)
16226ad340eSHenning Colliander /* Controller got CAN FD capability */
16326ad340eSHenning Colliander #define KVASER_PCIEFD_KCAN_STAT_FD BIT(19)
16469335013SJimmy Assarsson /* Controller got one-shot capability */
16569335013SJimmy Assarsson #define KVASER_PCIEFD_KCAN_STAT_CAP BIT(16)
16669335013SJimmy Assarsson /* Controller in reset mode */
16769335013SJimmy Assarsson #define KVASER_PCIEFD_KCAN_STAT_IRM BIT(15)
16869335013SJimmy Assarsson /* Reset mode request */
16969335013SJimmy Assarsson #define KVASER_PCIEFD_KCAN_STAT_RMR BIT(14)
17069335013SJimmy Assarsson /* Bus off */
17169335013SJimmy Assarsson #define KVASER_PCIEFD_KCAN_STAT_BOFF BIT(11)
17269335013SJimmy Assarsson /* Idle state. Controller in reset mode and no abort or flush pending */
17369335013SJimmy Assarsson #define KVASER_PCIEFD_KCAN_STAT_IDLE BIT(10)
17469335013SJimmy Assarsson /* Abort request */
17569335013SJimmy Assarsson #define KVASER_PCIEFD_KCAN_STAT_AR BIT(7)
17669335013SJimmy Assarsson /* Controller is bus off */
177*f4845741SJimmy Assarsson #define KVASER_PCIEFD_KCAN_STAT_BUS_OFF_MASK \
178*f4845741SJimmy Assarsson 	(KVASER_PCIEFD_KCAN_STAT_AR | KVASER_PCIEFD_KCAN_STAT_BOFF | \
179*f4845741SJimmy Assarsson 	 KVASER_PCIEFD_KCAN_STAT_RMR | KVASER_PCIEFD_KCAN_STAT_IRM)
18026ad340eSHenning Colliander 
18126ad340eSHenning Colliander /* Classic CAN mode */
18226ad340eSHenning Colliander #define KVASER_PCIEFD_KCAN_MODE_CCM BIT(31)
18369335013SJimmy Assarsson /* Active error flag enable. Clear to force error passive */
18469335013SJimmy Assarsson #define KVASER_PCIEFD_KCAN_MODE_EEN BIT(23)
18569335013SJimmy Assarsson /* Acknowledgment packet type */
18669335013SJimmy Assarsson #define KVASER_PCIEFD_KCAN_MODE_APT BIT(20)
18769335013SJimmy Assarsson /* CAN FD non-ISO */
18869335013SJimmy Assarsson #define KVASER_PCIEFD_KCAN_MODE_NIFDEN BIT(15)
18969335013SJimmy Assarsson /* Error packet enable */
19069335013SJimmy Assarsson #define KVASER_PCIEFD_KCAN_MODE_EPEN BIT(12)
19169335013SJimmy Assarsson /* Listen only mode */
19269335013SJimmy Assarsson #define KVASER_PCIEFD_KCAN_MODE_LOM BIT(9)
19369335013SJimmy Assarsson /* Reset mode */
19469335013SJimmy Assarsson #define KVASER_PCIEFD_KCAN_MODE_RM BIT(8)
19526ad340eSHenning Colliander 
19669335013SJimmy Assarsson /* BTRN and BTRD fields */
197954fb212SJimmy Assarsson #define KVASER_PCIEFD_KCAN_BTRN_TSEG2_MASK GENMASK(30, 26)
198954fb212SJimmy Assarsson #define KVASER_PCIEFD_KCAN_BTRN_TSEG1_MASK GENMASK(25, 17)
199954fb212SJimmy Assarsson #define KVASER_PCIEFD_KCAN_BTRN_SJW_MASK GENMASK(16, 13)
200954fb212SJimmy Assarsson #define KVASER_PCIEFD_KCAN_BTRN_BRP_MASK GENMASK(12, 0)
20126ad340eSHenning Colliander 
20269335013SJimmy Assarsson /* PWM Control fields */
203954fb212SJimmy Assarsson #define KVASER_PCIEFD_KCAN_PWM_TOP_MASK GENMASK(23, 16)
204954fb212SJimmy Assarsson #define KVASER_PCIEFD_KCAN_PWM_TRIGGER_MASK GENMASK(7, 0)
20526ad340eSHenning Colliander 
20669335013SJimmy Assarsson /* KCAN packet type IDs */
207*f4845741SJimmy Assarsson #define KVASER_PCIEFD_PACK_TYPE_DATA 0x0
208*f4845741SJimmy Assarsson #define KVASER_PCIEFD_PACK_TYPE_ACK 0x1
209*f4845741SJimmy Assarsson #define KVASER_PCIEFD_PACK_TYPE_TXRQ 0x2
210*f4845741SJimmy Assarsson #define KVASER_PCIEFD_PACK_TYPE_ERROR 0x3
211*f4845741SJimmy Assarsson #define KVASER_PCIEFD_PACK_TYPE_EFLUSH_ACK 0x4
212*f4845741SJimmy Assarsson #define KVASER_PCIEFD_PACK_TYPE_EFRAME_ACK 0x5
213*f4845741SJimmy Assarsson #define KVASER_PCIEFD_PACK_TYPE_ACK_DATA 0x6
214*f4845741SJimmy Assarsson #define KVASER_PCIEFD_PACK_TYPE_STATUS 0x8
215*f4845741SJimmy Assarsson #define KVASER_PCIEFD_PACK_TYPE_BUS_LOAD 0x9
21626ad340eSHenning Colliander 
21769335013SJimmy Assarsson /* Common KCAN packet definitions, second word */
218954fb212SJimmy Assarsson #define KVASER_PCIEFD_PACKET_TYPE_MASK GENMASK(31, 28)
219954fb212SJimmy Assarsson #define KVASER_PCIEFD_PACKET_CHID_MASK GENMASK(27, 25)
220954fb212SJimmy Assarsson #define KVASER_PCIEFD_PACKET_SEQ_MASK GENMASK(7, 0)
22126ad340eSHenning Colliander 
22269335013SJimmy Assarsson /* KCAN Transmit/Receive data packet, first word */
22326ad340eSHenning Colliander #define KVASER_PCIEFD_RPACKET_IDE BIT(30)
22426ad340eSHenning Colliander #define KVASER_PCIEFD_RPACKET_RTR BIT(29)
225954fb212SJimmy Assarsson #define KVASER_PCIEFD_RPACKET_ID_MASK GENMASK(28, 0)
22669335013SJimmy Assarsson /* KCAN Transmit data packet, second word */
22726ad340eSHenning Colliander #define KVASER_PCIEFD_TPACKET_AREQ BIT(31)
22869335013SJimmy Assarsson #define KVASER_PCIEFD_TPACKET_SMS BIT(16)
22969335013SJimmy Assarsson /* KCAN Transmit/Receive data packet, second word */
23069335013SJimmy Assarsson #define KVASER_PCIEFD_RPACKET_FDF BIT(15)
23169335013SJimmy Assarsson #define KVASER_PCIEFD_RPACKET_BRS BIT(14)
23269335013SJimmy Assarsson #define KVASER_PCIEFD_RPACKET_ESI BIT(13)
233954fb212SJimmy Assarsson #define KVASER_PCIEFD_RPACKET_DLC_MASK GENMASK(11, 8)
23426ad340eSHenning Colliander 
23569335013SJimmy Assarsson /* KCAN Transmit acknowledge packet, first word */
23626ad340eSHenning Colliander #define KVASER_PCIEFD_APACKET_NACK BIT(11)
23769335013SJimmy Assarsson #define KVASER_PCIEFD_APACKET_ABL BIT(10)
23869335013SJimmy Assarsson #define KVASER_PCIEFD_APACKET_CT BIT(9)
23969335013SJimmy Assarsson #define KVASER_PCIEFD_APACKET_FLU BIT(8)
24026ad340eSHenning Colliander 
24169335013SJimmy Assarsson /* KCAN Status packet, first word */
24226ad340eSHenning Colliander #define KVASER_PCIEFD_SPACK_RMCD BIT(22)
24369335013SJimmy Assarsson #define KVASER_PCIEFD_SPACK_IRM BIT(21)
24469335013SJimmy Assarsson #define KVASER_PCIEFD_SPACK_IDET BIT(20)
24569335013SJimmy Assarsson #define KVASER_PCIEFD_SPACK_BOFF BIT(16)
246954fb212SJimmy Assarsson #define KVASER_PCIEFD_SPACK_RXERR_MASK GENMASK(15, 8)
247954fb212SJimmy Assarsson #define KVASER_PCIEFD_SPACK_TXERR_MASK GENMASK(7, 0)
24869335013SJimmy Assarsson /* KCAN Status packet, second word */
24926ad340eSHenning Colliander #define KVASER_PCIEFD_SPACK_EPLR BIT(24)
25069335013SJimmy Assarsson #define KVASER_PCIEFD_SPACK_EWLR BIT(23)
25169335013SJimmy Assarsson #define KVASER_PCIEFD_SPACK_AUTO BIT(21)
25226ad340eSHenning Colliander 
25369335013SJimmy Assarsson /* KCAN Error detected packet, second word */
25436aea60fSJimmy Assarsson #define KVASER_PCIEFD_EPACK_DIR_TX BIT(0)
25536aea60fSJimmy Assarsson 
25626ad340eSHenning Colliander struct kvaser_pciefd;
25726ad340eSHenning Colliander 
25826ad340eSHenning Colliander struct kvaser_pciefd_can {
25926ad340eSHenning Colliander 	struct can_priv can;
26026ad340eSHenning Colliander 	struct kvaser_pciefd *kv_pcie;
26126ad340eSHenning Colliander 	void __iomem *reg_base;
26226ad340eSHenning Colliander 	struct can_berr_counter bec;
26326ad340eSHenning Colliander 	u8 cmd_seq;
26426ad340eSHenning Colliander 	int err_rep_cnt;
26526ad340eSHenning Colliander 	int echo_idx;
26626ad340eSHenning Colliander 	spinlock_t lock; /* Locks sensitive registers (e.g. MODE) */
26726ad340eSHenning Colliander 	spinlock_t echo_lock; /* Locks the message echo buffer */
26826ad340eSHenning Colliander 	struct timer_list bec_poll_timer;
26926ad340eSHenning Colliander 	struct completion start_comp, flush_comp;
27026ad340eSHenning Colliander };
27126ad340eSHenning Colliander 
27226ad340eSHenning Colliander struct kvaser_pciefd {
27326ad340eSHenning Colliander 	struct pci_dev *pci;
27426ad340eSHenning Colliander 	void __iomem *reg_base;
27526ad340eSHenning Colliander 	struct kvaser_pciefd_can *can[KVASER_PCIEFD_MAX_CAN_CHANNELS];
27626ad340eSHenning Colliander 	void *dma_data[KVASER_PCIEFD_DMA_COUNT];
27726ad340eSHenning Colliander 	u8 nr_channels;
278ec44dd57SChrister Beskow 	u32 bus_freq;
27926ad340eSHenning Colliander 	u32 freq;
28026ad340eSHenning Colliander 	u32 freq_to_ticks_div;
28126ad340eSHenning Colliander };
28226ad340eSHenning Colliander 
28326ad340eSHenning Colliander struct kvaser_pciefd_rx_packet {
28426ad340eSHenning Colliander 	u32 header[2];
28526ad340eSHenning Colliander 	u64 timestamp;
28626ad340eSHenning Colliander };
28726ad340eSHenning Colliander 
28826ad340eSHenning Colliander struct kvaser_pciefd_tx_packet {
28926ad340eSHenning Colliander 	u32 header[2];
29026ad340eSHenning Colliander 	u8 data[64];
29126ad340eSHenning Colliander };
29226ad340eSHenning Colliander 
29326ad340eSHenning Colliander static const struct can_bittiming_const kvaser_pciefd_bittiming_const = {
29426ad340eSHenning Colliander 	.name = KVASER_PCIEFD_DRV_NAME,
29526ad340eSHenning Colliander 	.tseg1_min = 1,
296470e14c0SJimmy Assarsson 	.tseg1_max = 512,
29726ad340eSHenning Colliander 	.tseg2_min = 1,
29826ad340eSHenning Colliander 	.tseg2_max = 32,
29926ad340eSHenning Colliander 	.sjw_max = 16,
30026ad340eSHenning Colliander 	.brp_min = 1,
301470e14c0SJimmy Assarsson 	.brp_max = 8192,
30226ad340eSHenning Colliander 	.brp_inc = 1,
30326ad340eSHenning Colliander };
30426ad340eSHenning Colliander 
30526ad340eSHenning Colliander static struct pci_device_id kvaser_pciefd_id_table[] = {
306488c07b4SJimmy Assarsson 	{
307488c07b4SJimmy Assarsson 		PCI_DEVICE(KVASER_PCIEFD_VENDOR, KVASER_PCIEFD_4HS_DEVICE_ID),
308488c07b4SJimmy Assarsson 	},
309488c07b4SJimmy Assarsson 	{
310488c07b4SJimmy Assarsson 		PCI_DEVICE(KVASER_PCIEFD_VENDOR, KVASER_PCIEFD_2HS_V2_DEVICE_ID),
311488c07b4SJimmy Assarsson 	},
312488c07b4SJimmy Assarsson 	{
313488c07b4SJimmy Assarsson 		PCI_DEVICE(KVASER_PCIEFD_VENDOR, KVASER_PCIEFD_HS_V2_DEVICE_ID),
314488c07b4SJimmy Assarsson 	},
315488c07b4SJimmy Assarsson 	{
316488c07b4SJimmy Assarsson 		PCI_DEVICE(KVASER_PCIEFD_VENDOR, KVASER_PCIEFD_MINIPCIE_HS_V2_DEVICE_ID),
317488c07b4SJimmy Assarsson 	},
318488c07b4SJimmy Assarsson 	{
319488c07b4SJimmy Assarsson 		PCI_DEVICE(KVASER_PCIEFD_VENDOR, KVASER_PCIEFD_MINIPCIE_2HS_V2_DEVICE_ID),
320488c07b4SJimmy Assarsson 	},
321488c07b4SJimmy Assarsson 	{
322488c07b4SJimmy Assarsson 		0,
323488c07b4SJimmy Assarsson 	},
32426ad340eSHenning Colliander };
32526ad340eSHenning Colliander MODULE_DEVICE_TABLE(pci, kvaser_pciefd_id_table);
32626ad340eSHenning Colliander 
327*f4845741SJimmy Assarsson static inline void kvaser_pciefd_send_kcan_cmd(struct kvaser_pciefd_can *can, u32 cmd)
32826ad340eSHenning Colliander {
329*f4845741SJimmy Assarsson 	iowrite32(FIELD_PREP(KVASER_PCIEFD_KCAN_CMD_MASK, cmd) |
330*f4845741SJimmy Assarsson 		  FIELD_PREP(KVASER_PCIEFD_KCAN_CMD_SEQ_MASK, ++can->cmd_seq),
331*f4845741SJimmy Assarsson 		  can->reg_base + KVASER_PCIEFD_KCAN_CMD_REG);
332*f4845741SJimmy Assarsson }
33326ad340eSHenning Colliander 
334*f4845741SJimmy Assarsson static inline void kvaser_pciefd_request_status(struct kvaser_pciefd_can *can)
335*f4845741SJimmy Assarsson {
336*f4845741SJimmy Assarsson 	kvaser_pciefd_send_kcan_cmd(can, KVASER_PCIEFD_KCAN_CMD_SRQ);
337*f4845741SJimmy Assarsson }
338*f4845741SJimmy Assarsson 
339*f4845741SJimmy Assarsson static inline void kvaser_pciefd_abort_flush_reset(struct kvaser_pciefd_can *can)
340*f4845741SJimmy Assarsson {
341*f4845741SJimmy Assarsson 	kvaser_pciefd_send_kcan_cmd(can, KVASER_PCIEFD_KCAN_CMD_AT);
34226ad340eSHenning Colliander }
34326ad340eSHenning Colliander 
34426ad340eSHenning Colliander static void kvaser_pciefd_enable_err_gen(struct kvaser_pciefd_can *can)
34526ad340eSHenning Colliander {
34626ad340eSHenning Colliander 	u32 mode;
34726ad340eSHenning Colliander 	unsigned long irq;
34826ad340eSHenning Colliander 
34926ad340eSHenning Colliander 	spin_lock_irqsave(&can->lock, irq);
35026ad340eSHenning Colliander 	mode = ioread32(can->reg_base + KVASER_PCIEFD_KCAN_MODE_REG);
35126ad340eSHenning Colliander 	if (!(mode & KVASER_PCIEFD_KCAN_MODE_EPEN)) {
35226ad340eSHenning Colliander 		mode |= KVASER_PCIEFD_KCAN_MODE_EPEN;
35326ad340eSHenning Colliander 		iowrite32(mode, can->reg_base + KVASER_PCIEFD_KCAN_MODE_REG);
35426ad340eSHenning Colliander 	}
35526ad340eSHenning Colliander 	spin_unlock_irqrestore(&can->lock, irq);
35626ad340eSHenning Colliander }
35726ad340eSHenning Colliander 
35826ad340eSHenning Colliander static void kvaser_pciefd_disable_err_gen(struct kvaser_pciefd_can *can)
35926ad340eSHenning Colliander {
36026ad340eSHenning Colliander 	u32 mode;
36126ad340eSHenning Colliander 	unsigned long irq;
36226ad340eSHenning Colliander 
36326ad340eSHenning Colliander 	spin_lock_irqsave(&can->lock, irq);
36426ad340eSHenning Colliander 	mode = ioread32(can->reg_base + KVASER_PCIEFD_KCAN_MODE_REG);
36526ad340eSHenning Colliander 	mode &= ~KVASER_PCIEFD_KCAN_MODE_EPEN;
36626ad340eSHenning Colliander 	iowrite32(mode, can->reg_base + KVASER_PCIEFD_KCAN_MODE_REG);
36726ad340eSHenning Colliander 	spin_unlock_irqrestore(&can->lock, irq);
36826ad340eSHenning Colliander }
36926ad340eSHenning Colliander 
37024aecf55SJimmy Assarsson static void kvaser_pciefd_set_tx_irq(struct kvaser_pciefd_can *can)
37126ad340eSHenning Colliander {
37226ad340eSHenning Colliander 	u32 msk;
37326ad340eSHenning Colliander 
37426ad340eSHenning Colliander 	msk = KVASER_PCIEFD_KCAN_IRQ_TE | KVASER_PCIEFD_KCAN_IRQ_ROF |
37526ad340eSHenning Colliander 	      KVASER_PCIEFD_KCAN_IRQ_TOF | KVASER_PCIEFD_KCAN_IRQ_ABD |
37626ad340eSHenning Colliander 	      KVASER_PCIEFD_KCAN_IRQ_TAE | KVASER_PCIEFD_KCAN_IRQ_TAL |
37726ad340eSHenning Colliander 	      KVASER_PCIEFD_KCAN_IRQ_FDIC | KVASER_PCIEFD_KCAN_IRQ_BPP |
378262d7a52SJimmy Assarsson 	      KVASER_PCIEFD_KCAN_IRQ_TAR;
37926ad340eSHenning Colliander 
38026ad340eSHenning Colliander 	iowrite32(msk, can->reg_base + KVASER_PCIEFD_KCAN_IEN_REG);
38126ad340eSHenning Colliander }
38226ad340eSHenning Colliander 
3832d55e9f9SJimmy Assarsson static inline void kvaser_pciefd_set_skb_timestamp(const struct kvaser_pciefd *pcie,
3842d55e9f9SJimmy Assarsson 						   struct sk_buff *skb, u64 timestamp)
3852d55e9f9SJimmy Assarsson {
3862d55e9f9SJimmy Assarsson 	skb_hwtstamps(skb)->hwtstamp =
3872d55e9f9SJimmy Assarsson 		ns_to_ktime(div_u64(timestamp * 1000, pcie->freq_to_ticks_div));
3882d55e9f9SJimmy Assarsson }
3892d55e9f9SJimmy Assarsson 
39026ad340eSHenning Colliander static void kvaser_pciefd_setup_controller(struct kvaser_pciefd_can *can)
39126ad340eSHenning Colliander {
39226ad340eSHenning Colliander 	u32 mode;
39326ad340eSHenning Colliander 	unsigned long irq;
39426ad340eSHenning Colliander 
39526ad340eSHenning Colliander 	spin_lock_irqsave(&can->lock, irq);
39626ad340eSHenning Colliander 	mode = ioread32(can->reg_base + KVASER_PCIEFD_KCAN_MODE_REG);
39726ad340eSHenning Colliander 	if (can->can.ctrlmode & CAN_CTRLMODE_FD) {
39826ad340eSHenning Colliander 		mode &= ~KVASER_PCIEFD_KCAN_MODE_CCM;
39926ad340eSHenning Colliander 		if (can->can.ctrlmode & CAN_CTRLMODE_FD_NON_ISO)
40026ad340eSHenning Colliander 			mode |= KVASER_PCIEFD_KCAN_MODE_NIFDEN;
40126ad340eSHenning Colliander 		else
40226ad340eSHenning Colliander 			mode &= ~KVASER_PCIEFD_KCAN_MODE_NIFDEN;
40326ad340eSHenning Colliander 	} else {
40426ad340eSHenning Colliander 		mode |= KVASER_PCIEFD_KCAN_MODE_CCM;
40526ad340eSHenning Colliander 		mode &= ~KVASER_PCIEFD_KCAN_MODE_NIFDEN;
40626ad340eSHenning Colliander 	}
40726ad340eSHenning Colliander 
40826ad340eSHenning Colliander 	if (can->can.ctrlmode & CAN_CTRLMODE_LISTENONLY)
40926ad340eSHenning Colliander 		mode |= KVASER_PCIEFD_KCAN_MODE_LOM;
410bf7ac55eSJimmy Assarsson 	else
411bf7ac55eSJimmy Assarsson 		mode &= ~KVASER_PCIEFD_KCAN_MODE_LOM;
41226ad340eSHenning Colliander 	mode |= KVASER_PCIEFD_KCAN_MODE_EEN;
41326ad340eSHenning Colliander 	mode |= KVASER_PCIEFD_KCAN_MODE_EPEN;
41426ad340eSHenning Colliander 	/* Use ACK packet type */
41526ad340eSHenning Colliander 	mode &= ~KVASER_PCIEFD_KCAN_MODE_APT;
41626ad340eSHenning Colliander 	mode &= ~KVASER_PCIEFD_KCAN_MODE_RM;
41726ad340eSHenning Colliander 	iowrite32(mode, can->reg_base + KVASER_PCIEFD_KCAN_MODE_REG);
41826ad340eSHenning Colliander 
41926ad340eSHenning Colliander 	spin_unlock_irqrestore(&can->lock, irq);
42026ad340eSHenning Colliander }
42126ad340eSHenning Colliander 
42226ad340eSHenning Colliander static void kvaser_pciefd_start_controller_flush(struct kvaser_pciefd_can *can)
42326ad340eSHenning Colliander {
42426ad340eSHenning Colliander 	u32 status;
42526ad340eSHenning Colliander 	unsigned long irq;
42626ad340eSHenning Colliander 
42726ad340eSHenning Colliander 	spin_lock_irqsave(&can->lock, irq);
428*f4845741SJimmy Assarsson 	iowrite32(GENMASK(31, 0), can->reg_base + KVASER_PCIEFD_KCAN_IRQ_REG);
429262d7a52SJimmy Assarsson 	iowrite32(KVASER_PCIEFD_KCAN_IRQ_ABD,
43026ad340eSHenning Colliander 		  can->reg_base + KVASER_PCIEFD_KCAN_IEN_REG);
43126ad340eSHenning Colliander 	status = ioread32(can->reg_base + KVASER_PCIEFD_KCAN_STAT_REG);
43226ad340eSHenning Colliander 	if (status & KVASER_PCIEFD_KCAN_STAT_IDLE) {
43326ad340eSHenning Colliander 		/* If controller is already idle, run abort, flush and reset */
434*f4845741SJimmy Assarsson 		kvaser_pciefd_abort_flush_reset(can);
43526ad340eSHenning Colliander 	} else if (!(status & KVASER_PCIEFD_KCAN_STAT_RMR)) {
43626ad340eSHenning Colliander 		u32 mode;
43726ad340eSHenning Colliander 
43826ad340eSHenning Colliander 		/* Put controller in reset mode */
43926ad340eSHenning Colliander 		mode = ioread32(can->reg_base + KVASER_PCIEFD_KCAN_MODE_REG);
44026ad340eSHenning Colliander 		mode |= KVASER_PCIEFD_KCAN_MODE_RM;
44126ad340eSHenning Colliander 		iowrite32(mode, can->reg_base + KVASER_PCIEFD_KCAN_MODE_REG);
44226ad340eSHenning Colliander 	}
44326ad340eSHenning Colliander 	spin_unlock_irqrestore(&can->lock, irq);
44426ad340eSHenning Colliander }
44526ad340eSHenning Colliander 
44626ad340eSHenning Colliander static int kvaser_pciefd_bus_on(struct kvaser_pciefd_can *can)
44726ad340eSHenning Colliander {
44826ad340eSHenning Colliander 	u32 mode;
44926ad340eSHenning Colliander 	unsigned long irq;
45026ad340eSHenning Colliander 
45126ad340eSHenning Colliander 	del_timer(&can->bec_poll_timer);
45226ad340eSHenning Colliander 	if (!completion_done(&can->flush_comp))
45326ad340eSHenning Colliander 		kvaser_pciefd_start_controller_flush(can);
45426ad340eSHenning Colliander 
45526ad340eSHenning Colliander 	if (!wait_for_completion_timeout(&can->flush_comp,
45626ad340eSHenning Colliander 					 KVASER_PCIEFD_WAIT_TIMEOUT)) {
45726ad340eSHenning Colliander 		netdev_err(can->can.dev, "Timeout during bus on flush\n");
45826ad340eSHenning Colliander 		return -ETIMEDOUT;
45926ad340eSHenning Colliander 	}
46026ad340eSHenning Colliander 
46126ad340eSHenning Colliander 	spin_lock_irqsave(&can->lock, irq);
46226ad340eSHenning Colliander 	iowrite32(0, can->reg_base + KVASER_PCIEFD_KCAN_IEN_REG);
463*f4845741SJimmy Assarsson 	iowrite32(GENMASK(31, 0), can->reg_base + KVASER_PCIEFD_KCAN_IRQ_REG);
464262d7a52SJimmy Assarsson 	iowrite32(KVASER_PCIEFD_KCAN_IRQ_ABD,
46526ad340eSHenning Colliander 		  can->reg_base + KVASER_PCIEFD_KCAN_IEN_REG);
46626ad340eSHenning Colliander 	mode = ioread32(can->reg_base + KVASER_PCIEFD_KCAN_MODE_REG);
46726ad340eSHenning Colliander 	mode &= ~KVASER_PCIEFD_KCAN_MODE_RM;
46826ad340eSHenning Colliander 	iowrite32(mode, can->reg_base + KVASER_PCIEFD_KCAN_MODE_REG);
46926ad340eSHenning Colliander 	spin_unlock_irqrestore(&can->lock, irq);
47026ad340eSHenning Colliander 
47126ad340eSHenning Colliander 	if (!wait_for_completion_timeout(&can->start_comp,
47226ad340eSHenning Colliander 					 KVASER_PCIEFD_WAIT_TIMEOUT)) {
47326ad340eSHenning Colliander 		netdev_err(can->can.dev, "Timeout during bus on reset\n");
47426ad340eSHenning Colliander 		return -ETIMEDOUT;
47526ad340eSHenning Colliander 	}
47626ad340eSHenning Colliander 	/* Reset interrupt handling */
47726ad340eSHenning Colliander 	iowrite32(0, can->reg_base + KVASER_PCIEFD_KCAN_IEN_REG);
478*f4845741SJimmy Assarsson 	iowrite32(GENMASK(31, 0), can->reg_base + KVASER_PCIEFD_KCAN_IRQ_REG);
47926ad340eSHenning Colliander 
48026ad340eSHenning Colliander 	kvaser_pciefd_set_tx_irq(can);
48126ad340eSHenning Colliander 	kvaser_pciefd_setup_controller(can);
48226ad340eSHenning Colliander 	can->can.state = CAN_STATE_ERROR_ACTIVE;
48326ad340eSHenning Colliander 	netif_wake_queue(can->can.dev);
48426ad340eSHenning Colliander 	can->bec.txerr = 0;
48526ad340eSHenning Colliander 	can->bec.rxerr = 0;
48626ad340eSHenning Colliander 	can->err_rep_cnt = 0;
48726ad340eSHenning Colliander 
48826ad340eSHenning Colliander 	return 0;
48926ad340eSHenning Colliander }
49026ad340eSHenning Colliander 
49126ad340eSHenning Colliander static void kvaser_pciefd_pwm_stop(struct kvaser_pciefd_can *can)
49226ad340eSHenning Colliander {
4931910cd88SChrister Beskow 	u8 top;
49426ad340eSHenning Colliander 	u32 pwm_ctrl;
49526ad340eSHenning Colliander 	unsigned long irq;
49626ad340eSHenning Colliander 
49726ad340eSHenning Colliander 	spin_lock_irqsave(&can->lock, irq);
49826ad340eSHenning Colliander 	pwm_ctrl = ioread32(can->reg_base + KVASER_PCIEFD_KCAN_PWM_REG);
499954fb212SJimmy Assarsson 	top = FIELD_GET(KVASER_PCIEFD_KCAN_PWM_TOP_MASK, pwm_ctrl);
5001910cd88SChrister Beskow 	/* Set duty cycle to zero */
501954fb212SJimmy Assarsson 	pwm_ctrl |= FIELD_PREP(KVASER_PCIEFD_KCAN_PWM_TRIGGER_MASK, top);
50226ad340eSHenning Colliander 	iowrite32(pwm_ctrl, can->reg_base + KVASER_PCIEFD_KCAN_PWM_REG);
50326ad340eSHenning Colliander 	spin_unlock_irqrestore(&can->lock, irq);
50426ad340eSHenning Colliander }
50526ad340eSHenning Colliander 
50626ad340eSHenning Colliander static void kvaser_pciefd_pwm_start(struct kvaser_pciefd_can *can)
50726ad340eSHenning Colliander {
50826ad340eSHenning Colliander 	int top, trigger;
50926ad340eSHenning Colliander 	u32 pwm_ctrl;
51026ad340eSHenning Colliander 	unsigned long irq;
51126ad340eSHenning Colliander 
51226ad340eSHenning Colliander 	kvaser_pciefd_pwm_stop(can);
51326ad340eSHenning Colliander 	spin_lock_irqsave(&can->lock, irq);
51426ad340eSHenning Colliander 	/* Set frequency to 500 KHz */
515ec44dd57SChrister Beskow 	top = can->kv_pcie->bus_freq / (2 * 500000) - 1;
51626ad340eSHenning Colliander 
517954fb212SJimmy Assarsson 	pwm_ctrl = FIELD_PREP(KVASER_PCIEFD_KCAN_PWM_TRIGGER_MASK, top);
518954fb212SJimmy Assarsson 	pwm_ctrl |= FIELD_PREP(KVASER_PCIEFD_KCAN_PWM_TOP_MASK, top);
51926ad340eSHenning Colliander 	iowrite32(pwm_ctrl, can->reg_base + KVASER_PCIEFD_KCAN_PWM_REG);
52026ad340eSHenning Colliander 
52126ad340eSHenning Colliander 	/* Set duty cycle to 95 */
52226ad340eSHenning Colliander 	trigger = (100 * top - 95 * (top + 1) + 50) / 100;
523954fb212SJimmy Assarsson 	pwm_ctrl = FIELD_PREP(KVASER_PCIEFD_KCAN_PWM_TRIGGER_MASK, trigger);
524954fb212SJimmy Assarsson 	pwm_ctrl |= FIELD_PREP(KVASER_PCIEFD_KCAN_PWM_TOP_MASK, top);
52526ad340eSHenning Colliander 	iowrite32(pwm_ctrl, can->reg_base + KVASER_PCIEFD_KCAN_PWM_REG);
52626ad340eSHenning Colliander 	spin_unlock_irqrestore(&can->lock, irq);
52726ad340eSHenning Colliander }
52826ad340eSHenning Colliander 
52926ad340eSHenning Colliander static int kvaser_pciefd_open(struct net_device *netdev)
53026ad340eSHenning Colliander {
53126ad340eSHenning Colliander 	int err;
53226ad340eSHenning Colliander 	struct kvaser_pciefd_can *can = netdev_priv(netdev);
53326ad340eSHenning Colliander 
53426ad340eSHenning Colliander 	err = open_candev(netdev);
53526ad340eSHenning Colliander 	if (err)
53626ad340eSHenning Colliander 		return err;
53726ad340eSHenning Colliander 
53826ad340eSHenning Colliander 	err = kvaser_pciefd_bus_on(can);
53913a84cf3SZhang Qilong 	if (err) {
54013a84cf3SZhang Qilong 		close_candev(netdev);
54126ad340eSHenning Colliander 		return err;
54213a84cf3SZhang Qilong 	}
54326ad340eSHenning Colliander 
54426ad340eSHenning Colliander 	return 0;
54526ad340eSHenning Colliander }
54626ad340eSHenning Colliander 
54726ad340eSHenning Colliander static int kvaser_pciefd_stop(struct net_device *netdev)
54826ad340eSHenning Colliander {
54926ad340eSHenning Colliander 	struct kvaser_pciefd_can *can = netdev_priv(netdev);
55026ad340eSHenning Colliander 	int ret = 0;
55126ad340eSHenning Colliander 
55226ad340eSHenning Colliander 	/* Don't interrupt ongoing flush */
55326ad340eSHenning Colliander 	if (!completion_done(&can->flush_comp))
55426ad340eSHenning Colliander 		kvaser_pciefd_start_controller_flush(can);
55526ad340eSHenning Colliander 
55626ad340eSHenning Colliander 	if (!wait_for_completion_timeout(&can->flush_comp,
55726ad340eSHenning Colliander 					 KVASER_PCIEFD_WAIT_TIMEOUT)) {
55826ad340eSHenning Colliander 		netdev_err(can->can.dev, "Timeout during stop\n");
55926ad340eSHenning Colliander 		ret = -ETIMEDOUT;
56026ad340eSHenning Colliander 	} else {
56126ad340eSHenning Colliander 		iowrite32(0, can->reg_base + KVASER_PCIEFD_KCAN_IEN_REG);
56226ad340eSHenning Colliander 		del_timer(&can->bec_poll_timer);
56326ad340eSHenning Colliander 	}
564aed0e6caSJimmy Assarsson 	can->can.state = CAN_STATE_STOPPED;
56526ad340eSHenning Colliander 	close_candev(netdev);
56626ad340eSHenning Colliander 
56726ad340eSHenning Colliander 	return ret;
56826ad340eSHenning Colliander }
56926ad340eSHenning Colliander 
57026ad340eSHenning Colliander static int kvaser_pciefd_prepare_tx_packet(struct kvaser_pciefd_tx_packet *p,
57126ad340eSHenning Colliander 					   struct kvaser_pciefd_can *can,
57226ad340eSHenning Colliander 					   struct sk_buff *skb)
57326ad340eSHenning Colliander {
57426ad340eSHenning Colliander 	struct canfd_frame *cf = (struct canfd_frame *)skb->data;
57526ad340eSHenning Colliander 	int packet_size;
57626ad340eSHenning Colliander 	int seq = can->echo_idx;
57726ad340eSHenning Colliander 
57826ad340eSHenning Colliander 	memset(p, 0, sizeof(*p));
57926ad340eSHenning Colliander 	if (can->can.ctrlmode & CAN_CTRLMODE_ONE_SHOT)
58026ad340eSHenning Colliander 		p->header[1] |= KVASER_PCIEFD_TPACKET_SMS;
58126ad340eSHenning Colliander 
58226ad340eSHenning Colliander 	if (cf->can_id & CAN_RTR_FLAG)
58326ad340eSHenning Colliander 		p->header[0] |= KVASER_PCIEFD_RPACKET_RTR;
58426ad340eSHenning Colliander 
58526ad340eSHenning Colliander 	if (cf->can_id & CAN_EFF_FLAG)
58626ad340eSHenning Colliander 		p->header[0] |= KVASER_PCIEFD_RPACKET_IDE;
58726ad340eSHenning Colliander 
588954fb212SJimmy Assarsson 	p->header[0] |= FIELD_PREP(KVASER_PCIEFD_RPACKET_ID_MASK, cf->can_id);
58926ad340eSHenning Colliander 	p->header[1] |= KVASER_PCIEFD_TPACKET_AREQ;
59026ad340eSHenning Colliander 
59126ad340eSHenning Colliander 	if (can_is_canfd_skb(skb)) {
592f07008a2SJimmy Assarsson 		p->header[1] |= FIELD_PREP(KVASER_PCIEFD_RPACKET_DLC_MASK,
593f07008a2SJimmy Assarsson 					   can_fd_len2dlc(cf->len));
59426ad340eSHenning Colliander 		p->header[1] |= KVASER_PCIEFD_RPACKET_FDF;
59526ad340eSHenning Colliander 		if (cf->flags & CANFD_BRS)
59626ad340eSHenning Colliander 			p->header[1] |= KVASER_PCIEFD_RPACKET_BRS;
59726ad340eSHenning Colliander 		if (cf->flags & CANFD_ESI)
59826ad340eSHenning Colliander 			p->header[1] |= KVASER_PCIEFD_RPACKET_ESI;
599f07008a2SJimmy Assarsson 	} else {
600f07008a2SJimmy Assarsson 		p->header[1] |=
601f07008a2SJimmy Assarsson 			FIELD_PREP(KVASER_PCIEFD_RPACKET_DLC_MASK,
602f07008a2SJimmy Assarsson 				   can_get_cc_dlc((struct can_frame *)cf, can->can.ctrlmode));
60326ad340eSHenning Colliander 	}
60426ad340eSHenning Colliander 
605954fb212SJimmy Assarsson 	p->header[1] |= FIELD_PREP(KVASER_PCIEFD_PACKET_SEQ_MASK, seq);
60626ad340eSHenning Colliander 
60726ad340eSHenning Colliander 	packet_size = cf->len;
60826ad340eSHenning Colliander 	memcpy(p->data, cf->data, packet_size);
60926ad340eSHenning Colliander 
61026ad340eSHenning Colliander 	return DIV_ROUND_UP(packet_size, 4);
61126ad340eSHenning Colliander }
61226ad340eSHenning Colliander 
61326ad340eSHenning Colliander static netdev_tx_t kvaser_pciefd_start_xmit(struct sk_buff *skb,
61426ad340eSHenning Colliander 					    struct net_device *netdev)
61526ad340eSHenning Colliander {
61626ad340eSHenning Colliander 	struct kvaser_pciefd_can *can = netdev_priv(netdev);
61726ad340eSHenning Colliander 	unsigned long irq_flags;
61826ad340eSHenning Colliander 	struct kvaser_pciefd_tx_packet packet;
619*f4845741SJimmy Assarsson 	int nr_words;
62026ad340eSHenning Colliander 	u8 count;
62126ad340eSHenning Colliander 
622ae64438bSOliver Hartkopp 	if (can_dev_dropped_skb(netdev, skb))
62326ad340eSHenning Colliander 		return NETDEV_TX_OK;
62426ad340eSHenning Colliander 
625*f4845741SJimmy Assarsson 	nr_words = kvaser_pciefd_prepare_tx_packet(&packet, can, skb);
62626ad340eSHenning Colliander 
62726ad340eSHenning Colliander 	spin_lock_irqsave(&can->echo_lock, irq_flags);
62826ad340eSHenning Colliander 	/* Prepare and save echo skb in internal slot */
6291dcb6e57SVincent Mailhol 	can_put_echo_skb(skb, netdev, can->echo_idx, 0);
63026ad340eSHenning Colliander 
63126ad340eSHenning Colliander 	/* Move echo index to the next slot */
63226ad340eSHenning Colliander 	can->echo_idx = (can->echo_idx + 1) % can->can.echo_skb_max;
63326ad340eSHenning Colliander 
63426ad340eSHenning Colliander 	/* Write header to fifo */
63526ad340eSHenning Colliander 	iowrite32(packet.header[0],
63626ad340eSHenning Colliander 		  can->reg_base + KVASER_PCIEFD_KCAN_FIFO_REG);
63726ad340eSHenning Colliander 	iowrite32(packet.header[1],
63826ad340eSHenning Colliander 		  can->reg_base + KVASER_PCIEFD_KCAN_FIFO_REG);
63926ad340eSHenning Colliander 
640*f4845741SJimmy Assarsson 	if (nr_words) {
641*f4845741SJimmy Assarsson 		u32 data_last = ((u32 *)packet.data)[nr_words - 1];
64226ad340eSHenning Colliander 
64326ad340eSHenning Colliander 		/* Write data to fifo, except last word */
64426ad340eSHenning Colliander 		iowrite32_rep(can->reg_base +
64526ad340eSHenning Colliander 			      KVASER_PCIEFD_KCAN_FIFO_REG, packet.data,
646*f4845741SJimmy Assarsson 			      nr_words - 1);
64726ad340eSHenning Colliander 		/* Write last word to end of fifo */
64826ad340eSHenning Colliander 		__raw_writel(data_last, can->reg_base +
64926ad340eSHenning Colliander 			     KVASER_PCIEFD_KCAN_FIFO_LAST_REG);
65026ad340eSHenning Colliander 	} else {
65126ad340eSHenning Colliander 		/* Complete write to fifo */
65226ad340eSHenning Colliander 		__raw_writel(0, can->reg_base +
65326ad340eSHenning Colliander 			     KVASER_PCIEFD_KCAN_FIFO_LAST_REG);
65426ad340eSHenning Colliander 	}
65526ad340eSHenning Colliander 
656954fb212SJimmy Assarsson 	count = FIELD_GET(KVASER_PCIEFD_KCAN_TX_NR_PACKETS_CURRENT_MASK,
657*f4845741SJimmy Assarsson 			  ioread32(can->reg_base + KVASER_PCIEFD_KCAN_TX_NR_PACKETS_REG));
65826ad340eSHenning Colliander 	/* No room for a new message, stop the queue until at least one
65926ad340eSHenning Colliander 	 * successful transmit
66026ad340eSHenning Colliander 	 */
66126ad340eSHenning Colliander 	if (count >= KVASER_PCIEFD_CAN_TX_MAX_COUNT ||
66226ad340eSHenning Colliander 	    can->can.echo_skb[can->echo_idx])
66326ad340eSHenning Colliander 		netif_stop_queue(netdev);
66426ad340eSHenning Colliander 	spin_unlock_irqrestore(&can->echo_lock, irq_flags);
66526ad340eSHenning Colliander 
66626ad340eSHenning Colliander 	return NETDEV_TX_OK;
66726ad340eSHenning Colliander }
66826ad340eSHenning Colliander 
66926ad340eSHenning Colliander static int kvaser_pciefd_set_bittiming(struct kvaser_pciefd_can *can, bool data)
67026ad340eSHenning Colliander {
67126ad340eSHenning Colliander 	u32 mode, test, btrn;
67226ad340eSHenning Colliander 	unsigned long irq_flags;
67326ad340eSHenning Colliander 	int ret;
67426ad340eSHenning Colliander 	struct can_bittiming *bt;
67526ad340eSHenning Colliander 
67626ad340eSHenning Colliander 	if (data)
67726ad340eSHenning Colliander 		bt = &can->can.data_bittiming;
67826ad340eSHenning Colliander 	else
67926ad340eSHenning Colliander 		bt = &can->can.bittiming;
68026ad340eSHenning Colliander 
681954fb212SJimmy Assarsson 	btrn = FIELD_PREP(KVASER_PCIEFD_KCAN_BTRN_TSEG2_MASK, bt->phase_seg2 - 1) |
682954fb212SJimmy Assarsson 	       FIELD_PREP(KVASER_PCIEFD_KCAN_BTRN_TSEG1_MASK, bt->prop_seg + bt->phase_seg1 - 1) |
683954fb212SJimmy Assarsson 	       FIELD_PREP(KVASER_PCIEFD_KCAN_BTRN_SJW_MASK, bt->sjw - 1) |
684954fb212SJimmy Assarsson 	       FIELD_PREP(KVASER_PCIEFD_KCAN_BTRN_BRP_MASK, bt->brp - 1);
68526ad340eSHenning Colliander 
68626ad340eSHenning Colliander 	spin_lock_irqsave(&can->lock, irq_flags);
68726ad340eSHenning Colliander 	mode = ioread32(can->reg_base + KVASER_PCIEFD_KCAN_MODE_REG);
68826ad340eSHenning Colliander 	/* Put the circuit in reset mode */
68926ad340eSHenning Colliander 	iowrite32(mode | KVASER_PCIEFD_KCAN_MODE_RM,
69026ad340eSHenning Colliander 		  can->reg_base + KVASER_PCIEFD_KCAN_MODE_REG);
69126ad340eSHenning Colliander 
69226ad340eSHenning Colliander 	/* Can only set bittiming if in reset mode */
69326ad340eSHenning Colliander 	ret = readl_poll_timeout(can->reg_base + KVASER_PCIEFD_KCAN_MODE_REG,
694*f4845741SJimmy Assarsson 				 test, test & KVASER_PCIEFD_KCAN_MODE_RM, 0, 10);
69526ad340eSHenning Colliander 	if (ret) {
69626ad340eSHenning Colliander 		spin_unlock_irqrestore(&can->lock, irq_flags);
69726ad340eSHenning Colliander 		return -EBUSY;
69826ad340eSHenning Colliander 	}
69926ad340eSHenning Colliander 
70026ad340eSHenning Colliander 	if (data)
70126ad340eSHenning Colliander 		iowrite32(btrn, can->reg_base + KVASER_PCIEFD_KCAN_BTRD_REG);
70226ad340eSHenning Colliander 	else
70326ad340eSHenning Colliander 		iowrite32(btrn, can->reg_base + KVASER_PCIEFD_KCAN_BTRN_REG);
70426ad340eSHenning Colliander 	/* Restore previous reset mode status */
70526ad340eSHenning Colliander 	iowrite32(mode, can->reg_base + KVASER_PCIEFD_KCAN_MODE_REG);
70626ad340eSHenning Colliander 	spin_unlock_irqrestore(&can->lock, irq_flags);
707*f4845741SJimmy Assarsson 
70826ad340eSHenning Colliander 	return 0;
70926ad340eSHenning Colliander }
71026ad340eSHenning Colliander 
71126ad340eSHenning Colliander static int kvaser_pciefd_set_nominal_bittiming(struct net_device *ndev)
71226ad340eSHenning Colliander {
71326ad340eSHenning Colliander 	return kvaser_pciefd_set_bittiming(netdev_priv(ndev), false);
71426ad340eSHenning Colliander }
71526ad340eSHenning Colliander 
71626ad340eSHenning Colliander static int kvaser_pciefd_set_data_bittiming(struct net_device *ndev)
71726ad340eSHenning Colliander {
71826ad340eSHenning Colliander 	return kvaser_pciefd_set_bittiming(netdev_priv(ndev), true);
71926ad340eSHenning Colliander }
72026ad340eSHenning Colliander 
72126ad340eSHenning Colliander static int kvaser_pciefd_set_mode(struct net_device *ndev, enum can_mode mode)
72226ad340eSHenning Colliander {
72326ad340eSHenning Colliander 	struct kvaser_pciefd_can *can = netdev_priv(ndev);
72426ad340eSHenning Colliander 	int ret = 0;
72526ad340eSHenning Colliander 
72626ad340eSHenning Colliander 	switch (mode) {
72726ad340eSHenning Colliander 	case CAN_MODE_START:
72826ad340eSHenning Colliander 		if (!can->can.restart_ms)
72926ad340eSHenning Colliander 			ret = kvaser_pciefd_bus_on(can);
73026ad340eSHenning Colliander 		break;
73126ad340eSHenning Colliander 	default:
73226ad340eSHenning Colliander 		return -EOPNOTSUPP;
73326ad340eSHenning Colliander 	}
73426ad340eSHenning Colliander 
73526ad340eSHenning Colliander 	return ret;
73626ad340eSHenning Colliander }
73726ad340eSHenning Colliander 
73826ad340eSHenning Colliander static int kvaser_pciefd_get_berr_counter(const struct net_device *ndev,
73926ad340eSHenning Colliander 					  struct can_berr_counter *bec)
74026ad340eSHenning Colliander {
74126ad340eSHenning Colliander 	struct kvaser_pciefd_can *can = netdev_priv(ndev);
74226ad340eSHenning Colliander 
74326ad340eSHenning Colliander 	bec->rxerr = can->bec.rxerr;
74426ad340eSHenning Colliander 	bec->txerr = can->bec.txerr;
745*f4845741SJimmy Assarsson 
74626ad340eSHenning Colliander 	return 0;
74726ad340eSHenning Colliander }
74826ad340eSHenning Colliander 
74926ad340eSHenning Colliander static void kvaser_pciefd_bec_poll_timer(struct timer_list *data)
75026ad340eSHenning Colliander {
75126ad340eSHenning Colliander 	struct kvaser_pciefd_can *can = from_timer(can, data, bec_poll_timer);
75226ad340eSHenning Colliander 
75326ad340eSHenning Colliander 	kvaser_pciefd_enable_err_gen(can);
75426ad340eSHenning Colliander 	kvaser_pciefd_request_status(can);
75526ad340eSHenning Colliander 	can->err_rep_cnt = 0;
75626ad340eSHenning Colliander }
75726ad340eSHenning Colliander 
75826ad340eSHenning Colliander static const struct net_device_ops kvaser_pciefd_netdev_ops = {
75926ad340eSHenning Colliander 	.ndo_open = kvaser_pciefd_open,
76026ad340eSHenning Colliander 	.ndo_stop = kvaser_pciefd_stop,
761fa5cc7e1SVincent Mailhol 	.ndo_eth_ioctl = can_eth_ioctl_hwts,
76226ad340eSHenning Colliander 	.ndo_start_xmit = kvaser_pciefd_start_xmit,
76326ad340eSHenning Colliander 	.ndo_change_mtu = can_change_mtu,
76426ad340eSHenning Colliander };
76526ad340eSHenning Colliander 
766fa5cc7e1SVincent Mailhol static const struct ethtool_ops kvaser_pciefd_ethtool_ops = {
767fa5cc7e1SVincent Mailhol 	.get_ts_info = can_ethtool_op_get_ts_info_hwts,
768fa5cc7e1SVincent Mailhol };
769fa5cc7e1SVincent Mailhol 
77026ad340eSHenning Colliander static int kvaser_pciefd_setup_can_ctrls(struct kvaser_pciefd *pcie)
77126ad340eSHenning Colliander {
77226ad340eSHenning Colliander 	int i;
77326ad340eSHenning Colliander 
77426ad340eSHenning Colliander 	for (i = 0; i < pcie->nr_channels; i++) {
77526ad340eSHenning Colliander 		struct net_device *netdev;
77626ad340eSHenning Colliander 		struct kvaser_pciefd_can *can;
777954fb212SJimmy Assarsson 		u32 status, tx_nr_packets_max;
77826ad340eSHenning Colliander 
77926ad340eSHenning Colliander 		netdev = alloc_candev(sizeof(struct kvaser_pciefd_can),
78026ad340eSHenning Colliander 				      KVASER_PCIEFD_CAN_TX_MAX_COUNT);
78126ad340eSHenning Colliander 		if (!netdev)
78226ad340eSHenning Colliander 			return -ENOMEM;
78326ad340eSHenning Colliander 
78426ad340eSHenning Colliander 		can = netdev_priv(netdev);
78526ad340eSHenning Colliander 		netdev->netdev_ops = &kvaser_pciefd_netdev_ops;
786fa5cc7e1SVincent Mailhol 		netdev->ethtool_ops = &kvaser_pciefd_ethtool_ops;
78726ad340eSHenning Colliander 		can->reg_base = pcie->reg_base + KVASER_PCIEFD_KCAN0_BASE +
78826ad340eSHenning Colliander 				i * KVASER_PCIEFD_KCAN_BASE_OFFSET;
78926ad340eSHenning Colliander 		can->kv_pcie = pcie;
79026ad340eSHenning Colliander 		can->cmd_seq = 0;
79126ad340eSHenning Colliander 		can->err_rep_cnt = 0;
79226ad340eSHenning Colliander 		can->bec.txerr = 0;
79326ad340eSHenning Colliander 		can->bec.rxerr = 0;
79426ad340eSHenning Colliander 
79526ad340eSHenning Colliander 		init_completion(&can->start_comp);
79626ad340eSHenning Colliander 		init_completion(&can->flush_comp);
797*f4845741SJimmy Assarsson 		timer_setup(&can->bec_poll_timer, kvaser_pciefd_bec_poll_timer, 0);
79826ad340eSHenning Colliander 
7997c6e6bceSJimmy Assarsson 		/* Disable Bus load reporting */
8007c6e6bceSJimmy Assarsson 		iowrite32(0, can->reg_base + KVASER_PCIEFD_KCAN_BUS_LOAD_REG);
8017c6e6bceSJimmy Assarsson 
802954fb212SJimmy Assarsson 		tx_nr_packets_max =
803954fb212SJimmy Assarsson 			FIELD_GET(KVASER_PCIEFD_KCAN_TX_NR_PACKETS_MAX_MASK,
804*f4845741SJimmy Assarsson 				  ioread32(can->reg_base + KVASER_PCIEFD_KCAN_TX_NR_PACKETS_REG));
805954fb212SJimmy Assarsson 		if (tx_nr_packets_max < KVASER_PCIEFD_CAN_TX_MAX_COUNT) {
80626ad340eSHenning Colliander 			dev_err(&pcie->pci->dev,
80726ad340eSHenning Colliander 				"Max Tx count is smaller than expected\n");
80826ad340eSHenning Colliander 
80926ad340eSHenning Colliander 			free_candev(netdev);
81026ad340eSHenning Colliander 			return -ENODEV;
81126ad340eSHenning Colliander 		}
81226ad340eSHenning Colliander 
81326ad340eSHenning Colliander 		can->can.clock.freq = pcie->freq;
81426ad340eSHenning Colliander 		can->can.echo_skb_max = KVASER_PCIEFD_CAN_TX_MAX_COUNT;
81526ad340eSHenning Colliander 		can->echo_idx = 0;
81626ad340eSHenning Colliander 		spin_lock_init(&can->echo_lock);
81726ad340eSHenning Colliander 		spin_lock_init(&can->lock);
818*f4845741SJimmy Assarsson 
81926ad340eSHenning Colliander 		can->can.bittiming_const = &kvaser_pciefd_bittiming_const;
82026ad340eSHenning Colliander 		can->can.data_bittiming_const = &kvaser_pciefd_bittiming_const;
82126ad340eSHenning Colliander 		can->can.do_set_bittiming = kvaser_pciefd_set_nominal_bittiming;
822*f4845741SJimmy Assarsson 		can->can.do_set_data_bittiming = kvaser_pciefd_set_data_bittiming;
82326ad340eSHenning Colliander 		can->can.do_set_mode = kvaser_pciefd_set_mode;
82426ad340eSHenning Colliander 		can->can.do_get_berr_counter = kvaser_pciefd_get_berr_counter;
82526ad340eSHenning Colliander 		can->can.ctrlmode_supported = CAN_CTRLMODE_LISTENONLY |
82626ad340eSHenning Colliander 					      CAN_CTRLMODE_FD |
827f07008a2SJimmy Assarsson 					      CAN_CTRLMODE_FD_NON_ISO |
828f07008a2SJimmy Assarsson 					      CAN_CTRLMODE_CC_LEN8_DLC;
82926ad340eSHenning Colliander 
83026ad340eSHenning Colliander 		status = ioread32(can->reg_base + KVASER_PCIEFD_KCAN_STAT_REG);
83126ad340eSHenning Colliander 		if (!(status & KVASER_PCIEFD_KCAN_STAT_FD)) {
83226ad340eSHenning Colliander 			dev_err(&pcie->pci->dev,
83326ad340eSHenning Colliander 				"CAN FD not supported as expected %d\n", i);
83426ad340eSHenning Colliander 
83526ad340eSHenning Colliander 			free_candev(netdev);
83626ad340eSHenning Colliander 			return -ENODEV;
83726ad340eSHenning Colliander 		}
83826ad340eSHenning Colliander 
83926ad340eSHenning Colliander 		if (status & KVASER_PCIEFD_KCAN_STAT_CAP)
84026ad340eSHenning Colliander 			can->can.ctrlmode_supported |= CAN_CTRLMODE_ONE_SHOT;
84126ad340eSHenning Colliander 
84226ad340eSHenning Colliander 		netdev->flags |= IFF_ECHO;
84326ad340eSHenning Colliander 		SET_NETDEV_DEV(netdev, &pcie->pci->dev);
84426ad340eSHenning Colliander 
845*f4845741SJimmy Assarsson 		iowrite32(GENMASK(31, 0), can->reg_base + KVASER_PCIEFD_KCAN_IRQ_REG);
846262d7a52SJimmy Assarsson 		iowrite32(KVASER_PCIEFD_KCAN_IRQ_ABD,
84726ad340eSHenning Colliander 			  can->reg_base + KVASER_PCIEFD_KCAN_IEN_REG);
84826ad340eSHenning Colliander 
84926ad340eSHenning Colliander 		pcie->can[i] = can;
85026ad340eSHenning Colliander 		kvaser_pciefd_pwm_start(can);
85126ad340eSHenning Colliander 	}
85226ad340eSHenning Colliander 
85326ad340eSHenning Colliander 	return 0;
85426ad340eSHenning Colliander }
85526ad340eSHenning Colliander 
85626ad340eSHenning Colliander static int kvaser_pciefd_reg_candev(struct kvaser_pciefd *pcie)
85726ad340eSHenning Colliander {
85826ad340eSHenning Colliander 	int i;
85926ad340eSHenning Colliander 
86026ad340eSHenning Colliander 	for (i = 0; i < pcie->nr_channels; i++) {
86126ad340eSHenning Colliander 		int err = register_candev(pcie->can[i]->can.dev);
86226ad340eSHenning Colliander 
86326ad340eSHenning Colliander 		if (err) {
86426ad340eSHenning Colliander 			int j;
86526ad340eSHenning Colliander 
86626ad340eSHenning Colliander 			/* Unregister all successfully registered devices. */
86726ad340eSHenning Colliander 			for (j = 0; j < i; j++)
86826ad340eSHenning Colliander 				unregister_candev(pcie->can[j]->can.dev);
86926ad340eSHenning Colliander 			return err;
87026ad340eSHenning Colliander 		}
87126ad340eSHenning Colliander 	}
87226ad340eSHenning Colliander 
87326ad340eSHenning Colliander 	return 0;
87426ad340eSHenning Colliander }
87526ad340eSHenning Colliander 
87626ad340eSHenning Colliander static void kvaser_pciefd_write_dma_map(struct kvaser_pciefd *pcie,
87726ad340eSHenning Colliander 					dma_addr_t addr, int offset)
87826ad340eSHenning Colliander {
87926ad340eSHenning Colliander 	u32 word1, word2;
88026ad340eSHenning Colliander 
88126ad340eSHenning Colliander #ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT
88226ad340eSHenning Colliander 	word1 = addr | KVASER_PCIEFD_64BIT_DMA_BIT;
88326ad340eSHenning Colliander 	word2 = addr >> 32;
88426ad340eSHenning Colliander #else
88526ad340eSHenning Colliander 	word1 = addr;
88626ad340eSHenning Colliander 	word2 = 0;
88726ad340eSHenning Colliander #endif
88826ad340eSHenning Colliander 	iowrite32(word1, pcie->reg_base + offset);
88926ad340eSHenning Colliander 	iowrite32(word2, pcie->reg_base + offset + 4);
89026ad340eSHenning Colliander }
89126ad340eSHenning Colliander 
89226ad340eSHenning Colliander static int kvaser_pciefd_setup_dma(struct kvaser_pciefd *pcie)
89326ad340eSHenning Colliander {
89426ad340eSHenning Colliander 	int i;
89526ad340eSHenning Colliander 	u32 srb_status;
896c589557dSJimmy Assarsson 	u32 srb_packet_count;
89726ad340eSHenning Colliander 	dma_addr_t dma_addr[KVASER_PCIEFD_DMA_COUNT];
89826ad340eSHenning Colliander 
89926ad340eSHenning Colliander 	/* Disable the DMA */
90026ad340eSHenning Colliander 	iowrite32(0, pcie->reg_base + KVASER_PCIEFD_SRB_CTRL_REG);
90126ad340eSHenning Colliander 	for (i = 0; i < KVASER_PCIEFD_DMA_COUNT; i++) {
90226ad340eSHenning Colliander 		unsigned int offset = KVASER_PCIEFD_DMA_MAP_BASE + 8 * i;
90326ad340eSHenning Colliander 
904*f4845741SJimmy Assarsson 		pcie->dma_data[i] = dmam_alloc_coherent(&pcie->pci->dev,
90526ad340eSHenning Colliander 							KVASER_PCIEFD_DMA_SIZE,
90626ad340eSHenning Colliander 							&dma_addr[i],
90726ad340eSHenning Colliander 							GFP_KERNEL);
90826ad340eSHenning Colliander 
90926ad340eSHenning Colliander 		if (!pcie->dma_data[i] || !dma_addr[i]) {
91026ad340eSHenning Colliander 			dev_err(&pcie->pci->dev, "Rx dma_alloc(%u) failure\n",
91126ad340eSHenning Colliander 				KVASER_PCIEFD_DMA_SIZE);
91226ad340eSHenning Colliander 			return -ENOMEM;
91326ad340eSHenning Colliander 		}
91426ad340eSHenning Colliander 		kvaser_pciefd_write_dma_map(pcie, dma_addr[i], offset);
91526ad340eSHenning Colliander 	}
91626ad340eSHenning Colliander 
91726ad340eSHenning Colliander 	/* Reset Rx FIFO, and both DMA buffers */
91826ad340eSHenning Colliander 	iowrite32(KVASER_PCIEFD_SRB_CMD_FOR | KVASER_PCIEFD_SRB_CMD_RDB0 |
91926ad340eSHenning Colliander 		  KVASER_PCIEFD_SRB_CMD_RDB1,
92026ad340eSHenning Colliander 		  pcie->reg_base + KVASER_PCIEFD_SRB_CMD_REG);
921c589557dSJimmy Assarsson 	/* Empty Rx FIFO */
922954fb212SJimmy Assarsson 	srb_packet_count =
923954fb212SJimmy Assarsson 		FIELD_GET(KVASER_PCIEFD_SRB_RX_NR_PACKETS_MASK,
924954fb212SJimmy Assarsson 			  ioread32(pcie->reg_base + KVASER_PCIEFD_SRB_RX_NR_PACKETS_REG));
925c589557dSJimmy Assarsson 	while (srb_packet_count) {
926c589557dSJimmy Assarsson 		/* Drop current packet in FIFO */
927c589557dSJimmy Assarsson 		ioread32(pcie->reg_base + KVASER_PCIEFD_SRB_FIFO_LAST_REG);
928c589557dSJimmy Assarsson 		srb_packet_count--;
929c589557dSJimmy Assarsson 	}
930c589557dSJimmy Assarsson 
93126ad340eSHenning Colliander 	srb_status = ioread32(pcie->reg_base + KVASER_PCIEFD_SRB_STAT_REG);
93226ad340eSHenning Colliander 	if (!(srb_status & KVASER_PCIEFD_SRB_STAT_DI)) {
93326ad340eSHenning Colliander 		dev_err(&pcie->pci->dev, "DMA not idle before enabling\n");
93426ad340eSHenning Colliander 		return -EIO;
93526ad340eSHenning Colliander 	}
93626ad340eSHenning Colliander 
93726ad340eSHenning Colliander 	/* Enable the DMA */
93826ad340eSHenning Colliander 	iowrite32(KVASER_PCIEFD_SRB_CTRL_DMA_ENABLE,
93926ad340eSHenning Colliander 		  pcie->reg_base + KVASER_PCIEFD_SRB_CTRL_REG);
94026ad340eSHenning Colliander 
94126ad340eSHenning Colliander 	return 0;
94226ad340eSHenning Colliander }
94326ad340eSHenning Colliander 
94426ad340eSHenning Colliander static int kvaser_pciefd_setup_board(struct kvaser_pciefd *pcie)
94526ad340eSHenning Colliander {
946954fb212SJimmy Assarsson 	u32 version, srb_status, build;
94726ad340eSHenning Colliander 
948954fb212SJimmy Assarsson 	version = ioread32(pcie->reg_base + KVASER_PCIEFD_SYSID_VERSION_REG);
949c496adafSJimmy Assarsson 	pcie->nr_channels = min(KVASER_PCIEFD_MAX_CAN_CHANNELS,
950954fb212SJimmy Assarsson 				FIELD_GET(KVASER_PCIEFD_SYSID_VERSION_NR_CHAN_MASK, version));
95126ad340eSHenning Colliander 
95226ad340eSHenning Colliander 	build = ioread32(pcie->reg_base + KVASER_PCIEFD_SYSID_BUILD_REG);
953954fb212SJimmy Assarsson 	dev_dbg(&pcie->pci->dev, "Version %lu.%lu.%lu\n",
954954fb212SJimmy Assarsson 		FIELD_GET(KVASER_PCIEFD_SYSID_VERSION_MAJOR_MASK, version),
955954fb212SJimmy Assarsson 		FIELD_GET(KVASER_PCIEFD_SYSID_VERSION_MINOR_MASK, version),
956954fb212SJimmy Assarsson 		FIELD_GET(KVASER_PCIEFD_SYSID_BUILD_SEQ_MASK, build));
95726ad340eSHenning Colliander 
95826ad340eSHenning Colliander 	srb_status = ioread32(pcie->reg_base + KVASER_PCIEFD_SRB_STAT_REG);
95926ad340eSHenning Colliander 	if (!(srb_status & KVASER_PCIEFD_SRB_STAT_DMA)) {
960*f4845741SJimmy Assarsson 		dev_err(&pcie->pci->dev, "Hardware without DMA is not supported\n");
96126ad340eSHenning Colliander 		return -ENODEV;
96226ad340eSHenning Colliander 	}
96326ad340eSHenning Colliander 
964ec44dd57SChrister Beskow 	pcie->bus_freq = ioread32(pcie->reg_base +
965ec44dd57SChrister Beskow 				  KVASER_PCIEFD_SYSID_BUSFREQ_REG);
96626ad340eSHenning Colliander 	pcie->freq = ioread32(pcie->reg_base + KVASER_PCIEFD_SYSID_CANFREQ_REG);
96726ad340eSHenning Colliander 	pcie->freq_to_ticks_div = pcie->freq / 1000000;
96826ad340eSHenning Colliander 	if (pcie->freq_to_ticks_div == 0)
96926ad340eSHenning Colliander 		pcie->freq_to_ticks_div = 1;
97026ad340eSHenning Colliander 	/* Turn off all loopback functionality */
97126ad340eSHenning Colliander 	iowrite32(0, pcie->reg_base + KVASER_PCIEFD_LOOP_REG);
972*f4845741SJimmy Assarsson 
973c496adafSJimmy Assarsson 	return 0;
97426ad340eSHenning Colliander }
97526ad340eSHenning Colliander 
97626ad340eSHenning Colliander static int kvaser_pciefd_handle_data_packet(struct kvaser_pciefd *pcie,
97726ad340eSHenning Colliander 					    struct kvaser_pciefd_rx_packet *p,
97826ad340eSHenning Colliander 					    __le32 *data)
97926ad340eSHenning Colliander {
98026ad340eSHenning Colliander 	struct sk_buff *skb;
98126ad340eSHenning Colliander 	struct canfd_frame *cf;
98226ad340eSHenning Colliander 	struct can_priv *priv;
983954fb212SJimmy Assarsson 	u8 ch_id = FIELD_GET(KVASER_PCIEFD_PACKET_CHID_MASK, p->header[1]);
984f07008a2SJimmy Assarsson 	u8 dlc;
98526ad340eSHenning Colliander 
98626ad340eSHenning Colliander 	if (ch_id >= pcie->nr_channels)
98726ad340eSHenning Colliander 		return -EIO;
98826ad340eSHenning Colliander 
98926ad340eSHenning Colliander 	priv = &pcie->can[ch_id]->can;
990f07008a2SJimmy Assarsson 	dlc = FIELD_GET(KVASER_PCIEFD_RPACKET_DLC_MASK, p->header[1]);
99126ad340eSHenning Colliander 
99226ad340eSHenning Colliander 	if (p->header[1] & KVASER_PCIEFD_RPACKET_FDF) {
99326ad340eSHenning Colliander 		skb = alloc_canfd_skb(priv->dev, &cf);
99426ad340eSHenning Colliander 		if (!skb) {
995*f4845741SJimmy Assarsson 			priv->dev->stats.rx_dropped++;
99626ad340eSHenning Colliander 			return -ENOMEM;
99726ad340eSHenning Colliander 		}
99826ad340eSHenning Colliander 
999f07008a2SJimmy Assarsson 		cf->len = can_fd_dlc2len(dlc);
100026ad340eSHenning Colliander 		if (p->header[1] & KVASER_PCIEFD_RPACKET_BRS)
100126ad340eSHenning Colliander 			cf->flags |= CANFD_BRS;
100226ad340eSHenning Colliander 		if (p->header[1] & KVASER_PCIEFD_RPACKET_ESI)
100326ad340eSHenning Colliander 			cf->flags |= CANFD_ESI;
100426ad340eSHenning Colliander 	} else {
100526ad340eSHenning Colliander 		skb = alloc_can_skb(priv->dev, (struct can_frame **)&cf);
100626ad340eSHenning Colliander 		if (!skb) {
1007*f4845741SJimmy Assarsson 			priv->dev->stats.rx_dropped++;
100826ad340eSHenning Colliander 			return -ENOMEM;
100926ad340eSHenning Colliander 		}
1010f07008a2SJimmy Assarsson 		can_frame_set_cc_len((struct can_frame *)cf, dlc, priv->ctrlmode);
101126ad340eSHenning Colliander 	}
101226ad340eSHenning Colliander 
1013954fb212SJimmy Assarsson 	cf->can_id = FIELD_GET(KVASER_PCIEFD_RPACKET_ID_MASK, p->header[0]);
101426ad340eSHenning Colliander 	if (p->header[0] & KVASER_PCIEFD_RPACKET_IDE)
101526ad340eSHenning Colliander 		cf->can_id |= CAN_EFF_FLAG;
101626ad340eSHenning Colliander 
10178e674ca7SVincent Mailhol 	if (p->header[0] & KVASER_PCIEFD_RPACKET_RTR) {
101826ad340eSHenning Colliander 		cf->can_id |= CAN_RTR_FLAG;
10198e674ca7SVincent Mailhol 	} else {
102026ad340eSHenning Colliander 		memcpy(cf->data, data, cf->len);
1021*f4845741SJimmy Assarsson 		priv->dev->stats.rx_bytes += cf->len;
10228e674ca7SVincent Mailhol 	}
1023*f4845741SJimmy Assarsson 	priv->dev->stats.rx_packets++;
10242d55e9f9SJimmy Assarsson 	kvaser_pciefd_set_skb_timestamp(pcie, skb, p->timestamp);
102526ad340eSHenning Colliander 
102626ad340eSHenning Colliander 	return netif_rx(skb);
102726ad340eSHenning Colliander }
102826ad340eSHenning Colliander 
102926ad340eSHenning Colliander static void kvaser_pciefd_change_state(struct kvaser_pciefd_can *can,
103026ad340eSHenning Colliander 				       struct can_frame *cf,
103126ad340eSHenning Colliander 				       enum can_state new_state,
103226ad340eSHenning Colliander 				       enum can_state tx_state,
103326ad340eSHenning Colliander 				       enum can_state rx_state)
103426ad340eSHenning Colliander {
103526ad340eSHenning Colliander 	can_change_state(can->can.dev, cf, tx_state, rx_state);
103626ad340eSHenning Colliander 
103726ad340eSHenning Colliander 	if (new_state == CAN_STATE_BUS_OFF) {
103826ad340eSHenning Colliander 		struct net_device *ndev = can->can.dev;
103926ad340eSHenning Colliander 		unsigned long irq_flags;
104026ad340eSHenning Colliander 
104126ad340eSHenning Colliander 		spin_lock_irqsave(&can->lock, irq_flags);
104226ad340eSHenning Colliander 		netif_stop_queue(can->can.dev);
104326ad340eSHenning Colliander 		spin_unlock_irqrestore(&can->lock, irq_flags);
104426ad340eSHenning Colliander 		/* Prevent CAN controller from auto recover from bus off */
104526ad340eSHenning Colliander 		if (!can->can.restart_ms) {
104626ad340eSHenning Colliander 			kvaser_pciefd_start_controller_flush(can);
104726ad340eSHenning Colliander 			can_bus_off(ndev);
104826ad340eSHenning Colliander 		}
104926ad340eSHenning Colliander 	}
105026ad340eSHenning Colliander }
105126ad340eSHenning Colliander 
105226ad340eSHenning Colliander static void kvaser_pciefd_packet_to_state(struct kvaser_pciefd_rx_packet *p,
105326ad340eSHenning Colliander 					  struct can_berr_counter *bec,
105426ad340eSHenning Colliander 					  enum can_state *new_state,
105526ad340eSHenning Colliander 					  enum can_state *tx_state,
105626ad340eSHenning Colliander 					  enum can_state *rx_state)
105726ad340eSHenning Colliander {
105826ad340eSHenning Colliander 	if (p->header[0] & KVASER_PCIEFD_SPACK_BOFF ||
105926ad340eSHenning Colliander 	    p->header[0] & KVASER_PCIEFD_SPACK_IRM)
106026ad340eSHenning Colliander 		*new_state = CAN_STATE_BUS_OFF;
106126ad340eSHenning Colliander 	else if (bec->txerr >= 255 || bec->rxerr >= 255)
106226ad340eSHenning Colliander 		*new_state = CAN_STATE_BUS_OFF;
106326ad340eSHenning Colliander 	else if (p->header[1] & KVASER_PCIEFD_SPACK_EPLR)
106426ad340eSHenning Colliander 		*new_state = CAN_STATE_ERROR_PASSIVE;
106526ad340eSHenning Colliander 	else if (bec->txerr >= 128 || bec->rxerr >= 128)
106626ad340eSHenning Colliander 		*new_state = CAN_STATE_ERROR_PASSIVE;
106726ad340eSHenning Colliander 	else if (p->header[1] & KVASER_PCIEFD_SPACK_EWLR)
106826ad340eSHenning Colliander 		*new_state = CAN_STATE_ERROR_WARNING;
106926ad340eSHenning Colliander 	else if (bec->txerr >= 96 || bec->rxerr >= 96)
107026ad340eSHenning Colliander 		*new_state = CAN_STATE_ERROR_WARNING;
107126ad340eSHenning Colliander 	else
107226ad340eSHenning Colliander 		*new_state = CAN_STATE_ERROR_ACTIVE;
107326ad340eSHenning Colliander 
107426ad340eSHenning Colliander 	*tx_state = bec->txerr >= bec->rxerr ? *new_state : 0;
107526ad340eSHenning Colliander 	*rx_state = bec->txerr <= bec->rxerr ? *new_state : 0;
107626ad340eSHenning Colliander }
107726ad340eSHenning Colliander 
107826ad340eSHenning Colliander static int kvaser_pciefd_rx_error_frame(struct kvaser_pciefd_can *can,
107926ad340eSHenning Colliander 					struct kvaser_pciefd_rx_packet *p)
108026ad340eSHenning Colliander {
108126ad340eSHenning Colliander 	struct can_berr_counter bec;
108226ad340eSHenning Colliander 	enum can_state old_state, new_state, tx_state, rx_state;
108326ad340eSHenning Colliander 	struct net_device *ndev = can->can.dev;
108426ad340eSHenning Colliander 	struct sk_buff *skb;
108526ad340eSHenning Colliander 	struct can_frame *cf = NULL;
108626ad340eSHenning Colliander 
108726ad340eSHenning Colliander 	old_state = can->can.state;
108826ad340eSHenning Colliander 
1089954fb212SJimmy Assarsson 	bec.txerr = FIELD_GET(KVASER_PCIEFD_SPACK_TXERR_MASK, p->header[0]);
1090954fb212SJimmy Assarsson 	bec.rxerr = FIELD_GET(KVASER_PCIEFD_SPACK_RXERR_MASK, p->header[0]);
109126ad340eSHenning Colliander 
1092*f4845741SJimmy Assarsson 	kvaser_pciefd_packet_to_state(p, &bec, &new_state, &tx_state, &rx_state);
109326ad340eSHenning Colliander 	skb = alloc_can_err_skb(ndev, &cf);
109426ad340eSHenning Colliander 	if (new_state != old_state) {
1095*f4845741SJimmy Assarsson 		kvaser_pciefd_change_state(can, cf, new_state, tx_state, rx_state);
109626ad340eSHenning Colliander 		if (old_state == CAN_STATE_BUS_OFF &&
109726ad340eSHenning Colliander 		    new_state == CAN_STATE_ERROR_ACTIVE &&
109826ad340eSHenning Colliander 		    can->can.restart_ms) {
109926ad340eSHenning Colliander 			can->can.can_stats.restarts++;
110026ad340eSHenning Colliander 			if (skb)
110126ad340eSHenning Colliander 				cf->can_id |= CAN_ERR_RESTARTED;
110226ad340eSHenning Colliander 		}
110326ad340eSHenning Colliander 	}
110426ad340eSHenning Colliander 
110526ad340eSHenning Colliander 	can->err_rep_cnt++;
110626ad340eSHenning Colliander 	can->can.can_stats.bus_error++;
110736aea60fSJimmy Assarsson 	if (p->header[1] & KVASER_PCIEFD_EPACK_DIR_TX)
1108*f4845741SJimmy Assarsson 		ndev->stats.tx_errors++;
110936aea60fSJimmy Assarsson 	else
1110*f4845741SJimmy Assarsson 		ndev->stats.rx_errors++;
111126ad340eSHenning Colliander 
111226ad340eSHenning Colliander 	can->bec.txerr = bec.txerr;
111326ad340eSHenning Colliander 	can->bec.rxerr = bec.rxerr;
111426ad340eSHenning Colliander 
111526ad340eSHenning Colliander 	if (!skb) {
1116*f4845741SJimmy Assarsson 		ndev->stats.rx_dropped++;
111726ad340eSHenning Colliander 		return -ENOMEM;
111826ad340eSHenning Colliander 	}
111926ad340eSHenning Colliander 
11202d55e9f9SJimmy Assarsson 	kvaser_pciefd_set_skb_timestamp(can->kv_pcie, skb, p->timestamp);
11213e5c291cSVincent Mailhol 	cf->can_id |= CAN_ERR_BUSERROR | CAN_ERR_CNT;
112226ad340eSHenning Colliander 	cf->data[6] = bec.txerr;
112326ad340eSHenning Colliander 	cf->data[7] = bec.rxerr;
112426ad340eSHenning Colliander 
112526ad340eSHenning Colliander 	netif_rx(skb);
1126*f4845741SJimmy Assarsson 
112726ad340eSHenning Colliander 	return 0;
112826ad340eSHenning Colliander }
112926ad340eSHenning Colliander 
113026ad340eSHenning Colliander static int kvaser_pciefd_handle_error_packet(struct kvaser_pciefd *pcie,
113126ad340eSHenning Colliander 					     struct kvaser_pciefd_rx_packet *p)
113226ad340eSHenning Colliander {
113326ad340eSHenning Colliander 	struct kvaser_pciefd_can *can;
1134954fb212SJimmy Assarsson 	u8 ch_id = FIELD_GET(KVASER_PCIEFD_PACKET_CHID_MASK, p->header[1]);
113526ad340eSHenning Colliander 
113626ad340eSHenning Colliander 	if (ch_id >= pcie->nr_channels)
113726ad340eSHenning Colliander 		return -EIO;
113826ad340eSHenning Colliander 
113926ad340eSHenning Colliander 	can = pcie->can[ch_id];
114026ad340eSHenning Colliander 	kvaser_pciefd_rx_error_frame(can, p);
114126ad340eSHenning Colliander 	if (can->err_rep_cnt >= KVASER_PCIEFD_MAX_ERR_REP)
114226ad340eSHenning Colliander 		/* Do not report more errors, until bec_poll_timer expires */
114326ad340eSHenning Colliander 		kvaser_pciefd_disable_err_gen(can);
114426ad340eSHenning Colliander 	/* Start polling the error counters */
114526ad340eSHenning Colliander 	mod_timer(&can->bec_poll_timer, KVASER_PCIEFD_BEC_POLL_FREQ);
1146*f4845741SJimmy Assarsson 
114726ad340eSHenning Colliander 	return 0;
114826ad340eSHenning Colliander }
114926ad340eSHenning Colliander 
115026ad340eSHenning Colliander static int kvaser_pciefd_handle_status_resp(struct kvaser_pciefd_can *can,
115126ad340eSHenning Colliander 					    struct kvaser_pciefd_rx_packet *p)
115226ad340eSHenning Colliander {
115326ad340eSHenning Colliander 	struct can_berr_counter bec;
115426ad340eSHenning Colliander 	enum can_state old_state, new_state, tx_state, rx_state;
115526ad340eSHenning Colliander 
115626ad340eSHenning Colliander 	old_state = can->can.state;
115726ad340eSHenning Colliander 
1158954fb212SJimmy Assarsson 	bec.txerr = FIELD_GET(KVASER_PCIEFD_SPACK_TXERR_MASK, p->header[0]);
1159954fb212SJimmy Assarsson 	bec.rxerr = FIELD_GET(KVASER_PCIEFD_SPACK_RXERR_MASK, p->header[0]);
116026ad340eSHenning Colliander 
1161*f4845741SJimmy Assarsson 	kvaser_pciefd_packet_to_state(p, &bec, &new_state, &tx_state, &rx_state);
116226ad340eSHenning Colliander 	if (new_state != old_state) {
116326ad340eSHenning Colliander 		struct net_device *ndev = can->can.dev;
116426ad340eSHenning Colliander 		struct sk_buff *skb;
116526ad340eSHenning Colliander 		struct can_frame *cf;
116626ad340eSHenning Colliander 
116726ad340eSHenning Colliander 		skb = alloc_can_err_skb(ndev, &cf);
116826ad340eSHenning Colliander 		if (!skb) {
1169*f4845741SJimmy Assarsson 			ndev->stats.rx_dropped++;
117026ad340eSHenning Colliander 			return -ENOMEM;
117126ad340eSHenning Colliander 		}
117226ad340eSHenning Colliander 
1173*f4845741SJimmy Assarsson 		kvaser_pciefd_change_state(can, cf, new_state, tx_state, rx_state);
117426ad340eSHenning Colliander 		if (old_state == CAN_STATE_BUS_OFF &&
117526ad340eSHenning Colliander 		    new_state == CAN_STATE_ERROR_ACTIVE &&
117626ad340eSHenning Colliander 		    can->can.restart_ms) {
117726ad340eSHenning Colliander 			can->can.can_stats.restarts++;
117826ad340eSHenning Colliander 			cf->can_id |= CAN_ERR_RESTARTED;
117926ad340eSHenning Colliander 		}
118026ad340eSHenning Colliander 
11812d55e9f9SJimmy Assarsson 		kvaser_pciefd_set_skb_timestamp(can->kv_pcie, skb, p->timestamp);
118226ad340eSHenning Colliander 
118326ad340eSHenning Colliander 		cf->data[6] = bec.txerr;
118426ad340eSHenning Colliander 		cf->data[7] = bec.rxerr;
118526ad340eSHenning Colliander 
118626ad340eSHenning Colliander 		netif_rx(skb);
118726ad340eSHenning Colliander 	}
118826ad340eSHenning Colliander 	can->bec.txerr = bec.txerr;
118926ad340eSHenning Colliander 	can->bec.rxerr = bec.rxerr;
119026ad340eSHenning Colliander 	/* Check if we need to poll the error counters */
119126ad340eSHenning Colliander 	if (bec.txerr || bec.rxerr)
119226ad340eSHenning Colliander 		mod_timer(&can->bec_poll_timer, KVASER_PCIEFD_BEC_POLL_FREQ);
119326ad340eSHenning Colliander 
119426ad340eSHenning Colliander 	return 0;
119526ad340eSHenning Colliander }
119626ad340eSHenning Colliander 
119726ad340eSHenning Colliander static int kvaser_pciefd_handle_status_packet(struct kvaser_pciefd *pcie,
119826ad340eSHenning Colliander 					      struct kvaser_pciefd_rx_packet *p)
119926ad340eSHenning Colliander {
120026ad340eSHenning Colliander 	struct kvaser_pciefd_can *can;
120126ad340eSHenning Colliander 	u8 cmdseq;
120226ad340eSHenning Colliander 	u32 status;
1203954fb212SJimmy Assarsson 	u8 ch_id = FIELD_GET(KVASER_PCIEFD_PACKET_CHID_MASK, p->header[1]);
120426ad340eSHenning Colliander 
120526ad340eSHenning Colliander 	if (ch_id >= pcie->nr_channels)
120626ad340eSHenning Colliander 		return -EIO;
120726ad340eSHenning Colliander 
120826ad340eSHenning Colliander 	can = pcie->can[ch_id];
120926ad340eSHenning Colliander 
121026ad340eSHenning Colliander 	status = ioread32(can->reg_base + KVASER_PCIEFD_KCAN_STAT_REG);
1211954fb212SJimmy Assarsson 	cmdseq = FIELD_GET(KVASER_PCIEFD_KCAN_STAT_SEQNO_MASK, status);
121226ad340eSHenning Colliander 
121326ad340eSHenning Colliander 	/* Reset done, start abort and flush */
121426ad340eSHenning Colliander 	if (p->header[0] & KVASER_PCIEFD_SPACK_IRM &&
121526ad340eSHenning Colliander 	    p->header[0] & KVASER_PCIEFD_SPACK_RMCD &&
121626ad340eSHenning Colliander 	    p->header[1] & KVASER_PCIEFD_SPACK_AUTO &&
1217954fb212SJimmy Assarsson 	    cmdseq == FIELD_GET(KVASER_PCIEFD_PACKET_SEQ_MASK, p->header[1]) &&
121826ad340eSHenning Colliander 	    status & KVASER_PCIEFD_KCAN_STAT_IDLE) {
121926ad340eSHenning Colliander 		iowrite32(KVASER_PCIEFD_KCAN_IRQ_ABD,
122026ad340eSHenning Colliander 			  can->reg_base + KVASER_PCIEFD_KCAN_IRQ_REG);
1221*f4845741SJimmy Assarsson 		kvaser_pciefd_abort_flush_reset(can);
122226ad340eSHenning Colliander 	} else if (p->header[0] & KVASER_PCIEFD_SPACK_IDET &&
122326ad340eSHenning Colliander 		   p->header[0] & KVASER_PCIEFD_SPACK_IRM &&
1224954fb212SJimmy Assarsson 		   cmdseq == FIELD_GET(KVASER_PCIEFD_PACKET_SEQ_MASK, p->header[1]) &&
122526ad340eSHenning Colliander 		   status & KVASER_PCIEFD_KCAN_STAT_IDLE) {
122626ad340eSHenning Colliander 		/* Reset detected, send end of flush if no packet are in FIFO */
1227*f4845741SJimmy Assarsson 		u8 count;
122826ad340eSHenning Colliander 
1229*f4845741SJimmy Assarsson 		count = FIELD_GET(KVASER_PCIEFD_KCAN_TX_NR_PACKETS_CURRENT_MASK,
1230*f4845741SJimmy Assarsson 				  ioread32(can->reg_base + KVASER_PCIEFD_KCAN_TX_NR_PACKETS_REG));
123126ad340eSHenning Colliander 		if (!count)
1232954fb212SJimmy Assarsson 			iowrite32(FIELD_PREP(KVASER_PCIEFD_KCAN_CTRL_TYPE_MASK,
1233954fb212SJimmy Assarsson 					     KVASER_PCIEFD_KCAN_CTRL_TYPE_EFLUSH),
123426ad340eSHenning Colliander 				  can->reg_base + KVASER_PCIEFD_KCAN_CTRL_REG);
123526ad340eSHenning Colliander 	} else if (!(p->header[1] & KVASER_PCIEFD_SPACK_AUTO) &&
1236954fb212SJimmy Assarsson 		   cmdseq == FIELD_GET(KVASER_PCIEFD_PACKET_SEQ_MASK, p->header[1])) {
123726ad340eSHenning Colliander 		/* Response to status request received */
123826ad340eSHenning Colliander 		kvaser_pciefd_handle_status_resp(can, p);
123926ad340eSHenning Colliander 		if (can->can.state != CAN_STATE_BUS_OFF &&
124026ad340eSHenning Colliander 		    can->can.state != CAN_STATE_ERROR_ACTIVE) {
1241*f4845741SJimmy Assarsson 			mod_timer(&can->bec_poll_timer, KVASER_PCIEFD_BEC_POLL_FREQ);
124226ad340eSHenning Colliander 		}
124326ad340eSHenning Colliander 	} else if (p->header[0] & KVASER_PCIEFD_SPACK_RMCD &&
1244*f4845741SJimmy Assarsson 		   !(status & KVASER_PCIEFD_KCAN_STAT_BUS_OFF_MASK)) {
124526ad340eSHenning Colliander 		/* Reset to bus on detected */
124626ad340eSHenning Colliander 		if (!completion_done(&can->start_comp))
124726ad340eSHenning Colliander 			complete(&can->start_comp);
124826ad340eSHenning Colliander 	}
124926ad340eSHenning Colliander 
125026ad340eSHenning Colliander 	return 0;
125126ad340eSHenning Colliander }
125226ad340eSHenning Colliander 
125326ad340eSHenning Colliander static void kvaser_pciefd_handle_nack_packet(struct kvaser_pciefd_can *can,
125426ad340eSHenning Colliander 					     struct kvaser_pciefd_rx_packet *p)
125526ad340eSHenning Colliander {
125626ad340eSHenning Colliander 	struct sk_buff *skb;
125726ad340eSHenning Colliander 	struct can_frame *cf;
125826ad340eSHenning Colliander 
125926ad340eSHenning Colliander 	skb = alloc_can_err_skb(can->can.dev, &cf);
1260*f4845741SJimmy Assarsson 	can->can.dev->stats.tx_errors++;
126126ad340eSHenning Colliander 	if (p->header[0] & KVASER_PCIEFD_APACKET_ABL) {
126226ad340eSHenning Colliander 		if (skb)
126326ad340eSHenning Colliander 			cf->can_id |= CAN_ERR_LOSTARB;
126426ad340eSHenning Colliander 		can->can.can_stats.arbitration_lost++;
126526ad340eSHenning Colliander 	} else if (skb) {
126626ad340eSHenning Colliander 		cf->can_id |= CAN_ERR_ACK;
126726ad340eSHenning Colliander 	}
126826ad340eSHenning Colliander 
126926ad340eSHenning Colliander 	if (skb) {
127026ad340eSHenning Colliander 		cf->can_id |= CAN_ERR_BUSERROR;
1271ec681b91SJimmy Assarsson 		kvaser_pciefd_set_skb_timestamp(can->kv_pcie, skb, p->timestamp);
127226ad340eSHenning Colliander 		netif_rx(skb);
127326ad340eSHenning Colliander 	} else {
1274*f4845741SJimmy Assarsson 		can->can.dev->stats.rx_dropped++;
127526ad340eSHenning Colliander 		netdev_warn(can->can.dev, "No memory left for err_skb\n");
127626ad340eSHenning Colliander 	}
127726ad340eSHenning Colliander }
127826ad340eSHenning Colliander 
127926ad340eSHenning Colliander static int kvaser_pciefd_handle_ack_packet(struct kvaser_pciefd *pcie,
128026ad340eSHenning Colliander 					   struct kvaser_pciefd_rx_packet *p)
128126ad340eSHenning Colliander {
128226ad340eSHenning Colliander 	struct kvaser_pciefd_can *can;
128326ad340eSHenning Colliander 	bool one_shot_fail = false;
1284954fb212SJimmy Assarsson 	u8 ch_id = FIELD_GET(KVASER_PCIEFD_PACKET_CHID_MASK, p->header[1]);
128526ad340eSHenning Colliander 
128626ad340eSHenning Colliander 	if (ch_id >= pcie->nr_channels)
128726ad340eSHenning Colliander 		return -EIO;
128826ad340eSHenning Colliander 
128926ad340eSHenning Colliander 	can = pcie->can[ch_id];
129026ad340eSHenning Colliander 	/* Ignore control packet ACK */
129126ad340eSHenning Colliander 	if (p->header[0] & KVASER_PCIEFD_APACKET_CT)
129226ad340eSHenning Colliander 		return 0;
129326ad340eSHenning Colliander 
129426ad340eSHenning Colliander 	if (p->header[0] & KVASER_PCIEFD_APACKET_NACK) {
129526ad340eSHenning Colliander 		kvaser_pciefd_handle_nack_packet(can, p);
129626ad340eSHenning Colliander 		one_shot_fail = true;
129726ad340eSHenning Colliander 	}
129826ad340eSHenning Colliander 
129926ad340eSHenning Colliander 	if (p->header[0] & KVASER_PCIEFD_APACKET_FLU) {
130026ad340eSHenning Colliander 		netdev_dbg(can->can.dev, "Packet was flushed\n");
130126ad340eSHenning Colliander 	} else {
1302954fb212SJimmy Assarsson 		int echo_idx = FIELD_GET(KVASER_PCIEFD_PACKET_SEQ_MASK, p->header[0]);
1303*f4845741SJimmy Assarsson 		int len;
1304ec681b91SJimmy Assarsson 		u8 count;
1305ec681b91SJimmy Assarsson 		struct sk_buff *skb;
1306ec681b91SJimmy Assarsson 
1307ec681b91SJimmy Assarsson 		skb = can->can.echo_skb[echo_idx];
1308ec681b91SJimmy Assarsson 		if (skb)
1309ec681b91SJimmy Assarsson 			kvaser_pciefd_set_skb_timestamp(pcie, skb, p->timestamp);
1310*f4845741SJimmy Assarsson 		len = can_get_echo_skb(can->can.dev, echo_idx, NULL);
1311954fb212SJimmy Assarsson 		count = FIELD_GET(KVASER_PCIEFD_KCAN_TX_NR_PACKETS_CURRENT_MASK,
1312*f4845741SJimmy Assarsson 				  ioread32(can->reg_base + KVASER_PCIEFD_KCAN_TX_NR_PACKETS_REG));
131326ad340eSHenning Colliander 
131426ad340eSHenning Colliander 		if (count < KVASER_PCIEFD_CAN_TX_MAX_COUNT &&
131526ad340eSHenning Colliander 		    netif_queue_stopped(can->can.dev))
131626ad340eSHenning Colliander 			netif_wake_queue(can->can.dev);
131726ad340eSHenning Colliander 
131826ad340eSHenning Colliander 		if (!one_shot_fail) {
1319*f4845741SJimmy Assarsson 			can->can.dev->stats.tx_bytes += len;
1320*f4845741SJimmy Assarsson 			can->can.dev->stats.tx_packets++;
132126ad340eSHenning Colliander 		}
132226ad340eSHenning Colliander 	}
132326ad340eSHenning Colliander 
132426ad340eSHenning Colliander 	return 0;
132526ad340eSHenning Colliander }
132626ad340eSHenning Colliander 
132726ad340eSHenning Colliander static int kvaser_pciefd_handle_eflush_packet(struct kvaser_pciefd *pcie,
132826ad340eSHenning Colliander 					      struct kvaser_pciefd_rx_packet *p)
132926ad340eSHenning Colliander {
133026ad340eSHenning Colliander 	struct kvaser_pciefd_can *can;
1331954fb212SJimmy Assarsson 	u8 ch_id = FIELD_GET(KVASER_PCIEFD_PACKET_CHID_MASK, p->header[1]);
133226ad340eSHenning Colliander 
133326ad340eSHenning Colliander 	if (ch_id >= pcie->nr_channels)
133426ad340eSHenning Colliander 		return -EIO;
133526ad340eSHenning Colliander 
133626ad340eSHenning Colliander 	can = pcie->can[ch_id];
133726ad340eSHenning Colliander 
133826ad340eSHenning Colliander 	if (!completion_done(&can->flush_comp))
133926ad340eSHenning Colliander 		complete(&can->flush_comp);
134026ad340eSHenning Colliander 
134126ad340eSHenning Colliander 	return 0;
134226ad340eSHenning Colliander }
134326ad340eSHenning Colliander 
134426ad340eSHenning Colliander static int kvaser_pciefd_read_packet(struct kvaser_pciefd *pcie, int *start_pos,
134526ad340eSHenning Colliander 				     int dma_buf)
134626ad340eSHenning Colliander {
134726ad340eSHenning Colliander 	__le32 *buffer = pcie->dma_data[dma_buf];
134826ad340eSHenning Colliander 	__le64 timestamp;
134926ad340eSHenning Colliander 	struct kvaser_pciefd_rx_packet packet;
135026ad340eSHenning Colliander 	struct kvaser_pciefd_rx_packet *p = &packet;
135126ad340eSHenning Colliander 	u8 type;
135226ad340eSHenning Colliander 	int pos = *start_pos;
135326ad340eSHenning Colliander 	int size;
135426ad340eSHenning Colliander 	int ret = 0;
135526ad340eSHenning Colliander 
135626ad340eSHenning Colliander 	size = le32_to_cpu(buffer[pos++]);
135726ad340eSHenning Colliander 	if (!size) {
135826ad340eSHenning Colliander 		*start_pos = 0;
135926ad340eSHenning Colliander 		return 0;
136026ad340eSHenning Colliander 	}
136126ad340eSHenning Colliander 
136226ad340eSHenning Colliander 	p->header[0] = le32_to_cpu(buffer[pos++]);
136326ad340eSHenning Colliander 	p->header[1] = le32_to_cpu(buffer[pos++]);
136426ad340eSHenning Colliander 
136526ad340eSHenning Colliander 	/* Read 64-bit timestamp */
136626ad340eSHenning Colliander 	memcpy(&timestamp, &buffer[pos], sizeof(__le64));
136726ad340eSHenning Colliander 	pos += 2;
136826ad340eSHenning Colliander 	p->timestamp = le64_to_cpu(timestamp);
136926ad340eSHenning Colliander 
1370954fb212SJimmy Assarsson 	type = FIELD_GET(KVASER_PCIEFD_PACKET_TYPE_MASK, p->header[1]);
137126ad340eSHenning Colliander 	switch (type) {
137226ad340eSHenning Colliander 	case KVASER_PCIEFD_PACK_TYPE_DATA:
137326ad340eSHenning Colliander 		ret = kvaser_pciefd_handle_data_packet(pcie, p, &buffer[pos]);
137426ad340eSHenning Colliander 		if (!(p->header[0] & KVASER_PCIEFD_RPACKET_RTR)) {
137526ad340eSHenning Colliander 			u8 data_len;
137626ad340eSHenning Colliander 
1377954fb212SJimmy Assarsson 			data_len = can_fd_dlc2len(FIELD_GET(KVASER_PCIEFD_RPACKET_DLC_MASK,
1378954fb212SJimmy Assarsson 							    p->header[1]));
137926ad340eSHenning Colliander 			pos += DIV_ROUND_UP(data_len, 4);
138026ad340eSHenning Colliander 		}
138126ad340eSHenning Colliander 		break;
138226ad340eSHenning Colliander 
138326ad340eSHenning Colliander 	case KVASER_PCIEFD_PACK_TYPE_ACK:
138426ad340eSHenning Colliander 		ret = kvaser_pciefd_handle_ack_packet(pcie, p);
138526ad340eSHenning Colliander 		break;
138626ad340eSHenning Colliander 
138726ad340eSHenning Colliander 	case KVASER_PCIEFD_PACK_TYPE_STATUS:
138826ad340eSHenning Colliander 		ret = kvaser_pciefd_handle_status_packet(pcie, p);
138926ad340eSHenning Colliander 		break;
139026ad340eSHenning Colliander 
139126ad340eSHenning Colliander 	case KVASER_PCIEFD_PACK_TYPE_ERROR:
139226ad340eSHenning Colliander 		ret = kvaser_pciefd_handle_error_packet(pcie, p);
139326ad340eSHenning Colliander 		break;
139426ad340eSHenning Colliander 
139526ad340eSHenning Colliander 	case KVASER_PCIEFD_PACK_TYPE_EFLUSH_ACK:
139626ad340eSHenning Colliander 		ret = kvaser_pciefd_handle_eflush_packet(pcie, p);
139726ad340eSHenning Colliander 		break;
139826ad340eSHenning Colliander 
139926ad340eSHenning Colliander 	case KVASER_PCIEFD_PACK_TYPE_ACK_DATA:
140026ad340eSHenning Colliander 	case KVASER_PCIEFD_PACK_TYPE_BUS_LOAD:
140176c66ddfSJimmy Assarsson 	case KVASER_PCIEFD_PACK_TYPE_EFRAME_ACK:
140226ad340eSHenning Colliander 	case KVASER_PCIEFD_PACK_TYPE_TXRQ:
140326ad340eSHenning Colliander 		dev_info(&pcie->pci->dev,
140426ad340eSHenning Colliander 			 "Received unexpected packet type 0x%08X\n", type);
140526ad340eSHenning Colliander 		break;
140626ad340eSHenning Colliander 
140726ad340eSHenning Colliander 	default:
140826ad340eSHenning Colliander 		dev_err(&pcie->pci->dev, "Unknown packet type 0x%08X\n", type);
140926ad340eSHenning Colliander 		ret = -EIO;
141026ad340eSHenning Colliander 		break;
141126ad340eSHenning Colliander 	}
141226ad340eSHenning Colliander 
141326ad340eSHenning Colliander 	if (ret)
141426ad340eSHenning Colliander 		return ret;
141526ad340eSHenning Colliander 
141626ad340eSHenning Colliander 	/* Position does not point to the end of the package,
141726ad340eSHenning Colliander 	 * corrupted packet size?
141826ad340eSHenning Colliander 	 */
141926ad340eSHenning Colliander 	if ((*start_pos + size) != pos)
142026ad340eSHenning Colliander 		return -EIO;
142126ad340eSHenning Colliander 
142226ad340eSHenning Colliander 	/* Point to the next packet header, if any */
142326ad340eSHenning Colliander 	*start_pos = pos;
142426ad340eSHenning Colliander 
142526ad340eSHenning Colliander 	return ret;
142626ad340eSHenning Colliander }
142726ad340eSHenning Colliander 
142826ad340eSHenning Colliander static int kvaser_pciefd_read_buffer(struct kvaser_pciefd *pcie, int dma_buf)
142926ad340eSHenning Colliander {
143026ad340eSHenning Colliander 	int pos = 0;
143126ad340eSHenning Colliander 	int res = 0;
143226ad340eSHenning Colliander 
143326ad340eSHenning Colliander 	do {
143426ad340eSHenning Colliander 		res = kvaser_pciefd_read_packet(pcie, &pos, dma_buf);
143526ad340eSHenning Colliander 	} while (!res && pos > 0 && pos < KVASER_PCIEFD_DMA_SIZE);
143626ad340eSHenning Colliander 
143726ad340eSHenning Colliander 	return res;
143826ad340eSHenning Colliander }
143926ad340eSHenning Colliander 
144024aecf55SJimmy Assarsson static void kvaser_pciefd_receive_irq(struct kvaser_pciefd *pcie)
144126ad340eSHenning Colliander {
144226ad340eSHenning Colliander 	u32 irq;
144326ad340eSHenning Colliander 
144426ad340eSHenning Colliander 	irq = ioread32(pcie->reg_base + KVASER_PCIEFD_SRB_IRQ_REG);
144526ad340eSHenning Colliander 	if (irq & KVASER_PCIEFD_SRB_IRQ_DPD0) {
144626ad340eSHenning Colliander 		kvaser_pciefd_read_buffer(pcie, 0);
144726ad340eSHenning Colliander 		/* Reset DMA buffer 0 */
144826ad340eSHenning Colliander 		iowrite32(KVASER_PCIEFD_SRB_CMD_RDB0,
144926ad340eSHenning Colliander 			  pcie->reg_base + KVASER_PCIEFD_SRB_CMD_REG);
145026ad340eSHenning Colliander 	}
145126ad340eSHenning Colliander 
145226ad340eSHenning Colliander 	if (irq & KVASER_PCIEFD_SRB_IRQ_DPD1) {
145326ad340eSHenning Colliander 		kvaser_pciefd_read_buffer(pcie, 1);
145426ad340eSHenning Colliander 		/* Reset DMA buffer 1 */
145526ad340eSHenning Colliander 		iowrite32(KVASER_PCIEFD_SRB_CMD_RDB1,
145626ad340eSHenning Colliander 			  pcie->reg_base + KVASER_PCIEFD_SRB_CMD_REG);
145726ad340eSHenning Colliander 	}
145826ad340eSHenning Colliander 
145926ad340eSHenning Colliander 	if (irq & KVASER_PCIEFD_SRB_IRQ_DOF0 ||
146026ad340eSHenning Colliander 	    irq & KVASER_PCIEFD_SRB_IRQ_DOF1 ||
146126ad340eSHenning Colliander 	    irq & KVASER_PCIEFD_SRB_IRQ_DUF0 ||
146226ad340eSHenning Colliander 	    irq & KVASER_PCIEFD_SRB_IRQ_DUF1)
146326ad340eSHenning Colliander 		dev_err(&pcie->pci->dev, "DMA IRQ error 0x%08X\n", irq);
146426ad340eSHenning Colliander 
146526ad340eSHenning Colliander 	iowrite32(irq, pcie->reg_base + KVASER_PCIEFD_SRB_IRQ_REG);
146626ad340eSHenning Colliander }
146726ad340eSHenning Colliander 
146824aecf55SJimmy Assarsson static void kvaser_pciefd_transmit_irq(struct kvaser_pciefd_can *can)
146926ad340eSHenning Colliander {
147026ad340eSHenning Colliander 	u32 irq = ioread32(can->reg_base + KVASER_PCIEFD_KCAN_IRQ_REG);
147126ad340eSHenning Colliander 
147226ad340eSHenning Colliander 	if (irq & KVASER_PCIEFD_KCAN_IRQ_TOF)
147326ad340eSHenning Colliander 		netdev_err(can->can.dev, "Tx FIFO overflow\n");
147426ad340eSHenning Colliander 
147526ad340eSHenning Colliander 	if (irq & KVASER_PCIEFD_KCAN_IRQ_BPP)
147626ad340eSHenning Colliander 		netdev_err(can->can.dev,
147726ad340eSHenning Colliander 			   "Fail to change bittiming, when not in reset mode\n");
147826ad340eSHenning Colliander 
147926ad340eSHenning Colliander 	if (irq & KVASER_PCIEFD_KCAN_IRQ_FDIC)
148026ad340eSHenning Colliander 		netdev_err(can->can.dev, "CAN FD frame in CAN mode\n");
148126ad340eSHenning Colliander 
148226ad340eSHenning Colliander 	if (irq & KVASER_PCIEFD_KCAN_IRQ_ROF)
148326ad340eSHenning Colliander 		netdev_err(can->can.dev, "Rx FIFO overflow\n");
148426ad340eSHenning Colliander 
148526ad340eSHenning Colliander 	iowrite32(irq, can->reg_base + KVASER_PCIEFD_KCAN_IRQ_REG);
148626ad340eSHenning Colliander }
148726ad340eSHenning Colliander 
148826ad340eSHenning Colliander static irqreturn_t kvaser_pciefd_irq_handler(int irq, void *dev)
148926ad340eSHenning Colliander {
149026ad340eSHenning Colliander 	struct kvaser_pciefd *pcie = (struct kvaser_pciefd *)dev;
149126ad340eSHenning Colliander 	u32 board_irq;
149226ad340eSHenning Colliander 	int i;
149326ad340eSHenning Colliander 
149426ad340eSHenning Colliander 	board_irq = ioread32(pcie->reg_base + KVASER_PCIEFD_IRQ_REG);
149526ad340eSHenning Colliander 
1496954fb212SJimmy Assarsson 	if (!(board_irq & KVASER_PCIEFD_IRQ_ALL_MASK))
149726ad340eSHenning Colliander 		return IRQ_NONE;
149826ad340eSHenning Colliander 
149926ad340eSHenning Colliander 	if (board_irq & KVASER_PCIEFD_IRQ_SRB)
150026ad340eSHenning Colliander 		kvaser_pciefd_receive_irq(pcie);
150126ad340eSHenning Colliander 
150226ad340eSHenning Colliander 	for (i = 0; i < pcie->nr_channels; i++) {
150326ad340eSHenning Colliander 		if (!pcie->can[i]) {
150426ad340eSHenning Colliander 			dev_err(&pcie->pci->dev,
150526ad340eSHenning Colliander 				"IRQ mask points to unallocated controller\n");
150626ad340eSHenning Colliander 			break;
150726ad340eSHenning Colliander 		}
150826ad340eSHenning Colliander 
150926ad340eSHenning Colliander 		/* Check that mask matches channel (i) IRQ mask */
151026ad340eSHenning Colliander 		if (board_irq & (1 << i))
151126ad340eSHenning Colliander 			kvaser_pciefd_transmit_irq(pcie->can[i]);
151226ad340eSHenning Colliander 	}
151326ad340eSHenning Colliander 
151426ad340eSHenning Colliander 	return IRQ_HANDLED;
151526ad340eSHenning Colliander }
151626ad340eSHenning Colliander 
151726ad340eSHenning Colliander static void kvaser_pciefd_teardown_can_ctrls(struct kvaser_pciefd *pcie)
151826ad340eSHenning Colliander {
151926ad340eSHenning Colliander 	int i;
152026ad340eSHenning Colliander 
152126ad340eSHenning Colliander 	for (i = 0; i < pcie->nr_channels; i++) {
1522*f4845741SJimmy Assarsson 		struct kvaser_pciefd_can *can = pcie->can[i];
1523*f4845741SJimmy Assarsson 
152426ad340eSHenning Colliander 		if (can) {
1525*f4845741SJimmy Assarsson 			iowrite32(0, can->reg_base + KVASER_PCIEFD_KCAN_IEN_REG);
152626ad340eSHenning Colliander 			kvaser_pciefd_pwm_stop(can);
152726ad340eSHenning Colliander 			free_candev(can->can.dev);
152826ad340eSHenning Colliander 		}
152926ad340eSHenning Colliander 	}
153026ad340eSHenning Colliander }
153126ad340eSHenning Colliander 
153226ad340eSHenning Colliander static int kvaser_pciefd_probe(struct pci_dev *pdev,
153326ad340eSHenning Colliander 			       const struct pci_device_id *id)
153426ad340eSHenning Colliander {
153526ad340eSHenning Colliander 	int err;
153626ad340eSHenning Colliander 	struct kvaser_pciefd *pcie;
153726ad340eSHenning Colliander 
153826ad340eSHenning Colliander 	pcie = devm_kzalloc(&pdev->dev, sizeof(*pcie), GFP_KERNEL);
153926ad340eSHenning Colliander 	if (!pcie)
154026ad340eSHenning Colliander 		return -ENOMEM;
154126ad340eSHenning Colliander 
154226ad340eSHenning Colliander 	pci_set_drvdata(pdev, pcie);
154326ad340eSHenning Colliander 	pcie->pci = pdev;
154426ad340eSHenning Colliander 
154526ad340eSHenning Colliander 	err = pci_enable_device(pdev);
154626ad340eSHenning Colliander 	if (err)
154726ad340eSHenning Colliander 		return err;
154826ad340eSHenning Colliander 
154926ad340eSHenning Colliander 	err = pci_request_regions(pdev, KVASER_PCIEFD_DRV_NAME);
155026ad340eSHenning Colliander 	if (err)
155126ad340eSHenning Colliander 		goto err_disable_pci;
155226ad340eSHenning Colliander 
155326ad340eSHenning Colliander 	pcie->reg_base = pci_iomap(pdev, 0, 0);
155426ad340eSHenning Colliander 	if (!pcie->reg_base) {
155526ad340eSHenning Colliander 		err = -ENOMEM;
155626ad340eSHenning Colliander 		goto err_release_regions;
155726ad340eSHenning Colliander 	}
155826ad340eSHenning Colliander 
155926ad340eSHenning Colliander 	err = kvaser_pciefd_setup_board(pcie);
156026ad340eSHenning Colliander 	if (err)
156126ad340eSHenning Colliander 		goto err_pci_iounmap;
156226ad340eSHenning Colliander 
156326ad340eSHenning Colliander 	err = kvaser_pciefd_setup_dma(pcie);
156426ad340eSHenning Colliander 	if (err)
156526ad340eSHenning Colliander 		goto err_pci_iounmap;
156626ad340eSHenning Colliander 
156726ad340eSHenning Colliander 	pci_set_master(pdev);
156826ad340eSHenning Colliander 
156926ad340eSHenning Colliander 	err = kvaser_pciefd_setup_can_ctrls(pcie);
157026ad340eSHenning Colliander 	if (err)
157126ad340eSHenning Colliander 		goto err_teardown_can_ctrls;
157226ad340eSHenning Colliander 
157384762d8dSJimmy Assarsson 	err = request_irq(pcie->pci->irq, kvaser_pciefd_irq_handler,
157484762d8dSJimmy Assarsson 			  IRQF_SHARED, KVASER_PCIEFD_DRV_NAME, pcie);
157584762d8dSJimmy Assarsson 	if (err)
157684762d8dSJimmy Assarsson 		goto err_teardown_can_ctrls;
157784762d8dSJimmy Assarsson 
157826ad340eSHenning Colliander 	iowrite32(KVASER_PCIEFD_SRB_IRQ_DPD0 | KVASER_PCIEFD_SRB_IRQ_DPD1,
157926ad340eSHenning Colliander 		  pcie->reg_base + KVASER_PCIEFD_SRB_IRQ_REG);
158026ad340eSHenning Colliander 
158126ad340eSHenning Colliander 	iowrite32(KVASER_PCIEFD_SRB_IRQ_DPD0 | KVASER_PCIEFD_SRB_IRQ_DPD1 |
158226ad340eSHenning Colliander 		  KVASER_PCIEFD_SRB_IRQ_DOF0 | KVASER_PCIEFD_SRB_IRQ_DOF1 |
158326ad340eSHenning Colliander 		  KVASER_PCIEFD_SRB_IRQ_DUF0 | KVASER_PCIEFD_SRB_IRQ_DUF1,
158426ad340eSHenning Colliander 		  pcie->reg_base + KVASER_PCIEFD_SRB_IEN_REG);
158526ad340eSHenning Colliander 
15867c921556SJimmy Assarsson 	/* Enable PCI interrupts */
1587954fb212SJimmy Assarsson 	iowrite32(KVASER_PCIEFD_IRQ_ALL_MASK,
158826ad340eSHenning Colliander 		  pcie->reg_base + KVASER_PCIEFD_IEN_REG);
158926ad340eSHenning Colliander 
159026ad340eSHenning Colliander 	/* Ready the DMA buffers */
159126ad340eSHenning Colliander 	iowrite32(KVASER_PCIEFD_SRB_CMD_RDB0,
159226ad340eSHenning Colliander 		  pcie->reg_base + KVASER_PCIEFD_SRB_CMD_REG);
159326ad340eSHenning Colliander 	iowrite32(KVASER_PCIEFD_SRB_CMD_RDB1,
159426ad340eSHenning Colliander 		  pcie->reg_base + KVASER_PCIEFD_SRB_CMD_REG);
159526ad340eSHenning Colliander 
159626ad340eSHenning Colliander 	err = kvaser_pciefd_reg_candev(pcie);
159726ad340eSHenning Colliander 	if (err)
159826ad340eSHenning Colliander 		goto err_free_irq;
159926ad340eSHenning Colliander 
160026ad340eSHenning Colliander 	return 0;
160126ad340eSHenning Colliander 
160226ad340eSHenning Colliander err_free_irq:
160311164bc3SJimmy Assarsson 	/* Disable PCI interrupts */
160411164bc3SJimmy Assarsson 	iowrite32(0, pcie->reg_base + KVASER_PCIEFD_IEN_REG);
160526ad340eSHenning Colliander 	free_irq(pcie->pci->irq, pcie);
160626ad340eSHenning Colliander 
160726ad340eSHenning Colliander err_teardown_can_ctrls:
160826ad340eSHenning Colliander 	kvaser_pciefd_teardown_can_ctrls(pcie);
160926ad340eSHenning Colliander 	iowrite32(0, pcie->reg_base + KVASER_PCIEFD_SRB_CTRL_REG);
161026ad340eSHenning Colliander 	pci_clear_master(pdev);
161126ad340eSHenning Colliander 
161226ad340eSHenning Colliander err_pci_iounmap:
161326ad340eSHenning Colliander 	pci_iounmap(pdev, pcie->reg_base);
161426ad340eSHenning Colliander 
161526ad340eSHenning Colliander err_release_regions:
161626ad340eSHenning Colliander 	pci_release_regions(pdev);
161726ad340eSHenning Colliander 
161826ad340eSHenning Colliander err_disable_pci:
161926ad340eSHenning Colliander 	pci_disable_device(pdev);
162026ad340eSHenning Colliander 
162126ad340eSHenning Colliander 	return err;
162226ad340eSHenning Colliander }
162326ad340eSHenning Colliander 
162426ad340eSHenning Colliander static void kvaser_pciefd_remove_all_ctrls(struct kvaser_pciefd *pcie)
162526ad340eSHenning Colliander {
162626ad340eSHenning Colliander 	int i;
162726ad340eSHenning Colliander 
162826ad340eSHenning Colliander 	for (i = 0; i < pcie->nr_channels; i++) {
1629*f4845741SJimmy Assarsson 		struct kvaser_pciefd_can *can = pcie->can[i];
1630*f4845741SJimmy Assarsson 
163126ad340eSHenning Colliander 		if (can) {
1632*f4845741SJimmy Assarsson 			iowrite32(0, can->reg_base + KVASER_PCIEFD_KCAN_IEN_REG);
163326ad340eSHenning Colliander 			unregister_candev(can->can.dev);
163426ad340eSHenning Colliander 			del_timer(&can->bec_poll_timer);
163526ad340eSHenning Colliander 			kvaser_pciefd_pwm_stop(can);
163626ad340eSHenning Colliander 			free_candev(can->can.dev);
163726ad340eSHenning Colliander 		}
163826ad340eSHenning Colliander 	}
163926ad340eSHenning Colliander }
164026ad340eSHenning Colliander 
164126ad340eSHenning Colliander static void kvaser_pciefd_remove(struct pci_dev *pdev)
164226ad340eSHenning Colliander {
164326ad340eSHenning Colliander 	struct kvaser_pciefd *pcie = pci_get_drvdata(pdev);
164426ad340eSHenning Colliander 
164526ad340eSHenning Colliander 	kvaser_pciefd_remove_all_ctrls(pcie);
164626ad340eSHenning Colliander 
16477c921556SJimmy Assarsson 	/* Disable interrupts */
164826ad340eSHenning Colliander 	iowrite32(0, pcie->reg_base + KVASER_PCIEFD_SRB_CTRL_REG);
164926ad340eSHenning Colliander 	iowrite32(0, pcie->reg_base + KVASER_PCIEFD_IEN_REG);
165026ad340eSHenning Colliander 
165126ad340eSHenning Colliander 	free_irq(pcie->pci->irq, pcie);
165226ad340eSHenning Colliander 
165326ad340eSHenning Colliander 	pci_iounmap(pdev, pcie->reg_base);
165426ad340eSHenning Colliander 	pci_release_regions(pdev);
165526ad340eSHenning Colliander 	pci_disable_device(pdev);
165626ad340eSHenning Colliander }
165726ad340eSHenning Colliander 
165826ad340eSHenning Colliander static struct pci_driver kvaser_pciefd = {
165926ad340eSHenning Colliander 	.name = KVASER_PCIEFD_DRV_NAME,
166026ad340eSHenning Colliander 	.id_table = kvaser_pciefd_id_table,
166126ad340eSHenning Colliander 	.probe = kvaser_pciefd_probe,
166226ad340eSHenning Colliander 	.remove = kvaser_pciefd_remove,
166326ad340eSHenning Colliander };
166426ad340eSHenning Colliander 
166526ad340eSHenning Colliander module_pci_driver(kvaser_pciefd)
1666