126ad340eSHenning Colliander // SPDX-License-Identifier: GPL-2.0 OR BSD-2-Clause 226ad340eSHenning Colliander /* Copyright (C) 2018 KVASER AB, Sweden. All rights reserved. 326ad340eSHenning Colliander * Parts of this driver are based on the following: 426ad340eSHenning Colliander * - Kvaser linux pciefd driver (version 5.25) 526ad340eSHenning Colliander * - PEAK linux canfd driver 626ad340eSHenning Colliander */ 726ad340eSHenning Colliander 826ad340eSHenning Colliander #include <linux/kernel.h> 9*c496adafSJimmy Assarsson #include <linux/minmax.h> 1026ad340eSHenning Colliander #include <linux/module.h> 1126ad340eSHenning Colliander #include <linux/device.h> 12fa5cc7e1SVincent Mailhol #include <linux/ethtool.h> 1326ad340eSHenning Colliander #include <linux/pci.h> 1426ad340eSHenning Colliander #include <linux/can/dev.h> 1526ad340eSHenning Colliander #include <linux/timer.h> 1626ad340eSHenning Colliander #include <linux/netdevice.h> 1726ad340eSHenning Colliander #include <linux/iopoll.h> 1826ad340eSHenning Colliander 1926ad340eSHenning Colliander MODULE_LICENSE("Dual BSD/GPL"); 2026ad340eSHenning Colliander MODULE_AUTHOR("Kvaser AB <support@kvaser.com>"); 2126ad340eSHenning Colliander MODULE_DESCRIPTION("CAN driver for Kvaser CAN/PCIe devices"); 2226ad340eSHenning Colliander 2326ad340eSHenning Colliander #define KVASER_PCIEFD_DRV_NAME "kvaser_pciefd" 2426ad340eSHenning Colliander 2526ad340eSHenning Colliander #define KVASER_PCIEFD_WAIT_TIMEOUT msecs_to_jiffies(1000) 2626ad340eSHenning Colliander #define KVASER_PCIEFD_BEC_POLL_FREQ (jiffies + msecs_to_jiffies(200)) 272c470dbbSJimmy Assarsson #define KVASER_PCIEFD_MAX_ERR_REP 256U 282c470dbbSJimmy Assarsson #define KVASER_PCIEFD_CAN_TX_MAX_COUNT 17U 292c470dbbSJimmy Assarsson #define KVASER_PCIEFD_MAX_CAN_CHANNELS 4U 302c470dbbSJimmy Assarsson #define KVASER_PCIEFD_DMA_COUNT 2U 3126ad340eSHenning Colliander 322c470dbbSJimmy Assarsson #define KVASER_PCIEFD_DMA_SIZE (4U * 1024U) 3326ad340eSHenning Colliander #define KVASER_PCIEFD_64BIT_DMA_BIT BIT(0) 3426ad340eSHenning Colliander 3526ad340eSHenning Colliander #define KVASER_PCIEFD_VENDOR 0x1a07 3626ad340eSHenning Colliander #define KVASER_PCIEFD_4HS_ID 0x0d 3726ad340eSHenning Colliander #define KVASER_PCIEFD_2HS_ID 0x0e 3826ad340eSHenning Colliander #define KVASER_PCIEFD_HS_ID 0x0f 3926ad340eSHenning Colliander #define KVASER_PCIEFD_MINIPCIE_HS_ID 0x10 4026ad340eSHenning Colliander #define KVASER_PCIEFD_MINIPCIE_2HS_ID 0x11 4126ad340eSHenning Colliander 4226ad340eSHenning Colliander /* PCIe IRQ registers */ 4326ad340eSHenning Colliander #define KVASER_PCIEFD_IRQ_REG 0x40 4426ad340eSHenning Colliander #define KVASER_PCIEFD_IEN_REG 0x50 4526ad340eSHenning Colliander /* DMA map */ 4626ad340eSHenning Colliander #define KVASER_PCIEFD_DMA_MAP_BASE 0x1000 4726ad340eSHenning Colliander /* Kvaser KCAN CAN controller registers */ 4826ad340eSHenning Colliander #define KVASER_PCIEFD_KCAN0_BASE 0x10000 4926ad340eSHenning Colliander #define KVASER_PCIEFD_KCAN_BASE_OFFSET 0x1000 5026ad340eSHenning Colliander #define KVASER_PCIEFD_KCAN_FIFO_REG 0x100 5126ad340eSHenning Colliander #define KVASER_PCIEFD_KCAN_FIFO_LAST_REG 0x180 5226ad340eSHenning Colliander #define KVASER_PCIEFD_KCAN_CTRL_REG 0x2c0 5326ad340eSHenning Colliander #define KVASER_PCIEFD_KCAN_CMD_REG 0x400 5426ad340eSHenning Colliander #define KVASER_PCIEFD_KCAN_IEN_REG 0x408 5526ad340eSHenning Colliander #define KVASER_PCIEFD_KCAN_IRQ_REG 0x410 5626ad340eSHenning Colliander #define KVASER_PCIEFD_KCAN_TX_NPACKETS_REG 0x414 5726ad340eSHenning Colliander #define KVASER_PCIEFD_KCAN_STAT_REG 0x418 5826ad340eSHenning Colliander #define KVASER_PCIEFD_KCAN_MODE_REG 0x41c 5926ad340eSHenning Colliander #define KVASER_PCIEFD_KCAN_BTRN_REG 0x420 607c6e6bceSJimmy Assarsson #define KVASER_PCIEFD_KCAN_BUS_LOAD_REG 0x424 6126ad340eSHenning Colliander #define KVASER_PCIEFD_KCAN_BTRD_REG 0x428 6226ad340eSHenning Colliander #define KVASER_PCIEFD_KCAN_PWM_REG 0x430 6326ad340eSHenning Colliander /* Loopback control register */ 6426ad340eSHenning Colliander #define KVASER_PCIEFD_LOOP_REG 0x1f000 6526ad340eSHenning Colliander /* System identification and information registers */ 6626ad340eSHenning Colliander #define KVASER_PCIEFD_SYSID_BASE 0x1f020 6726ad340eSHenning Colliander #define KVASER_PCIEFD_SYSID_VERSION_REG (KVASER_PCIEFD_SYSID_BASE + 0x8) 6826ad340eSHenning Colliander #define KVASER_PCIEFD_SYSID_CANFREQ_REG (KVASER_PCIEFD_SYSID_BASE + 0xc) 69ec44dd57SChrister Beskow #define KVASER_PCIEFD_SYSID_BUSFREQ_REG (KVASER_PCIEFD_SYSID_BASE + 0x10) 7026ad340eSHenning Colliander #define KVASER_PCIEFD_SYSID_BUILD_REG (KVASER_PCIEFD_SYSID_BASE + 0x14) 7126ad340eSHenning Colliander /* Shared receive buffer registers */ 7226ad340eSHenning Colliander #define KVASER_PCIEFD_SRB_BASE 0x1f200 73c589557dSJimmy Assarsson #define KVASER_PCIEFD_SRB_FIFO_LAST_REG (KVASER_PCIEFD_SRB_BASE + 0x1f4) 7426ad340eSHenning Colliander #define KVASER_PCIEFD_SRB_CMD_REG (KVASER_PCIEFD_SRB_BASE + 0x200) 7526ad340eSHenning Colliander #define KVASER_PCIEFD_SRB_IEN_REG (KVASER_PCIEFD_SRB_BASE + 0x204) 7626ad340eSHenning Colliander #define KVASER_PCIEFD_SRB_IRQ_REG (KVASER_PCIEFD_SRB_BASE + 0x20c) 7726ad340eSHenning Colliander #define KVASER_PCIEFD_SRB_STAT_REG (KVASER_PCIEFD_SRB_BASE + 0x210) 78c589557dSJimmy Assarsson #define KVASER_PCIEFD_SRB_RX_NR_PACKETS_REG (KVASER_PCIEFD_SRB_BASE + 0x214) 7926ad340eSHenning Colliander #define KVASER_PCIEFD_SRB_CTRL_REG (KVASER_PCIEFD_SRB_BASE + 0x218) 8026ad340eSHenning Colliander 8126ad340eSHenning Colliander #define KVASER_PCIEFD_IRQ_ALL_MSK 0x1f 8226ad340eSHenning Colliander #define KVASER_PCIEFD_IRQ_SRB BIT(4) 8326ad340eSHenning Colliander 8426ad340eSHenning Colliander #define KVASER_PCIEFD_SYSID_NRCHAN_SHIFT 24 8526ad340eSHenning Colliander #define KVASER_PCIEFD_SYSID_MAJOR_VER_SHIFT 16 8626ad340eSHenning Colliander #define KVASER_PCIEFD_SYSID_BUILD_VER_SHIFT 1 8726ad340eSHenning Colliander 8826ad340eSHenning Colliander /* Reset DMA buffer 0, 1 and FIFO offset */ 8926ad340eSHenning Colliander #define KVASER_PCIEFD_SRB_CMD_RDB0 BIT(4) 9026ad340eSHenning Colliander #define KVASER_PCIEFD_SRB_CMD_RDB1 BIT(5) 9126ad340eSHenning Colliander #define KVASER_PCIEFD_SRB_CMD_FOR BIT(0) 9226ad340eSHenning Colliander 9326ad340eSHenning Colliander /* DMA packet done, buffer 0 and 1 */ 9426ad340eSHenning Colliander #define KVASER_PCIEFD_SRB_IRQ_DPD0 BIT(8) 9526ad340eSHenning Colliander #define KVASER_PCIEFD_SRB_IRQ_DPD1 BIT(9) 9626ad340eSHenning Colliander /* DMA overflow, buffer 0 and 1 */ 9726ad340eSHenning Colliander #define KVASER_PCIEFD_SRB_IRQ_DOF0 BIT(10) 9826ad340eSHenning Colliander #define KVASER_PCIEFD_SRB_IRQ_DOF1 BIT(11) 9926ad340eSHenning Colliander /* DMA underflow, buffer 0 and 1 */ 10026ad340eSHenning Colliander #define KVASER_PCIEFD_SRB_IRQ_DUF0 BIT(12) 10126ad340eSHenning Colliander #define KVASER_PCIEFD_SRB_IRQ_DUF1 BIT(13) 10226ad340eSHenning Colliander 10326ad340eSHenning Colliander /* DMA idle */ 10426ad340eSHenning Colliander #define KVASER_PCIEFD_SRB_STAT_DI BIT(15) 10526ad340eSHenning Colliander /* DMA support */ 10626ad340eSHenning Colliander #define KVASER_PCIEFD_SRB_STAT_DMA BIT(24) 10726ad340eSHenning Colliander 108c589557dSJimmy Assarsson /* SRB current packet level */ 109c589557dSJimmy Assarsson #define KVASER_PCIEFD_SRB_RX_NR_PACKETS_MASK 0xff 110c589557dSJimmy Assarsson 11126ad340eSHenning Colliander /* DMA Enable */ 11226ad340eSHenning Colliander #define KVASER_PCIEFD_SRB_CTRL_DMA_ENABLE BIT(0) 11326ad340eSHenning Colliander 11426ad340eSHenning Colliander /* Kvaser KCAN definitions */ 11526ad340eSHenning Colliander #define KVASER_PCIEFD_KCAN_CTRL_EFLUSH (4 << 29) 11626ad340eSHenning Colliander #define KVASER_PCIEFD_KCAN_CTRL_EFRAME (5 << 29) 11726ad340eSHenning Colliander 11826ad340eSHenning Colliander #define KVASER_PCIEFD_KCAN_CMD_SEQ_SHIFT 16 11926ad340eSHenning Colliander /* Request status packet */ 12026ad340eSHenning Colliander #define KVASER_PCIEFD_KCAN_CMD_SRQ BIT(0) 12126ad340eSHenning Colliander /* Abort, flush and reset */ 12226ad340eSHenning Colliander #define KVASER_PCIEFD_KCAN_CMD_AT BIT(1) 12326ad340eSHenning Colliander 12426ad340eSHenning Colliander /* Tx FIFO unaligned read */ 12526ad340eSHenning Colliander #define KVASER_PCIEFD_KCAN_IRQ_TAR BIT(0) 12626ad340eSHenning Colliander /* Tx FIFO unaligned end */ 12726ad340eSHenning Colliander #define KVASER_PCIEFD_KCAN_IRQ_TAE BIT(1) 12826ad340eSHenning Colliander /* Bus parameter protection error */ 12926ad340eSHenning Colliander #define KVASER_PCIEFD_KCAN_IRQ_BPP BIT(2) 13026ad340eSHenning Colliander /* FDF bit when controller is in classic mode */ 13126ad340eSHenning Colliander #define KVASER_PCIEFD_KCAN_IRQ_FDIC BIT(3) 13226ad340eSHenning Colliander /* Rx FIFO overflow */ 13326ad340eSHenning Colliander #define KVASER_PCIEFD_KCAN_IRQ_ROF BIT(5) 13426ad340eSHenning Colliander /* Abort done */ 13526ad340eSHenning Colliander #define KVASER_PCIEFD_KCAN_IRQ_ABD BIT(13) 13626ad340eSHenning Colliander /* Tx buffer flush done */ 13726ad340eSHenning Colliander #define KVASER_PCIEFD_KCAN_IRQ_TFD BIT(14) 13826ad340eSHenning Colliander /* Tx FIFO overflow */ 13926ad340eSHenning Colliander #define KVASER_PCIEFD_KCAN_IRQ_TOF BIT(15) 14026ad340eSHenning Colliander /* Tx FIFO empty */ 14126ad340eSHenning Colliander #define KVASER_PCIEFD_KCAN_IRQ_TE BIT(16) 14226ad340eSHenning Colliander /* Transmitter unaligned */ 14326ad340eSHenning Colliander #define KVASER_PCIEFD_KCAN_IRQ_TAL BIT(17) 14426ad340eSHenning Colliander 14526ad340eSHenning Colliander #define KVASER_PCIEFD_KCAN_TX_NPACKETS_MAX_SHIFT 16 14626ad340eSHenning Colliander 14726ad340eSHenning Colliander #define KVASER_PCIEFD_KCAN_STAT_SEQNO_SHIFT 24 14826ad340eSHenning Colliander /* Abort request */ 14926ad340eSHenning Colliander #define KVASER_PCIEFD_KCAN_STAT_AR BIT(7) 15026ad340eSHenning Colliander /* Idle state. Controller in reset mode and no abort or flush pending */ 15126ad340eSHenning Colliander #define KVASER_PCIEFD_KCAN_STAT_IDLE BIT(10) 15226ad340eSHenning Colliander /* Bus off */ 15326ad340eSHenning Colliander #define KVASER_PCIEFD_KCAN_STAT_BOFF BIT(11) 15426ad340eSHenning Colliander /* Reset mode request */ 15526ad340eSHenning Colliander #define KVASER_PCIEFD_KCAN_STAT_RMR BIT(14) 15626ad340eSHenning Colliander /* Controller in reset mode */ 15726ad340eSHenning Colliander #define KVASER_PCIEFD_KCAN_STAT_IRM BIT(15) 15826ad340eSHenning Colliander /* Controller got one-shot capability */ 15926ad340eSHenning Colliander #define KVASER_PCIEFD_KCAN_STAT_CAP BIT(16) 16026ad340eSHenning Colliander /* Controller got CAN FD capability */ 16126ad340eSHenning Colliander #define KVASER_PCIEFD_KCAN_STAT_FD BIT(19) 16226ad340eSHenning Colliander #define KVASER_PCIEFD_KCAN_STAT_BUS_OFF_MSK (KVASER_PCIEFD_KCAN_STAT_AR | \ 16326ad340eSHenning Colliander KVASER_PCIEFD_KCAN_STAT_BOFF | KVASER_PCIEFD_KCAN_STAT_RMR | \ 16426ad340eSHenning Colliander KVASER_PCIEFD_KCAN_STAT_IRM) 16526ad340eSHenning Colliander 16626ad340eSHenning Colliander /* Reset mode */ 16726ad340eSHenning Colliander #define KVASER_PCIEFD_KCAN_MODE_RM BIT(8) 16826ad340eSHenning Colliander /* Listen only mode */ 16926ad340eSHenning Colliander #define KVASER_PCIEFD_KCAN_MODE_LOM BIT(9) 17026ad340eSHenning Colliander /* Error packet enable */ 17126ad340eSHenning Colliander #define KVASER_PCIEFD_KCAN_MODE_EPEN BIT(12) 17226ad340eSHenning Colliander /* CAN FD non-ISO */ 17326ad340eSHenning Colliander #define KVASER_PCIEFD_KCAN_MODE_NIFDEN BIT(15) 17426ad340eSHenning Colliander /* Acknowledgment packet type */ 17526ad340eSHenning Colliander #define KVASER_PCIEFD_KCAN_MODE_APT BIT(20) 17626ad340eSHenning Colliander /* Active error flag enable. Clear to force error passive */ 17726ad340eSHenning Colliander #define KVASER_PCIEFD_KCAN_MODE_EEN BIT(23) 17826ad340eSHenning Colliander /* Classic CAN mode */ 17926ad340eSHenning Colliander #define KVASER_PCIEFD_KCAN_MODE_CCM BIT(31) 18026ad340eSHenning Colliander 18126ad340eSHenning Colliander #define KVASER_PCIEFD_KCAN_BTRN_SJW_SHIFT 13 18226ad340eSHenning Colliander #define KVASER_PCIEFD_KCAN_BTRN_TSEG1_SHIFT 17 18326ad340eSHenning Colliander #define KVASER_PCIEFD_KCAN_BTRN_TSEG2_SHIFT 26 18426ad340eSHenning Colliander 18526ad340eSHenning Colliander #define KVASER_PCIEFD_KCAN_PWM_TOP_SHIFT 16 18626ad340eSHenning Colliander 18726ad340eSHenning Colliander /* Kvaser KCAN packet types */ 18826ad340eSHenning Colliander #define KVASER_PCIEFD_PACK_TYPE_DATA 0 18926ad340eSHenning Colliander #define KVASER_PCIEFD_PACK_TYPE_ACK 1 19026ad340eSHenning Colliander #define KVASER_PCIEFD_PACK_TYPE_TXRQ 2 19126ad340eSHenning Colliander #define KVASER_PCIEFD_PACK_TYPE_ERROR 3 19226ad340eSHenning Colliander #define KVASER_PCIEFD_PACK_TYPE_EFLUSH_ACK 4 19326ad340eSHenning Colliander #define KVASER_PCIEFD_PACK_TYPE_EFRAME_ACK 5 19426ad340eSHenning Colliander #define KVASER_PCIEFD_PACK_TYPE_ACK_DATA 6 19526ad340eSHenning Colliander #define KVASER_PCIEFD_PACK_TYPE_STATUS 8 19626ad340eSHenning Colliander #define KVASER_PCIEFD_PACK_TYPE_BUS_LOAD 9 19726ad340eSHenning Colliander 19826ad340eSHenning Colliander /* Kvaser KCAN packet common definitions */ 19926ad340eSHenning Colliander #define KVASER_PCIEFD_PACKET_SEQ_MSK 0xff 20026ad340eSHenning Colliander #define KVASER_PCIEFD_PACKET_CHID_SHIFT 25 20126ad340eSHenning Colliander #define KVASER_PCIEFD_PACKET_TYPE_SHIFT 28 20226ad340eSHenning Colliander 20326ad340eSHenning Colliander /* Kvaser KCAN TDATA and RDATA first word */ 20426ad340eSHenning Colliander #define KVASER_PCIEFD_RPACKET_IDE BIT(30) 20526ad340eSHenning Colliander #define KVASER_PCIEFD_RPACKET_RTR BIT(29) 20626ad340eSHenning Colliander /* Kvaser KCAN TDATA and RDATA second word */ 20726ad340eSHenning Colliander #define KVASER_PCIEFD_RPACKET_ESI BIT(13) 20826ad340eSHenning Colliander #define KVASER_PCIEFD_RPACKET_BRS BIT(14) 20926ad340eSHenning Colliander #define KVASER_PCIEFD_RPACKET_FDF BIT(15) 21026ad340eSHenning Colliander #define KVASER_PCIEFD_RPACKET_DLC_SHIFT 8 21126ad340eSHenning Colliander /* Kvaser KCAN TDATA second word */ 21226ad340eSHenning Colliander #define KVASER_PCIEFD_TPACKET_SMS BIT(16) 21326ad340eSHenning Colliander #define KVASER_PCIEFD_TPACKET_AREQ BIT(31) 21426ad340eSHenning Colliander 21526ad340eSHenning Colliander /* Kvaser KCAN APACKET */ 21626ad340eSHenning Colliander #define KVASER_PCIEFD_APACKET_FLU BIT(8) 21726ad340eSHenning Colliander #define KVASER_PCIEFD_APACKET_CT BIT(9) 21826ad340eSHenning Colliander #define KVASER_PCIEFD_APACKET_ABL BIT(10) 21926ad340eSHenning Colliander #define KVASER_PCIEFD_APACKET_NACK BIT(11) 22026ad340eSHenning Colliander 22126ad340eSHenning Colliander /* Kvaser KCAN SPACK first word */ 22226ad340eSHenning Colliander #define KVASER_PCIEFD_SPACK_RXERR_SHIFT 8 22326ad340eSHenning Colliander #define KVASER_PCIEFD_SPACK_BOFF BIT(16) 22426ad340eSHenning Colliander #define KVASER_PCIEFD_SPACK_IDET BIT(20) 22526ad340eSHenning Colliander #define KVASER_PCIEFD_SPACK_IRM BIT(21) 22626ad340eSHenning Colliander #define KVASER_PCIEFD_SPACK_RMCD BIT(22) 22726ad340eSHenning Colliander /* Kvaser KCAN SPACK second word */ 22826ad340eSHenning Colliander #define KVASER_PCIEFD_SPACK_AUTO BIT(21) 22926ad340eSHenning Colliander #define KVASER_PCIEFD_SPACK_EWLR BIT(23) 23026ad340eSHenning Colliander #define KVASER_PCIEFD_SPACK_EPLR BIT(24) 23126ad340eSHenning Colliander 23236aea60fSJimmy Assarsson /* Kvaser KCAN_EPACK second word */ 23336aea60fSJimmy Assarsson #define KVASER_PCIEFD_EPACK_DIR_TX BIT(0) 23436aea60fSJimmy Assarsson 23526ad340eSHenning Colliander struct kvaser_pciefd; 23626ad340eSHenning Colliander 23726ad340eSHenning Colliander struct kvaser_pciefd_can { 23826ad340eSHenning Colliander struct can_priv can; 23926ad340eSHenning Colliander struct kvaser_pciefd *kv_pcie; 24026ad340eSHenning Colliander void __iomem *reg_base; 24126ad340eSHenning Colliander struct can_berr_counter bec; 24226ad340eSHenning Colliander u8 cmd_seq; 24326ad340eSHenning Colliander int err_rep_cnt; 24426ad340eSHenning Colliander int echo_idx; 24526ad340eSHenning Colliander spinlock_t lock; /* Locks sensitive registers (e.g. MODE) */ 24626ad340eSHenning Colliander spinlock_t echo_lock; /* Locks the message echo buffer */ 24726ad340eSHenning Colliander struct timer_list bec_poll_timer; 24826ad340eSHenning Colliander struct completion start_comp, flush_comp; 24926ad340eSHenning Colliander }; 25026ad340eSHenning Colliander 25126ad340eSHenning Colliander struct kvaser_pciefd { 25226ad340eSHenning Colliander struct pci_dev *pci; 25326ad340eSHenning Colliander void __iomem *reg_base; 25426ad340eSHenning Colliander struct kvaser_pciefd_can *can[KVASER_PCIEFD_MAX_CAN_CHANNELS]; 25526ad340eSHenning Colliander void *dma_data[KVASER_PCIEFD_DMA_COUNT]; 25626ad340eSHenning Colliander u8 nr_channels; 257ec44dd57SChrister Beskow u32 bus_freq; 25826ad340eSHenning Colliander u32 freq; 25926ad340eSHenning Colliander u32 freq_to_ticks_div; 26026ad340eSHenning Colliander }; 26126ad340eSHenning Colliander 26226ad340eSHenning Colliander struct kvaser_pciefd_rx_packet { 26326ad340eSHenning Colliander u32 header[2]; 26426ad340eSHenning Colliander u64 timestamp; 26526ad340eSHenning Colliander }; 26626ad340eSHenning Colliander 26726ad340eSHenning Colliander struct kvaser_pciefd_tx_packet { 26826ad340eSHenning Colliander u32 header[2]; 26926ad340eSHenning Colliander u8 data[64]; 27026ad340eSHenning Colliander }; 27126ad340eSHenning Colliander 27226ad340eSHenning Colliander static const struct can_bittiming_const kvaser_pciefd_bittiming_const = { 27326ad340eSHenning Colliander .name = KVASER_PCIEFD_DRV_NAME, 27426ad340eSHenning Colliander .tseg1_min = 1, 275470e14c0SJimmy Assarsson .tseg1_max = 512, 27626ad340eSHenning Colliander .tseg2_min = 1, 27726ad340eSHenning Colliander .tseg2_max = 32, 27826ad340eSHenning Colliander .sjw_max = 16, 27926ad340eSHenning Colliander .brp_min = 1, 280470e14c0SJimmy Assarsson .brp_max = 8192, 28126ad340eSHenning Colliander .brp_inc = 1, 28226ad340eSHenning Colliander }; 28326ad340eSHenning Colliander 28426ad340eSHenning Colliander static struct pci_device_id kvaser_pciefd_id_table[] = { 28526ad340eSHenning Colliander { PCI_DEVICE(KVASER_PCIEFD_VENDOR, KVASER_PCIEFD_4HS_ID), }, 28626ad340eSHenning Colliander { PCI_DEVICE(KVASER_PCIEFD_VENDOR, KVASER_PCIEFD_2HS_ID), }, 28726ad340eSHenning Colliander { PCI_DEVICE(KVASER_PCIEFD_VENDOR, KVASER_PCIEFD_HS_ID), }, 28826ad340eSHenning Colliander { PCI_DEVICE(KVASER_PCIEFD_VENDOR, KVASER_PCIEFD_MINIPCIE_HS_ID), }, 28926ad340eSHenning Colliander { PCI_DEVICE(KVASER_PCIEFD_VENDOR, KVASER_PCIEFD_MINIPCIE_2HS_ID), }, 29026ad340eSHenning Colliander { 0,}, 29126ad340eSHenning Colliander }; 29226ad340eSHenning Colliander MODULE_DEVICE_TABLE(pci, kvaser_pciefd_id_table); 29326ad340eSHenning Colliander 29426ad340eSHenning Colliander static void kvaser_pciefd_request_status(struct kvaser_pciefd_can *can) 29526ad340eSHenning Colliander { 29626ad340eSHenning Colliander u32 cmd; 29726ad340eSHenning Colliander 29826ad340eSHenning Colliander cmd = KVASER_PCIEFD_KCAN_CMD_SRQ; 29926ad340eSHenning Colliander cmd |= ++can->cmd_seq << KVASER_PCIEFD_KCAN_CMD_SEQ_SHIFT; 30026ad340eSHenning Colliander iowrite32(cmd, can->reg_base + KVASER_PCIEFD_KCAN_CMD_REG); 30126ad340eSHenning Colliander } 30226ad340eSHenning Colliander 30326ad340eSHenning Colliander static void kvaser_pciefd_enable_err_gen(struct kvaser_pciefd_can *can) 30426ad340eSHenning Colliander { 30526ad340eSHenning Colliander u32 mode; 30626ad340eSHenning Colliander unsigned long irq; 30726ad340eSHenning Colliander 30826ad340eSHenning Colliander spin_lock_irqsave(&can->lock, irq); 30926ad340eSHenning Colliander mode = ioread32(can->reg_base + KVASER_PCIEFD_KCAN_MODE_REG); 31026ad340eSHenning Colliander if (!(mode & KVASER_PCIEFD_KCAN_MODE_EPEN)) { 31126ad340eSHenning Colliander mode |= KVASER_PCIEFD_KCAN_MODE_EPEN; 31226ad340eSHenning Colliander iowrite32(mode, can->reg_base + KVASER_PCIEFD_KCAN_MODE_REG); 31326ad340eSHenning Colliander } 31426ad340eSHenning Colliander spin_unlock_irqrestore(&can->lock, irq); 31526ad340eSHenning Colliander } 31626ad340eSHenning Colliander 31726ad340eSHenning Colliander static void kvaser_pciefd_disable_err_gen(struct kvaser_pciefd_can *can) 31826ad340eSHenning Colliander { 31926ad340eSHenning Colliander u32 mode; 32026ad340eSHenning Colliander unsigned long irq; 32126ad340eSHenning Colliander 32226ad340eSHenning Colliander spin_lock_irqsave(&can->lock, irq); 32326ad340eSHenning Colliander mode = ioread32(can->reg_base + KVASER_PCIEFD_KCAN_MODE_REG); 32426ad340eSHenning Colliander mode &= ~KVASER_PCIEFD_KCAN_MODE_EPEN; 32526ad340eSHenning Colliander iowrite32(mode, can->reg_base + KVASER_PCIEFD_KCAN_MODE_REG); 32626ad340eSHenning Colliander spin_unlock_irqrestore(&can->lock, irq); 32726ad340eSHenning Colliander } 32826ad340eSHenning Colliander 32926ad340eSHenning Colliander static int kvaser_pciefd_set_tx_irq(struct kvaser_pciefd_can *can) 33026ad340eSHenning Colliander { 33126ad340eSHenning Colliander u32 msk; 33226ad340eSHenning Colliander 33326ad340eSHenning Colliander msk = KVASER_PCIEFD_KCAN_IRQ_TE | KVASER_PCIEFD_KCAN_IRQ_ROF | 33426ad340eSHenning Colliander KVASER_PCIEFD_KCAN_IRQ_TOF | KVASER_PCIEFD_KCAN_IRQ_ABD | 33526ad340eSHenning Colliander KVASER_PCIEFD_KCAN_IRQ_TAE | KVASER_PCIEFD_KCAN_IRQ_TAL | 33626ad340eSHenning Colliander KVASER_PCIEFD_KCAN_IRQ_FDIC | KVASER_PCIEFD_KCAN_IRQ_BPP | 337262d7a52SJimmy Assarsson KVASER_PCIEFD_KCAN_IRQ_TAR; 33826ad340eSHenning Colliander 33926ad340eSHenning Colliander iowrite32(msk, can->reg_base + KVASER_PCIEFD_KCAN_IEN_REG); 34026ad340eSHenning Colliander 34126ad340eSHenning Colliander return 0; 34226ad340eSHenning Colliander } 34326ad340eSHenning Colliander 3442d55e9f9SJimmy Assarsson static inline void kvaser_pciefd_set_skb_timestamp(const struct kvaser_pciefd *pcie, 3452d55e9f9SJimmy Assarsson struct sk_buff *skb, u64 timestamp) 3462d55e9f9SJimmy Assarsson { 3472d55e9f9SJimmy Assarsson skb_hwtstamps(skb)->hwtstamp = 3482d55e9f9SJimmy Assarsson ns_to_ktime(div_u64(timestamp * 1000, pcie->freq_to_ticks_div)); 3492d55e9f9SJimmy Assarsson } 3502d55e9f9SJimmy Assarsson 35126ad340eSHenning Colliander static void kvaser_pciefd_setup_controller(struct kvaser_pciefd_can *can) 35226ad340eSHenning Colliander { 35326ad340eSHenning Colliander u32 mode; 35426ad340eSHenning Colliander unsigned long irq; 35526ad340eSHenning Colliander 35626ad340eSHenning Colliander spin_lock_irqsave(&can->lock, irq); 35726ad340eSHenning Colliander 35826ad340eSHenning Colliander mode = ioread32(can->reg_base + KVASER_PCIEFD_KCAN_MODE_REG); 35926ad340eSHenning Colliander if (can->can.ctrlmode & CAN_CTRLMODE_FD) { 36026ad340eSHenning Colliander mode &= ~KVASER_PCIEFD_KCAN_MODE_CCM; 36126ad340eSHenning Colliander if (can->can.ctrlmode & CAN_CTRLMODE_FD_NON_ISO) 36226ad340eSHenning Colliander mode |= KVASER_PCIEFD_KCAN_MODE_NIFDEN; 36326ad340eSHenning Colliander else 36426ad340eSHenning Colliander mode &= ~KVASER_PCIEFD_KCAN_MODE_NIFDEN; 36526ad340eSHenning Colliander } else { 36626ad340eSHenning Colliander mode |= KVASER_PCIEFD_KCAN_MODE_CCM; 36726ad340eSHenning Colliander mode &= ~KVASER_PCIEFD_KCAN_MODE_NIFDEN; 36826ad340eSHenning Colliander } 36926ad340eSHenning Colliander 37026ad340eSHenning Colliander if (can->can.ctrlmode & CAN_CTRLMODE_LISTENONLY) 37126ad340eSHenning Colliander mode |= KVASER_PCIEFD_KCAN_MODE_LOM; 372bf7ac55eSJimmy Assarsson else 373bf7ac55eSJimmy Assarsson mode &= ~KVASER_PCIEFD_KCAN_MODE_LOM; 37426ad340eSHenning Colliander 37526ad340eSHenning Colliander mode |= KVASER_PCIEFD_KCAN_MODE_EEN; 37626ad340eSHenning Colliander mode |= KVASER_PCIEFD_KCAN_MODE_EPEN; 37726ad340eSHenning Colliander /* Use ACK packet type */ 37826ad340eSHenning Colliander mode &= ~KVASER_PCIEFD_KCAN_MODE_APT; 37926ad340eSHenning Colliander mode &= ~KVASER_PCIEFD_KCAN_MODE_RM; 38026ad340eSHenning Colliander iowrite32(mode, can->reg_base + KVASER_PCIEFD_KCAN_MODE_REG); 38126ad340eSHenning Colliander 38226ad340eSHenning Colliander spin_unlock_irqrestore(&can->lock, irq); 38326ad340eSHenning Colliander } 38426ad340eSHenning Colliander 38526ad340eSHenning Colliander static void kvaser_pciefd_start_controller_flush(struct kvaser_pciefd_can *can) 38626ad340eSHenning Colliander { 38726ad340eSHenning Colliander u32 status; 38826ad340eSHenning Colliander unsigned long irq; 38926ad340eSHenning Colliander 39026ad340eSHenning Colliander spin_lock_irqsave(&can->lock, irq); 39126ad340eSHenning Colliander iowrite32(-1, can->reg_base + KVASER_PCIEFD_KCAN_IRQ_REG); 392262d7a52SJimmy Assarsson iowrite32(KVASER_PCIEFD_KCAN_IRQ_ABD, 39326ad340eSHenning Colliander can->reg_base + KVASER_PCIEFD_KCAN_IEN_REG); 39426ad340eSHenning Colliander 39526ad340eSHenning Colliander status = ioread32(can->reg_base + KVASER_PCIEFD_KCAN_STAT_REG); 39626ad340eSHenning Colliander if (status & KVASER_PCIEFD_KCAN_STAT_IDLE) { 39726ad340eSHenning Colliander u32 cmd; 39826ad340eSHenning Colliander 39926ad340eSHenning Colliander /* If controller is already idle, run abort, flush and reset */ 40026ad340eSHenning Colliander cmd = KVASER_PCIEFD_KCAN_CMD_AT; 40126ad340eSHenning Colliander cmd |= ++can->cmd_seq << KVASER_PCIEFD_KCAN_CMD_SEQ_SHIFT; 40226ad340eSHenning Colliander iowrite32(cmd, can->reg_base + KVASER_PCIEFD_KCAN_CMD_REG); 40326ad340eSHenning Colliander } else if (!(status & KVASER_PCIEFD_KCAN_STAT_RMR)) { 40426ad340eSHenning Colliander u32 mode; 40526ad340eSHenning Colliander 40626ad340eSHenning Colliander /* Put controller in reset mode */ 40726ad340eSHenning Colliander mode = ioread32(can->reg_base + KVASER_PCIEFD_KCAN_MODE_REG); 40826ad340eSHenning Colliander mode |= KVASER_PCIEFD_KCAN_MODE_RM; 40926ad340eSHenning Colliander iowrite32(mode, can->reg_base + KVASER_PCIEFD_KCAN_MODE_REG); 41026ad340eSHenning Colliander } 41126ad340eSHenning Colliander 41226ad340eSHenning Colliander spin_unlock_irqrestore(&can->lock, irq); 41326ad340eSHenning Colliander } 41426ad340eSHenning Colliander 41526ad340eSHenning Colliander static int kvaser_pciefd_bus_on(struct kvaser_pciefd_can *can) 41626ad340eSHenning Colliander { 41726ad340eSHenning Colliander u32 mode; 41826ad340eSHenning Colliander unsigned long irq; 41926ad340eSHenning Colliander 42026ad340eSHenning Colliander del_timer(&can->bec_poll_timer); 42126ad340eSHenning Colliander 42226ad340eSHenning Colliander if (!completion_done(&can->flush_comp)) 42326ad340eSHenning Colliander kvaser_pciefd_start_controller_flush(can); 42426ad340eSHenning Colliander 42526ad340eSHenning Colliander if (!wait_for_completion_timeout(&can->flush_comp, 42626ad340eSHenning Colliander KVASER_PCIEFD_WAIT_TIMEOUT)) { 42726ad340eSHenning Colliander netdev_err(can->can.dev, "Timeout during bus on flush\n"); 42826ad340eSHenning Colliander return -ETIMEDOUT; 42926ad340eSHenning Colliander } 43026ad340eSHenning Colliander 43126ad340eSHenning Colliander spin_lock_irqsave(&can->lock, irq); 43226ad340eSHenning Colliander iowrite32(0, can->reg_base + KVASER_PCIEFD_KCAN_IEN_REG); 43326ad340eSHenning Colliander iowrite32(-1, can->reg_base + KVASER_PCIEFD_KCAN_IRQ_REG); 43426ad340eSHenning Colliander 435262d7a52SJimmy Assarsson iowrite32(KVASER_PCIEFD_KCAN_IRQ_ABD, 43626ad340eSHenning Colliander can->reg_base + KVASER_PCIEFD_KCAN_IEN_REG); 43726ad340eSHenning Colliander 43826ad340eSHenning Colliander mode = ioread32(can->reg_base + KVASER_PCIEFD_KCAN_MODE_REG); 43926ad340eSHenning Colliander mode &= ~KVASER_PCIEFD_KCAN_MODE_RM; 44026ad340eSHenning Colliander iowrite32(mode, can->reg_base + KVASER_PCIEFD_KCAN_MODE_REG); 44126ad340eSHenning Colliander spin_unlock_irqrestore(&can->lock, irq); 44226ad340eSHenning Colliander 44326ad340eSHenning Colliander if (!wait_for_completion_timeout(&can->start_comp, 44426ad340eSHenning Colliander KVASER_PCIEFD_WAIT_TIMEOUT)) { 44526ad340eSHenning Colliander netdev_err(can->can.dev, "Timeout during bus on reset\n"); 44626ad340eSHenning Colliander return -ETIMEDOUT; 44726ad340eSHenning Colliander } 44826ad340eSHenning Colliander /* Reset interrupt handling */ 44926ad340eSHenning Colliander iowrite32(0, can->reg_base + KVASER_PCIEFD_KCAN_IEN_REG); 45026ad340eSHenning Colliander iowrite32(-1, can->reg_base + KVASER_PCIEFD_KCAN_IRQ_REG); 45126ad340eSHenning Colliander 45226ad340eSHenning Colliander kvaser_pciefd_set_tx_irq(can); 45326ad340eSHenning Colliander kvaser_pciefd_setup_controller(can); 45426ad340eSHenning Colliander 45526ad340eSHenning Colliander can->can.state = CAN_STATE_ERROR_ACTIVE; 45626ad340eSHenning Colliander netif_wake_queue(can->can.dev); 45726ad340eSHenning Colliander can->bec.txerr = 0; 45826ad340eSHenning Colliander can->bec.rxerr = 0; 45926ad340eSHenning Colliander can->err_rep_cnt = 0; 46026ad340eSHenning Colliander 46126ad340eSHenning Colliander return 0; 46226ad340eSHenning Colliander } 46326ad340eSHenning Colliander 46426ad340eSHenning Colliander static void kvaser_pciefd_pwm_stop(struct kvaser_pciefd_can *can) 46526ad340eSHenning Colliander { 4661910cd88SChrister Beskow u8 top; 46726ad340eSHenning Colliander u32 pwm_ctrl; 46826ad340eSHenning Colliander unsigned long irq; 46926ad340eSHenning Colliander 47026ad340eSHenning Colliander spin_lock_irqsave(&can->lock, irq); 47126ad340eSHenning Colliander pwm_ctrl = ioread32(can->reg_base + KVASER_PCIEFD_KCAN_PWM_REG); 47226ad340eSHenning Colliander top = (pwm_ctrl >> KVASER_PCIEFD_KCAN_PWM_TOP_SHIFT) & 0xff; 47326ad340eSHenning Colliander 4741910cd88SChrister Beskow /* Set duty cycle to zero */ 4751910cd88SChrister Beskow pwm_ctrl |= top; 47626ad340eSHenning Colliander iowrite32(pwm_ctrl, can->reg_base + KVASER_PCIEFD_KCAN_PWM_REG); 47726ad340eSHenning Colliander spin_unlock_irqrestore(&can->lock, irq); 47826ad340eSHenning Colliander } 47926ad340eSHenning Colliander 48026ad340eSHenning Colliander static void kvaser_pciefd_pwm_start(struct kvaser_pciefd_can *can) 48126ad340eSHenning Colliander { 48226ad340eSHenning Colliander int top, trigger; 48326ad340eSHenning Colliander u32 pwm_ctrl; 48426ad340eSHenning Colliander unsigned long irq; 48526ad340eSHenning Colliander 48626ad340eSHenning Colliander kvaser_pciefd_pwm_stop(can); 48726ad340eSHenning Colliander spin_lock_irqsave(&can->lock, irq); 48826ad340eSHenning Colliander 48926ad340eSHenning Colliander /* Set frequency to 500 KHz*/ 490ec44dd57SChrister Beskow top = can->kv_pcie->bus_freq / (2 * 500000) - 1; 49126ad340eSHenning Colliander 49226ad340eSHenning Colliander pwm_ctrl = top & 0xff; 49326ad340eSHenning Colliander pwm_ctrl |= (top & 0xff) << KVASER_PCIEFD_KCAN_PWM_TOP_SHIFT; 49426ad340eSHenning Colliander iowrite32(pwm_ctrl, can->reg_base + KVASER_PCIEFD_KCAN_PWM_REG); 49526ad340eSHenning Colliander 49626ad340eSHenning Colliander /* Set duty cycle to 95 */ 49726ad340eSHenning Colliander trigger = (100 * top - 95 * (top + 1) + 50) / 100; 49826ad340eSHenning Colliander pwm_ctrl = trigger & 0xff; 49926ad340eSHenning Colliander pwm_ctrl |= (top & 0xff) << KVASER_PCIEFD_KCAN_PWM_TOP_SHIFT; 50026ad340eSHenning Colliander iowrite32(pwm_ctrl, can->reg_base + KVASER_PCIEFD_KCAN_PWM_REG); 50126ad340eSHenning Colliander spin_unlock_irqrestore(&can->lock, irq); 50226ad340eSHenning Colliander } 50326ad340eSHenning Colliander 50426ad340eSHenning Colliander static int kvaser_pciefd_open(struct net_device *netdev) 50526ad340eSHenning Colliander { 50626ad340eSHenning Colliander int err; 50726ad340eSHenning Colliander struct kvaser_pciefd_can *can = netdev_priv(netdev); 50826ad340eSHenning Colliander 50926ad340eSHenning Colliander err = open_candev(netdev); 51026ad340eSHenning Colliander if (err) 51126ad340eSHenning Colliander return err; 51226ad340eSHenning Colliander 51326ad340eSHenning Colliander err = kvaser_pciefd_bus_on(can); 51413a84cf3SZhang Qilong if (err) { 51513a84cf3SZhang Qilong close_candev(netdev); 51626ad340eSHenning Colliander return err; 51713a84cf3SZhang Qilong } 51826ad340eSHenning Colliander 51926ad340eSHenning Colliander return 0; 52026ad340eSHenning Colliander } 52126ad340eSHenning Colliander 52226ad340eSHenning Colliander static int kvaser_pciefd_stop(struct net_device *netdev) 52326ad340eSHenning Colliander { 52426ad340eSHenning Colliander struct kvaser_pciefd_can *can = netdev_priv(netdev); 52526ad340eSHenning Colliander int ret = 0; 52626ad340eSHenning Colliander 52726ad340eSHenning Colliander /* Don't interrupt ongoing flush */ 52826ad340eSHenning Colliander if (!completion_done(&can->flush_comp)) 52926ad340eSHenning Colliander kvaser_pciefd_start_controller_flush(can); 53026ad340eSHenning Colliander 53126ad340eSHenning Colliander if (!wait_for_completion_timeout(&can->flush_comp, 53226ad340eSHenning Colliander KVASER_PCIEFD_WAIT_TIMEOUT)) { 53326ad340eSHenning Colliander netdev_err(can->can.dev, "Timeout during stop\n"); 53426ad340eSHenning Colliander ret = -ETIMEDOUT; 53526ad340eSHenning Colliander } else { 53626ad340eSHenning Colliander iowrite32(0, can->reg_base + KVASER_PCIEFD_KCAN_IEN_REG); 53726ad340eSHenning Colliander del_timer(&can->bec_poll_timer); 53826ad340eSHenning Colliander } 539aed0e6caSJimmy Assarsson can->can.state = CAN_STATE_STOPPED; 54026ad340eSHenning Colliander close_candev(netdev); 54126ad340eSHenning Colliander 54226ad340eSHenning Colliander return ret; 54326ad340eSHenning Colliander } 54426ad340eSHenning Colliander 54526ad340eSHenning Colliander static int kvaser_pciefd_prepare_tx_packet(struct kvaser_pciefd_tx_packet *p, 54626ad340eSHenning Colliander struct kvaser_pciefd_can *can, 54726ad340eSHenning Colliander struct sk_buff *skb) 54826ad340eSHenning Colliander { 54926ad340eSHenning Colliander struct canfd_frame *cf = (struct canfd_frame *)skb->data; 55026ad340eSHenning Colliander int packet_size; 55126ad340eSHenning Colliander int seq = can->echo_idx; 55226ad340eSHenning Colliander 55326ad340eSHenning Colliander memset(p, 0, sizeof(*p)); 55426ad340eSHenning Colliander 55526ad340eSHenning Colliander if (can->can.ctrlmode & CAN_CTRLMODE_ONE_SHOT) 55626ad340eSHenning Colliander p->header[1] |= KVASER_PCIEFD_TPACKET_SMS; 55726ad340eSHenning Colliander 55826ad340eSHenning Colliander if (cf->can_id & CAN_RTR_FLAG) 55926ad340eSHenning Colliander p->header[0] |= KVASER_PCIEFD_RPACKET_RTR; 56026ad340eSHenning Colliander 56126ad340eSHenning Colliander if (cf->can_id & CAN_EFF_FLAG) 56226ad340eSHenning Colliander p->header[0] |= KVASER_PCIEFD_RPACKET_IDE; 56326ad340eSHenning Colliander 56426ad340eSHenning Colliander p->header[0] |= cf->can_id & CAN_EFF_MASK; 5653ab4ce0dSOliver Hartkopp p->header[1] |= can_fd_len2dlc(cf->len) << KVASER_PCIEFD_RPACKET_DLC_SHIFT; 56626ad340eSHenning Colliander p->header[1] |= KVASER_PCIEFD_TPACKET_AREQ; 56726ad340eSHenning Colliander 56826ad340eSHenning Colliander if (can_is_canfd_skb(skb)) { 56926ad340eSHenning Colliander p->header[1] |= KVASER_PCIEFD_RPACKET_FDF; 57026ad340eSHenning Colliander if (cf->flags & CANFD_BRS) 57126ad340eSHenning Colliander p->header[1] |= KVASER_PCIEFD_RPACKET_BRS; 57226ad340eSHenning Colliander if (cf->flags & CANFD_ESI) 57326ad340eSHenning Colliander p->header[1] |= KVASER_PCIEFD_RPACKET_ESI; 57426ad340eSHenning Colliander } 57526ad340eSHenning Colliander 57626ad340eSHenning Colliander p->header[1] |= seq & KVASER_PCIEFD_PACKET_SEQ_MSK; 57726ad340eSHenning Colliander 57826ad340eSHenning Colliander packet_size = cf->len; 57926ad340eSHenning Colliander memcpy(p->data, cf->data, packet_size); 58026ad340eSHenning Colliander 58126ad340eSHenning Colliander return DIV_ROUND_UP(packet_size, 4); 58226ad340eSHenning Colliander } 58326ad340eSHenning Colliander 58426ad340eSHenning Colliander static netdev_tx_t kvaser_pciefd_start_xmit(struct sk_buff *skb, 58526ad340eSHenning Colliander struct net_device *netdev) 58626ad340eSHenning Colliander { 58726ad340eSHenning Colliander struct kvaser_pciefd_can *can = netdev_priv(netdev); 58826ad340eSHenning Colliander unsigned long irq_flags; 58926ad340eSHenning Colliander struct kvaser_pciefd_tx_packet packet; 59026ad340eSHenning Colliander int nwords; 59126ad340eSHenning Colliander u8 count; 59226ad340eSHenning Colliander 593ae64438bSOliver Hartkopp if (can_dev_dropped_skb(netdev, skb)) 59426ad340eSHenning Colliander return NETDEV_TX_OK; 59526ad340eSHenning Colliander 59626ad340eSHenning Colliander nwords = kvaser_pciefd_prepare_tx_packet(&packet, can, skb); 59726ad340eSHenning Colliander 59826ad340eSHenning Colliander spin_lock_irqsave(&can->echo_lock, irq_flags); 59926ad340eSHenning Colliander 60026ad340eSHenning Colliander /* Prepare and save echo skb in internal slot */ 6011dcb6e57SVincent Mailhol can_put_echo_skb(skb, netdev, can->echo_idx, 0); 60226ad340eSHenning Colliander 60326ad340eSHenning Colliander /* Move echo index to the next slot */ 60426ad340eSHenning Colliander can->echo_idx = (can->echo_idx + 1) % can->can.echo_skb_max; 60526ad340eSHenning Colliander 60626ad340eSHenning Colliander /* Write header to fifo */ 60726ad340eSHenning Colliander iowrite32(packet.header[0], 60826ad340eSHenning Colliander can->reg_base + KVASER_PCIEFD_KCAN_FIFO_REG); 60926ad340eSHenning Colliander iowrite32(packet.header[1], 61026ad340eSHenning Colliander can->reg_base + KVASER_PCIEFD_KCAN_FIFO_REG); 61126ad340eSHenning Colliander 61226ad340eSHenning Colliander if (nwords) { 61326ad340eSHenning Colliander u32 data_last = ((u32 *)packet.data)[nwords - 1]; 61426ad340eSHenning Colliander 61526ad340eSHenning Colliander /* Write data to fifo, except last word */ 61626ad340eSHenning Colliander iowrite32_rep(can->reg_base + 61726ad340eSHenning Colliander KVASER_PCIEFD_KCAN_FIFO_REG, packet.data, 61826ad340eSHenning Colliander nwords - 1); 61926ad340eSHenning Colliander /* Write last word to end of fifo */ 62026ad340eSHenning Colliander __raw_writel(data_last, can->reg_base + 62126ad340eSHenning Colliander KVASER_PCIEFD_KCAN_FIFO_LAST_REG); 62226ad340eSHenning Colliander } else { 62326ad340eSHenning Colliander /* Complete write to fifo */ 62426ad340eSHenning Colliander __raw_writel(0, can->reg_base + 62526ad340eSHenning Colliander KVASER_PCIEFD_KCAN_FIFO_LAST_REG); 62626ad340eSHenning Colliander } 62726ad340eSHenning Colliander 62826ad340eSHenning Colliander count = ioread32(can->reg_base + KVASER_PCIEFD_KCAN_TX_NPACKETS_REG); 62926ad340eSHenning Colliander /* No room for a new message, stop the queue until at least one 63026ad340eSHenning Colliander * successful transmit 63126ad340eSHenning Colliander */ 63226ad340eSHenning Colliander if (count >= KVASER_PCIEFD_CAN_TX_MAX_COUNT || 63326ad340eSHenning Colliander can->can.echo_skb[can->echo_idx]) 63426ad340eSHenning Colliander netif_stop_queue(netdev); 63526ad340eSHenning Colliander 63626ad340eSHenning Colliander spin_unlock_irqrestore(&can->echo_lock, irq_flags); 63726ad340eSHenning Colliander 63826ad340eSHenning Colliander return NETDEV_TX_OK; 63926ad340eSHenning Colliander } 64026ad340eSHenning Colliander 64126ad340eSHenning Colliander static int kvaser_pciefd_set_bittiming(struct kvaser_pciefd_can *can, bool data) 64226ad340eSHenning Colliander { 64326ad340eSHenning Colliander u32 mode, test, btrn; 64426ad340eSHenning Colliander unsigned long irq_flags; 64526ad340eSHenning Colliander int ret; 64626ad340eSHenning Colliander struct can_bittiming *bt; 64726ad340eSHenning Colliander 64826ad340eSHenning Colliander if (data) 64926ad340eSHenning Colliander bt = &can->can.data_bittiming; 65026ad340eSHenning Colliander else 65126ad340eSHenning Colliander bt = &can->can.bittiming; 65226ad340eSHenning Colliander 65326ad340eSHenning Colliander btrn = ((bt->phase_seg2 - 1) & 0x1f) << 65426ad340eSHenning Colliander KVASER_PCIEFD_KCAN_BTRN_TSEG2_SHIFT | 65526ad340eSHenning Colliander (((bt->prop_seg + bt->phase_seg1) - 1) & 0x1ff) << 65626ad340eSHenning Colliander KVASER_PCIEFD_KCAN_BTRN_TSEG1_SHIFT | 65726ad340eSHenning Colliander ((bt->sjw - 1) & 0xf) << KVASER_PCIEFD_KCAN_BTRN_SJW_SHIFT | 65826ad340eSHenning Colliander ((bt->brp - 1) & 0x1fff); 65926ad340eSHenning Colliander 66026ad340eSHenning Colliander spin_lock_irqsave(&can->lock, irq_flags); 66126ad340eSHenning Colliander mode = ioread32(can->reg_base + KVASER_PCIEFD_KCAN_MODE_REG); 66226ad340eSHenning Colliander 66326ad340eSHenning Colliander /* Put the circuit in reset mode */ 66426ad340eSHenning Colliander iowrite32(mode | KVASER_PCIEFD_KCAN_MODE_RM, 66526ad340eSHenning Colliander can->reg_base + KVASER_PCIEFD_KCAN_MODE_REG); 66626ad340eSHenning Colliander 66726ad340eSHenning Colliander /* Can only set bittiming if in reset mode */ 66826ad340eSHenning Colliander ret = readl_poll_timeout(can->reg_base + KVASER_PCIEFD_KCAN_MODE_REG, 66926ad340eSHenning Colliander test, test & KVASER_PCIEFD_KCAN_MODE_RM, 67026ad340eSHenning Colliander 0, 10); 67126ad340eSHenning Colliander 67226ad340eSHenning Colliander if (ret) { 67326ad340eSHenning Colliander spin_unlock_irqrestore(&can->lock, irq_flags); 67426ad340eSHenning Colliander return -EBUSY; 67526ad340eSHenning Colliander } 67626ad340eSHenning Colliander 67726ad340eSHenning Colliander if (data) 67826ad340eSHenning Colliander iowrite32(btrn, can->reg_base + KVASER_PCIEFD_KCAN_BTRD_REG); 67926ad340eSHenning Colliander else 68026ad340eSHenning Colliander iowrite32(btrn, can->reg_base + KVASER_PCIEFD_KCAN_BTRN_REG); 68126ad340eSHenning Colliander 68226ad340eSHenning Colliander /* Restore previous reset mode status */ 68326ad340eSHenning Colliander iowrite32(mode, can->reg_base + KVASER_PCIEFD_KCAN_MODE_REG); 68426ad340eSHenning Colliander 68526ad340eSHenning Colliander spin_unlock_irqrestore(&can->lock, irq_flags); 68626ad340eSHenning Colliander return 0; 68726ad340eSHenning Colliander } 68826ad340eSHenning Colliander 68926ad340eSHenning Colliander static int kvaser_pciefd_set_nominal_bittiming(struct net_device *ndev) 69026ad340eSHenning Colliander { 69126ad340eSHenning Colliander return kvaser_pciefd_set_bittiming(netdev_priv(ndev), false); 69226ad340eSHenning Colliander } 69326ad340eSHenning Colliander 69426ad340eSHenning Colliander static int kvaser_pciefd_set_data_bittiming(struct net_device *ndev) 69526ad340eSHenning Colliander { 69626ad340eSHenning Colliander return kvaser_pciefd_set_bittiming(netdev_priv(ndev), true); 69726ad340eSHenning Colliander } 69826ad340eSHenning Colliander 69926ad340eSHenning Colliander static int kvaser_pciefd_set_mode(struct net_device *ndev, enum can_mode mode) 70026ad340eSHenning Colliander { 70126ad340eSHenning Colliander struct kvaser_pciefd_can *can = netdev_priv(ndev); 70226ad340eSHenning Colliander int ret = 0; 70326ad340eSHenning Colliander 70426ad340eSHenning Colliander switch (mode) { 70526ad340eSHenning Colliander case CAN_MODE_START: 70626ad340eSHenning Colliander if (!can->can.restart_ms) 70726ad340eSHenning Colliander ret = kvaser_pciefd_bus_on(can); 70826ad340eSHenning Colliander break; 70926ad340eSHenning Colliander default: 71026ad340eSHenning Colliander return -EOPNOTSUPP; 71126ad340eSHenning Colliander } 71226ad340eSHenning Colliander 71326ad340eSHenning Colliander return ret; 71426ad340eSHenning Colliander } 71526ad340eSHenning Colliander 71626ad340eSHenning Colliander static int kvaser_pciefd_get_berr_counter(const struct net_device *ndev, 71726ad340eSHenning Colliander struct can_berr_counter *bec) 71826ad340eSHenning Colliander { 71926ad340eSHenning Colliander struct kvaser_pciefd_can *can = netdev_priv(ndev); 72026ad340eSHenning Colliander 72126ad340eSHenning Colliander bec->rxerr = can->bec.rxerr; 72226ad340eSHenning Colliander bec->txerr = can->bec.txerr; 72326ad340eSHenning Colliander return 0; 72426ad340eSHenning Colliander } 72526ad340eSHenning Colliander 72626ad340eSHenning Colliander static void kvaser_pciefd_bec_poll_timer(struct timer_list *data) 72726ad340eSHenning Colliander { 72826ad340eSHenning Colliander struct kvaser_pciefd_can *can = from_timer(can, data, bec_poll_timer); 72926ad340eSHenning Colliander 73026ad340eSHenning Colliander kvaser_pciefd_enable_err_gen(can); 73126ad340eSHenning Colliander kvaser_pciefd_request_status(can); 73226ad340eSHenning Colliander can->err_rep_cnt = 0; 73326ad340eSHenning Colliander } 73426ad340eSHenning Colliander 73526ad340eSHenning Colliander static const struct net_device_ops kvaser_pciefd_netdev_ops = { 73626ad340eSHenning Colliander .ndo_open = kvaser_pciefd_open, 73726ad340eSHenning Colliander .ndo_stop = kvaser_pciefd_stop, 738fa5cc7e1SVincent Mailhol .ndo_eth_ioctl = can_eth_ioctl_hwts, 73926ad340eSHenning Colliander .ndo_start_xmit = kvaser_pciefd_start_xmit, 74026ad340eSHenning Colliander .ndo_change_mtu = can_change_mtu, 74126ad340eSHenning Colliander }; 74226ad340eSHenning Colliander 743fa5cc7e1SVincent Mailhol static const struct ethtool_ops kvaser_pciefd_ethtool_ops = { 744fa5cc7e1SVincent Mailhol .get_ts_info = can_ethtool_op_get_ts_info_hwts, 745fa5cc7e1SVincent Mailhol }; 746fa5cc7e1SVincent Mailhol 74726ad340eSHenning Colliander static int kvaser_pciefd_setup_can_ctrls(struct kvaser_pciefd *pcie) 74826ad340eSHenning Colliander { 74926ad340eSHenning Colliander int i; 75026ad340eSHenning Colliander 75126ad340eSHenning Colliander for (i = 0; i < pcie->nr_channels; i++) { 75226ad340eSHenning Colliander struct net_device *netdev; 75326ad340eSHenning Colliander struct kvaser_pciefd_can *can; 75426ad340eSHenning Colliander u32 status, tx_npackets; 75526ad340eSHenning Colliander 75626ad340eSHenning Colliander netdev = alloc_candev(sizeof(struct kvaser_pciefd_can), 75726ad340eSHenning Colliander KVASER_PCIEFD_CAN_TX_MAX_COUNT); 75826ad340eSHenning Colliander if (!netdev) 75926ad340eSHenning Colliander return -ENOMEM; 76026ad340eSHenning Colliander 76126ad340eSHenning Colliander can = netdev_priv(netdev); 76226ad340eSHenning Colliander netdev->netdev_ops = &kvaser_pciefd_netdev_ops; 763fa5cc7e1SVincent Mailhol netdev->ethtool_ops = &kvaser_pciefd_ethtool_ops; 76426ad340eSHenning Colliander can->reg_base = pcie->reg_base + KVASER_PCIEFD_KCAN0_BASE + 76526ad340eSHenning Colliander i * KVASER_PCIEFD_KCAN_BASE_OFFSET; 76626ad340eSHenning Colliander 76726ad340eSHenning Colliander can->kv_pcie = pcie; 76826ad340eSHenning Colliander can->cmd_seq = 0; 76926ad340eSHenning Colliander can->err_rep_cnt = 0; 77026ad340eSHenning Colliander can->bec.txerr = 0; 77126ad340eSHenning Colliander can->bec.rxerr = 0; 77226ad340eSHenning Colliander 77326ad340eSHenning Colliander init_completion(&can->start_comp); 77426ad340eSHenning Colliander init_completion(&can->flush_comp); 77526ad340eSHenning Colliander timer_setup(&can->bec_poll_timer, kvaser_pciefd_bec_poll_timer, 77626ad340eSHenning Colliander 0); 77726ad340eSHenning Colliander 7787c6e6bceSJimmy Assarsson /* Disable Bus load reporting */ 7797c6e6bceSJimmy Assarsson iowrite32(0, can->reg_base + KVASER_PCIEFD_KCAN_BUS_LOAD_REG); 7807c6e6bceSJimmy Assarsson 78126ad340eSHenning Colliander tx_npackets = ioread32(can->reg_base + 78226ad340eSHenning Colliander KVASER_PCIEFD_KCAN_TX_NPACKETS_REG); 78326ad340eSHenning Colliander if (((tx_npackets >> KVASER_PCIEFD_KCAN_TX_NPACKETS_MAX_SHIFT) & 78426ad340eSHenning Colliander 0xff) < KVASER_PCIEFD_CAN_TX_MAX_COUNT) { 78526ad340eSHenning Colliander dev_err(&pcie->pci->dev, 78626ad340eSHenning Colliander "Max Tx count is smaller than expected\n"); 78726ad340eSHenning Colliander 78826ad340eSHenning Colliander free_candev(netdev); 78926ad340eSHenning Colliander return -ENODEV; 79026ad340eSHenning Colliander } 79126ad340eSHenning Colliander 79226ad340eSHenning Colliander can->can.clock.freq = pcie->freq; 79326ad340eSHenning Colliander can->can.echo_skb_max = KVASER_PCIEFD_CAN_TX_MAX_COUNT; 79426ad340eSHenning Colliander can->echo_idx = 0; 79526ad340eSHenning Colliander spin_lock_init(&can->echo_lock); 79626ad340eSHenning Colliander spin_lock_init(&can->lock); 79726ad340eSHenning Colliander can->can.bittiming_const = &kvaser_pciefd_bittiming_const; 79826ad340eSHenning Colliander can->can.data_bittiming_const = &kvaser_pciefd_bittiming_const; 79926ad340eSHenning Colliander 80026ad340eSHenning Colliander can->can.do_set_bittiming = kvaser_pciefd_set_nominal_bittiming; 80126ad340eSHenning Colliander can->can.do_set_data_bittiming = 80226ad340eSHenning Colliander kvaser_pciefd_set_data_bittiming; 80326ad340eSHenning Colliander 80426ad340eSHenning Colliander can->can.do_set_mode = kvaser_pciefd_set_mode; 80526ad340eSHenning Colliander can->can.do_get_berr_counter = kvaser_pciefd_get_berr_counter; 80626ad340eSHenning Colliander 80726ad340eSHenning Colliander can->can.ctrlmode_supported = CAN_CTRLMODE_LISTENONLY | 80826ad340eSHenning Colliander CAN_CTRLMODE_FD | 80926ad340eSHenning Colliander CAN_CTRLMODE_FD_NON_ISO; 81026ad340eSHenning Colliander 81126ad340eSHenning Colliander status = ioread32(can->reg_base + KVASER_PCIEFD_KCAN_STAT_REG); 81226ad340eSHenning Colliander if (!(status & KVASER_PCIEFD_KCAN_STAT_FD)) { 81326ad340eSHenning Colliander dev_err(&pcie->pci->dev, 81426ad340eSHenning Colliander "CAN FD not supported as expected %d\n", i); 81526ad340eSHenning Colliander 81626ad340eSHenning Colliander free_candev(netdev); 81726ad340eSHenning Colliander return -ENODEV; 81826ad340eSHenning Colliander } 81926ad340eSHenning Colliander 82026ad340eSHenning Colliander if (status & KVASER_PCIEFD_KCAN_STAT_CAP) 82126ad340eSHenning Colliander can->can.ctrlmode_supported |= CAN_CTRLMODE_ONE_SHOT; 82226ad340eSHenning Colliander 82326ad340eSHenning Colliander netdev->flags |= IFF_ECHO; 82426ad340eSHenning Colliander 82526ad340eSHenning Colliander SET_NETDEV_DEV(netdev, &pcie->pci->dev); 82626ad340eSHenning Colliander 82726ad340eSHenning Colliander iowrite32(-1, can->reg_base + KVASER_PCIEFD_KCAN_IRQ_REG); 828262d7a52SJimmy Assarsson iowrite32(KVASER_PCIEFD_KCAN_IRQ_ABD, 82926ad340eSHenning Colliander can->reg_base + KVASER_PCIEFD_KCAN_IEN_REG); 83026ad340eSHenning Colliander 83126ad340eSHenning Colliander pcie->can[i] = can; 83226ad340eSHenning Colliander kvaser_pciefd_pwm_start(can); 83326ad340eSHenning Colliander } 83426ad340eSHenning Colliander 83526ad340eSHenning Colliander return 0; 83626ad340eSHenning Colliander } 83726ad340eSHenning Colliander 83826ad340eSHenning Colliander static int kvaser_pciefd_reg_candev(struct kvaser_pciefd *pcie) 83926ad340eSHenning Colliander { 84026ad340eSHenning Colliander int i; 84126ad340eSHenning Colliander 84226ad340eSHenning Colliander for (i = 0; i < pcie->nr_channels; i++) { 84326ad340eSHenning Colliander int err = register_candev(pcie->can[i]->can.dev); 84426ad340eSHenning Colliander 84526ad340eSHenning Colliander if (err) { 84626ad340eSHenning Colliander int j; 84726ad340eSHenning Colliander 84826ad340eSHenning Colliander /* Unregister all successfully registered devices. */ 84926ad340eSHenning Colliander for (j = 0; j < i; j++) 85026ad340eSHenning Colliander unregister_candev(pcie->can[j]->can.dev); 85126ad340eSHenning Colliander return err; 85226ad340eSHenning Colliander } 85326ad340eSHenning Colliander } 85426ad340eSHenning Colliander 85526ad340eSHenning Colliander return 0; 85626ad340eSHenning Colliander } 85726ad340eSHenning Colliander 85826ad340eSHenning Colliander static void kvaser_pciefd_write_dma_map(struct kvaser_pciefd *pcie, 85926ad340eSHenning Colliander dma_addr_t addr, int offset) 86026ad340eSHenning Colliander { 86126ad340eSHenning Colliander u32 word1, word2; 86226ad340eSHenning Colliander 86326ad340eSHenning Colliander #ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT 86426ad340eSHenning Colliander word1 = addr | KVASER_PCIEFD_64BIT_DMA_BIT; 86526ad340eSHenning Colliander word2 = addr >> 32; 86626ad340eSHenning Colliander #else 86726ad340eSHenning Colliander word1 = addr; 86826ad340eSHenning Colliander word2 = 0; 86926ad340eSHenning Colliander #endif 87026ad340eSHenning Colliander iowrite32(word1, pcie->reg_base + offset); 87126ad340eSHenning Colliander iowrite32(word2, pcie->reg_base + offset + 4); 87226ad340eSHenning Colliander } 87326ad340eSHenning Colliander 87426ad340eSHenning Colliander static int kvaser_pciefd_setup_dma(struct kvaser_pciefd *pcie) 87526ad340eSHenning Colliander { 87626ad340eSHenning Colliander int i; 87726ad340eSHenning Colliander u32 srb_status; 878c589557dSJimmy Assarsson u32 srb_packet_count; 87926ad340eSHenning Colliander dma_addr_t dma_addr[KVASER_PCIEFD_DMA_COUNT]; 88026ad340eSHenning Colliander 88126ad340eSHenning Colliander /* Disable the DMA */ 88226ad340eSHenning Colliander iowrite32(0, pcie->reg_base + KVASER_PCIEFD_SRB_CTRL_REG); 88326ad340eSHenning Colliander for (i = 0; i < KVASER_PCIEFD_DMA_COUNT; i++) { 88426ad340eSHenning Colliander unsigned int offset = KVASER_PCIEFD_DMA_MAP_BASE + 8 * i; 88526ad340eSHenning Colliander 88626ad340eSHenning Colliander pcie->dma_data[i] = 88726ad340eSHenning Colliander dmam_alloc_coherent(&pcie->pci->dev, 88826ad340eSHenning Colliander KVASER_PCIEFD_DMA_SIZE, 88926ad340eSHenning Colliander &dma_addr[i], 89026ad340eSHenning Colliander GFP_KERNEL); 89126ad340eSHenning Colliander 89226ad340eSHenning Colliander if (!pcie->dma_data[i] || !dma_addr[i]) { 89326ad340eSHenning Colliander dev_err(&pcie->pci->dev, "Rx dma_alloc(%u) failure\n", 89426ad340eSHenning Colliander KVASER_PCIEFD_DMA_SIZE); 89526ad340eSHenning Colliander return -ENOMEM; 89626ad340eSHenning Colliander } 89726ad340eSHenning Colliander 89826ad340eSHenning Colliander kvaser_pciefd_write_dma_map(pcie, dma_addr[i], offset); 89926ad340eSHenning Colliander } 90026ad340eSHenning Colliander 90126ad340eSHenning Colliander /* Reset Rx FIFO, and both DMA buffers */ 90226ad340eSHenning Colliander iowrite32(KVASER_PCIEFD_SRB_CMD_FOR | KVASER_PCIEFD_SRB_CMD_RDB0 | 90326ad340eSHenning Colliander KVASER_PCIEFD_SRB_CMD_RDB1, 90426ad340eSHenning Colliander pcie->reg_base + KVASER_PCIEFD_SRB_CMD_REG); 90526ad340eSHenning Colliander 906c589557dSJimmy Assarsson /* Empty Rx FIFO */ 907c589557dSJimmy Assarsson srb_packet_count = ioread32(pcie->reg_base + KVASER_PCIEFD_SRB_RX_NR_PACKETS_REG) & 908c589557dSJimmy Assarsson KVASER_PCIEFD_SRB_RX_NR_PACKETS_MASK; 909c589557dSJimmy Assarsson while (srb_packet_count) { 910c589557dSJimmy Assarsson /* Drop current packet in FIFO */ 911c589557dSJimmy Assarsson ioread32(pcie->reg_base + KVASER_PCIEFD_SRB_FIFO_LAST_REG); 912c589557dSJimmy Assarsson srb_packet_count--; 913c589557dSJimmy Assarsson } 914c589557dSJimmy Assarsson 91526ad340eSHenning Colliander srb_status = ioread32(pcie->reg_base + KVASER_PCIEFD_SRB_STAT_REG); 91626ad340eSHenning Colliander if (!(srb_status & KVASER_PCIEFD_SRB_STAT_DI)) { 91726ad340eSHenning Colliander dev_err(&pcie->pci->dev, "DMA not idle before enabling\n"); 91826ad340eSHenning Colliander return -EIO; 91926ad340eSHenning Colliander } 92026ad340eSHenning Colliander 92126ad340eSHenning Colliander /* Enable the DMA */ 92226ad340eSHenning Colliander iowrite32(KVASER_PCIEFD_SRB_CTRL_DMA_ENABLE, 92326ad340eSHenning Colliander pcie->reg_base + KVASER_PCIEFD_SRB_CTRL_REG); 92426ad340eSHenning Colliander 92526ad340eSHenning Colliander return 0; 92626ad340eSHenning Colliander } 92726ad340eSHenning Colliander 92826ad340eSHenning Colliander static int kvaser_pciefd_setup_board(struct kvaser_pciefd *pcie) 92926ad340eSHenning Colliander { 93026ad340eSHenning Colliander u32 sysid, srb_status, build; 93126ad340eSHenning Colliander 93226ad340eSHenning Colliander sysid = ioread32(pcie->reg_base + KVASER_PCIEFD_SYSID_VERSION_REG); 933*c496adafSJimmy Assarsson pcie->nr_channels = min(KVASER_PCIEFD_MAX_CAN_CHANNELS, 934*c496adafSJimmy Assarsson ((sysid >> KVASER_PCIEFD_SYSID_NRCHAN_SHIFT) & 0xff)); 93526ad340eSHenning Colliander 93626ad340eSHenning Colliander build = ioread32(pcie->reg_base + KVASER_PCIEFD_SYSID_BUILD_REG); 93726ad340eSHenning Colliander dev_dbg(&pcie->pci->dev, "Version %u.%u.%u\n", 93826ad340eSHenning Colliander (sysid >> KVASER_PCIEFD_SYSID_MAJOR_VER_SHIFT) & 0xff, 93926ad340eSHenning Colliander sysid & 0xff, 94026ad340eSHenning Colliander (build >> KVASER_PCIEFD_SYSID_BUILD_VER_SHIFT) & 0x7fff); 94126ad340eSHenning Colliander 94226ad340eSHenning Colliander srb_status = ioread32(pcie->reg_base + KVASER_PCIEFD_SRB_STAT_REG); 94326ad340eSHenning Colliander if (!(srb_status & KVASER_PCIEFD_SRB_STAT_DMA)) { 94426ad340eSHenning Colliander dev_err(&pcie->pci->dev, 94526ad340eSHenning Colliander "Hardware without DMA is not supported\n"); 94626ad340eSHenning Colliander return -ENODEV; 94726ad340eSHenning Colliander } 94826ad340eSHenning Colliander 949ec44dd57SChrister Beskow pcie->bus_freq = ioread32(pcie->reg_base + 950ec44dd57SChrister Beskow KVASER_PCIEFD_SYSID_BUSFREQ_REG); 95126ad340eSHenning Colliander pcie->freq = ioread32(pcie->reg_base + KVASER_PCIEFD_SYSID_CANFREQ_REG); 95226ad340eSHenning Colliander pcie->freq_to_ticks_div = pcie->freq / 1000000; 95326ad340eSHenning Colliander if (pcie->freq_to_ticks_div == 0) 95426ad340eSHenning Colliander pcie->freq_to_ticks_div = 1; 95526ad340eSHenning Colliander 95626ad340eSHenning Colliander /* Turn off all loopback functionality */ 95726ad340eSHenning Colliander iowrite32(0, pcie->reg_base + KVASER_PCIEFD_LOOP_REG); 958*c496adafSJimmy Assarsson return 0; 95926ad340eSHenning Colliander } 96026ad340eSHenning Colliander 96126ad340eSHenning Colliander static int kvaser_pciefd_handle_data_packet(struct kvaser_pciefd *pcie, 96226ad340eSHenning Colliander struct kvaser_pciefd_rx_packet *p, 96326ad340eSHenning Colliander __le32 *data) 96426ad340eSHenning Colliander { 96526ad340eSHenning Colliander struct sk_buff *skb; 96626ad340eSHenning Colliander struct canfd_frame *cf; 96726ad340eSHenning Colliander struct can_priv *priv; 96826ad340eSHenning Colliander struct net_device_stats *stats; 96926ad340eSHenning Colliander u8 ch_id = (p->header[1] >> KVASER_PCIEFD_PACKET_CHID_SHIFT) & 0x7; 97026ad340eSHenning Colliander 97126ad340eSHenning Colliander if (ch_id >= pcie->nr_channels) 97226ad340eSHenning Colliander return -EIO; 97326ad340eSHenning Colliander 97426ad340eSHenning Colliander priv = &pcie->can[ch_id]->can; 97526ad340eSHenning Colliander stats = &priv->dev->stats; 97626ad340eSHenning Colliander 97726ad340eSHenning Colliander if (p->header[1] & KVASER_PCIEFD_RPACKET_FDF) { 97826ad340eSHenning Colliander skb = alloc_canfd_skb(priv->dev, &cf); 97926ad340eSHenning Colliander if (!skb) { 98026ad340eSHenning Colliander stats->rx_dropped++; 98126ad340eSHenning Colliander return -ENOMEM; 98226ad340eSHenning Colliander } 98326ad340eSHenning Colliander 98426ad340eSHenning Colliander if (p->header[1] & KVASER_PCIEFD_RPACKET_BRS) 98526ad340eSHenning Colliander cf->flags |= CANFD_BRS; 98626ad340eSHenning Colliander 98726ad340eSHenning Colliander if (p->header[1] & KVASER_PCIEFD_RPACKET_ESI) 98826ad340eSHenning Colliander cf->flags |= CANFD_ESI; 98926ad340eSHenning Colliander } else { 99026ad340eSHenning Colliander skb = alloc_can_skb(priv->dev, (struct can_frame **)&cf); 99126ad340eSHenning Colliander if (!skb) { 99226ad340eSHenning Colliander stats->rx_dropped++; 99326ad340eSHenning Colliander return -ENOMEM; 99426ad340eSHenning Colliander } 99526ad340eSHenning Colliander } 99626ad340eSHenning Colliander 99726ad340eSHenning Colliander cf->can_id = p->header[0] & CAN_EFF_MASK; 99826ad340eSHenning Colliander if (p->header[0] & KVASER_PCIEFD_RPACKET_IDE) 99926ad340eSHenning Colliander cf->can_id |= CAN_EFF_FLAG; 100026ad340eSHenning Colliander 10013ab4ce0dSOliver Hartkopp cf->len = can_fd_dlc2len(p->header[1] >> KVASER_PCIEFD_RPACKET_DLC_SHIFT); 100226ad340eSHenning Colliander 10038e674ca7SVincent Mailhol if (p->header[0] & KVASER_PCIEFD_RPACKET_RTR) { 100426ad340eSHenning Colliander cf->can_id |= CAN_RTR_FLAG; 10058e674ca7SVincent Mailhol } else { 100626ad340eSHenning Colliander memcpy(cf->data, data, cf->len); 100726ad340eSHenning Colliander 10088e674ca7SVincent Mailhol stats->rx_bytes += cf->len; 10098e674ca7SVincent Mailhol } 10108e674ca7SVincent Mailhol stats->rx_packets++; 10112d55e9f9SJimmy Assarsson kvaser_pciefd_set_skb_timestamp(pcie, skb, p->timestamp); 101226ad340eSHenning Colliander 101326ad340eSHenning Colliander return netif_rx(skb); 101426ad340eSHenning Colliander } 101526ad340eSHenning Colliander 101626ad340eSHenning Colliander static void kvaser_pciefd_change_state(struct kvaser_pciefd_can *can, 101726ad340eSHenning Colliander struct can_frame *cf, 101826ad340eSHenning Colliander enum can_state new_state, 101926ad340eSHenning Colliander enum can_state tx_state, 102026ad340eSHenning Colliander enum can_state rx_state) 102126ad340eSHenning Colliander { 102226ad340eSHenning Colliander can_change_state(can->can.dev, cf, tx_state, rx_state); 102326ad340eSHenning Colliander 102426ad340eSHenning Colliander if (new_state == CAN_STATE_BUS_OFF) { 102526ad340eSHenning Colliander struct net_device *ndev = can->can.dev; 102626ad340eSHenning Colliander unsigned long irq_flags; 102726ad340eSHenning Colliander 102826ad340eSHenning Colliander spin_lock_irqsave(&can->lock, irq_flags); 102926ad340eSHenning Colliander netif_stop_queue(can->can.dev); 103026ad340eSHenning Colliander spin_unlock_irqrestore(&can->lock, irq_flags); 103126ad340eSHenning Colliander 103226ad340eSHenning Colliander /* Prevent CAN controller from auto recover from bus off */ 103326ad340eSHenning Colliander if (!can->can.restart_ms) { 103426ad340eSHenning Colliander kvaser_pciefd_start_controller_flush(can); 103526ad340eSHenning Colliander can_bus_off(ndev); 103626ad340eSHenning Colliander } 103726ad340eSHenning Colliander } 103826ad340eSHenning Colliander } 103926ad340eSHenning Colliander 104026ad340eSHenning Colliander static void kvaser_pciefd_packet_to_state(struct kvaser_pciefd_rx_packet *p, 104126ad340eSHenning Colliander struct can_berr_counter *bec, 104226ad340eSHenning Colliander enum can_state *new_state, 104326ad340eSHenning Colliander enum can_state *tx_state, 104426ad340eSHenning Colliander enum can_state *rx_state) 104526ad340eSHenning Colliander { 104626ad340eSHenning Colliander if (p->header[0] & KVASER_PCIEFD_SPACK_BOFF || 104726ad340eSHenning Colliander p->header[0] & KVASER_PCIEFD_SPACK_IRM) 104826ad340eSHenning Colliander *new_state = CAN_STATE_BUS_OFF; 104926ad340eSHenning Colliander else if (bec->txerr >= 255 || bec->rxerr >= 255) 105026ad340eSHenning Colliander *new_state = CAN_STATE_BUS_OFF; 105126ad340eSHenning Colliander else if (p->header[1] & KVASER_PCIEFD_SPACK_EPLR) 105226ad340eSHenning Colliander *new_state = CAN_STATE_ERROR_PASSIVE; 105326ad340eSHenning Colliander else if (bec->txerr >= 128 || bec->rxerr >= 128) 105426ad340eSHenning Colliander *new_state = CAN_STATE_ERROR_PASSIVE; 105526ad340eSHenning Colliander else if (p->header[1] & KVASER_PCIEFD_SPACK_EWLR) 105626ad340eSHenning Colliander *new_state = CAN_STATE_ERROR_WARNING; 105726ad340eSHenning Colliander else if (bec->txerr >= 96 || bec->rxerr >= 96) 105826ad340eSHenning Colliander *new_state = CAN_STATE_ERROR_WARNING; 105926ad340eSHenning Colliander else 106026ad340eSHenning Colliander *new_state = CAN_STATE_ERROR_ACTIVE; 106126ad340eSHenning Colliander 106226ad340eSHenning Colliander *tx_state = bec->txerr >= bec->rxerr ? *new_state : 0; 106326ad340eSHenning Colliander *rx_state = bec->txerr <= bec->rxerr ? *new_state : 0; 106426ad340eSHenning Colliander } 106526ad340eSHenning Colliander 106626ad340eSHenning Colliander static int kvaser_pciefd_rx_error_frame(struct kvaser_pciefd_can *can, 106726ad340eSHenning Colliander struct kvaser_pciefd_rx_packet *p) 106826ad340eSHenning Colliander { 106926ad340eSHenning Colliander struct can_berr_counter bec; 107026ad340eSHenning Colliander enum can_state old_state, new_state, tx_state, rx_state; 107126ad340eSHenning Colliander struct net_device *ndev = can->can.dev; 107226ad340eSHenning Colliander struct sk_buff *skb; 107326ad340eSHenning Colliander struct can_frame *cf = NULL; 107426ad340eSHenning Colliander struct net_device_stats *stats = &ndev->stats; 107526ad340eSHenning Colliander 107626ad340eSHenning Colliander old_state = can->can.state; 107726ad340eSHenning Colliander 107826ad340eSHenning Colliander bec.txerr = p->header[0] & 0xff; 107926ad340eSHenning Colliander bec.rxerr = (p->header[0] >> KVASER_PCIEFD_SPACK_RXERR_SHIFT) & 0xff; 108026ad340eSHenning Colliander 108126ad340eSHenning Colliander kvaser_pciefd_packet_to_state(p, &bec, &new_state, &tx_state, 108226ad340eSHenning Colliander &rx_state); 108326ad340eSHenning Colliander 108426ad340eSHenning Colliander skb = alloc_can_err_skb(ndev, &cf); 108526ad340eSHenning Colliander 108626ad340eSHenning Colliander if (new_state != old_state) { 108726ad340eSHenning Colliander kvaser_pciefd_change_state(can, cf, new_state, tx_state, 108826ad340eSHenning Colliander rx_state); 108926ad340eSHenning Colliander 109026ad340eSHenning Colliander if (old_state == CAN_STATE_BUS_OFF && 109126ad340eSHenning Colliander new_state == CAN_STATE_ERROR_ACTIVE && 109226ad340eSHenning Colliander can->can.restart_ms) { 109326ad340eSHenning Colliander can->can.can_stats.restarts++; 109426ad340eSHenning Colliander if (skb) 109526ad340eSHenning Colliander cf->can_id |= CAN_ERR_RESTARTED; 109626ad340eSHenning Colliander } 109726ad340eSHenning Colliander } 109826ad340eSHenning Colliander 109926ad340eSHenning Colliander can->err_rep_cnt++; 110026ad340eSHenning Colliander can->can.can_stats.bus_error++; 110136aea60fSJimmy Assarsson if (p->header[1] & KVASER_PCIEFD_EPACK_DIR_TX) 110236aea60fSJimmy Assarsson stats->tx_errors++; 110336aea60fSJimmy Assarsson else 110426ad340eSHenning Colliander stats->rx_errors++; 110526ad340eSHenning Colliander 110626ad340eSHenning Colliander can->bec.txerr = bec.txerr; 110726ad340eSHenning Colliander can->bec.rxerr = bec.rxerr; 110826ad340eSHenning Colliander 110926ad340eSHenning Colliander if (!skb) { 111026ad340eSHenning Colliander stats->rx_dropped++; 111126ad340eSHenning Colliander return -ENOMEM; 111226ad340eSHenning Colliander } 111326ad340eSHenning Colliander 11142d55e9f9SJimmy Assarsson kvaser_pciefd_set_skb_timestamp(can->kv_pcie, skb, p->timestamp); 11153e5c291cSVincent Mailhol cf->can_id |= CAN_ERR_BUSERROR | CAN_ERR_CNT; 111626ad340eSHenning Colliander 111726ad340eSHenning Colliander cf->data[6] = bec.txerr; 111826ad340eSHenning Colliander cf->data[7] = bec.rxerr; 111926ad340eSHenning Colliander 112026ad340eSHenning Colliander netif_rx(skb); 112126ad340eSHenning Colliander return 0; 112226ad340eSHenning Colliander } 112326ad340eSHenning Colliander 112426ad340eSHenning Colliander static int kvaser_pciefd_handle_error_packet(struct kvaser_pciefd *pcie, 112526ad340eSHenning Colliander struct kvaser_pciefd_rx_packet *p) 112626ad340eSHenning Colliander { 112726ad340eSHenning Colliander struct kvaser_pciefd_can *can; 112826ad340eSHenning Colliander u8 ch_id = (p->header[1] >> KVASER_PCIEFD_PACKET_CHID_SHIFT) & 0x7; 112926ad340eSHenning Colliander 113026ad340eSHenning Colliander if (ch_id >= pcie->nr_channels) 113126ad340eSHenning Colliander return -EIO; 113226ad340eSHenning Colliander 113326ad340eSHenning Colliander can = pcie->can[ch_id]; 113426ad340eSHenning Colliander 113526ad340eSHenning Colliander kvaser_pciefd_rx_error_frame(can, p); 113626ad340eSHenning Colliander if (can->err_rep_cnt >= KVASER_PCIEFD_MAX_ERR_REP) 113726ad340eSHenning Colliander /* Do not report more errors, until bec_poll_timer expires */ 113826ad340eSHenning Colliander kvaser_pciefd_disable_err_gen(can); 113926ad340eSHenning Colliander /* Start polling the error counters */ 114026ad340eSHenning Colliander mod_timer(&can->bec_poll_timer, KVASER_PCIEFD_BEC_POLL_FREQ); 114126ad340eSHenning Colliander return 0; 114226ad340eSHenning Colliander } 114326ad340eSHenning Colliander 114426ad340eSHenning Colliander static int kvaser_pciefd_handle_status_resp(struct kvaser_pciefd_can *can, 114526ad340eSHenning Colliander struct kvaser_pciefd_rx_packet *p) 114626ad340eSHenning Colliander { 114726ad340eSHenning Colliander struct can_berr_counter bec; 114826ad340eSHenning Colliander enum can_state old_state, new_state, tx_state, rx_state; 114926ad340eSHenning Colliander 115026ad340eSHenning Colliander old_state = can->can.state; 115126ad340eSHenning Colliander 115226ad340eSHenning Colliander bec.txerr = p->header[0] & 0xff; 115326ad340eSHenning Colliander bec.rxerr = (p->header[0] >> KVASER_PCIEFD_SPACK_RXERR_SHIFT) & 0xff; 115426ad340eSHenning Colliander 115526ad340eSHenning Colliander kvaser_pciefd_packet_to_state(p, &bec, &new_state, &tx_state, 115626ad340eSHenning Colliander &rx_state); 115726ad340eSHenning Colliander 115826ad340eSHenning Colliander if (new_state != old_state) { 115926ad340eSHenning Colliander struct net_device *ndev = can->can.dev; 116026ad340eSHenning Colliander struct sk_buff *skb; 116126ad340eSHenning Colliander struct can_frame *cf; 116226ad340eSHenning Colliander 116326ad340eSHenning Colliander skb = alloc_can_err_skb(ndev, &cf); 116426ad340eSHenning Colliander if (!skb) { 116526ad340eSHenning Colliander struct net_device_stats *stats = &ndev->stats; 116626ad340eSHenning Colliander 116726ad340eSHenning Colliander stats->rx_dropped++; 116826ad340eSHenning Colliander return -ENOMEM; 116926ad340eSHenning Colliander } 117026ad340eSHenning Colliander 117126ad340eSHenning Colliander kvaser_pciefd_change_state(can, cf, new_state, tx_state, 117226ad340eSHenning Colliander rx_state); 117326ad340eSHenning Colliander 117426ad340eSHenning Colliander if (old_state == CAN_STATE_BUS_OFF && 117526ad340eSHenning Colliander new_state == CAN_STATE_ERROR_ACTIVE && 117626ad340eSHenning Colliander can->can.restart_ms) { 117726ad340eSHenning Colliander can->can.can_stats.restarts++; 117826ad340eSHenning Colliander cf->can_id |= CAN_ERR_RESTARTED; 117926ad340eSHenning Colliander } 118026ad340eSHenning Colliander 11812d55e9f9SJimmy Assarsson kvaser_pciefd_set_skb_timestamp(can->kv_pcie, skb, p->timestamp); 118226ad340eSHenning Colliander 118326ad340eSHenning Colliander cf->data[6] = bec.txerr; 118426ad340eSHenning Colliander cf->data[7] = bec.rxerr; 118526ad340eSHenning Colliander 118626ad340eSHenning Colliander netif_rx(skb); 118726ad340eSHenning Colliander } 118826ad340eSHenning Colliander can->bec.txerr = bec.txerr; 118926ad340eSHenning Colliander can->bec.rxerr = bec.rxerr; 119026ad340eSHenning Colliander /* Check if we need to poll the error counters */ 119126ad340eSHenning Colliander if (bec.txerr || bec.rxerr) 119226ad340eSHenning Colliander mod_timer(&can->bec_poll_timer, KVASER_PCIEFD_BEC_POLL_FREQ); 119326ad340eSHenning Colliander 119426ad340eSHenning Colliander return 0; 119526ad340eSHenning Colliander } 119626ad340eSHenning Colliander 119726ad340eSHenning Colliander static int kvaser_pciefd_handle_status_packet(struct kvaser_pciefd *pcie, 119826ad340eSHenning Colliander struct kvaser_pciefd_rx_packet *p) 119926ad340eSHenning Colliander { 120026ad340eSHenning Colliander struct kvaser_pciefd_can *can; 120126ad340eSHenning Colliander u8 cmdseq; 120226ad340eSHenning Colliander u32 status; 120326ad340eSHenning Colliander u8 ch_id = (p->header[1] >> KVASER_PCIEFD_PACKET_CHID_SHIFT) & 0x7; 120426ad340eSHenning Colliander 120526ad340eSHenning Colliander if (ch_id >= pcie->nr_channels) 120626ad340eSHenning Colliander return -EIO; 120726ad340eSHenning Colliander 120826ad340eSHenning Colliander can = pcie->can[ch_id]; 120926ad340eSHenning Colliander 121026ad340eSHenning Colliander status = ioread32(can->reg_base + KVASER_PCIEFD_KCAN_STAT_REG); 121126ad340eSHenning Colliander cmdseq = (status >> KVASER_PCIEFD_KCAN_STAT_SEQNO_SHIFT) & 0xff; 121226ad340eSHenning Colliander 121326ad340eSHenning Colliander /* Reset done, start abort and flush */ 121426ad340eSHenning Colliander if (p->header[0] & KVASER_PCIEFD_SPACK_IRM && 121526ad340eSHenning Colliander p->header[0] & KVASER_PCIEFD_SPACK_RMCD && 121626ad340eSHenning Colliander p->header[1] & KVASER_PCIEFD_SPACK_AUTO && 121726ad340eSHenning Colliander cmdseq == (p->header[1] & KVASER_PCIEFD_PACKET_SEQ_MSK) && 121826ad340eSHenning Colliander status & KVASER_PCIEFD_KCAN_STAT_IDLE) { 121926ad340eSHenning Colliander u32 cmd; 122026ad340eSHenning Colliander 122126ad340eSHenning Colliander iowrite32(KVASER_PCIEFD_KCAN_IRQ_ABD, 122226ad340eSHenning Colliander can->reg_base + KVASER_PCIEFD_KCAN_IRQ_REG); 122326ad340eSHenning Colliander cmd = KVASER_PCIEFD_KCAN_CMD_AT; 122426ad340eSHenning Colliander cmd |= ++can->cmd_seq << KVASER_PCIEFD_KCAN_CMD_SEQ_SHIFT; 122526ad340eSHenning Colliander iowrite32(cmd, can->reg_base + KVASER_PCIEFD_KCAN_CMD_REG); 122626ad340eSHenning Colliander } else if (p->header[0] & KVASER_PCIEFD_SPACK_IDET && 122726ad340eSHenning Colliander p->header[0] & KVASER_PCIEFD_SPACK_IRM && 122826ad340eSHenning Colliander cmdseq == (p->header[1] & KVASER_PCIEFD_PACKET_SEQ_MSK) && 122926ad340eSHenning Colliander status & KVASER_PCIEFD_KCAN_STAT_IDLE) { 123026ad340eSHenning Colliander /* Reset detected, send end of flush if no packet are in FIFO */ 123126ad340eSHenning Colliander u8 count = ioread32(can->reg_base + 123226ad340eSHenning Colliander KVASER_PCIEFD_KCAN_TX_NPACKETS_REG) & 0xff; 123326ad340eSHenning Colliander 123426ad340eSHenning Colliander if (!count) 123526ad340eSHenning Colliander iowrite32(KVASER_PCIEFD_KCAN_CTRL_EFLUSH, 123626ad340eSHenning Colliander can->reg_base + KVASER_PCIEFD_KCAN_CTRL_REG); 123726ad340eSHenning Colliander } else if (!(p->header[1] & KVASER_PCIEFD_SPACK_AUTO) && 123826ad340eSHenning Colliander cmdseq == (p->header[1] & KVASER_PCIEFD_PACKET_SEQ_MSK)) { 123926ad340eSHenning Colliander /* Response to status request received */ 124026ad340eSHenning Colliander kvaser_pciefd_handle_status_resp(can, p); 124126ad340eSHenning Colliander if (can->can.state != CAN_STATE_BUS_OFF && 124226ad340eSHenning Colliander can->can.state != CAN_STATE_ERROR_ACTIVE) { 124326ad340eSHenning Colliander mod_timer(&can->bec_poll_timer, 124426ad340eSHenning Colliander KVASER_PCIEFD_BEC_POLL_FREQ); 124526ad340eSHenning Colliander } 124626ad340eSHenning Colliander } else if (p->header[0] & KVASER_PCIEFD_SPACK_RMCD && 124726ad340eSHenning Colliander !(status & KVASER_PCIEFD_KCAN_STAT_BUS_OFF_MSK)) { 124826ad340eSHenning Colliander /* Reset to bus on detected */ 124926ad340eSHenning Colliander if (!completion_done(&can->start_comp)) 125026ad340eSHenning Colliander complete(&can->start_comp); 125126ad340eSHenning Colliander } 125226ad340eSHenning Colliander 125326ad340eSHenning Colliander return 0; 125426ad340eSHenning Colliander } 125526ad340eSHenning Colliander 125626ad340eSHenning Colliander static void kvaser_pciefd_handle_nack_packet(struct kvaser_pciefd_can *can, 125726ad340eSHenning Colliander struct kvaser_pciefd_rx_packet *p) 125826ad340eSHenning Colliander { 125926ad340eSHenning Colliander struct sk_buff *skb; 126026ad340eSHenning Colliander struct net_device_stats *stats = &can->can.dev->stats; 126126ad340eSHenning Colliander struct can_frame *cf; 126226ad340eSHenning Colliander 126326ad340eSHenning Colliander skb = alloc_can_err_skb(can->can.dev, &cf); 126426ad340eSHenning Colliander 126526ad340eSHenning Colliander stats->tx_errors++; 126626ad340eSHenning Colliander if (p->header[0] & KVASER_PCIEFD_APACKET_ABL) { 126726ad340eSHenning Colliander if (skb) 126826ad340eSHenning Colliander cf->can_id |= CAN_ERR_LOSTARB; 126926ad340eSHenning Colliander can->can.can_stats.arbitration_lost++; 127026ad340eSHenning Colliander } else if (skb) { 127126ad340eSHenning Colliander cf->can_id |= CAN_ERR_ACK; 127226ad340eSHenning Colliander } 127326ad340eSHenning Colliander 127426ad340eSHenning Colliander if (skb) { 127526ad340eSHenning Colliander cf->can_id |= CAN_ERR_BUSERROR; 1276ec681b91SJimmy Assarsson kvaser_pciefd_set_skb_timestamp(can->kv_pcie, skb, p->timestamp); 127726ad340eSHenning Colliander netif_rx(skb); 127826ad340eSHenning Colliander } else { 127926ad340eSHenning Colliander stats->rx_dropped++; 128026ad340eSHenning Colliander netdev_warn(can->can.dev, "No memory left for err_skb\n"); 128126ad340eSHenning Colliander } 128226ad340eSHenning Colliander } 128326ad340eSHenning Colliander 128426ad340eSHenning Colliander static int kvaser_pciefd_handle_ack_packet(struct kvaser_pciefd *pcie, 128526ad340eSHenning Colliander struct kvaser_pciefd_rx_packet *p) 128626ad340eSHenning Colliander { 128726ad340eSHenning Colliander struct kvaser_pciefd_can *can; 128826ad340eSHenning Colliander bool one_shot_fail = false; 128926ad340eSHenning Colliander u8 ch_id = (p->header[1] >> KVASER_PCIEFD_PACKET_CHID_SHIFT) & 0x7; 129026ad340eSHenning Colliander 129126ad340eSHenning Colliander if (ch_id >= pcie->nr_channels) 129226ad340eSHenning Colliander return -EIO; 129326ad340eSHenning Colliander 129426ad340eSHenning Colliander can = pcie->can[ch_id]; 129526ad340eSHenning Colliander /* Ignore control packet ACK */ 129626ad340eSHenning Colliander if (p->header[0] & KVASER_PCIEFD_APACKET_CT) 129726ad340eSHenning Colliander return 0; 129826ad340eSHenning Colliander 129926ad340eSHenning Colliander if (p->header[0] & KVASER_PCIEFD_APACKET_NACK) { 130026ad340eSHenning Colliander kvaser_pciefd_handle_nack_packet(can, p); 130126ad340eSHenning Colliander one_shot_fail = true; 130226ad340eSHenning Colliander } 130326ad340eSHenning Colliander 130426ad340eSHenning Colliander if (p->header[0] & KVASER_PCIEFD_APACKET_FLU) { 130526ad340eSHenning Colliander netdev_dbg(can->can.dev, "Packet was flushed\n"); 130626ad340eSHenning Colliander } else { 130726ad340eSHenning Colliander int echo_idx = p->header[0] & KVASER_PCIEFD_PACKET_SEQ_MSK; 1308ec681b91SJimmy Assarsson int dlc; 1309ec681b91SJimmy Assarsson u8 count; 1310ec681b91SJimmy Assarsson struct sk_buff *skb; 1311ec681b91SJimmy Assarsson 1312ec681b91SJimmy Assarsson skb = can->can.echo_skb[echo_idx]; 1313ec681b91SJimmy Assarsson if (skb) 1314ec681b91SJimmy Assarsson kvaser_pciefd_set_skb_timestamp(pcie, skb, p->timestamp); 1315ec681b91SJimmy Assarsson dlc = can_get_echo_skb(can->can.dev, echo_idx, NULL); 1316ec681b91SJimmy Assarsson count = ioread32(can->reg_base + 131726ad340eSHenning Colliander KVASER_PCIEFD_KCAN_TX_NPACKETS_REG) & 0xff; 131826ad340eSHenning Colliander 131926ad340eSHenning Colliander if (count < KVASER_PCIEFD_CAN_TX_MAX_COUNT && 132026ad340eSHenning Colliander netif_queue_stopped(can->can.dev)) 132126ad340eSHenning Colliander netif_wake_queue(can->can.dev); 132226ad340eSHenning Colliander 132326ad340eSHenning Colliander if (!one_shot_fail) { 132426ad340eSHenning Colliander struct net_device_stats *stats = &can->can.dev->stats; 132526ad340eSHenning Colliander 132626ad340eSHenning Colliander stats->tx_bytes += dlc; 132726ad340eSHenning Colliander stats->tx_packets++; 132826ad340eSHenning Colliander } 132926ad340eSHenning Colliander } 133026ad340eSHenning Colliander 133126ad340eSHenning Colliander return 0; 133226ad340eSHenning Colliander } 133326ad340eSHenning Colliander 133426ad340eSHenning Colliander static int kvaser_pciefd_handle_eflush_packet(struct kvaser_pciefd *pcie, 133526ad340eSHenning Colliander struct kvaser_pciefd_rx_packet *p) 133626ad340eSHenning Colliander { 133726ad340eSHenning Colliander struct kvaser_pciefd_can *can; 133826ad340eSHenning Colliander u8 ch_id = (p->header[1] >> KVASER_PCIEFD_PACKET_CHID_SHIFT) & 0x7; 133926ad340eSHenning Colliander 134026ad340eSHenning Colliander if (ch_id >= pcie->nr_channels) 134126ad340eSHenning Colliander return -EIO; 134226ad340eSHenning Colliander 134326ad340eSHenning Colliander can = pcie->can[ch_id]; 134426ad340eSHenning Colliander 134526ad340eSHenning Colliander if (!completion_done(&can->flush_comp)) 134626ad340eSHenning Colliander complete(&can->flush_comp); 134726ad340eSHenning Colliander 134826ad340eSHenning Colliander return 0; 134926ad340eSHenning Colliander } 135026ad340eSHenning Colliander 135126ad340eSHenning Colliander static int kvaser_pciefd_read_packet(struct kvaser_pciefd *pcie, int *start_pos, 135226ad340eSHenning Colliander int dma_buf) 135326ad340eSHenning Colliander { 135426ad340eSHenning Colliander __le32 *buffer = pcie->dma_data[dma_buf]; 135526ad340eSHenning Colliander __le64 timestamp; 135626ad340eSHenning Colliander struct kvaser_pciefd_rx_packet packet; 135726ad340eSHenning Colliander struct kvaser_pciefd_rx_packet *p = &packet; 135826ad340eSHenning Colliander u8 type; 135926ad340eSHenning Colliander int pos = *start_pos; 136026ad340eSHenning Colliander int size; 136126ad340eSHenning Colliander int ret = 0; 136226ad340eSHenning Colliander 136326ad340eSHenning Colliander size = le32_to_cpu(buffer[pos++]); 136426ad340eSHenning Colliander if (!size) { 136526ad340eSHenning Colliander *start_pos = 0; 136626ad340eSHenning Colliander return 0; 136726ad340eSHenning Colliander } 136826ad340eSHenning Colliander 136926ad340eSHenning Colliander p->header[0] = le32_to_cpu(buffer[pos++]); 137026ad340eSHenning Colliander p->header[1] = le32_to_cpu(buffer[pos++]); 137126ad340eSHenning Colliander 137226ad340eSHenning Colliander /* Read 64-bit timestamp */ 137326ad340eSHenning Colliander memcpy(×tamp, &buffer[pos], sizeof(__le64)); 137426ad340eSHenning Colliander pos += 2; 137526ad340eSHenning Colliander p->timestamp = le64_to_cpu(timestamp); 137626ad340eSHenning Colliander 137726ad340eSHenning Colliander type = (p->header[1] >> KVASER_PCIEFD_PACKET_TYPE_SHIFT) & 0xf; 137826ad340eSHenning Colliander switch (type) { 137926ad340eSHenning Colliander case KVASER_PCIEFD_PACK_TYPE_DATA: 138026ad340eSHenning Colliander ret = kvaser_pciefd_handle_data_packet(pcie, p, &buffer[pos]); 138126ad340eSHenning Colliander if (!(p->header[0] & KVASER_PCIEFD_RPACKET_RTR)) { 138226ad340eSHenning Colliander u8 data_len; 138326ad340eSHenning Colliander 13843ab4ce0dSOliver Hartkopp data_len = can_fd_dlc2len(p->header[1] >> 138526ad340eSHenning Colliander KVASER_PCIEFD_RPACKET_DLC_SHIFT); 138626ad340eSHenning Colliander pos += DIV_ROUND_UP(data_len, 4); 138726ad340eSHenning Colliander } 138826ad340eSHenning Colliander break; 138926ad340eSHenning Colliander 139026ad340eSHenning Colliander case KVASER_PCIEFD_PACK_TYPE_ACK: 139126ad340eSHenning Colliander ret = kvaser_pciefd_handle_ack_packet(pcie, p); 139226ad340eSHenning Colliander break; 139326ad340eSHenning Colliander 139426ad340eSHenning Colliander case KVASER_PCIEFD_PACK_TYPE_STATUS: 139526ad340eSHenning Colliander ret = kvaser_pciefd_handle_status_packet(pcie, p); 139626ad340eSHenning Colliander break; 139726ad340eSHenning Colliander 139826ad340eSHenning Colliander case KVASER_PCIEFD_PACK_TYPE_ERROR: 139926ad340eSHenning Colliander ret = kvaser_pciefd_handle_error_packet(pcie, p); 140026ad340eSHenning Colliander break; 140126ad340eSHenning Colliander 140226ad340eSHenning Colliander case KVASER_PCIEFD_PACK_TYPE_EFLUSH_ACK: 140326ad340eSHenning Colliander ret = kvaser_pciefd_handle_eflush_packet(pcie, p); 140426ad340eSHenning Colliander break; 140526ad340eSHenning Colliander 140626ad340eSHenning Colliander case KVASER_PCIEFD_PACK_TYPE_ACK_DATA: 140726ad340eSHenning Colliander case KVASER_PCIEFD_PACK_TYPE_BUS_LOAD: 140876c66ddfSJimmy Assarsson case KVASER_PCIEFD_PACK_TYPE_EFRAME_ACK: 140926ad340eSHenning Colliander case KVASER_PCIEFD_PACK_TYPE_TXRQ: 141026ad340eSHenning Colliander dev_info(&pcie->pci->dev, 141126ad340eSHenning Colliander "Received unexpected packet type 0x%08X\n", type); 141226ad340eSHenning Colliander break; 141326ad340eSHenning Colliander 141426ad340eSHenning Colliander default: 141526ad340eSHenning Colliander dev_err(&pcie->pci->dev, "Unknown packet type 0x%08X\n", type); 141626ad340eSHenning Colliander ret = -EIO; 141726ad340eSHenning Colliander break; 141826ad340eSHenning Colliander } 141926ad340eSHenning Colliander 142026ad340eSHenning Colliander if (ret) 142126ad340eSHenning Colliander return ret; 142226ad340eSHenning Colliander 142326ad340eSHenning Colliander /* Position does not point to the end of the package, 142426ad340eSHenning Colliander * corrupted packet size? 142526ad340eSHenning Colliander */ 142626ad340eSHenning Colliander if ((*start_pos + size) != pos) 142726ad340eSHenning Colliander return -EIO; 142826ad340eSHenning Colliander 142926ad340eSHenning Colliander /* Point to the next packet header, if any */ 143026ad340eSHenning Colliander *start_pos = pos; 143126ad340eSHenning Colliander 143226ad340eSHenning Colliander return ret; 143326ad340eSHenning Colliander } 143426ad340eSHenning Colliander 143526ad340eSHenning Colliander static int kvaser_pciefd_read_buffer(struct kvaser_pciefd *pcie, int dma_buf) 143626ad340eSHenning Colliander { 143726ad340eSHenning Colliander int pos = 0; 143826ad340eSHenning Colliander int res = 0; 143926ad340eSHenning Colliander 144026ad340eSHenning Colliander do { 144126ad340eSHenning Colliander res = kvaser_pciefd_read_packet(pcie, &pos, dma_buf); 144226ad340eSHenning Colliander } while (!res && pos > 0 && pos < KVASER_PCIEFD_DMA_SIZE); 144326ad340eSHenning Colliander 144426ad340eSHenning Colliander return res; 144526ad340eSHenning Colliander } 144626ad340eSHenning Colliander 144726ad340eSHenning Colliander static int kvaser_pciefd_receive_irq(struct kvaser_pciefd *pcie) 144826ad340eSHenning Colliander { 144926ad340eSHenning Colliander u32 irq; 145026ad340eSHenning Colliander 145126ad340eSHenning Colliander irq = ioread32(pcie->reg_base + KVASER_PCIEFD_SRB_IRQ_REG); 145226ad340eSHenning Colliander if (irq & KVASER_PCIEFD_SRB_IRQ_DPD0) { 145326ad340eSHenning Colliander kvaser_pciefd_read_buffer(pcie, 0); 145426ad340eSHenning Colliander /* Reset DMA buffer 0 */ 145526ad340eSHenning Colliander iowrite32(KVASER_PCIEFD_SRB_CMD_RDB0, 145626ad340eSHenning Colliander pcie->reg_base + KVASER_PCIEFD_SRB_CMD_REG); 145726ad340eSHenning Colliander } 145826ad340eSHenning Colliander 145926ad340eSHenning Colliander if (irq & KVASER_PCIEFD_SRB_IRQ_DPD1) { 146026ad340eSHenning Colliander kvaser_pciefd_read_buffer(pcie, 1); 146126ad340eSHenning Colliander /* Reset DMA buffer 1 */ 146226ad340eSHenning Colliander iowrite32(KVASER_PCIEFD_SRB_CMD_RDB1, 146326ad340eSHenning Colliander pcie->reg_base + KVASER_PCIEFD_SRB_CMD_REG); 146426ad340eSHenning Colliander } 146526ad340eSHenning Colliander 146626ad340eSHenning Colliander if (irq & KVASER_PCIEFD_SRB_IRQ_DOF0 || 146726ad340eSHenning Colliander irq & KVASER_PCIEFD_SRB_IRQ_DOF1 || 146826ad340eSHenning Colliander irq & KVASER_PCIEFD_SRB_IRQ_DUF0 || 146926ad340eSHenning Colliander irq & KVASER_PCIEFD_SRB_IRQ_DUF1) 147026ad340eSHenning Colliander dev_err(&pcie->pci->dev, "DMA IRQ error 0x%08X\n", irq); 147126ad340eSHenning Colliander 147226ad340eSHenning Colliander iowrite32(irq, pcie->reg_base + KVASER_PCIEFD_SRB_IRQ_REG); 147326ad340eSHenning Colliander return 0; 147426ad340eSHenning Colliander } 147526ad340eSHenning Colliander 147626ad340eSHenning Colliander static int kvaser_pciefd_transmit_irq(struct kvaser_pciefd_can *can) 147726ad340eSHenning Colliander { 147826ad340eSHenning Colliander u32 irq = ioread32(can->reg_base + KVASER_PCIEFD_KCAN_IRQ_REG); 147926ad340eSHenning Colliander 148026ad340eSHenning Colliander if (irq & KVASER_PCIEFD_KCAN_IRQ_TOF) 148126ad340eSHenning Colliander netdev_err(can->can.dev, "Tx FIFO overflow\n"); 148226ad340eSHenning Colliander 148326ad340eSHenning Colliander if (irq & KVASER_PCIEFD_KCAN_IRQ_BPP) 148426ad340eSHenning Colliander netdev_err(can->can.dev, 148526ad340eSHenning Colliander "Fail to change bittiming, when not in reset mode\n"); 148626ad340eSHenning Colliander 148726ad340eSHenning Colliander if (irq & KVASER_PCIEFD_KCAN_IRQ_FDIC) 148826ad340eSHenning Colliander netdev_err(can->can.dev, "CAN FD frame in CAN mode\n"); 148926ad340eSHenning Colliander 149026ad340eSHenning Colliander if (irq & KVASER_PCIEFD_KCAN_IRQ_ROF) 149126ad340eSHenning Colliander netdev_err(can->can.dev, "Rx FIFO overflow\n"); 149226ad340eSHenning Colliander 149326ad340eSHenning Colliander iowrite32(irq, can->reg_base + KVASER_PCIEFD_KCAN_IRQ_REG); 149426ad340eSHenning Colliander return 0; 149526ad340eSHenning Colliander } 149626ad340eSHenning Colliander 149726ad340eSHenning Colliander static irqreturn_t kvaser_pciefd_irq_handler(int irq, void *dev) 149826ad340eSHenning Colliander { 149926ad340eSHenning Colliander struct kvaser_pciefd *pcie = (struct kvaser_pciefd *)dev; 150026ad340eSHenning Colliander u32 board_irq; 150126ad340eSHenning Colliander int i; 150226ad340eSHenning Colliander 150326ad340eSHenning Colliander board_irq = ioread32(pcie->reg_base + KVASER_PCIEFD_IRQ_REG); 150426ad340eSHenning Colliander 150526ad340eSHenning Colliander if (!(board_irq & KVASER_PCIEFD_IRQ_ALL_MSK)) 150626ad340eSHenning Colliander return IRQ_NONE; 150726ad340eSHenning Colliander 150826ad340eSHenning Colliander if (board_irq & KVASER_PCIEFD_IRQ_SRB) 150926ad340eSHenning Colliander kvaser_pciefd_receive_irq(pcie); 151026ad340eSHenning Colliander 151126ad340eSHenning Colliander for (i = 0; i < pcie->nr_channels; i++) { 151226ad340eSHenning Colliander if (!pcie->can[i]) { 151326ad340eSHenning Colliander dev_err(&pcie->pci->dev, 151426ad340eSHenning Colliander "IRQ mask points to unallocated controller\n"); 151526ad340eSHenning Colliander break; 151626ad340eSHenning Colliander } 151726ad340eSHenning Colliander 151826ad340eSHenning Colliander /* Check that mask matches channel (i) IRQ mask */ 151926ad340eSHenning Colliander if (board_irq & (1 << i)) 152026ad340eSHenning Colliander kvaser_pciefd_transmit_irq(pcie->can[i]); 152126ad340eSHenning Colliander } 152226ad340eSHenning Colliander 152326ad340eSHenning Colliander return IRQ_HANDLED; 152426ad340eSHenning Colliander } 152526ad340eSHenning Colliander 152626ad340eSHenning Colliander static void kvaser_pciefd_teardown_can_ctrls(struct kvaser_pciefd *pcie) 152726ad340eSHenning Colliander { 152826ad340eSHenning Colliander int i; 152926ad340eSHenning Colliander struct kvaser_pciefd_can *can; 153026ad340eSHenning Colliander 153126ad340eSHenning Colliander for (i = 0; i < pcie->nr_channels; i++) { 153226ad340eSHenning Colliander can = pcie->can[i]; 153326ad340eSHenning Colliander if (can) { 153426ad340eSHenning Colliander iowrite32(0, 153526ad340eSHenning Colliander can->reg_base + KVASER_PCIEFD_KCAN_IEN_REG); 153626ad340eSHenning Colliander kvaser_pciefd_pwm_stop(can); 153726ad340eSHenning Colliander free_candev(can->can.dev); 153826ad340eSHenning Colliander } 153926ad340eSHenning Colliander } 154026ad340eSHenning Colliander } 154126ad340eSHenning Colliander 154226ad340eSHenning Colliander static int kvaser_pciefd_probe(struct pci_dev *pdev, 154326ad340eSHenning Colliander const struct pci_device_id *id) 154426ad340eSHenning Colliander { 154526ad340eSHenning Colliander int err; 154626ad340eSHenning Colliander struct kvaser_pciefd *pcie; 154726ad340eSHenning Colliander 154826ad340eSHenning Colliander pcie = devm_kzalloc(&pdev->dev, sizeof(*pcie), GFP_KERNEL); 154926ad340eSHenning Colliander if (!pcie) 155026ad340eSHenning Colliander return -ENOMEM; 155126ad340eSHenning Colliander 155226ad340eSHenning Colliander pci_set_drvdata(pdev, pcie); 155326ad340eSHenning Colliander pcie->pci = pdev; 155426ad340eSHenning Colliander 155526ad340eSHenning Colliander err = pci_enable_device(pdev); 155626ad340eSHenning Colliander if (err) 155726ad340eSHenning Colliander return err; 155826ad340eSHenning Colliander 155926ad340eSHenning Colliander err = pci_request_regions(pdev, KVASER_PCIEFD_DRV_NAME); 156026ad340eSHenning Colliander if (err) 156126ad340eSHenning Colliander goto err_disable_pci; 156226ad340eSHenning Colliander 156326ad340eSHenning Colliander pcie->reg_base = pci_iomap(pdev, 0, 0); 156426ad340eSHenning Colliander if (!pcie->reg_base) { 156526ad340eSHenning Colliander err = -ENOMEM; 156626ad340eSHenning Colliander goto err_release_regions; 156726ad340eSHenning Colliander } 156826ad340eSHenning Colliander 156926ad340eSHenning Colliander err = kvaser_pciefd_setup_board(pcie); 157026ad340eSHenning Colliander if (err) 157126ad340eSHenning Colliander goto err_pci_iounmap; 157226ad340eSHenning Colliander 157326ad340eSHenning Colliander err = kvaser_pciefd_setup_dma(pcie); 157426ad340eSHenning Colliander if (err) 157526ad340eSHenning Colliander goto err_pci_iounmap; 157626ad340eSHenning Colliander 157726ad340eSHenning Colliander pci_set_master(pdev); 157826ad340eSHenning Colliander 157926ad340eSHenning Colliander err = kvaser_pciefd_setup_can_ctrls(pcie); 158026ad340eSHenning Colliander if (err) 158126ad340eSHenning Colliander goto err_teardown_can_ctrls; 158226ad340eSHenning Colliander 158384762d8dSJimmy Assarsson err = request_irq(pcie->pci->irq, kvaser_pciefd_irq_handler, 158484762d8dSJimmy Assarsson IRQF_SHARED, KVASER_PCIEFD_DRV_NAME, pcie); 158584762d8dSJimmy Assarsson if (err) 158684762d8dSJimmy Assarsson goto err_teardown_can_ctrls; 158784762d8dSJimmy Assarsson 158826ad340eSHenning Colliander iowrite32(KVASER_PCIEFD_SRB_IRQ_DPD0 | KVASER_PCIEFD_SRB_IRQ_DPD1, 158926ad340eSHenning Colliander pcie->reg_base + KVASER_PCIEFD_SRB_IRQ_REG); 159026ad340eSHenning Colliander 159126ad340eSHenning Colliander iowrite32(KVASER_PCIEFD_SRB_IRQ_DPD0 | KVASER_PCIEFD_SRB_IRQ_DPD1 | 159226ad340eSHenning Colliander KVASER_PCIEFD_SRB_IRQ_DOF0 | KVASER_PCIEFD_SRB_IRQ_DOF1 | 159326ad340eSHenning Colliander KVASER_PCIEFD_SRB_IRQ_DUF0 | KVASER_PCIEFD_SRB_IRQ_DUF1, 159426ad340eSHenning Colliander pcie->reg_base + KVASER_PCIEFD_SRB_IEN_REG); 159526ad340eSHenning Colliander 15967c921556SJimmy Assarsson /* Enable PCI interrupts */ 159726ad340eSHenning Colliander iowrite32(KVASER_PCIEFD_IRQ_ALL_MSK, 159826ad340eSHenning Colliander pcie->reg_base + KVASER_PCIEFD_IEN_REG); 159926ad340eSHenning Colliander 160026ad340eSHenning Colliander /* Ready the DMA buffers */ 160126ad340eSHenning Colliander iowrite32(KVASER_PCIEFD_SRB_CMD_RDB0, 160226ad340eSHenning Colliander pcie->reg_base + KVASER_PCIEFD_SRB_CMD_REG); 160326ad340eSHenning Colliander iowrite32(KVASER_PCIEFD_SRB_CMD_RDB1, 160426ad340eSHenning Colliander pcie->reg_base + KVASER_PCIEFD_SRB_CMD_REG); 160526ad340eSHenning Colliander 160626ad340eSHenning Colliander err = kvaser_pciefd_reg_candev(pcie); 160726ad340eSHenning Colliander if (err) 160826ad340eSHenning Colliander goto err_free_irq; 160926ad340eSHenning Colliander 161026ad340eSHenning Colliander return 0; 161126ad340eSHenning Colliander 161226ad340eSHenning Colliander err_free_irq: 161311164bc3SJimmy Assarsson /* Disable PCI interrupts */ 161411164bc3SJimmy Assarsson iowrite32(0, pcie->reg_base + KVASER_PCIEFD_IEN_REG); 161526ad340eSHenning Colliander free_irq(pcie->pci->irq, pcie); 161626ad340eSHenning Colliander 161726ad340eSHenning Colliander err_teardown_can_ctrls: 161826ad340eSHenning Colliander kvaser_pciefd_teardown_can_ctrls(pcie); 161926ad340eSHenning Colliander iowrite32(0, pcie->reg_base + KVASER_PCIEFD_SRB_CTRL_REG); 162026ad340eSHenning Colliander pci_clear_master(pdev); 162126ad340eSHenning Colliander 162226ad340eSHenning Colliander err_pci_iounmap: 162326ad340eSHenning Colliander pci_iounmap(pdev, pcie->reg_base); 162426ad340eSHenning Colliander 162526ad340eSHenning Colliander err_release_regions: 162626ad340eSHenning Colliander pci_release_regions(pdev); 162726ad340eSHenning Colliander 162826ad340eSHenning Colliander err_disable_pci: 162926ad340eSHenning Colliander pci_disable_device(pdev); 163026ad340eSHenning Colliander 163126ad340eSHenning Colliander return err; 163226ad340eSHenning Colliander } 163326ad340eSHenning Colliander 163426ad340eSHenning Colliander static void kvaser_pciefd_remove_all_ctrls(struct kvaser_pciefd *pcie) 163526ad340eSHenning Colliander { 163626ad340eSHenning Colliander struct kvaser_pciefd_can *can; 163726ad340eSHenning Colliander int i; 163826ad340eSHenning Colliander 163926ad340eSHenning Colliander for (i = 0; i < pcie->nr_channels; i++) { 164026ad340eSHenning Colliander can = pcie->can[i]; 164126ad340eSHenning Colliander if (can) { 164226ad340eSHenning Colliander iowrite32(0, 164326ad340eSHenning Colliander can->reg_base + KVASER_PCIEFD_KCAN_IEN_REG); 164426ad340eSHenning Colliander unregister_candev(can->can.dev); 164526ad340eSHenning Colliander del_timer(&can->bec_poll_timer); 164626ad340eSHenning Colliander kvaser_pciefd_pwm_stop(can); 164726ad340eSHenning Colliander free_candev(can->can.dev); 164826ad340eSHenning Colliander } 164926ad340eSHenning Colliander } 165026ad340eSHenning Colliander } 165126ad340eSHenning Colliander 165226ad340eSHenning Colliander static void kvaser_pciefd_remove(struct pci_dev *pdev) 165326ad340eSHenning Colliander { 165426ad340eSHenning Colliander struct kvaser_pciefd *pcie = pci_get_drvdata(pdev); 165526ad340eSHenning Colliander 165626ad340eSHenning Colliander kvaser_pciefd_remove_all_ctrls(pcie); 165726ad340eSHenning Colliander 16587c921556SJimmy Assarsson /* Disable interrupts */ 165926ad340eSHenning Colliander iowrite32(0, pcie->reg_base + KVASER_PCIEFD_SRB_CTRL_REG); 166026ad340eSHenning Colliander iowrite32(0, pcie->reg_base + KVASER_PCIEFD_IEN_REG); 166126ad340eSHenning Colliander 166226ad340eSHenning Colliander free_irq(pcie->pci->irq, pcie); 166326ad340eSHenning Colliander 166426ad340eSHenning Colliander pci_iounmap(pdev, pcie->reg_base); 166526ad340eSHenning Colliander pci_release_regions(pdev); 166626ad340eSHenning Colliander pci_disable_device(pdev); 166726ad340eSHenning Colliander } 166826ad340eSHenning Colliander 166926ad340eSHenning Colliander static struct pci_driver kvaser_pciefd = { 167026ad340eSHenning Colliander .name = KVASER_PCIEFD_DRV_NAME, 167126ad340eSHenning Colliander .id_table = kvaser_pciefd_id_table, 167226ad340eSHenning Colliander .probe = kvaser_pciefd_probe, 167326ad340eSHenning Colliander .remove = kvaser_pciefd_remove, 167426ad340eSHenning Colliander }; 167526ad340eSHenning Colliander 167626ad340eSHenning Colliander module_pci_driver(kvaser_pciefd) 1677