xref: /openbmc/linux/drivers/net/can/kvaser_pciefd.c (revision 8e674ca74244eac1cd85c6e9a89b588a03c55ff7)
126ad340eSHenning Colliander // SPDX-License-Identifier: GPL-2.0 OR BSD-2-Clause
226ad340eSHenning Colliander /* Copyright (C) 2018 KVASER AB, Sweden. All rights reserved.
326ad340eSHenning Colliander  * Parts of this driver are based on the following:
426ad340eSHenning Colliander  *  - Kvaser linux pciefd driver (version 5.25)
526ad340eSHenning Colliander  *  - PEAK linux canfd driver
626ad340eSHenning Colliander  *  - Altera Avalon EPCS flash controller driver
726ad340eSHenning Colliander  */
826ad340eSHenning Colliander 
926ad340eSHenning Colliander #include <linux/kernel.h>
1026ad340eSHenning Colliander #include <linux/module.h>
1126ad340eSHenning Colliander #include <linux/device.h>
1226ad340eSHenning Colliander #include <linux/pci.h>
1326ad340eSHenning Colliander #include <linux/can/dev.h>
1426ad340eSHenning Colliander #include <linux/timer.h>
1526ad340eSHenning Colliander #include <linux/netdevice.h>
1626ad340eSHenning Colliander #include <linux/crc32.h>
1726ad340eSHenning Colliander #include <linux/iopoll.h>
1826ad340eSHenning Colliander 
1926ad340eSHenning Colliander MODULE_LICENSE("Dual BSD/GPL");
2026ad340eSHenning Colliander MODULE_AUTHOR("Kvaser AB <support@kvaser.com>");
2126ad340eSHenning Colliander MODULE_DESCRIPTION("CAN driver for Kvaser CAN/PCIe devices");
2226ad340eSHenning Colliander 
2326ad340eSHenning Colliander #define KVASER_PCIEFD_DRV_NAME "kvaser_pciefd"
2426ad340eSHenning Colliander 
2526ad340eSHenning Colliander #define KVASER_PCIEFD_WAIT_TIMEOUT msecs_to_jiffies(1000)
2626ad340eSHenning Colliander #define KVASER_PCIEFD_BEC_POLL_FREQ (jiffies + msecs_to_jiffies(200))
2726ad340eSHenning Colliander #define KVASER_PCIEFD_MAX_ERR_REP 256
2826ad340eSHenning Colliander #define KVASER_PCIEFD_CAN_TX_MAX_COUNT 17
2926ad340eSHenning Colliander #define KVASER_PCIEFD_MAX_CAN_CHANNELS 4
3026ad340eSHenning Colliander #define KVASER_PCIEFD_DMA_COUNT 2
3126ad340eSHenning Colliander 
3226ad340eSHenning Colliander #define KVASER_PCIEFD_DMA_SIZE (4 * 1024)
3326ad340eSHenning Colliander #define KVASER_PCIEFD_64BIT_DMA_BIT BIT(0)
3426ad340eSHenning Colliander 
3526ad340eSHenning Colliander #define KVASER_PCIEFD_VENDOR 0x1a07
3626ad340eSHenning Colliander #define KVASER_PCIEFD_4HS_ID 0x0d
3726ad340eSHenning Colliander #define KVASER_PCIEFD_2HS_ID 0x0e
3826ad340eSHenning Colliander #define KVASER_PCIEFD_HS_ID 0x0f
3926ad340eSHenning Colliander #define KVASER_PCIEFD_MINIPCIE_HS_ID 0x10
4026ad340eSHenning Colliander #define KVASER_PCIEFD_MINIPCIE_2HS_ID 0x11
4126ad340eSHenning Colliander 
4226ad340eSHenning Colliander /* PCIe IRQ registers */
4326ad340eSHenning Colliander #define KVASER_PCIEFD_IRQ_REG 0x40
4426ad340eSHenning Colliander #define KVASER_PCIEFD_IEN_REG 0x50
4526ad340eSHenning Colliander /* DMA map */
4626ad340eSHenning Colliander #define KVASER_PCIEFD_DMA_MAP_BASE 0x1000
4726ad340eSHenning Colliander /* Kvaser KCAN CAN controller registers */
4826ad340eSHenning Colliander #define KVASER_PCIEFD_KCAN0_BASE 0x10000
4926ad340eSHenning Colliander #define KVASER_PCIEFD_KCAN_BASE_OFFSET 0x1000
5026ad340eSHenning Colliander #define KVASER_PCIEFD_KCAN_FIFO_REG 0x100
5126ad340eSHenning Colliander #define KVASER_PCIEFD_KCAN_FIFO_LAST_REG 0x180
5226ad340eSHenning Colliander #define KVASER_PCIEFD_KCAN_CTRL_REG 0x2c0
5326ad340eSHenning Colliander #define KVASER_PCIEFD_KCAN_CMD_REG 0x400
5426ad340eSHenning Colliander #define KVASER_PCIEFD_KCAN_IEN_REG 0x408
5526ad340eSHenning Colliander #define KVASER_PCIEFD_KCAN_IRQ_REG 0x410
5626ad340eSHenning Colliander #define KVASER_PCIEFD_KCAN_TX_NPACKETS_REG 0x414
5726ad340eSHenning Colliander #define KVASER_PCIEFD_KCAN_STAT_REG 0x418
5826ad340eSHenning Colliander #define KVASER_PCIEFD_KCAN_MODE_REG 0x41c
5926ad340eSHenning Colliander #define KVASER_PCIEFD_KCAN_BTRN_REG 0x420
607c6e6bceSJimmy Assarsson #define KVASER_PCIEFD_KCAN_BUS_LOAD_REG 0x424
6126ad340eSHenning Colliander #define KVASER_PCIEFD_KCAN_BTRD_REG 0x428
6226ad340eSHenning Colliander #define KVASER_PCIEFD_KCAN_PWM_REG 0x430
6326ad340eSHenning Colliander /* Loopback control register */
6426ad340eSHenning Colliander #define KVASER_PCIEFD_LOOP_REG 0x1f000
6526ad340eSHenning Colliander /* System identification and information registers */
6626ad340eSHenning Colliander #define KVASER_PCIEFD_SYSID_BASE 0x1f020
6726ad340eSHenning Colliander #define KVASER_PCIEFD_SYSID_VERSION_REG (KVASER_PCIEFD_SYSID_BASE + 0x8)
6826ad340eSHenning Colliander #define KVASER_PCIEFD_SYSID_CANFREQ_REG (KVASER_PCIEFD_SYSID_BASE + 0xc)
69ec44dd57SChrister Beskow #define KVASER_PCIEFD_SYSID_BUSFREQ_REG (KVASER_PCIEFD_SYSID_BASE + 0x10)
7026ad340eSHenning Colliander #define KVASER_PCIEFD_SYSID_BUILD_REG (KVASER_PCIEFD_SYSID_BASE + 0x14)
7126ad340eSHenning Colliander /* Shared receive buffer registers */
7226ad340eSHenning Colliander #define KVASER_PCIEFD_SRB_BASE 0x1f200
7326ad340eSHenning Colliander #define KVASER_PCIEFD_SRB_CMD_REG (KVASER_PCIEFD_SRB_BASE + 0x200)
7426ad340eSHenning Colliander #define KVASER_PCIEFD_SRB_IEN_REG (KVASER_PCIEFD_SRB_BASE + 0x204)
7526ad340eSHenning Colliander #define KVASER_PCIEFD_SRB_IRQ_REG (KVASER_PCIEFD_SRB_BASE + 0x20c)
7626ad340eSHenning Colliander #define KVASER_PCIEFD_SRB_STAT_REG (KVASER_PCIEFD_SRB_BASE + 0x210)
7726ad340eSHenning Colliander #define KVASER_PCIEFD_SRB_CTRL_REG (KVASER_PCIEFD_SRB_BASE + 0x218)
7826ad340eSHenning Colliander /* EPCS flash controller registers */
7926ad340eSHenning Colliander #define KVASER_PCIEFD_SPI_BASE 0x1fc00
8026ad340eSHenning Colliander #define KVASER_PCIEFD_SPI_RX_REG KVASER_PCIEFD_SPI_BASE
8126ad340eSHenning Colliander #define KVASER_PCIEFD_SPI_TX_REG (KVASER_PCIEFD_SPI_BASE + 0x4)
8226ad340eSHenning Colliander #define KVASER_PCIEFD_SPI_STATUS_REG (KVASER_PCIEFD_SPI_BASE + 0x8)
8326ad340eSHenning Colliander #define KVASER_PCIEFD_SPI_CTRL_REG (KVASER_PCIEFD_SPI_BASE + 0xc)
8426ad340eSHenning Colliander #define KVASER_PCIEFD_SPI_SSEL_REG (KVASER_PCIEFD_SPI_BASE + 0x14)
8526ad340eSHenning Colliander 
8626ad340eSHenning Colliander #define KVASER_PCIEFD_IRQ_ALL_MSK 0x1f
8726ad340eSHenning Colliander #define KVASER_PCIEFD_IRQ_SRB BIT(4)
8826ad340eSHenning Colliander 
8926ad340eSHenning Colliander #define KVASER_PCIEFD_SYSID_NRCHAN_SHIFT 24
9026ad340eSHenning Colliander #define KVASER_PCIEFD_SYSID_MAJOR_VER_SHIFT 16
9126ad340eSHenning Colliander #define KVASER_PCIEFD_SYSID_BUILD_VER_SHIFT 1
9226ad340eSHenning Colliander 
9326ad340eSHenning Colliander /* Reset DMA buffer 0, 1 and FIFO offset */
9426ad340eSHenning Colliander #define KVASER_PCIEFD_SRB_CMD_RDB0 BIT(4)
9526ad340eSHenning Colliander #define KVASER_PCIEFD_SRB_CMD_RDB1 BIT(5)
9626ad340eSHenning Colliander #define KVASER_PCIEFD_SRB_CMD_FOR BIT(0)
9726ad340eSHenning Colliander 
9826ad340eSHenning Colliander /* DMA packet done, buffer 0 and 1 */
9926ad340eSHenning Colliander #define KVASER_PCIEFD_SRB_IRQ_DPD0 BIT(8)
10026ad340eSHenning Colliander #define KVASER_PCIEFD_SRB_IRQ_DPD1 BIT(9)
10126ad340eSHenning Colliander /* DMA overflow, buffer 0 and 1 */
10226ad340eSHenning Colliander #define KVASER_PCIEFD_SRB_IRQ_DOF0 BIT(10)
10326ad340eSHenning Colliander #define KVASER_PCIEFD_SRB_IRQ_DOF1 BIT(11)
10426ad340eSHenning Colliander /* DMA underflow, buffer 0 and 1 */
10526ad340eSHenning Colliander #define KVASER_PCIEFD_SRB_IRQ_DUF0 BIT(12)
10626ad340eSHenning Colliander #define KVASER_PCIEFD_SRB_IRQ_DUF1 BIT(13)
10726ad340eSHenning Colliander 
10826ad340eSHenning Colliander /* DMA idle */
10926ad340eSHenning Colliander #define KVASER_PCIEFD_SRB_STAT_DI BIT(15)
11026ad340eSHenning Colliander /* DMA support */
11126ad340eSHenning Colliander #define KVASER_PCIEFD_SRB_STAT_DMA BIT(24)
11226ad340eSHenning Colliander 
11326ad340eSHenning Colliander /* DMA Enable */
11426ad340eSHenning Colliander #define KVASER_PCIEFD_SRB_CTRL_DMA_ENABLE BIT(0)
11526ad340eSHenning Colliander 
11626ad340eSHenning Colliander /* EPCS flash controller definitions */
11726ad340eSHenning Colliander #define KVASER_PCIEFD_CFG_IMG_SZ (64 * 1024)
11826ad340eSHenning Colliander #define KVASER_PCIEFD_CFG_IMG_OFFSET (31 * 65536L)
11926ad340eSHenning Colliander #define KVASER_PCIEFD_CFG_MAX_PARAMS 256
12026ad340eSHenning Colliander #define KVASER_PCIEFD_CFG_MAGIC 0xcafef00d
12126ad340eSHenning Colliander #define KVASER_PCIEFD_CFG_PARAM_MAX_SZ 24
12226ad340eSHenning Colliander #define KVASER_PCIEFD_CFG_SYS_VER 1
12326ad340eSHenning Colliander #define KVASER_PCIEFD_CFG_PARAM_NR_CHAN 130
12426ad340eSHenning Colliander #define KVASER_PCIEFD_SPI_TMT BIT(5)
12526ad340eSHenning Colliander #define KVASER_PCIEFD_SPI_TRDY BIT(6)
12626ad340eSHenning Colliander #define KVASER_PCIEFD_SPI_RRDY BIT(7)
12726ad340eSHenning Colliander #define KVASER_PCIEFD_FLASH_ID_EPCS16 0x14
12826ad340eSHenning Colliander /* Commands for controlling the onboard flash */
12926ad340eSHenning Colliander #define KVASER_PCIEFD_FLASH_RES_CMD 0xab
13026ad340eSHenning Colliander #define KVASER_PCIEFD_FLASH_READ_CMD 0x3
13126ad340eSHenning Colliander #define KVASER_PCIEFD_FLASH_STATUS_CMD 0x5
13226ad340eSHenning Colliander 
13326ad340eSHenning Colliander /* Kvaser KCAN definitions */
13426ad340eSHenning Colliander #define KVASER_PCIEFD_KCAN_CTRL_EFLUSH (4 << 29)
13526ad340eSHenning Colliander #define KVASER_PCIEFD_KCAN_CTRL_EFRAME (5 << 29)
13626ad340eSHenning Colliander 
13726ad340eSHenning Colliander #define KVASER_PCIEFD_KCAN_CMD_SEQ_SHIFT 16
13826ad340eSHenning Colliander /* Request status packet */
13926ad340eSHenning Colliander #define KVASER_PCIEFD_KCAN_CMD_SRQ BIT(0)
14026ad340eSHenning Colliander /* Abort, flush and reset */
14126ad340eSHenning Colliander #define KVASER_PCIEFD_KCAN_CMD_AT BIT(1)
14226ad340eSHenning Colliander 
14326ad340eSHenning Colliander /* Tx FIFO unaligned read */
14426ad340eSHenning Colliander #define KVASER_PCIEFD_KCAN_IRQ_TAR BIT(0)
14526ad340eSHenning Colliander /* Tx FIFO unaligned end */
14626ad340eSHenning Colliander #define KVASER_PCIEFD_KCAN_IRQ_TAE BIT(1)
14726ad340eSHenning Colliander /* Bus parameter protection error */
14826ad340eSHenning Colliander #define KVASER_PCIEFD_KCAN_IRQ_BPP BIT(2)
14926ad340eSHenning Colliander /* FDF bit when controller is in classic mode */
15026ad340eSHenning Colliander #define KVASER_PCIEFD_KCAN_IRQ_FDIC BIT(3)
15126ad340eSHenning Colliander /* Rx FIFO overflow */
15226ad340eSHenning Colliander #define KVASER_PCIEFD_KCAN_IRQ_ROF BIT(5)
15326ad340eSHenning Colliander /* Abort done */
15426ad340eSHenning Colliander #define KVASER_PCIEFD_KCAN_IRQ_ABD BIT(13)
15526ad340eSHenning Colliander /* Tx buffer flush done */
15626ad340eSHenning Colliander #define KVASER_PCIEFD_KCAN_IRQ_TFD BIT(14)
15726ad340eSHenning Colliander /* Tx FIFO overflow */
15826ad340eSHenning Colliander #define KVASER_PCIEFD_KCAN_IRQ_TOF BIT(15)
15926ad340eSHenning Colliander /* Tx FIFO empty */
16026ad340eSHenning Colliander #define KVASER_PCIEFD_KCAN_IRQ_TE BIT(16)
16126ad340eSHenning Colliander /* Transmitter unaligned */
16226ad340eSHenning Colliander #define KVASER_PCIEFD_KCAN_IRQ_TAL BIT(17)
16326ad340eSHenning Colliander 
16426ad340eSHenning Colliander #define KVASER_PCIEFD_KCAN_TX_NPACKETS_MAX_SHIFT 16
16526ad340eSHenning Colliander 
16626ad340eSHenning Colliander #define KVASER_PCIEFD_KCAN_STAT_SEQNO_SHIFT 24
16726ad340eSHenning Colliander /* Abort request */
16826ad340eSHenning Colliander #define KVASER_PCIEFD_KCAN_STAT_AR BIT(7)
16926ad340eSHenning Colliander /* Idle state. Controller in reset mode and no abort or flush pending */
17026ad340eSHenning Colliander #define KVASER_PCIEFD_KCAN_STAT_IDLE BIT(10)
17126ad340eSHenning Colliander /* Bus off */
17226ad340eSHenning Colliander #define KVASER_PCIEFD_KCAN_STAT_BOFF BIT(11)
17326ad340eSHenning Colliander /* Reset mode request */
17426ad340eSHenning Colliander #define KVASER_PCIEFD_KCAN_STAT_RMR BIT(14)
17526ad340eSHenning Colliander /* Controller in reset mode */
17626ad340eSHenning Colliander #define KVASER_PCIEFD_KCAN_STAT_IRM BIT(15)
17726ad340eSHenning Colliander /* Controller got one-shot capability */
17826ad340eSHenning Colliander #define KVASER_PCIEFD_KCAN_STAT_CAP BIT(16)
17926ad340eSHenning Colliander /* Controller got CAN FD capability */
18026ad340eSHenning Colliander #define KVASER_PCIEFD_KCAN_STAT_FD BIT(19)
18126ad340eSHenning Colliander #define KVASER_PCIEFD_KCAN_STAT_BUS_OFF_MSK (KVASER_PCIEFD_KCAN_STAT_AR | \
18226ad340eSHenning Colliander 	KVASER_PCIEFD_KCAN_STAT_BOFF | KVASER_PCIEFD_KCAN_STAT_RMR | \
18326ad340eSHenning Colliander 	KVASER_PCIEFD_KCAN_STAT_IRM)
18426ad340eSHenning Colliander 
18526ad340eSHenning Colliander /* Reset mode */
18626ad340eSHenning Colliander #define KVASER_PCIEFD_KCAN_MODE_RM BIT(8)
18726ad340eSHenning Colliander /* Listen only mode */
18826ad340eSHenning Colliander #define KVASER_PCIEFD_KCAN_MODE_LOM BIT(9)
18926ad340eSHenning Colliander /* Error packet enable */
19026ad340eSHenning Colliander #define KVASER_PCIEFD_KCAN_MODE_EPEN BIT(12)
19126ad340eSHenning Colliander /* CAN FD non-ISO */
19226ad340eSHenning Colliander #define KVASER_PCIEFD_KCAN_MODE_NIFDEN BIT(15)
19326ad340eSHenning Colliander /* Acknowledgment packet type */
19426ad340eSHenning Colliander #define KVASER_PCIEFD_KCAN_MODE_APT BIT(20)
19526ad340eSHenning Colliander /* Active error flag enable. Clear to force error passive */
19626ad340eSHenning Colliander #define KVASER_PCIEFD_KCAN_MODE_EEN BIT(23)
19726ad340eSHenning Colliander /* Classic CAN mode */
19826ad340eSHenning Colliander #define KVASER_PCIEFD_KCAN_MODE_CCM BIT(31)
19926ad340eSHenning Colliander 
20026ad340eSHenning Colliander #define KVASER_PCIEFD_KCAN_BTRN_SJW_SHIFT 13
20126ad340eSHenning Colliander #define KVASER_PCIEFD_KCAN_BTRN_TSEG1_SHIFT 17
20226ad340eSHenning Colliander #define KVASER_PCIEFD_KCAN_BTRN_TSEG2_SHIFT 26
20326ad340eSHenning Colliander 
20426ad340eSHenning Colliander #define KVASER_PCIEFD_KCAN_PWM_TOP_SHIFT 16
20526ad340eSHenning Colliander 
20626ad340eSHenning Colliander /* Kvaser KCAN packet types */
20726ad340eSHenning Colliander #define KVASER_PCIEFD_PACK_TYPE_DATA 0
20826ad340eSHenning Colliander #define KVASER_PCIEFD_PACK_TYPE_ACK 1
20926ad340eSHenning Colliander #define KVASER_PCIEFD_PACK_TYPE_TXRQ 2
21026ad340eSHenning Colliander #define KVASER_PCIEFD_PACK_TYPE_ERROR 3
21126ad340eSHenning Colliander #define KVASER_PCIEFD_PACK_TYPE_EFLUSH_ACK 4
21226ad340eSHenning Colliander #define KVASER_PCIEFD_PACK_TYPE_EFRAME_ACK 5
21326ad340eSHenning Colliander #define KVASER_PCIEFD_PACK_TYPE_ACK_DATA 6
21426ad340eSHenning Colliander #define KVASER_PCIEFD_PACK_TYPE_STATUS 8
21526ad340eSHenning Colliander #define KVASER_PCIEFD_PACK_TYPE_BUS_LOAD 9
21626ad340eSHenning Colliander 
21726ad340eSHenning Colliander /* Kvaser KCAN packet common definitions */
21826ad340eSHenning Colliander #define KVASER_PCIEFD_PACKET_SEQ_MSK 0xff
21926ad340eSHenning Colliander #define KVASER_PCIEFD_PACKET_CHID_SHIFT 25
22026ad340eSHenning Colliander #define KVASER_PCIEFD_PACKET_TYPE_SHIFT 28
22126ad340eSHenning Colliander 
22226ad340eSHenning Colliander /* Kvaser KCAN TDATA and RDATA first word */
22326ad340eSHenning Colliander #define KVASER_PCIEFD_RPACKET_IDE BIT(30)
22426ad340eSHenning Colliander #define KVASER_PCIEFD_RPACKET_RTR BIT(29)
22526ad340eSHenning Colliander /* Kvaser KCAN TDATA and RDATA second word */
22626ad340eSHenning Colliander #define KVASER_PCIEFD_RPACKET_ESI BIT(13)
22726ad340eSHenning Colliander #define KVASER_PCIEFD_RPACKET_BRS BIT(14)
22826ad340eSHenning Colliander #define KVASER_PCIEFD_RPACKET_FDF BIT(15)
22926ad340eSHenning Colliander #define KVASER_PCIEFD_RPACKET_DLC_SHIFT 8
23026ad340eSHenning Colliander /* Kvaser KCAN TDATA second word */
23126ad340eSHenning Colliander #define KVASER_PCIEFD_TPACKET_SMS BIT(16)
23226ad340eSHenning Colliander #define KVASER_PCIEFD_TPACKET_AREQ BIT(31)
23326ad340eSHenning Colliander 
23426ad340eSHenning Colliander /* Kvaser KCAN APACKET */
23526ad340eSHenning Colliander #define KVASER_PCIEFD_APACKET_FLU BIT(8)
23626ad340eSHenning Colliander #define KVASER_PCIEFD_APACKET_CT BIT(9)
23726ad340eSHenning Colliander #define KVASER_PCIEFD_APACKET_ABL BIT(10)
23826ad340eSHenning Colliander #define KVASER_PCIEFD_APACKET_NACK BIT(11)
23926ad340eSHenning Colliander 
24026ad340eSHenning Colliander /* Kvaser KCAN SPACK first word */
24126ad340eSHenning Colliander #define KVASER_PCIEFD_SPACK_RXERR_SHIFT 8
24226ad340eSHenning Colliander #define KVASER_PCIEFD_SPACK_BOFF BIT(16)
24326ad340eSHenning Colliander #define KVASER_PCIEFD_SPACK_IDET BIT(20)
24426ad340eSHenning Colliander #define KVASER_PCIEFD_SPACK_IRM BIT(21)
24526ad340eSHenning Colliander #define KVASER_PCIEFD_SPACK_RMCD BIT(22)
24626ad340eSHenning Colliander /* Kvaser KCAN SPACK second word */
24726ad340eSHenning Colliander #define KVASER_PCIEFD_SPACK_AUTO BIT(21)
24826ad340eSHenning Colliander #define KVASER_PCIEFD_SPACK_EWLR BIT(23)
24926ad340eSHenning Colliander #define KVASER_PCIEFD_SPACK_EPLR BIT(24)
25026ad340eSHenning Colliander 
25136aea60fSJimmy Assarsson /* Kvaser KCAN_EPACK second word */
25236aea60fSJimmy Assarsson #define KVASER_PCIEFD_EPACK_DIR_TX BIT(0)
25336aea60fSJimmy Assarsson 
25426ad340eSHenning Colliander struct kvaser_pciefd;
25526ad340eSHenning Colliander 
25626ad340eSHenning Colliander struct kvaser_pciefd_can {
25726ad340eSHenning Colliander 	struct can_priv can;
25826ad340eSHenning Colliander 	struct kvaser_pciefd *kv_pcie;
25926ad340eSHenning Colliander 	void __iomem *reg_base;
26026ad340eSHenning Colliander 	struct can_berr_counter bec;
26126ad340eSHenning Colliander 	u8 cmd_seq;
26226ad340eSHenning Colliander 	int err_rep_cnt;
26326ad340eSHenning Colliander 	int echo_idx;
26426ad340eSHenning Colliander 	spinlock_t lock; /* Locks sensitive registers (e.g. MODE) */
26526ad340eSHenning Colliander 	spinlock_t echo_lock; /* Locks the message echo buffer */
26626ad340eSHenning Colliander 	struct timer_list bec_poll_timer;
26726ad340eSHenning Colliander 	struct completion start_comp, flush_comp;
26826ad340eSHenning Colliander };
26926ad340eSHenning Colliander 
27026ad340eSHenning Colliander struct kvaser_pciefd {
27126ad340eSHenning Colliander 	struct pci_dev *pci;
27226ad340eSHenning Colliander 	void __iomem *reg_base;
27326ad340eSHenning Colliander 	struct kvaser_pciefd_can *can[KVASER_PCIEFD_MAX_CAN_CHANNELS];
27426ad340eSHenning Colliander 	void *dma_data[KVASER_PCIEFD_DMA_COUNT];
27526ad340eSHenning Colliander 	u8 nr_channels;
276ec44dd57SChrister Beskow 	u32 bus_freq;
27726ad340eSHenning Colliander 	u32 freq;
27826ad340eSHenning Colliander 	u32 freq_to_ticks_div;
27926ad340eSHenning Colliander };
28026ad340eSHenning Colliander 
28126ad340eSHenning Colliander struct kvaser_pciefd_rx_packet {
28226ad340eSHenning Colliander 	u32 header[2];
28326ad340eSHenning Colliander 	u64 timestamp;
28426ad340eSHenning Colliander };
28526ad340eSHenning Colliander 
28626ad340eSHenning Colliander struct kvaser_pciefd_tx_packet {
28726ad340eSHenning Colliander 	u32 header[2];
28826ad340eSHenning Colliander 	u8 data[64];
28926ad340eSHenning Colliander };
29026ad340eSHenning Colliander 
29126ad340eSHenning Colliander static const struct can_bittiming_const kvaser_pciefd_bittiming_const = {
29226ad340eSHenning Colliander 	.name = KVASER_PCIEFD_DRV_NAME,
29326ad340eSHenning Colliander 	.tseg1_min = 1,
294470e14c0SJimmy Assarsson 	.tseg1_max = 512,
29526ad340eSHenning Colliander 	.tseg2_min = 1,
29626ad340eSHenning Colliander 	.tseg2_max = 32,
29726ad340eSHenning Colliander 	.sjw_max = 16,
29826ad340eSHenning Colliander 	.brp_min = 1,
299470e14c0SJimmy Assarsson 	.brp_max = 8192,
30026ad340eSHenning Colliander 	.brp_inc = 1,
30126ad340eSHenning Colliander };
30226ad340eSHenning Colliander 
30326ad340eSHenning Colliander struct kvaser_pciefd_cfg_param {
30426ad340eSHenning Colliander 	__le32 magic;
30526ad340eSHenning Colliander 	__le32 nr;
30626ad340eSHenning Colliander 	__le32 len;
30726ad340eSHenning Colliander 	u8 data[KVASER_PCIEFD_CFG_PARAM_MAX_SZ];
30826ad340eSHenning Colliander };
30926ad340eSHenning Colliander 
31026ad340eSHenning Colliander struct kvaser_pciefd_cfg_img {
31126ad340eSHenning Colliander 	__le32 version;
31226ad340eSHenning Colliander 	__le32 magic;
31326ad340eSHenning Colliander 	__le32 crc;
31426ad340eSHenning Colliander 	struct kvaser_pciefd_cfg_param params[KVASER_PCIEFD_CFG_MAX_PARAMS];
31526ad340eSHenning Colliander };
31626ad340eSHenning Colliander 
31726ad340eSHenning Colliander static struct pci_device_id kvaser_pciefd_id_table[] = {
31826ad340eSHenning Colliander 	{ PCI_DEVICE(KVASER_PCIEFD_VENDOR, KVASER_PCIEFD_4HS_ID), },
31926ad340eSHenning Colliander 	{ PCI_DEVICE(KVASER_PCIEFD_VENDOR, KVASER_PCIEFD_2HS_ID), },
32026ad340eSHenning Colliander 	{ PCI_DEVICE(KVASER_PCIEFD_VENDOR, KVASER_PCIEFD_HS_ID), },
32126ad340eSHenning Colliander 	{ PCI_DEVICE(KVASER_PCIEFD_VENDOR, KVASER_PCIEFD_MINIPCIE_HS_ID), },
32226ad340eSHenning Colliander 	{ PCI_DEVICE(KVASER_PCIEFD_VENDOR, KVASER_PCIEFD_MINIPCIE_2HS_ID), },
32326ad340eSHenning Colliander 	{ 0,},
32426ad340eSHenning Colliander };
32526ad340eSHenning Colliander MODULE_DEVICE_TABLE(pci, kvaser_pciefd_id_table);
32626ad340eSHenning Colliander 
32726ad340eSHenning Colliander /* Onboard flash memory functions */
32826ad340eSHenning Colliander static int kvaser_pciefd_spi_wait_loop(struct kvaser_pciefd *pcie, int msk)
32926ad340eSHenning Colliander {
33026ad340eSHenning Colliander 	u32 res;
33126ad340eSHenning Colliander 	int ret;
33226ad340eSHenning Colliander 
33326ad340eSHenning Colliander 	ret = readl_poll_timeout(pcie->reg_base + KVASER_PCIEFD_SPI_STATUS_REG,
33426ad340eSHenning Colliander 				 res, res & msk, 0, 10);
33526ad340eSHenning Colliander 
33626ad340eSHenning Colliander 	return ret;
33726ad340eSHenning Colliander }
33826ad340eSHenning Colliander 
33926ad340eSHenning Colliander static int kvaser_pciefd_spi_cmd(struct kvaser_pciefd *pcie, const u8 *tx,
34026ad340eSHenning Colliander 				 u32 tx_len, u8 *rx, u32 rx_len)
34126ad340eSHenning Colliander {
34226ad340eSHenning Colliander 	int c;
34326ad340eSHenning Colliander 
34426ad340eSHenning Colliander 	iowrite32(BIT(0), pcie->reg_base + KVASER_PCIEFD_SPI_SSEL_REG);
34526ad340eSHenning Colliander 	iowrite32(BIT(10), pcie->reg_base + KVASER_PCIEFD_SPI_CTRL_REG);
34626ad340eSHenning Colliander 	ioread32(pcie->reg_base + KVASER_PCIEFD_SPI_RX_REG);
34726ad340eSHenning Colliander 
34826ad340eSHenning Colliander 	c = tx_len;
34926ad340eSHenning Colliander 	while (c--) {
35026ad340eSHenning Colliander 		if (kvaser_pciefd_spi_wait_loop(pcie, KVASER_PCIEFD_SPI_TRDY))
35126ad340eSHenning Colliander 			return -EIO;
35226ad340eSHenning Colliander 
35326ad340eSHenning Colliander 		iowrite32(*tx++, pcie->reg_base + KVASER_PCIEFD_SPI_TX_REG);
35426ad340eSHenning Colliander 
35526ad340eSHenning Colliander 		if (kvaser_pciefd_spi_wait_loop(pcie, KVASER_PCIEFD_SPI_RRDY))
35626ad340eSHenning Colliander 			return -EIO;
35726ad340eSHenning Colliander 
35826ad340eSHenning Colliander 		ioread32(pcie->reg_base + KVASER_PCIEFD_SPI_RX_REG);
35926ad340eSHenning Colliander 	}
36026ad340eSHenning Colliander 
36126ad340eSHenning Colliander 	c = rx_len;
36226ad340eSHenning Colliander 	while (c-- > 0) {
36326ad340eSHenning Colliander 		if (kvaser_pciefd_spi_wait_loop(pcie, KVASER_PCIEFD_SPI_TRDY))
36426ad340eSHenning Colliander 			return -EIO;
36526ad340eSHenning Colliander 
36626ad340eSHenning Colliander 		iowrite32(0, pcie->reg_base + KVASER_PCIEFD_SPI_TX_REG);
36726ad340eSHenning Colliander 
36826ad340eSHenning Colliander 		if (kvaser_pciefd_spi_wait_loop(pcie, KVASER_PCIEFD_SPI_RRDY))
36926ad340eSHenning Colliander 			return -EIO;
37026ad340eSHenning Colliander 
37126ad340eSHenning Colliander 		*rx++ = ioread32(pcie->reg_base + KVASER_PCIEFD_SPI_RX_REG);
37226ad340eSHenning Colliander 	}
37326ad340eSHenning Colliander 
37426ad340eSHenning Colliander 	if (kvaser_pciefd_spi_wait_loop(pcie, KVASER_PCIEFD_SPI_TMT))
37526ad340eSHenning Colliander 		return -EIO;
37626ad340eSHenning Colliander 
37726ad340eSHenning Colliander 	iowrite32(0, pcie->reg_base + KVASER_PCIEFD_SPI_CTRL_REG);
37826ad340eSHenning Colliander 
37926ad340eSHenning Colliander 	if (c != -1) {
38026ad340eSHenning Colliander 		dev_err(&pcie->pci->dev, "Flash SPI transfer failed\n");
38126ad340eSHenning Colliander 		return -EIO;
38226ad340eSHenning Colliander 	}
38326ad340eSHenning Colliander 
38426ad340eSHenning Colliander 	return 0;
38526ad340eSHenning Colliander }
38626ad340eSHenning Colliander 
38726ad340eSHenning Colliander static int kvaser_pciefd_cfg_read_and_verify(struct kvaser_pciefd *pcie,
38826ad340eSHenning Colliander 					     struct kvaser_pciefd_cfg_img *img)
38926ad340eSHenning Colliander {
39026ad340eSHenning Colliander 	int offset = KVASER_PCIEFD_CFG_IMG_OFFSET;
39126ad340eSHenning Colliander 	int res, crc;
39226ad340eSHenning Colliander 	u8 *crc_buff;
39326ad340eSHenning Colliander 
39426ad340eSHenning Colliander 	u8 cmd[] = {
39526ad340eSHenning Colliander 		KVASER_PCIEFD_FLASH_READ_CMD,
39626ad340eSHenning Colliander 		(u8)((offset >> 16) & 0xff),
39726ad340eSHenning Colliander 		(u8)((offset >> 8) & 0xff),
39826ad340eSHenning Colliander 		(u8)(offset & 0xff)
39926ad340eSHenning Colliander 	};
40026ad340eSHenning Colliander 
40126ad340eSHenning Colliander 	res = kvaser_pciefd_spi_cmd(pcie, cmd, ARRAY_SIZE(cmd), (u8 *)img,
40226ad340eSHenning Colliander 				    KVASER_PCIEFD_CFG_IMG_SZ);
40326ad340eSHenning Colliander 	if (res)
40426ad340eSHenning Colliander 		return res;
40526ad340eSHenning Colliander 
40626ad340eSHenning Colliander 	crc_buff = (u8 *)img->params;
40726ad340eSHenning Colliander 
40826ad340eSHenning Colliander 	if (le32_to_cpu(img->version) != KVASER_PCIEFD_CFG_SYS_VER) {
40926ad340eSHenning Colliander 		dev_err(&pcie->pci->dev,
41026ad340eSHenning Colliander 			"Config flash corrupted, version number is wrong\n");
41126ad340eSHenning Colliander 		return -ENODEV;
41226ad340eSHenning Colliander 	}
41326ad340eSHenning Colliander 
41426ad340eSHenning Colliander 	if (le32_to_cpu(img->magic) != KVASER_PCIEFD_CFG_MAGIC) {
41526ad340eSHenning Colliander 		dev_err(&pcie->pci->dev,
41626ad340eSHenning Colliander 			"Config flash corrupted, magic number is wrong\n");
41726ad340eSHenning Colliander 		return -ENODEV;
41826ad340eSHenning Colliander 	}
41926ad340eSHenning Colliander 
42026ad340eSHenning Colliander 	crc = ~crc32_be(0xffffffff, crc_buff, sizeof(img->params));
42126ad340eSHenning Colliander 	if (le32_to_cpu(img->crc) != crc) {
42226ad340eSHenning Colliander 		dev_err(&pcie->pci->dev,
42326ad340eSHenning Colliander 			"Stored CRC does not match flash image contents\n");
42426ad340eSHenning Colliander 		return -EIO;
42526ad340eSHenning Colliander 	}
42626ad340eSHenning Colliander 
42726ad340eSHenning Colliander 	return 0;
42826ad340eSHenning Colliander }
42926ad340eSHenning Colliander 
43026ad340eSHenning Colliander static void kvaser_pciefd_cfg_read_params(struct kvaser_pciefd *pcie,
43126ad340eSHenning Colliander 					  struct kvaser_pciefd_cfg_img *img)
43226ad340eSHenning Colliander {
43326ad340eSHenning Colliander 	struct kvaser_pciefd_cfg_param *param;
43426ad340eSHenning Colliander 
43526ad340eSHenning Colliander 	param = &img->params[KVASER_PCIEFD_CFG_PARAM_NR_CHAN];
43626ad340eSHenning Colliander 	memcpy(&pcie->nr_channels, param->data, le32_to_cpu(param->len));
43726ad340eSHenning Colliander }
43826ad340eSHenning Colliander 
43926ad340eSHenning Colliander static int kvaser_pciefd_read_cfg(struct kvaser_pciefd *pcie)
44026ad340eSHenning Colliander {
44126ad340eSHenning Colliander 	int res;
44226ad340eSHenning Colliander 	struct kvaser_pciefd_cfg_img *img;
44326ad340eSHenning Colliander 
44426ad340eSHenning Colliander 	/* Read electronic signature */
44526ad340eSHenning Colliander 	u8 cmd[] = {KVASER_PCIEFD_FLASH_RES_CMD, 0, 0, 0};
44626ad340eSHenning Colliander 
44726ad340eSHenning Colliander 	res = kvaser_pciefd_spi_cmd(pcie, cmd, ARRAY_SIZE(cmd), cmd, 1);
44826ad340eSHenning Colliander 	if (res)
44926ad340eSHenning Colliander 		return -EIO;
45026ad340eSHenning Colliander 
45126ad340eSHenning Colliander 	img = kmalloc(KVASER_PCIEFD_CFG_IMG_SZ, GFP_KERNEL);
45226ad340eSHenning Colliander 	if (!img)
45326ad340eSHenning Colliander 		return -ENOMEM;
45426ad340eSHenning Colliander 
45526ad340eSHenning Colliander 	if (cmd[0] != KVASER_PCIEFD_FLASH_ID_EPCS16) {
45626ad340eSHenning Colliander 		dev_err(&pcie->pci->dev,
45726ad340eSHenning Colliander 			"Flash id is 0x%x instead of expected EPCS16 (0x%x)\n",
45826ad340eSHenning Colliander 			cmd[0], KVASER_PCIEFD_FLASH_ID_EPCS16);
45926ad340eSHenning Colliander 
46026ad340eSHenning Colliander 		res = -ENODEV;
46126ad340eSHenning Colliander 		goto image_free;
46226ad340eSHenning Colliander 	}
46326ad340eSHenning Colliander 
46426ad340eSHenning Colliander 	cmd[0] = KVASER_PCIEFD_FLASH_STATUS_CMD;
46526ad340eSHenning Colliander 	res = kvaser_pciefd_spi_cmd(pcie, cmd, 1, cmd, 1);
46626ad340eSHenning Colliander 	if (res) {
46726ad340eSHenning Colliander 		goto image_free;
46826ad340eSHenning Colliander 	} else if (cmd[0] & 1) {
46926ad340eSHenning Colliander 		res = -EIO;
47026ad340eSHenning Colliander 		/* No write is ever done, the WIP should never be set */
47126ad340eSHenning Colliander 		dev_err(&pcie->pci->dev, "Unexpected WIP bit set in flash\n");
47226ad340eSHenning Colliander 		goto image_free;
47326ad340eSHenning Colliander 	}
47426ad340eSHenning Colliander 
47526ad340eSHenning Colliander 	res = kvaser_pciefd_cfg_read_and_verify(pcie, img);
47626ad340eSHenning Colliander 	if (res) {
47726ad340eSHenning Colliander 		res = -EIO;
47826ad340eSHenning Colliander 		goto image_free;
47926ad340eSHenning Colliander 	}
48026ad340eSHenning Colliander 
48126ad340eSHenning Colliander 	kvaser_pciefd_cfg_read_params(pcie, img);
48226ad340eSHenning Colliander 
48326ad340eSHenning Colliander image_free:
48426ad340eSHenning Colliander 	kfree(img);
48526ad340eSHenning Colliander 	return res;
48626ad340eSHenning Colliander }
48726ad340eSHenning Colliander 
48826ad340eSHenning Colliander static void kvaser_pciefd_request_status(struct kvaser_pciefd_can *can)
48926ad340eSHenning Colliander {
49026ad340eSHenning Colliander 	u32 cmd;
49126ad340eSHenning Colliander 
49226ad340eSHenning Colliander 	cmd = KVASER_PCIEFD_KCAN_CMD_SRQ;
49326ad340eSHenning Colliander 	cmd |= ++can->cmd_seq << KVASER_PCIEFD_KCAN_CMD_SEQ_SHIFT;
49426ad340eSHenning Colliander 	iowrite32(cmd, can->reg_base + KVASER_PCIEFD_KCAN_CMD_REG);
49526ad340eSHenning Colliander }
49626ad340eSHenning Colliander 
49726ad340eSHenning Colliander static void kvaser_pciefd_enable_err_gen(struct kvaser_pciefd_can *can)
49826ad340eSHenning Colliander {
49926ad340eSHenning Colliander 	u32 mode;
50026ad340eSHenning Colliander 	unsigned long irq;
50126ad340eSHenning Colliander 
50226ad340eSHenning Colliander 	spin_lock_irqsave(&can->lock, irq);
50326ad340eSHenning Colliander 	mode = ioread32(can->reg_base + KVASER_PCIEFD_KCAN_MODE_REG);
50426ad340eSHenning Colliander 	if (!(mode & KVASER_PCIEFD_KCAN_MODE_EPEN)) {
50526ad340eSHenning Colliander 		mode |= KVASER_PCIEFD_KCAN_MODE_EPEN;
50626ad340eSHenning Colliander 		iowrite32(mode, can->reg_base + KVASER_PCIEFD_KCAN_MODE_REG);
50726ad340eSHenning Colliander 	}
50826ad340eSHenning Colliander 	spin_unlock_irqrestore(&can->lock, irq);
50926ad340eSHenning Colliander }
51026ad340eSHenning Colliander 
51126ad340eSHenning Colliander static void kvaser_pciefd_disable_err_gen(struct kvaser_pciefd_can *can)
51226ad340eSHenning Colliander {
51326ad340eSHenning Colliander 	u32 mode;
51426ad340eSHenning Colliander 	unsigned long irq;
51526ad340eSHenning Colliander 
51626ad340eSHenning Colliander 	spin_lock_irqsave(&can->lock, irq);
51726ad340eSHenning Colliander 	mode = ioread32(can->reg_base + KVASER_PCIEFD_KCAN_MODE_REG);
51826ad340eSHenning Colliander 	mode &= ~KVASER_PCIEFD_KCAN_MODE_EPEN;
51926ad340eSHenning Colliander 	iowrite32(mode, can->reg_base + KVASER_PCIEFD_KCAN_MODE_REG);
52026ad340eSHenning Colliander 	spin_unlock_irqrestore(&can->lock, irq);
52126ad340eSHenning Colliander }
52226ad340eSHenning Colliander 
52326ad340eSHenning Colliander static int kvaser_pciefd_set_tx_irq(struct kvaser_pciefd_can *can)
52426ad340eSHenning Colliander {
52526ad340eSHenning Colliander 	u32 msk;
52626ad340eSHenning Colliander 
52726ad340eSHenning Colliander 	msk = KVASER_PCIEFD_KCAN_IRQ_TE | KVASER_PCIEFD_KCAN_IRQ_ROF |
52826ad340eSHenning Colliander 	      KVASER_PCIEFD_KCAN_IRQ_TOF | KVASER_PCIEFD_KCAN_IRQ_ABD |
52926ad340eSHenning Colliander 	      KVASER_PCIEFD_KCAN_IRQ_TAE | KVASER_PCIEFD_KCAN_IRQ_TAL |
53026ad340eSHenning Colliander 	      KVASER_PCIEFD_KCAN_IRQ_FDIC | KVASER_PCIEFD_KCAN_IRQ_BPP |
53126ad340eSHenning Colliander 	      KVASER_PCIEFD_KCAN_IRQ_TAR | KVASER_PCIEFD_KCAN_IRQ_TFD;
53226ad340eSHenning Colliander 
53326ad340eSHenning Colliander 	iowrite32(msk, can->reg_base + KVASER_PCIEFD_KCAN_IEN_REG);
53426ad340eSHenning Colliander 
53526ad340eSHenning Colliander 	return 0;
53626ad340eSHenning Colliander }
53726ad340eSHenning Colliander 
53826ad340eSHenning Colliander static void kvaser_pciefd_setup_controller(struct kvaser_pciefd_can *can)
53926ad340eSHenning Colliander {
54026ad340eSHenning Colliander 	u32 mode;
54126ad340eSHenning Colliander 	unsigned long irq;
54226ad340eSHenning Colliander 
54326ad340eSHenning Colliander 	spin_lock_irqsave(&can->lock, irq);
54426ad340eSHenning Colliander 
54526ad340eSHenning Colliander 	mode = ioread32(can->reg_base + KVASER_PCIEFD_KCAN_MODE_REG);
54626ad340eSHenning Colliander 	if (can->can.ctrlmode & CAN_CTRLMODE_FD) {
54726ad340eSHenning Colliander 		mode &= ~KVASER_PCIEFD_KCAN_MODE_CCM;
54826ad340eSHenning Colliander 		if (can->can.ctrlmode & CAN_CTRLMODE_FD_NON_ISO)
54926ad340eSHenning Colliander 			mode |= KVASER_PCIEFD_KCAN_MODE_NIFDEN;
55026ad340eSHenning Colliander 		else
55126ad340eSHenning Colliander 			mode &= ~KVASER_PCIEFD_KCAN_MODE_NIFDEN;
55226ad340eSHenning Colliander 	} else {
55326ad340eSHenning Colliander 		mode |= KVASER_PCIEFD_KCAN_MODE_CCM;
55426ad340eSHenning Colliander 		mode &= ~KVASER_PCIEFD_KCAN_MODE_NIFDEN;
55526ad340eSHenning Colliander 	}
55626ad340eSHenning Colliander 
55726ad340eSHenning Colliander 	if (can->can.ctrlmode & CAN_CTRLMODE_LISTENONLY)
55826ad340eSHenning Colliander 		mode |= KVASER_PCIEFD_KCAN_MODE_LOM;
55926ad340eSHenning Colliander 
56026ad340eSHenning Colliander 	mode |= KVASER_PCIEFD_KCAN_MODE_EEN;
56126ad340eSHenning Colliander 	mode |= KVASER_PCIEFD_KCAN_MODE_EPEN;
56226ad340eSHenning Colliander 	/* Use ACK packet type */
56326ad340eSHenning Colliander 	mode &= ~KVASER_PCIEFD_KCAN_MODE_APT;
56426ad340eSHenning Colliander 	mode &= ~KVASER_PCIEFD_KCAN_MODE_RM;
56526ad340eSHenning Colliander 	iowrite32(mode, can->reg_base + KVASER_PCIEFD_KCAN_MODE_REG);
56626ad340eSHenning Colliander 
56726ad340eSHenning Colliander 	spin_unlock_irqrestore(&can->lock, irq);
56826ad340eSHenning Colliander }
56926ad340eSHenning Colliander 
57026ad340eSHenning Colliander static void kvaser_pciefd_start_controller_flush(struct kvaser_pciefd_can *can)
57126ad340eSHenning Colliander {
57226ad340eSHenning Colliander 	u32 status;
57326ad340eSHenning Colliander 	unsigned long irq;
57426ad340eSHenning Colliander 
57526ad340eSHenning Colliander 	spin_lock_irqsave(&can->lock, irq);
57626ad340eSHenning Colliander 	iowrite32(-1, can->reg_base + KVASER_PCIEFD_KCAN_IRQ_REG);
57726ad340eSHenning Colliander 	iowrite32(KVASER_PCIEFD_KCAN_IRQ_ABD | KVASER_PCIEFD_KCAN_IRQ_TFD,
57826ad340eSHenning Colliander 		  can->reg_base + KVASER_PCIEFD_KCAN_IEN_REG);
57926ad340eSHenning Colliander 
58026ad340eSHenning Colliander 	status = ioread32(can->reg_base + KVASER_PCIEFD_KCAN_STAT_REG);
58126ad340eSHenning Colliander 	if (status & KVASER_PCIEFD_KCAN_STAT_IDLE) {
58226ad340eSHenning Colliander 		u32 cmd;
58326ad340eSHenning Colliander 
58426ad340eSHenning Colliander 		/* If controller is already idle, run abort, flush and reset */
58526ad340eSHenning Colliander 		cmd = KVASER_PCIEFD_KCAN_CMD_AT;
58626ad340eSHenning Colliander 		cmd |= ++can->cmd_seq << KVASER_PCIEFD_KCAN_CMD_SEQ_SHIFT;
58726ad340eSHenning Colliander 		iowrite32(cmd, can->reg_base + KVASER_PCIEFD_KCAN_CMD_REG);
58826ad340eSHenning Colliander 	} else if (!(status & KVASER_PCIEFD_KCAN_STAT_RMR)) {
58926ad340eSHenning Colliander 		u32 mode;
59026ad340eSHenning Colliander 
59126ad340eSHenning Colliander 		/* Put controller in reset mode */
59226ad340eSHenning Colliander 		mode = ioread32(can->reg_base + KVASER_PCIEFD_KCAN_MODE_REG);
59326ad340eSHenning Colliander 		mode |= KVASER_PCIEFD_KCAN_MODE_RM;
59426ad340eSHenning Colliander 		iowrite32(mode, can->reg_base + KVASER_PCIEFD_KCAN_MODE_REG);
59526ad340eSHenning Colliander 	}
59626ad340eSHenning Colliander 
59726ad340eSHenning Colliander 	spin_unlock_irqrestore(&can->lock, irq);
59826ad340eSHenning Colliander }
59926ad340eSHenning Colliander 
60026ad340eSHenning Colliander static int kvaser_pciefd_bus_on(struct kvaser_pciefd_can *can)
60126ad340eSHenning Colliander {
60226ad340eSHenning Colliander 	u32 mode;
60326ad340eSHenning Colliander 	unsigned long irq;
60426ad340eSHenning Colliander 
60526ad340eSHenning Colliander 	del_timer(&can->bec_poll_timer);
60626ad340eSHenning Colliander 
60726ad340eSHenning Colliander 	if (!completion_done(&can->flush_comp))
60826ad340eSHenning Colliander 		kvaser_pciefd_start_controller_flush(can);
60926ad340eSHenning Colliander 
61026ad340eSHenning Colliander 	if (!wait_for_completion_timeout(&can->flush_comp,
61126ad340eSHenning Colliander 					 KVASER_PCIEFD_WAIT_TIMEOUT)) {
61226ad340eSHenning Colliander 		netdev_err(can->can.dev, "Timeout during bus on flush\n");
61326ad340eSHenning Colliander 		return -ETIMEDOUT;
61426ad340eSHenning Colliander 	}
61526ad340eSHenning Colliander 
61626ad340eSHenning Colliander 	spin_lock_irqsave(&can->lock, irq);
61726ad340eSHenning Colliander 	iowrite32(0, can->reg_base + KVASER_PCIEFD_KCAN_IEN_REG);
61826ad340eSHenning Colliander 	iowrite32(-1, can->reg_base + KVASER_PCIEFD_KCAN_IRQ_REG);
61926ad340eSHenning Colliander 
62026ad340eSHenning Colliander 	iowrite32(KVASER_PCIEFD_KCAN_IRQ_ABD | KVASER_PCIEFD_KCAN_IRQ_TFD,
62126ad340eSHenning Colliander 		  can->reg_base + KVASER_PCIEFD_KCAN_IEN_REG);
62226ad340eSHenning Colliander 
62326ad340eSHenning Colliander 	mode = ioread32(can->reg_base + KVASER_PCIEFD_KCAN_MODE_REG);
62426ad340eSHenning Colliander 	mode &= ~KVASER_PCIEFD_KCAN_MODE_RM;
62526ad340eSHenning Colliander 	iowrite32(mode, can->reg_base + KVASER_PCIEFD_KCAN_MODE_REG);
62626ad340eSHenning Colliander 	spin_unlock_irqrestore(&can->lock, irq);
62726ad340eSHenning Colliander 
62826ad340eSHenning Colliander 	if (!wait_for_completion_timeout(&can->start_comp,
62926ad340eSHenning Colliander 					 KVASER_PCIEFD_WAIT_TIMEOUT)) {
63026ad340eSHenning Colliander 		netdev_err(can->can.dev, "Timeout during bus on reset\n");
63126ad340eSHenning Colliander 		return -ETIMEDOUT;
63226ad340eSHenning Colliander 	}
63326ad340eSHenning Colliander 	/* Reset interrupt handling */
63426ad340eSHenning Colliander 	iowrite32(0, can->reg_base + KVASER_PCIEFD_KCAN_IEN_REG);
63526ad340eSHenning Colliander 	iowrite32(-1, can->reg_base + KVASER_PCIEFD_KCAN_IRQ_REG);
63626ad340eSHenning Colliander 
63726ad340eSHenning Colliander 	kvaser_pciefd_set_tx_irq(can);
63826ad340eSHenning Colliander 	kvaser_pciefd_setup_controller(can);
63926ad340eSHenning Colliander 
64026ad340eSHenning Colliander 	can->can.state = CAN_STATE_ERROR_ACTIVE;
64126ad340eSHenning Colliander 	netif_wake_queue(can->can.dev);
64226ad340eSHenning Colliander 	can->bec.txerr = 0;
64326ad340eSHenning Colliander 	can->bec.rxerr = 0;
64426ad340eSHenning Colliander 	can->err_rep_cnt = 0;
64526ad340eSHenning Colliander 
64626ad340eSHenning Colliander 	return 0;
64726ad340eSHenning Colliander }
64826ad340eSHenning Colliander 
64926ad340eSHenning Colliander static void kvaser_pciefd_pwm_stop(struct kvaser_pciefd_can *can)
65026ad340eSHenning Colliander {
6511910cd88SChrister Beskow 	u8 top;
65226ad340eSHenning Colliander 	u32 pwm_ctrl;
65326ad340eSHenning Colliander 	unsigned long irq;
65426ad340eSHenning Colliander 
65526ad340eSHenning Colliander 	spin_lock_irqsave(&can->lock, irq);
65626ad340eSHenning Colliander 	pwm_ctrl = ioread32(can->reg_base + KVASER_PCIEFD_KCAN_PWM_REG);
65726ad340eSHenning Colliander 	top = (pwm_ctrl >> KVASER_PCIEFD_KCAN_PWM_TOP_SHIFT) & 0xff;
65826ad340eSHenning Colliander 
6591910cd88SChrister Beskow 	/* Set duty cycle to zero */
6601910cd88SChrister Beskow 	pwm_ctrl |= top;
66126ad340eSHenning Colliander 	iowrite32(pwm_ctrl, can->reg_base + KVASER_PCIEFD_KCAN_PWM_REG);
66226ad340eSHenning Colliander 	spin_unlock_irqrestore(&can->lock, irq);
66326ad340eSHenning Colliander }
66426ad340eSHenning Colliander 
66526ad340eSHenning Colliander static void kvaser_pciefd_pwm_start(struct kvaser_pciefd_can *can)
66626ad340eSHenning Colliander {
66726ad340eSHenning Colliander 	int top, trigger;
66826ad340eSHenning Colliander 	u32 pwm_ctrl;
66926ad340eSHenning Colliander 	unsigned long irq;
67026ad340eSHenning Colliander 
67126ad340eSHenning Colliander 	kvaser_pciefd_pwm_stop(can);
67226ad340eSHenning Colliander 	spin_lock_irqsave(&can->lock, irq);
67326ad340eSHenning Colliander 
67426ad340eSHenning Colliander 	/* Set frequency to 500 KHz*/
675ec44dd57SChrister Beskow 	top = can->kv_pcie->bus_freq / (2 * 500000) - 1;
67626ad340eSHenning Colliander 
67726ad340eSHenning Colliander 	pwm_ctrl = top & 0xff;
67826ad340eSHenning Colliander 	pwm_ctrl |= (top & 0xff) << KVASER_PCIEFD_KCAN_PWM_TOP_SHIFT;
67926ad340eSHenning Colliander 	iowrite32(pwm_ctrl, can->reg_base + KVASER_PCIEFD_KCAN_PWM_REG);
68026ad340eSHenning Colliander 
68126ad340eSHenning Colliander 	/* Set duty cycle to 95 */
68226ad340eSHenning Colliander 	trigger = (100 * top - 95 * (top + 1) + 50) / 100;
68326ad340eSHenning Colliander 	pwm_ctrl = trigger & 0xff;
68426ad340eSHenning Colliander 	pwm_ctrl |= (top & 0xff) << KVASER_PCIEFD_KCAN_PWM_TOP_SHIFT;
68526ad340eSHenning Colliander 	iowrite32(pwm_ctrl, can->reg_base + KVASER_PCIEFD_KCAN_PWM_REG);
68626ad340eSHenning Colliander 	spin_unlock_irqrestore(&can->lock, irq);
68726ad340eSHenning Colliander }
68826ad340eSHenning Colliander 
68926ad340eSHenning Colliander static int kvaser_pciefd_open(struct net_device *netdev)
69026ad340eSHenning Colliander {
69126ad340eSHenning Colliander 	int err;
69226ad340eSHenning Colliander 	struct kvaser_pciefd_can *can = netdev_priv(netdev);
69326ad340eSHenning Colliander 
69426ad340eSHenning Colliander 	err = open_candev(netdev);
69526ad340eSHenning Colliander 	if (err)
69626ad340eSHenning Colliander 		return err;
69726ad340eSHenning Colliander 
69826ad340eSHenning Colliander 	err = kvaser_pciefd_bus_on(can);
69913a84cf3SZhang Qilong 	if (err) {
70013a84cf3SZhang Qilong 		close_candev(netdev);
70126ad340eSHenning Colliander 		return err;
70213a84cf3SZhang Qilong 	}
70326ad340eSHenning Colliander 
70426ad340eSHenning Colliander 	return 0;
70526ad340eSHenning Colliander }
70626ad340eSHenning Colliander 
70726ad340eSHenning Colliander static int kvaser_pciefd_stop(struct net_device *netdev)
70826ad340eSHenning Colliander {
70926ad340eSHenning Colliander 	struct kvaser_pciefd_can *can = netdev_priv(netdev);
71026ad340eSHenning Colliander 	int ret = 0;
71126ad340eSHenning Colliander 
71226ad340eSHenning Colliander 	/* Don't interrupt ongoing flush */
71326ad340eSHenning Colliander 	if (!completion_done(&can->flush_comp))
71426ad340eSHenning Colliander 		kvaser_pciefd_start_controller_flush(can);
71526ad340eSHenning Colliander 
71626ad340eSHenning Colliander 	if (!wait_for_completion_timeout(&can->flush_comp,
71726ad340eSHenning Colliander 					 KVASER_PCIEFD_WAIT_TIMEOUT)) {
71826ad340eSHenning Colliander 		netdev_err(can->can.dev, "Timeout during stop\n");
71926ad340eSHenning Colliander 		ret = -ETIMEDOUT;
72026ad340eSHenning Colliander 	} else {
72126ad340eSHenning Colliander 		iowrite32(0, can->reg_base + KVASER_PCIEFD_KCAN_IEN_REG);
72226ad340eSHenning Colliander 		del_timer(&can->bec_poll_timer);
72326ad340eSHenning Colliander 	}
72426ad340eSHenning Colliander 	close_candev(netdev);
72526ad340eSHenning Colliander 
72626ad340eSHenning Colliander 	return ret;
72726ad340eSHenning Colliander }
72826ad340eSHenning Colliander 
72926ad340eSHenning Colliander static int kvaser_pciefd_prepare_tx_packet(struct kvaser_pciefd_tx_packet *p,
73026ad340eSHenning Colliander 					   struct kvaser_pciefd_can *can,
73126ad340eSHenning Colliander 					   struct sk_buff *skb)
73226ad340eSHenning Colliander {
73326ad340eSHenning Colliander 	struct canfd_frame *cf = (struct canfd_frame *)skb->data;
73426ad340eSHenning Colliander 	int packet_size;
73526ad340eSHenning Colliander 	int seq = can->echo_idx;
73626ad340eSHenning Colliander 
73726ad340eSHenning Colliander 	memset(p, 0, sizeof(*p));
73826ad340eSHenning Colliander 
73926ad340eSHenning Colliander 	if (can->can.ctrlmode & CAN_CTRLMODE_ONE_SHOT)
74026ad340eSHenning Colliander 		p->header[1] |= KVASER_PCIEFD_TPACKET_SMS;
74126ad340eSHenning Colliander 
74226ad340eSHenning Colliander 	if (cf->can_id & CAN_RTR_FLAG)
74326ad340eSHenning Colliander 		p->header[0] |= KVASER_PCIEFD_RPACKET_RTR;
74426ad340eSHenning Colliander 
74526ad340eSHenning Colliander 	if (cf->can_id & CAN_EFF_FLAG)
74626ad340eSHenning Colliander 		p->header[0] |= KVASER_PCIEFD_RPACKET_IDE;
74726ad340eSHenning Colliander 
74826ad340eSHenning Colliander 	p->header[0] |= cf->can_id & CAN_EFF_MASK;
7493ab4ce0dSOliver Hartkopp 	p->header[1] |= can_fd_len2dlc(cf->len) << KVASER_PCIEFD_RPACKET_DLC_SHIFT;
75026ad340eSHenning Colliander 	p->header[1] |= KVASER_PCIEFD_TPACKET_AREQ;
75126ad340eSHenning Colliander 
75226ad340eSHenning Colliander 	if (can_is_canfd_skb(skb)) {
75326ad340eSHenning Colliander 		p->header[1] |= KVASER_PCIEFD_RPACKET_FDF;
75426ad340eSHenning Colliander 		if (cf->flags & CANFD_BRS)
75526ad340eSHenning Colliander 			p->header[1] |= KVASER_PCIEFD_RPACKET_BRS;
75626ad340eSHenning Colliander 		if (cf->flags & CANFD_ESI)
75726ad340eSHenning Colliander 			p->header[1] |= KVASER_PCIEFD_RPACKET_ESI;
75826ad340eSHenning Colliander 	}
75926ad340eSHenning Colliander 
76026ad340eSHenning Colliander 	p->header[1] |= seq & KVASER_PCIEFD_PACKET_SEQ_MSK;
76126ad340eSHenning Colliander 
76226ad340eSHenning Colliander 	packet_size = cf->len;
76326ad340eSHenning Colliander 	memcpy(p->data, cf->data, packet_size);
76426ad340eSHenning Colliander 
76526ad340eSHenning Colliander 	return DIV_ROUND_UP(packet_size, 4);
76626ad340eSHenning Colliander }
76726ad340eSHenning Colliander 
76826ad340eSHenning Colliander static netdev_tx_t kvaser_pciefd_start_xmit(struct sk_buff *skb,
76926ad340eSHenning Colliander 					    struct net_device *netdev)
77026ad340eSHenning Colliander {
77126ad340eSHenning Colliander 	struct kvaser_pciefd_can *can = netdev_priv(netdev);
77226ad340eSHenning Colliander 	unsigned long irq_flags;
77326ad340eSHenning Colliander 	struct kvaser_pciefd_tx_packet packet;
77426ad340eSHenning Colliander 	int nwords;
77526ad340eSHenning Colliander 	u8 count;
77626ad340eSHenning Colliander 
77726ad340eSHenning Colliander 	if (can_dropped_invalid_skb(netdev, skb))
77826ad340eSHenning Colliander 		return NETDEV_TX_OK;
77926ad340eSHenning Colliander 
78026ad340eSHenning Colliander 	nwords = kvaser_pciefd_prepare_tx_packet(&packet, can, skb);
78126ad340eSHenning Colliander 
78226ad340eSHenning Colliander 	spin_lock_irqsave(&can->echo_lock, irq_flags);
78326ad340eSHenning Colliander 
78426ad340eSHenning Colliander 	/* Prepare and save echo skb in internal slot */
7851dcb6e57SVincent Mailhol 	can_put_echo_skb(skb, netdev, can->echo_idx, 0);
78626ad340eSHenning Colliander 
78726ad340eSHenning Colliander 	/* Move echo index to the next slot */
78826ad340eSHenning Colliander 	can->echo_idx = (can->echo_idx + 1) % can->can.echo_skb_max;
78926ad340eSHenning Colliander 
79026ad340eSHenning Colliander 	/* Write header to fifo */
79126ad340eSHenning Colliander 	iowrite32(packet.header[0],
79226ad340eSHenning Colliander 		  can->reg_base + KVASER_PCIEFD_KCAN_FIFO_REG);
79326ad340eSHenning Colliander 	iowrite32(packet.header[1],
79426ad340eSHenning Colliander 		  can->reg_base + KVASER_PCIEFD_KCAN_FIFO_REG);
79526ad340eSHenning Colliander 
79626ad340eSHenning Colliander 	if (nwords) {
79726ad340eSHenning Colliander 		u32 data_last = ((u32 *)packet.data)[nwords - 1];
79826ad340eSHenning Colliander 
79926ad340eSHenning Colliander 		/* Write data to fifo, except last word */
80026ad340eSHenning Colliander 		iowrite32_rep(can->reg_base +
80126ad340eSHenning Colliander 			      KVASER_PCIEFD_KCAN_FIFO_REG, packet.data,
80226ad340eSHenning Colliander 			      nwords - 1);
80326ad340eSHenning Colliander 		/* Write last word to end of fifo */
80426ad340eSHenning Colliander 		__raw_writel(data_last, can->reg_base +
80526ad340eSHenning Colliander 			     KVASER_PCIEFD_KCAN_FIFO_LAST_REG);
80626ad340eSHenning Colliander 	} else {
80726ad340eSHenning Colliander 		/* Complete write to fifo */
80826ad340eSHenning Colliander 		__raw_writel(0, can->reg_base +
80926ad340eSHenning Colliander 			     KVASER_PCIEFD_KCAN_FIFO_LAST_REG);
81026ad340eSHenning Colliander 	}
81126ad340eSHenning Colliander 
81226ad340eSHenning Colliander 	count = ioread32(can->reg_base + KVASER_PCIEFD_KCAN_TX_NPACKETS_REG);
81326ad340eSHenning Colliander 	/* No room for a new message, stop the queue until at least one
81426ad340eSHenning Colliander 	 * successful transmit
81526ad340eSHenning Colliander 	 */
81626ad340eSHenning Colliander 	if (count >= KVASER_PCIEFD_CAN_TX_MAX_COUNT ||
81726ad340eSHenning Colliander 	    can->can.echo_skb[can->echo_idx])
81826ad340eSHenning Colliander 		netif_stop_queue(netdev);
81926ad340eSHenning Colliander 
82026ad340eSHenning Colliander 	spin_unlock_irqrestore(&can->echo_lock, irq_flags);
82126ad340eSHenning Colliander 
82226ad340eSHenning Colliander 	return NETDEV_TX_OK;
82326ad340eSHenning Colliander }
82426ad340eSHenning Colliander 
82526ad340eSHenning Colliander static int kvaser_pciefd_set_bittiming(struct kvaser_pciefd_can *can, bool data)
82626ad340eSHenning Colliander {
82726ad340eSHenning Colliander 	u32 mode, test, btrn;
82826ad340eSHenning Colliander 	unsigned long irq_flags;
82926ad340eSHenning Colliander 	int ret;
83026ad340eSHenning Colliander 	struct can_bittiming *bt;
83126ad340eSHenning Colliander 
83226ad340eSHenning Colliander 	if (data)
83326ad340eSHenning Colliander 		bt = &can->can.data_bittiming;
83426ad340eSHenning Colliander 	else
83526ad340eSHenning Colliander 		bt = &can->can.bittiming;
83626ad340eSHenning Colliander 
83726ad340eSHenning Colliander 	btrn = ((bt->phase_seg2 - 1) & 0x1f) <<
83826ad340eSHenning Colliander 	       KVASER_PCIEFD_KCAN_BTRN_TSEG2_SHIFT |
83926ad340eSHenning Colliander 	       (((bt->prop_seg + bt->phase_seg1) - 1) & 0x1ff) <<
84026ad340eSHenning Colliander 	       KVASER_PCIEFD_KCAN_BTRN_TSEG1_SHIFT |
84126ad340eSHenning Colliander 	       ((bt->sjw - 1) & 0xf) << KVASER_PCIEFD_KCAN_BTRN_SJW_SHIFT |
84226ad340eSHenning Colliander 	       ((bt->brp - 1) & 0x1fff);
84326ad340eSHenning Colliander 
84426ad340eSHenning Colliander 	spin_lock_irqsave(&can->lock, irq_flags);
84526ad340eSHenning Colliander 	mode = ioread32(can->reg_base + KVASER_PCIEFD_KCAN_MODE_REG);
84626ad340eSHenning Colliander 
84726ad340eSHenning Colliander 	/* Put the circuit in reset mode */
84826ad340eSHenning Colliander 	iowrite32(mode | KVASER_PCIEFD_KCAN_MODE_RM,
84926ad340eSHenning Colliander 		  can->reg_base + KVASER_PCIEFD_KCAN_MODE_REG);
85026ad340eSHenning Colliander 
85126ad340eSHenning Colliander 	/* Can only set bittiming if in reset mode */
85226ad340eSHenning Colliander 	ret = readl_poll_timeout(can->reg_base + KVASER_PCIEFD_KCAN_MODE_REG,
85326ad340eSHenning Colliander 				 test, test & KVASER_PCIEFD_KCAN_MODE_RM,
85426ad340eSHenning Colliander 				 0, 10);
85526ad340eSHenning Colliander 
85626ad340eSHenning Colliander 	if (ret) {
85726ad340eSHenning Colliander 		spin_unlock_irqrestore(&can->lock, irq_flags);
85826ad340eSHenning Colliander 		return -EBUSY;
85926ad340eSHenning Colliander 	}
86026ad340eSHenning Colliander 
86126ad340eSHenning Colliander 	if (data)
86226ad340eSHenning Colliander 		iowrite32(btrn, can->reg_base + KVASER_PCIEFD_KCAN_BTRD_REG);
86326ad340eSHenning Colliander 	else
86426ad340eSHenning Colliander 		iowrite32(btrn, can->reg_base + KVASER_PCIEFD_KCAN_BTRN_REG);
86526ad340eSHenning Colliander 
86626ad340eSHenning Colliander 	/* Restore previous reset mode status */
86726ad340eSHenning Colliander 	iowrite32(mode, can->reg_base + KVASER_PCIEFD_KCAN_MODE_REG);
86826ad340eSHenning Colliander 
86926ad340eSHenning Colliander 	spin_unlock_irqrestore(&can->lock, irq_flags);
87026ad340eSHenning Colliander 	return 0;
87126ad340eSHenning Colliander }
87226ad340eSHenning Colliander 
87326ad340eSHenning Colliander static int kvaser_pciefd_set_nominal_bittiming(struct net_device *ndev)
87426ad340eSHenning Colliander {
87526ad340eSHenning Colliander 	return kvaser_pciefd_set_bittiming(netdev_priv(ndev), false);
87626ad340eSHenning Colliander }
87726ad340eSHenning Colliander 
87826ad340eSHenning Colliander static int kvaser_pciefd_set_data_bittiming(struct net_device *ndev)
87926ad340eSHenning Colliander {
88026ad340eSHenning Colliander 	return kvaser_pciefd_set_bittiming(netdev_priv(ndev), true);
88126ad340eSHenning Colliander }
88226ad340eSHenning Colliander 
88326ad340eSHenning Colliander static int kvaser_pciefd_set_mode(struct net_device *ndev, enum can_mode mode)
88426ad340eSHenning Colliander {
88526ad340eSHenning Colliander 	struct kvaser_pciefd_can *can = netdev_priv(ndev);
88626ad340eSHenning Colliander 	int ret = 0;
88726ad340eSHenning Colliander 
88826ad340eSHenning Colliander 	switch (mode) {
88926ad340eSHenning Colliander 	case CAN_MODE_START:
89026ad340eSHenning Colliander 		if (!can->can.restart_ms)
89126ad340eSHenning Colliander 			ret = kvaser_pciefd_bus_on(can);
89226ad340eSHenning Colliander 		break;
89326ad340eSHenning Colliander 	default:
89426ad340eSHenning Colliander 		return -EOPNOTSUPP;
89526ad340eSHenning Colliander 	}
89626ad340eSHenning Colliander 
89726ad340eSHenning Colliander 	return ret;
89826ad340eSHenning Colliander }
89926ad340eSHenning Colliander 
90026ad340eSHenning Colliander static int kvaser_pciefd_get_berr_counter(const struct net_device *ndev,
90126ad340eSHenning Colliander 					  struct can_berr_counter *bec)
90226ad340eSHenning Colliander {
90326ad340eSHenning Colliander 	struct kvaser_pciefd_can *can = netdev_priv(ndev);
90426ad340eSHenning Colliander 
90526ad340eSHenning Colliander 	bec->rxerr = can->bec.rxerr;
90626ad340eSHenning Colliander 	bec->txerr = can->bec.txerr;
90726ad340eSHenning Colliander 	return 0;
90826ad340eSHenning Colliander }
90926ad340eSHenning Colliander 
91026ad340eSHenning Colliander static void kvaser_pciefd_bec_poll_timer(struct timer_list *data)
91126ad340eSHenning Colliander {
91226ad340eSHenning Colliander 	struct kvaser_pciefd_can *can = from_timer(can, data, bec_poll_timer);
91326ad340eSHenning Colliander 
91426ad340eSHenning Colliander 	kvaser_pciefd_enable_err_gen(can);
91526ad340eSHenning Colliander 	kvaser_pciefd_request_status(can);
91626ad340eSHenning Colliander 	can->err_rep_cnt = 0;
91726ad340eSHenning Colliander }
91826ad340eSHenning Colliander 
91926ad340eSHenning Colliander static const struct net_device_ops kvaser_pciefd_netdev_ops = {
92026ad340eSHenning Colliander 	.ndo_open = kvaser_pciefd_open,
92126ad340eSHenning Colliander 	.ndo_stop = kvaser_pciefd_stop,
92226ad340eSHenning Colliander 	.ndo_start_xmit = kvaser_pciefd_start_xmit,
92326ad340eSHenning Colliander 	.ndo_change_mtu = can_change_mtu,
92426ad340eSHenning Colliander };
92526ad340eSHenning Colliander 
92626ad340eSHenning Colliander static int kvaser_pciefd_setup_can_ctrls(struct kvaser_pciefd *pcie)
92726ad340eSHenning Colliander {
92826ad340eSHenning Colliander 	int i;
92926ad340eSHenning Colliander 
93026ad340eSHenning Colliander 	for (i = 0; i < pcie->nr_channels; i++) {
93126ad340eSHenning Colliander 		struct net_device *netdev;
93226ad340eSHenning Colliander 		struct kvaser_pciefd_can *can;
93326ad340eSHenning Colliander 		u32 status, tx_npackets;
93426ad340eSHenning Colliander 
93526ad340eSHenning Colliander 		netdev = alloc_candev(sizeof(struct kvaser_pciefd_can),
93626ad340eSHenning Colliander 				      KVASER_PCIEFD_CAN_TX_MAX_COUNT);
93726ad340eSHenning Colliander 		if (!netdev)
93826ad340eSHenning Colliander 			return -ENOMEM;
93926ad340eSHenning Colliander 
94026ad340eSHenning Colliander 		can = netdev_priv(netdev);
94126ad340eSHenning Colliander 		netdev->netdev_ops = &kvaser_pciefd_netdev_ops;
94226ad340eSHenning Colliander 		can->reg_base = pcie->reg_base + KVASER_PCIEFD_KCAN0_BASE +
94326ad340eSHenning Colliander 				i * KVASER_PCIEFD_KCAN_BASE_OFFSET;
94426ad340eSHenning Colliander 
94526ad340eSHenning Colliander 		can->kv_pcie = pcie;
94626ad340eSHenning Colliander 		can->cmd_seq = 0;
94726ad340eSHenning Colliander 		can->err_rep_cnt = 0;
94826ad340eSHenning Colliander 		can->bec.txerr = 0;
94926ad340eSHenning Colliander 		can->bec.rxerr = 0;
95026ad340eSHenning Colliander 
95126ad340eSHenning Colliander 		init_completion(&can->start_comp);
95226ad340eSHenning Colliander 		init_completion(&can->flush_comp);
95326ad340eSHenning Colliander 		timer_setup(&can->bec_poll_timer, kvaser_pciefd_bec_poll_timer,
95426ad340eSHenning Colliander 			    0);
95526ad340eSHenning Colliander 
9567c6e6bceSJimmy Assarsson 		/* Disable Bus load reporting */
9577c6e6bceSJimmy Assarsson 		iowrite32(0, can->reg_base + KVASER_PCIEFD_KCAN_BUS_LOAD_REG);
9587c6e6bceSJimmy Assarsson 
95926ad340eSHenning Colliander 		tx_npackets = ioread32(can->reg_base +
96026ad340eSHenning Colliander 				       KVASER_PCIEFD_KCAN_TX_NPACKETS_REG);
96126ad340eSHenning Colliander 		if (((tx_npackets >> KVASER_PCIEFD_KCAN_TX_NPACKETS_MAX_SHIFT) &
96226ad340eSHenning Colliander 		      0xff) < KVASER_PCIEFD_CAN_TX_MAX_COUNT) {
96326ad340eSHenning Colliander 			dev_err(&pcie->pci->dev,
96426ad340eSHenning Colliander 				"Max Tx count is smaller than expected\n");
96526ad340eSHenning Colliander 
96626ad340eSHenning Colliander 			free_candev(netdev);
96726ad340eSHenning Colliander 			return -ENODEV;
96826ad340eSHenning Colliander 		}
96926ad340eSHenning Colliander 
97026ad340eSHenning Colliander 		can->can.clock.freq = pcie->freq;
97126ad340eSHenning Colliander 		can->can.echo_skb_max = KVASER_PCIEFD_CAN_TX_MAX_COUNT;
97226ad340eSHenning Colliander 		can->echo_idx = 0;
97326ad340eSHenning Colliander 		spin_lock_init(&can->echo_lock);
97426ad340eSHenning Colliander 		spin_lock_init(&can->lock);
97526ad340eSHenning Colliander 		can->can.bittiming_const = &kvaser_pciefd_bittiming_const;
97626ad340eSHenning Colliander 		can->can.data_bittiming_const = &kvaser_pciefd_bittiming_const;
97726ad340eSHenning Colliander 
97826ad340eSHenning Colliander 		can->can.do_set_bittiming = kvaser_pciefd_set_nominal_bittiming;
97926ad340eSHenning Colliander 		can->can.do_set_data_bittiming =
98026ad340eSHenning Colliander 			kvaser_pciefd_set_data_bittiming;
98126ad340eSHenning Colliander 
98226ad340eSHenning Colliander 		can->can.do_set_mode = kvaser_pciefd_set_mode;
98326ad340eSHenning Colliander 		can->can.do_get_berr_counter = kvaser_pciefd_get_berr_counter;
98426ad340eSHenning Colliander 
98526ad340eSHenning Colliander 		can->can.ctrlmode_supported = CAN_CTRLMODE_LISTENONLY |
98626ad340eSHenning Colliander 					      CAN_CTRLMODE_FD |
98726ad340eSHenning Colliander 					      CAN_CTRLMODE_FD_NON_ISO;
98826ad340eSHenning Colliander 
98926ad340eSHenning Colliander 		status = ioread32(can->reg_base + KVASER_PCIEFD_KCAN_STAT_REG);
99026ad340eSHenning Colliander 		if (!(status & KVASER_PCIEFD_KCAN_STAT_FD)) {
99126ad340eSHenning Colliander 			dev_err(&pcie->pci->dev,
99226ad340eSHenning Colliander 				"CAN FD not supported as expected %d\n", i);
99326ad340eSHenning Colliander 
99426ad340eSHenning Colliander 			free_candev(netdev);
99526ad340eSHenning Colliander 			return -ENODEV;
99626ad340eSHenning Colliander 		}
99726ad340eSHenning Colliander 
99826ad340eSHenning Colliander 		if (status & KVASER_PCIEFD_KCAN_STAT_CAP)
99926ad340eSHenning Colliander 			can->can.ctrlmode_supported |= CAN_CTRLMODE_ONE_SHOT;
100026ad340eSHenning Colliander 
100126ad340eSHenning Colliander 		netdev->flags |= IFF_ECHO;
100226ad340eSHenning Colliander 
100326ad340eSHenning Colliander 		SET_NETDEV_DEV(netdev, &pcie->pci->dev);
100426ad340eSHenning Colliander 
100526ad340eSHenning Colliander 		iowrite32(-1, can->reg_base + KVASER_PCIEFD_KCAN_IRQ_REG);
100626ad340eSHenning Colliander 		iowrite32(KVASER_PCIEFD_KCAN_IRQ_ABD |
100726ad340eSHenning Colliander 			  KVASER_PCIEFD_KCAN_IRQ_TFD,
100826ad340eSHenning Colliander 			  can->reg_base + KVASER_PCIEFD_KCAN_IEN_REG);
100926ad340eSHenning Colliander 
101026ad340eSHenning Colliander 		pcie->can[i] = can;
101126ad340eSHenning Colliander 		kvaser_pciefd_pwm_start(can);
101226ad340eSHenning Colliander 	}
101326ad340eSHenning Colliander 
101426ad340eSHenning Colliander 	return 0;
101526ad340eSHenning Colliander }
101626ad340eSHenning Colliander 
101726ad340eSHenning Colliander static int kvaser_pciefd_reg_candev(struct kvaser_pciefd *pcie)
101826ad340eSHenning Colliander {
101926ad340eSHenning Colliander 	int i;
102026ad340eSHenning Colliander 
102126ad340eSHenning Colliander 	for (i = 0; i < pcie->nr_channels; i++) {
102226ad340eSHenning Colliander 		int err = register_candev(pcie->can[i]->can.dev);
102326ad340eSHenning Colliander 
102426ad340eSHenning Colliander 		if (err) {
102526ad340eSHenning Colliander 			int j;
102626ad340eSHenning Colliander 
102726ad340eSHenning Colliander 			/* Unregister all successfully registered devices. */
102826ad340eSHenning Colliander 			for (j = 0; j < i; j++)
102926ad340eSHenning Colliander 				unregister_candev(pcie->can[j]->can.dev);
103026ad340eSHenning Colliander 			return err;
103126ad340eSHenning Colliander 		}
103226ad340eSHenning Colliander 	}
103326ad340eSHenning Colliander 
103426ad340eSHenning Colliander 	return 0;
103526ad340eSHenning Colliander }
103626ad340eSHenning Colliander 
103726ad340eSHenning Colliander static void kvaser_pciefd_write_dma_map(struct kvaser_pciefd *pcie,
103826ad340eSHenning Colliander 					dma_addr_t addr, int offset)
103926ad340eSHenning Colliander {
104026ad340eSHenning Colliander 	u32 word1, word2;
104126ad340eSHenning Colliander 
104226ad340eSHenning Colliander #ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT
104326ad340eSHenning Colliander 	word1 = addr | KVASER_PCIEFD_64BIT_DMA_BIT;
104426ad340eSHenning Colliander 	word2 = addr >> 32;
104526ad340eSHenning Colliander #else
104626ad340eSHenning Colliander 	word1 = addr;
104726ad340eSHenning Colliander 	word2 = 0;
104826ad340eSHenning Colliander #endif
104926ad340eSHenning Colliander 	iowrite32(word1, pcie->reg_base + offset);
105026ad340eSHenning Colliander 	iowrite32(word2, pcie->reg_base + offset + 4);
105126ad340eSHenning Colliander }
105226ad340eSHenning Colliander 
105326ad340eSHenning Colliander static int kvaser_pciefd_setup_dma(struct kvaser_pciefd *pcie)
105426ad340eSHenning Colliander {
105526ad340eSHenning Colliander 	int i;
105626ad340eSHenning Colliander 	u32 srb_status;
105726ad340eSHenning Colliander 	dma_addr_t dma_addr[KVASER_PCIEFD_DMA_COUNT];
105826ad340eSHenning Colliander 
105926ad340eSHenning Colliander 	/* Disable the DMA */
106026ad340eSHenning Colliander 	iowrite32(0, pcie->reg_base + KVASER_PCIEFD_SRB_CTRL_REG);
106126ad340eSHenning Colliander 	for (i = 0; i < KVASER_PCIEFD_DMA_COUNT; i++) {
106226ad340eSHenning Colliander 		unsigned int offset = KVASER_PCIEFD_DMA_MAP_BASE + 8 * i;
106326ad340eSHenning Colliander 
106426ad340eSHenning Colliander 		pcie->dma_data[i] =
106526ad340eSHenning Colliander 			dmam_alloc_coherent(&pcie->pci->dev,
106626ad340eSHenning Colliander 					    KVASER_PCIEFD_DMA_SIZE,
106726ad340eSHenning Colliander 					    &dma_addr[i],
106826ad340eSHenning Colliander 					    GFP_KERNEL);
106926ad340eSHenning Colliander 
107026ad340eSHenning Colliander 		if (!pcie->dma_data[i] || !dma_addr[i]) {
107126ad340eSHenning Colliander 			dev_err(&pcie->pci->dev, "Rx dma_alloc(%u) failure\n",
107226ad340eSHenning Colliander 				KVASER_PCIEFD_DMA_SIZE);
107326ad340eSHenning Colliander 			return -ENOMEM;
107426ad340eSHenning Colliander 		}
107526ad340eSHenning Colliander 
107626ad340eSHenning Colliander 		kvaser_pciefd_write_dma_map(pcie, dma_addr[i], offset);
107726ad340eSHenning Colliander 	}
107826ad340eSHenning Colliander 
107926ad340eSHenning Colliander 	/* Reset Rx FIFO, and both DMA buffers */
108026ad340eSHenning Colliander 	iowrite32(KVASER_PCIEFD_SRB_CMD_FOR | KVASER_PCIEFD_SRB_CMD_RDB0 |
108126ad340eSHenning Colliander 		  KVASER_PCIEFD_SRB_CMD_RDB1,
108226ad340eSHenning Colliander 		  pcie->reg_base + KVASER_PCIEFD_SRB_CMD_REG);
108326ad340eSHenning Colliander 
108426ad340eSHenning Colliander 	srb_status = ioread32(pcie->reg_base + KVASER_PCIEFD_SRB_STAT_REG);
108526ad340eSHenning Colliander 	if (!(srb_status & KVASER_PCIEFD_SRB_STAT_DI)) {
108626ad340eSHenning Colliander 		dev_err(&pcie->pci->dev, "DMA not idle before enabling\n");
108726ad340eSHenning Colliander 		return -EIO;
108826ad340eSHenning Colliander 	}
108926ad340eSHenning Colliander 
109026ad340eSHenning Colliander 	/* Enable the DMA */
109126ad340eSHenning Colliander 	iowrite32(KVASER_PCIEFD_SRB_CTRL_DMA_ENABLE,
109226ad340eSHenning Colliander 		  pcie->reg_base + KVASER_PCIEFD_SRB_CTRL_REG);
109326ad340eSHenning Colliander 
109426ad340eSHenning Colliander 	return 0;
109526ad340eSHenning Colliander }
109626ad340eSHenning Colliander 
109726ad340eSHenning Colliander static int kvaser_pciefd_setup_board(struct kvaser_pciefd *pcie)
109826ad340eSHenning Colliander {
109926ad340eSHenning Colliander 	u32 sysid, srb_status, build;
110026ad340eSHenning Colliander 	u8 sysid_nr_chan;
110126ad340eSHenning Colliander 	int ret;
110226ad340eSHenning Colliander 
110326ad340eSHenning Colliander 	ret = kvaser_pciefd_read_cfg(pcie);
110426ad340eSHenning Colliander 	if (ret)
110526ad340eSHenning Colliander 		return ret;
110626ad340eSHenning Colliander 
110726ad340eSHenning Colliander 	sysid = ioread32(pcie->reg_base + KVASER_PCIEFD_SYSID_VERSION_REG);
110826ad340eSHenning Colliander 	sysid_nr_chan = (sysid >> KVASER_PCIEFD_SYSID_NRCHAN_SHIFT) & 0xff;
110926ad340eSHenning Colliander 	if (pcie->nr_channels != sysid_nr_chan) {
111026ad340eSHenning Colliander 		dev_err(&pcie->pci->dev,
111126ad340eSHenning Colliander 			"Number of channels does not match: %u vs %u\n",
111226ad340eSHenning Colliander 			pcie->nr_channels,
111326ad340eSHenning Colliander 			sysid_nr_chan);
111426ad340eSHenning Colliander 		return -ENODEV;
111526ad340eSHenning Colliander 	}
111626ad340eSHenning Colliander 
111726ad340eSHenning Colliander 	if (pcie->nr_channels > KVASER_PCIEFD_MAX_CAN_CHANNELS)
111826ad340eSHenning Colliander 		pcie->nr_channels = KVASER_PCIEFD_MAX_CAN_CHANNELS;
111926ad340eSHenning Colliander 
112026ad340eSHenning Colliander 	build = ioread32(pcie->reg_base + KVASER_PCIEFD_SYSID_BUILD_REG);
112126ad340eSHenning Colliander 	dev_dbg(&pcie->pci->dev, "Version %u.%u.%u\n",
112226ad340eSHenning Colliander 		(sysid >> KVASER_PCIEFD_SYSID_MAJOR_VER_SHIFT) & 0xff,
112326ad340eSHenning Colliander 		sysid & 0xff,
112426ad340eSHenning Colliander 		(build >> KVASER_PCIEFD_SYSID_BUILD_VER_SHIFT) & 0x7fff);
112526ad340eSHenning Colliander 
112626ad340eSHenning Colliander 	srb_status = ioread32(pcie->reg_base + KVASER_PCIEFD_SRB_STAT_REG);
112726ad340eSHenning Colliander 	if (!(srb_status & KVASER_PCIEFD_SRB_STAT_DMA)) {
112826ad340eSHenning Colliander 		dev_err(&pcie->pci->dev,
112926ad340eSHenning Colliander 			"Hardware without DMA is not supported\n");
113026ad340eSHenning Colliander 		return -ENODEV;
113126ad340eSHenning Colliander 	}
113226ad340eSHenning Colliander 
1133ec44dd57SChrister Beskow 	pcie->bus_freq = ioread32(pcie->reg_base +
1134ec44dd57SChrister Beskow 				  KVASER_PCIEFD_SYSID_BUSFREQ_REG);
113526ad340eSHenning Colliander 	pcie->freq = ioread32(pcie->reg_base + KVASER_PCIEFD_SYSID_CANFREQ_REG);
113626ad340eSHenning Colliander 	pcie->freq_to_ticks_div = pcie->freq / 1000000;
113726ad340eSHenning Colliander 	if (pcie->freq_to_ticks_div == 0)
113826ad340eSHenning Colliander 		pcie->freq_to_ticks_div = 1;
113926ad340eSHenning Colliander 
114026ad340eSHenning Colliander 	/* Turn off all loopback functionality */
114126ad340eSHenning Colliander 	iowrite32(0, pcie->reg_base + KVASER_PCIEFD_LOOP_REG);
114226ad340eSHenning Colliander 	return ret;
114326ad340eSHenning Colliander }
114426ad340eSHenning Colliander 
114526ad340eSHenning Colliander static int kvaser_pciefd_handle_data_packet(struct kvaser_pciefd *pcie,
114626ad340eSHenning Colliander 					    struct kvaser_pciefd_rx_packet *p,
114726ad340eSHenning Colliander 					    __le32 *data)
114826ad340eSHenning Colliander {
114926ad340eSHenning Colliander 	struct sk_buff *skb;
115026ad340eSHenning Colliander 	struct canfd_frame *cf;
115126ad340eSHenning Colliander 	struct can_priv *priv;
115226ad340eSHenning Colliander 	struct net_device_stats *stats;
115326ad340eSHenning Colliander 	struct skb_shared_hwtstamps *shhwtstamps;
115426ad340eSHenning Colliander 	u8 ch_id = (p->header[1] >> KVASER_PCIEFD_PACKET_CHID_SHIFT) & 0x7;
115526ad340eSHenning Colliander 
115626ad340eSHenning Colliander 	if (ch_id >= pcie->nr_channels)
115726ad340eSHenning Colliander 		return -EIO;
115826ad340eSHenning Colliander 
115926ad340eSHenning Colliander 	priv = &pcie->can[ch_id]->can;
116026ad340eSHenning Colliander 	stats = &priv->dev->stats;
116126ad340eSHenning Colliander 
116226ad340eSHenning Colliander 	if (p->header[1] & KVASER_PCIEFD_RPACKET_FDF) {
116326ad340eSHenning Colliander 		skb = alloc_canfd_skb(priv->dev, &cf);
116426ad340eSHenning Colliander 		if (!skb) {
116526ad340eSHenning Colliander 			stats->rx_dropped++;
116626ad340eSHenning Colliander 			return -ENOMEM;
116726ad340eSHenning Colliander 		}
116826ad340eSHenning Colliander 
116926ad340eSHenning Colliander 		if (p->header[1] & KVASER_PCIEFD_RPACKET_BRS)
117026ad340eSHenning Colliander 			cf->flags |= CANFD_BRS;
117126ad340eSHenning Colliander 
117226ad340eSHenning Colliander 		if (p->header[1] & KVASER_PCIEFD_RPACKET_ESI)
117326ad340eSHenning Colliander 			cf->flags |= CANFD_ESI;
117426ad340eSHenning Colliander 	} else {
117526ad340eSHenning Colliander 		skb = alloc_can_skb(priv->dev, (struct can_frame **)&cf);
117626ad340eSHenning Colliander 		if (!skb) {
117726ad340eSHenning Colliander 			stats->rx_dropped++;
117826ad340eSHenning Colliander 			return -ENOMEM;
117926ad340eSHenning Colliander 		}
118026ad340eSHenning Colliander 	}
118126ad340eSHenning Colliander 
118226ad340eSHenning Colliander 	cf->can_id = p->header[0] & CAN_EFF_MASK;
118326ad340eSHenning Colliander 	if (p->header[0] & KVASER_PCIEFD_RPACKET_IDE)
118426ad340eSHenning Colliander 		cf->can_id |= CAN_EFF_FLAG;
118526ad340eSHenning Colliander 
11863ab4ce0dSOliver Hartkopp 	cf->len = can_fd_dlc2len(p->header[1] >> KVASER_PCIEFD_RPACKET_DLC_SHIFT);
118726ad340eSHenning Colliander 
1188*8e674ca7SVincent Mailhol 	if (p->header[0] & KVASER_PCIEFD_RPACKET_RTR) {
118926ad340eSHenning Colliander 		cf->can_id |= CAN_RTR_FLAG;
1190*8e674ca7SVincent Mailhol 	} else {
119126ad340eSHenning Colliander 		memcpy(cf->data, data, cf->len);
119226ad340eSHenning Colliander 
1193*8e674ca7SVincent Mailhol 		stats->rx_bytes += cf->len;
1194*8e674ca7SVincent Mailhol 	}
1195*8e674ca7SVincent Mailhol 	stats->rx_packets++;
1196*8e674ca7SVincent Mailhol 
119726ad340eSHenning Colliander 	shhwtstamps = skb_hwtstamps(skb);
119826ad340eSHenning Colliander 
119926ad340eSHenning Colliander 	shhwtstamps->hwtstamp =
120026ad340eSHenning Colliander 		ns_to_ktime(div_u64(p->timestamp * 1000,
120126ad340eSHenning Colliander 				    pcie->freq_to_ticks_div));
120226ad340eSHenning Colliander 
120326ad340eSHenning Colliander 	return netif_rx(skb);
120426ad340eSHenning Colliander }
120526ad340eSHenning Colliander 
120626ad340eSHenning Colliander static void kvaser_pciefd_change_state(struct kvaser_pciefd_can *can,
120726ad340eSHenning Colliander 				       struct can_frame *cf,
120826ad340eSHenning Colliander 				       enum can_state new_state,
120926ad340eSHenning Colliander 				       enum can_state tx_state,
121026ad340eSHenning Colliander 				       enum can_state rx_state)
121126ad340eSHenning Colliander {
121226ad340eSHenning Colliander 	can_change_state(can->can.dev, cf, tx_state, rx_state);
121326ad340eSHenning Colliander 
121426ad340eSHenning Colliander 	if (new_state == CAN_STATE_BUS_OFF) {
121526ad340eSHenning Colliander 		struct net_device *ndev = can->can.dev;
121626ad340eSHenning Colliander 		unsigned long irq_flags;
121726ad340eSHenning Colliander 
121826ad340eSHenning Colliander 		spin_lock_irqsave(&can->lock, irq_flags);
121926ad340eSHenning Colliander 		netif_stop_queue(can->can.dev);
122026ad340eSHenning Colliander 		spin_unlock_irqrestore(&can->lock, irq_flags);
122126ad340eSHenning Colliander 
122226ad340eSHenning Colliander 		/* Prevent CAN controller from auto recover from bus off */
122326ad340eSHenning Colliander 		if (!can->can.restart_ms) {
122426ad340eSHenning Colliander 			kvaser_pciefd_start_controller_flush(can);
122526ad340eSHenning Colliander 			can_bus_off(ndev);
122626ad340eSHenning Colliander 		}
122726ad340eSHenning Colliander 	}
122826ad340eSHenning Colliander }
122926ad340eSHenning Colliander 
123026ad340eSHenning Colliander static void kvaser_pciefd_packet_to_state(struct kvaser_pciefd_rx_packet *p,
123126ad340eSHenning Colliander 					  struct can_berr_counter *bec,
123226ad340eSHenning Colliander 					  enum can_state *new_state,
123326ad340eSHenning Colliander 					  enum can_state *tx_state,
123426ad340eSHenning Colliander 					  enum can_state *rx_state)
123526ad340eSHenning Colliander {
123626ad340eSHenning Colliander 	if (p->header[0] & KVASER_PCIEFD_SPACK_BOFF ||
123726ad340eSHenning Colliander 	    p->header[0] & KVASER_PCIEFD_SPACK_IRM)
123826ad340eSHenning Colliander 		*new_state = CAN_STATE_BUS_OFF;
123926ad340eSHenning Colliander 	else if (bec->txerr >= 255 ||  bec->rxerr >= 255)
124026ad340eSHenning Colliander 		*new_state = CAN_STATE_BUS_OFF;
124126ad340eSHenning Colliander 	else if (p->header[1] & KVASER_PCIEFD_SPACK_EPLR)
124226ad340eSHenning Colliander 		*new_state = CAN_STATE_ERROR_PASSIVE;
124326ad340eSHenning Colliander 	else if (bec->txerr >= 128 || bec->rxerr >= 128)
124426ad340eSHenning Colliander 		*new_state = CAN_STATE_ERROR_PASSIVE;
124526ad340eSHenning Colliander 	else if (p->header[1] & KVASER_PCIEFD_SPACK_EWLR)
124626ad340eSHenning Colliander 		*new_state = CAN_STATE_ERROR_WARNING;
124726ad340eSHenning Colliander 	else if (bec->txerr >= 96 || bec->rxerr >= 96)
124826ad340eSHenning Colliander 		*new_state = CAN_STATE_ERROR_WARNING;
124926ad340eSHenning Colliander 	else
125026ad340eSHenning Colliander 		*new_state = CAN_STATE_ERROR_ACTIVE;
125126ad340eSHenning Colliander 
125226ad340eSHenning Colliander 	*tx_state = bec->txerr >= bec->rxerr ? *new_state : 0;
125326ad340eSHenning Colliander 	*rx_state = bec->txerr <= bec->rxerr ? *new_state : 0;
125426ad340eSHenning Colliander }
125526ad340eSHenning Colliander 
125626ad340eSHenning Colliander static int kvaser_pciefd_rx_error_frame(struct kvaser_pciefd_can *can,
125726ad340eSHenning Colliander 					struct kvaser_pciefd_rx_packet *p)
125826ad340eSHenning Colliander {
125926ad340eSHenning Colliander 	struct can_berr_counter bec;
126026ad340eSHenning Colliander 	enum can_state old_state, new_state, tx_state, rx_state;
126126ad340eSHenning Colliander 	struct net_device *ndev = can->can.dev;
126226ad340eSHenning Colliander 	struct sk_buff *skb;
126326ad340eSHenning Colliander 	struct can_frame *cf = NULL;
126426ad340eSHenning Colliander 	struct skb_shared_hwtstamps *shhwtstamps;
126526ad340eSHenning Colliander 	struct net_device_stats *stats = &ndev->stats;
126626ad340eSHenning Colliander 
126726ad340eSHenning Colliander 	old_state = can->can.state;
126826ad340eSHenning Colliander 
126926ad340eSHenning Colliander 	bec.txerr = p->header[0] & 0xff;
127026ad340eSHenning Colliander 	bec.rxerr = (p->header[0] >> KVASER_PCIEFD_SPACK_RXERR_SHIFT) & 0xff;
127126ad340eSHenning Colliander 
127226ad340eSHenning Colliander 	kvaser_pciefd_packet_to_state(p, &bec, &new_state, &tx_state,
127326ad340eSHenning Colliander 				      &rx_state);
127426ad340eSHenning Colliander 
127526ad340eSHenning Colliander 	skb = alloc_can_err_skb(ndev, &cf);
127626ad340eSHenning Colliander 
127726ad340eSHenning Colliander 	if (new_state != old_state) {
127826ad340eSHenning Colliander 		kvaser_pciefd_change_state(can, cf, new_state, tx_state,
127926ad340eSHenning Colliander 					   rx_state);
128026ad340eSHenning Colliander 
128126ad340eSHenning Colliander 		if (old_state == CAN_STATE_BUS_OFF &&
128226ad340eSHenning Colliander 		    new_state == CAN_STATE_ERROR_ACTIVE &&
128326ad340eSHenning Colliander 		    can->can.restart_ms) {
128426ad340eSHenning Colliander 			can->can.can_stats.restarts++;
128526ad340eSHenning Colliander 			if (skb)
128626ad340eSHenning Colliander 				cf->can_id |= CAN_ERR_RESTARTED;
128726ad340eSHenning Colliander 		}
128826ad340eSHenning Colliander 	}
128926ad340eSHenning Colliander 
129026ad340eSHenning Colliander 	can->err_rep_cnt++;
129126ad340eSHenning Colliander 	can->can.can_stats.bus_error++;
129236aea60fSJimmy Assarsson 	if (p->header[1] & KVASER_PCIEFD_EPACK_DIR_TX)
129336aea60fSJimmy Assarsson 		stats->tx_errors++;
129436aea60fSJimmy Assarsson 	else
129526ad340eSHenning Colliander 		stats->rx_errors++;
129626ad340eSHenning Colliander 
129726ad340eSHenning Colliander 	can->bec.txerr = bec.txerr;
129826ad340eSHenning Colliander 	can->bec.rxerr = bec.rxerr;
129926ad340eSHenning Colliander 
130026ad340eSHenning Colliander 	if (!skb) {
130126ad340eSHenning Colliander 		stats->rx_dropped++;
130226ad340eSHenning Colliander 		return -ENOMEM;
130326ad340eSHenning Colliander 	}
130426ad340eSHenning Colliander 
130526ad340eSHenning Colliander 	shhwtstamps = skb_hwtstamps(skb);
130626ad340eSHenning Colliander 	shhwtstamps->hwtstamp =
130726ad340eSHenning Colliander 		ns_to_ktime(div_u64(p->timestamp * 1000,
130826ad340eSHenning Colliander 				    can->kv_pcie->freq_to_ticks_div));
130926ad340eSHenning Colliander 	cf->can_id |= CAN_ERR_BUSERROR;
131026ad340eSHenning Colliander 
131126ad340eSHenning Colliander 	cf->data[6] = bec.txerr;
131226ad340eSHenning Colliander 	cf->data[7] = bec.rxerr;
131326ad340eSHenning Colliander 
131426ad340eSHenning Colliander 	netif_rx(skb);
131526ad340eSHenning Colliander 	return 0;
131626ad340eSHenning Colliander }
131726ad340eSHenning Colliander 
131826ad340eSHenning Colliander static int kvaser_pciefd_handle_error_packet(struct kvaser_pciefd *pcie,
131926ad340eSHenning Colliander 					     struct kvaser_pciefd_rx_packet *p)
132026ad340eSHenning Colliander {
132126ad340eSHenning Colliander 	struct kvaser_pciefd_can *can;
132226ad340eSHenning Colliander 	u8 ch_id = (p->header[1] >> KVASER_PCIEFD_PACKET_CHID_SHIFT) & 0x7;
132326ad340eSHenning Colliander 
132426ad340eSHenning Colliander 	if (ch_id >= pcie->nr_channels)
132526ad340eSHenning Colliander 		return -EIO;
132626ad340eSHenning Colliander 
132726ad340eSHenning Colliander 	can = pcie->can[ch_id];
132826ad340eSHenning Colliander 
132926ad340eSHenning Colliander 	kvaser_pciefd_rx_error_frame(can, p);
133026ad340eSHenning Colliander 	if (can->err_rep_cnt >= KVASER_PCIEFD_MAX_ERR_REP)
133126ad340eSHenning Colliander 		/* Do not report more errors, until bec_poll_timer expires */
133226ad340eSHenning Colliander 		kvaser_pciefd_disable_err_gen(can);
133326ad340eSHenning Colliander 	/* Start polling the error counters */
133426ad340eSHenning Colliander 	mod_timer(&can->bec_poll_timer, KVASER_PCIEFD_BEC_POLL_FREQ);
133526ad340eSHenning Colliander 	return 0;
133626ad340eSHenning Colliander }
133726ad340eSHenning Colliander 
133826ad340eSHenning Colliander static int kvaser_pciefd_handle_status_resp(struct kvaser_pciefd_can *can,
133926ad340eSHenning Colliander 					    struct kvaser_pciefd_rx_packet *p)
134026ad340eSHenning Colliander {
134126ad340eSHenning Colliander 	struct can_berr_counter bec;
134226ad340eSHenning Colliander 	enum can_state old_state, new_state, tx_state, rx_state;
134326ad340eSHenning Colliander 
134426ad340eSHenning Colliander 	old_state = can->can.state;
134526ad340eSHenning Colliander 
134626ad340eSHenning Colliander 	bec.txerr = p->header[0] & 0xff;
134726ad340eSHenning Colliander 	bec.rxerr = (p->header[0] >> KVASER_PCIEFD_SPACK_RXERR_SHIFT) & 0xff;
134826ad340eSHenning Colliander 
134926ad340eSHenning Colliander 	kvaser_pciefd_packet_to_state(p, &bec, &new_state, &tx_state,
135026ad340eSHenning Colliander 				      &rx_state);
135126ad340eSHenning Colliander 
135226ad340eSHenning Colliander 	if (new_state != old_state) {
135326ad340eSHenning Colliander 		struct net_device *ndev = can->can.dev;
135426ad340eSHenning Colliander 		struct sk_buff *skb;
135526ad340eSHenning Colliander 		struct can_frame *cf;
135626ad340eSHenning Colliander 		struct skb_shared_hwtstamps *shhwtstamps;
135726ad340eSHenning Colliander 
135826ad340eSHenning Colliander 		skb = alloc_can_err_skb(ndev, &cf);
135926ad340eSHenning Colliander 		if (!skb) {
136026ad340eSHenning Colliander 			struct net_device_stats *stats = &ndev->stats;
136126ad340eSHenning Colliander 
136226ad340eSHenning Colliander 			stats->rx_dropped++;
136326ad340eSHenning Colliander 			return -ENOMEM;
136426ad340eSHenning Colliander 		}
136526ad340eSHenning Colliander 
136626ad340eSHenning Colliander 		kvaser_pciefd_change_state(can, cf, new_state, tx_state,
136726ad340eSHenning Colliander 					   rx_state);
136826ad340eSHenning Colliander 
136926ad340eSHenning Colliander 		if (old_state == CAN_STATE_BUS_OFF &&
137026ad340eSHenning Colliander 		    new_state == CAN_STATE_ERROR_ACTIVE &&
137126ad340eSHenning Colliander 		    can->can.restart_ms) {
137226ad340eSHenning Colliander 			can->can.can_stats.restarts++;
137326ad340eSHenning Colliander 			cf->can_id |= CAN_ERR_RESTARTED;
137426ad340eSHenning Colliander 		}
137526ad340eSHenning Colliander 
137626ad340eSHenning Colliander 		shhwtstamps = skb_hwtstamps(skb);
137726ad340eSHenning Colliander 		shhwtstamps->hwtstamp =
137826ad340eSHenning Colliander 			ns_to_ktime(div_u64(p->timestamp * 1000,
137926ad340eSHenning Colliander 					    can->kv_pcie->freq_to_ticks_div));
138026ad340eSHenning Colliander 
138126ad340eSHenning Colliander 		cf->data[6] = bec.txerr;
138226ad340eSHenning Colliander 		cf->data[7] = bec.rxerr;
138326ad340eSHenning Colliander 
138426ad340eSHenning Colliander 		netif_rx(skb);
138526ad340eSHenning Colliander 	}
138626ad340eSHenning Colliander 	can->bec.txerr = bec.txerr;
138726ad340eSHenning Colliander 	can->bec.rxerr = bec.rxerr;
138826ad340eSHenning Colliander 	/* Check if we need to poll the error counters */
138926ad340eSHenning Colliander 	if (bec.txerr || bec.rxerr)
139026ad340eSHenning Colliander 		mod_timer(&can->bec_poll_timer, KVASER_PCIEFD_BEC_POLL_FREQ);
139126ad340eSHenning Colliander 
139226ad340eSHenning Colliander 	return 0;
139326ad340eSHenning Colliander }
139426ad340eSHenning Colliander 
139526ad340eSHenning Colliander static int kvaser_pciefd_handle_status_packet(struct kvaser_pciefd *pcie,
139626ad340eSHenning Colliander 					      struct kvaser_pciefd_rx_packet *p)
139726ad340eSHenning Colliander {
139826ad340eSHenning Colliander 	struct kvaser_pciefd_can *can;
139926ad340eSHenning Colliander 	u8 cmdseq;
140026ad340eSHenning Colliander 	u32 status;
140126ad340eSHenning Colliander 	u8 ch_id = (p->header[1] >> KVASER_PCIEFD_PACKET_CHID_SHIFT) & 0x7;
140226ad340eSHenning Colliander 
140326ad340eSHenning Colliander 	if (ch_id >= pcie->nr_channels)
140426ad340eSHenning Colliander 		return -EIO;
140526ad340eSHenning Colliander 
140626ad340eSHenning Colliander 	can = pcie->can[ch_id];
140726ad340eSHenning Colliander 
140826ad340eSHenning Colliander 	status = ioread32(can->reg_base + KVASER_PCIEFD_KCAN_STAT_REG);
140926ad340eSHenning Colliander 	cmdseq = (status >> KVASER_PCIEFD_KCAN_STAT_SEQNO_SHIFT) & 0xff;
141026ad340eSHenning Colliander 
141126ad340eSHenning Colliander 	/* Reset done, start abort and flush */
141226ad340eSHenning Colliander 	if (p->header[0] & KVASER_PCIEFD_SPACK_IRM &&
141326ad340eSHenning Colliander 	    p->header[0] & KVASER_PCIEFD_SPACK_RMCD &&
141426ad340eSHenning Colliander 	    p->header[1] & KVASER_PCIEFD_SPACK_AUTO &&
141526ad340eSHenning Colliander 	    cmdseq == (p->header[1] & KVASER_PCIEFD_PACKET_SEQ_MSK) &&
141626ad340eSHenning Colliander 	    status & KVASER_PCIEFD_KCAN_STAT_IDLE) {
141726ad340eSHenning Colliander 		u32 cmd;
141826ad340eSHenning Colliander 
141926ad340eSHenning Colliander 		iowrite32(KVASER_PCIEFD_KCAN_IRQ_ABD,
142026ad340eSHenning Colliander 			  can->reg_base + KVASER_PCIEFD_KCAN_IRQ_REG);
142126ad340eSHenning Colliander 		cmd = KVASER_PCIEFD_KCAN_CMD_AT;
142226ad340eSHenning Colliander 		cmd |= ++can->cmd_seq << KVASER_PCIEFD_KCAN_CMD_SEQ_SHIFT;
142326ad340eSHenning Colliander 		iowrite32(cmd, can->reg_base + KVASER_PCIEFD_KCAN_CMD_REG);
142426ad340eSHenning Colliander 
142526ad340eSHenning Colliander 		iowrite32(KVASER_PCIEFD_KCAN_IRQ_TFD,
142626ad340eSHenning Colliander 			  can->reg_base + KVASER_PCIEFD_KCAN_IEN_REG);
142726ad340eSHenning Colliander 	} else if (p->header[0] & KVASER_PCIEFD_SPACK_IDET &&
142826ad340eSHenning Colliander 		   p->header[0] & KVASER_PCIEFD_SPACK_IRM &&
142926ad340eSHenning Colliander 		   cmdseq == (p->header[1] & KVASER_PCIEFD_PACKET_SEQ_MSK) &&
143026ad340eSHenning Colliander 		   status & KVASER_PCIEFD_KCAN_STAT_IDLE) {
143126ad340eSHenning Colliander 		/* Reset detected, send end of flush if no packet are in FIFO */
143226ad340eSHenning Colliander 		u8 count = ioread32(can->reg_base +
143326ad340eSHenning Colliander 				    KVASER_PCIEFD_KCAN_TX_NPACKETS_REG) & 0xff;
143426ad340eSHenning Colliander 
143526ad340eSHenning Colliander 		if (!count)
143626ad340eSHenning Colliander 			iowrite32(KVASER_PCIEFD_KCAN_CTRL_EFLUSH,
143726ad340eSHenning Colliander 				  can->reg_base + KVASER_PCIEFD_KCAN_CTRL_REG);
143826ad340eSHenning Colliander 	} else if (!(p->header[1] & KVASER_PCIEFD_SPACK_AUTO) &&
143926ad340eSHenning Colliander 		   cmdseq == (p->header[1] & KVASER_PCIEFD_PACKET_SEQ_MSK)) {
144026ad340eSHenning Colliander 		/* Response to status request received */
144126ad340eSHenning Colliander 		kvaser_pciefd_handle_status_resp(can, p);
144226ad340eSHenning Colliander 		if (can->can.state != CAN_STATE_BUS_OFF &&
144326ad340eSHenning Colliander 		    can->can.state != CAN_STATE_ERROR_ACTIVE) {
144426ad340eSHenning Colliander 			mod_timer(&can->bec_poll_timer,
144526ad340eSHenning Colliander 				  KVASER_PCIEFD_BEC_POLL_FREQ);
144626ad340eSHenning Colliander 		}
144726ad340eSHenning Colliander 	} else if (p->header[0] & KVASER_PCIEFD_SPACK_RMCD &&
144826ad340eSHenning Colliander 		   !(status & KVASER_PCIEFD_KCAN_STAT_BUS_OFF_MSK)) {
144926ad340eSHenning Colliander 		/* Reset to bus on detected */
145026ad340eSHenning Colliander 		if (!completion_done(&can->start_comp))
145126ad340eSHenning Colliander 			complete(&can->start_comp);
145226ad340eSHenning Colliander 	}
145326ad340eSHenning Colliander 
145426ad340eSHenning Colliander 	return 0;
145526ad340eSHenning Colliander }
145626ad340eSHenning Colliander 
145726ad340eSHenning Colliander static int kvaser_pciefd_handle_eack_packet(struct kvaser_pciefd *pcie,
145826ad340eSHenning Colliander 					    struct kvaser_pciefd_rx_packet *p)
145926ad340eSHenning Colliander {
146026ad340eSHenning Colliander 	struct kvaser_pciefd_can *can;
146126ad340eSHenning Colliander 	u8 ch_id = (p->header[1] >> KVASER_PCIEFD_PACKET_CHID_SHIFT) & 0x7;
146226ad340eSHenning Colliander 
146326ad340eSHenning Colliander 	if (ch_id >= pcie->nr_channels)
146426ad340eSHenning Colliander 		return -EIO;
146526ad340eSHenning Colliander 
146626ad340eSHenning Colliander 	can = pcie->can[ch_id];
146726ad340eSHenning Colliander 
146826ad340eSHenning Colliander 	/* If this is the last flushed packet, send end of flush */
146926ad340eSHenning Colliander 	if (p->header[0] & KVASER_PCIEFD_APACKET_FLU) {
147026ad340eSHenning Colliander 		u8 count = ioread32(can->reg_base +
147126ad340eSHenning Colliander 				    KVASER_PCIEFD_KCAN_TX_NPACKETS_REG) & 0xff;
147226ad340eSHenning Colliander 
147326ad340eSHenning Colliander 		if (count == 0)
147426ad340eSHenning Colliander 			iowrite32(KVASER_PCIEFD_KCAN_CTRL_EFLUSH,
147526ad340eSHenning Colliander 				  can->reg_base + KVASER_PCIEFD_KCAN_CTRL_REG);
147626ad340eSHenning Colliander 	} else {
147726ad340eSHenning Colliander 		int echo_idx = p->header[0] & KVASER_PCIEFD_PACKET_SEQ_MSK;
14789420e1d4SMarc Kleine-Budde 		int dlc = can_get_echo_skb(can->can.dev, echo_idx, NULL);
147926ad340eSHenning Colliander 		struct net_device_stats *stats = &can->can.dev->stats;
148026ad340eSHenning Colliander 
148126ad340eSHenning Colliander 		stats->tx_bytes += dlc;
148226ad340eSHenning Colliander 		stats->tx_packets++;
148326ad340eSHenning Colliander 
148426ad340eSHenning Colliander 		if (netif_queue_stopped(can->can.dev))
148526ad340eSHenning Colliander 			netif_wake_queue(can->can.dev);
148626ad340eSHenning Colliander 	}
148726ad340eSHenning Colliander 
148826ad340eSHenning Colliander 	return 0;
148926ad340eSHenning Colliander }
149026ad340eSHenning Colliander 
149126ad340eSHenning Colliander static void kvaser_pciefd_handle_nack_packet(struct kvaser_pciefd_can *can,
149226ad340eSHenning Colliander 					     struct kvaser_pciefd_rx_packet *p)
149326ad340eSHenning Colliander {
149426ad340eSHenning Colliander 	struct sk_buff *skb;
149526ad340eSHenning Colliander 	struct net_device_stats *stats = &can->can.dev->stats;
149626ad340eSHenning Colliander 	struct can_frame *cf;
149726ad340eSHenning Colliander 
149826ad340eSHenning Colliander 	skb = alloc_can_err_skb(can->can.dev, &cf);
149926ad340eSHenning Colliander 
150026ad340eSHenning Colliander 	stats->tx_errors++;
150126ad340eSHenning Colliander 	if (p->header[0] & KVASER_PCIEFD_APACKET_ABL) {
150226ad340eSHenning Colliander 		if (skb)
150326ad340eSHenning Colliander 			cf->can_id |= CAN_ERR_LOSTARB;
150426ad340eSHenning Colliander 		can->can.can_stats.arbitration_lost++;
150526ad340eSHenning Colliander 	} else if (skb) {
150626ad340eSHenning Colliander 		cf->can_id |= CAN_ERR_ACK;
150726ad340eSHenning Colliander 	}
150826ad340eSHenning Colliander 
150926ad340eSHenning Colliander 	if (skb) {
151026ad340eSHenning Colliander 		cf->can_id |= CAN_ERR_BUSERROR;
151126ad340eSHenning Colliander 		netif_rx(skb);
151226ad340eSHenning Colliander 	} else {
151326ad340eSHenning Colliander 		stats->rx_dropped++;
151426ad340eSHenning Colliander 		netdev_warn(can->can.dev, "No memory left for err_skb\n");
151526ad340eSHenning Colliander 	}
151626ad340eSHenning Colliander }
151726ad340eSHenning Colliander 
151826ad340eSHenning Colliander static int kvaser_pciefd_handle_ack_packet(struct kvaser_pciefd *pcie,
151926ad340eSHenning Colliander 					   struct kvaser_pciefd_rx_packet *p)
152026ad340eSHenning Colliander {
152126ad340eSHenning Colliander 	struct kvaser_pciefd_can *can;
152226ad340eSHenning Colliander 	bool one_shot_fail = false;
152326ad340eSHenning Colliander 	u8 ch_id = (p->header[1] >> KVASER_PCIEFD_PACKET_CHID_SHIFT) & 0x7;
152426ad340eSHenning Colliander 
152526ad340eSHenning Colliander 	if (ch_id >= pcie->nr_channels)
152626ad340eSHenning Colliander 		return -EIO;
152726ad340eSHenning Colliander 
152826ad340eSHenning Colliander 	can = pcie->can[ch_id];
152926ad340eSHenning Colliander 	/* Ignore control packet ACK */
153026ad340eSHenning Colliander 	if (p->header[0] & KVASER_PCIEFD_APACKET_CT)
153126ad340eSHenning Colliander 		return 0;
153226ad340eSHenning Colliander 
153326ad340eSHenning Colliander 	if (p->header[0] & KVASER_PCIEFD_APACKET_NACK) {
153426ad340eSHenning Colliander 		kvaser_pciefd_handle_nack_packet(can, p);
153526ad340eSHenning Colliander 		one_shot_fail = true;
153626ad340eSHenning Colliander 	}
153726ad340eSHenning Colliander 
153826ad340eSHenning Colliander 	if (p->header[0] & KVASER_PCIEFD_APACKET_FLU) {
153926ad340eSHenning Colliander 		netdev_dbg(can->can.dev, "Packet was flushed\n");
154026ad340eSHenning Colliander 	} else {
154126ad340eSHenning Colliander 		int echo_idx = p->header[0] & KVASER_PCIEFD_PACKET_SEQ_MSK;
15429420e1d4SMarc Kleine-Budde 		int dlc = can_get_echo_skb(can->can.dev, echo_idx, NULL);
154326ad340eSHenning Colliander 		u8 count = ioread32(can->reg_base +
154426ad340eSHenning Colliander 				    KVASER_PCIEFD_KCAN_TX_NPACKETS_REG) & 0xff;
154526ad340eSHenning Colliander 
154626ad340eSHenning Colliander 		if (count < KVASER_PCIEFD_CAN_TX_MAX_COUNT &&
154726ad340eSHenning Colliander 		    netif_queue_stopped(can->can.dev))
154826ad340eSHenning Colliander 			netif_wake_queue(can->can.dev);
154926ad340eSHenning Colliander 
155026ad340eSHenning Colliander 		if (!one_shot_fail) {
155126ad340eSHenning Colliander 			struct net_device_stats *stats = &can->can.dev->stats;
155226ad340eSHenning Colliander 
155326ad340eSHenning Colliander 			stats->tx_bytes += dlc;
155426ad340eSHenning Colliander 			stats->tx_packets++;
155526ad340eSHenning Colliander 		}
155626ad340eSHenning Colliander 	}
155726ad340eSHenning Colliander 
155826ad340eSHenning Colliander 	return 0;
155926ad340eSHenning Colliander }
156026ad340eSHenning Colliander 
156126ad340eSHenning Colliander static int kvaser_pciefd_handle_eflush_packet(struct kvaser_pciefd *pcie,
156226ad340eSHenning Colliander 					      struct kvaser_pciefd_rx_packet *p)
156326ad340eSHenning Colliander {
156426ad340eSHenning Colliander 	struct kvaser_pciefd_can *can;
156526ad340eSHenning Colliander 	u8 ch_id = (p->header[1] >> KVASER_PCIEFD_PACKET_CHID_SHIFT) & 0x7;
156626ad340eSHenning Colliander 
156726ad340eSHenning Colliander 	if (ch_id >= pcie->nr_channels)
156826ad340eSHenning Colliander 		return -EIO;
156926ad340eSHenning Colliander 
157026ad340eSHenning Colliander 	can = pcie->can[ch_id];
157126ad340eSHenning Colliander 
157226ad340eSHenning Colliander 	if (!completion_done(&can->flush_comp))
157326ad340eSHenning Colliander 		complete(&can->flush_comp);
157426ad340eSHenning Colliander 
157526ad340eSHenning Colliander 	return 0;
157626ad340eSHenning Colliander }
157726ad340eSHenning Colliander 
157826ad340eSHenning Colliander static int kvaser_pciefd_read_packet(struct kvaser_pciefd *pcie, int *start_pos,
157926ad340eSHenning Colliander 				     int dma_buf)
158026ad340eSHenning Colliander {
158126ad340eSHenning Colliander 	__le32 *buffer = pcie->dma_data[dma_buf];
158226ad340eSHenning Colliander 	__le64 timestamp;
158326ad340eSHenning Colliander 	struct kvaser_pciefd_rx_packet packet;
158426ad340eSHenning Colliander 	struct kvaser_pciefd_rx_packet *p = &packet;
158526ad340eSHenning Colliander 	u8 type;
158626ad340eSHenning Colliander 	int pos = *start_pos;
158726ad340eSHenning Colliander 	int size;
158826ad340eSHenning Colliander 	int ret = 0;
158926ad340eSHenning Colliander 
159026ad340eSHenning Colliander 	size = le32_to_cpu(buffer[pos++]);
159126ad340eSHenning Colliander 	if (!size) {
159226ad340eSHenning Colliander 		*start_pos = 0;
159326ad340eSHenning Colliander 		return 0;
159426ad340eSHenning Colliander 	}
159526ad340eSHenning Colliander 
159626ad340eSHenning Colliander 	p->header[0] = le32_to_cpu(buffer[pos++]);
159726ad340eSHenning Colliander 	p->header[1] = le32_to_cpu(buffer[pos++]);
159826ad340eSHenning Colliander 
159926ad340eSHenning Colliander 	/* Read 64-bit timestamp */
160026ad340eSHenning Colliander 	memcpy(&timestamp, &buffer[pos], sizeof(__le64));
160126ad340eSHenning Colliander 	pos += 2;
160226ad340eSHenning Colliander 	p->timestamp = le64_to_cpu(timestamp);
160326ad340eSHenning Colliander 
160426ad340eSHenning Colliander 	type = (p->header[1] >> KVASER_PCIEFD_PACKET_TYPE_SHIFT) & 0xf;
160526ad340eSHenning Colliander 	switch (type) {
160626ad340eSHenning Colliander 	case KVASER_PCIEFD_PACK_TYPE_DATA:
160726ad340eSHenning Colliander 		ret = kvaser_pciefd_handle_data_packet(pcie, p, &buffer[pos]);
160826ad340eSHenning Colliander 		if (!(p->header[0] & KVASER_PCIEFD_RPACKET_RTR)) {
160926ad340eSHenning Colliander 			u8 data_len;
161026ad340eSHenning Colliander 
16113ab4ce0dSOliver Hartkopp 			data_len = can_fd_dlc2len(p->header[1] >>
161226ad340eSHenning Colliander 					       KVASER_PCIEFD_RPACKET_DLC_SHIFT);
161326ad340eSHenning Colliander 			pos += DIV_ROUND_UP(data_len, 4);
161426ad340eSHenning Colliander 		}
161526ad340eSHenning Colliander 		break;
161626ad340eSHenning Colliander 
161726ad340eSHenning Colliander 	case KVASER_PCIEFD_PACK_TYPE_ACK:
161826ad340eSHenning Colliander 		ret = kvaser_pciefd_handle_ack_packet(pcie, p);
161926ad340eSHenning Colliander 		break;
162026ad340eSHenning Colliander 
162126ad340eSHenning Colliander 	case KVASER_PCIEFD_PACK_TYPE_STATUS:
162226ad340eSHenning Colliander 		ret = kvaser_pciefd_handle_status_packet(pcie, p);
162326ad340eSHenning Colliander 		break;
162426ad340eSHenning Colliander 
162526ad340eSHenning Colliander 	case KVASER_PCIEFD_PACK_TYPE_ERROR:
162626ad340eSHenning Colliander 		ret = kvaser_pciefd_handle_error_packet(pcie, p);
162726ad340eSHenning Colliander 		break;
162826ad340eSHenning Colliander 
162926ad340eSHenning Colliander 	case KVASER_PCIEFD_PACK_TYPE_EFRAME_ACK:
163026ad340eSHenning Colliander 		ret = kvaser_pciefd_handle_eack_packet(pcie, p);
163126ad340eSHenning Colliander 		break;
163226ad340eSHenning Colliander 
163326ad340eSHenning Colliander 	case KVASER_PCIEFD_PACK_TYPE_EFLUSH_ACK:
163426ad340eSHenning Colliander 		ret = kvaser_pciefd_handle_eflush_packet(pcie, p);
163526ad340eSHenning Colliander 		break;
163626ad340eSHenning Colliander 
163726ad340eSHenning Colliander 	case KVASER_PCIEFD_PACK_TYPE_ACK_DATA:
163826ad340eSHenning Colliander 	case KVASER_PCIEFD_PACK_TYPE_BUS_LOAD:
163926ad340eSHenning Colliander 	case KVASER_PCIEFD_PACK_TYPE_TXRQ:
164026ad340eSHenning Colliander 		dev_info(&pcie->pci->dev,
164126ad340eSHenning Colliander 			 "Received unexpected packet type 0x%08X\n", type);
164226ad340eSHenning Colliander 		break;
164326ad340eSHenning Colliander 
164426ad340eSHenning Colliander 	default:
164526ad340eSHenning Colliander 		dev_err(&pcie->pci->dev, "Unknown packet type 0x%08X\n", type);
164626ad340eSHenning Colliander 		ret = -EIO;
164726ad340eSHenning Colliander 		break;
164826ad340eSHenning Colliander 	}
164926ad340eSHenning Colliander 
165026ad340eSHenning Colliander 	if (ret)
165126ad340eSHenning Colliander 		return ret;
165226ad340eSHenning Colliander 
165326ad340eSHenning Colliander 	/* Position does not point to the end of the package,
165426ad340eSHenning Colliander 	 * corrupted packet size?
165526ad340eSHenning Colliander 	 */
165626ad340eSHenning Colliander 	if ((*start_pos + size) != pos)
165726ad340eSHenning Colliander 		return -EIO;
165826ad340eSHenning Colliander 
165926ad340eSHenning Colliander 	/* Point to the next packet header, if any */
166026ad340eSHenning Colliander 	*start_pos = pos;
166126ad340eSHenning Colliander 
166226ad340eSHenning Colliander 	return ret;
166326ad340eSHenning Colliander }
166426ad340eSHenning Colliander 
166526ad340eSHenning Colliander static int kvaser_pciefd_read_buffer(struct kvaser_pciefd *pcie, int dma_buf)
166626ad340eSHenning Colliander {
166726ad340eSHenning Colliander 	int pos = 0;
166826ad340eSHenning Colliander 	int res = 0;
166926ad340eSHenning Colliander 
167026ad340eSHenning Colliander 	do {
167126ad340eSHenning Colliander 		res = kvaser_pciefd_read_packet(pcie, &pos, dma_buf);
167226ad340eSHenning Colliander 	} while (!res && pos > 0 && pos < KVASER_PCIEFD_DMA_SIZE);
167326ad340eSHenning Colliander 
167426ad340eSHenning Colliander 	return res;
167526ad340eSHenning Colliander }
167626ad340eSHenning Colliander 
167726ad340eSHenning Colliander static int kvaser_pciefd_receive_irq(struct kvaser_pciefd *pcie)
167826ad340eSHenning Colliander {
167926ad340eSHenning Colliander 	u32 irq;
168026ad340eSHenning Colliander 
168126ad340eSHenning Colliander 	irq = ioread32(pcie->reg_base + KVASER_PCIEFD_SRB_IRQ_REG);
168226ad340eSHenning Colliander 	if (irq & KVASER_PCIEFD_SRB_IRQ_DPD0) {
168326ad340eSHenning Colliander 		kvaser_pciefd_read_buffer(pcie, 0);
168426ad340eSHenning Colliander 		/* Reset DMA buffer 0 */
168526ad340eSHenning Colliander 		iowrite32(KVASER_PCIEFD_SRB_CMD_RDB0,
168626ad340eSHenning Colliander 			  pcie->reg_base + KVASER_PCIEFD_SRB_CMD_REG);
168726ad340eSHenning Colliander 	}
168826ad340eSHenning Colliander 
168926ad340eSHenning Colliander 	if (irq & KVASER_PCIEFD_SRB_IRQ_DPD1) {
169026ad340eSHenning Colliander 		kvaser_pciefd_read_buffer(pcie, 1);
169126ad340eSHenning Colliander 		/* Reset DMA buffer 1 */
169226ad340eSHenning Colliander 		iowrite32(KVASER_PCIEFD_SRB_CMD_RDB1,
169326ad340eSHenning Colliander 			  pcie->reg_base + KVASER_PCIEFD_SRB_CMD_REG);
169426ad340eSHenning Colliander 	}
169526ad340eSHenning Colliander 
169626ad340eSHenning Colliander 	if (irq & KVASER_PCIEFD_SRB_IRQ_DOF0 ||
169726ad340eSHenning Colliander 	    irq & KVASER_PCIEFD_SRB_IRQ_DOF1 ||
169826ad340eSHenning Colliander 	    irq & KVASER_PCIEFD_SRB_IRQ_DUF0 ||
169926ad340eSHenning Colliander 	    irq & KVASER_PCIEFD_SRB_IRQ_DUF1)
170026ad340eSHenning Colliander 		dev_err(&pcie->pci->dev, "DMA IRQ error 0x%08X\n", irq);
170126ad340eSHenning Colliander 
170226ad340eSHenning Colliander 	iowrite32(irq, pcie->reg_base + KVASER_PCIEFD_SRB_IRQ_REG);
170326ad340eSHenning Colliander 	return 0;
170426ad340eSHenning Colliander }
170526ad340eSHenning Colliander 
170626ad340eSHenning Colliander static int kvaser_pciefd_transmit_irq(struct kvaser_pciefd_can *can)
170726ad340eSHenning Colliander {
170826ad340eSHenning Colliander 	u32 irq = ioread32(can->reg_base + KVASER_PCIEFD_KCAN_IRQ_REG);
170926ad340eSHenning Colliander 
171026ad340eSHenning Colliander 	if (irq & KVASER_PCIEFD_KCAN_IRQ_TOF)
171126ad340eSHenning Colliander 		netdev_err(can->can.dev, "Tx FIFO overflow\n");
171226ad340eSHenning Colliander 
171326ad340eSHenning Colliander 	if (irq & KVASER_PCIEFD_KCAN_IRQ_TFD) {
171426ad340eSHenning Colliander 		u8 count = ioread32(can->reg_base +
171526ad340eSHenning Colliander 				    KVASER_PCIEFD_KCAN_TX_NPACKETS_REG) & 0xff;
171626ad340eSHenning Colliander 
171726ad340eSHenning Colliander 		if (count == 0)
171826ad340eSHenning Colliander 			iowrite32(KVASER_PCIEFD_KCAN_CTRL_EFLUSH,
171926ad340eSHenning Colliander 				  can->reg_base + KVASER_PCIEFD_KCAN_CTRL_REG);
172026ad340eSHenning Colliander 	}
172126ad340eSHenning Colliander 
172226ad340eSHenning Colliander 	if (irq & KVASER_PCIEFD_KCAN_IRQ_BPP)
172326ad340eSHenning Colliander 		netdev_err(can->can.dev,
172426ad340eSHenning Colliander 			   "Fail to change bittiming, when not in reset mode\n");
172526ad340eSHenning Colliander 
172626ad340eSHenning Colliander 	if (irq & KVASER_PCIEFD_KCAN_IRQ_FDIC)
172726ad340eSHenning Colliander 		netdev_err(can->can.dev, "CAN FD frame in CAN mode\n");
172826ad340eSHenning Colliander 
172926ad340eSHenning Colliander 	if (irq & KVASER_PCIEFD_KCAN_IRQ_ROF)
173026ad340eSHenning Colliander 		netdev_err(can->can.dev, "Rx FIFO overflow\n");
173126ad340eSHenning Colliander 
173226ad340eSHenning Colliander 	iowrite32(irq, can->reg_base + KVASER_PCIEFD_KCAN_IRQ_REG);
173326ad340eSHenning Colliander 	return 0;
173426ad340eSHenning Colliander }
173526ad340eSHenning Colliander 
173626ad340eSHenning Colliander static irqreturn_t kvaser_pciefd_irq_handler(int irq, void *dev)
173726ad340eSHenning Colliander {
173826ad340eSHenning Colliander 	struct kvaser_pciefd *pcie = (struct kvaser_pciefd *)dev;
173926ad340eSHenning Colliander 	u32 board_irq;
174026ad340eSHenning Colliander 	int i;
174126ad340eSHenning Colliander 
174226ad340eSHenning Colliander 	board_irq = ioread32(pcie->reg_base + KVASER_PCIEFD_IRQ_REG);
174326ad340eSHenning Colliander 
174426ad340eSHenning Colliander 	if (!(board_irq & KVASER_PCIEFD_IRQ_ALL_MSK))
174526ad340eSHenning Colliander 		return IRQ_NONE;
174626ad340eSHenning Colliander 
174726ad340eSHenning Colliander 	if (board_irq & KVASER_PCIEFD_IRQ_SRB)
174826ad340eSHenning Colliander 		kvaser_pciefd_receive_irq(pcie);
174926ad340eSHenning Colliander 
175026ad340eSHenning Colliander 	for (i = 0; i < pcie->nr_channels; i++) {
175126ad340eSHenning Colliander 		if (!pcie->can[i]) {
175226ad340eSHenning Colliander 			dev_err(&pcie->pci->dev,
175326ad340eSHenning Colliander 				"IRQ mask points to unallocated controller\n");
175426ad340eSHenning Colliander 			break;
175526ad340eSHenning Colliander 		}
175626ad340eSHenning Colliander 
175726ad340eSHenning Colliander 		/* Check that mask matches channel (i) IRQ mask */
175826ad340eSHenning Colliander 		if (board_irq & (1 << i))
175926ad340eSHenning Colliander 			kvaser_pciefd_transmit_irq(pcie->can[i]);
176026ad340eSHenning Colliander 	}
176126ad340eSHenning Colliander 
176226ad340eSHenning Colliander 	iowrite32(board_irq, pcie->reg_base + KVASER_PCIEFD_IRQ_REG);
176326ad340eSHenning Colliander 	return IRQ_HANDLED;
176426ad340eSHenning Colliander }
176526ad340eSHenning Colliander 
176626ad340eSHenning Colliander static void kvaser_pciefd_teardown_can_ctrls(struct kvaser_pciefd *pcie)
176726ad340eSHenning Colliander {
176826ad340eSHenning Colliander 	int i;
176926ad340eSHenning Colliander 	struct kvaser_pciefd_can *can;
177026ad340eSHenning Colliander 
177126ad340eSHenning Colliander 	for (i = 0; i < pcie->nr_channels; i++) {
177226ad340eSHenning Colliander 		can = pcie->can[i];
177326ad340eSHenning Colliander 		if (can) {
177426ad340eSHenning Colliander 			iowrite32(0,
177526ad340eSHenning Colliander 				  can->reg_base + KVASER_PCIEFD_KCAN_IEN_REG);
177626ad340eSHenning Colliander 			kvaser_pciefd_pwm_stop(can);
177726ad340eSHenning Colliander 			free_candev(can->can.dev);
177826ad340eSHenning Colliander 		}
177926ad340eSHenning Colliander 	}
178026ad340eSHenning Colliander }
178126ad340eSHenning Colliander 
178226ad340eSHenning Colliander static int kvaser_pciefd_probe(struct pci_dev *pdev,
178326ad340eSHenning Colliander 			       const struct pci_device_id *id)
178426ad340eSHenning Colliander {
178526ad340eSHenning Colliander 	int err;
178626ad340eSHenning Colliander 	struct kvaser_pciefd *pcie;
178726ad340eSHenning Colliander 
178826ad340eSHenning Colliander 	pcie = devm_kzalloc(&pdev->dev, sizeof(*pcie), GFP_KERNEL);
178926ad340eSHenning Colliander 	if (!pcie)
179026ad340eSHenning Colliander 		return -ENOMEM;
179126ad340eSHenning Colliander 
179226ad340eSHenning Colliander 	pci_set_drvdata(pdev, pcie);
179326ad340eSHenning Colliander 	pcie->pci = pdev;
179426ad340eSHenning Colliander 
179526ad340eSHenning Colliander 	err = pci_enable_device(pdev);
179626ad340eSHenning Colliander 	if (err)
179726ad340eSHenning Colliander 		return err;
179826ad340eSHenning Colliander 
179926ad340eSHenning Colliander 	err = pci_request_regions(pdev, KVASER_PCIEFD_DRV_NAME);
180026ad340eSHenning Colliander 	if (err)
180126ad340eSHenning Colliander 		goto err_disable_pci;
180226ad340eSHenning Colliander 
180326ad340eSHenning Colliander 	pcie->reg_base = pci_iomap(pdev, 0, 0);
180426ad340eSHenning Colliander 	if (!pcie->reg_base) {
180526ad340eSHenning Colliander 		err = -ENOMEM;
180626ad340eSHenning Colliander 		goto err_release_regions;
180726ad340eSHenning Colliander 	}
180826ad340eSHenning Colliander 
180926ad340eSHenning Colliander 	err = kvaser_pciefd_setup_board(pcie);
181026ad340eSHenning Colliander 	if (err)
181126ad340eSHenning Colliander 		goto err_pci_iounmap;
181226ad340eSHenning Colliander 
181326ad340eSHenning Colliander 	err = kvaser_pciefd_setup_dma(pcie);
181426ad340eSHenning Colliander 	if (err)
181526ad340eSHenning Colliander 		goto err_pci_iounmap;
181626ad340eSHenning Colliander 
181726ad340eSHenning Colliander 	pci_set_master(pdev);
181826ad340eSHenning Colliander 
181926ad340eSHenning Colliander 	err = kvaser_pciefd_setup_can_ctrls(pcie);
182026ad340eSHenning Colliander 	if (err)
182126ad340eSHenning Colliander 		goto err_teardown_can_ctrls;
182226ad340eSHenning Colliander 
182326ad340eSHenning Colliander 	iowrite32(KVASER_PCIEFD_SRB_IRQ_DPD0 | KVASER_PCIEFD_SRB_IRQ_DPD1,
182426ad340eSHenning Colliander 		  pcie->reg_base + KVASER_PCIEFD_SRB_IRQ_REG);
182526ad340eSHenning Colliander 
182626ad340eSHenning Colliander 	iowrite32(KVASER_PCIEFD_SRB_IRQ_DPD0 | KVASER_PCIEFD_SRB_IRQ_DPD1 |
182726ad340eSHenning Colliander 		  KVASER_PCIEFD_SRB_IRQ_DOF0 | KVASER_PCIEFD_SRB_IRQ_DOF1 |
182826ad340eSHenning Colliander 		  KVASER_PCIEFD_SRB_IRQ_DUF0 | KVASER_PCIEFD_SRB_IRQ_DUF1,
182926ad340eSHenning Colliander 		  pcie->reg_base + KVASER_PCIEFD_SRB_IEN_REG);
183026ad340eSHenning Colliander 
183126ad340eSHenning Colliander 	/* Reset IRQ handling, expected to be off before */
183226ad340eSHenning Colliander 	iowrite32(KVASER_PCIEFD_IRQ_ALL_MSK,
183326ad340eSHenning Colliander 		  pcie->reg_base + KVASER_PCIEFD_IRQ_REG);
183426ad340eSHenning Colliander 	iowrite32(KVASER_PCIEFD_IRQ_ALL_MSK,
183526ad340eSHenning Colliander 		  pcie->reg_base + KVASER_PCIEFD_IEN_REG);
183626ad340eSHenning Colliander 
183726ad340eSHenning Colliander 	/* Ready the DMA buffers */
183826ad340eSHenning Colliander 	iowrite32(KVASER_PCIEFD_SRB_CMD_RDB0,
183926ad340eSHenning Colliander 		  pcie->reg_base + KVASER_PCIEFD_SRB_CMD_REG);
184026ad340eSHenning Colliander 	iowrite32(KVASER_PCIEFD_SRB_CMD_RDB1,
184126ad340eSHenning Colliander 		  pcie->reg_base + KVASER_PCIEFD_SRB_CMD_REG);
184226ad340eSHenning Colliander 
184326ad340eSHenning Colliander 	err = request_irq(pcie->pci->irq, kvaser_pciefd_irq_handler,
184426ad340eSHenning Colliander 			  IRQF_SHARED, KVASER_PCIEFD_DRV_NAME, pcie);
184526ad340eSHenning Colliander 	if (err)
184626ad340eSHenning Colliander 		goto err_teardown_can_ctrls;
184726ad340eSHenning Colliander 
184826ad340eSHenning Colliander 	err = kvaser_pciefd_reg_candev(pcie);
184926ad340eSHenning Colliander 	if (err)
185026ad340eSHenning Colliander 		goto err_free_irq;
185126ad340eSHenning Colliander 
185226ad340eSHenning Colliander 	return 0;
185326ad340eSHenning Colliander 
185426ad340eSHenning Colliander err_free_irq:
185526ad340eSHenning Colliander 	free_irq(pcie->pci->irq, pcie);
185626ad340eSHenning Colliander 
185726ad340eSHenning Colliander err_teardown_can_ctrls:
185826ad340eSHenning Colliander 	kvaser_pciefd_teardown_can_ctrls(pcie);
185926ad340eSHenning Colliander 	iowrite32(0, pcie->reg_base + KVASER_PCIEFD_SRB_CTRL_REG);
186026ad340eSHenning Colliander 	pci_clear_master(pdev);
186126ad340eSHenning Colliander 
186226ad340eSHenning Colliander err_pci_iounmap:
186326ad340eSHenning Colliander 	pci_iounmap(pdev, pcie->reg_base);
186426ad340eSHenning Colliander 
186526ad340eSHenning Colliander err_release_regions:
186626ad340eSHenning Colliander 	pci_release_regions(pdev);
186726ad340eSHenning Colliander 
186826ad340eSHenning Colliander err_disable_pci:
186926ad340eSHenning Colliander 	pci_disable_device(pdev);
187026ad340eSHenning Colliander 
187126ad340eSHenning Colliander 	return err;
187226ad340eSHenning Colliander }
187326ad340eSHenning Colliander 
187426ad340eSHenning Colliander static void kvaser_pciefd_remove_all_ctrls(struct kvaser_pciefd *pcie)
187526ad340eSHenning Colliander {
187626ad340eSHenning Colliander 	struct kvaser_pciefd_can *can;
187726ad340eSHenning Colliander 	int i;
187826ad340eSHenning Colliander 
187926ad340eSHenning Colliander 	for (i = 0; i < pcie->nr_channels; i++) {
188026ad340eSHenning Colliander 		can = pcie->can[i];
188126ad340eSHenning Colliander 		if (can) {
188226ad340eSHenning Colliander 			iowrite32(0,
188326ad340eSHenning Colliander 				  can->reg_base + KVASER_PCIEFD_KCAN_IEN_REG);
188426ad340eSHenning Colliander 			unregister_candev(can->can.dev);
188526ad340eSHenning Colliander 			del_timer(&can->bec_poll_timer);
188626ad340eSHenning Colliander 			kvaser_pciefd_pwm_stop(can);
188726ad340eSHenning Colliander 			free_candev(can->can.dev);
188826ad340eSHenning Colliander 		}
188926ad340eSHenning Colliander 	}
189026ad340eSHenning Colliander }
189126ad340eSHenning Colliander 
189226ad340eSHenning Colliander static void kvaser_pciefd_remove(struct pci_dev *pdev)
189326ad340eSHenning Colliander {
189426ad340eSHenning Colliander 	struct kvaser_pciefd *pcie = pci_get_drvdata(pdev);
189526ad340eSHenning Colliander 
189626ad340eSHenning Colliander 	kvaser_pciefd_remove_all_ctrls(pcie);
189726ad340eSHenning Colliander 
189826ad340eSHenning Colliander 	/* Turn off IRQ generation */
189926ad340eSHenning Colliander 	iowrite32(0, pcie->reg_base + KVASER_PCIEFD_SRB_CTRL_REG);
190026ad340eSHenning Colliander 	iowrite32(KVASER_PCIEFD_IRQ_ALL_MSK,
190126ad340eSHenning Colliander 		  pcie->reg_base + KVASER_PCIEFD_IRQ_REG);
190226ad340eSHenning Colliander 	iowrite32(0, pcie->reg_base + KVASER_PCIEFD_IEN_REG);
190326ad340eSHenning Colliander 
190426ad340eSHenning Colliander 	free_irq(pcie->pci->irq, pcie);
190526ad340eSHenning Colliander 
190626ad340eSHenning Colliander 	pci_clear_master(pdev);
190726ad340eSHenning Colliander 	pci_iounmap(pdev, pcie->reg_base);
190826ad340eSHenning Colliander 	pci_release_regions(pdev);
190926ad340eSHenning Colliander 	pci_disable_device(pdev);
191026ad340eSHenning Colliander }
191126ad340eSHenning Colliander 
191226ad340eSHenning Colliander static struct pci_driver kvaser_pciefd = {
191326ad340eSHenning Colliander 	.name = KVASER_PCIEFD_DRV_NAME,
191426ad340eSHenning Colliander 	.id_table = kvaser_pciefd_id_table,
191526ad340eSHenning Colliander 	.probe = kvaser_pciefd_probe,
191626ad340eSHenning Colliander 	.remove = kvaser_pciefd_remove,
191726ad340eSHenning Colliander };
191826ad340eSHenning Colliander 
191926ad340eSHenning Colliander module_pci_driver(kvaser_pciefd)
1920