xref: /openbmc/linux/drivers/net/can/kvaser_pciefd.c (revision 69335013c4511cf99d3e338d369ccb37d30d6fee)
126ad340eSHenning Colliander // SPDX-License-Identifier: GPL-2.0 OR BSD-2-Clause
226ad340eSHenning Colliander /* Copyright (C) 2018 KVASER AB, Sweden. All rights reserved.
326ad340eSHenning Colliander  * Parts of this driver are based on the following:
426ad340eSHenning Colliander  *  - Kvaser linux pciefd driver (version 5.25)
526ad340eSHenning Colliander  *  - PEAK linux canfd driver
626ad340eSHenning Colliander  */
726ad340eSHenning Colliander 
81b83d0baSJimmy Assarsson #include <linux/can/dev.h>
91b83d0baSJimmy Assarsson #include <linux/device.h>
101b83d0baSJimmy Assarsson #include <linux/ethtool.h>
111b83d0baSJimmy Assarsson #include <linux/iopoll.h>
1226ad340eSHenning Colliander #include <linux/kernel.h>
13c496adafSJimmy Assarsson #include <linux/minmax.h>
1426ad340eSHenning Colliander #include <linux/module.h>
1526ad340eSHenning Colliander #include <linux/netdevice.h>
161b83d0baSJimmy Assarsson #include <linux/pci.h>
171b83d0baSJimmy Assarsson #include <linux/timer.h>
1826ad340eSHenning Colliander 
1926ad340eSHenning Colliander MODULE_LICENSE("Dual BSD/GPL");
2026ad340eSHenning Colliander MODULE_AUTHOR("Kvaser AB <support@kvaser.com>");
2126ad340eSHenning Colliander MODULE_DESCRIPTION("CAN driver for Kvaser CAN/PCIe devices");
2226ad340eSHenning Colliander 
2326ad340eSHenning Colliander #define KVASER_PCIEFD_DRV_NAME "kvaser_pciefd"
2426ad340eSHenning Colliander 
2526ad340eSHenning Colliander #define KVASER_PCIEFD_WAIT_TIMEOUT msecs_to_jiffies(1000)
2626ad340eSHenning Colliander #define KVASER_PCIEFD_BEC_POLL_FREQ (jiffies + msecs_to_jiffies(200))
272c470dbbSJimmy Assarsson #define KVASER_PCIEFD_MAX_ERR_REP 256U
282c470dbbSJimmy Assarsson #define KVASER_PCIEFD_CAN_TX_MAX_COUNT 17U
292c470dbbSJimmy Assarsson #define KVASER_PCIEFD_MAX_CAN_CHANNELS 4U
302c470dbbSJimmy Assarsson #define KVASER_PCIEFD_DMA_COUNT 2U
3126ad340eSHenning Colliander 
322c470dbbSJimmy Assarsson #define KVASER_PCIEFD_DMA_SIZE (4U * 1024U)
3326ad340eSHenning Colliander 
3426ad340eSHenning Colliander #define KVASER_PCIEFD_VENDOR 0x1a07
35488c07b4SJimmy Assarsson #define KVASER_PCIEFD_4HS_DEVICE_ID 0x000d
36488c07b4SJimmy Assarsson #define KVASER_PCIEFD_2HS_V2_DEVICE_ID 0x000e
37488c07b4SJimmy Assarsson #define KVASER_PCIEFD_HS_V2_DEVICE_ID 0x000f
38488c07b4SJimmy Assarsson #define KVASER_PCIEFD_MINIPCIE_HS_V2_DEVICE_ID 0x0010
39488c07b4SJimmy Assarsson #define KVASER_PCIEFD_MINIPCIE_2HS_V2_DEVICE_ID 0x0011
4026ad340eSHenning Colliander 
4126ad340eSHenning Colliander /* PCIe IRQ registers */
4226ad340eSHenning Colliander #define KVASER_PCIEFD_IRQ_REG 0x40
4326ad340eSHenning Colliander #define KVASER_PCIEFD_IEN_REG 0x50
44*69335013SJimmy Assarsson /* DMA address translation map register base */
4526ad340eSHenning Colliander #define KVASER_PCIEFD_DMA_MAP_BASE 0x1000
4626ad340eSHenning Colliander /* Loopback control register */
4726ad340eSHenning Colliander #define KVASER_PCIEFD_LOOP_REG 0x1f000
4826ad340eSHenning Colliander /* System identification and information registers */
4926ad340eSHenning Colliander #define KVASER_PCIEFD_SYSID_BASE 0x1f020
5026ad340eSHenning Colliander #define KVASER_PCIEFD_SYSID_VERSION_REG (KVASER_PCIEFD_SYSID_BASE + 0x8)
5126ad340eSHenning Colliander #define KVASER_PCIEFD_SYSID_CANFREQ_REG (KVASER_PCIEFD_SYSID_BASE + 0xc)
52ec44dd57SChrister Beskow #define KVASER_PCIEFD_SYSID_BUSFREQ_REG (KVASER_PCIEFD_SYSID_BASE + 0x10)
5326ad340eSHenning Colliander #define KVASER_PCIEFD_SYSID_BUILD_REG (KVASER_PCIEFD_SYSID_BASE + 0x14)
5426ad340eSHenning Colliander /* Shared receive buffer registers */
5526ad340eSHenning Colliander #define KVASER_PCIEFD_SRB_BASE 0x1f200
56c589557dSJimmy Assarsson #define KVASER_PCIEFD_SRB_FIFO_LAST_REG (KVASER_PCIEFD_SRB_BASE + 0x1f4)
5726ad340eSHenning Colliander #define KVASER_PCIEFD_SRB_CMD_REG (KVASER_PCIEFD_SRB_BASE + 0x200)
5826ad340eSHenning Colliander #define KVASER_PCIEFD_SRB_IEN_REG (KVASER_PCIEFD_SRB_BASE + 0x204)
5926ad340eSHenning Colliander #define KVASER_PCIEFD_SRB_IRQ_REG (KVASER_PCIEFD_SRB_BASE + 0x20c)
6026ad340eSHenning Colliander #define KVASER_PCIEFD_SRB_STAT_REG (KVASER_PCIEFD_SRB_BASE + 0x210)
61c589557dSJimmy Assarsson #define KVASER_PCIEFD_SRB_RX_NR_PACKETS_REG (KVASER_PCIEFD_SRB_BASE + 0x214)
6226ad340eSHenning Colliander #define KVASER_PCIEFD_SRB_CTRL_REG (KVASER_PCIEFD_SRB_BASE + 0x218)
63*69335013SJimmy Assarsson /* Kvaser KCAN CAN controller registers */
64*69335013SJimmy Assarsson #define KVASER_PCIEFD_KCAN0_BASE 0x10000
65*69335013SJimmy Assarsson #define KVASER_PCIEFD_KCAN_BASE_OFFSET 0x1000
66*69335013SJimmy Assarsson #define KVASER_PCIEFD_KCAN_FIFO_REG 0x100
67*69335013SJimmy Assarsson #define KVASER_PCIEFD_KCAN_FIFO_LAST_REG 0x180
68*69335013SJimmy Assarsson #define KVASER_PCIEFD_KCAN_CTRL_REG 0x2c0
69*69335013SJimmy Assarsson #define KVASER_PCIEFD_KCAN_CMD_REG 0x400
70*69335013SJimmy Assarsson #define KVASER_PCIEFD_KCAN_IEN_REG 0x408
71*69335013SJimmy Assarsson #define KVASER_PCIEFD_KCAN_IRQ_REG 0x410
72*69335013SJimmy Assarsson #define KVASER_PCIEFD_KCAN_TX_NPACKETS_REG 0x414
73*69335013SJimmy Assarsson #define KVASER_PCIEFD_KCAN_STAT_REG 0x418
74*69335013SJimmy Assarsson #define KVASER_PCIEFD_KCAN_MODE_REG 0x41c
75*69335013SJimmy Assarsson #define KVASER_PCIEFD_KCAN_BTRN_REG 0x420
76*69335013SJimmy Assarsson #define KVASER_PCIEFD_KCAN_BUS_LOAD_REG 0x424
77*69335013SJimmy Assarsson #define KVASER_PCIEFD_KCAN_BTRD_REG 0x428
78*69335013SJimmy Assarsson #define KVASER_PCIEFD_KCAN_PWM_REG 0x430
7926ad340eSHenning Colliander 
80*69335013SJimmy Assarsson /* PCI interrupt fields */
8126ad340eSHenning Colliander #define KVASER_PCIEFD_IRQ_SRB BIT(4)
82*69335013SJimmy Assarsson #define KVASER_PCIEFD_IRQ_ALL_MSK 0x1f
8326ad340eSHenning Colliander 
84*69335013SJimmy Assarsson /* Enable 64-bit DMA address translation */
85*69335013SJimmy Assarsson #define KVASER_PCIEFD_64BIT_DMA_BIT BIT(0)
86*69335013SJimmy Assarsson 
87*69335013SJimmy Assarsson /* System build information fields */
8826ad340eSHenning Colliander #define KVASER_PCIEFD_SYSID_NRCHAN_SHIFT 24
8926ad340eSHenning Colliander #define KVASER_PCIEFD_SYSID_MAJOR_VER_SHIFT 16
9026ad340eSHenning Colliander #define KVASER_PCIEFD_SYSID_BUILD_VER_SHIFT 1
9126ad340eSHenning Colliander 
9226ad340eSHenning Colliander /* Reset DMA buffer 0, 1 and FIFO offset */
9326ad340eSHenning Colliander #define KVASER_PCIEFD_SRB_CMD_RDB1 BIT(5)
94*69335013SJimmy Assarsson #define KVASER_PCIEFD_SRB_CMD_RDB0 BIT(4)
9526ad340eSHenning Colliander #define KVASER_PCIEFD_SRB_CMD_FOR BIT(0)
9626ad340eSHenning Colliander 
9726ad340eSHenning Colliander /* DMA underflow, buffer 0 and 1 */
9826ad340eSHenning Colliander #define KVASER_PCIEFD_SRB_IRQ_DUF1 BIT(13)
99*69335013SJimmy Assarsson #define KVASER_PCIEFD_SRB_IRQ_DUF0 BIT(12)
100*69335013SJimmy Assarsson /* DMA overflow, buffer 0 and 1 */
101*69335013SJimmy Assarsson #define KVASER_PCIEFD_SRB_IRQ_DOF1 BIT(11)
102*69335013SJimmy Assarsson #define KVASER_PCIEFD_SRB_IRQ_DOF0 BIT(10)
103*69335013SJimmy Assarsson /* DMA packet done, buffer 0 and 1 */
104*69335013SJimmy Assarsson #define KVASER_PCIEFD_SRB_IRQ_DPD1 BIT(9)
105*69335013SJimmy Assarsson #define KVASER_PCIEFD_SRB_IRQ_DPD0 BIT(8)
10626ad340eSHenning Colliander 
107*69335013SJimmy Assarsson /* Got DMA support */
108*69335013SJimmy Assarsson #define KVASER_PCIEFD_SRB_STAT_DMA BIT(24)
10926ad340eSHenning Colliander /* DMA idle */
11026ad340eSHenning Colliander #define KVASER_PCIEFD_SRB_STAT_DI BIT(15)
11126ad340eSHenning Colliander 
112c589557dSJimmy Assarsson /* SRB current packet level */
113c589557dSJimmy Assarsson #define KVASER_PCIEFD_SRB_RX_NR_PACKETS_MASK 0xff
114c589557dSJimmy Assarsson 
11526ad340eSHenning Colliander /* DMA Enable */
11626ad340eSHenning Colliander #define KVASER_PCIEFD_SRB_CTRL_DMA_ENABLE BIT(0)
11726ad340eSHenning Colliander 
118*69335013SJimmy Assarsson /* KCAN CTRL packet types */
11926ad340eSHenning Colliander #define KVASER_PCIEFD_KCAN_CTRL_EFLUSH (4 << 29)
12026ad340eSHenning Colliander #define KVASER_PCIEFD_KCAN_CTRL_EFRAME (5 << 29)
12126ad340eSHenning Colliander 
122*69335013SJimmy Assarsson /* Command sequence number */
12326ad340eSHenning Colliander #define KVASER_PCIEFD_KCAN_CMD_SEQ_SHIFT 16
12426ad340eSHenning Colliander /* Abort, flush and reset */
12526ad340eSHenning Colliander #define KVASER_PCIEFD_KCAN_CMD_AT BIT(1)
126*69335013SJimmy Assarsson /* Request status packet */
127*69335013SJimmy Assarsson #define KVASER_PCIEFD_KCAN_CMD_SRQ BIT(0)
12826ad340eSHenning Colliander 
12926ad340eSHenning Colliander /* Transmitter unaligned */
13026ad340eSHenning Colliander #define KVASER_PCIEFD_KCAN_IRQ_TAL BIT(17)
131*69335013SJimmy Assarsson /* Tx FIFO empty */
132*69335013SJimmy Assarsson #define KVASER_PCIEFD_KCAN_IRQ_TE BIT(16)
133*69335013SJimmy Assarsson /* Tx FIFO overflow */
134*69335013SJimmy Assarsson #define KVASER_PCIEFD_KCAN_IRQ_TOF BIT(15)
135*69335013SJimmy Assarsson /* Tx buffer flush done */
136*69335013SJimmy Assarsson #define KVASER_PCIEFD_KCAN_IRQ_TFD BIT(14)
137*69335013SJimmy Assarsson /* Abort done */
138*69335013SJimmy Assarsson #define KVASER_PCIEFD_KCAN_IRQ_ABD BIT(13)
139*69335013SJimmy Assarsson /* Rx FIFO overflow */
140*69335013SJimmy Assarsson #define KVASER_PCIEFD_KCAN_IRQ_ROF BIT(5)
141*69335013SJimmy Assarsson /* FDF bit when controller is in classic CAN mode */
142*69335013SJimmy Assarsson #define KVASER_PCIEFD_KCAN_IRQ_FDIC BIT(3)
143*69335013SJimmy Assarsson /* Bus parameter protection error */
144*69335013SJimmy Assarsson #define KVASER_PCIEFD_KCAN_IRQ_BPP BIT(2)
145*69335013SJimmy Assarsson /* Tx FIFO unaligned end */
146*69335013SJimmy Assarsson #define KVASER_PCIEFD_KCAN_IRQ_TAE BIT(1)
147*69335013SJimmy Assarsson /* Tx FIFO unaligned read */
148*69335013SJimmy Assarsson #define KVASER_PCIEFD_KCAN_IRQ_TAR BIT(0)
14926ad340eSHenning Colliander 
150*69335013SJimmy Assarsson /* Tx FIFO size */
15126ad340eSHenning Colliander #define KVASER_PCIEFD_KCAN_TX_NPACKETS_MAX_SHIFT 16
15226ad340eSHenning Colliander 
153*69335013SJimmy Assarsson /* Current status packet sequence number */
15426ad340eSHenning Colliander #define KVASER_PCIEFD_KCAN_STAT_SEQNO_SHIFT 24
15526ad340eSHenning Colliander /* Controller got CAN FD capability */
15626ad340eSHenning Colliander #define KVASER_PCIEFD_KCAN_STAT_FD BIT(19)
157*69335013SJimmy Assarsson /* Controller got one-shot capability */
158*69335013SJimmy Assarsson #define KVASER_PCIEFD_KCAN_STAT_CAP BIT(16)
159*69335013SJimmy Assarsson /* Controller in reset mode */
160*69335013SJimmy Assarsson #define KVASER_PCIEFD_KCAN_STAT_IRM BIT(15)
161*69335013SJimmy Assarsson /* Reset mode request */
162*69335013SJimmy Assarsson #define KVASER_PCIEFD_KCAN_STAT_RMR BIT(14)
163*69335013SJimmy Assarsson /* Bus off */
164*69335013SJimmy Assarsson #define KVASER_PCIEFD_KCAN_STAT_BOFF BIT(11)
165*69335013SJimmy Assarsson /* Idle state. Controller in reset mode and no abort or flush pending */
166*69335013SJimmy Assarsson #define KVASER_PCIEFD_KCAN_STAT_IDLE BIT(10)
167*69335013SJimmy Assarsson /* Abort request */
168*69335013SJimmy Assarsson #define KVASER_PCIEFD_KCAN_STAT_AR BIT(7)
169*69335013SJimmy Assarsson /* Controller is bus off */
17026ad340eSHenning Colliander #define KVASER_PCIEFD_KCAN_STAT_BUS_OFF_MSK (KVASER_PCIEFD_KCAN_STAT_AR | \
17126ad340eSHenning Colliander 	KVASER_PCIEFD_KCAN_STAT_BOFF | KVASER_PCIEFD_KCAN_STAT_RMR | \
17226ad340eSHenning Colliander 	KVASER_PCIEFD_KCAN_STAT_IRM)
17326ad340eSHenning Colliander 
17426ad340eSHenning Colliander /* Classic CAN mode */
17526ad340eSHenning Colliander #define KVASER_PCIEFD_KCAN_MODE_CCM BIT(31)
176*69335013SJimmy Assarsson /* Active error flag enable. Clear to force error passive */
177*69335013SJimmy Assarsson #define KVASER_PCIEFD_KCAN_MODE_EEN BIT(23)
178*69335013SJimmy Assarsson /* Acknowledgment packet type */
179*69335013SJimmy Assarsson #define KVASER_PCIEFD_KCAN_MODE_APT BIT(20)
180*69335013SJimmy Assarsson /* CAN FD non-ISO */
181*69335013SJimmy Assarsson #define KVASER_PCIEFD_KCAN_MODE_NIFDEN BIT(15)
182*69335013SJimmy Assarsson /* Error packet enable */
183*69335013SJimmy Assarsson #define KVASER_PCIEFD_KCAN_MODE_EPEN BIT(12)
184*69335013SJimmy Assarsson /* Listen only mode */
185*69335013SJimmy Assarsson #define KVASER_PCIEFD_KCAN_MODE_LOM BIT(9)
186*69335013SJimmy Assarsson /* Reset mode */
187*69335013SJimmy Assarsson #define KVASER_PCIEFD_KCAN_MODE_RM BIT(8)
18826ad340eSHenning Colliander 
189*69335013SJimmy Assarsson /* BTRN and BTRD fields */
19026ad340eSHenning Colliander #define KVASER_PCIEFD_KCAN_BTRN_TSEG2_SHIFT 26
191*69335013SJimmy Assarsson #define KVASER_PCIEFD_KCAN_BTRN_TSEG1_SHIFT 17
192*69335013SJimmy Assarsson #define KVASER_PCIEFD_KCAN_BTRN_SJW_SHIFT 13
19326ad340eSHenning Colliander 
194*69335013SJimmy Assarsson /* PWM Control fields */
19526ad340eSHenning Colliander #define KVASER_PCIEFD_KCAN_PWM_TOP_SHIFT 16
19626ad340eSHenning Colliander 
197*69335013SJimmy Assarsson /* KCAN packet type IDs */
19826ad340eSHenning Colliander #define KVASER_PCIEFD_PACK_TYPE_DATA 0
19926ad340eSHenning Colliander #define KVASER_PCIEFD_PACK_TYPE_ACK 1
20026ad340eSHenning Colliander #define KVASER_PCIEFD_PACK_TYPE_TXRQ 2
20126ad340eSHenning Colliander #define KVASER_PCIEFD_PACK_TYPE_ERROR 3
20226ad340eSHenning Colliander #define KVASER_PCIEFD_PACK_TYPE_EFLUSH_ACK 4
20326ad340eSHenning Colliander #define KVASER_PCIEFD_PACK_TYPE_EFRAME_ACK 5
20426ad340eSHenning Colliander #define KVASER_PCIEFD_PACK_TYPE_ACK_DATA 6
20526ad340eSHenning Colliander #define KVASER_PCIEFD_PACK_TYPE_STATUS 8
20626ad340eSHenning Colliander #define KVASER_PCIEFD_PACK_TYPE_BUS_LOAD 9
20726ad340eSHenning Colliander 
208*69335013SJimmy Assarsson /* Common KCAN packet definitions, second word */
20926ad340eSHenning Colliander #define KVASER_PCIEFD_PACKET_TYPE_SHIFT 28
210*69335013SJimmy Assarsson #define KVASER_PCIEFD_PACKET_CHID_SHIFT 25
211*69335013SJimmy Assarsson #define KVASER_PCIEFD_PACKET_SEQ_MSK 0xff
21226ad340eSHenning Colliander 
213*69335013SJimmy Assarsson /* KCAN Transmit/Receive data packet, first word */
21426ad340eSHenning Colliander #define KVASER_PCIEFD_RPACKET_IDE BIT(30)
21526ad340eSHenning Colliander #define KVASER_PCIEFD_RPACKET_RTR BIT(29)
216*69335013SJimmy Assarsson /* KCAN Transmit data packet, second word */
21726ad340eSHenning Colliander #define KVASER_PCIEFD_TPACKET_AREQ BIT(31)
218*69335013SJimmy Assarsson #define KVASER_PCIEFD_TPACKET_SMS BIT(16)
219*69335013SJimmy Assarsson /* KCAN Transmit/Receive data packet, second word */
220*69335013SJimmy Assarsson #define KVASER_PCIEFD_RPACKET_FDF BIT(15)
221*69335013SJimmy Assarsson #define KVASER_PCIEFD_RPACKET_BRS BIT(14)
222*69335013SJimmy Assarsson #define KVASER_PCIEFD_RPACKET_ESI BIT(13)
223*69335013SJimmy Assarsson #define KVASER_PCIEFD_RPACKET_DLC_SHIFT 8
22426ad340eSHenning Colliander 
225*69335013SJimmy Assarsson /* KCAN Transmit acknowledge packet, first word */
22626ad340eSHenning Colliander #define KVASER_PCIEFD_APACKET_NACK BIT(11)
227*69335013SJimmy Assarsson #define KVASER_PCIEFD_APACKET_ABL BIT(10)
228*69335013SJimmy Assarsson #define KVASER_PCIEFD_APACKET_CT BIT(9)
229*69335013SJimmy Assarsson #define KVASER_PCIEFD_APACKET_FLU BIT(8)
23026ad340eSHenning Colliander 
231*69335013SJimmy Assarsson /* KCAN Status packet, first word */
23226ad340eSHenning Colliander #define KVASER_PCIEFD_SPACK_RMCD BIT(22)
233*69335013SJimmy Assarsson #define KVASER_PCIEFD_SPACK_IRM BIT(21)
234*69335013SJimmy Assarsson #define KVASER_PCIEFD_SPACK_IDET BIT(20)
235*69335013SJimmy Assarsson #define KVASER_PCIEFD_SPACK_BOFF BIT(16)
236*69335013SJimmy Assarsson #define KVASER_PCIEFD_SPACK_RXERR_SHIFT 8
237*69335013SJimmy Assarsson /* KCAN Status packet, second word */
23826ad340eSHenning Colliander #define KVASER_PCIEFD_SPACK_EPLR BIT(24)
239*69335013SJimmy Assarsson #define KVASER_PCIEFD_SPACK_EWLR BIT(23)
240*69335013SJimmy Assarsson #define KVASER_PCIEFD_SPACK_AUTO BIT(21)
24126ad340eSHenning Colliander 
242*69335013SJimmy Assarsson /* KCAN Error detected packet, second word */
24336aea60fSJimmy Assarsson #define KVASER_PCIEFD_EPACK_DIR_TX BIT(0)
24436aea60fSJimmy Assarsson 
24526ad340eSHenning Colliander struct kvaser_pciefd;
24626ad340eSHenning Colliander 
24726ad340eSHenning Colliander struct kvaser_pciefd_can {
24826ad340eSHenning Colliander 	struct can_priv can;
24926ad340eSHenning Colliander 	struct kvaser_pciefd *kv_pcie;
25026ad340eSHenning Colliander 	void __iomem *reg_base;
25126ad340eSHenning Colliander 	struct can_berr_counter bec;
25226ad340eSHenning Colliander 	u8 cmd_seq;
25326ad340eSHenning Colliander 	int err_rep_cnt;
25426ad340eSHenning Colliander 	int echo_idx;
25526ad340eSHenning Colliander 	spinlock_t lock; /* Locks sensitive registers (e.g. MODE) */
25626ad340eSHenning Colliander 	spinlock_t echo_lock; /* Locks the message echo buffer */
25726ad340eSHenning Colliander 	struct timer_list bec_poll_timer;
25826ad340eSHenning Colliander 	struct completion start_comp, flush_comp;
25926ad340eSHenning Colliander };
26026ad340eSHenning Colliander 
26126ad340eSHenning Colliander struct kvaser_pciefd {
26226ad340eSHenning Colliander 	struct pci_dev *pci;
26326ad340eSHenning Colliander 	void __iomem *reg_base;
26426ad340eSHenning Colliander 	struct kvaser_pciefd_can *can[KVASER_PCIEFD_MAX_CAN_CHANNELS];
26526ad340eSHenning Colliander 	void *dma_data[KVASER_PCIEFD_DMA_COUNT];
26626ad340eSHenning Colliander 	u8 nr_channels;
267ec44dd57SChrister Beskow 	u32 bus_freq;
26826ad340eSHenning Colliander 	u32 freq;
26926ad340eSHenning Colliander 	u32 freq_to_ticks_div;
27026ad340eSHenning Colliander };
27126ad340eSHenning Colliander 
27226ad340eSHenning Colliander struct kvaser_pciefd_rx_packet {
27326ad340eSHenning Colliander 	u32 header[2];
27426ad340eSHenning Colliander 	u64 timestamp;
27526ad340eSHenning Colliander };
27626ad340eSHenning Colliander 
27726ad340eSHenning Colliander struct kvaser_pciefd_tx_packet {
27826ad340eSHenning Colliander 	u32 header[2];
27926ad340eSHenning Colliander 	u8 data[64];
28026ad340eSHenning Colliander };
28126ad340eSHenning Colliander 
28226ad340eSHenning Colliander static const struct can_bittiming_const kvaser_pciefd_bittiming_const = {
28326ad340eSHenning Colliander 	.name = KVASER_PCIEFD_DRV_NAME,
28426ad340eSHenning Colliander 	.tseg1_min = 1,
285470e14c0SJimmy Assarsson 	.tseg1_max = 512,
28626ad340eSHenning Colliander 	.tseg2_min = 1,
28726ad340eSHenning Colliander 	.tseg2_max = 32,
28826ad340eSHenning Colliander 	.sjw_max = 16,
28926ad340eSHenning Colliander 	.brp_min = 1,
290470e14c0SJimmy Assarsson 	.brp_max = 8192,
29126ad340eSHenning Colliander 	.brp_inc = 1,
29226ad340eSHenning Colliander };
29326ad340eSHenning Colliander 
29426ad340eSHenning Colliander static struct pci_device_id kvaser_pciefd_id_table[] = {
295488c07b4SJimmy Assarsson 	{
296488c07b4SJimmy Assarsson 		PCI_DEVICE(KVASER_PCIEFD_VENDOR, KVASER_PCIEFD_4HS_DEVICE_ID),
297488c07b4SJimmy Assarsson 	},
298488c07b4SJimmy Assarsson 	{
299488c07b4SJimmy Assarsson 		PCI_DEVICE(KVASER_PCIEFD_VENDOR, KVASER_PCIEFD_2HS_V2_DEVICE_ID),
300488c07b4SJimmy Assarsson 	},
301488c07b4SJimmy Assarsson 	{
302488c07b4SJimmy Assarsson 		PCI_DEVICE(KVASER_PCIEFD_VENDOR, KVASER_PCIEFD_HS_V2_DEVICE_ID),
303488c07b4SJimmy Assarsson 	},
304488c07b4SJimmy Assarsson 	{
305488c07b4SJimmy Assarsson 		PCI_DEVICE(KVASER_PCIEFD_VENDOR, KVASER_PCIEFD_MINIPCIE_HS_V2_DEVICE_ID),
306488c07b4SJimmy Assarsson 	},
307488c07b4SJimmy Assarsson 	{
308488c07b4SJimmy Assarsson 		PCI_DEVICE(KVASER_PCIEFD_VENDOR, KVASER_PCIEFD_MINIPCIE_2HS_V2_DEVICE_ID),
309488c07b4SJimmy Assarsson 	},
310488c07b4SJimmy Assarsson 	{
311488c07b4SJimmy Assarsson 		0,
312488c07b4SJimmy Assarsson 	},
31326ad340eSHenning Colliander };
31426ad340eSHenning Colliander MODULE_DEVICE_TABLE(pci, kvaser_pciefd_id_table);
31526ad340eSHenning Colliander 
31626ad340eSHenning Colliander static void kvaser_pciefd_request_status(struct kvaser_pciefd_can *can)
31726ad340eSHenning Colliander {
31826ad340eSHenning Colliander 	u32 cmd;
31926ad340eSHenning Colliander 
32026ad340eSHenning Colliander 	cmd = KVASER_PCIEFD_KCAN_CMD_SRQ;
32126ad340eSHenning Colliander 	cmd |= ++can->cmd_seq << KVASER_PCIEFD_KCAN_CMD_SEQ_SHIFT;
32226ad340eSHenning Colliander 	iowrite32(cmd, can->reg_base + KVASER_PCIEFD_KCAN_CMD_REG);
32326ad340eSHenning Colliander }
32426ad340eSHenning Colliander 
32526ad340eSHenning Colliander static void kvaser_pciefd_enable_err_gen(struct kvaser_pciefd_can *can)
32626ad340eSHenning Colliander {
32726ad340eSHenning Colliander 	u32 mode;
32826ad340eSHenning Colliander 	unsigned long irq;
32926ad340eSHenning Colliander 
33026ad340eSHenning Colliander 	spin_lock_irqsave(&can->lock, irq);
33126ad340eSHenning Colliander 	mode = ioread32(can->reg_base + KVASER_PCIEFD_KCAN_MODE_REG);
33226ad340eSHenning Colliander 	if (!(mode & KVASER_PCIEFD_KCAN_MODE_EPEN)) {
33326ad340eSHenning Colliander 		mode |= KVASER_PCIEFD_KCAN_MODE_EPEN;
33426ad340eSHenning Colliander 		iowrite32(mode, can->reg_base + KVASER_PCIEFD_KCAN_MODE_REG);
33526ad340eSHenning Colliander 	}
33626ad340eSHenning Colliander 	spin_unlock_irqrestore(&can->lock, irq);
33726ad340eSHenning Colliander }
33826ad340eSHenning Colliander 
33926ad340eSHenning Colliander static void kvaser_pciefd_disable_err_gen(struct kvaser_pciefd_can *can)
34026ad340eSHenning Colliander {
34126ad340eSHenning Colliander 	u32 mode;
34226ad340eSHenning Colliander 	unsigned long irq;
34326ad340eSHenning Colliander 
34426ad340eSHenning Colliander 	spin_lock_irqsave(&can->lock, irq);
34526ad340eSHenning Colliander 	mode = ioread32(can->reg_base + KVASER_PCIEFD_KCAN_MODE_REG);
34626ad340eSHenning Colliander 	mode &= ~KVASER_PCIEFD_KCAN_MODE_EPEN;
34726ad340eSHenning Colliander 	iowrite32(mode, can->reg_base + KVASER_PCIEFD_KCAN_MODE_REG);
34826ad340eSHenning Colliander 	spin_unlock_irqrestore(&can->lock, irq);
34926ad340eSHenning Colliander }
35026ad340eSHenning Colliander 
35124aecf55SJimmy Assarsson static void kvaser_pciefd_set_tx_irq(struct kvaser_pciefd_can *can)
35226ad340eSHenning Colliander {
35326ad340eSHenning Colliander 	u32 msk;
35426ad340eSHenning Colliander 
35526ad340eSHenning Colliander 	msk = KVASER_PCIEFD_KCAN_IRQ_TE | KVASER_PCIEFD_KCAN_IRQ_ROF |
35626ad340eSHenning Colliander 	      KVASER_PCIEFD_KCAN_IRQ_TOF | KVASER_PCIEFD_KCAN_IRQ_ABD |
35726ad340eSHenning Colliander 	      KVASER_PCIEFD_KCAN_IRQ_TAE | KVASER_PCIEFD_KCAN_IRQ_TAL |
35826ad340eSHenning Colliander 	      KVASER_PCIEFD_KCAN_IRQ_FDIC | KVASER_PCIEFD_KCAN_IRQ_BPP |
359262d7a52SJimmy Assarsson 	      KVASER_PCIEFD_KCAN_IRQ_TAR;
36026ad340eSHenning Colliander 
36126ad340eSHenning Colliander 	iowrite32(msk, can->reg_base + KVASER_PCIEFD_KCAN_IEN_REG);
36226ad340eSHenning Colliander }
36326ad340eSHenning Colliander 
3642d55e9f9SJimmy Assarsson static inline void kvaser_pciefd_set_skb_timestamp(const struct kvaser_pciefd *pcie,
3652d55e9f9SJimmy Assarsson 						   struct sk_buff *skb, u64 timestamp)
3662d55e9f9SJimmy Assarsson {
3672d55e9f9SJimmy Assarsson 	skb_hwtstamps(skb)->hwtstamp =
3682d55e9f9SJimmy Assarsson 		ns_to_ktime(div_u64(timestamp * 1000, pcie->freq_to_ticks_div));
3692d55e9f9SJimmy Assarsson }
3702d55e9f9SJimmy Assarsson 
37126ad340eSHenning Colliander static void kvaser_pciefd_setup_controller(struct kvaser_pciefd_can *can)
37226ad340eSHenning Colliander {
37326ad340eSHenning Colliander 	u32 mode;
37426ad340eSHenning Colliander 	unsigned long irq;
37526ad340eSHenning Colliander 
37626ad340eSHenning Colliander 	spin_lock_irqsave(&can->lock, irq);
37726ad340eSHenning Colliander 
37826ad340eSHenning Colliander 	mode = ioread32(can->reg_base + KVASER_PCIEFD_KCAN_MODE_REG);
37926ad340eSHenning Colliander 	if (can->can.ctrlmode & CAN_CTRLMODE_FD) {
38026ad340eSHenning Colliander 		mode &= ~KVASER_PCIEFD_KCAN_MODE_CCM;
38126ad340eSHenning Colliander 		if (can->can.ctrlmode & CAN_CTRLMODE_FD_NON_ISO)
38226ad340eSHenning Colliander 			mode |= KVASER_PCIEFD_KCAN_MODE_NIFDEN;
38326ad340eSHenning Colliander 		else
38426ad340eSHenning Colliander 			mode &= ~KVASER_PCIEFD_KCAN_MODE_NIFDEN;
38526ad340eSHenning Colliander 	} else {
38626ad340eSHenning Colliander 		mode |= KVASER_PCIEFD_KCAN_MODE_CCM;
38726ad340eSHenning Colliander 		mode &= ~KVASER_PCIEFD_KCAN_MODE_NIFDEN;
38826ad340eSHenning Colliander 	}
38926ad340eSHenning Colliander 
39026ad340eSHenning Colliander 	if (can->can.ctrlmode & CAN_CTRLMODE_LISTENONLY)
39126ad340eSHenning Colliander 		mode |= KVASER_PCIEFD_KCAN_MODE_LOM;
392bf7ac55eSJimmy Assarsson 	else
393bf7ac55eSJimmy Assarsson 		mode &= ~KVASER_PCIEFD_KCAN_MODE_LOM;
39426ad340eSHenning Colliander 
39526ad340eSHenning Colliander 	mode |= KVASER_PCIEFD_KCAN_MODE_EEN;
39626ad340eSHenning Colliander 	mode |= KVASER_PCIEFD_KCAN_MODE_EPEN;
39726ad340eSHenning Colliander 	/* Use ACK packet type */
39826ad340eSHenning Colliander 	mode &= ~KVASER_PCIEFD_KCAN_MODE_APT;
39926ad340eSHenning Colliander 	mode &= ~KVASER_PCIEFD_KCAN_MODE_RM;
40026ad340eSHenning Colliander 	iowrite32(mode, can->reg_base + KVASER_PCIEFD_KCAN_MODE_REG);
40126ad340eSHenning Colliander 
40226ad340eSHenning Colliander 	spin_unlock_irqrestore(&can->lock, irq);
40326ad340eSHenning Colliander }
40426ad340eSHenning Colliander 
40526ad340eSHenning Colliander static void kvaser_pciefd_start_controller_flush(struct kvaser_pciefd_can *can)
40626ad340eSHenning Colliander {
40726ad340eSHenning Colliander 	u32 status;
40826ad340eSHenning Colliander 	unsigned long irq;
40926ad340eSHenning Colliander 
41026ad340eSHenning Colliander 	spin_lock_irqsave(&can->lock, irq);
41126ad340eSHenning Colliander 	iowrite32(-1, can->reg_base + KVASER_PCIEFD_KCAN_IRQ_REG);
412262d7a52SJimmy Assarsson 	iowrite32(KVASER_PCIEFD_KCAN_IRQ_ABD,
41326ad340eSHenning Colliander 		  can->reg_base + KVASER_PCIEFD_KCAN_IEN_REG);
41426ad340eSHenning Colliander 
41526ad340eSHenning Colliander 	status = ioread32(can->reg_base + KVASER_PCIEFD_KCAN_STAT_REG);
41626ad340eSHenning Colliander 	if (status & KVASER_PCIEFD_KCAN_STAT_IDLE) {
41726ad340eSHenning Colliander 		u32 cmd;
41826ad340eSHenning Colliander 
41926ad340eSHenning Colliander 		/* If controller is already idle, run abort, flush and reset */
42026ad340eSHenning Colliander 		cmd = KVASER_PCIEFD_KCAN_CMD_AT;
42126ad340eSHenning Colliander 		cmd |= ++can->cmd_seq << KVASER_PCIEFD_KCAN_CMD_SEQ_SHIFT;
42226ad340eSHenning Colliander 		iowrite32(cmd, can->reg_base + KVASER_PCIEFD_KCAN_CMD_REG);
42326ad340eSHenning Colliander 	} else if (!(status & KVASER_PCIEFD_KCAN_STAT_RMR)) {
42426ad340eSHenning Colliander 		u32 mode;
42526ad340eSHenning Colliander 
42626ad340eSHenning Colliander 		/* Put controller in reset mode */
42726ad340eSHenning Colliander 		mode = ioread32(can->reg_base + KVASER_PCIEFD_KCAN_MODE_REG);
42826ad340eSHenning Colliander 		mode |= KVASER_PCIEFD_KCAN_MODE_RM;
42926ad340eSHenning Colliander 		iowrite32(mode, can->reg_base + KVASER_PCIEFD_KCAN_MODE_REG);
43026ad340eSHenning Colliander 	}
43126ad340eSHenning Colliander 
43226ad340eSHenning Colliander 	spin_unlock_irqrestore(&can->lock, irq);
43326ad340eSHenning Colliander }
43426ad340eSHenning Colliander 
43526ad340eSHenning Colliander static int kvaser_pciefd_bus_on(struct kvaser_pciefd_can *can)
43626ad340eSHenning Colliander {
43726ad340eSHenning Colliander 	u32 mode;
43826ad340eSHenning Colliander 	unsigned long irq;
43926ad340eSHenning Colliander 
44026ad340eSHenning Colliander 	del_timer(&can->bec_poll_timer);
44126ad340eSHenning Colliander 
44226ad340eSHenning Colliander 	if (!completion_done(&can->flush_comp))
44326ad340eSHenning Colliander 		kvaser_pciefd_start_controller_flush(can);
44426ad340eSHenning Colliander 
44526ad340eSHenning Colliander 	if (!wait_for_completion_timeout(&can->flush_comp,
44626ad340eSHenning Colliander 					 KVASER_PCIEFD_WAIT_TIMEOUT)) {
44726ad340eSHenning Colliander 		netdev_err(can->can.dev, "Timeout during bus on flush\n");
44826ad340eSHenning Colliander 		return -ETIMEDOUT;
44926ad340eSHenning Colliander 	}
45026ad340eSHenning Colliander 
45126ad340eSHenning Colliander 	spin_lock_irqsave(&can->lock, irq);
45226ad340eSHenning Colliander 	iowrite32(0, can->reg_base + KVASER_PCIEFD_KCAN_IEN_REG);
45326ad340eSHenning Colliander 	iowrite32(-1, can->reg_base + KVASER_PCIEFD_KCAN_IRQ_REG);
45426ad340eSHenning Colliander 
455262d7a52SJimmy Assarsson 	iowrite32(KVASER_PCIEFD_KCAN_IRQ_ABD,
45626ad340eSHenning Colliander 		  can->reg_base + KVASER_PCIEFD_KCAN_IEN_REG);
45726ad340eSHenning Colliander 
45826ad340eSHenning Colliander 	mode = ioread32(can->reg_base + KVASER_PCIEFD_KCAN_MODE_REG);
45926ad340eSHenning Colliander 	mode &= ~KVASER_PCIEFD_KCAN_MODE_RM;
46026ad340eSHenning Colliander 	iowrite32(mode, can->reg_base + KVASER_PCIEFD_KCAN_MODE_REG);
46126ad340eSHenning Colliander 	spin_unlock_irqrestore(&can->lock, irq);
46226ad340eSHenning Colliander 
46326ad340eSHenning Colliander 	if (!wait_for_completion_timeout(&can->start_comp,
46426ad340eSHenning Colliander 					 KVASER_PCIEFD_WAIT_TIMEOUT)) {
46526ad340eSHenning Colliander 		netdev_err(can->can.dev, "Timeout during bus on reset\n");
46626ad340eSHenning Colliander 		return -ETIMEDOUT;
46726ad340eSHenning Colliander 	}
46826ad340eSHenning Colliander 	/* Reset interrupt handling */
46926ad340eSHenning Colliander 	iowrite32(0, can->reg_base + KVASER_PCIEFD_KCAN_IEN_REG);
47026ad340eSHenning Colliander 	iowrite32(-1, can->reg_base + KVASER_PCIEFD_KCAN_IRQ_REG);
47126ad340eSHenning Colliander 
47226ad340eSHenning Colliander 	kvaser_pciefd_set_tx_irq(can);
47326ad340eSHenning Colliander 	kvaser_pciefd_setup_controller(can);
47426ad340eSHenning Colliander 
47526ad340eSHenning Colliander 	can->can.state = CAN_STATE_ERROR_ACTIVE;
47626ad340eSHenning Colliander 	netif_wake_queue(can->can.dev);
47726ad340eSHenning Colliander 	can->bec.txerr = 0;
47826ad340eSHenning Colliander 	can->bec.rxerr = 0;
47926ad340eSHenning Colliander 	can->err_rep_cnt = 0;
48026ad340eSHenning Colliander 
48126ad340eSHenning Colliander 	return 0;
48226ad340eSHenning Colliander }
48326ad340eSHenning Colliander 
48426ad340eSHenning Colliander static void kvaser_pciefd_pwm_stop(struct kvaser_pciefd_can *can)
48526ad340eSHenning Colliander {
4861910cd88SChrister Beskow 	u8 top;
48726ad340eSHenning Colliander 	u32 pwm_ctrl;
48826ad340eSHenning Colliander 	unsigned long irq;
48926ad340eSHenning Colliander 
49026ad340eSHenning Colliander 	spin_lock_irqsave(&can->lock, irq);
49126ad340eSHenning Colliander 	pwm_ctrl = ioread32(can->reg_base + KVASER_PCIEFD_KCAN_PWM_REG);
49226ad340eSHenning Colliander 	top = (pwm_ctrl >> KVASER_PCIEFD_KCAN_PWM_TOP_SHIFT) & 0xff;
49326ad340eSHenning Colliander 
4941910cd88SChrister Beskow 	/* Set duty cycle to zero */
4951910cd88SChrister Beskow 	pwm_ctrl |= top;
49626ad340eSHenning Colliander 	iowrite32(pwm_ctrl, can->reg_base + KVASER_PCIEFD_KCAN_PWM_REG);
49726ad340eSHenning Colliander 	spin_unlock_irqrestore(&can->lock, irq);
49826ad340eSHenning Colliander }
49926ad340eSHenning Colliander 
50026ad340eSHenning Colliander static void kvaser_pciefd_pwm_start(struct kvaser_pciefd_can *can)
50126ad340eSHenning Colliander {
50226ad340eSHenning Colliander 	int top, trigger;
50326ad340eSHenning Colliander 	u32 pwm_ctrl;
50426ad340eSHenning Colliander 	unsigned long irq;
50526ad340eSHenning Colliander 
50626ad340eSHenning Colliander 	kvaser_pciefd_pwm_stop(can);
50726ad340eSHenning Colliander 	spin_lock_irqsave(&can->lock, irq);
50826ad340eSHenning Colliander 
50926ad340eSHenning Colliander 	/* Set frequency to 500 KHz*/
510ec44dd57SChrister Beskow 	top = can->kv_pcie->bus_freq / (2 * 500000) - 1;
51126ad340eSHenning Colliander 
51226ad340eSHenning Colliander 	pwm_ctrl = top & 0xff;
51326ad340eSHenning Colliander 	pwm_ctrl |= (top & 0xff) << KVASER_PCIEFD_KCAN_PWM_TOP_SHIFT;
51426ad340eSHenning Colliander 	iowrite32(pwm_ctrl, can->reg_base + KVASER_PCIEFD_KCAN_PWM_REG);
51526ad340eSHenning Colliander 
51626ad340eSHenning Colliander 	/* Set duty cycle to 95 */
51726ad340eSHenning Colliander 	trigger = (100 * top - 95 * (top + 1) + 50) / 100;
51826ad340eSHenning Colliander 	pwm_ctrl = trigger & 0xff;
51926ad340eSHenning Colliander 	pwm_ctrl |= (top & 0xff) << KVASER_PCIEFD_KCAN_PWM_TOP_SHIFT;
52026ad340eSHenning Colliander 	iowrite32(pwm_ctrl, can->reg_base + KVASER_PCIEFD_KCAN_PWM_REG);
52126ad340eSHenning Colliander 	spin_unlock_irqrestore(&can->lock, irq);
52226ad340eSHenning Colliander }
52326ad340eSHenning Colliander 
52426ad340eSHenning Colliander static int kvaser_pciefd_open(struct net_device *netdev)
52526ad340eSHenning Colliander {
52626ad340eSHenning Colliander 	int err;
52726ad340eSHenning Colliander 	struct kvaser_pciefd_can *can = netdev_priv(netdev);
52826ad340eSHenning Colliander 
52926ad340eSHenning Colliander 	err = open_candev(netdev);
53026ad340eSHenning Colliander 	if (err)
53126ad340eSHenning Colliander 		return err;
53226ad340eSHenning Colliander 
53326ad340eSHenning Colliander 	err = kvaser_pciefd_bus_on(can);
53413a84cf3SZhang Qilong 	if (err) {
53513a84cf3SZhang Qilong 		close_candev(netdev);
53626ad340eSHenning Colliander 		return err;
53713a84cf3SZhang Qilong 	}
53826ad340eSHenning Colliander 
53926ad340eSHenning Colliander 	return 0;
54026ad340eSHenning Colliander }
54126ad340eSHenning Colliander 
54226ad340eSHenning Colliander static int kvaser_pciefd_stop(struct net_device *netdev)
54326ad340eSHenning Colliander {
54426ad340eSHenning Colliander 	struct kvaser_pciefd_can *can = netdev_priv(netdev);
54526ad340eSHenning Colliander 	int ret = 0;
54626ad340eSHenning Colliander 
54726ad340eSHenning Colliander 	/* Don't interrupt ongoing flush */
54826ad340eSHenning Colliander 	if (!completion_done(&can->flush_comp))
54926ad340eSHenning Colliander 		kvaser_pciefd_start_controller_flush(can);
55026ad340eSHenning Colliander 
55126ad340eSHenning Colliander 	if (!wait_for_completion_timeout(&can->flush_comp,
55226ad340eSHenning Colliander 					 KVASER_PCIEFD_WAIT_TIMEOUT)) {
55326ad340eSHenning Colliander 		netdev_err(can->can.dev, "Timeout during stop\n");
55426ad340eSHenning Colliander 		ret = -ETIMEDOUT;
55526ad340eSHenning Colliander 	} else {
55626ad340eSHenning Colliander 		iowrite32(0, can->reg_base + KVASER_PCIEFD_KCAN_IEN_REG);
55726ad340eSHenning Colliander 		del_timer(&can->bec_poll_timer);
55826ad340eSHenning Colliander 	}
559aed0e6caSJimmy Assarsson 	can->can.state = CAN_STATE_STOPPED;
56026ad340eSHenning Colliander 	close_candev(netdev);
56126ad340eSHenning Colliander 
56226ad340eSHenning Colliander 	return ret;
56326ad340eSHenning Colliander }
56426ad340eSHenning Colliander 
56526ad340eSHenning Colliander static int kvaser_pciefd_prepare_tx_packet(struct kvaser_pciefd_tx_packet *p,
56626ad340eSHenning Colliander 					   struct kvaser_pciefd_can *can,
56726ad340eSHenning Colliander 					   struct sk_buff *skb)
56826ad340eSHenning Colliander {
56926ad340eSHenning Colliander 	struct canfd_frame *cf = (struct canfd_frame *)skb->data;
57026ad340eSHenning Colliander 	int packet_size;
57126ad340eSHenning Colliander 	int seq = can->echo_idx;
57226ad340eSHenning Colliander 
57326ad340eSHenning Colliander 	memset(p, 0, sizeof(*p));
57426ad340eSHenning Colliander 
57526ad340eSHenning Colliander 	if (can->can.ctrlmode & CAN_CTRLMODE_ONE_SHOT)
57626ad340eSHenning Colliander 		p->header[1] |= KVASER_PCIEFD_TPACKET_SMS;
57726ad340eSHenning Colliander 
57826ad340eSHenning Colliander 	if (cf->can_id & CAN_RTR_FLAG)
57926ad340eSHenning Colliander 		p->header[0] |= KVASER_PCIEFD_RPACKET_RTR;
58026ad340eSHenning Colliander 
58126ad340eSHenning Colliander 	if (cf->can_id & CAN_EFF_FLAG)
58226ad340eSHenning Colliander 		p->header[0] |= KVASER_PCIEFD_RPACKET_IDE;
58326ad340eSHenning Colliander 
58426ad340eSHenning Colliander 	p->header[0] |= cf->can_id & CAN_EFF_MASK;
5853ab4ce0dSOliver Hartkopp 	p->header[1] |= can_fd_len2dlc(cf->len) << KVASER_PCIEFD_RPACKET_DLC_SHIFT;
58626ad340eSHenning Colliander 	p->header[1] |= KVASER_PCIEFD_TPACKET_AREQ;
58726ad340eSHenning Colliander 
58826ad340eSHenning Colliander 	if (can_is_canfd_skb(skb)) {
58926ad340eSHenning Colliander 		p->header[1] |= KVASER_PCIEFD_RPACKET_FDF;
59026ad340eSHenning Colliander 		if (cf->flags & CANFD_BRS)
59126ad340eSHenning Colliander 			p->header[1] |= KVASER_PCIEFD_RPACKET_BRS;
59226ad340eSHenning Colliander 		if (cf->flags & CANFD_ESI)
59326ad340eSHenning Colliander 			p->header[1] |= KVASER_PCIEFD_RPACKET_ESI;
59426ad340eSHenning Colliander 	}
59526ad340eSHenning Colliander 
59626ad340eSHenning Colliander 	p->header[1] |= seq & KVASER_PCIEFD_PACKET_SEQ_MSK;
59726ad340eSHenning Colliander 
59826ad340eSHenning Colliander 	packet_size = cf->len;
59926ad340eSHenning Colliander 	memcpy(p->data, cf->data, packet_size);
60026ad340eSHenning Colliander 
60126ad340eSHenning Colliander 	return DIV_ROUND_UP(packet_size, 4);
60226ad340eSHenning Colliander }
60326ad340eSHenning Colliander 
60426ad340eSHenning Colliander static netdev_tx_t kvaser_pciefd_start_xmit(struct sk_buff *skb,
60526ad340eSHenning Colliander 					    struct net_device *netdev)
60626ad340eSHenning Colliander {
60726ad340eSHenning Colliander 	struct kvaser_pciefd_can *can = netdev_priv(netdev);
60826ad340eSHenning Colliander 	unsigned long irq_flags;
60926ad340eSHenning Colliander 	struct kvaser_pciefd_tx_packet packet;
61026ad340eSHenning Colliander 	int nwords;
61126ad340eSHenning Colliander 	u8 count;
61226ad340eSHenning Colliander 
613ae64438bSOliver Hartkopp 	if (can_dev_dropped_skb(netdev, skb))
61426ad340eSHenning Colliander 		return NETDEV_TX_OK;
61526ad340eSHenning Colliander 
61626ad340eSHenning Colliander 	nwords = kvaser_pciefd_prepare_tx_packet(&packet, can, skb);
61726ad340eSHenning Colliander 
61826ad340eSHenning Colliander 	spin_lock_irqsave(&can->echo_lock, irq_flags);
61926ad340eSHenning Colliander 
62026ad340eSHenning Colliander 	/* Prepare and save echo skb in internal slot */
6211dcb6e57SVincent Mailhol 	can_put_echo_skb(skb, netdev, can->echo_idx, 0);
62226ad340eSHenning Colliander 
62326ad340eSHenning Colliander 	/* Move echo index to the next slot */
62426ad340eSHenning Colliander 	can->echo_idx = (can->echo_idx + 1) % can->can.echo_skb_max;
62526ad340eSHenning Colliander 
62626ad340eSHenning Colliander 	/* Write header to fifo */
62726ad340eSHenning Colliander 	iowrite32(packet.header[0],
62826ad340eSHenning Colliander 		  can->reg_base + KVASER_PCIEFD_KCAN_FIFO_REG);
62926ad340eSHenning Colliander 	iowrite32(packet.header[1],
63026ad340eSHenning Colliander 		  can->reg_base + KVASER_PCIEFD_KCAN_FIFO_REG);
63126ad340eSHenning Colliander 
63226ad340eSHenning Colliander 	if (nwords) {
63326ad340eSHenning Colliander 		u32 data_last = ((u32 *)packet.data)[nwords - 1];
63426ad340eSHenning Colliander 
63526ad340eSHenning Colliander 		/* Write data to fifo, except last word */
63626ad340eSHenning Colliander 		iowrite32_rep(can->reg_base +
63726ad340eSHenning Colliander 			      KVASER_PCIEFD_KCAN_FIFO_REG, packet.data,
63826ad340eSHenning Colliander 			      nwords - 1);
63926ad340eSHenning Colliander 		/* Write last word to end of fifo */
64026ad340eSHenning Colliander 		__raw_writel(data_last, can->reg_base +
64126ad340eSHenning Colliander 			     KVASER_PCIEFD_KCAN_FIFO_LAST_REG);
64226ad340eSHenning Colliander 	} else {
64326ad340eSHenning Colliander 		/* Complete write to fifo */
64426ad340eSHenning Colliander 		__raw_writel(0, can->reg_base +
64526ad340eSHenning Colliander 			     KVASER_PCIEFD_KCAN_FIFO_LAST_REG);
64626ad340eSHenning Colliander 	}
64726ad340eSHenning Colliander 
64826ad340eSHenning Colliander 	count = ioread32(can->reg_base + KVASER_PCIEFD_KCAN_TX_NPACKETS_REG);
64926ad340eSHenning Colliander 	/* No room for a new message, stop the queue until at least one
65026ad340eSHenning Colliander 	 * successful transmit
65126ad340eSHenning Colliander 	 */
65226ad340eSHenning Colliander 	if (count >= KVASER_PCIEFD_CAN_TX_MAX_COUNT ||
65326ad340eSHenning Colliander 	    can->can.echo_skb[can->echo_idx])
65426ad340eSHenning Colliander 		netif_stop_queue(netdev);
65526ad340eSHenning Colliander 
65626ad340eSHenning Colliander 	spin_unlock_irqrestore(&can->echo_lock, irq_flags);
65726ad340eSHenning Colliander 
65826ad340eSHenning Colliander 	return NETDEV_TX_OK;
65926ad340eSHenning Colliander }
66026ad340eSHenning Colliander 
66126ad340eSHenning Colliander static int kvaser_pciefd_set_bittiming(struct kvaser_pciefd_can *can, bool data)
66226ad340eSHenning Colliander {
66326ad340eSHenning Colliander 	u32 mode, test, btrn;
66426ad340eSHenning Colliander 	unsigned long irq_flags;
66526ad340eSHenning Colliander 	int ret;
66626ad340eSHenning Colliander 	struct can_bittiming *bt;
66726ad340eSHenning Colliander 
66826ad340eSHenning Colliander 	if (data)
66926ad340eSHenning Colliander 		bt = &can->can.data_bittiming;
67026ad340eSHenning Colliander 	else
67126ad340eSHenning Colliander 		bt = &can->can.bittiming;
67226ad340eSHenning Colliander 
67326ad340eSHenning Colliander 	btrn = ((bt->phase_seg2 - 1) & 0x1f) <<
67426ad340eSHenning Colliander 	       KVASER_PCIEFD_KCAN_BTRN_TSEG2_SHIFT |
67526ad340eSHenning Colliander 	       (((bt->prop_seg + bt->phase_seg1) - 1) & 0x1ff) <<
67626ad340eSHenning Colliander 	       KVASER_PCIEFD_KCAN_BTRN_TSEG1_SHIFT |
67726ad340eSHenning Colliander 	       ((bt->sjw - 1) & 0xf) << KVASER_PCIEFD_KCAN_BTRN_SJW_SHIFT |
67826ad340eSHenning Colliander 	       ((bt->brp - 1) & 0x1fff);
67926ad340eSHenning Colliander 
68026ad340eSHenning Colliander 	spin_lock_irqsave(&can->lock, irq_flags);
68126ad340eSHenning Colliander 	mode = ioread32(can->reg_base + KVASER_PCIEFD_KCAN_MODE_REG);
68226ad340eSHenning Colliander 
68326ad340eSHenning Colliander 	/* Put the circuit in reset mode */
68426ad340eSHenning Colliander 	iowrite32(mode | KVASER_PCIEFD_KCAN_MODE_RM,
68526ad340eSHenning Colliander 		  can->reg_base + KVASER_PCIEFD_KCAN_MODE_REG);
68626ad340eSHenning Colliander 
68726ad340eSHenning Colliander 	/* Can only set bittiming if in reset mode */
68826ad340eSHenning Colliander 	ret = readl_poll_timeout(can->reg_base + KVASER_PCIEFD_KCAN_MODE_REG,
68926ad340eSHenning Colliander 				 test, test & KVASER_PCIEFD_KCAN_MODE_RM,
69026ad340eSHenning Colliander 				 0, 10);
69126ad340eSHenning Colliander 
69226ad340eSHenning Colliander 	if (ret) {
69326ad340eSHenning Colliander 		spin_unlock_irqrestore(&can->lock, irq_flags);
69426ad340eSHenning Colliander 		return -EBUSY;
69526ad340eSHenning Colliander 	}
69626ad340eSHenning Colliander 
69726ad340eSHenning Colliander 	if (data)
69826ad340eSHenning Colliander 		iowrite32(btrn, can->reg_base + KVASER_PCIEFD_KCAN_BTRD_REG);
69926ad340eSHenning Colliander 	else
70026ad340eSHenning Colliander 		iowrite32(btrn, can->reg_base + KVASER_PCIEFD_KCAN_BTRN_REG);
70126ad340eSHenning Colliander 
70226ad340eSHenning Colliander 	/* Restore previous reset mode status */
70326ad340eSHenning Colliander 	iowrite32(mode, can->reg_base + KVASER_PCIEFD_KCAN_MODE_REG);
70426ad340eSHenning Colliander 
70526ad340eSHenning Colliander 	spin_unlock_irqrestore(&can->lock, irq_flags);
70626ad340eSHenning Colliander 	return 0;
70726ad340eSHenning Colliander }
70826ad340eSHenning Colliander 
70926ad340eSHenning Colliander static int kvaser_pciefd_set_nominal_bittiming(struct net_device *ndev)
71026ad340eSHenning Colliander {
71126ad340eSHenning Colliander 	return kvaser_pciefd_set_bittiming(netdev_priv(ndev), false);
71226ad340eSHenning Colliander }
71326ad340eSHenning Colliander 
71426ad340eSHenning Colliander static int kvaser_pciefd_set_data_bittiming(struct net_device *ndev)
71526ad340eSHenning Colliander {
71626ad340eSHenning Colliander 	return kvaser_pciefd_set_bittiming(netdev_priv(ndev), true);
71726ad340eSHenning Colliander }
71826ad340eSHenning Colliander 
71926ad340eSHenning Colliander static int kvaser_pciefd_set_mode(struct net_device *ndev, enum can_mode mode)
72026ad340eSHenning Colliander {
72126ad340eSHenning Colliander 	struct kvaser_pciefd_can *can = netdev_priv(ndev);
72226ad340eSHenning Colliander 	int ret = 0;
72326ad340eSHenning Colliander 
72426ad340eSHenning Colliander 	switch (mode) {
72526ad340eSHenning Colliander 	case CAN_MODE_START:
72626ad340eSHenning Colliander 		if (!can->can.restart_ms)
72726ad340eSHenning Colliander 			ret = kvaser_pciefd_bus_on(can);
72826ad340eSHenning Colliander 		break;
72926ad340eSHenning Colliander 	default:
73026ad340eSHenning Colliander 		return -EOPNOTSUPP;
73126ad340eSHenning Colliander 	}
73226ad340eSHenning Colliander 
73326ad340eSHenning Colliander 	return ret;
73426ad340eSHenning Colliander }
73526ad340eSHenning Colliander 
73626ad340eSHenning Colliander static int kvaser_pciefd_get_berr_counter(const struct net_device *ndev,
73726ad340eSHenning Colliander 					  struct can_berr_counter *bec)
73826ad340eSHenning Colliander {
73926ad340eSHenning Colliander 	struct kvaser_pciefd_can *can = netdev_priv(ndev);
74026ad340eSHenning Colliander 
74126ad340eSHenning Colliander 	bec->rxerr = can->bec.rxerr;
74226ad340eSHenning Colliander 	bec->txerr = can->bec.txerr;
74326ad340eSHenning Colliander 	return 0;
74426ad340eSHenning Colliander }
74526ad340eSHenning Colliander 
74626ad340eSHenning Colliander static void kvaser_pciefd_bec_poll_timer(struct timer_list *data)
74726ad340eSHenning Colliander {
74826ad340eSHenning Colliander 	struct kvaser_pciefd_can *can = from_timer(can, data, bec_poll_timer);
74926ad340eSHenning Colliander 
75026ad340eSHenning Colliander 	kvaser_pciefd_enable_err_gen(can);
75126ad340eSHenning Colliander 	kvaser_pciefd_request_status(can);
75226ad340eSHenning Colliander 	can->err_rep_cnt = 0;
75326ad340eSHenning Colliander }
75426ad340eSHenning Colliander 
75526ad340eSHenning Colliander static const struct net_device_ops kvaser_pciefd_netdev_ops = {
75626ad340eSHenning Colliander 	.ndo_open = kvaser_pciefd_open,
75726ad340eSHenning Colliander 	.ndo_stop = kvaser_pciefd_stop,
758fa5cc7e1SVincent Mailhol 	.ndo_eth_ioctl = can_eth_ioctl_hwts,
75926ad340eSHenning Colliander 	.ndo_start_xmit = kvaser_pciefd_start_xmit,
76026ad340eSHenning Colliander 	.ndo_change_mtu = can_change_mtu,
76126ad340eSHenning Colliander };
76226ad340eSHenning Colliander 
763fa5cc7e1SVincent Mailhol static const struct ethtool_ops kvaser_pciefd_ethtool_ops = {
764fa5cc7e1SVincent Mailhol 	.get_ts_info = can_ethtool_op_get_ts_info_hwts,
765fa5cc7e1SVincent Mailhol };
766fa5cc7e1SVincent Mailhol 
76726ad340eSHenning Colliander static int kvaser_pciefd_setup_can_ctrls(struct kvaser_pciefd *pcie)
76826ad340eSHenning Colliander {
76926ad340eSHenning Colliander 	int i;
77026ad340eSHenning Colliander 
77126ad340eSHenning Colliander 	for (i = 0; i < pcie->nr_channels; i++) {
77226ad340eSHenning Colliander 		struct net_device *netdev;
77326ad340eSHenning Colliander 		struct kvaser_pciefd_can *can;
77426ad340eSHenning Colliander 		u32 status, tx_npackets;
77526ad340eSHenning Colliander 
77626ad340eSHenning Colliander 		netdev = alloc_candev(sizeof(struct kvaser_pciefd_can),
77726ad340eSHenning Colliander 				      KVASER_PCIEFD_CAN_TX_MAX_COUNT);
77826ad340eSHenning Colliander 		if (!netdev)
77926ad340eSHenning Colliander 			return -ENOMEM;
78026ad340eSHenning Colliander 
78126ad340eSHenning Colliander 		can = netdev_priv(netdev);
78226ad340eSHenning Colliander 		netdev->netdev_ops = &kvaser_pciefd_netdev_ops;
783fa5cc7e1SVincent Mailhol 		netdev->ethtool_ops = &kvaser_pciefd_ethtool_ops;
78426ad340eSHenning Colliander 		can->reg_base = pcie->reg_base + KVASER_PCIEFD_KCAN0_BASE +
78526ad340eSHenning Colliander 				i * KVASER_PCIEFD_KCAN_BASE_OFFSET;
78626ad340eSHenning Colliander 
78726ad340eSHenning Colliander 		can->kv_pcie = pcie;
78826ad340eSHenning Colliander 		can->cmd_seq = 0;
78926ad340eSHenning Colliander 		can->err_rep_cnt = 0;
79026ad340eSHenning Colliander 		can->bec.txerr = 0;
79126ad340eSHenning Colliander 		can->bec.rxerr = 0;
79226ad340eSHenning Colliander 
79326ad340eSHenning Colliander 		init_completion(&can->start_comp);
79426ad340eSHenning Colliander 		init_completion(&can->flush_comp);
79526ad340eSHenning Colliander 		timer_setup(&can->bec_poll_timer, kvaser_pciefd_bec_poll_timer,
79626ad340eSHenning Colliander 			    0);
79726ad340eSHenning Colliander 
7987c6e6bceSJimmy Assarsson 		/* Disable Bus load reporting */
7997c6e6bceSJimmy Assarsson 		iowrite32(0, can->reg_base + KVASER_PCIEFD_KCAN_BUS_LOAD_REG);
8007c6e6bceSJimmy Assarsson 
80126ad340eSHenning Colliander 		tx_npackets = ioread32(can->reg_base +
80226ad340eSHenning Colliander 				       KVASER_PCIEFD_KCAN_TX_NPACKETS_REG);
80326ad340eSHenning Colliander 		if (((tx_npackets >> KVASER_PCIEFD_KCAN_TX_NPACKETS_MAX_SHIFT) &
80426ad340eSHenning Colliander 		      0xff) < KVASER_PCIEFD_CAN_TX_MAX_COUNT) {
80526ad340eSHenning Colliander 			dev_err(&pcie->pci->dev,
80626ad340eSHenning Colliander 				"Max Tx count is smaller than expected\n");
80726ad340eSHenning Colliander 
80826ad340eSHenning Colliander 			free_candev(netdev);
80926ad340eSHenning Colliander 			return -ENODEV;
81026ad340eSHenning Colliander 		}
81126ad340eSHenning Colliander 
81226ad340eSHenning Colliander 		can->can.clock.freq = pcie->freq;
81326ad340eSHenning Colliander 		can->can.echo_skb_max = KVASER_PCIEFD_CAN_TX_MAX_COUNT;
81426ad340eSHenning Colliander 		can->echo_idx = 0;
81526ad340eSHenning Colliander 		spin_lock_init(&can->echo_lock);
81626ad340eSHenning Colliander 		spin_lock_init(&can->lock);
81726ad340eSHenning Colliander 		can->can.bittiming_const = &kvaser_pciefd_bittiming_const;
81826ad340eSHenning Colliander 		can->can.data_bittiming_const = &kvaser_pciefd_bittiming_const;
81926ad340eSHenning Colliander 
82026ad340eSHenning Colliander 		can->can.do_set_bittiming = kvaser_pciefd_set_nominal_bittiming;
82126ad340eSHenning Colliander 		can->can.do_set_data_bittiming =
82226ad340eSHenning Colliander 			kvaser_pciefd_set_data_bittiming;
82326ad340eSHenning Colliander 
82426ad340eSHenning Colliander 		can->can.do_set_mode = kvaser_pciefd_set_mode;
82526ad340eSHenning Colliander 		can->can.do_get_berr_counter = kvaser_pciefd_get_berr_counter;
82626ad340eSHenning Colliander 
82726ad340eSHenning Colliander 		can->can.ctrlmode_supported = CAN_CTRLMODE_LISTENONLY |
82826ad340eSHenning Colliander 					      CAN_CTRLMODE_FD |
82926ad340eSHenning Colliander 					      CAN_CTRLMODE_FD_NON_ISO;
83026ad340eSHenning Colliander 
83126ad340eSHenning Colliander 		status = ioread32(can->reg_base + KVASER_PCIEFD_KCAN_STAT_REG);
83226ad340eSHenning Colliander 		if (!(status & KVASER_PCIEFD_KCAN_STAT_FD)) {
83326ad340eSHenning Colliander 			dev_err(&pcie->pci->dev,
83426ad340eSHenning Colliander 				"CAN FD not supported as expected %d\n", i);
83526ad340eSHenning Colliander 
83626ad340eSHenning Colliander 			free_candev(netdev);
83726ad340eSHenning Colliander 			return -ENODEV;
83826ad340eSHenning Colliander 		}
83926ad340eSHenning Colliander 
84026ad340eSHenning Colliander 		if (status & KVASER_PCIEFD_KCAN_STAT_CAP)
84126ad340eSHenning Colliander 			can->can.ctrlmode_supported |= CAN_CTRLMODE_ONE_SHOT;
84226ad340eSHenning Colliander 
84326ad340eSHenning Colliander 		netdev->flags |= IFF_ECHO;
84426ad340eSHenning Colliander 
84526ad340eSHenning Colliander 		SET_NETDEV_DEV(netdev, &pcie->pci->dev);
84626ad340eSHenning Colliander 
84726ad340eSHenning Colliander 		iowrite32(-1, can->reg_base + KVASER_PCIEFD_KCAN_IRQ_REG);
848262d7a52SJimmy Assarsson 		iowrite32(KVASER_PCIEFD_KCAN_IRQ_ABD,
84926ad340eSHenning Colliander 			  can->reg_base + KVASER_PCIEFD_KCAN_IEN_REG);
85026ad340eSHenning Colliander 
85126ad340eSHenning Colliander 		pcie->can[i] = can;
85226ad340eSHenning Colliander 		kvaser_pciefd_pwm_start(can);
85326ad340eSHenning Colliander 	}
85426ad340eSHenning Colliander 
85526ad340eSHenning Colliander 	return 0;
85626ad340eSHenning Colliander }
85726ad340eSHenning Colliander 
85826ad340eSHenning Colliander static int kvaser_pciefd_reg_candev(struct kvaser_pciefd *pcie)
85926ad340eSHenning Colliander {
86026ad340eSHenning Colliander 	int i;
86126ad340eSHenning Colliander 
86226ad340eSHenning Colliander 	for (i = 0; i < pcie->nr_channels; i++) {
86326ad340eSHenning Colliander 		int err = register_candev(pcie->can[i]->can.dev);
86426ad340eSHenning Colliander 
86526ad340eSHenning Colliander 		if (err) {
86626ad340eSHenning Colliander 			int j;
86726ad340eSHenning Colliander 
86826ad340eSHenning Colliander 			/* Unregister all successfully registered devices. */
86926ad340eSHenning Colliander 			for (j = 0; j < i; j++)
87026ad340eSHenning Colliander 				unregister_candev(pcie->can[j]->can.dev);
87126ad340eSHenning Colliander 			return err;
87226ad340eSHenning Colliander 		}
87326ad340eSHenning Colliander 	}
87426ad340eSHenning Colliander 
87526ad340eSHenning Colliander 	return 0;
87626ad340eSHenning Colliander }
87726ad340eSHenning Colliander 
87826ad340eSHenning Colliander static void kvaser_pciefd_write_dma_map(struct kvaser_pciefd *pcie,
87926ad340eSHenning Colliander 					dma_addr_t addr, int offset)
88026ad340eSHenning Colliander {
88126ad340eSHenning Colliander 	u32 word1, word2;
88226ad340eSHenning Colliander 
88326ad340eSHenning Colliander #ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT
88426ad340eSHenning Colliander 	word1 = addr | KVASER_PCIEFD_64BIT_DMA_BIT;
88526ad340eSHenning Colliander 	word2 = addr >> 32;
88626ad340eSHenning Colliander #else
88726ad340eSHenning Colliander 	word1 = addr;
88826ad340eSHenning Colliander 	word2 = 0;
88926ad340eSHenning Colliander #endif
89026ad340eSHenning Colliander 	iowrite32(word1, pcie->reg_base + offset);
89126ad340eSHenning Colliander 	iowrite32(word2, pcie->reg_base + offset + 4);
89226ad340eSHenning Colliander }
89326ad340eSHenning Colliander 
89426ad340eSHenning Colliander static int kvaser_pciefd_setup_dma(struct kvaser_pciefd *pcie)
89526ad340eSHenning Colliander {
89626ad340eSHenning Colliander 	int i;
89726ad340eSHenning Colliander 	u32 srb_status;
898c589557dSJimmy Assarsson 	u32 srb_packet_count;
89926ad340eSHenning Colliander 	dma_addr_t dma_addr[KVASER_PCIEFD_DMA_COUNT];
90026ad340eSHenning Colliander 
90126ad340eSHenning Colliander 	/* Disable the DMA */
90226ad340eSHenning Colliander 	iowrite32(0, pcie->reg_base + KVASER_PCIEFD_SRB_CTRL_REG);
90326ad340eSHenning Colliander 	for (i = 0; i < KVASER_PCIEFD_DMA_COUNT; i++) {
90426ad340eSHenning Colliander 		unsigned int offset = KVASER_PCIEFD_DMA_MAP_BASE + 8 * i;
90526ad340eSHenning Colliander 
90626ad340eSHenning Colliander 		pcie->dma_data[i] =
90726ad340eSHenning Colliander 			dmam_alloc_coherent(&pcie->pci->dev,
90826ad340eSHenning Colliander 					    KVASER_PCIEFD_DMA_SIZE,
90926ad340eSHenning Colliander 					    &dma_addr[i],
91026ad340eSHenning Colliander 					    GFP_KERNEL);
91126ad340eSHenning Colliander 
91226ad340eSHenning Colliander 		if (!pcie->dma_data[i] || !dma_addr[i]) {
91326ad340eSHenning Colliander 			dev_err(&pcie->pci->dev, "Rx dma_alloc(%u) failure\n",
91426ad340eSHenning Colliander 				KVASER_PCIEFD_DMA_SIZE);
91526ad340eSHenning Colliander 			return -ENOMEM;
91626ad340eSHenning Colliander 		}
91726ad340eSHenning Colliander 
91826ad340eSHenning Colliander 		kvaser_pciefd_write_dma_map(pcie, dma_addr[i], offset);
91926ad340eSHenning Colliander 	}
92026ad340eSHenning Colliander 
92126ad340eSHenning Colliander 	/* Reset Rx FIFO, and both DMA buffers */
92226ad340eSHenning Colliander 	iowrite32(KVASER_PCIEFD_SRB_CMD_FOR | KVASER_PCIEFD_SRB_CMD_RDB0 |
92326ad340eSHenning Colliander 		  KVASER_PCIEFD_SRB_CMD_RDB1,
92426ad340eSHenning Colliander 		  pcie->reg_base + KVASER_PCIEFD_SRB_CMD_REG);
92526ad340eSHenning Colliander 
926c589557dSJimmy Assarsson 	/* Empty Rx FIFO */
927c589557dSJimmy Assarsson 	srb_packet_count = ioread32(pcie->reg_base + KVASER_PCIEFD_SRB_RX_NR_PACKETS_REG) &
928c589557dSJimmy Assarsson 			   KVASER_PCIEFD_SRB_RX_NR_PACKETS_MASK;
929c589557dSJimmy Assarsson 	while (srb_packet_count) {
930c589557dSJimmy Assarsson 		/* Drop current packet in FIFO */
931c589557dSJimmy Assarsson 		ioread32(pcie->reg_base + KVASER_PCIEFD_SRB_FIFO_LAST_REG);
932c589557dSJimmy Assarsson 		srb_packet_count--;
933c589557dSJimmy Assarsson 	}
934c589557dSJimmy Assarsson 
93526ad340eSHenning Colliander 	srb_status = ioread32(pcie->reg_base + KVASER_PCIEFD_SRB_STAT_REG);
93626ad340eSHenning Colliander 	if (!(srb_status & KVASER_PCIEFD_SRB_STAT_DI)) {
93726ad340eSHenning Colliander 		dev_err(&pcie->pci->dev, "DMA not idle before enabling\n");
93826ad340eSHenning Colliander 		return -EIO;
93926ad340eSHenning Colliander 	}
94026ad340eSHenning Colliander 
94126ad340eSHenning Colliander 	/* Enable the DMA */
94226ad340eSHenning Colliander 	iowrite32(KVASER_PCIEFD_SRB_CTRL_DMA_ENABLE,
94326ad340eSHenning Colliander 		  pcie->reg_base + KVASER_PCIEFD_SRB_CTRL_REG);
94426ad340eSHenning Colliander 
94526ad340eSHenning Colliander 	return 0;
94626ad340eSHenning Colliander }
94726ad340eSHenning Colliander 
94826ad340eSHenning Colliander static int kvaser_pciefd_setup_board(struct kvaser_pciefd *pcie)
94926ad340eSHenning Colliander {
95026ad340eSHenning Colliander 	u32 sysid, srb_status, build;
95126ad340eSHenning Colliander 
95226ad340eSHenning Colliander 	sysid = ioread32(pcie->reg_base + KVASER_PCIEFD_SYSID_VERSION_REG);
953c496adafSJimmy Assarsson 	pcie->nr_channels = min(KVASER_PCIEFD_MAX_CAN_CHANNELS,
954c496adafSJimmy Assarsson 				((sysid >> KVASER_PCIEFD_SYSID_NRCHAN_SHIFT) & 0xff));
95526ad340eSHenning Colliander 
95626ad340eSHenning Colliander 	build = ioread32(pcie->reg_base + KVASER_PCIEFD_SYSID_BUILD_REG);
95726ad340eSHenning Colliander 	dev_dbg(&pcie->pci->dev, "Version %u.%u.%u\n",
95826ad340eSHenning Colliander 		(sysid >> KVASER_PCIEFD_SYSID_MAJOR_VER_SHIFT) & 0xff,
95926ad340eSHenning Colliander 		sysid & 0xff,
96026ad340eSHenning Colliander 		(build >> KVASER_PCIEFD_SYSID_BUILD_VER_SHIFT) & 0x7fff);
96126ad340eSHenning Colliander 
96226ad340eSHenning Colliander 	srb_status = ioread32(pcie->reg_base + KVASER_PCIEFD_SRB_STAT_REG);
96326ad340eSHenning Colliander 	if (!(srb_status & KVASER_PCIEFD_SRB_STAT_DMA)) {
96426ad340eSHenning Colliander 		dev_err(&pcie->pci->dev,
96526ad340eSHenning Colliander 			"Hardware without DMA is not supported\n");
96626ad340eSHenning Colliander 		return -ENODEV;
96726ad340eSHenning Colliander 	}
96826ad340eSHenning Colliander 
969ec44dd57SChrister Beskow 	pcie->bus_freq = ioread32(pcie->reg_base +
970ec44dd57SChrister Beskow 				  KVASER_PCIEFD_SYSID_BUSFREQ_REG);
97126ad340eSHenning Colliander 	pcie->freq = ioread32(pcie->reg_base + KVASER_PCIEFD_SYSID_CANFREQ_REG);
97226ad340eSHenning Colliander 	pcie->freq_to_ticks_div = pcie->freq / 1000000;
97326ad340eSHenning Colliander 	if (pcie->freq_to_ticks_div == 0)
97426ad340eSHenning Colliander 		pcie->freq_to_ticks_div = 1;
97526ad340eSHenning Colliander 
97626ad340eSHenning Colliander 	/* Turn off all loopback functionality */
97726ad340eSHenning Colliander 	iowrite32(0, pcie->reg_base + KVASER_PCIEFD_LOOP_REG);
978c496adafSJimmy Assarsson 	return 0;
97926ad340eSHenning Colliander }
98026ad340eSHenning Colliander 
98126ad340eSHenning Colliander static int kvaser_pciefd_handle_data_packet(struct kvaser_pciefd *pcie,
98226ad340eSHenning Colliander 					    struct kvaser_pciefd_rx_packet *p,
98326ad340eSHenning Colliander 					    __le32 *data)
98426ad340eSHenning Colliander {
98526ad340eSHenning Colliander 	struct sk_buff *skb;
98626ad340eSHenning Colliander 	struct canfd_frame *cf;
98726ad340eSHenning Colliander 	struct can_priv *priv;
98826ad340eSHenning Colliander 	struct net_device_stats *stats;
98926ad340eSHenning Colliander 	u8 ch_id = (p->header[1] >> KVASER_PCIEFD_PACKET_CHID_SHIFT) & 0x7;
99026ad340eSHenning Colliander 
99126ad340eSHenning Colliander 	if (ch_id >= pcie->nr_channels)
99226ad340eSHenning Colliander 		return -EIO;
99326ad340eSHenning Colliander 
99426ad340eSHenning Colliander 	priv = &pcie->can[ch_id]->can;
99526ad340eSHenning Colliander 	stats = &priv->dev->stats;
99626ad340eSHenning Colliander 
99726ad340eSHenning Colliander 	if (p->header[1] & KVASER_PCIEFD_RPACKET_FDF) {
99826ad340eSHenning Colliander 		skb = alloc_canfd_skb(priv->dev, &cf);
99926ad340eSHenning Colliander 		if (!skb) {
100026ad340eSHenning Colliander 			stats->rx_dropped++;
100126ad340eSHenning Colliander 			return -ENOMEM;
100226ad340eSHenning Colliander 		}
100326ad340eSHenning Colliander 
100426ad340eSHenning Colliander 		if (p->header[1] & KVASER_PCIEFD_RPACKET_BRS)
100526ad340eSHenning Colliander 			cf->flags |= CANFD_BRS;
100626ad340eSHenning Colliander 
100726ad340eSHenning Colliander 		if (p->header[1] & KVASER_PCIEFD_RPACKET_ESI)
100826ad340eSHenning Colliander 			cf->flags |= CANFD_ESI;
100926ad340eSHenning Colliander 	} else {
101026ad340eSHenning Colliander 		skb = alloc_can_skb(priv->dev, (struct can_frame **)&cf);
101126ad340eSHenning Colliander 		if (!skb) {
101226ad340eSHenning Colliander 			stats->rx_dropped++;
101326ad340eSHenning Colliander 			return -ENOMEM;
101426ad340eSHenning Colliander 		}
101526ad340eSHenning Colliander 	}
101626ad340eSHenning Colliander 
101726ad340eSHenning Colliander 	cf->can_id = p->header[0] & CAN_EFF_MASK;
101826ad340eSHenning Colliander 	if (p->header[0] & KVASER_PCIEFD_RPACKET_IDE)
101926ad340eSHenning Colliander 		cf->can_id |= CAN_EFF_FLAG;
102026ad340eSHenning Colliander 
10213ab4ce0dSOliver Hartkopp 	cf->len = can_fd_dlc2len(p->header[1] >> KVASER_PCIEFD_RPACKET_DLC_SHIFT);
102226ad340eSHenning Colliander 
10238e674ca7SVincent Mailhol 	if (p->header[0] & KVASER_PCIEFD_RPACKET_RTR) {
102426ad340eSHenning Colliander 		cf->can_id |= CAN_RTR_FLAG;
10258e674ca7SVincent Mailhol 	} else {
102626ad340eSHenning Colliander 		memcpy(cf->data, data, cf->len);
102726ad340eSHenning Colliander 
10288e674ca7SVincent Mailhol 		stats->rx_bytes += cf->len;
10298e674ca7SVincent Mailhol 	}
10308e674ca7SVincent Mailhol 	stats->rx_packets++;
10312d55e9f9SJimmy Assarsson 	kvaser_pciefd_set_skb_timestamp(pcie, skb, p->timestamp);
103226ad340eSHenning Colliander 
103326ad340eSHenning Colliander 	return netif_rx(skb);
103426ad340eSHenning Colliander }
103526ad340eSHenning Colliander 
103626ad340eSHenning Colliander static void kvaser_pciefd_change_state(struct kvaser_pciefd_can *can,
103726ad340eSHenning Colliander 				       struct can_frame *cf,
103826ad340eSHenning Colliander 				       enum can_state new_state,
103926ad340eSHenning Colliander 				       enum can_state tx_state,
104026ad340eSHenning Colliander 				       enum can_state rx_state)
104126ad340eSHenning Colliander {
104226ad340eSHenning Colliander 	can_change_state(can->can.dev, cf, tx_state, rx_state);
104326ad340eSHenning Colliander 
104426ad340eSHenning Colliander 	if (new_state == CAN_STATE_BUS_OFF) {
104526ad340eSHenning Colliander 		struct net_device *ndev = can->can.dev;
104626ad340eSHenning Colliander 		unsigned long irq_flags;
104726ad340eSHenning Colliander 
104826ad340eSHenning Colliander 		spin_lock_irqsave(&can->lock, irq_flags);
104926ad340eSHenning Colliander 		netif_stop_queue(can->can.dev);
105026ad340eSHenning Colliander 		spin_unlock_irqrestore(&can->lock, irq_flags);
105126ad340eSHenning Colliander 
105226ad340eSHenning Colliander 		/* Prevent CAN controller from auto recover from bus off */
105326ad340eSHenning Colliander 		if (!can->can.restart_ms) {
105426ad340eSHenning Colliander 			kvaser_pciefd_start_controller_flush(can);
105526ad340eSHenning Colliander 			can_bus_off(ndev);
105626ad340eSHenning Colliander 		}
105726ad340eSHenning Colliander 	}
105826ad340eSHenning Colliander }
105926ad340eSHenning Colliander 
106026ad340eSHenning Colliander static void kvaser_pciefd_packet_to_state(struct kvaser_pciefd_rx_packet *p,
106126ad340eSHenning Colliander 					  struct can_berr_counter *bec,
106226ad340eSHenning Colliander 					  enum can_state *new_state,
106326ad340eSHenning Colliander 					  enum can_state *tx_state,
106426ad340eSHenning Colliander 					  enum can_state *rx_state)
106526ad340eSHenning Colliander {
106626ad340eSHenning Colliander 	if (p->header[0] & KVASER_PCIEFD_SPACK_BOFF ||
106726ad340eSHenning Colliander 	    p->header[0] & KVASER_PCIEFD_SPACK_IRM)
106826ad340eSHenning Colliander 		*new_state = CAN_STATE_BUS_OFF;
106926ad340eSHenning Colliander 	else if (bec->txerr >= 255 ||  bec->rxerr >= 255)
107026ad340eSHenning Colliander 		*new_state = CAN_STATE_BUS_OFF;
107126ad340eSHenning Colliander 	else if (p->header[1] & KVASER_PCIEFD_SPACK_EPLR)
107226ad340eSHenning Colliander 		*new_state = CAN_STATE_ERROR_PASSIVE;
107326ad340eSHenning Colliander 	else if (bec->txerr >= 128 || bec->rxerr >= 128)
107426ad340eSHenning Colliander 		*new_state = CAN_STATE_ERROR_PASSIVE;
107526ad340eSHenning Colliander 	else if (p->header[1] & KVASER_PCIEFD_SPACK_EWLR)
107626ad340eSHenning Colliander 		*new_state = CAN_STATE_ERROR_WARNING;
107726ad340eSHenning Colliander 	else if (bec->txerr >= 96 || bec->rxerr >= 96)
107826ad340eSHenning Colliander 		*new_state = CAN_STATE_ERROR_WARNING;
107926ad340eSHenning Colliander 	else
108026ad340eSHenning Colliander 		*new_state = CAN_STATE_ERROR_ACTIVE;
108126ad340eSHenning Colliander 
108226ad340eSHenning Colliander 	*tx_state = bec->txerr >= bec->rxerr ? *new_state : 0;
108326ad340eSHenning Colliander 	*rx_state = bec->txerr <= bec->rxerr ? *new_state : 0;
108426ad340eSHenning Colliander }
108526ad340eSHenning Colliander 
108626ad340eSHenning Colliander static int kvaser_pciefd_rx_error_frame(struct kvaser_pciefd_can *can,
108726ad340eSHenning Colliander 					struct kvaser_pciefd_rx_packet *p)
108826ad340eSHenning Colliander {
108926ad340eSHenning Colliander 	struct can_berr_counter bec;
109026ad340eSHenning Colliander 	enum can_state old_state, new_state, tx_state, rx_state;
109126ad340eSHenning Colliander 	struct net_device *ndev = can->can.dev;
109226ad340eSHenning Colliander 	struct sk_buff *skb;
109326ad340eSHenning Colliander 	struct can_frame *cf = NULL;
109426ad340eSHenning Colliander 	struct net_device_stats *stats = &ndev->stats;
109526ad340eSHenning Colliander 
109626ad340eSHenning Colliander 	old_state = can->can.state;
109726ad340eSHenning Colliander 
109826ad340eSHenning Colliander 	bec.txerr = p->header[0] & 0xff;
109926ad340eSHenning Colliander 	bec.rxerr = (p->header[0] >> KVASER_PCIEFD_SPACK_RXERR_SHIFT) & 0xff;
110026ad340eSHenning Colliander 
110126ad340eSHenning Colliander 	kvaser_pciefd_packet_to_state(p, &bec, &new_state, &tx_state,
110226ad340eSHenning Colliander 				      &rx_state);
110326ad340eSHenning Colliander 
110426ad340eSHenning Colliander 	skb = alloc_can_err_skb(ndev, &cf);
110526ad340eSHenning Colliander 
110626ad340eSHenning Colliander 	if (new_state != old_state) {
110726ad340eSHenning Colliander 		kvaser_pciefd_change_state(can, cf, new_state, tx_state,
110826ad340eSHenning Colliander 					   rx_state);
110926ad340eSHenning Colliander 
111026ad340eSHenning Colliander 		if (old_state == CAN_STATE_BUS_OFF &&
111126ad340eSHenning Colliander 		    new_state == CAN_STATE_ERROR_ACTIVE &&
111226ad340eSHenning Colliander 		    can->can.restart_ms) {
111326ad340eSHenning Colliander 			can->can.can_stats.restarts++;
111426ad340eSHenning Colliander 			if (skb)
111526ad340eSHenning Colliander 				cf->can_id |= CAN_ERR_RESTARTED;
111626ad340eSHenning Colliander 		}
111726ad340eSHenning Colliander 	}
111826ad340eSHenning Colliander 
111926ad340eSHenning Colliander 	can->err_rep_cnt++;
112026ad340eSHenning Colliander 	can->can.can_stats.bus_error++;
112136aea60fSJimmy Assarsson 	if (p->header[1] & KVASER_PCIEFD_EPACK_DIR_TX)
112236aea60fSJimmy Assarsson 		stats->tx_errors++;
112336aea60fSJimmy Assarsson 	else
112426ad340eSHenning Colliander 		stats->rx_errors++;
112526ad340eSHenning Colliander 
112626ad340eSHenning Colliander 	can->bec.txerr = bec.txerr;
112726ad340eSHenning Colliander 	can->bec.rxerr = bec.rxerr;
112826ad340eSHenning Colliander 
112926ad340eSHenning Colliander 	if (!skb) {
113026ad340eSHenning Colliander 		stats->rx_dropped++;
113126ad340eSHenning Colliander 		return -ENOMEM;
113226ad340eSHenning Colliander 	}
113326ad340eSHenning Colliander 
11342d55e9f9SJimmy Assarsson 	kvaser_pciefd_set_skb_timestamp(can->kv_pcie, skb, p->timestamp);
11353e5c291cSVincent Mailhol 	cf->can_id |= CAN_ERR_BUSERROR | CAN_ERR_CNT;
113626ad340eSHenning Colliander 
113726ad340eSHenning Colliander 	cf->data[6] = bec.txerr;
113826ad340eSHenning Colliander 	cf->data[7] = bec.rxerr;
113926ad340eSHenning Colliander 
114026ad340eSHenning Colliander 	netif_rx(skb);
114126ad340eSHenning Colliander 	return 0;
114226ad340eSHenning Colliander }
114326ad340eSHenning Colliander 
114426ad340eSHenning Colliander static int kvaser_pciefd_handle_error_packet(struct kvaser_pciefd *pcie,
114526ad340eSHenning Colliander 					     struct kvaser_pciefd_rx_packet *p)
114626ad340eSHenning Colliander {
114726ad340eSHenning Colliander 	struct kvaser_pciefd_can *can;
114826ad340eSHenning Colliander 	u8 ch_id = (p->header[1] >> KVASER_PCIEFD_PACKET_CHID_SHIFT) & 0x7;
114926ad340eSHenning Colliander 
115026ad340eSHenning Colliander 	if (ch_id >= pcie->nr_channels)
115126ad340eSHenning Colliander 		return -EIO;
115226ad340eSHenning Colliander 
115326ad340eSHenning Colliander 	can = pcie->can[ch_id];
115426ad340eSHenning Colliander 
115526ad340eSHenning Colliander 	kvaser_pciefd_rx_error_frame(can, p);
115626ad340eSHenning Colliander 	if (can->err_rep_cnt >= KVASER_PCIEFD_MAX_ERR_REP)
115726ad340eSHenning Colliander 		/* Do not report more errors, until bec_poll_timer expires */
115826ad340eSHenning Colliander 		kvaser_pciefd_disable_err_gen(can);
115926ad340eSHenning Colliander 	/* Start polling the error counters */
116026ad340eSHenning Colliander 	mod_timer(&can->bec_poll_timer, KVASER_PCIEFD_BEC_POLL_FREQ);
116126ad340eSHenning Colliander 	return 0;
116226ad340eSHenning Colliander }
116326ad340eSHenning Colliander 
116426ad340eSHenning Colliander static int kvaser_pciefd_handle_status_resp(struct kvaser_pciefd_can *can,
116526ad340eSHenning Colliander 					    struct kvaser_pciefd_rx_packet *p)
116626ad340eSHenning Colliander {
116726ad340eSHenning Colliander 	struct can_berr_counter bec;
116826ad340eSHenning Colliander 	enum can_state old_state, new_state, tx_state, rx_state;
116926ad340eSHenning Colliander 
117026ad340eSHenning Colliander 	old_state = can->can.state;
117126ad340eSHenning Colliander 
117226ad340eSHenning Colliander 	bec.txerr = p->header[0] & 0xff;
117326ad340eSHenning Colliander 	bec.rxerr = (p->header[0] >> KVASER_PCIEFD_SPACK_RXERR_SHIFT) & 0xff;
117426ad340eSHenning Colliander 
117526ad340eSHenning Colliander 	kvaser_pciefd_packet_to_state(p, &bec, &new_state, &tx_state,
117626ad340eSHenning Colliander 				      &rx_state);
117726ad340eSHenning Colliander 
117826ad340eSHenning Colliander 	if (new_state != old_state) {
117926ad340eSHenning Colliander 		struct net_device *ndev = can->can.dev;
118026ad340eSHenning Colliander 		struct sk_buff *skb;
118126ad340eSHenning Colliander 		struct can_frame *cf;
118226ad340eSHenning Colliander 
118326ad340eSHenning Colliander 		skb = alloc_can_err_skb(ndev, &cf);
118426ad340eSHenning Colliander 		if (!skb) {
118526ad340eSHenning Colliander 			struct net_device_stats *stats = &ndev->stats;
118626ad340eSHenning Colliander 
118726ad340eSHenning Colliander 			stats->rx_dropped++;
118826ad340eSHenning Colliander 			return -ENOMEM;
118926ad340eSHenning Colliander 		}
119026ad340eSHenning Colliander 
119126ad340eSHenning Colliander 		kvaser_pciefd_change_state(can, cf, new_state, tx_state,
119226ad340eSHenning Colliander 					   rx_state);
119326ad340eSHenning Colliander 
119426ad340eSHenning Colliander 		if (old_state == CAN_STATE_BUS_OFF &&
119526ad340eSHenning Colliander 		    new_state == CAN_STATE_ERROR_ACTIVE &&
119626ad340eSHenning Colliander 		    can->can.restart_ms) {
119726ad340eSHenning Colliander 			can->can.can_stats.restarts++;
119826ad340eSHenning Colliander 			cf->can_id |= CAN_ERR_RESTARTED;
119926ad340eSHenning Colliander 		}
120026ad340eSHenning Colliander 
12012d55e9f9SJimmy Assarsson 		kvaser_pciefd_set_skb_timestamp(can->kv_pcie, skb, p->timestamp);
120226ad340eSHenning Colliander 
120326ad340eSHenning Colliander 		cf->data[6] = bec.txerr;
120426ad340eSHenning Colliander 		cf->data[7] = bec.rxerr;
120526ad340eSHenning Colliander 
120626ad340eSHenning Colliander 		netif_rx(skb);
120726ad340eSHenning Colliander 	}
120826ad340eSHenning Colliander 	can->bec.txerr = bec.txerr;
120926ad340eSHenning Colliander 	can->bec.rxerr = bec.rxerr;
121026ad340eSHenning Colliander 	/* Check if we need to poll the error counters */
121126ad340eSHenning Colliander 	if (bec.txerr || bec.rxerr)
121226ad340eSHenning Colliander 		mod_timer(&can->bec_poll_timer, KVASER_PCIEFD_BEC_POLL_FREQ);
121326ad340eSHenning Colliander 
121426ad340eSHenning Colliander 	return 0;
121526ad340eSHenning Colliander }
121626ad340eSHenning Colliander 
121726ad340eSHenning Colliander static int kvaser_pciefd_handle_status_packet(struct kvaser_pciefd *pcie,
121826ad340eSHenning Colliander 					      struct kvaser_pciefd_rx_packet *p)
121926ad340eSHenning Colliander {
122026ad340eSHenning Colliander 	struct kvaser_pciefd_can *can;
122126ad340eSHenning Colliander 	u8 cmdseq;
122226ad340eSHenning Colliander 	u32 status;
122326ad340eSHenning Colliander 	u8 ch_id = (p->header[1] >> KVASER_PCIEFD_PACKET_CHID_SHIFT) & 0x7;
122426ad340eSHenning Colliander 
122526ad340eSHenning Colliander 	if (ch_id >= pcie->nr_channels)
122626ad340eSHenning Colliander 		return -EIO;
122726ad340eSHenning Colliander 
122826ad340eSHenning Colliander 	can = pcie->can[ch_id];
122926ad340eSHenning Colliander 
123026ad340eSHenning Colliander 	status = ioread32(can->reg_base + KVASER_PCIEFD_KCAN_STAT_REG);
123126ad340eSHenning Colliander 	cmdseq = (status >> KVASER_PCIEFD_KCAN_STAT_SEQNO_SHIFT) & 0xff;
123226ad340eSHenning Colliander 
123326ad340eSHenning Colliander 	/* Reset done, start abort and flush */
123426ad340eSHenning Colliander 	if (p->header[0] & KVASER_PCIEFD_SPACK_IRM &&
123526ad340eSHenning Colliander 	    p->header[0] & KVASER_PCIEFD_SPACK_RMCD &&
123626ad340eSHenning Colliander 	    p->header[1] & KVASER_PCIEFD_SPACK_AUTO &&
123726ad340eSHenning Colliander 	    cmdseq == (p->header[1] & KVASER_PCIEFD_PACKET_SEQ_MSK) &&
123826ad340eSHenning Colliander 	    status & KVASER_PCIEFD_KCAN_STAT_IDLE) {
123926ad340eSHenning Colliander 		u32 cmd;
124026ad340eSHenning Colliander 
124126ad340eSHenning Colliander 		iowrite32(KVASER_PCIEFD_KCAN_IRQ_ABD,
124226ad340eSHenning Colliander 			  can->reg_base + KVASER_PCIEFD_KCAN_IRQ_REG);
124326ad340eSHenning Colliander 		cmd = KVASER_PCIEFD_KCAN_CMD_AT;
124426ad340eSHenning Colliander 		cmd |= ++can->cmd_seq << KVASER_PCIEFD_KCAN_CMD_SEQ_SHIFT;
124526ad340eSHenning Colliander 		iowrite32(cmd, can->reg_base + KVASER_PCIEFD_KCAN_CMD_REG);
124626ad340eSHenning Colliander 	} else if (p->header[0] & KVASER_PCIEFD_SPACK_IDET &&
124726ad340eSHenning Colliander 		   p->header[0] & KVASER_PCIEFD_SPACK_IRM &&
124826ad340eSHenning Colliander 		   cmdseq == (p->header[1] & KVASER_PCIEFD_PACKET_SEQ_MSK) &&
124926ad340eSHenning Colliander 		   status & KVASER_PCIEFD_KCAN_STAT_IDLE) {
125026ad340eSHenning Colliander 		/* Reset detected, send end of flush if no packet are in FIFO */
125126ad340eSHenning Colliander 		u8 count = ioread32(can->reg_base +
125226ad340eSHenning Colliander 				    KVASER_PCIEFD_KCAN_TX_NPACKETS_REG) & 0xff;
125326ad340eSHenning Colliander 
125426ad340eSHenning Colliander 		if (!count)
125526ad340eSHenning Colliander 			iowrite32(KVASER_PCIEFD_KCAN_CTRL_EFLUSH,
125626ad340eSHenning Colliander 				  can->reg_base + KVASER_PCIEFD_KCAN_CTRL_REG);
125726ad340eSHenning Colliander 	} else if (!(p->header[1] & KVASER_PCIEFD_SPACK_AUTO) &&
125826ad340eSHenning Colliander 		   cmdseq == (p->header[1] & KVASER_PCIEFD_PACKET_SEQ_MSK)) {
125926ad340eSHenning Colliander 		/* Response to status request received */
126026ad340eSHenning Colliander 		kvaser_pciefd_handle_status_resp(can, p);
126126ad340eSHenning Colliander 		if (can->can.state != CAN_STATE_BUS_OFF &&
126226ad340eSHenning Colliander 		    can->can.state != CAN_STATE_ERROR_ACTIVE) {
126326ad340eSHenning Colliander 			mod_timer(&can->bec_poll_timer,
126426ad340eSHenning Colliander 				  KVASER_PCIEFD_BEC_POLL_FREQ);
126526ad340eSHenning Colliander 		}
126626ad340eSHenning Colliander 	} else if (p->header[0] & KVASER_PCIEFD_SPACK_RMCD &&
126726ad340eSHenning Colliander 		   !(status & KVASER_PCIEFD_KCAN_STAT_BUS_OFF_MSK)) {
126826ad340eSHenning Colliander 		/* Reset to bus on detected */
126926ad340eSHenning Colliander 		if (!completion_done(&can->start_comp))
127026ad340eSHenning Colliander 			complete(&can->start_comp);
127126ad340eSHenning Colliander 	}
127226ad340eSHenning Colliander 
127326ad340eSHenning Colliander 	return 0;
127426ad340eSHenning Colliander }
127526ad340eSHenning Colliander 
127626ad340eSHenning Colliander static void kvaser_pciefd_handle_nack_packet(struct kvaser_pciefd_can *can,
127726ad340eSHenning Colliander 					     struct kvaser_pciefd_rx_packet *p)
127826ad340eSHenning Colliander {
127926ad340eSHenning Colliander 	struct sk_buff *skb;
128026ad340eSHenning Colliander 	struct net_device_stats *stats = &can->can.dev->stats;
128126ad340eSHenning Colliander 	struct can_frame *cf;
128226ad340eSHenning Colliander 
128326ad340eSHenning Colliander 	skb = alloc_can_err_skb(can->can.dev, &cf);
128426ad340eSHenning Colliander 
128526ad340eSHenning Colliander 	stats->tx_errors++;
128626ad340eSHenning Colliander 	if (p->header[0] & KVASER_PCIEFD_APACKET_ABL) {
128726ad340eSHenning Colliander 		if (skb)
128826ad340eSHenning Colliander 			cf->can_id |= CAN_ERR_LOSTARB;
128926ad340eSHenning Colliander 		can->can.can_stats.arbitration_lost++;
129026ad340eSHenning Colliander 	} else if (skb) {
129126ad340eSHenning Colliander 		cf->can_id |= CAN_ERR_ACK;
129226ad340eSHenning Colliander 	}
129326ad340eSHenning Colliander 
129426ad340eSHenning Colliander 	if (skb) {
129526ad340eSHenning Colliander 		cf->can_id |= CAN_ERR_BUSERROR;
1296ec681b91SJimmy Assarsson 		kvaser_pciefd_set_skb_timestamp(can->kv_pcie, skb, p->timestamp);
129726ad340eSHenning Colliander 		netif_rx(skb);
129826ad340eSHenning Colliander 	} else {
129926ad340eSHenning Colliander 		stats->rx_dropped++;
130026ad340eSHenning Colliander 		netdev_warn(can->can.dev, "No memory left for err_skb\n");
130126ad340eSHenning Colliander 	}
130226ad340eSHenning Colliander }
130326ad340eSHenning Colliander 
130426ad340eSHenning Colliander static int kvaser_pciefd_handle_ack_packet(struct kvaser_pciefd *pcie,
130526ad340eSHenning Colliander 					   struct kvaser_pciefd_rx_packet *p)
130626ad340eSHenning Colliander {
130726ad340eSHenning Colliander 	struct kvaser_pciefd_can *can;
130826ad340eSHenning Colliander 	bool one_shot_fail = false;
130926ad340eSHenning Colliander 	u8 ch_id = (p->header[1] >> KVASER_PCIEFD_PACKET_CHID_SHIFT) & 0x7;
131026ad340eSHenning Colliander 
131126ad340eSHenning Colliander 	if (ch_id >= pcie->nr_channels)
131226ad340eSHenning Colliander 		return -EIO;
131326ad340eSHenning Colliander 
131426ad340eSHenning Colliander 	can = pcie->can[ch_id];
131526ad340eSHenning Colliander 	/* Ignore control packet ACK */
131626ad340eSHenning Colliander 	if (p->header[0] & KVASER_PCIEFD_APACKET_CT)
131726ad340eSHenning Colliander 		return 0;
131826ad340eSHenning Colliander 
131926ad340eSHenning Colliander 	if (p->header[0] & KVASER_PCIEFD_APACKET_NACK) {
132026ad340eSHenning Colliander 		kvaser_pciefd_handle_nack_packet(can, p);
132126ad340eSHenning Colliander 		one_shot_fail = true;
132226ad340eSHenning Colliander 	}
132326ad340eSHenning Colliander 
132426ad340eSHenning Colliander 	if (p->header[0] & KVASER_PCIEFD_APACKET_FLU) {
132526ad340eSHenning Colliander 		netdev_dbg(can->can.dev, "Packet was flushed\n");
132626ad340eSHenning Colliander 	} else {
132726ad340eSHenning Colliander 		int echo_idx = p->header[0] & KVASER_PCIEFD_PACKET_SEQ_MSK;
1328ec681b91SJimmy Assarsson 		int dlc;
1329ec681b91SJimmy Assarsson 		u8 count;
1330ec681b91SJimmy Assarsson 		struct sk_buff *skb;
1331ec681b91SJimmy Assarsson 
1332ec681b91SJimmy Assarsson 		skb = can->can.echo_skb[echo_idx];
1333ec681b91SJimmy Assarsson 		if (skb)
1334ec681b91SJimmy Assarsson 			kvaser_pciefd_set_skb_timestamp(pcie, skb, p->timestamp);
1335ec681b91SJimmy Assarsson 		dlc = can_get_echo_skb(can->can.dev, echo_idx, NULL);
1336ec681b91SJimmy Assarsson 		count = ioread32(can->reg_base +
133726ad340eSHenning Colliander 				    KVASER_PCIEFD_KCAN_TX_NPACKETS_REG) & 0xff;
133826ad340eSHenning Colliander 
133926ad340eSHenning Colliander 		if (count < KVASER_PCIEFD_CAN_TX_MAX_COUNT &&
134026ad340eSHenning Colliander 		    netif_queue_stopped(can->can.dev))
134126ad340eSHenning Colliander 			netif_wake_queue(can->can.dev);
134226ad340eSHenning Colliander 
134326ad340eSHenning Colliander 		if (!one_shot_fail) {
134426ad340eSHenning Colliander 			struct net_device_stats *stats = &can->can.dev->stats;
134526ad340eSHenning Colliander 
134626ad340eSHenning Colliander 			stats->tx_bytes += dlc;
134726ad340eSHenning Colliander 			stats->tx_packets++;
134826ad340eSHenning Colliander 		}
134926ad340eSHenning Colliander 	}
135026ad340eSHenning Colliander 
135126ad340eSHenning Colliander 	return 0;
135226ad340eSHenning Colliander }
135326ad340eSHenning Colliander 
135426ad340eSHenning Colliander static int kvaser_pciefd_handle_eflush_packet(struct kvaser_pciefd *pcie,
135526ad340eSHenning Colliander 					      struct kvaser_pciefd_rx_packet *p)
135626ad340eSHenning Colliander {
135726ad340eSHenning Colliander 	struct kvaser_pciefd_can *can;
135826ad340eSHenning Colliander 	u8 ch_id = (p->header[1] >> KVASER_PCIEFD_PACKET_CHID_SHIFT) & 0x7;
135926ad340eSHenning Colliander 
136026ad340eSHenning Colliander 	if (ch_id >= pcie->nr_channels)
136126ad340eSHenning Colliander 		return -EIO;
136226ad340eSHenning Colliander 
136326ad340eSHenning Colliander 	can = pcie->can[ch_id];
136426ad340eSHenning Colliander 
136526ad340eSHenning Colliander 	if (!completion_done(&can->flush_comp))
136626ad340eSHenning Colliander 		complete(&can->flush_comp);
136726ad340eSHenning Colliander 
136826ad340eSHenning Colliander 	return 0;
136926ad340eSHenning Colliander }
137026ad340eSHenning Colliander 
137126ad340eSHenning Colliander static int kvaser_pciefd_read_packet(struct kvaser_pciefd *pcie, int *start_pos,
137226ad340eSHenning Colliander 				     int dma_buf)
137326ad340eSHenning Colliander {
137426ad340eSHenning Colliander 	__le32 *buffer = pcie->dma_data[dma_buf];
137526ad340eSHenning Colliander 	__le64 timestamp;
137626ad340eSHenning Colliander 	struct kvaser_pciefd_rx_packet packet;
137726ad340eSHenning Colliander 	struct kvaser_pciefd_rx_packet *p = &packet;
137826ad340eSHenning Colliander 	u8 type;
137926ad340eSHenning Colliander 	int pos = *start_pos;
138026ad340eSHenning Colliander 	int size;
138126ad340eSHenning Colliander 	int ret = 0;
138226ad340eSHenning Colliander 
138326ad340eSHenning Colliander 	size = le32_to_cpu(buffer[pos++]);
138426ad340eSHenning Colliander 	if (!size) {
138526ad340eSHenning Colliander 		*start_pos = 0;
138626ad340eSHenning Colliander 		return 0;
138726ad340eSHenning Colliander 	}
138826ad340eSHenning Colliander 
138926ad340eSHenning Colliander 	p->header[0] = le32_to_cpu(buffer[pos++]);
139026ad340eSHenning Colliander 	p->header[1] = le32_to_cpu(buffer[pos++]);
139126ad340eSHenning Colliander 
139226ad340eSHenning Colliander 	/* Read 64-bit timestamp */
139326ad340eSHenning Colliander 	memcpy(&timestamp, &buffer[pos], sizeof(__le64));
139426ad340eSHenning Colliander 	pos += 2;
139526ad340eSHenning Colliander 	p->timestamp = le64_to_cpu(timestamp);
139626ad340eSHenning Colliander 
139726ad340eSHenning Colliander 	type = (p->header[1] >> KVASER_PCIEFD_PACKET_TYPE_SHIFT) & 0xf;
139826ad340eSHenning Colliander 	switch (type) {
139926ad340eSHenning Colliander 	case KVASER_PCIEFD_PACK_TYPE_DATA:
140026ad340eSHenning Colliander 		ret = kvaser_pciefd_handle_data_packet(pcie, p, &buffer[pos]);
140126ad340eSHenning Colliander 		if (!(p->header[0] & KVASER_PCIEFD_RPACKET_RTR)) {
140226ad340eSHenning Colliander 			u8 data_len;
140326ad340eSHenning Colliander 
14043ab4ce0dSOliver Hartkopp 			data_len = can_fd_dlc2len(p->header[1] >>
140526ad340eSHenning Colliander 					       KVASER_PCIEFD_RPACKET_DLC_SHIFT);
140626ad340eSHenning Colliander 			pos += DIV_ROUND_UP(data_len, 4);
140726ad340eSHenning Colliander 		}
140826ad340eSHenning Colliander 		break;
140926ad340eSHenning Colliander 
141026ad340eSHenning Colliander 	case KVASER_PCIEFD_PACK_TYPE_ACK:
141126ad340eSHenning Colliander 		ret = kvaser_pciefd_handle_ack_packet(pcie, p);
141226ad340eSHenning Colliander 		break;
141326ad340eSHenning Colliander 
141426ad340eSHenning Colliander 	case KVASER_PCIEFD_PACK_TYPE_STATUS:
141526ad340eSHenning Colliander 		ret = kvaser_pciefd_handle_status_packet(pcie, p);
141626ad340eSHenning Colliander 		break;
141726ad340eSHenning Colliander 
141826ad340eSHenning Colliander 	case KVASER_PCIEFD_PACK_TYPE_ERROR:
141926ad340eSHenning Colliander 		ret = kvaser_pciefd_handle_error_packet(pcie, p);
142026ad340eSHenning Colliander 		break;
142126ad340eSHenning Colliander 
142226ad340eSHenning Colliander 	case KVASER_PCIEFD_PACK_TYPE_EFLUSH_ACK:
142326ad340eSHenning Colliander 		ret = kvaser_pciefd_handle_eflush_packet(pcie, p);
142426ad340eSHenning Colliander 		break;
142526ad340eSHenning Colliander 
142626ad340eSHenning Colliander 	case KVASER_PCIEFD_PACK_TYPE_ACK_DATA:
142726ad340eSHenning Colliander 	case KVASER_PCIEFD_PACK_TYPE_BUS_LOAD:
142876c66ddfSJimmy Assarsson 	case KVASER_PCIEFD_PACK_TYPE_EFRAME_ACK:
142926ad340eSHenning Colliander 	case KVASER_PCIEFD_PACK_TYPE_TXRQ:
143026ad340eSHenning Colliander 		dev_info(&pcie->pci->dev,
143126ad340eSHenning Colliander 			 "Received unexpected packet type 0x%08X\n", type);
143226ad340eSHenning Colliander 		break;
143326ad340eSHenning Colliander 
143426ad340eSHenning Colliander 	default:
143526ad340eSHenning Colliander 		dev_err(&pcie->pci->dev, "Unknown packet type 0x%08X\n", type);
143626ad340eSHenning Colliander 		ret = -EIO;
143726ad340eSHenning Colliander 		break;
143826ad340eSHenning Colliander 	}
143926ad340eSHenning Colliander 
144026ad340eSHenning Colliander 	if (ret)
144126ad340eSHenning Colliander 		return ret;
144226ad340eSHenning Colliander 
144326ad340eSHenning Colliander 	/* Position does not point to the end of the package,
144426ad340eSHenning Colliander 	 * corrupted packet size?
144526ad340eSHenning Colliander 	 */
144626ad340eSHenning Colliander 	if ((*start_pos + size) != pos)
144726ad340eSHenning Colliander 		return -EIO;
144826ad340eSHenning Colliander 
144926ad340eSHenning Colliander 	/* Point to the next packet header, if any */
145026ad340eSHenning Colliander 	*start_pos = pos;
145126ad340eSHenning Colliander 
145226ad340eSHenning Colliander 	return ret;
145326ad340eSHenning Colliander }
145426ad340eSHenning Colliander 
145526ad340eSHenning Colliander static int kvaser_pciefd_read_buffer(struct kvaser_pciefd *pcie, int dma_buf)
145626ad340eSHenning Colliander {
145726ad340eSHenning Colliander 	int pos = 0;
145826ad340eSHenning Colliander 	int res = 0;
145926ad340eSHenning Colliander 
146026ad340eSHenning Colliander 	do {
146126ad340eSHenning Colliander 		res = kvaser_pciefd_read_packet(pcie, &pos, dma_buf);
146226ad340eSHenning Colliander 	} while (!res && pos > 0 && pos < KVASER_PCIEFD_DMA_SIZE);
146326ad340eSHenning Colliander 
146426ad340eSHenning Colliander 	return res;
146526ad340eSHenning Colliander }
146626ad340eSHenning Colliander 
146724aecf55SJimmy Assarsson static void kvaser_pciefd_receive_irq(struct kvaser_pciefd *pcie)
146826ad340eSHenning Colliander {
146926ad340eSHenning Colliander 	u32 irq;
147026ad340eSHenning Colliander 
147126ad340eSHenning Colliander 	irq = ioread32(pcie->reg_base + KVASER_PCIEFD_SRB_IRQ_REG);
147226ad340eSHenning Colliander 	if (irq & KVASER_PCIEFD_SRB_IRQ_DPD0) {
147326ad340eSHenning Colliander 		kvaser_pciefd_read_buffer(pcie, 0);
147426ad340eSHenning Colliander 		/* Reset DMA buffer 0 */
147526ad340eSHenning Colliander 		iowrite32(KVASER_PCIEFD_SRB_CMD_RDB0,
147626ad340eSHenning Colliander 			  pcie->reg_base + KVASER_PCIEFD_SRB_CMD_REG);
147726ad340eSHenning Colliander 	}
147826ad340eSHenning Colliander 
147926ad340eSHenning Colliander 	if (irq & KVASER_PCIEFD_SRB_IRQ_DPD1) {
148026ad340eSHenning Colliander 		kvaser_pciefd_read_buffer(pcie, 1);
148126ad340eSHenning Colliander 		/* Reset DMA buffer 1 */
148226ad340eSHenning Colliander 		iowrite32(KVASER_PCIEFD_SRB_CMD_RDB1,
148326ad340eSHenning Colliander 			  pcie->reg_base + KVASER_PCIEFD_SRB_CMD_REG);
148426ad340eSHenning Colliander 	}
148526ad340eSHenning Colliander 
148626ad340eSHenning Colliander 	if (irq & KVASER_PCIEFD_SRB_IRQ_DOF0 ||
148726ad340eSHenning Colliander 	    irq & KVASER_PCIEFD_SRB_IRQ_DOF1 ||
148826ad340eSHenning Colliander 	    irq & KVASER_PCIEFD_SRB_IRQ_DUF0 ||
148926ad340eSHenning Colliander 	    irq & KVASER_PCIEFD_SRB_IRQ_DUF1)
149026ad340eSHenning Colliander 		dev_err(&pcie->pci->dev, "DMA IRQ error 0x%08X\n", irq);
149126ad340eSHenning Colliander 
149226ad340eSHenning Colliander 	iowrite32(irq, pcie->reg_base + KVASER_PCIEFD_SRB_IRQ_REG);
149326ad340eSHenning Colliander }
149426ad340eSHenning Colliander 
149524aecf55SJimmy Assarsson static void kvaser_pciefd_transmit_irq(struct kvaser_pciefd_can *can)
149626ad340eSHenning Colliander {
149726ad340eSHenning Colliander 	u32 irq = ioread32(can->reg_base + KVASER_PCIEFD_KCAN_IRQ_REG);
149826ad340eSHenning Colliander 
149926ad340eSHenning Colliander 	if (irq & KVASER_PCIEFD_KCAN_IRQ_TOF)
150026ad340eSHenning Colliander 		netdev_err(can->can.dev, "Tx FIFO overflow\n");
150126ad340eSHenning Colliander 
150226ad340eSHenning Colliander 	if (irq & KVASER_PCIEFD_KCAN_IRQ_BPP)
150326ad340eSHenning Colliander 		netdev_err(can->can.dev,
150426ad340eSHenning Colliander 			   "Fail to change bittiming, when not in reset mode\n");
150526ad340eSHenning Colliander 
150626ad340eSHenning Colliander 	if (irq & KVASER_PCIEFD_KCAN_IRQ_FDIC)
150726ad340eSHenning Colliander 		netdev_err(can->can.dev, "CAN FD frame in CAN mode\n");
150826ad340eSHenning Colliander 
150926ad340eSHenning Colliander 	if (irq & KVASER_PCIEFD_KCAN_IRQ_ROF)
151026ad340eSHenning Colliander 		netdev_err(can->can.dev, "Rx FIFO overflow\n");
151126ad340eSHenning Colliander 
151226ad340eSHenning Colliander 	iowrite32(irq, can->reg_base + KVASER_PCIEFD_KCAN_IRQ_REG);
151326ad340eSHenning Colliander }
151426ad340eSHenning Colliander 
151526ad340eSHenning Colliander static irqreturn_t kvaser_pciefd_irq_handler(int irq, void *dev)
151626ad340eSHenning Colliander {
151726ad340eSHenning Colliander 	struct kvaser_pciefd *pcie = (struct kvaser_pciefd *)dev;
151826ad340eSHenning Colliander 	u32 board_irq;
151926ad340eSHenning Colliander 	int i;
152026ad340eSHenning Colliander 
152126ad340eSHenning Colliander 	board_irq = ioread32(pcie->reg_base + KVASER_PCIEFD_IRQ_REG);
152226ad340eSHenning Colliander 
152326ad340eSHenning Colliander 	if (!(board_irq & KVASER_PCIEFD_IRQ_ALL_MSK))
152426ad340eSHenning Colliander 		return IRQ_NONE;
152526ad340eSHenning Colliander 
152626ad340eSHenning Colliander 	if (board_irq & KVASER_PCIEFD_IRQ_SRB)
152726ad340eSHenning Colliander 		kvaser_pciefd_receive_irq(pcie);
152826ad340eSHenning Colliander 
152926ad340eSHenning Colliander 	for (i = 0; i < pcie->nr_channels; i++) {
153026ad340eSHenning Colliander 		if (!pcie->can[i]) {
153126ad340eSHenning Colliander 			dev_err(&pcie->pci->dev,
153226ad340eSHenning Colliander 				"IRQ mask points to unallocated controller\n");
153326ad340eSHenning Colliander 			break;
153426ad340eSHenning Colliander 		}
153526ad340eSHenning Colliander 
153626ad340eSHenning Colliander 		/* Check that mask matches channel (i) IRQ mask */
153726ad340eSHenning Colliander 		if (board_irq & (1 << i))
153826ad340eSHenning Colliander 			kvaser_pciefd_transmit_irq(pcie->can[i]);
153926ad340eSHenning Colliander 	}
154026ad340eSHenning Colliander 
154126ad340eSHenning Colliander 	return IRQ_HANDLED;
154226ad340eSHenning Colliander }
154326ad340eSHenning Colliander 
154426ad340eSHenning Colliander static void kvaser_pciefd_teardown_can_ctrls(struct kvaser_pciefd *pcie)
154526ad340eSHenning Colliander {
154626ad340eSHenning Colliander 	int i;
154726ad340eSHenning Colliander 	struct kvaser_pciefd_can *can;
154826ad340eSHenning Colliander 
154926ad340eSHenning Colliander 	for (i = 0; i < pcie->nr_channels; i++) {
155026ad340eSHenning Colliander 		can = pcie->can[i];
155126ad340eSHenning Colliander 		if (can) {
155226ad340eSHenning Colliander 			iowrite32(0,
155326ad340eSHenning Colliander 				  can->reg_base + KVASER_PCIEFD_KCAN_IEN_REG);
155426ad340eSHenning Colliander 			kvaser_pciefd_pwm_stop(can);
155526ad340eSHenning Colliander 			free_candev(can->can.dev);
155626ad340eSHenning Colliander 		}
155726ad340eSHenning Colliander 	}
155826ad340eSHenning Colliander }
155926ad340eSHenning Colliander 
156026ad340eSHenning Colliander static int kvaser_pciefd_probe(struct pci_dev *pdev,
156126ad340eSHenning Colliander 			       const struct pci_device_id *id)
156226ad340eSHenning Colliander {
156326ad340eSHenning Colliander 	int err;
156426ad340eSHenning Colliander 	struct kvaser_pciefd *pcie;
156526ad340eSHenning Colliander 
156626ad340eSHenning Colliander 	pcie = devm_kzalloc(&pdev->dev, sizeof(*pcie), GFP_KERNEL);
156726ad340eSHenning Colliander 	if (!pcie)
156826ad340eSHenning Colliander 		return -ENOMEM;
156926ad340eSHenning Colliander 
157026ad340eSHenning Colliander 	pci_set_drvdata(pdev, pcie);
157126ad340eSHenning Colliander 	pcie->pci = pdev;
157226ad340eSHenning Colliander 
157326ad340eSHenning Colliander 	err = pci_enable_device(pdev);
157426ad340eSHenning Colliander 	if (err)
157526ad340eSHenning Colliander 		return err;
157626ad340eSHenning Colliander 
157726ad340eSHenning Colliander 	err = pci_request_regions(pdev, KVASER_PCIEFD_DRV_NAME);
157826ad340eSHenning Colliander 	if (err)
157926ad340eSHenning Colliander 		goto err_disable_pci;
158026ad340eSHenning Colliander 
158126ad340eSHenning Colliander 	pcie->reg_base = pci_iomap(pdev, 0, 0);
158226ad340eSHenning Colliander 	if (!pcie->reg_base) {
158326ad340eSHenning Colliander 		err = -ENOMEM;
158426ad340eSHenning Colliander 		goto err_release_regions;
158526ad340eSHenning Colliander 	}
158626ad340eSHenning Colliander 
158726ad340eSHenning Colliander 	err = kvaser_pciefd_setup_board(pcie);
158826ad340eSHenning Colliander 	if (err)
158926ad340eSHenning Colliander 		goto err_pci_iounmap;
159026ad340eSHenning Colliander 
159126ad340eSHenning Colliander 	err = kvaser_pciefd_setup_dma(pcie);
159226ad340eSHenning Colliander 	if (err)
159326ad340eSHenning Colliander 		goto err_pci_iounmap;
159426ad340eSHenning Colliander 
159526ad340eSHenning Colliander 	pci_set_master(pdev);
159626ad340eSHenning Colliander 
159726ad340eSHenning Colliander 	err = kvaser_pciefd_setup_can_ctrls(pcie);
159826ad340eSHenning Colliander 	if (err)
159926ad340eSHenning Colliander 		goto err_teardown_can_ctrls;
160026ad340eSHenning Colliander 
160184762d8dSJimmy Assarsson 	err = request_irq(pcie->pci->irq, kvaser_pciefd_irq_handler,
160284762d8dSJimmy Assarsson 			  IRQF_SHARED, KVASER_PCIEFD_DRV_NAME, pcie);
160384762d8dSJimmy Assarsson 	if (err)
160484762d8dSJimmy Assarsson 		goto err_teardown_can_ctrls;
160584762d8dSJimmy Assarsson 
160626ad340eSHenning Colliander 	iowrite32(KVASER_PCIEFD_SRB_IRQ_DPD0 | KVASER_PCIEFD_SRB_IRQ_DPD1,
160726ad340eSHenning Colliander 		  pcie->reg_base + KVASER_PCIEFD_SRB_IRQ_REG);
160826ad340eSHenning Colliander 
160926ad340eSHenning Colliander 	iowrite32(KVASER_PCIEFD_SRB_IRQ_DPD0 | KVASER_PCIEFD_SRB_IRQ_DPD1 |
161026ad340eSHenning Colliander 		  KVASER_PCIEFD_SRB_IRQ_DOF0 | KVASER_PCIEFD_SRB_IRQ_DOF1 |
161126ad340eSHenning Colliander 		  KVASER_PCIEFD_SRB_IRQ_DUF0 | KVASER_PCIEFD_SRB_IRQ_DUF1,
161226ad340eSHenning Colliander 		  pcie->reg_base + KVASER_PCIEFD_SRB_IEN_REG);
161326ad340eSHenning Colliander 
16147c921556SJimmy Assarsson 	/* Enable PCI interrupts */
161526ad340eSHenning Colliander 	iowrite32(KVASER_PCIEFD_IRQ_ALL_MSK,
161626ad340eSHenning Colliander 		  pcie->reg_base + KVASER_PCIEFD_IEN_REG);
161726ad340eSHenning Colliander 
161826ad340eSHenning Colliander 	/* Ready the DMA buffers */
161926ad340eSHenning Colliander 	iowrite32(KVASER_PCIEFD_SRB_CMD_RDB0,
162026ad340eSHenning Colliander 		  pcie->reg_base + KVASER_PCIEFD_SRB_CMD_REG);
162126ad340eSHenning Colliander 	iowrite32(KVASER_PCIEFD_SRB_CMD_RDB1,
162226ad340eSHenning Colliander 		  pcie->reg_base + KVASER_PCIEFD_SRB_CMD_REG);
162326ad340eSHenning Colliander 
162426ad340eSHenning Colliander 	err = kvaser_pciefd_reg_candev(pcie);
162526ad340eSHenning Colliander 	if (err)
162626ad340eSHenning Colliander 		goto err_free_irq;
162726ad340eSHenning Colliander 
162826ad340eSHenning Colliander 	return 0;
162926ad340eSHenning Colliander 
163026ad340eSHenning Colliander err_free_irq:
163111164bc3SJimmy Assarsson 	/* Disable PCI interrupts */
163211164bc3SJimmy Assarsson 	iowrite32(0, pcie->reg_base + KVASER_PCIEFD_IEN_REG);
163326ad340eSHenning Colliander 	free_irq(pcie->pci->irq, pcie);
163426ad340eSHenning Colliander 
163526ad340eSHenning Colliander err_teardown_can_ctrls:
163626ad340eSHenning Colliander 	kvaser_pciefd_teardown_can_ctrls(pcie);
163726ad340eSHenning Colliander 	iowrite32(0, pcie->reg_base + KVASER_PCIEFD_SRB_CTRL_REG);
163826ad340eSHenning Colliander 	pci_clear_master(pdev);
163926ad340eSHenning Colliander 
164026ad340eSHenning Colliander err_pci_iounmap:
164126ad340eSHenning Colliander 	pci_iounmap(pdev, pcie->reg_base);
164226ad340eSHenning Colliander 
164326ad340eSHenning Colliander err_release_regions:
164426ad340eSHenning Colliander 	pci_release_regions(pdev);
164526ad340eSHenning Colliander 
164626ad340eSHenning Colliander err_disable_pci:
164726ad340eSHenning Colliander 	pci_disable_device(pdev);
164826ad340eSHenning Colliander 
164926ad340eSHenning Colliander 	return err;
165026ad340eSHenning Colliander }
165126ad340eSHenning Colliander 
165226ad340eSHenning Colliander static void kvaser_pciefd_remove_all_ctrls(struct kvaser_pciefd *pcie)
165326ad340eSHenning Colliander {
165426ad340eSHenning Colliander 	struct kvaser_pciefd_can *can;
165526ad340eSHenning Colliander 	int i;
165626ad340eSHenning Colliander 
165726ad340eSHenning Colliander 	for (i = 0; i < pcie->nr_channels; i++) {
165826ad340eSHenning Colliander 		can = pcie->can[i];
165926ad340eSHenning Colliander 		if (can) {
166026ad340eSHenning Colliander 			iowrite32(0,
166126ad340eSHenning Colliander 				  can->reg_base + KVASER_PCIEFD_KCAN_IEN_REG);
166226ad340eSHenning Colliander 			unregister_candev(can->can.dev);
166326ad340eSHenning Colliander 			del_timer(&can->bec_poll_timer);
166426ad340eSHenning Colliander 			kvaser_pciefd_pwm_stop(can);
166526ad340eSHenning Colliander 			free_candev(can->can.dev);
166626ad340eSHenning Colliander 		}
166726ad340eSHenning Colliander 	}
166826ad340eSHenning Colliander }
166926ad340eSHenning Colliander 
167026ad340eSHenning Colliander static void kvaser_pciefd_remove(struct pci_dev *pdev)
167126ad340eSHenning Colliander {
167226ad340eSHenning Colliander 	struct kvaser_pciefd *pcie = pci_get_drvdata(pdev);
167326ad340eSHenning Colliander 
167426ad340eSHenning Colliander 	kvaser_pciefd_remove_all_ctrls(pcie);
167526ad340eSHenning Colliander 
16767c921556SJimmy Assarsson 	/* Disable interrupts */
167726ad340eSHenning Colliander 	iowrite32(0, pcie->reg_base + KVASER_PCIEFD_SRB_CTRL_REG);
167826ad340eSHenning Colliander 	iowrite32(0, pcie->reg_base + KVASER_PCIEFD_IEN_REG);
167926ad340eSHenning Colliander 
168026ad340eSHenning Colliander 	free_irq(pcie->pci->irq, pcie);
168126ad340eSHenning Colliander 
168226ad340eSHenning Colliander 	pci_iounmap(pdev, pcie->reg_base);
168326ad340eSHenning Colliander 	pci_release_regions(pdev);
168426ad340eSHenning Colliander 	pci_disable_device(pdev);
168526ad340eSHenning Colliander }
168626ad340eSHenning Colliander 
168726ad340eSHenning Colliander static struct pci_driver kvaser_pciefd = {
168826ad340eSHenning Colliander 	.name = KVASER_PCIEFD_DRV_NAME,
168926ad340eSHenning Colliander 	.id_table = kvaser_pciefd_id_table,
169026ad340eSHenning Colliander 	.probe = kvaser_pciefd_probe,
169126ad340eSHenning Colliander 	.remove = kvaser_pciefd_remove,
169226ad340eSHenning Colliander };
169326ad340eSHenning Colliander 
169426ad340eSHenning Colliander module_pci_driver(kvaser_pciefd)
1695