126ad340eSHenning Colliander // SPDX-License-Identifier: GPL-2.0 OR BSD-2-Clause 226ad340eSHenning Colliander /* Copyright (C) 2018 KVASER AB, Sweden. All rights reserved. 326ad340eSHenning Colliander * Parts of this driver are based on the following: 426ad340eSHenning Colliander * - Kvaser linux pciefd driver (version 5.25) 526ad340eSHenning Colliander * - PEAK linux canfd driver 626ad340eSHenning Colliander * - Altera Avalon EPCS flash controller driver 726ad340eSHenning Colliander */ 826ad340eSHenning Colliander 926ad340eSHenning Colliander #include <linux/kernel.h> 1026ad340eSHenning Colliander #include <linux/module.h> 1126ad340eSHenning Colliander #include <linux/device.h> 12fa5cc7e1SVincent Mailhol #include <linux/ethtool.h> 1326ad340eSHenning Colliander #include <linux/pci.h> 1426ad340eSHenning Colliander #include <linux/can/dev.h> 1526ad340eSHenning Colliander #include <linux/timer.h> 1626ad340eSHenning Colliander #include <linux/netdevice.h> 1726ad340eSHenning Colliander #include <linux/crc32.h> 1826ad340eSHenning Colliander #include <linux/iopoll.h> 1926ad340eSHenning Colliander 2026ad340eSHenning Colliander MODULE_LICENSE("Dual BSD/GPL"); 2126ad340eSHenning Colliander MODULE_AUTHOR("Kvaser AB <support@kvaser.com>"); 2226ad340eSHenning Colliander MODULE_DESCRIPTION("CAN driver for Kvaser CAN/PCIe devices"); 2326ad340eSHenning Colliander 2426ad340eSHenning Colliander #define KVASER_PCIEFD_DRV_NAME "kvaser_pciefd" 2526ad340eSHenning Colliander 2626ad340eSHenning Colliander #define KVASER_PCIEFD_WAIT_TIMEOUT msecs_to_jiffies(1000) 2726ad340eSHenning Colliander #define KVASER_PCIEFD_BEC_POLL_FREQ (jiffies + msecs_to_jiffies(200)) 28*2c470dbbSJimmy Assarsson #define KVASER_PCIEFD_MAX_ERR_REP 256U 29*2c470dbbSJimmy Assarsson #define KVASER_PCIEFD_CAN_TX_MAX_COUNT 17U 30*2c470dbbSJimmy Assarsson #define KVASER_PCIEFD_MAX_CAN_CHANNELS 4U 31*2c470dbbSJimmy Assarsson #define KVASER_PCIEFD_DMA_COUNT 2U 3226ad340eSHenning Colliander 33*2c470dbbSJimmy Assarsson #define KVASER_PCIEFD_DMA_SIZE (4U * 1024U) 3426ad340eSHenning Colliander #define KVASER_PCIEFD_64BIT_DMA_BIT BIT(0) 3526ad340eSHenning Colliander 3626ad340eSHenning Colliander #define KVASER_PCIEFD_VENDOR 0x1a07 3726ad340eSHenning Colliander #define KVASER_PCIEFD_4HS_ID 0x0d 3826ad340eSHenning Colliander #define KVASER_PCIEFD_2HS_ID 0x0e 3926ad340eSHenning Colliander #define KVASER_PCIEFD_HS_ID 0x0f 4026ad340eSHenning Colliander #define KVASER_PCIEFD_MINIPCIE_HS_ID 0x10 4126ad340eSHenning Colliander #define KVASER_PCIEFD_MINIPCIE_2HS_ID 0x11 4226ad340eSHenning Colliander 4326ad340eSHenning Colliander /* PCIe IRQ registers */ 4426ad340eSHenning Colliander #define KVASER_PCIEFD_IRQ_REG 0x40 4526ad340eSHenning Colliander #define KVASER_PCIEFD_IEN_REG 0x50 4626ad340eSHenning Colliander /* DMA map */ 4726ad340eSHenning Colliander #define KVASER_PCIEFD_DMA_MAP_BASE 0x1000 4826ad340eSHenning Colliander /* Kvaser KCAN CAN controller registers */ 4926ad340eSHenning Colliander #define KVASER_PCIEFD_KCAN0_BASE 0x10000 5026ad340eSHenning Colliander #define KVASER_PCIEFD_KCAN_BASE_OFFSET 0x1000 5126ad340eSHenning Colliander #define KVASER_PCIEFD_KCAN_FIFO_REG 0x100 5226ad340eSHenning Colliander #define KVASER_PCIEFD_KCAN_FIFO_LAST_REG 0x180 5326ad340eSHenning Colliander #define KVASER_PCIEFD_KCAN_CTRL_REG 0x2c0 5426ad340eSHenning Colliander #define KVASER_PCIEFD_KCAN_CMD_REG 0x400 5526ad340eSHenning Colliander #define KVASER_PCIEFD_KCAN_IEN_REG 0x408 5626ad340eSHenning Colliander #define KVASER_PCIEFD_KCAN_IRQ_REG 0x410 5726ad340eSHenning Colliander #define KVASER_PCIEFD_KCAN_TX_NPACKETS_REG 0x414 5826ad340eSHenning Colliander #define KVASER_PCIEFD_KCAN_STAT_REG 0x418 5926ad340eSHenning Colliander #define KVASER_PCIEFD_KCAN_MODE_REG 0x41c 6026ad340eSHenning Colliander #define KVASER_PCIEFD_KCAN_BTRN_REG 0x420 617c6e6bceSJimmy Assarsson #define KVASER_PCIEFD_KCAN_BUS_LOAD_REG 0x424 6226ad340eSHenning Colliander #define KVASER_PCIEFD_KCAN_BTRD_REG 0x428 6326ad340eSHenning Colliander #define KVASER_PCIEFD_KCAN_PWM_REG 0x430 6426ad340eSHenning Colliander /* Loopback control register */ 6526ad340eSHenning Colliander #define KVASER_PCIEFD_LOOP_REG 0x1f000 6626ad340eSHenning Colliander /* System identification and information registers */ 6726ad340eSHenning Colliander #define KVASER_PCIEFD_SYSID_BASE 0x1f020 6826ad340eSHenning Colliander #define KVASER_PCIEFD_SYSID_VERSION_REG (KVASER_PCIEFD_SYSID_BASE + 0x8) 6926ad340eSHenning Colliander #define KVASER_PCIEFD_SYSID_CANFREQ_REG (KVASER_PCIEFD_SYSID_BASE + 0xc) 70ec44dd57SChrister Beskow #define KVASER_PCIEFD_SYSID_BUSFREQ_REG (KVASER_PCIEFD_SYSID_BASE + 0x10) 7126ad340eSHenning Colliander #define KVASER_PCIEFD_SYSID_BUILD_REG (KVASER_PCIEFD_SYSID_BASE + 0x14) 7226ad340eSHenning Colliander /* Shared receive buffer registers */ 7326ad340eSHenning Colliander #define KVASER_PCIEFD_SRB_BASE 0x1f200 74c589557dSJimmy Assarsson #define KVASER_PCIEFD_SRB_FIFO_LAST_REG (KVASER_PCIEFD_SRB_BASE + 0x1f4) 7526ad340eSHenning Colliander #define KVASER_PCIEFD_SRB_CMD_REG (KVASER_PCIEFD_SRB_BASE + 0x200) 7626ad340eSHenning Colliander #define KVASER_PCIEFD_SRB_IEN_REG (KVASER_PCIEFD_SRB_BASE + 0x204) 7726ad340eSHenning Colliander #define KVASER_PCIEFD_SRB_IRQ_REG (KVASER_PCIEFD_SRB_BASE + 0x20c) 7826ad340eSHenning Colliander #define KVASER_PCIEFD_SRB_STAT_REG (KVASER_PCIEFD_SRB_BASE + 0x210) 79c589557dSJimmy Assarsson #define KVASER_PCIEFD_SRB_RX_NR_PACKETS_REG (KVASER_PCIEFD_SRB_BASE + 0x214) 8026ad340eSHenning Colliander #define KVASER_PCIEFD_SRB_CTRL_REG (KVASER_PCIEFD_SRB_BASE + 0x218) 8126ad340eSHenning Colliander /* EPCS flash controller registers */ 8226ad340eSHenning Colliander #define KVASER_PCIEFD_SPI_BASE 0x1fc00 8326ad340eSHenning Colliander #define KVASER_PCIEFD_SPI_RX_REG KVASER_PCIEFD_SPI_BASE 8426ad340eSHenning Colliander #define KVASER_PCIEFD_SPI_TX_REG (KVASER_PCIEFD_SPI_BASE + 0x4) 8526ad340eSHenning Colliander #define KVASER_PCIEFD_SPI_STATUS_REG (KVASER_PCIEFD_SPI_BASE + 0x8) 8626ad340eSHenning Colliander #define KVASER_PCIEFD_SPI_CTRL_REG (KVASER_PCIEFD_SPI_BASE + 0xc) 8726ad340eSHenning Colliander #define KVASER_PCIEFD_SPI_SSEL_REG (KVASER_PCIEFD_SPI_BASE + 0x14) 8826ad340eSHenning Colliander 8926ad340eSHenning Colliander #define KVASER_PCIEFD_IRQ_ALL_MSK 0x1f 9026ad340eSHenning Colliander #define KVASER_PCIEFD_IRQ_SRB BIT(4) 9126ad340eSHenning Colliander 9226ad340eSHenning Colliander #define KVASER_PCIEFD_SYSID_NRCHAN_SHIFT 24 9326ad340eSHenning Colliander #define KVASER_PCIEFD_SYSID_MAJOR_VER_SHIFT 16 9426ad340eSHenning Colliander #define KVASER_PCIEFD_SYSID_BUILD_VER_SHIFT 1 9526ad340eSHenning Colliander 9626ad340eSHenning Colliander /* Reset DMA buffer 0, 1 and FIFO offset */ 9726ad340eSHenning Colliander #define KVASER_PCIEFD_SRB_CMD_RDB0 BIT(4) 9826ad340eSHenning Colliander #define KVASER_PCIEFD_SRB_CMD_RDB1 BIT(5) 9926ad340eSHenning Colliander #define KVASER_PCIEFD_SRB_CMD_FOR BIT(0) 10026ad340eSHenning Colliander 10126ad340eSHenning Colliander /* DMA packet done, buffer 0 and 1 */ 10226ad340eSHenning Colliander #define KVASER_PCIEFD_SRB_IRQ_DPD0 BIT(8) 10326ad340eSHenning Colliander #define KVASER_PCIEFD_SRB_IRQ_DPD1 BIT(9) 10426ad340eSHenning Colliander /* DMA overflow, buffer 0 and 1 */ 10526ad340eSHenning Colliander #define KVASER_PCIEFD_SRB_IRQ_DOF0 BIT(10) 10626ad340eSHenning Colliander #define KVASER_PCIEFD_SRB_IRQ_DOF1 BIT(11) 10726ad340eSHenning Colliander /* DMA underflow, buffer 0 and 1 */ 10826ad340eSHenning Colliander #define KVASER_PCIEFD_SRB_IRQ_DUF0 BIT(12) 10926ad340eSHenning Colliander #define KVASER_PCIEFD_SRB_IRQ_DUF1 BIT(13) 11026ad340eSHenning Colliander 11126ad340eSHenning Colliander /* DMA idle */ 11226ad340eSHenning Colliander #define KVASER_PCIEFD_SRB_STAT_DI BIT(15) 11326ad340eSHenning Colliander /* DMA support */ 11426ad340eSHenning Colliander #define KVASER_PCIEFD_SRB_STAT_DMA BIT(24) 11526ad340eSHenning Colliander 116c589557dSJimmy Assarsson /* SRB current packet level */ 117c589557dSJimmy Assarsson #define KVASER_PCIEFD_SRB_RX_NR_PACKETS_MASK 0xff 118c589557dSJimmy Assarsson 11926ad340eSHenning Colliander /* DMA Enable */ 12026ad340eSHenning Colliander #define KVASER_PCIEFD_SRB_CTRL_DMA_ENABLE BIT(0) 12126ad340eSHenning Colliander 12226ad340eSHenning Colliander /* EPCS flash controller definitions */ 12326ad340eSHenning Colliander #define KVASER_PCIEFD_CFG_IMG_SZ (64 * 1024) 12426ad340eSHenning Colliander #define KVASER_PCIEFD_CFG_IMG_OFFSET (31 * 65536L) 12526ad340eSHenning Colliander #define KVASER_PCIEFD_CFG_MAX_PARAMS 256 12626ad340eSHenning Colliander #define KVASER_PCIEFD_CFG_MAGIC 0xcafef00d 12726ad340eSHenning Colliander #define KVASER_PCIEFD_CFG_PARAM_MAX_SZ 24 12826ad340eSHenning Colliander #define KVASER_PCIEFD_CFG_SYS_VER 1 12926ad340eSHenning Colliander #define KVASER_PCIEFD_CFG_PARAM_NR_CHAN 130 13026ad340eSHenning Colliander #define KVASER_PCIEFD_SPI_TMT BIT(5) 13126ad340eSHenning Colliander #define KVASER_PCIEFD_SPI_TRDY BIT(6) 13226ad340eSHenning Colliander #define KVASER_PCIEFD_SPI_RRDY BIT(7) 13326ad340eSHenning Colliander #define KVASER_PCIEFD_FLASH_ID_EPCS16 0x14 13426ad340eSHenning Colliander /* Commands for controlling the onboard flash */ 13526ad340eSHenning Colliander #define KVASER_PCIEFD_FLASH_RES_CMD 0xab 13626ad340eSHenning Colliander #define KVASER_PCIEFD_FLASH_READ_CMD 0x3 13726ad340eSHenning Colliander #define KVASER_PCIEFD_FLASH_STATUS_CMD 0x5 13826ad340eSHenning Colliander 13926ad340eSHenning Colliander /* Kvaser KCAN definitions */ 14026ad340eSHenning Colliander #define KVASER_PCIEFD_KCAN_CTRL_EFLUSH (4 << 29) 14126ad340eSHenning Colliander #define KVASER_PCIEFD_KCAN_CTRL_EFRAME (5 << 29) 14226ad340eSHenning Colliander 14326ad340eSHenning Colliander #define KVASER_PCIEFD_KCAN_CMD_SEQ_SHIFT 16 14426ad340eSHenning Colliander /* Request status packet */ 14526ad340eSHenning Colliander #define KVASER_PCIEFD_KCAN_CMD_SRQ BIT(0) 14626ad340eSHenning Colliander /* Abort, flush and reset */ 14726ad340eSHenning Colliander #define KVASER_PCIEFD_KCAN_CMD_AT BIT(1) 14826ad340eSHenning Colliander 14926ad340eSHenning Colliander /* Tx FIFO unaligned read */ 15026ad340eSHenning Colliander #define KVASER_PCIEFD_KCAN_IRQ_TAR BIT(0) 15126ad340eSHenning Colliander /* Tx FIFO unaligned end */ 15226ad340eSHenning Colliander #define KVASER_PCIEFD_KCAN_IRQ_TAE BIT(1) 15326ad340eSHenning Colliander /* Bus parameter protection error */ 15426ad340eSHenning Colliander #define KVASER_PCIEFD_KCAN_IRQ_BPP BIT(2) 15526ad340eSHenning Colliander /* FDF bit when controller is in classic mode */ 15626ad340eSHenning Colliander #define KVASER_PCIEFD_KCAN_IRQ_FDIC BIT(3) 15726ad340eSHenning Colliander /* Rx FIFO overflow */ 15826ad340eSHenning Colliander #define KVASER_PCIEFD_KCAN_IRQ_ROF BIT(5) 15926ad340eSHenning Colliander /* Abort done */ 16026ad340eSHenning Colliander #define KVASER_PCIEFD_KCAN_IRQ_ABD BIT(13) 16126ad340eSHenning Colliander /* Tx buffer flush done */ 16226ad340eSHenning Colliander #define KVASER_PCIEFD_KCAN_IRQ_TFD BIT(14) 16326ad340eSHenning Colliander /* Tx FIFO overflow */ 16426ad340eSHenning Colliander #define KVASER_PCIEFD_KCAN_IRQ_TOF BIT(15) 16526ad340eSHenning Colliander /* Tx FIFO empty */ 16626ad340eSHenning Colliander #define KVASER_PCIEFD_KCAN_IRQ_TE BIT(16) 16726ad340eSHenning Colliander /* Transmitter unaligned */ 16826ad340eSHenning Colliander #define KVASER_PCIEFD_KCAN_IRQ_TAL BIT(17) 16926ad340eSHenning Colliander 17026ad340eSHenning Colliander #define KVASER_PCIEFD_KCAN_TX_NPACKETS_MAX_SHIFT 16 17126ad340eSHenning Colliander 17226ad340eSHenning Colliander #define KVASER_PCIEFD_KCAN_STAT_SEQNO_SHIFT 24 17326ad340eSHenning Colliander /* Abort request */ 17426ad340eSHenning Colliander #define KVASER_PCIEFD_KCAN_STAT_AR BIT(7) 17526ad340eSHenning Colliander /* Idle state. Controller in reset mode and no abort or flush pending */ 17626ad340eSHenning Colliander #define KVASER_PCIEFD_KCAN_STAT_IDLE BIT(10) 17726ad340eSHenning Colliander /* Bus off */ 17826ad340eSHenning Colliander #define KVASER_PCIEFD_KCAN_STAT_BOFF BIT(11) 17926ad340eSHenning Colliander /* Reset mode request */ 18026ad340eSHenning Colliander #define KVASER_PCIEFD_KCAN_STAT_RMR BIT(14) 18126ad340eSHenning Colliander /* Controller in reset mode */ 18226ad340eSHenning Colliander #define KVASER_PCIEFD_KCAN_STAT_IRM BIT(15) 18326ad340eSHenning Colliander /* Controller got one-shot capability */ 18426ad340eSHenning Colliander #define KVASER_PCIEFD_KCAN_STAT_CAP BIT(16) 18526ad340eSHenning Colliander /* Controller got CAN FD capability */ 18626ad340eSHenning Colliander #define KVASER_PCIEFD_KCAN_STAT_FD BIT(19) 18726ad340eSHenning Colliander #define KVASER_PCIEFD_KCAN_STAT_BUS_OFF_MSK (KVASER_PCIEFD_KCAN_STAT_AR | \ 18826ad340eSHenning Colliander KVASER_PCIEFD_KCAN_STAT_BOFF | KVASER_PCIEFD_KCAN_STAT_RMR | \ 18926ad340eSHenning Colliander KVASER_PCIEFD_KCAN_STAT_IRM) 19026ad340eSHenning Colliander 19126ad340eSHenning Colliander /* Reset mode */ 19226ad340eSHenning Colliander #define KVASER_PCIEFD_KCAN_MODE_RM BIT(8) 19326ad340eSHenning Colliander /* Listen only mode */ 19426ad340eSHenning Colliander #define KVASER_PCIEFD_KCAN_MODE_LOM BIT(9) 19526ad340eSHenning Colliander /* Error packet enable */ 19626ad340eSHenning Colliander #define KVASER_PCIEFD_KCAN_MODE_EPEN BIT(12) 19726ad340eSHenning Colliander /* CAN FD non-ISO */ 19826ad340eSHenning Colliander #define KVASER_PCIEFD_KCAN_MODE_NIFDEN BIT(15) 19926ad340eSHenning Colliander /* Acknowledgment packet type */ 20026ad340eSHenning Colliander #define KVASER_PCIEFD_KCAN_MODE_APT BIT(20) 20126ad340eSHenning Colliander /* Active error flag enable. Clear to force error passive */ 20226ad340eSHenning Colliander #define KVASER_PCIEFD_KCAN_MODE_EEN BIT(23) 20326ad340eSHenning Colliander /* Classic CAN mode */ 20426ad340eSHenning Colliander #define KVASER_PCIEFD_KCAN_MODE_CCM BIT(31) 20526ad340eSHenning Colliander 20626ad340eSHenning Colliander #define KVASER_PCIEFD_KCAN_BTRN_SJW_SHIFT 13 20726ad340eSHenning Colliander #define KVASER_PCIEFD_KCAN_BTRN_TSEG1_SHIFT 17 20826ad340eSHenning Colliander #define KVASER_PCIEFD_KCAN_BTRN_TSEG2_SHIFT 26 20926ad340eSHenning Colliander 21026ad340eSHenning Colliander #define KVASER_PCIEFD_KCAN_PWM_TOP_SHIFT 16 21126ad340eSHenning Colliander 21226ad340eSHenning Colliander /* Kvaser KCAN packet types */ 21326ad340eSHenning Colliander #define KVASER_PCIEFD_PACK_TYPE_DATA 0 21426ad340eSHenning Colliander #define KVASER_PCIEFD_PACK_TYPE_ACK 1 21526ad340eSHenning Colliander #define KVASER_PCIEFD_PACK_TYPE_TXRQ 2 21626ad340eSHenning Colliander #define KVASER_PCIEFD_PACK_TYPE_ERROR 3 21726ad340eSHenning Colliander #define KVASER_PCIEFD_PACK_TYPE_EFLUSH_ACK 4 21826ad340eSHenning Colliander #define KVASER_PCIEFD_PACK_TYPE_EFRAME_ACK 5 21926ad340eSHenning Colliander #define KVASER_PCIEFD_PACK_TYPE_ACK_DATA 6 22026ad340eSHenning Colliander #define KVASER_PCIEFD_PACK_TYPE_STATUS 8 22126ad340eSHenning Colliander #define KVASER_PCIEFD_PACK_TYPE_BUS_LOAD 9 22226ad340eSHenning Colliander 22326ad340eSHenning Colliander /* Kvaser KCAN packet common definitions */ 22426ad340eSHenning Colliander #define KVASER_PCIEFD_PACKET_SEQ_MSK 0xff 22526ad340eSHenning Colliander #define KVASER_PCIEFD_PACKET_CHID_SHIFT 25 22626ad340eSHenning Colliander #define KVASER_PCIEFD_PACKET_TYPE_SHIFT 28 22726ad340eSHenning Colliander 22826ad340eSHenning Colliander /* Kvaser KCAN TDATA and RDATA first word */ 22926ad340eSHenning Colliander #define KVASER_PCIEFD_RPACKET_IDE BIT(30) 23026ad340eSHenning Colliander #define KVASER_PCIEFD_RPACKET_RTR BIT(29) 23126ad340eSHenning Colliander /* Kvaser KCAN TDATA and RDATA second word */ 23226ad340eSHenning Colliander #define KVASER_PCIEFD_RPACKET_ESI BIT(13) 23326ad340eSHenning Colliander #define KVASER_PCIEFD_RPACKET_BRS BIT(14) 23426ad340eSHenning Colliander #define KVASER_PCIEFD_RPACKET_FDF BIT(15) 23526ad340eSHenning Colliander #define KVASER_PCIEFD_RPACKET_DLC_SHIFT 8 23626ad340eSHenning Colliander /* Kvaser KCAN TDATA second word */ 23726ad340eSHenning Colliander #define KVASER_PCIEFD_TPACKET_SMS BIT(16) 23826ad340eSHenning Colliander #define KVASER_PCIEFD_TPACKET_AREQ BIT(31) 23926ad340eSHenning Colliander 24026ad340eSHenning Colliander /* Kvaser KCAN APACKET */ 24126ad340eSHenning Colliander #define KVASER_PCIEFD_APACKET_FLU BIT(8) 24226ad340eSHenning Colliander #define KVASER_PCIEFD_APACKET_CT BIT(9) 24326ad340eSHenning Colliander #define KVASER_PCIEFD_APACKET_ABL BIT(10) 24426ad340eSHenning Colliander #define KVASER_PCIEFD_APACKET_NACK BIT(11) 24526ad340eSHenning Colliander 24626ad340eSHenning Colliander /* Kvaser KCAN SPACK first word */ 24726ad340eSHenning Colliander #define KVASER_PCIEFD_SPACK_RXERR_SHIFT 8 24826ad340eSHenning Colliander #define KVASER_PCIEFD_SPACK_BOFF BIT(16) 24926ad340eSHenning Colliander #define KVASER_PCIEFD_SPACK_IDET BIT(20) 25026ad340eSHenning Colliander #define KVASER_PCIEFD_SPACK_IRM BIT(21) 25126ad340eSHenning Colliander #define KVASER_PCIEFD_SPACK_RMCD BIT(22) 25226ad340eSHenning Colliander /* Kvaser KCAN SPACK second word */ 25326ad340eSHenning Colliander #define KVASER_PCIEFD_SPACK_AUTO BIT(21) 25426ad340eSHenning Colliander #define KVASER_PCIEFD_SPACK_EWLR BIT(23) 25526ad340eSHenning Colliander #define KVASER_PCIEFD_SPACK_EPLR BIT(24) 25626ad340eSHenning Colliander 25736aea60fSJimmy Assarsson /* Kvaser KCAN_EPACK second word */ 25836aea60fSJimmy Assarsson #define KVASER_PCIEFD_EPACK_DIR_TX BIT(0) 25936aea60fSJimmy Assarsson 26026ad340eSHenning Colliander struct kvaser_pciefd; 26126ad340eSHenning Colliander 26226ad340eSHenning Colliander struct kvaser_pciefd_can { 26326ad340eSHenning Colliander struct can_priv can; 26426ad340eSHenning Colliander struct kvaser_pciefd *kv_pcie; 26526ad340eSHenning Colliander void __iomem *reg_base; 26626ad340eSHenning Colliander struct can_berr_counter bec; 26726ad340eSHenning Colliander u8 cmd_seq; 26826ad340eSHenning Colliander int err_rep_cnt; 26926ad340eSHenning Colliander int echo_idx; 27026ad340eSHenning Colliander spinlock_t lock; /* Locks sensitive registers (e.g. MODE) */ 27126ad340eSHenning Colliander spinlock_t echo_lock; /* Locks the message echo buffer */ 27226ad340eSHenning Colliander struct timer_list bec_poll_timer; 27326ad340eSHenning Colliander struct completion start_comp, flush_comp; 27426ad340eSHenning Colliander }; 27526ad340eSHenning Colliander 27626ad340eSHenning Colliander struct kvaser_pciefd { 27726ad340eSHenning Colliander struct pci_dev *pci; 27826ad340eSHenning Colliander void __iomem *reg_base; 27926ad340eSHenning Colliander struct kvaser_pciefd_can *can[KVASER_PCIEFD_MAX_CAN_CHANNELS]; 28026ad340eSHenning Colliander void *dma_data[KVASER_PCIEFD_DMA_COUNT]; 28126ad340eSHenning Colliander u8 nr_channels; 282ec44dd57SChrister Beskow u32 bus_freq; 28326ad340eSHenning Colliander u32 freq; 28426ad340eSHenning Colliander u32 freq_to_ticks_div; 28526ad340eSHenning Colliander }; 28626ad340eSHenning Colliander 28726ad340eSHenning Colliander struct kvaser_pciefd_rx_packet { 28826ad340eSHenning Colliander u32 header[2]; 28926ad340eSHenning Colliander u64 timestamp; 29026ad340eSHenning Colliander }; 29126ad340eSHenning Colliander 29226ad340eSHenning Colliander struct kvaser_pciefd_tx_packet { 29326ad340eSHenning Colliander u32 header[2]; 29426ad340eSHenning Colliander u8 data[64]; 29526ad340eSHenning Colliander }; 29626ad340eSHenning Colliander 29726ad340eSHenning Colliander static const struct can_bittiming_const kvaser_pciefd_bittiming_const = { 29826ad340eSHenning Colliander .name = KVASER_PCIEFD_DRV_NAME, 29926ad340eSHenning Colliander .tseg1_min = 1, 300470e14c0SJimmy Assarsson .tseg1_max = 512, 30126ad340eSHenning Colliander .tseg2_min = 1, 30226ad340eSHenning Colliander .tseg2_max = 32, 30326ad340eSHenning Colliander .sjw_max = 16, 30426ad340eSHenning Colliander .brp_min = 1, 305470e14c0SJimmy Assarsson .brp_max = 8192, 30626ad340eSHenning Colliander .brp_inc = 1, 30726ad340eSHenning Colliander }; 30826ad340eSHenning Colliander 30926ad340eSHenning Colliander struct kvaser_pciefd_cfg_param { 31026ad340eSHenning Colliander __le32 magic; 31126ad340eSHenning Colliander __le32 nr; 31226ad340eSHenning Colliander __le32 len; 31326ad340eSHenning Colliander u8 data[KVASER_PCIEFD_CFG_PARAM_MAX_SZ]; 31426ad340eSHenning Colliander }; 31526ad340eSHenning Colliander 31626ad340eSHenning Colliander struct kvaser_pciefd_cfg_img { 31726ad340eSHenning Colliander __le32 version; 31826ad340eSHenning Colliander __le32 magic; 31926ad340eSHenning Colliander __le32 crc; 32026ad340eSHenning Colliander struct kvaser_pciefd_cfg_param params[KVASER_PCIEFD_CFG_MAX_PARAMS]; 32126ad340eSHenning Colliander }; 32226ad340eSHenning Colliander 32326ad340eSHenning Colliander static struct pci_device_id kvaser_pciefd_id_table[] = { 32426ad340eSHenning Colliander { PCI_DEVICE(KVASER_PCIEFD_VENDOR, KVASER_PCIEFD_4HS_ID), }, 32526ad340eSHenning Colliander { PCI_DEVICE(KVASER_PCIEFD_VENDOR, KVASER_PCIEFD_2HS_ID), }, 32626ad340eSHenning Colliander { PCI_DEVICE(KVASER_PCIEFD_VENDOR, KVASER_PCIEFD_HS_ID), }, 32726ad340eSHenning Colliander { PCI_DEVICE(KVASER_PCIEFD_VENDOR, KVASER_PCIEFD_MINIPCIE_HS_ID), }, 32826ad340eSHenning Colliander { PCI_DEVICE(KVASER_PCIEFD_VENDOR, KVASER_PCIEFD_MINIPCIE_2HS_ID), }, 32926ad340eSHenning Colliander { 0,}, 33026ad340eSHenning Colliander }; 33126ad340eSHenning Colliander MODULE_DEVICE_TABLE(pci, kvaser_pciefd_id_table); 33226ad340eSHenning Colliander 33326ad340eSHenning Colliander /* Onboard flash memory functions */ 33426ad340eSHenning Colliander static int kvaser_pciefd_spi_wait_loop(struct kvaser_pciefd *pcie, int msk) 33526ad340eSHenning Colliander { 33626ad340eSHenning Colliander u32 res; 33726ad340eSHenning Colliander 3387912fc99SJinpeng Cui return readl_poll_timeout(pcie->reg_base + KVASER_PCIEFD_SPI_STATUS_REG, 33926ad340eSHenning Colliander res, res & msk, 0, 10); 34026ad340eSHenning Colliander } 34126ad340eSHenning Colliander 34226ad340eSHenning Colliander static int kvaser_pciefd_spi_cmd(struct kvaser_pciefd *pcie, const u8 *tx, 34326ad340eSHenning Colliander u32 tx_len, u8 *rx, u32 rx_len) 34426ad340eSHenning Colliander { 34526ad340eSHenning Colliander int c; 34626ad340eSHenning Colliander 34726ad340eSHenning Colliander iowrite32(BIT(0), pcie->reg_base + KVASER_PCIEFD_SPI_SSEL_REG); 34826ad340eSHenning Colliander iowrite32(BIT(10), pcie->reg_base + KVASER_PCIEFD_SPI_CTRL_REG); 34926ad340eSHenning Colliander ioread32(pcie->reg_base + KVASER_PCIEFD_SPI_RX_REG); 35026ad340eSHenning Colliander 35126ad340eSHenning Colliander c = tx_len; 35226ad340eSHenning Colliander while (c--) { 35326ad340eSHenning Colliander if (kvaser_pciefd_spi_wait_loop(pcie, KVASER_PCIEFD_SPI_TRDY)) 35426ad340eSHenning Colliander return -EIO; 35526ad340eSHenning Colliander 35626ad340eSHenning Colliander iowrite32(*tx++, pcie->reg_base + KVASER_PCIEFD_SPI_TX_REG); 35726ad340eSHenning Colliander 35826ad340eSHenning Colliander if (kvaser_pciefd_spi_wait_loop(pcie, KVASER_PCIEFD_SPI_RRDY)) 35926ad340eSHenning Colliander return -EIO; 36026ad340eSHenning Colliander 36126ad340eSHenning Colliander ioread32(pcie->reg_base + KVASER_PCIEFD_SPI_RX_REG); 36226ad340eSHenning Colliander } 36326ad340eSHenning Colliander 36426ad340eSHenning Colliander c = rx_len; 36526ad340eSHenning Colliander while (c-- > 0) { 36626ad340eSHenning Colliander if (kvaser_pciefd_spi_wait_loop(pcie, KVASER_PCIEFD_SPI_TRDY)) 36726ad340eSHenning Colliander return -EIO; 36826ad340eSHenning Colliander 36926ad340eSHenning Colliander iowrite32(0, pcie->reg_base + KVASER_PCIEFD_SPI_TX_REG); 37026ad340eSHenning Colliander 37126ad340eSHenning Colliander if (kvaser_pciefd_spi_wait_loop(pcie, KVASER_PCIEFD_SPI_RRDY)) 37226ad340eSHenning Colliander return -EIO; 37326ad340eSHenning Colliander 37426ad340eSHenning Colliander *rx++ = ioread32(pcie->reg_base + KVASER_PCIEFD_SPI_RX_REG); 37526ad340eSHenning Colliander } 37626ad340eSHenning Colliander 37726ad340eSHenning Colliander if (kvaser_pciefd_spi_wait_loop(pcie, KVASER_PCIEFD_SPI_TMT)) 37826ad340eSHenning Colliander return -EIO; 37926ad340eSHenning Colliander 38026ad340eSHenning Colliander iowrite32(0, pcie->reg_base + KVASER_PCIEFD_SPI_CTRL_REG); 38126ad340eSHenning Colliander 38226ad340eSHenning Colliander if (c != -1) { 38326ad340eSHenning Colliander dev_err(&pcie->pci->dev, "Flash SPI transfer failed\n"); 38426ad340eSHenning Colliander return -EIO; 38526ad340eSHenning Colliander } 38626ad340eSHenning Colliander 38726ad340eSHenning Colliander return 0; 38826ad340eSHenning Colliander } 38926ad340eSHenning Colliander 39026ad340eSHenning Colliander static int kvaser_pciefd_cfg_read_and_verify(struct kvaser_pciefd *pcie, 39126ad340eSHenning Colliander struct kvaser_pciefd_cfg_img *img) 39226ad340eSHenning Colliander { 39326ad340eSHenning Colliander int offset = KVASER_PCIEFD_CFG_IMG_OFFSET; 39426ad340eSHenning Colliander int res, crc; 39526ad340eSHenning Colliander u8 *crc_buff; 39626ad340eSHenning Colliander 39726ad340eSHenning Colliander u8 cmd[] = { 39826ad340eSHenning Colliander KVASER_PCIEFD_FLASH_READ_CMD, 39926ad340eSHenning Colliander (u8)((offset >> 16) & 0xff), 40026ad340eSHenning Colliander (u8)((offset >> 8) & 0xff), 40126ad340eSHenning Colliander (u8)(offset & 0xff) 40226ad340eSHenning Colliander }; 40326ad340eSHenning Colliander 40426ad340eSHenning Colliander res = kvaser_pciefd_spi_cmd(pcie, cmd, ARRAY_SIZE(cmd), (u8 *)img, 40526ad340eSHenning Colliander KVASER_PCIEFD_CFG_IMG_SZ); 40626ad340eSHenning Colliander if (res) 40726ad340eSHenning Colliander return res; 40826ad340eSHenning Colliander 40926ad340eSHenning Colliander crc_buff = (u8 *)img->params; 41026ad340eSHenning Colliander 41126ad340eSHenning Colliander if (le32_to_cpu(img->version) != KVASER_PCIEFD_CFG_SYS_VER) { 41226ad340eSHenning Colliander dev_err(&pcie->pci->dev, 41326ad340eSHenning Colliander "Config flash corrupted, version number is wrong\n"); 41426ad340eSHenning Colliander return -ENODEV; 41526ad340eSHenning Colliander } 41626ad340eSHenning Colliander 41726ad340eSHenning Colliander if (le32_to_cpu(img->magic) != KVASER_PCIEFD_CFG_MAGIC) { 41826ad340eSHenning Colliander dev_err(&pcie->pci->dev, 41926ad340eSHenning Colliander "Config flash corrupted, magic number is wrong\n"); 42026ad340eSHenning Colliander return -ENODEV; 42126ad340eSHenning Colliander } 42226ad340eSHenning Colliander 42326ad340eSHenning Colliander crc = ~crc32_be(0xffffffff, crc_buff, sizeof(img->params)); 42426ad340eSHenning Colliander if (le32_to_cpu(img->crc) != crc) { 42526ad340eSHenning Colliander dev_err(&pcie->pci->dev, 42626ad340eSHenning Colliander "Stored CRC does not match flash image contents\n"); 42726ad340eSHenning Colliander return -EIO; 42826ad340eSHenning Colliander } 42926ad340eSHenning Colliander 43026ad340eSHenning Colliander return 0; 43126ad340eSHenning Colliander } 43226ad340eSHenning Colliander 43326ad340eSHenning Colliander static void kvaser_pciefd_cfg_read_params(struct kvaser_pciefd *pcie, 43426ad340eSHenning Colliander struct kvaser_pciefd_cfg_img *img) 43526ad340eSHenning Colliander { 43626ad340eSHenning Colliander struct kvaser_pciefd_cfg_param *param; 43726ad340eSHenning Colliander 43826ad340eSHenning Colliander param = &img->params[KVASER_PCIEFD_CFG_PARAM_NR_CHAN]; 43926ad340eSHenning Colliander memcpy(&pcie->nr_channels, param->data, le32_to_cpu(param->len)); 44026ad340eSHenning Colliander } 44126ad340eSHenning Colliander 44226ad340eSHenning Colliander static int kvaser_pciefd_read_cfg(struct kvaser_pciefd *pcie) 44326ad340eSHenning Colliander { 44426ad340eSHenning Colliander int res; 44526ad340eSHenning Colliander struct kvaser_pciefd_cfg_img *img; 44626ad340eSHenning Colliander 44726ad340eSHenning Colliander /* Read electronic signature */ 44826ad340eSHenning Colliander u8 cmd[] = {KVASER_PCIEFD_FLASH_RES_CMD, 0, 0, 0}; 44926ad340eSHenning Colliander 45026ad340eSHenning Colliander res = kvaser_pciefd_spi_cmd(pcie, cmd, ARRAY_SIZE(cmd), cmd, 1); 45126ad340eSHenning Colliander if (res) 45226ad340eSHenning Colliander return -EIO; 45326ad340eSHenning Colliander 45426ad340eSHenning Colliander img = kmalloc(KVASER_PCIEFD_CFG_IMG_SZ, GFP_KERNEL); 45526ad340eSHenning Colliander if (!img) 45626ad340eSHenning Colliander return -ENOMEM; 45726ad340eSHenning Colliander 45826ad340eSHenning Colliander if (cmd[0] != KVASER_PCIEFD_FLASH_ID_EPCS16) { 45926ad340eSHenning Colliander dev_err(&pcie->pci->dev, 46026ad340eSHenning Colliander "Flash id is 0x%x instead of expected EPCS16 (0x%x)\n", 46126ad340eSHenning Colliander cmd[0], KVASER_PCIEFD_FLASH_ID_EPCS16); 46226ad340eSHenning Colliander 46326ad340eSHenning Colliander res = -ENODEV; 46426ad340eSHenning Colliander goto image_free; 46526ad340eSHenning Colliander } 46626ad340eSHenning Colliander 46726ad340eSHenning Colliander cmd[0] = KVASER_PCIEFD_FLASH_STATUS_CMD; 46826ad340eSHenning Colliander res = kvaser_pciefd_spi_cmd(pcie, cmd, 1, cmd, 1); 46926ad340eSHenning Colliander if (res) { 47026ad340eSHenning Colliander goto image_free; 47126ad340eSHenning Colliander } else if (cmd[0] & 1) { 47226ad340eSHenning Colliander res = -EIO; 47326ad340eSHenning Colliander /* No write is ever done, the WIP should never be set */ 47426ad340eSHenning Colliander dev_err(&pcie->pci->dev, "Unexpected WIP bit set in flash\n"); 47526ad340eSHenning Colliander goto image_free; 47626ad340eSHenning Colliander } 47726ad340eSHenning Colliander 47826ad340eSHenning Colliander res = kvaser_pciefd_cfg_read_and_verify(pcie, img); 47926ad340eSHenning Colliander if (res) { 48026ad340eSHenning Colliander res = -EIO; 48126ad340eSHenning Colliander goto image_free; 48226ad340eSHenning Colliander } 48326ad340eSHenning Colliander 48426ad340eSHenning Colliander kvaser_pciefd_cfg_read_params(pcie, img); 48526ad340eSHenning Colliander 48626ad340eSHenning Colliander image_free: 48726ad340eSHenning Colliander kfree(img); 48826ad340eSHenning Colliander return res; 48926ad340eSHenning Colliander } 49026ad340eSHenning Colliander 49126ad340eSHenning Colliander static void kvaser_pciefd_request_status(struct kvaser_pciefd_can *can) 49226ad340eSHenning Colliander { 49326ad340eSHenning Colliander u32 cmd; 49426ad340eSHenning Colliander 49526ad340eSHenning Colliander cmd = KVASER_PCIEFD_KCAN_CMD_SRQ; 49626ad340eSHenning Colliander cmd |= ++can->cmd_seq << KVASER_PCIEFD_KCAN_CMD_SEQ_SHIFT; 49726ad340eSHenning Colliander iowrite32(cmd, can->reg_base + KVASER_PCIEFD_KCAN_CMD_REG); 49826ad340eSHenning Colliander } 49926ad340eSHenning Colliander 50026ad340eSHenning Colliander static void kvaser_pciefd_enable_err_gen(struct kvaser_pciefd_can *can) 50126ad340eSHenning Colliander { 50226ad340eSHenning Colliander u32 mode; 50326ad340eSHenning Colliander unsigned long irq; 50426ad340eSHenning Colliander 50526ad340eSHenning Colliander spin_lock_irqsave(&can->lock, irq); 50626ad340eSHenning Colliander mode = ioread32(can->reg_base + KVASER_PCIEFD_KCAN_MODE_REG); 50726ad340eSHenning Colliander if (!(mode & KVASER_PCIEFD_KCAN_MODE_EPEN)) { 50826ad340eSHenning Colliander mode |= KVASER_PCIEFD_KCAN_MODE_EPEN; 50926ad340eSHenning Colliander iowrite32(mode, can->reg_base + KVASER_PCIEFD_KCAN_MODE_REG); 51026ad340eSHenning Colliander } 51126ad340eSHenning Colliander spin_unlock_irqrestore(&can->lock, irq); 51226ad340eSHenning Colliander } 51326ad340eSHenning Colliander 51426ad340eSHenning Colliander static void kvaser_pciefd_disable_err_gen(struct kvaser_pciefd_can *can) 51526ad340eSHenning Colliander { 51626ad340eSHenning Colliander u32 mode; 51726ad340eSHenning Colliander unsigned long irq; 51826ad340eSHenning Colliander 51926ad340eSHenning Colliander spin_lock_irqsave(&can->lock, irq); 52026ad340eSHenning Colliander mode = ioread32(can->reg_base + KVASER_PCIEFD_KCAN_MODE_REG); 52126ad340eSHenning Colliander mode &= ~KVASER_PCIEFD_KCAN_MODE_EPEN; 52226ad340eSHenning Colliander iowrite32(mode, can->reg_base + KVASER_PCIEFD_KCAN_MODE_REG); 52326ad340eSHenning Colliander spin_unlock_irqrestore(&can->lock, irq); 52426ad340eSHenning Colliander } 52526ad340eSHenning Colliander 52626ad340eSHenning Colliander static int kvaser_pciefd_set_tx_irq(struct kvaser_pciefd_can *can) 52726ad340eSHenning Colliander { 52826ad340eSHenning Colliander u32 msk; 52926ad340eSHenning Colliander 53026ad340eSHenning Colliander msk = KVASER_PCIEFD_KCAN_IRQ_TE | KVASER_PCIEFD_KCAN_IRQ_ROF | 53126ad340eSHenning Colliander KVASER_PCIEFD_KCAN_IRQ_TOF | KVASER_PCIEFD_KCAN_IRQ_ABD | 53226ad340eSHenning Colliander KVASER_PCIEFD_KCAN_IRQ_TAE | KVASER_PCIEFD_KCAN_IRQ_TAL | 53326ad340eSHenning Colliander KVASER_PCIEFD_KCAN_IRQ_FDIC | KVASER_PCIEFD_KCAN_IRQ_BPP | 534262d7a52SJimmy Assarsson KVASER_PCIEFD_KCAN_IRQ_TAR; 53526ad340eSHenning Colliander 53626ad340eSHenning Colliander iowrite32(msk, can->reg_base + KVASER_PCIEFD_KCAN_IEN_REG); 53726ad340eSHenning Colliander 53826ad340eSHenning Colliander return 0; 53926ad340eSHenning Colliander } 54026ad340eSHenning Colliander 5412d55e9f9SJimmy Assarsson static inline void kvaser_pciefd_set_skb_timestamp(const struct kvaser_pciefd *pcie, 5422d55e9f9SJimmy Assarsson struct sk_buff *skb, u64 timestamp) 5432d55e9f9SJimmy Assarsson { 5442d55e9f9SJimmy Assarsson skb_hwtstamps(skb)->hwtstamp = 5452d55e9f9SJimmy Assarsson ns_to_ktime(div_u64(timestamp * 1000, pcie->freq_to_ticks_div)); 5462d55e9f9SJimmy Assarsson } 5472d55e9f9SJimmy Assarsson 54826ad340eSHenning Colliander static void kvaser_pciefd_setup_controller(struct kvaser_pciefd_can *can) 54926ad340eSHenning Colliander { 55026ad340eSHenning Colliander u32 mode; 55126ad340eSHenning Colliander unsigned long irq; 55226ad340eSHenning Colliander 55326ad340eSHenning Colliander spin_lock_irqsave(&can->lock, irq); 55426ad340eSHenning Colliander 55526ad340eSHenning Colliander mode = ioread32(can->reg_base + KVASER_PCIEFD_KCAN_MODE_REG); 55626ad340eSHenning Colliander if (can->can.ctrlmode & CAN_CTRLMODE_FD) { 55726ad340eSHenning Colliander mode &= ~KVASER_PCIEFD_KCAN_MODE_CCM; 55826ad340eSHenning Colliander if (can->can.ctrlmode & CAN_CTRLMODE_FD_NON_ISO) 55926ad340eSHenning Colliander mode |= KVASER_PCIEFD_KCAN_MODE_NIFDEN; 56026ad340eSHenning Colliander else 56126ad340eSHenning Colliander mode &= ~KVASER_PCIEFD_KCAN_MODE_NIFDEN; 56226ad340eSHenning Colliander } else { 56326ad340eSHenning Colliander mode |= KVASER_PCIEFD_KCAN_MODE_CCM; 56426ad340eSHenning Colliander mode &= ~KVASER_PCIEFD_KCAN_MODE_NIFDEN; 56526ad340eSHenning Colliander } 56626ad340eSHenning Colliander 56726ad340eSHenning Colliander if (can->can.ctrlmode & CAN_CTRLMODE_LISTENONLY) 56826ad340eSHenning Colliander mode |= KVASER_PCIEFD_KCAN_MODE_LOM; 569bf7ac55eSJimmy Assarsson else 570bf7ac55eSJimmy Assarsson mode &= ~KVASER_PCIEFD_KCAN_MODE_LOM; 57126ad340eSHenning Colliander 57226ad340eSHenning Colliander mode |= KVASER_PCIEFD_KCAN_MODE_EEN; 57326ad340eSHenning Colliander mode |= KVASER_PCIEFD_KCAN_MODE_EPEN; 57426ad340eSHenning Colliander /* Use ACK packet type */ 57526ad340eSHenning Colliander mode &= ~KVASER_PCIEFD_KCAN_MODE_APT; 57626ad340eSHenning Colliander mode &= ~KVASER_PCIEFD_KCAN_MODE_RM; 57726ad340eSHenning Colliander iowrite32(mode, can->reg_base + KVASER_PCIEFD_KCAN_MODE_REG); 57826ad340eSHenning Colliander 57926ad340eSHenning Colliander spin_unlock_irqrestore(&can->lock, irq); 58026ad340eSHenning Colliander } 58126ad340eSHenning Colliander 58226ad340eSHenning Colliander static void kvaser_pciefd_start_controller_flush(struct kvaser_pciefd_can *can) 58326ad340eSHenning Colliander { 58426ad340eSHenning Colliander u32 status; 58526ad340eSHenning Colliander unsigned long irq; 58626ad340eSHenning Colliander 58726ad340eSHenning Colliander spin_lock_irqsave(&can->lock, irq); 58826ad340eSHenning Colliander iowrite32(-1, can->reg_base + KVASER_PCIEFD_KCAN_IRQ_REG); 589262d7a52SJimmy Assarsson iowrite32(KVASER_PCIEFD_KCAN_IRQ_ABD, 59026ad340eSHenning Colliander can->reg_base + KVASER_PCIEFD_KCAN_IEN_REG); 59126ad340eSHenning Colliander 59226ad340eSHenning Colliander status = ioread32(can->reg_base + KVASER_PCIEFD_KCAN_STAT_REG); 59326ad340eSHenning Colliander if (status & KVASER_PCIEFD_KCAN_STAT_IDLE) { 59426ad340eSHenning Colliander u32 cmd; 59526ad340eSHenning Colliander 59626ad340eSHenning Colliander /* If controller is already idle, run abort, flush and reset */ 59726ad340eSHenning Colliander cmd = KVASER_PCIEFD_KCAN_CMD_AT; 59826ad340eSHenning Colliander cmd |= ++can->cmd_seq << KVASER_PCIEFD_KCAN_CMD_SEQ_SHIFT; 59926ad340eSHenning Colliander iowrite32(cmd, can->reg_base + KVASER_PCIEFD_KCAN_CMD_REG); 60026ad340eSHenning Colliander } else if (!(status & KVASER_PCIEFD_KCAN_STAT_RMR)) { 60126ad340eSHenning Colliander u32 mode; 60226ad340eSHenning Colliander 60326ad340eSHenning Colliander /* Put controller in reset mode */ 60426ad340eSHenning Colliander mode = ioread32(can->reg_base + KVASER_PCIEFD_KCAN_MODE_REG); 60526ad340eSHenning Colliander mode |= KVASER_PCIEFD_KCAN_MODE_RM; 60626ad340eSHenning Colliander iowrite32(mode, can->reg_base + KVASER_PCIEFD_KCAN_MODE_REG); 60726ad340eSHenning Colliander } 60826ad340eSHenning Colliander 60926ad340eSHenning Colliander spin_unlock_irqrestore(&can->lock, irq); 61026ad340eSHenning Colliander } 61126ad340eSHenning Colliander 61226ad340eSHenning Colliander static int kvaser_pciefd_bus_on(struct kvaser_pciefd_can *can) 61326ad340eSHenning Colliander { 61426ad340eSHenning Colliander u32 mode; 61526ad340eSHenning Colliander unsigned long irq; 61626ad340eSHenning Colliander 61726ad340eSHenning Colliander del_timer(&can->bec_poll_timer); 61826ad340eSHenning Colliander 61926ad340eSHenning Colliander if (!completion_done(&can->flush_comp)) 62026ad340eSHenning Colliander kvaser_pciefd_start_controller_flush(can); 62126ad340eSHenning Colliander 62226ad340eSHenning Colliander if (!wait_for_completion_timeout(&can->flush_comp, 62326ad340eSHenning Colliander KVASER_PCIEFD_WAIT_TIMEOUT)) { 62426ad340eSHenning Colliander netdev_err(can->can.dev, "Timeout during bus on flush\n"); 62526ad340eSHenning Colliander return -ETIMEDOUT; 62626ad340eSHenning Colliander } 62726ad340eSHenning Colliander 62826ad340eSHenning Colliander spin_lock_irqsave(&can->lock, irq); 62926ad340eSHenning Colliander iowrite32(0, can->reg_base + KVASER_PCIEFD_KCAN_IEN_REG); 63026ad340eSHenning Colliander iowrite32(-1, can->reg_base + KVASER_PCIEFD_KCAN_IRQ_REG); 63126ad340eSHenning Colliander 632262d7a52SJimmy Assarsson iowrite32(KVASER_PCIEFD_KCAN_IRQ_ABD, 63326ad340eSHenning Colliander can->reg_base + KVASER_PCIEFD_KCAN_IEN_REG); 63426ad340eSHenning Colliander 63526ad340eSHenning Colliander mode = ioread32(can->reg_base + KVASER_PCIEFD_KCAN_MODE_REG); 63626ad340eSHenning Colliander mode &= ~KVASER_PCIEFD_KCAN_MODE_RM; 63726ad340eSHenning Colliander iowrite32(mode, can->reg_base + KVASER_PCIEFD_KCAN_MODE_REG); 63826ad340eSHenning Colliander spin_unlock_irqrestore(&can->lock, irq); 63926ad340eSHenning Colliander 64026ad340eSHenning Colliander if (!wait_for_completion_timeout(&can->start_comp, 64126ad340eSHenning Colliander KVASER_PCIEFD_WAIT_TIMEOUT)) { 64226ad340eSHenning Colliander netdev_err(can->can.dev, "Timeout during bus on reset\n"); 64326ad340eSHenning Colliander return -ETIMEDOUT; 64426ad340eSHenning Colliander } 64526ad340eSHenning Colliander /* Reset interrupt handling */ 64626ad340eSHenning Colliander iowrite32(0, can->reg_base + KVASER_PCIEFD_KCAN_IEN_REG); 64726ad340eSHenning Colliander iowrite32(-1, can->reg_base + KVASER_PCIEFD_KCAN_IRQ_REG); 64826ad340eSHenning Colliander 64926ad340eSHenning Colliander kvaser_pciefd_set_tx_irq(can); 65026ad340eSHenning Colliander kvaser_pciefd_setup_controller(can); 65126ad340eSHenning Colliander 65226ad340eSHenning Colliander can->can.state = CAN_STATE_ERROR_ACTIVE; 65326ad340eSHenning Colliander netif_wake_queue(can->can.dev); 65426ad340eSHenning Colliander can->bec.txerr = 0; 65526ad340eSHenning Colliander can->bec.rxerr = 0; 65626ad340eSHenning Colliander can->err_rep_cnt = 0; 65726ad340eSHenning Colliander 65826ad340eSHenning Colliander return 0; 65926ad340eSHenning Colliander } 66026ad340eSHenning Colliander 66126ad340eSHenning Colliander static void kvaser_pciefd_pwm_stop(struct kvaser_pciefd_can *can) 66226ad340eSHenning Colliander { 6631910cd88SChrister Beskow u8 top; 66426ad340eSHenning Colliander u32 pwm_ctrl; 66526ad340eSHenning Colliander unsigned long irq; 66626ad340eSHenning Colliander 66726ad340eSHenning Colliander spin_lock_irqsave(&can->lock, irq); 66826ad340eSHenning Colliander pwm_ctrl = ioread32(can->reg_base + KVASER_PCIEFD_KCAN_PWM_REG); 66926ad340eSHenning Colliander top = (pwm_ctrl >> KVASER_PCIEFD_KCAN_PWM_TOP_SHIFT) & 0xff; 67026ad340eSHenning Colliander 6711910cd88SChrister Beskow /* Set duty cycle to zero */ 6721910cd88SChrister Beskow pwm_ctrl |= top; 67326ad340eSHenning Colliander iowrite32(pwm_ctrl, can->reg_base + KVASER_PCIEFD_KCAN_PWM_REG); 67426ad340eSHenning Colliander spin_unlock_irqrestore(&can->lock, irq); 67526ad340eSHenning Colliander } 67626ad340eSHenning Colliander 67726ad340eSHenning Colliander static void kvaser_pciefd_pwm_start(struct kvaser_pciefd_can *can) 67826ad340eSHenning Colliander { 67926ad340eSHenning Colliander int top, trigger; 68026ad340eSHenning Colliander u32 pwm_ctrl; 68126ad340eSHenning Colliander unsigned long irq; 68226ad340eSHenning Colliander 68326ad340eSHenning Colliander kvaser_pciefd_pwm_stop(can); 68426ad340eSHenning Colliander spin_lock_irqsave(&can->lock, irq); 68526ad340eSHenning Colliander 68626ad340eSHenning Colliander /* Set frequency to 500 KHz*/ 687ec44dd57SChrister Beskow top = can->kv_pcie->bus_freq / (2 * 500000) - 1; 68826ad340eSHenning Colliander 68926ad340eSHenning Colliander pwm_ctrl = top & 0xff; 69026ad340eSHenning Colliander pwm_ctrl |= (top & 0xff) << KVASER_PCIEFD_KCAN_PWM_TOP_SHIFT; 69126ad340eSHenning Colliander iowrite32(pwm_ctrl, can->reg_base + KVASER_PCIEFD_KCAN_PWM_REG); 69226ad340eSHenning Colliander 69326ad340eSHenning Colliander /* Set duty cycle to 95 */ 69426ad340eSHenning Colliander trigger = (100 * top - 95 * (top + 1) + 50) / 100; 69526ad340eSHenning Colliander pwm_ctrl = trigger & 0xff; 69626ad340eSHenning Colliander pwm_ctrl |= (top & 0xff) << KVASER_PCIEFD_KCAN_PWM_TOP_SHIFT; 69726ad340eSHenning Colliander iowrite32(pwm_ctrl, can->reg_base + KVASER_PCIEFD_KCAN_PWM_REG); 69826ad340eSHenning Colliander spin_unlock_irqrestore(&can->lock, irq); 69926ad340eSHenning Colliander } 70026ad340eSHenning Colliander 70126ad340eSHenning Colliander static int kvaser_pciefd_open(struct net_device *netdev) 70226ad340eSHenning Colliander { 70326ad340eSHenning Colliander int err; 70426ad340eSHenning Colliander struct kvaser_pciefd_can *can = netdev_priv(netdev); 70526ad340eSHenning Colliander 70626ad340eSHenning Colliander err = open_candev(netdev); 70726ad340eSHenning Colliander if (err) 70826ad340eSHenning Colliander return err; 70926ad340eSHenning Colliander 71026ad340eSHenning Colliander err = kvaser_pciefd_bus_on(can); 71113a84cf3SZhang Qilong if (err) { 71213a84cf3SZhang Qilong close_candev(netdev); 71326ad340eSHenning Colliander return err; 71413a84cf3SZhang Qilong } 71526ad340eSHenning Colliander 71626ad340eSHenning Colliander return 0; 71726ad340eSHenning Colliander } 71826ad340eSHenning Colliander 71926ad340eSHenning Colliander static int kvaser_pciefd_stop(struct net_device *netdev) 72026ad340eSHenning Colliander { 72126ad340eSHenning Colliander struct kvaser_pciefd_can *can = netdev_priv(netdev); 72226ad340eSHenning Colliander int ret = 0; 72326ad340eSHenning Colliander 72426ad340eSHenning Colliander /* Don't interrupt ongoing flush */ 72526ad340eSHenning Colliander if (!completion_done(&can->flush_comp)) 72626ad340eSHenning Colliander kvaser_pciefd_start_controller_flush(can); 72726ad340eSHenning Colliander 72826ad340eSHenning Colliander if (!wait_for_completion_timeout(&can->flush_comp, 72926ad340eSHenning Colliander KVASER_PCIEFD_WAIT_TIMEOUT)) { 73026ad340eSHenning Colliander netdev_err(can->can.dev, "Timeout during stop\n"); 73126ad340eSHenning Colliander ret = -ETIMEDOUT; 73226ad340eSHenning Colliander } else { 73326ad340eSHenning Colliander iowrite32(0, can->reg_base + KVASER_PCIEFD_KCAN_IEN_REG); 73426ad340eSHenning Colliander del_timer(&can->bec_poll_timer); 73526ad340eSHenning Colliander } 736aed0e6caSJimmy Assarsson can->can.state = CAN_STATE_STOPPED; 73726ad340eSHenning Colliander close_candev(netdev); 73826ad340eSHenning Colliander 73926ad340eSHenning Colliander return ret; 74026ad340eSHenning Colliander } 74126ad340eSHenning Colliander 74226ad340eSHenning Colliander static int kvaser_pciefd_prepare_tx_packet(struct kvaser_pciefd_tx_packet *p, 74326ad340eSHenning Colliander struct kvaser_pciefd_can *can, 74426ad340eSHenning Colliander struct sk_buff *skb) 74526ad340eSHenning Colliander { 74626ad340eSHenning Colliander struct canfd_frame *cf = (struct canfd_frame *)skb->data; 74726ad340eSHenning Colliander int packet_size; 74826ad340eSHenning Colliander int seq = can->echo_idx; 74926ad340eSHenning Colliander 75026ad340eSHenning Colliander memset(p, 0, sizeof(*p)); 75126ad340eSHenning Colliander 75226ad340eSHenning Colliander if (can->can.ctrlmode & CAN_CTRLMODE_ONE_SHOT) 75326ad340eSHenning Colliander p->header[1] |= KVASER_PCIEFD_TPACKET_SMS; 75426ad340eSHenning Colliander 75526ad340eSHenning Colliander if (cf->can_id & CAN_RTR_FLAG) 75626ad340eSHenning Colliander p->header[0] |= KVASER_PCIEFD_RPACKET_RTR; 75726ad340eSHenning Colliander 75826ad340eSHenning Colliander if (cf->can_id & CAN_EFF_FLAG) 75926ad340eSHenning Colliander p->header[0] |= KVASER_PCIEFD_RPACKET_IDE; 76026ad340eSHenning Colliander 76126ad340eSHenning Colliander p->header[0] |= cf->can_id & CAN_EFF_MASK; 7623ab4ce0dSOliver Hartkopp p->header[1] |= can_fd_len2dlc(cf->len) << KVASER_PCIEFD_RPACKET_DLC_SHIFT; 76326ad340eSHenning Colliander p->header[1] |= KVASER_PCIEFD_TPACKET_AREQ; 76426ad340eSHenning Colliander 76526ad340eSHenning Colliander if (can_is_canfd_skb(skb)) { 76626ad340eSHenning Colliander p->header[1] |= KVASER_PCIEFD_RPACKET_FDF; 76726ad340eSHenning Colliander if (cf->flags & CANFD_BRS) 76826ad340eSHenning Colliander p->header[1] |= KVASER_PCIEFD_RPACKET_BRS; 76926ad340eSHenning Colliander if (cf->flags & CANFD_ESI) 77026ad340eSHenning Colliander p->header[1] |= KVASER_PCIEFD_RPACKET_ESI; 77126ad340eSHenning Colliander } 77226ad340eSHenning Colliander 77326ad340eSHenning Colliander p->header[1] |= seq & KVASER_PCIEFD_PACKET_SEQ_MSK; 77426ad340eSHenning Colliander 77526ad340eSHenning Colliander packet_size = cf->len; 77626ad340eSHenning Colliander memcpy(p->data, cf->data, packet_size); 77726ad340eSHenning Colliander 77826ad340eSHenning Colliander return DIV_ROUND_UP(packet_size, 4); 77926ad340eSHenning Colliander } 78026ad340eSHenning Colliander 78126ad340eSHenning Colliander static netdev_tx_t kvaser_pciefd_start_xmit(struct sk_buff *skb, 78226ad340eSHenning Colliander struct net_device *netdev) 78326ad340eSHenning Colliander { 78426ad340eSHenning Colliander struct kvaser_pciefd_can *can = netdev_priv(netdev); 78526ad340eSHenning Colliander unsigned long irq_flags; 78626ad340eSHenning Colliander struct kvaser_pciefd_tx_packet packet; 78726ad340eSHenning Colliander int nwords; 78826ad340eSHenning Colliander u8 count; 78926ad340eSHenning Colliander 790ae64438bSOliver Hartkopp if (can_dev_dropped_skb(netdev, skb)) 79126ad340eSHenning Colliander return NETDEV_TX_OK; 79226ad340eSHenning Colliander 79326ad340eSHenning Colliander nwords = kvaser_pciefd_prepare_tx_packet(&packet, can, skb); 79426ad340eSHenning Colliander 79526ad340eSHenning Colliander spin_lock_irqsave(&can->echo_lock, irq_flags); 79626ad340eSHenning Colliander 79726ad340eSHenning Colliander /* Prepare and save echo skb in internal slot */ 7981dcb6e57SVincent Mailhol can_put_echo_skb(skb, netdev, can->echo_idx, 0); 79926ad340eSHenning Colliander 80026ad340eSHenning Colliander /* Move echo index to the next slot */ 80126ad340eSHenning Colliander can->echo_idx = (can->echo_idx + 1) % can->can.echo_skb_max; 80226ad340eSHenning Colliander 80326ad340eSHenning Colliander /* Write header to fifo */ 80426ad340eSHenning Colliander iowrite32(packet.header[0], 80526ad340eSHenning Colliander can->reg_base + KVASER_PCIEFD_KCAN_FIFO_REG); 80626ad340eSHenning Colliander iowrite32(packet.header[1], 80726ad340eSHenning Colliander can->reg_base + KVASER_PCIEFD_KCAN_FIFO_REG); 80826ad340eSHenning Colliander 80926ad340eSHenning Colliander if (nwords) { 81026ad340eSHenning Colliander u32 data_last = ((u32 *)packet.data)[nwords - 1]; 81126ad340eSHenning Colliander 81226ad340eSHenning Colliander /* Write data to fifo, except last word */ 81326ad340eSHenning Colliander iowrite32_rep(can->reg_base + 81426ad340eSHenning Colliander KVASER_PCIEFD_KCAN_FIFO_REG, packet.data, 81526ad340eSHenning Colliander nwords - 1); 81626ad340eSHenning Colliander /* Write last word to end of fifo */ 81726ad340eSHenning Colliander __raw_writel(data_last, can->reg_base + 81826ad340eSHenning Colliander KVASER_PCIEFD_KCAN_FIFO_LAST_REG); 81926ad340eSHenning Colliander } else { 82026ad340eSHenning Colliander /* Complete write to fifo */ 82126ad340eSHenning Colliander __raw_writel(0, can->reg_base + 82226ad340eSHenning Colliander KVASER_PCIEFD_KCAN_FIFO_LAST_REG); 82326ad340eSHenning Colliander } 82426ad340eSHenning Colliander 82526ad340eSHenning Colliander count = ioread32(can->reg_base + KVASER_PCIEFD_KCAN_TX_NPACKETS_REG); 82626ad340eSHenning Colliander /* No room for a new message, stop the queue until at least one 82726ad340eSHenning Colliander * successful transmit 82826ad340eSHenning Colliander */ 82926ad340eSHenning Colliander if (count >= KVASER_PCIEFD_CAN_TX_MAX_COUNT || 83026ad340eSHenning Colliander can->can.echo_skb[can->echo_idx]) 83126ad340eSHenning Colliander netif_stop_queue(netdev); 83226ad340eSHenning Colliander 83326ad340eSHenning Colliander spin_unlock_irqrestore(&can->echo_lock, irq_flags); 83426ad340eSHenning Colliander 83526ad340eSHenning Colliander return NETDEV_TX_OK; 83626ad340eSHenning Colliander } 83726ad340eSHenning Colliander 83826ad340eSHenning Colliander static int kvaser_pciefd_set_bittiming(struct kvaser_pciefd_can *can, bool data) 83926ad340eSHenning Colliander { 84026ad340eSHenning Colliander u32 mode, test, btrn; 84126ad340eSHenning Colliander unsigned long irq_flags; 84226ad340eSHenning Colliander int ret; 84326ad340eSHenning Colliander struct can_bittiming *bt; 84426ad340eSHenning Colliander 84526ad340eSHenning Colliander if (data) 84626ad340eSHenning Colliander bt = &can->can.data_bittiming; 84726ad340eSHenning Colliander else 84826ad340eSHenning Colliander bt = &can->can.bittiming; 84926ad340eSHenning Colliander 85026ad340eSHenning Colliander btrn = ((bt->phase_seg2 - 1) & 0x1f) << 85126ad340eSHenning Colliander KVASER_PCIEFD_KCAN_BTRN_TSEG2_SHIFT | 85226ad340eSHenning Colliander (((bt->prop_seg + bt->phase_seg1) - 1) & 0x1ff) << 85326ad340eSHenning Colliander KVASER_PCIEFD_KCAN_BTRN_TSEG1_SHIFT | 85426ad340eSHenning Colliander ((bt->sjw - 1) & 0xf) << KVASER_PCIEFD_KCAN_BTRN_SJW_SHIFT | 85526ad340eSHenning Colliander ((bt->brp - 1) & 0x1fff); 85626ad340eSHenning Colliander 85726ad340eSHenning Colliander spin_lock_irqsave(&can->lock, irq_flags); 85826ad340eSHenning Colliander mode = ioread32(can->reg_base + KVASER_PCIEFD_KCAN_MODE_REG); 85926ad340eSHenning Colliander 86026ad340eSHenning Colliander /* Put the circuit in reset mode */ 86126ad340eSHenning Colliander iowrite32(mode | KVASER_PCIEFD_KCAN_MODE_RM, 86226ad340eSHenning Colliander can->reg_base + KVASER_PCIEFD_KCAN_MODE_REG); 86326ad340eSHenning Colliander 86426ad340eSHenning Colliander /* Can only set bittiming if in reset mode */ 86526ad340eSHenning Colliander ret = readl_poll_timeout(can->reg_base + KVASER_PCIEFD_KCAN_MODE_REG, 86626ad340eSHenning Colliander test, test & KVASER_PCIEFD_KCAN_MODE_RM, 86726ad340eSHenning Colliander 0, 10); 86826ad340eSHenning Colliander 86926ad340eSHenning Colliander if (ret) { 87026ad340eSHenning Colliander spin_unlock_irqrestore(&can->lock, irq_flags); 87126ad340eSHenning Colliander return -EBUSY; 87226ad340eSHenning Colliander } 87326ad340eSHenning Colliander 87426ad340eSHenning Colliander if (data) 87526ad340eSHenning Colliander iowrite32(btrn, can->reg_base + KVASER_PCIEFD_KCAN_BTRD_REG); 87626ad340eSHenning Colliander else 87726ad340eSHenning Colliander iowrite32(btrn, can->reg_base + KVASER_PCIEFD_KCAN_BTRN_REG); 87826ad340eSHenning Colliander 87926ad340eSHenning Colliander /* Restore previous reset mode status */ 88026ad340eSHenning Colliander iowrite32(mode, can->reg_base + KVASER_PCIEFD_KCAN_MODE_REG); 88126ad340eSHenning Colliander 88226ad340eSHenning Colliander spin_unlock_irqrestore(&can->lock, irq_flags); 88326ad340eSHenning Colliander return 0; 88426ad340eSHenning Colliander } 88526ad340eSHenning Colliander 88626ad340eSHenning Colliander static int kvaser_pciefd_set_nominal_bittiming(struct net_device *ndev) 88726ad340eSHenning Colliander { 88826ad340eSHenning Colliander return kvaser_pciefd_set_bittiming(netdev_priv(ndev), false); 88926ad340eSHenning Colliander } 89026ad340eSHenning Colliander 89126ad340eSHenning Colliander static int kvaser_pciefd_set_data_bittiming(struct net_device *ndev) 89226ad340eSHenning Colliander { 89326ad340eSHenning Colliander return kvaser_pciefd_set_bittiming(netdev_priv(ndev), true); 89426ad340eSHenning Colliander } 89526ad340eSHenning Colliander 89626ad340eSHenning Colliander static int kvaser_pciefd_set_mode(struct net_device *ndev, enum can_mode mode) 89726ad340eSHenning Colliander { 89826ad340eSHenning Colliander struct kvaser_pciefd_can *can = netdev_priv(ndev); 89926ad340eSHenning Colliander int ret = 0; 90026ad340eSHenning Colliander 90126ad340eSHenning Colliander switch (mode) { 90226ad340eSHenning Colliander case CAN_MODE_START: 90326ad340eSHenning Colliander if (!can->can.restart_ms) 90426ad340eSHenning Colliander ret = kvaser_pciefd_bus_on(can); 90526ad340eSHenning Colliander break; 90626ad340eSHenning Colliander default: 90726ad340eSHenning Colliander return -EOPNOTSUPP; 90826ad340eSHenning Colliander } 90926ad340eSHenning Colliander 91026ad340eSHenning Colliander return ret; 91126ad340eSHenning Colliander } 91226ad340eSHenning Colliander 91326ad340eSHenning Colliander static int kvaser_pciefd_get_berr_counter(const struct net_device *ndev, 91426ad340eSHenning Colliander struct can_berr_counter *bec) 91526ad340eSHenning Colliander { 91626ad340eSHenning Colliander struct kvaser_pciefd_can *can = netdev_priv(ndev); 91726ad340eSHenning Colliander 91826ad340eSHenning Colliander bec->rxerr = can->bec.rxerr; 91926ad340eSHenning Colliander bec->txerr = can->bec.txerr; 92026ad340eSHenning Colliander return 0; 92126ad340eSHenning Colliander } 92226ad340eSHenning Colliander 92326ad340eSHenning Colliander static void kvaser_pciefd_bec_poll_timer(struct timer_list *data) 92426ad340eSHenning Colliander { 92526ad340eSHenning Colliander struct kvaser_pciefd_can *can = from_timer(can, data, bec_poll_timer); 92626ad340eSHenning Colliander 92726ad340eSHenning Colliander kvaser_pciefd_enable_err_gen(can); 92826ad340eSHenning Colliander kvaser_pciefd_request_status(can); 92926ad340eSHenning Colliander can->err_rep_cnt = 0; 93026ad340eSHenning Colliander } 93126ad340eSHenning Colliander 93226ad340eSHenning Colliander static const struct net_device_ops kvaser_pciefd_netdev_ops = { 93326ad340eSHenning Colliander .ndo_open = kvaser_pciefd_open, 93426ad340eSHenning Colliander .ndo_stop = kvaser_pciefd_stop, 935fa5cc7e1SVincent Mailhol .ndo_eth_ioctl = can_eth_ioctl_hwts, 93626ad340eSHenning Colliander .ndo_start_xmit = kvaser_pciefd_start_xmit, 93726ad340eSHenning Colliander .ndo_change_mtu = can_change_mtu, 93826ad340eSHenning Colliander }; 93926ad340eSHenning Colliander 940fa5cc7e1SVincent Mailhol static const struct ethtool_ops kvaser_pciefd_ethtool_ops = { 941fa5cc7e1SVincent Mailhol .get_ts_info = can_ethtool_op_get_ts_info_hwts, 942fa5cc7e1SVincent Mailhol }; 943fa5cc7e1SVincent Mailhol 94426ad340eSHenning Colliander static int kvaser_pciefd_setup_can_ctrls(struct kvaser_pciefd *pcie) 94526ad340eSHenning Colliander { 94626ad340eSHenning Colliander int i; 94726ad340eSHenning Colliander 94826ad340eSHenning Colliander for (i = 0; i < pcie->nr_channels; i++) { 94926ad340eSHenning Colliander struct net_device *netdev; 95026ad340eSHenning Colliander struct kvaser_pciefd_can *can; 95126ad340eSHenning Colliander u32 status, tx_npackets; 95226ad340eSHenning Colliander 95326ad340eSHenning Colliander netdev = alloc_candev(sizeof(struct kvaser_pciefd_can), 95426ad340eSHenning Colliander KVASER_PCIEFD_CAN_TX_MAX_COUNT); 95526ad340eSHenning Colliander if (!netdev) 95626ad340eSHenning Colliander return -ENOMEM; 95726ad340eSHenning Colliander 95826ad340eSHenning Colliander can = netdev_priv(netdev); 95926ad340eSHenning Colliander netdev->netdev_ops = &kvaser_pciefd_netdev_ops; 960fa5cc7e1SVincent Mailhol netdev->ethtool_ops = &kvaser_pciefd_ethtool_ops; 96126ad340eSHenning Colliander can->reg_base = pcie->reg_base + KVASER_PCIEFD_KCAN0_BASE + 96226ad340eSHenning Colliander i * KVASER_PCIEFD_KCAN_BASE_OFFSET; 96326ad340eSHenning Colliander 96426ad340eSHenning Colliander can->kv_pcie = pcie; 96526ad340eSHenning Colliander can->cmd_seq = 0; 96626ad340eSHenning Colliander can->err_rep_cnt = 0; 96726ad340eSHenning Colliander can->bec.txerr = 0; 96826ad340eSHenning Colliander can->bec.rxerr = 0; 96926ad340eSHenning Colliander 97026ad340eSHenning Colliander init_completion(&can->start_comp); 97126ad340eSHenning Colliander init_completion(&can->flush_comp); 97226ad340eSHenning Colliander timer_setup(&can->bec_poll_timer, kvaser_pciefd_bec_poll_timer, 97326ad340eSHenning Colliander 0); 97426ad340eSHenning Colliander 9757c6e6bceSJimmy Assarsson /* Disable Bus load reporting */ 9767c6e6bceSJimmy Assarsson iowrite32(0, can->reg_base + KVASER_PCIEFD_KCAN_BUS_LOAD_REG); 9777c6e6bceSJimmy Assarsson 97826ad340eSHenning Colliander tx_npackets = ioread32(can->reg_base + 97926ad340eSHenning Colliander KVASER_PCIEFD_KCAN_TX_NPACKETS_REG); 98026ad340eSHenning Colliander if (((tx_npackets >> KVASER_PCIEFD_KCAN_TX_NPACKETS_MAX_SHIFT) & 98126ad340eSHenning Colliander 0xff) < KVASER_PCIEFD_CAN_TX_MAX_COUNT) { 98226ad340eSHenning Colliander dev_err(&pcie->pci->dev, 98326ad340eSHenning Colliander "Max Tx count is smaller than expected\n"); 98426ad340eSHenning Colliander 98526ad340eSHenning Colliander free_candev(netdev); 98626ad340eSHenning Colliander return -ENODEV; 98726ad340eSHenning Colliander } 98826ad340eSHenning Colliander 98926ad340eSHenning Colliander can->can.clock.freq = pcie->freq; 99026ad340eSHenning Colliander can->can.echo_skb_max = KVASER_PCIEFD_CAN_TX_MAX_COUNT; 99126ad340eSHenning Colliander can->echo_idx = 0; 99226ad340eSHenning Colliander spin_lock_init(&can->echo_lock); 99326ad340eSHenning Colliander spin_lock_init(&can->lock); 99426ad340eSHenning Colliander can->can.bittiming_const = &kvaser_pciefd_bittiming_const; 99526ad340eSHenning Colliander can->can.data_bittiming_const = &kvaser_pciefd_bittiming_const; 99626ad340eSHenning Colliander 99726ad340eSHenning Colliander can->can.do_set_bittiming = kvaser_pciefd_set_nominal_bittiming; 99826ad340eSHenning Colliander can->can.do_set_data_bittiming = 99926ad340eSHenning Colliander kvaser_pciefd_set_data_bittiming; 100026ad340eSHenning Colliander 100126ad340eSHenning Colliander can->can.do_set_mode = kvaser_pciefd_set_mode; 100226ad340eSHenning Colliander can->can.do_get_berr_counter = kvaser_pciefd_get_berr_counter; 100326ad340eSHenning Colliander 100426ad340eSHenning Colliander can->can.ctrlmode_supported = CAN_CTRLMODE_LISTENONLY | 100526ad340eSHenning Colliander CAN_CTRLMODE_FD | 100626ad340eSHenning Colliander CAN_CTRLMODE_FD_NON_ISO; 100726ad340eSHenning Colliander 100826ad340eSHenning Colliander status = ioread32(can->reg_base + KVASER_PCIEFD_KCAN_STAT_REG); 100926ad340eSHenning Colliander if (!(status & KVASER_PCIEFD_KCAN_STAT_FD)) { 101026ad340eSHenning Colliander dev_err(&pcie->pci->dev, 101126ad340eSHenning Colliander "CAN FD not supported as expected %d\n", i); 101226ad340eSHenning Colliander 101326ad340eSHenning Colliander free_candev(netdev); 101426ad340eSHenning Colliander return -ENODEV; 101526ad340eSHenning Colliander } 101626ad340eSHenning Colliander 101726ad340eSHenning Colliander if (status & KVASER_PCIEFD_KCAN_STAT_CAP) 101826ad340eSHenning Colliander can->can.ctrlmode_supported |= CAN_CTRLMODE_ONE_SHOT; 101926ad340eSHenning Colliander 102026ad340eSHenning Colliander netdev->flags |= IFF_ECHO; 102126ad340eSHenning Colliander 102226ad340eSHenning Colliander SET_NETDEV_DEV(netdev, &pcie->pci->dev); 102326ad340eSHenning Colliander 102426ad340eSHenning Colliander iowrite32(-1, can->reg_base + KVASER_PCIEFD_KCAN_IRQ_REG); 1025262d7a52SJimmy Assarsson iowrite32(KVASER_PCIEFD_KCAN_IRQ_ABD, 102626ad340eSHenning Colliander can->reg_base + KVASER_PCIEFD_KCAN_IEN_REG); 102726ad340eSHenning Colliander 102826ad340eSHenning Colliander pcie->can[i] = can; 102926ad340eSHenning Colliander kvaser_pciefd_pwm_start(can); 103026ad340eSHenning Colliander } 103126ad340eSHenning Colliander 103226ad340eSHenning Colliander return 0; 103326ad340eSHenning Colliander } 103426ad340eSHenning Colliander 103526ad340eSHenning Colliander static int kvaser_pciefd_reg_candev(struct kvaser_pciefd *pcie) 103626ad340eSHenning Colliander { 103726ad340eSHenning Colliander int i; 103826ad340eSHenning Colliander 103926ad340eSHenning Colliander for (i = 0; i < pcie->nr_channels; i++) { 104026ad340eSHenning Colliander int err = register_candev(pcie->can[i]->can.dev); 104126ad340eSHenning Colliander 104226ad340eSHenning Colliander if (err) { 104326ad340eSHenning Colliander int j; 104426ad340eSHenning Colliander 104526ad340eSHenning Colliander /* Unregister all successfully registered devices. */ 104626ad340eSHenning Colliander for (j = 0; j < i; j++) 104726ad340eSHenning Colliander unregister_candev(pcie->can[j]->can.dev); 104826ad340eSHenning Colliander return err; 104926ad340eSHenning Colliander } 105026ad340eSHenning Colliander } 105126ad340eSHenning Colliander 105226ad340eSHenning Colliander return 0; 105326ad340eSHenning Colliander } 105426ad340eSHenning Colliander 105526ad340eSHenning Colliander static void kvaser_pciefd_write_dma_map(struct kvaser_pciefd *pcie, 105626ad340eSHenning Colliander dma_addr_t addr, int offset) 105726ad340eSHenning Colliander { 105826ad340eSHenning Colliander u32 word1, word2; 105926ad340eSHenning Colliander 106026ad340eSHenning Colliander #ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT 106126ad340eSHenning Colliander word1 = addr | KVASER_PCIEFD_64BIT_DMA_BIT; 106226ad340eSHenning Colliander word2 = addr >> 32; 106326ad340eSHenning Colliander #else 106426ad340eSHenning Colliander word1 = addr; 106526ad340eSHenning Colliander word2 = 0; 106626ad340eSHenning Colliander #endif 106726ad340eSHenning Colliander iowrite32(word1, pcie->reg_base + offset); 106826ad340eSHenning Colliander iowrite32(word2, pcie->reg_base + offset + 4); 106926ad340eSHenning Colliander } 107026ad340eSHenning Colliander 107126ad340eSHenning Colliander static int kvaser_pciefd_setup_dma(struct kvaser_pciefd *pcie) 107226ad340eSHenning Colliander { 107326ad340eSHenning Colliander int i; 107426ad340eSHenning Colliander u32 srb_status; 1075c589557dSJimmy Assarsson u32 srb_packet_count; 107626ad340eSHenning Colliander dma_addr_t dma_addr[KVASER_PCIEFD_DMA_COUNT]; 107726ad340eSHenning Colliander 107826ad340eSHenning Colliander /* Disable the DMA */ 107926ad340eSHenning Colliander iowrite32(0, pcie->reg_base + KVASER_PCIEFD_SRB_CTRL_REG); 108026ad340eSHenning Colliander for (i = 0; i < KVASER_PCIEFD_DMA_COUNT; i++) { 108126ad340eSHenning Colliander unsigned int offset = KVASER_PCIEFD_DMA_MAP_BASE + 8 * i; 108226ad340eSHenning Colliander 108326ad340eSHenning Colliander pcie->dma_data[i] = 108426ad340eSHenning Colliander dmam_alloc_coherent(&pcie->pci->dev, 108526ad340eSHenning Colliander KVASER_PCIEFD_DMA_SIZE, 108626ad340eSHenning Colliander &dma_addr[i], 108726ad340eSHenning Colliander GFP_KERNEL); 108826ad340eSHenning Colliander 108926ad340eSHenning Colliander if (!pcie->dma_data[i] || !dma_addr[i]) { 109026ad340eSHenning Colliander dev_err(&pcie->pci->dev, "Rx dma_alloc(%u) failure\n", 109126ad340eSHenning Colliander KVASER_PCIEFD_DMA_SIZE); 109226ad340eSHenning Colliander return -ENOMEM; 109326ad340eSHenning Colliander } 109426ad340eSHenning Colliander 109526ad340eSHenning Colliander kvaser_pciefd_write_dma_map(pcie, dma_addr[i], offset); 109626ad340eSHenning Colliander } 109726ad340eSHenning Colliander 109826ad340eSHenning Colliander /* Reset Rx FIFO, and both DMA buffers */ 109926ad340eSHenning Colliander iowrite32(KVASER_PCIEFD_SRB_CMD_FOR | KVASER_PCIEFD_SRB_CMD_RDB0 | 110026ad340eSHenning Colliander KVASER_PCIEFD_SRB_CMD_RDB1, 110126ad340eSHenning Colliander pcie->reg_base + KVASER_PCIEFD_SRB_CMD_REG); 110226ad340eSHenning Colliander 1103c589557dSJimmy Assarsson /* Empty Rx FIFO */ 1104c589557dSJimmy Assarsson srb_packet_count = ioread32(pcie->reg_base + KVASER_PCIEFD_SRB_RX_NR_PACKETS_REG) & 1105c589557dSJimmy Assarsson KVASER_PCIEFD_SRB_RX_NR_PACKETS_MASK; 1106c589557dSJimmy Assarsson while (srb_packet_count) { 1107c589557dSJimmy Assarsson /* Drop current packet in FIFO */ 1108c589557dSJimmy Assarsson ioread32(pcie->reg_base + KVASER_PCIEFD_SRB_FIFO_LAST_REG); 1109c589557dSJimmy Assarsson srb_packet_count--; 1110c589557dSJimmy Assarsson } 1111c589557dSJimmy Assarsson 111226ad340eSHenning Colliander srb_status = ioread32(pcie->reg_base + KVASER_PCIEFD_SRB_STAT_REG); 111326ad340eSHenning Colliander if (!(srb_status & KVASER_PCIEFD_SRB_STAT_DI)) { 111426ad340eSHenning Colliander dev_err(&pcie->pci->dev, "DMA not idle before enabling\n"); 111526ad340eSHenning Colliander return -EIO; 111626ad340eSHenning Colliander } 111726ad340eSHenning Colliander 111826ad340eSHenning Colliander /* Enable the DMA */ 111926ad340eSHenning Colliander iowrite32(KVASER_PCIEFD_SRB_CTRL_DMA_ENABLE, 112026ad340eSHenning Colliander pcie->reg_base + KVASER_PCIEFD_SRB_CTRL_REG); 112126ad340eSHenning Colliander 112226ad340eSHenning Colliander return 0; 112326ad340eSHenning Colliander } 112426ad340eSHenning Colliander 112526ad340eSHenning Colliander static int kvaser_pciefd_setup_board(struct kvaser_pciefd *pcie) 112626ad340eSHenning Colliander { 112726ad340eSHenning Colliander u32 sysid, srb_status, build; 112826ad340eSHenning Colliander u8 sysid_nr_chan; 112926ad340eSHenning Colliander int ret; 113026ad340eSHenning Colliander 113126ad340eSHenning Colliander ret = kvaser_pciefd_read_cfg(pcie); 113226ad340eSHenning Colliander if (ret) 113326ad340eSHenning Colliander return ret; 113426ad340eSHenning Colliander 113526ad340eSHenning Colliander sysid = ioread32(pcie->reg_base + KVASER_PCIEFD_SYSID_VERSION_REG); 113626ad340eSHenning Colliander sysid_nr_chan = (sysid >> KVASER_PCIEFD_SYSID_NRCHAN_SHIFT) & 0xff; 113726ad340eSHenning Colliander if (pcie->nr_channels != sysid_nr_chan) { 113826ad340eSHenning Colliander dev_err(&pcie->pci->dev, 113926ad340eSHenning Colliander "Number of channels does not match: %u vs %u\n", 114026ad340eSHenning Colliander pcie->nr_channels, 114126ad340eSHenning Colliander sysid_nr_chan); 114226ad340eSHenning Colliander return -ENODEV; 114326ad340eSHenning Colliander } 114426ad340eSHenning Colliander 114526ad340eSHenning Colliander if (pcie->nr_channels > KVASER_PCIEFD_MAX_CAN_CHANNELS) 114626ad340eSHenning Colliander pcie->nr_channels = KVASER_PCIEFD_MAX_CAN_CHANNELS; 114726ad340eSHenning Colliander 114826ad340eSHenning Colliander build = ioread32(pcie->reg_base + KVASER_PCIEFD_SYSID_BUILD_REG); 114926ad340eSHenning Colliander dev_dbg(&pcie->pci->dev, "Version %u.%u.%u\n", 115026ad340eSHenning Colliander (sysid >> KVASER_PCIEFD_SYSID_MAJOR_VER_SHIFT) & 0xff, 115126ad340eSHenning Colliander sysid & 0xff, 115226ad340eSHenning Colliander (build >> KVASER_PCIEFD_SYSID_BUILD_VER_SHIFT) & 0x7fff); 115326ad340eSHenning Colliander 115426ad340eSHenning Colliander srb_status = ioread32(pcie->reg_base + KVASER_PCIEFD_SRB_STAT_REG); 115526ad340eSHenning Colliander if (!(srb_status & KVASER_PCIEFD_SRB_STAT_DMA)) { 115626ad340eSHenning Colliander dev_err(&pcie->pci->dev, 115726ad340eSHenning Colliander "Hardware without DMA is not supported\n"); 115826ad340eSHenning Colliander return -ENODEV; 115926ad340eSHenning Colliander } 116026ad340eSHenning Colliander 1161ec44dd57SChrister Beskow pcie->bus_freq = ioread32(pcie->reg_base + 1162ec44dd57SChrister Beskow KVASER_PCIEFD_SYSID_BUSFREQ_REG); 116326ad340eSHenning Colliander pcie->freq = ioread32(pcie->reg_base + KVASER_PCIEFD_SYSID_CANFREQ_REG); 116426ad340eSHenning Colliander pcie->freq_to_ticks_div = pcie->freq / 1000000; 116526ad340eSHenning Colliander if (pcie->freq_to_ticks_div == 0) 116626ad340eSHenning Colliander pcie->freq_to_ticks_div = 1; 116726ad340eSHenning Colliander 116826ad340eSHenning Colliander /* Turn off all loopback functionality */ 116926ad340eSHenning Colliander iowrite32(0, pcie->reg_base + KVASER_PCIEFD_LOOP_REG); 117026ad340eSHenning Colliander return ret; 117126ad340eSHenning Colliander } 117226ad340eSHenning Colliander 117326ad340eSHenning Colliander static int kvaser_pciefd_handle_data_packet(struct kvaser_pciefd *pcie, 117426ad340eSHenning Colliander struct kvaser_pciefd_rx_packet *p, 117526ad340eSHenning Colliander __le32 *data) 117626ad340eSHenning Colliander { 117726ad340eSHenning Colliander struct sk_buff *skb; 117826ad340eSHenning Colliander struct canfd_frame *cf; 117926ad340eSHenning Colliander struct can_priv *priv; 118026ad340eSHenning Colliander struct net_device_stats *stats; 118126ad340eSHenning Colliander u8 ch_id = (p->header[1] >> KVASER_PCIEFD_PACKET_CHID_SHIFT) & 0x7; 118226ad340eSHenning Colliander 118326ad340eSHenning Colliander if (ch_id >= pcie->nr_channels) 118426ad340eSHenning Colliander return -EIO; 118526ad340eSHenning Colliander 118626ad340eSHenning Colliander priv = &pcie->can[ch_id]->can; 118726ad340eSHenning Colliander stats = &priv->dev->stats; 118826ad340eSHenning Colliander 118926ad340eSHenning Colliander if (p->header[1] & KVASER_PCIEFD_RPACKET_FDF) { 119026ad340eSHenning Colliander skb = alloc_canfd_skb(priv->dev, &cf); 119126ad340eSHenning Colliander if (!skb) { 119226ad340eSHenning Colliander stats->rx_dropped++; 119326ad340eSHenning Colliander return -ENOMEM; 119426ad340eSHenning Colliander } 119526ad340eSHenning Colliander 119626ad340eSHenning Colliander if (p->header[1] & KVASER_PCIEFD_RPACKET_BRS) 119726ad340eSHenning Colliander cf->flags |= CANFD_BRS; 119826ad340eSHenning Colliander 119926ad340eSHenning Colliander if (p->header[1] & KVASER_PCIEFD_RPACKET_ESI) 120026ad340eSHenning Colliander cf->flags |= CANFD_ESI; 120126ad340eSHenning Colliander } else { 120226ad340eSHenning Colliander skb = alloc_can_skb(priv->dev, (struct can_frame **)&cf); 120326ad340eSHenning Colliander if (!skb) { 120426ad340eSHenning Colliander stats->rx_dropped++; 120526ad340eSHenning Colliander return -ENOMEM; 120626ad340eSHenning Colliander } 120726ad340eSHenning Colliander } 120826ad340eSHenning Colliander 120926ad340eSHenning Colliander cf->can_id = p->header[0] & CAN_EFF_MASK; 121026ad340eSHenning Colliander if (p->header[0] & KVASER_PCIEFD_RPACKET_IDE) 121126ad340eSHenning Colliander cf->can_id |= CAN_EFF_FLAG; 121226ad340eSHenning Colliander 12133ab4ce0dSOliver Hartkopp cf->len = can_fd_dlc2len(p->header[1] >> KVASER_PCIEFD_RPACKET_DLC_SHIFT); 121426ad340eSHenning Colliander 12158e674ca7SVincent Mailhol if (p->header[0] & KVASER_PCIEFD_RPACKET_RTR) { 121626ad340eSHenning Colliander cf->can_id |= CAN_RTR_FLAG; 12178e674ca7SVincent Mailhol } else { 121826ad340eSHenning Colliander memcpy(cf->data, data, cf->len); 121926ad340eSHenning Colliander 12208e674ca7SVincent Mailhol stats->rx_bytes += cf->len; 12218e674ca7SVincent Mailhol } 12228e674ca7SVincent Mailhol stats->rx_packets++; 12232d55e9f9SJimmy Assarsson kvaser_pciefd_set_skb_timestamp(pcie, skb, p->timestamp); 122426ad340eSHenning Colliander 122526ad340eSHenning Colliander return netif_rx(skb); 122626ad340eSHenning Colliander } 122726ad340eSHenning Colliander 122826ad340eSHenning Colliander static void kvaser_pciefd_change_state(struct kvaser_pciefd_can *can, 122926ad340eSHenning Colliander struct can_frame *cf, 123026ad340eSHenning Colliander enum can_state new_state, 123126ad340eSHenning Colliander enum can_state tx_state, 123226ad340eSHenning Colliander enum can_state rx_state) 123326ad340eSHenning Colliander { 123426ad340eSHenning Colliander can_change_state(can->can.dev, cf, tx_state, rx_state); 123526ad340eSHenning Colliander 123626ad340eSHenning Colliander if (new_state == CAN_STATE_BUS_OFF) { 123726ad340eSHenning Colliander struct net_device *ndev = can->can.dev; 123826ad340eSHenning Colliander unsigned long irq_flags; 123926ad340eSHenning Colliander 124026ad340eSHenning Colliander spin_lock_irqsave(&can->lock, irq_flags); 124126ad340eSHenning Colliander netif_stop_queue(can->can.dev); 124226ad340eSHenning Colliander spin_unlock_irqrestore(&can->lock, irq_flags); 124326ad340eSHenning Colliander 124426ad340eSHenning Colliander /* Prevent CAN controller from auto recover from bus off */ 124526ad340eSHenning Colliander if (!can->can.restart_ms) { 124626ad340eSHenning Colliander kvaser_pciefd_start_controller_flush(can); 124726ad340eSHenning Colliander can_bus_off(ndev); 124826ad340eSHenning Colliander } 124926ad340eSHenning Colliander } 125026ad340eSHenning Colliander } 125126ad340eSHenning Colliander 125226ad340eSHenning Colliander static void kvaser_pciefd_packet_to_state(struct kvaser_pciefd_rx_packet *p, 125326ad340eSHenning Colliander struct can_berr_counter *bec, 125426ad340eSHenning Colliander enum can_state *new_state, 125526ad340eSHenning Colliander enum can_state *tx_state, 125626ad340eSHenning Colliander enum can_state *rx_state) 125726ad340eSHenning Colliander { 125826ad340eSHenning Colliander if (p->header[0] & KVASER_PCIEFD_SPACK_BOFF || 125926ad340eSHenning Colliander p->header[0] & KVASER_PCIEFD_SPACK_IRM) 126026ad340eSHenning Colliander *new_state = CAN_STATE_BUS_OFF; 126126ad340eSHenning Colliander else if (bec->txerr >= 255 || bec->rxerr >= 255) 126226ad340eSHenning Colliander *new_state = CAN_STATE_BUS_OFF; 126326ad340eSHenning Colliander else if (p->header[1] & KVASER_PCIEFD_SPACK_EPLR) 126426ad340eSHenning Colliander *new_state = CAN_STATE_ERROR_PASSIVE; 126526ad340eSHenning Colliander else if (bec->txerr >= 128 || bec->rxerr >= 128) 126626ad340eSHenning Colliander *new_state = CAN_STATE_ERROR_PASSIVE; 126726ad340eSHenning Colliander else if (p->header[1] & KVASER_PCIEFD_SPACK_EWLR) 126826ad340eSHenning Colliander *new_state = CAN_STATE_ERROR_WARNING; 126926ad340eSHenning Colliander else if (bec->txerr >= 96 || bec->rxerr >= 96) 127026ad340eSHenning Colliander *new_state = CAN_STATE_ERROR_WARNING; 127126ad340eSHenning Colliander else 127226ad340eSHenning Colliander *new_state = CAN_STATE_ERROR_ACTIVE; 127326ad340eSHenning Colliander 127426ad340eSHenning Colliander *tx_state = bec->txerr >= bec->rxerr ? *new_state : 0; 127526ad340eSHenning Colliander *rx_state = bec->txerr <= bec->rxerr ? *new_state : 0; 127626ad340eSHenning Colliander } 127726ad340eSHenning Colliander 127826ad340eSHenning Colliander static int kvaser_pciefd_rx_error_frame(struct kvaser_pciefd_can *can, 127926ad340eSHenning Colliander struct kvaser_pciefd_rx_packet *p) 128026ad340eSHenning Colliander { 128126ad340eSHenning Colliander struct can_berr_counter bec; 128226ad340eSHenning Colliander enum can_state old_state, new_state, tx_state, rx_state; 128326ad340eSHenning Colliander struct net_device *ndev = can->can.dev; 128426ad340eSHenning Colliander struct sk_buff *skb; 128526ad340eSHenning Colliander struct can_frame *cf = NULL; 128626ad340eSHenning Colliander struct net_device_stats *stats = &ndev->stats; 128726ad340eSHenning Colliander 128826ad340eSHenning Colliander old_state = can->can.state; 128926ad340eSHenning Colliander 129026ad340eSHenning Colliander bec.txerr = p->header[0] & 0xff; 129126ad340eSHenning Colliander bec.rxerr = (p->header[0] >> KVASER_PCIEFD_SPACK_RXERR_SHIFT) & 0xff; 129226ad340eSHenning Colliander 129326ad340eSHenning Colliander kvaser_pciefd_packet_to_state(p, &bec, &new_state, &tx_state, 129426ad340eSHenning Colliander &rx_state); 129526ad340eSHenning Colliander 129626ad340eSHenning Colliander skb = alloc_can_err_skb(ndev, &cf); 129726ad340eSHenning Colliander 129826ad340eSHenning Colliander if (new_state != old_state) { 129926ad340eSHenning Colliander kvaser_pciefd_change_state(can, cf, new_state, tx_state, 130026ad340eSHenning Colliander rx_state); 130126ad340eSHenning Colliander 130226ad340eSHenning Colliander if (old_state == CAN_STATE_BUS_OFF && 130326ad340eSHenning Colliander new_state == CAN_STATE_ERROR_ACTIVE && 130426ad340eSHenning Colliander can->can.restart_ms) { 130526ad340eSHenning Colliander can->can.can_stats.restarts++; 130626ad340eSHenning Colliander if (skb) 130726ad340eSHenning Colliander cf->can_id |= CAN_ERR_RESTARTED; 130826ad340eSHenning Colliander } 130926ad340eSHenning Colliander } 131026ad340eSHenning Colliander 131126ad340eSHenning Colliander can->err_rep_cnt++; 131226ad340eSHenning Colliander can->can.can_stats.bus_error++; 131336aea60fSJimmy Assarsson if (p->header[1] & KVASER_PCIEFD_EPACK_DIR_TX) 131436aea60fSJimmy Assarsson stats->tx_errors++; 131536aea60fSJimmy Assarsson else 131626ad340eSHenning Colliander stats->rx_errors++; 131726ad340eSHenning Colliander 131826ad340eSHenning Colliander can->bec.txerr = bec.txerr; 131926ad340eSHenning Colliander can->bec.rxerr = bec.rxerr; 132026ad340eSHenning Colliander 132126ad340eSHenning Colliander if (!skb) { 132226ad340eSHenning Colliander stats->rx_dropped++; 132326ad340eSHenning Colliander return -ENOMEM; 132426ad340eSHenning Colliander } 132526ad340eSHenning Colliander 13262d55e9f9SJimmy Assarsson kvaser_pciefd_set_skb_timestamp(can->kv_pcie, skb, p->timestamp); 13273e5c291cSVincent Mailhol cf->can_id |= CAN_ERR_BUSERROR | CAN_ERR_CNT; 132826ad340eSHenning Colliander 132926ad340eSHenning Colliander cf->data[6] = bec.txerr; 133026ad340eSHenning Colliander cf->data[7] = bec.rxerr; 133126ad340eSHenning Colliander 133226ad340eSHenning Colliander netif_rx(skb); 133326ad340eSHenning Colliander return 0; 133426ad340eSHenning Colliander } 133526ad340eSHenning Colliander 133626ad340eSHenning Colliander static int kvaser_pciefd_handle_error_packet(struct kvaser_pciefd *pcie, 133726ad340eSHenning Colliander struct kvaser_pciefd_rx_packet *p) 133826ad340eSHenning Colliander { 133926ad340eSHenning Colliander struct kvaser_pciefd_can *can; 134026ad340eSHenning Colliander u8 ch_id = (p->header[1] >> KVASER_PCIEFD_PACKET_CHID_SHIFT) & 0x7; 134126ad340eSHenning Colliander 134226ad340eSHenning Colliander if (ch_id >= pcie->nr_channels) 134326ad340eSHenning Colliander return -EIO; 134426ad340eSHenning Colliander 134526ad340eSHenning Colliander can = pcie->can[ch_id]; 134626ad340eSHenning Colliander 134726ad340eSHenning Colliander kvaser_pciefd_rx_error_frame(can, p); 134826ad340eSHenning Colliander if (can->err_rep_cnt >= KVASER_PCIEFD_MAX_ERR_REP) 134926ad340eSHenning Colliander /* Do not report more errors, until bec_poll_timer expires */ 135026ad340eSHenning Colliander kvaser_pciefd_disable_err_gen(can); 135126ad340eSHenning Colliander /* Start polling the error counters */ 135226ad340eSHenning Colliander mod_timer(&can->bec_poll_timer, KVASER_PCIEFD_BEC_POLL_FREQ); 135326ad340eSHenning Colliander return 0; 135426ad340eSHenning Colliander } 135526ad340eSHenning Colliander 135626ad340eSHenning Colliander static int kvaser_pciefd_handle_status_resp(struct kvaser_pciefd_can *can, 135726ad340eSHenning Colliander struct kvaser_pciefd_rx_packet *p) 135826ad340eSHenning Colliander { 135926ad340eSHenning Colliander struct can_berr_counter bec; 136026ad340eSHenning Colliander enum can_state old_state, new_state, tx_state, rx_state; 136126ad340eSHenning Colliander 136226ad340eSHenning Colliander old_state = can->can.state; 136326ad340eSHenning Colliander 136426ad340eSHenning Colliander bec.txerr = p->header[0] & 0xff; 136526ad340eSHenning Colliander bec.rxerr = (p->header[0] >> KVASER_PCIEFD_SPACK_RXERR_SHIFT) & 0xff; 136626ad340eSHenning Colliander 136726ad340eSHenning Colliander kvaser_pciefd_packet_to_state(p, &bec, &new_state, &tx_state, 136826ad340eSHenning Colliander &rx_state); 136926ad340eSHenning Colliander 137026ad340eSHenning Colliander if (new_state != old_state) { 137126ad340eSHenning Colliander struct net_device *ndev = can->can.dev; 137226ad340eSHenning Colliander struct sk_buff *skb; 137326ad340eSHenning Colliander struct can_frame *cf; 137426ad340eSHenning Colliander 137526ad340eSHenning Colliander skb = alloc_can_err_skb(ndev, &cf); 137626ad340eSHenning Colliander if (!skb) { 137726ad340eSHenning Colliander struct net_device_stats *stats = &ndev->stats; 137826ad340eSHenning Colliander 137926ad340eSHenning Colliander stats->rx_dropped++; 138026ad340eSHenning Colliander return -ENOMEM; 138126ad340eSHenning Colliander } 138226ad340eSHenning Colliander 138326ad340eSHenning Colliander kvaser_pciefd_change_state(can, cf, new_state, tx_state, 138426ad340eSHenning Colliander rx_state); 138526ad340eSHenning Colliander 138626ad340eSHenning Colliander if (old_state == CAN_STATE_BUS_OFF && 138726ad340eSHenning Colliander new_state == CAN_STATE_ERROR_ACTIVE && 138826ad340eSHenning Colliander can->can.restart_ms) { 138926ad340eSHenning Colliander can->can.can_stats.restarts++; 139026ad340eSHenning Colliander cf->can_id |= CAN_ERR_RESTARTED; 139126ad340eSHenning Colliander } 139226ad340eSHenning Colliander 13932d55e9f9SJimmy Assarsson kvaser_pciefd_set_skb_timestamp(can->kv_pcie, skb, p->timestamp); 139426ad340eSHenning Colliander 139526ad340eSHenning Colliander cf->data[6] = bec.txerr; 139626ad340eSHenning Colliander cf->data[7] = bec.rxerr; 139726ad340eSHenning Colliander 139826ad340eSHenning Colliander netif_rx(skb); 139926ad340eSHenning Colliander } 140026ad340eSHenning Colliander can->bec.txerr = bec.txerr; 140126ad340eSHenning Colliander can->bec.rxerr = bec.rxerr; 140226ad340eSHenning Colliander /* Check if we need to poll the error counters */ 140326ad340eSHenning Colliander if (bec.txerr || bec.rxerr) 140426ad340eSHenning Colliander mod_timer(&can->bec_poll_timer, KVASER_PCIEFD_BEC_POLL_FREQ); 140526ad340eSHenning Colliander 140626ad340eSHenning Colliander return 0; 140726ad340eSHenning Colliander } 140826ad340eSHenning Colliander 140926ad340eSHenning Colliander static int kvaser_pciefd_handle_status_packet(struct kvaser_pciefd *pcie, 141026ad340eSHenning Colliander struct kvaser_pciefd_rx_packet *p) 141126ad340eSHenning Colliander { 141226ad340eSHenning Colliander struct kvaser_pciefd_can *can; 141326ad340eSHenning Colliander u8 cmdseq; 141426ad340eSHenning Colliander u32 status; 141526ad340eSHenning Colliander u8 ch_id = (p->header[1] >> KVASER_PCIEFD_PACKET_CHID_SHIFT) & 0x7; 141626ad340eSHenning Colliander 141726ad340eSHenning Colliander if (ch_id >= pcie->nr_channels) 141826ad340eSHenning Colliander return -EIO; 141926ad340eSHenning Colliander 142026ad340eSHenning Colliander can = pcie->can[ch_id]; 142126ad340eSHenning Colliander 142226ad340eSHenning Colliander status = ioread32(can->reg_base + KVASER_PCIEFD_KCAN_STAT_REG); 142326ad340eSHenning Colliander cmdseq = (status >> KVASER_PCIEFD_KCAN_STAT_SEQNO_SHIFT) & 0xff; 142426ad340eSHenning Colliander 142526ad340eSHenning Colliander /* Reset done, start abort and flush */ 142626ad340eSHenning Colliander if (p->header[0] & KVASER_PCIEFD_SPACK_IRM && 142726ad340eSHenning Colliander p->header[0] & KVASER_PCIEFD_SPACK_RMCD && 142826ad340eSHenning Colliander p->header[1] & KVASER_PCIEFD_SPACK_AUTO && 142926ad340eSHenning Colliander cmdseq == (p->header[1] & KVASER_PCIEFD_PACKET_SEQ_MSK) && 143026ad340eSHenning Colliander status & KVASER_PCIEFD_KCAN_STAT_IDLE) { 143126ad340eSHenning Colliander u32 cmd; 143226ad340eSHenning Colliander 143326ad340eSHenning Colliander iowrite32(KVASER_PCIEFD_KCAN_IRQ_ABD, 143426ad340eSHenning Colliander can->reg_base + KVASER_PCIEFD_KCAN_IRQ_REG); 143526ad340eSHenning Colliander cmd = KVASER_PCIEFD_KCAN_CMD_AT; 143626ad340eSHenning Colliander cmd |= ++can->cmd_seq << KVASER_PCIEFD_KCAN_CMD_SEQ_SHIFT; 143726ad340eSHenning Colliander iowrite32(cmd, can->reg_base + KVASER_PCIEFD_KCAN_CMD_REG); 143826ad340eSHenning Colliander } else if (p->header[0] & KVASER_PCIEFD_SPACK_IDET && 143926ad340eSHenning Colliander p->header[0] & KVASER_PCIEFD_SPACK_IRM && 144026ad340eSHenning Colliander cmdseq == (p->header[1] & KVASER_PCIEFD_PACKET_SEQ_MSK) && 144126ad340eSHenning Colliander status & KVASER_PCIEFD_KCAN_STAT_IDLE) { 144226ad340eSHenning Colliander /* Reset detected, send end of flush if no packet are in FIFO */ 144326ad340eSHenning Colliander u8 count = ioread32(can->reg_base + 144426ad340eSHenning Colliander KVASER_PCIEFD_KCAN_TX_NPACKETS_REG) & 0xff; 144526ad340eSHenning Colliander 144626ad340eSHenning Colliander if (!count) 144726ad340eSHenning Colliander iowrite32(KVASER_PCIEFD_KCAN_CTRL_EFLUSH, 144826ad340eSHenning Colliander can->reg_base + KVASER_PCIEFD_KCAN_CTRL_REG); 144926ad340eSHenning Colliander } else if (!(p->header[1] & KVASER_PCIEFD_SPACK_AUTO) && 145026ad340eSHenning Colliander cmdseq == (p->header[1] & KVASER_PCIEFD_PACKET_SEQ_MSK)) { 145126ad340eSHenning Colliander /* Response to status request received */ 145226ad340eSHenning Colliander kvaser_pciefd_handle_status_resp(can, p); 145326ad340eSHenning Colliander if (can->can.state != CAN_STATE_BUS_OFF && 145426ad340eSHenning Colliander can->can.state != CAN_STATE_ERROR_ACTIVE) { 145526ad340eSHenning Colliander mod_timer(&can->bec_poll_timer, 145626ad340eSHenning Colliander KVASER_PCIEFD_BEC_POLL_FREQ); 145726ad340eSHenning Colliander } 145826ad340eSHenning Colliander } else if (p->header[0] & KVASER_PCIEFD_SPACK_RMCD && 145926ad340eSHenning Colliander !(status & KVASER_PCIEFD_KCAN_STAT_BUS_OFF_MSK)) { 146026ad340eSHenning Colliander /* Reset to bus on detected */ 146126ad340eSHenning Colliander if (!completion_done(&can->start_comp)) 146226ad340eSHenning Colliander complete(&can->start_comp); 146326ad340eSHenning Colliander } 146426ad340eSHenning Colliander 146526ad340eSHenning Colliander return 0; 146626ad340eSHenning Colliander } 146726ad340eSHenning Colliander 146826ad340eSHenning Colliander static void kvaser_pciefd_handle_nack_packet(struct kvaser_pciefd_can *can, 146926ad340eSHenning Colliander struct kvaser_pciefd_rx_packet *p) 147026ad340eSHenning Colliander { 147126ad340eSHenning Colliander struct sk_buff *skb; 147226ad340eSHenning Colliander struct net_device_stats *stats = &can->can.dev->stats; 147326ad340eSHenning Colliander struct can_frame *cf; 147426ad340eSHenning Colliander 147526ad340eSHenning Colliander skb = alloc_can_err_skb(can->can.dev, &cf); 147626ad340eSHenning Colliander 147726ad340eSHenning Colliander stats->tx_errors++; 147826ad340eSHenning Colliander if (p->header[0] & KVASER_PCIEFD_APACKET_ABL) { 147926ad340eSHenning Colliander if (skb) 148026ad340eSHenning Colliander cf->can_id |= CAN_ERR_LOSTARB; 148126ad340eSHenning Colliander can->can.can_stats.arbitration_lost++; 148226ad340eSHenning Colliander } else if (skb) { 148326ad340eSHenning Colliander cf->can_id |= CAN_ERR_ACK; 148426ad340eSHenning Colliander } 148526ad340eSHenning Colliander 148626ad340eSHenning Colliander if (skb) { 148726ad340eSHenning Colliander cf->can_id |= CAN_ERR_BUSERROR; 1488ec681b91SJimmy Assarsson kvaser_pciefd_set_skb_timestamp(can->kv_pcie, skb, p->timestamp); 148926ad340eSHenning Colliander netif_rx(skb); 149026ad340eSHenning Colliander } else { 149126ad340eSHenning Colliander stats->rx_dropped++; 149226ad340eSHenning Colliander netdev_warn(can->can.dev, "No memory left for err_skb\n"); 149326ad340eSHenning Colliander } 149426ad340eSHenning Colliander } 149526ad340eSHenning Colliander 149626ad340eSHenning Colliander static int kvaser_pciefd_handle_ack_packet(struct kvaser_pciefd *pcie, 149726ad340eSHenning Colliander struct kvaser_pciefd_rx_packet *p) 149826ad340eSHenning Colliander { 149926ad340eSHenning Colliander struct kvaser_pciefd_can *can; 150026ad340eSHenning Colliander bool one_shot_fail = false; 150126ad340eSHenning Colliander u8 ch_id = (p->header[1] >> KVASER_PCIEFD_PACKET_CHID_SHIFT) & 0x7; 150226ad340eSHenning Colliander 150326ad340eSHenning Colliander if (ch_id >= pcie->nr_channels) 150426ad340eSHenning Colliander return -EIO; 150526ad340eSHenning Colliander 150626ad340eSHenning Colliander can = pcie->can[ch_id]; 150726ad340eSHenning Colliander /* Ignore control packet ACK */ 150826ad340eSHenning Colliander if (p->header[0] & KVASER_PCIEFD_APACKET_CT) 150926ad340eSHenning Colliander return 0; 151026ad340eSHenning Colliander 151126ad340eSHenning Colliander if (p->header[0] & KVASER_PCIEFD_APACKET_NACK) { 151226ad340eSHenning Colliander kvaser_pciefd_handle_nack_packet(can, p); 151326ad340eSHenning Colliander one_shot_fail = true; 151426ad340eSHenning Colliander } 151526ad340eSHenning Colliander 151626ad340eSHenning Colliander if (p->header[0] & KVASER_PCIEFD_APACKET_FLU) { 151726ad340eSHenning Colliander netdev_dbg(can->can.dev, "Packet was flushed\n"); 151826ad340eSHenning Colliander } else { 151926ad340eSHenning Colliander int echo_idx = p->header[0] & KVASER_PCIEFD_PACKET_SEQ_MSK; 1520ec681b91SJimmy Assarsson int dlc; 1521ec681b91SJimmy Assarsson u8 count; 1522ec681b91SJimmy Assarsson struct sk_buff *skb; 1523ec681b91SJimmy Assarsson 1524ec681b91SJimmy Assarsson skb = can->can.echo_skb[echo_idx]; 1525ec681b91SJimmy Assarsson if (skb) 1526ec681b91SJimmy Assarsson kvaser_pciefd_set_skb_timestamp(pcie, skb, p->timestamp); 1527ec681b91SJimmy Assarsson dlc = can_get_echo_skb(can->can.dev, echo_idx, NULL); 1528ec681b91SJimmy Assarsson count = ioread32(can->reg_base + 152926ad340eSHenning Colliander KVASER_PCIEFD_KCAN_TX_NPACKETS_REG) & 0xff; 153026ad340eSHenning Colliander 153126ad340eSHenning Colliander if (count < KVASER_PCIEFD_CAN_TX_MAX_COUNT && 153226ad340eSHenning Colliander netif_queue_stopped(can->can.dev)) 153326ad340eSHenning Colliander netif_wake_queue(can->can.dev); 153426ad340eSHenning Colliander 153526ad340eSHenning Colliander if (!one_shot_fail) { 153626ad340eSHenning Colliander struct net_device_stats *stats = &can->can.dev->stats; 153726ad340eSHenning Colliander 153826ad340eSHenning Colliander stats->tx_bytes += dlc; 153926ad340eSHenning Colliander stats->tx_packets++; 154026ad340eSHenning Colliander } 154126ad340eSHenning Colliander } 154226ad340eSHenning Colliander 154326ad340eSHenning Colliander return 0; 154426ad340eSHenning Colliander } 154526ad340eSHenning Colliander 154626ad340eSHenning Colliander static int kvaser_pciefd_handle_eflush_packet(struct kvaser_pciefd *pcie, 154726ad340eSHenning Colliander struct kvaser_pciefd_rx_packet *p) 154826ad340eSHenning Colliander { 154926ad340eSHenning Colliander struct kvaser_pciefd_can *can; 155026ad340eSHenning Colliander u8 ch_id = (p->header[1] >> KVASER_PCIEFD_PACKET_CHID_SHIFT) & 0x7; 155126ad340eSHenning Colliander 155226ad340eSHenning Colliander if (ch_id >= pcie->nr_channels) 155326ad340eSHenning Colliander return -EIO; 155426ad340eSHenning Colliander 155526ad340eSHenning Colliander can = pcie->can[ch_id]; 155626ad340eSHenning Colliander 155726ad340eSHenning Colliander if (!completion_done(&can->flush_comp)) 155826ad340eSHenning Colliander complete(&can->flush_comp); 155926ad340eSHenning Colliander 156026ad340eSHenning Colliander return 0; 156126ad340eSHenning Colliander } 156226ad340eSHenning Colliander 156326ad340eSHenning Colliander static int kvaser_pciefd_read_packet(struct kvaser_pciefd *pcie, int *start_pos, 156426ad340eSHenning Colliander int dma_buf) 156526ad340eSHenning Colliander { 156626ad340eSHenning Colliander __le32 *buffer = pcie->dma_data[dma_buf]; 156726ad340eSHenning Colliander __le64 timestamp; 156826ad340eSHenning Colliander struct kvaser_pciefd_rx_packet packet; 156926ad340eSHenning Colliander struct kvaser_pciefd_rx_packet *p = &packet; 157026ad340eSHenning Colliander u8 type; 157126ad340eSHenning Colliander int pos = *start_pos; 157226ad340eSHenning Colliander int size; 157326ad340eSHenning Colliander int ret = 0; 157426ad340eSHenning Colliander 157526ad340eSHenning Colliander size = le32_to_cpu(buffer[pos++]); 157626ad340eSHenning Colliander if (!size) { 157726ad340eSHenning Colliander *start_pos = 0; 157826ad340eSHenning Colliander return 0; 157926ad340eSHenning Colliander } 158026ad340eSHenning Colliander 158126ad340eSHenning Colliander p->header[0] = le32_to_cpu(buffer[pos++]); 158226ad340eSHenning Colliander p->header[1] = le32_to_cpu(buffer[pos++]); 158326ad340eSHenning Colliander 158426ad340eSHenning Colliander /* Read 64-bit timestamp */ 158526ad340eSHenning Colliander memcpy(×tamp, &buffer[pos], sizeof(__le64)); 158626ad340eSHenning Colliander pos += 2; 158726ad340eSHenning Colliander p->timestamp = le64_to_cpu(timestamp); 158826ad340eSHenning Colliander 158926ad340eSHenning Colliander type = (p->header[1] >> KVASER_PCIEFD_PACKET_TYPE_SHIFT) & 0xf; 159026ad340eSHenning Colliander switch (type) { 159126ad340eSHenning Colliander case KVASER_PCIEFD_PACK_TYPE_DATA: 159226ad340eSHenning Colliander ret = kvaser_pciefd_handle_data_packet(pcie, p, &buffer[pos]); 159326ad340eSHenning Colliander if (!(p->header[0] & KVASER_PCIEFD_RPACKET_RTR)) { 159426ad340eSHenning Colliander u8 data_len; 159526ad340eSHenning Colliander 15963ab4ce0dSOliver Hartkopp data_len = can_fd_dlc2len(p->header[1] >> 159726ad340eSHenning Colliander KVASER_PCIEFD_RPACKET_DLC_SHIFT); 159826ad340eSHenning Colliander pos += DIV_ROUND_UP(data_len, 4); 159926ad340eSHenning Colliander } 160026ad340eSHenning Colliander break; 160126ad340eSHenning Colliander 160226ad340eSHenning Colliander case KVASER_PCIEFD_PACK_TYPE_ACK: 160326ad340eSHenning Colliander ret = kvaser_pciefd_handle_ack_packet(pcie, p); 160426ad340eSHenning Colliander break; 160526ad340eSHenning Colliander 160626ad340eSHenning Colliander case KVASER_PCIEFD_PACK_TYPE_STATUS: 160726ad340eSHenning Colliander ret = kvaser_pciefd_handle_status_packet(pcie, p); 160826ad340eSHenning Colliander break; 160926ad340eSHenning Colliander 161026ad340eSHenning Colliander case KVASER_PCIEFD_PACK_TYPE_ERROR: 161126ad340eSHenning Colliander ret = kvaser_pciefd_handle_error_packet(pcie, p); 161226ad340eSHenning Colliander break; 161326ad340eSHenning Colliander 161426ad340eSHenning Colliander case KVASER_PCIEFD_PACK_TYPE_EFLUSH_ACK: 161526ad340eSHenning Colliander ret = kvaser_pciefd_handle_eflush_packet(pcie, p); 161626ad340eSHenning Colliander break; 161726ad340eSHenning Colliander 161826ad340eSHenning Colliander case KVASER_PCIEFD_PACK_TYPE_ACK_DATA: 161926ad340eSHenning Colliander case KVASER_PCIEFD_PACK_TYPE_BUS_LOAD: 162076c66ddfSJimmy Assarsson case KVASER_PCIEFD_PACK_TYPE_EFRAME_ACK: 162126ad340eSHenning Colliander case KVASER_PCIEFD_PACK_TYPE_TXRQ: 162226ad340eSHenning Colliander dev_info(&pcie->pci->dev, 162326ad340eSHenning Colliander "Received unexpected packet type 0x%08X\n", type); 162426ad340eSHenning Colliander break; 162526ad340eSHenning Colliander 162626ad340eSHenning Colliander default: 162726ad340eSHenning Colliander dev_err(&pcie->pci->dev, "Unknown packet type 0x%08X\n", type); 162826ad340eSHenning Colliander ret = -EIO; 162926ad340eSHenning Colliander break; 163026ad340eSHenning Colliander } 163126ad340eSHenning Colliander 163226ad340eSHenning Colliander if (ret) 163326ad340eSHenning Colliander return ret; 163426ad340eSHenning Colliander 163526ad340eSHenning Colliander /* Position does not point to the end of the package, 163626ad340eSHenning Colliander * corrupted packet size? 163726ad340eSHenning Colliander */ 163826ad340eSHenning Colliander if ((*start_pos + size) != pos) 163926ad340eSHenning Colliander return -EIO; 164026ad340eSHenning Colliander 164126ad340eSHenning Colliander /* Point to the next packet header, if any */ 164226ad340eSHenning Colliander *start_pos = pos; 164326ad340eSHenning Colliander 164426ad340eSHenning Colliander return ret; 164526ad340eSHenning Colliander } 164626ad340eSHenning Colliander 164726ad340eSHenning Colliander static int kvaser_pciefd_read_buffer(struct kvaser_pciefd *pcie, int dma_buf) 164826ad340eSHenning Colliander { 164926ad340eSHenning Colliander int pos = 0; 165026ad340eSHenning Colliander int res = 0; 165126ad340eSHenning Colliander 165226ad340eSHenning Colliander do { 165326ad340eSHenning Colliander res = kvaser_pciefd_read_packet(pcie, &pos, dma_buf); 165426ad340eSHenning Colliander } while (!res && pos > 0 && pos < KVASER_PCIEFD_DMA_SIZE); 165526ad340eSHenning Colliander 165626ad340eSHenning Colliander return res; 165726ad340eSHenning Colliander } 165826ad340eSHenning Colliander 165926ad340eSHenning Colliander static int kvaser_pciefd_receive_irq(struct kvaser_pciefd *pcie) 166026ad340eSHenning Colliander { 166126ad340eSHenning Colliander u32 irq; 166226ad340eSHenning Colliander 166326ad340eSHenning Colliander irq = ioread32(pcie->reg_base + KVASER_PCIEFD_SRB_IRQ_REG); 166426ad340eSHenning Colliander if (irq & KVASER_PCIEFD_SRB_IRQ_DPD0) { 166526ad340eSHenning Colliander kvaser_pciefd_read_buffer(pcie, 0); 166626ad340eSHenning Colliander /* Reset DMA buffer 0 */ 166726ad340eSHenning Colliander iowrite32(KVASER_PCIEFD_SRB_CMD_RDB0, 166826ad340eSHenning Colliander pcie->reg_base + KVASER_PCIEFD_SRB_CMD_REG); 166926ad340eSHenning Colliander } 167026ad340eSHenning Colliander 167126ad340eSHenning Colliander if (irq & KVASER_PCIEFD_SRB_IRQ_DPD1) { 167226ad340eSHenning Colliander kvaser_pciefd_read_buffer(pcie, 1); 167326ad340eSHenning Colliander /* Reset DMA buffer 1 */ 167426ad340eSHenning Colliander iowrite32(KVASER_PCIEFD_SRB_CMD_RDB1, 167526ad340eSHenning Colliander pcie->reg_base + KVASER_PCIEFD_SRB_CMD_REG); 167626ad340eSHenning Colliander } 167726ad340eSHenning Colliander 167826ad340eSHenning Colliander if (irq & KVASER_PCIEFD_SRB_IRQ_DOF0 || 167926ad340eSHenning Colliander irq & KVASER_PCIEFD_SRB_IRQ_DOF1 || 168026ad340eSHenning Colliander irq & KVASER_PCIEFD_SRB_IRQ_DUF0 || 168126ad340eSHenning Colliander irq & KVASER_PCIEFD_SRB_IRQ_DUF1) 168226ad340eSHenning Colliander dev_err(&pcie->pci->dev, "DMA IRQ error 0x%08X\n", irq); 168326ad340eSHenning Colliander 168426ad340eSHenning Colliander iowrite32(irq, pcie->reg_base + KVASER_PCIEFD_SRB_IRQ_REG); 168526ad340eSHenning Colliander return 0; 168626ad340eSHenning Colliander } 168726ad340eSHenning Colliander 168826ad340eSHenning Colliander static int kvaser_pciefd_transmit_irq(struct kvaser_pciefd_can *can) 168926ad340eSHenning Colliander { 169026ad340eSHenning Colliander u32 irq = ioread32(can->reg_base + KVASER_PCIEFD_KCAN_IRQ_REG); 169126ad340eSHenning Colliander 169226ad340eSHenning Colliander if (irq & KVASER_PCIEFD_KCAN_IRQ_TOF) 169326ad340eSHenning Colliander netdev_err(can->can.dev, "Tx FIFO overflow\n"); 169426ad340eSHenning Colliander 169526ad340eSHenning Colliander if (irq & KVASER_PCIEFD_KCAN_IRQ_BPP) 169626ad340eSHenning Colliander netdev_err(can->can.dev, 169726ad340eSHenning Colliander "Fail to change bittiming, when not in reset mode\n"); 169826ad340eSHenning Colliander 169926ad340eSHenning Colliander if (irq & KVASER_PCIEFD_KCAN_IRQ_FDIC) 170026ad340eSHenning Colliander netdev_err(can->can.dev, "CAN FD frame in CAN mode\n"); 170126ad340eSHenning Colliander 170226ad340eSHenning Colliander if (irq & KVASER_PCIEFD_KCAN_IRQ_ROF) 170326ad340eSHenning Colliander netdev_err(can->can.dev, "Rx FIFO overflow\n"); 170426ad340eSHenning Colliander 170526ad340eSHenning Colliander iowrite32(irq, can->reg_base + KVASER_PCIEFD_KCAN_IRQ_REG); 170626ad340eSHenning Colliander return 0; 170726ad340eSHenning Colliander } 170826ad340eSHenning Colliander 170926ad340eSHenning Colliander static irqreturn_t kvaser_pciefd_irq_handler(int irq, void *dev) 171026ad340eSHenning Colliander { 171126ad340eSHenning Colliander struct kvaser_pciefd *pcie = (struct kvaser_pciefd *)dev; 171226ad340eSHenning Colliander u32 board_irq; 171326ad340eSHenning Colliander int i; 171426ad340eSHenning Colliander 171526ad340eSHenning Colliander board_irq = ioread32(pcie->reg_base + KVASER_PCIEFD_IRQ_REG); 171626ad340eSHenning Colliander 171726ad340eSHenning Colliander if (!(board_irq & KVASER_PCIEFD_IRQ_ALL_MSK)) 171826ad340eSHenning Colliander return IRQ_NONE; 171926ad340eSHenning Colliander 172026ad340eSHenning Colliander if (board_irq & KVASER_PCIEFD_IRQ_SRB) 172126ad340eSHenning Colliander kvaser_pciefd_receive_irq(pcie); 172226ad340eSHenning Colliander 172326ad340eSHenning Colliander for (i = 0; i < pcie->nr_channels; i++) { 172426ad340eSHenning Colliander if (!pcie->can[i]) { 172526ad340eSHenning Colliander dev_err(&pcie->pci->dev, 172626ad340eSHenning Colliander "IRQ mask points to unallocated controller\n"); 172726ad340eSHenning Colliander break; 172826ad340eSHenning Colliander } 172926ad340eSHenning Colliander 173026ad340eSHenning Colliander /* Check that mask matches channel (i) IRQ mask */ 173126ad340eSHenning Colliander if (board_irq & (1 << i)) 173226ad340eSHenning Colliander kvaser_pciefd_transmit_irq(pcie->can[i]); 173326ad340eSHenning Colliander } 173426ad340eSHenning Colliander 173526ad340eSHenning Colliander return IRQ_HANDLED; 173626ad340eSHenning Colliander } 173726ad340eSHenning Colliander 173826ad340eSHenning Colliander static void kvaser_pciefd_teardown_can_ctrls(struct kvaser_pciefd *pcie) 173926ad340eSHenning Colliander { 174026ad340eSHenning Colliander int i; 174126ad340eSHenning Colliander struct kvaser_pciefd_can *can; 174226ad340eSHenning Colliander 174326ad340eSHenning Colliander for (i = 0; i < pcie->nr_channels; i++) { 174426ad340eSHenning Colliander can = pcie->can[i]; 174526ad340eSHenning Colliander if (can) { 174626ad340eSHenning Colliander iowrite32(0, 174726ad340eSHenning Colliander can->reg_base + KVASER_PCIEFD_KCAN_IEN_REG); 174826ad340eSHenning Colliander kvaser_pciefd_pwm_stop(can); 174926ad340eSHenning Colliander free_candev(can->can.dev); 175026ad340eSHenning Colliander } 175126ad340eSHenning Colliander } 175226ad340eSHenning Colliander } 175326ad340eSHenning Colliander 175426ad340eSHenning Colliander static int kvaser_pciefd_probe(struct pci_dev *pdev, 175526ad340eSHenning Colliander const struct pci_device_id *id) 175626ad340eSHenning Colliander { 175726ad340eSHenning Colliander int err; 175826ad340eSHenning Colliander struct kvaser_pciefd *pcie; 175926ad340eSHenning Colliander 176026ad340eSHenning Colliander pcie = devm_kzalloc(&pdev->dev, sizeof(*pcie), GFP_KERNEL); 176126ad340eSHenning Colliander if (!pcie) 176226ad340eSHenning Colliander return -ENOMEM; 176326ad340eSHenning Colliander 176426ad340eSHenning Colliander pci_set_drvdata(pdev, pcie); 176526ad340eSHenning Colliander pcie->pci = pdev; 176626ad340eSHenning Colliander 176726ad340eSHenning Colliander err = pci_enable_device(pdev); 176826ad340eSHenning Colliander if (err) 176926ad340eSHenning Colliander return err; 177026ad340eSHenning Colliander 177126ad340eSHenning Colliander err = pci_request_regions(pdev, KVASER_PCIEFD_DRV_NAME); 177226ad340eSHenning Colliander if (err) 177326ad340eSHenning Colliander goto err_disable_pci; 177426ad340eSHenning Colliander 177526ad340eSHenning Colliander pcie->reg_base = pci_iomap(pdev, 0, 0); 177626ad340eSHenning Colliander if (!pcie->reg_base) { 177726ad340eSHenning Colliander err = -ENOMEM; 177826ad340eSHenning Colliander goto err_release_regions; 177926ad340eSHenning Colliander } 178026ad340eSHenning Colliander 178126ad340eSHenning Colliander err = kvaser_pciefd_setup_board(pcie); 178226ad340eSHenning Colliander if (err) 178326ad340eSHenning Colliander goto err_pci_iounmap; 178426ad340eSHenning Colliander 178526ad340eSHenning Colliander err = kvaser_pciefd_setup_dma(pcie); 178626ad340eSHenning Colliander if (err) 178726ad340eSHenning Colliander goto err_pci_iounmap; 178826ad340eSHenning Colliander 178926ad340eSHenning Colliander pci_set_master(pdev); 179026ad340eSHenning Colliander 179126ad340eSHenning Colliander err = kvaser_pciefd_setup_can_ctrls(pcie); 179226ad340eSHenning Colliander if (err) 179326ad340eSHenning Colliander goto err_teardown_can_ctrls; 179426ad340eSHenning Colliander 179584762d8dSJimmy Assarsson err = request_irq(pcie->pci->irq, kvaser_pciefd_irq_handler, 179684762d8dSJimmy Assarsson IRQF_SHARED, KVASER_PCIEFD_DRV_NAME, pcie); 179784762d8dSJimmy Assarsson if (err) 179884762d8dSJimmy Assarsson goto err_teardown_can_ctrls; 179984762d8dSJimmy Assarsson 180026ad340eSHenning Colliander iowrite32(KVASER_PCIEFD_SRB_IRQ_DPD0 | KVASER_PCIEFD_SRB_IRQ_DPD1, 180126ad340eSHenning Colliander pcie->reg_base + KVASER_PCIEFD_SRB_IRQ_REG); 180226ad340eSHenning Colliander 180326ad340eSHenning Colliander iowrite32(KVASER_PCIEFD_SRB_IRQ_DPD0 | KVASER_PCIEFD_SRB_IRQ_DPD1 | 180426ad340eSHenning Colliander KVASER_PCIEFD_SRB_IRQ_DOF0 | KVASER_PCIEFD_SRB_IRQ_DOF1 | 180526ad340eSHenning Colliander KVASER_PCIEFD_SRB_IRQ_DUF0 | KVASER_PCIEFD_SRB_IRQ_DUF1, 180626ad340eSHenning Colliander pcie->reg_base + KVASER_PCIEFD_SRB_IEN_REG); 180726ad340eSHenning Colliander 18087c921556SJimmy Assarsson /* Enable PCI interrupts */ 180926ad340eSHenning Colliander iowrite32(KVASER_PCIEFD_IRQ_ALL_MSK, 181026ad340eSHenning Colliander pcie->reg_base + KVASER_PCIEFD_IEN_REG); 181126ad340eSHenning Colliander 181226ad340eSHenning Colliander /* Ready the DMA buffers */ 181326ad340eSHenning Colliander iowrite32(KVASER_PCIEFD_SRB_CMD_RDB0, 181426ad340eSHenning Colliander pcie->reg_base + KVASER_PCIEFD_SRB_CMD_REG); 181526ad340eSHenning Colliander iowrite32(KVASER_PCIEFD_SRB_CMD_RDB1, 181626ad340eSHenning Colliander pcie->reg_base + KVASER_PCIEFD_SRB_CMD_REG); 181726ad340eSHenning Colliander 181826ad340eSHenning Colliander err = kvaser_pciefd_reg_candev(pcie); 181926ad340eSHenning Colliander if (err) 182026ad340eSHenning Colliander goto err_free_irq; 182126ad340eSHenning Colliander 182226ad340eSHenning Colliander return 0; 182326ad340eSHenning Colliander 182426ad340eSHenning Colliander err_free_irq: 182511164bc3SJimmy Assarsson /* Disable PCI interrupts */ 182611164bc3SJimmy Assarsson iowrite32(0, pcie->reg_base + KVASER_PCIEFD_IEN_REG); 182726ad340eSHenning Colliander free_irq(pcie->pci->irq, pcie); 182826ad340eSHenning Colliander 182926ad340eSHenning Colliander err_teardown_can_ctrls: 183026ad340eSHenning Colliander kvaser_pciefd_teardown_can_ctrls(pcie); 183126ad340eSHenning Colliander iowrite32(0, pcie->reg_base + KVASER_PCIEFD_SRB_CTRL_REG); 183226ad340eSHenning Colliander pci_clear_master(pdev); 183326ad340eSHenning Colliander 183426ad340eSHenning Colliander err_pci_iounmap: 183526ad340eSHenning Colliander pci_iounmap(pdev, pcie->reg_base); 183626ad340eSHenning Colliander 183726ad340eSHenning Colliander err_release_regions: 183826ad340eSHenning Colliander pci_release_regions(pdev); 183926ad340eSHenning Colliander 184026ad340eSHenning Colliander err_disable_pci: 184126ad340eSHenning Colliander pci_disable_device(pdev); 184226ad340eSHenning Colliander 184326ad340eSHenning Colliander return err; 184426ad340eSHenning Colliander } 184526ad340eSHenning Colliander 184626ad340eSHenning Colliander static void kvaser_pciefd_remove_all_ctrls(struct kvaser_pciefd *pcie) 184726ad340eSHenning Colliander { 184826ad340eSHenning Colliander struct kvaser_pciefd_can *can; 184926ad340eSHenning Colliander int i; 185026ad340eSHenning Colliander 185126ad340eSHenning Colliander for (i = 0; i < pcie->nr_channels; i++) { 185226ad340eSHenning Colliander can = pcie->can[i]; 185326ad340eSHenning Colliander if (can) { 185426ad340eSHenning Colliander iowrite32(0, 185526ad340eSHenning Colliander can->reg_base + KVASER_PCIEFD_KCAN_IEN_REG); 185626ad340eSHenning Colliander unregister_candev(can->can.dev); 185726ad340eSHenning Colliander del_timer(&can->bec_poll_timer); 185826ad340eSHenning Colliander kvaser_pciefd_pwm_stop(can); 185926ad340eSHenning Colliander free_candev(can->can.dev); 186026ad340eSHenning Colliander } 186126ad340eSHenning Colliander } 186226ad340eSHenning Colliander } 186326ad340eSHenning Colliander 186426ad340eSHenning Colliander static void kvaser_pciefd_remove(struct pci_dev *pdev) 186526ad340eSHenning Colliander { 186626ad340eSHenning Colliander struct kvaser_pciefd *pcie = pci_get_drvdata(pdev); 186726ad340eSHenning Colliander 186826ad340eSHenning Colliander kvaser_pciefd_remove_all_ctrls(pcie); 186926ad340eSHenning Colliander 18707c921556SJimmy Assarsson /* Disable interrupts */ 187126ad340eSHenning Colliander iowrite32(0, pcie->reg_base + KVASER_PCIEFD_SRB_CTRL_REG); 187226ad340eSHenning Colliander iowrite32(0, pcie->reg_base + KVASER_PCIEFD_IEN_REG); 187326ad340eSHenning Colliander 187426ad340eSHenning Colliander free_irq(pcie->pci->irq, pcie); 187526ad340eSHenning Colliander 187626ad340eSHenning Colliander pci_iounmap(pdev, pcie->reg_base); 187726ad340eSHenning Colliander pci_release_regions(pdev); 187826ad340eSHenning Colliander pci_disable_device(pdev); 187926ad340eSHenning Colliander } 188026ad340eSHenning Colliander 188126ad340eSHenning Colliander static struct pci_driver kvaser_pciefd = { 188226ad340eSHenning Colliander .name = KVASER_PCIEFD_DRV_NAME, 188326ad340eSHenning Colliander .id_table = kvaser_pciefd_id_table, 188426ad340eSHenning Colliander .probe = kvaser_pciefd_probe, 188526ad340eSHenning Colliander .remove = kvaser_pciefd_remove, 188626ad340eSHenning Colliander }; 188726ad340eSHenning Colliander 188826ad340eSHenning Colliander module_pci_driver(kvaser_pciefd) 1889