199c4a634SDavid S. Miller /* 299c4a634SDavid S. Miller * at91_can.c - CAN network driver for AT91 SoC CAN controller 399c4a634SDavid S. Miller * 499c4a634SDavid S. Miller * (C) 2007 by Hans J. Koch <hjk@linutronix.de> 599c4a634SDavid S. Miller * (C) 2008, 2009 by Marc Kleine-Budde <kernel@pengutronix.de> 699c4a634SDavid S. Miller * 799c4a634SDavid S. Miller * This software may be distributed under the terms of the GNU General 899c4a634SDavid S. Miller * Public License ("GPL") version 2 as distributed in the 'COPYING' 999c4a634SDavid S. Miller * file from the main directory of the linux kernel source. 1099c4a634SDavid S. Miller * 1199c4a634SDavid S. Miller * Send feedback to <socketcan-users@lists.berlios.de> 1299c4a634SDavid S. Miller * 1399c4a634SDavid S. Miller * 1499c4a634SDavid S. Miller * Your platform definition file should specify something like: 1599c4a634SDavid S. Miller * 1699c4a634SDavid S. Miller * static struct at91_can_data ek_can_data = { 1799c4a634SDavid S. Miller * transceiver_switch = sam9263ek_transceiver_switch, 1899c4a634SDavid S. Miller * }; 1999c4a634SDavid S. Miller * 2099c4a634SDavid S. Miller * at91_add_device_can(&ek_can_data); 2199c4a634SDavid S. Miller * 2299c4a634SDavid S. Miller */ 2399c4a634SDavid S. Miller 2499c4a634SDavid S. Miller #include <linux/clk.h> 2599c4a634SDavid S. Miller #include <linux/errno.h> 2699c4a634SDavid S. Miller #include <linux/if_arp.h> 2799c4a634SDavid S. Miller #include <linux/init.h> 2899c4a634SDavid S. Miller #include <linux/interrupt.h> 2999c4a634SDavid S. Miller #include <linux/kernel.h> 3099c4a634SDavid S. Miller #include <linux/module.h> 3199c4a634SDavid S. Miller #include <linux/netdevice.h> 3299c4a634SDavid S. Miller #include <linux/platform_device.h> 3399c4a634SDavid S. Miller #include <linux/skbuff.h> 3499c4a634SDavid S. Miller #include <linux/spinlock.h> 3599c4a634SDavid S. Miller #include <linux/string.h> 3699c4a634SDavid S. Miller #include <linux/types.h> 3799c4a634SDavid S. Miller 3899c4a634SDavid S. Miller #include <linux/can.h> 3999c4a634SDavid S. Miller #include <linux/can/dev.h> 4099c4a634SDavid S. Miller #include <linux/can/error.h> 4199c4a634SDavid S. Miller 4299c4a634SDavid S. Miller #include <mach/board.h> 4399c4a634SDavid S. Miller 4499c4a634SDavid S. Miller #define DRV_NAME "at91_can" 4599c4a634SDavid S. Miller #define AT91_NAPI_WEIGHT 12 4699c4a634SDavid S. Miller 4799c4a634SDavid S. Miller /* 4899c4a634SDavid S. Miller * RX/TX Mailbox split 4999c4a634SDavid S. Miller * don't dare to touch 5099c4a634SDavid S. Miller */ 5199c4a634SDavid S. Miller #define AT91_MB_RX_NUM 12 5299c4a634SDavid S. Miller #define AT91_MB_TX_SHIFT 2 5399c4a634SDavid S. Miller 5499c4a634SDavid S. Miller #define AT91_MB_RX_FIRST 0 5599c4a634SDavid S. Miller #define AT91_MB_RX_LAST (AT91_MB_RX_FIRST + AT91_MB_RX_NUM - 1) 5699c4a634SDavid S. Miller 5799c4a634SDavid S. Miller #define AT91_MB_RX_MASK(i) ((1 << (i)) - 1) 5899c4a634SDavid S. Miller #define AT91_MB_RX_SPLIT 8 5999c4a634SDavid S. Miller #define AT91_MB_RX_LOW_LAST (AT91_MB_RX_SPLIT - 1) 6099c4a634SDavid S. Miller #define AT91_MB_RX_LOW_MASK (AT91_MB_RX_MASK(AT91_MB_RX_SPLIT)) 6199c4a634SDavid S. Miller 6299c4a634SDavid S. Miller #define AT91_MB_TX_NUM (1 << AT91_MB_TX_SHIFT) 6399c4a634SDavid S. Miller #define AT91_MB_TX_FIRST (AT91_MB_RX_LAST + 1) 6499c4a634SDavid S. Miller #define AT91_MB_TX_LAST (AT91_MB_TX_FIRST + AT91_MB_TX_NUM - 1) 6599c4a634SDavid S. Miller 6699c4a634SDavid S. Miller #define AT91_NEXT_PRIO_SHIFT (AT91_MB_TX_SHIFT) 6799c4a634SDavid S. Miller #define AT91_NEXT_PRIO_MASK (0xf << AT91_MB_TX_SHIFT) 6899c4a634SDavid S. Miller #define AT91_NEXT_MB_MASK (AT91_MB_TX_NUM - 1) 6999c4a634SDavid S. Miller #define AT91_NEXT_MASK ((AT91_MB_TX_NUM - 1) | AT91_NEXT_PRIO_MASK) 7099c4a634SDavid S. Miller 7199c4a634SDavid S. Miller /* Common registers */ 7299c4a634SDavid S. Miller enum at91_reg { 7399c4a634SDavid S. Miller AT91_MR = 0x000, 7499c4a634SDavid S. Miller AT91_IER = 0x004, 7599c4a634SDavid S. Miller AT91_IDR = 0x008, 7699c4a634SDavid S. Miller AT91_IMR = 0x00C, 7799c4a634SDavid S. Miller AT91_SR = 0x010, 7899c4a634SDavid S. Miller AT91_BR = 0x014, 7999c4a634SDavid S. Miller AT91_TIM = 0x018, 8099c4a634SDavid S. Miller AT91_TIMESTP = 0x01C, 8199c4a634SDavid S. Miller AT91_ECR = 0x020, 8299c4a634SDavid S. Miller AT91_TCR = 0x024, 8399c4a634SDavid S. Miller AT91_ACR = 0x028, 8499c4a634SDavid S. Miller }; 8599c4a634SDavid S. Miller 8699c4a634SDavid S. Miller /* Mailbox registers (0 <= i <= 15) */ 8799c4a634SDavid S. Miller #define AT91_MMR(i) (enum at91_reg)(0x200 + ((i) * 0x20)) 8899c4a634SDavid S. Miller #define AT91_MAM(i) (enum at91_reg)(0x204 + ((i) * 0x20)) 8999c4a634SDavid S. Miller #define AT91_MID(i) (enum at91_reg)(0x208 + ((i) * 0x20)) 9099c4a634SDavid S. Miller #define AT91_MFID(i) (enum at91_reg)(0x20C + ((i) * 0x20)) 9199c4a634SDavid S. Miller #define AT91_MSR(i) (enum at91_reg)(0x210 + ((i) * 0x20)) 9299c4a634SDavid S. Miller #define AT91_MDL(i) (enum at91_reg)(0x214 + ((i) * 0x20)) 9399c4a634SDavid S. Miller #define AT91_MDH(i) (enum at91_reg)(0x218 + ((i) * 0x20)) 9499c4a634SDavid S. Miller #define AT91_MCR(i) (enum at91_reg)(0x21C + ((i) * 0x20)) 9599c4a634SDavid S. Miller 9699c4a634SDavid S. Miller /* Register bits */ 9799c4a634SDavid S. Miller #define AT91_MR_CANEN BIT(0) 9899c4a634SDavid S. Miller #define AT91_MR_LPM BIT(1) 9999c4a634SDavid S. Miller #define AT91_MR_ABM BIT(2) 10099c4a634SDavid S. Miller #define AT91_MR_OVL BIT(3) 10199c4a634SDavid S. Miller #define AT91_MR_TEOF BIT(4) 10299c4a634SDavid S. Miller #define AT91_MR_TTM BIT(5) 10399c4a634SDavid S. Miller #define AT91_MR_TIMFRZ BIT(6) 10499c4a634SDavid S. Miller #define AT91_MR_DRPT BIT(7) 10599c4a634SDavid S. Miller 10699c4a634SDavid S. Miller #define AT91_SR_RBSY BIT(29) 10799c4a634SDavid S. Miller 10899c4a634SDavid S. Miller #define AT91_MMR_PRIO_SHIFT (16) 10999c4a634SDavid S. Miller 11099c4a634SDavid S. Miller #define AT91_MID_MIDE BIT(29) 11199c4a634SDavid S. Miller 11299c4a634SDavid S. Miller #define AT91_MSR_MRTR BIT(20) 11399c4a634SDavid S. Miller #define AT91_MSR_MABT BIT(22) 11499c4a634SDavid S. Miller #define AT91_MSR_MRDY BIT(23) 11599c4a634SDavid S. Miller #define AT91_MSR_MMI BIT(24) 11699c4a634SDavid S. Miller 11799c4a634SDavid S. Miller #define AT91_MCR_MRTR BIT(20) 11899c4a634SDavid S. Miller #define AT91_MCR_MTCR BIT(23) 11999c4a634SDavid S. Miller 12099c4a634SDavid S. Miller /* Mailbox Modes */ 12199c4a634SDavid S. Miller enum at91_mb_mode { 12299c4a634SDavid S. Miller AT91_MB_MODE_DISABLED = 0, 12399c4a634SDavid S. Miller AT91_MB_MODE_RX = 1, 12499c4a634SDavid S. Miller AT91_MB_MODE_RX_OVRWR = 2, 12599c4a634SDavid S. Miller AT91_MB_MODE_TX = 3, 12699c4a634SDavid S. Miller AT91_MB_MODE_CONSUMER = 4, 12799c4a634SDavid S. Miller AT91_MB_MODE_PRODUCER = 5, 12899c4a634SDavid S. Miller }; 12999c4a634SDavid S. Miller 13099c4a634SDavid S. Miller /* Interrupt mask bits */ 13199c4a634SDavid S. Miller #define AT91_IRQ_MB_RX ((1 << (AT91_MB_RX_LAST + 1)) \ 13299c4a634SDavid S. Miller - (1 << AT91_MB_RX_FIRST)) 13399c4a634SDavid S. Miller #define AT91_IRQ_MB_TX ((1 << (AT91_MB_TX_LAST + 1)) \ 13499c4a634SDavid S. Miller - (1 << AT91_MB_TX_FIRST)) 13599c4a634SDavid S. Miller #define AT91_IRQ_MB_ALL (AT91_IRQ_MB_RX | AT91_IRQ_MB_TX) 13699c4a634SDavid S. Miller 13799c4a634SDavid S. Miller #define AT91_IRQ_ERRA (1 << 16) 13899c4a634SDavid S. Miller #define AT91_IRQ_WARN (1 << 17) 13999c4a634SDavid S. Miller #define AT91_IRQ_ERRP (1 << 18) 14099c4a634SDavid S. Miller #define AT91_IRQ_BOFF (1 << 19) 14199c4a634SDavid S. Miller #define AT91_IRQ_SLEEP (1 << 20) 14299c4a634SDavid S. Miller #define AT91_IRQ_WAKEUP (1 << 21) 14399c4a634SDavid S. Miller #define AT91_IRQ_TOVF (1 << 22) 14499c4a634SDavid S. Miller #define AT91_IRQ_TSTP (1 << 23) 14599c4a634SDavid S. Miller #define AT91_IRQ_CERR (1 << 24) 14699c4a634SDavid S. Miller #define AT91_IRQ_SERR (1 << 25) 14799c4a634SDavid S. Miller #define AT91_IRQ_AERR (1 << 26) 14899c4a634SDavid S. Miller #define AT91_IRQ_FERR (1 << 27) 14999c4a634SDavid S. Miller #define AT91_IRQ_BERR (1 << 28) 15099c4a634SDavid S. Miller 15199c4a634SDavid S. Miller #define AT91_IRQ_ERR_ALL (0x1fff0000) 15299c4a634SDavid S. Miller #define AT91_IRQ_ERR_FRAME (AT91_IRQ_CERR | AT91_IRQ_SERR | \ 15399c4a634SDavid S. Miller AT91_IRQ_AERR | AT91_IRQ_FERR | AT91_IRQ_BERR) 15499c4a634SDavid S. Miller #define AT91_IRQ_ERR_LINE (AT91_IRQ_ERRA | AT91_IRQ_WARN | \ 15599c4a634SDavid S. Miller AT91_IRQ_ERRP | AT91_IRQ_BOFF) 15699c4a634SDavid S. Miller 15799c4a634SDavid S. Miller #define AT91_IRQ_ALL (0x1fffffff) 15899c4a634SDavid S. Miller 15999c4a634SDavid S. Miller struct at91_priv { 16099c4a634SDavid S. Miller struct can_priv can; /* must be the first member! */ 16199c4a634SDavid S. Miller struct net_device *dev; 16299c4a634SDavid S. Miller struct napi_struct napi; 16399c4a634SDavid S. Miller 16499c4a634SDavid S. Miller void __iomem *reg_base; 16599c4a634SDavid S. Miller 16699c4a634SDavid S. Miller u32 reg_sr; 16799c4a634SDavid S. Miller unsigned int tx_next; 16899c4a634SDavid S. Miller unsigned int tx_echo; 16999c4a634SDavid S. Miller unsigned int rx_next; 17099c4a634SDavid S. Miller 17199c4a634SDavid S. Miller struct clk *clk; 17299c4a634SDavid S. Miller struct at91_can_data *pdata; 17399c4a634SDavid S. Miller }; 17499c4a634SDavid S. Miller 17599c4a634SDavid S. Miller static struct can_bittiming_const at91_bittiming_const = { 17699c4a634SDavid S. Miller .tseg1_min = 4, 17799c4a634SDavid S. Miller .tseg1_max = 16, 17899c4a634SDavid S. Miller .tseg2_min = 2, 17999c4a634SDavid S. Miller .tseg2_max = 8, 18099c4a634SDavid S. Miller .sjw_max = 4, 18199c4a634SDavid S. Miller .brp_min = 2, 18299c4a634SDavid S. Miller .brp_max = 128, 18399c4a634SDavid S. Miller .brp_inc = 1, 18499c4a634SDavid S. Miller }; 18599c4a634SDavid S. Miller 18699c4a634SDavid S. Miller static inline int get_tx_next_mb(const struct at91_priv *priv) 18799c4a634SDavid S. Miller { 18899c4a634SDavid S. Miller return (priv->tx_next & AT91_NEXT_MB_MASK) + AT91_MB_TX_FIRST; 18999c4a634SDavid S. Miller } 19099c4a634SDavid S. Miller 19199c4a634SDavid S. Miller static inline int get_tx_next_prio(const struct at91_priv *priv) 19299c4a634SDavid S. Miller { 19399c4a634SDavid S. Miller return (priv->tx_next >> AT91_NEXT_PRIO_SHIFT) & 0xf; 19499c4a634SDavid S. Miller } 19599c4a634SDavid S. Miller 19699c4a634SDavid S. Miller static inline int get_tx_echo_mb(const struct at91_priv *priv) 19799c4a634SDavid S. Miller { 19899c4a634SDavid S. Miller return (priv->tx_echo & AT91_NEXT_MB_MASK) + AT91_MB_TX_FIRST; 19999c4a634SDavid S. Miller } 20099c4a634SDavid S. Miller 20199c4a634SDavid S. Miller static inline u32 at91_read(const struct at91_priv *priv, enum at91_reg reg) 20299c4a634SDavid S. Miller { 20399c4a634SDavid S. Miller return readl(priv->reg_base + reg); 20499c4a634SDavid S. Miller } 20599c4a634SDavid S. Miller 20699c4a634SDavid S. Miller static inline void at91_write(const struct at91_priv *priv, enum at91_reg reg, 20799c4a634SDavid S. Miller u32 value) 20899c4a634SDavid S. Miller { 20999c4a634SDavid S. Miller writel(value, priv->reg_base + reg); 21099c4a634SDavid S. Miller } 21199c4a634SDavid S. Miller 21299c4a634SDavid S. Miller static inline void set_mb_mode_prio(const struct at91_priv *priv, 21399c4a634SDavid S. Miller unsigned int mb, enum at91_mb_mode mode, int prio) 21499c4a634SDavid S. Miller { 21599c4a634SDavid S. Miller at91_write(priv, AT91_MMR(mb), (mode << 24) | (prio << 16)); 21699c4a634SDavid S. Miller } 21799c4a634SDavid S. Miller 21899c4a634SDavid S. Miller static inline void set_mb_mode(const struct at91_priv *priv, unsigned int mb, 21999c4a634SDavid S. Miller enum at91_mb_mode mode) 22099c4a634SDavid S. Miller { 22199c4a634SDavid S. Miller set_mb_mode_prio(priv, mb, mode, 0); 22299c4a634SDavid S. Miller } 22399c4a634SDavid S. Miller 22499c4a634SDavid S. Miller /* 22599c4a634SDavid S. Miller * Swtich transceiver on or off 22699c4a634SDavid S. Miller */ 22799c4a634SDavid S. Miller static void at91_transceiver_switch(const struct at91_priv *priv, int on) 22899c4a634SDavid S. Miller { 22999c4a634SDavid S. Miller if (priv->pdata && priv->pdata->transceiver_switch) 23099c4a634SDavid S. Miller priv->pdata->transceiver_switch(on); 23199c4a634SDavid S. Miller } 23299c4a634SDavid S. Miller 23399c4a634SDavid S. Miller static void at91_setup_mailboxes(struct net_device *dev) 23499c4a634SDavid S. Miller { 23599c4a634SDavid S. Miller struct at91_priv *priv = netdev_priv(dev); 23699c4a634SDavid S. Miller unsigned int i; 23799c4a634SDavid S. Miller 23899c4a634SDavid S. Miller /* 23999c4a634SDavid S. Miller * The first 12 mailboxes are used as a reception FIFO. The 24099c4a634SDavid S. Miller * last mailbox is configured with overwrite option. The 24199c4a634SDavid S. Miller * overwrite flag indicates a FIFO overflow. 24299c4a634SDavid S. Miller */ 24399c4a634SDavid S. Miller for (i = AT91_MB_RX_FIRST; i < AT91_MB_RX_LAST; i++) 24499c4a634SDavid S. Miller set_mb_mode(priv, i, AT91_MB_MODE_RX); 24599c4a634SDavid S. Miller set_mb_mode(priv, AT91_MB_RX_LAST, AT91_MB_MODE_RX_OVRWR); 24699c4a634SDavid S. Miller 24799c4a634SDavid S. Miller /* The last 4 mailboxes are used for transmitting. */ 24899c4a634SDavid S. Miller for (i = AT91_MB_TX_FIRST; i <= AT91_MB_TX_LAST; i++) 24999c4a634SDavid S. Miller set_mb_mode_prio(priv, i, AT91_MB_MODE_TX, 0); 25099c4a634SDavid S. Miller 25199c4a634SDavid S. Miller /* Reset tx and rx helper pointers */ 25299c4a634SDavid S. Miller priv->tx_next = priv->tx_echo = priv->rx_next = 0; 25399c4a634SDavid S. Miller } 25499c4a634SDavid S. Miller 25599c4a634SDavid S. Miller static int at91_set_bittiming(struct net_device *dev) 25699c4a634SDavid S. Miller { 25799c4a634SDavid S. Miller const struct at91_priv *priv = netdev_priv(dev); 25899c4a634SDavid S. Miller const struct can_bittiming *bt = &priv->can.bittiming; 25999c4a634SDavid S. Miller u32 reg_br; 26099c4a634SDavid S. Miller 26199c4a634SDavid S. Miller reg_br = ((priv->can.ctrlmode & CAN_CTRLMODE_3_SAMPLES) << 24) | 26299c4a634SDavid S. Miller ((bt->brp - 1) << 16) | ((bt->sjw - 1) << 12) | 26399c4a634SDavid S. Miller ((bt->prop_seg - 1) << 8) | ((bt->phase_seg1 - 1) << 4) | 26499c4a634SDavid S. Miller ((bt->phase_seg2 - 1) << 0); 26599c4a634SDavid S. Miller 26699c4a634SDavid S. Miller dev_info(dev->dev.parent, "writing AT91_BR: 0x%08x\n", reg_br); 26799c4a634SDavid S. Miller 26899c4a634SDavid S. Miller at91_write(priv, AT91_BR, reg_br); 26999c4a634SDavid S. Miller 27099c4a634SDavid S. Miller return 0; 27199c4a634SDavid S. Miller } 27299c4a634SDavid S. Miller 27399c4a634SDavid S. Miller static void at91_chip_start(struct net_device *dev) 27499c4a634SDavid S. Miller { 27599c4a634SDavid S. Miller struct at91_priv *priv = netdev_priv(dev); 27699c4a634SDavid S. Miller u32 reg_mr, reg_ier; 27799c4a634SDavid S. Miller 27899c4a634SDavid S. Miller /* disable interrupts */ 27999c4a634SDavid S. Miller at91_write(priv, AT91_IDR, AT91_IRQ_ALL); 28099c4a634SDavid S. Miller 28199c4a634SDavid S. Miller /* disable chip */ 28299c4a634SDavid S. Miller reg_mr = at91_read(priv, AT91_MR); 28399c4a634SDavid S. Miller at91_write(priv, AT91_MR, reg_mr & ~AT91_MR_CANEN); 28499c4a634SDavid S. Miller 28599c4a634SDavid S. Miller at91_setup_mailboxes(dev); 28699c4a634SDavid S. Miller at91_transceiver_switch(priv, 1); 28799c4a634SDavid S. Miller 28899c4a634SDavid S. Miller /* enable chip */ 28999c4a634SDavid S. Miller at91_write(priv, AT91_MR, AT91_MR_CANEN); 29099c4a634SDavid S. Miller 29199c4a634SDavid S. Miller priv->can.state = CAN_STATE_ERROR_ACTIVE; 29299c4a634SDavid S. Miller 29399c4a634SDavid S. Miller /* Enable interrupts */ 29499c4a634SDavid S. Miller reg_ier = AT91_IRQ_MB_RX | AT91_IRQ_ERRP | AT91_IRQ_ERR_FRAME; 29599c4a634SDavid S. Miller at91_write(priv, AT91_IDR, AT91_IRQ_ALL); 29699c4a634SDavid S. Miller at91_write(priv, AT91_IER, reg_ier); 29799c4a634SDavid S. Miller } 29899c4a634SDavid S. Miller 29999c4a634SDavid S. Miller static void at91_chip_stop(struct net_device *dev, enum can_state state) 30099c4a634SDavid S. Miller { 30199c4a634SDavid S. Miller struct at91_priv *priv = netdev_priv(dev); 30299c4a634SDavid S. Miller u32 reg_mr; 30399c4a634SDavid S. Miller 30499c4a634SDavid S. Miller /* disable interrupts */ 30599c4a634SDavid S. Miller at91_write(priv, AT91_IDR, AT91_IRQ_ALL); 30699c4a634SDavid S. Miller 30799c4a634SDavid S. Miller reg_mr = at91_read(priv, AT91_MR); 30899c4a634SDavid S. Miller at91_write(priv, AT91_MR, reg_mr & ~AT91_MR_CANEN); 30999c4a634SDavid S. Miller 31099c4a634SDavid S. Miller at91_transceiver_switch(priv, 0); 31199c4a634SDavid S. Miller priv->can.state = state; 31299c4a634SDavid S. Miller } 31399c4a634SDavid S. Miller 31499c4a634SDavid S. Miller /* 31599c4a634SDavid S. Miller * theory of operation: 31699c4a634SDavid S. Miller * 31799c4a634SDavid S. Miller * According to the datasheet priority 0 is the highest priority, 15 31899c4a634SDavid S. Miller * is the lowest. If two mailboxes have the same priority level the 31999c4a634SDavid S. Miller * message of the mailbox with the lowest number is sent first. 32099c4a634SDavid S. Miller * 32199c4a634SDavid S. Miller * We use the first TX mailbox (AT91_MB_TX_FIRST) with prio 0, then 32299c4a634SDavid S. Miller * the next mailbox with prio 0, and so on, until all mailboxes are 32399c4a634SDavid S. Miller * used. Then we start from the beginning with mailbox 32499c4a634SDavid S. Miller * AT91_MB_TX_FIRST, but with prio 1, mailbox AT91_MB_TX_FIRST + 1 32599c4a634SDavid S. Miller * prio 1. When we reach the last mailbox with prio 15, we have to 32699c4a634SDavid S. Miller * stop sending, waiting for all messages to be delivered, then start 32799c4a634SDavid S. Miller * again with mailbox AT91_MB_TX_FIRST prio 0. 32899c4a634SDavid S. Miller * 32999c4a634SDavid S. Miller * We use the priv->tx_next as counter for the next transmission 33099c4a634SDavid S. Miller * mailbox, but without the offset AT91_MB_TX_FIRST. The lower bits 33199c4a634SDavid S. Miller * encode the mailbox number, the upper 4 bits the mailbox priority: 33299c4a634SDavid S. Miller * 33399c4a634SDavid S. Miller * priv->tx_next = (prio << AT91_NEXT_PRIO_SHIFT) || 33499c4a634SDavid S. Miller * (mb - AT91_MB_TX_FIRST); 33599c4a634SDavid S. Miller * 33699c4a634SDavid S. Miller */ 33799c4a634SDavid S. Miller static netdev_tx_t at91_start_xmit(struct sk_buff *skb, struct net_device *dev) 33899c4a634SDavid S. Miller { 33999c4a634SDavid S. Miller struct at91_priv *priv = netdev_priv(dev); 34099c4a634SDavid S. Miller struct net_device_stats *stats = &dev->stats; 34199c4a634SDavid S. Miller struct can_frame *cf = (struct can_frame *)skb->data; 34299c4a634SDavid S. Miller unsigned int mb, prio; 34399c4a634SDavid S. Miller u32 reg_mid, reg_mcr; 34499c4a634SDavid S. Miller 34599c4a634SDavid S. Miller mb = get_tx_next_mb(priv); 34699c4a634SDavid S. Miller prio = get_tx_next_prio(priv); 34799c4a634SDavid S. Miller 34899c4a634SDavid S. Miller if (unlikely(!(at91_read(priv, AT91_MSR(mb)) & AT91_MSR_MRDY))) { 34999c4a634SDavid S. Miller netif_stop_queue(dev); 35099c4a634SDavid S. Miller 35199c4a634SDavid S. Miller dev_err(dev->dev.parent, 35299c4a634SDavid S. Miller "BUG! TX buffer full when queue awake!\n"); 35399c4a634SDavid S. Miller return NETDEV_TX_BUSY; 35499c4a634SDavid S. Miller } 35599c4a634SDavid S. Miller 35699c4a634SDavid S. Miller if (cf->can_id & CAN_EFF_FLAG) 35799c4a634SDavid S. Miller reg_mid = (cf->can_id & CAN_EFF_MASK) | AT91_MID_MIDE; 35899c4a634SDavid S. Miller else 35999c4a634SDavid S. Miller reg_mid = (cf->can_id & CAN_SFF_MASK) << 18; 36099c4a634SDavid S. Miller 36199c4a634SDavid S. Miller reg_mcr = ((cf->can_id & CAN_RTR_FLAG) ? AT91_MCR_MRTR : 0) | 36299c4a634SDavid S. Miller (cf->can_dlc << 16) | AT91_MCR_MTCR; 36399c4a634SDavid S. Miller 36499c4a634SDavid S. Miller /* disable MB while writing ID (see datasheet) */ 36599c4a634SDavid S. Miller set_mb_mode(priv, mb, AT91_MB_MODE_DISABLED); 36699c4a634SDavid S. Miller at91_write(priv, AT91_MID(mb), reg_mid); 36799c4a634SDavid S. Miller set_mb_mode_prio(priv, mb, AT91_MB_MODE_TX, prio); 36899c4a634SDavid S. Miller 36999c4a634SDavid S. Miller at91_write(priv, AT91_MDL(mb), *(u32 *)(cf->data + 0)); 37099c4a634SDavid S. Miller at91_write(priv, AT91_MDH(mb), *(u32 *)(cf->data + 4)); 37199c4a634SDavid S. Miller 37299c4a634SDavid S. Miller /* This triggers transmission */ 37399c4a634SDavid S. Miller at91_write(priv, AT91_MCR(mb), reg_mcr); 37499c4a634SDavid S. Miller 37599c4a634SDavid S. Miller stats->tx_bytes += cf->can_dlc; 37699c4a634SDavid S. Miller dev->trans_start = jiffies; 37799c4a634SDavid S. Miller 37899c4a634SDavid S. Miller /* _NOTE_: substract AT91_MB_TX_FIRST offset from mb! */ 37999c4a634SDavid S. Miller can_put_echo_skb(skb, dev, mb - AT91_MB_TX_FIRST); 38099c4a634SDavid S. Miller 38199c4a634SDavid S. Miller /* 38299c4a634SDavid S. Miller * we have to stop the queue and deliver all messages in case 38399c4a634SDavid S. Miller * of a prio+mb counter wrap around. This is the case if 38499c4a634SDavid S. Miller * tx_next buffer prio and mailbox equals 0. 38599c4a634SDavid S. Miller * 38699c4a634SDavid S. Miller * also stop the queue if next buffer is still in use 38799c4a634SDavid S. Miller * (== not ready) 38899c4a634SDavid S. Miller */ 38999c4a634SDavid S. Miller priv->tx_next++; 39099c4a634SDavid S. Miller if (!(at91_read(priv, AT91_MSR(get_tx_next_mb(priv))) & 39199c4a634SDavid S. Miller AT91_MSR_MRDY) || 39299c4a634SDavid S. Miller (priv->tx_next & AT91_NEXT_MASK) == 0) 39399c4a634SDavid S. Miller netif_stop_queue(dev); 39499c4a634SDavid S. Miller 39599c4a634SDavid S. Miller /* Enable interrupt for this mailbox */ 39699c4a634SDavid S. Miller at91_write(priv, AT91_IER, 1 << mb); 39799c4a634SDavid S. Miller 39899c4a634SDavid S. Miller return NETDEV_TX_OK; 39999c4a634SDavid S. Miller } 40099c4a634SDavid S. Miller 40199c4a634SDavid S. Miller /** 40299c4a634SDavid S. Miller * at91_activate_rx_low - activate lower rx mailboxes 40399c4a634SDavid S. Miller * @priv: a91 context 40499c4a634SDavid S. Miller * 40599c4a634SDavid S. Miller * Reenables the lower mailboxes for reception of new CAN messages 40699c4a634SDavid S. Miller */ 40799c4a634SDavid S. Miller static inline void at91_activate_rx_low(const struct at91_priv *priv) 40899c4a634SDavid S. Miller { 40999c4a634SDavid S. Miller u32 mask = AT91_MB_RX_LOW_MASK; 41099c4a634SDavid S. Miller at91_write(priv, AT91_TCR, mask); 41199c4a634SDavid S. Miller } 41299c4a634SDavid S. Miller 41399c4a634SDavid S. Miller /** 41499c4a634SDavid S. Miller * at91_activate_rx_mb - reactive single rx mailbox 41599c4a634SDavid S. Miller * @priv: a91 context 41699c4a634SDavid S. Miller * @mb: mailbox to reactivate 41799c4a634SDavid S. Miller * 41899c4a634SDavid S. Miller * Reenables given mailbox for reception of new CAN messages 41999c4a634SDavid S. Miller */ 42099c4a634SDavid S. Miller static inline void at91_activate_rx_mb(const struct at91_priv *priv, 42199c4a634SDavid S. Miller unsigned int mb) 42299c4a634SDavid S. Miller { 42399c4a634SDavid S. Miller u32 mask = 1 << mb; 42499c4a634SDavid S. Miller at91_write(priv, AT91_TCR, mask); 42599c4a634SDavid S. Miller } 42699c4a634SDavid S. Miller 42799c4a634SDavid S. Miller /** 42899c4a634SDavid S. Miller * at91_rx_overflow_err - send error frame due to rx overflow 42999c4a634SDavid S. Miller * @dev: net device 43099c4a634SDavid S. Miller */ 43199c4a634SDavid S. Miller static void at91_rx_overflow_err(struct net_device *dev) 43299c4a634SDavid S. Miller { 43399c4a634SDavid S. Miller struct net_device_stats *stats = &dev->stats; 43499c4a634SDavid S. Miller struct sk_buff *skb; 43599c4a634SDavid S. Miller struct can_frame *cf; 43699c4a634SDavid S. Miller 43799c4a634SDavid S. Miller dev_dbg(dev->dev.parent, "RX buffer overflow\n"); 43899c4a634SDavid S. Miller stats->rx_over_errors++; 43999c4a634SDavid S. Miller stats->rx_errors++; 44099c4a634SDavid S. Miller 44199c4a634SDavid S. Miller skb = alloc_can_err_skb(dev, &cf); 44299c4a634SDavid S. Miller if (unlikely(!skb)) 44399c4a634SDavid S. Miller return; 44499c4a634SDavid S. Miller 44599c4a634SDavid S. Miller cf->can_id |= CAN_ERR_CRTL; 44699c4a634SDavid S. Miller cf->data[1] = CAN_ERR_CRTL_RX_OVERFLOW; 44799c4a634SDavid S. Miller netif_receive_skb(skb); 44899c4a634SDavid S. Miller 44999c4a634SDavid S. Miller stats->rx_packets++; 45099c4a634SDavid S. Miller stats->rx_bytes += cf->can_dlc; 45199c4a634SDavid S. Miller } 45299c4a634SDavid S. Miller 45399c4a634SDavid S. Miller /** 45499c4a634SDavid S. Miller * at91_read_mb - read CAN msg from mailbox (lowlevel impl) 45599c4a634SDavid S. Miller * @dev: net device 45699c4a634SDavid S. Miller * @mb: mailbox number to read from 45799c4a634SDavid S. Miller * @cf: can frame where to store message 45899c4a634SDavid S. Miller * 45999c4a634SDavid S. Miller * Reads a CAN message from the given mailbox and stores data into 46099c4a634SDavid S. Miller * given can frame. "mb" and "cf" must be valid. 46199c4a634SDavid S. Miller */ 46299c4a634SDavid S. Miller static void at91_read_mb(struct net_device *dev, unsigned int mb, 46399c4a634SDavid S. Miller struct can_frame *cf) 46499c4a634SDavid S. Miller { 46599c4a634SDavid S. Miller const struct at91_priv *priv = netdev_priv(dev); 46699c4a634SDavid S. Miller u32 reg_msr, reg_mid; 46799c4a634SDavid S. Miller 46899c4a634SDavid S. Miller reg_mid = at91_read(priv, AT91_MID(mb)); 46999c4a634SDavid S. Miller if (reg_mid & AT91_MID_MIDE) 47099c4a634SDavid S. Miller cf->can_id = ((reg_mid >> 0) & CAN_EFF_MASK) | CAN_EFF_FLAG; 47199c4a634SDavid S. Miller else 47299c4a634SDavid S. Miller cf->can_id = (reg_mid >> 18) & CAN_SFF_MASK; 47399c4a634SDavid S. Miller 47499c4a634SDavid S. Miller reg_msr = at91_read(priv, AT91_MSR(mb)); 47599c4a634SDavid S. Miller if (reg_msr & AT91_MSR_MRTR) 47699c4a634SDavid S. Miller cf->can_id |= CAN_RTR_FLAG; 477*c7cd606fSOliver Hartkopp cf->can_dlc = get_can_dlc((reg_msr >> 16) & 0xf); 47899c4a634SDavid S. Miller 47999c4a634SDavid S. Miller *(u32 *)(cf->data + 0) = at91_read(priv, AT91_MDL(mb)); 48099c4a634SDavid S. Miller *(u32 *)(cf->data + 4) = at91_read(priv, AT91_MDH(mb)); 48199c4a634SDavid S. Miller 48299c4a634SDavid S. Miller if (unlikely(mb == AT91_MB_RX_LAST && reg_msr & AT91_MSR_MMI)) 48399c4a634SDavid S. Miller at91_rx_overflow_err(dev); 48499c4a634SDavid S. Miller } 48599c4a634SDavid S. Miller 48699c4a634SDavid S. Miller /** 48799c4a634SDavid S. Miller * at91_read_msg - read CAN message from mailbox 48899c4a634SDavid S. Miller * @dev: net device 48999c4a634SDavid S. Miller * @mb: mail box to read from 49099c4a634SDavid S. Miller * 49199c4a634SDavid S. Miller * Reads a CAN message from given mailbox, and put into linux network 49299c4a634SDavid S. Miller * RX queue, does all housekeeping chores (stats, ...) 49399c4a634SDavid S. Miller */ 49499c4a634SDavid S. Miller static void at91_read_msg(struct net_device *dev, unsigned int mb) 49599c4a634SDavid S. Miller { 49699c4a634SDavid S. Miller struct net_device_stats *stats = &dev->stats; 49799c4a634SDavid S. Miller struct can_frame *cf; 49899c4a634SDavid S. Miller struct sk_buff *skb; 49999c4a634SDavid S. Miller 50099c4a634SDavid S. Miller skb = alloc_can_skb(dev, &cf); 50199c4a634SDavid S. Miller if (unlikely(!skb)) { 50299c4a634SDavid S. Miller stats->rx_dropped++; 50399c4a634SDavid S. Miller return; 50499c4a634SDavid S. Miller } 50599c4a634SDavid S. Miller 50699c4a634SDavid S. Miller at91_read_mb(dev, mb, cf); 50799c4a634SDavid S. Miller netif_receive_skb(skb); 50899c4a634SDavid S. Miller 50999c4a634SDavid S. Miller stats->rx_packets++; 51099c4a634SDavid S. Miller stats->rx_bytes += cf->can_dlc; 51199c4a634SDavid S. Miller } 51299c4a634SDavid S. Miller 51399c4a634SDavid S. Miller /** 51499c4a634SDavid S. Miller * at91_poll_rx - read multiple CAN messages from mailboxes 51599c4a634SDavid S. Miller * @dev: net device 51699c4a634SDavid S. Miller * @quota: max number of pkgs we're allowed to receive 51799c4a634SDavid S. Miller * 51899c4a634SDavid S. Miller * Theory of Operation: 51999c4a634SDavid S. Miller * 52099c4a634SDavid S. Miller * 12 of the 16 mailboxes on the chip are reserved for RX. we split 52199c4a634SDavid S. Miller * them into 2 groups. The lower group holds 8 and upper 4 mailboxes. 52299c4a634SDavid S. Miller * 52399c4a634SDavid S. Miller * Like it or not, but the chip always saves a received CAN message 52499c4a634SDavid S. Miller * into the first free mailbox it finds (starting with the 52599c4a634SDavid S. Miller * lowest). This makes it very difficult to read the messages in the 52699c4a634SDavid S. Miller * right order from the chip. This is how we work around that problem: 52799c4a634SDavid S. Miller * 52899c4a634SDavid S. Miller * The first message goes into mb nr. 0 and issues an interrupt. All 52999c4a634SDavid S. Miller * rx ints are disabled in the interrupt handler and a napi poll is 53099c4a634SDavid S. Miller * scheduled. We read the mailbox, but do _not_ reenable the mb (to 53199c4a634SDavid S. Miller * receive another message). 53299c4a634SDavid S. Miller * 53399c4a634SDavid S. Miller * lower mbxs upper 53499c4a634SDavid S. Miller * ______^______ __^__ 53599c4a634SDavid S. Miller * / \ / \ 53699c4a634SDavid S. Miller * +-+-+-+-+-+-+-+-++-+-+-+-+ 53799c4a634SDavid S. Miller * |x|x|x|x|x|x|x|x|| | | | | 53899c4a634SDavid S. Miller * +-+-+-+-+-+-+-+-++-+-+-+-+ 53999c4a634SDavid S. Miller * 0 0 0 0 0 0 0 0 0 0 1 1 \ mail 54099c4a634SDavid S. Miller * 0 1 2 3 4 5 6 7 8 9 0 1 / box 54199c4a634SDavid S. Miller * 54299c4a634SDavid S. Miller * The variable priv->rx_next points to the next mailbox to read a 54399c4a634SDavid S. Miller * message from. As long we're in the lower mailboxes we just read the 54499c4a634SDavid S. Miller * mailbox but not reenable it. 54599c4a634SDavid S. Miller * 54699c4a634SDavid S. Miller * With completion of the last of the lower mailboxes, we reenable the 54799c4a634SDavid S. Miller * whole first group, but continue to look for filled mailboxes in the 54899c4a634SDavid S. Miller * upper mailboxes. Imagine the second group like overflow mailboxes, 54999c4a634SDavid S. Miller * which takes CAN messages if the lower goup is full. While in the 55099c4a634SDavid S. Miller * upper group we reenable the mailbox right after reading it. Giving 55199c4a634SDavid S. Miller * the chip more room to store messages. 55299c4a634SDavid S. Miller * 55399c4a634SDavid S. Miller * After finishing we look again in the lower group if we've still 55499c4a634SDavid S. Miller * quota. 55599c4a634SDavid S. Miller * 55699c4a634SDavid S. Miller */ 55799c4a634SDavid S. Miller static int at91_poll_rx(struct net_device *dev, int quota) 55899c4a634SDavid S. Miller { 55999c4a634SDavid S. Miller struct at91_priv *priv = netdev_priv(dev); 56099c4a634SDavid S. Miller u32 reg_sr = at91_read(priv, AT91_SR); 56199c4a634SDavid S. Miller const unsigned long *addr = (unsigned long *)®_sr; 56299c4a634SDavid S. Miller unsigned int mb; 56399c4a634SDavid S. Miller int received = 0; 56499c4a634SDavid S. Miller 56599c4a634SDavid S. Miller if (priv->rx_next > AT91_MB_RX_LOW_LAST && 56699c4a634SDavid S. Miller reg_sr & AT91_MB_RX_LOW_MASK) 56799c4a634SDavid S. Miller dev_info(dev->dev.parent, 56899c4a634SDavid S. Miller "order of incoming frames cannot be guaranteed\n"); 56999c4a634SDavid S. Miller 57099c4a634SDavid S. Miller again: 57199c4a634SDavid S. Miller for (mb = find_next_bit(addr, AT91_MB_RX_NUM, priv->rx_next); 57299c4a634SDavid S. Miller mb < AT91_MB_RX_NUM && quota > 0; 57399c4a634SDavid S. Miller reg_sr = at91_read(priv, AT91_SR), 57499c4a634SDavid S. Miller mb = find_next_bit(addr, AT91_MB_RX_NUM, ++priv->rx_next)) { 57599c4a634SDavid S. Miller at91_read_msg(dev, mb); 57699c4a634SDavid S. Miller 57799c4a634SDavid S. Miller /* reactivate mailboxes */ 57899c4a634SDavid S. Miller if (mb == AT91_MB_RX_LOW_LAST) 57999c4a634SDavid S. Miller /* all lower mailboxed, if just finished it */ 58099c4a634SDavid S. Miller at91_activate_rx_low(priv); 58199c4a634SDavid S. Miller else if (mb > AT91_MB_RX_LOW_LAST) 58299c4a634SDavid S. Miller /* only the mailbox we read */ 58399c4a634SDavid S. Miller at91_activate_rx_mb(priv, mb); 58499c4a634SDavid S. Miller 58599c4a634SDavid S. Miller received++; 58699c4a634SDavid S. Miller quota--; 58799c4a634SDavid S. Miller } 58899c4a634SDavid S. Miller 58999c4a634SDavid S. Miller /* upper group completed, look again in lower */ 59099c4a634SDavid S. Miller if (priv->rx_next > AT91_MB_RX_LOW_LAST && 59199c4a634SDavid S. Miller quota > 0 && mb >= AT91_MB_RX_NUM) { 59299c4a634SDavid S. Miller priv->rx_next = 0; 59399c4a634SDavid S. Miller goto again; 59499c4a634SDavid S. Miller } 59599c4a634SDavid S. Miller 59699c4a634SDavid S. Miller return received; 59799c4a634SDavid S. Miller } 59899c4a634SDavid S. Miller 59999c4a634SDavid S. Miller static void at91_poll_err_frame(struct net_device *dev, 60099c4a634SDavid S. Miller struct can_frame *cf, u32 reg_sr) 60199c4a634SDavid S. Miller { 60299c4a634SDavid S. Miller struct at91_priv *priv = netdev_priv(dev); 60399c4a634SDavid S. Miller 60499c4a634SDavid S. Miller /* CRC error */ 60599c4a634SDavid S. Miller if (reg_sr & AT91_IRQ_CERR) { 60699c4a634SDavid S. Miller dev_dbg(dev->dev.parent, "CERR irq\n"); 60799c4a634SDavid S. Miller dev->stats.rx_errors++; 60899c4a634SDavid S. Miller priv->can.can_stats.bus_error++; 60999c4a634SDavid S. Miller cf->can_id |= CAN_ERR_PROT | CAN_ERR_BUSERROR; 61099c4a634SDavid S. Miller } 61199c4a634SDavid S. Miller 61299c4a634SDavid S. Miller /* Stuffing Error */ 61399c4a634SDavid S. Miller if (reg_sr & AT91_IRQ_SERR) { 61499c4a634SDavid S. Miller dev_dbg(dev->dev.parent, "SERR irq\n"); 61599c4a634SDavid S. Miller dev->stats.rx_errors++; 61699c4a634SDavid S. Miller priv->can.can_stats.bus_error++; 61799c4a634SDavid S. Miller cf->can_id |= CAN_ERR_PROT | CAN_ERR_BUSERROR; 61899c4a634SDavid S. Miller cf->data[2] |= CAN_ERR_PROT_STUFF; 61999c4a634SDavid S. Miller } 62099c4a634SDavid S. Miller 62199c4a634SDavid S. Miller /* Acknowledgement Error */ 62299c4a634SDavid S. Miller if (reg_sr & AT91_IRQ_AERR) { 62399c4a634SDavid S. Miller dev_dbg(dev->dev.parent, "AERR irq\n"); 62499c4a634SDavid S. Miller dev->stats.tx_errors++; 62599c4a634SDavid S. Miller cf->can_id |= CAN_ERR_ACK; 62699c4a634SDavid S. Miller } 62799c4a634SDavid S. Miller 62899c4a634SDavid S. Miller /* Form error */ 62999c4a634SDavid S. Miller if (reg_sr & AT91_IRQ_FERR) { 63099c4a634SDavid S. Miller dev_dbg(dev->dev.parent, "FERR irq\n"); 63199c4a634SDavid S. Miller dev->stats.rx_errors++; 63299c4a634SDavid S. Miller priv->can.can_stats.bus_error++; 63399c4a634SDavid S. Miller cf->can_id |= CAN_ERR_PROT | CAN_ERR_BUSERROR; 63499c4a634SDavid S. Miller cf->data[2] |= CAN_ERR_PROT_FORM; 63599c4a634SDavid S. Miller } 63699c4a634SDavid S. Miller 63799c4a634SDavid S. Miller /* Bit Error */ 63899c4a634SDavid S. Miller if (reg_sr & AT91_IRQ_BERR) { 63999c4a634SDavid S. Miller dev_dbg(dev->dev.parent, "BERR irq\n"); 64099c4a634SDavid S. Miller dev->stats.tx_errors++; 64199c4a634SDavid S. Miller priv->can.can_stats.bus_error++; 64299c4a634SDavid S. Miller cf->can_id |= CAN_ERR_PROT | CAN_ERR_BUSERROR; 64399c4a634SDavid S. Miller cf->data[2] |= CAN_ERR_PROT_BIT; 64499c4a634SDavid S. Miller } 64599c4a634SDavid S. Miller } 64699c4a634SDavid S. Miller 64799c4a634SDavid S. Miller static int at91_poll_err(struct net_device *dev, int quota, u32 reg_sr) 64899c4a634SDavid S. Miller { 64999c4a634SDavid S. Miller struct sk_buff *skb; 65099c4a634SDavid S. Miller struct can_frame *cf; 65199c4a634SDavid S. Miller 65299c4a634SDavid S. Miller if (quota == 0) 65399c4a634SDavid S. Miller return 0; 65499c4a634SDavid S. Miller 65599c4a634SDavid S. Miller skb = alloc_can_err_skb(dev, &cf); 65699c4a634SDavid S. Miller if (unlikely(!skb)) 65799c4a634SDavid S. Miller return 0; 65899c4a634SDavid S. Miller 65999c4a634SDavid S. Miller at91_poll_err_frame(dev, cf, reg_sr); 66099c4a634SDavid S. Miller netif_receive_skb(skb); 66199c4a634SDavid S. Miller 66299c4a634SDavid S. Miller dev->last_rx = jiffies; 66399c4a634SDavid S. Miller dev->stats.rx_packets++; 66499c4a634SDavid S. Miller dev->stats.rx_bytes += cf->can_dlc; 66599c4a634SDavid S. Miller 66699c4a634SDavid S. Miller return 1; 66799c4a634SDavid S. Miller } 66899c4a634SDavid S. Miller 66999c4a634SDavid S. Miller static int at91_poll(struct napi_struct *napi, int quota) 67099c4a634SDavid S. Miller { 67199c4a634SDavid S. Miller struct net_device *dev = napi->dev; 67299c4a634SDavid S. Miller const struct at91_priv *priv = netdev_priv(dev); 67399c4a634SDavid S. Miller u32 reg_sr = at91_read(priv, AT91_SR); 67499c4a634SDavid S. Miller int work_done = 0; 67599c4a634SDavid S. Miller 67699c4a634SDavid S. Miller if (reg_sr & AT91_IRQ_MB_RX) 67799c4a634SDavid S. Miller work_done += at91_poll_rx(dev, quota - work_done); 67899c4a634SDavid S. Miller 67999c4a634SDavid S. Miller /* 68099c4a634SDavid S. Miller * The error bits are clear on read, 68199c4a634SDavid S. Miller * so use saved value from irq handler. 68299c4a634SDavid S. Miller */ 68399c4a634SDavid S. Miller reg_sr |= priv->reg_sr; 68499c4a634SDavid S. Miller if (reg_sr & AT91_IRQ_ERR_FRAME) 68599c4a634SDavid S. Miller work_done += at91_poll_err(dev, quota - work_done, reg_sr); 68699c4a634SDavid S. Miller 68799c4a634SDavid S. Miller if (work_done < quota) { 68899c4a634SDavid S. Miller /* enable IRQs for frame errors and all mailboxes >= rx_next */ 68999c4a634SDavid S. Miller u32 reg_ier = AT91_IRQ_ERR_FRAME; 69099c4a634SDavid S. Miller reg_ier |= AT91_IRQ_MB_RX & ~AT91_MB_RX_MASK(priv->rx_next); 69199c4a634SDavid S. Miller 69299c4a634SDavid S. Miller napi_complete(napi); 69399c4a634SDavid S. Miller at91_write(priv, AT91_IER, reg_ier); 69499c4a634SDavid S. Miller } 69599c4a634SDavid S. Miller 69699c4a634SDavid S. Miller return work_done; 69799c4a634SDavid S. Miller } 69899c4a634SDavid S. Miller 69999c4a634SDavid S. Miller /* 70099c4a634SDavid S. Miller * theory of operation: 70199c4a634SDavid S. Miller * 70299c4a634SDavid S. Miller * priv->tx_echo holds the number of the oldest can_frame put for 70399c4a634SDavid S. Miller * transmission into the hardware, but not yet ACKed by the CAN tx 70499c4a634SDavid S. Miller * complete IRQ. 70599c4a634SDavid S. Miller * 70699c4a634SDavid S. Miller * We iterate from priv->tx_echo to priv->tx_next and check if the 70799c4a634SDavid S. Miller * packet has been transmitted, echo it back to the CAN framework. If 70899c4a634SDavid S. Miller * we discover a not yet transmitted package, stop looking for more. 70999c4a634SDavid S. Miller * 71099c4a634SDavid S. Miller */ 71199c4a634SDavid S. Miller static void at91_irq_tx(struct net_device *dev, u32 reg_sr) 71299c4a634SDavid S. Miller { 71399c4a634SDavid S. Miller struct at91_priv *priv = netdev_priv(dev); 71499c4a634SDavid S. Miller u32 reg_msr; 71599c4a634SDavid S. Miller unsigned int mb; 71699c4a634SDavid S. Miller 71799c4a634SDavid S. Miller /* masking of reg_sr not needed, already done by at91_irq */ 71899c4a634SDavid S. Miller 71999c4a634SDavid S. Miller for (/* nix */; (priv->tx_next - priv->tx_echo) > 0; priv->tx_echo++) { 72099c4a634SDavid S. Miller mb = get_tx_echo_mb(priv); 72199c4a634SDavid S. Miller 72299c4a634SDavid S. Miller /* no event in mailbox? */ 72399c4a634SDavid S. Miller if (!(reg_sr & (1 << mb))) 72499c4a634SDavid S. Miller break; 72599c4a634SDavid S. Miller 72699c4a634SDavid S. Miller /* Disable irq for this TX mailbox */ 72799c4a634SDavid S. Miller at91_write(priv, AT91_IDR, 1 << mb); 72899c4a634SDavid S. Miller 72999c4a634SDavid S. Miller /* 73099c4a634SDavid S. Miller * only echo if mailbox signals us a transfer 73199c4a634SDavid S. Miller * complete (MSR_MRDY). Otherwise it's a tansfer 73299c4a634SDavid S. Miller * abort. "can_bus_off()" takes care about the skbs 73399c4a634SDavid S. Miller * parked in the echo queue. 73499c4a634SDavid S. Miller */ 73599c4a634SDavid S. Miller reg_msr = at91_read(priv, AT91_MSR(mb)); 73699c4a634SDavid S. Miller if (likely(reg_msr & AT91_MSR_MRDY && 73799c4a634SDavid S. Miller ~reg_msr & AT91_MSR_MABT)) { 73899c4a634SDavid S. Miller /* _NOTE_: substract AT91_MB_TX_FIRST offset from mb! */ 73999c4a634SDavid S. Miller can_get_echo_skb(dev, mb - AT91_MB_TX_FIRST); 74099c4a634SDavid S. Miller dev->stats.tx_packets++; 74199c4a634SDavid S. Miller } 74299c4a634SDavid S. Miller } 74399c4a634SDavid S. Miller 74499c4a634SDavid S. Miller /* 74599c4a634SDavid S. Miller * restart queue if we don't have a wrap around but restart if 74699c4a634SDavid S. Miller * we get a TX int for the last can frame directly before a 74799c4a634SDavid S. Miller * wrap around. 74899c4a634SDavid S. Miller */ 74999c4a634SDavid S. Miller if ((priv->tx_next & AT91_NEXT_MASK) != 0 || 75099c4a634SDavid S. Miller (priv->tx_echo & AT91_NEXT_MASK) == 0) 75199c4a634SDavid S. Miller netif_wake_queue(dev); 75299c4a634SDavid S. Miller } 75399c4a634SDavid S. Miller 75499c4a634SDavid S. Miller static void at91_irq_err_state(struct net_device *dev, 75599c4a634SDavid S. Miller struct can_frame *cf, enum can_state new_state) 75699c4a634SDavid S. Miller { 75799c4a634SDavid S. Miller struct at91_priv *priv = netdev_priv(dev); 75899c4a634SDavid S. Miller u32 reg_idr, reg_ier, reg_ecr; 75999c4a634SDavid S. Miller u8 tec, rec; 76099c4a634SDavid S. Miller 76199c4a634SDavid S. Miller reg_ecr = at91_read(priv, AT91_ECR); 76299c4a634SDavid S. Miller rec = reg_ecr & 0xff; 76399c4a634SDavid S. Miller tec = reg_ecr >> 16; 76499c4a634SDavid S. Miller 76599c4a634SDavid S. Miller switch (priv->can.state) { 76699c4a634SDavid S. Miller case CAN_STATE_ERROR_ACTIVE: 76799c4a634SDavid S. Miller /* 76899c4a634SDavid S. Miller * from: ERROR_ACTIVE 76999c4a634SDavid S. Miller * to : ERROR_WARNING, ERROR_PASSIVE, BUS_OFF 77099c4a634SDavid S. Miller * => : there was a warning int 77199c4a634SDavid S. Miller */ 77299c4a634SDavid S. Miller if (new_state >= CAN_STATE_ERROR_WARNING && 77399c4a634SDavid S. Miller new_state <= CAN_STATE_BUS_OFF) { 77499c4a634SDavid S. Miller dev_dbg(dev->dev.parent, "Error Warning IRQ\n"); 77599c4a634SDavid S. Miller priv->can.can_stats.error_warning++; 77699c4a634SDavid S. Miller 77799c4a634SDavid S. Miller cf->can_id |= CAN_ERR_CRTL; 77899c4a634SDavid S. Miller cf->data[1] = (tec > rec) ? 77999c4a634SDavid S. Miller CAN_ERR_CRTL_TX_WARNING : 78099c4a634SDavid S. Miller CAN_ERR_CRTL_RX_WARNING; 78199c4a634SDavid S. Miller } 78299c4a634SDavid S. Miller case CAN_STATE_ERROR_WARNING: /* fallthrough */ 78399c4a634SDavid S. Miller /* 78499c4a634SDavid S. Miller * from: ERROR_ACTIVE, ERROR_WARNING 78599c4a634SDavid S. Miller * to : ERROR_PASSIVE, BUS_OFF 78699c4a634SDavid S. Miller * => : error passive int 78799c4a634SDavid S. Miller */ 78899c4a634SDavid S. Miller if (new_state >= CAN_STATE_ERROR_PASSIVE && 78999c4a634SDavid S. Miller new_state <= CAN_STATE_BUS_OFF) { 79099c4a634SDavid S. Miller dev_dbg(dev->dev.parent, "Error Passive IRQ\n"); 79199c4a634SDavid S. Miller priv->can.can_stats.error_passive++; 79299c4a634SDavid S. Miller 79399c4a634SDavid S. Miller cf->can_id |= CAN_ERR_CRTL; 79499c4a634SDavid S. Miller cf->data[1] = (tec > rec) ? 79599c4a634SDavid S. Miller CAN_ERR_CRTL_TX_PASSIVE : 79699c4a634SDavid S. Miller CAN_ERR_CRTL_RX_PASSIVE; 79799c4a634SDavid S. Miller } 79899c4a634SDavid S. Miller break; 79999c4a634SDavid S. Miller case CAN_STATE_BUS_OFF: 80099c4a634SDavid S. Miller /* 80199c4a634SDavid S. Miller * from: BUS_OFF 80299c4a634SDavid S. Miller * to : ERROR_ACTIVE, ERROR_WARNING, ERROR_PASSIVE 80399c4a634SDavid S. Miller */ 80499c4a634SDavid S. Miller if (new_state <= CAN_STATE_ERROR_PASSIVE) { 80599c4a634SDavid S. Miller cf->can_id |= CAN_ERR_RESTARTED; 80699c4a634SDavid S. Miller 80799c4a634SDavid S. Miller dev_dbg(dev->dev.parent, "restarted\n"); 80899c4a634SDavid S. Miller priv->can.can_stats.restarts++; 80999c4a634SDavid S. Miller 81099c4a634SDavid S. Miller netif_carrier_on(dev); 81199c4a634SDavid S. Miller netif_wake_queue(dev); 81299c4a634SDavid S. Miller } 81399c4a634SDavid S. Miller break; 81499c4a634SDavid S. Miller default: 81599c4a634SDavid S. Miller break; 81699c4a634SDavid S. Miller } 81799c4a634SDavid S. Miller 81899c4a634SDavid S. Miller 81999c4a634SDavid S. Miller /* process state changes depending on the new state */ 82099c4a634SDavid S. Miller switch (new_state) { 82199c4a634SDavid S. Miller case CAN_STATE_ERROR_ACTIVE: 82299c4a634SDavid S. Miller /* 82399c4a634SDavid S. Miller * actually we want to enable AT91_IRQ_WARN here, but 82499c4a634SDavid S. Miller * it screws up the system under certain 82599c4a634SDavid S. Miller * circumstances. so just enable AT91_IRQ_ERRP, thus 82699c4a634SDavid S. Miller * the "fallthrough" 82799c4a634SDavid S. Miller */ 82899c4a634SDavid S. Miller dev_dbg(dev->dev.parent, "Error Active\n"); 82999c4a634SDavid S. Miller cf->can_id |= CAN_ERR_PROT; 83099c4a634SDavid S. Miller cf->data[2] = CAN_ERR_PROT_ACTIVE; 83199c4a634SDavid S. Miller case CAN_STATE_ERROR_WARNING: /* fallthrough */ 83299c4a634SDavid S. Miller reg_idr = AT91_IRQ_ERRA | AT91_IRQ_WARN | AT91_IRQ_BOFF; 83399c4a634SDavid S. Miller reg_ier = AT91_IRQ_ERRP; 83499c4a634SDavid S. Miller break; 83599c4a634SDavid S. Miller case CAN_STATE_ERROR_PASSIVE: 83699c4a634SDavid S. Miller reg_idr = AT91_IRQ_ERRA | AT91_IRQ_WARN | AT91_IRQ_ERRP; 83799c4a634SDavid S. Miller reg_ier = AT91_IRQ_BOFF; 83899c4a634SDavid S. Miller break; 83999c4a634SDavid S. Miller case CAN_STATE_BUS_OFF: 84099c4a634SDavid S. Miller reg_idr = AT91_IRQ_ERRA | AT91_IRQ_ERRP | 84199c4a634SDavid S. Miller AT91_IRQ_WARN | AT91_IRQ_BOFF; 84299c4a634SDavid S. Miller reg_ier = 0; 84399c4a634SDavid S. Miller 84499c4a634SDavid S. Miller cf->can_id |= CAN_ERR_BUSOFF; 84599c4a634SDavid S. Miller 84699c4a634SDavid S. Miller dev_dbg(dev->dev.parent, "bus-off\n"); 84799c4a634SDavid S. Miller netif_carrier_off(dev); 84899c4a634SDavid S. Miller priv->can.can_stats.bus_off++; 84999c4a634SDavid S. Miller 85099c4a634SDavid S. Miller /* turn off chip, if restart is disabled */ 85199c4a634SDavid S. Miller if (!priv->can.restart_ms) { 85299c4a634SDavid S. Miller at91_chip_stop(dev, CAN_STATE_BUS_OFF); 85399c4a634SDavid S. Miller return; 85499c4a634SDavid S. Miller } 85599c4a634SDavid S. Miller break; 85699c4a634SDavid S. Miller default: 85799c4a634SDavid S. Miller break; 85899c4a634SDavid S. Miller } 85999c4a634SDavid S. Miller 86099c4a634SDavid S. Miller at91_write(priv, AT91_IDR, reg_idr); 86199c4a634SDavid S. Miller at91_write(priv, AT91_IER, reg_ier); 86299c4a634SDavid S. Miller } 86399c4a634SDavid S. Miller 86499c4a634SDavid S. Miller static void at91_irq_err(struct net_device *dev) 86599c4a634SDavid S. Miller { 86699c4a634SDavid S. Miller struct at91_priv *priv = netdev_priv(dev); 86799c4a634SDavid S. Miller struct sk_buff *skb; 86899c4a634SDavid S. Miller struct can_frame *cf; 86999c4a634SDavid S. Miller enum can_state new_state; 87099c4a634SDavid S. Miller u32 reg_sr; 87199c4a634SDavid S. Miller 87299c4a634SDavid S. Miller reg_sr = at91_read(priv, AT91_SR); 87399c4a634SDavid S. Miller 87499c4a634SDavid S. Miller /* we need to look at the unmasked reg_sr */ 87599c4a634SDavid S. Miller if (unlikely(reg_sr & AT91_IRQ_BOFF)) 87699c4a634SDavid S. Miller new_state = CAN_STATE_BUS_OFF; 87799c4a634SDavid S. Miller else if (unlikely(reg_sr & AT91_IRQ_ERRP)) 87899c4a634SDavid S. Miller new_state = CAN_STATE_ERROR_PASSIVE; 87999c4a634SDavid S. Miller else if (unlikely(reg_sr & AT91_IRQ_WARN)) 88099c4a634SDavid S. Miller new_state = CAN_STATE_ERROR_WARNING; 88199c4a634SDavid S. Miller else if (likely(reg_sr & AT91_IRQ_ERRA)) 88299c4a634SDavid S. Miller new_state = CAN_STATE_ERROR_ACTIVE; 88399c4a634SDavid S. Miller else { 88499c4a634SDavid S. Miller dev_err(dev->dev.parent, "BUG! hardware in undefined state\n"); 88599c4a634SDavid S. Miller return; 88699c4a634SDavid S. Miller } 88799c4a634SDavid S. Miller 88899c4a634SDavid S. Miller /* state hasn't changed */ 88999c4a634SDavid S. Miller if (likely(new_state == priv->can.state)) 89099c4a634SDavid S. Miller return; 89199c4a634SDavid S. Miller 89299c4a634SDavid S. Miller skb = alloc_can_err_skb(dev, &cf); 89399c4a634SDavid S. Miller if (unlikely(!skb)) 89499c4a634SDavid S. Miller return; 89599c4a634SDavid S. Miller 89699c4a634SDavid S. Miller at91_irq_err_state(dev, cf, new_state); 89799c4a634SDavid S. Miller netif_rx(skb); 89899c4a634SDavid S. Miller 89999c4a634SDavid S. Miller dev->last_rx = jiffies; 90099c4a634SDavid S. Miller dev->stats.rx_packets++; 90199c4a634SDavid S. Miller dev->stats.rx_bytes += cf->can_dlc; 90299c4a634SDavid S. Miller 90399c4a634SDavid S. Miller priv->can.state = new_state; 90499c4a634SDavid S. Miller } 90599c4a634SDavid S. Miller 90699c4a634SDavid S. Miller /* 90799c4a634SDavid S. Miller * interrupt handler 90899c4a634SDavid S. Miller */ 90999c4a634SDavid S. Miller static irqreturn_t at91_irq(int irq, void *dev_id) 91099c4a634SDavid S. Miller { 91199c4a634SDavid S. Miller struct net_device *dev = dev_id; 91299c4a634SDavid S. Miller struct at91_priv *priv = netdev_priv(dev); 91399c4a634SDavid S. Miller irqreturn_t handled = IRQ_NONE; 91499c4a634SDavid S. Miller u32 reg_sr, reg_imr; 91599c4a634SDavid S. Miller 91699c4a634SDavid S. Miller reg_sr = at91_read(priv, AT91_SR); 91799c4a634SDavid S. Miller reg_imr = at91_read(priv, AT91_IMR); 91899c4a634SDavid S. Miller 91999c4a634SDavid S. Miller /* Ignore masked interrupts */ 92099c4a634SDavid S. Miller reg_sr &= reg_imr; 92199c4a634SDavid S. Miller if (!reg_sr) 92299c4a634SDavid S. Miller goto exit; 92399c4a634SDavid S. Miller 92499c4a634SDavid S. Miller handled = IRQ_HANDLED; 92599c4a634SDavid S. Miller 92699c4a634SDavid S. Miller /* Receive or error interrupt? -> napi */ 92799c4a634SDavid S. Miller if (reg_sr & (AT91_IRQ_MB_RX | AT91_IRQ_ERR_FRAME)) { 92899c4a634SDavid S. Miller /* 92999c4a634SDavid S. Miller * The error bits are clear on read, 93099c4a634SDavid S. Miller * save for later use. 93199c4a634SDavid S. Miller */ 93299c4a634SDavid S. Miller priv->reg_sr = reg_sr; 93399c4a634SDavid S. Miller at91_write(priv, AT91_IDR, 93499c4a634SDavid S. Miller AT91_IRQ_MB_RX | AT91_IRQ_ERR_FRAME); 93599c4a634SDavid S. Miller napi_schedule(&priv->napi); 93699c4a634SDavid S. Miller } 93799c4a634SDavid S. Miller 93899c4a634SDavid S. Miller /* Transmission complete interrupt */ 93999c4a634SDavid S. Miller if (reg_sr & AT91_IRQ_MB_TX) 94099c4a634SDavid S. Miller at91_irq_tx(dev, reg_sr); 94199c4a634SDavid S. Miller 94299c4a634SDavid S. Miller at91_irq_err(dev); 94399c4a634SDavid S. Miller 94499c4a634SDavid S. Miller exit: 94599c4a634SDavid S. Miller return handled; 94699c4a634SDavid S. Miller } 94799c4a634SDavid S. Miller 94899c4a634SDavid S. Miller static int at91_open(struct net_device *dev) 94999c4a634SDavid S. Miller { 95099c4a634SDavid S. Miller struct at91_priv *priv = netdev_priv(dev); 95199c4a634SDavid S. Miller int err; 95299c4a634SDavid S. Miller 95399c4a634SDavid S. Miller clk_enable(priv->clk); 95499c4a634SDavid S. Miller 95599c4a634SDavid S. Miller /* check or determine and set bittime */ 95699c4a634SDavid S. Miller err = open_candev(dev); 95799c4a634SDavid S. Miller if (err) 95899c4a634SDavid S. Miller goto out; 95999c4a634SDavid S. Miller 96099c4a634SDavid S. Miller /* register interrupt handler */ 96199c4a634SDavid S. Miller if (request_irq(dev->irq, at91_irq, IRQF_SHARED, 96299c4a634SDavid S. Miller dev->name, dev)) { 96399c4a634SDavid S. Miller err = -EAGAIN; 96499c4a634SDavid S. Miller goto out_close; 96599c4a634SDavid S. Miller } 96699c4a634SDavid S. Miller 96799c4a634SDavid S. Miller /* start chip and queuing */ 96899c4a634SDavid S. Miller at91_chip_start(dev); 96999c4a634SDavid S. Miller napi_enable(&priv->napi); 97099c4a634SDavid S. Miller netif_start_queue(dev); 97199c4a634SDavid S. Miller 97299c4a634SDavid S. Miller return 0; 97399c4a634SDavid S. Miller 97499c4a634SDavid S. Miller out_close: 97599c4a634SDavid S. Miller close_candev(dev); 97699c4a634SDavid S. Miller out: 97799c4a634SDavid S. Miller clk_disable(priv->clk); 97899c4a634SDavid S. Miller 97999c4a634SDavid S. Miller return err; 98099c4a634SDavid S. Miller } 98199c4a634SDavid S. Miller 98299c4a634SDavid S. Miller /* 98399c4a634SDavid S. Miller * stop CAN bus activity 98499c4a634SDavid S. Miller */ 98599c4a634SDavid S. Miller static int at91_close(struct net_device *dev) 98699c4a634SDavid S. Miller { 98799c4a634SDavid S. Miller struct at91_priv *priv = netdev_priv(dev); 98899c4a634SDavid S. Miller 98999c4a634SDavid S. Miller netif_stop_queue(dev); 99099c4a634SDavid S. Miller napi_disable(&priv->napi); 99199c4a634SDavid S. Miller at91_chip_stop(dev, CAN_STATE_STOPPED); 99299c4a634SDavid S. Miller 99399c4a634SDavid S. Miller free_irq(dev->irq, dev); 99499c4a634SDavid S. Miller clk_disable(priv->clk); 99599c4a634SDavid S. Miller 99699c4a634SDavid S. Miller close_candev(dev); 99799c4a634SDavid S. Miller 99899c4a634SDavid S. Miller return 0; 99999c4a634SDavid S. Miller } 100099c4a634SDavid S. Miller 100199c4a634SDavid S. Miller static int at91_set_mode(struct net_device *dev, enum can_mode mode) 100299c4a634SDavid S. Miller { 100399c4a634SDavid S. Miller switch (mode) { 100499c4a634SDavid S. Miller case CAN_MODE_START: 100599c4a634SDavid S. Miller at91_chip_start(dev); 100699c4a634SDavid S. Miller netif_wake_queue(dev); 100799c4a634SDavid S. Miller break; 100899c4a634SDavid S. Miller 100999c4a634SDavid S. Miller default: 101099c4a634SDavid S. Miller return -EOPNOTSUPP; 101199c4a634SDavid S. Miller } 101299c4a634SDavid S. Miller 101399c4a634SDavid S. Miller return 0; 101499c4a634SDavid S. Miller } 101599c4a634SDavid S. Miller 101699c4a634SDavid S. Miller static const struct net_device_ops at91_netdev_ops = { 101799c4a634SDavid S. Miller .ndo_open = at91_open, 101899c4a634SDavid S. Miller .ndo_stop = at91_close, 101999c4a634SDavid S. Miller .ndo_start_xmit = at91_start_xmit, 102099c4a634SDavid S. Miller }; 102199c4a634SDavid S. Miller 102299c4a634SDavid S. Miller static int __init at91_can_probe(struct platform_device *pdev) 102399c4a634SDavid S. Miller { 102499c4a634SDavid S. Miller struct net_device *dev; 102599c4a634SDavid S. Miller struct at91_priv *priv; 102699c4a634SDavid S. Miller struct resource *res; 102799c4a634SDavid S. Miller struct clk *clk; 102899c4a634SDavid S. Miller void __iomem *addr; 102999c4a634SDavid S. Miller int err, irq; 103099c4a634SDavid S. Miller 103199c4a634SDavid S. Miller clk = clk_get(&pdev->dev, "can_clk"); 103299c4a634SDavid S. Miller if (IS_ERR(clk)) { 103399c4a634SDavid S. Miller dev_err(&pdev->dev, "no clock defined\n"); 103499c4a634SDavid S. Miller err = -ENODEV; 103599c4a634SDavid S. Miller goto exit; 103699c4a634SDavid S. Miller } 103799c4a634SDavid S. Miller 103899c4a634SDavid S. Miller res = platform_get_resource(pdev, IORESOURCE_MEM, 0); 103999c4a634SDavid S. Miller irq = platform_get_irq(pdev, 0); 104099c4a634SDavid S. Miller if (!res || !irq) { 104199c4a634SDavid S. Miller err = -ENODEV; 104299c4a634SDavid S. Miller goto exit_put; 104399c4a634SDavid S. Miller } 104499c4a634SDavid S. Miller 104599c4a634SDavid S. Miller if (!request_mem_region(res->start, 104699c4a634SDavid S. Miller resource_size(res), 104799c4a634SDavid S. Miller pdev->name)) { 104899c4a634SDavid S. Miller err = -EBUSY; 104999c4a634SDavid S. Miller goto exit_put; 105099c4a634SDavid S. Miller } 105199c4a634SDavid S. Miller 105299c4a634SDavid S. Miller addr = ioremap_nocache(res->start, resource_size(res)); 105399c4a634SDavid S. Miller if (!addr) { 105499c4a634SDavid S. Miller err = -ENOMEM; 105599c4a634SDavid S. Miller goto exit_release; 105699c4a634SDavid S. Miller } 105799c4a634SDavid S. Miller 1058a6e4bc53SWolfgang Grandegger dev = alloc_candev(sizeof(struct at91_priv), AT91_MB_TX_NUM); 105999c4a634SDavid S. Miller if (!dev) { 106099c4a634SDavid S. Miller err = -ENOMEM; 106199c4a634SDavid S. Miller goto exit_iounmap; 106299c4a634SDavid S. Miller } 106399c4a634SDavid S. Miller 106499c4a634SDavid S. Miller dev->netdev_ops = &at91_netdev_ops; 106599c4a634SDavid S. Miller dev->irq = irq; 106699c4a634SDavid S. Miller dev->flags |= IFF_ECHO; 106799c4a634SDavid S. Miller 106899c4a634SDavid S. Miller priv = netdev_priv(dev); 106999c4a634SDavid S. Miller priv->can.clock.freq = clk_get_rate(clk); 107099c4a634SDavid S. Miller priv->can.bittiming_const = &at91_bittiming_const; 107199c4a634SDavid S. Miller priv->can.do_set_bittiming = at91_set_bittiming; 107299c4a634SDavid S. Miller priv->can.do_set_mode = at91_set_mode; 107399c4a634SDavid S. Miller priv->reg_base = addr; 107499c4a634SDavid S. Miller priv->dev = dev; 107599c4a634SDavid S. Miller priv->clk = clk; 107699c4a634SDavid S. Miller priv->pdata = pdev->dev.platform_data; 107799c4a634SDavid S. Miller 107899c4a634SDavid S. Miller netif_napi_add(dev, &priv->napi, at91_poll, AT91_NAPI_WEIGHT); 107999c4a634SDavid S. Miller 108099c4a634SDavid S. Miller dev_set_drvdata(&pdev->dev, dev); 108199c4a634SDavid S. Miller SET_NETDEV_DEV(dev, &pdev->dev); 108299c4a634SDavid S. Miller 108399c4a634SDavid S. Miller err = register_candev(dev); 108499c4a634SDavid S. Miller if (err) { 108599c4a634SDavid S. Miller dev_err(&pdev->dev, "registering netdev failed\n"); 108699c4a634SDavid S. Miller goto exit_free; 108799c4a634SDavid S. Miller } 108899c4a634SDavid S. Miller 108999c4a634SDavid S. Miller dev_info(&pdev->dev, "device registered (reg_base=%p, irq=%d)\n", 109099c4a634SDavid S. Miller priv->reg_base, dev->irq); 109199c4a634SDavid S. Miller 109299c4a634SDavid S. Miller return 0; 109399c4a634SDavid S. Miller 109499c4a634SDavid S. Miller exit_free: 109599c4a634SDavid S. Miller free_netdev(dev); 109699c4a634SDavid S. Miller exit_iounmap: 109799c4a634SDavid S. Miller iounmap(addr); 109899c4a634SDavid S. Miller exit_release: 109999c4a634SDavid S. Miller release_mem_region(res->start, resource_size(res)); 110099c4a634SDavid S. Miller exit_put: 110199c4a634SDavid S. Miller clk_put(clk); 110299c4a634SDavid S. Miller exit: 110399c4a634SDavid S. Miller return err; 110499c4a634SDavid S. Miller } 110599c4a634SDavid S. Miller 110699c4a634SDavid S. Miller static int __devexit at91_can_remove(struct platform_device *pdev) 110799c4a634SDavid S. Miller { 110899c4a634SDavid S. Miller struct net_device *dev = platform_get_drvdata(pdev); 110999c4a634SDavid S. Miller struct at91_priv *priv = netdev_priv(dev); 111099c4a634SDavid S. Miller struct resource *res; 111199c4a634SDavid S. Miller 111299c4a634SDavid S. Miller unregister_netdev(dev); 111399c4a634SDavid S. Miller 111499c4a634SDavid S. Miller platform_set_drvdata(pdev, NULL); 111599c4a634SDavid S. Miller 111699c4a634SDavid S. Miller free_netdev(dev); 111799c4a634SDavid S. Miller 111899c4a634SDavid S. Miller iounmap(priv->reg_base); 111999c4a634SDavid S. Miller 112099c4a634SDavid S. Miller res = platform_get_resource(pdev, IORESOURCE_MEM, 0); 112199c4a634SDavid S. Miller release_mem_region(res->start, resource_size(res)); 112299c4a634SDavid S. Miller 112399c4a634SDavid S. Miller clk_put(priv->clk); 112499c4a634SDavid S. Miller 112599c4a634SDavid S. Miller return 0; 112699c4a634SDavid S. Miller } 112799c4a634SDavid S. Miller 112899c4a634SDavid S. Miller static struct platform_driver at91_can_driver = { 112999c4a634SDavid S. Miller .probe = at91_can_probe, 113099c4a634SDavid S. Miller .remove = __devexit_p(at91_can_remove), 113199c4a634SDavid S. Miller .driver = { 113299c4a634SDavid S. Miller .name = DRV_NAME, 113399c4a634SDavid S. Miller .owner = THIS_MODULE, 113499c4a634SDavid S. Miller }, 113599c4a634SDavid S. Miller }; 113699c4a634SDavid S. Miller 113799c4a634SDavid S. Miller static int __init at91_can_module_init(void) 113899c4a634SDavid S. Miller { 113999c4a634SDavid S. Miller printk(KERN_INFO "%s netdevice driver\n", DRV_NAME); 114099c4a634SDavid S. Miller return platform_driver_register(&at91_can_driver); 114199c4a634SDavid S. Miller } 114299c4a634SDavid S. Miller 114399c4a634SDavid S. Miller static void __exit at91_can_module_exit(void) 114499c4a634SDavid S. Miller { 114599c4a634SDavid S. Miller platform_driver_unregister(&at91_can_driver); 114699c4a634SDavid S. Miller printk(KERN_INFO "%s: driver removed\n", DRV_NAME); 114799c4a634SDavid S. Miller } 114899c4a634SDavid S. Miller 114999c4a634SDavid S. Miller module_init(at91_can_module_init); 115099c4a634SDavid S. Miller module_exit(at91_can_module_exit); 115199c4a634SDavid S. Miller 115299c4a634SDavid S. Miller MODULE_AUTHOR("Marc Kleine-Budde <mkl@pengutronix.de>"); 115399c4a634SDavid S. Miller MODULE_LICENSE("GPL v2"); 115499c4a634SDavid S. Miller MODULE_DESCRIPTION(DRV_NAME " CAN netdevice driver"); 1155