1d2912cb1SThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only
293db446aSBoris Brezillon /*
393db446aSBoris Brezillon * Copyright (C) 2004 Richard Purdie
493db446aSBoris Brezillon * Copyright (C) 2008 Dmitry Baryshkov
593db446aSBoris Brezillon *
693db446aSBoris Brezillon * Based on Sharp's NAND driver sharp_sl.c
793db446aSBoris Brezillon */
893db446aSBoris Brezillon
993db446aSBoris Brezillon #include <linux/slab.h>
1093db446aSBoris Brezillon #include <linux/module.h>
1193db446aSBoris Brezillon #include <linux/delay.h>
1293db446aSBoris Brezillon #include <linux/mtd/mtd.h>
1393db446aSBoris Brezillon #include <linux/mtd/rawnand.h>
1493db446aSBoris Brezillon #include <linux/mtd/partitions.h>
1593db446aSBoris Brezillon #include <linux/mtd/sharpsl.h>
1693db446aSBoris Brezillon #include <linux/interrupt.h>
1793db446aSBoris Brezillon #include <linux/platform_device.h>
18b22a8b07SBoris Brezillon #include <linux/io.h>
1993db446aSBoris Brezillon
2093db446aSBoris Brezillon struct sharpsl_nand {
211ac68709SMiquel Raynal struct nand_controller controller;
2293db446aSBoris Brezillon struct nand_chip chip;
2393db446aSBoris Brezillon
2493db446aSBoris Brezillon void __iomem *io;
2593db446aSBoris Brezillon };
2693db446aSBoris Brezillon
mtd_to_sharpsl(struct mtd_info * mtd)2793db446aSBoris Brezillon static inline struct sharpsl_nand *mtd_to_sharpsl(struct mtd_info *mtd)
2893db446aSBoris Brezillon {
2993db446aSBoris Brezillon return container_of(mtd_to_nand(mtd), struct sharpsl_nand, chip);
3093db446aSBoris Brezillon }
3193db446aSBoris Brezillon
3293db446aSBoris Brezillon /* register offset */
3393db446aSBoris Brezillon #define ECCLPLB 0x00 /* line parity 7 - 0 bit */
3493db446aSBoris Brezillon #define ECCLPUB 0x04 /* line parity 15 - 8 bit */
3593db446aSBoris Brezillon #define ECCCP 0x08 /* column parity 5 - 0 bit */
3693db446aSBoris Brezillon #define ECCCNTR 0x0C /* ECC byte counter */
3793db446aSBoris Brezillon #define ECCCLRR 0x10 /* cleare ECC */
3893db446aSBoris Brezillon #define FLASHIO 0x14 /* Flash I/O */
3993db446aSBoris Brezillon #define FLASHCTL 0x18 /* Flash Control */
4093db446aSBoris Brezillon
4193db446aSBoris Brezillon /* Flash control bit */
4293db446aSBoris Brezillon #define FLRYBY (1 << 5)
4393db446aSBoris Brezillon #define FLCE1 (1 << 4)
4493db446aSBoris Brezillon #define FLWP (1 << 3)
4593db446aSBoris Brezillon #define FLALE (1 << 2)
4693db446aSBoris Brezillon #define FLCLE (1 << 1)
4793db446aSBoris Brezillon #define FLCE0 (1 << 0)
4893db446aSBoris Brezillon
4993db446aSBoris Brezillon /*
5093db446aSBoris Brezillon * hardware specific access to control-lines
5193db446aSBoris Brezillon * ctrl:
5293db446aSBoris Brezillon * NAND_CNE: bit 0 -> ! bit 0 & 4
5393db446aSBoris Brezillon * NAND_CLE: bit 1 -> bit 1
5493db446aSBoris Brezillon * NAND_ALE: bit 2 -> bit 2
5593db446aSBoris Brezillon *
5693db446aSBoris Brezillon */
sharpsl_nand_hwcontrol(struct nand_chip * chip,int cmd,unsigned int ctrl)570f808c16SBoris Brezillon static void sharpsl_nand_hwcontrol(struct nand_chip *chip, int cmd,
5893db446aSBoris Brezillon unsigned int ctrl)
5993db446aSBoris Brezillon {
600f808c16SBoris Brezillon struct sharpsl_nand *sharpsl = mtd_to_sharpsl(nand_to_mtd(chip));
6193db446aSBoris Brezillon
6293db446aSBoris Brezillon if (ctrl & NAND_CTRL_CHANGE) {
6393db446aSBoris Brezillon unsigned char bits = ctrl & 0x07;
6493db446aSBoris Brezillon
6593db446aSBoris Brezillon bits |= (ctrl & 0x01) << 4;
6693db446aSBoris Brezillon
6793db446aSBoris Brezillon bits ^= 0x11;
6893db446aSBoris Brezillon
6993db446aSBoris Brezillon writeb((readb(sharpsl->io + FLASHCTL) & ~0x17) | bits, sharpsl->io + FLASHCTL);
7093db446aSBoris Brezillon }
7193db446aSBoris Brezillon
7293db446aSBoris Brezillon if (cmd != NAND_CMD_NONE)
7382fc5099SBoris Brezillon writeb(cmd, chip->legacy.IO_ADDR_W);
7493db446aSBoris Brezillon }
7593db446aSBoris Brezillon
sharpsl_nand_dev_ready(struct nand_chip * chip)7650a487e7SBoris Brezillon static int sharpsl_nand_dev_ready(struct nand_chip *chip)
7793db446aSBoris Brezillon {
7850a487e7SBoris Brezillon struct sharpsl_nand *sharpsl = mtd_to_sharpsl(nand_to_mtd(chip));
7993db446aSBoris Brezillon return !((readb(sharpsl->io + FLASHCTL) & FLRYBY) == 0);
8093db446aSBoris Brezillon }
8193db446aSBoris Brezillon
sharpsl_nand_enable_hwecc(struct nand_chip * chip,int mode)82ec47636cSBoris Brezillon static void sharpsl_nand_enable_hwecc(struct nand_chip *chip, int mode)
8393db446aSBoris Brezillon {
84ec47636cSBoris Brezillon struct sharpsl_nand *sharpsl = mtd_to_sharpsl(nand_to_mtd(chip));
8593db446aSBoris Brezillon writeb(0, sharpsl->io + ECCCLRR);
8693db446aSBoris Brezillon }
8793db446aSBoris Brezillon
sharpsl_nand_calculate_ecc(struct nand_chip * chip,const u_char * dat,u_char * ecc_code)88af37d2c3SBoris Brezillon static int sharpsl_nand_calculate_ecc(struct nand_chip *chip,
89af37d2c3SBoris Brezillon const u_char * dat, u_char * ecc_code)
9093db446aSBoris Brezillon {
91af37d2c3SBoris Brezillon struct sharpsl_nand *sharpsl = mtd_to_sharpsl(nand_to_mtd(chip));
9293db446aSBoris Brezillon ecc_code[0] = ~readb(sharpsl->io + ECCLPUB);
9393db446aSBoris Brezillon ecc_code[1] = ~readb(sharpsl->io + ECCLPLB);
9493db446aSBoris Brezillon ecc_code[2] = (~readb(sharpsl->io + ECCCP) << 2) | 0x03;
9593db446aSBoris Brezillon return readb(sharpsl->io + ECCCNTR) != 0;
9693db446aSBoris Brezillon }
9793db446aSBoris Brezillon
sharpsl_attach_chip(struct nand_chip * chip)981ac68709SMiquel Raynal static int sharpsl_attach_chip(struct nand_chip *chip)
991ac68709SMiquel Raynal {
1001ac68709SMiquel Raynal if (chip->ecc.engine_type != NAND_ECC_ENGINE_TYPE_ON_HOST)
1011ac68709SMiquel Raynal return 0;
1021ac68709SMiquel Raynal
1031ac68709SMiquel Raynal chip->ecc.size = 256;
1041ac68709SMiquel Raynal chip->ecc.bytes = 3;
1051ac68709SMiquel Raynal chip->ecc.strength = 1;
1061ac68709SMiquel Raynal chip->ecc.hwctl = sharpsl_nand_enable_hwecc;
1071ac68709SMiquel Raynal chip->ecc.calculate = sharpsl_nand_calculate_ecc;
1081d5f5563SMiquel Raynal chip->ecc.correct = rawnand_sw_hamming_correct;
1091ac68709SMiquel Raynal
1101ac68709SMiquel Raynal return 0;
1111ac68709SMiquel Raynal }
1121ac68709SMiquel Raynal
1131ac68709SMiquel Raynal static const struct nand_controller_ops sharpsl_ops = {
1141ac68709SMiquel Raynal .attach_chip = sharpsl_attach_chip,
1151ac68709SMiquel Raynal };
1161ac68709SMiquel Raynal
11793db446aSBoris Brezillon /*
11893db446aSBoris Brezillon * Main initialization routine
11993db446aSBoris Brezillon */
sharpsl_nand_probe(struct platform_device * pdev)12093db446aSBoris Brezillon static int sharpsl_nand_probe(struct platform_device *pdev)
12193db446aSBoris Brezillon {
12293db446aSBoris Brezillon struct nand_chip *this;
12393db446aSBoris Brezillon struct mtd_info *mtd;
12493db446aSBoris Brezillon struct resource *r;
12593db446aSBoris Brezillon int err = 0;
12693db446aSBoris Brezillon struct sharpsl_nand *sharpsl;
12793db446aSBoris Brezillon struct sharpsl_nand_platform_data *data = dev_get_platdata(&pdev->dev);
12893db446aSBoris Brezillon
12993db446aSBoris Brezillon if (!data) {
13093db446aSBoris Brezillon dev_err(&pdev->dev, "no platform data!\n");
13193db446aSBoris Brezillon return -EINVAL;
13293db446aSBoris Brezillon }
13393db446aSBoris Brezillon
13493db446aSBoris Brezillon /* Allocate memory for MTD device structure and private data */
13593db446aSBoris Brezillon sharpsl = kzalloc(sizeof(struct sharpsl_nand), GFP_KERNEL);
13693db446aSBoris Brezillon if (!sharpsl)
13793db446aSBoris Brezillon return -ENOMEM;
13893db446aSBoris Brezillon
13993db446aSBoris Brezillon r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
14093db446aSBoris Brezillon if (!r) {
14193db446aSBoris Brezillon dev_err(&pdev->dev, "no io memory resource defined!\n");
14293db446aSBoris Brezillon err = -ENODEV;
14393db446aSBoris Brezillon goto err_get_res;
14493db446aSBoris Brezillon }
14593db446aSBoris Brezillon
14693db446aSBoris Brezillon /* map physical address */
14793db446aSBoris Brezillon sharpsl->io = ioremap(r->start, resource_size(r));
14893db446aSBoris Brezillon if (!sharpsl->io) {
14993db446aSBoris Brezillon dev_err(&pdev->dev, "ioremap to access Sharp SL NAND chip failed\n");
15093db446aSBoris Brezillon err = -EIO;
15193db446aSBoris Brezillon goto err_ioremap;
15293db446aSBoris Brezillon }
15393db446aSBoris Brezillon
15493db446aSBoris Brezillon /* Get pointer to private data */
15593db446aSBoris Brezillon this = (struct nand_chip *)(&sharpsl->chip);
15693db446aSBoris Brezillon
1571ac68709SMiquel Raynal nand_controller_init(&sharpsl->controller);
1581ac68709SMiquel Raynal sharpsl->controller.ops = &sharpsl_ops;
1591ac68709SMiquel Raynal this->controller = &sharpsl->controller;
1601ac68709SMiquel Raynal
16193db446aSBoris Brezillon /* Link the private data with the MTD structure */
16293db446aSBoris Brezillon mtd = nand_to_mtd(this);
16393db446aSBoris Brezillon mtd->dev.parent = &pdev->dev;
16493db446aSBoris Brezillon mtd_set_ooblayout(mtd, data->ecc_layout);
16593db446aSBoris Brezillon
16693db446aSBoris Brezillon platform_set_drvdata(pdev, sharpsl);
16793db446aSBoris Brezillon
16893db446aSBoris Brezillon /*
16993db446aSBoris Brezillon * PXA initialize
17093db446aSBoris Brezillon */
17193db446aSBoris Brezillon writeb(readb(sharpsl->io + FLASHCTL) | FLWP, sharpsl->io + FLASHCTL);
17293db446aSBoris Brezillon
17393db446aSBoris Brezillon /* Set address of NAND IO lines */
17482fc5099SBoris Brezillon this->legacy.IO_ADDR_R = sharpsl->io + FLASHIO;
17582fc5099SBoris Brezillon this->legacy.IO_ADDR_W = sharpsl->io + FLASHIO;
17693db446aSBoris Brezillon /* Set address of hardware control function */
177bf6065c6SBoris Brezillon this->legacy.cmd_ctrl = sharpsl_nand_hwcontrol;
1788395b753SBoris Brezillon this->legacy.dev_ready = sharpsl_nand_dev_ready;
17993db446aSBoris Brezillon /* 15 us command delay time */
1803cece3abSBoris Brezillon this->legacy.chip_delay = 15;
18193db446aSBoris Brezillon this->badblock_pattern = data->badblock_pattern;
18293db446aSBoris Brezillon
18393db446aSBoris Brezillon /* Scan to find existence of the device */
18400ad378fSBoris Brezillon err = nand_scan(this, 1);
18593db446aSBoris Brezillon if (err)
18693db446aSBoris Brezillon goto err_scan;
18793db446aSBoris Brezillon
18893db446aSBoris Brezillon /* Register the partitions */
18993db446aSBoris Brezillon mtd->name = "sharpsl-nand";
19093db446aSBoris Brezillon
19193db446aSBoris Brezillon err = mtd_device_parse_register(mtd, data->part_parsers, NULL,
19293db446aSBoris Brezillon data->partitions, data->nr_partitions);
19393db446aSBoris Brezillon if (err)
19493db446aSBoris Brezillon goto err_add;
19593db446aSBoris Brezillon
19693db446aSBoris Brezillon /* Return happy */
19793db446aSBoris Brezillon return 0;
19893db446aSBoris Brezillon
19993db446aSBoris Brezillon err_add:
2000f44b327SMiquel Raynal nand_cleanup(this);
20193db446aSBoris Brezillon
20293db446aSBoris Brezillon err_scan:
20393db446aSBoris Brezillon iounmap(sharpsl->io);
20493db446aSBoris Brezillon err_ioremap:
20593db446aSBoris Brezillon err_get_res:
20693db446aSBoris Brezillon kfree(sharpsl);
20793db446aSBoris Brezillon return err;
20893db446aSBoris Brezillon }
20993db446aSBoris Brezillon
21093db446aSBoris Brezillon /*
21193db446aSBoris Brezillon * Clean up routine
21293db446aSBoris Brezillon */
sharpsl_nand_remove(struct platform_device * pdev)213*ec185b18SUwe Kleine-König static void sharpsl_nand_remove(struct platform_device *pdev)
21493db446aSBoris Brezillon {
21593db446aSBoris Brezillon struct sharpsl_nand *sharpsl = platform_get_drvdata(pdev);
21635a37f91SMiquel Raynal struct nand_chip *chip = &sharpsl->chip;
21735a37f91SMiquel Raynal int ret;
21893db446aSBoris Brezillon
21935a37f91SMiquel Raynal /* Unregister device */
22035a37f91SMiquel Raynal ret = mtd_device_unregister(nand_to_mtd(chip));
22135a37f91SMiquel Raynal WARN_ON(ret);
22235a37f91SMiquel Raynal
22335a37f91SMiquel Raynal /* Release resources */
22435a37f91SMiquel Raynal nand_cleanup(chip);
22593db446aSBoris Brezillon
22693db446aSBoris Brezillon iounmap(sharpsl->io);
22793db446aSBoris Brezillon
22835a37f91SMiquel Raynal /* Free the driver's structure */
22993db446aSBoris Brezillon kfree(sharpsl);
23093db446aSBoris Brezillon }
23193db446aSBoris Brezillon
23293db446aSBoris Brezillon static struct platform_driver sharpsl_nand_driver = {
23393db446aSBoris Brezillon .driver = {
23493db446aSBoris Brezillon .name = "sharpsl-nand",
23593db446aSBoris Brezillon },
23693db446aSBoris Brezillon .probe = sharpsl_nand_probe,
237*ec185b18SUwe Kleine-König .remove_new = sharpsl_nand_remove,
23893db446aSBoris Brezillon };
23993db446aSBoris Brezillon
24093db446aSBoris Brezillon module_platform_driver(sharpsl_nand_driver);
24193db446aSBoris Brezillon
24293db446aSBoris Brezillon MODULE_LICENSE("GPL");
24393db446aSBoris Brezillon MODULE_AUTHOR("Richard Purdie <rpurdie@rpsys.net>");
24493db446aSBoris Brezillon MODULE_DESCRIPTION("Device specific logic for NAND flash on Sharp SL-C7xx Series");
245