1b74e6985SXiaolei Li // SPDX-License-Identifier: GPL-2.0 OR MIT
293db446aSBoris Brezillon /*
393db446aSBoris Brezillon * MTK NAND Flash controller driver.
493db446aSBoris Brezillon * Copyright (C) 2016 MediaTek Inc.
593db446aSBoris Brezillon * Authors: Xiaolei Li <xiaolei.li@mediatek.com>
693db446aSBoris Brezillon * Jorge Ramirez-Ortiz <jorge.ramirez-ortiz@linaro.org>
793db446aSBoris Brezillon */
893db446aSBoris Brezillon
993db446aSBoris Brezillon #include <linux/platform_device.h>
1093db446aSBoris Brezillon #include <linux/dma-mapping.h>
1193db446aSBoris Brezillon #include <linux/interrupt.h>
1293db446aSBoris Brezillon #include <linux/delay.h>
1393db446aSBoris Brezillon #include <linux/clk.h>
1493db446aSBoris Brezillon #include <linux/mtd/rawnand.h>
1593db446aSBoris Brezillon #include <linux/mtd/mtd.h>
1693db446aSBoris Brezillon #include <linux/module.h>
1793db446aSBoris Brezillon #include <linux/iopoll.h>
1893db446aSBoris Brezillon #include <linux/of.h>
194fd62f15SChuanhong Guo #include <linux/mtd/nand-ecc-mtk.h>
2093db446aSBoris Brezillon
2193db446aSBoris Brezillon /* NAND controller register definition */
2293db446aSBoris Brezillon #define NFI_CNFG (0x00)
2393db446aSBoris Brezillon #define CNFG_AHB BIT(0)
2493db446aSBoris Brezillon #define CNFG_READ_EN BIT(1)
2593db446aSBoris Brezillon #define CNFG_DMA_BURST_EN BIT(2)
2693db446aSBoris Brezillon #define CNFG_BYTE_RW BIT(6)
2793db446aSBoris Brezillon #define CNFG_HW_ECC_EN BIT(8)
2893db446aSBoris Brezillon #define CNFG_AUTO_FMT_EN BIT(9)
2993db446aSBoris Brezillon #define CNFG_OP_CUST (6 << 12)
3093db446aSBoris Brezillon #define NFI_PAGEFMT (0x04)
3193db446aSBoris Brezillon #define PAGEFMT_FDM_ECC_SHIFT (12)
3293db446aSBoris Brezillon #define PAGEFMT_FDM_SHIFT (8)
3393db446aSBoris Brezillon #define PAGEFMT_SEC_SEL_512 BIT(2)
3493db446aSBoris Brezillon #define PAGEFMT_512_2K (0)
3593db446aSBoris Brezillon #define PAGEFMT_2K_4K (1)
3693db446aSBoris Brezillon #define PAGEFMT_4K_8K (2)
3793db446aSBoris Brezillon #define PAGEFMT_8K_16K (3)
3893db446aSBoris Brezillon /* NFI control */
3993db446aSBoris Brezillon #define NFI_CON (0x08)
4093db446aSBoris Brezillon #define CON_FIFO_FLUSH BIT(0)
4193db446aSBoris Brezillon #define CON_NFI_RST BIT(1)
4293db446aSBoris Brezillon #define CON_BRD BIT(8) /* burst read */
4393db446aSBoris Brezillon #define CON_BWR BIT(9) /* burst write */
4493db446aSBoris Brezillon #define CON_SEC_SHIFT (12)
4593db446aSBoris Brezillon /* Timming control register */
4693db446aSBoris Brezillon #define NFI_ACCCON (0x0C)
4793db446aSBoris Brezillon #define NFI_INTR_EN (0x10)
4893db446aSBoris Brezillon #define INTR_AHB_DONE_EN BIT(6)
4993db446aSBoris Brezillon #define NFI_INTR_STA (0x14)
5093db446aSBoris Brezillon #define NFI_CMD (0x20)
5193db446aSBoris Brezillon #define NFI_ADDRNOB (0x30)
5293db446aSBoris Brezillon #define NFI_COLADDR (0x34)
5393db446aSBoris Brezillon #define NFI_ROWADDR (0x38)
5493db446aSBoris Brezillon #define NFI_STRDATA (0x40)
5593db446aSBoris Brezillon #define STAR_EN (1)
5693db446aSBoris Brezillon #define STAR_DE (0)
5793db446aSBoris Brezillon #define NFI_CNRNB (0x44)
5893db446aSBoris Brezillon #define NFI_DATAW (0x50)
5993db446aSBoris Brezillon #define NFI_DATAR (0x54)
6093db446aSBoris Brezillon #define NFI_PIO_DIRDY (0x58)
6193db446aSBoris Brezillon #define PIO_DI_RDY (0x01)
6293db446aSBoris Brezillon #define NFI_STA (0x60)
6393db446aSBoris Brezillon #define STA_CMD BIT(0)
6493db446aSBoris Brezillon #define STA_ADDR BIT(1)
6593db446aSBoris Brezillon #define STA_BUSY BIT(8)
6693db446aSBoris Brezillon #define STA_EMP_PAGE BIT(12)
6793db446aSBoris Brezillon #define NFI_FSM_CUSTDATA (0xe << 16)
6893db446aSBoris Brezillon #define NFI_FSM_MASK (0xf << 16)
6993db446aSBoris Brezillon #define NFI_ADDRCNTR (0x70)
7093db446aSBoris Brezillon #define CNTR_MASK GENMASK(16, 12)
7193db446aSBoris Brezillon #define ADDRCNTR_SEC_SHIFT (12)
7293db446aSBoris Brezillon #define ADDRCNTR_SEC(val) \
7393db446aSBoris Brezillon (((val) & CNTR_MASK) >> ADDRCNTR_SEC_SHIFT)
7493db446aSBoris Brezillon #define NFI_STRADDR (0x80)
7593db446aSBoris Brezillon #define NFI_BYTELEN (0x84)
7693db446aSBoris Brezillon #define NFI_CSEL (0x90)
7793db446aSBoris Brezillon #define NFI_FDML(x) (0xA0 + (x) * sizeof(u32) * 2)
7893db446aSBoris Brezillon #define NFI_FDMM(x) (0xA4 + (x) * sizeof(u32) * 2)
7993db446aSBoris Brezillon #define NFI_FDM_MAX_SIZE (8)
8093db446aSBoris Brezillon #define NFI_FDM_MIN_SIZE (1)
8142d13a09SXiaolei Li #define NFI_DEBUG_CON1 (0x220)
8242d13a09SXiaolei Li #define STROBE_MASK GENMASK(4, 3)
8342d13a09SXiaolei Li #define STROBE_SHIFT (3)
8442d13a09SXiaolei Li #define MAX_STROBE_DLY (3)
8593db446aSBoris Brezillon #define NFI_MASTER_STA (0x224)
8693db446aSBoris Brezillon #define MASTER_STA_MASK (0x0FFF)
8793db446aSBoris Brezillon #define NFI_EMPTY_THRESH (0x23C)
8893db446aSBoris Brezillon
8993db446aSBoris Brezillon #define MTK_NAME "mtk-nand"
9093db446aSBoris Brezillon #define KB(x) ((x) * 1024UL)
9193db446aSBoris Brezillon #define MB(x) (KB(x) * 1024UL)
9293db446aSBoris Brezillon
9393db446aSBoris Brezillon #define MTK_TIMEOUT (500000)
9493db446aSBoris Brezillon #define MTK_RESET_TIMEOUT (1000000)
9593db446aSBoris Brezillon #define MTK_NAND_MAX_NSELS (2)
9693db446aSBoris Brezillon #define MTK_NFC_MIN_SPARE (16)
9793db446aSBoris Brezillon #define ACCTIMING(tpoecs, tprecs, tc2r, tw2r, twh, twst, trlt) \
9893db446aSBoris Brezillon ((tpoecs) << 28 | (tprecs) << 22 | (tc2r) << 16 | \
9993db446aSBoris Brezillon (tw2r) << 12 | (twh) << 8 | (twst) << 4 | (trlt))
10093db446aSBoris Brezillon
10193db446aSBoris Brezillon struct mtk_nfc_caps {
10293db446aSBoris Brezillon const u8 *spare_size;
10393db446aSBoris Brezillon u8 num_spare_size;
10493db446aSBoris Brezillon u8 pageformat_spare_shift;
10593db446aSBoris Brezillon u8 nfi_clk_div;
10693db446aSBoris Brezillon u8 max_sector;
10793db446aSBoris Brezillon u32 max_sector_size;
10893db446aSBoris Brezillon };
10993db446aSBoris Brezillon
11093db446aSBoris Brezillon struct mtk_nfc_bad_mark_ctl {
11193db446aSBoris Brezillon void (*bm_swap)(struct mtd_info *, u8 *buf, int raw);
11293db446aSBoris Brezillon u32 sec;
11393db446aSBoris Brezillon u32 pos;
11493db446aSBoris Brezillon };
11593db446aSBoris Brezillon
11693db446aSBoris Brezillon /*
11793db446aSBoris Brezillon * FDM: region used to store free OOB data
11893db446aSBoris Brezillon */
11993db446aSBoris Brezillon struct mtk_nfc_fdm {
12093db446aSBoris Brezillon u32 reg_size;
12193db446aSBoris Brezillon u32 ecc_size;
12293db446aSBoris Brezillon };
12393db446aSBoris Brezillon
12493db446aSBoris Brezillon struct mtk_nfc_nand_chip {
12593db446aSBoris Brezillon struct list_head node;
12693db446aSBoris Brezillon struct nand_chip nand;
12793db446aSBoris Brezillon
12893db446aSBoris Brezillon struct mtk_nfc_bad_mark_ctl bad_mark;
12993db446aSBoris Brezillon struct mtk_nfc_fdm fdm;
13093db446aSBoris Brezillon u32 spare_per_sector;
13193db446aSBoris Brezillon
13293db446aSBoris Brezillon int nsels;
13349f1c330SGustavo A. R. Silva u8 sels[];
13493db446aSBoris Brezillon /* nothing after this field */
13593db446aSBoris Brezillon };
13693db446aSBoris Brezillon
13793db446aSBoris Brezillon struct mtk_nfc_clk {
13893db446aSBoris Brezillon struct clk *nfi_clk;
13993db446aSBoris Brezillon struct clk *pad_clk;
14093db446aSBoris Brezillon };
14193db446aSBoris Brezillon
14293db446aSBoris Brezillon struct mtk_nfc {
1437da45139SMiquel Raynal struct nand_controller controller;
14493db446aSBoris Brezillon struct mtk_ecc_config ecc_cfg;
14593db446aSBoris Brezillon struct mtk_nfc_clk clk;
14693db446aSBoris Brezillon struct mtk_ecc *ecc;
14793db446aSBoris Brezillon
14893db446aSBoris Brezillon struct device *dev;
14993db446aSBoris Brezillon const struct mtk_nfc_caps *caps;
15093db446aSBoris Brezillon void __iomem *regs;
15193db446aSBoris Brezillon
15293db446aSBoris Brezillon struct completion done;
15393db446aSBoris Brezillon struct list_head chips;
15493db446aSBoris Brezillon
15593db446aSBoris Brezillon u8 *buffer;
1568dbd7b10SXiaolei Li
1578dbd7b10SXiaolei Li unsigned long assigned_cs;
15893db446aSBoris Brezillon };
15993db446aSBoris Brezillon
16093db446aSBoris Brezillon /*
16193db446aSBoris Brezillon * supported spare size of each IP.
16293db446aSBoris Brezillon * order should be the same with the spare size bitfiled defination of
16393db446aSBoris Brezillon * register NFI_PAGEFMT.
16493db446aSBoris Brezillon */
16593db446aSBoris Brezillon static const u8 spare_size_mt2701[] = {
16693db446aSBoris Brezillon 16, 26, 27, 28, 32, 36, 40, 44, 48, 49, 50, 51, 52, 62, 63, 64
16793db446aSBoris Brezillon };
16893db446aSBoris Brezillon
16993db446aSBoris Brezillon static const u8 spare_size_mt2712[] = {
17093db446aSBoris Brezillon 16, 26, 27, 28, 32, 36, 40, 44, 48, 49, 50, 51, 52, 62, 61, 63, 64, 67,
17193db446aSBoris Brezillon 74
17293db446aSBoris Brezillon };
17393db446aSBoris Brezillon
17493db446aSBoris Brezillon static const u8 spare_size_mt7622[] = {
17593db446aSBoris Brezillon 16, 26, 27, 28
17693db446aSBoris Brezillon };
17793db446aSBoris Brezillon
to_mtk_nand(struct nand_chip * nand)17893db446aSBoris Brezillon static inline struct mtk_nfc_nand_chip *to_mtk_nand(struct nand_chip *nand)
17993db446aSBoris Brezillon {
18093db446aSBoris Brezillon return container_of(nand, struct mtk_nfc_nand_chip, nand);
18193db446aSBoris Brezillon }
18293db446aSBoris Brezillon
data_ptr(struct nand_chip * chip,const u8 * p,int i)18393db446aSBoris Brezillon static inline u8 *data_ptr(struct nand_chip *chip, const u8 *p, int i)
18493db446aSBoris Brezillon {
18593db446aSBoris Brezillon return (u8 *)p + i * chip->ecc.size;
18693db446aSBoris Brezillon }
18793db446aSBoris Brezillon
oob_ptr(struct nand_chip * chip,int i)18893db446aSBoris Brezillon static inline u8 *oob_ptr(struct nand_chip *chip, int i)
18993db446aSBoris Brezillon {
19093db446aSBoris Brezillon struct mtk_nfc_nand_chip *mtk_nand = to_mtk_nand(chip);
19193db446aSBoris Brezillon u8 *poi;
19293db446aSBoris Brezillon
19393db446aSBoris Brezillon /* map the sector's FDM data to free oob:
19493db446aSBoris Brezillon * the beginning of the oob area stores the FDM data of bad mark sectors
19593db446aSBoris Brezillon */
19693db446aSBoris Brezillon
19793db446aSBoris Brezillon if (i < mtk_nand->bad_mark.sec)
19893db446aSBoris Brezillon poi = chip->oob_poi + (i + 1) * mtk_nand->fdm.reg_size;
19993db446aSBoris Brezillon else if (i == mtk_nand->bad_mark.sec)
20093db446aSBoris Brezillon poi = chip->oob_poi;
20193db446aSBoris Brezillon else
20293db446aSBoris Brezillon poi = chip->oob_poi + i * mtk_nand->fdm.reg_size;
20393db446aSBoris Brezillon
20493db446aSBoris Brezillon return poi;
20593db446aSBoris Brezillon }
20693db446aSBoris Brezillon
mtk_data_len(struct nand_chip * chip)20793db446aSBoris Brezillon static inline int mtk_data_len(struct nand_chip *chip)
20893db446aSBoris Brezillon {
20993db446aSBoris Brezillon struct mtk_nfc_nand_chip *mtk_nand = to_mtk_nand(chip);
21093db446aSBoris Brezillon
21193db446aSBoris Brezillon return chip->ecc.size + mtk_nand->spare_per_sector;
21293db446aSBoris Brezillon }
21393db446aSBoris Brezillon
mtk_data_ptr(struct nand_chip * chip,int i)21493db446aSBoris Brezillon static inline u8 *mtk_data_ptr(struct nand_chip *chip, int i)
21593db446aSBoris Brezillon {
21693db446aSBoris Brezillon struct mtk_nfc *nfc = nand_get_controller_data(chip);
21793db446aSBoris Brezillon
21893db446aSBoris Brezillon return nfc->buffer + i * mtk_data_len(chip);
21993db446aSBoris Brezillon }
22093db446aSBoris Brezillon
mtk_oob_ptr(struct nand_chip * chip,int i)22193db446aSBoris Brezillon static inline u8 *mtk_oob_ptr(struct nand_chip *chip, int i)
22293db446aSBoris Brezillon {
22393db446aSBoris Brezillon struct mtk_nfc *nfc = nand_get_controller_data(chip);
22493db446aSBoris Brezillon
22593db446aSBoris Brezillon return nfc->buffer + i * mtk_data_len(chip) + chip->ecc.size;
22693db446aSBoris Brezillon }
22793db446aSBoris Brezillon
nfi_writel(struct mtk_nfc * nfc,u32 val,u32 reg)22893db446aSBoris Brezillon static inline void nfi_writel(struct mtk_nfc *nfc, u32 val, u32 reg)
22993db446aSBoris Brezillon {
23093db446aSBoris Brezillon writel(val, nfc->regs + reg);
23193db446aSBoris Brezillon }
23293db446aSBoris Brezillon
nfi_writew(struct mtk_nfc * nfc,u16 val,u32 reg)23393db446aSBoris Brezillon static inline void nfi_writew(struct mtk_nfc *nfc, u16 val, u32 reg)
23493db446aSBoris Brezillon {
23593db446aSBoris Brezillon writew(val, nfc->regs + reg);
23693db446aSBoris Brezillon }
23793db446aSBoris Brezillon
nfi_writeb(struct mtk_nfc * nfc,u8 val,u32 reg)23893db446aSBoris Brezillon static inline void nfi_writeb(struct mtk_nfc *nfc, u8 val, u32 reg)
23993db446aSBoris Brezillon {
24093db446aSBoris Brezillon writeb(val, nfc->regs + reg);
24193db446aSBoris Brezillon }
24293db446aSBoris Brezillon
nfi_readl(struct mtk_nfc * nfc,u32 reg)24393db446aSBoris Brezillon static inline u32 nfi_readl(struct mtk_nfc *nfc, u32 reg)
24493db446aSBoris Brezillon {
24593db446aSBoris Brezillon return readl_relaxed(nfc->regs + reg);
24693db446aSBoris Brezillon }
24793db446aSBoris Brezillon
nfi_readw(struct mtk_nfc * nfc,u32 reg)24893db446aSBoris Brezillon static inline u16 nfi_readw(struct mtk_nfc *nfc, u32 reg)
24993db446aSBoris Brezillon {
25093db446aSBoris Brezillon return readw_relaxed(nfc->regs + reg);
25193db446aSBoris Brezillon }
25293db446aSBoris Brezillon
nfi_readb(struct mtk_nfc * nfc,u32 reg)25393db446aSBoris Brezillon static inline u8 nfi_readb(struct mtk_nfc *nfc, u32 reg)
25493db446aSBoris Brezillon {
25593db446aSBoris Brezillon return readb_relaxed(nfc->regs + reg);
25693db446aSBoris Brezillon }
25793db446aSBoris Brezillon
mtk_nfc_hw_reset(struct mtk_nfc * nfc)25893db446aSBoris Brezillon static void mtk_nfc_hw_reset(struct mtk_nfc *nfc)
25993db446aSBoris Brezillon {
26093db446aSBoris Brezillon struct device *dev = nfc->dev;
26193db446aSBoris Brezillon u32 val;
26293db446aSBoris Brezillon int ret;
26393db446aSBoris Brezillon
26493db446aSBoris Brezillon /* reset all registers and force the NFI master to terminate */
26593db446aSBoris Brezillon nfi_writel(nfc, CON_FIFO_FLUSH | CON_NFI_RST, NFI_CON);
26693db446aSBoris Brezillon
26793db446aSBoris Brezillon /* wait for the master to finish the last transaction */
26893db446aSBoris Brezillon ret = readl_poll_timeout(nfc->regs + NFI_MASTER_STA, val,
26993db446aSBoris Brezillon !(val & MASTER_STA_MASK), 50,
27093db446aSBoris Brezillon MTK_RESET_TIMEOUT);
27193db446aSBoris Brezillon if (ret)
27293db446aSBoris Brezillon dev_warn(dev, "master active in reset [0x%x] = 0x%x\n",
27393db446aSBoris Brezillon NFI_MASTER_STA, val);
27493db446aSBoris Brezillon
27593db446aSBoris Brezillon /* ensure any status register affected by the NFI master is reset */
27693db446aSBoris Brezillon nfi_writel(nfc, CON_FIFO_FLUSH | CON_NFI_RST, NFI_CON);
27793db446aSBoris Brezillon nfi_writew(nfc, STAR_DE, NFI_STRDATA);
27893db446aSBoris Brezillon }
27993db446aSBoris Brezillon
mtk_nfc_send_command(struct mtk_nfc * nfc,u8 command)28093db446aSBoris Brezillon static int mtk_nfc_send_command(struct mtk_nfc *nfc, u8 command)
28193db446aSBoris Brezillon {
28293db446aSBoris Brezillon struct device *dev = nfc->dev;
28393db446aSBoris Brezillon u32 val;
28493db446aSBoris Brezillon int ret;
28593db446aSBoris Brezillon
28693db446aSBoris Brezillon nfi_writel(nfc, command, NFI_CMD);
28793db446aSBoris Brezillon
28893db446aSBoris Brezillon ret = readl_poll_timeout_atomic(nfc->regs + NFI_STA, val,
28993db446aSBoris Brezillon !(val & STA_CMD), 10, MTK_TIMEOUT);
29093db446aSBoris Brezillon if (ret) {
29193db446aSBoris Brezillon dev_warn(dev, "nfi core timed out entering command mode\n");
29293db446aSBoris Brezillon return -EIO;
29393db446aSBoris Brezillon }
29493db446aSBoris Brezillon
29593db446aSBoris Brezillon return 0;
29693db446aSBoris Brezillon }
29793db446aSBoris Brezillon
mtk_nfc_send_address(struct mtk_nfc * nfc,int addr)29893db446aSBoris Brezillon static int mtk_nfc_send_address(struct mtk_nfc *nfc, int addr)
29993db446aSBoris Brezillon {
30093db446aSBoris Brezillon struct device *dev = nfc->dev;
30193db446aSBoris Brezillon u32 val;
30293db446aSBoris Brezillon int ret;
30393db446aSBoris Brezillon
30493db446aSBoris Brezillon nfi_writel(nfc, addr, NFI_COLADDR);
30593db446aSBoris Brezillon nfi_writel(nfc, 0, NFI_ROWADDR);
30693db446aSBoris Brezillon nfi_writew(nfc, 1, NFI_ADDRNOB);
30793db446aSBoris Brezillon
30893db446aSBoris Brezillon ret = readl_poll_timeout_atomic(nfc->regs + NFI_STA, val,
30993db446aSBoris Brezillon !(val & STA_ADDR), 10, MTK_TIMEOUT);
31093db446aSBoris Brezillon if (ret) {
31193db446aSBoris Brezillon dev_warn(dev, "nfi core timed out entering address mode\n");
31293db446aSBoris Brezillon return -EIO;
31393db446aSBoris Brezillon }
31493db446aSBoris Brezillon
31593db446aSBoris Brezillon return 0;
31693db446aSBoris Brezillon }
31793db446aSBoris Brezillon
mtk_nfc_hw_runtime_config(struct mtd_info * mtd)31893db446aSBoris Brezillon static int mtk_nfc_hw_runtime_config(struct mtd_info *mtd)
31993db446aSBoris Brezillon {
32093db446aSBoris Brezillon struct nand_chip *chip = mtd_to_nand(mtd);
32193db446aSBoris Brezillon struct mtk_nfc_nand_chip *mtk_nand = to_mtk_nand(chip);
32293db446aSBoris Brezillon struct mtk_nfc *nfc = nand_get_controller_data(chip);
32393db446aSBoris Brezillon u32 fmt, spare, i;
32493db446aSBoris Brezillon
32593db446aSBoris Brezillon if (!mtd->writesize)
32693db446aSBoris Brezillon return 0;
32793db446aSBoris Brezillon
32893db446aSBoris Brezillon spare = mtk_nand->spare_per_sector;
32993db446aSBoris Brezillon
33093db446aSBoris Brezillon switch (mtd->writesize) {
33193db446aSBoris Brezillon case 512:
33293db446aSBoris Brezillon fmt = PAGEFMT_512_2K | PAGEFMT_SEC_SEL_512;
33393db446aSBoris Brezillon break;
33493db446aSBoris Brezillon case KB(2):
33593db446aSBoris Brezillon if (chip->ecc.size == 512)
33693db446aSBoris Brezillon fmt = PAGEFMT_2K_4K | PAGEFMT_SEC_SEL_512;
33793db446aSBoris Brezillon else
33893db446aSBoris Brezillon fmt = PAGEFMT_512_2K;
33993db446aSBoris Brezillon break;
34093db446aSBoris Brezillon case KB(4):
34193db446aSBoris Brezillon if (chip->ecc.size == 512)
34293db446aSBoris Brezillon fmt = PAGEFMT_4K_8K | PAGEFMT_SEC_SEL_512;
34393db446aSBoris Brezillon else
34493db446aSBoris Brezillon fmt = PAGEFMT_2K_4K;
34593db446aSBoris Brezillon break;
34693db446aSBoris Brezillon case KB(8):
34793db446aSBoris Brezillon if (chip->ecc.size == 512)
34893db446aSBoris Brezillon fmt = PAGEFMT_8K_16K | PAGEFMT_SEC_SEL_512;
34993db446aSBoris Brezillon else
35093db446aSBoris Brezillon fmt = PAGEFMT_4K_8K;
35193db446aSBoris Brezillon break;
35293db446aSBoris Brezillon case KB(16):
35393db446aSBoris Brezillon fmt = PAGEFMT_8K_16K;
35493db446aSBoris Brezillon break;
35593db446aSBoris Brezillon default:
35693db446aSBoris Brezillon dev_err(nfc->dev, "invalid page len: %d\n", mtd->writesize);
35793db446aSBoris Brezillon return -EINVAL;
35893db446aSBoris Brezillon }
35993db446aSBoris Brezillon
36093db446aSBoris Brezillon /*
36193db446aSBoris Brezillon * the hardware will double the value for this eccsize, so we need to
36293db446aSBoris Brezillon * halve it
36393db446aSBoris Brezillon */
36493db446aSBoris Brezillon if (chip->ecc.size == 1024)
36593db446aSBoris Brezillon spare >>= 1;
36693db446aSBoris Brezillon
36793db446aSBoris Brezillon for (i = 0; i < nfc->caps->num_spare_size; i++) {
36893db446aSBoris Brezillon if (nfc->caps->spare_size[i] == spare)
36993db446aSBoris Brezillon break;
37093db446aSBoris Brezillon }
37193db446aSBoris Brezillon
37293db446aSBoris Brezillon if (i == nfc->caps->num_spare_size) {
37393db446aSBoris Brezillon dev_err(nfc->dev, "invalid spare size %d\n", spare);
37493db446aSBoris Brezillon return -EINVAL;
37593db446aSBoris Brezillon }
37693db446aSBoris Brezillon
37793db446aSBoris Brezillon fmt |= i << nfc->caps->pageformat_spare_shift;
37893db446aSBoris Brezillon
37993db446aSBoris Brezillon fmt |= mtk_nand->fdm.reg_size << PAGEFMT_FDM_SHIFT;
38093db446aSBoris Brezillon fmt |= mtk_nand->fdm.ecc_size << PAGEFMT_FDM_ECC_SHIFT;
38193db446aSBoris Brezillon nfi_writel(nfc, fmt, NFI_PAGEFMT);
38293db446aSBoris Brezillon
38393db446aSBoris Brezillon nfc->ecc_cfg.strength = chip->ecc.strength;
38493db446aSBoris Brezillon nfc->ecc_cfg.len = chip->ecc.size + mtk_nand->fdm.ecc_size;
38593db446aSBoris Brezillon
38693db446aSBoris Brezillon return 0;
38793db446aSBoris Brezillon }
38893db446aSBoris Brezillon
mtk_nfc_wait_ioready(struct mtk_nfc * nfc)38993db446aSBoris Brezillon static inline void mtk_nfc_wait_ioready(struct mtk_nfc *nfc)
39093db446aSBoris Brezillon {
39193db446aSBoris Brezillon int rc;
39293db446aSBoris Brezillon u8 val;
39393db446aSBoris Brezillon
39493db446aSBoris Brezillon rc = readb_poll_timeout_atomic(nfc->regs + NFI_PIO_DIRDY, val,
39593db446aSBoris Brezillon val & PIO_DI_RDY, 10, MTK_TIMEOUT);
39693db446aSBoris Brezillon if (rc < 0)
39793db446aSBoris Brezillon dev_err(nfc->dev, "data not ready\n");
39893db446aSBoris Brezillon }
39993db446aSBoris Brezillon
mtk_nfc_read_byte(struct nand_chip * chip)4007e534323SBoris Brezillon static inline u8 mtk_nfc_read_byte(struct nand_chip *chip)
40193db446aSBoris Brezillon {
40293db446aSBoris Brezillon struct mtk_nfc *nfc = nand_get_controller_data(chip);
40393db446aSBoris Brezillon u32 reg;
40493db446aSBoris Brezillon
40593db446aSBoris Brezillon /* after each byte read, the NFI_STA reg is reset by the hardware */
40693db446aSBoris Brezillon reg = nfi_readl(nfc, NFI_STA) & NFI_FSM_MASK;
40793db446aSBoris Brezillon if (reg != NFI_FSM_CUSTDATA) {
40893db446aSBoris Brezillon reg = nfi_readw(nfc, NFI_CNFG);
40993db446aSBoris Brezillon reg |= CNFG_BYTE_RW | CNFG_READ_EN;
41093db446aSBoris Brezillon nfi_writew(nfc, reg, NFI_CNFG);
41193db446aSBoris Brezillon
41293db446aSBoris Brezillon /*
41393db446aSBoris Brezillon * set to max sector to allow the HW to continue reading over
41493db446aSBoris Brezillon * unaligned accesses
41593db446aSBoris Brezillon */
41693db446aSBoris Brezillon reg = (nfc->caps->max_sector << CON_SEC_SHIFT) | CON_BRD;
41793db446aSBoris Brezillon nfi_writel(nfc, reg, NFI_CON);
41893db446aSBoris Brezillon
41993db446aSBoris Brezillon /* trigger to fetch data */
42093db446aSBoris Brezillon nfi_writew(nfc, STAR_EN, NFI_STRDATA);
42193db446aSBoris Brezillon }
42293db446aSBoris Brezillon
42393db446aSBoris Brezillon mtk_nfc_wait_ioready(nfc);
42493db446aSBoris Brezillon
42593db446aSBoris Brezillon return nfi_readb(nfc, NFI_DATAR);
42693db446aSBoris Brezillon }
42793db446aSBoris Brezillon
mtk_nfc_read_buf(struct nand_chip * chip,u8 * buf,int len)4287e534323SBoris Brezillon static void mtk_nfc_read_buf(struct nand_chip *chip, u8 *buf, int len)
42993db446aSBoris Brezillon {
43093db446aSBoris Brezillon int i;
43193db446aSBoris Brezillon
43293db446aSBoris Brezillon for (i = 0; i < len; i++)
4337e534323SBoris Brezillon buf[i] = mtk_nfc_read_byte(chip);
43493db446aSBoris Brezillon }
43593db446aSBoris Brezillon
mtk_nfc_write_byte(struct nand_chip * chip,u8 byte)436c0739d85SBoris Brezillon static void mtk_nfc_write_byte(struct nand_chip *chip, u8 byte)
43793db446aSBoris Brezillon {
438c0739d85SBoris Brezillon struct mtk_nfc *nfc = nand_get_controller_data(chip);
43993db446aSBoris Brezillon u32 reg;
44093db446aSBoris Brezillon
44193db446aSBoris Brezillon reg = nfi_readl(nfc, NFI_STA) & NFI_FSM_MASK;
44293db446aSBoris Brezillon
44393db446aSBoris Brezillon if (reg != NFI_FSM_CUSTDATA) {
44493db446aSBoris Brezillon reg = nfi_readw(nfc, NFI_CNFG) | CNFG_BYTE_RW;
44593db446aSBoris Brezillon nfi_writew(nfc, reg, NFI_CNFG);
44693db446aSBoris Brezillon
44793db446aSBoris Brezillon reg = nfc->caps->max_sector << CON_SEC_SHIFT | CON_BWR;
44893db446aSBoris Brezillon nfi_writel(nfc, reg, NFI_CON);
44993db446aSBoris Brezillon
45093db446aSBoris Brezillon nfi_writew(nfc, STAR_EN, NFI_STRDATA);
45193db446aSBoris Brezillon }
45293db446aSBoris Brezillon
45393db446aSBoris Brezillon mtk_nfc_wait_ioready(nfc);
45493db446aSBoris Brezillon nfi_writeb(nfc, byte, NFI_DATAW);
45593db446aSBoris Brezillon }
45693db446aSBoris Brezillon
mtk_nfc_write_buf(struct nand_chip * chip,const u8 * buf,int len)457c0739d85SBoris Brezillon static void mtk_nfc_write_buf(struct nand_chip *chip, const u8 *buf, int len)
45893db446aSBoris Brezillon {
45993db446aSBoris Brezillon int i;
46093db446aSBoris Brezillon
46193db446aSBoris Brezillon for (i = 0; i < len; i++)
462c0739d85SBoris Brezillon mtk_nfc_write_byte(chip, buf[i]);
46393db446aSBoris Brezillon }
46493db446aSBoris Brezillon
mtk_nfc_exec_instr(struct nand_chip * chip,const struct nand_op_instr * instr)4655197360fSBoris Brezillon static int mtk_nfc_exec_instr(struct nand_chip *chip,
4665197360fSBoris Brezillon const struct nand_op_instr *instr)
4675197360fSBoris Brezillon {
4685197360fSBoris Brezillon struct mtk_nfc *nfc = nand_get_controller_data(chip);
4695197360fSBoris Brezillon unsigned int i;
4705197360fSBoris Brezillon u32 status;
4715197360fSBoris Brezillon
4725197360fSBoris Brezillon switch (instr->type) {
4735197360fSBoris Brezillon case NAND_OP_CMD_INSTR:
4745197360fSBoris Brezillon mtk_nfc_send_command(nfc, instr->ctx.cmd.opcode);
4755197360fSBoris Brezillon return 0;
4765197360fSBoris Brezillon case NAND_OP_ADDR_INSTR:
4775197360fSBoris Brezillon for (i = 0; i < instr->ctx.addr.naddrs; i++)
4785197360fSBoris Brezillon mtk_nfc_send_address(nfc, instr->ctx.addr.addrs[i]);
4795197360fSBoris Brezillon return 0;
4805197360fSBoris Brezillon case NAND_OP_DATA_IN_INSTR:
4815197360fSBoris Brezillon mtk_nfc_read_buf(chip, instr->ctx.data.buf.in,
4825197360fSBoris Brezillon instr->ctx.data.len);
4835197360fSBoris Brezillon return 0;
4845197360fSBoris Brezillon case NAND_OP_DATA_OUT_INSTR:
4855197360fSBoris Brezillon mtk_nfc_write_buf(chip, instr->ctx.data.buf.out,
4865197360fSBoris Brezillon instr->ctx.data.len);
4875197360fSBoris Brezillon return 0;
4885197360fSBoris Brezillon case NAND_OP_WAITRDY_INSTR:
4895197360fSBoris Brezillon return readl_poll_timeout(nfc->regs + NFI_STA, status,
4902fb164f0SHauke Mehrtens !(status & STA_BUSY), 20,
4912fb164f0SHauke Mehrtens instr->ctx.waitrdy.timeout_ms * 1000);
4925197360fSBoris Brezillon default:
4935197360fSBoris Brezillon break;
4945197360fSBoris Brezillon }
4955197360fSBoris Brezillon
4965197360fSBoris Brezillon return -EINVAL;
4975197360fSBoris Brezillon }
4985197360fSBoris Brezillon
mtk_nfc_select_target(struct nand_chip * nand,unsigned int cs)4995197360fSBoris Brezillon static void mtk_nfc_select_target(struct nand_chip *nand, unsigned int cs)
5005197360fSBoris Brezillon {
5015197360fSBoris Brezillon struct mtk_nfc *nfc = nand_get_controller_data(nand);
5025197360fSBoris Brezillon struct mtk_nfc_nand_chip *mtk_nand = to_mtk_nand(nand);
5035197360fSBoris Brezillon
5045197360fSBoris Brezillon mtk_nfc_hw_runtime_config(nand_to_mtd(nand));
5055197360fSBoris Brezillon
5065197360fSBoris Brezillon nfi_writel(nfc, mtk_nand->sels[cs], NFI_CSEL);
5075197360fSBoris Brezillon }
5085197360fSBoris Brezillon
mtk_nfc_exec_op(struct nand_chip * chip,const struct nand_operation * op,bool check_only)5095197360fSBoris Brezillon static int mtk_nfc_exec_op(struct nand_chip *chip,
5105197360fSBoris Brezillon const struct nand_operation *op,
5115197360fSBoris Brezillon bool check_only)
5125197360fSBoris Brezillon {
5135197360fSBoris Brezillon struct mtk_nfc *nfc = nand_get_controller_data(chip);
5145197360fSBoris Brezillon unsigned int i;
5155197360fSBoris Brezillon int ret = 0;
5165197360fSBoris Brezillon
5175197360fSBoris Brezillon if (check_only)
5185197360fSBoris Brezillon return 0;
5195197360fSBoris Brezillon
5205197360fSBoris Brezillon mtk_nfc_hw_reset(nfc);
5215197360fSBoris Brezillon nfi_writew(nfc, CNFG_OP_CUST, NFI_CNFG);
5225197360fSBoris Brezillon mtk_nfc_select_target(chip, op->cs);
5235197360fSBoris Brezillon
5245197360fSBoris Brezillon for (i = 0; i < op->ninstrs; i++) {
5255197360fSBoris Brezillon ret = mtk_nfc_exec_instr(chip, &op->instrs[i]);
5265197360fSBoris Brezillon if (ret)
5275197360fSBoris Brezillon break;
5285197360fSBoris Brezillon }
5295197360fSBoris Brezillon
5305197360fSBoris Brezillon return ret;
5315197360fSBoris Brezillon }
5325197360fSBoris Brezillon
mtk_nfc_setup_interface(struct nand_chip * chip,int csline,const struct nand_interface_config * conf)5334c46667bSMiquel Raynal static int mtk_nfc_setup_interface(struct nand_chip *chip, int csline,
5344c46667bSMiquel Raynal const struct nand_interface_config *conf)
53593db446aSBoris Brezillon {
536858838b8SBoris Brezillon struct mtk_nfc *nfc = nand_get_controller_data(chip);
53793db446aSBoris Brezillon const struct nand_sdr_timings *timings;
538e1884ffdSXiaolei Li u32 rate, tpoecs, tprecs, tc2r, tw2r, twh, twst = 0, trlt = 0;
53942d13a09SXiaolei Li u32 temp, tsel = 0;
54093db446aSBoris Brezillon
54193db446aSBoris Brezillon timings = nand_get_sdr_timings(conf);
54293db446aSBoris Brezillon if (IS_ERR(timings))
54393db446aSBoris Brezillon return -ENOTSUPP;
54493db446aSBoris Brezillon
54593db446aSBoris Brezillon if (csline == NAND_DATA_IFACE_CHECK_ONLY)
54693db446aSBoris Brezillon return 0;
54793db446aSBoris Brezillon
54893db446aSBoris Brezillon rate = clk_get_rate(nfc->clk.nfi_clk);
54993db446aSBoris Brezillon /* There is a frequency divider in some IPs */
55093db446aSBoris Brezillon rate /= nfc->caps->nfi_clk_div;
55193db446aSBoris Brezillon
55293db446aSBoris Brezillon /* turn clock rate into KHZ */
55393db446aSBoris Brezillon rate /= 1000;
55493db446aSBoris Brezillon
55593db446aSBoris Brezillon tpoecs = max(timings->tALH_min, timings->tCLH_min) / 1000;
55693db446aSBoris Brezillon tpoecs = DIV_ROUND_UP(tpoecs * rate, 1000000);
55793db446aSBoris Brezillon tpoecs &= 0xf;
55893db446aSBoris Brezillon
55993db446aSBoris Brezillon tprecs = max(timings->tCLS_min, timings->tALS_min) / 1000;
56093db446aSBoris Brezillon tprecs = DIV_ROUND_UP(tprecs * rate, 1000000);
56193db446aSBoris Brezillon tprecs &= 0x3f;
56293db446aSBoris Brezillon
56393db446aSBoris Brezillon /* sdr interface has no tCR which means CE# low to RE# low */
56493db446aSBoris Brezillon tc2r = 0;
56593db446aSBoris Brezillon
56693db446aSBoris Brezillon tw2r = timings->tWHR_min / 1000;
56793db446aSBoris Brezillon tw2r = DIV_ROUND_UP(tw2r * rate, 1000000);
56893db446aSBoris Brezillon tw2r = DIV_ROUND_UP(tw2r - 1, 2);
56993db446aSBoris Brezillon tw2r &= 0xf;
57093db446aSBoris Brezillon
57193db446aSBoris Brezillon twh = max(timings->tREH_min, timings->tWH_min) / 1000;
57293db446aSBoris Brezillon twh = DIV_ROUND_UP(twh * rate, 1000000) - 1;
57393db446aSBoris Brezillon twh &= 0xf;
57493db446aSBoris Brezillon
575e1884ffdSXiaolei Li /* Calculate real WE#/RE# hold time in nanosecond */
57642d13a09SXiaolei Li temp = (twh + 1) * 1000000 / rate;
577e1884ffdSXiaolei Li /* nanosecond to picosecond */
57842d13a09SXiaolei Li temp *= 1000;
579e1884ffdSXiaolei Li
580e1884ffdSXiaolei Li /*
581e1884ffdSXiaolei Li * WE# low level time should be expaned to meet WE# pulse time
582e1884ffdSXiaolei Li * and WE# cycle time at the same time.
583e1884ffdSXiaolei Li */
58442d13a09SXiaolei Li if (temp < timings->tWC_min)
58542d13a09SXiaolei Li twst = timings->tWC_min - temp;
586e1884ffdSXiaolei Li twst = max(timings->tWP_min, twst) / 1000;
58793db446aSBoris Brezillon twst = DIV_ROUND_UP(twst * rate, 1000000) - 1;
58893db446aSBoris Brezillon twst &= 0xf;
58993db446aSBoris Brezillon
590e1884ffdSXiaolei Li /*
59142d13a09SXiaolei Li * RE# low level time should be expaned to meet RE# pulse time
59242d13a09SXiaolei Li * and RE# cycle time at the same time.
593e1884ffdSXiaolei Li */
59442d13a09SXiaolei Li if (temp < timings->tRC_min)
59542d13a09SXiaolei Li trlt = timings->tRC_min - temp;
59642d13a09SXiaolei Li trlt = max(trlt, timings->tRP_min) / 1000;
59793db446aSBoris Brezillon trlt = DIV_ROUND_UP(trlt * rate, 1000000) - 1;
59893db446aSBoris Brezillon trlt &= 0xf;
59993db446aSBoris Brezillon
60042d13a09SXiaolei Li /* Calculate RE# pulse time in nanosecond. */
60142d13a09SXiaolei Li temp = (trlt + 1) * 1000000 / rate;
60242d13a09SXiaolei Li /* nanosecond to picosecond */
60342d13a09SXiaolei Li temp *= 1000;
60442d13a09SXiaolei Li /*
60542d13a09SXiaolei Li * If RE# access time is bigger than RE# pulse time,
60642d13a09SXiaolei Li * delay sampling data timing.
60742d13a09SXiaolei Li */
60842d13a09SXiaolei Li if (temp < timings->tREA_max) {
60942d13a09SXiaolei Li tsel = timings->tREA_max / 1000;
61042d13a09SXiaolei Li tsel = DIV_ROUND_UP(tsel * rate, 1000000);
61142d13a09SXiaolei Li tsel -= (trlt + 1);
61242d13a09SXiaolei Li if (tsel > MAX_STROBE_DLY) {
61342d13a09SXiaolei Li trlt += tsel - MAX_STROBE_DLY;
61442d13a09SXiaolei Li tsel = MAX_STROBE_DLY;
61542d13a09SXiaolei Li }
61642d13a09SXiaolei Li }
61742d13a09SXiaolei Li temp = nfi_readl(nfc, NFI_DEBUG_CON1);
61842d13a09SXiaolei Li temp &= ~STROBE_MASK;
61942d13a09SXiaolei Li temp |= tsel << STROBE_SHIFT;
62042d13a09SXiaolei Li nfi_writel(nfc, temp, NFI_DEBUG_CON1);
62142d13a09SXiaolei Li
62293db446aSBoris Brezillon /*
62393db446aSBoris Brezillon * ACCON: access timing control register
62493db446aSBoris Brezillon * -------------------------------------
62593db446aSBoris Brezillon * 31:28: tpoecs, minimum required time for CS post pulling down after
62693db446aSBoris Brezillon * accessing the device
62793db446aSBoris Brezillon * 27:22: tprecs, minimum required time for CS pre pulling down before
62893db446aSBoris Brezillon * accessing the device
62993db446aSBoris Brezillon * 21:16: tc2r, minimum required time from NCEB low to NREB low
63093db446aSBoris Brezillon * 15:12: tw2r, minimum required time from NWEB high to NREB low.
63193db446aSBoris Brezillon * 11:08: twh, write enable hold time
63293db446aSBoris Brezillon * 07:04: twst, write wait states
63393db446aSBoris Brezillon * 03:00: trlt, read wait states
63493db446aSBoris Brezillon */
63593db446aSBoris Brezillon trlt = ACCTIMING(tpoecs, tprecs, tc2r, tw2r, twh, twst, trlt);
63693db446aSBoris Brezillon nfi_writel(nfc, trlt, NFI_ACCCON);
63793db446aSBoris Brezillon
63893db446aSBoris Brezillon return 0;
63993db446aSBoris Brezillon }
64093db446aSBoris Brezillon
mtk_nfc_sector_encode(struct nand_chip * chip,u8 * data)64193db446aSBoris Brezillon static int mtk_nfc_sector_encode(struct nand_chip *chip, u8 *data)
64293db446aSBoris Brezillon {
64393db446aSBoris Brezillon struct mtk_nfc *nfc = nand_get_controller_data(chip);
64493db446aSBoris Brezillon struct mtk_nfc_nand_chip *mtk_nand = to_mtk_nand(chip);
64593db446aSBoris Brezillon int size = chip->ecc.size + mtk_nand->fdm.reg_size;
64693db446aSBoris Brezillon
64793db446aSBoris Brezillon nfc->ecc_cfg.mode = ECC_DMA_MODE;
64893db446aSBoris Brezillon nfc->ecc_cfg.op = ECC_ENCODE;
64993db446aSBoris Brezillon
65093db446aSBoris Brezillon return mtk_ecc_encode(nfc->ecc, &nfc->ecc_cfg, data, size);
65193db446aSBoris Brezillon }
65293db446aSBoris Brezillon
mtk_nfc_no_bad_mark_swap(struct mtd_info * a,u8 * b,int c)65393db446aSBoris Brezillon static void mtk_nfc_no_bad_mark_swap(struct mtd_info *a, u8 *b, int c)
65493db446aSBoris Brezillon {
65593db446aSBoris Brezillon /* nop */
65693db446aSBoris Brezillon }
65793db446aSBoris Brezillon
mtk_nfc_bad_mark_swap(struct mtd_info * mtd,u8 * buf,int raw)65893db446aSBoris Brezillon static void mtk_nfc_bad_mark_swap(struct mtd_info *mtd, u8 *buf, int raw)
65993db446aSBoris Brezillon {
66093db446aSBoris Brezillon struct nand_chip *chip = mtd_to_nand(mtd);
66193db446aSBoris Brezillon struct mtk_nfc_nand_chip *nand = to_mtk_nand(chip);
66293db446aSBoris Brezillon u32 bad_pos = nand->bad_mark.pos;
66393db446aSBoris Brezillon
66493db446aSBoris Brezillon if (raw)
66593db446aSBoris Brezillon bad_pos += nand->bad_mark.sec * mtk_data_len(chip);
66693db446aSBoris Brezillon else
66793db446aSBoris Brezillon bad_pos += nand->bad_mark.sec * chip->ecc.size;
66893db446aSBoris Brezillon
66993db446aSBoris Brezillon swap(chip->oob_poi[0], buf[bad_pos]);
67093db446aSBoris Brezillon }
67193db446aSBoris Brezillon
mtk_nfc_format_subpage(struct mtd_info * mtd,u32 offset,u32 len,const u8 * buf)67293db446aSBoris Brezillon static int mtk_nfc_format_subpage(struct mtd_info *mtd, u32 offset,
67393db446aSBoris Brezillon u32 len, const u8 *buf)
67493db446aSBoris Brezillon {
67593db446aSBoris Brezillon struct nand_chip *chip = mtd_to_nand(mtd);
67693db446aSBoris Brezillon struct mtk_nfc_nand_chip *mtk_nand = to_mtk_nand(chip);
67793db446aSBoris Brezillon struct mtk_nfc *nfc = nand_get_controller_data(chip);
67893db446aSBoris Brezillon struct mtk_nfc_fdm *fdm = &mtk_nand->fdm;
67993db446aSBoris Brezillon u32 start, end;
68093db446aSBoris Brezillon int i, ret;
68193db446aSBoris Brezillon
68293db446aSBoris Brezillon start = offset / chip->ecc.size;
68393db446aSBoris Brezillon end = DIV_ROUND_UP(offset + len, chip->ecc.size);
68493db446aSBoris Brezillon
68593db446aSBoris Brezillon memset(nfc->buffer, 0xff, mtd->writesize + mtd->oobsize);
68693db446aSBoris Brezillon for (i = 0; i < chip->ecc.steps; i++) {
68793db446aSBoris Brezillon memcpy(mtk_data_ptr(chip, i), data_ptr(chip, buf, i),
68893db446aSBoris Brezillon chip->ecc.size);
68993db446aSBoris Brezillon
69093db446aSBoris Brezillon if (start > i || i >= end)
69193db446aSBoris Brezillon continue;
69293db446aSBoris Brezillon
69393db446aSBoris Brezillon if (i == mtk_nand->bad_mark.sec)
69493db446aSBoris Brezillon mtk_nand->bad_mark.bm_swap(mtd, nfc->buffer, 1);
69593db446aSBoris Brezillon
69693db446aSBoris Brezillon memcpy(mtk_oob_ptr(chip, i), oob_ptr(chip, i), fdm->reg_size);
69793db446aSBoris Brezillon
69893db446aSBoris Brezillon /* program the CRC back to the OOB */
69993db446aSBoris Brezillon ret = mtk_nfc_sector_encode(chip, mtk_data_ptr(chip, i));
70093db446aSBoris Brezillon if (ret < 0)
70193db446aSBoris Brezillon return ret;
70293db446aSBoris Brezillon }
70393db446aSBoris Brezillon
70493db446aSBoris Brezillon return 0;
70593db446aSBoris Brezillon }
70693db446aSBoris Brezillon
mtk_nfc_format_page(struct mtd_info * mtd,const u8 * buf)70793db446aSBoris Brezillon static void mtk_nfc_format_page(struct mtd_info *mtd, const u8 *buf)
70893db446aSBoris Brezillon {
70993db446aSBoris Brezillon struct nand_chip *chip = mtd_to_nand(mtd);
71093db446aSBoris Brezillon struct mtk_nfc_nand_chip *mtk_nand = to_mtk_nand(chip);
71193db446aSBoris Brezillon struct mtk_nfc *nfc = nand_get_controller_data(chip);
71293db446aSBoris Brezillon struct mtk_nfc_fdm *fdm = &mtk_nand->fdm;
71393db446aSBoris Brezillon u32 i;
71493db446aSBoris Brezillon
71593db446aSBoris Brezillon memset(nfc->buffer, 0xff, mtd->writesize + mtd->oobsize);
71693db446aSBoris Brezillon for (i = 0; i < chip->ecc.steps; i++) {
71793db446aSBoris Brezillon if (buf)
71893db446aSBoris Brezillon memcpy(mtk_data_ptr(chip, i), data_ptr(chip, buf, i),
71993db446aSBoris Brezillon chip->ecc.size);
72093db446aSBoris Brezillon
72193db446aSBoris Brezillon if (i == mtk_nand->bad_mark.sec)
72293db446aSBoris Brezillon mtk_nand->bad_mark.bm_swap(mtd, nfc->buffer, 1);
72393db446aSBoris Brezillon
72493db446aSBoris Brezillon memcpy(mtk_oob_ptr(chip, i), oob_ptr(chip, i), fdm->reg_size);
72593db446aSBoris Brezillon }
72693db446aSBoris Brezillon }
72793db446aSBoris Brezillon
mtk_nfc_read_fdm(struct nand_chip * chip,u32 start,u32 sectors)72893db446aSBoris Brezillon static inline void mtk_nfc_read_fdm(struct nand_chip *chip, u32 start,
72993db446aSBoris Brezillon u32 sectors)
73093db446aSBoris Brezillon {
73193db446aSBoris Brezillon struct mtk_nfc *nfc = nand_get_controller_data(chip);
73293db446aSBoris Brezillon struct mtk_nfc_nand_chip *mtk_nand = to_mtk_nand(chip);
73393db446aSBoris Brezillon struct mtk_nfc_fdm *fdm = &mtk_nand->fdm;
73493db446aSBoris Brezillon u32 vall, valm;
73593db446aSBoris Brezillon u8 *oobptr;
73693db446aSBoris Brezillon int i, j;
73793db446aSBoris Brezillon
73893db446aSBoris Brezillon for (i = 0; i < sectors; i++) {
73993db446aSBoris Brezillon oobptr = oob_ptr(chip, start + i);
74093db446aSBoris Brezillon vall = nfi_readl(nfc, NFI_FDML(i));
74193db446aSBoris Brezillon valm = nfi_readl(nfc, NFI_FDMM(i));
74293db446aSBoris Brezillon
74393db446aSBoris Brezillon for (j = 0; j < fdm->reg_size; j++)
74493db446aSBoris Brezillon oobptr[j] = (j >= 4 ? valm : vall) >> ((j % 4) * 8);
74593db446aSBoris Brezillon }
74693db446aSBoris Brezillon }
74793db446aSBoris Brezillon
mtk_nfc_write_fdm(struct nand_chip * chip)74893db446aSBoris Brezillon static inline void mtk_nfc_write_fdm(struct nand_chip *chip)
74993db446aSBoris Brezillon {
75093db446aSBoris Brezillon struct mtk_nfc *nfc = nand_get_controller_data(chip);
75193db446aSBoris Brezillon struct mtk_nfc_nand_chip *mtk_nand = to_mtk_nand(chip);
75293db446aSBoris Brezillon struct mtk_nfc_fdm *fdm = &mtk_nand->fdm;
75393db446aSBoris Brezillon u32 vall, valm;
75493db446aSBoris Brezillon u8 *oobptr;
75593db446aSBoris Brezillon int i, j;
75693db446aSBoris Brezillon
75793db446aSBoris Brezillon for (i = 0; i < chip->ecc.steps; i++) {
75893db446aSBoris Brezillon oobptr = oob_ptr(chip, i);
75993db446aSBoris Brezillon vall = 0;
76093db446aSBoris Brezillon valm = 0;
76193db446aSBoris Brezillon for (j = 0; j < 8; j++) {
76293db446aSBoris Brezillon if (j < 4)
76393db446aSBoris Brezillon vall |= (j < fdm->reg_size ? oobptr[j] : 0xff)
76493db446aSBoris Brezillon << (j * 8);
76593db446aSBoris Brezillon else
76693db446aSBoris Brezillon valm |= (j < fdm->reg_size ? oobptr[j] : 0xff)
76793db446aSBoris Brezillon << ((j - 4) * 8);
76893db446aSBoris Brezillon }
76993db446aSBoris Brezillon nfi_writel(nfc, vall, NFI_FDML(i));
77093db446aSBoris Brezillon nfi_writel(nfc, valm, NFI_FDMM(i));
77193db446aSBoris Brezillon }
77293db446aSBoris Brezillon }
77393db446aSBoris Brezillon
mtk_nfc_do_write_page(struct mtd_info * mtd,struct nand_chip * chip,const u8 * buf,int page,int len)77493db446aSBoris Brezillon static int mtk_nfc_do_write_page(struct mtd_info *mtd, struct nand_chip *chip,
77593db446aSBoris Brezillon const u8 *buf, int page, int len)
77693db446aSBoris Brezillon {
77793db446aSBoris Brezillon struct mtk_nfc *nfc = nand_get_controller_data(chip);
77893db446aSBoris Brezillon struct device *dev = nfc->dev;
77993db446aSBoris Brezillon dma_addr_t addr;
78093db446aSBoris Brezillon u32 reg;
78193db446aSBoris Brezillon int ret;
78293db446aSBoris Brezillon
78393db446aSBoris Brezillon addr = dma_map_single(dev, (void *)buf, len, DMA_TO_DEVICE);
78493db446aSBoris Brezillon ret = dma_mapping_error(nfc->dev, addr);
78593db446aSBoris Brezillon if (ret) {
78693db446aSBoris Brezillon dev_err(nfc->dev, "dma mapping error\n");
78793db446aSBoris Brezillon return -EINVAL;
78893db446aSBoris Brezillon }
78993db446aSBoris Brezillon
79093db446aSBoris Brezillon reg = nfi_readw(nfc, NFI_CNFG) | CNFG_AHB | CNFG_DMA_BURST_EN;
79193db446aSBoris Brezillon nfi_writew(nfc, reg, NFI_CNFG);
79293db446aSBoris Brezillon
79393db446aSBoris Brezillon nfi_writel(nfc, chip->ecc.steps << CON_SEC_SHIFT, NFI_CON);
79493db446aSBoris Brezillon nfi_writel(nfc, lower_32_bits(addr), NFI_STRADDR);
79593db446aSBoris Brezillon nfi_writew(nfc, INTR_AHB_DONE_EN, NFI_INTR_EN);
79693db446aSBoris Brezillon
79793db446aSBoris Brezillon init_completion(&nfc->done);
79893db446aSBoris Brezillon
79993db446aSBoris Brezillon reg = nfi_readl(nfc, NFI_CON) | CON_BWR;
80093db446aSBoris Brezillon nfi_writel(nfc, reg, NFI_CON);
80193db446aSBoris Brezillon nfi_writew(nfc, STAR_EN, NFI_STRDATA);
80293db446aSBoris Brezillon
80393db446aSBoris Brezillon ret = wait_for_completion_timeout(&nfc->done, msecs_to_jiffies(500));
80493db446aSBoris Brezillon if (!ret) {
80593db446aSBoris Brezillon dev_err(dev, "program ahb done timeout\n");
80693db446aSBoris Brezillon nfi_writew(nfc, 0, NFI_INTR_EN);
80793db446aSBoris Brezillon ret = -ETIMEDOUT;
80893db446aSBoris Brezillon goto timeout;
80993db446aSBoris Brezillon }
81093db446aSBoris Brezillon
81193db446aSBoris Brezillon ret = readl_poll_timeout_atomic(nfc->regs + NFI_ADDRCNTR, reg,
81293db446aSBoris Brezillon ADDRCNTR_SEC(reg) >= chip->ecc.steps,
81393db446aSBoris Brezillon 10, MTK_TIMEOUT);
81493db446aSBoris Brezillon if (ret)
81593db446aSBoris Brezillon dev_err(dev, "hwecc write timeout\n");
81693db446aSBoris Brezillon
81793db446aSBoris Brezillon timeout:
81893db446aSBoris Brezillon
81993db446aSBoris Brezillon dma_unmap_single(nfc->dev, addr, len, DMA_TO_DEVICE);
82093db446aSBoris Brezillon nfi_writel(nfc, 0, NFI_CON);
82193db446aSBoris Brezillon
82293db446aSBoris Brezillon return ret;
82393db446aSBoris Brezillon }
82493db446aSBoris Brezillon
mtk_nfc_write_page(struct mtd_info * mtd,struct nand_chip * chip,const u8 * buf,int page,int raw)82593db446aSBoris Brezillon static int mtk_nfc_write_page(struct mtd_info *mtd, struct nand_chip *chip,
82693db446aSBoris Brezillon const u8 *buf, int page, int raw)
82793db446aSBoris Brezillon {
82893db446aSBoris Brezillon struct mtk_nfc *nfc = nand_get_controller_data(chip);
82993db446aSBoris Brezillon struct mtk_nfc_nand_chip *mtk_nand = to_mtk_nand(chip);
83093db446aSBoris Brezillon size_t len;
83193db446aSBoris Brezillon const u8 *bufpoi;
83293db446aSBoris Brezillon u32 reg;
83393db446aSBoris Brezillon int ret;
83493db446aSBoris Brezillon
8355197360fSBoris Brezillon mtk_nfc_select_target(chip, chip->cur_cs);
83693db446aSBoris Brezillon nand_prog_page_begin_op(chip, page, 0, NULL, 0);
83793db446aSBoris Brezillon
83893db446aSBoris Brezillon if (!raw) {
83993db446aSBoris Brezillon /* OOB => FDM: from register, ECC: from HW */
84093db446aSBoris Brezillon reg = nfi_readw(nfc, NFI_CNFG) | CNFG_AUTO_FMT_EN;
84193db446aSBoris Brezillon nfi_writew(nfc, reg | CNFG_HW_ECC_EN, NFI_CNFG);
84293db446aSBoris Brezillon
84393db446aSBoris Brezillon nfc->ecc_cfg.op = ECC_ENCODE;
84493db446aSBoris Brezillon nfc->ecc_cfg.mode = ECC_NFI_MODE;
84593db446aSBoris Brezillon ret = mtk_ecc_enable(nfc->ecc, &nfc->ecc_cfg);
84693db446aSBoris Brezillon if (ret) {
84793db446aSBoris Brezillon /* clear NFI config */
84893db446aSBoris Brezillon reg = nfi_readw(nfc, NFI_CNFG);
84993db446aSBoris Brezillon reg &= ~(CNFG_AUTO_FMT_EN | CNFG_HW_ECC_EN);
85093db446aSBoris Brezillon nfi_writew(nfc, reg, NFI_CNFG);
85193db446aSBoris Brezillon
85293db446aSBoris Brezillon return ret;
85393db446aSBoris Brezillon }
85493db446aSBoris Brezillon
85593db446aSBoris Brezillon memcpy(nfc->buffer, buf, mtd->writesize);
85693db446aSBoris Brezillon mtk_nand->bad_mark.bm_swap(mtd, nfc->buffer, raw);
85793db446aSBoris Brezillon bufpoi = nfc->buffer;
85893db446aSBoris Brezillon
85993db446aSBoris Brezillon /* write OOB into the FDM registers (OOB area in MTK NAND) */
86093db446aSBoris Brezillon mtk_nfc_write_fdm(chip);
86193db446aSBoris Brezillon } else {
86293db446aSBoris Brezillon bufpoi = buf;
86393db446aSBoris Brezillon }
86493db446aSBoris Brezillon
86593db446aSBoris Brezillon len = mtd->writesize + (raw ? mtd->oobsize : 0);
86693db446aSBoris Brezillon ret = mtk_nfc_do_write_page(mtd, chip, bufpoi, page, len);
86793db446aSBoris Brezillon
86893db446aSBoris Brezillon if (!raw)
86993db446aSBoris Brezillon mtk_ecc_disable(nfc->ecc);
87093db446aSBoris Brezillon
87193db446aSBoris Brezillon if (ret)
87293db446aSBoris Brezillon return ret;
87393db446aSBoris Brezillon
87493db446aSBoris Brezillon return nand_prog_page_end_op(chip);
87593db446aSBoris Brezillon }
87693db446aSBoris Brezillon
mtk_nfc_write_page_hwecc(struct nand_chip * chip,const u8 * buf,int oob_on,int page)877767eb6fbSBoris Brezillon static int mtk_nfc_write_page_hwecc(struct nand_chip *chip, const u8 *buf,
87893db446aSBoris Brezillon int oob_on, int page)
87993db446aSBoris Brezillon {
880767eb6fbSBoris Brezillon return mtk_nfc_write_page(nand_to_mtd(chip), chip, buf, page, 0);
88193db446aSBoris Brezillon }
88293db446aSBoris Brezillon
mtk_nfc_write_page_raw(struct nand_chip * chip,const u8 * buf,int oob_on,int pg)883767eb6fbSBoris Brezillon static int mtk_nfc_write_page_raw(struct nand_chip *chip, const u8 *buf,
884767eb6fbSBoris Brezillon int oob_on, int pg)
88593db446aSBoris Brezillon {
886767eb6fbSBoris Brezillon struct mtd_info *mtd = nand_to_mtd(chip);
88793db446aSBoris Brezillon struct mtk_nfc *nfc = nand_get_controller_data(chip);
88893db446aSBoris Brezillon
88993db446aSBoris Brezillon mtk_nfc_format_page(mtd, buf);
89093db446aSBoris Brezillon return mtk_nfc_write_page(mtd, chip, nfc->buffer, pg, 1);
89193db446aSBoris Brezillon }
89293db446aSBoris Brezillon
mtk_nfc_write_subpage_hwecc(struct nand_chip * chip,u32 offset,u32 data_len,const u8 * buf,int oob_on,int page)893767eb6fbSBoris Brezillon static int mtk_nfc_write_subpage_hwecc(struct nand_chip *chip, u32 offset,
89493db446aSBoris Brezillon u32 data_len, const u8 *buf,
89593db446aSBoris Brezillon int oob_on, int page)
89693db446aSBoris Brezillon {
897767eb6fbSBoris Brezillon struct mtd_info *mtd = nand_to_mtd(chip);
89893db446aSBoris Brezillon struct mtk_nfc *nfc = nand_get_controller_data(chip);
89993db446aSBoris Brezillon int ret;
90093db446aSBoris Brezillon
90193db446aSBoris Brezillon ret = mtk_nfc_format_subpage(mtd, offset, data_len, buf);
90293db446aSBoris Brezillon if (ret < 0)
90393db446aSBoris Brezillon return ret;
90493db446aSBoris Brezillon
90593db446aSBoris Brezillon /* use the data in the private buffer (now with FDM and CRC) */
90693db446aSBoris Brezillon return mtk_nfc_write_page(mtd, chip, nfc->buffer, page, 1);
90793db446aSBoris Brezillon }
90893db446aSBoris Brezillon
mtk_nfc_write_oob_std(struct nand_chip * chip,int page)909767eb6fbSBoris Brezillon static int mtk_nfc_write_oob_std(struct nand_chip *chip, int page)
91093db446aSBoris Brezillon {
911767eb6fbSBoris Brezillon return mtk_nfc_write_page_raw(chip, NULL, 1, page);
91293db446aSBoris Brezillon }
91393db446aSBoris Brezillon
mtk_nfc_update_ecc_stats(struct mtd_info * mtd,u8 * buf,u32 start,u32 sectors)914336d4b13SXiaolei Li static int mtk_nfc_update_ecc_stats(struct mtd_info *mtd, u8 *buf, u32 start,
915336d4b13SXiaolei Li u32 sectors)
91693db446aSBoris Brezillon {
91793db446aSBoris Brezillon struct nand_chip *chip = mtd_to_nand(mtd);
91893db446aSBoris Brezillon struct mtk_nfc *nfc = nand_get_controller_data(chip);
91993db446aSBoris Brezillon struct mtk_nfc_nand_chip *mtk_nand = to_mtk_nand(chip);
92093db446aSBoris Brezillon struct mtk_ecc_stats stats;
921336d4b13SXiaolei Li u32 reg_size = mtk_nand->fdm.reg_size;
92293db446aSBoris Brezillon int rc, i;
92393db446aSBoris Brezillon
92493db446aSBoris Brezillon rc = nfi_readl(nfc, NFI_STA) & STA_EMP_PAGE;
92593db446aSBoris Brezillon if (rc) {
92693db446aSBoris Brezillon memset(buf, 0xff, sectors * chip->ecc.size);
92793db446aSBoris Brezillon for (i = 0; i < sectors; i++)
928336d4b13SXiaolei Li memset(oob_ptr(chip, start + i), 0xff, reg_size);
92993db446aSBoris Brezillon return 0;
93093db446aSBoris Brezillon }
93193db446aSBoris Brezillon
93293db446aSBoris Brezillon mtk_ecc_get_stats(nfc->ecc, &stats, sectors);
93393db446aSBoris Brezillon mtd->ecc_stats.corrected += stats.corrected;
93493db446aSBoris Brezillon mtd->ecc_stats.failed += stats.failed;
93593db446aSBoris Brezillon
93693db446aSBoris Brezillon return stats.bitflips;
93793db446aSBoris Brezillon }
93893db446aSBoris Brezillon
mtk_nfc_read_subpage(struct mtd_info * mtd,struct nand_chip * chip,u32 data_offs,u32 readlen,u8 * bufpoi,int page,int raw)93993db446aSBoris Brezillon static int mtk_nfc_read_subpage(struct mtd_info *mtd, struct nand_chip *chip,
94093db446aSBoris Brezillon u32 data_offs, u32 readlen,
94193db446aSBoris Brezillon u8 *bufpoi, int page, int raw)
94293db446aSBoris Brezillon {
94393db446aSBoris Brezillon struct mtk_nfc *nfc = nand_get_controller_data(chip);
94493db446aSBoris Brezillon struct mtk_nfc_nand_chip *mtk_nand = to_mtk_nand(chip);
94593db446aSBoris Brezillon u32 spare = mtk_nand->spare_per_sector;
94693db446aSBoris Brezillon u32 column, sectors, start, end, reg;
94793db446aSBoris Brezillon dma_addr_t addr;
948336d4b13SXiaolei Li int bitflips = 0;
94993db446aSBoris Brezillon size_t len;
95093db446aSBoris Brezillon u8 *buf;
95193db446aSBoris Brezillon int rc;
95293db446aSBoris Brezillon
9535197360fSBoris Brezillon mtk_nfc_select_target(chip, chip->cur_cs);
95493db446aSBoris Brezillon start = data_offs / chip->ecc.size;
95593db446aSBoris Brezillon end = DIV_ROUND_UP(data_offs + readlen, chip->ecc.size);
95693db446aSBoris Brezillon
95793db446aSBoris Brezillon sectors = end - start;
95893db446aSBoris Brezillon column = start * (chip->ecc.size + spare);
95993db446aSBoris Brezillon
96093db446aSBoris Brezillon len = sectors * chip->ecc.size + (raw ? sectors * spare : 0);
96193db446aSBoris Brezillon buf = bufpoi + start * chip->ecc.size;
96293db446aSBoris Brezillon
96393db446aSBoris Brezillon nand_read_page_op(chip, page, column, NULL, 0);
96493db446aSBoris Brezillon
96593db446aSBoris Brezillon addr = dma_map_single(nfc->dev, buf, len, DMA_FROM_DEVICE);
96693db446aSBoris Brezillon rc = dma_mapping_error(nfc->dev, addr);
96793db446aSBoris Brezillon if (rc) {
96893db446aSBoris Brezillon dev_err(nfc->dev, "dma mapping error\n");
96993db446aSBoris Brezillon
97093db446aSBoris Brezillon return -EINVAL;
97193db446aSBoris Brezillon }
97293db446aSBoris Brezillon
97393db446aSBoris Brezillon reg = nfi_readw(nfc, NFI_CNFG);
97493db446aSBoris Brezillon reg |= CNFG_READ_EN | CNFG_DMA_BURST_EN | CNFG_AHB;
97593db446aSBoris Brezillon if (!raw) {
97693db446aSBoris Brezillon reg |= CNFG_AUTO_FMT_EN | CNFG_HW_ECC_EN;
97793db446aSBoris Brezillon nfi_writew(nfc, reg, NFI_CNFG);
97893db446aSBoris Brezillon
97993db446aSBoris Brezillon nfc->ecc_cfg.mode = ECC_NFI_MODE;
98093db446aSBoris Brezillon nfc->ecc_cfg.sectors = sectors;
98193db446aSBoris Brezillon nfc->ecc_cfg.op = ECC_DECODE;
98293db446aSBoris Brezillon rc = mtk_ecc_enable(nfc->ecc, &nfc->ecc_cfg);
98393db446aSBoris Brezillon if (rc) {
98493db446aSBoris Brezillon dev_err(nfc->dev, "ecc enable\n");
98593db446aSBoris Brezillon /* clear NFI_CNFG */
98693db446aSBoris Brezillon reg &= ~(CNFG_DMA_BURST_EN | CNFG_AHB | CNFG_READ_EN |
98793db446aSBoris Brezillon CNFG_AUTO_FMT_EN | CNFG_HW_ECC_EN);
98893db446aSBoris Brezillon nfi_writew(nfc, reg, NFI_CNFG);
98993db446aSBoris Brezillon dma_unmap_single(nfc->dev, addr, len, DMA_FROM_DEVICE);
99093db446aSBoris Brezillon
99193db446aSBoris Brezillon return rc;
99293db446aSBoris Brezillon }
99393db446aSBoris Brezillon } else {
99493db446aSBoris Brezillon nfi_writew(nfc, reg, NFI_CNFG);
99593db446aSBoris Brezillon }
99693db446aSBoris Brezillon
99793db446aSBoris Brezillon nfi_writel(nfc, sectors << CON_SEC_SHIFT, NFI_CON);
99893db446aSBoris Brezillon nfi_writew(nfc, INTR_AHB_DONE_EN, NFI_INTR_EN);
99993db446aSBoris Brezillon nfi_writel(nfc, lower_32_bits(addr), NFI_STRADDR);
100093db446aSBoris Brezillon
100193db446aSBoris Brezillon init_completion(&nfc->done);
100293db446aSBoris Brezillon reg = nfi_readl(nfc, NFI_CON) | CON_BRD;
100393db446aSBoris Brezillon nfi_writel(nfc, reg, NFI_CON);
100493db446aSBoris Brezillon nfi_writew(nfc, STAR_EN, NFI_STRDATA);
100593db446aSBoris Brezillon
100693db446aSBoris Brezillon rc = wait_for_completion_timeout(&nfc->done, msecs_to_jiffies(500));
100793db446aSBoris Brezillon if (!rc)
100893db446aSBoris Brezillon dev_warn(nfc->dev, "read ahb/dma done timeout\n");
100993db446aSBoris Brezillon
101093db446aSBoris Brezillon rc = readl_poll_timeout_atomic(nfc->regs + NFI_BYTELEN, reg,
101193db446aSBoris Brezillon ADDRCNTR_SEC(reg) >= sectors, 10,
101293db446aSBoris Brezillon MTK_TIMEOUT);
101393db446aSBoris Brezillon if (rc < 0) {
101493db446aSBoris Brezillon dev_err(nfc->dev, "subpage done timeout\n");
101593db446aSBoris Brezillon bitflips = -EIO;
1016336d4b13SXiaolei Li } else if (!raw) {
101793db446aSBoris Brezillon rc = mtk_ecc_wait_done(nfc->ecc, ECC_DECODE);
101893db446aSBoris Brezillon bitflips = rc < 0 ? -ETIMEDOUT :
1019336d4b13SXiaolei Li mtk_nfc_update_ecc_stats(mtd, buf, start, sectors);
102093db446aSBoris Brezillon mtk_nfc_read_fdm(chip, start, sectors);
102193db446aSBoris Brezillon }
102293db446aSBoris Brezillon
102393db446aSBoris Brezillon dma_unmap_single(nfc->dev, addr, len, DMA_FROM_DEVICE);
102493db446aSBoris Brezillon
102593db446aSBoris Brezillon if (raw)
102693db446aSBoris Brezillon goto done;
102793db446aSBoris Brezillon
102893db446aSBoris Brezillon mtk_ecc_disable(nfc->ecc);
102993db446aSBoris Brezillon
103093db446aSBoris Brezillon if (clamp(mtk_nand->bad_mark.sec, start, end) == mtk_nand->bad_mark.sec)
103193db446aSBoris Brezillon mtk_nand->bad_mark.bm_swap(mtd, bufpoi, raw);
103293db446aSBoris Brezillon done:
103393db446aSBoris Brezillon nfi_writel(nfc, 0, NFI_CON);
103493db446aSBoris Brezillon
103593db446aSBoris Brezillon return bitflips;
103693db446aSBoris Brezillon }
103793db446aSBoris Brezillon
mtk_nfc_read_subpage_hwecc(struct nand_chip * chip,u32 off,u32 len,u8 * p,int pg)1038b9761687SBoris Brezillon static int mtk_nfc_read_subpage_hwecc(struct nand_chip *chip, u32 off,
103993db446aSBoris Brezillon u32 len, u8 *p, int pg)
104093db446aSBoris Brezillon {
1041b9761687SBoris Brezillon return mtk_nfc_read_subpage(nand_to_mtd(chip), chip, off, len, p, pg,
1042b9761687SBoris Brezillon 0);
104393db446aSBoris Brezillon }
104493db446aSBoris Brezillon
mtk_nfc_read_page_hwecc(struct nand_chip * chip,u8 * p,int oob_on,int pg)1045b9761687SBoris Brezillon static int mtk_nfc_read_page_hwecc(struct nand_chip *chip, u8 *p, int oob_on,
1046b9761687SBoris Brezillon int pg)
104793db446aSBoris Brezillon {
1048b9761687SBoris Brezillon struct mtd_info *mtd = nand_to_mtd(chip);
1049b9761687SBoris Brezillon
105093db446aSBoris Brezillon return mtk_nfc_read_subpage(mtd, chip, 0, mtd->writesize, p, pg, 0);
105193db446aSBoris Brezillon }
105293db446aSBoris Brezillon
mtk_nfc_read_page_raw(struct nand_chip * chip,u8 * buf,int oob_on,int page)1053b9761687SBoris Brezillon static int mtk_nfc_read_page_raw(struct nand_chip *chip, u8 *buf, int oob_on,
1054b9761687SBoris Brezillon int page)
105593db446aSBoris Brezillon {
1056b9761687SBoris Brezillon struct mtd_info *mtd = nand_to_mtd(chip);
105793db446aSBoris Brezillon struct mtk_nfc_nand_chip *mtk_nand = to_mtk_nand(chip);
105893db446aSBoris Brezillon struct mtk_nfc *nfc = nand_get_controller_data(chip);
105993db446aSBoris Brezillon struct mtk_nfc_fdm *fdm = &mtk_nand->fdm;
106093db446aSBoris Brezillon int i, ret;
106193db446aSBoris Brezillon
106293db446aSBoris Brezillon memset(nfc->buffer, 0xff, mtd->writesize + mtd->oobsize);
106393db446aSBoris Brezillon ret = mtk_nfc_read_subpage(mtd, chip, 0, mtd->writesize, nfc->buffer,
106493db446aSBoris Brezillon page, 1);
106593db446aSBoris Brezillon if (ret < 0)
106693db446aSBoris Brezillon return ret;
106793db446aSBoris Brezillon
106893db446aSBoris Brezillon for (i = 0; i < chip->ecc.steps; i++) {
106993db446aSBoris Brezillon memcpy(oob_ptr(chip, i), mtk_oob_ptr(chip, i), fdm->reg_size);
107093db446aSBoris Brezillon
107193db446aSBoris Brezillon if (i == mtk_nand->bad_mark.sec)
107293db446aSBoris Brezillon mtk_nand->bad_mark.bm_swap(mtd, nfc->buffer, 1);
107393db446aSBoris Brezillon
107493db446aSBoris Brezillon if (buf)
107593db446aSBoris Brezillon memcpy(data_ptr(chip, buf, i), mtk_data_ptr(chip, i),
107693db446aSBoris Brezillon chip->ecc.size);
107793db446aSBoris Brezillon }
107893db446aSBoris Brezillon
107993db446aSBoris Brezillon return ret;
108093db446aSBoris Brezillon }
108193db446aSBoris Brezillon
mtk_nfc_read_oob_std(struct nand_chip * chip,int page)1082b9761687SBoris Brezillon static int mtk_nfc_read_oob_std(struct nand_chip *chip, int page)
108393db446aSBoris Brezillon {
1084b9761687SBoris Brezillon return mtk_nfc_read_page_raw(chip, NULL, 1, page);
108593db446aSBoris Brezillon }
108693db446aSBoris Brezillon
mtk_nfc_hw_init(struct mtk_nfc * nfc)108793db446aSBoris Brezillon static inline void mtk_nfc_hw_init(struct mtk_nfc *nfc)
108893db446aSBoris Brezillon {
108993db446aSBoris Brezillon /*
109093db446aSBoris Brezillon * CNRNB: nand ready/busy register
109193db446aSBoris Brezillon * -------------------------------
109293db446aSBoris Brezillon * 7:4: timeout register for polling the NAND busy/ready signal
109393db446aSBoris Brezillon * 0 : poll the status of the busy/ready signal after [7:4]*16 cycles.
109493db446aSBoris Brezillon */
109593db446aSBoris Brezillon nfi_writew(nfc, 0xf1, NFI_CNRNB);
109693db446aSBoris Brezillon nfi_writel(nfc, PAGEFMT_8K_16K, NFI_PAGEFMT);
109793db446aSBoris Brezillon
109893db446aSBoris Brezillon mtk_nfc_hw_reset(nfc);
109993db446aSBoris Brezillon
110093db446aSBoris Brezillon nfi_readl(nfc, NFI_INTR_STA);
110193db446aSBoris Brezillon nfi_writel(nfc, 0, NFI_INTR_EN);
110293db446aSBoris Brezillon }
110393db446aSBoris Brezillon
mtk_nfc_irq(int irq,void * id)110493db446aSBoris Brezillon static irqreturn_t mtk_nfc_irq(int irq, void *id)
110593db446aSBoris Brezillon {
110693db446aSBoris Brezillon struct mtk_nfc *nfc = id;
110793db446aSBoris Brezillon u16 sta, ien;
110893db446aSBoris Brezillon
110993db446aSBoris Brezillon sta = nfi_readw(nfc, NFI_INTR_STA);
111093db446aSBoris Brezillon ien = nfi_readw(nfc, NFI_INTR_EN);
111193db446aSBoris Brezillon
111293db446aSBoris Brezillon if (!(sta & ien))
111393db446aSBoris Brezillon return IRQ_NONE;
111493db446aSBoris Brezillon
111593db446aSBoris Brezillon nfi_writew(nfc, ~sta & ien, NFI_INTR_EN);
111693db446aSBoris Brezillon complete(&nfc->done);
111793db446aSBoris Brezillon
111893db446aSBoris Brezillon return IRQ_HANDLED;
111993db446aSBoris Brezillon }
112093db446aSBoris Brezillon
mtk_nfc_ooblayout_free(struct mtd_info * mtd,int section,struct mtd_oob_region * oob_region)112193db446aSBoris Brezillon static int mtk_nfc_ooblayout_free(struct mtd_info *mtd, int section,
112293db446aSBoris Brezillon struct mtd_oob_region *oob_region)
112393db446aSBoris Brezillon {
112493db446aSBoris Brezillon struct nand_chip *chip = mtd_to_nand(mtd);
112593db446aSBoris Brezillon struct mtk_nfc_nand_chip *mtk_nand = to_mtk_nand(chip);
112693db446aSBoris Brezillon struct mtk_nfc_fdm *fdm = &mtk_nand->fdm;
112793db446aSBoris Brezillon u32 eccsteps;
112893db446aSBoris Brezillon
112993db446aSBoris Brezillon eccsteps = mtd->writesize / chip->ecc.size;
113093db446aSBoris Brezillon
113193db446aSBoris Brezillon if (section >= eccsteps)
113293db446aSBoris Brezillon return -ERANGE;
113393db446aSBoris Brezillon
113493db446aSBoris Brezillon oob_region->length = fdm->reg_size - fdm->ecc_size;
113593db446aSBoris Brezillon oob_region->offset = section * fdm->reg_size + fdm->ecc_size;
113693db446aSBoris Brezillon
113793db446aSBoris Brezillon return 0;
113893db446aSBoris Brezillon }
113993db446aSBoris Brezillon
mtk_nfc_ooblayout_ecc(struct mtd_info * mtd,int section,struct mtd_oob_region * oob_region)114093db446aSBoris Brezillon static int mtk_nfc_ooblayout_ecc(struct mtd_info *mtd, int section,
114193db446aSBoris Brezillon struct mtd_oob_region *oob_region)
114293db446aSBoris Brezillon {
114393db446aSBoris Brezillon struct nand_chip *chip = mtd_to_nand(mtd);
114493db446aSBoris Brezillon struct mtk_nfc_nand_chip *mtk_nand = to_mtk_nand(chip);
114593db446aSBoris Brezillon u32 eccsteps;
114693db446aSBoris Brezillon
114793db446aSBoris Brezillon if (section)
114893db446aSBoris Brezillon return -ERANGE;
114993db446aSBoris Brezillon
115093db446aSBoris Brezillon eccsteps = mtd->writesize / chip->ecc.size;
115193db446aSBoris Brezillon oob_region->offset = mtk_nand->fdm.reg_size * eccsteps;
115293db446aSBoris Brezillon oob_region->length = mtd->oobsize - oob_region->offset;
115393db446aSBoris Brezillon
115493db446aSBoris Brezillon return 0;
115593db446aSBoris Brezillon }
115693db446aSBoris Brezillon
115793db446aSBoris Brezillon static const struct mtd_ooblayout_ops mtk_nfc_ooblayout_ops = {
115893db446aSBoris Brezillon .free = mtk_nfc_ooblayout_free,
115993db446aSBoris Brezillon .ecc = mtk_nfc_ooblayout_ecc,
116093db446aSBoris Brezillon };
116193db446aSBoris Brezillon
mtk_nfc_set_fdm(struct mtk_nfc_fdm * fdm,struct mtd_info * mtd)116293db446aSBoris Brezillon static void mtk_nfc_set_fdm(struct mtk_nfc_fdm *fdm, struct mtd_info *mtd)
116393db446aSBoris Brezillon {
116493db446aSBoris Brezillon struct nand_chip *nand = mtd_to_nand(mtd);
116593db446aSBoris Brezillon struct mtk_nfc_nand_chip *chip = to_mtk_nand(nand);
116693db446aSBoris Brezillon struct mtk_nfc *nfc = nand_get_controller_data(nand);
116793db446aSBoris Brezillon u32 ecc_bytes;
116893db446aSBoris Brezillon
116993db446aSBoris Brezillon ecc_bytes = DIV_ROUND_UP(nand->ecc.strength *
117093db446aSBoris Brezillon mtk_ecc_get_parity_bits(nfc->ecc), 8);
117193db446aSBoris Brezillon
117293db446aSBoris Brezillon fdm->reg_size = chip->spare_per_sector - ecc_bytes;
117393db446aSBoris Brezillon if (fdm->reg_size > NFI_FDM_MAX_SIZE)
117493db446aSBoris Brezillon fdm->reg_size = NFI_FDM_MAX_SIZE;
117593db446aSBoris Brezillon
117693db446aSBoris Brezillon /* bad block mark storage */
117793db446aSBoris Brezillon fdm->ecc_size = 1;
117893db446aSBoris Brezillon }
117993db446aSBoris Brezillon
mtk_nfc_set_bad_mark_ctl(struct mtk_nfc_bad_mark_ctl * bm_ctl,struct mtd_info * mtd)118093db446aSBoris Brezillon static void mtk_nfc_set_bad_mark_ctl(struct mtk_nfc_bad_mark_ctl *bm_ctl,
118193db446aSBoris Brezillon struct mtd_info *mtd)
118293db446aSBoris Brezillon {
118393db446aSBoris Brezillon struct nand_chip *nand = mtd_to_nand(mtd);
118493db446aSBoris Brezillon
118593db446aSBoris Brezillon if (mtd->writesize == 512) {
118693db446aSBoris Brezillon bm_ctl->bm_swap = mtk_nfc_no_bad_mark_swap;
118793db446aSBoris Brezillon } else {
118893db446aSBoris Brezillon bm_ctl->bm_swap = mtk_nfc_bad_mark_swap;
118993db446aSBoris Brezillon bm_ctl->sec = mtd->writesize / mtk_data_len(nand);
119093db446aSBoris Brezillon bm_ctl->pos = mtd->writesize % mtk_data_len(nand);
119193db446aSBoris Brezillon }
119293db446aSBoris Brezillon }
119393db446aSBoris Brezillon
mtk_nfc_set_spare_per_sector(u32 * sps,struct mtd_info * mtd)119493db446aSBoris Brezillon static int mtk_nfc_set_spare_per_sector(u32 *sps, struct mtd_info *mtd)
119593db446aSBoris Brezillon {
119693db446aSBoris Brezillon struct nand_chip *nand = mtd_to_nand(mtd);
119793db446aSBoris Brezillon struct mtk_nfc *nfc = nand_get_controller_data(nand);
119893db446aSBoris Brezillon const u8 *spare = nfc->caps->spare_size;
119993db446aSBoris Brezillon u32 eccsteps, i, closest_spare = 0;
120093db446aSBoris Brezillon
120193db446aSBoris Brezillon eccsteps = mtd->writesize / nand->ecc.size;
120293db446aSBoris Brezillon *sps = mtd->oobsize / eccsteps;
120393db446aSBoris Brezillon
120493db446aSBoris Brezillon if (nand->ecc.size == 1024)
120593db446aSBoris Brezillon *sps >>= 1;
120693db446aSBoris Brezillon
120793db446aSBoris Brezillon if (*sps < MTK_NFC_MIN_SPARE)
120893db446aSBoris Brezillon return -EINVAL;
120993db446aSBoris Brezillon
121093db446aSBoris Brezillon for (i = 0; i < nfc->caps->num_spare_size; i++) {
121193db446aSBoris Brezillon if (*sps >= spare[i] && spare[i] >= spare[closest_spare]) {
121293db446aSBoris Brezillon closest_spare = i;
121393db446aSBoris Brezillon if (*sps == spare[i])
121493db446aSBoris Brezillon break;
121593db446aSBoris Brezillon }
121693db446aSBoris Brezillon }
121793db446aSBoris Brezillon
121893db446aSBoris Brezillon *sps = spare[closest_spare];
121993db446aSBoris Brezillon
122093db446aSBoris Brezillon if (nand->ecc.size == 1024)
122193db446aSBoris Brezillon *sps <<= 1;
122293db446aSBoris Brezillon
122393db446aSBoris Brezillon return 0;
122493db446aSBoris Brezillon }
122593db446aSBoris Brezillon
mtk_nfc_ecc_init(struct device * dev,struct mtd_info * mtd)122693db446aSBoris Brezillon static int mtk_nfc_ecc_init(struct device *dev, struct mtd_info *mtd)
122793db446aSBoris Brezillon {
122893db446aSBoris Brezillon struct nand_chip *nand = mtd_to_nand(mtd);
122953576c7bSMiquel Raynal const struct nand_ecc_props *requirements =
123053576c7bSMiquel Raynal nanddev_get_ecc_requirements(&nand->base);
123193db446aSBoris Brezillon struct mtk_nfc *nfc = nand_get_controller_data(nand);
123293db446aSBoris Brezillon u32 spare;
123393db446aSBoris Brezillon int free, ret;
123493db446aSBoris Brezillon
123593db446aSBoris Brezillon /* support only ecc hw mode */
1236bace41f8SMiquel Raynal if (nand->ecc.engine_type != NAND_ECC_ENGINE_TYPE_ON_HOST) {
1237bace41f8SMiquel Raynal dev_err(dev, "ecc.engine_type not supported\n");
123893db446aSBoris Brezillon return -EINVAL;
123993db446aSBoris Brezillon }
124093db446aSBoris Brezillon
124193db446aSBoris Brezillon /* if optional dt settings not present */
124293db446aSBoris Brezillon if (!nand->ecc.size || !nand->ecc.strength) {
124393db446aSBoris Brezillon /* use datasheet requirements */
124453576c7bSMiquel Raynal nand->ecc.strength = requirements->strength;
124553576c7bSMiquel Raynal nand->ecc.size = requirements->step_size;
124693db446aSBoris Brezillon
124793db446aSBoris Brezillon /*
124893db446aSBoris Brezillon * align eccstrength and eccsize
124993db446aSBoris Brezillon * this controller only supports 512 and 1024 sizes
125093db446aSBoris Brezillon */
125193db446aSBoris Brezillon if (nand->ecc.size < 1024) {
125293db446aSBoris Brezillon if (mtd->writesize > 512 &&
125393db446aSBoris Brezillon nfc->caps->max_sector_size > 512) {
125493db446aSBoris Brezillon nand->ecc.size = 1024;
125593db446aSBoris Brezillon nand->ecc.strength <<= 1;
125693db446aSBoris Brezillon } else {
125793db446aSBoris Brezillon nand->ecc.size = 512;
125893db446aSBoris Brezillon }
125993db446aSBoris Brezillon } else {
126093db446aSBoris Brezillon nand->ecc.size = 1024;
126193db446aSBoris Brezillon }
126293db446aSBoris Brezillon
126393db446aSBoris Brezillon ret = mtk_nfc_set_spare_per_sector(&spare, mtd);
126493db446aSBoris Brezillon if (ret)
126593db446aSBoris Brezillon return ret;
126693db446aSBoris Brezillon
126793db446aSBoris Brezillon /* calculate oob bytes except ecc parity data */
126893db446aSBoris Brezillon free = (nand->ecc.strength * mtk_ecc_get_parity_bits(nfc->ecc)
126993db446aSBoris Brezillon + 7) >> 3;
127093db446aSBoris Brezillon free = spare - free;
127193db446aSBoris Brezillon
127293db446aSBoris Brezillon /*
127393db446aSBoris Brezillon * enhance ecc strength if oob left is bigger than max FDM size
127493db446aSBoris Brezillon * or reduce ecc strength if oob size is not enough for ecc
127593db446aSBoris Brezillon * parity data.
127693db446aSBoris Brezillon */
127793db446aSBoris Brezillon if (free > NFI_FDM_MAX_SIZE) {
127893db446aSBoris Brezillon spare -= NFI_FDM_MAX_SIZE;
127993db446aSBoris Brezillon nand->ecc.strength = (spare << 3) /
128093db446aSBoris Brezillon mtk_ecc_get_parity_bits(nfc->ecc);
128193db446aSBoris Brezillon } else if (free < 0) {
128293db446aSBoris Brezillon spare -= NFI_FDM_MIN_SIZE;
128393db446aSBoris Brezillon nand->ecc.strength = (spare << 3) /
128493db446aSBoris Brezillon mtk_ecc_get_parity_bits(nfc->ecc);
128593db446aSBoris Brezillon }
128693db446aSBoris Brezillon }
128793db446aSBoris Brezillon
128893db446aSBoris Brezillon mtk_ecc_adjust_strength(nfc->ecc, &nand->ecc.strength);
128993db446aSBoris Brezillon
129093db446aSBoris Brezillon dev_info(dev, "eccsize %d eccstrength %d\n",
129193db446aSBoris Brezillon nand->ecc.size, nand->ecc.strength);
129293db446aSBoris Brezillon
129393db446aSBoris Brezillon return 0;
129493db446aSBoris Brezillon }
129593db446aSBoris Brezillon
mtk_nfc_attach_chip(struct nand_chip * chip)12961ce7826dSMiquel Raynal static int mtk_nfc_attach_chip(struct nand_chip *chip)
12971ce7826dSMiquel Raynal {
12981ce7826dSMiquel Raynal struct mtd_info *mtd = nand_to_mtd(chip);
12991ce7826dSMiquel Raynal struct device *dev = mtd->dev.parent;
13001ce7826dSMiquel Raynal struct mtk_nfc *nfc = nand_get_controller_data(chip);
13011ce7826dSMiquel Raynal struct mtk_nfc_nand_chip *mtk_nand = to_mtk_nand(chip);
13021ce7826dSMiquel Raynal int len;
13031ce7826dSMiquel Raynal int ret;
13041ce7826dSMiquel Raynal
13051ce7826dSMiquel Raynal if (chip->options & NAND_BUSWIDTH_16) {
13061ce7826dSMiquel Raynal dev_err(dev, "16bits buswidth not supported");
13071ce7826dSMiquel Raynal return -EINVAL;
13081ce7826dSMiquel Raynal }
13091ce7826dSMiquel Raynal
13101ce7826dSMiquel Raynal /* store bbt magic in page, cause OOB is not protected */
13111ce7826dSMiquel Raynal if (chip->bbt_options & NAND_BBT_USE_FLASH)
13121ce7826dSMiquel Raynal chip->bbt_options |= NAND_BBT_NO_OOB;
13131ce7826dSMiquel Raynal
13141ce7826dSMiquel Raynal ret = mtk_nfc_ecc_init(dev, mtd);
13151ce7826dSMiquel Raynal if (ret)
13161ce7826dSMiquel Raynal return ret;
13171ce7826dSMiquel Raynal
13181ce7826dSMiquel Raynal ret = mtk_nfc_set_spare_per_sector(&mtk_nand->spare_per_sector, mtd);
13191ce7826dSMiquel Raynal if (ret)
13201ce7826dSMiquel Raynal return ret;
13211ce7826dSMiquel Raynal
13221ce7826dSMiquel Raynal mtk_nfc_set_fdm(&mtk_nand->fdm, mtd);
13231ce7826dSMiquel Raynal mtk_nfc_set_bad_mark_ctl(&mtk_nand->bad_mark, mtd);
13241ce7826dSMiquel Raynal
13251ce7826dSMiquel Raynal len = mtd->writesize + mtd->oobsize;
13261ce7826dSMiquel Raynal nfc->buffer = devm_kzalloc(dev, len, GFP_KERNEL);
13271ce7826dSMiquel Raynal if (!nfc->buffer)
13281ce7826dSMiquel Raynal return -ENOMEM;
13291ce7826dSMiquel Raynal
13301ce7826dSMiquel Raynal return 0;
13311ce7826dSMiquel Raynal }
13321ce7826dSMiquel Raynal
13331ce7826dSMiquel Raynal static const struct nand_controller_ops mtk_nfc_controller_ops = {
13341ce7826dSMiquel Raynal .attach_chip = mtk_nfc_attach_chip,
13354c46667bSMiquel Raynal .setup_interface = mtk_nfc_setup_interface,
13365197360fSBoris Brezillon .exec_op = mtk_nfc_exec_op,
13371ce7826dSMiquel Raynal };
13381ce7826dSMiquel Raynal
mtk_nfc_nand_chip_init(struct device * dev,struct mtk_nfc * nfc,struct device_node * np)133993db446aSBoris Brezillon static int mtk_nfc_nand_chip_init(struct device *dev, struct mtk_nfc *nfc,
134093db446aSBoris Brezillon struct device_node *np)
134193db446aSBoris Brezillon {
134293db446aSBoris Brezillon struct mtk_nfc_nand_chip *chip;
134393db446aSBoris Brezillon struct nand_chip *nand;
134493db446aSBoris Brezillon struct mtd_info *mtd;
13451ce7826dSMiquel Raynal int nsels;
134693db446aSBoris Brezillon u32 tmp;
134793db446aSBoris Brezillon int ret;
134893db446aSBoris Brezillon int i;
134993db446aSBoris Brezillon
135093db446aSBoris Brezillon if (!of_get_property(np, "reg", &nsels))
135193db446aSBoris Brezillon return -ENODEV;
135293db446aSBoris Brezillon
135393db446aSBoris Brezillon nsels /= sizeof(u32);
135493db446aSBoris Brezillon if (!nsels || nsels > MTK_NAND_MAX_NSELS) {
135593db446aSBoris Brezillon dev_err(dev, "invalid reg property size %d\n", nsels);
135693db446aSBoris Brezillon return -EINVAL;
135793db446aSBoris Brezillon }
135893db446aSBoris Brezillon
135993db446aSBoris Brezillon chip = devm_kzalloc(dev, sizeof(*chip) + nsels * sizeof(u8),
136093db446aSBoris Brezillon GFP_KERNEL);
136193db446aSBoris Brezillon if (!chip)
136293db446aSBoris Brezillon return -ENOMEM;
136393db446aSBoris Brezillon
136493db446aSBoris Brezillon chip->nsels = nsels;
136593db446aSBoris Brezillon for (i = 0; i < nsels; i++) {
136693db446aSBoris Brezillon ret = of_property_read_u32_index(np, "reg", i, &tmp);
136793db446aSBoris Brezillon if (ret) {
136893db446aSBoris Brezillon dev_err(dev, "reg property failure : %d\n", ret);
136993db446aSBoris Brezillon return ret;
137093db446aSBoris Brezillon }
13718dbd7b10SXiaolei Li
13728dbd7b10SXiaolei Li if (tmp >= MTK_NAND_MAX_NSELS) {
13738dbd7b10SXiaolei Li dev_err(dev, "invalid CS: %u\n", tmp);
13748dbd7b10SXiaolei Li return -EINVAL;
13758dbd7b10SXiaolei Li }
13768dbd7b10SXiaolei Li
13778dbd7b10SXiaolei Li if (test_and_set_bit(tmp, &nfc->assigned_cs)) {
13788dbd7b10SXiaolei Li dev_err(dev, "CS %u already assigned\n", tmp);
13798dbd7b10SXiaolei Li return -EINVAL;
13808dbd7b10SXiaolei Li }
13818dbd7b10SXiaolei Li
138293db446aSBoris Brezillon chip->sels[i] = tmp;
138393db446aSBoris Brezillon }
138493db446aSBoris Brezillon
138593db446aSBoris Brezillon nand = &chip->nand;
138693db446aSBoris Brezillon nand->controller = &nfc->controller;
138793db446aSBoris Brezillon
138893db446aSBoris Brezillon nand_set_flash_node(nand, np);
138993db446aSBoris Brezillon nand_set_controller_data(nand, nfc);
139093db446aSBoris Brezillon
1391ce8148d7SMiquel Raynal nand->options |= NAND_USES_DMA | NAND_SUBPAGE_READ;
139293db446aSBoris Brezillon
139393db446aSBoris Brezillon /* set default mode in case dt entry is missing */
1394bace41f8SMiquel Raynal nand->ecc.engine_type = NAND_ECC_ENGINE_TYPE_ON_HOST;
139593db446aSBoris Brezillon
139693db446aSBoris Brezillon nand->ecc.write_subpage = mtk_nfc_write_subpage_hwecc;
139793db446aSBoris Brezillon nand->ecc.write_page_raw = mtk_nfc_write_page_raw;
139893db446aSBoris Brezillon nand->ecc.write_page = mtk_nfc_write_page_hwecc;
139993db446aSBoris Brezillon nand->ecc.write_oob_raw = mtk_nfc_write_oob_std;
140093db446aSBoris Brezillon nand->ecc.write_oob = mtk_nfc_write_oob_std;
140193db446aSBoris Brezillon
140293db446aSBoris Brezillon nand->ecc.read_subpage = mtk_nfc_read_subpage_hwecc;
140393db446aSBoris Brezillon nand->ecc.read_page_raw = mtk_nfc_read_page_raw;
140493db446aSBoris Brezillon nand->ecc.read_page = mtk_nfc_read_page_hwecc;
140593db446aSBoris Brezillon nand->ecc.read_oob_raw = mtk_nfc_read_oob_std;
140693db446aSBoris Brezillon nand->ecc.read_oob = mtk_nfc_read_oob_std;
140793db446aSBoris Brezillon
140893db446aSBoris Brezillon mtd = nand_to_mtd(nand);
140993db446aSBoris Brezillon mtd->owner = THIS_MODULE;
141093db446aSBoris Brezillon mtd->dev.parent = dev;
141193db446aSBoris Brezillon mtd->name = MTK_NAME;
141293db446aSBoris Brezillon mtd_set_ooblayout(mtd, &mtk_nfc_ooblayout_ops);
141393db446aSBoris Brezillon
141493db446aSBoris Brezillon mtk_nfc_hw_init(nfc);
141593db446aSBoris Brezillon
141600ad378fSBoris Brezillon ret = nand_scan(nand, nsels);
141793db446aSBoris Brezillon if (ret)
141893db446aSBoris Brezillon return ret;
141993db446aSBoris Brezillon
142029597ca1SRafał Miłecki ret = mtd_device_register(mtd, NULL, 0);
142193db446aSBoris Brezillon if (ret) {
142293db446aSBoris Brezillon dev_err(dev, "mtd parse partition error\n");
14238a82bbcaSMiquel Raynal nand_cleanup(nand);
142493db446aSBoris Brezillon return ret;
142593db446aSBoris Brezillon }
142693db446aSBoris Brezillon
142793db446aSBoris Brezillon list_add_tail(&chip->node, &nfc->chips);
142893db446aSBoris Brezillon
142993db446aSBoris Brezillon return 0;
143093db446aSBoris Brezillon }
143193db446aSBoris Brezillon
mtk_nfc_nand_chips_cleanup(struct mtk_nfc * nfc)1432e502a0dbSMiquel Raynal static void mtk_nfc_nand_chips_cleanup(struct mtk_nfc *nfc)
1433e502a0dbSMiquel Raynal {
1434e502a0dbSMiquel Raynal struct mtk_nfc_nand_chip *mtk_chip;
1435e502a0dbSMiquel Raynal struct nand_chip *chip;
1436e502a0dbSMiquel Raynal int ret;
1437e502a0dbSMiquel Raynal
1438e502a0dbSMiquel Raynal while (!list_empty(&nfc->chips)) {
1439e502a0dbSMiquel Raynal mtk_chip = list_first_entry(&nfc->chips,
1440e502a0dbSMiquel Raynal struct mtk_nfc_nand_chip, node);
1441e502a0dbSMiquel Raynal chip = &mtk_chip->nand;
1442e502a0dbSMiquel Raynal ret = mtd_device_unregister(nand_to_mtd(chip));
1443e502a0dbSMiquel Raynal WARN_ON(ret);
1444e502a0dbSMiquel Raynal nand_cleanup(chip);
1445e502a0dbSMiquel Raynal list_del(&mtk_chip->node);
1446e502a0dbSMiquel Raynal }
1447e502a0dbSMiquel Raynal }
1448e502a0dbSMiquel Raynal
mtk_nfc_nand_chips_init(struct device * dev,struct mtk_nfc * nfc)144993db446aSBoris Brezillon static int mtk_nfc_nand_chips_init(struct device *dev, struct mtk_nfc *nfc)
145093db446aSBoris Brezillon {
145193db446aSBoris Brezillon struct device_node *np = dev->of_node;
145293db446aSBoris Brezillon int ret;
145393db446aSBoris Brezillon
1454ca63b1cbSJinjie Ruan for_each_child_of_node_scoped(np, nand_np) {
145593db446aSBoris Brezillon ret = mtk_nfc_nand_chip_init(dev, nfc, nand_np);
1456*0f0222d5SMiquel Raynal if (ret) {
1457*0f0222d5SMiquel Raynal mtk_nfc_nand_chips_cleanup(nfc);
145893db446aSBoris Brezillon return ret;
145993db446aSBoris Brezillon }
1460*0f0222d5SMiquel Raynal }
146193db446aSBoris Brezillon
146293db446aSBoris Brezillon return 0;
146393db446aSBoris Brezillon }
146493db446aSBoris Brezillon
146593db446aSBoris Brezillon static const struct mtk_nfc_caps mtk_nfc_caps_mt2701 = {
146693db446aSBoris Brezillon .spare_size = spare_size_mt2701,
146793db446aSBoris Brezillon .num_spare_size = 16,
146893db446aSBoris Brezillon .pageformat_spare_shift = 4,
146993db446aSBoris Brezillon .nfi_clk_div = 1,
147093db446aSBoris Brezillon .max_sector = 16,
147193db446aSBoris Brezillon .max_sector_size = 1024,
147293db446aSBoris Brezillon };
147393db446aSBoris Brezillon
147493db446aSBoris Brezillon static const struct mtk_nfc_caps mtk_nfc_caps_mt2712 = {
147593db446aSBoris Brezillon .spare_size = spare_size_mt2712,
147693db446aSBoris Brezillon .num_spare_size = 19,
147793db446aSBoris Brezillon .pageformat_spare_shift = 16,
147893db446aSBoris Brezillon .nfi_clk_div = 2,
147993db446aSBoris Brezillon .max_sector = 16,
148093db446aSBoris Brezillon .max_sector_size = 1024,
148193db446aSBoris Brezillon };
148293db446aSBoris Brezillon
148393db446aSBoris Brezillon static const struct mtk_nfc_caps mtk_nfc_caps_mt7622 = {
148493db446aSBoris Brezillon .spare_size = spare_size_mt7622,
148593db446aSBoris Brezillon .num_spare_size = 4,
148693db446aSBoris Brezillon .pageformat_spare_shift = 4,
148793db446aSBoris Brezillon .nfi_clk_div = 1,
148893db446aSBoris Brezillon .max_sector = 8,
148993db446aSBoris Brezillon .max_sector_size = 512,
149093db446aSBoris Brezillon };
149193db446aSBoris Brezillon
149293db446aSBoris Brezillon static const struct of_device_id mtk_nfc_id_table[] = {
149393db446aSBoris Brezillon {
149493db446aSBoris Brezillon .compatible = "mediatek,mt2701-nfc",
149593db446aSBoris Brezillon .data = &mtk_nfc_caps_mt2701,
149693db446aSBoris Brezillon }, {
149793db446aSBoris Brezillon .compatible = "mediatek,mt2712-nfc",
149893db446aSBoris Brezillon .data = &mtk_nfc_caps_mt2712,
149993db446aSBoris Brezillon }, {
150093db446aSBoris Brezillon .compatible = "mediatek,mt7622-nfc",
150193db446aSBoris Brezillon .data = &mtk_nfc_caps_mt7622,
150293db446aSBoris Brezillon },
150393db446aSBoris Brezillon {}
150493db446aSBoris Brezillon };
150593db446aSBoris Brezillon MODULE_DEVICE_TABLE(of, mtk_nfc_id_table);
150693db446aSBoris Brezillon
mtk_nfc_probe(struct platform_device * pdev)150793db446aSBoris Brezillon static int mtk_nfc_probe(struct platform_device *pdev)
150893db446aSBoris Brezillon {
150993db446aSBoris Brezillon struct device *dev = &pdev->dev;
151093db446aSBoris Brezillon struct device_node *np = dev->of_node;
151193db446aSBoris Brezillon struct mtk_nfc *nfc;
151293db446aSBoris Brezillon int ret, irq;
151393db446aSBoris Brezillon
151493db446aSBoris Brezillon nfc = devm_kzalloc(dev, sizeof(*nfc), GFP_KERNEL);
151593db446aSBoris Brezillon if (!nfc)
151693db446aSBoris Brezillon return -ENOMEM;
151793db446aSBoris Brezillon
1518b5c2defcSBoris Brezillon nand_controller_init(&nfc->controller);
151993db446aSBoris Brezillon INIT_LIST_HEAD(&nfc->chips);
15201ce7826dSMiquel Raynal nfc->controller.ops = &mtk_nfc_controller_ops;
152193db446aSBoris Brezillon
152293db446aSBoris Brezillon /* probe defer if not ready */
152393db446aSBoris Brezillon nfc->ecc = of_mtk_ecc_get(np);
152493db446aSBoris Brezillon if (IS_ERR(nfc->ecc))
152593db446aSBoris Brezillon return PTR_ERR(nfc->ecc);
152693db446aSBoris Brezillon else if (!nfc->ecc)
152793db446aSBoris Brezillon return -ENODEV;
152893db446aSBoris Brezillon
152936bf2eb9SRyder Lee nfc->caps = of_device_get_match_data(dev);
153093db446aSBoris Brezillon nfc->dev = dev;
153193db446aSBoris Brezillon
15325da7bb27SCai Huoqing nfc->regs = devm_platform_ioremap_resource(pdev, 0);
153393db446aSBoris Brezillon if (IS_ERR(nfc->regs)) {
153493db446aSBoris Brezillon ret = PTR_ERR(nfc->regs);
153593db446aSBoris Brezillon goto release_ecc;
153693db446aSBoris Brezillon }
153793db446aSBoris Brezillon
15382b34e8bdSLi Zetao nfc->clk.nfi_clk = devm_clk_get_enabled(dev, "nfi_clk");
153993db446aSBoris Brezillon if (IS_ERR(nfc->clk.nfi_clk)) {
154093db446aSBoris Brezillon dev_err(dev, "no clk\n");
154193db446aSBoris Brezillon ret = PTR_ERR(nfc->clk.nfi_clk);
154293db446aSBoris Brezillon goto release_ecc;
154393db446aSBoris Brezillon }
154493db446aSBoris Brezillon
15452b34e8bdSLi Zetao nfc->clk.pad_clk = devm_clk_get_enabled(dev, "pad_clk");
154693db446aSBoris Brezillon if (IS_ERR(nfc->clk.pad_clk)) {
154793db446aSBoris Brezillon dev_err(dev, "no pad clk\n");
154893db446aSBoris Brezillon ret = PTR_ERR(nfc->clk.pad_clk);
154993db446aSBoris Brezillon goto release_ecc;
155093db446aSBoris Brezillon }
155193db446aSBoris Brezillon
155293db446aSBoris Brezillon irq = platform_get_irq(pdev, 0);
155393db446aSBoris Brezillon if (irq < 0) {
155493db446aSBoris Brezillon ret = -EINVAL;
15552b34e8bdSLi Zetao goto release_ecc;
155693db446aSBoris Brezillon }
155793db446aSBoris Brezillon
155893db446aSBoris Brezillon ret = devm_request_irq(dev, irq, mtk_nfc_irq, 0x0, "mtk-nand", nfc);
155993db446aSBoris Brezillon if (ret) {
156093db446aSBoris Brezillon dev_err(dev, "failed to request nfi irq\n");
15612b34e8bdSLi Zetao goto release_ecc;
156293db446aSBoris Brezillon }
156393db446aSBoris Brezillon
156493db446aSBoris Brezillon ret = dma_set_mask(dev, DMA_BIT_MASK(32));
156593db446aSBoris Brezillon if (ret) {
156693db446aSBoris Brezillon dev_err(dev, "failed to set dma mask\n");
15672b34e8bdSLi Zetao goto release_ecc;
156893db446aSBoris Brezillon }
156993db446aSBoris Brezillon
157093db446aSBoris Brezillon platform_set_drvdata(pdev, nfc);
157193db446aSBoris Brezillon
157293db446aSBoris Brezillon ret = mtk_nfc_nand_chips_init(dev, nfc);
157393db446aSBoris Brezillon if (ret) {
157493db446aSBoris Brezillon dev_err(dev, "failed to init nand chips\n");
15752b34e8bdSLi Zetao goto release_ecc;
157693db446aSBoris Brezillon }
157793db446aSBoris Brezillon
157893db446aSBoris Brezillon return 0;
157993db446aSBoris Brezillon
158093db446aSBoris Brezillon release_ecc:
158193db446aSBoris Brezillon mtk_ecc_release(nfc->ecc);
158293db446aSBoris Brezillon
158393db446aSBoris Brezillon return ret;
158493db446aSBoris Brezillon }
158593db446aSBoris Brezillon
mtk_nfc_remove(struct platform_device * pdev)1586ec185b18SUwe Kleine-König static void mtk_nfc_remove(struct platform_device *pdev)
158793db446aSBoris Brezillon {
158893db446aSBoris Brezillon struct mtk_nfc *nfc = platform_get_drvdata(pdev);
158993db446aSBoris Brezillon
1590e502a0dbSMiquel Raynal mtk_nfc_nand_chips_cleanup(nfc);
159193db446aSBoris Brezillon mtk_ecc_release(nfc->ecc);
159293db446aSBoris Brezillon }
159393db446aSBoris Brezillon
159493db446aSBoris Brezillon #ifdef CONFIG_PM_SLEEP
mtk_nfc_suspend(struct device * dev)159593db446aSBoris Brezillon static int mtk_nfc_suspend(struct device *dev)
159693db446aSBoris Brezillon {
159793db446aSBoris Brezillon struct mtk_nfc *nfc = dev_get_drvdata(dev);
159893db446aSBoris Brezillon
15992b34e8bdSLi Zetao clk_disable_unprepare(nfc->clk.nfi_clk);
16002b34e8bdSLi Zetao clk_disable_unprepare(nfc->clk.pad_clk);
160193db446aSBoris Brezillon
160293db446aSBoris Brezillon return 0;
160393db446aSBoris Brezillon }
160493db446aSBoris Brezillon
mtk_nfc_resume(struct device * dev)160593db446aSBoris Brezillon static int mtk_nfc_resume(struct device *dev)
160693db446aSBoris Brezillon {
160793db446aSBoris Brezillon struct mtk_nfc *nfc = dev_get_drvdata(dev);
160893db446aSBoris Brezillon struct mtk_nfc_nand_chip *chip;
160993db446aSBoris Brezillon struct nand_chip *nand;
161093db446aSBoris Brezillon int ret;
161193db446aSBoris Brezillon u32 i;
161293db446aSBoris Brezillon
161393db446aSBoris Brezillon udelay(200);
161493db446aSBoris Brezillon
16152b34e8bdSLi Zetao ret = clk_prepare_enable(nfc->clk.nfi_clk);
16162b34e8bdSLi Zetao if (ret) {
16172b34e8bdSLi Zetao dev_err(dev, "failed to enable nfi clk\n");
161893db446aSBoris Brezillon return ret;
16192b34e8bdSLi Zetao }
16202b34e8bdSLi Zetao
16212b34e8bdSLi Zetao ret = clk_prepare_enable(nfc->clk.pad_clk);
16222b34e8bdSLi Zetao if (ret) {
16232b34e8bdSLi Zetao dev_err(dev, "failed to enable pad clk\n");
16242b34e8bdSLi Zetao clk_disable_unprepare(nfc->clk.nfi_clk);
16252b34e8bdSLi Zetao return ret;
16262b34e8bdSLi Zetao }
162793db446aSBoris Brezillon
162893db446aSBoris Brezillon /* reset NAND chip if VCC was powered off */
162993db446aSBoris Brezillon list_for_each_entry(chip, &nfc->chips, node) {
163093db446aSBoris Brezillon nand = &chip->nand;
163193db446aSBoris Brezillon for (i = 0; i < chip->nsels; i++)
163293db446aSBoris Brezillon nand_reset(nand, i);
163393db446aSBoris Brezillon }
163493db446aSBoris Brezillon
163593db446aSBoris Brezillon return 0;
163693db446aSBoris Brezillon }
163793db446aSBoris Brezillon
163893db446aSBoris Brezillon static SIMPLE_DEV_PM_OPS(mtk_nfc_pm_ops, mtk_nfc_suspend, mtk_nfc_resume);
163993db446aSBoris Brezillon #endif
164093db446aSBoris Brezillon
164193db446aSBoris Brezillon static struct platform_driver mtk_nfc_driver = {
164293db446aSBoris Brezillon .probe = mtk_nfc_probe,
1643ec185b18SUwe Kleine-König .remove_new = mtk_nfc_remove,
164493db446aSBoris Brezillon .driver = {
164593db446aSBoris Brezillon .name = MTK_NAME,
164693db446aSBoris Brezillon .of_match_table = mtk_nfc_id_table,
164793db446aSBoris Brezillon #ifdef CONFIG_PM_SLEEP
164893db446aSBoris Brezillon .pm = &mtk_nfc_pm_ops,
164993db446aSBoris Brezillon #endif
165093db446aSBoris Brezillon },
165193db446aSBoris Brezillon };
165293db446aSBoris Brezillon
165393db446aSBoris Brezillon module_platform_driver(mtk_nfc_driver);
165493db446aSBoris Brezillon
1655b74e6985SXiaolei Li MODULE_LICENSE("Dual MIT/GPL");
165693db446aSBoris Brezillon MODULE_AUTHOR("Xiaolei Li <xiaolei.li@mediatek.com>");
165793db446aSBoris Brezillon MODULE_DESCRIPTION("MTK Nand Flash Controller Driver");
1658