xref: /openbmc/linux/drivers/mtd/nand/raw/ingenic/ingenic_nand_drv.c (revision c900529f3d9161bfde5cca0754f83b4d3c3e0220)
1c403ec33SPaul Cercueil // SPDX-License-Identifier: GPL-2.0
2c403ec33SPaul Cercueil /*
3c403ec33SPaul Cercueil  * Ingenic JZ47xx NAND driver
4c403ec33SPaul Cercueil  *
5c403ec33SPaul Cercueil  * Copyright (c) 2015 Imagination Technologies
6c403ec33SPaul Cercueil  * Author: Alex Smith <alex.smith@imgtec.com>
7c403ec33SPaul Cercueil  */
8c403ec33SPaul Cercueil 
9c403ec33SPaul Cercueil #include <linux/delay.h>
10c403ec33SPaul Cercueil #include <linux/init.h>
11c403ec33SPaul Cercueil #include <linux/io.h>
12c403ec33SPaul Cercueil #include <linux/list.h>
13c403ec33SPaul Cercueil #include <linux/module.h>
14c403ec33SPaul Cercueil #include <linux/of.h>
15c403ec33SPaul Cercueil #include <linux/of_address.h>
16c403ec33SPaul Cercueil #include <linux/gpio/consumer.h>
17c403ec33SPaul Cercueil #include <linux/platform_device.h>
18c403ec33SPaul Cercueil #include <linux/slab.h>
19c403ec33SPaul Cercueil #include <linux/mtd/mtd.h>
20c403ec33SPaul Cercueil #include <linux/mtd/rawnand.h>
21c403ec33SPaul Cercueil #include <linux/mtd/partitions.h>
22c403ec33SPaul Cercueil 
23c403ec33SPaul Cercueil #include <linux/jz4780-nemc.h>
24c403ec33SPaul Cercueil 
25c403ec33SPaul Cercueil #include "ingenic_ecc.h"
26c403ec33SPaul Cercueil 
27c403ec33SPaul Cercueil #define DRV_NAME	"ingenic-nand"
28c403ec33SPaul Cercueil 
29c403ec33SPaul Cercueil struct jz_soc_info {
30c403ec33SPaul Cercueil 	unsigned long data_offset;
31c403ec33SPaul Cercueil 	unsigned long addr_offset;
32c403ec33SPaul Cercueil 	unsigned long cmd_offset;
33c403ec33SPaul Cercueil 	const struct mtd_ooblayout_ops *oob_layout;
3401714800SPaul Cercueil 	bool oob_first;
35c403ec33SPaul Cercueil };
36c403ec33SPaul Cercueil 
37c403ec33SPaul Cercueil struct ingenic_nand_cs {
38c403ec33SPaul Cercueil 	unsigned int bank;
39c403ec33SPaul Cercueil 	void __iomem *base;
40c403ec33SPaul Cercueil };
41c403ec33SPaul Cercueil 
42c403ec33SPaul Cercueil struct ingenic_nfc {
43c403ec33SPaul Cercueil 	struct device *dev;
44c403ec33SPaul Cercueil 	struct ingenic_ecc *ecc;
45c403ec33SPaul Cercueil 	const struct jz_soc_info *soc_info;
46c403ec33SPaul Cercueil 	struct nand_controller controller;
47c403ec33SPaul Cercueil 	unsigned int num_banks;
48c403ec33SPaul Cercueil 	struct list_head chips;
49c403ec33SPaul Cercueil 	struct ingenic_nand_cs cs[];
50c403ec33SPaul Cercueil };
51c403ec33SPaul Cercueil 
52c403ec33SPaul Cercueil struct ingenic_nand {
53c403ec33SPaul Cercueil 	struct nand_chip chip;
54c403ec33SPaul Cercueil 	struct list_head chip_list;
55c403ec33SPaul Cercueil 
56c403ec33SPaul Cercueil 	struct gpio_desc *busy_gpio;
57c403ec33SPaul Cercueil 	struct gpio_desc *wp_gpio;
58c403ec33SPaul Cercueil 	unsigned int reading: 1;
59c403ec33SPaul Cercueil };
60c403ec33SPaul Cercueil 
to_ingenic_nand(struct mtd_info * mtd)61c403ec33SPaul Cercueil static inline struct ingenic_nand *to_ingenic_nand(struct mtd_info *mtd)
62c403ec33SPaul Cercueil {
63c403ec33SPaul Cercueil 	return container_of(mtd_to_nand(mtd), struct ingenic_nand, chip);
64c403ec33SPaul Cercueil }
65c403ec33SPaul Cercueil 
to_ingenic_nfc(struct nand_controller * ctrl)66c403ec33SPaul Cercueil static inline struct ingenic_nfc *to_ingenic_nfc(struct nand_controller *ctrl)
67c403ec33SPaul Cercueil {
68c403ec33SPaul Cercueil 	return container_of(ctrl, struct ingenic_nfc, controller);
69c403ec33SPaul Cercueil }
70c403ec33SPaul Cercueil 
qi_lb60_ooblayout_ecc(struct mtd_info * mtd,int section,struct mtd_oob_region * oobregion)71c403ec33SPaul Cercueil static int qi_lb60_ooblayout_ecc(struct mtd_info *mtd, int section,
72c403ec33SPaul Cercueil 				 struct mtd_oob_region *oobregion)
73c403ec33SPaul Cercueil {
74c403ec33SPaul Cercueil 	struct nand_chip *chip = mtd_to_nand(mtd);
75c403ec33SPaul Cercueil 	struct nand_ecc_ctrl *ecc = &chip->ecc;
76c403ec33SPaul Cercueil 
77c403ec33SPaul Cercueil 	if (section || !ecc->total)
78c403ec33SPaul Cercueil 		return -ERANGE;
79c403ec33SPaul Cercueil 
80c403ec33SPaul Cercueil 	oobregion->length = ecc->total;
81c403ec33SPaul Cercueil 	oobregion->offset = 12;
82c403ec33SPaul Cercueil 
83c403ec33SPaul Cercueil 	return 0;
84c403ec33SPaul Cercueil }
85c403ec33SPaul Cercueil 
qi_lb60_ooblayout_free(struct mtd_info * mtd,int section,struct mtd_oob_region * oobregion)86c403ec33SPaul Cercueil static int qi_lb60_ooblayout_free(struct mtd_info *mtd, int section,
87c403ec33SPaul Cercueil 				  struct mtd_oob_region *oobregion)
88c403ec33SPaul Cercueil {
89c403ec33SPaul Cercueil 	struct nand_chip *chip = mtd_to_nand(mtd);
90c403ec33SPaul Cercueil 	struct nand_ecc_ctrl *ecc = &chip->ecc;
91c403ec33SPaul Cercueil 
92c403ec33SPaul Cercueil 	if (section)
93c403ec33SPaul Cercueil 		return -ERANGE;
94c403ec33SPaul Cercueil 
95c403ec33SPaul Cercueil 	oobregion->length = mtd->oobsize - ecc->total - 12;
96c403ec33SPaul Cercueil 	oobregion->offset = 12 + ecc->total;
97c403ec33SPaul Cercueil 
98c403ec33SPaul Cercueil 	return 0;
99c403ec33SPaul Cercueil }
100c403ec33SPaul Cercueil 
10173ab6155SYueHaibing static const struct mtd_ooblayout_ops qi_lb60_ooblayout_ops = {
102c403ec33SPaul Cercueil 	.ecc = qi_lb60_ooblayout_ecc,
103c403ec33SPaul Cercueil 	.free = qi_lb60_ooblayout_free,
104c403ec33SPaul Cercueil };
105c403ec33SPaul Cercueil 
jz4725b_ooblayout_ecc(struct mtd_info * mtd,int section,struct mtd_oob_region * oobregion)106c403ec33SPaul Cercueil static int jz4725b_ooblayout_ecc(struct mtd_info *mtd, int section,
107c403ec33SPaul Cercueil 				 struct mtd_oob_region *oobregion)
108c403ec33SPaul Cercueil {
109c403ec33SPaul Cercueil 	struct nand_chip *chip = mtd_to_nand(mtd);
110c403ec33SPaul Cercueil 	struct nand_ecc_ctrl *ecc = &chip->ecc;
111c403ec33SPaul Cercueil 
112c403ec33SPaul Cercueil 	if (section || !ecc->total)
113c403ec33SPaul Cercueil 		return -ERANGE;
114c403ec33SPaul Cercueil 
115c403ec33SPaul Cercueil 	oobregion->length = ecc->total;
116c403ec33SPaul Cercueil 	oobregion->offset = 3;
117c403ec33SPaul Cercueil 
118c403ec33SPaul Cercueil 	return 0;
119c403ec33SPaul Cercueil }
120c403ec33SPaul Cercueil 
jz4725b_ooblayout_free(struct mtd_info * mtd,int section,struct mtd_oob_region * oobregion)121c403ec33SPaul Cercueil static int jz4725b_ooblayout_free(struct mtd_info *mtd, int section,
122c403ec33SPaul Cercueil 				  struct mtd_oob_region *oobregion)
123c403ec33SPaul Cercueil {
124c403ec33SPaul Cercueil 	struct nand_chip *chip = mtd_to_nand(mtd);
125c403ec33SPaul Cercueil 	struct nand_ecc_ctrl *ecc = &chip->ecc;
126c403ec33SPaul Cercueil 
127c403ec33SPaul Cercueil 	if (section)
128c403ec33SPaul Cercueil 		return -ERANGE;
129c403ec33SPaul Cercueil 
130c403ec33SPaul Cercueil 	oobregion->length = mtd->oobsize - ecc->total - 3;
131c403ec33SPaul Cercueil 	oobregion->offset = 3 + ecc->total;
132c403ec33SPaul Cercueil 
133c403ec33SPaul Cercueil 	return 0;
134c403ec33SPaul Cercueil }
135c403ec33SPaul Cercueil 
136c403ec33SPaul Cercueil static const struct mtd_ooblayout_ops jz4725b_ooblayout_ops = {
137c403ec33SPaul Cercueil 	.ecc = jz4725b_ooblayout_ecc,
138c403ec33SPaul Cercueil 	.free = jz4725b_ooblayout_free,
139c403ec33SPaul Cercueil };
140c403ec33SPaul Cercueil 
ingenic_nand_ecc_hwctl(struct nand_chip * chip,int mode)141c403ec33SPaul Cercueil static void ingenic_nand_ecc_hwctl(struct nand_chip *chip, int mode)
142c403ec33SPaul Cercueil {
143c403ec33SPaul Cercueil 	struct ingenic_nand *nand = to_ingenic_nand(nand_to_mtd(chip));
144c403ec33SPaul Cercueil 
145c403ec33SPaul Cercueil 	nand->reading = (mode == NAND_ECC_READ);
146c403ec33SPaul Cercueil }
147c403ec33SPaul Cercueil 
ingenic_nand_ecc_calculate(struct nand_chip * chip,const u8 * dat,u8 * ecc_code)148c403ec33SPaul Cercueil static int ingenic_nand_ecc_calculate(struct nand_chip *chip, const u8 *dat,
149c403ec33SPaul Cercueil 				      u8 *ecc_code)
150c403ec33SPaul Cercueil {
151c403ec33SPaul Cercueil 	struct ingenic_nand *nand = to_ingenic_nand(nand_to_mtd(chip));
152c403ec33SPaul Cercueil 	struct ingenic_nfc *nfc = to_ingenic_nfc(nand->chip.controller);
153c403ec33SPaul Cercueil 	struct ingenic_ecc_params params;
154c403ec33SPaul Cercueil 
155c403ec33SPaul Cercueil 	/*
156c403ec33SPaul Cercueil 	 * Don't need to generate the ECC when reading, the ECC engine does it
157c403ec33SPaul Cercueil 	 * for us as part of decoding/correction.
158c403ec33SPaul Cercueil 	 */
159c403ec33SPaul Cercueil 	if (nand->reading)
160c403ec33SPaul Cercueil 		return 0;
161c403ec33SPaul Cercueil 
162c403ec33SPaul Cercueil 	params.size = nand->chip.ecc.size;
163c403ec33SPaul Cercueil 	params.bytes = nand->chip.ecc.bytes;
164c403ec33SPaul Cercueil 	params.strength = nand->chip.ecc.strength;
165c403ec33SPaul Cercueil 
166c403ec33SPaul Cercueil 	return ingenic_ecc_calculate(nfc->ecc, &params, dat, ecc_code);
167c403ec33SPaul Cercueil }
168c403ec33SPaul Cercueil 
ingenic_nand_ecc_correct(struct nand_chip * chip,u8 * dat,u8 * read_ecc,u8 * calc_ecc)169c403ec33SPaul Cercueil static int ingenic_nand_ecc_correct(struct nand_chip *chip, u8 *dat,
170c403ec33SPaul Cercueil 				    u8 *read_ecc, u8 *calc_ecc)
171c403ec33SPaul Cercueil {
172c403ec33SPaul Cercueil 	struct ingenic_nand *nand = to_ingenic_nand(nand_to_mtd(chip));
173c403ec33SPaul Cercueil 	struct ingenic_nfc *nfc = to_ingenic_nfc(nand->chip.controller);
174c403ec33SPaul Cercueil 	struct ingenic_ecc_params params;
175c403ec33SPaul Cercueil 
176c403ec33SPaul Cercueil 	params.size = nand->chip.ecc.size;
177c403ec33SPaul Cercueil 	params.bytes = nand->chip.ecc.bytes;
178c403ec33SPaul Cercueil 	params.strength = nand->chip.ecc.strength;
179c403ec33SPaul Cercueil 
180c403ec33SPaul Cercueil 	return ingenic_ecc_correct(nfc->ecc, &params, dat, read_ecc);
181c403ec33SPaul Cercueil }
182c403ec33SPaul Cercueil 
ingenic_nand_attach_chip(struct nand_chip * chip)183c403ec33SPaul Cercueil static int ingenic_nand_attach_chip(struct nand_chip *chip)
184c403ec33SPaul Cercueil {
185c403ec33SPaul Cercueil 	struct mtd_info *mtd = nand_to_mtd(chip);
186c403ec33SPaul Cercueil 	struct ingenic_nfc *nfc = to_ingenic_nfc(chip->controller);
187c403ec33SPaul Cercueil 	int eccbytes;
188c403ec33SPaul Cercueil 
189c403ec33SPaul Cercueil 	if (chip->ecc.strength == 4) {
190c403ec33SPaul Cercueil 		/* JZ4740 uses 9 bytes of ECC to correct maximum 4 errors */
191c403ec33SPaul Cercueil 		chip->ecc.bytes = 9;
192c403ec33SPaul Cercueil 	} else {
193c403ec33SPaul Cercueil 		chip->ecc.bytes = fls((1 + 8) * chip->ecc.size)	*
194c403ec33SPaul Cercueil 				  (chip->ecc.strength / 8);
195c403ec33SPaul Cercueil 	}
196c403ec33SPaul Cercueil 
197bace41f8SMiquel Raynal 	switch (chip->ecc.engine_type) {
198bace41f8SMiquel Raynal 	case NAND_ECC_ENGINE_TYPE_ON_HOST:
199c403ec33SPaul Cercueil 		if (!nfc->ecc) {
200c403ec33SPaul Cercueil 			dev_err(nfc->dev, "HW ECC selected, but ECC controller not found\n");
201c403ec33SPaul Cercueil 			return -ENODEV;
202c403ec33SPaul Cercueil 		}
203c403ec33SPaul Cercueil 
204c403ec33SPaul Cercueil 		chip->ecc.hwctl = ingenic_nand_ecc_hwctl;
205c403ec33SPaul Cercueil 		chip->ecc.calculate = ingenic_nand_ecc_calculate;
206c403ec33SPaul Cercueil 		chip->ecc.correct = ingenic_nand_ecc_correct;
207025a06c1SMiquel Raynal 		fallthrough;
208bace41f8SMiquel Raynal 	case NAND_ECC_ENGINE_TYPE_SOFT:
209c403ec33SPaul Cercueil 		dev_info(nfc->dev, "using %s (strength %d, size %d, bytes %d)\n",
210c403ec33SPaul Cercueil 			 (nfc->ecc) ? "hardware ECC" : "software ECC",
211c403ec33SPaul Cercueil 			 chip->ecc.strength, chip->ecc.size, chip->ecc.bytes);
212c403ec33SPaul Cercueil 		break;
213bace41f8SMiquel Raynal 	case NAND_ECC_ENGINE_TYPE_NONE:
214c403ec33SPaul Cercueil 		dev_info(nfc->dev, "not using ECC\n");
215c403ec33SPaul Cercueil 		break;
216c403ec33SPaul Cercueil 	default:
217c403ec33SPaul Cercueil 		dev_err(nfc->dev, "ECC mode %d not supported\n",
218bace41f8SMiquel Raynal 			chip->ecc.engine_type);
219c403ec33SPaul Cercueil 		return -EINVAL;
220c403ec33SPaul Cercueil 	}
221c403ec33SPaul Cercueil 
222c403ec33SPaul Cercueil 	/* The NAND core will generate the ECC layout for SW ECC */
223bace41f8SMiquel Raynal 	if (chip->ecc.engine_type != NAND_ECC_ENGINE_TYPE_ON_HOST)
224c403ec33SPaul Cercueil 		return 0;
225c403ec33SPaul Cercueil 
226c403ec33SPaul Cercueil 	/* Generate ECC layout. ECC codes are right aligned in the OOB area. */
227c403ec33SPaul Cercueil 	eccbytes = mtd->writesize / chip->ecc.size * chip->ecc.bytes;
228c403ec33SPaul Cercueil 
229c403ec33SPaul Cercueil 	if (eccbytes > mtd->oobsize - 2) {
230c403ec33SPaul Cercueil 		dev_err(nfc->dev,
231c403ec33SPaul Cercueil 			"invalid ECC config: required %d ECC bytes, but only %d are available",
232c403ec33SPaul Cercueil 			eccbytes, mtd->oobsize - 2);
233c403ec33SPaul Cercueil 		return -EINVAL;
234c403ec33SPaul Cercueil 	}
235c403ec33SPaul Cercueil 
236c403ec33SPaul Cercueil 	/*
237c403ec33SPaul Cercueil 	 * The generic layout for BBT markers will most likely overlap with our
238c403ec33SPaul Cercueil 	 * ECC bytes in the OOB, so move the BBT markers outside the OOB area.
239c403ec33SPaul Cercueil 	 */
240c403ec33SPaul Cercueil 	if (chip->bbt_options & NAND_BBT_USE_FLASH)
241c403ec33SPaul Cercueil 		chip->bbt_options |= NAND_BBT_NO_OOB;
242c403ec33SPaul Cercueil 
24301714800SPaul Cercueil 	if (nfc->soc_info->oob_first)
24401714800SPaul Cercueil 		chip->ecc.read_page = nand_read_page_hwecc_oob_first;
24501714800SPaul Cercueil 
246c403ec33SPaul Cercueil 	/* For legacy reasons we use a different layout on the qi,lb60 board. */
247c403ec33SPaul Cercueil 	if (of_machine_is_compatible("qi,lb60"))
248c403ec33SPaul Cercueil 		mtd_set_ooblayout(mtd, &qi_lb60_ooblayout_ops);
2491e3b37aaSMiquel Raynal 	else if (nfc->soc_info->oob_layout)
250c403ec33SPaul Cercueil 		mtd_set_ooblayout(mtd, nfc->soc_info->oob_layout);
2511e3b37aaSMiquel Raynal 	else
2521e3b37aaSMiquel Raynal 		mtd_set_ooblayout(mtd, nand_get_large_page_ooblayout());
253c403ec33SPaul Cercueil 
254c403ec33SPaul Cercueil 	return 0;
255c403ec33SPaul Cercueil }
256c403ec33SPaul Cercueil 
ingenic_nand_exec_instr(struct nand_chip * chip,struct ingenic_nand_cs * cs,const struct nand_op_instr * instr)2575d55714fSBoris Brezillon static int ingenic_nand_exec_instr(struct nand_chip *chip,
2585d55714fSBoris Brezillon 				   struct ingenic_nand_cs *cs,
2595d55714fSBoris Brezillon 				   const struct nand_op_instr *instr)
2605d55714fSBoris Brezillon {
2615d55714fSBoris Brezillon 	struct ingenic_nand *nand = to_ingenic_nand(nand_to_mtd(chip));
2625d55714fSBoris Brezillon 	struct ingenic_nfc *nfc = to_ingenic_nfc(chip->controller);
2635d55714fSBoris Brezillon 	unsigned int i;
2645d55714fSBoris Brezillon 
2655d55714fSBoris Brezillon 	switch (instr->type) {
2665d55714fSBoris Brezillon 	case NAND_OP_CMD_INSTR:
2675d55714fSBoris Brezillon 		writeb(instr->ctx.cmd.opcode,
2685d55714fSBoris Brezillon 		       cs->base + nfc->soc_info->cmd_offset);
2695d55714fSBoris Brezillon 		return 0;
2705d55714fSBoris Brezillon 	case NAND_OP_ADDR_INSTR:
2715d55714fSBoris Brezillon 		for (i = 0; i < instr->ctx.addr.naddrs; i++)
2725d55714fSBoris Brezillon 			writeb(instr->ctx.addr.addrs[i],
2735d55714fSBoris Brezillon 			       cs->base + nfc->soc_info->addr_offset);
2745d55714fSBoris Brezillon 		return 0;
2755d55714fSBoris Brezillon 	case NAND_OP_DATA_IN_INSTR:
2765d55714fSBoris Brezillon 		if (instr->ctx.data.force_8bit ||
2775d55714fSBoris Brezillon 		    !(chip->options & NAND_BUSWIDTH_16))
2785d55714fSBoris Brezillon 			ioread8_rep(cs->base + nfc->soc_info->data_offset,
2795d55714fSBoris Brezillon 				    instr->ctx.data.buf.in,
2805d55714fSBoris Brezillon 				    instr->ctx.data.len);
2815d55714fSBoris Brezillon 		else
2825d55714fSBoris Brezillon 			ioread16_rep(cs->base + nfc->soc_info->data_offset,
2835d55714fSBoris Brezillon 				     instr->ctx.data.buf.in,
2845d55714fSBoris Brezillon 				     instr->ctx.data.len);
2855d55714fSBoris Brezillon 		return 0;
2865d55714fSBoris Brezillon 	case NAND_OP_DATA_OUT_INSTR:
2875d55714fSBoris Brezillon 		if (instr->ctx.data.force_8bit ||
2885d55714fSBoris Brezillon 		    !(chip->options & NAND_BUSWIDTH_16))
2895d55714fSBoris Brezillon 			iowrite8_rep(cs->base + nfc->soc_info->data_offset,
2905d55714fSBoris Brezillon 				     instr->ctx.data.buf.out,
2915d55714fSBoris Brezillon 				     instr->ctx.data.len);
2925d55714fSBoris Brezillon 		else
2935d55714fSBoris Brezillon 			iowrite16_rep(cs->base + nfc->soc_info->data_offset,
2945d55714fSBoris Brezillon 				      instr->ctx.data.buf.out,
2955d55714fSBoris Brezillon 				      instr->ctx.data.len);
2965d55714fSBoris Brezillon 		return 0;
2975d55714fSBoris Brezillon 	case NAND_OP_WAITRDY_INSTR:
2985d55714fSBoris Brezillon 		if (!nand->busy_gpio)
2995d55714fSBoris Brezillon 			return nand_soft_waitrdy(chip,
3005d55714fSBoris Brezillon 						 instr->ctx.waitrdy.timeout_ms);
3015d55714fSBoris Brezillon 
3025d55714fSBoris Brezillon 		return nand_gpio_waitrdy(chip, nand->busy_gpio,
3035d55714fSBoris Brezillon 					 instr->ctx.waitrdy.timeout_ms);
3045d55714fSBoris Brezillon 	default:
3055d55714fSBoris Brezillon 		break;
3065d55714fSBoris Brezillon 	}
3075d55714fSBoris Brezillon 
3085d55714fSBoris Brezillon 	return -EINVAL;
3095d55714fSBoris Brezillon }
3105d55714fSBoris Brezillon 
ingenic_nand_exec_op(struct nand_chip * chip,const struct nand_operation * op,bool check_only)3115d55714fSBoris Brezillon static int ingenic_nand_exec_op(struct nand_chip *chip,
3125d55714fSBoris Brezillon 				const struct nand_operation *op,
3135d55714fSBoris Brezillon 				bool check_only)
3145d55714fSBoris Brezillon {
3155d55714fSBoris Brezillon 	struct ingenic_nand *nand = to_ingenic_nand(nand_to_mtd(chip));
3165d55714fSBoris Brezillon 	struct ingenic_nfc *nfc = to_ingenic_nfc(nand->chip.controller);
3175d55714fSBoris Brezillon 	struct ingenic_nand_cs *cs;
3185d55714fSBoris Brezillon 	unsigned int i;
3195d55714fSBoris Brezillon 	int ret = 0;
3205d55714fSBoris Brezillon 
3215d55714fSBoris Brezillon 	if (check_only)
3225d55714fSBoris Brezillon 		return 0;
3235d55714fSBoris Brezillon 
3245d55714fSBoris Brezillon 	cs = &nfc->cs[op->cs];
3255d55714fSBoris Brezillon 	jz4780_nemc_assert(nfc->dev, cs->bank, true);
3265d55714fSBoris Brezillon 	for (i = 0; i < op->ninstrs; i++) {
3275d55714fSBoris Brezillon 		ret = ingenic_nand_exec_instr(chip, cs, &op->instrs[i]);
3285d55714fSBoris Brezillon 		if (ret)
3295d55714fSBoris Brezillon 			break;
3305d55714fSBoris Brezillon 
3315d55714fSBoris Brezillon 		if (op->instrs[i].delay_ns)
3325d55714fSBoris Brezillon 			ndelay(op->instrs[i].delay_ns);
3335d55714fSBoris Brezillon 	}
3345d55714fSBoris Brezillon 	jz4780_nemc_assert(nfc->dev, cs->bank, false);
3355d55714fSBoris Brezillon 
3365d55714fSBoris Brezillon 	return ret;
3375d55714fSBoris Brezillon }
3385d55714fSBoris Brezillon 
339c403ec33SPaul Cercueil static const struct nand_controller_ops ingenic_nand_controller_ops = {
340c403ec33SPaul Cercueil 	.attach_chip = ingenic_nand_attach_chip,
3415d55714fSBoris Brezillon 	.exec_op = ingenic_nand_exec_op,
342c403ec33SPaul Cercueil };
343c403ec33SPaul Cercueil 
ingenic_nand_init_chip(struct platform_device * pdev,struct ingenic_nfc * nfc,struct device_node * np,unsigned int chipnr)344c403ec33SPaul Cercueil static int ingenic_nand_init_chip(struct platform_device *pdev,
345c403ec33SPaul Cercueil 				  struct ingenic_nfc *nfc,
346c403ec33SPaul Cercueil 				  struct device_node *np,
347c403ec33SPaul Cercueil 				  unsigned int chipnr)
348c403ec33SPaul Cercueil {
349c403ec33SPaul Cercueil 	struct device *dev = &pdev->dev;
350c403ec33SPaul Cercueil 	struct ingenic_nand *nand;
351c403ec33SPaul Cercueil 	struct ingenic_nand_cs *cs;
352c403ec33SPaul Cercueil 	struct nand_chip *chip;
353c403ec33SPaul Cercueil 	struct mtd_info *mtd;
354c403ec33SPaul Cercueil 	const __be32 *reg;
355c403ec33SPaul Cercueil 	int ret = 0;
356c403ec33SPaul Cercueil 
357c403ec33SPaul Cercueil 	cs = &nfc->cs[chipnr];
358c403ec33SPaul Cercueil 
359c403ec33SPaul Cercueil 	reg = of_get_property(np, "reg", NULL);
360c403ec33SPaul Cercueil 	if (!reg)
361c403ec33SPaul Cercueil 		return -EINVAL;
362c403ec33SPaul Cercueil 
363c403ec33SPaul Cercueil 	cs->bank = be32_to_cpu(*reg);
364c403ec33SPaul Cercueil 
365c403ec33SPaul Cercueil 	jz4780_nemc_set_type(nfc->dev, cs->bank, JZ4780_NEMC_BANK_NAND);
366c403ec33SPaul Cercueil 
36731941660SJulia Lawall 	cs->base = devm_platform_ioremap_resource(pdev, chipnr);
368c403ec33SPaul Cercueil 	if (IS_ERR(cs->base))
369c403ec33SPaul Cercueil 		return PTR_ERR(cs->base);
370c403ec33SPaul Cercueil 
371c403ec33SPaul Cercueil 	nand = devm_kzalloc(dev, sizeof(*nand), GFP_KERNEL);
372c403ec33SPaul Cercueil 	if (!nand)
373c403ec33SPaul Cercueil 		return -ENOMEM;
374c403ec33SPaul Cercueil 
375c403ec33SPaul Cercueil 	nand->busy_gpio = devm_gpiod_get_optional(dev, "rb", GPIOD_IN);
376c403ec33SPaul Cercueil 
377c403ec33SPaul Cercueil 	if (IS_ERR(nand->busy_gpio)) {
378c403ec33SPaul Cercueil 		ret = PTR_ERR(nand->busy_gpio);
379c403ec33SPaul Cercueil 		dev_err(dev, "failed to request busy GPIO: %d\n", ret);
380c403ec33SPaul Cercueil 		return ret;
381c403ec33SPaul Cercueil 	}
382c403ec33SPaul Cercueil 
3832e263011SBoris Brezillon 	/*
3842e263011SBoris Brezillon 	 * The rb-gpios semantics was undocumented and qi,lb60 (along with
3852e263011SBoris Brezillon 	 * the ingenic driver) got it wrong. The active state encodes the
3862e263011SBoris Brezillon 	 * NAND ready state, which is high level. Since there's no signal
3872e263011SBoris Brezillon 	 * inverter on this board, it should be active-high. Let's fix that
3882e263011SBoris Brezillon 	 * here for older DTs so we can re-use the generic nand_gpio_waitrdy()
3892e263011SBoris Brezillon 	 * helper, and be consistent with what other drivers do.
3902e263011SBoris Brezillon 	 */
3912e263011SBoris Brezillon 	if (of_machine_is_compatible("qi,lb60") &&
3922e263011SBoris Brezillon 	    gpiod_is_active_low(nand->busy_gpio))
3932e263011SBoris Brezillon 		gpiod_toggle_active_low(nand->busy_gpio);
3942e263011SBoris Brezillon 
395c403ec33SPaul Cercueil 	nand->wp_gpio = devm_gpiod_get_optional(dev, "wp", GPIOD_OUT_LOW);
396c403ec33SPaul Cercueil 
397c403ec33SPaul Cercueil 	if (IS_ERR(nand->wp_gpio)) {
398c403ec33SPaul Cercueil 		ret = PTR_ERR(nand->wp_gpio);
399c403ec33SPaul Cercueil 		dev_err(dev, "failed to request WP GPIO: %d\n", ret);
400c403ec33SPaul Cercueil 		return ret;
401c403ec33SPaul Cercueil 	}
402c403ec33SPaul Cercueil 
403c403ec33SPaul Cercueil 	chip = &nand->chip;
404c403ec33SPaul Cercueil 	mtd = nand_to_mtd(chip);
405c403ec33SPaul Cercueil 	mtd->name = devm_kasprintf(dev, GFP_KERNEL, "%s.%d", dev_name(dev),
406c403ec33SPaul Cercueil 				   cs->bank);
407c403ec33SPaul Cercueil 	if (!mtd->name)
408c403ec33SPaul Cercueil 		return -ENOMEM;
409c403ec33SPaul Cercueil 	mtd->dev.parent = dev;
410c403ec33SPaul Cercueil 
411c403ec33SPaul Cercueil 	chip->options = NAND_NO_SUBPAGE_WRITE;
412bace41f8SMiquel Raynal 	chip->ecc.engine_type = NAND_ECC_ENGINE_TYPE_ON_HOST;
413c403ec33SPaul Cercueil 	chip->controller = &nfc->controller;
414c403ec33SPaul Cercueil 	nand_set_flash_node(chip, np);
415c403ec33SPaul Cercueil 
416c403ec33SPaul Cercueil 	chip->controller->ops = &ingenic_nand_controller_ops;
417c403ec33SPaul Cercueil 	ret = nand_scan(chip, 1);
418c403ec33SPaul Cercueil 	if (ret)
419c403ec33SPaul Cercueil 		return ret;
420c403ec33SPaul Cercueil 
421c403ec33SPaul Cercueil 	ret = mtd_device_register(mtd, NULL, 0);
422c403ec33SPaul Cercueil 	if (ret) {
423de17cadeSMiquel Raynal 		nand_cleanup(chip);
424c403ec33SPaul Cercueil 		return ret;
425c403ec33SPaul Cercueil 	}
426c403ec33SPaul Cercueil 
427c403ec33SPaul Cercueil 	list_add_tail(&nand->chip_list, &nfc->chips);
428c403ec33SPaul Cercueil 
429c403ec33SPaul Cercueil 	return 0;
430c403ec33SPaul Cercueil }
431c403ec33SPaul Cercueil 
ingenic_nand_cleanup_chips(struct ingenic_nfc * nfc)432c403ec33SPaul Cercueil static void ingenic_nand_cleanup_chips(struct ingenic_nfc *nfc)
433c403ec33SPaul Cercueil {
43428dcc4e8SMiquel Raynal 	struct ingenic_nand *ingenic_chip;
43528dcc4e8SMiquel Raynal 	struct nand_chip *chip;
43628dcc4e8SMiquel Raynal 	int ret;
437c403ec33SPaul Cercueil 
438c403ec33SPaul Cercueil 	while (!list_empty(&nfc->chips)) {
43928dcc4e8SMiquel Raynal 		ingenic_chip = list_first_entry(&nfc->chips,
440c403ec33SPaul Cercueil 						struct ingenic_nand, chip_list);
44128dcc4e8SMiquel Raynal 		chip = &ingenic_chip->chip;
44228dcc4e8SMiquel Raynal 		ret = mtd_device_unregister(nand_to_mtd(chip));
44328dcc4e8SMiquel Raynal 		WARN_ON(ret);
44428dcc4e8SMiquel Raynal 		nand_cleanup(chip);
44528dcc4e8SMiquel Raynal 		list_del(&ingenic_chip->chip_list);
446c403ec33SPaul Cercueil 	}
447c403ec33SPaul Cercueil }
448c403ec33SPaul Cercueil 
ingenic_nand_init_chips(struct ingenic_nfc * nfc,struct platform_device * pdev)449c403ec33SPaul Cercueil static int ingenic_nand_init_chips(struct ingenic_nfc *nfc,
450c403ec33SPaul Cercueil 				   struct platform_device *pdev)
451c403ec33SPaul Cercueil {
452c403ec33SPaul Cercueil 	struct device *dev = &pdev->dev;
453c403ec33SPaul Cercueil 	struct device_node *np;
454c403ec33SPaul Cercueil 	int i = 0;
455c403ec33SPaul Cercueil 	int ret;
456c403ec33SPaul Cercueil 	int num_chips = of_get_child_count(dev->of_node);
457c403ec33SPaul Cercueil 
458c403ec33SPaul Cercueil 	if (num_chips > nfc->num_banks) {
459c403ec33SPaul Cercueil 		dev_err(dev, "found %d chips but only %d banks\n",
460c403ec33SPaul Cercueil 			num_chips, nfc->num_banks);
461c403ec33SPaul Cercueil 		return -EINVAL;
462c403ec33SPaul Cercueil 	}
463c403ec33SPaul Cercueil 
464c403ec33SPaul Cercueil 	for_each_child_of_node(dev->of_node, np) {
465c403ec33SPaul Cercueil 		ret = ingenic_nand_init_chip(pdev, nfc, np, i);
466c403ec33SPaul Cercueil 		if (ret) {
467c403ec33SPaul Cercueil 			ingenic_nand_cleanup_chips(nfc);
4681670e678SNishka Dasgupta 			of_node_put(np);
469c403ec33SPaul Cercueil 			return ret;
470c403ec33SPaul Cercueil 		}
471c403ec33SPaul Cercueil 
472c403ec33SPaul Cercueil 		i++;
473c403ec33SPaul Cercueil 	}
474c403ec33SPaul Cercueil 
475c403ec33SPaul Cercueil 	return 0;
476c403ec33SPaul Cercueil }
477c403ec33SPaul Cercueil 
ingenic_nand_probe(struct platform_device * pdev)478c403ec33SPaul Cercueil static int ingenic_nand_probe(struct platform_device *pdev)
479c403ec33SPaul Cercueil {
480c403ec33SPaul Cercueil 	struct device *dev = &pdev->dev;
481c403ec33SPaul Cercueil 	unsigned int num_banks;
482c403ec33SPaul Cercueil 	struct ingenic_nfc *nfc;
483c403ec33SPaul Cercueil 	int ret;
484c403ec33SPaul Cercueil 
485c403ec33SPaul Cercueil 	num_banks = jz4780_nemc_num_banks(dev);
486c403ec33SPaul Cercueil 	if (num_banks == 0) {
487c403ec33SPaul Cercueil 		dev_err(dev, "no banks found\n");
488c403ec33SPaul Cercueil 		return -ENODEV;
489c403ec33SPaul Cercueil 	}
490c403ec33SPaul Cercueil 
491c403ec33SPaul Cercueil 	nfc = devm_kzalloc(dev, struct_size(nfc, cs, num_banks), GFP_KERNEL);
492c403ec33SPaul Cercueil 	if (!nfc)
493c403ec33SPaul Cercueil 		return -ENOMEM;
494c403ec33SPaul Cercueil 
495c403ec33SPaul Cercueil 	nfc->soc_info = device_get_match_data(dev);
496c403ec33SPaul Cercueil 	if (!nfc->soc_info)
497c403ec33SPaul Cercueil 		return -EINVAL;
498c403ec33SPaul Cercueil 
499c403ec33SPaul Cercueil 	/*
500c403ec33SPaul Cercueil 	 * Check for ECC HW before we call nand_scan_ident, to prevent us from
501c403ec33SPaul Cercueil 	 * having to call it again if the ECC driver returns -EPROBE_DEFER.
502c403ec33SPaul Cercueil 	 */
503c403ec33SPaul Cercueil 	nfc->ecc = of_ingenic_ecc_get(dev->of_node);
504c403ec33SPaul Cercueil 	if (IS_ERR(nfc->ecc))
505c403ec33SPaul Cercueil 		return PTR_ERR(nfc->ecc);
506c403ec33SPaul Cercueil 
507c403ec33SPaul Cercueil 	nfc->dev = dev;
508c403ec33SPaul Cercueil 	nfc->num_banks = num_banks;
509c403ec33SPaul Cercueil 
510c403ec33SPaul Cercueil 	nand_controller_init(&nfc->controller);
511c403ec33SPaul Cercueil 	INIT_LIST_HEAD(&nfc->chips);
512c403ec33SPaul Cercueil 
513c403ec33SPaul Cercueil 	ret = ingenic_nand_init_chips(nfc, pdev);
514c403ec33SPaul Cercueil 	if (ret) {
515c403ec33SPaul Cercueil 		if (nfc->ecc)
516c403ec33SPaul Cercueil 			ingenic_ecc_release(nfc->ecc);
517c403ec33SPaul Cercueil 		return ret;
518c403ec33SPaul Cercueil 	}
519c403ec33SPaul Cercueil 
520c403ec33SPaul Cercueil 	platform_set_drvdata(pdev, nfc);
521c403ec33SPaul Cercueil 	return 0;
522c403ec33SPaul Cercueil }
523c403ec33SPaul Cercueil 
ingenic_nand_remove(struct platform_device * pdev)524*ec185b18SUwe Kleine-König static void ingenic_nand_remove(struct platform_device *pdev)
525c403ec33SPaul Cercueil {
526c403ec33SPaul Cercueil 	struct ingenic_nfc *nfc = platform_get_drvdata(pdev);
527c403ec33SPaul Cercueil 
528c403ec33SPaul Cercueil 	if (nfc->ecc)
529c403ec33SPaul Cercueil 		ingenic_ecc_release(nfc->ecc);
530c403ec33SPaul Cercueil 
531c403ec33SPaul Cercueil 	ingenic_nand_cleanup_chips(nfc);
532c403ec33SPaul Cercueil }
533c403ec33SPaul Cercueil 
534c403ec33SPaul Cercueil static const struct jz_soc_info jz4740_soc_info = {
535c403ec33SPaul Cercueil 	.data_offset = 0x00000000,
536c403ec33SPaul Cercueil 	.cmd_offset = 0x00008000,
537c403ec33SPaul Cercueil 	.addr_offset = 0x00010000,
53801714800SPaul Cercueil 	.oob_first = true,
539c403ec33SPaul Cercueil };
540c403ec33SPaul Cercueil 
541c403ec33SPaul Cercueil static const struct jz_soc_info jz4725b_soc_info = {
542c403ec33SPaul Cercueil 	.data_offset = 0x00000000,
543c403ec33SPaul Cercueil 	.cmd_offset = 0x00008000,
544c403ec33SPaul Cercueil 	.addr_offset = 0x00010000,
545c403ec33SPaul Cercueil 	.oob_layout = &jz4725b_ooblayout_ops,
546c403ec33SPaul Cercueil };
547c403ec33SPaul Cercueil 
548c403ec33SPaul Cercueil static const struct jz_soc_info jz4780_soc_info = {
549c403ec33SPaul Cercueil 	.data_offset = 0x00000000,
550c403ec33SPaul Cercueil 	.cmd_offset = 0x00400000,
551c403ec33SPaul Cercueil 	.addr_offset = 0x00800000,
552c403ec33SPaul Cercueil };
553c403ec33SPaul Cercueil 
554c403ec33SPaul Cercueil static const struct of_device_id ingenic_nand_dt_match[] = {
555c403ec33SPaul Cercueil 	{ .compatible = "ingenic,jz4740-nand", .data = &jz4740_soc_info },
556c403ec33SPaul Cercueil 	{ .compatible = "ingenic,jz4725b-nand", .data = &jz4725b_soc_info },
557c403ec33SPaul Cercueil 	{ .compatible = "ingenic,jz4780-nand", .data = &jz4780_soc_info },
558c403ec33SPaul Cercueil 	{},
559c403ec33SPaul Cercueil };
560c403ec33SPaul Cercueil MODULE_DEVICE_TABLE(of, ingenic_nand_dt_match);
561c403ec33SPaul Cercueil 
562c403ec33SPaul Cercueil static struct platform_driver ingenic_nand_driver = {
563c403ec33SPaul Cercueil 	.probe		= ingenic_nand_probe,
564*ec185b18SUwe Kleine-König 	.remove_new	= ingenic_nand_remove,
565c403ec33SPaul Cercueil 	.driver	= {
566c403ec33SPaul Cercueil 		.name	= DRV_NAME,
5673f26d1bfSMiquel Raynal 		.of_match_table = ingenic_nand_dt_match,
568c403ec33SPaul Cercueil 	},
569c403ec33SPaul Cercueil };
570c403ec33SPaul Cercueil module_platform_driver(ingenic_nand_driver);
571c403ec33SPaul Cercueil 
572c403ec33SPaul Cercueil MODULE_AUTHOR("Alex Smith <alex@alex-smith.me.uk>");
573c403ec33SPaul Cercueil MODULE_AUTHOR("Harvey Hunt <harveyhuntnexus@gmail.com>");
574c403ec33SPaul Cercueil MODULE_DESCRIPTION("Ingenic JZ47xx NAND driver");
575c403ec33SPaul Cercueil MODULE_LICENSE("GPL v2");
576