193db446aSBoris Brezillon /* 293db446aSBoris Brezillon * NAND Flash Controller Device Driver for DT 393db446aSBoris Brezillon * 493db446aSBoris Brezillon * Copyright © 2011, Picochip. 593db446aSBoris Brezillon * 693db446aSBoris Brezillon * This program is free software; you can redistribute it and/or modify it 793db446aSBoris Brezillon * under the terms and conditions of the GNU General Public License, 893db446aSBoris Brezillon * version 2, as published by the Free Software Foundation. 993db446aSBoris Brezillon * 1093db446aSBoris Brezillon * This program is distributed in the hope it will be useful, but WITHOUT 1193db446aSBoris Brezillon * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or 1293db446aSBoris Brezillon * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for 1393db446aSBoris Brezillon * more details. 1493db446aSBoris Brezillon */ 1593db446aSBoris Brezillon 1693db446aSBoris Brezillon #include <linux/clk.h> 1793db446aSBoris Brezillon #include <linux/err.h> 1893db446aSBoris Brezillon #include <linux/io.h> 1993db446aSBoris Brezillon #include <linux/ioport.h> 2093db446aSBoris Brezillon #include <linux/kernel.h> 2193db446aSBoris Brezillon #include <linux/module.h> 2293db446aSBoris Brezillon #include <linux/of.h> 2393db446aSBoris Brezillon #include <linux/of_device.h> 2493db446aSBoris Brezillon #include <linux/platform_device.h> 2593db446aSBoris Brezillon 2693db446aSBoris Brezillon #include "denali.h" 2793db446aSBoris Brezillon 2893db446aSBoris Brezillon struct denali_dt { 2993db446aSBoris Brezillon struct denali_nand_info denali; 30*6f1fe97bSMasahiro Yamada struct clk *clk; /* core clock */ 31*6f1fe97bSMasahiro Yamada struct clk *clk_x; /* bus interface clock */ 32*6f1fe97bSMasahiro Yamada struct clk *clk_ecc; /* ECC circuit clock */ 3393db446aSBoris Brezillon }; 3493db446aSBoris Brezillon 3593db446aSBoris Brezillon struct denali_dt_data { 3693db446aSBoris Brezillon unsigned int revision; 3793db446aSBoris Brezillon unsigned int caps; 3893db446aSBoris Brezillon const struct nand_ecc_caps *ecc_caps; 3993db446aSBoris Brezillon }; 4093db446aSBoris Brezillon 4193db446aSBoris Brezillon NAND_ECC_CAPS_SINGLE(denali_socfpga_ecc_caps, denali_calc_ecc_bytes, 4293db446aSBoris Brezillon 512, 8, 15); 4393db446aSBoris Brezillon static const struct denali_dt_data denali_socfpga_data = { 4493db446aSBoris Brezillon .caps = DENALI_CAP_HW_ECC_FIXUP, 4593db446aSBoris Brezillon .ecc_caps = &denali_socfpga_ecc_caps, 4693db446aSBoris Brezillon }; 4793db446aSBoris Brezillon 4893db446aSBoris Brezillon NAND_ECC_CAPS_SINGLE(denali_uniphier_v5a_ecc_caps, denali_calc_ecc_bytes, 4993db446aSBoris Brezillon 1024, 8, 16, 24); 5093db446aSBoris Brezillon static const struct denali_dt_data denali_uniphier_v5a_data = { 5193db446aSBoris Brezillon .caps = DENALI_CAP_HW_ECC_FIXUP | 5293db446aSBoris Brezillon DENALI_CAP_DMA_64BIT, 5393db446aSBoris Brezillon .ecc_caps = &denali_uniphier_v5a_ecc_caps, 5493db446aSBoris Brezillon }; 5593db446aSBoris Brezillon 5693db446aSBoris Brezillon NAND_ECC_CAPS_SINGLE(denali_uniphier_v5b_ecc_caps, denali_calc_ecc_bytes, 5793db446aSBoris Brezillon 1024, 8, 16); 5893db446aSBoris Brezillon static const struct denali_dt_data denali_uniphier_v5b_data = { 5993db446aSBoris Brezillon .revision = 0x0501, 6093db446aSBoris Brezillon .caps = DENALI_CAP_HW_ECC_FIXUP | 6193db446aSBoris Brezillon DENALI_CAP_DMA_64BIT, 6293db446aSBoris Brezillon .ecc_caps = &denali_uniphier_v5b_ecc_caps, 6393db446aSBoris Brezillon }; 6493db446aSBoris Brezillon 6593db446aSBoris Brezillon static const struct of_device_id denali_nand_dt_ids[] = { 6693db446aSBoris Brezillon { 6793db446aSBoris Brezillon .compatible = "altr,socfpga-denali-nand", 6893db446aSBoris Brezillon .data = &denali_socfpga_data, 6993db446aSBoris Brezillon }, 7093db446aSBoris Brezillon { 7193db446aSBoris Brezillon .compatible = "socionext,uniphier-denali-nand-v5a", 7293db446aSBoris Brezillon .data = &denali_uniphier_v5a_data, 7393db446aSBoris Brezillon }, 7493db446aSBoris Brezillon { 7593db446aSBoris Brezillon .compatible = "socionext,uniphier-denali-nand-v5b", 7693db446aSBoris Brezillon .data = &denali_uniphier_v5b_data, 7793db446aSBoris Brezillon }, 7893db446aSBoris Brezillon { /* sentinel */ } 7993db446aSBoris Brezillon }; 8093db446aSBoris Brezillon MODULE_DEVICE_TABLE(of, denali_nand_dt_ids); 8193db446aSBoris Brezillon 8293db446aSBoris Brezillon static int denali_dt_probe(struct platform_device *pdev) 8393db446aSBoris Brezillon { 84cd1beffaSMasahiro Yamada struct device *dev = &pdev->dev; 8593db446aSBoris Brezillon struct resource *res; 8693db446aSBoris Brezillon struct denali_dt *dt; 8793db446aSBoris Brezillon const struct denali_dt_data *data; 8893db446aSBoris Brezillon struct denali_nand_info *denali; 8993db446aSBoris Brezillon int ret; 9093db446aSBoris Brezillon 91cd1beffaSMasahiro Yamada dt = devm_kzalloc(dev, sizeof(*dt), GFP_KERNEL); 9293db446aSBoris Brezillon if (!dt) 9393db446aSBoris Brezillon return -ENOMEM; 9493db446aSBoris Brezillon denali = &dt->denali; 9593db446aSBoris Brezillon 96cd1beffaSMasahiro Yamada data = of_device_get_match_data(dev); 9793db446aSBoris Brezillon if (data) { 9893db446aSBoris Brezillon denali->revision = data->revision; 9993db446aSBoris Brezillon denali->caps = data->caps; 10093db446aSBoris Brezillon denali->ecc_caps = data->ecc_caps; 10193db446aSBoris Brezillon } 10293db446aSBoris Brezillon 103cd1beffaSMasahiro Yamada denali->dev = dev; 10493db446aSBoris Brezillon denali->irq = platform_get_irq(pdev, 0); 10593db446aSBoris Brezillon if (denali->irq < 0) { 106cd1beffaSMasahiro Yamada dev_err(dev, "no irq defined\n"); 10793db446aSBoris Brezillon return denali->irq; 10893db446aSBoris Brezillon } 10993db446aSBoris Brezillon 11093db446aSBoris Brezillon res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "denali_reg"); 111cd1beffaSMasahiro Yamada denali->reg = devm_ioremap_resource(dev, res); 11293db446aSBoris Brezillon if (IS_ERR(denali->reg)) 11393db446aSBoris Brezillon return PTR_ERR(denali->reg); 11493db446aSBoris Brezillon 11593db446aSBoris Brezillon res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "nand_data"); 116cd1beffaSMasahiro Yamada denali->host = devm_ioremap_resource(dev, res); 11793db446aSBoris Brezillon if (IS_ERR(denali->host)) 11893db446aSBoris Brezillon return PTR_ERR(denali->host); 11993db446aSBoris Brezillon 120*6f1fe97bSMasahiro Yamada /* 121*6f1fe97bSMasahiro Yamada * A single anonymous clock is supported for the backward compatibility. 122*6f1fe97bSMasahiro Yamada * New platforms should support all the named clocks. 123*6f1fe97bSMasahiro Yamada */ 124*6f1fe97bSMasahiro Yamada dt->clk = devm_clk_get(dev, "nand"); 125*6f1fe97bSMasahiro Yamada if (IS_ERR(dt->clk)) 126cd1beffaSMasahiro Yamada dt->clk = devm_clk_get(dev, NULL); 12793db446aSBoris Brezillon if (IS_ERR(dt->clk)) { 128cd1beffaSMasahiro Yamada dev_err(dev, "no clk available\n"); 12993db446aSBoris Brezillon return PTR_ERR(dt->clk); 13093db446aSBoris Brezillon } 131*6f1fe97bSMasahiro Yamada 132*6f1fe97bSMasahiro Yamada dt->clk_x = devm_clk_get(dev, "nand_x"); 133*6f1fe97bSMasahiro Yamada if (IS_ERR(dt->clk_x)) 134*6f1fe97bSMasahiro Yamada dt->clk_x = NULL; 135*6f1fe97bSMasahiro Yamada 136*6f1fe97bSMasahiro Yamada dt->clk_ecc = devm_clk_get(dev, "ecc"); 137*6f1fe97bSMasahiro Yamada if (IS_ERR(dt->clk_ecc)) 138*6f1fe97bSMasahiro Yamada dt->clk_ecc = NULL; 139*6f1fe97bSMasahiro Yamada 14093db446aSBoris Brezillon ret = clk_prepare_enable(dt->clk); 14193db446aSBoris Brezillon if (ret) 14293db446aSBoris Brezillon return ret; 14393db446aSBoris Brezillon 144*6f1fe97bSMasahiro Yamada ret = clk_prepare_enable(dt->clk_x); 145*6f1fe97bSMasahiro Yamada if (ret) 146*6f1fe97bSMasahiro Yamada goto out_disable_clk; 147*6f1fe97bSMasahiro Yamada 148*6f1fe97bSMasahiro Yamada ret = clk_prepare_enable(dt->clk_ecc); 149*6f1fe97bSMasahiro Yamada if (ret) 150*6f1fe97bSMasahiro Yamada goto out_disable_clk_x; 151*6f1fe97bSMasahiro Yamada 152*6f1fe97bSMasahiro Yamada if (dt->clk_x) { 153*6f1fe97bSMasahiro Yamada denali->clk_x_rate = clk_get_rate(dt->clk_x); 154*6f1fe97bSMasahiro Yamada } else { 1553f6e6986SMasahiro Yamada /* 156*6f1fe97bSMasahiro Yamada * Hardcode the clock rates for the backward compatibility. 1573f6e6986SMasahiro Yamada * This works for both SOCFPGA and UniPhier. 1583f6e6986SMasahiro Yamada */ 159*6f1fe97bSMasahiro Yamada dev_notice(dev, 160*6f1fe97bSMasahiro Yamada "necessary clock is missing. default clock rates are used.\n"); 1613f6e6986SMasahiro Yamada denali->clk_x_rate = 200000000; 162*6f1fe97bSMasahiro Yamada } 16393db446aSBoris Brezillon 16493db446aSBoris Brezillon ret = denali_init(denali); 16593db446aSBoris Brezillon if (ret) 166*6f1fe97bSMasahiro Yamada goto out_disable_clk_ecc; 16793db446aSBoris Brezillon 16893db446aSBoris Brezillon platform_set_drvdata(pdev, dt); 16993db446aSBoris Brezillon return 0; 17093db446aSBoris Brezillon 171*6f1fe97bSMasahiro Yamada out_disable_clk_ecc: 172*6f1fe97bSMasahiro Yamada clk_disable_unprepare(dt->clk_ecc); 173*6f1fe97bSMasahiro Yamada out_disable_clk_x: 174*6f1fe97bSMasahiro Yamada clk_disable_unprepare(dt->clk_x); 17593db446aSBoris Brezillon out_disable_clk: 17693db446aSBoris Brezillon clk_disable_unprepare(dt->clk); 17793db446aSBoris Brezillon 17893db446aSBoris Brezillon return ret; 17993db446aSBoris Brezillon } 18093db446aSBoris Brezillon 18193db446aSBoris Brezillon static int denali_dt_remove(struct platform_device *pdev) 18293db446aSBoris Brezillon { 18393db446aSBoris Brezillon struct denali_dt *dt = platform_get_drvdata(pdev); 18493db446aSBoris Brezillon 18593db446aSBoris Brezillon denali_remove(&dt->denali); 186*6f1fe97bSMasahiro Yamada clk_disable_unprepare(dt->clk_ecc); 187*6f1fe97bSMasahiro Yamada clk_disable_unprepare(dt->clk_x); 18893db446aSBoris Brezillon clk_disable_unprepare(dt->clk); 18993db446aSBoris Brezillon 19093db446aSBoris Brezillon return 0; 19193db446aSBoris Brezillon } 19293db446aSBoris Brezillon 19393db446aSBoris Brezillon static struct platform_driver denali_dt_driver = { 19493db446aSBoris Brezillon .probe = denali_dt_probe, 19593db446aSBoris Brezillon .remove = denali_dt_remove, 19693db446aSBoris Brezillon .driver = { 19793db446aSBoris Brezillon .name = "denali-nand-dt", 19893db446aSBoris Brezillon .of_match_table = denali_nand_dt_ids, 19993db446aSBoris Brezillon }, 20093db446aSBoris Brezillon }; 20193db446aSBoris Brezillon module_platform_driver(denali_dt_driver); 20293db446aSBoris Brezillon 20393db446aSBoris Brezillon MODULE_LICENSE("GPL"); 20493db446aSBoris Brezillon MODULE_AUTHOR("Jamie Iles"); 20593db446aSBoris Brezillon MODULE_DESCRIPTION("DT driver for Denali NAND controller"); 206