10bac5111SDavid Woodhouse /*
20bac5111SDavid Woodhouse * drivers/mtd/maps/intel_vr_nor.c
30bac5111SDavid Woodhouse *
40bac5111SDavid Woodhouse * An MTD map driver for a NOR flash bank on the Expansion Bus of the Intel
50bac5111SDavid Woodhouse * Vermilion Range chipset.
60bac5111SDavid Woodhouse *
70bac5111SDavid Woodhouse * The Vermilion Range Expansion Bus supports four chip selects, each of which
80bac5111SDavid Woodhouse * has 64MiB of address space. The 2nd BAR of the Expansion Bus PCI Device
90bac5111SDavid Woodhouse * is a 256MiB memory region containing the address spaces for all four of the
100bac5111SDavid Woodhouse * chip selects, with start addresses hardcoded on 64MiB boundaries.
110bac5111SDavid Woodhouse *
120bac5111SDavid Woodhouse * This map driver only supports NOR flash on chip select 0. The buswidth
130bac5111SDavid Woodhouse * (either 8 bits or 16 bits) is determined by reading the Expansion Bus Timing
140bac5111SDavid Woodhouse * and Control Register for Chip Select 0 (EXP_TIMING_CS0). This driver does
150bac5111SDavid Woodhouse * not modify the value in the EXP_TIMING_CS0 register except to enable writing
160bac5111SDavid Woodhouse * and disable boot acceleration. The timing parameters in the register are
170bac5111SDavid Woodhouse * assumed to have been properly initialized by the BIOS. The reset default
180bac5111SDavid Woodhouse * timing parameters are maximally conservative (slow), so access to the flash
190bac5111SDavid Woodhouse * will be slower than it should be if the BIOS has not initialized the timing
200bac5111SDavid Woodhouse * parameters.
210bac5111SDavid Woodhouse *
220bac5111SDavid Woodhouse * Author: Andy Lowe <alowe@mvista.com>
230bac5111SDavid Woodhouse *
240bac5111SDavid Woodhouse * 2006 (c) MontaVista Software, Inc. This file is licensed under
250bac5111SDavid Woodhouse * the terms of the GNU General Public License version 2. This program
260bac5111SDavid Woodhouse * is licensed "as is" without any warranty of any kind, whether express
270bac5111SDavid Woodhouse * or implied.
280bac5111SDavid Woodhouse */
290bac5111SDavid Woodhouse
300bac5111SDavid Woodhouse #include <linux/module.h>
310bac5111SDavid Woodhouse #include <linux/kernel.h>
325a0e3ad6STejun Heo #include <linux/slab.h>
330bac5111SDavid Woodhouse #include <linux/pci.h>
340bac5111SDavid Woodhouse #include <linux/mtd/mtd.h>
350bac5111SDavid Woodhouse #include <linux/mtd/map.h>
360bac5111SDavid Woodhouse #include <linux/mtd/partitions.h>
370bac5111SDavid Woodhouse #include <linux/mtd/cfi.h>
380bac5111SDavid Woodhouse #include <linux/mtd/flashchip.h>
390bac5111SDavid Woodhouse
400bac5111SDavid Woodhouse #define DRV_NAME "vr_nor"
410bac5111SDavid Woodhouse
420bac5111SDavid Woodhouse struct vr_nor_mtd {
430bac5111SDavid Woodhouse void __iomem *csr_base;
440bac5111SDavid Woodhouse struct map_info map;
450bac5111SDavid Woodhouse struct mtd_info *info;
460bac5111SDavid Woodhouse struct pci_dev *dev;
470bac5111SDavid Woodhouse };
480bac5111SDavid Woodhouse
490bac5111SDavid Woodhouse /* Expansion Bus Configuration and Status Registers are in BAR 0 */
500bac5111SDavid Woodhouse #define EXP_CSR_MBAR 0
510bac5111SDavid Woodhouse /* Expansion Bus Memory Window is BAR 1 */
520bac5111SDavid Woodhouse #define EXP_WIN_MBAR 1
530bac5111SDavid Woodhouse /* Maximum address space for Chip Select 0 is 64MiB */
540bac5111SDavid Woodhouse #define CS0_SIZE 0x04000000
550bac5111SDavid Woodhouse /* Chip Select 0 is at offset 0 in the Memory Window */
560bac5111SDavid Woodhouse #define CS0_START 0x0
570bac5111SDavid Woodhouse /* Chip Select 0 Timing Register is at offset 0 in CSR */
580bac5111SDavid Woodhouse #define EXP_TIMING_CS0 0x00
590bac5111SDavid Woodhouse #define TIMING_CS_EN (1 << 31) /* Chip Select Enable */
600bac5111SDavid Woodhouse #define TIMING_BOOT_ACCEL_DIS (1 << 8) /* Boot Acceleration Disable */
610bac5111SDavid Woodhouse #define TIMING_WR_EN (1 << 1) /* Write Enable */
620bac5111SDavid Woodhouse #define TIMING_BYTE_EN (1 << 0) /* 8-bit vs 16-bit bus */
630bac5111SDavid Woodhouse #define TIMING_MASK 0x3FFF0000
640bac5111SDavid Woodhouse
vr_nor_destroy_partitions(struct vr_nor_mtd * p)65810b7e06SBill Pemberton static void vr_nor_destroy_partitions(struct vr_nor_mtd *p)
660bac5111SDavid Woodhouse {
6795bf224fSJamie Iles mtd_device_unregister(p->info);
680bac5111SDavid Woodhouse }
690bac5111SDavid Woodhouse
vr_nor_init_partitions(struct vr_nor_mtd * p)7006f25510SBill Pemberton static int vr_nor_init_partitions(struct vr_nor_mtd *p)
710bac5111SDavid Woodhouse {
720bac5111SDavid Woodhouse /* register the flash bank */
730bac5111SDavid Woodhouse /* partition the flash bank */
744897015dSRafał Miłecki return mtd_device_register(p->info, NULL, 0);
750bac5111SDavid Woodhouse }
760bac5111SDavid Woodhouse
vr_nor_destroy_mtd_setup(struct vr_nor_mtd * p)77810b7e06SBill Pemberton static void vr_nor_destroy_mtd_setup(struct vr_nor_mtd *p)
780bac5111SDavid Woodhouse {
790bac5111SDavid Woodhouse map_destroy(p->info);
800bac5111SDavid Woodhouse }
810bac5111SDavid Woodhouse
vr_nor_mtd_setup(struct vr_nor_mtd * p)8206f25510SBill Pemberton static int vr_nor_mtd_setup(struct vr_nor_mtd *p)
830bac5111SDavid Woodhouse {
840984c891SArtem Bityutskiy static const char * const probe_types[] =
850bac5111SDavid Woodhouse { "cfi_probe", "jedec_probe", NULL };
860984c891SArtem Bityutskiy const char * const *type;
870bac5111SDavid Woodhouse
880bac5111SDavid Woodhouse for (type = probe_types; !p->info && *type; type++)
890bac5111SDavid Woodhouse p->info = do_map_probe(*type, &p->map);
900bac5111SDavid Woodhouse if (!p->info)
910bac5111SDavid Woodhouse return -ENODEV;
920bac5111SDavid Woodhouse
935e50a52eSFrans Klaver p->info->dev.parent = &p->dev->dev;
940bac5111SDavid Woodhouse
950bac5111SDavid Woodhouse return 0;
960bac5111SDavid Woodhouse }
970bac5111SDavid Woodhouse
vr_nor_destroy_maps(struct vr_nor_mtd * p)98810b7e06SBill Pemberton static void vr_nor_destroy_maps(struct vr_nor_mtd *p)
990bac5111SDavid Woodhouse {
1000bac5111SDavid Woodhouse unsigned int exp_timing_cs0;
1010bac5111SDavid Woodhouse
1020bac5111SDavid Woodhouse /* write-protect the flash bank */
1030bac5111SDavid Woodhouse exp_timing_cs0 = readl(p->csr_base + EXP_TIMING_CS0);
1040bac5111SDavid Woodhouse exp_timing_cs0 &= ~TIMING_WR_EN;
1050bac5111SDavid Woodhouse writel(exp_timing_cs0, p->csr_base + EXP_TIMING_CS0);
1060bac5111SDavid Woodhouse
1070bac5111SDavid Woodhouse /* unmap the flash window */
1080bac5111SDavid Woodhouse iounmap(p->map.virt);
1090bac5111SDavid Woodhouse
1100bac5111SDavid Woodhouse /* unmap the csr window */
1110bac5111SDavid Woodhouse iounmap(p->csr_base);
1120bac5111SDavid Woodhouse }
1130bac5111SDavid Woodhouse
1140bac5111SDavid Woodhouse /*
1150bac5111SDavid Woodhouse * Initialize the map_info structure and map the flash.
1160bac5111SDavid Woodhouse * Returns 0 on success, nonzero otherwise.
1170bac5111SDavid Woodhouse */
vr_nor_init_maps(struct vr_nor_mtd * p)11806f25510SBill Pemberton static int vr_nor_init_maps(struct vr_nor_mtd *p)
1190bac5111SDavid Woodhouse {
1200bac5111SDavid Woodhouse unsigned long csr_phys, csr_len;
1210bac5111SDavid Woodhouse unsigned long win_phys, win_len;
1220bac5111SDavid Woodhouse unsigned int exp_timing_cs0;
1230bac5111SDavid Woodhouse int err;
1240bac5111SDavid Woodhouse
1250bac5111SDavid Woodhouse csr_phys = pci_resource_start(p->dev, EXP_CSR_MBAR);
1260bac5111SDavid Woodhouse csr_len = pci_resource_len(p->dev, EXP_CSR_MBAR);
1270bac5111SDavid Woodhouse win_phys = pci_resource_start(p->dev, EXP_WIN_MBAR);
1280bac5111SDavid Woodhouse win_len = pci_resource_len(p->dev, EXP_WIN_MBAR);
1290bac5111SDavid Woodhouse
1300bac5111SDavid Woodhouse if (!csr_phys || !csr_len || !win_phys || !win_len)
1310bac5111SDavid Woodhouse return -ENODEV;
1320bac5111SDavid Woodhouse
1330bac5111SDavid Woodhouse if (win_len < (CS0_START + CS0_SIZE))
1340bac5111SDavid Woodhouse return -ENXIO;
1350bac5111SDavid Woodhouse
136*4bdc0d67SChristoph Hellwig p->csr_base = ioremap(csr_phys, csr_len);
1370bac5111SDavid Woodhouse if (!p->csr_base)
1380bac5111SDavid Woodhouse return -ENOMEM;
1390bac5111SDavid Woodhouse
1400bac5111SDavid Woodhouse exp_timing_cs0 = readl(p->csr_base + EXP_TIMING_CS0);
1410bac5111SDavid Woodhouse if (!(exp_timing_cs0 & TIMING_CS_EN)) {
1420bac5111SDavid Woodhouse dev_warn(&p->dev->dev, "Expansion Bus Chip Select 0 "
1430bac5111SDavid Woodhouse "is disabled.\n");
1440bac5111SDavid Woodhouse err = -ENODEV;
1450bac5111SDavid Woodhouse goto release;
1460bac5111SDavid Woodhouse }
1470bac5111SDavid Woodhouse if ((exp_timing_cs0 & TIMING_MASK) == TIMING_MASK) {
1480bac5111SDavid Woodhouse dev_warn(&p->dev->dev, "Expansion Bus Chip Select 0 "
1490bac5111SDavid Woodhouse "is configured for maximally slow access times.\n");
1500bac5111SDavid Woodhouse }
1510bac5111SDavid Woodhouse p->map.name = DRV_NAME;
1520bac5111SDavid Woodhouse p->map.bankwidth = (exp_timing_cs0 & TIMING_BYTE_EN) ? 1 : 2;
1530bac5111SDavid Woodhouse p->map.phys = win_phys + CS0_START;
1540bac5111SDavid Woodhouse p->map.size = CS0_SIZE;
155*4bdc0d67SChristoph Hellwig p->map.virt = ioremap(p->map.phys, p->map.size);
1560bac5111SDavid Woodhouse if (!p->map.virt) {
1570bac5111SDavid Woodhouse err = -ENOMEM;
1580bac5111SDavid Woodhouse goto release;
1590bac5111SDavid Woodhouse }
1600bac5111SDavid Woodhouse simple_map_init(&p->map);
1610bac5111SDavid Woodhouse
1620bac5111SDavid Woodhouse /* Enable writes to flash bank */
1630bac5111SDavid Woodhouse exp_timing_cs0 |= TIMING_BOOT_ACCEL_DIS | TIMING_WR_EN;
1640bac5111SDavid Woodhouse writel(exp_timing_cs0, p->csr_base + EXP_TIMING_CS0);
1650bac5111SDavid Woodhouse
1660bac5111SDavid Woodhouse return 0;
1670bac5111SDavid Woodhouse
1680bac5111SDavid Woodhouse release:
1690bac5111SDavid Woodhouse iounmap(p->csr_base);
1700bac5111SDavid Woodhouse return err;
1710bac5111SDavid Woodhouse }
1720bac5111SDavid Woodhouse
1734f558d63SArvind Yadav static const struct pci_device_id vr_nor_pci_ids[] = {
1740bac5111SDavid Woodhouse {PCI_DEVICE(PCI_VENDOR_ID_INTEL, 0x500D)},
1750bac5111SDavid Woodhouse {0,}
1760bac5111SDavid Woodhouse };
1770bac5111SDavid Woodhouse
vr_nor_pci_remove(struct pci_dev * dev)178810b7e06SBill Pemberton static void vr_nor_pci_remove(struct pci_dev *dev)
1790bac5111SDavid Woodhouse {
1800bac5111SDavid Woodhouse struct vr_nor_mtd *p = pci_get_drvdata(dev);
1810bac5111SDavid Woodhouse
1820bac5111SDavid Woodhouse vr_nor_destroy_partitions(p);
1830bac5111SDavid Woodhouse vr_nor_destroy_mtd_setup(p);
1840bac5111SDavid Woodhouse vr_nor_destroy_maps(p);
1850bac5111SDavid Woodhouse kfree(p);
1860bac5111SDavid Woodhouse pci_release_regions(dev);
1870bac5111SDavid Woodhouse pci_disable_device(dev);
1880bac5111SDavid Woodhouse }
1890bac5111SDavid Woodhouse
vr_nor_pci_probe(struct pci_dev * dev,const struct pci_device_id * id)190d8929942SGreg Kroah-Hartman static int vr_nor_pci_probe(struct pci_dev *dev, const struct pci_device_id *id)
1910bac5111SDavid Woodhouse {
1920bac5111SDavid Woodhouse struct vr_nor_mtd *p = NULL;
1930bac5111SDavid Woodhouse unsigned int exp_timing_cs0;
1940bac5111SDavid Woodhouse int err;
1950bac5111SDavid Woodhouse
1960bac5111SDavid Woodhouse err = pci_enable_device(dev);
1970bac5111SDavid Woodhouse if (err)
1980bac5111SDavid Woodhouse goto out;
1990bac5111SDavid Woodhouse
2000bac5111SDavid Woodhouse err = pci_request_regions(dev, DRV_NAME);
2010bac5111SDavid Woodhouse if (err)
2020bac5111SDavid Woodhouse goto disable_dev;
2030bac5111SDavid Woodhouse
2040bac5111SDavid Woodhouse p = kzalloc(sizeof(*p), GFP_KERNEL);
2050bac5111SDavid Woodhouse err = -ENOMEM;
2060bac5111SDavid Woodhouse if (!p)
2070bac5111SDavid Woodhouse goto release;
2080bac5111SDavid Woodhouse
2090bac5111SDavid Woodhouse p->dev = dev;
2100bac5111SDavid Woodhouse
2110bac5111SDavid Woodhouse err = vr_nor_init_maps(p);
2120bac5111SDavid Woodhouse if (err)
2130bac5111SDavid Woodhouse goto release;
2140bac5111SDavid Woodhouse
2150bac5111SDavid Woodhouse err = vr_nor_mtd_setup(p);
2160bac5111SDavid Woodhouse if (err)
2170bac5111SDavid Woodhouse goto destroy_maps;
2180bac5111SDavid Woodhouse
2190bac5111SDavid Woodhouse err = vr_nor_init_partitions(p);
2200bac5111SDavid Woodhouse if (err)
2210bac5111SDavid Woodhouse goto destroy_mtd_setup;
2220bac5111SDavid Woodhouse
2230bac5111SDavid Woodhouse pci_set_drvdata(dev, p);
2240bac5111SDavid Woodhouse
2250bac5111SDavid Woodhouse return 0;
2260bac5111SDavid Woodhouse
2270bac5111SDavid Woodhouse destroy_mtd_setup:
2280bac5111SDavid Woodhouse map_destroy(p->info);
2290bac5111SDavid Woodhouse
2300bac5111SDavid Woodhouse destroy_maps:
2310bac5111SDavid Woodhouse /* write-protect the flash bank */
2320bac5111SDavid Woodhouse exp_timing_cs0 = readl(p->csr_base + EXP_TIMING_CS0);
2330bac5111SDavid Woodhouse exp_timing_cs0 &= ~TIMING_WR_EN;
2340bac5111SDavid Woodhouse writel(exp_timing_cs0, p->csr_base + EXP_TIMING_CS0);
2350bac5111SDavid Woodhouse
2360bac5111SDavid Woodhouse /* unmap the flash window */
2370bac5111SDavid Woodhouse iounmap(p->map.virt);
2380bac5111SDavid Woodhouse
2390bac5111SDavid Woodhouse /* unmap the csr window */
2400bac5111SDavid Woodhouse iounmap(p->csr_base);
2410bac5111SDavid Woodhouse
2420bac5111SDavid Woodhouse release:
2430bac5111SDavid Woodhouse kfree(p);
2440bac5111SDavid Woodhouse pci_release_regions(dev);
2450bac5111SDavid Woodhouse
2460bac5111SDavid Woodhouse disable_dev:
2470bac5111SDavid Woodhouse pci_disable_device(dev);
2480bac5111SDavid Woodhouse
2490bac5111SDavid Woodhouse out:
2500bac5111SDavid Woodhouse return err;
2510bac5111SDavid Woodhouse }
2520bac5111SDavid Woodhouse
2530bac5111SDavid Woodhouse static struct pci_driver vr_nor_pci_driver = {
2540bac5111SDavid Woodhouse .name = DRV_NAME,
2550bac5111SDavid Woodhouse .probe = vr_nor_pci_probe,
2565153b88cSBill Pemberton .remove = vr_nor_pci_remove,
2570bac5111SDavid Woodhouse .id_table = vr_nor_pci_ids,
2580bac5111SDavid Woodhouse };
2590bac5111SDavid Woodhouse
2604d16cd65SAxel Lin module_pci_driver(vr_nor_pci_driver);
2610bac5111SDavid Woodhouse
2620bac5111SDavid Woodhouse MODULE_AUTHOR("Andy Lowe");
2630bac5111SDavid Woodhouse MODULE_DESCRIPTION("MTD map driver for NOR flash on Intel Vermilion Range");
2640bac5111SDavid Woodhouse MODULE_LICENSE("GPL");
2650bac5111SDavid Woodhouse MODULE_DEVICE_TABLE(pci, vr_nor_pci_ids);
266