xref: /openbmc/linux/drivers/mmc/host/sdhci-pxav3.c (revision fa7964147da57b2d40c2db2b6ed98fb7dc934bff)
1a702c8abSZhangfei Gao /*
2a702c8abSZhangfei Gao  * Copyright (C) 2010 Marvell International Ltd.
3a702c8abSZhangfei Gao  *		Zhangfei Gao <zhangfei.gao@marvell.com>
4a702c8abSZhangfei Gao  *		Kevin Wang <dwang4@marvell.com>
5a702c8abSZhangfei Gao  *		Mingwei Wang <mwwang@marvell.com>
6a702c8abSZhangfei Gao  *		Philip Rakity <prakity@marvell.com>
7a702c8abSZhangfei Gao  *		Mark Brown <markb@marvell.com>
8a702c8abSZhangfei Gao  *
9a702c8abSZhangfei Gao  * This software is licensed under the terms of the GNU General Public
10a702c8abSZhangfei Gao  * License version 2, as published by the Free Software Foundation, and
11a702c8abSZhangfei Gao  * may be copied, distributed, and modified under those terms.
12a702c8abSZhangfei Gao  *
13a702c8abSZhangfei Gao  * This program is distributed in the hope that it will be useful,
14a702c8abSZhangfei Gao  * but WITHOUT ANY WARRANTY; without even the implied warranty of
15a702c8abSZhangfei Gao  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
16a702c8abSZhangfei Gao  * GNU General Public License for more details.
17a702c8abSZhangfei Gao  *
18a702c8abSZhangfei Gao  */
19a702c8abSZhangfei Gao #include <linux/err.h>
20a702c8abSZhangfei Gao #include <linux/init.h>
21a702c8abSZhangfei Gao #include <linux/platform_device.h>
22a702c8abSZhangfei Gao #include <linux/clk.h>
23a702c8abSZhangfei Gao #include <linux/io.h>
24a702c8abSZhangfei Gao #include <linux/gpio.h>
25a702c8abSZhangfei Gao #include <linux/mmc/card.h>
26a702c8abSZhangfei Gao #include <linux/mmc/host.h>
278f63795cSChris Ball #include <linux/mmc/slot-gpio.h>
28bfed345eSZhangfei Gao #include <linux/platform_data/pxa_sdhci.h>
29a702c8abSZhangfei Gao #include <linux/slab.h>
30a702c8abSZhangfei Gao #include <linux/delay.h>
3188b47679SPaul Gortmaker #include <linux/module.h>
32b650352dSChris Ball #include <linux/of.h>
33b650352dSChris Ball #include <linux/of_device.h>
348f63795cSChris Ball #include <linux/of_gpio.h>
35bb691ae4SKevin Liu #include <linux/pm.h>
36bb691ae4SKevin Liu #include <linux/pm_runtime.h>
375491ce3fSMarcin Wojtas #include <linux/mbus.h>
38b650352dSChris Ball 
39a702c8abSZhangfei Gao #include "sdhci.h"
40a702c8abSZhangfei Gao #include "sdhci-pltfm.h"
41a702c8abSZhangfei Gao 
42bb691ae4SKevin Liu #define PXAV3_RPM_DELAY_MS     50
43bb691ae4SKevin Liu 
44a702c8abSZhangfei Gao #define SD_CLOCK_BURST_SIZE_SETUP		0x10A
45a702c8abSZhangfei Gao #define SDCLK_SEL	0x100
46a702c8abSZhangfei Gao #define SDCLK_DELAY_SHIFT	9
47a702c8abSZhangfei Gao #define SDCLK_DELAY_MASK	0x1f
48a702c8abSZhangfei Gao 
49a702c8abSZhangfei Gao #define SD_CFG_FIFO_PARAM       0x100
50a702c8abSZhangfei Gao #define SDCFG_GEN_PAD_CLK_ON	(1<<6)
51a702c8abSZhangfei Gao #define SDCFG_GEN_PAD_CLK_CNT_MASK	0xFF
52a702c8abSZhangfei Gao #define SDCFG_GEN_PAD_CLK_CNT_SHIFT	24
53a702c8abSZhangfei Gao 
54a702c8abSZhangfei Gao #define SD_SPI_MODE          0x108
55a702c8abSZhangfei Gao #define SD_CE_ATA_1          0x10C
56a702c8abSZhangfei Gao 
57a702c8abSZhangfei Gao #define SD_CE_ATA_2          0x10E
58a702c8abSZhangfei Gao #define SDCE_MISC_INT		(1<<2)
59a702c8abSZhangfei Gao #define SDCE_MISC_INT_EN	(1<<1)
60a702c8abSZhangfei Gao 
61cc9571e8SSebastian Hesselbarth struct sdhci_pxa {
628afdc9ccSSebastian Hesselbarth 	struct clk *clk_core;
638c96a7a3SSebastian Hesselbarth 	struct clk *clk_io;
64cc9571e8SSebastian Hesselbarth 	u8	power_mode;
651140011eSMarcin Wojtas 	void __iomem *sdio3_conf_reg;
66cc9571e8SSebastian Hesselbarth };
67cc9571e8SSebastian Hesselbarth 
685491ce3fSMarcin Wojtas /*
695491ce3fSMarcin Wojtas  * These registers are relative to the second register region, for the
705491ce3fSMarcin Wojtas  * MBus bridge.
715491ce3fSMarcin Wojtas  */
725491ce3fSMarcin Wojtas #define SDHCI_WINDOW_CTRL(i)	(0x80 + ((i) << 3))
735491ce3fSMarcin Wojtas #define SDHCI_WINDOW_BASE(i)	(0x84 + ((i) << 3))
745491ce3fSMarcin Wojtas #define SDHCI_MAX_WIN_NUM	8
755491ce3fSMarcin Wojtas 
761140011eSMarcin Wojtas /*
771140011eSMarcin Wojtas  * Fields below belong to SDIO3 Configuration Register (third register
781140011eSMarcin Wojtas  * region for the Armada 38x flavor)
791140011eSMarcin Wojtas  */
801140011eSMarcin Wojtas 
811140011eSMarcin Wojtas #define SDIO3_CONF_CLK_INV	BIT(0)
821140011eSMarcin Wojtas #define SDIO3_CONF_SD_FB_CLK	BIT(2)
831140011eSMarcin Wojtas 
845491ce3fSMarcin Wojtas static int mv_conf_mbus_windows(struct platform_device *pdev,
855491ce3fSMarcin Wojtas 				const struct mbus_dram_target_info *dram)
865491ce3fSMarcin Wojtas {
875491ce3fSMarcin Wojtas 	int i;
885491ce3fSMarcin Wojtas 	void __iomem *regs;
895491ce3fSMarcin Wojtas 	struct resource *res;
905491ce3fSMarcin Wojtas 
915491ce3fSMarcin Wojtas 	if (!dram) {
925491ce3fSMarcin Wojtas 		dev_err(&pdev->dev, "no mbus dram info\n");
935491ce3fSMarcin Wojtas 		return -EINVAL;
945491ce3fSMarcin Wojtas 	}
955491ce3fSMarcin Wojtas 
965491ce3fSMarcin Wojtas 	res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
975491ce3fSMarcin Wojtas 	if (!res) {
985491ce3fSMarcin Wojtas 		dev_err(&pdev->dev, "cannot get mbus registers\n");
995491ce3fSMarcin Wojtas 		return -EINVAL;
1005491ce3fSMarcin Wojtas 	}
1015491ce3fSMarcin Wojtas 
1025491ce3fSMarcin Wojtas 	regs = ioremap(res->start, resource_size(res));
1035491ce3fSMarcin Wojtas 	if (!regs) {
1045491ce3fSMarcin Wojtas 		dev_err(&pdev->dev, "cannot map mbus registers\n");
1055491ce3fSMarcin Wojtas 		return -ENOMEM;
1065491ce3fSMarcin Wojtas 	}
1075491ce3fSMarcin Wojtas 
1085491ce3fSMarcin Wojtas 	for (i = 0; i < SDHCI_MAX_WIN_NUM; i++) {
1095491ce3fSMarcin Wojtas 		writel(0, regs + SDHCI_WINDOW_CTRL(i));
1105491ce3fSMarcin Wojtas 		writel(0, regs + SDHCI_WINDOW_BASE(i));
1115491ce3fSMarcin Wojtas 	}
1125491ce3fSMarcin Wojtas 
1135491ce3fSMarcin Wojtas 	for (i = 0; i < dram->num_cs; i++) {
1145491ce3fSMarcin Wojtas 		const struct mbus_dram_window *cs = dram->cs + i;
1155491ce3fSMarcin Wojtas 
1165491ce3fSMarcin Wojtas 		/* Write size, attributes and target id to control register */
1175491ce3fSMarcin Wojtas 		writel(((cs->size - 1) & 0xffff0000) |
1185491ce3fSMarcin Wojtas 			(cs->mbus_attr << 8) |
1195491ce3fSMarcin Wojtas 			(dram->mbus_dram_target_id << 4) | 1,
1205491ce3fSMarcin Wojtas 			regs + SDHCI_WINDOW_CTRL(i));
1215491ce3fSMarcin Wojtas 		/* Write base address to base register */
1225491ce3fSMarcin Wojtas 		writel(cs->base, regs + SDHCI_WINDOW_BASE(i));
1235491ce3fSMarcin Wojtas 	}
1245491ce3fSMarcin Wojtas 
1255491ce3fSMarcin Wojtas 	iounmap(regs);
1265491ce3fSMarcin Wojtas 
1275491ce3fSMarcin Wojtas 	return 0;
1285491ce3fSMarcin Wojtas }
1295491ce3fSMarcin Wojtas 
130a39128bcSMarcin Wojtas static int armada_38x_quirks(struct platform_device *pdev,
131a39128bcSMarcin Wojtas 			     struct sdhci_host *host)
132d4b803c5SGregory CLEMENT {
133a39128bcSMarcin Wojtas 	struct device_node *np = pdev->dev.of_node;
1341140011eSMarcin Wojtas 	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
1351140011eSMarcin Wojtas 	struct sdhci_pxa *pxa = pltfm_host->priv;
1361140011eSMarcin Wojtas 	struct resource *res;
137a39128bcSMarcin Wojtas 
1385de76bfcSNadav Haklai 	host->quirks &= ~SDHCI_QUIRK_CAP_CLOCK_BASE_BROKEN;
139d4b803c5SGregory CLEMENT 	host->quirks |= SDHCI_QUIRK_MISSING_CAPS;
1401140011eSMarcin Wojtas 	res = platform_get_resource_byname(pdev, IORESOURCE_MEM,
1411140011eSMarcin Wojtas 					   "conf-sdio3");
1421140011eSMarcin Wojtas 	if (res) {
1431140011eSMarcin Wojtas 		pxa->sdio3_conf_reg = devm_ioremap_resource(&pdev->dev, res);
1441140011eSMarcin Wojtas 		if (IS_ERR(pxa->sdio3_conf_reg))
1451140011eSMarcin Wojtas 			return PTR_ERR(pxa->sdio3_conf_reg);
1461140011eSMarcin Wojtas 	} else {
147d4b803c5SGregory CLEMENT 		/*
148d4b803c5SGregory CLEMENT 		 * According to erratum 'FE-2946959' both SDR50 and DDR50
149d4b803c5SGregory CLEMENT 		 * modes require specific clock adjustments in SDIO3
150d4b803c5SGregory CLEMENT 		 * Configuration register, if the adjustment is not done,
151d4b803c5SGregory CLEMENT 		 * remove them from the capabilities.
152d4b803c5SGregory CLEMENT 		 */
153d4b803c5SGregory CLEMENT 		host->caps1 = sdhci_readl(host, SDHCI_CAPABILITIES_1);
154d4b803c5SGregory CLEMENT 		host->caps1 &= ~(SDHCI_SUPPORT_SDR50 | SDHCI_SUPPORT_DDR50);
155a39128bcSMarcin Wojtas 
1561140011eSMarcin Wojtas 		dev_warn(&pdev->dev, "conf-sdio3 register not found: disabling SDR50 and DDR50 modes.\nConsider updating your dtb\n");
1571140011eSMarcin Wojtas 	}
1581140011eSMarcin Wojtas 
159a39128bcSMarcin Wojtas 	/*
160a39128bcSMarcin Wojtas 	 * According to erratum 'ERR-7878951' Armada 38x SDHCI
161a39128bcSMarcin Wojtas 	 * controller has different capabilities than the ones shown
162a39128bcSMarcin Wojtas 	 * in its registers
163a39128bcSMarcin Wojtas 	 */
164a39128bcSMarcin Wojtas 	host->caps = sdhci_readl(host, SDHCI_CAPABILITIES);
165a39128bcSMarcin Wojtas 	if (of_property_read_bool(np, "no-1-8-v")) {
166a39128bcSMarcin Wojtas 		host->caps &= ~SDHCI_CAN_VDD_180;
167a39128bcSMarcin Wojtas 		host->mmc->caps &= ~MMC_CAP_1_8V_DDR;
168a39128bcSMarcin Wojtas 	} else {
169a39128bcSMarcin Wojtas 		host->caps &= ~SDHCI_CAN_VDD_330;
170a39128bcSMarcin Wojtas 	}
171a39128bcSMarcin Wojtas 	host->caps1 &= ~(SDHCI_SUPPORT_SDR104 | SDHCI_USE_SDR50_TUNING);
172a39128bcSMarcin Wojtas 
173d4b803c5SGregory CLEMENT 	return 0;
174d4b803c5SGregory CLEMENT }
175d4b803c5SGregory CLEMENT 
17603231f9bSRussell King static void pxav3_reset(struct sdhci_host *host, u8 mask)
177a702c8abSZhangfei Gao {
178a702c8abSZhangfei Gao 	struct platform_device *pdev = to_platform_device(mmc_dev(host->mmc));
179a702c8abSZhangfei Gao 	struct sdhci_pxa_platdata *pdata = pdev->dev.platform_data;
180a702c8abSZhangfei Gao 
18103231f9bSRussell King 	sdhci_reset(host, mask);
18203231f9bSRussell King 
183a702c8abSZhangfei Gao 	if (mask == SDHCI_RESET_ALL) {
184a702c8abSZhangfei Gao 		/*
185a702c8abSZhangfei Gao 		 * tune timing of read data/command when crc error happen
186a702c8abSZhangfei Gao 		 * no performance impact
187a702c8abSZhangfei Gao 		 */
188a702c8abSZhangfei Gao 		if (pdata && 0 != pdata->clk_delay_cycles) {
189a702c8abSZhangfei Gao 			u16 tmp;
190a702c8abSZhangfei Gao 
191a702c8abSZhangfei Gao 			tmp = readw(host->ioaddr + SD_CLOCK_BURST_SIZE_SETUP);
192a702c8abSZhangfei Gao 			tmp |= (pdata->clk_delay_cycles & SDCLK_DELAY_MASK)
193a702c8abSZhangfei Gao 				<< SDCLK_DELAY_SHIFT;
194a702c8abSZhangfei Gao 			tmp |= SDCLK_SEL;
195a702c8abSZhangfei Gao 			writew(tmp, host->ioaddr + SD_CLOCK_BURST_SIZE_SETUP);
196a702c8abSZhangfei Gao 		}
197a702c8abSZhangfei Gao 	}
198a702c8abSZhangfei Gao }
199a702c8abSZhangfei Gao 
200a702c8abSZhangfei Gao #define MAX_WAIT_COUNT 5
201a702c8abSZhangfei Gao static void pxav3_gen_init_74_clocks(struct sdhci_host *host, u8 power_mode)
202a702c8abSZhangfei Gao {
203a702c8abSZhangfei Gao 	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
204a702c8abSZhangfei Gao 	struct sdhci_pxa *pxa = pltfm_host->priv;
205a702c8abSZhangfei Gao 	u16 tmp;
206a702c8abSZhangfei Gao 	int count;
207a702c8abSZhangfei Gao 
208a702c8abSZhangfei Gao 	if (pxa->power_mode == MMC_POWER_UP
209a702c8abSZhangfei Gao 			&& power_mode == MMC_POWER_ON) {
210a702c8abSZhangfei Gao 
211a702c8abSZhangfei Gao 		dev_dbg(mmc_dev(host->mmc),
212a702c8abSZhangfei Gao 				"%s: slot->power_mode = %d,"
213a702c8abSZhangfei Gao 				"ios->power_mode = %d\n",
214a702c8abSZhangfei Gao 				__func__,
215a702c8abSZhangfei Gao 				pxa->power_mode,
216a702c8abSZhangfei Gao 				power_mode);
217a702c8abSZhangfei Gao 
218a702c8abSZhangfei Gao 		/* set we want notice of when 74 clocks are sent */
219a702c8abSZhangfei Gao 		tmp = readw(host->ioaddr + SD_CE_ATA_2);
220a702c8abSZhangfei Gao 		tmp |= SDCE_MISC_INT_EN;
221a702c8abSZhangfei Gao 		writew(tmp, host->ioaddr + SD_CE_ATA_2);
222a702c8abSZhangfei Gao 
223a702c8abSZhangfei Gao 		/* start sending the 74 clocks */
224a702c8abSZhangfei Gao 		tmp = readw(host->ioaddr + SD_CFG_FIFO_PARAM);
225a702c8abSZhangfei Gao 		tmp |= SDCFG_GEN_PAD_CLK_ON;
226a702c8abSZhangfei Gao 		writew(tmp, host->ioaddr + SD_CFG_FIFO_PARAM);
227a702c8abSZhangfei Gao 
228a702c8abSZhangfei Gao 		/* slowest speed is about 100KHz or 10usec per clock */
229a702c8abSZhangfei Gao 		udelay(740);
230a702c8abSZhangfei Gao 		count = 0;
231a702c8abSZhangfei Gao 
232a702c8abSZhangfei Gao 		while (count++ < MAX_WAIT_COUNT) {
233a702c8abSZhangfei Gao 			if ((readw(host->ioaddr + SD_CE_ATA_2)
234a702c8abSZhangfei Gao 						& SDCE_MISC_INT) == 0)
235a702c8abSZhangfei Gao 				break;
236a702c8abSZhangfei Gao 			udelay(10);
237a702c8abSZhangfei Gao 		}
238a702c8abSZhangfei Gao 
239a702c8abSZhangfei Gao 		if (count == MAX_WAIT_COUNT)
240a702c8abSZhangfei Gao 			dev_warn(mmc_dev(host->mmc), "74 clock interrupt not cleared\n");
241a702c8abSZhangfei Gao 
242a702c8abSZhangfei Gao 		/* clear the interrupt bit if posted */
243a702c8abSZhangfei Gao 		tmp = readw(host->ioaddr + SD_CE_ATA_2);
244a702c8abSZhangfei Gao 		tmp |= SDCE_MISC_INT;
245a702c8abSZhangfei Gao 		writew(tmp, host->ioaddr + SD_CE_ATA_2);
246a702c8abSZhangfei Gao 	}
247a702c8abSZhangfei Gao 	pxa->power_mode = power_mode;
248a702c8abSZhangfei Gao }
249a702c8abSZhangfei Gao 
25013e64501SRussell King static void pxav3_set_uhs_signaling(struct sdhci_host *host, unsigned int uhs)
251a702c8abSZhangfei Gao {
2521140011eSMarcin Wojtas 	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
2531140011eSMarcin Wojtas 	struct sdhci_pxa *pxa = pltfm_host->priv;
254a702c8abSZhangfei Gao 	u16 ctrl_2;
255a702c8abSZhangfei Gao 
256a702c8abSZhangfei Gao 	/*
257a702c8abSZhangfei Gao 	 * Set V18_EN -- UHS modes do not work without this.
258a702c8abSZhangfei Gao 	 * does not change signaling voltage
259a702c8abSZhangfei Gao 	 */
260a702c8abSZhangfei Gao 	ctrl_2 = sdhci_readw(host, SDHCI_HOST_CONTROL2);
261a702c8abSZhangfei Gao 
262a702c8abSZhangfei Gao 	/* Select Bus Speed Mode for host */
263a702c8abSZhangfei Gao 	ctrl_2 &= ~SDHCI_CTRL_UHS_MASK;
264a702c8abSZhangfei Gao 	switch (uhs) {
265a702c8abSZhangfei Gao 	case MMC_TIMING_UHS_SDR12:
266a702c8abSZhangfei Gao 		ctrl_2 |= SDHCI_CTRL_UHS_SDR12;
267a702c8abSZhangfei Gao 		break;
268a702c8abSZhangfei Gao 	case MMC_TIMING_UHS_SDR25:
269a702c8abSZhangfei Gao 		ctrl_2 |= SDHCI_CTRL_UHS_SDR25;
270a702c8abSZhangfei Gao 		break;
271a702c8abSZhangfei Gao 	case MMC_TIMING_UHS_SDR50:
272a702c8abSZhangfei Gao 		ctrl_2 |= SDHCI_CTRL_UHS_SDR50 | SDHCI_CTRL_VDD_180;
273a702c8abSZhangfei Gao 		break;
274a702c8abSZhangfei Gao 	case MMC_TIMING_UHS_SDR104:
275a702c8abSZhangfei Gao 		ctrl_2 |= SDHCI_CTRL_UHS_SDR104 | SDHCI_CTRL_VDD_180;
276a702c8abSZhangfei Gao 		break;
277668e84b2SSebastian Hesselbarth 	case MMC_TIMING_MMC_DDR52:
278a702c8abSZhangfei Gao 	case MMC_TIMING_UHS_DDR50:
279a702c8abSZhangfei Gao 		ctrl_2 |= SDHCI_CTRL_UHS_DDR50 | SDHCI_CTRL_VDD_180;
280a702c8abSZhangfei Gao 		break;
281a702c8abSZhangfei Gao 	}
282a702c8abSZhangfei Gao 
2831140011eSMarcin Wojtas 	/*
2841140011eSMarcin Wojtas 	 * Update SDIO3 Configuration register according to erratum
2851140011eSMarcin Wojtas 	 * FE-2946959
2861140011eSMarcin Wojtas 	 */
2871140011eSMarcin Wojtas 	if (pxa->sdio3_conf_reg) {
2881140011eSMarcin Wojtas 		u8 reg_val  = readb(pxa->sdio3_conf_reg);
2891140011eSMarcin Wojtas 
2901140011eSMarcin Wojtas 		if (uhs == MMC_TIMING_UHS_SDR50 ||
2911140011eSMarcin Wojtas 		    uhs == MMC_TIMING_UHS_DDR50) {
2921140011eSMarcin Wojtas 			reg_val &= ~SDIO3_CONF_CLK_INV;
2931140011eSMarcin Wojtas 			reg_val |= SDIO3_CONF_SD_FB_CLK;
294*fa796414SNadav Haklai 		} else if (uhs == MMC_TIMING_MMC_HS) {
295*fa796414SNadav Haklai 			reg_val &= ~SDIO3_CONF_CLK_INV;
296*fa796414SNadav Haklai 			reg_val &= ~SDIO3_CONF_SD_FB_CLK;
2971140011eSMarcin Wojtas 		} else {
2981140011eSMarcin Wojtas 			reg_val |= SDIO3_CONF_CLK_INV;
2991140011eSMarcin Wojtas 			reg_val &= ~SDIO3_CONF_SD_FB_CLK;
3001140011eSMarcin Wojtas 		}
3011140011eSMarcin Wojtas 		writeb(reg_val, pxa->sdio3_conf_reg);
3021140011eSMarcin Wojtas 	}
3031140011eSMarcin Wojtas 
304a702c8abSZhangfei Gao 	sdhci_writew(host, ctrl_2, SDHCI_HOST_CONTROL2);
305a702c8abSZhangfei Gao 	dev_dbg(mmc_dev(host->mmc),
306a702c8abSZhangfei Gao 		"%s uhs = %d, ctrl_2 = %04X\n",
307a702c8abSZhangfei Gao 		__func__, uhs, ctrl_2);
308a702c8abSZhangfei Gao }
309a702c8abSZhangfei Gao 
310c915568dSLars-Peter Clausen static const struct sdhci_ops pxav3_sdhci_ops = {
3111771059cSRussell King 	.set_clock = sdhci_set_clock,
312a702c8abSZhangfei Gao 	.platform_send_init_74_clocks = pxav3_gen_init_74_clocks,
313d005d943SLars-Peter Clausen 	.get_max_clock = sdhci_pltfm_clk_get_max_clock,
3142317f56cSRussell King 	.set_bus_width = sdhci_set_bus_width,
31503231f9bSRussell King 	.reset = pxav3_reset,
316b3153765SPeter Griffin 	.set_uhs_signaling = pxav3_set_uhs_signaling,
317a702c8abSZhangfei Gao };
318a702c8abSZhangfei Gao 
31973b7afb9SKevin Liu static struct sdhci_pltfm_data sdhci_pxav3_pdata = {
320e065162aSKevin Liu 	.quirks = SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK
32173b7afb9SKevin Liu 		| SDHCI_QUIRK_NO_ENDATTR_IN_NOPDESC
32273b7afb9SKevin Liu 		| SDHCI_QUIRK_32BIT_ADMA_SIZE
32373b7afb9SKevin Liu 		| SDHCI_QUIRK_CAP_CLOCK_BASE_BROKEN,
32473b7afb9SKevin Liu 	.ops = &pxav3_sdhci_ops,
32573b7afb9SKevin Liu };
32673b7afb9SKevin Liu 
327b650352dSChris Ball #ifdef CONFIG_OF
328b650352dSChris Ball static const struct of_device_id sdhci_pxav3_of_match[] = {
329b650352dSChris Ball 	{
330b650352dSChris Ball 		.compatible = "mrvl,pxav3-mmc",
331b650352dSChris Ball 	},
3325491ce3fSMarcin Wojtas 	{
3335491ce3fSMarcin Wojtas 		.compatible = "marvell,armada-380-sdhci",
3345491ce3fSMarcin Wojtas 	},
335b650352dSChris Ball 	{},
336b650352dSChris Ball };
337b650352dSChris Ball MODULE_DEVICE_TABLE(of, sdhci_pxav3_of_match);
338b650352dSChris Ball 
339b650352dSChris Ball static struct sdhci_pxa_platdata *pxav3_get_mmc_pdata(struct device *dev)
340b650352dSChris Ball {
341b650352dSChris Ball 	struct sdhci_pxa_platdata *pdata;
342b650352dSChris Ball 	struct device_node *np = dev->of_node;
343b650352dSChris Ball 	u32 clk_delay_cycles;
344b650352dSChris Ball 
345b650352dSChris Ball 	pdata = devm_kzalloc(dev, sizeof(*pdata), GFP_KERNEL);
346b650352dSChris Ball 	if (!pdata)
347b650352dSChris Ball 		return NULL;
348b650352dSChris Ball 
34914460dbaSJisheng Zhang 	if (!of_property_read_u32(np, "mrvl,clk-delay-cycles",
35014460dbaSJisheng Zhang 				  &clk_delay_cycles))
351b650352dSChris Ball 		pdata->clk_delay_cycles = clk_delay_cycles;
352b650352dSChris Ball 
353b650352dSChris Ball 	return pdata;
354b650352dSChris Ball }
355b650352dSChris Ball #else
356b650352dSChris Ball static inline struct sdhci_pxa_platdata *pxav3_get_mmc_pdata(struct device *dev)
357b650352dSChris Ball {
358b650352dSChris Ball 	return NULL;
359b650352dSChris Ball }
360b650352dSChris Ball #endif
361b650352dSChris Ball 
362c3be1efdSBill Pemberton static int sdhci_pxav3_probe(struct platform_device *pdev)
363a702c8abSZhangfei Gao {
364a702c8abSZhangfei Gao 	struct sdhci_pltfm_host *pltfm_host;
365a702c8abSZhangfei Gao 	struct sdhci_pxa_platdata *pdata = pdev->dev.platform_data;
366a702c8abSZhangfei Gao 	struct device *dev = &pdev->dev;
3675491ce3fSMarcin Wojtas 	struct device_node *np = pdev->dev.of_node;
368a702c8abSZhangfei Gao 	struct sdhci_host *host = NULL;
369a702c8abSZhangfei Gao 	struct sdhci_pxa *pxa = NULL;
370b650352dSChris Ball 	const struct of_device_id *match;
371a702c8abSZhangfei Gao 	int ret;
372a702c8abSZhangfei Gao 
3733df5b281SLaurent Pinchart 	pxa = devm_kzalloc(&pdev->dev, sizeof(struct sdhci_pxa), GFP_KERNEL);
374a702c8abSZhangfei Gao 	if (!pxa)
375a702c8abSZhangfei Gao 		return -ENOMEM;
376a702c8abSZhangfei Gao 
3770e748234SChristian Daudt 	host = sdhci_pltfm_init(pdev, &sdhci_pxav3_pdata, 0);
3783df5b281SLaurent Pinchart 	if (IS_ERR(host))
379a702c8abSZhangfei Gao 		return PTR_ERR(host);
3805491ce3fSMarcin Wojtas 
381a702c8abSZhangfei Gao 	pltfm_host = sdhci_priv(host);
382a702c8abSZhangfei Gao 	pltfm_host->priv = pxa;
383a702c8abSZhangfei Gao 
38401ae1070SSebastian Hesselbarth 	pxa->clk_io = devm_clk_get(dev, "io");
38501ae1070SSebastian Hesselbarth 	if (IS_ERR(pxa->clk_io))
3868c96a7a3SSebastian Hesselbarth 		pxa->clk_io = devm_clk_get(dev, NULL);
3878c96a7a3SSebastian Hesselbarth 	if (IS_ERR(pxa->clk_io)) {
388a702c8abSZhangfei Gao 		dev_err(dev, "failed to get io clock\n");
3898c96a7a3SSebastian Hesselbarth 		ret = PTR_ERR(pxa->clk_io);
390a702c8abSZhangfei Gao 		goto err_clk_get;
391a702c8abSZhangfei Gao 	}
3928c96a7a3SSebastian Hesselbarth 	pltfm_host->clk = pxa->clk_io;
3938c96a7a3SSebastian Hesselbarth 	clk_prepare_enable(pxa->clk_io);
394a702c8abSZhangfei Gao 
3958afdc9ccSSebastian Hesselbarth 	pxa->clk_core = devm_clk_get(dev, "core");
3968afdc9ccSSebastian Hesselbarth 	if (!IS_ERR(pxa->clk_core))
3978afdc9ccSSebastian Hesselbarth 		clk_prepare_enable(pxa->clk_core);
3988afdc9ccSSebastian Hesselbarth 
399a39128bcSMarcin Wojtas 	/* enable 1/8V DDR capable */
400a39128bcSMarcin Wojtas 	host->mmc->caps |= MMC_CAP_1_8V_DDR;
401a39128bcSMarcin Wojtas 
402aa8165f9SThomas Petazzoni 	if (of_device_is_compatible(np, "marvell,armada-380-sdhci")) {
403a39128bcSMarcin Wojtas 		ret = armada_38x_quirks(pdev, host);
404d4b803c5SGregory CLEMENT 		if (ret < 0)
405d4b803c5SGregory CLEMENT 			goto err_clk_get;
406aa8165f9SThomas Petazzoni 		ret = mv_conf_mbus_windows(pdev, mv_mbus_dram_info());
407aa8165f9SThomas Petazzoni 		if (ret < 0)
408aa8165f9SThomas Petazzoni 			goto err_mbus_win;
409aa8165f9SThomas Petazzoni 	}
410aa8165f9SThomas Petazzoni 
411b650352dSChris Ball 	match = of_match_device(of_match_ptr(sdhci_pxav3_of_match), &pdev->dev);
412943647f6SKevin Liu 	if (match) {
413d2cf6071SSimon Baatz 		ret = mmc_of_parse(host->mmc);
414d2cf6071SSimon Baatz 		if (ret)
415d2cf6071SSimon Baatz 			goto err_of_parse;
416943647f6SKevin Liu 		sdhci_get_of_property(pdev);
417b650352dSChris Ball 		pdata = pxav3_get_mmc_pdata(dev);
4189cd76049SJingju Hou 		pdev->dev.platform_data = pdata;
419943647f6SKevin Liu 	} else if (pdata) {
420a702c8abSZhangfei Gao 		/* on-chip device */
421c844a46fSKevin Liu 		if (pdata->flags & PXA_FLAG_CARD_PERMANENT)
422a702c8abSZhangfei Gao 			host->mmc->caps |= MMC_CAP_NONREMOVABLE;
423a702c8abSZhangfei Gao 
424a702c8abSZhangfei Gao 		/* If slot design supports 8 bit data, indicate this to MMC. */
425a702c8abSZhangfei Gao 		if (pdata->flags & PXA_FLAG_SD_8_BIT_CAPABLE_SLOT)
426a702c8abSZhangfei Gao 			host->mmc->caps |= MMC_CAP_8_BIT_DATA;
427a702c8abSZhangfei Gao 
428a702c8abSZhangfei Gao 		if (pdata->quirks)
429a702c8abSZhangfei Gao 			host->quirks |= pdata->quirks;
4307c52d7bbSKevin Liu 		if (pdata->quirks2)
4317c52d7bbSKevin Liu 			host->quirks2 |= pdata->quirks2;
432a702c8abSZhangfei Gao 		if (pdata->host_caps)
433a702c8abSZhangfei Gao 			host->mmc->caps |= pdata->host_caps;
4348f63795cSChris Ball 		if (pdata->host_caps2)
4358f63795cSChris Ball 			host->mmc->caps2 |= pdata->host_caps2;
436a702c8abSZhangfei Gao 		if (pdata->pm_caps)
437a702c8abSZhangfei Gao 			host->mmc->pm_caps |= pdata->pm_caps;
4388f63795cSChris Ball 
4398f63795cSChris Ball 		if (gpio_is_valid(pdata->ext_cd_gpio)) {
440214fc309SLaurent Pinchart 			ret = mmc_gpio_request_cd(host->mmc, pdata->ext_cd_gpio,
441214fc309SLaurent Pinchart 						  0);
4428f63795cSChris Ball 			if (ret) {
4438f63795cSChris Ball 				dev_err(mmc_dev(host->mmc),
4448f63795cSChris Ball 					"failed to allocate card detect gpio\n");
4458f63795cSChris Ball 				goto err_cd_req;
4468f63795cSChris Ball 			}
4478f63795cSChris Ball 		}
448a702c8abSZhangfei Gao 	}
449a702c8abSZhangfei Gao 
45062cf983aSJisheng Zhang 	pm_runtime_get_noresume(&pdev->dev);
45162cf983aSJisheng Zhang 	pm_runtime_set_active(&pdev->dev);
452bb691ae4SKevin Liu 	pm_runtime_set_autosuspend_delay(&pdev->dev, PXAV3_RPM_DELAY_MS);
453bb691ae4SKevin Liu 	pm_runtime_use_autosuspend(&pdev->dev);
45462cf983aSJisheng Zhang 	pm_runtime_enable(&pdev->dev);
455bb691ae4SKevin Liu 	pm_suspend_ignore_children(&pdev->dev, 1);
456bb691ae4SKevin Liu 
457a702c8abSZhangfei Gao 	ret = sdhci_add_host(host);
458a702c8abSZhangfei Gao 	if (ret) {
459a702c8abSZhangfei Gao 		dev_err(&pdev->dev, "failed to add host\n");
460a702c8abSZhangfei Gao 		goto err_add_host;
461a702c8abSZhangfei Gao 	}
462a702c8abSZhangfei Gao 
463a702c8abSZhangfei Gao 	platform_set_drvdata(pdev, host);
464a702c8abSZhangfei Gao 
46583dc9fecSJisheng Zhang 	if (host->mmc->pm_caps & MMC_PM_WAKE_SDIO_IRQ)
466740b7a44SKevin Liu 		device_init_wakeup(&pdev->dev, 1);
467740b7a44SKevin Liu 
468bb691ae4SKevin Liu 	pm_runtime_put_autosuspend(&pdev->dev);
469bb691ae4SKevin Liu 
470a702c8abSZhangfei Gao 	return 0;
471a702c8abSZhangfei Gao 
472a702c8abSZhangfei Gao err_add_host:
4730dcaa249SDaniel Drake 	pm_runtime_disable(&pdev->dev);
47462cf983aSJisheng Zhang 	pm_runtime_put_noidle(&pdev->dev);
47587d2163dSXiang Wang err_of_parse:
47687d2163dSXiang Wang err_cd_req:
477aa8165f9SThomas Petazzoni err_mbus_win:
4788c96a7a3SSebastian Hesselbarth 	clk_disable_unprepare(pxa->clk_io);
4798afdc9ccSSebastian Hesselbarth 	clk_disable_unprepare(pxa->clk_core);
480a702c8abSZhangfei Gao err_clk_get:
481a702c8abSZhangfei Gao 	sdhci_pltfm_free(pdev);
482a702c8abSZhangfei Gao 	return ret;
483a702c8abSZhangfei Gao }
484a702c8abSZhangfei Gao 
4856e0ee714SBill Pemberton static int sdhci_pxav3_remove(struct platform_device *pdev)
486a702c8abSZhangfei Gao {
487a702c8abSZhangfei Gao 	struct sdhci_host *host = platform_get_drvdata(pdev);
488a702c8abSZhangfei Gao 	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
4898c96a7a3SSebastian Hesselbarth 	struct sdhci_pxa *pxa = pltfm_host->priv;
490a702c8abSZhangfei Gao 
491bb691ae4SKevin Liu 	pm_runtime_get_sync(&pdev->dev);
492bb691ae4SKevin Liu 	pm_runtime_disable(&pdev->dev);
49320f1f2d7SJisheng Zhang 	pm_runtime_put_noidle(&pdev->dev);
49420f1f2d7SJisheng Zhang 
49520f1f2d7SJisheng Zhang 	sdhci_remove_host(host, 1);
496a702c8abSZhangfei Gao 
4978c96a7a3SSebastian Hesselbarth 	clk_disable_unprepare(pxa->clk_io);
4988afdc9ccSSebastian Hesselbarth 	clk_disable_unprepare(pxa->clk_core);
4998f63795cSChris Ball 
500a702c8abSZhangfei Gao 	sdhci_pltfm_free(pdev);
501a702c8abSZhangfei Gao 
502a702c8abSZhangfei Gao 	return 0;
503a702c8abSZhangfei Gao }
504a702c8abSZhangfei Gao 
505bb691ae4SKevin Liu #ifdef CONFIG_PM_SLEEP
506bb691ae4SKevin Liu static int sdhci_pxav3_suspend(struct device *dev)
507bb691ae4SKevin Liu {
508bb691ae4SKevin Liu 	int ret;
509bb691ae4SKevin Liu 	struct sdhci_host *host = dev_get_drvdata(dev);
510bb691ae4SKevin Liu 
511bb691ae4SKevin Liu 	pm_runtime_get_sync(dev);
512bb691ae4SKevin Liu 	ret = sdhci_suspend_host(host);
513bb691ae4SKevin Liu 	pm_runtime_mark_last_busy(dev);
514bb691ae4SKevin Liu 	pm_runtime_put_autosuspend(dev);
515bb691ae4SKevin Liu 
516bb691ae4SKevin Liu 	return ret;
517bb691ae4SKevin Liu }
518bb691ae4SKevin Liu 
519bb691ae4SKevin Liu static int sdhci_pxav3_resume(struct device *dev)
520bb691ae4SKevin Liu {
521bb691ae4SKevin Liu 	int ret;
522bb691ae4SKevin Liu 	struct sdhci_host *host = dev_get_drvdata(dev);
523bb691ae4SKevin Liu 
524bb691ae4SKevin Liu 	pm_runtime_get_sync(dev);
525bb691ae4SKevin Liu 	ret = sdhci_resume_host(host);
526bb691ae4SKevin Liu 	pm_runtime_mark_last_busy(dev);
527bb691ae4SKevin Liu 	pm_runtime_put_autosuspend(dev);
528bb691ae4SKevin Liu 
529bb691ae4SKevin Liu 	return ret;
530bb691ae4SKevin Liu }
531bb691ae4SKevin Liu #endif
532bb691ae4SKevin Liu 
533162d6f98SRafael J. Wysocki #ifdef CONFIG_PM
534bb691ae4SKevin Liu static int sdhci_pxav3_runtime_suspend(struct device *dev)
535bb691ae4SKevin Liu {
536bb691ae4SKevin Liu 	struct sdhci_host *host = dev_get_drvdata(dev);
537bb691ae4SKevin Liu 	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
5388c96a7a3SSebastian Hesselbarth 	struct sdhci_pxa *pxa = pltfm_host->priv;
5393bb10f60SJisheng Zhang 	int ret;
540bb691ae4SKevin Liu 
5413bb10f60SJisheng Zhang 	ret = sdhci_runtime_suspend_host(host);
5423bb10f60SJisheng Zhang 	if (ret)
5433bb10f60SJisheng Zhang 		return ret;
544bb691ae4SKevin Liu 
5458c96a7a3SSebastian Hesselbarth 	clk_disable_unprepare(pxa->clk_io);
5468afdc9ccSSebastian Hesselbarth 	if (!IS_ERR(pxa->clk_core))
5478afdc9ccSSebastian Hesselbarth 		clk_disable_unprepare(pxa->clk_core);
548bb691ae4SKevin Liu 
549bb691ae4SKevin Liu 	return 0;
550bb691ae4SKevin Liu }
551bb691ae4SKevin Liu 
552bb691ae4SKevin Liu static int sdhci_pxav3_runtime_resume(struct device *dev)
553bb691ae4SKevin Liu {
554bb691ae4SKevin Liu 	struct sdhci_host *host = dev_get_drvdata(dev);
555bb691ae4SKevin Liu 	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
5568c96a7a3SSebastian Hesselbarth 	struct sdhci_pxa *pxa = pltfm_host->priv;
557bb691ae4SKevin Liu 
5588c96a7a3SSebastian Hesselbarth 	clk_prepare_enable(pxa->clk_io);
5598afdc9ccSSebastian Hesselbarth 	if (!IS_ERR(pxa->clk_core))
5608afdc9ccSSebastian Hesselbarth 		clk_prepare_enable(pxa->clk_core);
561bb691ae4SKevin Liu 
5623bb10f60SJisheng Zhang 	return sdhci_runtime_resume_host(host);
563bb691ae4SKevin Liu }
564bb691ae4SKevin Liu #endif
565bb691ae4SKevin Liu 
566bb691ae4SKevin Liu #ifdef CONFIG_PM
567bb691ae4SKevin Liu static const struct dev_pm_ops sdhci_pxav3_pmops = {
568bb691ae4SKevin Liu 	SET_SYSTEM_SLEEP_PM_OPS(sdhci_pxav3_suspend, sdhci_pxav3_resume)
569bb691ae4SKevin Liu 	SET_RUNTIME_PM_OPS(sdhci_pxav3_runtime_suspend,
570bb691ae4SKevin Liu 		sdhci_pxav3_runtime_resume, NULL)
571bb691ae4SKevin Liu };
572bb691ae4SKevin Liu 
573bb691ae4SKevin Liu #define SDHCI_PXAV3_PMOPS (&sdhci_pxav3_pmops)
574bb691ae4SKevin Liu 
575bb691ae4SKevin Liu #else
576bb691ae4SKevin Liu #define SDHCI_PXAV3_PMOPS NULL
577bb691ae4SKevin Liu #endif
578bb691ae4SKevin Liu 
579a702c8abSZhangfei Gao static struct platform_driver sdhci_pxav3_driver = {
580a702c8abSZhangfei Gao 	.driver		= {
581a702c8abSZhangfei Gao 		.name	= "sdhci-pxav3",
58259d22309SAxel Lin 		.of_match_table = of_match_ptr(sdhci_pxav3_of_match),
583bb691ae4SKevin Liu 		.pm	= SDHCI_PXAV3_PMOPS,
584a702c8abSZhangfei Gao 	},
585a702c8abSZhangfei Gao 	.probe		= sdhci_pxav3_probe,
5860433c143SBill Pemberton 	.remove		= sdhci_pxav3_remove,
587a702c8abSZhangfei Gao };
588a702c8abSZhangfei Gao 
589d1f81a64SAxel Lin module_platform_driver(sdhci_pxav3_driver);
590a702c8abSZhangfei Gao 
591a702c8abSZhangfei Gao MODULE_DESCRIPTION("SDHCI driver for pxav3");
592a702c8abSZhangfei Gao MODULE_AUTHOR("Marvell International Ltd.");
593a702c8abSZhangfei Gao MODULE_LICENSE("GPL v2");
594a702c8abSZhangfei Gao 
595